blob: c7d454692ecd444f794f007ce70bdd2394b1ecc1 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000016#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000017#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000020#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
22#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000023#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000025#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000026#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000027#include "llvm/IR/CallingConv.h"
28#include "llvm/IR/Constants.h"
29#include "llvm/IR/DerivedTypes.h"
30#include "llvm/IR/Function.h"
31#include "llvm/IR/Intrinsics.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Bill Schmidt212af6a2013-02-06 17:33:58 +000039static bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
40 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
43static bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Bill Schmidt212af6a2013-02-06 17:33:58 +000048static bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
49 MVT &LocVT,
50 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
Tilmann Schellerffd02002009-07-03 06:45:56 +000053
Hal Finkel77838f92012-06-04 02:21:00 +000054static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
55cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000056
Hal Finkel71ffcfe2012-06-10 19:32:29 +000057static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
58cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
59
Hal Finkel2d37f7b2013-03-15 15:27:13 +000060static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
61cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
62
Chris Lattnerf0144122009-07-28 03:13:23 +000063static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
64 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000065 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000066
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000067 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000068}
69
Chris Lattner331d1bc2006-11-02 01:44:04 +000070PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000071 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000072 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Hal Finkel7ee74a62013-03-21 21:37:52 +000073 PPCRegInfo = TM.getRegisterInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +000074
Nate Begeman405e3ec2005-10-21 00:02:42 +000075 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000076
Chris Lattnerd145a612005-09-27 22:18:25 +000077 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000078 setUseUnderscoreSetJmp(true);
79 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000080
Chris Lattner749dc722010-10-10 18:34:00 +000081 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
82 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000083 bool isPPC64 = Subtarget->isPPC64();
84 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000085
Chris Lattner7c5a3d32005-08-16 17:14:42 +000086 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000087 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
88 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
89 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000090
Evan Chengc5484282006-10-04 00:56:09 +000091 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000092 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
93 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000094
Owen Anderson825b72b2009-08-11 20:47:22 +000095 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000096
Chris Lattner94e509c2006-11-10 23:58:45 +000097 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000098 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
99 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
100 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
101 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
102 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
103 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
104 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
105 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
106 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
107 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000108
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000109 // This is used in the ppcf128->int sequence. Note it has different semantics
110 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000111 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000112
Roman Divacky0016f732012-08-16 18:19:29 +0000113 // We do not currently implement these libm ops for PowerPC.
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000114 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
115 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
116 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
117 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
118 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
119
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000120 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setOperationAction(ISD::SREM, MVT::i32, Expand);
122 setOperationAction(ISD::UREM, MVT::i32, Expand);
123 setOperationAction(ISD::SREM, MVT::i64, Expand);
124 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000125
126 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
128 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
129 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
130 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
131 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
132 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
133 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
134 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000135
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000136 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 setOperationAction(ISD::FSIN , MVT::f64, Expand);
138 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000139 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::FREM , MVT::f64, Expand);
141 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000142 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::FSIN , MVT::f32, Expand);
144 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000145 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000146 setOperationAction(ISD::FREM , MVT::f32, Expand);
147 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000148 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000149
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000152 // If we're enabling GP optimizations, use hardware square root
Evan Cheng769951f2012-07-02 22:39:56 +0000153 if (!Subtarget->hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
155 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000156 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000157
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
159 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000160
Nate Begemand88fc032006-01-14 03:14:10 +0000161 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
163 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
164 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000165 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
166 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
168 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
169 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000170 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
171 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000172
Nate Begeman35ef9132006-01-11 21:21:00 +0000173 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000174 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
175 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000176
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000177 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SELECT, MVT::i32, Expand);
179 setOperationAction(ISD::SELECT, MVT::i64, Expand);
180 setOperationAction(ISD::SELECT, MVT::f32, Expand);
181 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000182
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000183 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
185 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000186
Nate Begeman750ac1b2006-02-01 07:19:44 +0000187 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000189
Nate Begeman81e80972006-03-17 01:40:33 +0000190 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000191 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000192
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000194
Chris Lattnerf7605322005-08-31 21:09:52 +0000195 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000197
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000198 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
200 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000201
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000202 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
203 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
204 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
205 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000206
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000207 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000209
Owen Anderson825b72b2009-08-11 20:47:22 +0000210 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
211 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
212 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
213 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000214
Hal Finkel7ee74a62013-03-21 21:37:52 +0000215 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intened to support
216 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
217 // support continuation, user-level threading, and etc.. As a result, no
218 // other SjLj exception interfaces are implemented and please don't build
219 // your own exception handling based on them.
220 // LLVM/Clang supports zero-cost DWARF exception handling.
221 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
222 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000223
224 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000225 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
227 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000228 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
230 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
231 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
232 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000233 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000234 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
235 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000236
Nate Begeman1db3c922008-08-11 17:36:31 +0000237 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000239
240 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000241 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
242 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000243
Nate Begemanacc398c2006-01-25 18:21:52 +0000244 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000245 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000246
Evan Cheng769951f2012-07-02 22:39:56 +0000247 if (Subtarget->isSVR4ABI()) {
248 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000249 // VAARG always uses double-word chunks, so promote anything smaller.
250 setOperationAction(ISD::VAARG, MVT::i1, Promote);
251 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
252 setOperationAction(ISD::VAARG, MVT::i8, Promote);
253 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
254 setOperationAction(ISD::VAARG, MVT::i16, Promote);
255 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
256 setOperationAction(ISD::VAARG, MVT::i32, Promote);
257 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
258 setOperationAction(ISD::VAARG, MVT::Other, Expand);
259 } else {
260 // VAARG is custom lowered with the 32-bit SVR4 ABI.
261 setOperationAction(ISD::VAARG, MVT::Other, Custom);
262 setOperationAction(ISD::VAARG, MVT::i64, Custom);
263 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000264 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000266
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000267 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
269 setOperationAction(ISD::VAEND , MVT::Other, Expand);
270 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
271 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
272 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
273 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000274
Chris Lattner6d92cad2006-03-26 10:06:40 +0000275 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Dale Johannesen53e4e442008-11-07 22:54:33 +0000278 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
280 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
281 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
282 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
283 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
284 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
285 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
286 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
287 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
288 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
289 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
290 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000291
Evan Cheng769951f2012-07-02 22:39:56 +0000292 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000293 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
295 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
296 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
297 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000298 // This is just the low 32 bits of a (signed) fp->i64 conversion.
299 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000301
Chris Lattner7fbcef72006-03-24 07:53:47 +0000302 // FIXME: disable this lowered code. This generates 64-bit register values,
303 // and we don't model the fact that the top part is clobbered by calls. We
304 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000305 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000306 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000307 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000309 }
310
Evan Cheng769951f2012-07-02 22:39:56 +0000311 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000312 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000313 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000314 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000316 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000317 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
318 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
319 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000320 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000321 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
323 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
324 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000325 }
Evan Chengd30bf012006-03-01 01:11:20 +0000326
Evan Cheng769951f2012-07-02 22:39:56 +0000327 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000328 // First set operation action for all vector types to expand. Then we
329 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
331 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
332 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000333
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000334 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000335 setOperationAction(ISD::ADD , VT, Legal);
336 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000337
Chris Lattner7ff7e672006-04-04 17:25:31 +0000338 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000339 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000341
342 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000343 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000345 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000347 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000349 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000351 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000353 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000355
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000356 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000357 setOperationAction(ISD::MUL , VT, Expand);
358 setOperationAction(ISD::SDIV, VT, Expand);
359 setOperationAction(ISD::SREM, VT, Expand);
360 setOperationAction(ISD::UDIV, VT, Expand);
361 setOperationAction(ISD::UREM, VT, Expand);
362 setOperationAction(ISD::FDIV, VT, Expand);
363 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topper44e394c2012-11-15 08:02:19 +0000364 setOperationAction(ISD::FSQRT, VT, Expand);
365 setOperationAction(ISD::FLOG, VT, Expand);
366 setOperationAction(ISD::FLOG10, VT, Expand);
367 setOperationAction(ISD::FLOG2, VT, Expand);
368 setOperationAction(ISD::FEXP, VT, Expand);
369 setOperationAction(ISD::FEXP2, VT, Expand);
370 setOperationAction(ISD::FSIN, VT, Expand);
371 setOperationAction(ISD::FCOS, VT, Expand);
372 setOperationAction(ISD::FABS, VT, Expand);
373 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topper1ab489a2012-11-14 08:11:25 +0000374 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper49010472012-11-15 06:51:10 +0000375 setOperationAction(ISD::FCEIL, VT, Expand);
376 setOperationAction(ISD::FTRUNC, VT, Expand);
377 setOperationAction(ISD::FRINT, VT, Expand);
378 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000379 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
380 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
381 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
382 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
383 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
384 setOperationAction(ISD::UDIVREM, VT, Expand);
385 setOperationAction(ISD::SDIVREM, VT, Expand);
386 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
387 setOperationAction(ISD::FPOW, VT, Expand);
388 setOperationAction(ISD::CTPOP, VT, Expand);
389 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000390 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000391 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000392 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramer91223a42012-12-19 15:49:14 +0000393 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellacfe09ed2012-11-05 17:15:56 +0000394 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
395
396 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
397 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
398 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
399 setTruncStoreAction(VT, InnerVT, Expand);
400 }
401 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
402 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
403 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000404 }
405
Chris Lattner7ff7e672006-04-04 17:25:31 +0000406 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
407 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000409
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::AND , MVT::v4i32, Legal);
411 setOperationAction(ISD::OR , MVT::v4i32, Legal);
412 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
413 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
414 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
415 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella51aaadb2012-10-08 17:27:24 +0000416 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
417 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
418 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
419 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellae95ed2b2012-11-15 20:56:03 +0000420 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
421 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
422 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
423 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000424
Craig Topperc9099502012-04-20 06:31:50 +0000425 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
426 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
427 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
428 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000429
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000431 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
433 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
434 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000435
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
437 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000438
Owen Anderson825b72b2009-08-11 20:47:22 +0000439 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
440 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
441 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
442 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella5f41fd62012-10-30 13:50:19 +0000443
444 // Altivec does not contain unordered floating-point compare instructions
445 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
446 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
447 setCondCodeAction(ISD::SETUGT, MVT::v4f32, Expand);
448 setCondCodeAction(ISD::SETUGE, MVT::v4f32, Expand);
449 setCondCodeAction(ISD::SETULT, MVT::v4f32, Expand);
450 setCondCodeAction(ISD::SETULE, MVT::v4f32, Expand);
Nate Begeman425a9692005-11-29 08:17:20 +0000451 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000452
Hal Finkel8cc34742012-08-04 14:10:46 +0000453 if (Subtarget->has64BitSupport()) {
Hal Finkel19aa2b52012-04-01 20:08:17 +0000454 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel8cc34742012-08-04 14:10:46 +0000455 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
456 }
Hal Finkel19aa2b52012-04-01 20:08:17 +0000457
Eli Friedman4db5aca2011-08-29 18:23:02 +0000458 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
459 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
Hal Finkelcd9ea512012-12-25 17:22:53 +0000460 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
461 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000462
Duncan Sands03228082008-11-23 15:47:28 +0000463 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000464 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000465
Evan Cheng769951f2012-07-02 22:39:56 +0000466 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000467 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000468 setExceptionPointerRegister(PPC::X3);
469 setExceptionSelectorRegister(PPC::X4);
470 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000471 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000472 setExceptionPointerRegister(PPC::R3);
473 setExceptionSelectorRegister(PPC::R4);
474 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000475
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000476 // We have target-specific dag combine patterns for the following nodes:
477 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000478 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000479 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000480 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000481
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000482 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000483 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000484 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000485 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
486 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000487 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
488 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000489 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
490 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
491 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
492 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
493 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000494 }
495
Hal Finkelc6129162011-10-17 18:53:03 +0000496 setMinFunctionAlignment(2);
497 if (PPCSubTarget.isDarwin())
498 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000499
Evan Cheng769951f2012-07-02 22:39:56 +0000500 if (isPPC64 && Subtarget->isJITCodeModel())
501 // Temporary workaround for the inability of PPC64 JIT to handle jump
502 // tables.
503 setSupportJumpTables(false);
504
Eli Friedman26689ac2011-08-03 21:06:02 +0000505 setInsertFencesForAtomic(true);
506
Hal Finkel768c65f2011-11-22 16:21:04 +0000507 setSchedulingPreference(Sched::Hybrid);
508
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000509 computeRegisterProperties();
Hal Finkel621b77a2012-08-28 16:12:39 +0000510
511 // The Freescale cores does better with aggressive inlining of memcpy and
512 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
513 if (Subtarget->getDarwinDirective() == PPC::DIR_E500mc ||
514 Subtarget->getDarwinDirective() == PPC::DIR_E5500) {
Jim Grosbach3450f802013-02-20 21:13:59 +0000515 MaxStoresPerMemset = 32;
516 MaxStoresPerMemsetOptSize = 16;
517 MaxStoresPerMemcpy = 32;
518 MaxStoresPerMemcpyOptSize = 8;
519 MaxStoresPerMemmove = 32;
520 MaxStoresPerMemmoveOptSize = 8;
Hal Finkel621b77a2012-08-28 16:12:39 +0000521
522 setPrefFunctionAlignment(4);
Jim Grosbach3450f802013-02-20 21:13:59 +0000523 BenefitFromCodePlacementOpt = true;
Hal Finkel621b77a2012-08-28 16:12:39 +0000524 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000525}
526
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000527/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
528/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000529unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000530 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000531 // Darwin passes everything on 4 byte boundary.
532 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
533 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000534
535 // 16byte and wider vectors are passed on 16byte boundary.
536 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
537 if (VTy->getBitWidth() >= 128)
538 return 16;
539
540 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
541 if (PPCSubTarget.isPPC64())
542 return 8;
543
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000544 return 4;
545}
546
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000547const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
548 switch (Opcode) {
549 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000550 case PPCISD::FSEL: return "PPCISD::FSEL";
551 case PPCISD::FCFID: return "PPCISD::FCFID";
552 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
553 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
554 case PPCISD::STFIWX: return "PPCISD::STFIWX";
555 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
556 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
557 case PPCISD::VPERM: return "PPCISD::VPERM";
558 case PPCISD::Hi: return "PPCISD::Hi";
559 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000560 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000561 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
562 case PPCISD::LOAD: return "PPCISD::LOAD";
563 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000564 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
565 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
566 case PPCISD::SRL: return "PPCISD::SRL";
567 case PPCISD::SRA: return "PPCISD::SRA";
568 case PPCISD::SHL: return "PPCISD::SHL";
569 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
570 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000571 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
Hal Finkel5b00cea2012-03-31 14:45:15 +0000572 case PPCISD::CALL_NOP_SVR4: return "PPCISD::CALL_NOP_SVR4";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000573 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000574 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000575 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000576 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
577 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000578 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Hal Finkel7ee74a62013-03-21 21:37:52 +0000579 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP";
580 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP";
Evan Cheng53301922008-07-12 02:23:19 +0000581 case PPCISD::MFCR: return "PPCISD::MFCR";
582 case PPCISD::VCMP: return "PPCISD::VCMP";
583 case PPCISD::VCMPo: return "PPCISD::VCMPo";
584 case PPCISD::LBRX: return "PPCISD::LBRX";
585 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000586 case PPCISD::LARX: return "PPCISD::LARX";
587 case PPCISD::STCX: return "PPCISD::STCX";
588 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
589 case PPCISD::MFFS: return "PPCISD::MFFS";
590 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
591 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
592 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
593 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000594 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel82b38212012-08-28 02:10:27 +0000595 case PPCISD::CR6SET: return "PPCISD::CR6SET";
596 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000597 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
598 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
599 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Bill Schmidtb453e162012-12-14 17:02:38 +0000600 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
601 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000602 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000603 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
604 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
605 case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR";
Bill Schmidt349c2782012-12-12 19:29:35 +0000606 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
607 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
608 case PPCISD::GET_TLSLD_ADDR: return "PPCISD::GET_TLSLD_ADDR";
609 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
610 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Bill Schmidtb34c79e2013-02-20 15:50:31 +0000611 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000612 }
613}
614
Duncan Sands28b77e92011-09-06 19:07:46 +0000615EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000616 if (!VT.isVector())
617 return MVT::i32;
618 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000619}
620
Chris Lattner1a635d62006-04-14 06:01:58 +0000621//===----------------------------------------------------------------------===//
622// Node matching predicates, for use by the tblgen matching code.
623//===----------------------------------------------------------------------===//
624
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000625/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000626static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000627 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000628 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000629 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000630 // Maybe this has already been legalized into the constant pool?
631 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000632 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000633 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000634 }
635 return false;
636}
637
Chris Lattnerddb739e2006-04-06 17:23:16 +0000638/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
639/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000640static bool isConstantOrUndef(int Op, int Val) {
641 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000642}
643
644/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
645/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000646bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000647 if (!isUnary) {
648 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000649 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000650 return false;
651 } else {
652 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000653 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
654 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000655 return false;
656 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000657 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000658}
659
660/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
661/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000662bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000663 if (!isUnary) {
664 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000665 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
666 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000667 return false;
668 } else {
669 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000670 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
671 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
672 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
673 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000674 return false;
675 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000676 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000677}
678
Chris Lattnercaad1632006-04-06 22:02:42 +0000679/// isVMerge - Common function, used to match vmrg* shuffles.
680///
Nate Begeman9008ca62009-04-27 18:41:29 +0000681static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000682 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000684 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000685 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
686 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000687
Chris Lattner116cc482006-04-06 21:11:54 +0000688 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
689 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000690 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000691 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000692 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000693 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000694 return false;
695 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000696 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000697}
698
699/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
700/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000701bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000702 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000703 if (!isUnary)
704 return isVMerge(N, UnitSize, 8, 24);
705 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000706}
707
708/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
709/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000710bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000711 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000712 if (!isUnary)
713 return isVMerge(N, UnitSize, 0, 16);
714 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000715}
716
717
Chris Lattnerd0608e12006-04-06 18:26:28 +0000718/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
719/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000720int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000722 "PPC only supports shuffles by bytes!");
723
724 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000725
Chris Lattnerd0608e12006-04-06 18:26:28 +0000726 // Find the first non-undef value in the shuffle mask.
727 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000728 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000729 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000730
Chris Lattnerd0608e12006-04-06 18:26:28 +0000731 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000732
Nate Begeman9008ca62009-04-27 18:41:29 +0000733 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000734 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000735 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000736 if (ShiftAmt < i) return -1;
737 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000738
Chris Lattnerf24380e2006-04-06 22:28:36 +0000739 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000740 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000741 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000742 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000743 return -1;
744 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000745 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000746 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000747 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000748 return -1;
749 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000750 return ShiftAmt;
751}
Chris Lattneref819f82006-03-20 06:33:01 +0000752
753/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
754/// specifies a splat of a single element that is suitable for input to
755/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000756bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000757 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000758 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000759
Chris Lattner88a99ef2006-03-20 06:37:44 +0000760 // This is a splat operation if each element of the permute is the same, and
761 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000762 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000763
Nate Begeman9008ca62009-04-27 18:41:29 +0000764 // FIXME: Handle UNDEF elements too!
765 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000766 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000767
Nate Begeman9008ca62009-04-27 18:41:29 +0000768 // Check that the indices are consecutive, in the case of a multi-byte element
769 // splatted with a v16i8 mask.
770 for (unsigned i = 1; i != EltSize; ++i)
771 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000772 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000773
Chris Lattner7ff7e672006-04-04 17:25:31 +0000774 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000775 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000776 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000777 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000778 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000779 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000780 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000781}
782
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000783/// isAllNegativeZeroVector - Returns true if all elements of build_vector
784/// are -0.0.
785bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000786 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
787
788 APInt APVal, APUndef;
789 unsigned BitSize;
790 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000791
Dale Johannesen1e608812009-11-13 01:45:18 +0000792 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000793 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000794 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000795
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000796 return false;
797}
798
Chris Lattneref819f82006-03-20 06:33:01 +0000799/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
800/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000801unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000802 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
803 assert(isSplatShuffleMask(SVOp, EltSize));
804 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000805}
806
Chris Lattnere87192a2006-04-12 17:37:20 +0000807/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000808/// by using a vspltis[bhw] instruction of the specified element size, return
809/// the constant being splatted. The ByteSize field indicates the number of
810/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000811SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
812 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000813
814 // If ByteSize of the splat is bigger than the element size of the
815 // build_vector, then we have a case where we are checking for a splat where
816 // multiple elements of the buildvector are folded together into a single
817 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
818 unsigned EltSize = 16/N->getNumOperands();
819 if (EltSize < ByteSize) {
820 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000821 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000822 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000823
Chris Lattner79d9a882006-04-08 07:14:26 +0000824 // See if all of the elements in the buildvector agree across.
825 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
826 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
827 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000828 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000829
Scott Michelfdc40a02009-02-17 22:15:04 +0000830
Gabor Greifba36cb52008-08-28 21:40:38 +0000831 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000832 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
833 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000834 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000835 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000836
Chris Lattner79d9a882006-04-08 07:14:26 +0000837 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
838 // either constant or undef values that are identical for each chunk. See
839 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000840
Chris Lattner79d9a882006-04-08 07:14:26 +0000841 // Check to see if all of the leading entries are either 0 or -1. If
842 // neither, then this won't fit into the immediate field.
843 bool LeadingZero = true;
844 bool LeadingOnes = true;
845 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000846 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000847
Chris Lattner79d9a882006-04-08 07:14:26 +0000848 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
849 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
850 }
851 // Finally, check the least significant entry.
852 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000853 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000854 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000855 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000856 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000857 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000858 }
859 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000860 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000861 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000862 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000863 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000864 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000865 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000866
Dan Gohman475871a2008-07-27 21:46:04 +0000867 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000868 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000869
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000870 // Check to see if this buildvec has a single non-undef value in its elements.
871 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
872 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000873 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000874 OpVal = N->getOperand(i);
875 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000876 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000877 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000878
Gabor Greifba36cb52008-08-28 21:40:38 +0000879 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000880
Eli Friedman1a8229b2009-05-24 02:03:36 +0000881 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000882 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000883 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000884 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000885 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000886 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000887 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000888 }
889
890 // If the splat value is larger than the element value, then we can never do
891 // this splat. The only case that we could fit the replicated bits into our
892 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000893 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000894
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000895 // If the element value is larger than the splat value, cut it in half and
896 // check to see if the two halves are equal. Continue doing this until we
897 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
898 while (ValSizeInBytes > ByteSize) {
899 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000900
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000901 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000902 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
903 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000904 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000905 }
906
907 // Properly sign extend the value.
Richard Smith1144af32012-08-24 23:29:28 +0000908 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelfdc40a02009-02-17 22:15:04 +0000909
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000910 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000911 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000912
Chris Lattner140a58f2006-04-08 06:46:53 +0000913 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith1144af32012-08-24 23:29:28 +0000914 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000916 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000917}
918
Chris Lattner1a635d62006-04-14 06:01:58 +0000919//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000920// Addressing Mode Selection
921//===----------------------------------------------------------------------===//
922
923/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
924/// or 64-bit immediate, and if the value can be accurately represented as a
925/// sign extension from a 16-bit value. If so, this returns true and the
926/// immediate.
927static bool isIntS16Immediate(SDNode *N, short &Imm) {
928 if (N->getOpcode() != ISD::Constant)
929 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000930
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000931 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000933 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000934 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000935 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000936}
Dan Gohman475871a2008-07-27 21:46:04 +0000937static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000938 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000939}
940
941
942/// SelectAddressRegReg - Given the specified addressed, check to see if it
943/// can be represented as an indexed [r+r] operation. Returns false if it
944/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000945bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
946 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000947 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000948 short imm = 0;
949 if (N.getOpcode() == ISD::ADD) {
950 if (isIntS16Immediate(N.getOperand(1), imm))
951 return false; // r+i
952 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
953 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000954
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000955 Base = N.getOperand(0);
956 Index = N.getOperand(1);
957 return true;
958 } else if (N.getOpcode() == ISD::OR) {
959 if (isIntS16Immediate(N.getOperand(1), imm))
960 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000961
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000962 // If this is an or of disjoint bitfields, we can codegen this as an add
963 // (for better address arithmetic) if the LHS and RHS of the OR are provably
964 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000965 APInt LHSKnownZero, LHSKnownOne;
966 APInt RHSKnownZero, RHSKnownOne;
967 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000968 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000969
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000970 if (LHSKnownZero.getBoolValue()) {
971 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000972 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000973 // If all of the bits are known zero on the LHS or RHS, the add won't
974 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000975 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000976 Base = N.getOperand(0);
977 Index = N.getOperand(1);
978 return true;
979 }
980 }
981 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000982
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000983 return false;
984}
985
986/// Returns true if the address N can be represented by a base register plus
987/// a signed 16-bit displacement [r+imm], and if it is not better
988/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000989bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000990 SDValue &Base,
991 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000992 // FIXME dl should come from parent load or store, not from address
993 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000994 // If this can be more profitably realized as r+r, fail.
995 if (SelectAddressRegReg(N, Disp, Base, DAG))
996 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000997
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000998 if (N.getOpcode() == ISD::ADD) {
999 short imm = 0;
1000 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001001 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001002 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1003 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1004 } else {
1005 Base = N.getOperand(0);
1006 }
1007 return true; // [r+i]
1008 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1009 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001010 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001011 && "Cannot handle constant offsets yet!");
1012 Disp = N.getOperand(1).getOperand(0); // The global address.
1013 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +00001014 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001015 Disp.getOpcode() == ISD::TargetConstantPool ||
1016 Disp.getOpcode() == ISD::TargetJumpTable);
1017 Base = N.getOperand(0);
1018 return true; // [&g+r]
1019 }
1020 } else if (N.getOpcode() == ISD::OR) {
1021 short imm = 0;
1022 if (isIntS16Immediate(N.getOperand(1), imm)) {
1023 // If this is an or of disjoint bitfields, we can codegen this as an add
1024 // (for better address arithmetic) if the LHS and RHS of the OR are
1025 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001026 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001027 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +00001028
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001029 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001030 // If all of the bits are known zero on the LHS or RHS, the add won't
1031 // carry.
1032 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001033 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001034 return true;
1035 }
1036 }
1037 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1038 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +00001039
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001040 // If this address fits entirely in a 16-bit sext immediate field, codegen
1041 // this as "d, 0"
1042 short Imm;
1043 if (isIntS16Immediate(CN, Imm)) {
1044 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Hal Finkel76973702013-03-21 23:45:03 +00001045 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1046 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001047 return true;
1048 }
Chris Lattnerbc681d62007-02-17 06:44:03 +00001049
1050 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001051 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001052 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1053 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001054
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001055 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001056 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001057
Owen Anderson825b72b2009-08-11 20:47:22 +00001058 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1059 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001060 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001061 return true;
1062 }
1063 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001064
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001065 Disp = DAG.getTargetConstant(0, getPointerTy());
1066 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1067 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1068 else
1069 Base = N;
1070 return true; // [r+0]
1071}
1072
1073/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1074/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +00001075bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1076 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001077 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001078 // Check to see if we can easily represent this as an [r+r] address. This
1079 // will fail if it thinks that the address is more profitably represented as
1080 // reg+imm, e.g. where imm = 0.
1081 if (SelectAddressRegReg(N, Base, Index, DAG))
1082 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +00001083
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001084 // If the operand is an addition, always emit this as [r+r], since this is
1085 // better (for code size, and execution, as the memop does the add for free)
1086 // than emitting an explicit add.
1087 if (N.getOpcode() == ISD::ADD) {
1088 Base = N.getOperand(0);
1089 Index = N.getOperand(1);
1090 return true;
1091 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001092
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001093 // Otherwise, do it the hard way, using R0 as the base register.
Hal Finkel76973702013-03-21 23:45:03 +00001094 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1095 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001096 Index = N;
1097 return true;
1098}
1099
1100/// SelectAddressRegImmShift - Returns true if the address N can be
1101/// represented by a base register plus a signed 14-bit displacement
1102/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +00001103bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
1104 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +00001105 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001106 // FIXME dl should come from the parent load or store, not the address
1107 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001108 // If this can be more profitably realized as r+r, fail.
1109 if (SelectAddressRegReg(N, Disp, Base, DAG))
1110 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001111
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001112 if (N.getOpcode() == ISD::ADD) {
1113 short imm = 0;
1114 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Gabor Greifc77d6782012-04-20 08:58:49 +00001115 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001116 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1117 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1118 } else {
1119 Base = N.getOperand(0);
1120 }
1121 return true; // [r+i]
1122 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1123 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001124 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001125 && "Cannot handle constant offsets yet!");
1126 Disp = N.getOperand(1).getOperand(0); // The global address.
1127 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1128 Disp.getOpcode() == ISD::TargetConstantPool ||
1129 Disp.getOpcode() == ISD::TargetJumpTable);
1130 Base = N.getOperand(0);
1131 return true; // [&g+r]
1132 }
1133 } else if (N.getOpcode() == ISD::OR) {
1134 short imm = 0;
1135 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1136 // If this is an or of disjoint bitfields, we can codegen this as an add
1137 // (for better address arithmetic) if the LHS and RHS of the OR are
1138 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001139 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001140 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001141 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001142 // If all of the bits are known zero on the LHS or RHS, the add won't
1143 // carry.
1144 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001145 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001146 return true;
1147 }
1148 }
1149 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001150 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001151 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001152 // If this address fits entirely in a 14-bit sext immediate field, codegen
1153 // this as "d, 0"
1154 short Imm;
1155 if (isIntS16Immediate(CN, Imm)) {
1156 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Hal Finkel76973702013-03-21 23:45:03 +00001157 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1158 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001159 return true;
1160 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001161
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001162 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001163 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001164 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1165 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001166
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001167 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001168 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1169 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1170 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001171 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001172 return true;
1173 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001174 }
1175 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001176
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001177 Disp = DAG.getTargetConstant(0, getPointerTy());
1178 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1179 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1180 else
1181 Base = N;
1182 return true; // [r+0]
1183}
1184
1185
1186/// getPreIndexedAddressParts - returns true by value, base pointer and
1187/// offset pointer and addressing mode by reference if the node's address
1188/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001189bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1190 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001191 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001192 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001193 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001194
Dan Gohman475871a2008-07-27 21:46:04 +00001195 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001196 EVT VT;
Hal Finkel08a215c2013-03-18 23:00:58 +00001197 unsigned Alignment;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001198 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1199 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001200 VT = LD->getMemoryVT();
Hal Finkel08a215c2013-03-18 23:00:58 +00001201 Alignment = LD->getAlignment();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001202 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001203 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001204 VT = ST->getMemoryVT();
Hal Finkel08a215c2013-03-18 23:00:58 +00001205 Alignment = ST->getAlignment();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001206 } else
1207 return false;
1208
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001209 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001210 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001211 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001212
Hal Finkelac81cc32012-06-19 02:34:32 +00001213 if (SelectAddressRegReg(Ptr, Offset, Base, DAG)) {
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001214 AM = ISD::PRE_INC;
1215 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001216 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001217
Chris Lattner0851b4f2006-11-15 19:55:13 +00001218 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001219 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001220 // reg + imm
1221 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1222 return false;
1223 } else {
Hal Finkel08a215c2013-03-18 23:00:58 +00001224 // LDU/STU need an address with at least 4-byte alignment.
1225 if (Alignment < 4)
1226 return false;
1227
Chris Lattner0851b4f2006-11-15 19:55:13 +00001228 // reg + imm * 4.
1229 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1230 return false;
1231 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001232
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001233 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001234 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1235 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001236 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001237 LD->getExtensionType() == ISD::SEXTLOAD &&
1238 isa<ConstantSDNode>(Offset))
1239 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001240 }
1241
Chris Lattner4eab7142006-11-10 02:08:47 +00001242 AM = ISD::PRE_INC;
1243 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001244}
1245
1246//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001247// LowerOperation implementation
1248//===----------------------------------------------------------------------===//
1249
Chris Lattner1e61e692010-11-15 02:46:57 +00001250/// GetLabelAccessInfo - Return true if we should reference labels using a
1251/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1252static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001253 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1254 HiOpFlags = PPCII::MO_HA16;
1255 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001256
Chris Lattner1e61e692010-11-15 02:46:57 +00001257 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1258 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001259 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001260 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001261 if (isPIC) {
1262 HiOpFlags |= PPCII::MO_PIC_FLAG;
1263 LoOpFlags |= PPCII::MO_PIC_FLAG;
1264 }
1265
1266 // If this is a reference to a global value that requires a non-lazy-ptr, make
1267 // sure that instruction lowering adds it.
1268 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1269 HiOpFlags |= PPCII::MO_NLP_FLAG;
1270 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001271
Chris Lattner6d2ff122010-11-15 03:13:19 +00001272 if (GV->hasHiddenVisibility()) {
1273 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1274 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1275 }
1276 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001277
Chris Lattner1e61e692010-11-15 02:46:57 +00001278 return isPIC;
1279}
1280
1281static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1282 SelectionDAG &DAG) {
1283 EVT PtrVT = HiPart.getValueType();
1284 SDValue Zero = DAG.getConstant(0, PtrVT);
1285 DebugLoc DL = HiPart.getDebugLoc();
1286
1287 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1288 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001289
Chris Lattner1e61e692010-11-15 02:46:57 +00001290 // With PIC, the first instruction is actually "GR+hi(&G)".
1291 if (isPIC)
1292 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1293 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001294
Chris Lattner1e61e692010-11-15 02:46:57 +00001295 // Generate non-pic code that has direct accesses to the constant pool.
1296 // The address of the global is just (hi(&g)+lo(&g)).
1297 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1298}
1299
Scott Michelfdc40a02009-02-17 22:15:04 +00001300SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001301 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001302 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001303 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001304 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001305
Roman Divacky9fb8b492012-08-24 16:26:02 +00001306 // 64-bit SVR4 ABI code is always position-independent.
1307 // The actual address of the GlobalValue is stored in the TOC.
1308 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1309 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
1310 return DAG.getNode(PPCISD::TOC_ENTRY, CP->getDebugLoc(), MVT::i64, GA,
1311 DAG.getRegister(PPC::X2, MVT::i64));
1312 }
1313
Chris Lattner1e61e692010-11-15 02:46:57 +00001314 unsigned MOHiFlag, MOLoFlag;
1315 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1316 SDValue CPIHi =
1317 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1318 SDValue CPILo =
1319 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1320 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001321}
1322
Dan Gohmand858e902010-04-17 15:26:15 +00001323SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001324 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001325 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001326
Roman Divacky9fb8b492012-08-24 16:26:02 +00001327 // 64-bit SVR4 ABI code is always position-independent.
1328 // The actual address of the GlobalValue is stored in the TOC.
1329 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1330 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1331 return DAG.getNode(PPCISD::TOC_ENTRY, JT->getDebugLoc(), MVT::i64, GA,
1332 DAG.getRegister(PPC::X2, MVT::i64));
1333 }
1334
Chris Lattner1e61e692010-11-15 02:46:57 +00001335 unsigned MOHiFlag, MOLoFlag;
1336 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1337 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1338 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1339 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001340}
1341
Dan Gohmand858e902010-04-17 15:26:15 +00001342SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1343 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001344 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001345
Dan Gohman46510a72010-04-15 01:51:59 +00001346 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001347
Chris Lattner1e61e692010-11-15 02:46:57 +00001348 unsigned MOHiFlag, MOLoFlag;
1349 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001350 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1351 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattner1e61e692010-11-15 02:46:57 +00001352 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1353}
1354
Roman Divackyfd42ed62012-06-04 17:36:38 +00001355SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1356 SelectionDAG &DAG) const {
1357
1358 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1359 DebugLoc dl = GA->getDebugLoc();
1360 const GlobalValue *GV = GA->getGlobal();
1361 EVT PtrVT = getPointerTy();
1362 bool is64bit = PPCSubTarget.isPPC64();
1363
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001364 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001365
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001366 if (Model == TLSModel::LocalExec) {
1367 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1368 PPCII::MO_TPREL16_HA);
1369 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1370 PPCII::MO_TPREL16_LO);
1371 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1372 is64bit ? MVT::i64 : MVT::i32);
1373 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1374 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1375 }
Roman Divackyfd42ed62012-06-04 17:36:38 +00001376
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001377 if (!is64bit)
1378 llvm_unreachable("only local-exec is currently supported for ppc32");
1379
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001380 if (Model == TLSModel::InitialExec) {
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001381 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1382 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
Bill Schmidtb453e162012-12-14 17:02:38 +00001383 SDValue TPOffsetHi = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
1384 PtrVT, GOTReg, TGA);
1385 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
1386 PtrVT, TGA, TPOffsetHi);
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001387 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGA);
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001388 }
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001389
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001390 if (Model == TLSModel::GeneralDynamic) {
1391 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1392 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1393 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1394 GOTReg, TGA);
1395 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT,
1396 GOTEntryHi, TGA);
1397
1398 // We need a chain node, and don't have one handy. The underlying
1399 // call has no side effects, so using the function entry node
1400 // suffices.
1401 SDValue Chain = DAG.getEntryNode();
1402 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1403 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1404 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLS_ADDR, dl,
1405 PtrVT, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001406 // The return value from GET_TLS_ADDR really is in X3 already, but
1407 // some hacks are needed here to tie everything together. The extra
1408 // copies dissolve during subsequent transforms.
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001409 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1410 return DAG.getCopyFromReg(Chain, dl, PPC::X3, PtrVT);
1411 }
1412
Bill Schmidt349c2782012-12-12 19:29:35 +00001413 if (Model == TLSModel::LocalDynamic) {
1414 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1415 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1416 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1417 GOTReg, TGA);
1418 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT,
1419 GOTEntryHi, TGA);
1420
1421 // We need a chain node, and don't have one handy. The underlying
1422 // call has no side effects, so using the function entry node
1423 // suffices.
1424 SDValue Chain = DAG.getEntryNode();
1425 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1426 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1427 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLSLD_ADDR, dl,
1428 PtrVT, ParmReg, TGA);
1429 // The return value from GET_TLSLD_ADDR really is in X3 already, but
1430 // some hacks are needed here to tie everything together. The extra
1431 // copies dissolve during subsequent transforms.
1432 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1433 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT,
Bill Schmidt1e18b862012-12-13 20:57:10 +00001434 Chain, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001435 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1436 }
1437
1438 llvm_unreachable("Unknown TLS model!");
Roman Divackyfd42ed62012-06-04 17:36:38 +00001439}
1440
Chris Lattner1e61e692010-11-15 02:46:57 +00001441SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1442 SelectionDAG &DAG) const {
1443 EVT PtrVT = Op.getValueType();
1444 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1445 DebugLoc DL = GSDN->getDebugLoc();
1446 const GlobalValue *GV = GSDN->getGlobal();
1447
Chris Lattner1e61e692010-11-15 02:46:57 +00001448 // 64-bit SVR4 ABI code is always position-independent.
1449 // The actual address of the GlobalValue is stored in the TOC.
1450 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1451 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1452 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1453 DAG.getRegister(PPC::X2, MVT::i64));
1454 }
1455
Chris Lattner6d2ff122010-11-15 03:13:19 +00001456 unsigned MOHiFlag, MOLoFlag;
1457 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001458
Chris Lattner6d2ff122010-11-15 03:13:19 +00001459 SDValue GAHi =
1460 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1461 SDValue GALo =
1462 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001463
Chris Lattner6d2ff122010-11-15 03:13:19 +00001464 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001465
Chris Lattner6d2ff122010-11-15 03:13:19 +00001466 // If the global reference is actually to a non-lazy-pointer, we have to do an
1467 // extra load to get the address of the global.
1468 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1469 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001470 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001471 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001472}
1473
Dan Gohmand858e902010-04-17 15:26:15 +00001474SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001475 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001476 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001477
Chris Lattner1a635d62006-04-14 06:01:58 +00001478 // If we're comparing for equality to zero, expose the fact that this is
1479 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1480 // fold the new nodes.
1481 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1482 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001483 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001484 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001485 if (VT.bitsLT(MVT::i32)) {
1486 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001487 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001488 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001489 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001490 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1491 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001492 DAG.getConstant(Log2b, MVT::i32));
1493 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001494 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001495 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001496 // optimized. FIXME: revisit this when we can custom lower all setcc
1497 // optimizations.
1498 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001499 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001500 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001501
Chris Lattner1a635d62006-04-14 06:01:58 +00001502 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001503 // by xor'ing the rhs with the lhs, which is faster than setting a
1504 // condition register, reading it back out, and masking the correct bit. The
1505 // normal approach here uses sub to do this instead of xor. Using xor exposes
1506 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001507 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001508 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001509 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001510 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001511 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001512 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001513 }
Dan Gohman475871a2008-07-27 21:46:04 +00001514 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001515}
1516
Dan Gohman475871a2008-07-27 21:46:04 +00001517SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001518 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001519 SDNode *Node = Op.getNode();
1520 EVT VT = Node->getValueType(0);
1521 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1522 SDValue InChain = Node->getOperand(0);
1523 SDValue VAListPtr = Node->getOperand(1);
1524 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1525 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001526
Roman Divackybdb226e2011-06-28 15:30:42 +00001527 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1528
1529 // gpr_index
1530 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1531 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1532 false, false, 0);
1533 InChain = GprIndex.getValue(1);
1534
1535 if (VT == MVT::i64) {
1536 // Check if GprIndex is even
1537 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1538 DAG.getConstant(1, MVT::i32));
1539 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1540 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1541 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1542 DAG.getConstant(1, MVT::i32));
1543 // Align GprIndex to be even if it isn't
1544 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1545 GprIndex);
1546 }
1547
1548 // fpr index is 1 byte after gpr
1549 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1550 DAG.getConstant(1, MVT::i32));
1551
1552 // fpr
1553 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1554 FprPtr, MachinePointerInfo(SV), MVT::i8,
1555 false, false, 0);
1556 InChain = FprIndex.getValue(1);
1557
1558 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1559 DAG.getConstant(8, MVT::i32));
1560
1561 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1562 DAG.getConstant(4, MVT::i32));
1563
1564 // areas
1565 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001566 MachinePointerInfo(), false, false,
1567 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001568 InChain = OverflowArea.getValue(1);
1569
1570 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001571 MachinePointerInfo(), false, false,
1572 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001573 InChain = RegSaveArea.getValue(1);
1574
1575 // select overflow_area if index > 8
1576 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1577 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1578
Roman Divackybdb226e2011-06-28 15:30:42 +00001579 // adjustment constant gpr_index * 4/8
1580 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1581 VT.isInteger() ? GprIndex : FprIndex,
1582 DAG.getConstant(VT.isInteger() ? 4 : 8,
1583 MVT::i32));
1584
1585 // OurReg = RegSaveArea + RegConstant
1586 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1587 RegConstant);
1588
1589 // Floating types are 32 bytes into RegSaveArea
1590 if (VT.isFloatingPoint())
1591 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1592 DAG.getConstant(32, MVT::i32));
1593
1594 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1595 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1596 VT.isInteger() ? GprIndex : FprIndex,
1597 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1598 MVT::i32));
1599
1600 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1601 VT.isInteger() ? VAListPtr : FprPtr,
1602 MachinePointerInfo(SV),
1603 MVT::i8, false, false, 0);
1604
1605 // determine if we should load from reg_save_area or overflow_area
1606 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1607
1608 // increase overflow_area by 4/8 if gpr/fpr > 8
1609 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1610 DAG.getConstant(VT.isInteger() ? 4 : 8,
1611 MVT::i32));
1612
1613 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1614 OverflowAreaPlusN);
1615
1616 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1617 OverflowAreaPtr,
1618 MachinePointerInfo(),
1619 MVT::i32, false, false, 0);
1620
NAKAMURA Takumi25f6b5a2012-08-30 15:52:23 +00001621 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001622 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001623}
1624
Duncan Sands4a544a72011-09-06 13:37:06 +00001625SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1626 SelectionDAG &DAG) const {
1627 return Op.getOperand(0);
1628}
1629
1630SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1631 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001632 SDValue Chain = Op.getOperand(0);
1633 SDValue Trmp = Op.getOperand(1); // trampoline
1634 SDValue FPtr = Op.getOperand(2); // nested function
1635 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001636 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001637
Owen Andersone50ed302009-08-10 22:56:29 +00001638 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001639 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001640 Type *IntPtrTy =
Micah Villmow3574eca2012-10-08 16:38:25 +00001641 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruthece6c6b2012-11-01 08:07:29 +00001642 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001643
Scott Michelfdc40a02009-02-17 22:15:04 +00001644 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001645 TargetLowering::ArgListEntry Entry;
1646
1647 Entry.Ty = IntPtrTy;
1648 Entry.Node = Trmp; Args.push_back(Entry);
1649
1650 // TrampSize == (isPPC64 ? 48 : 40);
1651 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001652 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001653 Args.push_back(Entry);
1654
1655 Entry.Node = FPtr; Args.push_back(Entry);
1656 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001657
Bill Wendling77959322008-09-17 00:30:57 +00001658 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001659 TargetLowering::CallLoweringInfo CLI(Chain,
1660 Type::getVoidTy(*DAG.getContext()),
1661 false, false, false, false, 0,
1662 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001663 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001664 /*doesNotRet=*/false,
1665 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001666 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001667 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001668 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001669
Duncan Sands4a544a72011-09-06 13:37:06 +00001670 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001671}
1672
Dan Gohman475871a2008-07-27 21:46:04 +00001673SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001674 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001675 MachineFunction &MF = DAG.getMachineFunction();
1676 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1677
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001678 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001679
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001680 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001681 // vastart just stores the address of the VarArgsFrameIndex slot into the
1682 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001683 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001684 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001685 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001686 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1687 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001688 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001689 }
1690
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001691 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001692 // We suppose the given va_list is already allocated.
1693 //
1694 // typedef struct {
1695 // char gpr; /* index into the array of 8 GPRs
1696 // * stored in the register save area
1697 // * gpr=0 corresponds to r3,
1698 // * gpr=1 to r4, etc.
1699 // */
1700 // char fpr; /* index into the array of 8 FPRs
1701 // * stored in the register save area
1702 // * fpr=0 corresponds to f1,
1703 // * fpr=1 to f2, etc.
1704 // */
1705 // char *overflow_arg_area;
1706 // /* location on stack that holds
1707 // * the next overflow argument
1708 // */
1709 // char *reg_save_area;
1710 // /* where r3:r10 and f1:f8 (if saved)
1711 // * are stored
1712 // */
1713 // } va_list[1];
1714
1715
Dan Gohman1e93df62010-04-17 14:41:14 +00001716 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1717 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001718
Nicolas Geoffray01119992007-04-03 13:59:52 +00001719
Owen Andersone50ed302009-08-10 22:56:29 +00001720 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001721
Dan Gohman1e93df62010-04-17 14:41:14 +00001722 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1723 PtrVT);
1724 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1725 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001726
Duncan Sands83ec4b62008-06-06 12:08:01 +00001727 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001728 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001729
Duncan Sands83ec4b62008-06-06 12:08:01 +00001730 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001731 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001732
1733 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001734 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001735
Dan Gohman69de1932008-02-06 22:27:42 +00001736 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001737
Nicolas Geoffray01119992007-04-03 13:59:52 +00001738 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001739 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001740 Op.getOperand(1),
1741 MachinePointerInfo(SV),
1742 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001743 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001744 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001745 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001746
Nicolas Geoffray01119992007-04-03 13:59:52 +00001747 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001748 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001749 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1750 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001751 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001752 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001753 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001754
Nicolas Geoffray01119992007-04-03 13:59:52 +00001755 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001756 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001757 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1758 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001759 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001760 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001761 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001762
1763 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001764 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1765 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001766 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001767
Chris Lattner1a635d62006-04-14 06:01:58 +00001768}
1769
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001770#include "PPCGenCallingConv.inc"
1771
Bill Schmidt212af6a2013-02-06 17:33:58 +00001772static bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
1773 CCValAssign::LocInfo &LocInfo,
1774 ISD::ArgFlagsTy &ArgFlags,
1775 CCState &State) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001776 return true;
1777}
1778
Bill Schmidt212af6a2013-02-06 17:33:58 +00001779static bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
1780 MVT &LocVT,
1781 CCValAssign::LocInfo &LocInfo,
1782 ISD::ArgFlagsTy &ArgFlags,
1783 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001784 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001785 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1786 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1787 };
1788 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001789
Tilmann Schellerffd02002009-07-03 06:45:56 +00001790 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1791
1792 // Skip one register if the first unallocated register has an even register
1793 // number and there are still argument registers available which have not been
1794 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1795 // need to skip a register if RegNum is odd.
1796 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1797 State.AllocateReg(ArgRegs[RegNum]);
1798 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001799
Tilmann Schellerffd02002009-07-03 06:45:56 +00001800 // Always return false here, as this function only makes sure that the first
1801 // unallocated register has an odd register number and does not actually
1802 // allocate a register for the current argument.
1803 return false;
1804}
1805
Bill Schmidt212af6a2013-02-06 17:33:58 +00001806static bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
1807 MVT &LocVT,
1808 CCValAssign::LocInfo &LocInfo,
1809 ISD::ArgFlagsTy &ArgFlags,
1810 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001811 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001812 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1813 PPC::F8
1814 };
1815
1816 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001817
Tilmann Schellerffd02002009-07-03 06:45:56 +00001818 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1819
1820 // If there is only one Floating-point register left we need to put both f64
1821 // values of a split ppc_fp128 value on the stack.
1822 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1823 State.AllocateReg(ArgRegs[RegNum]);
1824 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001825
Tilmann Schellerffd02002009-07-03 06:45:56 +00001826 // Always return false here, as this function only makes sure that the two f64
1827 // values a ppc_fp128 value is split into are both passed in registers or both
1828 // passed on the stack and does not actually allocate a register for the
1829 // current argument.
1830 return false;
1831}
1832
Chris Lattner9f0bc652007-02-25 05:34:32 +00001833/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001834/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001835static const uint16_t *GetFPR() {
1836 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001837 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001838 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001839 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001840
Chris Lattner9f0bc652007-02-25 05:34:32 +00001841 return FPR;
1842}
1843
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001844/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1845/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001846static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001847 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001848 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001849 if (Flags.isByVal())
1850 ArgSize = Flags.getByValSize();
1851 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1852
1853 return ArgSize;
1854}
1855
Dan Gohman475871a2008-07-27 21:46:04 +00001856SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001857PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001858 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001859 const SmallVectorImpl<ISD::InputArg>
1860 &Ins,
1861 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001862 SmallVectorImpl<SDValue> &InVals)
1863 const {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001864 if (PPCSubTarget.isSVR4ABI()) {
1865 if (PPCSubTarget.isPPC64())
1866 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
1867 dl, DAG, InVals);
1868 else
1869 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
1870 dl, DAG, InVals);
Bill Schmidt419f3762012-09-19 15:42:13 +00001871 } else {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001872 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1873 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001874 }
1875}
1876
1877SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00001878PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001879 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001880 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001881 const SmallVectorImpl<ISD::InputArg>
1882 &Ins,
1883 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001884 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001885
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001886 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001887 // +-----------------------------------+
1888 // +--> | Back chain |
1889 // | +-----------------------------------+
1890 // | | Floating-point register save area |
1891 // | +-----------------------------------+
1892 // | | General register save area |
1893 // | +-----------------------------------+
1894 // | | CR save word |
1895 // | +-----------------------------------+
1896 // | | VRSAVE save word |
1897 // | +-----------------------------------+
1898 // | | Alignment padding |
1899 // | +-----------------------------------+
1900 // | | Vector register save area |
1901 // | +-----------------------------------+
1902 // | | Local variable space |
1903 // | +-----------------------------------+
1904 // | | Parameter list area |
1905 // | +-----------------------------------+
1906 // | | LR save word |
1907 // | +-----------------------------------+
1908 // SP--> +--- | Back chain |
1909 // +-----------------------------------+
1910 //
1911 // Specifications:
1912 // System V Application Binary Interface PowerPC Processor Supplement
1913 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001914
Tilmann Schellerffd02002009-07-03 06:45:56 +00001915 MachineFunction &MF = DAG.getMachineFunction();
1916 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001917 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001918
Owen Andersone50ed302009-08-10 22:56:29 +00001919 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001920 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001921 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1922 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001923 unsigned PtrByteSize = 4;
1924
1925 // Assign locations to all of the incoming arguments.
1926 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001927 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001928 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001929
1930 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001931 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001932
Bill Schmidt212af6a2013-02-06 17:33:58 +00001933 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001934
Tilmann Schellerffd02002009-07-03 06:45:56 +00001935 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1936 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001937
Tilmann Schellerffd02002009-07-03 06:45:56 +00001938 // Arguments stored in registers.
1939 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001940 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001941 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001942
Owen Anderson825b72b2009-08-11 20:47:22 +00001943 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001944 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001945 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001946 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001947 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001948 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001949 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00001950 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001951 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001952 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00001953 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001954 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001955 case MVT::v16i8:
1956 case MVT::v8i16:
1957 case MVT::v4i32:
1958 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00001959 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001960 break;
1961 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001962
Tilmann Schellerffd02002009-07-03 06:45:56 +00001963 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001964 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001965 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001966
Dan Gohman98ca4f22009-08-05 01:29:28 +00001967 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001968 } else {
1969 // Argument stored in memory.
1970 assert(VA.isMemLoc());
1971
1972 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1973 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001974 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001975
1976 // Create load nodes to retrieve arguments from the stack.
1977 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001978 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1979 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001980 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001981 }
1982 }
1983
1984 // Assign locations to all of the incoming aggregate by value arguments.
1985 // Aggregates passed by value are stored in the local variable space of the
1986 // caller's stack frame, right above the parameter list area.
1987 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001988 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001989 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001990
1991 // Reserve stack space for the allocations in CCInfo.
1992 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1993
Bill Schmidt212af6a2013-02-06 17:33:58 +00001994 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001995
1996 // Area that is at least reserved in the caller of this function.
1997 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001998
Tilmann Schellerffd02002009-07-03 06:45:56 +00001999 // Set the size that is at least reserved in caller of this function. Tail
2000 // call optimized function's reserved stack space needs to be aligned so that
2001 // taking the difference between two stack areas will result in an aligned
2002 // stack.
2003 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2004
2005 MinReservedArea =
2006 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002007 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002008
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002009 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00002010 getStackAlignment();
2011 unsigned AlignMask = TargetAlign-1;
2012 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002013
Tilmann Schellerffd02002009-07-03 06:45:56 +00002014 FI->setMinReservedArea(MinReservedArea);
2015
2016 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002017
Tilmann Schellerffd02002009-07-03 06:45:56 +00002018 // If the function takes variable number of arguments, make a frame index for
2019 // the start of the first vararg value... for expansion of llvm.va_start.
2020 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00002021 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002022 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2023 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2024 };
2025 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2026
Craig Topperc5eaae42012-03-11 07:57:25 +00002027 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002028 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2029 PPC::F8
2030 };
2031 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2032
Dan Gohman1e93df62010-04-17 14:41:14 +00002033 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
2034 NumGPArgRegs));
2035 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
2036 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002037
2038 // Make room for NumGPArgRegs and NumFPArgRegs.
2039 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00002040 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002041
Dan Gohman1e93df62010-04-17 14:41:14 +00002042 FuncInfo->setVarArgsStackOffset(
2043 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002044 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002045
Dan Gohman1e93df62010-04-17 14:41:14 +00002046 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2047 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002048
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002049 // The fixed integer arguments of a variadic function are stored to the
2050 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2051 // the result of va_next.
2052 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2053 // Get an existing live-in vreg, or add a new one.
2054 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2055 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002056 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002057
Dan Gohman98ca4f22009-08-05 01:29:28 +00002058 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002059 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2060 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002061 MemOps.push_back(Store);
2062 // Increment the address by four for the next argument to store
2063 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2064 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2065 }
2066
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002067 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2068 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00002069 // The double arguments are stored to the VarArgsFrameIndex
2070 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002071 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2072 // Get an existing live-in vreg, or add a new one.
2073 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2074 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002075 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002076
Owen Anderson825b72b2009-08-11 20:47:22 +00002077 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002078 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2079 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002080 MemOps.push_back(Store);
2081 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00002082 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00002083 PtrVT);
2084 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2085 }
2086 }
2087
2088 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002089 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002090 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002091
Dan Gohman98ca4f22009-08-05 01:29:28 +00002092 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002093}
2094
Bill Schmidt726c2372012-10-23 15:51:16 +00002095// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2096// value to MVT::i64 and then truncate to the correct register size.
2097SDValue
2098PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2099 SelectionDAG &DAG, SDValue ArgVal,
2100 DebugLoc dl) const {
2101 if (Flags.isSExt())
2102 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2103 DAG.getValueType(ObjectVT));
2104 else if (Flags.isZExt())
2105 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2106 DAG.getValueType(ObjectVT));
2107
2108 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2109}
2110
2111// Set the size that is at least reserved in caller of this function. Tail
2112// call optimized functions' reserved stack space needs to be aligned so that
2113// taking the difference between two stack areas will result in an aligned
2114// stack.
2115void
2116PPCTargetLowering::setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
2117 unsigned nAltivecParamsAtEnd,
2118 unsigned MinReservedArea,
2119 bool isPPC64) const {
2120 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2121 // Add the Altivec parameters at the end, if needed.
2122 if (nAltivecParamsAtEnd) {
2123 MinReservedArea = ((MinReservedArea+15)/16)*16;
2124 MinReservedArea += 16*nAltivecParamsAtEnd;
2125 }
2126 MinReservedArea =
2127 std::max(MinReservedArea,
2128 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2129 unsigned TargetAlign
2130 = DAG.getMachineFunction().getTarget().getFrameLowering()->
2131 getStackAlignment();
2132 unsigned AlignMask = TargetAlign-1;
2133 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2134 FI->setMinReservedArea(MinReservedArea);
2135}
2136
Tilmann Schellerffd02002009-07-03 06:45:56 +00002137SDValue
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002138PPCTargetLowering::LowerFormalArguments_64SVR4(
2139 SDValue Chain,
2140 CallingConv::ID CallConv, bool isVarArg,
2141 const SmallVectorImpl<ISD::InputArg>
2142 &Ins,
2143 DebugLoc dl, SelectionDAG &DAG,
2144 SmallVectorImpl<SDValue> &InVals) const {
2145 // TODO: add description of PPC stack frame format, or at least some docs.
2146 //
2147 MachineFunction &MF = DAG.getMachineFunction();
2148 MachineFrameInfo *MFI = MF.getFrameInfo();
2149 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2150
2151 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2152 // Potential tail calls could cause overwriting of argument stack slots.
2153 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2154 (CallConv == CallingConv::Fast));
2155 unsigned PtrByteSize = 8;
2156
2157 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
2158 // Area that is at least reserved in caller of this function.
2159 unsigned MinReservedArea = ArgOffset;
2160
2161 static const uint16_t GPR[] = {
2162 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2163 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2164 };
2165
2166 static const uint16_t *FPR = GetFPR();
2167
2168 static const uint16_t VR[] = {
2169 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2170 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2171 };
2172
2173 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2174 const unsigned Num_FPR_Regs = 13;
2175 const unsigned Num_VR_Regs = array_lengthof(VR);
2176
2177 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
2178
2179 // Add DAG nodes to load the arguments or copy them out of registers. On
2180 // entry to a function on PPC, the arguments start after the linkage area,
2181 // although the first ones are often in registers.
2182
2183 SmallVector<SDValue, 8> MemOps;
2184 unsigned nAltivecParamsAtEnd = 0;
2185 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt49deebb2013-02-20 17:31:41 +00002186 unsigned CurArgIdx = 0;
2187 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002188 SDValue ArgVal;
2189 bool needsLoad = false;
2190 EVT ObjectVT = Ins[ArgNo].VT;
2191 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
2192 unsigned ArgSize = ObjSize;
2193 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt49deebb2013-02-20 17:31:41 +00002194 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2195 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002196
2197 unsigned CurArgOffset = ArgOffset;
2198
2199 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
2200 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2201 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
2202 if (isVarArg) {
2203 MinReservedArea = ((MinReservedArea+15)/16)*16;
2204 MinReservedArea += CalculateStackSlotSize(ObjectVT,
2205 Flags,
2206 PtrByteSize);
2207 } else
2208 nAltivecParamsAtEnd++;
2209 } else
2210 // Calculate min reserved area.
2211 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
2212 Flags,
2213 PtrByteSize);
2214
2215 // FIXME the codegen can be much improved in some cases.
2216 // We do not have to keep everything in memory.
2217 if (Flags.isByVal()) {
2218 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2219 ObjSize = Flags.getByValSize();
2220 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt42d43352012-10-31 01:15:05 +00002221 // Empty aggregate parameters do not take up registers. Examples:
2222 // struct { } a;
2223 // union { } b;
2224 // int c[0];
2225 // etc. However, we have to provide a place-holder in InVals, so
2226 // pretend we have an 8-byte item at the current address for that
2227 // purpose.
2228 if (!ObjSize) {
2229 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2230 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2231 InVals.push_back(FIN);
2232 continue;
2233 }
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002234 // All aggregates smaller than 8 bytes must be passed right-justified.
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002235 if (ObjSize < PtrByteSize)
2236 CurArgOffset = CurArgOffset + (PtrByteSize - ObjSize);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002237 // The value of the object is its address.
2238 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2239 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2240 InVals.push_back(FIN);
Bill Schmidt37900c52012-10-25 13:38:09 +00002241
2242 if (ObjSize < 8) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002243 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt37900c52012-10-25 13:38:09 +00002244 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002245 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002246 SDValue Store;
2247
2248 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2249 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2250 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2251 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
2252 MachinePointerInfo(FuncArg, CurArgOffset),
2253 ObjType, false, false, 0);
2254 } else {
2255 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2256 // store the whole register as-is to the parameter save area
2257 // slot. The address of the parameter was already calculated
2258 // above (InVals.push_back(FIN)) to be the right-justified
2259 // offset within the slot. For this store, we need a new
2260 // frame index that points at the beginning of the slot.
2261 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2262 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2263 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2264 MachinePointerInfo(FuncArg, ArgOffset),
2265 false, false, 0);
2266 }
2267
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002268 MemOps.push_back(Store);
2269 ++GPR_idx;
2270 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002271 // Whether we copied from a register or not, advance the offset
2272 // into the parameter save area by a full doubleword.
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002273 ArgOffset += PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002274 continue;
2275 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002276
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002277 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2278 // Store whatever pieces of the object are in registers
2279 // to memory. ArgOffset will be the address of the beginning
2280 // of the object.
2281 if (GPR_idx != Num_GPR_Regs) {
2282 unsigned VReg;
2283 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2284 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2285 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2286 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002287 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002288 MachinePointerInfo(FuncArg, ArgOffset),
2289 false, false, 0);
2290 MemOps.push_back(Store);
2291 ++GPR_idx;
2292 ArgOffset += PtrByteSize;
2293 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002294 ArgOffset += ArgSize - j;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002295 break;
2296 }
2297 }
2298 continue;
2299 }
2300
2301 switch (ObjectVT.getSimpleVT().SimpleTy) {
2302 default: llvm_unreachable("Unhandled argument type!");
2303 case MVT::i32:
2304 case MVT::i64:
2305 if (GPR_idx != Num_GPR_Regs) {
2306 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2307 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2308
Bill Schmidt726c2372012-10-23 15:51:16 +00002309 if (ObjectVT == MVT::i32)
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002310 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2311 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002312 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002313
2314 ++GPR_idx;
2315 } else {
2316 needsLoad = true;
2317 ArgSize = PtrByteSize;
2318 }
2319 ArgOffset += 8;
2320 break;
2321
2322 case MVT::f32:
2323 case MVT::f64:
2324 // Every 8 bytes of argument space consumes one of the GPRs available for
2325 // argument passing.
2326 if (GPR_idx != Num_GPR_Regs) {
2327 ++GPR_idx;
2328 }
2329 if (FPR_idx != Num_FPR_Regs) {
2330 unsigned VReg;
2331
2332 if (ObjectVT == MVT::f32)
2333 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2334 else
2335 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2336
2337 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2338 ++FPR_idx;
2339 } else {
2340 needsLoad = true;
Bill Schmidta867f372012-10-11 15:38:20 +00002341 ArgSize = PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002342 }
2343
2344 ArgOffset += 8;
2345 break;
2346 case MVT::v4f32:
2347 case MVT::v4i32:
2348 case MVT::v8i16:
2349 case MVT::v16i8:
2350 // Note that vector arguments in registers don't reserve stack space,
2351 // except in varargs functions.
2352 if (VR_idx != Num_VR_Regs) {
2353 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
2354 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2355 if (isVarArg) {
2356 while ((ArgOffset % 16) != 0) {
2357 ArgOffset += PtrByteSize;
2358 if (GPR_idx != Num_GPR_Regs)
2359 GPR_idx++;
2360 }
2361 ArgOffset += 16;
2362 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
2363 }
2364 ++VR_idx;
2365 } else {
2366 // Vectors are aligned.
2367 ArgOffset = ((ArgOffset+15)/16)*16;
2368 CurArgOffset = ArgOffset;
2369 ArgOffset += 16;
2370 needsLoad = true;
2371 }
2372 break;
2373 }
2374
2375 // We need to load the argument to a virtual register if we determined
2376 // above that we ran out of physical registers of the appropriate type.
2377 if (needsLoad) {
2378 int FI = MFI->CreateFixedObject(ObjSize,
2379 CurArgOffset + (ArgSize - ObjSize),
2380 isImmutable);
2381 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2382 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2383 false, false, false, 0);
2384 }
2385
2386 InVals.push_back(ArgVal);
2387 }
2388
2389 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002390 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002391 // taking the difference between two stack areas will result in an aligned
2392 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002393 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, true);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002394
2395 // If the function takes variable number of arguments, make a frame index for
2396 // the start of the first vararg value... for expansion of llvm.va_start.
2397 if (isVarArg) {
2398 int Depth = ArgOffset;
2399
2400 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt726c2372012-10-23 15:51:16 +00002401 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002402 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2403
2404 // If this function is vararg, store any remaining integer argument regs
2405 // to their spots on the stack so that they may be loaded by deferencing the
2406 // result of va_next.
2407 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2408 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2409 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2410 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2411 MachinePointerInfo(), false, false, 0);
2412 MemOps.push_back(Store);
2413 // Increment the address by four for the next argument to store
Bill Schmidt726c2372012-10-23 15:51:16 +00002414 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002415 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2416 }
2417 }
2418
2419 if (!MemOps.empty())
2420 Chain = DAG.getNode(ISD::TokenFactor, dl,
2421 MVT::Other, &MemOps[0], MemOps.size());
2422
2423 return Chain;
2424}
2425
2426SDValue
2427PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002428 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002429 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002430 const SmallVectorImpl<ISD::InputArg>
2431 &Ins,
2432 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002433 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002434 // TODO: add description of PPC stack frame format, or at least some docs.
2435 //
2436 MachineFunction &MF = DAG.getMachineFunction();
2437 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00002438 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00002439
Owen Andersone50ed302009-08-10 22:56:29 +00002440 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002441 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002442 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002443 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2444 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00002445 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002446
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002447 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002448 // Area that is at least reserved in caller of this function.
2449 unsigned MinReservedArea = ArgOffset;
2450
Craig Topperb78ca422012-03-11 07:16:55 +00002451 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002452 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2453 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2454 };
Craig Topperb78ca422012-03-11 07:16:55 +00002455 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00002456 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2457 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2458 };
Scott Michelfdc40a02009-02-17 22:15:04 +00002459
Craig Topperb78ca422012-03-11 07:16:55 +00002460 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00002461
Craig Topperb78ca422012-03-11 07:16:55 +00002462 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002463 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2464 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2465 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002466
Owen Anderson718cb662007-09-07 04:06:50 +00002467 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002468 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00002469 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002470
2471 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002472
Craig Topperb78ca422012-03-11 07:16:55 +00002473 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00002474
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002475 // In 32-bit non-varargs functions, the stack space for vectors is after the
2476 // stack space for non-vectors. We do not use this space unless we have
2477 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00002478 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002479 // that out...for the pathological case, compute VecArgOffset as the
2480 // start of the vector parameter area. Computing VecArgOffset is the
2481 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002482 unsigned VecArgOffset = ArgOffset;
2483 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002484 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002485 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00002486 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002487 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002488
Duncan Sands276dcbd2008-03-21 09:14:45 +00002489 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002490 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00002491 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00002492 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002493 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2494 VecArgOffset += ArgSize;
2495 continue;
2496 }
2497
Owen Anderson825b72b2009-08-11 20:47:22 +00002498 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002499 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002500 case MVT::i32:
2501 case MVT::f32:
Bill Schmidt419f3762012-09-19 15:42:13 +00002502 VecArgOffset += 4;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002503 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002504 case MVT::i64: // PPC64
2505 case MVT::f64:
Bill Schmidt419f3762012-09-19 15:42:13 +00002506 // FIXME: We are guaranteed to be !isPPC64 at this point.
2507 // Does MVT::i64 apply?
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002508 VecArgOffset += 8;
2509 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002510 case MVT::v4f32:
2511 case MVT::v4i32:
2512 case MVT::v8i16:
2513 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002514 // Nothing to do, we're only looking at Nonvector args here.
2515 break;
2516 }
2517 }
2518 }
2519 // We've found where the vector parameter area in memory is. Skip the
2520 // first 12 parameters; these don't use that memory.
2521 VecArgOffset = ((VecArgOffset+15)/16)*16;
2522 VecArgOffset += 12*16;
2523
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002524 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002525 // entry to a function on PPC, the arguments start after the linkage area,
2526 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002527
Dan Gohman475871a2008-07-27 21:46:04 +00002528 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002529 unsigned nAltivecParamsAtEnd = 0;
Bill Schmidt49deebb2013-02-20 17:31:41 +00002530 // FIXME: FuncArg and Ins[ArgNo] must reference the same argument.
2531 // When passing anonymous aggregates, this is currently not true.
2532 // See LowerFormalArguments_64SVR4 for a fix.
Roman Divacky5236ab32012-09-24 20:47:19 +00002533 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2534 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
Dan Gohman475871a2008-07-27 21:46:04 +00002535 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002536 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002537 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002538 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002539 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002540 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002541
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002542 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002543
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002544 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002545 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2546 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002547 if (isVarArg || isPPC64) {
2548 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002549 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002550 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002551 PtrByteSize);
2552 } else nAltivecParamsAtEnd++;
2553 } else
2554 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002555 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002556 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002557 PtrByteSize);
2558
Dale Johannesen8419dd62008-03-07 20:27:40 +00002559 // FIXME the codegen can be much improved in some cases.
2560 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002561 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002562 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002563 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002564 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002565 // Objects of size 1 and 2 are right justified, everything else is
2566 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen7f96f392008-03-08 01:41:42 +00002567 if (ObjSize==1 || ObjSize==2) {
2568 CurArgOffset = CurArgOffset + (4 - ObjSize);
2569 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002570 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002571 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002572 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002573 InVals.push_back(FIN);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002574 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen7f96f392008-03-08 01:41:42 +00002575 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002576 unsigned VReg;
2577 if (isPPC64)
2578 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2579 else
2580 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002581 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt726c2372012-10-23 15:51:16 +00002582 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelfdc40a02009-02-17 22:15:04 +00002583 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002584 MachinePointerInfo(FuncArg,
2585 CurArgOffset),
Bill Schmidt419f3762012-09-19 15:42:13 +00002586 ObjType, false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002587 MemOps.push_back(Store);
2588 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002589 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002590
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002591 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002592
Dale Johannesen7f96f392008-03-08 01:41:42 +00002593 continue;
2594 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002595 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2596 // Store whatever pieces of the object are in registers
Bill Schmidt419f3762012-09-19 15:42:13 +00002597 // to memory. ArgOffset will be the address of the beginning
2598 // of the object.
Dale Johannesen8419dd62008-03-07 20:27:40 +00002599 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002600 unsigned VReg;
2601 if (isPPC64)
2602 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2603 else
2604 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002605 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002606 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002607 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002608 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002609 MachinePointerInfo(FuncArg, ArgOffset),
David Greene534502d12010-02-15 16:56:53 +00002610 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002611 MemOps.push_back(Store);
2612 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002613 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002614 } else {
2615 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2616 break;
2617 }
2618 }
2619 continue;
2620 }
2621
Owen Anderson825b72b2009-08-11 20:47:22 +00002622 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002623 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002624 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002625 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002626 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002627 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002628 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002629 ++GPR_idx;
2630 } else {
2631 needsLoad = true;
2632 ArgSize = PtrByteSize;
2633 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002634 // All int arguments reserve stack space in the Darwin ABI.
2635 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002636 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002637 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002638 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002639 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002640 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002641 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002642 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002643
Bill Schmidt726c2372012-10-23 15:51:16 +00002644 if (ObjectVT == MVT::i32)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002645 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002646 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002647 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002648
Chris Lattnerc91a4752006-06-26 22:48:35 +00002649 ++GPR_idx;
2650 } else {
2651 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002652 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002653 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002654 // All int arguments reserve stack space in the Darwin ABI.
2655 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002656 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002657
Owen Anderson825b72b2009-08-11 20:47:22 +00002658 case MVT::f32:
2659 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002660 // Every 4 bytes of argument space consumes one of the GPRs available for
2661 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002662 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002663 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002664 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002665 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002666 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002667 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002668 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002669
Owen Anderson825b72b2009-08-11 20:47:22 +00002670 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002671 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002672 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002673 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002674
Dan Gohman98ca4f22009-08-05 01:29:28 +00002675 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002676 ++FPR_idx;
2677 } else {
2678 needsLoad = true;
2679 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002680
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002681 // All FP arguments reserve stack space in the Darwin ABI.
2682 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002683 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002684 case MVT::v4f32:
2685 case MVT::v4i32:
2686 case MVT::v8i16:
2687 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002688 // Note that vector arguments in registers don't reserve stack space,
2689 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002690 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002691 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002692 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002693 if (isVarArg) {
2694 while ((ArgOffset % 16) != 0) {
2695 ArgOffset += PtrByteSize;
2696 if (GPR_idx != Num_GPR_Regs)
2697 GPR_idx++;
2698 }
2699 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002700 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002701 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002702 ++VR_idx;
2703 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002704 if (!isVarArg && !isPPC64) {
2705 // Vectors go after all the nonvectors.
2706 CurArgOffset = VecArgOffset;
2707 VecArgOffset += 16;
2708 } else {
2709 // Vectors are aligned.
2710 ArgOffset = ((ArgOffset+15)/16)*16;
2711 CurArgOffset = ArgOffset;
2712 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002713 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002714 needsLoad = true;
2715 }
2716 break;
2717 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002718
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002719 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002720 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002721 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002722 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002723 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002724 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002725 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002726 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002727 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002728 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002729
Dan Gohman98ca4f22009-08-05 01:29:28 +00002730 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002731 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002732
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002733 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002734 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002735 // taking the difference between two stack areas will result in an aligned
2736 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002737 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, isPPC64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002738
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002739 // If the function takes variable number of arguments, make a frame index for
2740 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002741 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002742 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002743
Dan Gohman1e93df62010-04-17 14:41:14 +00002744 FuncInfo->setVarArgsFrameIndex(
2745 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002746 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002747 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002748
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002749 // If this function is vararg, store any remaining integer argument regs
2750 // to their spots on the stack so that they may be loaded by deferencing the
2751 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002752 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002753 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002754
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002755 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002756 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002757 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002758 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002759
Dan Gohman98ca4f22009-08-05 01:29:28 +00002760 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002761 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2762 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002763 MemOps.push_back(Store);
2764 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002765 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002766 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002767 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002768 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002769
Dale Johannesen8419dd62008-03-07 20:27:40 +00002770 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002771 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002772 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002773
Dan Gohman98ca4f22009-08-05 01:29:28 +00002774 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002775}
2776
Bill Schmidt419f3762012-09-19 15:42:13 +00002777/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
2778/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002779static unsigned
2780CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2781 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002782 bool isVarArg,
2783 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002784 const SmallVectorImpl<ISD::OutputArg>
2785 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002786 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002787 unsigned &nAltivecParamsAtEnd) {
2788 // Count how many bytes are to be pushed on the stack, including the linkage
2789 // area, and parameter passing area. We start with 24/48 bytes, which is
2790 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002791 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002792 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002793 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2794
2795 // Add up all the space actually used.
2796 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2797 // they all go in registers, but we must reserve stack space for them for
2798 // possible use by the caller. In varargs or 64-bit calls, parameters are
2799 // assigned stack space in order, with padding so Altivec parameters are
2800 // 16-byte aligned.
2801 nAltivecParamsAtEnd = 0;
2802 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002803 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002804 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002805 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002806 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2807 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002808 if (!isVarArg && !isPPC64) {
2809 // Non-varargs Altivec parameters go after all the non-Altivec
2810 // parameters; handle those later so we know how much padding we need.
2811 nAltivecParamsAtEnd++;
2812 continue;
2813 }
2814 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2815 NumBytes = ((NumBytes+15)/16)*16;
2816 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002817 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002818 }
2819
2820 // Allow for Altivec parameters at the end, if needed.
2821 if (nAltivecParamsAtEnd) {
2822 NumBytes = ((NumBytes+15)/16)*16;
2823 NumBytes += 16*nAltivecParamsAtEnd;
2824 }
2825
2826 // The prolog code of the callee may store up to 8 GPR argument registers to
2827 // the stack, allowing va_start to index over them in memory if its varargs.
2828 // Because we cannot tell if this is needed on the caller side, we have to
2829 // conservatively assume that it is needed. As such, make sure we have at
2830 // least enough stack space for the caller to store the 8 GPRs.
2831 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002832 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002833
2834 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002835 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2836 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2837 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002838 unsigned AlignMask = TargetAlign-1;
2839 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2840 }
2841
2842 return NumBytes;
2843}
2844
2845/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002846/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002847static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002848 unsigned ParamSize) {
2849
Dale Johannesenb60d5192009-11-24 01:09:07 +00002850 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002851
2852 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2853 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2854 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2855 // Remember only if the new adjustement is bigger.
2856 if (SPDiff < FI->getTailCallSPDelta())
2857 FI->setTailCallSPDelta(SPDiff);
2858
2859 return SPDiff;
2860}
2861
Dan Gohman98ca4f22009-08-05 01:29:28 +00002862/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2863/// for tail call optimization. Targets which want to do tail call
2864/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002865bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002866PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002867 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002868 bool isVarArg,
2869 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002870 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002871 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002872 return false;
2873
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002874 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002875 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002876 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002877
Dan Gohman98ca4f22009-08-05 01:29:28 +00002878 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002879 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002880 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2881 // Functions containing by val parameters are not supported.
2882 for (unsigned i = 0; i != Ins.size(); i++) {
2883 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2884 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002885 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002886
2887 // Non PIC/GOT tail calls are supported.
2888 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2889 return true;
2890
2891 // At the moment we can only do local tail calls (in same module, hidden
2892 // or protected) if we are generating PIC.
2893 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2894 return G->getGlobal()->hasHiddenVisibility()
2895 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002896 }
2897
2898 return false;
2899}
2900
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002901/// isCallCompatibleAddress - Return the immediate to use if the specified
2902/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002903static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002904 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2905 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002906
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002907 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002908 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith1144af32012-08-24 23:29:28 +00002909 SignExtend32<26>(Addr) != Addr)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002910 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002911
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002912 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002913 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002914}
2915
Dan Gohman844731a2008-05-13 00:00:25 +00002916namespace {
2917
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002918struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002919 SDValue Arg;
2920 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002921 int FrameIdx;
2922
2923 TailCallArgumentInfo() : FrameIdx(0) {}
2924};
2925
Dan Gohman844731a2008-05-13 00:00:25 +00002926}
2927
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002928/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2929static void
2930StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002931 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002932 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002933 SmallVector<SDValue, 8> &MemOpChains,
2934 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002935 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002936 SDValue Arg = TailCallArgs[i].Arg;
2937 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002938 int FI = TailCallArgs[i].FrameIdx;
2939 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002940 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002941 MachinePointerInfo::getFixedStack(FI),
2942 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002943 }
2944}
2945
2946/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2947/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002948static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002949 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002950 SDValue Chain,
2951 SDValue OldRetAddr,
2952 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002953 int SPDiff,
2954 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002955 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002956 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002957 if (SPDiff) {
2958 // Calculate the new stack slot for the return address.
2959 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002960 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002961 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002962 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002963 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002964 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002965 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002966 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002967 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002968 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002969
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002970 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2971 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002972 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002973 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002974 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002975 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002976 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002977 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2978 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002979 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002980 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002981 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002982 }
2983 return Chain;
2984}
2985
2986/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2987/// the position of the argument.
2988static void
2989CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002990 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002991 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2992 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002993 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002994 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002995 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002996 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002997 TailCallArgumentInfo Info;
2998 Info.Arg = Arg;
2999 Info.FrameIdxOp = FIN;
3000 Info.FrameIdx = FI;
3001 TailCallArguments.push_back(Info);
3002}
3003
3004/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
3005/// stack slot. Returns the chain as result and the loaded frame pointers in
3006/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00003007SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003008 int SPDiff,
3009 SDValue Chain,
3010 SDValue &LROpOut,
3011 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003012 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00003013 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003014 if (SPDiff) {
3015 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00003016 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003017 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003018 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003019 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00003020 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003021
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003022 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
3023 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003024 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003025 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003026 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003027 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003028 Chain = SDValue(FPOpOut.getNode(), 1);
3029 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003030 }
3031 return Chain;
3032}
3033
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003034/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00003035/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003036/// specified by the specific parameter attribute. The copy will be passed as
3037/// a byval function parameter.
3038/// Sometimes what we are copying is the end of a larger object, the part that
3039/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00003040static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003041CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00003042 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003043 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003044 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00003045 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00003046 false, false, MachinePointerInfo(0),
3047 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003048}
Chris Lattner9f0bc652007-02-25 05:34:32 +00003049
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003050/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3051/// tail calls.
3052static void
Dan Gohman475871a2008-07-27 21:46:04 +00003053LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3054 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003055 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00003056 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003057 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003058 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00003059 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003060 if (!isTailCall) {
3061 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00003062 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003063 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003064 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003065 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003066 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003067 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003068 DAG.getConstant(ArgOffset, PtrVT));
3069 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00003070 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3071 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003072 // Calculate and remember argument location.
3073 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3074 TailCallArguments);
3075}
3076
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003077static
3078void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
3079 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
3080 SDValue LROp, SDValue FPOp, bool isDarwinABI,
3081 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
3082 MachineFunction &MF = DAG.getMachineFunction();
3083
3084 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3085 // might overwrite each other in case of tail call optimization.
3086 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003087 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003088 InFlag = SDValue();
3089 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3090 MemOpChains2, dl);
3091 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003092 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003093 &MemOpChains2[0], MemOpChains2.size());
3094
3095 // Store the return address to the appropriate stack slot.
3096 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3097 isPPC64, isDarwinABI, dl);
3098
3099 // Emit callseq_end just before tailcall node.
3100 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3101 DAG.getIntPtrConstant(0, true), InFlag);
3102 InFlag = Chain.getValue(1);
3103}
3104
3105static
3106unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
3107 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
3108 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00003109 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003110 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003111
Chris Lattnerb9082582010-11-14 23:42:06 +00003112 bool isPPC64 = PPCSubTarget.isPPC64();
3113 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
3114
Owen Andersone50ed302009-08-10 22:56:29 +00003115 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003116 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003117 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003118
3119 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
3120
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003121 bool needIndirectCall = true;
3122 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003123 // If this is an absolute destination address, use the munged value.
3124 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003125 needIndirectCall = false;
3126 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003127
Chris Lattnerb9082582010-11-14 23:42:06 +00003128 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3129 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
3130 // Use indirect calls for ALL functions calls in JIT mode, since the
3131 // far-call stubs may be outside relocation limits for a BL instruction.
3132 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3133 unsigned OpFlags = 0;
3134 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003135 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003136 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00003137 (G->getGlobal()->isDeclaration() ||
3138 G->getGlobal()->isWeakForLinker())) {
3139 // PC-relative references to external symbols should go through $stub,
3140 // unless we're building with the leopard linker or later, which
3141 // automatically synthesizes these stubs.
3142 OpFlags = PPCII::MO_DARWIN_STUB;
3143 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003144
Chris Lattnerb9082582010-11-14 23:42:06 +00003145 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3146 // every direct call is) turn it into a TargetGlobalAddress /
3147 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003148 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00003149 Callee.getValueType(),
3150 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003151 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003152 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003153 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003154
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003155 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003156 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003157
Chris Lattnerb9082582010-11-14 23:42:06 +00003158 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003159 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003160 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003161 // PC-relative references to external symbols should go through $stub,
3162 // unless we're building with the leopard linker or later, which
3163 // automatically synthesizes these stubs.
3164 OpFlags = PPCII::MO_DARWIN_STUB;
3165 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003166
Chris Lattnerb9082582010-11-14 23:42:06 +00003167 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3168 OpFlags);
3169 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003170 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003171
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003172 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003173 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3174 // to do the call, we can't use PPCISD::CALL.
3175 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003176
3177 if (isSVR4ABI && isPPC64) {
3178 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3179 // entry point, but to the function descriptor (the function entry point
3180 // address is part of the function descriptor though).
3181 // The function descriptor is a three doubleword structure with the
3182 // following fields: function entry point, TOC base address and
3183 // environment pointer.
3184 // Thus for a call through a function pointer, the following actions need
3185 // to be performed:
3186 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt726c2372012-10-23 15:51:16 +00003187 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003188 // 2. Load the address of the function entry point from the function
3189 // descriptor.
3190 // 3. Load the TOC of the callee from the function descriptor into r2.
3191 // 4. Load the environment pointer from the function descriptor into
3192 // r11.
3193 // 5. Branch to the function entry point address.
3194 // 6. On return of the callee, the TOC of the caller needs to be
3195 // restored (this is done in FinishCall()).
3196 //
3197 // All those operations are flagged together to ensure that no other
3198 // operations can be scheduled in between. E.g. without flagging the
3199 // operations together, a TOC access in the caller could be scheduled
3200 // between the load of the callee TOC and the branch to the callee, which
3201 // results in the TOC access going through the TOC of the callee instead
3202 // of going through the TOC of the caller, which leads to incorrect code.
3203
3204 // Load the address of the function entry point from the function
3205 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003206 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003207 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
3208 InFlag.getNode() ? 3 : 2);
3209 Chain = LoadFuncPtr.getValue(1);
3210 InFlag = LoadFuncPtr.getValue(2);
3211
3212 // Load environment pointer into r11.
3213 // Offset of the environment pointer within the function descriptor.
3214 SDValue PtrOff = DAG.getIntPtrConstant(16);
3215
3216 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3217 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3218 InFlag);
3219 Chain = LoadEnvPtr.getValue(1);
3220 InFlag = LoadEnvPtr.getValue(2);
3221
3222 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3223 InFlag);
3224 Chain = EnvVal.getValue(0);
3225 InFlag = EnvVal.getValue(1);
3226
3227 // Load TOC of the callee into r2. We are using a target-specific load
3228 // with r2 hard coded, because the result of a target-independent load
3229 // would never go directly into r2, since r2 is a reserved register (which
3230 // prevents the register allocator from allocating it), resulting in an
3231 // additional register being allocated and an unnecessary move instruction
3232 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003233 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003234 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
3235 Callee, InFlag);
3236 Chain = LoadTOCPtr.getValue(0);
3237 InFlag = LoadTOCPtr.getValue(1);
3238
3239 MTCTROps[0] = Chain;
3240 MTCTROps[1] = LoadFuncPtr;
3241 MTCTROps[2] = InFlag;
3242 }
3243
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003244 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
3245 2 + (InFlag.getNode() != 0));
3246 InFlag = Chain.getValue(1);
3247
3248 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00003249 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003250 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003251 Ops.push_back(Chain);
3252 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
3253 Callee.setNode(0);
3254 // Add CTR register as callee so a bctr can be emitted later.
3255 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00003256 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003257 }
3258
3259 // If this is a direct call, pass the chain and the callee.
3260 if (Callee.getNode()) {
3261 Ops.push_back(Chain);
3262 Ops.push_back(Callee);
3263 }
3264 // If this is a tail call add stack pointer delta.
3265 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00003266 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003267
3268 // Add argument registers to the end of the list so that they are known live
3269 // into the call.
3270 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3271 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3272 RegsToPass[i].second.getValueType()));
3273
3274 return CallOpc;
3275}
3276
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003277static
3278bool isLocalCall(const SDValue &Callee)
3279{
3280 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky6fc3ea22012-09-18 18:27:49 +00003281 return !G->getGlobal()->isDeclaration() &&
3282 !G->getGlobal()->isWeakForLinker();
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003283 return false;
3284}
3285
Dan Gohman98ca4f22009-08-05 01:29:28 +00003286SDValue
3287PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003288 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003289 const SmallVectorImpl<ISD::InputArg> &Ins,
3290 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003291 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003292
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003293 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003294 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003295 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003296 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003297
3298 // Copy all of the result registers out of their specified physreg.
3299 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3300 CCValAssign &VA = RVLocs[i];
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003301 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00003302
3303 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3304 VA.getLocReg(), VA.getLocVT(), InFlag);
3305 Chain = Val.getValue(1);
3306 InFlag = Val.getValue(2);
3307
3308 switch (VA.getLocInfo()) {
3309 default: llvm_unreachable("Unknown loc info!");
3310 case CCValAssign::Full: break;
3311 case CCValAssign::AExt:
3312 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3313 break;
3314 case CCValAssign::ZExt:
3315 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3316 DAG.getValueType(VA.getValVT()));
3317 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3318 break;
3319 case CCValAssign::SExt:
3320 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3321 DAG.getValueType(VA.getValVT()));
3322 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3323 break;
3324 }
3325
3326 InVals.push_back(Val);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003327 }
3328
Dan Gohman98ca4f22009-08-05 01:29:28 +00003329 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003330}
3331
Dan Gohman98ca4f22009-08-05 01:29:28 +00003332SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003333PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
3334 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003335 SelectionDAG &DAG,
3336 SmallVector<std::pair<unsigned, SDValue>, 8>
3337 &RegsToPass,
3338 SDValue InFlag, SDValue Chain,
3339 SDValue &Callee,
3340 int SPDiff, unsigned NumBytes,
3341 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00003342 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003343 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003344 SmallVector<SDValue, 8> Ops;
3345 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3346 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003347 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003348
Hal Finkel82b38212012-08-28 02:10:27 +00003349 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
3350 if (isVarArg && PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
3351 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3352
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003353 // When performing tail call optimization the callee pops its arguments off
3354 // the stack. Account for this here so these bytes can be pushed back on in
Eli Bendersky700ed802013-02-21 20:05:00 +00003355 // PPCFrameLowering::eliminateCallFramePseudoInstr.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003356 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003357 (CallConv == CallingConv::Fast &&
3358 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003359
Roman Divackye46137f2012-03-06 16:41:49 +00003360 // Add a register mask operand representing the call-preserved registers.
3361 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3362 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3363 assert(Mask && "Missing call preserved mask for calling convention");
3364 Ops.push_back(DAG.getRegisterMask(Mask));
3365
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003366 if (InFlag.getNode())
3367 Ops.push_back(InFlag);
3368
3369 // Emit tail call.
3370 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003371 assert(((Callee.getOpcode() == ISD::Register &&
3372 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3373 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3374 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3375 isa<ConstantSDNode>(Callee)) &&
3376 "Expecting an global address, external symbol, absolute value or register");
3377
Owen Anderson825b72b2009-08-11 20:47:22 +00003378 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003379 }
3380
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003381 // Add a NOP immediately after the branch instruction when using the 64-bit
3382 // SVR4 ABI. At link time, if caller and callee are in a different module and
3383 // thus have a different TOC, the call will be replaced with a call to a stub
3384 // function which saves the current TOC, loads the TOC of the callee and
3385 // branches to the callee. The NOP will be replaced with a load instruction
3386 // which restores the TOC of the caller from the TOC save slot of the current
3387 // stack frame. If caller and callee belong to the same module (and have the
3388 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003389
3390 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003391 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003392 if (CallOpc == PPCISD::BCTRL_SVR4) {
3393 // This is a call through a function pointer.
3394 // Restore the caller TOC from the save area into R2.
3395 // See PrepareCall() for more information about calls through function
3396 // pointers in the 64-bit SVR4 ABI.
3397 // We are using a target-specific load with r2 hard coded, because the
3398 // result of a target-independent load would never go directly into r2,
3399 // since r2 is a reserved register (which prevents the register allocator
3400 // from allocating it), resulting in an additional register being
3401 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003402 needsTOCRestore = true;
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003403 } else if ((CallOpc == PPCISD::CALL_SVR4) && !isLocalCall(Callee)) {
3404 // Otherwise insert NOP for non-local calls.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003405 CallOpc = PPCISD::CALL_NOP_SVR4;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003406 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003407 }
3408
Hal Finkel5b00cea2012-03-31 14:45:15 +00003409 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
3410 InFlag = Chain.getValue(1);
3411
3412 if (needsTOCRestore) {
3413 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3414 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
3415 InFlag = Chain.getValue(1);
3416 }
3417
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003418 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3419 DAG.getIntPtrConstant(BytesCalleePops, true),
3420 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003421 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003422 InFlag = Chain.getValue(1);
3423
Dan Gohman98ca4f22009-08-05 01:29:28 +00003424 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3425 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003426}
3427
Dan Gohman98ca4f22009-08-05 01:29:28 +00003428SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003429PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00003430 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003431 SelectionDAG &DAG = CLI.DAG;
3432 DebugLoc &dl = CLI.DL;
3433 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
3434 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
3435 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
3436 SDValue Chain = CLI.Chain;
3437 SDValue Callee = CLI.Callee;
3438 bool &isTailCall = CLI.IsTailCall;
3439 CallingConv::ID CallConv = CLI.CallConv;
3440 bool isVarArg = CLI.IsVarArg;
3441
Evan Cheng0c439eb2010-01-27 00:07:07 +00003442 if (isTailCall)
3443 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3444 Ins, DAG);
3445
Bill Schmidt726c2372012-10-23 15:51:16 +00003446 if (PPCSubTarget.isSVR4ABI()) {
3447 if (PPCSubTarget.isPPC64())
3448 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3449 isTailCall, Outs, OutVals, Ins,
3450 dl, DAG, InVals);
3451 else
3452 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3453 isTailCall, Outs, OutVals, Ins,
3454 dl, DAG, InVals);
3455 }
Chris Lattnerb9082582010-11-14 23:42:06 +00003456
Bill Schmidt726c2372012-10-23 15:51:16 +00003457 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3458 isTailCall, Outs, OutVals, Ins,
3459 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003460}
3461
3462SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00003463PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3464 CallingConv::ID CallConv, bool isVarArg,
3465 bool isTailCall,
3466 const SmallVectorImpl<ISD::OutputArg> &Outs,
3467 const SmallVectorImpl<SDValue> &OutVals,
3468 const SmallVectorImpl<ISD::InputArg> &Ins,
3469 DebugLoc dl, SelectionDAG &DAG,
3470 SmallVectorImpl<SDValue> &InVals) const {
3471 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003472 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003473
Dan Gohman98ca4f22009-08-05 01:29:28 +00003474 assert((CallConv == CallingConv::C ||
3475 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00003476
Tilmann Schellerffd02002009-07-03 06:45:56 +00003477 unsigned PtrByteSize = 4;
3478
3479 MachineFunction &MF = DAG.getMachineFunction();
3480
3481 // Mark this function as potentially containing a function that contains a
3482 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3483 // and restoring the callers stack pointer in this functions epilog. This is
3484 // done because by tail calling the called function might overwrite the value
3485 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003486 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3487 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00003488 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003489
Tilmann Schellerffd02002009-07-03 06:45:56 +00003490 // Count how many bytes are to be pushed on the stack, including the linkage
3491 // area, parameter list area and the part of the local variable space which
3492 // contains copies of aggregates which are passed by value.
3493
3494 // Assign locations to all of the outgoing arguments.
3495 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003496 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003497 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003498
3499 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003500 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003501
3502 if (isVarArg) {
3503 // Handle fixed and variable vector arguments differently.
3504 // Fixed vector arguments go into registers as long as registers are
3505 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003506 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003507
Tilmann Schellerffd02002009-07-03 06:45:56 +00003508 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00003509 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003510 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003511 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003512
Dan Gohman98ca4f22009-08-05 01:29:28 +00003513 if (Outs[i].IsFixed) {
Bill Schmidt212af6a2013-02-06 17:33:58 +00003514 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3515 CCInfo);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003516 } else {
Bill Schmidt212af6a2013-02-06 17:33:58 +00003517 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3518 ArgFlags, CCInfo);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003519 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003520
Tilmann Schellerffd02002009-07-03 06:45:56 +00003521 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00003522#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00003523 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00003524 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00003525#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00003526 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003527 }
3528 }
3529 } else {
3530 // All arguments are treated the same.
Bill Schmidt212af6a2013-02-06 17:33:58 +00003531 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003532 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003533
Tilmann Schellerffd02002009-07-03 06:45:56 +00003534 // Assign locations to all of the outgoing aggregate by value arguments.
3535 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003536 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003537 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003538
3539 // Reserve stack space for the allocations in CCInfo.
3540 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3541
Bill Schmidt212af6a2013-02-06 17:33:58 +00003542 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003543
3544 // Size of the linkage area, parameter list area and the part of the local
3545 // space variable where copies of aggregates which are passed by value are
3546 // stored.
3547 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003548
Tilmann Schellerffd02002009-07-03 06:45:56 +00003549 // Calculate by how many bytes the stack has to be adjusted in case of tail
3550 // call optimization.
3551 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3552
3553 // Adjust the stack pointer for the new arguments...
3554 // These operations are automatically eliminated by the prolog/epilog pass
3555 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3556 SDValue CallSeqStart = Chain;
3557
3558 // Load the return address and frame pointer so it can be moved somewhere else
3559 // later.
3560 SDValue LROp, FPOp;
3561 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3562 dl);
3563
3564 // Set up a copy of the stack pointer for use loading and storing any
3565 // arguments that may not fit in the registers available for argument
3566 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003567 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003568
Tilmann Schellerffd02002009-07-03 06:45:56 +00003569 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3570 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3571 SmallVector<SDValue, 8> MemOpChains;
3572
Roman Divacky0aaa9192011-08-30 17:04:16 +00003573 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003574 // Walk the register/memloc assignments, inserting copies/loads.
3575 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3576 i != e;
3577 ++i) {
3578 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003579 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003580 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003581
Tilmann Schellerffd02002009-07-03 06:45:56 +00003582 if (Flags.isByVal()) {
3583 // Argument is an aggregate which is passed by value, thus we need to
3584 // create a copy of it in the local variable space of the current stack
3585 // frame (which is the stack frame of the caller) and pass the address of
3586 // this copy to the callee.
3587 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3588 CCValAssign &ByValVA = ByValArgLocs[j++];
3589 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003590
Tilmann Schellerffd02002009-07-03 06:45:56 +00003591 // Memory reserved in the local variable space of the callers stack frame.
3592 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003593
Tilmann Schellerffd02002009-07-03 06:45:56 +00003594 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3595 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003596
Tilmann Schellerffd02002009-07-03 06:45:56 +00003597 // Create a copy of the argument in the local area of the current
3598 // stack frame.
3599 SDValue MemcpyCall =
3600 CreateCopyOfByValArgument(Arg, PtrOff,
3601 CallSeqStart.getNode()->getOperand(0),
3602 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003603
Tilmann Schellerffd02002009-07-03 06:45:56 +00003604 // This must go outside the CALLSEQ_START..END.
3605 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3606 CallSeqStart.getNode()->getOperand(1));
3607 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3608 NewCallSeqStart.getNode());
3609 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003610
Tilmann Schellerffd02002009-07-03 06:45:56 +00003611 // Pass the address of the aggregate copy on the stack either in a
3612 // physical register or in the parameter list area of the current stack
3613 // frame to the callee.
3614 Arg = PtrOff;
3615 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003616
Tilmann Schellerffd02002009-07-03 06:45:56 +00003617 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003618 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003619 // Put argument in a physical register.
3620 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3621 } else {
3622 // Put argument in the parameter list area of the current stack frame.
3623 assert(VA.isMemLoc());
3624 unsigned LocMemOffset = VA.getLocMemOffset();
3625
3626 if (!isTailCall) {
3627 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3628 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3629
3630 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003631 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003632 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003633 } else {
3634 // Calculate and remember argument location.
3635 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3636 TailCallArguments);
3637 }
3638 }
3639 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003640
Tilmann Schellerffd02002009-07-03 06:45:56 +00003641 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003642 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003643 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003644
Tilmann Schellerffd02002009-07-03 06:45:56 +00003645 // Build a sequence of copy-to-reg nodes chained together with token chain
3646 // and flag operands which copy the outgoing args into the appropriate regs.
3647 SDValue InFlag;
3648 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3649 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3650 RegsToPass[i].second, InFlag);
3651 InFlag = Chain.getValue(1);
3652 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003653
Hal Finkel82b38212012-08-28 02:10:27 +00003654 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3655 // registers.
3656 if (isVarArg) {
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003657 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3658 SDValue Ops[] = { Chain, InFlag };
3659
Hal Finkel82b38212012-08-28 02:10:27 +00003660 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003661 dl, VTs, Ops, InFlag.getNode() ? 2 : 1);
3662
Hal Finkel82b38212012-08-28 02:10:27 +00003663 InFlag = Chain.getValue(1);
3664 }
3665
Chris Lattnerb9082582010-11-14 23:42:06 +00003666 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003667 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3668 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003669
Dan Gohman98ca4f22009-08-05 01:29:28 +00003670 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3671 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3672 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003673}
3674
Bill Schmidt726c2372012-10-23 15:51:16 +00003675// Copy an argument into memory, being careful to do this outside the
3676// call sequence for the call to which the argument belongs.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003677SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +00003678PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
3679 SDValue CallSeqStart,
3680 ISD::ArgFlagsTy Flags,
3681 SelectionDAG &DAG,
3682 DebugLoc dl) const {
3683 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
3684 CallSeqStart.getNode()->getOperand(0),
3685 Flags, DAG, dl);
3686 // The MEMCPY must go outside the CALLSEQ_START..END.
3687 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3688 CallSeqStart.getNode()->getOperand(1));
3689 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3690 NewCallSeqStart.getNode());
3691 return NewCallSeqStart;
3692}
3693
3694SDValue
3695PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003696 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003697 bool isTailCall,
3698 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003699 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003700 const SmallVectorImpl<ISD::InputArg> &Ins,
3701 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003702 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003703
Bill Schmidt726c2372012-10-23 15:51:16 +00003704 unsigned NumOps = Outs.size();
Bill Schmidt419f3762012-09-19 15:42:13 +00003705
Bill Schmidt726c2372012-10-23 15:51:16 +00003706 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3707 unsigned PtrByteSize = 8;
3708
3709 MachineFunction &MF = DAG.getMachineFunction();
3710
3711 // Mark this function as potentially containing a function that contains a
3712 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3713 // and restoring the callers stack pointer in this functions epilog. This is
3714 // done because by tail calling the called function might overwrite the value
3715 // in this function's (MF) stack pointer stack slot 0(SP).
3716 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3717 CallConv == CallingConv::Fast)
3718 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3719
3720 unsigned nAltivecParamsAtEnd = 0;
3721
3722 // Count how many bytes are to be pushed on the stack, including the linkage
3723 // area, and parameter passing area. We start with at least 48 bytes, which
3724 // is reserved space for [SP][CR][LR][3 x unused].
3725 // NOTE: For PPC64, nAltivecParamsAtEnd always remains zero as a result
3726 // of this call.
3727 unsigned NumBytes =
3728 CalculateParameterAndLinkageAreaSize(DAG, true, isVarArg, CallConv,
3729 Outs, OutVals, nAltivecParamsAtEnd);
3730
3731 // Calculate by how many bytes the stack has to be adjusted in case of tail
3732 // call optimization.
3733 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3734
3735 // To protect arguments on the stack from being clobbered in a tail call,
3736 // force all the loads to happen before doing any other lowering.
3737 if (isTailCall)
3738 Chain = DAG.getStackArgumentTokenFactor(Chain);
3739
3740 // Adjust the stack pointer for the new arguments...
3741 // These operations are automatically eliminated by the prolog/epilog pass
3742 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3743 SDValue CallSeqStart = Chain;
3744
3745 // Load the return address and frame pointer so it can be move somewhere else
3746 // later.
3747 SDValue LROp, FPOp;
3748 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3749 dl);
3750
3751 // Set up a copy of the stack pointer for use loading and storing any
3752 // arguments that may not fit in the registers available for argument
3753 // passing.
3754 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
3755
3756 // Figure out which arguments are going to go in registers, and which in
3757 // memory. Also, if this is a vararg function, floating point operations
3758 // must be stored to our stack, and loaded into integer regs as well, if
3759 // any integer regs are available for argument passing.
3760 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
3761 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
3762
3763 static const uint16_t GPR[] = {
3764 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3765 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3766 };
3767 static const uint16_t *FPR = GetFPR();
3768
3769 static const uint16_t VR[] = {
3770 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3771 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3772 };
3773 const unsigned NumGPRs = array_lengthof(GPR);
3774 const unsigned NumFPRs = 13;
3775 const unsigned NumVRs = array_lengthof(VR);
3776
3777 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3778 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3779
3780 SmallVector<SDValue, 8> MemOpChains;
3781 for (unsigned i = 0; i != NumOps; ++i) {
3782 SDValue Arg = OutVals[i];
3783 ISD::ArgFlagsTy Flags = Outs[i].Flags;
3784
3785 // PtrOff will be used to store the current argument to the stack if a
3786 // register cannot be found for it.
3787 SDValue PtrOff;
3788
3789 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
3790
3791 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3792
3793 // Promote integers to 64-bit values.
3794 if (Arg.getValueType() == MVT::i32) {
3795 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3796 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
3797 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
3798 }
3799
3800 // FIXME memcpy is used way more than necessary. Correctness first.
3801 // Note: "by value" is code for passing a structure by value, not
3802 // basic types.
3803 if (Flags.isByVal()) {
3804 // Note: Size includes alignment padding, so
3805 // struct x { short a; char b; }
3806 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
3807 // These are the proper values we need for right-justifying the
3808 // aggregate in a parameter register.
3809 unsigned Size = Flags.getByValSize();
Bill Schmidt42d43352012-10-31 01:15:05 +00003810
3811 // An empty aggregate parameter takes up no storage and no
3812 // registers.
3813 if (Size == 0)
3814 continue;
3815
Bill Schmidt726c2372012-10-23 15:51:16 +00003816 // All aggregates smaller than 8 bytes must be passed right-justified.
3817 if (Size==1 || Size==2 || Size==4) {
3818 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
3819 if (GPR_idx != NumGPRs) {
3820 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
3821 MachinePointerInfo(), VT,
3822 false, false, 0);
3823 MemOpChains.push_back(Load.getValue(1));
3824 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3825
3826 ArgOffset += PtrByteSize;
3827 continue;
3828 }
3829 }
3830
3831 if (GPR_idx == NumGPRs && Size < 8) {
3832 SDValue Const = DAG.getConstant(PtrByteSize - Size,
3833 PtrOff.getValueType());
3834 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3835 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3836 CallSeqStart,
3837 Flags, DAG, dl);
3838 ArgOffset += PtrByteSize;
3839 continue;
3840 }
3841 // Copy entire object into memory. There are cases where gcc-generated
3842 // code assumes it is there, even if it could be put entirely into
3843 // registers. (This is not what the doc says.)
3844
3845 // FIXME: The above statement is likely due to a misunderstanding of the
3846 // documents. All arguments must be copied into the parameter area BY
3847 // THE CALLEE in the event that the callee takes the address of any
3848 // formal argument. That has not yet been implemented. However, it is
3849 // reasonable to use the stack area as a staging area for the register
3850 // load.
3851
3852 // Skip this for small aggregates, as we will use the same slot for a
3853 // right-justified copy, below.
3854 if (Size >= 8)
3855 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
3856 CallSeqStart,
3857 Flags, DAG, dl);
3858
3859 // When a register is available, pass a small aggregate right-justified.
3860 if (Size < 8 && GPR_idx != NumGPRs) {
3861 // The easiest way to get this right-justified in a register
3862 // is to copy the structure into the rightmost portion of a
3863 // local variable slot, then load the whole slot into the
3864 // register.
3865 // FIXME: The memcpy seems to produce pretty awful code for
3866 // small aggregates, particularly for packed ones.
3867 // FIXME: It would be preferable to use the slot in the
3868 // parameter save area instead of a new local variable.
3869 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
3870 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3871 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3872 CallSeqStart,
3873 Flags, DAG, dl);
3874
3875 // Load the slot into the register.
3876 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
3877 MachinePointerInfo(),
3878 false, false, false, 0);
3879 MemOpChains.push_back(Load.getValue(1));
3880 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3881
3882 // Done with this argument.
3883 ArgOffset += PtrByteSize;
3884 continue;
3885 }
3886
3887 // For aggregates larger than PtrByteSize, copy the pieces of the
3888 // object that fit into registers from the parameter save area.
3889 for (unsigned j=0; j<Size; j+=PtrByteSize) {
3890 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
3891 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
3892 if (GPR_idx != NumGPRs) {
3893 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3894 MachinePointerInfo(),
3895 false, false, false, 0);
3896 MemOpChains.push_back(Load.getValue(1));
3897 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3898 ArgOffset += PtrByteSize;
3899 } else {
3900 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
3901 break;
3902 }
3903 }
3904 continue;
3905 }
3906
3907 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
3908 default: llvm_unreachable("Unexpected ValueType for argument!");
3909 case MVT::i32:
3910 case MVT::i64:
3911 if (GPR_idx != NumGPRs) {
3912 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
3913 } else {
3914 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3915 true, isTailCall, false, MemOpChains,
3916 TailCallArguments, dl);
3917 }
3918 ArgOffset += PtrByteSize;
3919 break;
3920 case MVT::f32:
3921 case MVT::f64:
3922 if (FPR_idx != NumFPRs) {
3923 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3924
3925 if (isVarArg) {
Bill Schmidte6c56432012-10-29 21:18:16 +00003926 // A single float or an aggregate containing only a single float
3927 // must be passed right-justified in the stack doubleword, and
3928 // in the GPR, if one is available.
3929 SDValue StoreOff;
3930 if (Arg.getValueType().getSimpleVT().SimpleTy == MVT::f32) {
3931 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3932 StoreOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3933 } else
3934 StoreOff = PtrOff;
3935
3936 SDValue Store = DAG.getStore(Chain, dl, Arg, StoreOff,
Bill Schmidt726c2372012-10-23 15:51:16 +00003937 MachinePointerInfo(), false, false, 0);
3938 MemOpChains.push_back(Store);
3939
3940 // Float varargs are always shadowed in available integer registers
3941 if (GPR_idx != NumGPRs) {
3942 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3943 MachinePointerInfo(), false, false,
3944 false, 0);
3945 MemOpChains.push_back(Load.getValue(1));
3946 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3947 }
3948 } else if (GPR_idx != NumGPRs)
3949 // If we have any FPRs remaining, we may also have GPRs remaining.
3950 ++GPR_idx;
3951 } else {
3952 // Single-precision floating-point values are mapped to the
3953 // second (rightmost) word of the stack doubleword.
3954 if (Arg.getValueType() == MVT::f32) {
3955 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3956 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3957 }
3958
3959 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3960 true, isTailCall, false, MemOpChains,
3961 TailCallArguments, dl);
3962 }
3963 ArgOffset += 8;
3964 break;
3965 case MVT::v4f32:
3966 case MVT::v4i32:
3967 case MVT::v8i16:
3968 case MVT::v16i8:
3969 if (isVarArg) {
3970 // These go aligned on the stack, or in the corresponding R registers
3971 // when within range. The Darwin PPC ABI doc claims they also go in
3972 // V registers; in fact gcc does this only for arguments that are
3973 // prototyped, not for those that match the ... We do it for all
3974 // arguments, seems to work.
3975 while (ArgOffset % 16 !=0) {
3976 ArgOffset += PtrByteSize;
3977 if (GPR_idx != NumGPRs)
3978 GPR_idx++;
3979 }
3980 // We could elide this store in the case where the object fits
3981 // entirely in R registers. Maybe later.
3982 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
3983 DAG.getConstant(ArgOffset, PtrVT));
3984 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3985 MachinePointerInfo(), false, false, 0);
3986 MemOpChains.push_back(Store);
3987 if (VR_idx != NumVRs) {
3988 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
3989 MachinePointerInfo(),
3990 false, false, false, 0);
3991 MemOpChains.push_back(Load.getValue(1));
3992 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3993 }
3994 ArgOffset += 16;
3995 for (unsigned i=0; i<16; i+=PtrByteSize) {
3996 if (GPR_idx == NumGPRs)
3997 break;
3998 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
3999 DAG.getConstant(i, PtrVT));
4000 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
4001 false, false, false, 0);
4002 MemOpChains.push_back(Load.getValue(1));
4003 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4004 }
4005 break;
4006 }
4007
4008 // Non-varargs Altivec params generally go in registers, but have
4009 // stack space allocated at the end.
4010 if (VR_idx != NumVRs) {
4011 // Doesn't have GPR space allocated.
4012 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4013 } else {
4014 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4015 true, isTailCall, true, MemOpChains,
4016 TailCallArguments, dl);
4017 ArgOffset += 16;
4018 }
4019 break;
4020 }
4021 }
4022
4023 if (!MemOpChains.empty())
4024 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4025 &MemOpChains[0], MemOpChains.size());
4026
4027 // Check if this is an indirect call (MTCTR/BCTRL).
4028 // See PrepareCall() for more information about calls through function
4029 // pointers in the 64-bit SVR4 ABI.
4030 if (!isTailCall &&
4031 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4032 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4033 !isBLACompatibleAddress(Callee, DAG)) {
4034 // Load r2 into a virtual register and store it to the TOC save area.
4035 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
4036 // TOC save area offset.
4037 SDValue PtrOff = DAG.getIntPtrConstant(40);
4038 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4039 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
4040 false, false, 0);
4041 // R12 must contain the address of an indirect callee. This does not
4042 // mean the MTCTR instruction must use R12; it's easier to model this
4043 // as an extra parameter, so do that.
4044 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
4045 }
4046
4047 // Build a sequence of copy-to-reg nodes chained together with token chain
4048 // and flag operands which copy the outgoing args into the appropriate regs.
4049 SDValue InFlag;
4050 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4051 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4052 RegsToPass[i].second, InFlag);
4053 InFlag = Chain.getValue(1);
4054 }
4055
4056 if (isTailCall)
4057 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4058 FPOp, true, TailCallArguments);
4059
4060 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4061 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4062 Ins, InVals);
4063}
4064
4065SDValue
4066PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4067 CallingConv::ID CallConv, bool isVarArg,
4068 bool isTailCall,
4069 const SmallVectorImpl<ISD::OutputArg> &Outs,
4070 const SmallVectorImpl<SDValue> &OutVals,
4071 const SmallVectorImpl<ISD::InputArg> &Ins,
4072 DebugLoc dl, SelectionDAG &DAG,
4073 SmallVectorImpl<SDValue> &InVals) const {
4074
4075 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00004076
Owen Andersone50ed302009-08-10 22:56:29 +00004077 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00004078 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004079 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004080
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004081 MachineFunction &MF = DAG.getMachineFunction();
4082
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004083 // Mark this function as potentially containing a function that contains a
4084 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4085 // and restoring the callers stack pointer in this functions epilog. This is
4086 // done because by tail calling the called function might overwrite the value
4087 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00004088 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4089 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004090 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4091
4092 unsigned nAltivecParamsAtEnd = 0;
4093
Chris Lattnerabde4602006-05-16 22:56:08 +00004094 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00004095 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004096 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004097 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00004098 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00004099 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004100 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00004101
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004102 // Calculate by how many bytes the stack has to be adjusted in case of tail
4103 // call optimization.
4104 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00004105
Dan Gohman98ca4f22009-08-05 01:29:28 +00004106 // To protect arguments on the stack from being clobbered in a tail call,
4107 // force all the loads to happen before doing any other lowering.
4108 if (isTailCall)
4109 Chain = DAG.getStackArgumentTokenFactor(Chain);
4110
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004111 // Adjust the stack pointer for the new arguments...
4112 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00004113 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00004114 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00004115
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004116 // Load the return address and frame pointer so it can be move somewhere else
4117 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00004118 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00004119 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4120 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004121
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004122 // Set up a copy of the stack pointer for use loading and storing any
4123 // arguments that may not fit in the registers available for argument
4124 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00004125 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004126 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00004127 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004128 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004129 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004130
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004131 // Figure out which arguments are going to go in registers, and which in
4132 // memory. Also, if this is a vararg function, floating point operations
4133 // must be stored to our stack, and loaded into integer regs as well, if
4134 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004135 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004136 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00004137
Craig Topperb78ca422012-03-11 07:16:55 +00004138 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00004139 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4140 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4141 };
Craig Topperb78ca422012-03-11 07:16:55 +00004142 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00004143 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4144 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4145 };
Craig Topperb78ca422012-03-11 07:16:55 +00004146 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00004147
Craig Topperb78ca422012-03-11 07:16:55 +00004148 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00004149 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4150 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4151 };
Owen Anderson718cb662007-09-07 04:06:50 +00004152 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004153 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00004154 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00004155
Craig Topperb78ca422012-03-11 07:16:55 +00004156 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004157
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004158 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004159 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4160
Dan Gohman475871a2008-07-27 21:46:04 +00004161 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00004162 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004163 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00004164 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004165
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004166 // PtrOff will be used to store the current argument to the stack if a
4167 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00004168 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00004169
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004170 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004171
Dale Johannesen39355f92009-02-04 02:34:38 +00004172 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004173
4174 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00004175 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00004176 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4177 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00004178 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004179 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004180
Dale Johannesen8419dd62008-03-07 20:27:40 +00004181 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt419f3762012-09-19 15:42:13 +00004182 // Note: "by value" is code for passing a structure by value, not
4183 // basic types.
Duncan Sands276dcbd2008-03-21 09:14:45 +00004184 if (Flags.isByVal()) {
4185 unsigned Size = Flags.getByValSize();
Bill Schmidt726c2372012-10-23 15:51:16 +00004186 // Very small objects are passed right-justified. Everything else is
4187 // passed left-justified.
4188 if (Size==1 || Size==2) {
4189 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004190 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00004191 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00004192 MachinePointerInfo(), VT,
4193 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004194 MemOpChains.push_back(Load.getValue(1));
4195 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004196
4197 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004198 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00004199 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4200 PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004201 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt726c2372012-10-23 15:51:16 +00004202 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4203 CallSeqStart,
4204 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004205 ArgOffset += PtrByteSize;
4206 }
4207 continue;
4208 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004209 // Copy entire object into memory. There are cases where gcc-generated
4210 // code assumes it is there, even if it could be put entirely into
4211 // registers. (This is not what the doc says.)
Bill Schmidt726c2372012-10-23 15:51:16 +00004212 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4213 CallSeqStart,
4214 Flags, DAG, dl);
Bill Schmidt419f3762012-09-19 15:42:13 +00004215
4216 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4217 // copy the pieces of the object that fit into registers from the
4218 // parameter save area.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004219 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00004220 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004221 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004222 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004223 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4224 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004225 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00004226 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004227 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004228 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004229 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004230 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004231 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004232 }
4233 }
4234 continue;
4235 }
4236
Owen Anderson825b72b2009-08-11 20:47:22 +00004237 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004238 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004239 case MVT::i32:
4240 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004241 if (GPR_idx != NumGPRs) {
4242 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004243 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004244 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4245 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004246 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004247 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004248 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004249 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004250 case MVT::f32:
4251 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004252 if (FPR_idx != NumFPRs) {
4253 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4254
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004255 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00004256 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4257 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004258 MemOpChains.push_back(Store);
4259
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004260 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00004261 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004262 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004263 MachinePointerInfo(), false, false,
4264 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004265 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004266 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004267 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004268 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00004269 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004270 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004271 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4272 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004273 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004274 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004275 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00004276 }
4277 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004278 // If we have any FPRs remaining, we may also have GPRs remaining.
4279 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4280 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004281 if (GPR_idx != NumGPRs)
4282 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00004283 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004284 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4285 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00004286 }
Bill Schmidt726c2372012-10-23 15:51:16 +00004287 } else
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004288 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4289 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004290 TailCallArguments, dl);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004291 if (isPPC64)
4292 ArgOffset += 8;
4293 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004294 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004295 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004296 case MVT::v4f32:
4297 case MVT::v4i32:
4298 case MVT::v8i16:
4299 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00004300 if (isVarArg) {
4301 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00004302 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00004303 // V registers; in fact gcc does this only for arguments that are
4304 // prototyped, not for those that match the ... We do it for all
4305 // arguments, seems to work.
4306 while (ArgOffset % 16 !=0) {
4307 ArgOffset += PtrByteSize;
4308 if (GPR_idx != NumGPRs)
4309 GPR_idx++;
4310 }
4311 // We could elide this store in the case where the object fits
4312 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00004313 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00004314 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00004315 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4316 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004317 MemOpChains.push_back(Store);
4318 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004319 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004320 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004321 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004322 MemOpChains.push_back(Load.getValue(1));
4323 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4324 }
4325 ArgOffset += 16;
4326 for (unsigned i=0; i<16; i+=PtrByteSize) {
4327 if (GPR_idx == NumGPRs)
4328 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00004329 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00004330 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004331 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004332 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004333 MemOpChains.push_back(Load.getValue(1));
4334 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4335 }
4336 break;
4337 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004338
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004339 // Non-varargs Altivec params generally go in registers, but have
4340 // stack space allocated at the end.
4341 if (VR_idx != NumVRs) {
4342 // Doesn't have GPR space allocated.
4343 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4344 } else if (nAltivecParamsAtEnd==0) {
4345 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004346 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4347 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004348 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00004349 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00004350 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004351 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00004352 }
Chris Lattnerabde4602006-05-16 22:56:08 +00004353 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004354 // If all Altivec parameters fit in registers, as they usually do,
4355 // they get stack space following the non-Altivec parameters. We
4356 // don't track this here because nobody below needs it.
4357 // If there are more Altivec parameters than fit in registers emit
4358 // the stores here.
4359 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4360 unsigned j = 0;
4361 // Offset is aligned; skip 1st 12 params which go in V registers.
4362 ArgOffset = ((ArgOffset+15)/16)*16;
4363 ArgOffset += 12*16;
4364 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004365 SDValue Arg = OutVals[i];
4366 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004367 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4368 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004369 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00004370 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004371 // We are emitting Altivec params in order.
4372 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4373 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004374 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004375 ArgOffset += 16;
4376 }
4377 }
4378 }
4379 }
4380
Chris Lattner9a2a4972006-05-17 06:01:33 +00004381 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00004382 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00004383 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00004384
Dale Johannesenf7b73042010-03-09 20:15:42 +00004385 // On Darwin, R12 must contain the address of an indirect callee. This does
4386 // not mean the MTCTR instruction must use R12; it's easier to model this as
4387 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004388 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00004389 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4390 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4391 !isBLACompatibleAddress(Callee, DAG))
4392 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4393 PPC::R12), Callee));
4394
Chris Lattner9a2a4972006-05-17 06:01:33 +00004395 // Build a sequence of copy-to-reg nodes chained together with token chain
4396 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00004397 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00004398 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004399 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00004400 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004401 InFlag = Chain.getValue(1);
4402 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004403
Chris Lattnerb9082582010-11-14 23:42:06 +00004404 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004405 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
4406 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004407
Dan Gohman98ca4f22009-08-05 01:29:28 +00004408 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4409 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4410 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00004411}
4412
Hal Finkeld712f932011-10-14 19:51:36 +00004413bool
4414PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
4415 MachineFunction &MF, bool isVarArg,
4416 const SmallVectorImpl<ISD::OutputArg> &Outs,
4417 LLVMContext &Context) const {
4418 SmallVector<CCValAssign, 16> RVLocs;
4419 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
4420 RVLocs, Context);
4421 return CCInfo.CheckReturn(Outs, RetCC_PPC);
4422}
4423
Dan Gohman98ca4f22009-08-05 01:29:28 +00004424SDValue
4425PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00004426 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004427 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00004428 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00004429 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00004430
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004431 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00004432 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00004433 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004434 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00004435
Dan Gohman475871a2008-07-27 21:46:04 +00004436 SDValue Flag;
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004437 SmallVector<SDValue, 4> RetOps(1, Chain);
Scott Michelfdc40a02009-02-17 22:15:04 +00004438
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004439 // Copy the result values into the output registers.
4440 for (unsigned i = 0; i != RVLocs.size(); ++i) {
4441 CCValAssign &VA = RVLocs[i];
4442 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00004443
4444 SDValue Arg = OutVals[i];
4445
4446 switch (VA.getLocInfo()) {
4447 default: llvm_unreachable("Unknown loc info!");
4448 case CCValAssign::Full: break;
4449 case CCValAssign::AExt:
4450 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
4451 break;
4452 case CCValAssign::ZExt:
4453 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
4454 break;
4455 case CCValAssign::SExt:
4456 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
4457 break;
4458 }
4459
4460 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004461 Flag = Chain.getValue(1);
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004462 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004463 }
4464
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004465 RetOps[0] = Chain; // Update chain.
4466
4467 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00004468 if (Flag.getNode())
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004469 RetOps.push_back(Flag);
4470
4471 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other,
4472 &RetOps[0], RetOps.size());
Chris Lattner1a635d62006-04-14 06:01:58 +00004473}
4474
Dan Gohman475871a2008-07-27 21:46:04 +00004475SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004476 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00004477 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004478 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004479
Jim Laskeyefc7e522006-12-04 22:04:42 +00004480 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004481 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00004482
4483 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00004484 bool isPPC64 = Subtarget.isPPC64();
4485 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00004486 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004487
4488 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00004489 SDValue Chain = Op.getOperand(0);
4490 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004491
Jim Laskeyefc7e522006-12-04 22:04:42 +00004492 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004493 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
4494 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004495 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004496
Jim Laskeyefc7e522006-12-04 22:04:42 +00004497 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004498 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00004499
Jim Laskeyefc7e522006-12-04 22:04:42 +00004500 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004501 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004502 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004503}
4504
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004505
4506
Dan Gohman475871a2008-07-27 21:46:04 +00004507SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004508PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004509 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004510 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004511 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004512 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004513
4514 // Get current frame pointer save index. The users of this index will be
4515 // primarily DYNALLOC instructions.
4516 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4517 int RASI = FI->getReturnAddrSaveIndex();
4518
4519 // If the frame pointer save index hasn't been defined yet.
4520 if (!RASI) {
4521 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004522 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004523 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004524 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004525 // Save the result.
4526 FI->setReturnAddrSaveIndex(RASI);
4527 }
4528 return DAG.getFrameIndex(RASI, PtrVT);
4529}
4530
Dan Gohman475871a2008-07-27 21:46:04 +00004531SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004532PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4533 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004534 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004535 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004536 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004537
4538 // Get current frame pointer save index. The users of this index will be
4539 // primarily DYNALLOC instructions.
4540 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4541 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004542
Jim Laskey2f616bf2006-11-16 22:43:37 +00004543 // If the frame pointer save index hasn't been defined yet.
4544 if (!FPSI) {
4545 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004546 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004547 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00004548
Jim Laskey2f616bf2006-11-16 22:43:37 +00004549 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004550 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004551 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00004552 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004553 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004554 return DAG.getFrameIndex(FPSI, PtrVT);
4555}
Jim Laskey2f616bf2006-11-16 22:43:37 +00004556
Dan Gohman475871a2008-07-27 21:46:04 +00004557SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004558 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004559 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004560 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00004561 SDValue Chain = Op.getOperand(0);
4562 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004563 DebugLoc dl = Op.getDebugLoc();
4564
Jim Laskey2f616bf2006-11-16 22:43:37 +00004565 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004566 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004567 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00004568 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00004569 DAG.getConstant(0, PtrVT), Size);
4570 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00004571 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004572 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00004573 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00004574 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00004575 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004576}
4577
Hal Finkel7ee74a62013-03-21 21:37:52 +00004578SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
4579 SelectionDAG &DAG) const {
4580 DebugLoc DL = Op.getDebugLoc();
4581 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL,
4582 DAG.getVTList(MVT::i32, MVT::Other),
4583 Op.getOperand(0), Op.getOperand(1));
4584}
4585
4586SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
4587 SelectionDAG &DAG) const {
4588 DebugLoc DL = Op.getDebugLoc();
4589 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
4590 Op.getOperand(0), Op.getOperand(1));
4591}
4592
Chris Lattner1a635d62006-04-14 06:01:58 +00004593/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
4594/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00004595SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00004596 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004597 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
4598 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00004599 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004600
Chris Lattner1a635d62006-04-14 06:01:58 +00004601 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00004602
Chris Lattner1a635d62006-04-14 06:01:58 +00004603 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00004604 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004605
Owen Andersone50ed302009-08-10 22:56:29 +00004606 EVT ResVT = Op.getValueType();
4607 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004608 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
4609 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00004610 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004611
Chris Lattner1a635d62006-04-14 06:01:58 +00004612 // If the RHS of the comparison is a 0.0, we don't need to do the
4613 // subtraction at all.
4614 if (isFloatingPointZero(RHS))
4615 switch (CC) {
4616 default: break; // SETUO etc aren't handled by fsel.
4617 case ISD::SETULT:
4618 case ISD::SETLT:
4619 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004620 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004621 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004622 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4623 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004624 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004625 case ISD::SETUGT:
4626 case ISD::SETGT:
4627 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004628 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004629 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004630 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4631 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004632 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004633 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004634 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004635
Dan Gohman475871a2008-07-27 21:46:04 +00004636 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00004637 switch (CC) {
4638 default: break; // SETUO etc aren't handled by fsel.
4639 case ISD::SETULT:
4640 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00004641 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004642 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4643 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004644 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004645 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004646 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00004647 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004648 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4649 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004650 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004651 case ISD::SETUGT:
4652 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00004653 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004654 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4655 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004656 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004657 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004658 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00004659 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004660 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4661 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004662 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004663 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00004664 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00004665}
4666
Chris Lattner1f873002007-11-28 18:44:47 +00004667// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004668SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004669 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004670 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00004671 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00004672 if (Src.getValueType() == MVT::f32)
4673 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004674
Dan Gohman475871a2008-07-27 21:46:04 +00004675 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00004676 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004677 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004678 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004679 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004680 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00004681 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004682 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004683 case MVT::i64:
4684 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004685 break;
4686 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00004687
Chris Lattner1a635d62006-04-14 06:01:58 +00004688 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00004689 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004690
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004691 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004692 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
4693 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004694
4695 // Result is a load from the stack slot. If loading 4 bytes, make sure to
4696 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00004697 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004698 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004699 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004700 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004701 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004702}
4703
Dan Gohmand858e902010-04-17 15:26:15 +00004704SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
4705 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004706 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00004707 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00004708 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00004709 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00004710
Owen Anderson825b72b2009-08-11 20:47:22 +00004711 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004712 SDValue SINT = Op.getOperand(0);
4713 // When converting to single-precision, we actually need to convert
4714 // to double-precision first and then round to single-precision.
4715 // To avoid double-rounding effects during that operation, we have
4716 // to prepare the input operand. Bits that might be truncated when
4717 // converting to double-precision are replaced by a bit that won't
4718 // be lost at this stage, but is below the single-precision rounding
4719 // position.
4720 //
4721 // However, if -enable-unsafe-fp-math is in effect, accept double
4722 // rounding to avoid the extra overhead.
4723 if (Op.getValueType() == MVT::f32 &&
4724 !DAG.getTarget().Options.UnsafeFPMath) {
4725
4726 // Twiddle input to make sure the low 11 bits are zero. (If this
4727 // is the case, we are guaranteed the value will fit into the 53 bit
4728 // mantissa of an IEEE double-precision value without rounding.)
4729 // If any of those low 11 bits were not zero originally, make sure
4730 // bit 12 (value 2048) is set instead, so that the final rounding
4731 // to single-precision gets the correct result.
4732 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4733 SINT, DAG.getConstant(2047, MVT::i64));
4734 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
4735 Round, DAG.getConstant(2047, MVT::i64));
4736 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
4737 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4738 Round, DAG.getConstant(-2048, MVT::i64));
4739
4740 // However, we cannot use that value unconditionally: if the magnitude
4741 // of the input value is small, the bit-twiddling we did above might
4742 // end up visibly changing the output. Fortunately, in that case, we
4743 // don't need to twiddle bits since the original input will convert
4744 // exactly to double-precision floating-point already. Therefore,
4745 // construct a conditional to use the original value if the top 11
4746 // bits are all sign-bit copies, and use the rounded value computed
4747 // above otherwise.
4748 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
4749 SINT, DAG.getConstant(53, MVT::i32));
4750 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
4751 Cond, DAG.getConstant(1, MVT::i64));
4752 Cond = DAG.getSetCC(dl, MVT::i32,
4753 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
4754
4755 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
4756 }
4757 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Owen Anderson825b72b2009-08-11 20:47:22 +00004758 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
4759 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00004760 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004761 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004762 return FP;
4763 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004764
Owen Anderson825b72b2009-08-11 20:47:22 +00004765 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00004766 "Unhandled SINT_TO_FP type in custom expander!");
4767 // Since we only generate this in 64-bit mode, we can take advantage of
4768 // 64-bit registers. In particular, sign extend the input value into the
4769 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
4770 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004771 MachineFunction &MF = DAG.getMachineFunction();
4772 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004773 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00004774 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004775 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004776
Owen Anderson825b72b2009-08-11 20:47:22 +00004777 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00004778 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00004779
Chris Lattner1a635d62006-04-14 06:01:58 +00004780 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004781 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004782 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00004783 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00004784 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
4785 SDValue Store =
4786 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
4787 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00004788 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004789 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004790 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004791
Chris Lattner1a635d62006-04-14 06:01:58 +00004792 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004793 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
4794 if (Op.getValueType() == MVT::f32)
4795 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004796 return FP;
4797}
4798
Dan Gohmand858e902010-04-17 15:26:15 +00004799SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
4800 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004801 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004802 /*
4803 The rounding mode is in bits 30:31 of FPSR, and has the following
4804 settings:
4805 00 Round to nearest
4806 01 Round to 0
4807 10 Round to +inf
4808 11 Round to -inf
4809
4810 FLT_ROUNDS, on the other hand, expects the following:
4811 -1 Undefined
4812 0 Round to 0
4813 1 Round to nearest
4814 2 Round to +inf
4815 3 Round to -inf
4816
4817 To perform the conversion, we do:
4818 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
4819 */
4820
4821 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00004822 EVT VT = Op.getValueType();
4823 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004824 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004825
4826 // Save FP Control Word to register
Benjamin Kramer3853f742013-03-07 20:33:29 +00004827 EVT NodeTys[] = {
4828 MVT::f64, // return register
4829 MVT::Glue // unused in this context
4830 };
Dale Johannesen33c960f2009-02-04 20:06:27 +00004831 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004832
4833 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00004834 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00004835 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004836 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004837 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004838
4839 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00004840 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004841 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004842 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004843 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004844
4845 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00004846 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004847 DAG.getNode(ISD::AND, dl, MVT::i32,
4848 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00004849 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004850 DAG.getNode(ISD::SRL, dl, MVT::i32,
4851 DAG.getNode(ISD::AND, dl, MVT::i32,
4852 DAG.getNode(ISD::XOR, dl, MVT::i32,
4853 CWD, DAG.getConstant(3, MVT::i32)),
4854 DAG.getConstant(3, MVT::i32)),
4855 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004856
Dan Gohman475871a2008-07-27 21:46:04 +00004857 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00004858 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004859
Duncan Sands83ec4b62008-06-06 12:08:01 +00004860 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00004861 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004862}
4863
Dan Gohmand858e902010-04-17 15:26:15 +00004864SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004865 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004866 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004867 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004868 assert(Op.getNumOperands() == 3 &&
4869 VT == Op.getOperand(1).getValueType() &&
4870 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004871
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004872 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004873 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004874 SDValue Lo = Op.getOperand(0);
4875 SDValue Hi = Op.getOperand(1);
4876 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004877 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004878
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004879 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004880 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004881 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
4882 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
4883 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
4884 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004885 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004886 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
4887 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4888 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004889 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004890 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004891}
4892
Dan Gohmand858e902010-04-17 15:26:15 +00004893SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004894 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004895 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004896 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004897 assert(Op.getNumOperands() == 3 &&
4898 VT == Op.getOperand(1).getValueType() &&
4899 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004900
Dan Gohman9ed06db2008-03-07 20:36:53 +00004901 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004902 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004903 SDValue Lo = Op.getOperand(0);
4904 SDValue Hi = Op.getOperand(1);
4905 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004906 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004907
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004908 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004909 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004910 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4911 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4912 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4913 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004914 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004915 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
4916 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4917 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004918 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004919 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004920}
4921
Dan Gohmand858e902010-04-17 15:26:15 +00004922SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004923 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004924 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004925 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004926 assert(Op.getNumOperands() == 3 &&
4927 VT == Op.getOperand(1).getValueType() &&
4928 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004929
Dan Gohman9ed06db2008-03-07 20:36:53 +00004930 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00004931 SDValue Lo = Op.getOperand(0);
4932 SDValue Hi = Op.getOperand(1);
4933 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004934 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004935
Dale Johannesenf5d97892009-02-04 01:48:28 +00004936 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004937 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00004938 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4939 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4940 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4941 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004942 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00004943 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
4944 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
4945 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004946 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00004947 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004948 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004949}
4950
4951//===----------------------------------------------------------------------===//
4952// Vector related lowering.
4953//
4954
Chris Lattner4a998b92006-04-17 06:00:21 +00004955/// BuildSplatI - Build a canonical splati of Val with an element size of
4956/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00004957static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00004958 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00004959 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00004960
Owen Andersone50ed302009-08-10 22:56:29 +00004961 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00004962 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00004963 };
Chris Lattner70fa4932006-12-01 01:45:39 +00004964
Owen Anderson825b72b2009-08-11 20:47:22 +00004965 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004966
Chris Lattner70fa4932006-12-01 01:45:39 +00004967 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
4968 if (Val == -1)
4969 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004970
Owen Andersone50ed302009-08-10 22:56:29 +00004971 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004972
Chris Lattner4a998b92006-04-17 06:00:21 +00004973 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00004974 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00004975 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00004976 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00004977 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
4978 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004979 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004980}
4981
Chris Lattnere7c768e2006-04-18 03:24:30 +00004982/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00004983/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004984static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00004985 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004986 EVT DestVT = MVT::Other) {
4987 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004988 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004989 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00004990}
4991
Chris Lattnere7c768e2006-04-18 03:24:30 +00004992/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
4993/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004994static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00004995 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00004996 DebugLoc dl, EVT DestVT = MVT::Other) {
4997 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004998 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004999 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005000}
5001
5002
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005003/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
5004/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00005005static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00005006 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005007 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005008 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
5009 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00005010
Nate Begeman9008ca62009-04-27 18:41:29 +00005011 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005012 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005013 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00005014 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005015 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005016}
5017
Chris Lattnerf1b47082006-04-14 05:19:18 +00005018// If this is a case we can't handle, return null and let the default
5019// expansion code take care of it. If we CAN select this case, and if it
5020// selects to a single instruction, return Op. Otherwise, if we can codegen
5021// this case more efficiently than a constant pool load, lower it to the
5022// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00005023SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
5024 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005025 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00005026 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
5027 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00005028
Bob Wilson24e338e2009-03-02 23:24:16 +00005029 // Check if this is a splat of a constant value.
5030 APInt APSplatBits, APSplatUndef;
5031 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00005032 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00005033 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00005034 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00005035 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00005036
Bob Wilsonf2950b02009-03-03 19:26:27 +00005037 unsigned SplatBits = APSplatBits.getZExtValue();
5038 unsigned SplatUndef = APSplatUndef.getZExtValue();
5039 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005040
Bob Wilsonf2950b02009-03-03 19:26:27 +00005041 // First, handle single instruction cases.
5042
5043 // All zeros?
5044 if (SplatBits == 0) {
5045 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00005046 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
5047 SDValue Z = DAG.getConstant(0, MVT::i32);
5048 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005049 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005050 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005051 return Op;
5052 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00005053
Bob Wilsonf2950b02009-03-03 19:26:27 +00005054 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
5055 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
5056 (32-SplatBitSize));
5057 if (SextVal >= -16 && SextVal <= 15)
5058 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005059
5060
Bob Wilsonf2950b02009-03-03 19:26:27 +00005061 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00005062
Bob Wilsonf2950b02009-03-03 19:26:27 +00005063 // If this value is in the range [-32,30] and is even, use:
Bill Schmidtabc40282013-02-20 20:41:42 +00005064 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
5065 // If this value is in the range [17,31] and is odd, use:
5066 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
5067 // If this value is in the range [-31,-17] and is odd, use:
5068 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
5069 // Note the last two are three-instruction sequences.
5070 if (SextVal >= -32 && SextVal <= 31) {
5071 // To avoid having these optimizations undone by constant folding,
5072 // we convert to a pseudo that will be expanded later into one of
5073 // the above forms.
5074 SDValue Elt = DAG.getConstant(SextVal, MVT::i32);
Bill Schmidtb34c79e2013-02-20 15:50:31 +00005075 EVT VT = Op.getValueType();
5076 int Size = VT == MVT::v16i8 ? 1 : (VT == MVT::v8i16 ? 2 : 4);
5077 SDValue EltSize = DAG.getConstant(Size, MVT::i32);
5078 return DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005079 }
5080
5081 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
5082 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
5083 // for fneg/fabs.
5084 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
5085 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00005086 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005087
5088 // Make the VSLW intrinsic, computing 0x8000_0000.
5089 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
5090 OnesV, DAG, dl);
5091
5092 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00005093 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005094 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005095 }
5096
5097 // Check to see if this is a wide variety of vsplti*, binop self cases.
5098 static const signed char SplatCsts[] = {
5099 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
5100 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
5101 };
5102
5103 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
5104 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
5105 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
5106 int i = SplatCsts[idx];
5107
5108 // Figure out what shift amount will be used by altivec if shifted by i in
5109 // this splat size.
5110 unsigned TypeShiftAmt = i & (SplatBitSize-1);
5111
5112 // vsplti + shl self.
Richard Smith1144af32012-08-24 23:29:28 +00005113 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005114 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005115 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5116 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
5117 Intrinsic::ppc_altivec_vslw
5118 };
5119 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005120 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005121 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005122
Bob Wilsonf2950b02009-03-03 19:26:27 +00005123 // vsplti + srl self.
5124 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005125 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005126 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5127 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
5128 Intrinsic::ppc_altivec_vsrw
5129 };
5130 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005131 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005132 }
5133
Bob Wilsonf2950b02009-03-03 19:26:27 +00005134 // vsplti + sra self.
5135 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005136 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005137 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5138 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5139 Intrinsic::ppc_altivec_vsraw
5140 };
5141 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005142 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005143 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005144
Bob Wilsonf2950b02009-03-03 19:26:27 +00005145 // vsplti + rol self.
5146 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5147 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005148 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005149 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5150 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5151 Intrinsic::ppc_altivec_vrlw
5152 };
5153 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005154 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005155 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005156
Bob Wilsonf2950b02009-03-03 19:26:27 +00005157 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith1144af32012-08-24 23:29:28 +00005158 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005159 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005160 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00005161 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005162 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith1144af32012-08-24 23:29:28 +00005163 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005164 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005165 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005166 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005167 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith1144af32012-08-24 23:29:28 +00005168 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005169 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005170 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5171 }
5172 }
5173
Dan Gohman475871a2008-07-27 21:46:04 +00005174 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00005175}
5176
Chris Lattner59138102006-04-17 05:28:54 +00005177/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5178/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00005179static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00005180 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00005181 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00005182 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00005183 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00005184 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005185
Chris Lattner59138102006-04-17 05:28:54 +00005186 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00005187 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00005188 OP_VMRGHW,
5189 OP_VMRGLW,
5190 OP_VSPLTISW0,
5191 OP_VSPLTISW1,
5192 OP_VSPLTISW2,
5193 OP_VSPLTISW3,
5194 OP_VSLDOI4,
5195 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00005196 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00005197 };
Scott Michelfdc40a02009-02-17 22:15:04 +00005198
Chris Lattner59138102006-04-17 05:28:54 +00005199 if (OpNum == OP_COPY) {
5200 if (LHSID == (1*9+2)*9+3) return LHS;
5201 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5202 return RHS;
5203 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005204
Dan Gohman475871a2008-07-27 21:46:04 +00005205 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00005206 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5207 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005208
Nate Begeman9008ca62009-04-27 18:41:29 +00005209 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00005210 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005211 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00005212 case OP_VMRGHW:
5213 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5214 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5215 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5216 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5217 break;
5218 case OP_VMRGLW:
5219 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5220 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5221 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5222 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5223 break;
5224 case OP_VSPLTISW0:
5225 for (unsigned i = 0; i != 16; ++i)
5226 ShufIdxs[i] = (i&3)+0;
5227 break;
5228 case OP_VSPLTISW1:
5229 for (unsigned i = 0; i != 16; ++i)
5230 ShufIdxs[i] = (i&3)+4;
5231 break;
5232 case OP_VSPLTISW2:
5233 for (unsigned i = 0; i != 16; ++i)
5234 ShufIdxs[i] = (i&3)+8;
5235 break;
5236 case OP_VSPLTISW3:
5237 for (unsigned i = 0; i != 16; ++i)
5238 ShufIdxs[i] = (i&3)+12;
5239 break;
5240 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00005241 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005242 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00005243 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005244 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00005245 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005246 }
Owen Andersone50ed302009-08-10 22:56:29 +00005247 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005248 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
5249 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00005250 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005251 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00005252}
5253
Chris Lattnerf1b47082006-04-14 05:19:18 +00005254/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
5255/// is a shuffle we can handle in a single instruction, return it. Otherwise,
5256/// return the code it can be lowered into. Worst case, it can always be
5257/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00005258SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005259 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005260 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005261 SDValue V1 = Op.getOperand(0);
5262 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005263 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00005264 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005265
Chris Lattnerf1b47082006-04-14 05:19:18 +00005266 // Cases that are handled by instructions that take permute immediates
5267 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
5268 // selected by the instruction selector.
5269 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005270 if (PPC::isSplatShuffleMask(SVOp, 1) ||
5271 PPC::isSplatShuffleMask(SVOp, 2) ||
5272 PPC::isSplatShuffleMask(SVOp, 4) ||
5273 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
5274 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
5275 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
5276 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
5277 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
5278 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
5279 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
5280 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
5281 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00005282 return Op;
5283 }
5284 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005285
Chris Lattnerf1b47082006-04-14 05:19:18 +00005286 // Altivec has a variety of "shuffle immediates" that take two vector inputs
5287 // and produce a fixed permutation. If any of these match, do not lower to
5288 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00005289 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
5290 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
5291 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
5292 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
5293 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
5294 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
5295 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
5296 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
5297 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00005298 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005299
Chris Lattner59138102006-04-17 05:28:54 +00005300 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
5301 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005302 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005303
Chris Lattner59138102006-04-17 05:28:54 +00005304 unsigned PFIndexes[4];
5305 bool isFourElementShuffle = true;
5306 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
5307 unsigned EltNo = 8; // Start out undef.
5308 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00005309 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00005310 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00005311
Nate Begeman9008ca62009-04-27 18:41:29 +00005312 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00005313 if ((ByteSource & 3) != j) {
5314 isFourElementShuffle = false;
5315 break;
5316 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005317
Chris Lattner59138102006-04-17 05:28:54 +00005318 if (EltNo == 8) {
5319 EltNo = ByteSource/4;
5320 } else if (EltNo != ByteSource/4) {
5321 isFourElementShuffle = false;
5322 break;
5323 }
5324 }
5325 PFIndexes[i] = EltNo;
5326 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005327
5328 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00005329 // perfect shuffle vector to determine if it is cost effective to do this as
5330 // discrete instructions, or whether we should use a vperm.
5331 if (isFourElementShuffle) {
5332 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00005333 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00005334 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00005335
Chris Lattner59138102006-04-17 05:28:54 +00005336 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5337 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00005338
Chris Lattner59138102006-04-17 05:28:54 +00005339 // Determining when to avoid vperm is tricky. Many things affect the cost
5340 // of vperm, particularly how many times the perm mask needs to be computed.
5341 // For example, if the perm mask can be hoisted out of a loop or is already
5342 // used (perhaps because there are multiple permutes with the same shuffle
5343 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
5344 // the loop requires an extra register.
5345 //
5346 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00005347 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00005348 // available, if this block is within a loop, we should avoid using vperm
5349 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00005350 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00005351 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005352 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005353
Chris Lattnerf1b47082006-04-14 05:19:18 +00005354 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
5355 // vector that will get spilled to the constant pool.
5356 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005357
Chris Lattnerf1b47082006-04-14 05:19:18 +00005358 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
5359 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00005360 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005361 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005362
Dan Gohman475871a2008-07-27 21:46:04 +00005363 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00005364 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
5365 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00005366
Chris Lattnerf1b47082006-04-14 05:19:18 +00005367 for (unsigned j = 0; j != BytesPerElement; ++j)
5368 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00005369 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00005370 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005371
Owen Anderson825b72b2009-08-11 20:47:22 +00005372 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00005373 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00005374 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005375}
5376
Chris Lattner90564f22006-04-18 17:59:36 +00005377/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
5378/// altivec comparison. If it is, return true and fill in Opc/isDot with
5379/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00005380static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00005381 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005382 unsigned IntrinsicID =
5383 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005384 CompareOpc = -1;
5385 isDot = false;
5386 switch (IntrinsicID) {
5387 default: return false;
5388 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00005389 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
5390 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
5391 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
5392 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
5393 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
5394 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
5395 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
5396 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
5397 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
5398 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
5399 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
5400 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
5401 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005402
Chris Lattner1a635d62006-04-14 06:01:58 +00005403 // Normal Comparisons.
5404 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
5405 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
5406 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
5407 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
5408 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
5409 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
5410 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
5411 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
5412 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
5413 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
5414 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
5415 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
5416 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
5417 }
Chris Lattner90564f22006-04-18 17:59:36 +00005418 return true;
5419}
5420
5421/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
5422/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00005423SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005424 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00005425 // If this is a lowered altivec predicate compare, CompareOpc is set to the
5426 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00005427 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00005428 int CompareOpc;
5429 bool isDot;
5430 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00005431 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00005432
Chris Lattner90564f22006-04-18 17:59:36 +00005433 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00005434 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00005435 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00005436 Op.getOperand(1), Op.getOperand(2),
5437 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005438 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00005439 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005440
Chris Lattner1a635d62006-04-14 06:01:58 +00005441 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00005442 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005443 Op.getOperand(2), // LHS
5444 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00005445 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005446 };
Benjamin Kramer3853f742013-03-07 20:33:29 +00005447 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesen3484c092009-02-05 22:07:54 +00005448 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005449
Chris Lattner1a635d62006-04-14 06:01:58 +00005450 // Now that we have the comparison, emit a copy from the CR to a GPR.
5451 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00005452 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
5453 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00005454 CompNode.getValue(1));
5455
Chris Lattner1a635d62006-04-14 06:01:58 +00005456 // Unpack the result based on how the target uses it.
5457 unsigned BitNo; // Bit # of CR6.
5458 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005459 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00005460 default: // Can't happen, don't crash on invalid number though.
5461 case 0: // Return the value of the EQ bit of CR6.
5462 BitNo = 0; InvertBit = false;
5463 break;
5464 case 1: // Return the inverted value of the EQ bit of CR6.
5465 BitNo = 0; InvertBit = true;
5466 break;
5467 case 2: // Return the value of the LT bit of CR6.
5468 BitNo = 2; InvertBit = false;
5469 break;
5470 case 3: // Return the inverted value of the LT bit of CR6.
5471 BitNo = 2; InvertBit = true;
5472 break;
5473 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005474
Chris Lattner1a635d62006-04-14 06:01:58 +00005475 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00005476 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
5477 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005478 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00005479 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
5480 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00005481
Chris Lattner1a635d62006-04-14 06:01:58 +00005482 // If we are supposed to, toggle the bit.
5483 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00005484 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
5485 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005486 return Flags;
5487}
5488
Scott Michelfdc40a02009-02-17 22:15:04 +00005489SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005490 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005491 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00005492 // Create a stack slot that is 16-byte aligned.
5493 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00005494 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00005495 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00005496 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00005497
Chris Lattner1a635d62006-04-14 06:01:58 +00005498 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005499 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00005500 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00005501 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005502 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005503 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005504 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005505}
5506
Dan Gohmand858e902010-04-17 15:26:15 +00005507SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005508 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005509 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00005510 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005511
Owen Anderson825b72b2009-08-11 20:47:22 +00005512 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
5513 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00005514
Dan Gohman475871a2008-07-27 21:46:04 +00005515 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00005516 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005517
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005518 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005519 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
5520 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
5521 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00005522
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005523 // Low parts multiplied together, generating 32-bit results (we ignore the
5524 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00005525 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00005526 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00005527
Dan Gohman475871a2008-07-27 21:46:04 +00005528 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00005529 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005530 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00005531 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00005532 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005533 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
5534 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005535 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005536
Owen Anderson825b72b2009-08-11 20:47:22 +00005537 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005538
Chris Lattnercea2aa72006-04-18 04:28:57 +00005539 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00005540 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005541 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005542 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005543
Chris Lattner19a81522006-04-18 03:57:35 +00005544 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005545 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005546 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005547 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005548
Chris Lattner19a81522006-04-18 03:57:35 +00005549 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005550 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005551 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005552 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005553
Chris Lattner19a81522006-04-18 03:57:35 +00005554 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00005555 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00005556 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005557 Ops[i*2 ] = 2*i+1;
5558 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00005559 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005560 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005561 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005562 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005563 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00005564}
5565
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005566/// LowerOperation - Provide custom lowering hooks for some operations.
5567///
Dan Gohmand858e902010-04-17 15:26:15 +00005568SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005569 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005570 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00005571 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00005572 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005573 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00005574 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00005575 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005576 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00005577 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
5578 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005579 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00005580 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00005581
5582 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00005583 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00005584
Jim Laskeyefc7e522006-12-04 22:04:42 +00005585 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00005586 case ISD::DYNAMIC_STACKALLOC:
5587 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00005588
Hal Finkel7ee74a62013-03-21 21:37:52 +00005589 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
5590 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
5591
Chris Lattner1a635d62006-04-14 06:01:58 +00005592 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005593 case ISD::FP_TO_UINT:
5594 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00005595 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00005596 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00005597 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005598
Chris Lattner1a635d62006-04-14 06:01:58 +00005599 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005600 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
5601 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
5602 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005603
Chris Lattner1a635d62006-04-14 06:01:58 +00005604 // Vector-related lowering.
5605 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5606 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5607 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5608 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005609 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005610
Chris Lattner3fc027d2007-12-08 06:59:59 +00005611 // Frame & Return address.
5612 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005613 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00005614 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005615}
5616
Duncan Sands1607f052008-12-01 11:39:25 +00005617void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
5618 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005619 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00005620 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00005621 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00005622 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00005623 default:
Craig Topperbc219812012-02-07 02:50:20 +00005624 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00005625 case ISD::VAARG: {
5626 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
5627 || TM.getSubtarget<PPCSubtarget>().isPPC64())
5628 return;
5629
5630 EVT VT = N->getValueType(0);
5631
5632 if (VT == MVT::i64) {
5633 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
5634
5635 Results.push_back(NewNode);
5636 Results.push_back(NewNode.getValue(1));
5637 }
5638 return;
5639 }
Duncan Sands1607f052008-12-01 11:39:25 +00005640 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00005641 assert(N->getValueType(0) == MVT::ppcf128);
5642 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00005643 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005644 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005645 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00005646 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005647 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005648 DAG.getIntPtrConstant(1));
5649
5650 // This sequence changes FPSCR to do round-to-zero, adds the two halves
5651 // of the long double, and puts FPSCR back the way it was. We do not
5652 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00005653 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00005654 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
5655
Owen Anderson825b72b2009-08-11 20:47:22 +00005656 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005657 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00005658 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00005659 MFFSreg = Result.getValue(0);
5660 InFlag = Result.getValue(1);
5661
5662 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005663 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00005664 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005665 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005666 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00005667 InFlag = Result.getValue(0);
5668
5669 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005670 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00005671 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005672 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005673 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00005674 InFlag = Result.getValue(0);
5675
5676 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005677 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005678 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00005679 Ops[0] = Lo;
5680 Ops[1] = Hi;
5681 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005682 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00005683 FPreg = Result.getValue(0);
5684 InFlag = Result.getValue(1);
5685
5686 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005687 NodeTys.push_back(MVT::f64);
5688 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005689 Ops[1] = MFFSreg;
5690 Ops[2] = FPreg;
5691 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005692 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00005693 FPreg = Result.getValue(0);
5694
5695 // We know the low half is about to be thrown away, so just use something
5696 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00005697 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00005698 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00005699 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00005700 }
Duncan Sands1607f052008-12-01 11:39:25 +00005701 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005702 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00005703 return;
Chris Lattner1f873002007-11-28 18:44:47 +00005704 }
5705}
5706
5707
Chris Lattner1a635d62006-04-14 06:01:58 +00005708//===----------------------------------------------------------------------===//
5709// Other Lowering Code
5710//===----------------------------------------------------------------------===//
5711
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005712MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005713PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005714 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005715 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005716 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5717
5718 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5719 MachineFunction *F = BB->getParent();
5720 MachineFunction::iterator It = BB;
5721 ++It;
5722
5723 unsigned dest = MI->getOperand(0).getReg();
5724 unsigned ptrA = MI->getOperand(1).getReg();
5725 unsigned ptrB = MI->getOperand(2).getReg();
5726 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005727 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005728
5729 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5730 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5731 F->insert(It, loopMBB);
5732 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005733 exitMBB->splice(exitMBB->begin(), BB,
5734 llvm::next(MachineBasicBlock::iterator(MI)),
5735 BB->end());
5736 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005737
5738 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00005739 unsigned TmpReg = (!BinOpcode) ? incr :
5740 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00005741 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5742 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005743
5744 // thisMBB:
5745 // ...
5746 // fallthrough --> loopMBB
5747 BB->addSuccessor(loopMBB);
5748
5749 // loopMBB:
5750 // l[wd]arx dest, ptr
5751 // add r0, dest, incr
5752 // st[wd]cx. r0, ptr
5753 // bne- loopMBB
5754 // fallthrough --> exitMBB
5755 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005756 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005757 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005758 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005759 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
5760 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005761 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005762 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005763 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005764 BB->addSuccessor(loopMBB);
5765 BB->addSuccessor(exitMBB);
5766
5767 // exitMBB:
5768 // ...
5769 BB = exitMBB;
5770 return BB;
5771}
5772
5773MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00005774PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00005775 MachineBasicBlock *BB,
5776 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005777 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005778 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00005779 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5780 // In 64 bit mode we have to use 64 bits for addresses, even though the
5781 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
5782 // registers without caring whether they're 32 or 64, but here we're
5783 // doing actual arithmetic on the addresses.
5784 bool is64bit = PPCSubTarget.isPPC64();
Hal Finkel76973702013-03-21 23:45:03 +00005785 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesen97efa362008-08-28 17:53:09 +00005786
5787 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5788 MachineFunction *F = BB->getParent();
5789 MachineFunction::iterator It = BB;
5790 ++It;
5791
5792 unsigned dest = MI->getOperand(0).getReg();
5793 unsigned ptrA = MI->getOperand(1).getReg();
5794 unsigned ptrB = MI->getOperand(2).getReg();
5795 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005796 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00005797
5798 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5799 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5800 F->insert(It, loopMBB);
5801 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005802 exitMBB->splice(exitMBB->begin(), BB,
5803 llvm::next(MachineBasicBlock::iterator(MI)),
5804 BB->end());
5805 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005806
5807 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005808 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005809 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5810 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00005811 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5812 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5813 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5814 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
5815 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5816 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5817 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5818 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5819 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
5820 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005821 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005822 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00005823 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005824
5825 // thisMBB:
5826 // ...
5827 // fallthrough --> loopMBB
5828 BB->addSuccessor(loopMBB);
5829
5830 // The 4-byte load must be aligned, while a char or short may be
5831 // anywhere in the word. Hence all this nasty bookkeeping code.
5832 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5833 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005834 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00005835 // rlwinm ptr, ptr1, 0, 0, 29
5836 // slw incr2, incr, shift
5837 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5838 // slw mask, mask2, shift
5839 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005840 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00005841 // add tmp, tmpDest, incr2
5842 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00005843 // and tmp3, tmp, mask
5844 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005845 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00005846 // bne- loopMBB
5847 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00005848 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005849 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00005850 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005851 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005852 .addReg(ptrA).addReg(ptrB);
5853 } else {
5854 Ptr1Reg = ptrB;
5855 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005856 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005857 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005858 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005859 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5860 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005861 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005862 .addReg(Ptr1Reg).addImm(0).addImm(61);
5863 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005864 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005865 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005866 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005867 .addReg(incr).addReg(ShiftReg);
5868 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005869 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00005870 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005871 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5872 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00005873 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005874 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005875 .addReg(Mask2Reg).addReg(ShiftReg);
5876
5877 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005878 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005879 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005880 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005881 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005882 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005883 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005884 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005885 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005886 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005887 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005888 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00005889 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005890 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005891 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005892 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005893 BB->addSuccessor(loopMBB);
5894 BB->addSuccessor(exitMBB);
5895
5896 // exitMBB:
5897 // ...
5898 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005899 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
5900 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00005901 return BB;
5902}
5903
Hal Finkel7ee74a62013-03-21 21:37:52 +00005904llvm::MachineBasicBlock*
5905PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
5906 MachineBasicBlock *MBB) const {
5907 DebugLoc DL = MI->getDebugLoc();
5908 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5909
5910 MachineFunction *MF = MBB->getParent();
5911 MachineRegisterInfo &MRI = MF->getRegInfo();
5912
5913 const BasicBlock *BB = MBB->getBasicBlock();
5914 MachineFunction::iterator I = MBB;
5915 ++I;
5916
5917 // Memory Reference
5918 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
5919 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
5920
5921 unsigned DstReg = MI->getOperand(0).getReg();
5922 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
5923 assert(RC->hasType(MVT::i32) && "Invalid destination!");
5924 unsigned mainDstReg = MRI.createVirtualRegister(RC);
5925 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
5926
5927 MVT PVT = getPointerTy();
5928 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
5929 "Invalid Pointer Size!");
5930 // For v = setjmp(buf), we generate
5931 //
5932 // thisMBB:
5933 // SjLjSetup mainMBB
5934 // bl mainMBB
5935 // v_restore = 1
5936 // b sinkMBB
5937 //
5938 // mainMBB:
5939 // buf[LabelOffset] = LR
5940 // v_main = 0
5941 //
5942 // sinkMBB:
5943 // v = phi(main, restore)
5944 //
5945
5946 MachineBasicBlock *thisMBB = MBB;
5947 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
5948 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
5949 MF->insert(I, mainMBB);
5950 MF->insert(I, sinkMBB);
5951
5952 MachineInstrBuilder MIB;
5953
5954 // Transfer the remainder of BB and its successor edges to sinkMBB.
5955 sinkMBB->splice(sinkMBB->begin(), MBB,
5956 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
5957 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
5958
5959 // Note that the structure of the jmp_buf used here is not compatible
5960 // with that used by libc, and is not designed to be. Specifically, it
5961 // stores only those 'reserved' registers that LLVM does not otherwise
5962 // understand how to spill. Also, by convention, by the time this
5963 // intrinsic is called, Clang has already stored the frame address in the
5964 // first slot of the buffer and stack address in the third. Following the
5965 // X86 target code, we'll store the jump address in the second slot. We also
5966 // need to save the TOC pointer (R2) to handle jumps between shared
5967 // libraries, and that will be stored in the fourth slot. The thread
5968 // identifier (R13) is not affected.
5969
5970 // thisMBB:
5971 const int64_t LabelOffset = 1 * PVT.getStoreSize();
5972 const int64_t TOCOffset = 3 * PVT.getStoreSize();
5973
5974 // Prepare IP either in reg.
5975 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
5976 unsigned LabelReg = MRI.createVirtualRegister(PtrRC);
5977 unsigned BufReg = MI->getOperand(1).getReg();
5978
5979 if (PPCSubTarget.isPPC64() && PPCSubTarget.isSVR4ABI()) {
5980 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD))
5981 .addReg(PPC::X2)
5982 .addImm(TOCOffset / 4)
5983 .addReg(BufReg);
5984
5985 MIB.setMemRefs(MMOBegin, MMOEnd);
5986 }
5987
5988 // Setup
5989 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCL)).addMBB(mainMBB);
5990 MIB.addRegMask(PPCRegInfo->getNoPreservedMask());
5991
5992 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1);
5993
5994 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup))
5995 .addMBB(mainMBB);
5996 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB);
5997
5998 thisMBB->addSuccessor(mainMBB, /* weight */ 0);
5999 thisMBB->addSuccessor(sinkMBB, /* weight */ 1);
6000
6001 // mainMBB:
6002 // mainDstReg = 0
6003 MIB = BuildMI(mainMBB, DL,
6004 TII->get(PPCSubTarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg);
6005
6006 // Store IP
6007 if (PPCSubTarget.isPPC64()) {
6008 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD))
6009 .addReg(LabelReg)
6010 .addImm(LabelOffset / 4)
6011 .addReg(BufReg);
6012 } else {
6013 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW))
6014 .addReg(LabelReg)
6015 .addImm(LabelOffset)
6016 .addReg(BufReg);
6017 }
6018
6019 MIB.setMemRefs(MMOBegin, MMOEnd);
6020
6021 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0);
6022 mainMBB->addSuccessor(sinkMBB);
6023
6024 // sinkMBB:
6025 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
6026 TII->get(PPC::PHI), DstReg)
6027 .addReg(mainDstReg).addMBB(mainMBB)
6028 .addReg(restoreDstReg).addMBB(thisMBB);
6029
6030 MI->eraseFromParent();
6031 return sinkMBB;
6032}
6033
6034MachineBasicBlock *
6035PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
6036 MachineBasicBlock *MBB) const {
6037 DebugLoc DL = MI->getDebugLoc();
6038 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6039
6040 MachineFunction *MF = MBB->getParent();
6041 MachineRegisterInfo &MRI = MF->getRegInfo();
6042
6043 // Memory Reference
6044 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6045 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6046
6047 MVT PVT = getPointerTy();
6048 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6049 "Invalid Pointer Size!");
6050
6051 const TargetRegisterClass *RC =
6052 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
6053 unsigned Tmp = MRI.createVirtualRegister(RC);
6054 // Since FP is only updated here but NOT referenced, it's treated as GPR.
6055 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31;
6056 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1;
6057
6058 MachineInstrBuilder MIB;
6059
6060 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6061 const int64_t SPOffset = 2 * PVT.getStoreSize();
6062 const int64_t TOCOffset = 3 * PVT.getStoreSize();
6063
6064 unsigned BufReg = MI->getOperand(0).getReg();
6065
6066 // Reload FP (the jumped-to function may not have had a
6067 // frame pointer, and if so, then its r31 will be restored
6068 // as necessary).
6069 if (PVT == MVT::i64) {
6070 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP)
6071 .addImm(0)
6072 .addReg(BufReg);
6073 } else {
6074 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP)
6075 .addImm(0)
6076 .addReg(BufReg);
6077 }
6078 MIB.setMemRefs(MMOBegin, MMOEnd);
6079
6080 // Reload IP
6081 if (PVT == MVT::i64) {
6082 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp)
6083 .addImm(LabelOffset / 4)
6084 .addReg(BufReg);
6085 } else {
6086 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp)
6087 .addImm(LabelOffset)
6088 .addReg(BufReg);
6089 }
6090 MIB.setMemRefs(MMOBegin, MMOEnd);
6091
6092 // Reload SP
6093 if (PVT == MVT::i64) {
6094 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP)
6095 .addImm(SPOffset / 4)
6096 .addReg(BufReg);
6097 } else {
6098 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP)
6099 .addImm(SPOffset)
6100 .addReg(BufReg);
6101 }
6102 MIB.setMemRefs(MMOBegin, MMOEnd);
6103
6104 // FIXME: When we also support base pointers, that register must also be
6105 // restored here.
6106
6107 // Reload TOC
6108 if (PVT == MVT::i64 && PPCSubTarget.isSVR4ABI()) {
6109 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2)
6110 .addImm(TOCOffset / 4)
6111 .addReg(BufReg);
6112
6113 MIB.setMemRefs(MMOBegin, MMOEnd);
6114 }
6115
6116 // Jump
6117 BuildMI(*MBB, MI, DL,
6118 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp);
6119 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR));
6120
6121 MI->eraseFromParent();
6122 return MBB;
6123}
6124
Dale Johannesen97efa362008-08-28 17:53:09 +00006125MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00006126PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00006127 MachineBasicBlock *BB) const {
Hal Finkel7ee74a62013-03-21 21:37:52 +00006128 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 ||
6129 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) {
6130 return emitEHSjLjSetJmp(MI, BB);
6131 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 ||
6132 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) {
6133 return emitEHSjLjLongJmp(MI, BB);
6134 }
6135
Evan Chengc0f64ff2006-11-27 23:37:22 +00006136 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00006137
6138 // To "insert" these instructions we actually have to insert their
6139 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006140 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006141 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006142 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00006143
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006144 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00006145
Hal Finkel009f7af2012-06-22 23:10:08 +00006146 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6147 MI->getOpcode() == PPC::SELECT_CC_I8)) {
6148 unsigned OpCode = MI->getOpcode() == PPC::SELECT_CC_I8 ?
6149 PPC::ISEL8 : PPC::ISEL;
6150 unsigned SelectPred = MI->getOperand(4).getImm();
6151 DebugLoc dl = MI->getDebugLoc();
6152
6153 // The SelectPred is ((BI << 5) | BO) for a BCC
6154 unsigned BO = SelectPred & 0xF;
6155 assert((BO == 12 || BO == 4) && "invalid predicate BO field for isel");
6156
6157 unsigned TrueOpNo, FalseOpNo;
6158 if (BO == 12) {
6159 TrueOpNo = 2;
6160 FalseOpNo = 3;
6161 } else {
6162 TrueOpNo = 3;
6163 FalseOpNo = 2;
6164 SelectPred = PPC::InvertPredicate((PPC::Predicate)SelectPred);
6165 }
6166
6167 BuildMI(*BB, MI, dl, TII->get(OpCode), MI->getOperand(0).getReg())
6168 .addReg(MI->getOperand(TrueOpNo).getReg())
6169 .addReg(MI->getOperand(FalseOpNo).getReg())
6170 .addImm(SelectPred).addReg(MI->getOperand(1).getReg());
6171 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6172 MI->getOpcode() == PPC::SELECT_CC_I8 ||
6173 MI->getOpcode() == PPC::SELECT_CC_F4 ||
6174 MI->getOpcode() == PPC::SELECT_CC_F8 ||
6175 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
6176
Evan Cheng53301922008-07-12 02:23:19 +00006177
6178 // The incoming instruction knows the destination vreg to set, the
6179 // condition code register to branch on, the true/false values to
6180 // select between, and a branch opcode to use.
6181
6182 // thisMBB:
6183 // ...
6184 // TrueVal = ...
6185 // cmpTY ccX, r1, r2
6186 // bCC copy1MBB
6187 // fallthrough --> copy0MBB
6188 MachineBasicBlock *thisMBB = BB;
6189 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
6190 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
6191 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006192 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006193 F->insert(It, copy0MBB);
6194 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006195
6196 // Transfer the remainder of BB and its successor edges to sinkMBB.
6197 sinkMBB->splice(sinkMBB->begin(), BB,
6198 llvm::next(MachineBasicBlock::iterator(MI)),
6199 BB->end());
6200 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
6201
Evan Cheng53301922008-07-12 02:23:19 +00006202 // Next, add the true and fallthrough blocks as its successors.
6203 BB->addSuccessor(copy0MBB);
6204 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006205
Dan Gohman14152b42010-07-06 20:24:04 +00006206 BuildMI(BB, dl, TII->get(PPC::BCC))
6207 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
6208
Evan Cheng53301922008-07-12 02:23:19 +00006209 // copy0MBB:
6210 // %FalseValue = ...
6211 // # fallthrough to sinkMBB
6212 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00006213
Evan Cheng53301922008-07-12 02:23:19 +00006214 // Update machine-CFG edges
6215 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006216
Evan Cheng53301922008-07-12 02:23:19 +00006217 // sinkMBB:
6218 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
6219 // ...
6220 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00006221 BuildMI(*BB, BB->begin(), dl,
6222 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00006223 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
6224 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
6225 }
Dale Johannesen97efa362008-08-28 17:53:09 +00006226 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
6227 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
6228 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
6229 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006230 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
6231 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
6232 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
6233 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006234
6235 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
6236 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
6237 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
6238 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006239 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
6240 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
6241 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
6242 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006243
6244 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
6245 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
6246 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
6247 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006248 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
6249 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
6250 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
6251 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006252
6253 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
6254 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
6255 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
6256 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006257 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
6258 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
6259 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
6260 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006261
6262 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00006263 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00006264 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00006265 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006266 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00006267 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006268 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00006269 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006270
6271 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
6272 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
6273 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
6274 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006275 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
6276 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
6277 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
6278 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006279
Dale Johannesen0e55f062008-08-29 18:29:46 +00006280 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
6281 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
6282 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
6283 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
6284 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
6285 BB = EmitAtomicBinary(MI, BB, false, 0);
6286 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
6287 BB = EmitAtomicBinary(MI, BB, true, 0);
6288
Evan Cheng53301922008-07-12 02:23:19 +00006289 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
6290 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
6291 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
6292
6293 unsigned dest = MI->getOperand(0).getReg();
6294 unsigned ptrA = MI->getOperand(1).getReg();
6295 unsigned ptrB = MI->getOperand(2).getReg();
6296 unsigned oldval = MI->getOperand(3).getReg();
6297 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006298 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006299
Dale Johannesen65e39732008-08-25 18:53:26 +00006300 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6301 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6302 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00006303 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006304 F->insert(It, loop1MBB);
6305 F->insert(It, loop2MBB);
6306 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00006307 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006308 exitMBB->splice(exitMBB->begin(), BB,
6309 llvm::next(MachineBasicBlock::iterator(MI)),
6310 BB->end());
6311 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00006312
6313 // thisMBB:
6314 // ...
6315 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006316 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006317
Dale Johannesen65e39732008-08-25 18:53:26 +00006318 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006319 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00006320 // cmp[wd] dest, oldval
6321 // bne- midMBB
6322 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006323 // st[wd]cx. newval, ptr
6324 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006325 // b exitBB
6326 // midMBB:
6327 // st[wd]cx. dest, ptr
6328 // exitBB:
6329 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006330 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00006331 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006332 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00006333 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006334 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006335 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6336 BB->addSuccessor(loop2MBB);
6337 BB->addSuccessor(midMBB);
6338
6339 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006340 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00006341 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006342 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006343 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006344 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006345 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006346 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006347
Dale Johannesen65e39732008-08-25 18:53:26 +00006348 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006349 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00006350 .addReg(dest).addReg(ptrA).addReg(ptrB);
6351 BB->addSuccessor(exitMBB);
6352
Evan Cheng53301922008-07-12 02:23:19 +00006353 // exitMBB:
6354 // ...
6355 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006356 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
6357 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
6358 // We must use 64-bit registers for addresses when targeting 64-bit,
6359 // since we're actually doing arithmetic on them. Other registers
6360 // can be 32-bit.
6361 bool is64bit = PPCSubTarget.isPPC64();
6362 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
6363
6364 unsigned dest = MI->getOperand(0).getReg();
6365 unsigned ptrA = MI->getOperand(1).getReg();
6366 unsigned ptrB = MI->getOperand(2).getReg();
6367 unsigned oldval = MI->getOperand(3).getReg();
6368 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006369 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006370
6371 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6372 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6373 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6374 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6375 F->insert(It, loop1MBB);
6376 F->insert(It, loop2MBB);
6377 F->insert(It, midMBB);
6378 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006379 exitMBB->splice(exitMBB->begin(), BB,
6380 llvm::next(MachineBasicBlock::iterator(MI)),
6381 BB->end());
6382 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006383
6384 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00006385 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00006386 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6387 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006388 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6389 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6390 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6391 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
6392 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
6393 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
6394 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
6395 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6396 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6397 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6398 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6399 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
6400 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
6401 unsigned Ptr1Reg;
6402 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Hal Finkel76973702013-03-21 23:45:03 +00006403 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006404 // thisMBB:
6405 // ...
6406 // fallthrough --> loopMBB
6407 BB->addSuccessor(loop1MBB);
6408
6409 // The 4-byte load must be aligned, while a char or short may be
6410 // anywhere in the word. Hence all this nasty bookkeeping code.
6411 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6412 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00006413 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006414 // rlwinm ptr, ptr1, 0, 0, 29
6415 // slw newval2, newval, shift
6416 // slw oldval2, oldval,shift
6417 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6418 // slw mask, mask2, shift
6419 // and newval3, newval2, mask
6420 // and oldval3, oldval2, mask
6421 // loop1MBB:
6422 // lwarx tmpDest, ptr
6423 // and tmp, tmpDest, mask
6424 // cmpw tmp, oldval3
6425 // bne- midMBB
6426 // loop2MBB:
6427 // andc tmp2, tmpDest, mask
6428 // or tmp4, tmp2, newval3
6429 // stwcx. tmp4, ptr
6430 // bne- loop1MBB
6431 // b exitBB
6432 // midMBB:
6433 // stwcx. tmpDest, ptr
6434 // exitBB:
6435 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006436 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006437 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006438 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006439 .addReg(ptrA).addReg(ptrB);
6440 } else {
6441 Ptr1Reg = ptrB;
6442 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006443 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006444 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006445 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006446 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6447 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006448 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006449 .addReg(Ptr1Reg).addImm(0).addImm(61);
6450 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00006451 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006452 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006453 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006454 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006455 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006456 .addReg(oldval).addReg(ShiftReg);
6457 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006458 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006459 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00006460 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6461 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
6462 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006463 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006464 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006465 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006466 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006467 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006468 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006469 .addReg(OldVal2Reg).addReg(MaskReg);
6470
6471 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006472 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006473 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006474 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
6475 .addReg(TmpDestReg).addReg(MaskReg);
6476 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006477 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006478 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006479 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6480 BB->addSuccessor(loop2MBB);
6481 BB->addSuccessor(midMBB);
6482
6483 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006484 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
6485 .addReg(TmpDestReg).addReg(MaskReg);
6486 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
6487 .addReg(Tmp2Reg).addReg(NewVal3Reg);
6488 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006489 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006490 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006491 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006492 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006493 BB->addSuccessor(loop1MBB);
6494 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006495
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006496 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006497 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006498 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006499 BB->addSuccessor(exitMBB);
6500
6501 // exitMBB:
6502 // ...
6503 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00006504 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
6505 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006506 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00006507 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00006508 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006509
Dan Gohman14152b42010-07-06 20:24:04 +00006510 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006511 return BB;
6512}
6513
Chris Lattner1a635d62006-04-14 06:01:58 +00006514//===----------------------------------------------------------------------===//
6515// Target Optimization Hooks
6516//===----------------------------------------------------------------------===//
6517
Duncan Sands25cf2272008-11-24 14:53:14 +00006518SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
6519 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00006520 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006521 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00006522 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006523 switch (N->getOpcode()) {
6524 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006525 case PPCISD::SHL:
6526 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006527 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006528 return N->getOperand(0);
6529 }
6530 break;
6531 case PPCISD::SRL:
6532 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006533 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006534 return N->getOperand(0);
6535 }
6536 break;
6537 case PPCISD::SRA:
6538 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006539 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006540 C->isAllOnesValue()) // -1 >>s V -> -1.
6541 return N->getOperand(0);
6542 }
6543 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006544
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006545 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00006546 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006547 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
6548 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
6549 // We allow the src/dst to be either f32/f64, but the intermediate
6550 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00006551 if (N->getOperand(0).getValueType() == MVT::i64 &&
6552 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006553 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006554 if (Val.getValueType() == MVT::f32) {
6555 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006556 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006557 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006558
Owen Anderson825b72b2009-08-11 20:47:22 +00006559 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006560 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006561 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006562 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006563 if (N->getValueType(0) == MVT::f32) {
6564 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00006565 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00006566 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006567 }
6568 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00006569 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006570 // If the intermediate type is i32, we can avoid the load/store here
6571 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006572 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006573 }
6574 }
6575 break;
Chris Lattner51269842006-03-01 05:50:56 +00006576 case ISD::STORE:
6577 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
6578 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00006579 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00006580 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006581 N->getOperand(1).getValueType() == MVT::i32 &&
6582 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006583 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006584 if (Val.getValueType() == MVT::f32) {
6585 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006586 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006587 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006588 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006589 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006590
Owen Anderson825b72b2009-08-11 20:47:22 +00006591 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00006592 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00006593 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006594 return Val;
6595 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006596
Chris Lattnerd9989382006-07-10 20:56:58 +00006597 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00006598 if (cast<StoreSDNode>(N)->isUnindexed() &&
6599 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00006600 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006601 (N->getOperand(1).getValueType() == MVT::i32 ||
6602 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00006603 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006604 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00006605 if (BSwapOp.getValueType() == MVT::i16)
6606 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00006607
Dan Gohmanc76909a2009-09-25 20:36:54 +00006608 SDValue Ops[] = {
6609 N->getOperand(0), BSwapOp, N->getOperand(2),
6610 DAG.getValueType(N->getOperand(1).getValueType())
6611 };
6612 return
6613 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
6614 Ops, array_lengthof(Ops),
6615 cast<StoreSDNode>(N)->getMemoryVT(),
6616 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006617 }
6618 break;
6619 case ISD::BSWAP:
6620 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00006621 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00006622 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006623 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00006624 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00006625 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00006626 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00006627 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00006628 LD->getChain(), // Chain
6629 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00006630 DAG.getValueType(N->getValueType(0)) // VT
6631 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00006632 SDValue BSLoad =
6633 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
6634 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
6635 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006636
Scott Michelfdc40a02009-02-17 22:15:04 +00006637 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00006638 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00006639 if (N->getValueType(0) == MVT::i16)
6640 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00006641
Chris Lattnerd9989382006-07-10 20:56:58 +00006642 // First, combine the bswap away. This makes the value produced by the
6643 // load dead.
6644 DCI.CombineTo(N, ResVal);
6645
6646 // Next, combine the load away, we give it a bogus result value but a real
6647 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00006648 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00006649
Chris Lattnerd9989382006-07-10 20:56:58 +00006650 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00006651 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006652 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006653
Chris Lattner51269842006-03-01 05:50:56 +00006654 break;
Chris Lattner4468c222006-03-31 06:02:07 +00006655 case PPCISD::VCMP: {
6656 // If a VCMPo node already exists with exactly the same operands as this
6657 // node, use its result instead of this node (VCMPo computes both a CR6 and
6658 // a normal output).
6659 //
6660 if (!N->getOperand(0).hasOneUse() &&
6661 !N->getOperand(1).hasOneUse() &&
6662 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006663
Chris Lattner4468c222006-03-31 06:02:07 +00006664 // Scan all of the users of the LHS, looking for VCMPo's that match.
6665 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006666
Gabor Greifba36cb52008-08-28 21:40:38 +00006667 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00006668 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
6669 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00006670 if (UI->getOpcode() == PPCISD::VCMPo &&
6671 UI->getOperand(1) == N->getOperand(1) &&
6672 UI->getOperand(2) == N->getOperand(2) &&
6673 UI->getOperand(0) == N->getOperand(0)) {
6674 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00006675 break;
6676 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006677
Chris Lattner00901202006-04-18 18:28:22 +00006678 // If there is no VCMPo node, or if the flag value has a single use, don't
6679 // transform this.
6680 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
6681 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006682
6683 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00006684 // chain, this transformation is more complex. Note that multiple things
6685 // could use the value result, which we should ignore.
6686 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006687 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00006688 FlagUser == 0; ++UI) {
6689 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00006690 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00006691 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00006692 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00006693 FlagUser = User;
6694 break;
6695 }
6696 }
6697 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006698
Chris Lattner00901202006-04-18 18:28:22 +00006699 // If the user is a MFCR instruction, we know this is safe. Otherwise we
6700 // give up for right now.
6701 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00006702 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00006703 }
6704 break;
6705 }
Chris Lattner90564f22006-04-18 17:59:36 +00006706 case ISD::BR_CC: {
6707 // If this is a branch on an altivec predicate comparison, lower this so
6708 // that we don't have to do a MFCR: instead, branch directly on CR6. This
6709 // lowering is done pre-legalize, because the legalizer lowers the predicate
6710 // compare down to code that is difficult to reassemble.
6711 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00006712 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00006713 int CompareOpc;
6714 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00006715
Chris Lattner90564f22006-04-18 17:59:36 +00006716 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
6717 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
6718 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
6719 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006720
Chris Lattner90564f22006-04-18 17:59:36 +00006721 // If this is a comparison against something other than 0/1, then we know
6722 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006723 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00006724 if (Val != 0 && Val != 1) {
6725 if (CC == ISD::SETEQ) // Cond never true, remove branch.
6726 return N->getOperand(0);
6727 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00006728 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00006729 N->getOperand(0), N->getOperand(4));
6730 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006731
Chris Lattner90564f22006-04-18 17:59:36 +00006732 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006733
Chris Lattner90564f22006-04-18 17:59:36 +00006734 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00006735 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00006736 LHS.getOperand(2), // LHS of compare
6737 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00006738 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00006739 };
Benjamin Kramer3853f742013-03-07 20:33:29 +00006740 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesen3484c092009-02-05 22:07:54 +00006741 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00006742
Chris Lattner90564f22006-04-18 17:59:36 +00006743 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006744 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006745 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00006746 default: // Can't happen, don't crash on invalid number though.
6747 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006748 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00006749 break;
6750 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006751 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00006752 break;
6753 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006754 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00006755 break;
6756 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006757 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00006758 break;
6759 }
6760
Owen Anderson825b72b2009-08-11 20:47:22 +00006761 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
6762 DAG.getConstant(CompOpc, MVT::i32),
6763 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00006764 N->getOperand(4), CompNode.getValue(1));
6765 }
6766 break;
6767 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006768 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006769
Dan Gohman475871a2008-07-27 21:46:04 +00006770 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006771}
6772
Chris Lattner1a635d62006-04-14 06:01:58 +00006773//===----------------------------------------------------------------------===//
6774// Inline Assembly Support
6775//===----------------------------------------------------------------------===//
6776
Dan Gohman475871a2008-07-27 21:46:04 +00006777void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00006778 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006779 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00006780 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006781 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00006782 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006783 switch (Op.getOpcode()) {
6784 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00006785 case PPCISD::LBRX: {
6786 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00006787 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00006788 KnownZero = 0xFFFF0000;
6789 break;
6790 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006791 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006792 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006793 default: break;
6794 case Intrinsic::ppc_altivec_vcmpbfp_p:
6795 case Intrinsic::ppc_altivec_vcmpeqfp_p:
6796 case Intrinsic::ppc_altivec_vcmpequb_p:
6797 case Intrinsic::ppc_altivec_vcmpequh_p:
6798 case Intrinsic::ppc_altivec_vcmpequw_p:
6799 case Intrinsic::ppc_altivec_vcmpgefp_p:
6800 case Intrinsic::ppc_altivec_vcmpgtfp_p:
6801 case Intrinsic::ppc_altivec_vcmpgtsb_p:
6802 case Intrinsic::ppc_altivec_vcmpgtsh_p:
6803 case Intrinsic::ppc_altivec_vcmpgtsw_p:
6804 case Intrinsic::ppc_altivec_vcmpgtub_p:
6805 case Intrinsic::ppc_altivec_vcmpgtuh_p:
6806 case Intrinsic::ppc_altivec_vcmpgtuw_p:
6807 KnownZero = ~1U; // All bits but the low one are known to be zero.
6808 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006809 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006810 }
6811 }
6812}
6813
6814
Chris Lattner4234f572007-03-25 02:14:49 +00006815/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006816/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00006817PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00006818PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
6819 if (Constraint.size() == 1) {
6820 switch (Constraint[0]) {
6821 default: break;
6822 case 'b':
6823 case 'r':
6824 case 'f':
6825 case 'v':
6826 case 'y':
6827 return C_RegisterClass;
Hal Finkel827b7a02012-11-05 18:18:42 +00006828 case 'Z':
6829 // FIXME: While Z does indicate a memory constraint, it specifically
6830 // indicates an r+r address (used in conjunction with the 'y' modifier
6831 // in the replacement string). Currently, we're forcing the base
6832 // register to be r0 in the asm printer (which is interpreted as zero)
6833 // and forming the complete address in the second register. This is
6834 // suboptimal.
6835 return C_Memory;
Chris Lattner4234f572007-03-25 02:14:49 +00006836 }
6837 }
6838 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006839}
6840
John Thompson44ab89e2010-10-29 17:29:13 +00006841/// Examine constraint type and operand type and determine a weight value.
6842/// This object must already have been set up with the operand type
6843/// and the current alternative constraint selected.
6844TargetLowering::ConstraintWeight
6845PPCTargetLowering::getSingleConstraintMatchWeight(
6846 AsmOperandInfo &info, const char *constraint) const {
6847 ConstraintWeight weight = CW_Invalid;
6848 Value *CallOperandVal = info.CallOperandVal;
6849 // If we don't have a value, we can't do a match,
6850 // but allow it at the lowest weight.
6851 if (CallOperandVal == NULL)
6852 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006853 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00006854 // Look at the constraint type.
6855 switch (*constraint) {
6856 default:
6857 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
6858 break;
6859 case 'b':
6860 if (type->isIntegerTy())
6861 weight = CW_Register;
6862 break;
6863 case 'f':
6864 if (type->isFloatTy())
6865 weight = CW_Register;
6866 break;
6867 case 'd':
6868 if (type->isDoubleTy())
6869 weight = CW_Register;
6870 break;
6871 case 'v':
6872 if (type->isVectorTy())
6873 weight = CW_Register;
6874 break;
6875 case 'y':
6876 weight = CW_Register;
6877 break;
Hal Finkel827b7a02012-11-05 18:18:42 +00006878 case 'Z':
6879 weight = CW_Memory;
6880 break;
John Thompson44ab89e2010-10-29 17:29:13 +00006881 }
6882 return weight;
6883}
6884
Scott Michelfdc40a02009-02-17 22:15:04 +00006885std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00006886PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00006887 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00006888 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00006889 // GCC RS6000 Constraint Letters
6890 switch (Constraint[0]) {
6891 case 'b': // R1-R31
Hal Finkela548afc2013-03-19 18:51:05 +00006892 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
6893 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass);
6894 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006895 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00006896 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00006897 return std::make_pair(0U, &PPC::G8RCRegClass);
6898 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006899 case 'f':
Ulrich Weigand78dab642012-10-29 17:49:34 +00006900 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00006901 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand78dab642012-10-29 17:49:34 +00006902 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00006903 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006904 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006905 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00006906 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006907 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00006908 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006909 }
6910 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006911
Chris Lattner331d1bc2006-11-02 01:44:04 +00006912 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006913}
Chris Lattner763317d2006-02-07 00:47:13 +00006914
Chris Lattner331d1bc2006-11-02 01:44:04 +00006915
Chris Lattner48884cd2007-08-25 00:47:38 +00006916/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00006917/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00006918void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00006919 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00006920 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00006921 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006922 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00006923
Eric Christopher100c8332011-06-02 23:16:42 +00006924 // Only support length 1 constraints.
6925 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00006926
Eric Christopher100c8332011-06-02 23:16:42 +00006927 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00006928 switch (Letter) {
6929 default: break;
6930 case 'I':
6931 case 'J':
6932 case 'K':
6933 case 'L':
6934 case 'M':
6935 case 'N':
6936 case 'O':
6937 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00006938 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00006939 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006940 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00006941 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006942 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00006943 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006944 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006945 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006946 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006947 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
6948 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006949 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006950 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006951 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006952 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006953 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006954 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006955 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006956 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006957 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00006958 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006959 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006960 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006961 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00006962 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006963 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006964 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006965 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006966 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006967 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006968 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006969 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006970 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006971 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006972 }
6973 break;
6974 }
6975 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006976
Gabor Greifba36cb52008-08-28 21:40:38 +00006977 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00006978 Ops.push_back(Result);
6979 return;
6980 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006981
Chris Lattner763317d2006-02-07 00:47:13 +00006982 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00006983 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00006984}
Evan Chengc4c62572006-03-13 23:20:37 +00006985
Chris Lattnerc9addb72007-03-30 23:15:24 +00006986// isLegalAddressingMode - Return true if the addressing mode represented
6987// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00006988bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006989 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00006990 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00006991
Chris Lattnerc9addb72007-03-30 23:15:24 +00006992 // PPC allows a sign-extended 16-bit immediate field.
6993 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
6994 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006995
Chris Lattnerc9addb72007-03-30 23:15:24 +00006996 // No global is ever allowed as a base.
6997 if (AM.BaseGV)
6998 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006999
7000 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007001 switch (AM.Scale) {
7002 case 0: // "r+i" or just "i", depending on HasBaseReg.
7003 break;
7004 case 1:
7005 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
7006 return false;
7007 // Otherwise we have r+r or r+i.
7008 break;
7009 case 2:
7010 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
7011 return false;
7012 // Allow 2*r as r+r.
7013 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00007014 default:
7015 // No other scales are supported.
7016 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007017 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007018
Chris Lattnerc9addb72007-03-30 23:15:24 +00007019 return true;
7020}
7021
Evan Chengc4c62572006-03-13 23:20:37 +00007022/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00007023/// as the offset of the target addressing mode for load / store of the
7024/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007025bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00007026 // PPC allows a sign-extended 16-bit immediate field.
7027 return (V > -(1 << 16) && V < (1 << 16)-1);
7028}
Reid Spencer3a9ec242006-08-28 01:02:49 +00007029
Craig Topperc89c7442012-03-27 07:21:54 +00007030bool PPCTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00007031 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00007032}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007033
Dan Gohmand858e902010-04-17 15:26:15 +00007034SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
7035 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007036 MachineFunction &MF = DAG.getMachineFunction();
7037 MachineFrameInfo *MFI = MF.getFrameInfo();
7038 MFI->setReturnAddressIsTaken(true);
7039
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007040 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00007041 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00007042
Dale Johannesen08673d22010-05-03 22:59:34 +00007043 // Make sure the function does not optimize away the store of the RA to
7044 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00007045 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00007046 FuncInfo->setLRStoreRequired();
7047 bool isPPC64 = PPCSubTarget.isPPC64();
7048 bool isDarwinABI = PPCSubTarget.isDarwinABI();
7049
7050 if (Depth > 0) {
7051 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7052 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007053
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00007054 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00007055 isPPC64? MVT::i64 : MVT::i32);
7056 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
7057 DAG.getNode(ISD::ADD, dl, getPointerTy(),
7058 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007059 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00007060 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00007061
Chris Lattner3fc027d2007-12-08 06:59:59 +00007062 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00007063 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00007064 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007065 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00007066}
7067
Dan Gohmand858e902010-04-17 15:26:15 +00007068SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
7069 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00007070 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00007071 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007072
Owen Andersone50ed302009-08-10 22:56:29 +00007073 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00007074 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00007075
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007076 MachineFunction &MF = DAG.getMachineFunction();
7077 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00007078 MFI->setFrameAddressIsTaken(true);
Hal Finkele9cc0a02013-03-21 19:03:19 +00007079
7080 // Naked functions never have a frame pointer, and so we use r1. For all
7081 // other functions, this decision must be delayed until during PEI.
7082 unsigned FrameReg;
7083 if (MF.getFunction()->getAttributes().hasAttribute(
7084 AttributeSet::FunctionIndex, Attribute::Naked))
7085 FrameReg = isPPC64 ? PPC::X1 : PPC::R1;
7086 else
7087 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP;
7088
Dale Johannesen08673d22010-05-03 22:59:34 +00007089 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
7090 PtrVT);
7091 while (Depth--)
7092 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007093 FrameAddr, MachinePointerInfo(), false, false,
7094 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00007095 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007096}
Dan Gohman54aeea32008-10-21 03:41:46 +00007097
7098bool
7099PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
7100 // The PowerPC target isn't yet aware of offsets.
7101 return false;
7102}
Tilmann Schellerffd02002009-07-03 06:45:56 +00007103
Evan Cheng42642d02010-04-01 20:10:42 +00007104/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00007105/// and store operations as a result of memset, memcpy, and memmove
7106/// lowering. If DstAlign is zero that means it's safe to destination
7107/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
7108/// means there isn't a need to check it against alignment requirement,
Evan Cheng946a3a92012-12-12 02:34:41 +00007109/// probably because the source does not need to be loaded. If 'IsMemset' is
7110/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
7111/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
7112/// source is constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00007113/// It returns EVT::Other if the type should be determined using generic
7114/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00007115EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
7116 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00007117 bool IsMemset, bool ZeroMemset,
Evan Chengc3b0c342010-04-08 07:37:57 +00007118 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00007119 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00007120 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007121 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00007122 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00007123 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00007124 }
7125}
Hal Finkel3f31d492012-04-01 19:23:08 +00007126
Hal Finkel2d37f7b2013-03-15 15:27:13 +00007127bool PPCTargetLowering::allowsUnalignedMemoryAccesses(EVT VT,
7128 bool *Fast) const {
7129 if (DisablePPCUnaligned)
7130 return false;
7131
7132 // PowerPC supports unaligned memory access for simple non-vector types.
7133 // Although accessing unaligned addresses is not as efficient as accessing
7134 // aligned addresses, it is generally more efficient than manual expansion,
7135 // and generally only traps for software emulation when crossing page
7136 // boundaries.
7137
7138 if (!VT.isSimple())
7139 return false;
7140
7141 if (VT.getSimpleVT().isVector())
7142 return false;
7143
7144 if (VT == MVT::ppcf128)
7145 return false;
7146
7147 if (Fast)
7148 *Fast = true;
7149
7150 return true;
7151}
7152
Hal Finkel070b8db2012-06-22 00:49:52 +00007153/// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
7154/// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
7155/// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
7156/// is expanded to mul + add.
7157bool PPCTargetLowering::isFMAFasterThanMulAndAdd(EVT VT) const {
7158 if (!VT.isSimple())
7159 return false;
7160
7161 switch (VT.getSimpleVT().SimpleTy) {
7162 case MVT::f32:
7163 case MVT::f64:
7164 case MVT::v4f32:
7165 return true;
7166 default:
7167 break;
7168 }
7169
7170 return false;
7171}
7172
Hal Finkel3f31d492012-04-01 19:23:08 +00007173Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00007174 if (DisableILPPref)
7175 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00007176
Hal Finkel71ffcfe2012-06-10 19:32:29 +00007177 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00007178}
7179