blob: bd268eca8f59d01d5a26621fe08c57fe00bdf124 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000039#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000048#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/ErrorHandling.h"
50#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000051#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000053using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Mon P Wang3c81d352008-11-23 04:37:22 +000057static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000058DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000059
Dan Gohman2f67df72009-09-03 17:18:51 +000060// Disable16Bit - 16-bit operations typically have a larger encoding than
61// corresponding 32-bit instructions, and 16-bit code is slow on some
62// processors. This is an experimental flag to disable 16-bit operations
63// (which forces them to be Legalized to 32-bit operations).
64static cl::opt<bool>
65Disable16Bit("disable-16bit", cl::Hidden,
66 cl::desc("Disable use of 16-bit instructions"));
67
Evan Cheng10e86422008-04-25 19:11:04 +000068// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000069static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000070 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000071
Chris Lattnerf0144122009-07-28 03:13:23 +000072static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
73 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
74 default: llvm_unreachable("unknown subtarget type");
75 case X86Subtarget::isDarwin:
Bill Wendling757e75b2010-03-15 19:04:37 +000076 if (TM.getSubtarget<X86Subtarget>().is64Bit())
77 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000078 return new TargetLoweringObjectFileMachO();
Chris Lattnerf0144122009-07-28 03:13:23 +000079 case X86Subtarget::isELF:
Anton Korobeynikov9184b252010-02-15 22:35:59 +000080 if (TM.getSubtarget<X86Subtarget>().is64Bit())
81 return new X8664_ELFTargetObjectFile(TM);
82 return new X8632_ELFTargetObjectFile(TM);
Chris Lattnerf0144122009-07-28 03:13:23 +000083 case X86Subtarget::isMingw:
84 case X86Subtarget::isCygwin:
85 case X86Subtarget::isWindows:
86 return new TargetLoweringObjectFileCOFF();
87 }
Chris Lattnerf0144122009-07-28 03:13:23 +000088}
89
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000090X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000091 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000092 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000093 X86ScalarSSEf64 = Subtarget->hasSSE2();
94 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000095 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000096
Anton Korobeynikov2365f512007-07-14 14:06:15 +000097 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000098 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000099
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000100 // Set up the TargetLowering object.
101
102 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +0000103 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +0000104 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +0000105 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000106 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000107
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000108 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000109 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000110 setUseUnderscoreSetJmp(false);
111 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000112 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000113 // MS runtime is weird: it exports _setjmp, but longjmp!
114 setUseUnderscoreSetJmp(true);
115 setUseUnderscoreLongJmp(false);
116 } else {
117 setUseUnderscoreSetJmp(true);
118 setUseUnderscoreLongJmp(true);
119 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000120
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000121 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000123 if (!Disable16Bit)
124 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000126 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000128
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000130
Scott Michelfdc40a02009-02-17 22:15:04 +0000131 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000133 if (!Disable16Bit)
134 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000136 if (!Disable16Bit)
137 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
139 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000140
141 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
143 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
144 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
145 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
146 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
147 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000148
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000149 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
150 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
152 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
153 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000154
Evan Cheng25ab6902006-09-08 06:48:29 +0000155 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
157 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000158 } else if (!UseSoftFloat) {
159 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000160 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000162 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000163 // We have an algorithm for SSE2, and we turn this into a 64-bit
164 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000166 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000167
168 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
169 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
171 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000172
Devang Patel6a784892009-06-05 18:48:29 +0000173 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000174 // SSE has no i16 to fp conversion, only i32
175 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000177 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000179 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
181 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000182 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000183 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
185 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000186 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000187
Dale Johannesen73328d12007-09-19 23:55:34 +0000188 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
189 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
191 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000192
Evan Cheng02568ff2006-01-30 22:13:22 +0000193 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
194 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
196 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000197
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000198 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000200 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000202 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000203 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
204 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000205 }
206
207 // Handle FP_TO_UINT by promoting the destination to a larger signed
208 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000209 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
210 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
211 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000212
Evan Cheng25ab6902006-09-08 06:48:29 +0000213 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
215 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000216 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000217 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000218 // Expand FP_TO_UINT into a select.
219 // FIXME: We would like to use a Custom expander here eventually to do
220 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000221 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000222 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000223 // With SSE3 we can use fisttpll to convert to a signed i64; without
224 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000226 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000227
Chris Lattner399610a2006-12-05 18:22:22 +0000228 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000229 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
231 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000232 }
Chris Lattner21f66852005-12-23 05:15:23 +0000233
Dan Gohmanb00ee212008-02-18 19:34:53 +0000234 // Scalar integer divide and remainder are lowered to use operations that
235 // produce two results, to match the available instructions. This exposes
236 // the two-result form to trivial CSE, which is able to combine x/y and x%y
237 // into a single instruction.
238 //
239 // Scalar integer multiply-high is also lowered to use two-result
240 // operations, to match the available instructions. However, plain multiply
241 // (low) operations are left as Legal, as there are single-result
242 // instructions for this in x86. Using the two-result multiply instructions
243 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
245 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
246 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
247 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
248 setOperationAction(ISD::SREM , MVT::i8 , Expand);
249 setOperationAction(ISD::UREM , MVT::i8 , Expand);
250 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
251 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
252 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
253 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
254 setOperationAction(ISD::SREM , MVT::i16 , Expand);
255 setOperationAction(ISD::UREM , MVT::i16 , Expand);
256 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
257 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
258 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
259 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
260 setOperationAction(ISD::SREM , MVT::i32 , Expand);
261 setOperationAction(ISD::UREM , MVT::i32 , Expand);
262 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
263 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
264 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
265 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
266 setOperationAction(ISD::SREM , MVT::i64 , Expand);
267 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000268
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
270 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
271 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
272 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000273 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
275 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
276 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
277 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
278 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
279 setOperationAction(ISD::FREM , MVT::f32 , Expand);
280 setOperationAction(ISD::FREM , MVT::f64 , Expand);
281 setOperationAction(ISD::FREM , MVT::f80 , Expand);
282 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000283
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
287 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000288 if (Disable16Bit) {
289 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
290 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
291 } else {
292 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
293 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
294 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
296 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
297 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000298 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
300 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
301 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000302 }
303
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
305 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000306
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000307 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000308 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000309 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000310 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000311 if (Disable16Bit)
312 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
313 else
314 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
316 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
317 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
318 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
319 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000320 if (Disable16Bit)
321 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
322 else
323 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
325 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
326 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
327 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000328 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
330 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000331 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000333
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000334 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
336 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
337 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
338 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000339 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
341 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000342 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000343 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
345 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
346 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
347 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000348 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000349 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000350 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
352 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
353 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000354 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
356 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
357 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000358 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000359
Evan Chengd2cde682008-03-10 19:38:10 +0000360 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000362
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000363 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000365
Mon P Wang63307c32008-05-05 19:05:59 +0000366 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
368 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
369 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
370 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000371
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
373 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
374 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
375 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000376
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000377 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
379 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
380 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
381 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
382 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
383 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
384 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000385 }
386
Evan Cheng3c992d22006-03-07 02:02:57 +0000387 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000388 if (!Subtarget->isTargetDarwin() &&
389 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000390 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000392 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000393
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
395 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
396 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
397 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000398 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000399 setExceptionPointerRegister(X86::RAX);
400 setExceptionSelectorRegister(X86::RDX);
401 } else {
402 setExceptionPointerRegister(X86::EAX);
403 setExceptionSelectorRegister(X86::EDX);
404 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
406 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000407
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000409
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000411
Nate Begemanacc398c2006-01-25 18:21:52 +0000412 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::VASTART , MVT::Other, Custom);
414 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000415 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::VAARG , MVT::Other, Custom);
417 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000418 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::VAARG , MVT::Other, Expand);
420 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000421 }
Evan Chengae642192007-03-02 23:16:35 +0000422
Owen Anderson825b72b2009-08-11 20:47:22 +0000423 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
424 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000425 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000427 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000429 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000431
Evan Chengc7ce29b2009-02-13 22:36:38 +0000432 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000433 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000434 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
436 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000437
Evan Cheng223547a2006-01-31 22:28:30 +0000438 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000439 setOperationAction(ISD::FABS , MVT::f64, Custom);
440 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000441
442 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000443 setOperationAction(ISD::FNEG , MVT::f64, Custom);
444 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000445
Evan Cheng68c47cb2007-01-05 07:55:56 +0000446 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000447 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
448 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000449
Evan Chengd25e9e82006-02-02 00:28:23 +0000450 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000451 setOperationAction(ISD::FSIN , MVT::f64, Expand);
452 setOperationAction(ISD::FCOS , MVT::f64, Expand);
453 setOperationAction(ISD::FSIN , MVT::f32, Expand);
454 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000455
Chris Lattnera54aa942006-01-29 06:26:08 +0000456 // Expand FP immediates into loads from the stack, except for the special
457 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458 addLegalFPImmediate(APFloat(+0.0)); // xorpd
459 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000460 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000461 // Use SSE for f32, x87 for f64.
462 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
464 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000465
466 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000468
469 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000471
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000473
474 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
476 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000477
478 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000479 setOperationAction(ISD::FSIN , MVT::f32, Expand);
480 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000481
Nate Begemane1795842008-02-14 08:57:00 +0000482 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000483 addLegalFPImmediate(APFloat(+0.0f)); // xorps
484 addLegalFPImmediate(APFloat(+0.0)); // FLD0
485 addLegalFPImmediate(APFloat(+1.0)); // FLD1
486 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
487 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
488
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000489 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000490 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
491 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000492 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000493 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000494 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000495 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
497 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000498
Owen Anderson825b72b2009-08-11 20:47:22 +0000499 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
500 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
501 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
502 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000503
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000504 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
506 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000507 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000508 addLegalFPImmediate(APFloat(+0.0)); // FLD0
509 addLegalFPImmediate(APFloat(+1.0)); // FLD1
510 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
511 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000512 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
513 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
514 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
515 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000516 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000517
Dale Johannesen59a58732007-08-05 18:49:15 +0000518 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000519 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000520 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
521 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
522 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000523 {
524 bool ignored;
525 APFloat TmpFlt(+0.0);
526 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
527 &ignored);
528 addLegalFPImmediate(TmpFlt); // FLD0
529 TmpFlt.changeSign();
530 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
531 APFloat TmpFlt2(+1.0);
532 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
533 &ignored);
534 addLegalFPImmediate(TmpFlt2); // FLD1
535 TmpFlt2.changeSign();
536 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
537 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000538
Evan Chengc7ce29b2009-02-13 22:36:38 +0000539 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
541 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000542 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000543 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000544
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000545 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
547 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
548 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000549
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::FLOG, MVT::f80, Expand);
551 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
552 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
553 setOperationAction(ISD::FEXP, MVT::f80, Expand);
554 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000555
Mon P Wangf007a8b2008-11-06 05:31:54 +0000556 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000557 // (for widening) or expand (for scalarization). Then we will selectively
558 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000559 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
560 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
561 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
576 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
577 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
605 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
606 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
607 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
608 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000609 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000610 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
611 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
612 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
613 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
614 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
615 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
616 setTruncStoreAction((MVT::SimpleValueType)VT,
617 (MVT::SimpleValueType)InnerVT, Expand);
618 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
619 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
620 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000621 }
622
Evan Chengc7ce29b2009-02-13 22:36:38 +0000623 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
624 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000625 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000626 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
627 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
628 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
629 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
630 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000631
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
633 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
634 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
635 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000636
Owen Anderson825b72b2009-08-11 20:47:22 +0000637 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
638 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
639 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
640 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000641
Owen Anderson825b72b2009-08-11 20:47:22 +0000642 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
643 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000644
Owen Anderson825b72b2009-08-11 20:47:22 +0000645 setOperationAction(ISD::AND, MVT::v8i8, Promote);
646 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
647 setOperationAction(ISD::AND, MVT::v4i16, Promote);
648 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
649 setOperationAction(ISD::AND, MVT::v2i32, Promote);
650 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
651 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000652
Owen Anderson825b72b2009-08-11 20:47:22 +0000653 setOperationAction(ISD::OR, MVT::v8i8, Promote);
654 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
655 setOperationAction(ISD::OR, MVT::v4i16, Promote);
656 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
657 setOperationAction(ISD::OR, MVT::v2i32, Promote);
658 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
659 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000660
Owen Anderson825b72b2009-08-11 20:47:22 +0000661 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
662 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
663 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
664 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
665 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
666 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
667 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000668
Owen Anderson825b72b2009-08-11 20:47:22 +0000669 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
670 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
671 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
672 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
673 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
674 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
675 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
676 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
677 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000678
Owen Anderson825b72b2009-08-11 20:47:22 +0000679 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
680 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
681 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
682 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
683 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000684
Owen Anderson825b72b2009-08-11 20:47:22 +0000685 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
686 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
687 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
688 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000689
Owen Anderson825b72b2009-08-11 20:47:22 +0000690 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
691 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
692 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
693 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000694
Owen Anderson825b72b2009-08-11 20:47:22 +0000695 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000696
Owen Anderson825b72b2009-08-11 20:47:22 +0000697 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
698 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
699 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
700 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
701 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
702 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
703 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000704 }
705
Evan Cheng92722532009-03-26 23:06:32 +0000706 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000707 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000708
Owen Anderson825b72b2009-08-11 20:47:22 +0000709 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
710 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
711 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
712 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
713 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
714 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
715 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
716 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
717 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
718 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
719 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
720 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000721 }
722
Evan Cheng92722532009-03-26 23:06:32 +0000723 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000724 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000725
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000726 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
727 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000728 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
729 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
730 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
731 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000732
Owen Anderson825b72b2009-08-11 20:47:22 +0000733 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
734 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
735 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
736 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
737 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
738 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
739 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
740 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
741 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
742 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
743 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
744 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
745 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
746 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
747 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
748 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000749
Owen Anderson825b72b2009-08-11 20:47:22 +0000750 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
751 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
752 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
753 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000754
Owen Anderson825b72b2009-08-11 20:47:22 +0000755 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
756 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
757 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
758 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
759 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000760
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000761 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
762 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
763 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
764 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
765 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
766
Evan Cheng2c3ae372006-04-12 21:21:57 +0000767 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000768 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
769 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000770 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000771 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000772 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000773 // Do not attempt to custom lower non-128-bit vectors
774 if (!VT.is128BitVector())
775 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000776 setOperationAction(ISD::BUILD_VECTOR,
777 VT.getSimpleVT().SimpleTy, Custom);
778 setOperationAction(ISD::VECTOR_SHUFFLE,
779 VT.getSimpleVT().SimpleTy, Custom);
780 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
781 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000782 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000783
Owen Anderson825b72b2009-08-11 20:47:22 +0000784 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
785 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
786 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
787 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
788 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
789 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000790
Nate Begemancdd1eec2008-02-12 22:51:28 +0000791 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000792 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
793 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000794 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000795
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000796 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Eric Christopher4bd24c22010-03-30 01:04:59 +0000797 // FIXME: This produces lots of inefficiencies in isel since
798 // we then need notice that most of our operands have been implicitly
799 // converted to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000800 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
801 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000802 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000803
804 // Do not attempt to promote non-128-bit vectors
805 if (!VT.is128BitVector()) {
806 continue;
807 }
Eric Christopher4bd24c22010-03-30 01:04:59 +0000808
Owen Andersond6662ad2009-08-10 20:46:15 +0000809 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000811 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000813 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000815 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000816 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000817 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000819 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000820
Owen Anderson825b72b2009-08-11 20:47:22 +0000821 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000822
Evan Cheng2c3ae372006-04-12 21:21:57 +0000823 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000824 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
825 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
826 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
827 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000828
Owen Anderson825b72b2009-08-11 20:47:22 +0000829 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
830 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000831 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000832 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
833 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000834 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000835 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000836
Nate Begeman14d12ca2008-02-11 04:19:36 +0000837 if (Subtarget->hasSSE41()) {
838 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000840
841 // i8 and i16 vectors are custom , because the source register and source
842 // source memory operand types are not the same width. f32 vectors are
843 // custom since the immediate controlling the insert encodes additional
844 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000845 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
846 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
847 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
848 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000849
Owen Anderson825b72b2009-08-11 20:47:22 +0000850 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
851 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
852 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
853 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000854
855 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000856 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
857 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000858 }
859 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000860
Nate Begeman30a0de92008-07-17 16:51:19 +0000861 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000862 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000863 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000864
David Greene9b9838d2009-06-29 16:47:10 +0000865 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000866 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
867 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
868 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
869 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000870
Owen Anderson825b72b2009-08-11 20:47:22 +0000871 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
872 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
873 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
874 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
875 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
876 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
877 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
878 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
879 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
880 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
881 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
882 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
883 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
884 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
885 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000886
887 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000888 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
889 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
890 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
891 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
892 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
893 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
894 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
895 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
896 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
897 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
898 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
899 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
900 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
901 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000902
Owen Anderson825b72b2009-08-11 20:47:22 +0000903 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
904 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
905 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
906 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000907
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
909 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
910 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
911 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
912 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000913
Owen Anderson825b72b2009-08-11 20:47:22 +0000914 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
915 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
916 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
917 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
918 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
919 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000920
921#if 0
922 // Not sure we want to do this since there are no 256-bit integer
923 // operations in AVX
924
925 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
926 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000927 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
928 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000929
930 // Do not attempt to custom lower non-power-of-2 vectors
931 if (!isPowerOf2_32(VT.getVectorNumElements()))
932 continue;
933
934 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
935 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
936 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
937 }
938
939 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000940 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
941 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000942 }
David Greene9b9838d2009-06-29 16:47:10 +0000943#endif
944
945#if 0
946 // Not sure we want to do this since there are no 256-bit integer
947 // operations in AVX
948
949 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
950 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000951 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
952 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000953
954 if (!VT.is256BitVector()) {
955 continue;
956 }
957 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000958 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000959 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000960 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000961 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000963 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000964 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000965 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000966 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000967 }
968
Owen Anderson825b72b2009-08-11 20:47:22 +0000969 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000970#endif
971 }
972
Evan Cheng6be2c582006-04-05 23:38:46 +0000973 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000974 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000975
Bill Wendling74c37652008-12-09 22:08:41 +0000976 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000977 setOperationAction(ISD::SADDO, MVT::i32, Custom);
978 setOperationAction(ISD::SADDO, MVT::i64, Custom);
979 setOperationAction(ISD::UADDO, MVT::i32, Custom);
980 setOperationAction(ISD::UADDO, MVT::i64, Custom);
981 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
982 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
983 setOperationAction(ISD::USUBO, MVT::i32, Custom);
984 setOperationAction(ISD::USUBO, MVT::i64, Custom);
985 setOperationAction(ISD::SMULO, MVT::i32, Custom);
986 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000987
Evan Chengd54f2d52009-03-31 19:38:51 +0000988 if (!Subtarget->is64Bit()) {
989 // These libcalls are not available in 32-bit.
990 setLibcallName(RTLIB::SHL_I128, 0);
991 setLibcallName(RTLIB::SRL_I128, 0);
992 setLibcallName(RTLIB::SRA_I128, 0);
993 }
994
Evan Cheng206ee9d2006-07-07 08:33:52 +0000995 // We have target-specific dag combine patterns for the following nodes:
996 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +0000997 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +0000998 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000999 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001000 setTargetDAGCombine(ISD::SHL);
1001 setTargetDAGCombine(ISD::SRA);
1002 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001003 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +00001004 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +00001005 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng2e489c42009-12-16 00:53:11 +00001006 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001007 if (Subtarget->is64Bit())
1008 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001009
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001010 computeRegisterProperties();
1011
Evan Cheng87ed7162006-02-14 08:25:08 +00001012 // FIXME: These should be based on subtarget info. Plus, the values should
1013 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001014 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +00001015 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +00001016 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001017 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001018 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001019}
1020
Scott Michel5b8f82e2008-03-10 15:42:14 +00001021
Owen Anderson825b72b2009-08-11 20:47:22 +00001022MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1023 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001024}
1025
1026
Evan Cheng29286502008-01-23 23:17:41 +00001027/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1028/// the desired ByVal argument alignment.
1029static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1030 if (MaxAlign == 16)
1031 return;
1032 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1033 if (VTy->getBitWidth() == 128)
1034 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001035 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1036 unsigned EltAlign = 0;
1037 getMaxByValAlign(ATy->getElementType(), EltAlign);
1038 if (EltAlign > MaxAlign)
1039 MaxAlign = EltAlign;
1040 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1041 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1042 unsigned EltAlign = 0;
1043 getMaxByValAlign(STy->getElementType(i), EltAlign);
1044 if (EltAlign > MaxAlign)
1045 MaxAlign = EltAlign;
1046 if (MaxAlign == 16)
1047 break;
1048 }
1049 }
1050 return;
1051}
1052
1053/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1054/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001055/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1056/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001057unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001058 if (Subtarget->is64Bit()) {
1059 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001060 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001061 if (TyAlign > 8)
1062 return TyAlign;
1063 return 8;
1064 }
1065
Evan Cheng29286502008-01-23 23:17:41 +00001066 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001067 if (Subtarget->hasSSE1())
1068 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001069 return Align;
1070}
Chris Lattner2b02a442007-02-25 08:29:00 +00001071
Evan Chengf0df0312008-05-15 08:39:06 +00001072/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001073/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson825b72b2009-08-11 20:47:22 +00001074/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001075/// determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001076EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001077X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1078 unsigned DstAlign, unsigned SrcAlign,
Devang Patel578efa92009-06-05 21:57:13 +00001079 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001080 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1081 // linux. This is because the stack realignment code can't handle certain
1082 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001083 const Function *F = DAG.getMachineFunction().getFunction();
Evan Cheng255f20f2010-04-01 06:04:33 +00001084 if (!F->hasFnAttr(Attribute::NoImplicitFloat)) {
1085 if (Size >= 16 &&
1086 (Subtarget->isUnalignedMemAccessFast() ||
1087 (DstAlign == 0 || DstAlign >= 16) &&
1088 (SrcAlign == 0 || SrcAlign >= 16)) &&
1089 Subtarget->getStackAlignment() >= 16) {
1090 if (Subtarget->hasSSE2())
1091 return MVT::v4i32;
1092 if (Subtarget->hasSSE1())
1093 return MVT::v4f32;
1094 } else if (Size >= 8 &&
1095 Subtarget->getStackAlignment() >= 8 &&
1096 Subtarget->hasSSE2())
1097 return MVT::f64;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001098 }
Evan Chengf0df0312008-05-15 08:39:06 +00001099 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001100 return MVT::i64;
1101 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001102}
1103
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001104/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1105/// current function. The returned value is a member of the
1106/// MachineJumpTableInfo::JTEntryKind enum.
1107unsigned X86TargetLowering::getJumpTableEncoding() const {
1108 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1109 // symbol.
1110 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1111 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001112 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001113
1114 // Otherwise, use the normal jump table encoding heuristics.
1115 return TargetLowering::getJumpTableEncoding();
1116}
1117
Chris Lattner589c6f62010-01-26 06:28:43 +00001118/// getPICBaseSymbol - Return the X86-32 PIC base.
1119MCSymbol *
1120X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1121 MCContext &Ctx) const {
1122 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner9b97a732010-03-30 18:10:53 +00001123 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1124 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001125}
1126
1127
Chris Lattnerc64daab2010-01-26 05:02:42 +00001128const MCExpr *
1129X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1130 const MachineBasicBlock *MBB,
1131 unsigned uid,MCContext &Ctx) const{
1132 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1133 Subtarget->isPICStyleGOT());
1134 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1135 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001136 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1137 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001138}
1139
Evan Chengcc415862007-11-09 01:32:10 +00001140/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1141/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001142SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001143 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001144 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001145 // This doesn't have DebugLoc associated with it, but is not really the
1146 // same as a Register.
1147 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1148 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001149 return Table;
1150}
1151
Chris Lattner589c6f62010-01-26 06:28:43 +00001152/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1153/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1154/// MCExpr.
1155const MCExpr *X86TargetLowering::
1156getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1157 MCContext &Ctx) const {
1158 // X86-64 uses RIP relative addressing based on the jump table label.
1159 if (Subtarget->isPICStyleRIPRel())
1160 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1161
1162 // Otherwise, the reference is relative to the PIC base.
1163 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1164}
1165
Bill Wendlingb4202b82009-07-01 18:50:55 +00001166/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001167unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001168 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001169}
1170
Chris Lattner2b02a442007-02-25 08:29:00 +00001171//===----------------------------------------------------------------------===//
1172// Return Value Calling Convention Implementation
1173//===----------------------------------------------------------------------===//
1174
Chris Lattner59ed56b2007-02-28 04:55:35 +00001175#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001176
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001177bool
1178X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1179 const SmallVectorImpl<EVT> &OutTys,
1180 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
1181 SelectionDAG &DAG) {
1182 SmallVector<CCValAssign, 16> RVLocs;
1183 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1184 RVLocs, *DAG.getContext());
1185 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1186}
1187
Dan Gohman98ca4f22009-08-05 01:29:28 +00001188SDValue
1189X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001190 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001191 const SmallVectorImpl<ISD::OutputArg> &Outs,
1192 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001193
Chris Lattner9774c912007-02-27 05:28:59 +00001194 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001195 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1196 RVLocs, *DAG.getContext());
1197 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001198
Evan Chengdcea1632010-02-04 02:40:39 +00001199 // Add the regs to the liveout set for the function.
1200 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1201 for (unsigned i = 0; i != RVLocs.size(); ++i)
1202 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1203 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001204
Dan Gohman475871a2008-07-27 21:46:04 +00001205 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001206
Dan Gohman475871a2008-07-27 21:46:04 +00001207 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001208 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1209 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001210 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001211
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001212 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001213 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1214 CCValAssign &VA = RVLocs[i];
1215 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001216 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001217
Chris Lattner447ff682008-03-11 03:23:40 +00001218 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1219 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001220 if (VA.getLocReg() == X86::ST0 ||
1221 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001222 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1223 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001224 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001225 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001226 RetOps.push_back(ValToCopy);
1227 // Don't emit a copytoreg.
1228 continue;
1229 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001230
Evan Cheng242b38b2009-02-23 09:03:22 +00001231 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1232 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001233 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001234 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001235 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001236 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001237 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001238 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001239 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001240 }
1241
Dale Johannesendd64c412009-02-04 00:33:20 +00001242 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001243 Flag = Chain.getValue(1);
1244 }
Dan Gohman61a92132008-04-21 23:59:07 +00001245
1246 // The x86-64 ABI for returning structs by value requires that we copy
1247 // the sret argument into %rax for the return. We saved the argument into
1248 // a virtual register in the entry block, so now we copy the value out
1249 // and into %rax.
1250 if (Subtarget->is64Bit() &&
1251 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1252 MachineFunction &MF = DAG.getMachineFunction();
1253 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1254 unsigned Reg = FuncInfo->getSRetReturnReg();
1255 if (!Reg) {
Evan Chengdcea1632010-02-04 02:40:39 +00001256 Reg = MRI.createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001257 FuncInfo->setSRetReturnReg(Reg);
1258 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001259 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001260
Dale Johannesendd64c412009-02-04 00:33:20 +00001261 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001262 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001263
1264 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001265 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001266 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001267
Chris Lattner447ff682008-03-11 03:23:40 +00001268 RetOps[0] = Chain; // Update chain.
1269
1270 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001271 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001272 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001273
1274 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001275 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001276}
1277
Dan Gohman98ca4f22009-08-05 01:29:28 +00001278/// LowerCallResult - Lower the result values of a call into the
1279/// appropriate copies out of appropriate physical registers.
1280///
1281SDValue
1282X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001283 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001284 const SmallVectorImpl<ISD::InputArg> &Ins,
1285 DebugLoc dl, SelectionDAG &DAG,
1286 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001287
Chris Lattnere32bbf62007-02-28 07:09:55 +00001288 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001289 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001290 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001291 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001292 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001293 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001294
Chris Lattner3085e152007-02-25 08:59:22 +00001295 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001296 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001297 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001298 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001299
Torok Edwin3f142c32009-02-01 18:15:56 +00001300 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001301 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001302 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001303 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001304 }
1305
Chris Lattner8e6da152008-03-10 21:08:41 +00001306 // If this is a call to a function that returns an fp value on the floating
1307 // point stack, but where we prefer to use the value in xmm registers, copy
1308 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001309 if ((VA.getLocReg() == X86::ST0 ||
1310 VA.getLocReg() == X86::ST1) &&
1311 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001312 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001313 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001314
Evan Cheng79fb3b42009-02-20 20:43:02 +00001315 SDValue Val;
1316 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001317 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1318 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1319 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001320 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001321 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001322 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1323 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001324 } else {
1325 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001326 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001327 Val = Chain.getValue(0);
1328 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001329 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1330 } else {
1331 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1332 CopyVT, InFlag).getValue(1);
1333 Val = Chain.getValue(0);
1334 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001335 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001336
Dan Gohman37eed792009-02-04 17:28:58 +00001337 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001338 // Round the F80 the right size, which also moves to the appropriate xmm
1339 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001340 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001341 // This truncation won't change the value.
1342 DAG.getIntPtrConstant(1));
1343 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001344
Dan Gohman98ca4f22009-08-05 01:29:28 +00001345 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001346 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001347
Dan Gohman98ca4f22009-08-05 01:29:28 +00001348 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001349}
1350
1351
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001352//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001353// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001354//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001355// StdCall calling convention seems to be standard for many Windows' API
1356// routines and around. It differs from C calling convention just a little:
1357// callee should clean up the stack, not caller. Symbols should be also
1358// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001359// For info on fast calling convention see Fast Calling Convention (tail call)
1360// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001361
Dan Gohman98ca4f22009-08-05 01:29:28 +00001362/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001363/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001364static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1365 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001366 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001367
Dan Gohman98ca4f22009-08-05 01:29:28 +00001368 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001369}
1370
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001371/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001372/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001373static bool
1374ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1375 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001376 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001377
Dan Gohman98ca4f22009-08-05 01:29:28 +00001378 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001379}
1380
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001381/// IsCalleePop - Determines whether the callee is required to pop its
1382/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001383bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001384 if (IsVarArg)
1385 return false;
1386
Dan Gohman095cc292008-09-13 01:54:27 +00001387 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001388 default:
1389 return false;
1390 case CallingConv::X86_StdCall:
1391 return !Subtarget->is64Bit();
1392 case CallingConv::X86_FastCall:
1393 return !Subtarget->is64Bit();
1394 case CallingConv::Fast:
Dan Gohman1797ed52010-02-08 20:27:50 +00001395 return GuaranteedTailCallOpt;
Chris Lattner29689432010-03-11 00:22:57 +00001396 case CallingConv::GHC:
1397 return GuaranteedTailCallOpt;
Gordon Henriksen86737662008-01-05 16:56:59 +00001398 }
1399}
1400
Dan Gohman095cc292008-09-13 01:54:27 +00001401/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1402/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001403CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001404 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001405 if (CC == CallingConv::GHC)
1406 return CC_X86_64_GHC;
1407 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001408 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001409 else
1410 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001411 }
1412
Gordon Henriksen86737662008-01-05 16:56:59 +00001413 if (CC == CallingConv::X86_FastCall)
1414 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001415 else if (CC == CallingConv::Fast)
1416 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001417 else if (CC == CallingConv::GHC)
1418 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001419 else
1420 return CC_X86_32_C;
1421}
1422
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001423/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1424/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001425/// the specific parameter attribute. The copy will be passed as a byval
1426/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001427static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001428CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001429 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1430 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001431 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001432 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Bob Wilson100f0902010-03-30 22:27:04 +00001433 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001434}
1435
Chris Lattner29689432010-03-11 00:22:57 +00001436/// IsTailCallConvention - Return true if the calling convention is one that
1437/// supports tail call optimization.
1438static bool IsTailCallConvention(CallingConv::ID CC) {
1439 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1440}
1441
Evan Cheng0c439eb2010-01-27 00:07:07 +00001442/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1443/// a tailcall target by changing its ABI.
1444static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001445 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001446}
1447
Dan Gohman98ca4f22009-08-05 01:29:28 +00001448SDValue
1449X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001450 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001451 const SmallVectorImpl<ISD::InputArg> &Ins,
1452 DebugLoc dl, SelectionDAG &DAG,
1453 const CCValAssign &VA,
1454 MachineFrameInfo *MFI,
1455 unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001456 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001457 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001458 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001459 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001460 EVT ValVT;
1461
1462 // If value is passed by pointer we have address passed instead of the value
1463 // itself.
1464 if (VA.getLocInfo() == CCValAssign::Indirect)
1465 ValVT = VA.getLocVT();
1466 else
1467 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001468
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001469 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001470 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001471 // In case of tail call optimization mark all arguments mutable. Since they
1472 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001473 if (Flags.isByVal()) {
1474 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
1475 VA.getLocMemOffset(), isImmutable, false);
1476 return DAG.getFrameIndex(FI, getPointerTy());
1477 } else {
1478 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
1479 VA.getLocMemOffset(), isImmutable, false);
1480 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1481 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001482 PseudoSourceValue::getFixedStack(FI), 0,
1483 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001484 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001485}
1486
Dan Gohman475871a2008-07-27 21:46:04 +00001487SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001488X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001489 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001490 bool isVarArg,
1491 const SmallVectorImpl<ISD::InputArg> &Ins,
1492 DebugLoc dl,
1493 SelectionDAG &DAG,
1494 SmallVectorImpl<SDValue> &InVals) {
Evan Cheng1bc78042006-04-26 01:20:17 +00001495 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001496 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001497
Gordon Henriksen86737662008-01-05 16:56:59 +00001498 const Function* Fn = MF.getFunction();
1499 if (Fn->hasExternalLinkage() &&
1500 Subtarget->isTargetCygMing() &&
1501 Fn->getName() == "main")
1502 FuncInfo->setForceFramePointer(true);
1503
Evan Cheng1bc78042006-04-26 01:20:17 +00001504 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001505 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001506 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001507
Chris Lattner29689432010-03-11 00:22:57 +00001508 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1509 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001510
Chris Lattner638402b2007-02-28 07:00:42 +00001511 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001512 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001513 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1514 ArgLocs, *DAG.getContext());
1515 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001516
Chris Lattnerf39f7712007-02-28 05:46:49 +00001517 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001518 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001519 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1520 CCValAssign &VA = ArgLocs[i];
1521 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1522 // places.
1523 assert(VA.getValNo() != LastVal &&
1524 "Don't support value assigned to multiple locs yet");
1525 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001526
Chris Lattnerf39f7712007-02-28 05:46:49 +00001527 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001528 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001529 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001530 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001531 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001532 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001533 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001534 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001535 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001536 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001537 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001538 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001539 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001540 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1541 RC = X86::VR64RegisterClass;
1542 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001543 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001544
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001545 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001546 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001547
Chris Lattnerf39f7712007-02-28 05:46:49 +00001548 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1549 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1550 // right size.
1551 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001552 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001553 DAG.getValueType(VA.getValVT()));
1554 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001555 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001556 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001557 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001558 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001559
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001560 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001561 // Handle MMX values passed in XMM regs.
1562 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001563 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1564 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001565 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1566 } else
1567 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001568 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001569 } else {
1570 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001571 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001572 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001573
1574 // If value is passed via pointer - do a load.
1575 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001576 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1577 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001578
Dan Gohman98ca4f22009-08-05 01:29:28 +00001579 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001580 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001581
Dan Gohman61a92132008-04-21 23:59:07 +00001582 // The x86-64 ABI for returning structs by value requires that we copy
1583 // the sret argument into %rax for the return. Save the argument into
1584 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001585 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001586 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1587 unsigned Reg = FuncInfo->getSRetReturnReg();
1588 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001589 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001590 FuncInfo->setSRetReturnReg(Reg);
1591 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001592 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001593 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001594 }
1595
Chris Lattnerf39f7712007-02-28 05:46:49 +00001596 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001597 // Align stack specially for tail calls.
1598 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001599 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001600
Evan Cheng1bc78042006-04-26 01:20:17 +00001601 // If the function takes variable number of arguments, make a frame index for
1602 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001603 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001604 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
David Greene3f2bf852009-11-12 20:49:22 +00001605 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize, true, false);
Gordon Henriksen86737662008-01-05 16:56:59 +00001606 }
1607 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001608 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1609
1610 // FIXME: We should really autogenerate these arrays
1611 static const unsigned GPR64ArgRegsWin64[] = {
1612 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001613 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001614 static const unsigned XMMArgRegsWin64[] = {
1615 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1616 };
1617 static const unsigned GPR64ArgRegs64Bit[] = {
1618 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1619 };
1620 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001621 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1622 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1623 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001624 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1625
1626 if (IsWin64) {
1627 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1628 GPR64ArgRegs = GPR64ArgRegsWin64;
1629 XMMArgRegs = XMMArgRegsWin64;
1630 } else {
1631 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1632 GPR64ArgRegs = GPR64ArgRegs64Bit;
1633 XMMArgRegs = XMMArgRegs64Bit;
1634 }
1635 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1636 TotalNumIntRegs);
1637 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1638 TotalNumXMMRegs);
1639
Devang Patel578efa92009-06-05 21:57:13 +00001640 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001641 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001642 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001643 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001644 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001645 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001646 // Kernel mode asks for SSE to be disabled, so don't push them
1647 // on the stack.
1648 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001649
Gordon Henriksen86737662008-01-05 16:56:59 +00001650 // For X86-64, if there are vararg parameters that are passed via
1651 // registers, then we must store them to their spots on the stack so they
1652 // may be loaded by deferencing the result of va_next.
1653 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001654 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1655 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
David Greene3f2bf852009-11-12 20:49:22 +00001656 TotalNumXMMRegs * 16, 16,
1657 false);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001658
Gordon Henriksen86737662008-01-05 16:56:59 +00001659 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001660 SmallVector<SDValue, 8> MemOps;
1661 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001662 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001663 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001664 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1665 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001666 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1667 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001668 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001669 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001670 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00001671 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
David Greene67c9d422010-02-15 16:53:33 +00001672 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001673 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001674 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001675 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001676
Dan Gohmanface41a2009-08-16 21:24:25 +00001677 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1678 // Now store the XMM (fp + vector) parameter registers.
1679 SmallVector<SDValue, 11> SaveXMMOps;
1680 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001681
Dan Gohmanface41a2009-08-16 21:24:25 +00001682 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1683 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1684 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001685
Dan Gohmanface41a2009-08-16 21:24:25 +00001686 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1687 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001688
Dan Gohmanface41a2009-08-16 21:24:25 +00001689 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1690 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1691 X86::VR128RegisterClass);
1692 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1693 SaveXMMOps.push_back(Val);
1694 }
1695 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1696 MVT::Other,
1697 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001698 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001699
1700 if (!MemOps.empty())
1701 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1702 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001703 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001704 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001705
Gordon Henriksen86737662008-01-05 16:56:59 +00001706 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001707 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001708 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001709 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001710 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001711 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001712 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001713 BytesToPopOnReturn = 4;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001714 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001715
Gordon Henriksen86737662008-01-05 16:56:59 +00001716 if (!Is64Bit) {
1717 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001718 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001719 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1720 }
Evan Cheng25caf632006-05-23 21:06:34 +00001721
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001722 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001723
Dan Gohman98ca4f22009-08-05 01:29:28 +00001724 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001725}
1726
Dan Gohman475871a2008-07-27 21:46:04 +00001727SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001728X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1729 SDValue StackPtr, SDValue Arg,
1730 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001731 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001732 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001733 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001734 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001735 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001736 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001737 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001738 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001739 }
Dale Johannesenace16102009-02-03 19:33:06 +00001740 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001741 PseudoSourceValue::getStack(), LocMemOffset,
1742 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001743}
1744
Bill Wendling64e87322009-01-16 19:25:27 +00001745/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001746/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001747SDValue
1748X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001749 SDValue &OutRetAddr, SDValue Chain,
1750 bool IsTailCall, bool Is64Bit,
1751 int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001752 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001753 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001754 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001755
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001756 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001757 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001758 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001759}
1760
1761/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1762/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001763static SDValue
1764EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001765 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001766 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001767 // Store the return address to the appropriate stack slot.
1768 if (!FPDiff) return Chain;
1769 // Calculate the new stack slot for the return address.
1770 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001771 int NewReturnAddrFI =
Arnold Schwaighofer92652752010-02-22 16:18:09 +00001772 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001773 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001774 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001775 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001776 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1777 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001778 return Chain;
1779}
1780
Dan Gohman98ca4f22009-08-05 01:29:28 +00001781SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001782X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001783 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001784 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001785 const SmallVectorImpl<ISD::OutputArg> &Outs,
1786 const SmallVectorImpl<ISD::InputArg> &Ins,
1787 DebugLoc dl, SelectionDAG &DAG,
1788 SmallVectorImpl<SDValue> &InVals) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001789 MachineFunction &MF = DAG.getMachineFunction();
1790 bool Is64Bit = Subtarget->is64Bit();
1791 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001792 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001793
Evan Cheng5f941932010-02-05 02:21:12 +00001794 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001795 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001796 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1797 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Evan Cheng022d9e12010-02-02 23:55:14 +00001798 Outs, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001799
1800 // Sibcalls are automatically detected tailcalls which do not require
1801 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001802 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001803 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001804
1805 if (isTailCall)
1806 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001807 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001808
Chris Lattner29689432010-03-11 00:22:57 +00001809 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1810 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001811
Chris Lattner638402b2007-02-28 07:00:42 +00001812 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001813 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001814 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1815 ArgLocs, *DAG.getContext());
1816 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001817
Chris Lattner423c5f42007-02-28 05:31:48 +00001818 // Get a count of how many bytes are to be pushed on the stack.
1819 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001820 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001821 // This is a sibcall. The memory operands are available in caller's
1822 // own caller's stack.
1823 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001824 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001825 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001826
Gordon Henriksen86737662008-01-05 16:56:59 +00001827 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001828 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001829 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001830 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001831 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1832 FPDiff = NumBytesCallerPushed - NumBytes;
1833
1834 // Set the delta of movement of the returnaddr stackslot.
1835 // But only set if delta is greater than previous delta.
1836 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1837 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1838 }
1839
Evan Chengf22f9b32010-02-06 03:28:46 +00001840 if (!IsSibcall)
1841 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001842
Dan Gohman475871a2008-07-27 21:46:04 +00001843 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001844 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001845 if (isTailCall && FPDiff)
1846 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1847 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001848
Dan Gohman475871a2008-07-27 21:46:04 +00001849 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1850 SmallVector<SDValue, 8> MemOpChains;
1851 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001852
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001853 // Walk the register/memloc assignments, inserting copies/loads. In the case
1854 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001855 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1856 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001857 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001858 SDValue Arg = Outs[i].Val;
1859 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001860 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001861
Chris Lattner423c5f42007-02-28 05:31:48 +00001862 // Promote the value if needed.
1863 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001864 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001865 case CCValAssign::Full: break;
1866 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001867 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001868 break;
1869 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001870 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001871 break;
1872 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001873 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1874 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001875 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1876 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1877 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001878 } else
1879 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1880 break;
1881 case CCValAssign::BCvt:
1882 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001883 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001884 case CCValAssign::Indirect: {
1885 // Store the argument.
1886 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001887 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001888 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00001889 PseudoSourceValue::getFixedStack(FI), 0,
1890 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001891 Arg = SpillSlot;
1892 break;
1893 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001894 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001895
Chris Lattner423c5f42007-02-28 05:31:48 +00001896 if (VA.isRegLoc()) {
1897 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengf22f9b32010-02-06 03:28:46 +00001898 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001899 assert(VA.isMemLoc());
1900 if (StackPtr.getNode() == 0)
1901 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1902 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1903 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001904 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001905 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001906
Evan Cheng32fe1032006-05-25 00:59:30 +00001907 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001908 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001909 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001910
Evan Cheng347d5f72006-04-28 21:29:37 +00001911 // Build a sequence of copy-to-reg nodes chained together with token chain
1912 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001913 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001914 // Tail call byval lowering might overwrite argument registers so in case of
1915 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001916 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001917 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001918 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001919 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001920 InFlag = Chain.getValue(1);
1921 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001922
Chris Lattner88e1fd52009-07-09 04:24:46 +00001923 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001924 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1925 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001926 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001927 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1928 DAG.getNode(X86ISD::GlobalBaseReg,
1929 DebugLoc::getUnknownLoc(),
1930 getPointerTy()),
1931 InFlag);
1932 InFlag = Chain.getValue(1);
1933 } else {
1934 // If we are tail calling and generating PIC/GOT style code load the
1935 // address of the callee into ECX. The value in ecx is used as target of
1936 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1937 // for tail calls on PIC/GOT architectures. Normally we would just put the
1938 // address of GOT into ebx and then call target@PLT. But for tail calls
1939 // ebx would be restored (since ebx is callee saved) before jumping to the
1940 // target@PLT.
1941
1942 // Note: The actual moving to ECX is done further down.
1943 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1944 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1945 !G->getGlobal()->hasProtectedVisibility())
1946 Callee = LowerGlobalAddress(Callee, DAG);
1947 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001948 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001949 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001950 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001951
Gordon Henriksen86737662008-01-05 16:56:59 +00001952 if (Is64Bit && isVarArg) {
1953 // From AMD64 ABI document:
1954 // For calls that may call functions that use varargs or stdargs
1955 // (prototype-less calls or calls to functions containing ellipsis (...) in
1956 // the declaration) %al is used as hidden argument to specify the number
1957 // of SSE registers used. The contents of %al do not need to match exactly
1958 // the number of registers, but must be an ubound on the number of SSE
1959 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001960
1961 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001962 // Count the number of XMM registers allocated.
1963 static const unsigned XMMArgRegs[] = {
1964 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1965 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1966 };
1967 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001968 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001969 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001970
Dale Johannesendd64c412009-02-04 00:33:20 +00001971 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001972 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001973 InFlag = Chain.getValue(1);
1974 }
1975
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001976
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001977 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001978 if (isTailCall) {
1979 // Force all the incoming stack arguments to be loaded from the stack
1980 // before any new outgoing arguments are stored to the stack, because the
1981 // outgoing stack slots may alias the incoming argument stack slots, and
1982 // the alias isn't otherwise explicit. This is slightly more conservative
1983 // than necessary, because it means that each store effectively depends
1984 // on every argument instead of just those arguments it would clobber.
1985 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1986
Dan Gohman475871a2008-07-27 21:46:04 +00001987 SmallVector<SDValue, 8> MemOpChains2;
1988 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001989 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001990 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001991 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00001992 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00001993 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1994 CCValAssign &VA = ArgLocs[i];
1995 if (VA.isRegLoc())
1996 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001997 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001998 SDValue Arg = Outs[i].Val;
1999 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002000 // Create frame index.
2001 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002002 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00002003 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002004 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002005
Duncan Sands276dcbd2008-03-21 09:14:45 +00002006 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002007 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002008 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002009 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002010 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002011 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002012 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002013
Dan Gohman98ca4f22009-08-05 01:29:28 +00002014 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2015 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002016 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002017 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002018 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002019 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002020 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002021 PseudoSourceValue::getFixedStack(FI), 0,
2022 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002023 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002024 }
2025 }
2026
2027 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002028 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002029 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002030
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002031 // Copy arguments to their registers.
2032 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002033 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002034 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002035 InFlag = Chain.getValue(1);
2036 }
Dan Gohman475871a2008-07-27 21:46:04 +00002037 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002038
Gordon Henriksen86737662008-01-05 16:56:59 +00002039 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002040 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002041 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002042 }
2043
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002044 bool WasGlobalOrExternal = false;
2045 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2046 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2047 // In the 64-bit large code model, we have to make all calls
2048 // through a register, since the call instruction's 32-bit
2049 // pc-relative offset may not be large enough to hold the whole
2050 // address.
2051 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2052 WasGlobalOrExternal = true;
2053 // If the callee is a GlobalAddress node (quite common, every direct call
2054 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2055 // it.
2056
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002057 // We should use extra load for direct calls to dllimported functions in
2058 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00002059 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002060 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002061 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002062
Chris Lattner48a7d022009-07-09 05:02:21 +00002063 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2064 // external symbols most go through the PLT in PIC mode. If the symbol
2065 // has hidden or protected visibility, or if it is static or local, then
2066 // we don't need to use the PLT - we can directly call it.
2067 if (Subtarget->isTargetELF() &&
2068 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002069 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002070 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002071 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002072 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2073 Subtarget->getDarwinVers() < 9) {
2074 // PC-relative references to external symbols should go through $stub,
2075 // unless we're building with the leopard linker or later, which
2076 // automatically synthesizes these stubs.
2077 OpFlags = X86II::MO_DARWIN_STUB;
2078 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002079
Chris Lattner74e726e2009-07-09 05:27:35 +00002080 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002081 G->getOffset(), OpFlags);
2082 }
Bill Wendling056292f2008-09-16 21:48:12 +00002083 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002084 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00002085 unsigned char OpFlags = 0;
2086
2087 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2088 // symbols should go through the PLT.
2089 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002090 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002091 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002092 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002093 Subtarget->getDarwinVers() < 9) {
2094 // PC-relative references to external symbols should go through $stub,
2095 // unless we're building with the leopard linker or later, which
2096 // automatically synthesizes these stubs.
2097 OpFlags = X86II::MO_DARWIN_STUB;
2098 }
Eric Christopherfd179292009-08-27 18:07:15 +00002099
Chris Lattner48a7d022009-07-09 05:02:21 +00002100 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2101 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002102 }
2103
Chris Lattnerd96d0722007-02-25 06:40:16 +00002104 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002105 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002106 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002107
Evan Chengf22f9b32010-02-06 03:28:46 +00002108 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002109 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2110 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002111 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002112 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002113
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002114 Ops.push_back(Chain);
2115 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002116
Dan Gohman98ca4f22009-08-05 01:29:28 +00002117 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002118 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002119
Gordon Henriksen86737662008-01-05 16:56:59 +00002120 // Add argument registers to the end of the list so that they are known live
2121 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002122 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2123 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2124 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002125
Evan Cheng586ccac2008-03-18 23:36:35 +00002126 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002127 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002128 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2129
2130 // Add an implicit use of AL for x86 vararg functions.
2131 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002132 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002133
Gabor Greifba36cb52008-08-28 21:40:38 +00002134 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002135 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002136
Dan Gohman98ca4f22009-08-05 01:29:28 +00002137 if (isTailCall) {
2138 // If this is the first return lowered for this function, add the regs
2139 // to the liveout set for the function.
2140 if (MF.getRegInfo().liveout_empty()) {
2141 SmallVector<CCValAssign, 16> RVLocs;
2142 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2143 *DAG.getContext());
2144 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2145 for (unsigned i = 0; i != RVLocs.size(); ++i)
2146 if (RVLocs[i].isRegLoc())
2147 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2148 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002149 return DAG.getNode(X86ISD::TC_RETURN, dl,
2150 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002151 }
2152
Dale Johannesenace16102009-02-03 19:33:06 +00002153 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002154 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002155
Chris Lattner2d297092006-05-23 18:50:38 +00002156 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002157 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002158 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002159 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002160 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002161 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002162 // pops the hidden struct pointer, so we have to push it back.
2163 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002164 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002165 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002166 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002167
Gordon Henriksenae636f82008-01-03 16:47:34 +00002168 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002169 if (!IsSibcall) {
2170 Chain = DAG.getCALLSEQ_END(Chain,
2171 DAG.getIntPtrConstant(NumBytes, true),
2172 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2173 true),
2174 InFlag);
2175 InFlag = Chain.getValue(1);
2176 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002177
Chris Lattner3085e152007-02-25 08:59:22 +00002178 // Handle result values, copying them out of physregs into vregs that we
2179 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002180 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2181 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002182}
2183
Evan Cheng25ab6902006-09-08 06:48:29 +00002184
2185//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002186// Fast Calling Convention (tail call) implementation
2187//===----------------------------------------------------------------------===//
2188
2189// Like std call, callee cleans arguments, convention except that ECX is
2190// reserved for storing the tail called function address. Only 2 registers are
2191// free for argument passing (inreg). Tail call optimization is performed
2192// provided:
2193// * tailcallopt is enabled
2194// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002195// On X86_64 architecture with GOT-style position independent code only local
2196// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002197// To keep the stack aligned according to platform abi the function
2198// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2199// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002200// If a tail called function callee has more arguments than the caller the
2201// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002202// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002203// original REtADDR, but before the saved framepointer or the spilled registers
2204// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2205// stack layout:
2206// arg1
2207// arg2
2208// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002209// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002210// move area ]
2211// (possible EBP)
2212// ESI
2213// EDI
2214// local1 ..
2215
2216/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2217/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002218unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002219 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002220 MachineFunction &MF = DAG.getMachineFunction();
2221 const TargetMachine &TM = MF.getTarget();
2222 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2223 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002224 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002225 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002226 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002227 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2228 // Number smaller than 12 so just add the difference.
2229 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2230 } else {
2231 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002232 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002233 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002234 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002235 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002236}
2237
Evan Cheng5f941932010-02-05 02:21:12 +00002238/// MatchingStackOffset - Return true if the given stack call argument is
2239/// already available in the same position (relatively) of the caller's
2240/// incoming argument stack.
2241static
2242bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2243 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2244 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002245 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2246 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002247 if (Arg.getOpcode() == ISD::CopyFromReg) {
2248 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2249 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2250 return false;
2251 MachineInstr *Def = MRI->getVRegDef(VR);
2252 if (!Def)
2253 return false;
2254 if (!Flags.isByVal()) {
2255 if (!TII->isLoadFromStackSlot(Def, FI))
2256 return false;
2257 } else {
2258 unsigned Opcode = Def->getOpcode();
2259 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2260 Def->getOperand(1).isFI()) {
2261 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002262 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002263 } else
2264 return false;
2265 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002266 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2267 if (Flags.isByVal())
2268 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002269 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002270 // define @foo(%struct.X* %A) {
2271 // tail call @bar(%struct.X* byval %A)
2272 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002273 return false;
2274 SDValue Ptr = Ld->getBasePtr();
2275 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2276 if (!FINode)
2277 return false;
2278 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002279 } else
2280 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002281
Evan Cheng4cae1332010-03-05 08:38:04 +00002282 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002283 if (!MFI->isFixedObjectIndex(FI))
2284 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002285 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002286}
2287
Dan Gohman98ca4f22009-08-05 01:29:28 +00002288/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2289/// for tail call optimization. Targets which want to do tail call
2290/// optimization should implement this function.
2291bool
2292X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002293 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002294 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002295 bool isCalleeStructRet,
2296 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002297 const SmallVectorImpl<ISD::OutputArg> &Outs,
2298 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002299 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002300 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002301 CalleeCC != CallingConv::C)
2302 return false;
2303
Evan Cheng7096ae42010-01-29 06:45:59 +00002304 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002305 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002306 const Function *CallerF = DAG.getMachineFunction().getFunction();
Dan Gohman1797ed52010-02-08 20:27:50 +00002307 if (GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00002308 if (IsTailCallConvention(CalleeCC) &&
Evan Cheng843bd692010-01-31 06:44:49 +00002309 CallerF->getCallingConv() == CalleeCC)
2310 return true;
2311 return false;
2312 }
2313
Evan Chengb2c92902010-02-02 02:22:50 +00002314 // Look for obvious safe cases to perform tail call optimization that does not
2315 // requite ABI changes. This is what gcc calls sibcall.
2316
Evan Cheng2c12cb42010-03-26 16:26:03 +00002317 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2318 // emit a special epilogue.
2319 if (RegInfo->needsStackRealignment(MF))
2320 return false;
2321
Evan Cheng3c262ee2010-03-26 02:13:13 +00002322 // Do not sibcall optimize vararg calls unless the call site is not passing any
2323 // arguments.
2324 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002325 return false;
2326
Evan Chenga375d472010-03-15 18:54:48 +00002327 // Also avoid sibcall optimization if either caller or callee uses struct
2328 // return semantics.
2329 if (isCalleeStructRet || isCallerStructRet)
2330 return false;
2331
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002332 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2333 // Therefore if it's not used by the call it is not safe to optimize this into
2334 // a sibcall.
2335 bool Unused = false;
2336 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2337 if (!Ins[i].Used) {
2338 Unused = true;
2339 break;
2340 }
2341 }
2342 if (Unused) {
2343 SmallVector<CCValAssign, 16> RVLocs;
2344 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2345 RVLocs, *DAG.getContext());
2346 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2347 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2348 CCValAssign &VA = RVLocs[i];
2349 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2350 return false;
2351 }
2352 }
2353
Evan Chenga6bff982010-01-30 01:22:00 +00002354 // If the callee takes no arguments then go on to check the results of the
2355 // call.
2356 if (!Outs.empty()) {
2357 // Check if stack adjustment is needed. For now, do not do this if any
2358 // argument is passed on the stack.
2359 SmallVector<CCValAssign, 16> ArgLocs;
2360 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2361 ArgLocs, *DAG.getContext());
2362 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002363 if (CCInfo.getNextStackOffset()) {
2364 MachineFunction &MF = DAG.getMachineFunction();
2365 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2366 return false;
2367 if (Subtarget->isTargetWin64())
2368 // Win64 ABI has additional complications.
2369 return false;
2370
2371 // Check if the arguments are already laid out in the right way as
2372 // the caller's fixed stack objects.
2373 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002374 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2375 const X86InstrInfo *TII =
2376 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002377 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2378 CCValAssign &VA = ArgLocs[i];
2379 EVT RegVT = VA.getLocVT();
2380 SDValue Arg = Outs[i].Val;
2381 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002382 if (VA.getLocInfo() == CCValAssign::Indirect)
2383 return false;
2384 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002385 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2386 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002387 return false;
2388 }
2389 }
2390 }
Evan Chenga6bff982010-01-30 01:22:00 +00002391 }
Evan Chengb1712452010-01-27 06:25:16 +00002392
Evan Cheng86809cc2010-02-03 03:28:02 +00002393 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002394}
2395
Dan Gohman3df24e62008-09-03 23:12:08 +00002396FastISel *
Evan Chengddc419c2010-01-26 19:04:47 +00002397X86TargetLowering::createFastISel(MachineFunction &mf, MachineModuleInfo *mmo,
2398 DwarfWriter *dw,
2399 DenseMap<const Value *, unsigned> &vm,
2400 DenseMap<const BasicBlock*, MachineBasicBlock*> &bm,
2401 DenseMap<const AllocaInst *, int> &am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002402#ifndef NDEBUG
Evan Chengddc419c2010-01-26 19:04:47 +00002403 , SmallSet<Instruction*, 8> &cil
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002404#endif
2405 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002406 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002407#ifndef NDEBUG
2408 , cil
2409#endif
2410 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002411}
2412
2413
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002414//===----------------------------------------------------------------------===//
2415// Other Lowering Hooks
2416//===----------------------------------------------------------------------===//
2417
2418
Dan Gohman475871a2008-07-27 21:46:04 +00002419SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002420 MachineFunction &MF = DAG.getMachineFunction();
2421 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2422 int ReturnAddrIndex = FuncInfo->getRAIndex();
2423
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002424 if (ReturnAddrIndex == 0) {
2425 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002426 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002427 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Arnold Schwaighofer92652752010-02-22 16:18:09 +00002428 false, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002429 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002430 }
2431
Evan Cheng25ab6902006-09-08 06:48:29 +00002432 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002433}
2434
2435
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002436bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2437 bool hasSymbolicDisplacement) {
2438 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002439 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002440 return false;
2441
2442 // If we don't have a symbolic displacement - we don't have any extra
2443 // restrictions.
2444 if (!hasSymbolicDisplacement)
2445 return true;
2446
2447 // FIXME: Some tweaks might be needed for medium code model.
2448 if (M != CodeModel::Small && M != CodeModel::Kernel)
2449 return false;
2450
2451 // For small code model we assume that latest object is 16MB before end of 31
2452 // bits boundary. We may also accept pretty large negative constants knowing
2453 // that all objects are in the positive half of address space.
2454 if (M == CodeModel::Small && Offset < 16*1024*1024)
2455 return true;
2456
2457 // For kernel code model we know that all object resist in the negative half
2458 // of 32bits address space. We may not accept negative offsets, since they may
2459 // be just off and we may accept pretty large positive ones.
2460 if (M == CodeModel::Kernel && Offset > 0)
2461 return true;
2462
2463 return false;
2464}
2465
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002466/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2467/// specific condition code, returning the condition code and the LHS/RHS of the
2468/// comparison to make.
2469static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2470 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002471 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002472 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2473 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2474 // X > -1 -> X == 0, jump !sign.
2475 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002476 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002477 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2478 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002479 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002480 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002481 // X < 1 -> X <= 0
2482 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002483 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002484 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002485 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002486
Evan Chengd9558e02006-01-06 00:43:03 +00002487 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002488 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002489 case ISD::SETEQ: return X86::COND_E;
2490 case ISD::SETGT: return X86::COND_G;
2491 case ISD::SETGE: return X86::COND_GE;
2492 case ISD::SETLT: return X86::COND_L;
2493 case ISD::SETLE: return X86::COND_LE;
2494 case ISD::SETNE: return X86::COND_NE;
2495 case ISD::SETULT: return X86::COND_B;
2496 case ISD::SETUGT: return X86::COND_A;
2497 case ISD::SETULE: return X86::COND_BE;
2498 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002499 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002500 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002501
Chris Lattner4c78e022008-12-23 23:42:27 +00002502 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002503
Chris Lattner4c78e022008-12-23 23:42:27 +00002504 // If LHS is a foldable load, but RHS is not, flip the condition.
2505 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2506 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2507 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2508 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002509 }
2510
Chris Lattner4c78e022008-12-23 23:42:27 +00002511 switch (SetCCOpcode) {
2512 default: break;
2513 case ISD::SETOLT:
2514 case ISD::SETOLE:
2515 case ISD::SETUGT:
2516 case ISD::SETUGE:
2517 std::swap(LHS, RHS);
2518 break;
2519 }
2520
2521 // On a floating point condition, the flags are set as follows:
2522 // ZF PF CF op
2523 // 0 | 0 | 0 | X > Y
2524 // 0 | 0 | 1 | X < Y
2525 // 1 | 0 | 0 | X == Y
2526 // 1 | 1 | 1 | unordered
2527 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002528 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002529 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002530 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002531 case ISD::SETOLT: // flipped
2532 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002533 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002534 case ISD::SETOLE: // flipped
2535 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002536 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002537 case ISD::SETUGT: // flipped
2538 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002539 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002540 case ISD::SETUGE: // flipped
2541 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002542 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002543 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002544 case ISD::SETNE: return X86::COND_NE;
2545 case ISD::SETUO: return X86::COND_P;
2546 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002547 case ISD::SETOEQ:
2548 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002549 }
Evan Chengd9558e02006-01-06 00:43:03 +00002550}
2551
Evan Cheng4a460802006-01-11 00:33:36 +00002552/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2553/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002554/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002555static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002556 switch (X86CC) {
2557 default:
2558 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002559 case X86::COND_B:
2560 case X86::COND_BE:
2561 case X86::COND_E:
2562 case X86::COND_P:
2563 case X86::COND_A:
2564 case X86::COND_AE:
2565 case X86::COND_NE:
2566 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002567 return true;
2568 }
2569}
2570
Evan Chengeb2f9692009-10-27 19:56:55 +00002571/// isFPImmLegal - Returns true if the target can instruction select the
2572/// specified FP immediate natively. If false, the legalizer will
2573/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002574bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002575 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2576 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2577 return true;
2578 }
2579 return false;
2580}
2581
Nate Begeman9008ca62009-04-27 18:41:29 +00002582/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2583/// the specified range (L, H].
2584static bool isUndefOrInRange(int Val, int Low, int Hi) {
2585 return (Val < 0) || (Val >= Low && Val < Hi);
2586}
2587
2588/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2589/// specified value.
2590static bool isUndefOrEqual(int Val, int CmpVal) {
2591 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002592 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002593 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002594}
2595
Nate Begeman9008ca62009-04-27 18:41:29 +00002596/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2597/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2598/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002599static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002600 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002601 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002602 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002603 return (Mask[0] < 2 && Mask[1] < 2);
2604 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002605}
2606
Nate Begeman9008ca62009-04-27 18:41:29 +00002607bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002608 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002609 N->getMask(M);
2610 return ::isPSHUFDMask(M, N->getValueType(0));
2611}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002612
Nate Begeman9008ca62009-04-27 18:41:29 +00002613/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2614/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002615static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002616 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002617 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002618
Nate Begeman9008ca62009-04-27 18:41:29 +00002619 // Lower quadword copied in order or undef.
2620 for (int i = 0; i != 4; ++i)
2621 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002622 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002623
Evan Cheng506d3df2006-03-29 23:07:14 +00002624 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002625 for (int i = 4; i != 8; ++i)
2626 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002627 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002628
Evan Cheng506d3df2006-03-29 23:07:14 +00002629 return true;
2630}
2631
Nate Begeman9008ca62009-04-27 18:41:29 +00002632bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002633 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002634 N->getMask(M);
2635 return ::isPSHUFHWMask(M, N->getValueType(0));
2636}
Evan Cheng506d3df2006-03-29 23:07:14 +00002637
Nate Begeman9008ca62009-04-27 18:41:29 +00002638/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2639/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002640static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002641 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002642 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002643
Rafael Espindola15684b22009-04-24 12:40:33 +00002644 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002645 for (int i = 4; i != 8; ++i)
2646 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002647 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002648
Rafael Espindola15684b22009-04-24 12:40:33 +00002649 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002650 for (int i = 0; i != 4; ++i)
2651 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002652 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002653
Rafael Espindola15684b22009-04-24 12:40:33 +00002654 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002655}
2656
Nate Begeman9008ca62009-04-27 18:41:29 +00002657bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002658 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002659 N->getMask(M);
2660 return ::isPSHUFLWMask(M, N->getValueType(0));
2661}
2662
Nate Begemana09008b2009-10-19 02:17:23 +00002663/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2664/// is suitable for input to PALIGNR.
2665static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2666 bool hasSSSE3) {
2667 int i, e = VT.getVectorNumElements();
2668
2669 // Do not handle v2i64 / v2f64 shuffles with palignr.
2670 if (e < 4 || !hasSSSE3)
2671 return false;
2672
2673 for (i = 0; i != e; ++i)
2674 if (Mask[i] >= 0)
2675 break;
2676
2677 // All undef, not a palignr.
2678 if (i == e)
2679 return false;
2680
2681 // Determine if it's ok to perform a palignr with only the LHS, since we
2682 // don't have access to the actual shuffle elements to see if RHS is undef.
2683 bool Unary = Mask[i] < (int)e;
2684 bool NeedsUnary = false;
2685
2686 int s = Mask[i] - i;
2687
2688 // Check the rest of the elements to see if they are consecutive.
2689 for (++i; i != e; ++i) {
2690 int m = Mask[i];
2691 if (m < 0)
2692 continue;
2693
2694 Unary = Unary && (m < (int)e);
2695 NeedsUnary = NeedsUnary || (m < s);
2696
2697 if (NeedsUnary && !Unary)
2698 return false;
2699 if (Unary && m != ((s+i) & (e-1)))
2700 return false;
2701 if (!Unary && m != (s+i))
2702 return false;
2703 }
2704 return true;
2705}
2706
2707bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2708 SmallVector<int, 8> M;
2709 N->getMask(M);
2710 return ::isPALIGNRMask(M, N->getValueType(0), true);
2711}
2712
Evan Cheng14aed5e2006-03-24 01:18:28 +00002713/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2714/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002715static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002716 int NumElems = VT.getVectorNumElements();
2717 if (NumElems != 2 && NumElems != 4)
2718 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002719
Nate Begeman9008ca62009-04-27 18:41:29 +00002720 int Half = NumElems / 2;
2721 for (int i = 0; i < Half; ++i)
2722 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002723 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002724 for (int i = Half; i < NumElems; ++i)
2725 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002726 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002727
Evan Cheng14aed5e2006-03-24 01:18:28 +00002728 return true;
2729}
2730
Nate Begeman9008ca62009-04-27 18:41:29 +00002731bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2732 SmallVector<int, 8> M;
2733 N->getMask(M);
2734 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002735}
2736
Evan Cheng213d2cf2007-05-17 18:45:50 +00002737/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002738/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2739/// half elements to come from vector 1 (which would equal the dest.) and
2740/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002741static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002742 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002743
2744 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002745 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002746
Nate Begeman9008ca62009-04-27 18:41:29 +00002747 int Half = NumElems / 2;
2748 for (int i = 0; i < Half; ++i)
2749 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002750 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002751 for (int i = Half; i < NumElems; ++i)
2752 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002753 return false;
2754 return true;
2755}
2756
Nate Begeman9008ca62009-04-27 18:41:29 +00002757static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2758 SmallVector<int, 8> M;
2759 N->getMask(M);
2760 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002761}
2762
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002763/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2764/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002765bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2766 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002767 return false;
2768
Evan Cheng2064a2b2006-03-28 06:50:32 +00002769 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002770 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2771 isUndefOrEqual(N->getMaskElt(1), 7) &&
2772 isUndefOrEqual(N->getMaskElt(2), 2) &&
2773 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002774}
2775
Nate Begeman0b10b912009-11-07 23:17:15 +00002776/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2777/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2778/// <2, 3, 2, 3>
2779bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2780 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2781
2782 if (NumElems != 4)
2783 return false;
2784
2785 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2786 isUndefOrEqual(N->getMaskElt(1), 3) &&
2787 isUndefOrEqual(N->getMaskElt(2), 2) &&
2788 isUndefOrEqual(N->getMaskElt(3), 3);
2789}
2790
Evan Cheng5ced1d82006-04-06 23:23:56 +00002791/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2792/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002793bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2794 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002795
Evan Cheng5ced1d82006-04-06 23:23:56 +00002796 if (NumElems != 2 && NumElems != 4)
2797 return false;
2798
Evan Chengc5cdff22006-04-07 21:53:05 +00002799 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002800 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002801 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002802
Evan Chengc5cdff22006-04-07 21:53:05 +00002803 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002804 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002805 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002806
2807 return true;
2808}
2809
Nate Begeman0b10b912009-11-07 23:17:15 +00002810/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2811/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2812bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002813 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002814
Evan Cheng5ced1d82006-04-06 23:23:56 +00002815 if (NumElems != 2 && NumElems != 4)
2816 return false;
2817
Evan Chengc5cdff22006-04-07 21:53:05 +00002818 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002819 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002820 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002821
Nate Begeman9008ca62009-04-27 18:41:29 +00002822 for (unsigned i = 0; i < NumElems/2; ++i)
2823 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002824 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002825
2826 return true;
2827}
2828
Evan Cheng0038e592006-03-28 00:39:58 +00002829/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2830/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002831static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002832 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002833 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002834 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002835 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002836
Nate Begeman9008ca62009-04-27 18:41:29 +00002837 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2838 int BitI = Mask[i];
2839 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002840 if (!isUndefOrEqual(BitI, j))
2841 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002842 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002843 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002844 return false;
2845 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002846 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002847 return false;
2848 }
Evan Cheng0038e592006-03-28 00:39:58 +00002849 }
Evan Cheng0038e592006-03-28 00:39:58 +00002850 return true;
2851}
2852
Nate Begeman9008ca62009-04-27 18:41:29 +00002853bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2854 SmallVector<int, 8> M;
2855 N->getMask(M);
2856 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002857}
2858
Evan Cheng4fcb9222006-03-28 02:43:26 +00002859/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2860/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002861static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002862 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002863 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002864 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002865 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002866
Nate Begeman9008ca62009-04-27 18:41:29 +00002867 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2868 int BitI = Mask[i];
2869 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002870 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002871 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002872 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002873 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002874 return false;
2875 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002876 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002877 return false;
2878 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002879 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002880 return true;
2881}
2882
Nate Begeman9008ca62009-04-27 18:41:29 +00002883bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2884 SmallVector<int, 8> M;
2885 N->getMask(M);
2886 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002887}
2888
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002889/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2890/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2891/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002892static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002893 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002894 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002895 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002896
Nate Begeman9008ca62009-04-27 18:41:29 +00002897 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2898 int BitI = Mask[i];
2899 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002900 if (!isUndefOrEqual(BitI, j))
2901 return false;
2902 if (!isUndefOrEqual(BitI1, j))
2903 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002904 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002905 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002906}
2907
Nate Begeman9008ca62009-04-27 18:41:29 +00002908bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2909 SmallVector<int, 8> M;
2910 N->getMask(M);
2911 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2912}
2913
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002914/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2915/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2916/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002917static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002918 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002919 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2920 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002921
Nate Begeman9008ca62009-04-27 18:41:29 +00002922 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2923 int BitI = Mask[i];
2924 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002925 if (!isUndefOrEqual(BitI, j))
2926 return false;
2927 if (!isUndefOrEqual(BitI1, j))
2928 return false;
2929 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002930 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002931}
2932
Nate Begeman9008ca62009-04-27 18:41:29 +00002933bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2934 SmallVector<int, 8> M;
2935 N->getMask(M);
2936 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2937}
2938
Evan Cheng017dcc62006-04-21 01:05:10 +00002939/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2940/// specifies a shuffle of elements that is suitable for input to MOVSS,
2941/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002942static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002943 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002944 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002945
2946 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002947
Nate Begeman9008ca62009-04-27 18:41:29 +00002948 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002949 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002950
Nate Begeman9008ca62009-04-27 18:41:29 +00002951 for (int i = 1; i < NumElts; ++i)
2952 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002953 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002954
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002955 return true;
2956}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002957
Nate Begeman9008ca62009-04-27 18:41:29 +00002958bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2959 SmallVector<int, 8> M;
2960 N->getMask(M);
2961 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002962}
2963
Evan Cheng017dcc62006-04-21 01:05:10 +00002964/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2965/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002966/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002967static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002968 bool V2IsSplat = false, bool V2IsUndef = false) {
2969 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002970 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002971 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002972
Nate Begeman9008ca62009-04-27 18:41:29 +00002973 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002974 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002975
Nate Begeman9008ca62009-04-27 18:41:29 +00002976 for (int i = 1; i < NumOps; ++i)
2977 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2978 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2979 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002980 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002981
Evan Cheng39623da2006-04-20 08:58:49 +00002982 return true;
2983}
2984
Nate Begeman9008ca62009-04-27 18:41:29 +00002985static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002986 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002987 SmallVector<int, 8> M;
2988 N->getMask(M);
2989 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002990}
2991
Evan Chengd9539472006-04-14 21:59:03 +00002992/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2993/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002994bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2995 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002996 return false;
2997
2998 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002999 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003000 int Elt = N->getMaskElt(i);
3001 if (Elt >= 0 && Elt != 1)
3002 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003003 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003004
3005 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003006 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003007 int Elt = N->getMaskElt(i);
3008 if (Elt >= 0 && Elt != 3)
3009 return false;
3010 if (Elt == 3)
3011 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003012 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003013 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003014 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003015 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003016}
3017
3018/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3019/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003020bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3021 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003022 return false;
3023
3024 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003025 for (unsigned i = 0; i < 2; ++i)
3026 if (N->getMaskElt(i) > 0)
3027 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003028
3029 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003030 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003031 int Elt = N->getMaskElt(i);
3032 if (Elt >= 0 && Elt != 2)
3033 return false;
3034 if (Elt == 2)
3035 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003036 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003037 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003038 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003039}
3040
Evan Cheng0b457f02008-09-25 20:50:48 +00003041/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3042/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003043bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3044 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003045
Nate Begeman9008ca62009-04-27 18:41:29 +00003046 for (int i = 0; i < e; ++i)
3047 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003048 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003049 for (int i = 0; i < e; ++i)
3050 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003051 return false;
3052 return true;
3053}
3054
Evan Cheng63d33002006-03-22 08:01:21 +00003055/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003056/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003057unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003058 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3059 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3060
Evan Chengb9df0ca2006-03-22 02:53:00 +00003061 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3062 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003063 for (int i = 0; i < NumOperands; ++i) {
3064 int Val = SVOp->getMaskElt(NumOperands-i-1);
3065 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003066 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003067 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003068 if (i != NumOperands - 1)
3069 Mask <<= Shift;
3070 }
Evan Cheng63d33002006-03-22 08:01:21 +00003071 return Mask;
3072}
3073
Evan Cheng506d3df2006-03-29 23:07:14 +00003074/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003075/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003076unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003077 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003078 unsigned Mask = 0;
3079 // 8 nodes, but we only care about the last 4.
3080 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003081 int Val = SVOp->getMaskElt(i);
3082 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003083 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003084 if (i != 4)
3085 Mask <<= 2;
3086 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003087 return Mask;
3088}
3089
3090/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003091/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003092unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003093 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003094 unsigned Mask = 0;
3095 // 8 nodes, but we only care about the first 4.
3096 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003097 int Val = SVOp->getMaskElt(i);
3098 if (Val >= 0)
3099 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003100 if (i != 0)
3101 Mask <<= 2;
3102 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003103 return Mask;
3104}
3105
Nate Begemana09008b2009-10-19 02:17:23 +00003106/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3107/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3108unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3109 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3110 EVT VVT = N->getValueType(0);
3111 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3112 int Val = 0;
3113
3114 unsigned i, e;
3115 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3116 Val = SVOp->getMaskElt(i);
3117 if (Val >= 0)
3118 break;
3119 }
3120 return (Val - i) * EltSize;
3121}
3122
Evan Cheng37b73872009-07-30 08:33:02 +00003123/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3124/// constant +0.0.
3125bool X86::isZeroNode(SDValue Elt) {
3126 return ((isa<ConstantSDNode>(Elt) &&
3127 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
3128 (isa<ConstantFPSDNode>(Elt) &&
3129 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3130}
3131
Nate Begeman9008ca62009-04-27 18:41:29 +00003132/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3133/// their permute mask.
3134static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3135 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003136 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003137 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003138 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003139
Nate Begeman5a5ca152009-04-29 05:20:52 +00003140 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003141 int idx = SVOp->getMaskElt(i);
3142 if (idx < 0)
3143 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003144 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003145 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003146 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003147 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003148 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003149 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3150 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003151}
3152
Evan Cheng779ccea2007-12-07 21:30:01 +00003153/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3154/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003155static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003156 unsigned NumElems = VT.getVectorNumElements();
3157 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003158 int idx = Mask[i];
3159 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003160 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003161 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003162 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003163 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003164 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003165 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003166}
3167
Evan Cheng533a0aa2006-04-19 20:35:22 +00003168/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3169/// match movhlps. The lower half elements should come from upper half of
3170/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003171/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003172static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3173 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003174 return false;
3175 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003176 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003177 return false;
3178 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003179 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003180 return false;
3181 return true;
3182}
3183
Evan Cheng5ced1d82006-04-06 23:23:56 +00003184/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003185/// is promoted to a vector. It also returns the LoadSDNode by reference if
3186/// required.
3187static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003188 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3189 return false;
3190 N = N->getOperand(0).getNode();
3191 if (!ISD::isNON_EXTLoad(N))
3192 return false;
3193 if (LD)
3194 *LD = cast<LoadSDNode>(N);
3195 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003196}
3197
Evan Cheng533a0aa2006-04-19 20:35:22 +00003198/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3199/// match movlp{s|d}. The lower half elements should come from lower half of
3200/// V1 (and in order), and the upper half elements should come from the upper
3201/// half of V2 (and in order). And since V1 will become the source of the
3202/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003203static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3204 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003205 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003206 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003207 // Is V2 is a vector load, don't do this transformation. We will try to use
3208 // load folding shufps op.
3209 if (ISD::isNON_EXTLoad(V2))
3210 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003211
Nate Begeman5a5ca152009-04-29 05:20:52 +00003212 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003213
Evan Cheng533a0aa2006-04-19 20:35:22 +00003214 if (NumElems != 2 && NumElems != 4)
3215 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003216 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003217 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003218 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003219 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003220 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003221 return false;
3222 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003223}
3224
Evan Cheng39623da2006-04-20 08:58:49 +00003225/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3226/// all the same.
3227static bool isSplatVector(SDNode *N) {
3228 if (N->getOpcode() != ISD::BUILD_VECTOR)
3229 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003230
Dan Gohman475871a2008-07-27 21:46:04 +00003231 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003232 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3233 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003234 return false;
3235 return true;
3236}
3237
Evan Cheng213d2cf2007-05-17 18:45:50 +00003238/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003239/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003240/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003241static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003242 SDValue V1 = N->getOperand(0);
3243 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003244 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3245 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003246 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003247 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003248 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003249 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3250 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003251 if (Opc != ISD::BUILD_VECTOR ||
3252 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003253 return false;
3254 } else if (Idx >= 0) {
3255 unsigned Opc = V1.getOpcode();
3256 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3257 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003258 if (Opc != ISD::BUILD_VECTOR ||
3259 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003260 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003261 }
3262 }
3263 return true;
3264}
3265
3266/// getZeroVector - Returns a vector of specified type with all zero elements.
3267///
Owen Andersone50ed302009-08-10 22:56:29 +00003268static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003269 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003270 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003271
Chris Lattner8a594482007-11-25 00:24:49 +00003272 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3273 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003274 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003275 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003276 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3277 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003278 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003279 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3280 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003281 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003282 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3283 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003284 }
Dale Johannesenace16102009-02-03 19:33:06 +00003285 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003286}
3287
Chris Lattner8a594482007-11-25 00:24:49 +00003288/// getOnesVector - Returns a vector of specified type with all bits set.
3289///
Owen Andersone50ed302009-08-10 22:56:29 +00003290static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003291 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003292
Chris Lattner8a594482007-11-25 00:24:49 +00003293 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3294 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003295 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003296 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003297 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003298 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003299 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003300 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003301 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003302}
3303
3304
Evan Cheng39623da2006-04-20 08:58:49 +00003305/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3306/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003307static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003308 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003309 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003310
Evan Cheng39623da2006-04-20 08:58:49 +00003311 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003312 SmallVector<int, 8> MaskVec;
3313 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003314
Nate Begeman5a5ca152009-04-29 05:20:52 +00003315 for (unsigned i = 0; i != NumElems; ++i) {
3316 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003317 MaskVec[i] = NumElems;
3318 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003319 }
Evan Cheng39623da2006-04-20 08:58:49 +00003320 }
Evan Cheng39623da2006-04-20 08:58:49 +00003321 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003322 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3323 SVOp->getOperand(1), &MaskVec[0]);
3324 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003325}
3326
Evan Cheng017dcc62006-04-21 01:05:10 +00003327/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3328/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003329static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003330 SDValue V2) {
3331 unsigned NumElems = VT.getVectorNumElements();
3332 SmallVector<int, 8> Mask;
3333 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003334 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003335 Mask.push_back(i);
3336 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003337}
3338
Nate Begeman9008ca62009-04-27 18:41:29 +00003339/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003340static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003341 SDValue V2) {
3342 unsigned NumElems = VT.getVectorNumElements();
3343 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003344 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003345 Mask.push_back(i);
3346 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003347 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003348 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003349}
3350
Nate Begeman9008ca62009-04-27 18:41:29 +00003351/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003352static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003353 SDValue V2) {
3354 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003355 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003356 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003357 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003358 Mask.push_back(i + Half);
3359 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003360 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003361 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003362}
3363
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003364/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003365static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003366 bool HasSSE2) {
3367 if (SV->getValueType(0).getVectorNumElements() <= 4)
3368 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003369
Owen Anderson825b72b2009-08-11 20:47:22 +00003370 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003371 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003372 DebugLoc dl = SV->getDebugLoc();
3373 SDValue V1 = SV->getOperand(0);
3374 int NumElems = VT.getVectorNumElements();
3375 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003376
Nate Begeman9008ca62009-04-27 18:41:29 +00003377 // unpack elements to the correct location
3378 while (NumElems > 4) {
3379 if (EltNo < NumElems/2) {
3380 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3381 } else {
3382 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3383 EltNo -= NumElems/2;
3384 }
3385 NumElems >>= 1;
3386 }
Eric Christopherfd179292009-08-27 18:07:15 +00003387
Nate Begeman9008ca62009-04-27 18:41:29 +00003388 // Perform the splat.
3389 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003390 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003391 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3392 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003393}
3394
Evan Chengba05f722006-04-21 23:03:30 +00003395/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003396/// vector of zero or undef vector. This produces a shuffle where the low
3397/// element of V2 is swizzled into the zero/undef vector, landing at element
3398/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003399static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003400 bool isZero, bool HasSSE2,
3401 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003402 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003403 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003404 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3405 unsigned NumElems = VT.getVectorNumElements();
3406 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003407 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003408 // If this is the insertion idx, put the low elt of V2 here.
3409 MaskVec.push_back(i == Idx ? NumElems : i);
3410 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003411}
3412
Evan Chengf26ffe92008-05-29 08:22:04 +00003413/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3414/// a shuffle that is zero.
3415static
Nate Begeman9008ca62009-04-27 18:41:29 +00003416unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3417 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003418 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003419 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003420 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003421 int Idx = SVOp->getMaskElt(Index);
3422 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003423 ++NumZeros;
3424 continue;
3425 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003426 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003427 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003428 ++NumZeros;
3429 else
3430 break;
3431 }
3432 return NumZeros;
3433}
3434
3435/// isVectorShift - Returns true if the shuffle can be implemented as a
3436/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003437/// FIXME: split into pslldqi, psrldqi, palignr variants.
3438static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003439 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003440 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003441
3442 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003443 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003444 if (!NumZeros) {
3445 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003446 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003447 if (!NumZeros)
3448 return false;
3449 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003450 bool SeenV1 = false;
3451 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003452 for (int i = NumZeros; i < NumElems; ++i) {
3453 int Val = isLeft ? (i - NumZeros) : i;
3454 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3455 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003456 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003457 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003458 SeenV1 = true;
3459 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003460 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003461 SeenV2 = true;
3462 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003463 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003464 return false;
3465 }
3466 if (SeenV1 && SeenV2)
3467 return false;
3468
Nate Begeman9008ca62009-04-27 18:41:29 +00003469 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003470 ShAmt = NumZeros;
3471 return true;
3472}
3473
3474
Evan Chengc78d3b42006-04-24 18:01:45 +00003475/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3476///
Dan Gohman475871a2008-07-27 21:46:04 +00003477static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003478 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003479 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003480 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003481 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003482
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003483 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003484 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003485 bool First = true;
3486 for (unsigned i = 0; i < 16; ++i) {
3487 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3488 if (ThisIsNonZero && First) {
3489 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003490 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003491 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003492 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003493 First = false;
3494 }
3495
3496 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003497 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003498 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3499 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003500 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003501 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003502 }
3503 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003504 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3505 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3506 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003507 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003508 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003509 } else
3510 ThisElt = LastElt;
3511
Gabor Greifba36cb52008-08-28 21:40:38 +00003512 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003513 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003514 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003515 }
3516 }
3517
Owen Anderson825b72b2009-08-11 20:47:22 +00003518 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003519}
3520
Bill Wendlinga348c562007-03-22 18:42:45 +00003521/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003522///
Dan Gohman475871a2008-07-27 21:46:04 +00003523static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003524 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003525 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003526 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003527 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003528
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003529 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003530 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003531 bool First = true;
3532 for (unsigned i = 0; i < 8; ++i) {
3533 bool isNonZero = (NonZeros & (1 << i)) != 0;
3534 if (isNonZero) {
3535 if (First) {
3536 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003537 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003538 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003539 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003540 First = false;
3541 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003542 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003543 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003544 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003545 }
3546 }
3547
3548 return V;
3549}
3550
Evan Chengf26ffe92008-05-29 08:22:04 +00003551/// getVShift - Return a vector logical shift node.
3552///
Owen Andersone50ed302009-08-10 22:56:29 +00003553static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003554 unsigned NumBits, SelectionDAG &DAG,
3555 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003556 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003557 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003558 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003559 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3560 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3561 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003562 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003563}
3564
Dan Gohman475871a2008-07-27 21:46:04 +00003565SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003566X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
3567 SelectionDAG &DAG) {
3568
3569 // Check if the scalar load can be widened into a vector load. And if
3570 // the address is "base + cst" see if the cst can be "absorbed" into
3571 // the shuffle mask.
3572 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3573 SDValue Ptr = LD->getBasePtr();
3574 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3575 return SDValue();
3576 EVT PVT = LD->getValueType(0);
3577 if (PVT != MVT::i32 && PVT != MVT::f32)
3578 return SDValue();
3579
3580 int FI = -1;
3581 int64_t Offset = 0;
3582 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3583 FI = FINode->getIndex();
3584 Offset = 0;
3585 } else if (Ptr.getOpcode() == ISD::ADD &&
3586 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3587 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3588 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3589 Offset = Ptr.getConstantOperandVal(1);
3590 Ptr = Ptr.getOperand(0);
3591 } else {
3592 return SDValue();
3593 }
3594
3595 SDValue Chain = LD->getChain();
3596 // Make sure the stack object alignment is at least 16.
3597 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3598 if (DAG.InferPtrAlignment(Ptr) < 16) {
3599 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003600 // Can't change the alignment. FIXME: It's possible to compute
3601 // the exact stack offset and reference FI + adjust offset instead.
3602 // If someone *really* cares about this. That's the way to implement it.
3603 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003604 } else {
3605 MFI->setObjectAlignment(FI, 16);
3606 }
3607 }
3608
3609 // (Offset % 16) must be multiple of 4. Then address is then
3610 // Ptr + (Offset & ~15).
3611 if (Offset < 0)
3612 return SDValue();
3613 if ((Offset % 16) & 3)
3614 return SDValue();
3615 int64_t StartOffset = Offset & ~15;
3616 if (StartOffset)
3617 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3618 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3619
3620 int EltNo = (Offset - StartOffset) >> 2;
3621 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3622 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00003623 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3624 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00003625 // Canonicalize it to a v4i32 shuffle.
3626 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3627 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3628 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3629 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3630 }
3631
3632 return SDValue();
3633}
3634
Nate Begeman1449f292010-03-24 22:19:06 +00003635/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
3636/// vector of type 'VT', see if the elements can be replaced by a single large
3637/// load which has the same value as a build_vector whose operands are 'elts'.
3638///
3639/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
3640///
3641/// FIXME: we'd also like to handle the case where the last elements are zero
3642/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
3643/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003644static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
3645 DebugLoc &dl, SelectionDAG &DAG) {
3646 EVT EltVT = VT.getVectorElementType();
3647 unsigned NumElems = Elts.size();
3648
Nate Begemanfdea31a2010-03-24 20:49:50 +00003649 LoadSDNode *LDBase = NULL;
3650 unsigned LastLoadedElt = -1U;
Nate Begeman1449f292010-03-24 22:19:06 +00003651
3652 // For each element in the initializer, see if we've found a load or an undef.
3653 // If we don't find an initial load element, or later load elements are
3654 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003655 for (unsigned i = 0; i < NumElems; ++i) {
3656 SDValue Elt = Elts[i];
3657
3658 if (!Elt.getNode() ||
3659 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
3660 return SDValue();
3661 if (!LDBase) {
3662 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
3663 return SDValue();
3664 LDBase = cast<LoadSDNode>(Elt.getNode());
3665 LastLoadedElt = i;
3666 continue;
3667 }
3668 if (Elt.getOpcode() == ISD::UNDEF)
3669 continue;
3670
3671 LoadSDNode *LD = cast<LoadSDNode>(Elt);
3672 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
3673 return SDValue();
3674 LastLoadedElt = i;
3675 }
Nate Begeman1449f292010-03-24 22:19:06 +00003676
3677 // If we have found an entire vector of loads and undefs, then return a large
3678 // load of the entire vector width starting at the base pointer. If we found
3679 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003680 if (LastLoadedElt == NumElems - 1) {
3681 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
3682 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3683 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3684 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
3685 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3686 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3687 LDBase->isVolatile(), LDBase->isNonTemporal(),
3688 LDBase->getAlignment());
3689 } else if (NumElems == 4 && LastLoadedElt == 1) {
3690 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
3691 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
3692 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
3693 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
3694 }
3695 return SDValue();
3696}
3697
Evan Chengc3630942009-12-09 21:00:30 +00003698SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003699X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003700 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003701 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003702 if (ISD::isBuildVectorAllZeros(Op.getNode())
3703 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003704 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3705 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3706 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003707 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003708 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003709
Gabor Greifba36cb52008-08-28 21:40:38 +00003710 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003711 return getOnesVector(Op.getValueType(), DAG, dl);
3712 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003713 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003714
Owen Andersone50ed302009-08-10 22:56:29 +00003715 EVT VT = Op.getValueType();
3716 EVT ExtVT = VT.getVectorElementType();
3717 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003718
3719 unsigned NumElems = Op.getNumOperands();
3720 unsigned NumZero = 0;
3721 unsigned NumNonZero = 0;
3722 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003723 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003724 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003725 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003726 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003727 if (Elt.getOpcode() == ISD::UNDEF)
3728 continue;
3729 Values.insert(Elt);
3730 if (Elt.getOpcode() != ISD::Constant &&
3731 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003732 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003733 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003734 NumZero++;
3735 else {
3736 NonZeros |= (1 << i);
3737 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003738 }
3739 }
3740
Dan Gohman7f321562007-06-25 16:23:39 +00003741 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003742 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003743 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003744 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003745
Chris Lattner67f453a2008-03-09 05:42:06 +00003746 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003747 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003748 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003749 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003750
Chris Lattner62098042008-03-09 01:05:04 +00003751 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3752 // the value are obviously zero, truncate the value to i32 and do the
3753 // insertion that way. Only do this if the value is non-constant or if the
3754 // value is a constant being inserted into element 0. It is cheaper to do
3755 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003756 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003757 (!IsAllConstants || Idx == 0)) {
3758 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3759 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003760 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3761 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003762
Chris Lattner62098042008-03-09 01:05:04 +00003763 // Truncate the value (which may itself be a constant) to i32, and
3764 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003765 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003766 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003767 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3768 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003769
Chris Lattner62098042008-03-09 01:05:04 +00003770 // Now we have our 32-bit value zero extended in the low element of
3771 // a vector. If Idx != 0, swizzle it into place.
3772 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003773 SmallVector<int, 4> Mask;
3774 Mask.push_back(Idx);
3775 for (unsigned i = 1; i != VecElts; ++i)
3776 Mask.push_back(i);
3777 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003778 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003779 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003780 }
Dale Johannesenace16102009-02-03 19:33:06 +00003781 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003782 }
3783 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003784
Chris Lattner19f79692008-03-08 22:59:52 +00003785 // If we have a constant or non-constant insertion into the low element of
3786 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3787 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003788 // depending on what the source datatype is.
3789 if (Idx == 0) {
3790 if (NumZero == 0) {
3791 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003792 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3793 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003794 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3795 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3796 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3797 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003798 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3799 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3800 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003801 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3802 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3803 Subtarget->hasSSE2(), DAG);
3804 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3805 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003806 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003807
3808 // Is it a vector logical left shift?
3809 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003810 X86::isZeroNode(Op.getOperand(0)) &&
3811 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003812 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003813 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003814 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003815 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003816 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003817 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003818
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003819 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003820 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003821
Chris Lattner19f79692008-03-08 22:59:52 +00003822 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3823 // is a non-constant being inserted into an element other than the low one,
3824 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3825 // movd/movss) to move this into the low element, then shuffle it into
3826 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003827 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003828 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003829
Evan Cheng0db9fe62006-04-25 20:13:52 +00003830 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003831 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3832 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003833 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003834 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003835 MaskVec.push_back(i == Idx ? 0 : 1);
3836 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003837 }
3838 }
3839
Chris Lattner67f453a2008-03-09 05:42:06 +00003840 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003841 if (Values.size() == 1) {
3842 if (EVTBits == 32) {
3843 // Instead of a shuffle like this:
3844 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3845 // Check if it's possible to issue this instead.
3846 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3847 unsigned Idx = CountTrailingZeros_32(NonZeros);
3848 SDValue Item = Op.getOperand(Idx);
3849 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3850 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3851 }
Dan Gohman475871a2008-07-27 21:46:04 +00003852 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003853 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003854
Dan Gohmana3941172007-07-24 22:55:08 +00003855 // A vector full of immediates; various special cases are already
3856 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003857 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003858 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003859
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003860 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003861 if (EVTBits == 64) {
3862 if (NumNonZero == 1) {
3863 // One half is zero or undef.
3864 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003865 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003866 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003867 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3868 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003869 }
Dan Gohman475871a2008-07-27 21:46:04 +00003870 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003871 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003872
3873 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003874 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003875 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003876 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003877 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003878 }
3879
Bill Wendling826f36f2007-03-28 00:57:11 +00003880 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003881 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003882 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003883 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003884 }
3885
3886 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003887 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003888 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003889 if (NumElems == 4 && NumZero > 0) {
3890 for (unsigned i = 0; i < 4; ++i) {
3891 bool isZero = !(NonZeros & (1 << i));
3892 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003893 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003894 else
Dale Johannesenace16102009-02-03 19:33:06 +00003895 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003896 }
3897
3898 for (unsigned i = 0; i < 2; ++i) {
3899 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3900 default: break;
3901 case 0:
3902 V[i] = V[i*2]; // Must be a zero vector.
3903 break;
3904 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003905 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003906 break;
3907 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003908 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003909 break;
3910 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003911 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003912 break;
3913 }
3914 }
3915
Nate Begeman9008ca62009-04-27 18:41:29 +00003916 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003917 bool Reverse = (NonZeros & 0x3) == 2;
3918 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003919 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003920 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3921 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003922 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3923 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003924 }
3925
Nate Begemanfdea31a2010-03-24 20:49:50 +00003926 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
3927 // Check for a build vector of consecutive loads.
3928 for (unsigned i = 0; i < NumElems; ++i)
3929 V[i] = Op.getOperand(i);
3930
3931 // Check for elements which are consecutive loads.
3932 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
3933 if (LD.getNode())
3934 return LD;
3935
3936 // For SSE 4.1, use inserts into undef.
3937 if (getSubtarget()->hasSSE41()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003938 V[0] = DAG.getUNDEF(VT);
3939 for (unsigned i = 0; i < NumElems; ++i)
3940 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3941 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3942 Op.getOperand(i), DAG.getIntPtrConstant(i));
3943 return V[0];
3944 }
Nate Begemanfdea31a2010-03-24 20:49:50 +00003945
3946 // Otherwise, expand into a number of unpckl*
Evan Cheng0db9fe62006-04-25 20:13:52 +00003947 // e.g. for v4f32
3948 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3949 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3950 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003951 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003952 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003953 NumElems >>= 1;
3954 while (NumElems != 0) {
3955 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003956 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003957 NumElems >>= 1;
3958 }
3959 return V[0];
3960 }
Dan Gohman475871a2008-07-27 21:46:04 +00003961 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003962}
3963
Mon P Wangeb38ebf2010-01-24 00:05:03 +00003964SDValue
3965X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3966 // We support concatenate two MMX registers and place them in a MMX
3967 // register. This is better than doing a stack convert.
3968 DebugLoc dl = Op.getDebugLoc();
3969 EVT ResVT = Op.getValueType();
3970 assert(Op.getNumOperands() == 2);
3971 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
3972 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
3973 int Mask[2];
3974 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
3975 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3976 InVec = Op.getOperand(1);
3977 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3978 unsigned NumElts = ResVT.getVectorNumElements();
3979 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3980 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
3981 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
3982 } else {
3983 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
3984 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3985 Mask[0] = 0; Mask[1] = 2;
3986 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
3987 }
3988 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3989}
3990
Nate Begemanb9a47b82009-02-23 08:49:38 +00003991// v8i16 shuffles - Prefer shuffles in the following order:
3992// 1. [all] pshuflw, pshufhw, optional move
3993// 2. [ssse3] 1 x pshufb
3994// 3. [ssse3] 2 x pshufb + 1 x por
3995// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003996static
Nate Begeman9008ca62009-04-27 18:41:29 +00003997SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3998 SelectionDAG &DAG, X86TargetLowering &TLI) {
3999 SDValue V1 = SVOp->getOperand(0);
4000 SDValue V2 = SVOp->getOperand(1);
4001 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004002 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004003
Nate Begemanb9a47b82009-02-23 08:49:38 +00004004 // Determine if more than 1 of the words in each of the low and high quadwords
4005 // of the result come from the same quadword of one of the two inputs. Undef
4006 // mask values count as coming from any quadword, for better codegen.
4007 SmallVector<unsigned, 4> LoQuad(4);
4008 SmallVector<unsigned, 4> HiQuad(4);
4009 BitVector InputQuads(4);
4010 for (unsigned i = 0; i < 8; ++i) {
4011 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004012 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004013 MaskVals.push_back(EltIdx);
4014 if (EltIdx < 0) {
4015 ++Quad[0];
4016 ++Quad[1];
4017 ++Quad[2];
4018 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004019 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004020 }
4021 ++Quad[EltIdx / 4];
4022 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004023 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004024
Nate Begemanb9a47b82009-02-23 08:49:38 +00004025 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004026 unsigned MaxQuad = 1;
4027 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004028 if (LoQuad[i] > MaxQuad) {
4029 BestLoQuad = i;
4030 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004031 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004032 }
4033
Nate Begemanb9a47b82009-02-23 08:49:38 +00004034 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004035 MaxQuad = 1;
4036 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004037 if (HiQuad[i] > MaxQuad) {
4038 BestHiQuad = i;
4039 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004040 }
4041 }
4042
Nate Begemanb9a47b82009-02-23 08:49:38 +00004043 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004044 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004045 // single pshufb instruction is necessary. If There are more than 2 input
4046 // quads, disable the next transformation since it does not help SSSE3.
4047 bool V1Used = InputQuads[0] || InputQuads[1];
4048 bool V2Used = InputQuads[2] || InputQuads[3];
4049 if (TLI.getSubtarget()->hasSSSE3()) {
4050 if (InputQuads.count() == 2 && V1Used && V2Used) {
4051 BestLoQuad = InputQuads.find_first();
4052 BestHiQuad = InputQuads.find_next(BestLoQuad);
4053 }
4054 if (InputQuads.count() > 2) {
4055 BestLoQuad = -1;
4056 BestHiQuad = -1;
4057 }
4058 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004059
Nate Begemanb9a47b82009-02-23 08:49:38 +00004060 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4061 // the shuffle mask. If a quad is scored as -1, that means that it contains
4062 // words from all 4 input quadwords.
4063 SDValue NewV;
4064 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004065 SmallVector<int, 8> MaskV;
4066 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4067 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004068 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004069 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4070 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4071 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004072
Nate Begemanb9a47b82009-02-23 08:49:38 +00004073 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4074 // source words for the shuffle, to aid later transformations.
4075 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004076 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004077 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004078 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004079 if (idx != (int)i)
4080 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004081 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004082 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004083 AllWordsInNewV = false;
4084 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004085 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004086
Nate Begemanb9a47b82009-02-23 08:49:38 +00004087 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4088 if (AllWordsInNewV) {
4089 for (int i = 0; i != 8; ++i) {
4090 int idx = MaskVals[i];
4091 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004092 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004093 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004094 if ((idx != i) && idx < 4)
4095 pshufhw = false;
4096 if ((idx != i) && idx > 3)
4097 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004098 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004099 V1 = NewV;
4100 V2Used = false;
4101 BestLoQuad = 0;
4102 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004103 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004104
Nate Begemanb9a47b82009-02-23 08:49:38 +00004105 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4106 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004107 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00004108 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004109 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00004110 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004111 }
Eric Christopherfd179292009-08-27 18:07:15 +00004112
Nate Begemanb9a47b82009-02-23 08:49:38 +00004113 // If we have SSSE3, and all words of the result are from 1 input vector,
4114 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4115 // is present, fall back to case 4.
4116 if (TLI.getSubtarget()->hasSSSE3()) {
4117 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004118
Nate Begemanb9a47b82009-02-23 08:49:38 +00004119 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004120 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004121 // mask, and elements that come from V1 in the V2 mask, so that the two
4122 // results can be OR'd together.
4123 bool TwoInputs = V1Used && V2Used;
4124 for (unsigned i = 0; i != 8; ++i) {
4125 int EltIdx = MaskVals[i] * 2;
4126 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004127 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4128 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004129 continue;
4130 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004131 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4132 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004133 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004134 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004135 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004136 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004137 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004138 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004139 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004140
Nate Begemanb9a47b82009-02-23 08:49:38 +00004141 // Calculate the shuffle mask for the second input, shuffle it, and
4142 // OR it with the first shuffled input.
4143 pshufbMask.clear();
4144 for (unsigned i = 0; i != 8; ++i) {
4145 int EltIdx = MaskVals[i] * 2;
4146 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004147 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4148 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004149 continue;
4150 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004151 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4152 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004153 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004154 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004155 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004156 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004157 MVT::v16i8, &pshufbMask[0], 16));
4158 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4159 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004160 }
4161
4162 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4163 // and update MaskVals with new element order.
4164 BitVector InOrder(8);
4165 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004166 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004167 for (int i = 0; i != 4; ++i) {
4168 int idx = MaskVals[i];
4169 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004170 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004171 InOrder.set(i);
4172 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004173 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004174 InOrder.set(i);
4175 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004176 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004177 }
4178 }
4179 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004180 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004181 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004182 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004183 }
Eric Christopherfd179292009-08-27 18:07:15 +00004184
Nate Begemanb9a47b82009-02-23 08:49:38 +00004185 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4186 // and update MaskVals with the new element order.
4187 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004188 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004189 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004190 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004191 for (unsigned i = 4; i != 8; ++i) {
4192 int idx = MaskVals[i];
4193 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004194 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004195 InOrder.set(i);
4196 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004197 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004198 InOrder.set(i);
4199 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004200 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004201 }
4202 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004203 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004204 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004205 }
Eric Christopherfd179292009-08-27 18:07:15 +00004206
Nate Begemanb9a47b82009-02-23 08:49:38 +00004207 // In case BestHi & BestLo were both -1, which means each quadword has a word
4208 // from each of the four input quadwords, calculate the InOrder bitvector now
4209 // before falling through to the insert/extract cleanup.
4210 if (BestLoQuad == -1 && BestHiQuad == -1) {
4211 NewV = V1;
4212 for (int i = 0; i != 8; ++i)
4213 if (MaskVals[i] < 0 || MaskVals[i] == i)
4214 InOrder.set(i);
4215 }
Eric Christopherfd179292009-08-27 18:07:15 +00004216
Nate Begemanb9a47b82009-02-23 08:49:38 +00004217 // The other elements are put in the right place using pextrw and pinsrw.
4218 for (unsigned i = 0; i != 8; ++i) {
4219 if (InOrder[i])
4220 continue;
4221 int EltIdx = MaskVals[i];
4222 if (EltIdx < 0)
4223 continue;
4224 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004225 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004226 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004227 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004228 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004229 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004230 DAG.getIntPtrConstant(i));
4231 }
4232 return NewV;
4233}
4234
4235// v16i8 shuffles - Prefer shuffles in the following order:
4236// 1. [ssse3] 1 x pshufb
4237// 2. [ssse3] 2 x pshufb + 1 x por
4238// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4239static
Nate Begeman9008ca62009-04-27 18:41:29 +00004240SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
4241 SelectionDAG &DAG, X86TargetLowering &TLI) {
4242 SDValue V1 = SVOp->getOperand(0);
4243 SDValue V2 = SVOp->getOperand(1);
4244 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004245 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004246 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004247
Nate Begemanb9a47b82009-02-23 08:49:38 +00004248 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004249 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004250 // present, fall back to case 3.
4251 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4252 bool V1Only = true;
4253 bool V2Only = true;
4254 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004255 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004256 if (EltIdx < 0)
4257 continue;
4258 if (EltIdx < 16)
4259 V2Only = false;
4260 else
4261 V1Only = false;
4262 }
Eric Christopherfd179292009-08-27 18:07:15 +00004263
Nate Begemanb9a47b82009-02-23 08:49:38 +00004264 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4265 if (TLI.getSubtarget()->hasSSSE3()) {
4266 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004267
Nate Begemanb9a47b82009-02-23 08:49:38 +00004268 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004269 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004270 //
4271 // Otherwise, we have elements from both input vectors, and must zero out
4272 // elements that come from V2 in the first mask, and V1 in the second mask
4273 // so that we can OR them together.
4274 bool TwoInputs = !(V1Only || V2Only);
4275 for (unsigned i = 0; i != 16; ++i) {
4276 int EltIdx = MaskVals[i];
4277 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004278 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004279 continue;
4280 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004281 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004282 }
4283 // If all the elements are from V2, assign it to V1 and return after
4284 // building the first pshufb.
4285 if (V2Only)
4286 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004287 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004288 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004289 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004290 if (!TwoInputs)
4291 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004292
Nate Begemanb9a47b82009-02-23 08:49:38 +00004293 // Calculate the shuffle mask for the second input, shuffle it, and
4294 // OR it with the first shuffled input.
4295 pshufbMask.clear();
4296 for (unsigned i = 0; i != 16; ++i) {
4297 int EltIdx = MaskVals[i];
4298 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004299 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004300 continue;
4301 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004302 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004303 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004304 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004305 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004306 MVT::v16i8, &pshufbMask[0], 16));
4307 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004308 }
Eric Christopherfd179292009-08-27 18:07:15 +00004309
Nate Begemanb9a47b82009-02-23 08:49:38 +00004310 // No SSSE3 - Calculate in place words and then fix all out of place words
4311 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4312 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004313 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4314 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004315 SDValue NewV = V2Only ? V2 : V1;
4316 for (int i = 0; i != 8; ++i) {
4317 int Elt0 = MaskVals[i*2];
4318 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004319
Nate Begemanb9a47b82009-02-23 08:49:38 +00004320 // This word of the result is all undef, skip it.
4321 if (Elt0 < 0 && Elt1 < 0)
4322 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004323
Nate Begemanb9a47b82009-02-23 08:49:38 +00004324 // This word of the result is already in the correct place, skip it.
4325 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4326 continue;
4327 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4328 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004329
Nate Begemanb9a47b82009-02-23 08:49:38 +00004330 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4331 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4332 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004333
4334 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4335 // using a single extract together, load it and store it.
4336 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004337 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004338 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004339 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004340 DAG.getIntPtrConstant(i));
4341 continue;
4342 }
4343
Nate Begemanb9a47b82009-02-23 08:49:38 +00004344 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004345 // source byte is not also odd, shift the extracted word left 8 bits
4346 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004347 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004348 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004349 DAG.getIntPtrConstant(Elt1 / 2));
4350 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004351 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004352 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004353 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004354 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4355 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004356 }
4357 // If Elt0 is defined, extract it from the appropriate source. If the
4358 // source byte is not also even, shift the extracted word right 8 bits. If
4359 // Elt1 was also defined, OR the extracted values together before
4360 // inserting them in the result.
4361 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004362 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004363 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4364 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004365 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004366 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004367 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004368 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4369 DAG.getConstant(0x00FF, MVT::i16));
4370 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004371 : InsElt0;
4372 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004373 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004374 DAG.getIntPtrConstant(i));
4375 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004376 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004377}
4378
Evan Cheng7a831ce2007-12-15 03:00:47 +00004379/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4380/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4381/// done when every pair / quad of shuffle mask elements point to elements in
4382/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004383/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4384static
Nate Begeman9008ca62009-04-27 18:41:29 +00004385SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4386 SelectionDAG &DAG,
4387 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004388 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004389 SDValue V1 = SVOp->getOperand(0);
4390 SDValue V2 = SVOp->getOperand(1);
4391 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004392 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004393 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004394 EVT MaskEltVT = MaskVT.getVectorElementType();
4395 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004396 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004397 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004398 case MVT::v4f32: NewVT = MVT::v2f64; break;
4399 case MVT::v4i32: NewVT = MVT::v2i64; break;
4400 case MVT::v8i16: NewVT = MVT::v4i32; break;
4401 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004402 }
4403
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004404 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004405 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004406 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004407 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004408 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004409 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004410 int Scale = NumElems / NewWidth;
4411 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004412 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004413 int StartIdx = -1;
4414 for (int j = 0; j < Scale; ++j) {
4415 int EltIdx = SVOp->getMaskElt(i+j);
4416 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004417 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004418 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004419 StartIdx = EltIdx - (EltIdx % Scale);
4420 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004421 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004422 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004423 if (StartIdx == -1)
4424 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004425 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004426 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004427 }
4428
Dale Johannesenace16102009-02-03 19:33:06 +00004429 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4430 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004431 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004432}
4433
Evan Chengd880b972008-05-09 21:53:03 +00004434/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004435///
Owen Andersone50ed302009-08-10 22:56:29 +00004436static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004437 SDValue SrcOp, SelectionDAG &DAG,
4438 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004439 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004440 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004441 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004442 LD = dyn_cast<LoadSDNode>(SrcOp);
4443 if (!LD) {
4444 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4445 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004446 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4447 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004448 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4449 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004450 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004451 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004452 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004453 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4454 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4455 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4456 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004457 SrcOp.getOperand(0)
4458 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004459 }
4460 }
4461 }
4462
Dale Johannesenace16102009-02-03 19:33:06 +00004463 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4464 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004465 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004466 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004467}
4468
Evan Chengace3c172008-07-22 21:13:36 +00004469/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4470/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004471static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004472LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4473 SDValue V1 = SVOp->getOperand(0);
4474 SDValue V2 = SVOp->getOperand(1);
4475 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004476 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004477
Evan Chengace3c172008-07-22 21:13:36 +00004478 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004479 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004480 SmallVector<int, 8> Mask1(4U, -1);
4481 SmallVector<int, 8> PermMask;
4482 SVOp->getMask(PermMask);
4483
Evan Chengace3c172008-07-22 21:13:36 +00004484 unsigned NumHi = 0;
4485 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004486 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004487 int Idx = PermMask[i];
4488 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004489 Locs[i] = std::make_pair(-1, -1);
4490 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004491 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4492 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004493 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004494 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004495 NumLo++;
4496 } else {
4497 Locs[i] = std::make_pair(1, NumHi);
4498 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004499 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004500 NumHi++;
4501 }
4502 }
4503 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004504
Evan Chengace3c172008-07-22 21:13:36 +00004505 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004506 // If no more than two elements come from either vector. This can be
4507 // implemented with two shuffles. First shuffle gather the elements.
4508 // The second shuffle, which takes the first shuffle as both of its
4509 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004510 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004511
Nate Begeman9008ca62009-04-27 18:41:29 +00004512 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004513
Evan Chengace3c172008-07-22 21:13:36 +00004514 for (unsigned i = 0; i != 4; ++i) {
4515 if (Locs[i].first == -1)
4516 continue;
4517 else {
4518 unsigned Idx = (i < 2) ? 0 : 4;
4519 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004520 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004521 }
4522 }
4523
Nate Begeman9008ca62009-04-27 18:41:29 +00004524 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004525 } else if (NumLo == 3 || NumHi == 3) {
4526 // Otherwise, we must have three elements from one vector, call it X, and
4527 // one element from the other, call it Y. First, use a shufps to build an
4528 // intermediate vector with the one element from Y and the element from X
4529 // that will be in the same half in the final destination (the indexes don't
4530 // matter). Then, use a shufps to build the final vector, taking the half
4531 // containing the element from Y from the intermediate, and the other half
4532 // from X.
4533 if (NumHi == 3) {
4534 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004535 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004536 std::swap(V1, V2);
4537 }
4538
4539 // Find the element from V2.
4540 unsigned HiIndex;
4541 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004542 int Val = PermMask[HiIndex];
4543 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004544 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004545 if (Val >= 4)
4546 break;
4547 }
4548
Nate Begeman9008ca62009-04-27 18:41:29 +00004549 Mask1[0] = PermMask[HiIndex];
4550 Mask1[1] = -1;
4551 Mask1[2] = PermMask[HiIndex^1];
4552 Mask1[3] = -1;
4553 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004554
4555 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004556 Mask1[0] = PermMask[0];
4557 Mask1[1] = PermMask[1];
4558 Mask1[2] = HiIndex & 1 ? 6 : 4;
4559 Mask1[3] = HiIndex & 1 ? 4 : 6;
4560 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004561 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004562 Mask1[0] = HiIndex & 1 ? 2 : 0;
4563 Mask1[1] = HiIndex & 1 ? 0 : 2;
4564 Mask1[2] = PermMask[2];
4565 Mask1[3] = PermMask[3];
4566 if (Mask1[2] >= 0)
4567 Mask1[2] += 4;
4568 if (Mask1[3] >= 0)
4569 Mask1[3] += 4;
4570 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004571 }
Evan Chengace3c172008-07-22 21:13:36 +00004572 }
4573
4574 // Break it into (shuffle shuffle_hi, shuffle_lo).
4575 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004576 SmallVector<int,8> LoMask(4U, -1);
4577 SmallVector<int,8> HiMask(4U, -1);
4578
4579 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004580 unsigned MaskIdx = 0;
4581 unsigned LoIdx = 0;
4582 unsigned HiIdx = 2;
4583 for (unsigned i = 0; i != 4; ++i) {
4584 if (i == 2) {
4585 MaskPtr = &HiMask;
4586 MaskIdx = 1;
4587 LoIdx = 0;
4588 HiIdx = 2;
4589 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004590 int Idx = PermMask[i];
4591 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004592 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004593 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004594 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004595 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004596 LoIdx++;
4597 } else {
4598 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004599 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004600 HiIdx++;
4601 }
4602 }
4603
Nate Begeman9008ca62009-04-27 18:41:29 +00004604 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4605 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4606 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004607 for (unsigned i = 0; i != 4; ++i) {
4608 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004609 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004610 } else {
4611 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004612 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004613 }
4614 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004615 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004616}
4617
Dan Gohman475871a2008-07-27 21:46:04 +00004618SDValue
4619X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004620 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004621 SDValue V1 = Op.getOperand(0);
4622 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004623 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004624 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004625 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004626 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004627 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4628 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004629 bool V1IsSplat = false;
4630 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004631
Nate Begeman9008ca62009-04-27 18:41:29 +00004632 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004633 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004634
Nate Begeman9008ca62009-04-27 18:41:29 +00004635 // Promote splats to v4f32.
4636 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004637 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004638 return Op;
4639 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004640 }
4641
Evan Cheng7a831ce2007-12-15 03:00:47 +00004642 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4643 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004644 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004645 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004646 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004647 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004648 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004649 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004650 // FIXME: Figure out a cleaner way to do this.
4651 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004652 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004653 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004654 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004655 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4656 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4657 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004658 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004659 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004660 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4661 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004662 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004663 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004664 }
4665 }
Eric Christopherfd179292009-08-27 18:07:15 +00004666
Nate Begeman9008ca62009-04-27 18:41:29 +00004667 if (X86::isPSHUFDMask(SVOp))
4668 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004669
Evan Chengf26ffe92008-05-29 08:22:04 +00004670 // Check if this can be converted into a logical shift.
4671 bool isLeft = false;
4672 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004673 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004674 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004675 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004676 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004677 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004678 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004679 EVT EltVT = VT.getVectorElementType();
4680 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004681 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004682 }
Eric Christopherfd179292009-08-27 18:07:15 +00004683
Nate Begeman9008ca62009-04-27 18:41:29 +00004684 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004685 if (V1IsUndef)
4686 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004687 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004688 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004689 if (!isMMX)
4690 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004691 }
Eric Christopherfd179292009-08-27 18:07:15 +00004692
Nate Begeman9008ca62009-04-27 18:41:29 +00004693 // FIXME: fold these into legal mask.
4694 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4695 X86::isMOVSLDUPMask(SVOp) ||
4696 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004697 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004698 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004699 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004700
Nate Begeman9008ca62009-04-27 18:41:29 +00004701 if (ShouldXformToMOVHLPS(SVOp) ||
4702 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4703 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004704
Evan Chengf26ffe92008-05-29 08:22:04 +00004705 if (isShift) {
4706 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004707 EVT EltVT = VT.getVectorElementType();
4708 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004709 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004710 }
Eric Christopherfd179292009-08-27 18:07:15 +00004711
Evan Cheng9eca5e82006-10-25 21:49:50 +00004712 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004713 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4714 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004715 V1IsSplat = isSplatVector(V1.getNode());
4716 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004717
Chris Lattner8a594482007-11-25 00:24:49 +00004718 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004719 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004720 Op = CommuteVectorShuffle(SVOp, DAG);
4721 SVOp = cast<ShuffleVectorSDNode>(Op);
4722 V1 = SVOp->getOperand(0);
4723 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004724 std::swap(V1IsSplat, V2IsSplat);
4725 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004726 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004727 }
4728
Nate Begeman9008ca62009-04-27 18:41:29 +00004729 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4730 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004731 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004732 return V1;
4733 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4734 // the instruction selector will not match, so get a canonical MOVL with
4735 // swapped operands to undo the commute.
4736 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004737 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004738
Nate Begeman9008ca62009-04-27 18:41:29 +00004739 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4740 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4741 X86::isUNPCKLMask(SVOp) ||
4742 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004743 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004744
Evan Cheng9bbbb982006-10-25 20:48:19 +00004745 if (V2IsSplat) {
4746 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004747 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004748 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004749 SDValue NewMask = NormalizeMask(SVOp, DAG);
4750 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4751 if (NSVOp != SVOp) {
4752 if (X86::isUNPCKLMask(NSVOp, true)) {
4753 return NewMask;
4754 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4755 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004756 }
4757 }
4758 }
4759
Evan Cheng9eca5e82006-10-25 21:49:50 +00004760 if (Commuted) {
4761 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004762 // FIXME: this seems wrong.
4763 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4764 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4765 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4766 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4767 X86::isUNPCKLMask(NewSVOp) ||
4768 X86::isUNPCKHMask(NewSVOp))
4769 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004770 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004771
Nate Begemanb9a47b82009-02-23 08:49:38 +00004772 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004773
4774 // Normalize the node to match x86 shuffle ops if needed
4775 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4776 return CommuteVectorShuffle(SVOp, DAG);
4777
4778 // Check for legal shuffle and return?
4779 SmallVector<int, 16> PermMask;
4780 SVOp->getMask(PermMask);
4781 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004782 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004783
Evan Cheng14b32e12007-12-11 01:46:18 +00004784 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004785 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004786 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004787 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004788 return NewOp;
4789 }
4790
Owen Anderson825b72b2009-08-11 20:47:22 +00004791 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004792 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004793 if (NewOp.getNode())
4794 return NewOp;
4795 }
Eric Christopherfd179292009-08-27 18:07:15 +00004796
Evan Chengace3c172008-07-22 21:13:36 +00004797 // Handle all 4 wide cases with a number of shuffles except for MMX.
4798 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004799 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004800
Dan Gohman475871a2008-07-27 21:46:04 +00004801 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004802}
4803
Dan Gohman475871a2008-07-27 21:46:04 +00004804SDValue
4805X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004806 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004807 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004808 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004809 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004810 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004811 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004812 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004813 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004814 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004815 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004816 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4817 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4818 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004819 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4820 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004821 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004822 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004823 Op.getOperand(0)),
4824 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004825 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004826 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004827 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004828 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004829 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004830 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004831 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4832 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004833 // result has a single use which is a store or a bitcast to i32. And in
4834 // the case of a store, it's not worth it if the index is a constant 0,
4835 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004836 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004837 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004838 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004839 if ((User->getOpcode() != ISD::STORE ||
4840 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4841 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004842 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004843 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004844 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004845 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4846 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004847 Op.getOperand(0)),
4848 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004849 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4850 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004851 // ExtractPS works with constant index.
4852 if (isa<ConstantSDNode>(Op.getOperand(1)))
4853 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004854 }
Dan Gohman475871a2008-07-27 21:46:04 +00004855 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004856}
4857
4858
Dan Gohman475871a2008-07-27 21:46:04 +00004859SDValue
4860X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004861 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004862 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004863
Evan Cheng62a3f152008-03-24 21:52:23 +00004864 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004865 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004866 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004867 return Res;
4868 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004869
Owen Andersone50ed302009-08-10 22:56:29 +00004870 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004871 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004872 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004873 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004874 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004875 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004876 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004877 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4878 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004879 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004880 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004881 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004882 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004883 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004884 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004885 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004886 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004887 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004888 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004889 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004890 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004891 if (Idx == 0)
4892 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004893
Evan Cheng0db9fe62006-04-25 20:13:52 +00004894 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004895 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004896 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004897 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004898 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004899 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004900 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004901 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004902 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4903 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4904 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004905 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004906 if (Idx == 0)
4907 return Op;
4908
4909 // UNPCKHPD the element to the lowest double word, then movsd.
4910 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4911 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004912 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004913 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004914 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004915 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004916 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004917 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004918 }
4919
Dan Gohman475871a2008-07-27 21:46:04 +00004920 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004921}
4922
Dan Gohman475871a2008-07-27 21:46:04 +00004923SDValue
4924X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004925 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004926 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004927 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004928
Dan Gohman475871a2008-07-27 21:46:04 +00004929 SDValue N0 = Op.getOperand(0);
4930 SDValue N1 = Op.getOperand(1);
4931 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004932
Dan Gohman8a55ce42009-09-23 21:02:20 +00004933 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004934 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00004935 unsigned Opc;
4936 if (VT == MVT::v8i16)
4937 Opc = X86ISD::PINSRW;
4938 else if (VT == MVT::v4i16)
4939 Opc = X86ISD::MMX_PINSRW;
4940 else if (VT == MVT::v16i8)
4941 Opc = X86ISD::PINSRB;
4942 else
4943 Opc = X86ISD::PINSRB;
4944
Nate Begeman14d12ca2008-02-11 04:19:36 +00004945 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4946 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004947 if (N1.getValueType() != MVT::i32)
4948 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4949 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004950 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004951 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004952 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004953 // Bits [7:6] of the constant are the source select. This will always be
4954 // zero here. The DAG Combiner may combine an extract_elt index into these
4955 // bits. For example (insert (extract, 3), 2) could be matched by putting
4956 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004957 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004958 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004959 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004960 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004961 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004962 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004963 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004964 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004965 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004966 // PINSR* works with constant index.
4967 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004968 }
Dan Gohman475871a2008-07-27 21:46:04 +00004969 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004970}
4971
Dan Gohman475871a2008-07-27 21:46:04 +00004972SDValue
4973X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004974 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004975 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004976
4977 if (Subtarget->hasSSE41())
4978 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4979
Dan Gohman8a55ce42009-09-23 21:02:20 +00004980 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004981 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004982
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004983 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004984 SDValue N0 = Op.getOperand(0);
4985 SDValue N1 = Op.getOperand(1);
4986 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004987
Dan Gohman8a55ce42009-09-23 21:02:20 +00004988 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004989 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4990 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004991 if (N1.getValueType() != MVT::i32)
4992 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4993 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004994 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00004995 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
4996 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004997 }
Dan Gohman475871a2008-07-27 21:46:04 +00004998 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004999}
5000
Dan Gohman475871a2008-07-27 21:46:04 +00005001SDValue
5002X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005003 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005004 if (Op.getValueType() == MVT::v2f32)
5005 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
5006 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
5007 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00005008 Op.getOperand(0))));
5009
Owen Anderson825b72b2009-08-11 20:47:22 +00005010 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
5011 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005012
Owen Anderson825b72b2009-08-11 20:47:22 +00005013 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5014 EVT VT = MVT::v2i32;
5015 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00005016 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005017 case MVT::v16i8:
5018 case MVT::v8i16:
5019 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00005020 break;
5021 }
Dale Johannesenace16102009-02-03 19:33:06 +00005022 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5023 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005024}
5025
Bill Wendling056292f2008-09-16 21:48:12 +00005026// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5027// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5028// one of the above mentioned nodes. It has to be wrapped because otherwise
5029// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5030// be used to form addressing mode. These wrapped nodes will be selected
5031// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005032SDValue
5033X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005034 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005035
Chris Lattner41621a22009-06-26 19:22:52 +00005036 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5037 // global base reg.
5038 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005039 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005040 CodeModel::Model M = getTargetMachine().getCodeModel();
5041
Chris Lattner4f066492009-07-11 20:29:19 +00005042 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005043 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005044 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005045 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005046 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005047 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005048 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005049
Evan Cheng1606e8e2009-03-13 07:51:59 +00005050 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005051 CP->getAlignment(),
5052 CP->getOffset(), OpFlag);
5053 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005054 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005055 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005056 if (OpFlag) {
5057 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005058 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00005059 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005060 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005061 }
5062
5063 return Result;
5064}
5065
Chris Lattner18c59872009-06-27 04:16:01 +00005066SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
5067 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005068
Chris Lattner18c59872009-06-27 04:16:01 +00005069 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5070 // global base reg.
5071 unsigned char OpFlag = 0;
5072 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005073 CodeModel::Model M = getTargetMachine().getCodeModel();
5074
Chris Lattner4f066492009-07-11 20:29:19 +00005075 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005076 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005077 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005078 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005079 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005080 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005081 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005082
Chris Lattner18c59872009-06-27 04:16:01 +00005083 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5084 OpFlag);
5085 DebugLoc DL = JT->getDebugLoc();
5086 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005087
Chris Lattner18c59872009-06-27 04:16:01 +00005088 // With PIC, the address is actually $g + Offset.
5089 if (OpFlag) {
5090 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5091 DAG.getNode(X86ISD::GlobalBaseReg,
5092 DebugLoc::getUnknownLoc(), getPointerTy()),
5093 Result);
5094 }
Eric Christopherfd179292009-08-27 18:07:15 +00005095
Chris Lattner18c59872009-06-27 04:16:01 +00005096 return Result;
5097}
5098
5099SDValue
5100X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
5101 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005102
Chris Lattner18c59872009-06-27 04:16:01 +00005103 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5104 // global base reg.
5105 unsigned char OpFlag = 0;
5106 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005107 CodeModel::Model M = getTargetMachine().getCodeModel();
5108
Chris Lattner4f066492009-07-11 20:29:19 +00005109 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005110 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005111 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005112 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005113 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005114 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005115 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005116
Chris Lattner18c59872009-06-27 04:16:01 +00005117 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005118
Chris Lattner18c59872009-06-27 04:16:01 +00005119 DebugLoc DL = Op.getDebugLoc();
5120 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005121
5122
Chris Lattner18c59872009-06-27 04:16:01 +00005123 // With PIC, the address is actually $g + Offset.
5124 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005125 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005126 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5127 DAG.getNode(X86ISD::GlobalBaseReg,
5128 DebugLoc::getUnknownLoc(),
5129 getPointerTy()),
5130 Result);
5131 }
Eric Christopherfd179292009-08-27 18:07:15 +00005132
Chris Lattner18c59872009-06-27 04:16:01 +00005133 return Result;
5134}
5135
Dan Gohman475871a2008-07-27 21:46:04 +00005136SDValue
Dan Gohmanf705adb2009-10-30 01:28:02 +00005137X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohman29cbade2009-11-20 23:18:13 +00005138 // Create the TargetBlockAddressAddress node.
5139 unsigned char OpFlags =
5140 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005141 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman29cbade2009-11-20 23:18:13 +00005142 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
5143 DebugLoc dl = Op.getDebugLoc();
5144 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5145 /*isTarget=*/true, OpFlags);
5146
Dan Gohmanf705adb2009-10-30 01:28:02 +00005147 if (Subtarget->isPICStyleRIPRel() &&
5148 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005149 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5150 else
5151 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005152
Dan Gohman29cbade2009-11-20 23:18:13 +00005153 // With PIC, the address is actually $g + Offset.
5154 if (isGlobalRelativeToPICBase(OpFlags)) {
5155 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5156 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5157 Result);
5158 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005159
5160 return Result;
5161}
5162
5163SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005164X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005165 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005166 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005167 // Create the TargetGlobalAddress node, folding in the constant
5168 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005169 unsigned char OpFlags =
5170 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005171 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005172 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005173 if (OpFlags == X86II::MO_NO_FLAG &&
5174 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005175 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00005176 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005177 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005178 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00005179 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005180 }
Eric Christopherfd179292009-08-27 18:07:15 +00005181
Chris Lattner4f066492009-07-11 20:29:19 +00005182 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005183 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005184 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5185 else
5186 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005187
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005188 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005189 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005190 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5191 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005192 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005193 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005194
Chris Lattner36c25012009-07-10 07:34:39 +00005195 // For globals that require a load from a stub to get the address, emit the
5196 // load.
5197 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005198 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005199 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005200
Dan Gohman6520e202008-10-18 02:06:02 +00005201 // If there was a non-zero offset that we didn't fold, create an explicit
5202 // addition for it.
5203 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005204 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005205 DAG.getConstant(Offset, getPointerTy()));
5206
Evan Cheng0db9fe62006-04-25 20:13:52 +00005207 return Result;
5208}
5209
Evan Chengda43bcf2008-09-24 00:05:32 +00005210SDValue
5211X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
5212 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005213 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005214 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005215}
5216
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005217static SDValue
5218GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005219 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005220 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005221 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005222 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005223 DebugLoc dl = GA->getDebugLoc();
5224 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
5225 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005226 GA->getOffset(),
5227 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005228 if (InFlag) {
5229 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005230 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005231 } else {
5232 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005233 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005234 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005235
5236 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
5237 MFI->setHasCalls(true);
5238
Rafael Espindola15f1b662009-04-24 12:59:40 +00005239 SDValue Flag = Chain.getValue(1);
5240 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005241}
5242
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005243// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005244static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005245LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005246 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005247 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005248 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5249 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005250 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005251 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005252 PtrVT), InFlag);
5253 InFlag = Chain.getValue(1);
5254
Chris Lattnerb903bed2009-06-26 21:20:29 +00005255 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005256}
5257
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005258// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005259static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005260LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005261 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005262 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5263 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005264}
5265
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005266// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5267// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005268static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005269 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005270 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005271 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005272 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005273 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
5274 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005275 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005276 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005277
5278 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005279 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005280
Chris Lattnerb903bed2009-06-26 21:20:29 +00005281 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005282 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5283 // initialexec.
5284 unsigned WrapperKind = X86ISD::Wrapper;
5285 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005286 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005287 } else if (is64Bit) {
5288 assert(model == TLSModel::InitialExec);
5289 OperandFlags = X86II::MO_GOTTPOFF;
5290 WrapperKind = X86ISD::WrapperRIP;
5291 } else {
5292 assert(model == TLSModel::InitialExec);
5293 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005294 }
Eric Christopherfd179292009-08-27 18:07:15 +00005295
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005296 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5297 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00005298 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005299 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005300 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005301
Rafael Espindola9a580232009-02-27 13:37:18 +00005302 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005303 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005304 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005305
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005306 // The address of the thread local variable is the add of the thread
5307 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005308 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005309}
5310
Dan Gohman475871a2008-07-27 21:46:04 +00005311SDValue
5312X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005313 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00005314 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005315 assert(Subtarget->isTargetELF() &&
5316 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005317 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005318 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005319
Chris Lattnerb903bed2009-06-26 21:20:29 +00005320 // If GV is an alias then use the aliasee for determining
5321 // thread-localness.
5322 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5323 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00005324
Chris Lattnerb903bed2009-06-26 21:20:29 +00005325 TLSModel::Model model = getTLSModel(GV,
5326 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00005327
Chris Lattnerb903bed2009-06-26 21:20:29 +00005328 switch (model) {
5329 case TLSModel::GeneralDynamic:
5330 case TLSModel::LocalDynamic: // not implemented
5331 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00005332 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00005333 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005334
Chris Lattnerb903bed2009-06-26 21:20:29 +00005335 case TLSModel::InitialExec:
5336 case TLSModel::LocalExec:
5337 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5338 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005339 }
Eric Christopherfd179292009-08-27 18:07:15 +00005340
Torok Edwinc23197a2009-07-14 16:55:14 +00005341 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005342 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005343}
5344
Evan Cheng0db9fe62006-04-25 20:13:52 +00005345
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005346/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005347/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00005348SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005349 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005350 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005351 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005352 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005353 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005354 SDValue ShOpLo = Op.getOperand(0);
5355 SDValue ShOpHi = Op.getOperand(1);
5356 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005357 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005358 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005359 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005360
Dan Gohman475871a2008-07-27 21:46:04 +00005361 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005362 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005363 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5364 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005365 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005366 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5367 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005368 }
Evan Chenge3413162006-01-09 18:33:28 +00005369
Owen Anderson825b72b2009-08-11 20:47:22 +00005370 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5371 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00005372 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005373 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005374
Dan Gohman475871a2008-07-27 21:46:04 +00005375 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005376 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005377 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5378 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005379
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005380 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005381 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5382 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005383 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005384 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5385 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005386 }
5387
Dan Gohman475871a2008-07-27 21:46:04 +00005388 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005389 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005390}
Evan Chenga3195e82006-01-12 22:54:21 +00005391
Dan Gohman475871a2008-07-27 21:46:04 +00005392SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00005393 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005394
5395 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005396 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005397 return Op;
5398 }
5399 return SDValue();
5400 }
5401
Owen Anderson825b72b2009-08-11 20:47:22 +00005402 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005403 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005404
Eli Friedman36df4992009-05-27 00:47:34 +00005405 // These are really Legal; return the operand so the caller accepts it as
5406 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005407 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005408 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005409 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005410 Subtarget->is64Bit()) {
5411 return Op;
5412 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005413
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005414 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005415 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005416 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005417 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005418 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005419 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005420 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005421 PseudoSourceValue::getFixedStack(SSFI), 0,
5422 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005423 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5424}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005425
Owen Andersone50ed302009-08-10 22:56:29 +00005426SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00005427 SDValue StackSlot,
5428 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005429 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005430 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005431 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005432 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005433 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005434 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005435 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005436 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005437 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005438 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005439 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005440
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005441 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005442 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005443 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005444
5445 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5446 // shouldn't be necessary except that RFP cannot be live across
5447 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005448 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005449 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005450 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005451 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005452 SDValue Ops[] = {
5453 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5454 };
5455 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005456 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005457 PseudoSourceValue::getFixedStack(SSFI), 0,
5458 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005459 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005460
Evan Cheng0db9fe62006-04-25 20:13:52 +00005461 return Result;
5462}
5463
Bill Wendling8b8a6362009-01-17 03:56:04 +00005464// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5465SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
5466 // This algorithm is not obvious. Here it is in C code, more or less:
5467 /*
5468 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5469 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5470 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005471
Bill Wendling8b8a6362009-01-17 03:56:04 +00005472 // Copy ints to xmm registers.
5473 __m128i xh = _mm_cvtsi32_si128( hi );
5474 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005475
Bill Wendling8b8a6362009-01-17 03:56:04 +00005476 // Combine into low half of a single xmm register.
5477 __m128i x = _mm_unpacklo_epi32( xh, xl );
5478 __m128d d;
5479 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005480
Bill Wendling8b8a6362009-01-17 03:56:04 +00005481 // Merge in appropriate exponents to give the integer bits the right
5482 // magnitude.
5483 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005484
Bill Wendling8b8a6362009-01-17 03:56:04 +00005485 // Subtract away the biases to deal with the IEEE-754 double precision
5486 // implicit 1.
5487 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005488
Bill Wendling8b8a6362009-01-17 03:56:04 +00005489 // All conversions up to here are exact. The correctly rounded result is
5490 // calculated using the current rounding mode using the following
5491 // horizontal add.
5492 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5493 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5494 // store doesn't really need to be here (except
5495 // maybe to zero the other double)
5496 return sd;
5497 }
5498 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005499
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005500 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005501 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005502
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005503 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005504 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005505 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5506 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5507 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5508 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005509 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005510 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005511
Bill Wendling8b8a6362009-01-17 03:56:04 +00005512 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005513 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005514 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005515 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005516 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005517 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005518 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005519
Owen Anderson825b72b2009-08-11 20:47:22 +00005520 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5521 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005522 Op.getOperand(0),
5523 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005524 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5525 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005526 Op.getOperand(0),
5527 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005528 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5529 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005530 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005531 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005532 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5533 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5534 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005535 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005536 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005537 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005538
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005539 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005540 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005541 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5542 DAG.getUNDEF(MVT::v2f64), ShufMask);
5543 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5544 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005545 DAG.getIntPtrConstant(0));
5546}
5547
Bill Wendling8b8a6362009-01-17 03:56:04 +00005548// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5549SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005550 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005551 // FP constant to bias correct the final result.
5552 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005553 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005554
5555 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005556 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5557 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005558 Op.getOperand(0),
5559 DAG.getIntPtrConstant(0)));
5560
Owen Anderson825b72b2009-08-11 20:47:22 +00005561 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5562 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005563 DAG.getIntPtrConstant(0));
5564
5565 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005566 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5567 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005568 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005569 MVT::v2f64, Load)),
5570 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005571 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005572 MVT::v2f64, Bias)));
5573 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5574 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005575 DAG.getIntPtrConstant(0));
5576
5577 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005578 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005579
5580 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005581 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005582
Owen Anderson825b72b2009-08-11 20:47:22 +00005583 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005584 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005585 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005586 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005587 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005588 }
5589
5590 // Handle final rounding.
5591 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005592}
5593
5594SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005595 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005596 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005597
Evan Chenga06ec9e2009-01-19 08:08:22 +00005598 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5599 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5600 // the optimization here.
5601 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005602 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005603
Owen Andersone50ed302009-08-10 22:56:29 +00005604 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005605 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005606 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005607 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005608 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005609
Bill Wendling8b8a6362009-01-17 03:56:04 +00005610 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005611 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005612 return LowerUINT_TO_FP_i32(Op, DAG);
5613 }
5614
Owen Anderson825b72b2009-08-11 20:47:22 +00005615 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005616
5617 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005618 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005619 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5620 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5621 getPointerTy(), StackSlot, WordOff);
5622 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00005623 StackSlot, NULL, 0, false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005624 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00005625 OffsetSlot, NULL, 0, false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005626 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005627}
5628
Dan Gohman475871a2008-07-27 21:46:04 +00005629std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005630FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005631 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005632
Owen Andersone50ed302009-08-10 22:56:29 +00005633 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005634
5635 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005636 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5637 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005638 }
5639
Owen Anderson825b72b2009-08-11 20:47:22 +00005640 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5641 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005642 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005643
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005644 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005645 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005646 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005647 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005648 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005649 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005650 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005651 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005652
Evan Cheng87c89352007-10-15 20:11:21 +00005653 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5654 // stack slot.
5655 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005656 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005657 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005658 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005659
Evan Cheng0db9fe62006-04-25 20:13:52 +00005660 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005661 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005662 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005663 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5664 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5665 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005666 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005667
Dan Gohman475871a2008-07-27 21:46:04 +00005668 SDValue Chain = DAG.getEntryNode();
5669 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005670 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005671 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005672 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005673 PseudoSourceValue::getFixedStack(SSFI), 0,
5674 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005675 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005676 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005677 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5678 };
Dale Johannesenace16102009-02-03 19:33:06 +00005679 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005680 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005681 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005682 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5683 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005684
Evan Cheng0db9fe62006-04-25 20:13:52 +00005685 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005686 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005687 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005688
Chris Lattner27a6c732007-11-24 07:07:01 +00005689 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005690}
5691
Dan Gohman475871a2008-07-27 21:46:04 +00005692SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005693 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005694 if (Op.getValueType() == MVT::v2i32 &&
5695 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005696 return Op;
5697 }
5698 return SDValue();
5699 }
5700
Eli Friedman948e95a2009-05-23 09:59:16 +00005701 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005702 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005703 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5704 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005705
Chris Lattner27a6c732007-11-24 07:07:01 +00005706 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005707 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005708 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005709}
5710
Eli Friedman948e95a2009-05-23 09:59:16 +00005711SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5712 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5713 SDValue FIST = Vals.first, StackSlot = Vals.second;
5714 assert(FIST.getNode() && "Unexpected failure");
5715
5716 // Load the result.
5717 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005718 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005719}
5720
Dan Gohman475871a2008-07-27 21:46:04 +00005721SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005722 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005723 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005724 EVT VT = Op.getValueType();
5725 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005726 if (VT.isVector())
5727 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005728 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005729 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005730 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005731 CV.push_back(C);
5732 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005733 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005734 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005735 CV.push_back(C);
5736 CV.push_back(C);
5737 CV.push_back(C);
5738 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005739 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005740 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005741 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005742 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005743 PseudoSourceValue::getConstantPool(), 0,
5744 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005745 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005746}
5747
Dan Gohman475871a2008-07-27 21:46:04 +00005748SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005749 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005750 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005751 EVT VT = Op.getValueType();
5752 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005753 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005754 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005755 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005756 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005757 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005758 CV.push_back(C);
5759 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005760 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005761 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005762 CV.push_back(C);
5763 CV.push_back(C);
5764 CV.push_back(C);
5765 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005766 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005767 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005768 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005769 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005770 PseudoSourceValue::getConstantPool(), 0,
5771 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005772 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005773 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005774 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5775 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005776 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005777 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005778 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005779 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005780 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005781}
5782
Dan Gohman475871a2008-07-27 21:46:04 +00005783SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005784 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005785 SDValue Op0 = Op.getOperand(0);
5786 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005787 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005788 EVT VT = Op.getValueType();
5789 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005790
5791 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005792 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005793 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005794 SrcVT = VT;
5795 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005796 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005797 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005798 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005799 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005800 }
5801
5802 // At this point the operands and the result should have the same
5803 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005804
Evan Cheng68c47cb2007-01-05 07:55:56 +00005805 // First get the sign bit of second operand.
5806 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005807 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005808 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5809 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005810 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005811 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5812 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5813 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5814 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005815 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005816 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005817 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005818 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005819 PseudoSourceValue::getConstantPool(), 0,
5820 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005821 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005822
5823 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005824 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005825 // Op0 is MVT::f32, Op1 is MVT::f64.
5826 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5827 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5828 DAG.getConstant(32, MVT::i32));
5829 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5830 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005831 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005832 }
5833
Evan Cheng73d6cf12007-01-05 21:37:56 +00005834 // Clear first operand sign bit.
5835 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005836 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005837 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5838 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005839 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005840 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5841 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5842 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5843 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005844 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005845 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005846 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005847 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005848 PseudoSourceValue::getConstantPool(), 0,
5849 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005850 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005851
5852 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005853 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005854}
5855
Dan Gohman076aee32009-03-04 19:44:21 +00005856/// Emit nodes that will be selected as "test Op0,Op0", or something
5857/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005858SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5859 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005860 DebugLoc dl = Op.getDebugLoc();
5861
Dan Gohman31125812009-03-07 01:58:32 +00005862 // CF and OF aren't always set the way we want. Determine which
5863 // of these we need.
5864 bool NeedCF = false;
5865 bool NeedOF = false;
5866 switch (X86CC) {
5867 case X86::COND_A: case X86::COND_AE:
5868 case X86::COND_B: case X86::COND_BE:
5869 NeedCF = true;
5870 break;
5871 case X86::COND_G: case X86::COND_GE:
5872 case X86::COND_L: case X86::COND_LE:
5873 case X86::COND_O: case X86::COND_NO:
5874 NeedOF = true;
5875 break;
5876 default: break;
5877 }
5878
Dan Gohman076aee32009-03-04 19:44:21 +00005879 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005880 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5881 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5882 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005883 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005884 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005885 switch (Op.getNode()->getOpcode()) {
5886 case ISD::ADD:
5887 // Due to an isel shortcoming, be conservative if this add is likely to
5888 // be selected as part of a load-modify-store instruction. When the root
5889 // node in a match is a store, isel doesn't know how to remap non-chain
5890 // non-flag uses of other nodes in the match, such as the ADD in this
5891 // case. This leads to the ADD being left around and reselected, with
5892 // the result being two adds in the output.
5893 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5894 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5895 if (UI->getOpcode() == ISD::STORE)
5896 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005897 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005898 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5899 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005900 if (C->getAPIntValue() == 1) {
5901 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005902 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005903 break;
5904 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005905 // An add of negative one (subtract of one) will be selected as a DEC.
5906 if (C->getAPIntValue().isAllOnesValue()) {
5907 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005908 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005909 break;
5910 }
5911 }
Dan Gohman076aee32009-03-04 19:44:21 +00005912 // Otherwise use a regular EFLAGS-setting add.
5913 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005914 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005915 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005916 case ISD::AND: {
5917 // If the primary and result isn't used, don't bother using X86ISD::AND,
5918 // because a TEST instruction will be better.
5919 bool NonFlagUse = false;
5920 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Evan Cheng17751da2010-01-07 00:54:06 +00005921 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
5922 SDNode *User = *UI;
5923 unsigned UOpNo = UI.getOperandNo();
5924 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
5925 // Look pass truncate.
5926 UOpNo = User->use_begin().getOperandNo();
5927 User = *User->use_begin();
5928 }
5929 if (User->getOpcode() != ISD::BRCOND &&
5930 User->getOpcode() != ISD::SETCC &&
5931 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
Dan Gohmane220c4b2009-09-18 19:59:53 +00005932 NonFlagUse = true;
5933 break;
5934 }
Evan Cheng17751da2010-01-07 00:54:06 +00005935 }
Dan Gohmane220c4b2009-09-18 19:59:53 +00005936 if (!NonFlagUse)
5937 break;
5938 }
5939 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005940 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005941 case ISD::OR:
5942 case ISD::XOR:
5943 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005944 // likely to be selected as part of a load-modify-store instruction.
5945 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5946 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5947 if (UI->getOpcode() == ISD::STORE)
5948 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005949 // Otherwise use a regular EFLAGS-setting instruction.
5950 switch (Op.getNode()->getOpcode()) {
5951 case ISD::SUB: Opcode = X86ISD::SUB; break;
5952 case ISD::OR: Opcode = X86ISD::OR; break;
5953 case ISD::XOR: Opcode = X86ISD::XOR; break;
5954 case ISD::AND: Opcode = X86ISD::AND; break;
5955 default: llvm_unreachable("unexpected operator!");
5956 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005957 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005958 break;
5959 case X86ISD::ADD:
5960 case X86ISD::SUB:
5961 case X86ISD::INC:
5962 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005963 case X86ISD::OR:
5964 case X86ISD::XOR:
5965 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00005966 return SDValue(Op.getNode(), 1);
5967 default:
5968 default_case:
5969 break;
5970 }
5971 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005972 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005973 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005974 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005975 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005976 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005977 DAG.ReplaceAllUsesWith(Op, New);
5978 return SDValue(New.getNode(), 1);
5979 }
5980 }
5981
5982 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005983 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005984 DAG.getConstant(0, Op.getValueType()));
5985}
5986
5987/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5988/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005989SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5990 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005991 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5992 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005993 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005994
5995 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005996 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00005997}
5998
Evan Chengd40d03e2010-01-06 19:38:29 +00005999/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6000/// if it's possible.
Evan Cheng2c755ba2010-02-27 07:36:59 +00006001static SDValue LowerToBT(SDValue And, ISD::CondCode CC,
Evan Cheng54de3ea2010-01-05 06:52:31 +00006002 DebugLoc dl, SelectionDAG &DAG) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006003 SDValue Op0 = And.getOperand(0);
6004 SDValue Op1 = And.getOperand(1);
6005 if (Op0.getOpcode() == ISD::TRUNCATE)
6006 Op0 = Op0.getOperand(0);
6007 if (Op1.getOpcode() == ISD::TRUNCATE)
6008 Op1 = Op1.getOperand(0);
6009
Evan Chengd40d03e2010-01-06 19:38:29 +00006010 SDValue LHS, RHS;
Evan Cheng2c755ba2010-02-27 07:36:59 +00006011 if (Op1.getOpcode() == ISD::SHL) {
6012 if (ConstantSDNode *And10C = dyn_cast<ConstantSDNode>(Op1.getOperand(0)))
6013 if (And10C->getZExtValue() == 1) {
6014 LHS = Op0;
6015 RHS = Op1.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006016 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006017 } else if (Op0.getOpcode() == ISD::SHL) {
6018 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6019 if (And00C->getZExtValue() == 1) {
6020 LHS = Op1;
6021 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006022 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006023 } else if (Op1.getOpcode() == ISD::Constant) {
6024 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6025 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006026 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6027 LHS = AndLHS.getOperand(0);
6028 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006029 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006030 }
Evan Cheng0488db92007-09-25 01:57:46 +00006031
Evan Chengd40d03e2010-01-06 19:38:29 +00006032 if (LHS.getNode()) {
6033 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
6034 // instruction. Since the shift amount is in-range-or-undefined, we know
6035 // that doing a bittest on the i16 value is ok. We extend to i32 because
6036 // the encoding for the i16 version is larger than the i32 version.
6037 if (LHS.getValueType() == MVT::i8)
6038 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00006039
Evan Chengd40d03e2010-01-06 19:38:29 +00006040 // If the operand types disagree, extend the shift amount to match. Since
6041 // BT ignores high bits (like shifts) we can use anyextend.
6042 if (LHS.getValueType() != RHS.getValueType())
6043 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006044
Evan Chengd40d03e2010-01-06 19:38:29 +00006045 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6046 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6047 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6048 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00006049 }
6050
Evan Cheng54de3ea2010-01-05 06:52:31 +00006051 return SDValue();
6052}
6053
6054SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
6055 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6056 SDValue Op0 = Op.getOperand(0);
6057 SDValue Op1 = Op.getOperand(1);
6058 DebugLoc dl = Op.getDebugLoc();
6059 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
6060
6061 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00006062 // Lower (X & (1 << N)) == 0 to BT(X, N).
6063 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
6064 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
6065 if (Op0.getOpcode() == ISD::AND &&
6066 Op0.hasOneUse() &&
6067 Op1.getOpcode() == ISD::Constant &&
6068 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
6069 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6070 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
6071 if (NewSetCC.getNode())
6072 return NewSetCC;
6073 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00006074
Evan Cheng2c755ba2010-02-27 07:36:59 +00006075 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
6076 if (Op0.getOpcode() == X86ISD::SETCC &&
6077 Op1.getOpcode() == ISD::Constant &&
6078 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
6079 cast<ConstantSDNode>(Op1)->isNullValue()) &&
6080 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6081 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
6082 bool Invert = (CC == ISD::SETNE) ^
6083 cast<ConstantSDNode>(Op1)->isNullValue();
6084 if (Invert)
6085 CCode = X86::GetOppositeBranchCondition(CCode);
6086 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6087 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
6088 }
6089
Chris Lattnere55484e2008-12-25 05:34:37 +00006090 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
6091 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006092 if (X86CC == X86::COND_INVALID)
6093 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006094
Dan Gohman31125812009-03-07 01:58:32 +00006095 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00006096
6097 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00006098 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00006099 return DAG.getNode(ISD::AND, dl, MVT::i8,
6100 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6101 DAG.getConstant(X86CC, MVT::i8), Cond),
6102 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00006103
Owen Anderson825b72b2009-08-11 20:47:22 +00006104 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6105 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006106}
6107
Dan Gohman475871a2008-07-27 21:46:04 +00006108SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
6109 SDValue Cond;
6110 SDValue Op0 = Op.getOperand(0);
6111 SDValue Op1 = Op.getOperand(1);
6112 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006113 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006114 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6115 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006116 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006117
6118 if (isFP) {
6119 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006120 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006121 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6122 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006123 bool Swap = false;
6124
6125 switch (SetCCOpcode) {
6126 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006127 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006128 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006129 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006130 case ISD::SETGT: Swap = true; // Fallthrough
6131 case ISD::SETLT:
6132 case ISD::SETOLT: SSECC = 1; break;
6133 case ISD::SETOGE:
6134 case ISD::SETGE: Swap = true; // Fallthrough
6135 case ISD::SETLE:
6136 case ISD::SETOLE: SSECC = 2; break;
6137 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006138 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006139 case ISD::SETNE: SSECC = 4; break;
6140 case ISD::SETULE: Swap = true;
6141 case ISD::SETUGE: SSECC = 5; break;
6142 case ISD::SETULT: Swap = true;
6143 case ISD::SETUGT: SSECC = 6; break;
6144 case ISD::SETO: SSECC = 7; break;
6145 }
6146 if (Swap)
6147 std::swap(Op0, Op1);
6148
Nate Begemanfb8ead02008-07-25 19:05:58 +00006149 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006150 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006151 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006152 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006153 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6154 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006155 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006156 }
6157 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006158 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006159 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6160 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006161 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006162 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006163 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006164 }
6165 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006166 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006167 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006168
Nate Begeman30a0de92008-07-17 16:51:19 +00006169 // We are handling one of the integer comparisons here. Since SSE only has
6170 // GT and EQ comparisons for integer, swapping operands and multiple
6171 // operations may be required for some comparisons.
6172 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6173 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006174
Owen Anderson825b72b2009-08-11 20:47:22 +00006175 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006176 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006177 case MVT::v8i8:
6178 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6179 case MVT::v4i16:
6180 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6181 case MVT::v2i32:
6182 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6183 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006184 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006185
Nate Begeman30a0de92008-07-17 16:51:19 +00006186 switch (SetCCOpcode) {
6187 default: break;
6188 case ISD::SETNE: Invert = true;
6189 case ISD::SETEQ: Opc = EQOpc; break;
6190 case ISD::SETLT: Swap = true;
6191 case ISD::SETGT: Opc = GTOpc; break;
6192 case ISD::SETGE: Swap = true;
6193 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6194 case ISD::SETULT: Swap = true;
6195 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6196 case ISD::SETUGE: Swap = true;
6197 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6198 }
6199 if (Swap)
6200 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006201
Nate Begeman30a0de92008-07-17 16:51:19 +00006202 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6203 // bits of the inputs before performing those operations.
6204 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006205 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006206 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6207 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006208 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006209 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6210 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006211 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6212 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006213 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006214
Dale Johannesenace16102009-02-03 19:33:06 +00006215 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006216
6217 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006218 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006219 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006220
Nate Begeman30a0de92008-07-17 16:51:19 +00006221 return Result;
6222}
Evan Cheng0488db92007-09-25 01:57:46 +00006223
Evan Cheng370e5342008-12-03 08:38:43 +00006224// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006225static bool isX86LogicalCmp(SDValue Op) {
6226 unsigned Opc = Op.getNode()->getOpcode();
6227 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6228 return true;
6229 if (Op.getResNo() == 1 &&
6230 (Opc == X86ISD::ADD ||
6231 Opc == X86ISD::SUB ||
6232 Opc == X86ISD::SMUL ||
6233 Opc == X86ISD::UMUL ||
6234 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006235 Opc == X86ISD::DEC ||
6236 Opc == X86ISD::OR ||
6237 Opc == X86ISD::XOR ||
6238 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006239 return true;
6240
6241 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006242}
6243
Dan Gohman475871a2008-07-27 21:46:04 +00006244SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006245 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006246 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006247 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006248 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006249
Dan Gohman1a492952009-10-20 16:22:37 +00006250 if (Cond.getOpcode() == ISD::SETCC) {
6251 SDValue NewCond = LowerSETCC(Cond, DAG);
6252 if (NewCond.getNode())
6253 Cond = NewCond;
6254 }
Evan Cheng734503b2006-09-11 02:19:56 +00006255
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006256 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6257 SDValue Op1 = Op.getOperand(1);
6258 SDValue Op2 = Op.getOperand(2);
6259 if (Cond.getOpcode() == X86ISD::SETCC &&
6260 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6261 SDValue Cmp = Cond.getOperand(1);
6262 if (Cmp.getOpcode() == X86ISD::CMP) {
6263 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6264 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6265 ConstantSDNode *RHSC =
6266 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6267 if (N1C && N1C->isAllOnesValue() &&
6268 N2C && N2C->isNullValue() &&
6269 RHSC && RHSC->isNullValue()) {
6270 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00006271 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006272 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6273 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6274 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6275 }
6276 }
6277 }
6278
Evan Chengad9c0a32009-12-15 00:53:42 +00006279 // Look pass (and (setcc_carry (cmp ...)), 1).
6280 if (Cond.getOpcode() == ISD::AND &&
6281 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6282 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6283 if (C && C->getAPIntValue() == 1)
6284 Cond = Cond.getOperand(0);
6285 }
6286
Evan Cheng3f41d662007-10-08 22:16:29 +00006287 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6288 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006289 if (Cond.getOpcode() == X86ISD::SETCC ||
6290 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006291 CC = Cond.getOperand(0);
6292
Dan Gohman475871a2008-07-27 21:46:04 +00006293 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006294 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006295 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006296
Evan Cheng3f41d662007-10-08 22:16:29 +00006297 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006298 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006299 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006300 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006301
Chris Lattnerd1980a52009-03-12 06:52:53 +00006302 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6303 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006304 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006305 addTest = false;
6306 }
6307 }
6308
6309 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006310 // Look pass the truncate.
6311 if (Cond.getOpcode() == ISD::TRUNCATE)
6312 Cond = Cond.getOperand(0);
6313
6314 // We know the result of AND is compared against zero. Try to match
6315 // it to BT.
6316 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6317 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6318 if (NewSetCC.getNode()) {
6319 CC = NewSetCC.getOperand(0);
6320 Cond = NewSetCC.getOperand(1);
6321 addTest = false;
6322 }
6323 }
6324 }
6325
6326 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006327 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006328 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006329 }
6330
Evan Cheng0488db92007-09-25 01:57:46 +00006331 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6332 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006333 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6334 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006335 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006336}
6337
Evan Cheng370e5342008-12-03 08:38:43 +00006338// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6339// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6340// from the AND / OR.
6341static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6342 Opc = Op.getOpcode();
6343 if (Opc != ISD::OR && Opc != ISD::AND)
6344 return false;
6345 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6346 Op.getOperand(0).hasOneUse() &&
6347 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6348 Op.getOperand(1).hasOneUse());
6349}
6350
Evan Cheng961d6d42009-02-02 08:19:07 +00006351// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6352// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006353static bool isXor1OfSetCC(SDValue Op) {
6354 if (Op.getOpcode() != ISD::XOR)
6355 return false;
6356 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6357 if (N1C && N1C->getAPIntValue() == 1) {
6358 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6359 Op.getOperand(0).hasOneUse();
6360 }
6361 return false;
6362}
6363
Dan Gohman475871a2008-07-27 21:46:04 +00006364SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006365 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006366 SDValue Chain = Op.getOperand(0);
6367 SDValue Cond = Op.getOperand(1);
6368 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006369 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006370 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006371
Dan Gohman1a492952009-10-20 16:22:37 +00006372 if (Cond.getOpcode() == ISD::SETCC) {
6373 SDValue NewCond = LowerSETCC(Cond, DAG);
6374 if (NewCond.getNode())
6375 Cond = NewCond;
6376 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006377#if 0
6378 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006379 else if (Cond.getOpcode() == X86ISD::ADD ||
6380 Cond.getOpcode() == X86ISD::SUB ||
6381 Cond.getOpcode() == X86ISD::SMUL ||
6382 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006383 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006384#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006385
Evan Chengad9c0a32009-12-15 00:53:42 +00006386 // Look pass (and (setcc_carry (cmp ...)), 1).
6387 if (Cond.getOpcode() == ISD::AND &&
6388 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6389 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6390 if (C && C->getAPIntValue() == 1)
6391 Cond = Cond.getOperand(0);
6392 }
6393
Evan Cheng3f41d662007-10-08 22:16:29 +00006394 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6395 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006396 if (Cond.getOpcode() == X86ISD::SETCC ||
6397 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006398 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006399
Dan Gohman475871a2008-07-27 21:46:04 +00006400 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006401 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006402 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006403 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006404 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006405 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006406 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006407 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006408 default: break;
6409 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006410 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006411 // These can only come from an arithmetic instruction with overflow,
6412 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006413 Cond = Cond.getNode()->getOperand(1);
6414 addTest = false;
6415 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006416 }
Evan Cheng0488db92007-09-25 01:57:46 +00006417 }
Evan Cheng370e5342008-12-03 08:38:43 +00006418 } else {
6419 unsigned CondOpc;
6420 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6421 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006422 if (CondOpc == ISD::OR) {
6423 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6424 // two branches instead of an explicit OR instruction with a
6425 // separate test.
6426 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006427 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006428 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006429 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006430 Chain, Dest, CC, Cmp);
6431 CC = Cond.getOperand(1).getOperand(0);
6432 Cond = Cmp;
6433 addTest = false;
6434 }
6435 } else { // ISD::AND
6436 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6437 // two branches instead of an explicit AND instruction with a
6438 // separate test. However, we only do this if this block doesn't
6439 // have a fall-through edge, because this requires an explicit
6440 // jmp when the condition is false.
6441 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006442 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006443 Op.getNode()->hasOneUse()) {
6444 X86::CondCode CCode =
6445 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6446 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006447 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006448 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6449 // Look for an unconditional branch following this conditional branch.
6450 // We need this because we need to reverse the successors in order
6451 // to implement FCMP_OEQ.
6452 if (User.getOpcode() == ISD::BR) {
6453 SDValue FalseBB = User.getOperand(1);
6454 SDValue NewBR =
6455 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6456 assert(NewBR == User);
6457 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006458
Dale Johannesene4d209d2009-02-03 20:21:25 +00006459 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006460 Chain, Dest, CC, Cmp);
6461 X86::CondCode CCode =
6462 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6463 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006464 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006465 Cond = Cmp;
6466 addTest = false;
6467 }
6468 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006469 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006470 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6471 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6472 // It should be transformed during dag combiner except when the condition
6473 // is set by a arithmetics with overflow node.
6474 X86::CondCode CCode =
6475 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6476 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006477 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006478 Cond = Cond.getOperand(0).getOperand(1);
6479 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006480 }
Evan Cheng0488db92007-09-25 01:57:46 +00006481 }
6482
6483 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006484 // Look pass the truncate.
6485 if (Cond.getOpcode() == ISD::TRUNCATE)
6486 Cond = Cond.getOperand(0);
6487
6488 // We know the result of AND is compared against zero. Try to match
6489 // it to BT.
6490 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6491 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6492 if (NewSetCC.getNode()) {
6493 CC = NewSetCC.getOperand(0);
6494 Cond = NewSetCC.getOperand(1);
6495 addTest = false;
6496 }
6497 }
6498 }
6499
6500 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006501 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006502 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006503 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006504 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006505 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006506}
6507
Anton Korobeynikove060b532007-04-17 19:34:00 +00006508
6509// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6510// Calls to _alloca is needed to probe the stack when allocating more than 4k
6511// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6512// that the guard pages used by the OS virtual memory manager are allocated in
6513// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006514SDValue
6515X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006516 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006517 assert(Subtarget->isTargetCygMing() &&
6518 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006519 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006520
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006521 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006522 SDValue Chain = Op.getOperand(0);
6523 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006524 // FIXME: Ensure alignment here
6525
Dan Gohman475871a2008-07-27 21:46:04 +00006526 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006527
Owen Andersone50ed302009-08-10 22:56:29 +00006528 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006529 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006530
Dale Johannesendd64c412009-02-04 00:33:20 +00006531 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006532 Flag = Chain.getValue(1);
6533
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006534 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006535
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006536 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
6537 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006538
Dale Johannesendd64c412009-02-04 00:33:20 +00006539 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006540
Dan Gohman475871a2008-07-27 21:46:04 +00006541 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006542 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006543}
6544
Dan Gohman475871a2008-07-27 21:46:04 +00006545SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006546X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00006547 SDValue Chain,
6548 SDValue Dst, SDValue Src,
6549 SDValue Size, unsigned Align,
6550 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00006551 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006552 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006553
Bill Wendling6f287b22008-09-30 21:22:07 +00006554 // If not DWORD aligned or size is more than the threshold, call the library.
6555 // The libc version is likely to be faster for these cases. It can use the
6556 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00006557 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00006558 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006559 ConstantSize->getZExtValue() >
6560 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006561 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00006562
6563 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00006564 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00006565
Bill Wendling6158d842008-10-01 00:59:58 +00006566 if (const char *bzeroEntry = V &&
6567 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006568 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00006569 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00006570 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00006571 TargetLowering::ArgListEntry Entry;
6572 Entry.Node = Dst;
6573 Entry.Ty = IntPtrTy;
6574 Args.push_back(Entry);
6575 Entry.Node = Size;
6576 Args.push_back(Entry);
6577 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00006578 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6579 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006580 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Bill Wendling46ada192010-03-02 01:55:18 +00006581 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00006582 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00006583 }
6584
Dan Gohman707e0182008-04-12 04:36:06 +00006585 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00006586 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00006587 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00006588
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006589 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00006590 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00006591 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00006592 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00006593 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006594 unsigned BytesLeft = 0;
6595 bool TwoRepStos = false;
6596 if (ValC) {
6597 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006598 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006599
Evan Cheng0db9fe62006-04-25 20:13:52 +00006600 // If the value is a constant, then we can potentially use larger sets.
6601 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006602 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006603 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006604 ValReg = X86::AX;
6605 Val = (Val << 8) | Val;
6606 break;
6607 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006608 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006609 ValReg = X86::EAX;
6610 Val = (Val << 8) | Val;
6611 Val = (Val << 16) | Val;
6612 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006613 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006614 ValReg = X86::RAX;
6615 Val = (Val << 32) | Val;
6616 }
6617 break;
6618 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006619 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006620 ValReg = X86::AL;
6621 Count = DAG.getIntPtrConstant(SizeVal);
6622 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006623 }
6624
Owen Anderson825b72b2009-08-11 20:47:22 +00006625 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006626 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006627 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6628 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006629 }
6630
Dale Johannesen0f502f62009-02-03 22:26:09 +00006631 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006632 InFlag);
6633 InFlag = Chain.getValue(1);
6634 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006635 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006636 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006637 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006638 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006639 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006640
Scott Michelfdc40a02009-02-17 22:15:04 +00006641 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006642 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006643 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006644 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006645 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006646 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006647 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006648 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006649
Owen Anderson825b72b2009-08-11 20:47:22 +00006650 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006651 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6652 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Chengc78d3b42006-04-24 18:01:45 +00006653
Evan Cheng0db9fe62006-04-25 20:13:52 +00006654 if (TwoRepStos) {
6655 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006656 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006657 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006658 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006659 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6660 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006661 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006662 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006663 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006664 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006665 SDValue Ops[] = { Chain, DAG.getValueType(MVT::i8), InFlag };
6666 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006667 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006668 // Handle the last 1 - 7 bytes.
6669 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006670 EVT AddrVT = Dst.getValueType();
6671 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006672
Dale Johannesen0f502f62009-02-03 22:26:09 +00006673 Chain = DAG.getMemset(Chain, dl,
6674 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006675 DAG.getConstant(Offset, AddrVT)),
6676 Src,
6677 DAG.getConstant(BytesLeft, SizeVT),
Bob Wilson100f0902010-03-30 22:27:04 +00006678 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006679 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006680
Dan Gohman707e0182008-04-12 04:36:06 +00006681 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006682 return Chain;
6683}
Evan Cheng11e15b32006-04-03 20:53:28 +00006684
Dan Gohman475871a2008-07-27 21:46:04 +00006685SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006686X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006687 SDValue Chain, SDValue Dst, SDValue Src,
6688 SDValue Size, unsigned Align,
Bob Wilson100f0902010-03-30 22:27:04 +00006689 bool AlwaysInline,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006690 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006691 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006692 // This requires the copy size to be a constant, preferrably
6693 // within a subtarget-specific limit.
6694 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6695 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006696 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006697 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006698 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006699 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006700
Evan Cheng1887c1c2008-08-21 21:00:15 +00006701 /// If not DWORD aligned, call the library.
6702 if ((Align & 3) != 0)
6703 return SDValue();
6704
6705 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006706 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006707 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006708 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006709
Duncan Sands83ec4b62008-06-06 12:08:01 +00006710 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006711 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006712 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006713 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006714
Dan Gohman475871a2008-07-27 21:46:04 +00006715 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006716 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006717 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006718 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006719 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006720 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006721 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006722 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006723 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006724 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006725 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006726 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006727 InFlag = Chain.getValue(1);
6728
Owen Anderson825b72b2009-08-11 20:47:22 +00006729 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006730 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6731 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, Ops,
6732 array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006733
Dan Gohman475871a2008-07-27 21:46:04 +00006734 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006735 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006736 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006737 // Handle the last 1 - 7 bytes.
6738 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006739 EVT DstVT = Dst.getValueType();
6740 EVT SrcVT = Src.getValueType();
6741 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006742 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006743 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006744 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006745 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006746 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006747 DAG.getConstant(BytesLeft, SizeVT),
Bob Wilson100f0902010-03-30 22:27:04 +00006748 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006749 DstSV, DstSVOff + Offset,
6750 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006751 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006752
Owen Anderson825b72b2009-08-11 20:47:22 +00006753 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006754 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006755}
6756
Dan Gohman475871a2008-07-27 21:46:04 +00006757SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006758 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006759 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006760
Evan Cheng25ab6902006-09-08 06:48:29 +00006761 if (!Subtarget->is64Bit()) {
6762 // vastart just stores the address of the VarArgsFrameIndex slot into the
6763 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006764 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006765 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
6766 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006767 }
6768
6769 // __va_list_tag:
6770 // gp_offset (0 - 6 * 8)
6771 // fp_offset (48 - 48 + 8 * 16)
6772 // overflow_arg_area (point to parameters coming in memory).
6773 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006774 SmallVector<SDValue, 8> MemOps;
6775 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006776 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006777 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
David Greene67c9d422010-02-15 16:53:33 +00006778 DAG.getConstant(VarArgsGPOffset, MVT::i32),
6779 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006780 MemOps.push_back(Store);
6781
6782 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006783 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006784 FIN, DAG.getIntPtrConstant(4));
6785 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006786 DAG.getConstant(VarArgsFPOffset, MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006787 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006788 MemOps.push_back(Store);
6789
6790 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006791 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006792 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006793 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006794 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0,
6795 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006796 MemOps.push_back(Store);
6797
6798 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006799 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006800 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006801 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006802 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0,
6803 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006804 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006805 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006806 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006807}
6808
Dan Gohman475871a2008-07-27 21:46:04 +00006809SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006810 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6811 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006812 SDValue Chain = Op.getOperand(0);
6813 SDValue SrcPtr = Op.getOperand(1);
6814 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006815
Torok Edwindac237e2009-07-08 20:53:28 +00006816 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006817 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006818}
6819
Dan Gohman475871a2008-07-27 21:46:04 +00006820SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006821 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006822 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006823 SDValue Chain = Op.getOperand(0);
6824 SDValue DstPtr = Op.getOperand(1);
6825 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006826 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6827 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006828 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006829
Dale Johannesendd64c412009-02-04 00:33:20 +00006830 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Bob Wilson100f0902010-03-30 22:27:04 +00006831 DAG.getIntPtrConstant(24), 8, false,
6832 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006833}
6834
Dan Gohman475871a2008-07-27 21:46:04 +00006835SDValue
6836X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006837 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006838 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006839 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006840 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006841 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006842 case Intrinsic::x86_sse_comieq_ss:
6843 case Intrinsic::x86_sse_comilt_ss:
6844 case Intrinsic::x86_sse_comile_ss:
6845 case Intrinsic::x86_sse_comigt_ss:
6846 case Intrinsic::x86_sse_comige_ss:
6847 case Intrinsic::x86_sse_comineq_ss:
6848 case Intrinsic::x86_sse_ucomieq_ss:
6849 case Intrinsic::x86_sse_ucomilt_ss:
6850 case Intrinsic::x86_sse_ucomile_ss:
6851 case Intrinsic::x86_sse_ucomigt_ss:
6852 case Intrinsic::x86_sse_ucomige_ss:
6853 case Intrinsic::x86_sse_ucomineq_ss:
6854 case Intrinsic::x86_sse2_comieq_sd:
6855 case Intrinsic::x86_sse2_comilt_sd:
6856 case Intrinsic::x86_sse2_comile_sd:
6857 case Intrinsic::x86_sse2_comigt_sd:
6858 case Intrinsic::x86_sse2_comige_sd:
6859 case Intrinsic::x86_sse2_comineq_sd:
6860 case Intrinsic::x86_sse2_ucomieq_sd:
6861 case Intrinsic::x86_sse2_ucomilt_sd:
6862 case Intrinsic::x86_sse2_ucomile_sd:
6863 case Intrinsic::x86_sse2_ucomigt_sd:
6864 case Intrinsic::x86_sse2_ucomige_sd:
6865 case Intrinsic::x86_sse2_ucomineq_sd: {
6866 unsigned Opc = 0;
6867 ISD::CondCode CC = ISD::SETCC_INVALID;
6868 switch (IntNo) {
6869 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006870 case Intrinsic::x86_sse_comieq_ss:
6871 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006872 Opc = X86ISD::COMI;
6873 CC = ISD::SETEQ;
6874 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006875 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006876 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006877 Opc = X86ISD::COMI;
6878 CC = ISD::SETLT;
6879 break;
6880 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006881 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006882 Opc = X86ISD::COMI;
6883 CC = ISD::SETLE;
6884 break;
6885 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006886 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006887 Opc = X86ISD::COMI;
6888 CC = ISD::SETGT;
6889 break;
6890 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006891 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006892 Opc = X86ISD::COMI;
6893 CC = ISD::SETGE;
6894 break;
6895 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006896 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006897 Opc = X86ISD::COMI;
6898 CC = ISD::SETNE;
6899 break;
6900 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006901 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006902 Opc = X86ISD::UCOMI;
6903 CC = ISD::SETEQ;
6904 break;
6905 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006906 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006907 Opc = X86ISD::UCOMI;
6908 CC = ISD::SETLT;
6909 break;
6910 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006911 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006912 Opc = X86ISD::UCOMI;
6913 CC = ISD::SETLE;
6914 break;
6915 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006916 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006917 Opc = X86ISD::UCOMI;
6918 CC = ISD::SETGT;
6919 break;
6920 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006921 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006922 Opc = X86ISD::UCOMI;
6923 CC = ISD::SETGE;
6924 break;
6925 case Intrinsic::x86_sse_ucomineq_ss:
6926 case Intrinsic::x86_sse2_ucomineq_sd:
6927 Opc = X86ISD::UCOMI;
6928 CC = ISD::SETNE;
6929 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006930 }
Evan Cheng734503b2006-09-11 02:19:56 +00006931
Dan Gohman475871a2008-07-27 21:46:04 +00006932 SDValue LHS = Op.getOperand(1);
6933 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006934 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006935 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006936 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6937 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6938 DAG.getConstant(X86CC, MVT::i8), Cond);
6939 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006940 }
Eric Christopher71c67532009-07-29 00:28:05 +00006941 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006942 // an integer value, not just an instruction so lower it to the ptest
6943 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006944 case Intrinsic::x86_sse41_ptestz:
6945 case Intrinsic::x86_sse41_ptestc:
6946 case Intrinsic::x86_sse41_ptestnzc:{
6947 unsigned X86CC = 0;
6948 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006949 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006950 case Intrinsic::x86_sse41_ptestz:
6951 // ZF = 1
6952 X86CC = X86::COND_E;
6953 break;
6954 case Intrinsic::x86_sse41_ptestc:
6955 // CF = 1
6956 X86CC = X86::COND_B;
6957 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006958 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006959 // ZF and CF = 0
6960 X86CC = X86::COND_A;
6961 break;
6962 }
Eric Christopherfd179292009-08-27 18:07:15 +00006963
Eric Christopher71c67532009-07-29 00:28:05 +00006964 SDValue LHS = Op.getOperand(1);
6965 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006966 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6967 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6968 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6969 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006970 }
Evan Cheng5759f972008-05-04 09:15:50 +00006971
6972 // Fix vector shift instructions where the last operand is a non-immediate
6973 // i32 value.
6974 case Intrinsic::x86_sse2_pslli_w:
6975 case Intrinsic::x86_sse2_pslli_d:
6976 case Intrinsic::x86_sse2_pslli_q:
6977 case Intrinsic::x86_sse2_psrli_w:
6978 case Intrinsic::x86_sse2_psrli_d:
6979 case Intrinsic::x86_sse2_psrli_q:
6980 case Intrinsic::x86_sse2_psrai_w:
6981 case Intrinsic::x86_sse2_psrai_d:
6982 case Intrinsic::x86_mmx_pslli_w:
6983 case Intrinsic::x86_mmx_pslli_d:
6984 case Intrinsic::x86_mmx_pslli_q:
6985 case Intrinsic::x86_mmx_psrli_w:
6986 case Intrinsic::x86_mmx_psrli_d:
6987 case Intrinsic::x86_mmx_psrli_q:
6988 case Intrinsic::x86_mmx_psrai_w:
6989 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006990 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006991 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006992 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006993
6994 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006995 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006996 switch (IntNo) {
6997 case Intrinsic::x86_sse2_pslli_w:
6998 NewIntNo = Intrinsic::x86_sse2_psll_w;
6999 break;
7000 case Intrinsic::x86_sse2_pslli_d:
7001 NewIntNo = Intrinsic::x86_sse2_psll_d;
7002 break;
7003 case Intrinsic::x86_sse2_pslli_q:
7004 NewIntNo = Intrinsic::x86_sse2_psll_q;
7005 break;
7006 case Intrinsic::x86_sse2_psrli_w:
7007 NewIntNo = Intrinsic::x86_sse2_psrl_w;
7008 break;
7009 case Intrinsic::x86_sse2_psrli_d:
7010 NewIntNo = Intrinsic::x86_sse2_psrl_d;
7011 break;
7012 case Intrinsic::x86_sse2_psrli_q:
7013 NewIntNo = Intrinsic::x86_sse2_psrl_q;
7014 break;
7015 case Intrinsic::x86_sse2_psrai_w:
7016 NewIntNo = Intrinsic::x86_sse2_psra_w;
7017 break;
7018 case Intrinsic::x86_sse2_psrai_d:
7019 NewIntNo = Intrinsic::x86_sse2_psra_d;
7020 break;
7021 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007022 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007023 switch (IntNo) {
7024 case Intrinsic::x86_mmx_pslli_w:
7025 NewIntNo = Intrinsic::x86_mmx_psll_w;
7026 break;
7027 case Intrinsic::x86_mmx_pslli_d:
7028 NewIntNo = Intrinsic::x86_mmx_psll_d;
7029 break;
7030 case Intrinsic::x86_mmx_pslli_q:
7031 NewIntNo = Intrinsic::x86_mmx_psll_q;
7032 break;
7033 case Intrinsic::x86_mmx_psrli_w:
7034 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7035 break;
7036 case Intrinsic::x86_mmx_psrli_d:
7037 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7038 break;
7039 case Intrinsic::x86_mmx_psrli_q:
7040 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7041 break;
7042 case Intrinsic::x86_mmx_psrai_w:
7043 NewIntNo = Intrinsic::x86_mmx_psra_w;
7044 break;
7045 case Intrinsic::x86_mmx_psrai_d:
7046 NewIntNo = Intrinsic::x86_mmx_psra_d;
7047 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007048 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007049 }
7050 break;
7051 }
7052 }
Mon P Wangefa42202009-09-03 19:56:25 +00007053
7054 // The vector shift intrinsics with scalars uses 32b shift amounts but
7055 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7056 // to be zero.
7057 SDValue ShOps[4];
7058 ShOps[0] = ShAmt;
7059 ShOps[1] = DAG.getConstant(0, MVT::i32);
7060 if (ShAmtVT == MVT::v4i32) {
7061 ShOps[2] = DAG.getUNDEF(MVT::i32);
7062 ShOps[3] = DAG.getUNDEF(MVT::i32);
7063 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7064 } else {
7065 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
7066 }
7067
Owen Andersone50ed302009-08-10 22:56:29 +00007068 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00007069 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007070 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007071 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007072 Op.getOperand(1), ShAmt);
7073 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007074 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007075}
Evan Cheng72261582005-12-20 06:22:03 +00007076
Dan Gohman475871a2008-07-27 21:46:04 +00007077SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00007078 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007079 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007080
7081 if (Depth > 0) {
7082 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7083 SDValue Offset =
7084 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007085 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007086 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007087 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007088 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00007089 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007090 }
7091
7092 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007093 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007094 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00007095 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007096}
7097
Dan Gohman475871a2008-07-27 21:46:04 +00007098SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00007099 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7100 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00007101 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007102 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007103 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7104 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007105 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007106 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007107 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7108 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007109 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007110}
7111
Dan Gohman475871a2008-07-27 21:46:04 +00007112SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00007113 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007114 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007115}
7116
Dan Gohman475871a2008-07-27 21:46:04 +00007117SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007118{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007119 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007120 SDValue Chain = Op.getOperand(0);
7121 SDValue Offset = Op.getOperand(1);
7122 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007123 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007124
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007125 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7126 getPointerTy());
7127 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007128
Dale Johannesene4d209d2009-02-03 20:21:25 +00007129 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007130 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007131 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007132 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007133 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007134 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007135
Dale Johannesene4d209d2009-02-03 20:21:25 +00007136 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007137 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007138 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007139}
7140
Dan Gohman475871a2008-07-27 21:46:04 +00007141SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00007142 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00007143 SDValue Root = Op.getOperand(0);
7144 SDValue Trmp = Op.getOperand(1); // trampoline
7145 SDValue FPtr = Op.getOperand(2); // nested function
7146 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007147 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007148
Dan Gohman69de1932008-02-06 22:27:42 +00007149 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007150
7151 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007152 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007153
7154 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007155 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7156 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007157
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007158 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7159 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007160
7161 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7162
7163 // Load the pointer to the nested function into R11.
7164 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007165 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007166 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007167 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007168
Owen Anderson825b72b2009-08-11 20:47:22 +00007169 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7170 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007171 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7172 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007173
7174 // Load the 'nest' parameter value into R10.
7175 // R10 is specified in X86CallingConv.td
7176 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007177 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7178 DAG.getConstant(10, MVT::i64));
7179 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007180 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007181
Owen Anderson825b72b2009-08-11 20:47:22 +00007182 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7183 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007184 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7185 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007186
7187 // Jump to the nested function.
7188 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007189 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7190 DAG.getConstant(20, MVT::i64));
7191 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007192 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007193
7194 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007195 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7196 DAG.getConstant(22, MVT::i64));
7197 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007198 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007199
Dan Gohman475871a2008-07-27 21:46:04 +00007200 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007201 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007202 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007203 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007204 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007205 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007206 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007207 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007208
7209 switch (CC) {
7210 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007211 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007212 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007213 case CallingConv::X86_StdCall: {
7214 // Pass 'nest' parameter in ECX.
7215 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007216 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007217
7218 // Check that ECX wasn't needed by an 'inreg' parameter.
7219 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007220 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007221
Chris Lattner58d74912008-03-12 17:45:29 +00007222 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007223 unsigned InRegCount = 0;
7224 unsigned Idx = 1;
7225
7226 for (FunctionType::param_iterator I = FTy->param_begin(),
7227 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007228 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007229 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007230 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007231
7232 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00007233 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007234 }
7235 }
7236 break;
7237 }
7238 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007239 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007240 // Pass 'nest' parameter in EAX.
7241 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007242 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007243 break;
7244 }
7245
Dan Gohman475871a2008-07-27 21:46:04 +00007246 SDValue OutChains[4];
7247 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007248
Owen Anderson825b72b2009-08-11 20:47:22 +00007249 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7250 DAG.getConstant(10, MVT::i32));
7251 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007252
Chris Lattnera62fe662010-02-05 19:20:30 +00007253 // This is storing the opcode for MOV32ri.
7254 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007255 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007256 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007257 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007258 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007259
Owen Anderson825b72b2009-08-11 20:47:22 +00007260 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7261 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007262 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7263 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007264
Chris Lattnera62fe662010-02-05 19:20:30 +00007265 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007266 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7267 DAG.getConstant(5, MVT::i32));
7268 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007269 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007270
Owen Anderson825b72b2009-08-11 20:47:22 +00007271 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7272 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007273 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7274 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007275
Dan Gohman475871a2008-07-27 21:46:04 +00007276 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007277 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007278 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007279 }
7280}
7281
Dan Gohman475871a2008-07-27 21:46:04 +00007282SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007283 /*
7284 The rounding mode is in bits 11:10 of FPSR, and has the following
7285 settings:
7286 00 Round to nearest
7287 01 Round to -inf
7288 10 Round to +inf
7289 11 Round to 0
7290
7291 FLT_ROUNDS, on the other hand, expects the following:
7292 -1 Undefined
7293 0 Round to 0
7294 1 Round to nearest
7295 2 Round to +inf
7296 3 Round to -inf
7297
7298 To perform the conversion, we do:
7299 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7300 */
7301
7302 MachineFunction &MF = DAG.getMachineFunction();
7303 const TargetMachine &TM = MF.getTarget();
7304 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7305 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007306 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007307 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007308
7309 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007310 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007311 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007312
Owen Anderson825b72b2009-08-11 20:47:22 +00007313 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007314 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007315
7316 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007317 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7318 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007319
7320 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007321 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007322 DAG.getNode(ISD::SRL, dl, MVT::i16,
7323 DAG.getNode(ISD::AND, dl, MVT::i16,
7324 CWD, DAG.getConstant(0x800, MVT::i16)),
7325 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007326 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007327 DAG.getNode(ISD::SRL, dl, MVT::i16,
7328 DAG.getNode(ISD::AND, dl, MVT::i16,
7329 CWD, DAG.getConstant(0x400, MVT::i16)),
7330 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007331
Dan Gohman475871a2008-07-27 21:46:04 +00007332 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007333 DAG.getNode(ISD::AND, dl, MVT::i16,
7334 DAG.getNode(ISD::ADD, dl, MVT::i16,
7335 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7336 DAG.getConstant(1, MVT::i16)),
7337 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007338
7339
Duncan Sands83ec4b62008-06-06 12:08:01 +00007340 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007341 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007342}
7343
Dan Gohman475871a2008-07-27 21:46:04 +00007344SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007345 EVT VT = Op.getValueType();
7346 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007347 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007348 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007349
7350 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007351 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007352 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007353 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007354 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007355 }
Evan Cheng18efe262007-12-14 02:13:44 +00007356
Evan Cheng152804e2007-12-14 08:30:15 +00007357 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007358 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007359 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007360
7361 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007362 SDValue Ops[] = {
7363 Op,
7364 DAG.getConstant(NumBits+NumBits-1, OpVT),
7365 DAG.getConstant(X86::COND_E, MVT::i8),
7366 Op.getValue(1)
7367 };
7368 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007369
7370 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007371 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007372
Owen Anderson825b72b2009-08-11 20:47:22 +00007373 if (VT == MVT::i8)
7374 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007375 return Op;
7376}
7377
Dan Gohman475871a2008-07-27 21:46:04 +00007378SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007379 EVT VT = Op.getValueType();
7380 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007381 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007382 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007383
7384 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007385 if (VT == MVT::i8) {
7386 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007387 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007388 }
Evan Cheng152804e2007-12-14 08:30:15 +00007389
7390 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007391 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007392 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007393
7394 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007395 SDValue Ops[] = {
7396 Op,
7397 DAG.getConstant(NumBits, OpVT),
7398 DAG.getConstant(X86::COND_E, MVT::i8),
7399 Op.getValue(1)
7400 };
7401 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007402
Owen Anderson825b72b2009-08-11 20:47:22 +00007403 if (VT == MVT::i8)
7404 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007405 return Op;
7406}
7407
Mon P Wangaf9b9522008-12-18 21:42:19 +00007408SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007409 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007410 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007411 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007412
Mon P Wangaf9b9522008-12-18 21:42:19 +00007413 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7414 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7415 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7416 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7417 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7418 //
7419 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7420 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7421 // return AloBlo + AloBhi + AhiBlo;
7422
7423 SDValue A = Op.getOperand(0);
7424 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007425
Dale Johannesene4d209d2009-02-03 20:21:25 +00007426 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007427 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7428 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007429 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007430 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7431 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007432 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007433 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007434 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007435 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007436 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007437 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007438 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007439 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007440 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007441 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007442 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7443 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007444 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007445 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7446 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007447 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7448 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007449 return Res;
7450}
7451
7452
Bill Wendling74c37652008-12-09 22:08:41 +00007453SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
7454 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7455 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007456 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7457 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007458 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007459 SDValue LHS = N->getOperand(0);
7460 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007461 unsigned BaseOp = 0;
7462 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007463 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007464
7465 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007466 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007467 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007468 // A subtract of one will be selected as a INC. Note that INC doesn't
7469 // set CF, so we can't do this for UADDO.
7470 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7471 if (C->getAPIntValue() == 1) {
7472 BaseOp = X86ISD::INC;
7473 Cond = X86::COND_O;
7474 break;
7475 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007476 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007477 Cond = X86::COND_O;
7478 break;
7479 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007480 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007481 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007482 break;
7483 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007484 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7485 // set CF, so we can't do this for USUBO.
7486 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7487 if (C->getAPIntValue() == 1) {
7488 BaseOp = X86ISD::DEC;
7489 Cond = X86::COND_O;
7490 break;
7491 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007492 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007493 Cond = X86::COND_O;
7494 break;
7495 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007496 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007497 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007498 break;
7499 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007500 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007501 Cond = X86::COND_O;
7502 break;
7503 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007504 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007505 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007506 break;
7507 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007508
Bill Wendling61edeb52008-12-02 01:06:39 +00007509 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007510 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007511 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007512
Bill Wendling61edeb52008-12-02 01:06:39 +00007513 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007514 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007515 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007516
Bill Wendling61edeb52008-12-02 01:06:39 +00007517 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7518 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007519}
7520
Dan Gohman475871a2008-07-27 21:46:04 +00007521SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007522 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007523 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007524 unsigned Reg = 0;
7525 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007526 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007527 default:
7528 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007529 case MVT::i8: Reg = X86::AL; size = 1; break;
7530 case MVT::i16: Reg = X86::AX; size = 2; break;
7531 case MVT::i32: Reg = X86::EAX; size = 4; break;
7532 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007533 assert(Subtarget->is64Bit() && "Node not type legal!");
7534 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007535 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007536 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007537 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007538 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007539 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007540 Op.getOperand(1),
7541 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007542 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007543 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007544 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007545 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007546 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007547 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007548 return cpOut;
7549}
7550
Duncan Sands1607f052008-12-01 11:39:25 +00007551SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00007552 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00007553 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007554 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007555 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007556 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007557 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007558 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7559 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007560 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007561 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7562 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007563 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007564 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007565 rdx.getValue(1)
7566 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007567 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007568}
7569
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007570SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
7571 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007572 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007573 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007574 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007575 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007576 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007577 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007578 Node->getOperand(0),
7579 Node->getOperand(1), negOp,
7580 cast<AtomicSDNode>(Node)->getSrcValue(),
7581 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007582}
7583
Evan Cheng0db9fe62006-04-25 20:13:52 +00007584/// LowerOperation - Provide custom lowering hooks for some operations.
7585///
Dan Gohman475871a2008-07-27 21:46:04 +00007586SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007587 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007588 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007589 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7590 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007591 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007592 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007593 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7594 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7595 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7596 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7597 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7598 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007599 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007600 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007601 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007602 case ISD::SHL_PARTS:
7603 case ISD::SRA_PARTS:
7604 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7605 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007606 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007607 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007608 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007609 case ISD::FABS: return LowerFABS(Op, DAG);
7610 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007611 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007612 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007613 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007614 case ISD::SELECT: return LowerSELECT(Op, DAG);
7615 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007616 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007617 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007618 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007619 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007620 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007621 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7622 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007623 case ISD::FRAME_TO_ARGS_OFFSET:
7624 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007625 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007626 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007627 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007628 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007629 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7630 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007631 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007632 case ISD::SADDO:
7633 case ISD::UADDO:
7634 case ISD::SSUBO:
7635 case ISD::USUBO:
7636 case ISD::SMULO:
7637 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007638 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007639 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007640}
7641
Duncan Sands1607f052008-12-01 11:39:25 +00007642void X86TargetLowering::
7643ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7644 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00007645 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007646 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007647 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007648
7649 SDValue Chain = Node->getOperand(0);
7650 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007651 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007652 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007653 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007654 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007655 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007656 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007657 SDValue Result =
7658 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7659 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007660 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007661 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007662 Results.push_back(Result.getValue(2));
7663}
7664
Duncan Sands126d9072008-07-04 11:47:58 +00007665/// ReplaceNodeResults - Replace a node with an illegal result type
7666/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007667void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7668 SmallVectorImpl<SDValue>&Results,
7669 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007670 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007671 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007672 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007673 assert(false && "Do not know how to custom type legalize this operation!");
7674 return;
7675 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007676 std::pair<SDValue,SDValue> Vals =
7677 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007678 SDValue FIST = Vals.first, StackSlot = Vals.second;
7679 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007680 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007681 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00007682 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
7683 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007684 }
7685 return;
7686 }
7687 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007688 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007689 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007690 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007691 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007692 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007693 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007694 eax.getValue(2));
7695 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7696 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007697 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007698 Results.push_back(edx.getValue(1));
7699 return;
7700 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007701 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007702 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007703 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007704 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007705 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7706 DAG.getConstant(0, MVT::i32));
7707 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7708 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007709 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7710 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007711 cpInL.getValue(1));
7712 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007713 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7714 DAG.getConstant(0, MVT::i32));
7715 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7716 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007717 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007718 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007719 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007720 swapInL.getValue(1));
7721 SDValue Ops[] = { swapInH.getValue(0),
7722 N->getOperand(1),
7723 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007724 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007725 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007726 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007727 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007728 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007729 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007730 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007731 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007732 Results.push_back(cpOutH.getValue(1));
7733 return;
7734 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007735 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007736 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7737 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007738 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007739 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7740 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007741 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007742 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7743 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007744 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007745 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7746 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007747 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007748 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7749 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007750 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007751 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7752 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007753 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007754 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7755 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007756 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007757}
7758
Evan Cheng72261582005-12-20 06:22:03 +00007759const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7760 switch (Opcode) {
7761 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007762 case X86ISD::BSF: return "X86ISD::BSF";
7763 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007764 case X86ISD::SHLD: return "X86ISD::SHLD";
7765 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007766 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007767 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007768 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007769 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007770 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007771 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007772 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7773 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7774 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007775 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007776 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007777 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007778 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007779 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007780 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007781 case X86ISD::COMI: return "X86ISD::COMI";
7782 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007783 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007784 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007785 case X86ISD::CMOV: return "X86ISD::CMOV";
7786 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007787 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007788 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7789 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007790 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007791 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007792 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007793 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007794 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007795 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7796 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007797 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007798 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007799 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007800 case X86ISD::FMAX: return "X86ISD::FMAX";
7801 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007802 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7803 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007804 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007805 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007806 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007807 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007808 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007809 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7810 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007811 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7812 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7813 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7814 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7815 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7816 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007817 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7818 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007819 case X86ISD::VSHL: return "X86ISD::VSHL";
7820 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007821 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7822 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7823 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7824 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7825 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7826 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7827 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7828 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7829 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7830 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007831 case X86ISD::ADD: return "X86ISD::ADD";
7832 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007833 case X86ISD::SMUL: return "X86ISD::SMUL";
7834 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007835 case X86ISD::INC: return "X86ISD::INC";
7836 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007837 case X86ISD::OR: return "X86ISD::OR";
7838 case X86ISD::XOR: return "X86ISD::XOR";
7839 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007840 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007841 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007842 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007843 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00007844 }
7845}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007846
Chris Lattnerc9addb72007-03-30 23:15:24 +00007847// isLegalAddressingMode - Return true if the addressing mode represented
7848// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007849bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007850 const Type *Ty) const {
7851 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007852 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007853
Chris Lattnerc9addb72007-03-30 23:15:24 +00007854 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007855 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007856 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007857
Chris Lattnerc9addb72007-03-30 23:15:24 +00007858 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007859 unsigned GVFlags =
7860 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007861
Chris Lattnerdfed4132009-07-10 07:38:24 +00007862 // If a reference to this global requires an extra load, we can't fold it.
7863 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007864 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007865
Chris Lattnerdfed4132009-07-10 07:38:24 +00007866 // If BaseGV requires a register for the PIC base, we cannot also have a
7867 // BaseReg specified.
7868 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007869 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007870
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007871 // If lower 4G is not available, then we must use rip-relative addressing.
7872 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7873 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007874 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007875
Chris Lattnerc9addb72007-03-30 23:15:24 +00007876 switch (AM.Scale) {
7877 case 0:
7878 case 1:
7879 case 2:
7880 case 4:
7881 case 8:
7882 // These scales always work.
7883 break;
7884 case 3:
7885 case 5:
7886 case 9:
7887 // These scales are formed with basereg+scalereg. Only accept if there is
7888 // no basereg yet.
7889 if (AM.HasBaseReg)
7890 return false;
7891 break;
7892 default: // Other stuff never works.
7893 return false;
7894 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007895
Chris Lattnerc9addb72007-03-30 23:15:24 +00007896 return true;
7897}
7898
7899
Evan Cheng2bd122c2007-10-26 01:56:11 +00007900bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007901 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00007902 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007903 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7904 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007905 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007906 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007907 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007908}
7909
Owen Andersone50ed302009-08-10 22:56:29 +00007910bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007911 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007912 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007913 unsigned NumBits1 = VT1.getSizeInBits();
7914 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007915 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007916 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007917 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007918}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007919
Dan Gohman97121ba2009-04-08 00:15:30 +00007920bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007921 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007922 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007923}
7924
Owen Andersone50ed302009-08-10 22:56:29 +00007925bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007926 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007927 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007928}
7929
Owen Andersone50ed302009-08-10 22:56:29 +00007930bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007931 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007932 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007933}
7934
Evan Cheng60c07e12006-07-05 22:17:51 +00007935/// isShuffleMaskLegal - Targets can use this to indicate that they only
7936/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7937/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7938/// are assumed to be legal.
7939bool
Eric Christopherfd179292009-08-27 18:07:15 +00007940X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007941 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007942 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007943 if (VT.getSizeInBits() == 64)
7944 return false;
7945
Nate Begemana09008b2009-10-19 02:17:23 +00007946 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007947 return (VT.getVectorNumElements() == 2 ||
7948 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7949 isMOVLMask(M, VT) ||
7950 isSHUFPMask(M, VT) ||
7951 isPSHUFDMask(M, VT) ||
7952 isPSHUFHWMask(M, VT) ||
7953 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007954 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007955 isUNPCKLMask(M, VT) ||
7956 isUNPCKHMask(M, VT) ||
7957 isUNPCKL_v_undef_Mask(M, VT) ||
7958 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007959}
7960
Dan Gohman7d8143f2008-04-09 20:09:42 +00007961bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007962X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007963 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007964 unsigned NumElts = VT.getVectorNumElements();
7965 // FIXME: This collection of masks seems suspect.
7966 if (NumElts == 2)
7967 return true;
7968 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7969 return (isMOVLMask(Mask, VT) ||
7970 isCommutedMOVLMask(Mask, VT, true) ||
7971 isSHUFPMask(Mask, VT) ||
7972 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007973 }
7974 return false;
7975}
7976
7977//===----------------------------------------------------------------------===//
7978// X86 Scheduler Hooks
7979//===----------------------------------------------------------------------===//
7980
Mon P Wang63307c32008-05-05 19:05:59 +00007981// private utility function
7982MachineBasicBlock *
7983X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7984 MachineBasicBlock *MBB,
7985 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007986 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007987 unsigned LoadOpc,
7988 unsigned CXchgOpc,
7989 unsigned copyOpc,
7990 unsigned notOpc,
7991 unsigned EAXreg,
7992 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007993 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007994 // For the atomic bitwise operator, we generate
7995 // thisMBB:
7996 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007997 // ld t1 = [bitinstr.addr]
7998 // op t2 = t1, [bitinstr.val]
7999 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008000 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8001 // bz newMBB
8002 // fallthrough -->nextMBB
8003 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8004 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008005 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008006 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008007
Mon P Wang63307c32008-05-05 19:05:59 +00008008 /// First build the CFG
8009 MachineFunction *F = MBB->getParent();
8010 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008011 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8012 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8013 F->insert(MBBIter, newMBB);
8014 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008015
Mon P Wang63307c32008-05-05 19:05:59 +00008016 // Move all successors to thisMBB to nextMBB
8017 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008018
Mon P Wang63307c32008-05-05 19:05:59 +00008019 // Update thisMBB to fall through to newMBB
8020 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008021
Mon P Wang63307c32008-05-05 19:05:59 +00008022 // newMBB jumps to itself and fall through to nextMBB
8023 newMBB->addSuccessor(nextMBB);
8024 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008025
Mon P Wang63307c32008-05-05 19:05:59 +00008026 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008027 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008028 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00008029 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008030 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008031 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008032 int numArgs = bInstr->getNumOperands() - 1;
8033 for (int i=0; i < numArgs; ++i)
8034 argOpers[i] = &bInstr->getOperand(i+1);
8035
8036 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008037 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8038 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008039
Dale Johannesen140be2d2008-08-19 18:47:28 +00008040 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008041 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008042 for (int i=0; i <= lastAddrIndx; ++i)
8043 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008044
Dale Johannesen140be2d2008-08-19 18:47:28 +00008045 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008046 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008047 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008048 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008049 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008050 tt = t1;
8051
Dale Johannesen140be2d2008-08-19 18:47:28 +00008052 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00008053 assert((argOpers[valArgIndx]->isReg() ||
8054 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008055 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00008056 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008057 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008058 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008059 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008060 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00008061 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008062
Dale Johannesene4d209d2009-02-03 20:21:25 +00008063 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00008064 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008065
Dale Johannesene4d209d2009-02-03 20:21:25 +00008066 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00008067 for (int i=0; i <= lastAddrIndx; ++i)
8068 (*MIB).addOperand(*argOpers[i]);
8069 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00008070 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008071 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8072 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00008073
Dale Johannesene4d209d2009-02-03 20:21:25 +00008074 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00008075 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008076
Mon P Wang63307c32008-05-05 19:05:59 +00008077 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008078 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008079
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008080 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008081 return nextMBB;
8082}
8083
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00008084// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00008085MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008086X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
8087 MachineBasicBlock *MBB,
8088 unsigned regOpcL,
8089 unsigned regOpcH,
8090 unsigned immOpcL,
8091 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008092 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008093 // For the atomic bitwise operator, we generate
8094 // thisMBB (instructions are in pairs, except cmpxchg8b)
8095 // ld t1,t2 = [bitinstr.addr]
8096 // newMBB:
8097 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8098 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00008099 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008100 // mov ECX, EBX <- t5, t6
8101 // mov EAX, EDX <- t1, t2
8102 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8103 // mov t3, t4 <- EAX, EDX
8104 // bz newMBB
8105 // result in out1, out2
8106 // fallthrough -->nextMBB
8107
8108 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8109 const unsigned LoadOpc = X86::MOV32rm;
8110 const unsigned copyOpc = X86::MOV32rr;
8111 const unsigned NotOpc = X86::NOT32r;
8112 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8113 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8114 MachineFunction::iterator MBBIter = MBB;
8115 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008116
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008117 /// First build the CFG
8118 MachineFunction *F = MBB->getParent();
8119 MachineBasicBlock *thisMBB = MBB;
8120 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8121 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8122 F->insert(MBBIter, newMBB);
8123 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008124
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008125 // Move all successors to thisMBB to nextMBB
8126 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008127
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008128 // Update thisMBB to fall through to newMBB
8129 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008130
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008131 // newMBB jumps to itself and fall through to nextMBB
8132 newMBB->addSuccessor(nextMBB);
8133 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008134
Dale Johannesene4d209d2009-02-03 20:21:25 +00008135 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008136 // Insert instructions into newMBB based on incoming instruction
8137 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008138 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008139 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008140 MachineOperand& dest1Oper = bInstr->getOperand(0);
8141 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008142 MachineOperand* argOpers[2 + X86AddrNumOperands];
8143 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008144 argOpers[i] = &bInstr->getOperand(i+2);
8145
Evan Chengad5b52f2010-01-08 19:14:57 +00008146 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008147 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008148
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008149 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008150 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008151 for (int i=0; i <= lastAddrIndx; ++i)
8152 (*MIB).addOperand(*argOpers[i]);
8153 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008154 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008155 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008156 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008157 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008158 MachineOperand newOp3 = *(argOpers[3]);
8159 if (newOp3.isImm())
8160 newOp3.setImm(newOp3.getImm()+4);
8161 else
8162 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008163 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008164 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008165
8166 // t3/4 are defined later, at the bottom of the loop
8167 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8168 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008169 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008170 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008171 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008172 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8173
Evan Cheng306b4ca2010-01-08 23:41:50 +00008174 // The subsequent operations should be using the destination registers of
8175 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008176 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008177 t1 = F->getRegInfo().createVirtualRegister(RC);
8178 t2 = F->getRegInfo().createVirtualRegister(RC);
8179 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8180 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008181 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008182 t1 = dest1Oper.getReg();
8183 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008184 }
8185
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008186 int valArgIndx = lastAddrIndx + 1;
8187 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008188 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008189 "invalid operand");
8190 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8191 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008192 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008193 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008194 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008195 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008196 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008197 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008198 (*MIB).addOperand(*argOpers[valArgIndx]);
8199 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008200 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008201 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008202 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008203 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008204 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008205 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008206 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008207 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008208 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008209 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008210
Dale Johannesene4d209d2009-02-03 20:21:25 +00008211 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008212 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008213 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008214 MIB.addReg(t2);
8215
Dale Johannesene4d209d2009-02-03 20:21:25 +00008216 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008217 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008218 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008219 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008220
Dale Johannesene4d209d2009-02-03 20:21:25 +00008221 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008222 for (int i=0; i <= lastAddrIndx; ++i)
8223 (*MIB).addOperand(*argOpers[i]);
8224
8225 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008226 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8227 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008228
Dale Johannesene4d209d2009-02-03 20:21:25 +00008229 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008230 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008231 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008232 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008233
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008234 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008235 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008236
8237 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
8238 return nextMBB;
8239}
8240
8241// private utility function
8242MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008243X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8244 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008245 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008246 // For the atomic min/max operator, we generate
8247 // thisMBB:
8248 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008249 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008250 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008251 // cmp t1, t2
8252 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008253 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008254 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8255 // bz newMBB
8256 // fallthrough -->nextMBB
8257 //
8258 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8259 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008260 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008261 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008262
Mon P Wang63307c32008-05-05 19:05:59 +00008263 /// First build the CFG
8264 MachineFunction *F = MBB->getParent();
8265 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008266 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8267 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8268 F->insert(MBBIter, newMBB);
8269 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008270
Dan Gohmand6708ea2009-08-15 01:38:56 +00008271 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00008272 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008273
Mon P Wang63307c32008-05-05 19:05:59 +00008274 // Update thisMBB to fall through to newMBB
8275 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008276
Mon P Wang63307c32008-05-05 19:05:59 +00008277 // newMBB jumps to newMBB and fall through to nextMBB
8278 newMBB->addSuccessor(nextMBB);
8279 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008280
Dale Johannesene4d209d2009-02-03 20:21:25 +00008281 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008282 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008283 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008284 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008285 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008286 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008287 int numArgs = mInstr->getNumOperands() - 1;
8288 for (int i=0; i < numArgs; ++i)
8289 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008290
Mon P Wang63307c32008-05-05 19:05:59 +00008291 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008292 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8293 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008294
Mon P Wangab3e7472008-05-05 22:56:23 +00008295 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008296 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008297 for (int i=0; i <= lastAddrIndx; ++i)
8298 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008299
Mon P Wang63307c32008-05-05 19:05:59 +00008300 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008301 assert((argOpers[valArgIndx]->isReg() ||
8302 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008303 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008304
8305 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008306 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008307 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008308 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008309 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008310 (*MIB).addOperand(*argOpers[valArgIndx]);
8311
Dale Johannesene4d209d2009-02-03 20:21:25 +00008312 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008313 MIB.addReg(t1);
8314
Dale Johannesene4d209d2009-02-03 20:21:25 +00008315 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008316 MIB.addReg(t1);
8317 MIB.addReg(t2);
8318
8319 // Generate movc
8320 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008321 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008322 MIB.addReg(t2);
8323 MIB.addReg(t1);
8324
8325 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008326 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008327 for (int i=0; i <= lastAddrIndx; ++i)
8328 (*MIB).addOperand(*argOpers[i]);
8329 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008330 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008331 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8332 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008333
Dale Johannesene4d209d2009-02-03 20:21:25 +00008334 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008335 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008336
Mon P Wang63307c32008-05-05 19:05:59 +00008337 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008338 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008339
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008340 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008341 return nextMBB;
8342}
8343
Eric Christopherf83a5de2009-08-27 18:08:16 +00008344// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8345// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008346MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008347X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008348 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008349
8350 MachineFunction *F = BB->getParent();
8351 DebugLoc dl = MI->getDebugLoc();
8352 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8353
8354 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008355 if (memArg)
8356 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8357 else
8358 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008359
8360 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8361
8362 for (unsigned i = 0; i < numArgs; ++i) {
8363 MachineOperand &Op = MI->getOperand(i+1);
8364
8365 if (!(Op.isReg() && Op.isImplicit()))
8366 MIB.addOperand(Op);
8367 }
8368
8369 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8370 .addReg(X86::XMM0);
8371
8372 F->DeleteMachineInstr(MI);
8373
8374 return BB;
8375}
8376
8377MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008378X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8379 MachineInstr *MI,
8380 MachineBasicBlock *MBB) const {
8381 // Emit code to save XMM registers to the stack. The ABI says that the
8382 // number of registers to save is given in %al, so it's theoretically
8383 // possible to do an indirect jump trick to avoid saving all of them,
8384 // however this code takes a simpler approach and just executes all
8385 // of the stores if %al is non-zero. It's less code, and it's probably
8386 // easier on the hardware branch predictor, and stores aren't all that
8387 // expensive anyway.
8388
8389 // Create the new basic blocks. One block contains all the XMM stores,
8390 // and one block is the final destination regardless of whether any
8391 // stores were performed.
8392 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8393 MachineFunction *F = MBB->getParent();
8394 MachineFunction::iterator MBBIter = MBB;
8395 ++MBBIter;
8396 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8397 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8398 F->insert(MBBIter, XMMSaveMBB);
8399 F->insert(MBBIter, EndMBB);
8400
8401 // Set up the CFG.
8402 // Move any original successors of MBB to the end block.
8403 EndMBB->transferSuccessors(MBB);
8404 // The original block will now fall through to the XMM save block.
8405 MBB->addSuccessor(XMMSaveMBB);
8406 // The XMMSaveMBB will fall through to the end block.
8407 XMMSaveMBB->addSuccessor(EndMBB);
8408
8409 // Now add the instructions.
8410 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8411 DebugLoc DL = MI->getDebugLoc();
8412
8413 unsigned CountReg = MI->getOperand(0).getReg();
8414 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8415 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8416
8417 if (!Subtarget->isTargetWin64()) {
8418 // If %al is 0, branch around the XMM save block.
8419 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008420 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008421 MBB->addSuccessor(EndMBB);
8422 }
8423
8424 // In the XMM save block, save all the XMM argument registers.
8425 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8426 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008427 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008428 F->getMachineMemOperand(
8429 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8430 MachineMemOperand::MOStore, Offset,
8431 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008432 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8433 .addFrameIndex(RegSaveFrameIndex)
8434 .addImm(/*Scale=*/1)
8435 .addReg(/*IndexReg=*/0)
8436 .addImm(/*Disp=*/Offset)
8437 .addReg(/*Segment=*/0)
8438 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008439 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008440 }
8441
8442 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8443
8444 return EndMBB;
8445}
Mon P Wang63307c32008-05-05 19:05:59 +00008446
Evan Cheng60c07e12006-07-05 22:17:51 +00008447MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008448X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00008449 MachineBasicBlock *BB,
8450 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00008451 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8452 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008453
Chris Lattner52600972009-09-02 05:57:00 +00008454 // To "insert" a SELECT_CC instruction, we actually have to insert the
8455 // diamond control-flow pattern. The incoming instruction knows the
8456 // destination vreg to set, the condition code register to branch on, the
8457 // true/false values to select between, and a branch opcode to use.
8458 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8459 MachineFunction::iterator It = BB;
8460 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008461
Chris Lattner52600972009-09-02 05:57:00 +00008462 // thisMBB:
8463 // ...
8464 // TrueVal = ...
8465 // cmpTY ccX, r1, r2
8466 // bCC copy1MBB
8467 // fallthrough --> copy0MBB
8468 MachineBasicBlock *thisMBB = BB;
8469 MachineFunction *F = BB->getParent();
8470 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8471 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8472 unsigned Opc =
8473 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8474 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8475 F->insert(It, copy0MBB);
8476 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00008477 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00008478 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00008479 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00008480 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00008481 E = BB->succ_end(); I != E; ++I) {
8482 EM->insert(std::make_pair(*I, sinkMBB));
8483 sinkMBB->addSuccessor(*I);
8484 }
8485 // Next, remove all successors of the current block, and add the true
8486 // and fallthrough blocks as its successors.
8487 while (!BB->succ_empty())
8488 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00008489 // Add the true and fallthrough blocks as its successors.
8490 BB->addSuccessor(copy0MBB);
8491 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008492
Chris Lattner52600972009-09-02 05:57:00 +00008493 // copy0MBB:
8494 // %FalseValue = ...
8495 // # fallthrough to sinkMBB
8496 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008497
Chris Lattner52600972009-09-02 05:57:00 +00008498 // Update machine-CFG edges
8499 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008500
Chris Lattner52600972009-09-02 05:57:00 +00008501 // sinkMBB:
8502 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8503 // ...
8504 BB = sinkMBB;
8505 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
8506 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8507 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8508
8509 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8510 return BB;
8511}
8512
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008513MachineBasicBlock *
8514X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
8515 MachineBasicBlock *BB,
8516 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
8517 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8518 DebugLoc DL = MI->getDebugLoc();
8519 MachineFunction *F = BB->getParent();
8520
8521 // The lowering is pretty easy: we're just emitting the call to _alloca. The
8522 // non-trivial part is impdef of ESP.
8523 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
8524 // mingw-w64.
8525
8526 BuildMI(BB, DL, TII->get(X86::CALLpcrel32))
8527 .addExternalSymbol("_alloca")
8528 .addReg(X86::EAX, RegState::Implicit)
8529 .addReg(X86::ESP, RegState::Implicit)
8530 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
8531 .addReg(X86::ESP, RegState::Define | RegState::Implicit);
8532
8533 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8534 return BB;
8535}
Chris Lattner52600972009-09-02 05:57:00 +00008536
8537MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008538X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00008539 MachineBasicBlock *BB,
8540 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008541 switch (MI->getOpcode()) {
8542 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008543 case X86::MINGW_ALLOCA:
8544 return EmitLoweredMingwAlloca(MI, BB, EM);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008545 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008546 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008547 case X86::CMOV_FR32:
8548 case X86::CMOV_FR64:
8549 case X86::CMOV_V4F32:
8550 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008551 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00008552 case X86::CMOV_GR16:
8553 case X86::CMOV_GR32:
8554 case X86::CMOV_RFP32:
8555 case X86::CMOV_RFP64:
8556 case X86::CMOV_RFP80:
Evan Chengce319102009-09-19 09:51:03 +00008557 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00008558
Dale Johannesen849f2142007-07-03 00:53:03 +00008559 case X86::FP32_TO_INT16_IN_MEM:
8560 case X86::FP32_TO_INT32_IN_MEM:
8561 case X86::FP32_TO_INT64_IN_MEM:
8562 case X86::FP64_TO_INT16_IN_MEM:
8563 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008564 case X86::FP64_TO_INT64_IN_MEM:
8565 case X86::FP80_TO_INT16_IN_MEM:
8566 case X86::FP80_TO_INT32_IN_MEM:
8567 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008568 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8569 DebugLoc DL = MI->getDebugLoc();
8570
Evan Cheng60c07e12006-07-05 22:17:51 +00008571 // Change the floating point control register to use "round towards zero"
8572 // mode when truncating to an integer value.
8573 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008574 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008575 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008576
8577 // Load the old value of the high byte of the control word...
8578 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008579 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008580 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008581 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008582
8583 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008584 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008585 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008586
8587 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008588 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008589
8590 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008591 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008592 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008593
8594 // Get the X86 opcode to use.
8595 unsigned Opc;
8596 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008597 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008598 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8599 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8600 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8601 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8602 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8603 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008604 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8605 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8606 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008607 }
8608
8609 X86AddressMode AM;
8610 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008611 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008612 AM.BaseType = X86AddressMode::RegBase;
8613 AM.Base.Reg = Op.getReg();
8614 } else {
8615 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008616 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008617 }
8618 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008619 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008620 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008621 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008622 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008623 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008624 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008625 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008626 AM.GV = Op.getGlobal();
8627 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008628 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008629 }
Chris Lattner52600972009-09-02 05:57:00 +00008630 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008631 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008632
8633 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008634 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008635
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008636 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008637 return BB;
8638 }
Dale Johannesenbfdf7f32010-03-10 22:13:47 +00008639 // DBG_VALUE. Only the frame index case is done here.
8640 case X86::DBG_VALUE: {
8641 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8642 DebugLoc DL = MI->getDebugLoc();
8643 X86AddressMode AM;
8644 MachineFunction *F = BB->getParent();
8645 AM.BaseType = X86AddressMode::FrameIndexBase;
8646 AM.Base.FrameIndex = MI->getOperand(0).getImm();
8647 addFullAddress(BuildMI(BB, DL, TII->get(X86::DBG_VALUE)), AM).
8648 addImm(MI->getOperand(1).getImm()).
8649 addMetadata(MI->getOperand(2).getMetadata());
8650 F->DeleteMachineInstr(MI); // Remove pseudo.
8651 return BB;
8652 }
8653
Eric Christopherb120ab42009-08-18 22:50:32 +00008654 // String/text processing lowering.
8655 case X86::PCMPISTRM128REG:
8656 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8657 case X86::PCMPISTRM128MEM:
8658 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8659 case X86::PCMPESTRM128REG:
8660 return EmitPCMP(MI, BB, 5, false /* in mem */);
8661 case X86::PCMPESTRM128MEM:
8662 return EmitPCMP(MI, BB, 5, true /* in mem */);
8663
8664 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008665 case X86::ATOMAND32:
8666 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008667 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008668 X86::LCMPXCHG32, X86::MOV32rr,
8669 X86::NOT32r, X86::EAX,
8670 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008671 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008672 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8673 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008674 X86::LCMPXCHG32, X86::MOV32rr,
8675 X86::NOT32r, X86::EAX,
8676 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008677 case X86::ATOMXOR32:
8678 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008679 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008680 X86::LCMPXCHG32, X86::MOV32rr,
8681 X86::NOT32r, X86::EAX,
8682 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008683 case X86::ATOMNAND32:
8684 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008685 X86::AND32ri, X86::MOV32rm,
8686 X86::LCMPXCHG32, X86::MOV32rr,
8687 X86::NOT32r, X86::EAX,
8688 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008689 case X86::ATOMMIN32:
8690 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8691 case X86::ATOMMAX32:
8692 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8693 case X86::ATOMUMIN32:
8694 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8695 case X86::ATOMUMAX32:
8696 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008697
8698 case X86::ATOMAND16:
8699 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8700 X86::AND16ri, X86::MOV16rm,
8701 X86::LCMPXCHG16, X86::MOV16rr,
8702 X86::NOT16r, X86::AX,
8703 X86::GR16RegisterClass);
8704 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008705 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008706 X86::OR16ri, X86::MOV16rm,
8707 X86::LCMPXCHG16, X86::MOV16rr,
8708 X86::NOT16r, X86::AX,
8709 X86::GR16RegisterClass);
8710 case X86::ATOMXOR16:
8711 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8712 X86::XOR16ri, X86::MOV16rm,
8713 X86::LCMPXCHG16, X86::MOV16rr,
8714 X86::NOT16r, X86::AX,
8715 X86::GR16RegisterClass);
8716 case X86::ATOMNAND16:
8717 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8718 X86::AND16ri, X86::MOV16rm,
8719 X86::LCMPXCHG16, X86::MOV16rr,
8720 X86::NOT16r, X86::AX,
8721 X86::GR16RegisterClass, true);
8722 case X86::ATOMMIN16:
8723 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8724 case X86::ATOMMAX16:
8725 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8726 case X86::ATOMUMIN16:
8727 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8728 case X86::ATOMUMAX16:
8729 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8730
8731 case X86::ATOMAND8:
8732 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8733 X86::AND8ri, X86::MOV8rm,
8734 X86::LCMPXCHG8, X86::MOV8rr,
8735 X86::NOT8r, X86::AL,
8736 X86::GR8RegisterClass);
8737 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008738 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008739 X86::OR8ri, X86::MOV8rm,
8740 X86::LCMPXCHG8, X86::MOV8rr,
8741 X86::NOT8r, X86::AL,
8742 X86::GR8RegisterClass);
8743 case X86::ATOMXOR8:
8744 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8745 X86::XOR8ri, X86::MOV8rm,
8746 X86::LCMPXCHG8, X86::MOV8rr,
8747 X86::NOT8r, X86::AL,
8748 X86::GR8RegisterClass);
8749 case X86::ATOMNAND8:
8750 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8751 X86::AND8ri, X86::MOV8rm,
8752 X86::LCMPXCHG8, X86::MOV8rr,
8753 X86::NOT8r, X86::AL,
8754 X86::GR8RegisterClass, true);
8755 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008756 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008757 case X86::ATOMAND64:
8758 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008759 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008760 X86::LCMPXCHG64, X86::MOV64rr,
8761 X86::NOT64r, X86::RAX,
8762 X86::GR64RegisterClass);
8763 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008764 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8765 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008766 X86::LCMPXCHG64, X86::MOV64rr,
8767 X86::NOT64r, X86::RAX,
8768 X86::GR64RegisterClass);
8769 case X86::ATOMXOR64:
8770 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008771 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008772 X86::LCMPXCHG64, X86::MOV64rr,
8773 X86::NOT64r, X86::RAX,
8774 X86::GR64RegisterClass);
8775 case X86::ATOMNAND64:
8776 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8777 X86::AND64ri32, X86::MOV64rm,
8778 X86::LCMPXCHG64, X86::MOV64rr,
8779 X86::NOT64r, X86::RAX,
8780 X86::GR64RegisterClass, true);
8781 case X86::ATOMMIN64:
8782 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8783 case X86::ATOMMAX64:
8784 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8785 case X86::ATOMUMIN64:
8786 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8787 case X86::ATOMUMAX64:
8788 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008789
8790 // This group does 64-bit operations on a 32-bit host.
8791 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008792 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008793 X86::AND32rr, X86::AND32rr,
8794 X86::AND32ri, X86::AND32ri,
8795 false);
8796 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008797 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008798 X86::OR32rr, X86::OR32rr,
8799 X86::OR32ri, X86::OR32ri,
8800 false);
8801 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008802 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008803 X86::XOR32rr, X86::XOR32rr,
8804 X86::XOR32ri, X86::XOR32ri,
8805 false);
8806 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008807 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008808 X86::AND32rr, X86::AND32rr,
8809 X86::AND32ri, X86::AND32ri,
8810 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008811 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008812 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008813 X86::ADD32rr, X86::ADC32rr,
8814 X86::ADD32ri, X86::ADC32ri,
8815 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008816 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008817 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008818 X86::SUB32rr, X86::SBB32rr,
8819 X86::SUB32ri, X86::SBB32ri,
8820 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008821 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008822 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008823 X86::MOV32rr, X86::MOV32rr,
8824 X86::MOV32ri, X86::MOV32ri,
8825 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008826 case X86::VASTART_SAVE_XMM_REGS:
8827 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008828 }
8829}
8830
8831//===----------------------------------------------------------------------===//
8832// X86 Optimization Hooks
8833//===----------------------------------------------------------------------===//
8834
Dan Gohman475871a2008-07-27 21:46:04 +00008835void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008836 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008837 APInt &KnownZero,
8838 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008839 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008840 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008841 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008842 assert((Opc >= ISD::BUILTIN_OP_END ||
8843 Opc == ISD::INTRINSIC_WO_CHAIN ||
8844 Opc == ISD::INTRINSIC_W_CHAIN ||
8845 Opc == ISD::INTRINSIC_VOID) &&
8846 "Should use MaskedValueIsZero if you don't know whether Op"
8847 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008848
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008849 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008850 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008851 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008852 case X86ISD::ADD:
8853 case X86ISD::SUB:
8854 case X86ISD::SMUL:
8855 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008856 case X86ISD::INC:
8857 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008858 case X86ISD::OR:
8859 case X86ISD::XOR:
8860 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008861 // These nodes' second result is a boolean.
8862 if (Op.getResNo() == 0)
8863 break;
8864 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008865 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008866 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8867 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008868 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008869 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008870}
Chris Lattner259e97c2006-01-31 19:43:35 +00008871
Evan Cheng206ee9d2006-07-07 08:33:52 +00008872/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008873/// node is a GlobalAddress + offset.
8874bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8875 GlobalValue* &GA, int64_t &Offset) const{
8876 if (N->getOpcode() == X86ISD::Wrapper) {
8877 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008878 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008879 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008880 return true;
8881 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008882 }
Evan Chengad4196b2008-05-12 19:56:52 +00008883 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008884}
8885
Evan Cheng206ee9d2006-07-07 08:33:52 +00008886/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8887/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8888/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +00008889/// order.
Dan Gohman475871a2008-07-27 21:46:04 +00008890static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008891 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008892 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008893 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00008894 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
Mon P Wang1e955802009-04-03 02:43:30 +00008895
Eli Friedman7a5e5552009-06-07 06:52:44 +00008896 if (VT.getSizeInBits() != 128)
8897 return SDValue();
8898
Nate Begemanfdea31a2010-03-24 20:49:50 +00008899 SmallVector<SDValue, 16> Elts;
8900 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
8901 Elts.push_back(DAG.getShuffleScalarElt(SVN, i));
8902
8903 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00008904}
Evan Chengd880b972008-05-09 21:53:03 +00008905
Dan Gohman1bbf72b2010-03-15 23:23:03 +00008906/// PerformShuffleCombine - Detect vector gather/scatter index generation
8907/// and convert it from being a bunch of shuffles and extracts to a simple
8908/// store and scalar loads to extract the elements.
8909static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
8910 const TargetLowering &TLI) {
8911 SDValue InputVector = N->getOperand(0);
8912
8913 // Only operate on vectors of 4 elements, where the alternative shuffling
8914 // gets to be more expensive.
8915 if (InputVector.getValueType() != MVT::v4i32)
8916 return SDValue();
8917
8918 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
8919 // single use which is a sign-extend or zero-extend, and all elements are
8920 // used.
8921 SmallVector<SDNode *, 4> Uses;
8922 unsigned ExtractedElements = 0;
8923 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
8924 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
8925 if (UI.getUse().getResNo() != InputVector.getResNo())
8926 return SDValue();
8927
8928 SDNode *Extract = *UI;
8929 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
8930 return SDValue();
8931
8932 if (Extract->getValueType(0) != MVT::i32)
8933 return SDValue();
8934 if (!Extract->hasOneUse())
8935 return SDValue();
8936 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
8937 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
8938 return SDValue();
8939 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
8940 return SDValue();
8941
8942 // Record which element was extracted.
8943 ExtractedElements |=
8944 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
8945
8946 Uses.push_back(Extract);
8947 }
8948
8949 // If not all the elements were used, this may not be worthwhile.
8950 if (ExtractedElements != 15)
8951 return SDValue();
8952
8953 // Ok, we've now decided to do the transformation.
8954 DebugLoc dl = InputVector.getDebugLoc();
8955
8956 // Store the value to a temporary stack slot.
8957 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
8958 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL, 0,
8959 false, false, 0);
8960
8961 // Replace each use (extract) with a load of the appropriate element.
8962 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
8963 UE = Uses.end(); UI != UE; ++UI) {
8964 SDNode *Extract = *UI;
8965
8966 // Compute the element's address.
8967 SDValue Idx = Extract->getOperand(1);
8968 unsigned EltSize =
8969 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
8970 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
8971 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
8972
8973 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(), OffsetVal, StackPtr);
8974
8975 // Load the scalar.
8976 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch, ScalarAddr,
8977 NULL, 0, false, false, 0);
8978
8979 // Replace the exact with the load.
8980 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
8981 }
8982
8983 // The replacement was made in place; don't return anything.
8984 return SDValue();
8985}
8986
Chris Lattner83e6c992006-10-04 06:57:07 +00008987/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008988static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008989 const X86Subtarget *Subtarget) {
8990 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008991 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008992 // Get the LHS/RHS of the select.
8993 SDValue LHS = N->getOperand(1);
8994 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008995
Dan Gohman670e5392009-09-21 18:03:22 +00008996 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00008997 // instructions match the semantics of the common C idiom x<y?x:y but not
8998 // x<=y?x:y, because of how they handle negative zero (which can be
8999 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00009000 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00009001 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00009002 Cond.getOpcode() == ISD::SETCC) {
9003 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009004
Chris Lattner47b4ce82009-03-11 05:48:52 +00009005 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00009006 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00009007 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
9008 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009009 switch (CC) {
9010 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009011 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009012 // Converting this to a min would handle NaNs incorrectly, and swapping
9013 // the operands would cause it to handle comparisons between positive
9014 // and negative zero incorrectly.
9015 if (!FiniteOnlyFPMath() &&
9016 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
9017 if (!UnsafeFPMath &&
9018 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9019 break;
9020 std::swap(LHS, RHS);
9021 }
Dan Gohman670e5392009-09-21 18:03:22 +00009022 Opcode = X86ISD::FMIN;
9023 break;
9024 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009025 // Converting this to a min would handle comparisons between positive
9026 // and negative zero incorrectly.
9027 if (!UnsafeFPMath &&
9028 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
9029 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009030 Opcode = X86ISD::FMIN;
9031 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009032 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009033 // Converting this to a min would handle both negative zeros and NaNs
9034 // incorrectly, but we can swap the operands to fix both.
9035 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009036 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009037 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009038 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009039 Opcode = X86ISD::FMIN;
9040 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009041
Dan Gohman670e5392009-09-21 18:03:22 +00009042 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009043 // Converting this to a max would handle comparisons between positive
9044 // and negative zero incorrectly.
9045 if (!UnsafeFPMath &&
9046 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
9047 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009048 Opcode = X86ISD::FMAX;
9049 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009050 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009051 // Converting this to a max would handle NaNs incorrectly, and swapping
9052 // the operands would cause it to handle comparisons between positive
9053 // and negative zero incorrectly.
9054 if (!FiniteOnlyFPMath() &&
9055 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
9056 if (!UnsafeFPMath &&
9057 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9058 break;
9059 std::swap(LHS, RHS);
9060 }
Dan Gohman670e5392009-09-21 18:03:22 +00009061 Opcode = X86ISD::FMAX;
9062 break;
9063 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009064 // Converting this to a max would handle both negative zeros and NaNs
9065 // incorrectly, but we can swap the operands to fix both.
9066 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009067 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009068 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009069 case ISD::SETGE:
9070 Opcode = X86ISD::FMAX;
9071 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00009072 }
Dan Gohman670e5392009-09-21 18:03:22 +00009073 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +00009074 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
9075 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009076 switch (CC) {
9077 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009078 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009079 // Converting this to a min would handle comparisons between positive
9080 // and negative zero incorrectly, and swapping the operands would
9081 // cause it to handle NaNs incorrectly.
9082 if (!UnsafeFPMath &&
9083 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
9084 if (!FiniteOnlyFPMath() &&
9085 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9086 break;
9087 std::swap(LHS, RHS);
9088 }
Dan Gohman670e5392009-09-21 18:03:22 +00009089 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00009090 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009091 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009092 // Converting this to a min would handle NaNs incorrectly.
9093 if (!UnsafeFPMath &&
9094 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9095 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009096 Opcode = X86ISD::FMIN;
9097 break;
9098 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009099 // Converting this to a min would handle both negative zeros and NaNs
9100 // incorrectly, but we can swap the operands to fix both.
9101 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009102 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009103 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009104 case ISD::SETGE:
9105 Opcode = X86ISD::FMIN;
9106 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009107
Dan Gohman670e5392009-09-21 18:03:22 +00009108 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009109 // Converting this to a max would handle NaNs incorrectly.
9110 if (!FiniteOnlyFPMath() &&
9111 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9112 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009113 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00009114 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009115 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009116 // Converting this to a max would handle comparisons between positive
9117 // and negative zero incorrectly, and swapping the operands would
9118 // cause it to handle NaNs incorrectly.
9119 if (!UnsafeFPMath &&
9120 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
9121 if (!FiniteOnlyFPMath() &&
9122 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9123 break;
9124 std::swap(LHS, RHS);
9125 }
Dan Gohman670e5392009-09-21 18:03:22 +00009126 Opcode = X86ISD::FMAX;
9127 break;
9128 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009129 // Converting this to a max would handle both negative zeros and NaNs
9130 // incorrectly, but we can swap the operands to fix both.
9131 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009132 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009133 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009134 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009135 Opcode = X86ISD::FMAX;
9136 break;
9137 }
Chris Lattner83e6c992006-10-04 06:57:07 +00009138 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009139
Chris Lattner47b4ce82009-03-11 05:48:52 +00009140 if (Opcode)
9141 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00009142 }
Eric Christopherfd179292009-08-27 18:07:15 +00009143
Chris Lattnerd1980a52009-03-12 06:52:53 +00009144 // If this is a select between two integer constants, try to do some
9145 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00009146 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
9147 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00009148 // Don't do this for crazy integer types.
9149 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
9150 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00009151 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009152 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00009153
Chris Lattnercee56e72009-03-13 05:53:31 +00009154 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00009155 // Efficiently invertible.
9156 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
9157 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
9158 isa<ConstantSDNode>(Cond.getOperand(1))))) {
9159 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00009160 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009161 }
Eric Christopherfd179292009-08-27 18:07:15 +00009162
Chris Lattnerd1980a52009-03-12 06:52:53 +00009163 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009164 if (FalseC->getAPIntValue() == 0 &&
9165 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00009166 if (NeedsCondInvert) // Invert the condition if needed.
9167 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9168 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009169
Chris Lattnerd1980a52009-03-12 06:52:53 +00009170 // Zero extend the condition if needed.
9171 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009172
Chris Lattnercee56e72009-03-13 05:53:31 +00009173 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00009174 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009175 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009176 }
Eric Christopherfd179292009-08-27 18:07:15 +00009177
Chris Lattner97a29a52009-03-13 05:22:11 +00009178 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00009179 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00009180 if (NeedsCondInvert) // Invert the condition if needed.
9181 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9182 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009183
Chris Lattner97a29a52009-03-13 05:22:11 +00009184 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009185 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9186 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009187 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009188 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009189 }
Eric Christopherfd179292009-08-27 18:07:15 +00009190
Chris Lattnercee56e72009-03-13 05:53:31 +00009191 // Optimize cases that will turn into an LEA instruction. This requires
9192 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009193 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009194 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009195 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009196
Chris Lattnercee56e72009-03-13 05:53:31 +00009197 bool isFastMultiplier = false;
9198 if (Diff < 10) {
9199 switch ((unsigned char)Diff) {
9200 default: break;
9201 case 1: // result = add base, cond
9202 case 2: // result = lea base( , cond*2)
9203 case 3: // result = lea base(cond, cond*2)
9204 case 4: // result = lea base( , cond*4)
9205 case 5: // result = lea base(cond, cond*4)
9206 case 8: // result = lea base( , cond*8)
9207 case 9: // result = lea base(cond, cond*8)
9208 isFastMultiplier = true;
9209 break;
9210 }
9211 }
Eric Christopherfd179292009-08-27 18:07:15 +00009212
Chris Lattnercee56e72009-03-13 05:53:31 +00009213 if (isFastMultiplier) {
9214 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9215 if (NeedsCondInvert) // Invert the condition if needed.
9216 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9217 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009218
Chris Lattnercee56e72009-03-13 05:53:31 +00009219 // Zero extend the condition if needed.
9220 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9221 Cond);
9222 // Scale the condition by the difference.
9223 if (Diff != 1)
9224 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9225 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009226
Chris Lattnercee56e72009-03-13 05:53:31 +00009227 // Add the base if non-zero.
9228 if (FalseC->getAPIntValue() != 0)
9229 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9230 SDValue(FalseC, 0));
9231 return Cond;
9232 }
Eric Christopherfd179292009-08-27 18:07:15 +00009233 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009234 }
9235 }
Eric Christopherfd179292009-08-27 18:07:15 +00009236
Dan Gohman475871a2008-07-27 21:46:04 +00009237 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009238}
9239
Chris Lattnerd1980a52009-03-12 06:52:53 +00009240/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9241static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9242 TargetLowering::DAGCombinerInfo &DCI) {
9243 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009244
Chris Lattnerd1980a52009-03-12 06:52:53 +00009245 // If the flag operand isn't dead, don't touch this CMOV.
9246 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9247 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009248
Chris Lattnerd1980a52009-03-12 06:52:53 +00009249 // If this is a select between two integer constants, try to do some
9250 // optimizations. Note that the operands are ordered the opposite of SELECT
9251 // operands.
9252 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9253 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9254 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9255 // larger than FalseC (the false value).
9256 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009257
Chris Lattnerd1980a52009-03-12 06:52:53 +00009258 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9259 CC = X86::GetOppositeBranchCondition(CC);
9260 std::swap(TrueC, FalseC);
9261 }
Eric Christopherfd179292009-08-27 18:07:15 +00009262
Chris Lattnerd1980a52009-03-12 06:52:53 +00009263 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009264 // This is efficient for any integer data type (including i8/i16) and
9265 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009266 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9267 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009268 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9269 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009270
Chris Lattnerd1980a52009-03-12 06:52:53 +00009271 // Zero extend the condition if needed.
9272 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009273
Chris Lattnerd1980a52009-03-12 06:52:53 +00009274 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9275 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009276 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009277 if (N->getNumValues() == 2) // Dead flag value?
9278 return DCI.CombineTo(N, Cond, SDValue());
9279 return Cond;
9280 }
Eric Christopherfd179292009-08-27 18:07:15 +00009281
Chris Lattnercee56e72009-03-13 05:53:31 +00009282 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9283 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009284 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9285 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009286 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9287 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009288
Chris Lattner97a29a52009-03-13 05:22:11 +00009289 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009290 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9291 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009292 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9293 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009294
Chris Lattner97a29a52009-03-13 05:22:11 +00009295 if (N->getNumValues() == 2) // Dead flag value?
9296 return DCI.CombineTo(N, Cond, SDValue());
9297 return Cond;
9298 }
Eric Christopherfd179292009-08-27 18:07:15 +00009299
Chris Lattnercee56e72009-03-13 05:53:31 +00009300 // Optimize cases that will turn into an LEA instruction. This requires
9301 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009302 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009303 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009304 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009305
Chris Lattnercee56e72009-03-13 05:53:31 +00009306 bool isFastMultiplier = false;
9307 if (Diff < 10) {
9308 switch ((unsigned char)Diff) {
9309 default: break;
9310 case 1: // result = add base, cond
9311 case 2: // result = lea base( , cond*2)
9312 case 3: // result = lea base(cond, cond*2)
9313 case 4: // result = lea base( , cond*4)
9314 case 5: // result = lea base(cond, cond*4)
9315 case 8: // result = lea base( , cond*8)
9316 case 9: // result = lea base(cond, cond*8)
9317 isFastMultiplier = true;
9318 break;
9319 }
9320 }
Eric Christopherfd179292009-08-27 18:07:15 +00009321
Chris Lattnercee56e72009-03-13 05:53:31 +00009322 if (isFastMultiplier) {
9323 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9324 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009325 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9326 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009327 // Zero extend the condition if needed.
9328 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9329 Cond);
9330 // Scale the condition by the difference.
9331 if (Diff != 1)
9332 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9333 DAG.getConstant(Diff, Cond.getValueType()));
9334
9335 // Add the base if non-zero.
9336 if (FalseC->getAPIntValue() != 0)
9337 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9338 SDValue(FalseC, 0));
9339 if (N->getNumValues() == 2) // Dead flag value?
9340 return DCI.CombineTo(N, Cond, SDValue());
9341 return Cond;
9342 }
Eric Christopherfd179292009-08-27 18:07:15 +00009343 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009344 }
9345 }
9346 return SDValue();
9347}
9348
9349
Evan Cheng0b0cd912009-03-28 05:57:29 +00009350/// PerformMulCombine - Optimize a single multiply with constant into two
9351/// in order to implement it with two cheaper instructions, e.g.
9352/// LEA + SHL, LEA + LEA.
9353static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9354 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +00009355 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9356 return SDValue();
9357
Owen Andersone50ed302009-08-10 22:56:29 +00009358 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009359 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009360 return SDValue();
9361
9362 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9363 if (!C)
9364 return SDValue();
9365 uint64_t MulAmt = C->getZExtValue();
9366 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9367 return SDValue();
9368
9369 uint64_t MulAmt1 = 0;
9370 uint64_t MulAmt2 = 0;
9371 if ((MulAmt % 9) == 0) {
9372 MulAmt1 = 9;
9373 MulAmt2 = MulAmt / 9;
9374 } else if ((MulAmt % 5) == 0) {
9375 MulAmt1 = 5;
9376 MulAmt2 = MulAmt / 5;
9377 } else if ((MulAmt % 3) == 0) {
9378 MulAmt1 = 3;
9379 MulAmt2 = MulAmt / 3;
9380 }
9381 if (MulAmt2 &&
9382 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9383 DebugLoc DL = N->getDebugLoc();
9384
9385 if (isPowerOf2_64(MulAmt2) &&
9386 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9387 // If second multiplifer is pow2, issue it first. We want the multiply by
9388 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9389 // is an add.
9390 std::swap(MulAmt1, MulAmt2);
9391
9392 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009393 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009394 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009395 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009396 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009397 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009398 DAG.getConstant(MulAmt1, VT));
9399
Eric Christopherfd179292009-08-27 18:07:15 +00009400 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009401 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009402 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009403 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009404 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009405 DAG.getConstant(MulAmt2, VT));
9406
9407 // Do not add new nodes to DAG combiner worklist.
9408 DCI.CombineTo(N, NewMul, false);
9409 }
9410 return SDValue();
9411}
9412
Evan Chengad9c0a32009-12-15 00:53:42 +00009413static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9414 SDValue N0 = N->getOperand(0);
9415 SDValue N1 = N->getOperand(1);
9416 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9417 EVT VT = N0.getValueType();
9418
9419 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9420 // since the result of setcc_c is all zero's or all ones.
9421 if (N1C && N0.getOpcode() == ISD::AND &&
9422 N0.getOperand(1).getOpcode() == ISD::Constant) {
9423 SDValue N00 = N0.getOperand(0);
9424 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9425 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9426 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9427 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9428 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9429 APInt ShAmt = N1C->getAPIntValue();
9430 Mask = Mask.shl(ShAmt);
9431 if (Mask != 0)
9432 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9433 N00, DAG.getConstant(Mask, VT));
9434 }
9435 }
9436
9437 return SDValue();
9438}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009439
Nate Begeman740ab032009-01-26 00:52:55 +00009440/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9441/// when possible.
9442static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9443 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009444 EVT VT = N->getValueType(0);
9445 if (!VT.isVector() && VT.isInteger() &&
9446 N->getOpcode() == ISD::SHL)
9447 return PerformSHLCombine(N, DAG);
9448
Nate Begeman740ab032009-01-26 00:52:55 +00009449 // On X86 with SSE2 support, we can transform this to a vector shift if
9450 // all elements are shifted by the same amount. We can't do this in legalize
9451 // because the a constant vector is typically transformed to a constant pool
9452 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009453 if (!Subtarget->hasSSE2())
9454 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009455
Owen Anderson825b72b2009-08-11 20:47:22 +00009456 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009457 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009458
Mon P Wang3becd092009-01-28 08:12:05 +00009459 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009460 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009461 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009462 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009463 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9464 unsigned NumElts = VT.getVectorNumElements();
9465 unsigned i = 0;
9466 for (; i != NumElts; ++i) {
9467 SDValue Arg = ShAmtOp.getOperand(i);
9468 if (Arg.getOpcode() == ISD::UNDEF) continue;
9469 BaseShAmt = Arg;
9470 break;
9471 }
9472 for (; i != NumElts; ++i) {
9473 SDValue Arg = ShAmtOp.getOperand(i);
9474 if (Arg.getOpcode() == ISD::UNDEF) continue;
9475 if (Arg != BaseShAmt) {
9476 return SDValue();
9477 }
9478 }
9479 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009480 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009481 SDValue InVec = ShAmtOp.getOperand(0);
9482 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9483 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9484 unsigned i = 0;
9485 for (; i != NumElts; ++i) {
9486 SDValue Arg = InVec.getOperand(i);
9487 if (Arg.getOpcode() == ISD::UNDEF) continue;
9488 BaseShAmt = Arg;
9489 break;
9490 }
9491 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9492 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +00009493 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +00009494 if (C->getZExtValue() == SplatIdx)
9495 BaseShAmt = InVec.getOperand(1);
9496 }
9497 }
9498 if (BaseShAmt.getNode() == 0)
9499 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9500 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009501 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009502 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009503
Mon P Wangefa42202009-09-03 19:56:25 +00009504 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009505 if (EltVT.bitsGT(MVT::i32))
9506 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9507 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009508 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009509
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009510 // The shift amount is identical so we can do a vector shift.
9511 SDValue ValOp = N->getOperand(0);
9512 switch (N->getOpcode()) {
9513 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009514 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009515 break;
9516 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009517 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009518 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009519 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009520 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009521 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009522 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009523 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009524 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009525 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009526 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009527 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009528 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009529 break;
9530 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009531 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009532 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009533 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009534 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009535 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009536 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009537 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009538 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009539 break;
9540 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009541 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009542 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009543 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009544 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009545 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009546 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009547 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009548 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009549 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009550 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009551 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009552 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009553 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009554 }
9555 return SDValue();
9556}
9557
Evan Cheng760d1942010-01-04 21:22:48 +00009558static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
9559 const X86Subtarget *Subtarget) {
9560 EVT VT = N->getValueType(0);
9561 if (VT != MVT::i64 || !Subtarget->is64Bit())
9562 return SDValue();
9563
9564 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9565 SDValue N0 = N->getOperand(0);
9566 SDValue N1 = N->getOperand(1);
9567 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9568 std::swap(N0, N1);
9569 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9570 return SDValue();
9571
9572 SDValue ShAmt0 = N0.getOperand(1);
9573 if (ShAmt0.getValueType() != MVT::i8)
9574 return SDValue();
9575 SDValue ShAmt1 = N1.getOperand(1);
9576 if (ShAmt1.getValueType() != MVT::i8)
9577 return SDValue();
9578 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9579 ShAmt0 = ShAmt0.getOperand(0);
9580 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9581 ShAmt1 = ShAmt1.getOperand(0);
9582
9583 DebugLoc DL = N->getDebugLoc();
9584 unsigned Opc = X86ISD::SHLD;
9585 SDValue Op0 = N0.getOperand(0);
9586 SDValue Op1 = N1.getOperand(0);
9587 if (ShAmt0.getOpcode() == ISD::SUB) {
9588 Opc = X86ISD::SHRD;
9589 std::swap(Op0, Op1);
9590 std::swap(ShAmt0, ShAmt1);
9591 }
9592
9593 if (ShAmt1.getOpcode() == ISD::SUB) {
9594 SDValue Sum = ShAmt1.getOperand(0);
9595 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
9596 if (SumC->getSExtValue() == 64 &&
9597 ShAmt1.getOperand(1) == ShAmt0)
9598 return DAG.getNode(Opc, DL, VT,
9599 Op0, Op1,
9600 DAG.getNode(ISD::TRUNCATE, DL,
9601 MVT::i8, ShAmt0));
9602 }
9603 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9604 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9605 if (ShAmt0C &&
9606 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == 64)
9607 return DAG.getNode(Opc, DL, VT,
9608 N0.getOperand(0), N1.getOperand(0),
9609 DAG.getNode(ISD::TRUNCATE, DL,
9610 MVT::i8, ShAmt0));
9611 }
9612
9613 return SDValue();
9614}
9615
Chris Lattner149a4e52008-02-22 02:09:43 +00009616/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009617static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009618 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009619 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9620 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009621 // A preferable solution to the general problem is to figure out the right
9622 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009623
9624 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009625 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009626 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009627 if (VT.getSizeInBits() != 64)
9628 return SDValue();
9629
Devang Patel578efa92009-06-05 21:57:13 +00009630 const Function *F = DAG.getMachineFunction().getFunction();
9631 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009632 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009633 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009634 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009635 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009636 isa<LoadSDNode>(St->getValue()) &&
9637 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9638 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009639 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009640 LoadSDNode *Ld = 0;
9641 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009642 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009643 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009644 // Must be a store of a load. We currently handle two cases: the load
9645 // is a direct child, and it's under an intervening TokenFactor. It is
9646 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009647 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009648 Ld = cast<LoadSDNode>(St->getChain());
9649 else if (St->getValue().hasOneUse() &&
9650 ChainVal->getOpcode() == ISD::TokenFactor) {
9651 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009652 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009653 TokenFactorIndex = i;
9654 Ld = cast<LoadSDNode>(St->getValue());
9655 } else
9656 Ops.push_back(ChainVal->getOperand(i));
9657 }
9658 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009659
Evan Cheng536e6672009-03-12 05:59:15 +00009660 if (!Ld || !ISD::isNormalLoad(Ld))
9661 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009662
Evan Cheng536e6672009-03-12 05:59:15 +00009663 // If this is not the MMX case, i.e. we are just turning i64 load/store
9664 // into f64 load/store, avoid the transformation if there are multiple
9665 // uses of the loaded value.
9666 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9667 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009668
Evan Cheng536e6672009-03-12 05:59:15 +00009669 DebugLoc LdDL = Ld->getDebugLoc();
9670 DebugLoc StDL = N->getDebugLoc();
9671 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9672 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9673 // pair instead.
9674 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009675 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009676 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9677 Ld->getBasePtr(), Ld->getSrcValue(),
9678 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009679 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009680 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009681 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009682 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009683 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009684 Ops.size());
9685 }
Evan Cheng536e6672009-03-12 05:59:15 +00009686 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009687 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009688 St->isVolatile(), St->isNonTemporal(),
9689 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +00009690 }
Evan Cheng536e6672009-03-12 05:59:15 +00009691
9692 // Otherwise, lower to two pairs of 32-bit loads / stores.
9693 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009694 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9695 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009696
Owen Anderson825b72b2009-08-11 20:47:22 +00009697 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009698 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009699 Ld->isVolatile(), Ld->isNonTemporal(),
9700 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009701 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009702 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +00009703 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009704 MinAlign(Ld->getAlignment(), 4));
9705
9706 SDValue NewChain = LoLd.getValue(1);
9707 if (TokenFactorIndex != -1) {
9708 Ops.push_back(LoLd);
9709 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009710 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009711 Ops.size());
9712 }
9713
9714 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009715 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9716 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009717
9718 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9719 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009720 St->isVolatile(), St->isNonTemporal(),
9721 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009722 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9723 St->getSrcValue(),
9724 St->getSrcValueOffset() + 4,
9725 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009726 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009727 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009728 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009729 }
Dan Gohman475871a2008-07-27 21:46:04 +00009730 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009731}
9732
Chris Lattner6cf73262008-01-25 06:14:17 +00009733/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9734/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009735static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009736 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9737 // F[X]OR(0.0, x) -> x
9738 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009739 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9740 if (C->getValueAPF().isPosZero())
9741 return N->getOperand(1);
9742 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9743 if (C->getValueAPF().isPosZero())
9744 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009745 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009746}
9747
9748/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009749static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009750 // FAND(0.0, x) -> 0.0
9751 // FAND(x, 0.0) -> 0.0
9752 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9753 if (C->getValueAPF().isPosZero())
9754 return N->getOperand(0);
9755 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9756 if (C->getValueAPF().isPosZero())
9757 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009758 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009759}
9760
Dan Gohmane5af2d32009-01-29 01:59:02 +00009761static SDValue PerformBTCombine(SDNode *N,
9762 SelectionDAG &DAG,
9763 TargetLowering::DAGCombinerInfo &DCI) {
9764 // BT ignores high bits in the bit index operand.
9765 SDValue Op1 = N->getOperand(1);
9766 if (Op1.hasOneUse()) {
9767 unsigned BitWidth = Op1.getValueSizeInBits();
9768 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9769 APInt KnownZero, KnownOne;
9770 TargetLowering::TargetLoweringOpt TLO(DAG);
9771 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9772 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9773 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9774 DCI.CommitTargetLoweringOpt(TLO);
9775 }
9776 return SDValue();
9777}
Chris Lattner83e6c992006-10-04 06:57:07 +00009778
Eli Friedman7a5e5552009-06-07 06:52:44 +00009779static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9780 SDValue Op = N->getOperand(0);
9781 if (Op.getOpcode() == ISD::BIT_CONVERT)
9782 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009783 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009784 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009785 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009786 OpVT.getVectorElementType().getSizeInBits()) {
9787 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9788 }
9789 return SDValue();
9790}
9791
Owen Anderson99177002009-06-29 18:04:45 +00009792// On X86 and X86-64, atomic operations are lowered to locked instructions.
9793// Locked instructions, in turn, have implicit fence semantics (all memory
9794// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009795// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009796// fence-atomic-fence.
9797static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9798 SDValue atomic = N->getOperand(0);
9799 switch (atomic.getOpcode()) {
9800 case ISD::ATOMIC_CMP_SWAP:
9801 case ISD::ATOMIC_SWAP:
9802 case ISD::ATOMIC_LOAD_ADD:
9803 case ISD::ATOMIC_LOAD_SUB:
9804 case ISD::ATOMIC_LOAD_AND:
9805 case ISD::ATOMIC_LOAD_OR:
9806 case ISD::ATOMIC_LOAD_XOR:
9807 case ISD::ATOMIC_LOAD_NAND:
9808 case ISD::ATOMIC_LOAD_MIN:
9809 case ISD::ATOMIC_LOAD_MAX:
9810 case ISD::ATOMIC_LOAD_UMIN:
9811 case ISD::ATOMIC_LOAD_UMAX:
9812 break;
9813 default:
9814 return SDValue();
9815 }
Eric Christopherfd179292009-08-27 18:07:15 +00009816
Owen Anderson99177002009-06-29 18:04:45 +00009817 SDValue fence = atomic.getOperand(0);
9818 if (fence.getOpcode() != ISD::MEMBARRIER)
9819 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009820
Owen Anderson99177002009-06-29 18:04:45 +00009821 switch (atomic.getOpcode()) {
9822 case ISD::ATOMIC_CMP_SWAP:
9823 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9824 atomic.getOperand(1), atomic.getOperand(2),
9825 atomic.getOperand(3));
9826 case ISD::ATOMIC_SWAP:
9827 case ISD::ATOMIC_LOAD_ADD:
9828 case ISD::ATOMIC_LOAD_SUB:
9829 case ISD::ATOMIC_LOAD_AND:
9830 case ISD::ATOMIC_LOAD_OR:
9831 case ISD::ATOMIC_LOAD_XOR:
9832 case ISD::ATOMIC_LOAD_NAND:
9833 case ISD::ATOMIC_LOAD_MIN:
9834 case ISD::ATOMIC_LOAD_MAX:
9835 case ISD::ATOMIC_LOAD_UMIN:
9836 case ISD::ATOMIC_LOAD_UMAX:
9837 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9838 atomic.getOperand(1), atomic.getOperand(2));
9839 default:
9840 return SDValue();
9841 }
9842}
9843
Evan Cheng2e489c42009-12-16 00:53:11 +00009844static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9845 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9846 // (and (i32 x86isd::setcc_carry), 1)
9847 // This eliminates the zext. This transformation is necessary because
9848 // ISD::SETCC is always legalized to i8.
9849 DebugLoc dl = N->getDebugLoc();
9850 SDValue N0 = N->getOperand(0);
9851 EVT VT = N->getValueType(0);
9852 if (N0.getOpcode() == ISD::AND &&
9853 N0.hasOneUse() &&
9854 N0.getOperand(0).hasOneUse()) {
9855 SDValue N00 = N0.getOperand(0);
9856 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9857 return SDValue();
9858 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9859 if (!C || C->getZExtValue() != 1)
9860 return SDValue();
9861 return DAG.getNode(ISD::AND, dl, VT,
9862 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9863 N00.getOperand(0), N00.getOperand(1)),
9864 DAG.getConstant(1, VT));
9865 }
9866
9867 return SDValue();
9868}
9869
Dan Gohman475871a2008-07-27 21:46:04 +00009870SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009871 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009872 SelectionDAG &DAG = DCI.DAG;
9873 switch (N->getOpcode()) {
9874 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009875 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009876 case ISD::EXTRACT_VECTOR_ELT:
9877 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009878 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009879 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009880 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009881 case ISD::SHL:
9882 case ISD::SRA:
9883 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng760d1942010-01-04 21:22:48 +00009884 case ISD::OR: return PerformOrCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009885 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009886 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009887 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9888 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009889 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009890 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009891 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009892 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009893 }
9894
Dan Gohman475871a2008-07-27 21:46:04 +00009895 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009896}
9897
Evan Cheng60c07e12006-07-05 22:17:51 +00009898//===----------------------------------------------------------------------===//
9899// X86 Inline Assembly Support
9900//===----------------------------------------------------------------------===//
9901
Chris Lattnerb8105652009-07-20 17:51:36 +00009902static bool LowerToBSwap(CallInst *CI) {
9903 // FIXME: this should verify that we are targetting a 486 or better. If not,
9904 // we will turn this bswap into something that will be lowered to logical ops
9905 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9906 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009907
Chris Lattnerb8105652009-07-20 17:51:36 +00009908 // Verify this is a simple bswap.
9909 if (CI->getNumOperands() != 2 ||
9910 CI->getType() != CI->getOperand(1)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009911 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +00009912 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009913
Chris Lattnerb8105652009-07-20 17:51:36 +00009914 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9915 if (!Ty || Ty->getBitWidth() % 16 != 0)
9916 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009917
Chris Lattnerb8105652009-07-20 17:51:36 +00009918 // Okay, we can do this xform, do so now.
9919 const Type *Tys[] = { Ty };
9920 Module *M = CI->getParent()->getParent()->getParent();
9921 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009922
Chris Lattnerb8105652009-07-20 17:51:36 +00009923 Value *Op = CI->getOperand(1);
9924 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009925
Chris Lattnerb8105652009-07-20 17:51:36 +00009926 CI->replaceAllUsesWith(Op);
9927 CI->eraseFromParent();
9928 return true;
9929}
9930
9931bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9932 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9933 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9934
9935 std::string AsmStr = IA->getAsmString();
9936
9937 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009938 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +00009939 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9940
9941 switch (AsmPieces.size()) {
9942 default: return false;
9943 case 1:
9944 AsmStr = AsmPieces[0];
9945 AsmPieces.clear();
9946 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9947
9948 // bswap $0
9949 if (AsmPieces.size() == 2 &&
9950 (AsmPieces[0] == "bswap" ||
9951 AsmPieces[0] == "bswapq" ||
9952 AsmPieces[0] == "bswapl") &&
9953 (AsmPieces[1] == "$0" ||
9954 AsmPieces[1] == "${0:q}")) {
9955 // No need to check constraints, nothing other than the equivalent of
9956 // "=r,0" would be valid here.
9957 return LowerToBSwap(CI);
9958 }
9959 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009960 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009961 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +00009962 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009963 AsmPieces[1] == "$$8," &&
9964 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +00009965 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
9966 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +00009967 const std::string &Constraints = IA->getConstraintString();
9968 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +00009969 std::sort(AsmPieces.begin(), AsmPieces.end());
9970 if (AsmPieces.size() == 4 &&
9971 AsmPieces[0] == "~{cc}" &&
9972 AsmPieces[1] == "~{dirflag}" &&
9973 AsmPieces[2] == "~{flags}" &&
9974 AsmPieces[3] == "~{fpsr}") {
9975 return LowerToBSwap(CI);
9976 }
Chris Lattnerb8105652009-07-20 17:51:36 +00009977 }
9978 break;
9979 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009980 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009981 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009982 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9983 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9984 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009985 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +00009986 SplitString(AsmPieces[0], Words, " \t");
9987 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9988 Words.clear();
9989 SplitString(AsmPieces[1], Words, " \t");
9990 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9991 Words.clear();
9992 SplitString(AsmPieces[2], Words, " \t,");
9993 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9994 Words[2] == "%edx") {
9995 return LowerToBSwap(CI);
9996 }
9997 }
9998 }
9999 }
10000 break;
10001 }
10002 return false;
10003}
10004
10005
10006
Chris Lattnerf4dff842006-07-11 02:54:03 +000010007/// getConstraintType - Given a constraint letter, return the type of
10008/// constraint it is for this target.
10009X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000010010X86TargetLowering::getConstraintType(const std::string &Constraint) const {
10011 if (Constraint.size() == 1) {
10012 switch (Constraint[0]) {
10013 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +000010014 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010015 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +000010016 case 'r':
10017 case 'R':
10018 case 'l':
10019 case 'q':
10020 case 'Q':
10021 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000010022 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000010023 case 'Y':
10024 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010025 case 'e':
10026 case 'Z':
10027 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000010028 default:
10029 break;
10030 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000010031 }
Chris Lattner4234f572007-03-25 02:14:49 +000010032 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000010033}
10034
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010035/// LowerXConstraint - try to replace an X constraint, which matches anything,
10036/// with another that has more specific requirements based on the type of the
10037/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000010038const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000010039LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000010040 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
10041 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000010042 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010043 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000010044 return "Y";
10045 if (Subtarget->hasSSE1())
10046 return "x";
10047 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010048
Chris Lattner5e764232008-04-26 23:02:14 +000010049 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010050}
10051
Chris Lattner48884cd2007-08-25 00:47:38 +000010052/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10053/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000010054void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000010055 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +000010056 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +000010057 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000010058 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010059 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000010060
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010061 switch (Constraint) {
10062 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000010063 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000010064 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010065 if (C->getZExtValue() <= 31) {
10066 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010067 break;
10068 }
Devang Patel84f7fd22007-03-17 00:13:28 +000010069 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010070 return;
Evan Cheng364091e2008-09-22 23:57:37 +000010071 case 'J':
10072 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010073 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000010074 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10075 break;
10076 }
10077 }
10078 return;
10079 case 'K':
10080 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010081 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000010082 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10083 break;
10084 }
10085 }
10086 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000010087 case 'N':
10088 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010089 if (C->getZExtValue() <= 255) {
10090 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010091 break;
10092 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000010093 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010094 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010095 case 'e': {
10096 // 32-bit signed value
10097 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
10098 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +000010099 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10100 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010101 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010102 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000010103 break;
10104 }
10105 // FIXME gcc accepts some relocatable values here too, but only in certain
10106 // memory models; it's complicated.
10107 }
10108 return;
10109 }
10110 case 'Z': {
10111 // 32-bit unsigned value
10112 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
10113 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +000010114 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10115 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010116 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10117 break;
10118 }
10119 }
10120 // FIXME gcc accepts some relocatable values here too, but only in certain
10121 // memory models; it's complicated.
10122 return;
10123 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010124 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010125 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000010126 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010127 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010128 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000010129 break;
10130 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010131
Chris Lattnerdc43a882007-05-03 16:52:29 +000010132 // If we are in non-pic codegen mode, we allow the address of a global (with
10133 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000010134 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010135 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000010136
Chris Lattner49921962009-05-08 18:23:14 +000010137 // Match either (GA), (GA+C), (GA+C1+C2), etc.
10138 while (1) {
10139 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
10140 Offset += GA->getOffset();
10141 break;
10142 } else if (Op.getOpcode() == ISD::ADD) {
10143 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10144 Offset += C->getZExtValue();
10145 Op = Op.getOperand(0);
10146 continue;
10147 }
10148 } else if (Op.getOpcode() == ISD::SUB) {
10149 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10150 Offset += -C->getZExtValue();
10151 Op = Op.getOperand(0);
10152 continue;
10153 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010154 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010155
Chris Lattner49921962009-05-08 18:23:14 +000010156 // Otherwise, this isn't something we can handle, reject it.
10157 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010158 }
Eric Christopherfd179292009-08-27 18:07:15 +000010159
Chris Lattner36c25012009-07-10 07:34:39 +000010160 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010161 // If we require an extra load to get this address, as in PIC mode, we
10162 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000010163 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
10164 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010165 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000010166
Dale Johannesen60b3ba02009-07-21 00:12:29 +000010167 if (hasMemory)
10168 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
10169 else
10170 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000010171 Result = Op;
10172 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010173 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010174 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010175
Gabor Greifba36cb52008-08-28 21:40:38 +000010176 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000010177 Ops.push_back(Result);
10178 return;
10179 }
Evan Chengda43bcf2008-09-24 00:05:32 +000010180 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
10181 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010182}
10183
Chris Lattner259e97c2006-01-31 19:43:35 +000010184std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000010185getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010186 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010187 if (Constraint.size() == 1) {
10188 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010189 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010190 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010191 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10192 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010193 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010194 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10195 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10196 X86::R10D,X86::R11D,X86::R12D,
10197 X86::R13D,X86::R14D,X86::R15D,
10198 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010199 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010200 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10201 X86::SI, X86::DI, X86::R8W,X86::R9W,
10202 X86::R10W,X86::R11W,X86::R12W,
10203 X86::R13W,X86::R14W,X86::R15W,
10204 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010205 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010206 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10207 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10208 X86::R10B,X86::R11B,X86::R12B,
10209 X86::R13B,X86::R14B,X86::R15B,
10210 X86::BPL, X86::SPL, 0);
10211
Owen Anderson825b72b2009-08-11 20:47:22 +000010212 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010213 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10214 X86::RSI, X86::RDI, X86::R8, X86::R9,
10215 X86::R10, X86::R11, X86::R12,
10216 X86::R13, X86::R14, X86::R15,
10217 X86::RBP, X86::RSP, 0);
10218
10219 break;
10220 }
Eric Christopherfd179292009-08-27 18:07:15 +000010221 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010222 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010223 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010224 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010225 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010226 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010227 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010228 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010229 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010230 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10231 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010232 }
10233 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010234
Chris Lattner1efa40f2006-02-22 00:56:39 +000010235 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010236}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010237
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010238std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010239X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010240 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010241 // First, see if this is a constraint that directly corresponds to an LLVM
10242 // register class.
10243 if (Constraint.size() == 1) {
10244 // GCC Constraint Letters
10245 switch (Constraint[0]) {
10246 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010247 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010248 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010249 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010250 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010251 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010252 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010253 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010254 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010255 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010256 case 'R': // LEGACY_REGS
10257 if (VT == MVT::i8)
10258 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10259 if (VT == MVT::i16)
10260 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10261 if (VT == MVT::i32 || !Subtarget->is64Bit())
10262 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10263 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010264 case 'f': // FP Stack registers.
10265 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10266 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010267 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010268 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010269 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010270 return std::make_pair(0U, X86::RFP64RegisterClass);
10271 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010272 case 'y': // MMX_REGS if MMX allowed.
10273 if (!Subtarget->hasMMX()) break;
10274 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010275 case 'Y': // SSE_REGS if SSE2 allowed
10276 if (!Subtarget->hasSSE2()) break;
10277 // FALL THROUGH.
10278 case 'x': // SSE_REGS if SSE1 allowed
10279 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010280
Owen Anderson825b72b2009-08-11 20:47:22 +000010281 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010282 default: break;
10283 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010284 case MVT::f32:
10285 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010286 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010287 case MVT::f64:
10288 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010289 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010290 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010291 case MVT::v16i8:
10292 case MVT::v8i16:
10293 case MVT::v4i32:
10294 case MVT::v2i64:
10295 case MVT::v4f32:
10296 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010297 return std::make_pair(0U, X86::VR128RegisterClass);
10298 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010299 break;
10300 }
10301 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010302
Chris Lattnerf76d1802006-07-31 23:26:50 +000010303 // Use the default implementation in TargetLowering to convert the register
10304 // constraint into a member of a register class.
10305 std::pair<unsigned, const TargetRegisterClass*> Res;
10306 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010307
10308 // Not found as a standard register?
10309 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010310 // Map st(0) -> st(7) -> ST0
10311 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10312 tolower(Constraint[1]) == 's' &&
10313 tolower(Constraint[2]) == 't' &&
10314 Constraint[3] == '(' &&
10315 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10316 Constraint[5] == ')' &&
10317 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010318
Chris Lattner56d77c72009-09-13 22:41:48 +000010319 Res.first = X86::ST0+Constraint[4]-'0';
10320 Res.second = X86::RFP80RegisterClass;
10321 return Res;
10322 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010323
Chris Lattner56d77c72009-09-13 22:41:48 +000010324 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010325 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010326 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010327 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010328 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010329 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010330
10331 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010332 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010333 Res.first = X86::EFLAGS;
10334 Res.second = X86::CCRRegisterClass;
10335 return Res;
10336 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010337
Dale Johannesen330169f2008-11-13 21:52:36 +000010338 // 'A' means EAX + EDX.
10339 if (Constraint == "A") {
10340 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010341 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010342 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010343 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010344 return Res;
10345 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010346
Chris Lattnerf76d1802006-07-31 23:26:50 +000010347 // Otherwise, check to see if this is a register class of the wrong value
10348 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10349 // turn into {ax},{dx}.
10350 if (Res.second->hasType(VT))
10351 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010352
Chris Lattnerf76d1802006-07-31 23:26:50 +000010353 // All of the single-register GCC register classes map their values onto
10354 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10355 // really want an 8-bit or 32-bit register, map to the appropriate register
10356 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010357 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010358 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010359 unsigned DestReg = 0;
10360 switch (Res.first) {
10361 default: break;
10362 case X86::AX: DestReg = X86::AL; break;
10363 case X86::DX: DestReg = X86::DL; break;
10364 case X86::CX: DestReg = X86::CL; break;
10365 case X86::BX: DestReg = X86::BL; break;
10366 }
10367 if (DestReg) {
10368 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010369 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010370 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010371 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010372 unsigned DestReg = 0;
10373 switch (Res.first) {
10374 default: break;
10375 case X86::AX: DestReg = X86::EAX; break;
10376 case X86::DX: DestReg = X86::EDX; break;
10377 case X86::CX: DestReg = X86::ECX; break;
10378 case X86::BX: DestReg = X86::EBX; break;
10379 case X86::SI: DestReg = X86::ESI; break;
10380 case X86::DI: DestReg = X86::EDI; break;
10381 case X86::BP: DestReg = X86::EBP; break;
10382 case X86::SP: DestReg = X86::ESP; break;
10383 }
10384 if (DestReg) {
10385 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010386 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010387 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010388 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010389 unsigned DestReg = 0;
10390 switch (Res.first) {
10391 default: break;
10392 case X86::AX: DestReg = X86::RAX; break;
10393 case X86::DX: DestReg = X86::RDX; break;
10394 case X86::CX: DestReg = X86::RCX; break;
10395 case X86::BX: DestReg = X86::RBX; break;
10396 case X86::SI: DestReg = X86::RSI; break;
10397 case X86::DI: DestReg = X86::RDI; break;
10398 case X86::BP: DestReg = X86::RBP; break;
10399 case X86::SP: DestReg = X86::RSP; break;
10400 }
10401 if (DestReg) {
10402 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010403 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010404 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010405 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010406 } else if (Res.second == X86::FR32RegisterClass ||
10407 Res.second == X86::FR64RegisterClass ||
10408 Res.second == X86::VR128RegisterClass) {
10409 // Handle references to XMM physical registers that got mapped into the
10410 // wrong class. This can happen with constraints like {xmm0} where the
10411 // target independent register mapper will just pick the first match it can
10412 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010413 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010414 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010415 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010416 Res.second = X86::FR64RegisterClass;
10417 else if (X86::VR128RegisterClass->hasType(VT))
10418 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010419 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010420
Chris Lattnerf76d1802006-07-31 23:26:50 +000010421 return Res;
10422}