blob: 964d5a0d9472001c97a41731f37dcf550ce2030c [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Evan Cheng94b95502011-07-26 00:24:13 +000018#include "MCTargetDesc/PPCPredicates.h"
Craig Topper79aa3412012-03-17 18:46:09 +000019#include "llvm/CallingConv.h"
20#include "llvm/Constants.h"
21#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
Owen Anderson718cb662007-09-07 04:06:50 +000024#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000025#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/MachineFrameInfo.h"
27#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000028#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000031#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Duncan Sands1e96bab2010-11-04 10:49:57 +000039static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000040 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000043static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000048static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000049 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000050 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
53
Hal Finkel77838f92012-06-04 02:21:00 +000054static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
55cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000056
Hal Finkel71ffcfe2012-06-10 19:32:29 +000057static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
58cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
59
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000062 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000063
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000064 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000065}
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Scott Michelfdc40a02009-02-17 22:15:04 +000069
Nate Begeman405e3ec2005-10-21 00:02:42 +000070 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000071
Chris Lattnerd145a612005-09-27 22:18:25 +000072 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000073 setUseUnderscoreSetJmp(true);
74 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000075
Chris Lattner749dc722010-10-10 18:34:00 +000076 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
77 // arguments are at least 4/8 bytes aligned.
78 setMinStackArgumentAlignment(TM.getSubtarget<PPCSubtarget>().isPPC64() ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000079
Chris Lattner7c5a3d32005-08-16 17:14:42 +000080 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000081 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
82 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
83 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000084
Evan Chengc5484282006-10-04 00:56:09 +000085 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000086 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
87 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000088
Owen Anderson825b72b2009-08-11 20:47:22 +000089 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000090
Chris Lattner94e509c2006-11-10 23:58:45 +000091 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000092 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
93 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
94 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
95 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
96 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
98 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
101 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000102
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000103 // This is used in the ppcf128->int sequence. Note it has different semantics
104 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000105 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000106
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000107 // We do not currently implment this libm ops for PowerPC.
108 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
109 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
110 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
111 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
112 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
113
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000114 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000115 setOperationAction(ISD::SREM, MVT::i32, Expand);
116 setOperationAction(ISD::UREM, MVT::i32, Expand);
117 setOperationAction(ISD::SREM, MVT::i64, Expand);
118 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000119
120 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
122 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
123 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
124 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
125 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
126 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
127 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
128 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000129
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000130 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 setOperationAction(ISD::FSIN , MVT::f64, Expand);
132 setOperationAction(ISD::FCOS , MVT::f64, Expand);
133 setOperationAction(ISD::FREM , MVT::f64, Expand);
134 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000135 setOperationAction(ISD::FMA , MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000136 setOperationAction(ISD::FSIN , MVT::f32, Expand);
137 setOperationAction(ISD::FCOS , MVT::f32, Expand);
138 setOperationAction(ISD::FREM , MVT::f32, Expand);
139 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000140 setOperationAction(ISD::FMA , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000141
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000143
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000144 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000145 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000146 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
147 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000148 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000149
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
151 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000152
Nate Begemand88fc032006-01-14 03:14:10 +0000153 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
155 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
156 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000157 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
158 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
160 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
161 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000162 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
163 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000164
Nate Begeman35ef9132006-01-11 21:21:00 +0000165 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
167 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000168
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000169 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::SELECT, MVT::i32, Expand);
171 setOperationAction(ISD::SELECT, MVT::i64, Expand);
172 setOperationAction(ISD::SELECT, MVT::f32, Expand);
173 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000174
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000175 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
177 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000178
Nate Begeman750ac1b2006-02-01 07:19:44 +0000179 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000181
Nate Begeman81e80972006-03-17 01:40:33 +0000182 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000183 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000184
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000186
Chris Lattnerf7605322005-08-31 21:09:52 +0000187 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000189
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000190 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000191 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
192 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000193
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000194 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
195 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
196 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
197 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000198
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000199 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000201
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
203 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
204 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
205 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000206
207
208 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000209 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000210 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
211 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000212 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000213 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
214 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
215 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
216 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000217 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
219 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000220
Nate Begeman1db3c922008-08-11 17:36:31 +0000221 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000223
224 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000225 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
226 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000227
Nate Begemanacc398c2006-01-25 18:21:52 +0000228 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000230
Hal Finkel179a4dd2012-03-24 03:53:55 +0000231 if (TM.getSubtarget<PPCSubtarget>().isSVR4ABI()) {
232 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
233 // VAARG always uses double-word chunks, so promote anything smaller.
234 setOperationAction(ISD::VAARG, MVT::i1, Promote);
235 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
236 setOperationAction(ISD::VAARG, MVT::i8, Promote);
237 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
238 setOperationAction(ISD::VAARG, MVT::i16, Promote);
239 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
240 setOperationAction(ISD::VAARG, MVT::i32, Promote);
241 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
242 setOperationAction(ISD::VAARG, MVT::Other, Expand);
243 } else {
244 // VAARG is custom lowered with the 32-bit SVR4 ABI.
245 setOperationAction(ISD::VAARG, MVT::Other, Custom);
246 setOperationAction(ISD::VAARG, MVT::i64, Custom);
247 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000248 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000249 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000250
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000251 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
253 setOperationAction(ISD::VAEND , MVT::Other, Expand);
254 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
255 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
256 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
257 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000258
Chris Lattner6d92cad2006-03-26 10:06:40 +0000259 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000260 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000261
Dale Johannesen53e4e442008-11-07 22:54:33 +0000262 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
264 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
265 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
266 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
267 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
268 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
269 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
270 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
271 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
272 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
273 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
274 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000275
Chris Lattnera7a58542006-06-16 17:34:12 +0000276 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000277 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
279 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
280 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
281 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000282 // This is just the low 32 bits of a (signed) fp->i64 conversion.
283 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000285
Chris Lattner7fbcef72006-03-24 07:53:47 +0000286 // FIXME: disable this lowered code. This generates 64-bit register values,
287 // and we don't model the fact that the top part is clobbered by calls. We
288 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000289 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000290 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000291 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000293 }
294
Chris Lattnera7a58542006-06-16 17:34:12 +0000295 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000296 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000297 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000298 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000300 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
302 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
303 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000304 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000305 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
307 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
308 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000309 }
Evan Chengd30bf012006-03-01 01:11:20 +0000310
Nate Begeman425a9692005-11-29 08:17:20 +0000311 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000312 // First set operation action for all vector types to expand. Then we
313 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
315 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
316 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000317
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000318 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000319 setOperationAction(ISD::ADD , VT, Legal);
320 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000321
Chris Lattner7ff7e672006-04-04 17:25:31 +0000322 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000323 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000325
326 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000327 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000329 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000331 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000333 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000335 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000337 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000339
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000340 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000341 setOperationAction(ISD::MUL , VT, Expand);
342 setOperationAction(ISD::SDIV, VT, Expand);
343 setOperationAction(ISD::SREM, VT, Expand);
344 setOperationAction(ISD::UDIV, VT, Expand);
345 setOperationAction(ISD::UREM, VT, Expand);
346 setOperationAction(ISD::FDIV, VT, Expand);
347 setOperationAction(ISD::FNEG, VT, Expand);
348 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
349 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
350 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
351 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
352 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
353 setOperationAction(ISD::UDIVREM, VT, Expand);
354 setOperationAction(ISD::SDIVREM, VT, Expand);
355 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
356 setOperationAction(ISD::FPOW, VT, Expand);
357 setOperationAction(ISD::CTPOP, VT, Expand);
358 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000359 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000360 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000361 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000362 }
363
Chris Lattner7ff7e672006-04-04 17:25:31 +0000364 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
365 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000367
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::AND , MVT::v4i32, Legal);
369 setOperationAction(ISD::OR , MVT::v4i32, Legal);
370 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
371 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
372 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
373 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000374
Craig Topperc9099502012-04-20 06:31:50 +0000375 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
376 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
377 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
378 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000379
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
381 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
382 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
383 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000384
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
386 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000387
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
389 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
390 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
391 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000392 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000393
Hal Finkel19aa2b52012-04-01 20:08:17 +0000394 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport())
395 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
396
Eli Friedman4db5aca2011-08-29 18:23:02 +0000397 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
398 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
399
Duncan Sands03228082008-11-23 15:47:28 +0000400 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000401 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000402
Jim Laskey2ad9f172007-02-22 14:56:36 +0000403 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000404 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000405 setExceptionPointerRegister(PPC::X3);
406 setExceptionSelectorRegister(PPC::X4);
407 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000408 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000409 setExceptionPointerRegister(PPC::R3);
410 setExceptionSelectorRegister(PPC::R4);
411 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000412
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000413 // We have target-specific dag combine patterns for the following nodes:
414 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000415 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000416 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000417 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000418
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000419 // Darwin long double math library functions have $LDBL128 appended.
420 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000421 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000422 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
423 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000424 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
425 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000426 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
427 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
428 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
429 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
430 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000431 }
432
Hal Finkelc6129162011-10-17 18:53:03 +0000433 setMinFunctionAlignment(2);
434 if (PPCSubTarget.isDarwin())
435 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000436
Eli Friedman26689ac2011-08-03 21:06:02 +0000437 setInsertFencesForAtomic(true);
438
Hal Finkel768c65f2011-11-22 16:21:04 +0000439 setSchedulingPreference(Sched::Hybrid);
440
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000441 computeRegisterProperties();
442}
443
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000444/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
445/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000446unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000447 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000448 // Darwin passes everything on 4 byte boundary.
449 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
450 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000451
452 // 16byte and wider vectors are passed on 16byte boundary.
453 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
454 if (VTy->getBitWidth() >= 128)
455 return 16;
456
457 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
458 if (PPCSubTarget.isPPC64())
459 return 8;
460
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000461 return 4;
462}
463
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000464const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
465 switch (Opcode) {
466 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000467 case PPCISD::FSEL: return "PPCISD::FSEL";
468 case PPCISD::FCFID: return "PPCISD::FCFID";
469 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
470 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
471 case PPCISD::STFIWX: return "PPCISD::STFIWX";
472 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
473 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
474 case PPCISD::VPERM: return "PPCISD::VPERM";
475 case PPCISD::Hi: return "PPCISD::Hi";
476 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000477 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000478 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
479 case PPCISD::LOAD: return "PPCISD::LOAD";
480 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000481 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
482 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
483 case PPCISD::SRL: return "PPCISD::SRL";
484 case PPCISD::SRA: return "PPCISD::SRA";
485 case PPCISD::SHL: return "PPCISD::SHL";
486 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
487 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000488 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
Hal Finkel5b00cea2012-03-31 14:45:15 +0000489 case PPCISD::CALL_NOP_SVR4: return "PPCISD::CALL_NOP_SVR4";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000490 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000491 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000492 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000493 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
494 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000495 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
496 case PPCISD::MFCR: return "PPCISD::MFCR";
497 case PPCISD::VCMP: return "PPCISD::VCMP";
498 case PPCISD::VCMPo: return "PPCISD::VCMPo";
499 case PPCISD::LBRX: return "PPCISD::LBRX";
500 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000501 case PPCISD::LARX: return "PPCISD::LARX";
502 case PPCISD::STCX: return "PPCISD::STCX";
503 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
504 case PPCISD::MFFS: return "PPCISD::MFFS";
505 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
506 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
507 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
508 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000509 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000510 }
511}
512
Duncan Sands28b77e92011-09-06 19:07:46 +0000513EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000514 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000515}
516
Chris Lattner1a635d62006-04-14 06:01:58 +0000517//===----------------------------------------------------------------------===//
518// Node matching predicates, for use by the tblgen matching code.
519//===----------------------------------------------------------------------===//
520
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000521/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000522static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000523 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000524 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000525 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000526 // Maybe this has already been legalized into the constant pool?
527 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000528 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000529 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000530 }
531 return false;
532}
533
Chris Lattnerddb739e2006-04-06 17:23:16 +0000534/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
535/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000536static bool isConstantOrUndef(int Op, int Val) {
537 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000538}
539
540/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
541/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000542bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000543 if (!isUnary) {
544 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000545 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000546 return false;
547 } else {
548 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000549 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
550 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000551 return false;
552 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000553 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000554}
555
556/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
557/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000558bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000559 if (!isUnary) {
560 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000561 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
562 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000563 return false;
564 } else {
565 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000566 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
567 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
568 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
569 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000570 return false;
571 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000572 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000573}
574
Chris Lattnercaad1632006-04-06 22:02:42 +0000575/// isVMerge - Common function, used to match vmrg* shuffles.
576///
Nate Begeman9008ca62009-04-27 18:41:29 +0000577static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000578 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000579 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000580 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000581 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
582 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000583
Chris Lattner116cc482006-04-06 21:11:54 +0000584 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
585 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000586 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000587 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000588 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000589 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000590 return false;
591 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000592 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000593}
594
595/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
596/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000597bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000598 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000599 if (!isUnary)
600 return isVMerge(N, UnitSize, 8, 24);
601 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000602}
603
604/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
605/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000606bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000607 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000608 if (!isUnary)
609 return isVMerge(N, UnitSize, 0, 16);
610 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000611}
612
613
Chris Lattnerd0608e12006-04-06 18:26:28 +0000614/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
615/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000616int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000617 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000618 "PPC only supports shuffles by bytes!");
619
620 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000621
Chris Lattnerd0608e12006-04-06 18:26:28 +0000622 // Find the first non-undef value in the shuffle mask.
623 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000624 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000625 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000626
Chris Lattnerd0608e12006-04-06 18:26:28 +0000627 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000628
Nate Begeman9008ca62009-04-27 18:41:29 +0000629 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000630 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000631 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000632 if (ShiftAmt < i) return -1;
633 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000634
Chris Lattnerf24380e2006-04-06 22:28:36 +0000635 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000636 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000637 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000638 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000639 return -1;
640 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000641 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000642 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000643 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000644 return -1;
645 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000646 return ShiftAmt;
647}
Chris Lattneref819f82006-03-20 06:33:01 +0000648
649/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
650/// specifies a splat of a single element that is suitable for input to
651/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000652bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000653 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000654 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000655
Chris Lattner88a99ef2006-03-20 06:37:44 +0000656 // This is a splat operation if each element of the permute is the same, and
657 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000658 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000659
Nate Begeman9008ca62009-04-27 18:41:29 +0000660 // FIXME: Handle UNDEF elements too!
661 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000662 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000663
Nate Begeman9008ca62009-04-27 18:41:29 +0000664 // Check that the indices are consecutive, in the case of a multi-byte element
665 // splatted with a v16i8 mask.
666 for (unsigned i = 1; i != EltSize; ++i)
667 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000668 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000669
Chris Lattner7ff7e672006-04-04 17:25:31 +0000670 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000671 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000672 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000673 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000674 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000675 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000676 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000677}
678
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000679/// isAllNegativeZeroVector - Returns true if all elements of build_vector
680/// are -0.0.
681bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000682 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
683
684 APInt APVal, APUndef;
685 unsigned BitSize;
686 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000687
Dale Johannesen1e608812009-11-13 01:45:18 +0000688 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000689 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000690 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000691
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000692 return false;
693}
694
Chris Lattneref819f82006-03-20 06:33:01 +0000695/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
696/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000697unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000698 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
699 assert(isSplatShuffleMask(SVOp, EltSize));
700 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000701}
702
Chris Lattnere87192a2006-04-12 17:37:20 +0000703/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000704/// by using a vspltis[bhw] instruction of the specified element size, return
705/// the constant being splatted. The ByteSize field indicates the number of
706/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000707SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
708 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000709
710 // If ByteSize of the splat is bigger than the element size of the
711 // build_vector, then we have a case where we are checking for a splat where
712 // multiple elements of the buildvector are folded together into a single
713 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
714 unsigned EltSize = 16/N->getNumOperands();
715 if (EltSize < ByteSize) {
716 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000717 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000718 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000719
Chris Lattner79d9a882006-04-08 07:14:26 +0000720 // See if all of the elements in the buildvector agree across.
721 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
722 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
723 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000724 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000725
Scott Michelfdc40a02009-02-17 22:15:04 +0000726
Gabor Greifba36cb52008-08-28 21:40:38 +0000727 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000728 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
729 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000730 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000731 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000732
Chris Lattner79d9a882006-04-08 07:14:26 +0000733 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
734 // either constant or undef values that are identical for each chunk. See
735 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000736
Chris Lattner79d9a882006-04-08 07:14:26 +0000737 // Check to see if all of the leading entries are either 0 or -1. If
738 // neither, then this won't fit into the immediate field.
739 bool LeadingZero = true;
740 bool LeadingOnes = true;
741 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000742 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000743
Chris Lattner79d9a882006-04-08 07:14:26 +0000744 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
745 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
746 }
747 // Finally, check the least significant entry.
748 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000749 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000750 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000751 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000752 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000753 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000754 }
755 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000756 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000757 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000758 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000759 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000760 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000761 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000762
Dan Gohman475871a2008-07-27 21:46:04 +0000763 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000764 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000765
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000766 // Check to see if this buildvec has a single non-undef value in its elements.
767 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
768 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000769 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000770 OpVal = N->getOperand(i);
771 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000772 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000773 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000774
Gabor Greifba36cb52008-08-28 21:40:38 +0000775 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000776
Eli Friedman1a8229b2009-05-24 02:03:36 +0000777 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000778 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000779 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000780 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000781 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000782 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000783 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000784 }
785
786 // If the splat value is larger than the element value, then we can never do
787 // this splat. The only case that we could fit the replicated bits into our
788 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000789 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000790
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000791 // If the element value is larger than the splat value, cut it in half and
792 // check to see if the two halves are equal. Continue doing this until we
793 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
794 while (ValSizeInBytes > ByteSize) {
795 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000796
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000797 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000798 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
799 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000800 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000801 }
802
803 // Properly sign extend the value.
804 int ShAmt = (4-ByteSize)*8;
805 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
Scott Michelfdc40a02009-02-17 22:15:04 +0000806
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000807 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000808 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000809
Chris Lattner140a58f2006-04-08 06:46:53 +0000810 // Finally, if this value fits in a 5 bit sext field, return it
811 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000813 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000814}
815
Chris Lattner1a635d62006-04-14 06:01:58 +0000816//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000817// Addressing Mode Selection
818//===----------------------------------------------------------------------===//
819
820/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
821/// or 64-bit immediate, and if the value can be accurately represented as a
822/// sign extension from a 16-bit value. If so, this returns true and the
823/// immediate.
824static bool isIntS16Immediate(SDNode *N, short &Imm) {
825 if (N->getOpcode() != ISD::Constant)
826 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000827
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000828 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000829 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000830 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000831 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000832 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000833}
Dan Gohman475871a2008-07-27 21:46:04 +0000834static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000835 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000836}
837
838
839/// SelectAddressRegReg - Given the specified addressed, check to see if it
840/// can be represented as an indexed [r+r] operation. Returns false if it
841/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000842bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
843 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000844 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000845 short imm = 0;
846 if (N.getOpcode() == ISD::ADD) {
847 if (isIntS16Immediate(N.getOperand(1), imm))
848 return false; // r+i
849 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
850 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000851
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000852 Base = N.getOperand(0);
853 Index = N.getOperand(1);
854 return true;
855 } else if (N.getOpcode() == ISD::OR) {
856 if (isIntS16Immediate(N.getOperand(1), imm))
857 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000858
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000859 // If this is an or of disjoint bitfields, we can codegen this as an add
860 // (for better address arithmetic) if the LHS and RHS of the OR are provably
861 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000862 APInt LHSKnownZero, LHSKnownOne;
863 APInt RHSKnownZero, RHSKnownOne;
864 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000865 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000866
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000867 if (LHSKnownZero.getBoolValue()) {
868 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000869 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000870 // If all of the bits are known zero on the LHS or RHS, the add won't
871 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000872 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000873 Base = N.getOperand(0);
874 Index = N.getOperand(1);
875 return true;
876 }
877 }
878 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000879
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000880 return false;
881}
882
883/// Returns true if the address N can be represented by a base register plus
884/// a signed 16-bit displacement [r+imm], and if it is not better
885/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000886bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000887 SDValue &Base,
888 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000889 // FIXME dl should come from parent load or store, not from address
890 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000891 // If this can be more profitably realized as r+r, fail.
892 if (SelectAddressRegReg(N, Disp, Base, DAG))
893 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000894
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000895 if (N.getOpcode() == ISD::ADD) {
896 short imm = 0;
897 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000898 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000899 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
900 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
901 } else {
902 Base = N.getOperand(0);
903 }
904 return true; // [r+i]
905 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
906 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +0000907 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000908 && "Cannot handle constant offsets yet!");
909 Disp = N.getOperand(1).getOperand(0); // The global address.
910 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +0000911 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000912 Disp.getOpcode() == ISD::TargetConstantPool ||
913 Disp.getOpcode() == ISD::TargetJumpTable);
914 Base = N.getOperand(0);
915 return true; // [&g+r]
916 }
917 } else if (N.getOpcode() == ISD::OR) {
918 short imm = 0;
919 if (isIntS16Immediate(N.getOperand(1), imm)) {
920 // If this is an or of disjoint bitfields, we can codegen this as an add
921 // (for better address arithmetic) if the LHS and RHS of the OR are
922 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000923 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000924 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000925
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000926 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000927 // If all of the bits are known zero on the LHS or RHS, the add won't
928 // carry.
929 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000931 return true;
932 }
933 }
934 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
935 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000936
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000937 // If this address fits entirely in a 16-bit sext immediate field, codegen
938 // this as "d, 0"
939 short Imm;
940 if (isIntS16Immediate(CN, Imm)) {
941 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000942 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
943 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000944 return true;
945 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000946
947 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +0000948 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000949 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
950 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000951
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000952 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000953 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000954
Owen Anderson825b72b2009-08-11 20:47:22 +0000955 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
956 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000957 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000958 return true;
959 }
960 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000961
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000962 Disp = DAG.getTargetConstant(0, getPointerTy());
963 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
964 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
965 else
966 Base = N;
967 return true; // [r+0]
968}
969
970/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
971/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000972bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
973 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000974 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000975 // Check to see if we can easily represent this as an [r+r] address. This
976 // will fail if it thinks that the address is more profitably represented as
977 // reg+imm, e.g. where imm = 0.
978 if (SelectAddressRegReg(N, Base, Index, DAG))
979 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +0000980
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000981 // If the operand is an addition, always emit this as [r+r], since this is
982 // better (for code size, and execution, as the memop does the add for free)
983 // than emitting an explicit add.
984 if (N.getOpcode() == ISD::ADD) {
985 Base = N.getOperand(0);
986 Index = N.getOperand(1);
987 return true;
988 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000989
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000990 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000991 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
992 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000993 Index = N;
994 return true;
995}
996
997/// SelectAddressRegImmShift - Returns true if the address N can be
998/// represented by a base register plus a signed 14-bit displacement
999/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +00001000bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
1001 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +00001002 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001003 // FIXME dl should come from the parent load or store, not the address
1004 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001005 // If this can be more profitably realized as r+r, fail.
1006 if (SelectAddressRegReg(N, Disp, Base, DAG))
1007 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001008
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001009 if (N.getOpcode() == ISD::ADD) {
1010 short imm = 0;
1011 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Gabor Greifc77d6782012-04-20 08:58:49 +00001012 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001013 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1014 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1015 } else {
1016 Base = N.getOperand(0);
1017 }
1018 return true; // [r+i]
1019 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1020 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001021 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001022 && "Cannot handle constant offsets yet!");
1023 Disp = N.getOperand(1).getOperand(0); // The global address.
1024 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1025 Disp.getOpcode() == ISD::TargetConstantPool ||
1026 Disp.getOpcode() == ISD::TargetJumpTable);
1027 Base = N.getOperand(0);
1028 return true; // [&g+r]
1029 }
1030 } else if (N.getOpcode() == ISD::OR) {
1031 short imm = 0;
1032 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1033 // If this is an or of disjoint bitfields, we can codegen this as an add
1034 // (for better address arithmetic) if the LHS and RHS of the OR are
1035 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001036 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001037 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001038 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001039 // If all of the bits are known zero on the LHS or RHS, the add won't
1040 // carry.
1041 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001042 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001043 return true;
1044 }
1045 }
1046 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001047 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001048 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001049 // If this address fits entirely in a 14-bit sext immediate field, codegen
1050 // this as "d, 0"
1051 short Imm;
1052 if (isIntS16Immediate(CN, Imm)) {
1053 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Cameron Zwarichd76773a2011-05-19 03:11:06 +00001054 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1055 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001056 return true;
1057 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001058
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001059 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001060 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001061 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1062 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001063
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001064 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001065 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1066 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1067 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001068 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001069 return true;
1070 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001071 }
1072 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001073
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001074 Disp = DAG.getTargetConstant(0, getPointerTy());
1075 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1076 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1077 else
1078 Base = N;
1079 return true; // [r+0]
1080}
1081
1082
1083/// getPreIndexedAddressParts - returns true by value, base pointer and
1084/// offset pointer and addressing mode by reference if the node's address
1085/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001086bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1087 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001088 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001089 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001090 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001091
Dan Gohman475871a2008-07-27 21:46:04 +00001092 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001093 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001094 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1095 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001096 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001097
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001098 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001099 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001100 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001101 } else
1102 return false;
1103
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001104 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001105 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001106 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001107
Chris Lattner0851b4f2006-11-15 19:55:13 +00001108 // TODO: Check reg+reg first.
Scott Michelfdc40a02009-02-17 22:15:04 +00001109
Chris Lattner0851b4f2006-11-15 19:55:13 +00001110 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001111 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001112 // reg + imm
1113 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1114 return false;
1115 } else {
1116 // reg + imm * 4.
1117 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1118 return false;
1119 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001120
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001121 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001122 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1123 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001124 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001125 LD->getExtensionType() == ISD::SEXTLOAD &&
1126 isa<ConstantSDNode>(Offset))
1127 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001128 }
1129
Chris Lattner4eab7142006-11-10 02:08:47 +00001130 AM = ISD::PRE_INC;
1131 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001132}
1133
1134//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001135// LowerOperation implementation
1136//===----------------------------------------------------------------------===//
1137
Chris Lattner1e61e692010-11-15 02:46:57 +00001138/// GetLabelAccessInfo - Return true if we should reference labels using a
1139/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1140static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001141 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1142 HiOpFlags = PPCII::MO_HA16;
1143 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001144
Chris Lattner1e61e692010-11-15 02:46:57 +00001145 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1146 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001147 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001148 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001149 if (isPIC) {
1150 HiOpFlags |= PPCII::MO_PIC_FLAG;
1151 LoOpFlags |= PPCII::MO_PIC_FLAG;
1152 }
1153
1154 // If this is a reference to a global value that requires a non-lazy-ptr, make
1155 // sure that instruction lowering adds it.
1156 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1157 HiOpFlags |= PPCII::MO_NLP_FLAG;
1158 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001159
Chris Lattner6d2ff122010-11-15 03:13:19 +00001160 if (GV->hasHiddenVisibility()) {
1161 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1162 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1163 }
1164 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001165
Chris Lattner1e61e692010-11-15 02:46:57 +00001166 return isPIC;
1167}
1168
1169static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1170 SelectionDAG &DAG) {
1171 EVT PtrVT = HiPart.getValueType();
1172 SDValue Zero = DAG.getConstant(0, PtrVT);
1173 DebugLoc DL = HiPart.getDebugLoc();
1174
1175 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1176 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001177
Chris Lattner1e61e692010-11-15 02:46:57 +00001178 // With PIC, the first instruction is actually "GR+hi(&G)".
1179 if (isPIC)
1180 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1181 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001182
Chris Lattner1e61e692010-11-15 02:46:57 +00001183 // Generate non-pic code that has direct accesses to the constant pool.
1184 // The address of the global is just (hi(&g)+lo(&g)).
1185 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1186}
1187
Scott Michelfdc40a02009-02-17 22:15:04 +00001188SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001189 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001190 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001191 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001192 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001193
Chris Lattner1e61e692010-11-15 02:46:57 +00001194 unsigned MOHiFlag, MOLoFlag;
1195 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1196 SDValue CPIHi =
1197 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1198 SDValue CPILo =
1199 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1200 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001201}
1202
Dan Gohmand858e902010-04-17 15:26:15 +00001203SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001204 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001205 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001206
Chris Lattner1e61e692010-11-15 02:46:57 +00001207 unsigned MOHiFlag, MOLoFlag;
1208 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1209 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1210 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1211 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001212}
1213
Dan Gohmand858e902010-04-17 15:26:15 +00001214SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1215 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001216 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001217
Dan Gohman46510a72010-04-15 01:51:59 +00001218 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001219
Chris Lattner1e61e692010-11-15 02:46:57 +00001220 unsigned MOHiFlag, MOLoFlag;
1221 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1222 SDValue TgtBAHi = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOHiFlag);
1223 SDValue TgtBALo = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOLoFlag);
1224 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1225}
1226
Roman Divackyfd42ed62012-06-04 17:36:38 +00001227SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1228 SelectionDAG &DAG) const {
1229
1230 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1231 DebugLoc dl = GA->getDebugLoc();
1232 const GlobalValue *GV = GA->getGlobal();
1233 EVT PtrVT = getPointerTy();
1234 bool is64bit = PPCSubTarget.isPPC64();
1235
1236 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1237
1238 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1239 PPCII::MO_TPREL16_HA);
1240 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1241 PPCII::MO_TPREL16_LO);
1242
1243 if (model != TLSModel::LocalExec)
1244 llvm_unreachable("only local-exec TLS mode supported");
Roman Divacky3e77af42012-06-05 17:14:17 +00001245 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1246 is64bit ? MVT::i64 : MVT::i32);
1247 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001248 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1249}
1250
Chris Lattner1e61e692010-11-15 02:46:57 +00001251SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1252 SelectionDAG &DAG) const {
1253 EVT PtrVT = Op.getValueType();
1254 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1255 DebugLoc DL = GSDN->getDebugLoc();
1256 const GlobalValue *GV = GSDN->getGlobal();
1257
Chris Lattner1e61e692010-11-15 02:46:57 +00001258 // 64-bit SVR4 ABI code is always position-independent.
1259 // The actual address of the GlobalValue is stored in the TOC.
1260 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1261 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1262 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1263 DAG.getRegister(PPC::X2, MVT::i64));
1264 }
1265
Chris Lattner6d2ff122010-11-15 03:13:19 +00001266 unsigned MOHiFlag, MOLoFlag;
1267 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001268
Chris Lattner6d2ff122010-11-15 03:13:19 +00001269 SDValue GAHi =
1270 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1271 SDValue GALo =
1272 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001273
Chris Lattner6d2ff122010-11-15 03:13:19 +00001274 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001275
Chris Lattner6d2ff122010-11-15 03:13:19 +00001276 // If the global reference is actually to a non-lazy-pointer, we have to do an
1277 // extra load to get the address of the global.
1278 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1279 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001280 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001281 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001282}
1283
Dan Gohmand858e902010-04-17 15:26:15 +00001284SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001285 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001286 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001287
Chris Lattner1a635d62006-04-14 06:01:58 +00001288 // If we're comparing for equality to zero, expose the fact that this is
1289 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1290 // fold the new nodes.
1291 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1292 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001293 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001294 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001295 if (VT.bitsLT(MVT::i32)) {
1296 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001297 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001298 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001299 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001300 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1301 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001302 DAG.getConstant(Log2b, MVT::i32));
1303 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001304 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001305 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001306 // optimized. FIXME: revisit this when we can custom lower all setcc
1307 // optimizations.
1308 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001309 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001310 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001311
Chris Lattner1a635d62006-04-14 06:01:58 +00001312 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001313 // by xor'ing the rhs with the lhs, which is faster than setting a
1314 // condition register, reading it back out, and masking the correct bit. The
1315 // normal approach here uses sub to do this instead of xor. Using xor exposes
1316 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001317 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001318 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001319 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001320 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001321 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001322 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001323 }
Dan Gohman475871a2008-07-27 21:46:04 +00001324 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001325}
1326
Dan Gohman475871a2008-07-27 21:46:04 +00001327SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001328 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001329 SDNode *Node = Op.getNode();
1330 EVT VT = Node->getValueType(0);
1331 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1332 SDValue InChain = Node->getOperand(0);
1333 SDValue VAListPtr = Node->getOperand(1);
1334 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1335 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001336
Roman Divackybdb226e2011-06-28 15:30:42 +00001337 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1338
1339 // gpr_index
1340 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1341 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1342 false, false, 0);
1343 InChain = GprIndex.getValue(1);
1344
1345 if (VT == MVT::i64) {
1346 // Check if GprIndex is even
1347 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1348 DAG.getConstant(1, MVT::i32));
1349 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1350 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1351 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1352 DAG.getConstant(1, MVT::i32));
1353 // Align GprIndex to be even if it isn't
1354 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1355 GprIndex);
1356 }
1357
1358 // fpr index is 1 byte after gpr
1359 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1360 DAG.getConstant(1, MVT::i32));
1361
1362 // fpr
1363 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1364 FprPtr, MachinePointerInfo(SV), MVT::i8,
1365 false, false, 0);
1366 InChain = FprIndex.getValue(1);
1367
1368 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1369 DAG.getConstant(8, MVT::i32));
1370
1371 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1372 DAG.getConstant(4, MVT::i32));
1373
1374 // areas
1375 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001376 MachinePointerInfo(), false, false,
1377 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001378 InChain = OverflowArea.getValue(1);
1379
1380 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001381 MachinePointerInfo(), false, false,
1382 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001383 InChain = RegSaveArea.getValue(1);
1384
1385 // select overflow_area if index > 8
1386 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1387 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1388
Roman Divackybdb226e2011-06-28 15:30:42 +00001389 // adjustment constant gpr_index * 4/8
1390 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1391 VT.isInteger() ? GprIndex : FprIndex,
1392 DAG.getConstant(VT.isInteger() ? 4 : 8,
1393 MVT::i32));
1394
1395 // OurReg = RegSaveArea + RegConstant
1396 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1397 RegConstant);
1398
1399 // Floating types are 32 bytes into RegSaveArea
1400 if (VT.isFloatingPoint())
1401 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1402 DAG.getConstant(32, MVT::i32));
1403
1404 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1405 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1406 VT.isInteger() ? GprIndex : FprIndex,
1407 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1408 MVT::i32));
1409
1410 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1411 VT.isInteger() ? VAListPtr : FprPtr,
1412 MachinePointerInfo(SV),
1413 MVT::i8, false, false, 0);
1414
1415 // determine if we should load from reg_save_area or overflow_area
1416 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1417
1418 // increase overflow_area by 4/8 if gpr/fpr > 8
1419 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1420 DAG.getConstant(VT.isInteger() ? 4 : 8,
1421 MVT::i32));
1422
1423 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1424 OverflowAreaPlusN);
1425
1426 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1427 OverflowAreaPtr,
1428 MachinePointerInfo(),
1429 MVT::i32, false, false, 0);
1430
Pete Cooperd752e0f2011-11-08 18:42:53 +00001431 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
1432 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001433}
1434
Duncan Sands4a544a72011-09-06 13:37:06 +00001435SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1436 SelectionDAG &DAG) const {
1437 return Op.getOperand(0);
1438}
1439
1440SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1441 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001442 SDValue Chain = Op.getOperand(0);
1443 SDValue Trmp = Op.getOperand(1); // trampoline
1444 SDValue FPtr = Op.getOperand(2); // nested function
1445 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001446 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001447
Owen Andersone50ed302009-08-10 22:56:29 +00001448 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001449 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001450 Type *IntPtrTy =
Owen Anderson1d0be152009-08-13 21:58:54 +00001451 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType(
1452 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001453
Scott Michelfdc40a02009-02-17 22:15:04 +00001454 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001455 TargetLowering::ArgListEntry Entry;
1456
1457 Entry.Ty = IntPtrTy;
1458 Entry.Node = Trmp; Args.push_back(Entry);
1459
1460 // TrampSize == (isPPC64 ? 48 : 40);
1461 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001462 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001463 Args.push_back(Entry);
1464
1465 Entry.Node = FPtr; Args.push_back(Entry);
1466 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001467
Bill Wendling77959322008-09-17 00:30:57 +00001468 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001469 TargetLowering::CallLoweringInfo CLI(Chain,
1470 Type::getVoidTy(*DAG.getContext()),
1471 false, false, false, false, 0,
1472 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001473 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001474 /*doesNotRet=*/false,
1475 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001476 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001477 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001478 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001479
Duncan Sands4a544a72011-09-06 13:37:06 +00001480 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001481}
1482
Dan Gohman475871a2008-07-27 21:46:04 +00001483SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001484 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001485 MachineFunction &MF = DAG.getMachineFunction();
1486 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1487
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001488 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001489
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001490 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001491 // vastart just stores the address of the VarArgsFrameIndex slot into the
1492 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001493 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001494 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001495 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001496 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1497 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001498 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001499 }
1500
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001501 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001502 // We suppose the given va_list is already allocated.
1503 //
1504 // typedef struct {
1505 // char gpr; /* index into the array of 8 GPRs
1506 // * stored in the register save area
1507 // * gpr=0 corresponds to r3,
1508 // * gpr=1 to r4, etc.
1509 // */
1510 // char fpr; /* index into the array of 8 FPRs
1511 // * stored in the register save area
1512 // * fpr=0 corresponds to f1,
1513 // * fpr=1 to f2, etc.
1514 // */
1515 // char *overflow_arg_area;
1516 // /* location on stack that holds
1517 // * the next overflow argument
1518 // */
1519 // char *reg_save_area;
1520 // /* where r3:r10 and f1:f8 (if saved)
1521 // * are stored
1522 // */
1523 // } va_list[1];
1524
1525
Dan Gohman1e93df62010-04-17 14:41:14 +00001526 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1527 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001528
Nicolas Geoffray01119992007-04-03 13:59:52 +00001529
Owen Andersone50ed302009-08-10 22:56:29 +00001530 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001531
Dan Gohman1e93df62010-04-17 14:41:14 +00001532 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1533 PtrVT);
1534 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1535 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001536
Duncan Sands83ec4b62008-06-06 12:08:01 +00001537 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001538 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001539
Duncan Sands83ec4b62008-06-06 12:08:01 +00001540 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001541 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001542
1543 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001544 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001545
Dan Gohman69de1932008-02-06 22:27:42 +00001546 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001547
Nicolas Geoffray01119992007-04-03 13:59:52 +00001548 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001549 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001550 Op.getOperand(1),
1551 MachinePointerInfo(SV),
1552 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001553 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001554 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001555 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001556
Nicolas Geoffray01119992007-04-03 13:59:52 +00001557 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001558 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001559 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1560 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001561 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001562 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001563 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001564
Nicolas Geoffray01119992007-04-03 13:59:52 +00001565 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001566 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001567 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1568 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001569 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001570 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001571 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001572
1573 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001574 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1575 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001576 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001577
Chris Lattner1a635d62006-04-14 06:01:58 +00001578}
1579
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001580#include "PPCGenCallingConv.inc"
1581
Duncan Sands1e96bab2010-11-04 10:49:57 +00001582static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001583 CCValAssign::LocInfo &LocInfo,
1584 ISD::ArgFlagsTy &ArgFlags,
1585 CCState &State) {
1586 return true;
1587}
1588
Duncan Sands1e96bab2010-11-04 10:49:57 +00001589static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001590 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001591 CCValAssign::LocInfo &LocInfo,
1592 ISD::ArgFlagsTy &ArgFlags,
1593 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001594 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001595 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1596 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1597 };
1598 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001599
Tilmann Schellerffd02002009-07-03 06:45:56 +00001600 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1601
1602 // Skip one register if the first unallocated register has an even register
1603 // number and there are still argument registers available which have not been
1604 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1605 // need to skip a register if RegNum is odd.
1606 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1607 State.AllocateReg(ArgRegs[RegNum]);
1608 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001609
Tilmann Schellerffd02002009-07-03 06:45:56 +00001610 // Always return false here, as this function only makes sure that the first
1611 // unallocated register has an odd register number and does not actually
1612 // allocate a register for the current argument.
1613 return false;
1614}
1615
Duncan Sands1e96bab2010-11-04 10:49:57 +00001616static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001617 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001618 CCValAssign::LocInfo &LocInfo,
1619 ISD::ArgFlagsTy &ArgFlags,
1620 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001621 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001622 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1623 PPC::F8
1624 };
1625
1626 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001627
Tilmann Schellerffd02002009-07-03 06:45:56 +00001628 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1629
1630 // If there is only one Floating-point register left we need to put both f64
1631 // values of a split ppc_fp128 value on the stack.
1632 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1633 State.AllocateReg(ArgRegs[RegNum]);
1634 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001635
Tilmann Schellerffd02002009-07-03 06:45:56 +00001636 // Always return false here, as this function only makes sure that the two f64
1637 // values a ppc_fp128 value is split into are both passed in registers or both
1638 // passed on the stack and does not actually allocate a register for the
1639 // current argument.
1640 return false;
1641}
1642
Chris Lattner9f0bc652007-02-25 05:34:32 +00001643/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001644/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001645static const uint16_t *GetFPR() {
1646 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001647 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001648 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001649 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001650
Chris Lattner9f0bc652007-02-25 05:34:32 +00001651 return FPR;
1652}
1653
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001654/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1655/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001656static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001657 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001658 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001659 if (Flags.isByVal())
1660 ArgSize = Flags.getByValSize();
1661 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1662
1663 return ArgSize;
1664}
1665
Dan Gohman475871a2008-07-27 21:46:04 +00001666SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001667PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001668 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001669 const SmallVectorImpl<ISD::InputArg>
1670 &Ins,
1671 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001672 SmallVectorImpl<SDValue> &InVals)
1673 const {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001674 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001675 return LowerFormalArguments_SVR4(Chain, CallConv, isVarArg, Ins,
1676 dl, DAG, InVals);
1677 } else {
1678 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1679 dl, DAG, InVals);
1680 }
1681}
1682
1683SDValue
1684PPCTargetLowering::LowerFormalArguments_SVR4(
1685 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001686 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001687 const SmallVectorImpl<ISD::InputArg>
1688 &Ins,
1689 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001690 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001691
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001692 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001693 // +-----------------------------------+
1694 // +--> | Back chain |
1695 // | +-----------------------------------+
1696 // | | Floating-point register save area |
1697 // | +-----------------------------------+
1698 // | | General register save area |
1699 // | +-----------------------------------+
1700 // | | CR save word |
1701 // | +-----------------------------------+
1702 // | | VRSAVE save word |
1703 // | +-----------------------------------+
1704 // | | Alignment padding |
1705 // | +-----------------------------------+
1706 // | | Vector register save area |
1707 // | +-----------------------------------+
1708 // | | Local variable space |
1709 // | +-----------------------------------+
1710 // | | Parameter list area |
1711 // | +-----------------------------------+
1712 // | | LR save word |
1713 // | +-----------------------------------+
1714 // SP--> +--- | Back chain |
1715 // +-----------------------------------+
1716 //
1717 // Specifications:
1718 // System V Application Binary Interface PowerPC Processor Supplement
1719 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001720
Tilmann Schellerffd02002009-07-03 06:45:56 +00001721 MachineFunction &MF = DAG.getMachineFunction();
1722 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001723 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001724
Owen Andersone50ed302009-08-10 22:56:29 +00001725 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001726 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001727 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1728 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001729 unsigned PtrByteSize = 4;
1730
1731 // Assign locations to all of the incoming arguments.
1732 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001733 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001734 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001735
1736 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001737 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001738
Dan Gohman98ca4f22009-08-05 01:29:28 +00001739 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001740
Tilmann Schellerffd02002009-07-03 06:45:56 +00001741 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1742 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001743
Tilmann Schellerffd02002009-07-03 06:45:56 +00001744 // Arguments stored in registers.
1745 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001746 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001747 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001748
Owen Anderson825b72b2009-08-11 20:47:22 +00001749 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001750 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001751 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001752 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001753 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001754 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001755 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00001756 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001757 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001758 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00001759 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001760 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001761 case MVT::v16i8:
1762 case MVT::v8i16:
1763 case MVT::v4i32:
1764 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00001765 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001766 break;
1767 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001768
Tilmann Schellerffd02002009-07-03 06:45:56 +00001769 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001770 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001771 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001772
Dan Gohman98ca4f22009-08-05 01:29:28 +00001773 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001774 } else {
1775 // Argument stored in memory.
1776 assert(VA.isMemLoc());
1777
1778 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1779 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001780 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001781
1782 // Create load nodes to retrieve arguments from the stack.
1783 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001784 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1785 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001786 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001787 }
1788 }
1789
1790 // Assign locations to all of the incoming aggregate by value arguments.
1791 // Aggregates passed by value are stored in the local variable space of the
1792 // caller's stack frame, right above the parameter list area.
1793 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001794 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001795 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001796
1797 // Reserve stack space for the allocations in CCInfo.
1798 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1799
Dan Gohman98ca4f22009-08-05 01:29:28 +00001800 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001801
1802 // Area that is at least reserved in the caller of this function.
1803 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001804
Tilmann Schellerffd02002009-07-03 06:45:56 +00001805 // Set the size that is at least reserved in caller of this function. Tail
1806 // call optimized function's reserved stack space needs to be aligned so that
1807 // taking the difference between two stack areas will result in an aligned
1808 // stack.
1809 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1810
1811 MinReservedArea =
1812 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001813 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001814
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001815 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001816 getStackAlignment();
1817 unsigned AlignMask = TargetAlign-1;
1818 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001819
Tilmann Schellerffd02002009-07-03 06:45:56 +00001820 FI->setMinReservedArea(MinReservedArea);
1821
1822 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001823
Tilmann Schellerffd02002009-07-03 06:45:56 +00001824 // If the function takes variable number of arguments, make a frame index for
1825 // the start of the first vararg value... for expansion of llvm.va_start.
1826 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001827 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001828 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1829 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1830 };
1831 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1832
Craig Topperc5eaae42012-03-11 07:57:25 +00001833 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001834 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1835 PPC::F8
1836 };
1837 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1838
Dan Gohman1e93df62010-04-17 14:41:14 +00001839 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1840 NumGPArgRegs));
1841 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1842 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001843
1844 // Make room for NumGPArgRegs and NumFPArgRegs.
1845 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001846 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001847
Dan Gohman1e93df62010-04-17 14:41:14 +00001848 FuncInfo->setVarArgsStackOffset(
1849 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001850 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001851
Dan Gohman1e93df62010-04-17 14:41:14 +00001852 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1853 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001854
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001855 // The fixed integer arguments of a variadic function are stored to the
1856 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1857 // the result of va_next.
1858 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1859 // Get an existing live-in vreg, or add a new one.
1860 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1861 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001862 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001863
Dan Gohman98ca4f22009-08-05 01:29:28 +00001864 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001865 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1866 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001867 MemOps.push_back(Store);
1868 // Increment the address by four for the next argument to store
1869 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1870 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1871 }
1872
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001873 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1874 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001875 // The double arguments are stored to the VarArgsFrameIndex
1876 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001877 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1878 // Get an existing live-in vreg, or add a new one.
1879 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1880 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001881 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001882
Owen Anderson825b72b2009-08-11 20:47:22 +00001883 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001884 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1885 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001886 MemOps.push_back(Store);
1887 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001888 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001889 PtrVT);
1890 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1891 }
1892 }
1893
1894 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001895 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001896 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001897
Dan Gohman98ca4f22009-08-05 01:29:28 +00001898 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001899}
1900
1901SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001902PPCTargetLowering::LowerFormalArguments_Darwin(
1903 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001904 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001905 const SmallVectorImpl<ISD::InputArg>
1906 &Ins,
1907 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001908 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001909 // TODO: add description of PPC stack frame format, or at least some docs.
1910 //
1911 MachineFunction &MF = DAG.getMachineFunction();
1912 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001913 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001914
Owen Andersone50ed302009-08-10 22:56:29 +00001915 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001916 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001917 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001918 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1919 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001920 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001921
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001922 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001923 // Area that is at least reserved in caller of this function.
1924 unsigned MinReservedArea = ArgOffset;
1925
Craig Topperb78ca422012-03-11 07:16:55 +00001926 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001927 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1928 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1929 };
Craig Topperb78ca422012-03-11 07:16:55 +00001930 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00001931 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1932 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1933 };
Scott Michelfdc40a02009-02-17 22:15:04 +00001934
Craig Topperb78ca422012-03-11 07:16:55 +00001935 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00001936
Craig Topperb78ca422012-03-11 07:16:55 +00001937 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001938 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1939 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1940 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001941
Owen Anderson718cb662007-09-07 04:06:50 +00001942 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001943 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00001944 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001945
1946 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001947
Craig Topperb78ca422012-03-11 07:16:55 +00001948 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00001949
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001950 // In 32-bit non-varargs functions, the stack space for vectors is after the
1951 // stack space for non-vectors. We do not use this space unless we have
1952 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00001953 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001954 // that out...for the pathological case, compute VecArgOffset as the
1955 // start of the vector parameter area. Computing VecArgOffset is the
1956 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001957 unsigned VecArgOffset = ArgOffset;
1958 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001959 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001960 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001961 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001962 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001963
Duncan Sands276dcbd2008-03-21 09:14:45 +00001964 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001965 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00001966 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00001967 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001968 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1969 VecArgOffset += ArgSize;
1970 continue;
1971 }
1972
Owen Anderson825b72b2009-08-11 20:47:22 +00001973 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001974 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001975 case MVT::i32:
1976 case MVT::f32:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001977 VecArgOffset += isPPC64 ? 8 : 4;
1978 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001979 case MVT::i64: // PPC64
1980 case MVT::f64:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001981 VecArgOffset += 8;
1982 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001983 case MVT::v4f32:
1984 case MVT::v4i32:
1985 case MVT::v8i16:
1986 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001987 // Nothing to do, we're only looking at Nonvector args here.
1988 break;
1989 }
1990 }
1991 }
1992 // We've found where the vector parameter area in memory is. Skip the
1993 // first 12 parameters; these don't use that memory.
1994 VecArgOffset = ((VecArgOffset+15)/16)*16;
1995 VecArgOffset += 12*16;
1996
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001997 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001998 // entry to a function on PPC, the arguments start after the linkage area,
1999 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002000
Dan Gohman475871a2008-07-27 21:46:04 +00002001 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002002 unsigned nAltivecParamsAtEnd = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002003 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002004 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002005 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002006 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002007 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002008 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002009 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002010
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002011 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002012
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002013 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002014 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2015 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002016 if (isVarArg || isPPC64) {
2017 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002018 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002019 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002020 PtrByteSize);
2021 } else nAltivecParamsAtEnd++;
2022 } else
2023 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002024 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002025 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002026 PtrByteSize);
2027
Dale Johannesen8419dd62008-03-07 20:27:40 +00002028 // FIXME the codegen can be much improved in some cases.
2029 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002030 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002031 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002032 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002033 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002034 // Objects of size 1 and 2 are right justified, everything else is
2035 // left justified. This means the memory address is adjusted forwards.
2036 if (ObjSize==1 || ObjSize==2) {
2037 CurArgOffset = CurArgOffset + (4 - ObjSize);
2038 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002039 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002040 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002041 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002042 InVals.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002043 if (ObjSize==1 || ObjSize==2) {
2044 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002045 unsigned VReg;
2046 if (isPPC64)
2047 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2048 else
2049 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002050 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002051 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00002052 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002053 ObjSize==1 ? MVT::i8 : MVT::i16,
2054 false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002055 MemOps.push_back(Store);
2056 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002057 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002058
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002059 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002060
Dale Johannesen7f96f392008-03-08 01:41:42 +00002061 continue;
2062 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002063 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2064 // Store whatever pieces of the object are in registers
2065 // to memory. ArgVal will be address of the beginning of
2066 // the object.
2067 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002068 unsigned VReg;
2069 if (isPPC64)
2070 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2071 else
2072 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002073 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002074 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002075 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002076 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2077 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002078 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002079 MemOps.push_back(Store);
2080 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002081 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002082 } else {
2083 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2084 break;
2085 }
2086 }
2087 continue;
2088 }
2089
Owen Anderson825b72b2009-08-11 20:47:22 +00002090 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002091 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002092 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002093 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002094 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002095 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002096 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002097 ++GPR_idx;
2098 } else {
2099 needsLoad = true;
2100 ArgSize = PtrByteSize;
2101 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002102 // All int arguments reserve stack space in the Darwin ABI.
2103 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002104 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002105 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002106 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002107 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002108 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002109 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002110 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002111
Owen Anderson825b72b2009-08-11 20:47:22 +00002112 if (ObjectVT == MVT::i32) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002113 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002114 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002115 if (Flags.isSExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002116 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002117 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00002118 else if (Flags.isZExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002119 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002120 DAG.getValueType(ObjectVT));
2121
Owen Anderson825b72b2009-08-11 20:47:22 +00002122 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002123 }
2124
Chris Lattnerc91a4752006-06-26 22:48:35 +00002125 ++GPR_idx;
2126 } else {
2127 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002128 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002129 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002130 // All int arguments reserve stack space in the Darwin ABI.
2131 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002132 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002133
Owen Anderson825b72b2009-08-11 20:47:22 +00002134 case MVT::f32:
2135 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002136 // Every 4 bytes of argument space consumes one of the GPRs available for
2137 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002138 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002139 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002140 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002141 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002142 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002143 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002144 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002145
Owen Anderson825b72b2009-08-11 20:47:22 +00002146 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002147 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002148 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002149 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002150
Dan Gohman98ca4f22009-08-05 01:29:28 +00002151 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002152 ++FPR_idx;
2153 } else {
2154 needsLoad = true;
2155 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002156
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002157 // All FP arguments reserve stack space in the Darwin ABI.
2158 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002159 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002160 case MVT::v4f32:
2161 case MVT::v4i32:
2162 case MVT::v8i16:
2163 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002164 // Note that vector arguments in registers don't reserve stack space,
2165 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002166 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002167 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002168 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002169 if (isVarArg) {
2170 while ((ArgOffset % 16) != 0) {
2171 ArgOffset += PtrByteSize;
2172 if (GPR_idx != Num_GPR_Regs)
2173 GPR_idx++;
2174 }
2175 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002176 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002177 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002178 ++VR_idx;
2179 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002180 if (!isVarArg && !isPPC64) {
2181 // Vectors go after all the nonvectors.
2182 CurArgOffset = VecArgOffset;
2183 VecArgOffset += 16;
2184 } else {
2185 // Vectors are aligned.
2186 ArgOffset = ((ArgOffset+15)/16)*16;
2187 CurArgOffset = ArgOffset;
2188 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002189 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002190 needsLoad = true;
2191 }
2192 break;
2193 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002194
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002195 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002196 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002197 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002198 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002199 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002200 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002201 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002202 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002203 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002204 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002205
Dan Gohman98ca4f22009-08-05 01:29:28 +00002206 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002207 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002208
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002209 // Set the size that is at least reserved in caller of this function. Tail
2210 // call optimized function's reserved stack space needs to be aligned so that
2211 // taking the difference between two stack areas will result in an aligned
2212 // stack.
2213 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2214 // Add the Altivec parameters at the end, if needed.
2215 if (nAltivecParamsAtEnd) {
2216 MinReservedArea = ((MinReservedArea+15)/16)*16;
2217 MinReservedArea += 16*nAltivecParamsAtEnd;
2218 }
2219 MinReservedArea =
2220 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002221 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2222 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002223 getStackAlignment();
2224 unsigned AlignMask = TargetAlign-1;
2225 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2226 FI->setMinReservedArea(MinReservedArea);
2227
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002228 // If the function takes variable number of arguments, make a frame index for
2229 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002230 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002231 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002232
Dan Gohman1e93df62010-04-17 14:41:14 +00002233 FuncInfo->setVarArgsFrameIndex(
2234 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002235 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002236 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002237
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002238 // If this function is vararg, store any remaining integer argument regs
2239 // to their spots on the stack so that they may be loaded by deferencing the
2240 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002241 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002242 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002243
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002244 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002245 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002246 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002247 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002248
Dan Gohman98ca4f22009-08-05 01:29:28 +00002249 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002250 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2251 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002252 MemOps.push_back(Store);
2253 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002254 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002255 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002256 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002257 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002258
Dale Johannesen8419dd62008-03-07 20:27:40 +00002259 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002260 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002261 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002262
Dan Gohman98ca4f22009-08-05 01:29:28 +00002263 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002264}
2265
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002266/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002267/// linkage area for the Darwin ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002268static unsigned
2269CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2270 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002271 bool isVarArg,
2272 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002273 const SmallVectorImpl<ISD::OutputArg>
2274 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002275 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002276 unsigned &nAltivecParamsAtEnd) {
2277 // Count how many bytes are to be pushed on the stack, including the linkage
2278 // area, and parameter passing area. We start with 24/48 bytes, which is
2279 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002280 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002281 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002282 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2283
2284 // Add up all the space actually used.
2285 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2286 // they all go in registers, but we must reserve stack space for them for
2287 // possible use by the caller. In varargs or 64-bit calls, parameters are
2288 // assigned stack space in order, with padding so Altivec parameters are
2289 // 16-byte aligned.
2290 nAltivecParamsAtEnd = 0;
2291 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002292 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002293 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002294 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002295 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2296 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002297 if (!isVarArg && !isPPC64) {
2298 // Non-varargs Altivec parameters go after all the non-Altivec
2299 // parameters; handle those later so we know how much padding we need.
2300 nAltivecParamsAtEnd++;
2301 continue;
2302 }
2303 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2304 NumBytes = ((NumBytes+15)/16)*16;
2305 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002306 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002307 }
2308
2309 // Allow for Altivec parameters at the end, if needed.
2310 if (nAltivecParamsAtEnd) {
2311 NumBytes = ((NumBytes+15)/16)*16;
2312 NumBytes += 16*nAltivecParamsAtEnd;
2313 }
2314
2315 // The prolog code of the callee may store up to 8 GPR argument registers to
2316 // the stack, allowing va_start to index over them in memory if its varargs.
2317 // Because we cannot tell if this is needed on the caller side, we have to
2318 // conservatively assume that it is needed. As such, make sure we have at
2319 // least enough stack space for the caller to store the 8 GPRs.
2320 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002321 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002322
2323 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002324 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2325 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2326 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002327 unsigned AlignMask = TargetAlign-1;
2328 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2329 }
2330
2331 return NumBytes;
2332}
2333
2334/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002335/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002336static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002337 unsigned ParamSize) {
2338
Dale Johannesenb60d5192009-11-24 01:09:07 +00002339 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002340
2341 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2342 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2343 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2344 // Remember only if the new adjustement is bigger.
2345 if (SPDiff < FI->getTailCallSPDelta())
2346 FI->setTailCallSPDelta(SPDiff);
2347
2348 return SPDiff;
2349}
2350
Dan Gohman98ca4f22009-08-05 01:29:28 +00002351/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2352/// for tail call optimization. Targets which want to do tail call
2353/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002354bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002355PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002356 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002357 bool isVarArg,
2358 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002359 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002360 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002361 return false;
2362
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002363 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002364 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002365 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002366
Dan Gohman98ca4f22009-08-05 01:29:28 +00002367 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002368 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002369 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2370 // Functions containing by val parameters are not supported.
2371 for (unsigned i = 0; i != Ins.size(); i++) {
2372 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2373 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002374 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002375
2376 // Non PIC/GOT tail calls are supported.
2377 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2378 return true;
2379
2380 // At the moment we can only do local tail calls (in same module, hidden
2381 // or protected) if we are generating PIC.
2382 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2383 return G->getGlobal()->hasHiddenVisibility()
2384 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002385 }
2386
2387 return false;
2388}
2389
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002390/// isCallCompatibleAddress - Return the immediate to use if the specified
2391/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002392static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002393 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2394 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002395
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002396 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002397 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
2398 (Addr << 6 >> 6) != Addr)
2399 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002400
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002401 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002402 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002403}
2404
Dan Gohman844731a2008-05-13 00:00:25 +00002405namespace {
2406
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002407struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002408 SDValue Arg;
2409 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002410 int FrameIdx;
2411
2412 TailCallArgumentInfo() : FrameIdx(0) {}
2413};
2414
Dan Gohman844731a2008-05-13 00:00:25 +00002415}
2416
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002417/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2418static void
2419StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002420 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002421 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002422 SmallVector<SDValue, 8> &MemOpChains,
2423 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002424 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002425 SDValue Arg = TailCallArgs[i].Arg;
2426 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002427 int FI = TailCallArgs[i].FrameIdx;
2428 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002429 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002430 MachinePointerInfo::getFixedStack(FI),
2431 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002432 }
2433}
2434
2435/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2436/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002437static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002438 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002439 SDValue Chain,
2440 SDValue OldRetAddr,
2441 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002442 int SPDiff,
2443 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002444 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002445 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002446 if (SPDiff) {
2447 // Calculate the new stack slot for the return address.
2448 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002449 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002450 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002451 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002452 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002453 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002454 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002455 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002456 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002457 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002458
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002459 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2460 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002461 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002462 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002463 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002464 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002465 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002466 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2467 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002468 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002469 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002470 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002471 }
2472 return Chain;
2473}
2474
2475/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2476/// the position of the argument.
2477static void
2478CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002479 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002480 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2481 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002482 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002483 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002484 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002485 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002486 TailCallArgumentInfo Info;
2487 Info.Arg = Arg;
2488 Info.FrameIdxOp = FIN;
2489 Info.FrameIdx = FI;
2490 TailCallArguments.push_back(Info);
2491}
2492
2493/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2494/// stack slot. Returns the chain as result and the loaded frame pointers in
2495/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002496SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002497 int SPDiff,
2498 SDValue Chain,
2499 SDValue &LROpOut,
2500 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002501 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002502 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002503 if (SPDiff) {
2504 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002505 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002506 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002507 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002508 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002509 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002510
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002511 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2512 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002513 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002514 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002515 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002516 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002517 Chain = SDValue(FPOpOut.getNode(), 1);
2518 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002519 }
2520 return Chain;
2521}
2522
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002523/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002524/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002525/// specified by the specific parameter attribute. The copy will be passed as
2526/// a byval function parameter.
2527/// Sometimes what we are copying is the end of a larger object, the part that
2528/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002529static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002530CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002531 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002532 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002533 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002534 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002535 false, false, MachinePointerInfo(0),
2536 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002537}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002538
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002539/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2540/// tail calls.
2541static void
Dan Gohman475871a2008-07-27 21:46:04 +00002542LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2543 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002544 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002545 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002546 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002547 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002548 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002549 if (!isTailCall) {
2550 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002551 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002552 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002553 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002554 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002555 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002556 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002557 DAG.getConstant(ArgOffset, PtrVT));
2558 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002559 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2560 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002561 // Calculate and remember argument location.
2562 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2563 TailCallArguments);
2564}
2565
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002566static
2567void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2568 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2569 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2570 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2571 MachineFunction &MF = DAG.getMachineFunction();
2572
2573 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2574 // might overwrite each other in case of tail call optimization.
2575 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002576 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002577 InFlag = SDValue();
2578 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2579 MemOpChains2, dl);
2580 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002581 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002582 &MemOpChains2[0], MemOpChains2.size());
2583
2584 // Store the return address to the appropriate stack slot.
2585 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2586 isPPC64, isDarwinABI, dl);
2587
2588 // Emit callseq_end just before tailcall node.
2589 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2590 DAG.getIntPtrConstant(0, true), InFlag);
2591 InFlag = Chain.getValue(1);
2592}
2593
2594static
2595unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2596 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2597 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002598 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002599 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002600
Chris Lattnerb9082582010-11-14 23:42:06 +00002601 bool isPPC64 = PPCSubTarget.isPPC64();
2602 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
2603
Owen Andersone50ed302009-08-10 22:56:29 +00002604 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002605 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002606 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002607
2608 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2609
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002610 bool needIndirectCall = true;
2611 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002612 // If this is an absolute destination address, use the munged value.
2613 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002614 needIndirectCall = false;
2615 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002616
Chris Lattnerb9082582010-11-14 23:42:06 +00002617 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2618 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
2619 // Use indirect calls for ALL functions calls in JIT mode, since the
2620 // far-call stubs may be outside relocation limits for a BL instruction.
2621 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
2622 unsigned OpFlags = 0;
2623 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002624 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002625 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00002626 (G->getGlobal()->isDeclaration() ||
2627 G->getGlobal()->isWeakForLinker())) {
2628 // PC-relative references to external symbols should go through $stub,
2629 // unless we're building with the leopard linker or later, which
2630 // automatically synthesizes these stubs.
2631 OpFlags = PPCII::MO_DARWIN_STUB;
2632 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002633
Chris Lattnerb9082582010-11-14 23:42:06 +00002634 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
2635 // every direct call is) turn it into a TargetGlobalAddress /
2636 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002637 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00002638 Callee.getValueType(),
2639 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002640 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002641 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002642 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002643
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002644 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002645 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002646
Chris Lattnerb9082582010-11-14 23:42:06 +00002647 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002648 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002649 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002650 // PC-relative references to external symbols should go through $stub,
2651 // unless we're building with the leopard linker or later, which
2652 // automatically synthesizes these stubs.
2653 OpFlags = PPCII::MO_DARWIN_STUB;
2654 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002655
Chris Lattnerb9082582010-11-14 23:42:06 +00002656 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
2657 OpFlags);
2658 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002659 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002660
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002661 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002662 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2663 // to do the call, we can't use PPCISD::CALL.
2664 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002665
2666 if (isSVR4ABI && isPPC64) {
2667 // Function pointers in the 64-bit SVR4 ABI do not point to the function
2668 // entry point, but to the function descriptor (the function entry point
2669 // address is part of the function descriptor though).
2670 // The function descriptor is a three doubleword structure with the
2671 // following fields: function entry point, TOC base address and
2672 // environment pointer.
2673 // Thus for a call through a function pointer, the following actions need
2674 // to be performed:
2675 // 1. Save the TOC of the caller in the TOC save area of its stack
2676 // frame (this is done in LowerCall_Darwin()).
2677 // 2. Load the address of the function entry point from the function
2678 // descriptor.
2679 // 3. Load the TOC of the callee from the function descriptor into r2.
2680 // 4. Load the environment pointer from the function descriptor into
2681 // r11.
2682 // 5. Branch to the function entry point address.
2683 // 6. On return of the callee, the TOC of the caller needs to be
2684 // restored (this is done in FinishCall()).
2685 //
2686 // All those operations are flagged together to ensure that no other
2687 // operations can be scheduled in between. E.g. without flagging the
2688 // operations together, a TOC access in the caller could be scheduled
2689 // between the load of the callee TOC and the branch to the callee, which
2690 // results in the TOC access going through the TOC of the callee instead
2691 // of going through the TOC of the caller, which leads to incorrect code.
2692
2693 // Load the address of the function entry point from the function
2694 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002695 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002696 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
2697 InFlag.getNode() ? 3 : 2);
2698 Chain = LoadFuncPtr.getValue(1);
2699 InFlag = LoadFuncPtr.getValue(2);
2700
2701 // Load environment pointer into r11.
2702 // Offset of the environment pointer within the function descriptor.
2703 SDValue PtrOff = DAG.getIntPtrConstant(16);
2704
2705 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
2706 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
2707 InFlag);
2708 Chain = LoadEnvPtr.getValue(1);
2709 InFlag = LoadEnvPtr.getValue(2);
2710
2711 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
2712 InFlag);
2713 Chain = EnvVal.getValue(0);
2714 InFlag = EnvVal.getValue(1);
2715
2716 // Load TOC of the callee into r2. We are using a target-specific load
2717 // with r2 hard coded, because the result of a target-independent load
2718 // would never go directly into r2, since r2 is a reserved register (which
2719 // prevents the register allocator from allocating it), resulting in an
2720 // additional register being allocated and an unnecessary move instruction
2721 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002722 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002723 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
2724 Callee, InFlag);
2725 Chain = LoadTOCPtr.getValue(0);
2726 InFlag = LoadTOCPtr.getValue(1);
2727
2728 MTCTROps[0] = Chain;
2729 MTCTROps[1] = LoadFuncPtr;
2730 MTCTROps[2] = InFlag;
2731 }
2732
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002733 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
2734 2 + (InFlag.getNode() != 0));
2735 InFlag = Chain.getValue(1);
2736
2737 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00002738 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002739 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002740 Ops.push_back(Chain);
2741 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
2742 Callee.setNode(0);
2743 // Add CTR register as callee so a bctr can be emitted later.
2744 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00002745 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002746 }
2747
2748 // If this is a direct call, pass the chain and the callee.
2749 if (Callee.getNode()) {
2750 Ops.push_back(Chain);
2751 Ops.push_back(Callee);
2752 }
2753 // If this is a tail call add stack pointer delta.
2754 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002755 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002756
2757 // Add argument registers to the end of the list so that they are known live
2758 // into the call.
2759 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2760 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2761 RegsToPass[i].second.getValueType()));
2762
2763 return CallOpc;
2764}
2765
Dan Gohman98ca4f22009-08-05 01:29:28 +00002766SDValue
2767PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002768 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002769 const SmallVectorImpl<ISD::InputArg> &Ins,
2770 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002771 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002772
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002773 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002774 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002775 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002776 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002777
2778 // Copy all of the result registers out of their specified physreg.
2779 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2780 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002781 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002782 assert(VA.isRegLoc() && "Can only return in registers!");
2783 Chain = DAG.getCopyFromReg(Chain, dl,
2784 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002785 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002786 InFlag = Chain.getValue(2);
2787 }
2788
Dan Gohman98ca4f22009-08-05 01:29:28 +00002789 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002790}
2791
Dan Gohman98ca4f22009-08-05 01:29:28 +00002792SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002793PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
2794 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002795 SelectionDAG &DAG,
2796 SmallVector<std::pair<unsigned, SDValue>, 8>
2797 &RegsToPass,
2798 SDValue InFlag, SDValue Chain,
2799 SDValue &Callee,
2800 int SPDiff, unsigned NumBytes,
2801 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00002802 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002803 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002804 SmallVector<SDValue, 8> Ops;
2805 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
2806 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002807 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002808
2809 // When performing tail call optimization the callee pops its arguments off
2810 // the stack. Account for this here so these bytes can be pushed back on in
2811 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2812 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002813 (CallConv == CallingConv::Fast &&
2814 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002815
Roman Divackye46137f2012-03-06 16:41:49 +00002816 // Add a register mask operand representing the call-preserved registers.
2817 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2818 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2819 assert(Mask && "Missing call preserved mask for calling convention");
2820 Ops.push_back(DAG.getRegisterMask(Mask));
2821
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002822 if (InFlag.getNode())
2823 Ops.push_back(InFlag);
2824
2825 // Emit tail call.
2826 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002827 // If this is the first return lowered for this function, add the regs
2828 // to the liveout set for the function.
2829 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
2830 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002831 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002832 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002833 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
2834 for (unsigned i = 0; i != RVLocs.size(); ++i)
2835 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2836 }
2837
2838 assert(((Callee.getOpcode() == ISD::Register &&
2839 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
2840 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2841 Callee.getOpcode() == ISD::TargetGlobalAddress ||
2842 isa<ConstantSDNode>(Callee)) &&
2843 "Expecting an global address, external symbol, absolute value or register");
2844
Owen Anderson825b72b2009-08-11 20:47:22 +00002845 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002846 }
2847
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002848 // Add a NOP immediately after the branch instruction when using the 64-bit
2849 // SVR4 ABI. At link time, if caller and callee are in a different module and
2850 // thus have a different TOC, the call will be replaced with a call to a stub
2851 // function which saves the current TOC, loads the TOC of the callee and
2852 // branches to the callee. The NOP will be replaced with a load instruction
2853 // which restores the TOC of the caller from the TOC save slot of the current
2854 // stack frame. If caller and callee belong to the same module (and have the
2855 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00002856
2857 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002858 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002859 if (CallOpc == PPCISD::BCTRL_SVR4) {
2860 // This is a call through a function pointer.
2861 // Restore the caller TOC from the save area into R2.
2862 // See PrepareCall() for more information about calls through function
2863 // pointers in the 64-bit SVR4 ABI.
2864 // We are using a target-specific load with r2 hard coded, because the
2865 // result of a target-independent load would never go directly into r2,
2866 // since r2 is a reserved register (which prevents the register allocator
2867 // from allocating it), resulting in an additional register being
2868 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00002869 needsTOCRestore = true;
2870 } else if (CallOpc == PPCISD::CALL_SVR4) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002871 // Otherwise insert NOP.
Hal Finkel5b00cea2012-03-31 14:45:15 +00002872 CallOpc = PPCISD::CALL_NOP_SVR4;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002873 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002874 }
2875
Hal Finkel5b00cea2012-03-31 14:45:15 +00002876 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
2877 InFlag = Chain.getValue(1);
2878
2879 if (needsTOCRestore) {
2880 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
2881 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
2882 InFlag = Chain.getValue(1);
2883 }
2884
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002885 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2886 DAG.getIntPtrConstant(BytesCalleePops, true),
2887 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002888 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002889 InFlag = Chain.getValue(1);
2890
Dan Gohman98ca4f22009-08-05 01:29:28 +00002891 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2892 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002893}
2894
Dan Gohman98ca4f22009-08-05 01:29:28 +00002895SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002896PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002897 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002898 SelectionDAG &DAG = CLI.DAG;
2899 DebugLoc &dl = CLI.DL;
2900 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2901 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2902 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
2903 SDValue Chain = CLI.Chain;
2904 SDValue Callee = CLI.Callee;
2905 bool &isTailCall = CLI.IsTailCall;
2906 CallingConv::ID CallConv = CLI.CallConv;
2907 bool isVarArg = CLI.IsVarArg;
2908
Evan Cheng0c439eb2010-01-27 00:07:07 +00002909 if (isTailCall)
2910 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
2911 Ins, DAG);
2912
Chris Lattnerb9082582010-11-14 23:42:06 +00002913 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002914 return LowerCall_SVR4(Chain, Callee, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00002915 isTailCall, Outs, OutVals, Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002916 dl, DAG, InVals);
Chris Lattnerb9082582010-11-14 23:42:06 +00002917
2918 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
2919 isTailCall, Outs, OutVals, Ins,
2920 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002921}
2922
2923SDValue
2924PPCTargetLowering::LowerCall_SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002925 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002926 bool isTailCall,
2927 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002928 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002929 const SmallVectorImpl<ISD::InputArg> &Ins,
2930 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002931 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002932 // See PPCTargetLowering::LowerFormalArguments_SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002933 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002934
Dan Gohman98ca4f22009-08-05 01:29:28 +00002935 assert((CallConv == CallingConv::C ||
2936 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00002937
Tilmann Schellerffd02002009-07-03 06:45:56 +00002938 unsigned PtrByteSize = 4;
2939
2940 MachineFunction &MF = DAG.getMachineFunction();
2941
2942 // Mark this function as potentially containing a function that contains a
2943 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2944 // and restoring the callers stack pointer in this functions epilog. This is
2945 // done because by tail calling the called function might overwrite the value
2946 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002947 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2948 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00002949 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002950
Tilmann Schellerffd02002009-07-03 06:45:56 +00002951 // Count how many bytes are to be pushed on the stack, including the linkage
2952 // area, parameter list area and the part of the local variable space which
2953 // contains copies of aggregates which are passed by value.
2954
2955 // Assign locations to all of the outgoing arguments.
2956 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002957 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002958 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002959
2960 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002961 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002962
2963 if (isVarArg) {
2964 // Handle fixed and variable vector arguments differently.
2965 // Fixed vector arguments go into registers as long as registers are
2966 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002967 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002968
Tilmann Schellerffd02002009-07-03 06:45:56 +00002969 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00002970 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002971 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002972 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002973
Dan Gohman98ca4f22009-08-05 01:29:28 +00002974 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002975 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
2976 CCInfo);
2977 } else {
2978 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
2979 ArgFlags, CCInfo);
2980 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002981
Tilmann Schellerffd02002009-07-03 06:45:56 +00002982 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00002983#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00002984 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00002985 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00002986#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002987 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002988 }
2989 }
2990 } else {
2991 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002992 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002993 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002994
Tilmann Schellerffd02002009-07-03 06:45:56 +00002995 // Assign locations to all of the outgoing aggregate by value arguments.
2996 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002997 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002998 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002999
3000 // Reserve stack space for the allocations in CCInfo.
3001 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3002
Dan Gohman98ca4f22009-08-05 01:29:28 +00003003 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003004
3005 // Size of the linkage area, parameter list area and the part of the local
3006 // space variable where copies of aggregates which are passed by value are
3007 // stored.
3008 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003009
Tilmann Schellerffd02002009-07-03 06:45:56 +00003010 // Calculate by how many bytes the stack has to be adjusted in case of tail
3011 // call optimization.
3012 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3013
3014 // Adjust the stack pointer for the new arguments...
3015 // These operations are automatically eliminated by the prolog/epilog pass
3016 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3017 SDValue CallSeqStart = Chain;
3018
3019 // Load the return address and frame pointer so it can be moved somewhere else
3020 // later.
3021 SDValue LROp, FPOp;
3022 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3023 dl);
3024
3025 // Set up a copy of the stack pointer for use loading and storing any
3026 // arguments that may not fit in the registers available for argument
3027 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003028 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003029
Tilmann Schellerffd02002009-07-03 06:45:56 +00003030 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3031 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3032 SmallVector<SDValue, 8> MemOpChains;
3033
Roman Divacky0aaa9192011-08-30 17:04:16 +00003034 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003035 // Walk the register/memloc assignments, inserting copies/loads.
3036 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3037 i != e;
3038 ++i) {
3039 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003040 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003041 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003042
Tilmann Schellerffd02002009-07-03 06:45:56 +00003043 if (Flags.isByVal()) {
3044 // Argument is an aggregate which is passed by value, thus we need to
3045 // create a copy of it in the local variable space of the current stack
3046 // frame (which is the stack frame of the caller) and pass the address of
3047 // this copy to the callee.
3048 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3049 CCValAssign &ByValVA = ByValArgLocs[j++];
3050 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003051
Tilmann Schellerffd02002009-07-03 06:45:56 +00003052 // Memory reserved in the local variable space of the callers stack frame.
3053 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003054
Tilmann Schellerffd02002009-07-03 06:45:56 +00003055 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3056 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003057
Tilmann Schellerffd02002009-07-03 06:45:56 +00003058 // Create a copy of the argument in the local area of the current
3059 // stack frame.
3060 SDValue MemcpyCall =
3061 CreateCopyOfByValArgument(Arg, PtrOff,
3062 CallSeqStart.getNode()->getOperand(0),
3063 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003064
Tilmann Schellerffd02002009-07-03 06:45:56 +00003065 // This must go outside the CALLSEQ_START..END.
3066 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3067 CallSeqStart.getNode()->getOperand(1));
3068 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3069 NewCallSeqStart.getNode());
3070 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003071
Tilmann Schellerffd02002009-07-03 06:45:56 +00003072 // Pass the address of the aggregate copy on the stack either in a
3073 // physical register or in the parameter list area of the current stack
3074 // frame to the callee.
3075 Arg = PtrOff;
3076 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003077
Tilmann Schellerffd02002009-07-03 06:45:56 +00003078 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003079 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003080 // Put argument in a physical register.
3081 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3082 } else {
3083 // Put argument in the parameter list area of the current stack frame.
3084 assert(VA.isMemLoc());
3085 unsigned LocMemOffset = VA.getLocMemOffset();
3086
3087 if (!isTailCall) {
3088 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3089 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3090
3091 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003092 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003093 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003094 } else {
3095 // Calculate and remember argument location.
3096 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3097 TailCallArguments);
3098 }
3099 }
3100 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003101
Tilmann Schellerffd02002009-07-03 06:45:56 +00003102 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003103 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003104 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003105
Roman Divacky0aaa9192011-08-30 17:04:16 +00003106 // Set CR6 to true if this is a vararg call with floating args passed in
3107 // registers.
Eli Friedman4e3adfd2011-06-14 22:16:20 +00003108 if (isVarArg) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003109 SDValue SetCR(DAG.getMachineNode(seenFloatArg ? PPC::CRSET : PPC::CRUNSET,
3110 dl, MVT::i32), 0);
Eli Friedman4e3adfd2011-06-14 22:16:20 +00003111 RegsToPass.push_back(std::make_pair(unsigned(PPC::CR1EQ), SetCR));
3112 }
3113
Tilmann Schellerffd02002009-07-03 06:45:56 +00003114 // Build a sequence of copy-to-reg nodes chained together with token chain
3115 // and flag operands which copy the outgoing args into the appropriate regs.
3116 SDValue InFlag;
3117 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3118 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3119 RegsToPass[i].second, InFlag);
3120 InFlag = Chain.getValue(1);
3121 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003122
Chris Lattnerb9082582010-11-14 23:42:06 +00003123 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003124 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3125 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003126
Dan Gohman98ca4f22009-08-05 01:29:28 +00003127 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3128 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3129 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003130}
3131
Dan Gohman98ca4f22009-08-05 01:29:28 +00003132SDValue
3133PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003134 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003135 bool isTailCall,
3136 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003137 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003138 const SmallVectorImpl<ISD::InputArg> &Ins,
3139 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003140 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003141
3142 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00003143
Owen Andersone50ed302009-08-10 22:56:29 +00003144 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003145 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003146 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00003147
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003148 MachineFunction &MF = DAG.getMachineFunction();
3149
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003150 // Mark this function as potentially containing a function that contains a
3151 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3152 // and restoring the callers stack pointer in this functions epilog. This is
3153 // done because by tail calling the called function might overwrite the value
3154 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003155 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3156 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003157 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3158
3159 unsigned nAltivecParamsAtEnd = 0;
3160
Chris Lattnerabde4602006-05-16 22:56:08 +00003161 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00003162 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003163 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003164 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00003165 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00003166 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003167 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00003168
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003169 // Calculate by how many bytes the stack has to be adjusted in case of tail
3170 // call optimization.
3171 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00003172
Dan Gohman98ca4f22009-08-05 01:29:28 +00003173 // To protect arguments on the stack from being clobbered in a tail call,
3174 // force all the loads to happen before doing any other lowering.
3175 if (isTailCall)
3176 Chain = DAG.getStackArgumentTokenFactor(Chain);
3177
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003178 // Adjust the stack pointer for the new arguments...
3179 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00003180 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00003181 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00003182
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003183 // Load the return address and frame pointer so it can be move somewhere else
3184 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00003185 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003186 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3187 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003188
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003189 // Set up a copy of the stack pointer for use loading and storing any
3190 // arguments that may not fit in the registers available for argument
3191 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00003192 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003193 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003194 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003195 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003196 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00003197
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003198 // Figure out which arguments are going to go in registers, and which in
3199 // memory. Also, if this is a vararg function, floating point operations
3200 // must be stored to our stack, and loaded into integer regs as well, if
3201 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003202 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003203 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00003204
Craig Topperb78ca422012-03-11 07:16:55 +00003205 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00003206 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3207 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3208 };
Craig Topperb78ca422012-03-11 07:16:55 +00003209 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00003210 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3211 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3212 };
Craig Topperb78ca422012-03-11 07:16:55 +00003213 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00003214
Craig Topperb78ca422012-03-11 07:16:55 +00003215 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00003216 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3217 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3218 };
Owen Anderson718cb662007-09-07 04:06:50 +00003219 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003220 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003221 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00003222
Craig Topperb78ca422012-03-11 07:16:55 +00003223 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003224
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003225 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003226 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3227
Dan Gohman475871a2008-07-27 21:46:04 +00003228 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00003229 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003230 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003231 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003232
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003233 // PtrOff will be used to store the current argument to the stack if a
3234 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00003235 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00003236
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003237 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003238
Dale Johannesen39355f92009-02-04 02:34:38 +00003239 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003240
3241 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00003242 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00003243 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3244 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00003245 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003246 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003247
Dale Johannesen8419dd62008-03-07 20:27:40 +00003248 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00003249 if (Flags.isByVal()) {
3250 unsigned Size = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00003251 if (Size==1 || Size==2) {
3252 // Very small objects are passed right-justified.
3253 // Everything else is passed left-justified.
Owen Anderson825b72b2009-08-11 20:47:22 +00003254 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003255 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00003256 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00003257 MachinePointerInfo(), VT,
3258 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003259 MemOpChains.push_back(Load.getValue(1));
3260 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003261
3262 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003263 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00003264 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003265 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00003266 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00003267 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003268 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003269 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003270 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003271 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00003272 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3273 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00003274 Chain = CallSeqStart = NewCallSeqStart;
3275 ArgOffset += PtrByteSize;
3276 }
3277 continue;
3278 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003279 // Copy entire object into memory. There are cases where gcc-generated
3280 // code assumes it is there, even if it could be put entirely into
3281 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00003282 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00003283 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003284 Flags, DAG, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003285 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003286 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003287 CallSeqStart.getNode()->getOperand(1));
3288 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003289 Chain = CallSeqStart = NewCallSeqStart;
3290 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003291 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00003292 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003293 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003294 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003295 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3296 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003297 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00003298 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003299 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003300 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003301 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003302 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003303 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003304 }
3305 }
3306 continue;
3307 }
3308
Owen Anderson825b72b2009-08-11 20:47:22 +00003309 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003310 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003311 case MVT::i32:
3312 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003313 if (GPR_idx != NumGPRs) {
3314 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003315 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003316 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3317 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003318 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003319 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003320 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003321 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003322 case MVT::f32:
3323 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003324 if (FPR_idx != NumFPRs) {
3325 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3326
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003327 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00003328 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3329 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003330 MemOpChains.push_back(Store);
3331
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003332 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00003333 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003334 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00003335 MachinePointerInfo(), false, false,
3336 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003337 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003338 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003339 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003340 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00003341 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003342 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003343 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3344 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003345 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003346 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003347 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00003348 }
3349 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003350 // If we have any FPRs remaining, we may also have GPRs remaining.
3351 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
3352 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003353 if (GPR_idx != NumGPRs)
3354 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00003355 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003356 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
3357 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00003358 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003359 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003360 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3361 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003362 TailCallArguments, dl);
Chris Lattnerabde4602006-05-16 22:56:08 +00003363 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003364 if (isPPC64)
3365 ArgOffset += 8;
3366 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003367 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003368 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003369 case MVT::v4f32:
3370 case MVT::v4i32:
3371 case MVT::v8i16:
3372 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00003373 if (isVarArg) {
3374 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00003375 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00003376 // V registers; in fact gcc does this only for arguments that are
3377 // prototyped, not for those that match the ... We do it for all
3378 // arguments, seems to work.
3379 while (ArgOffset % 16 !=0) {
3380 ArgOffset += PtrByteSize;
3381 if (GPR_idx != NumGPRs)
3382 GPR_idx++;
3383 }
3384 // We could elide this store in the case where the object fits
3385 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00003386 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00003387 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00003388 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3389 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003390 MemOpChains.push_back(Store);
3391 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003392 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003393 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003394 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003395 MemOpChains.push_back(Load.getValue(1));
3396 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3397 }
3398 ArgOffset += 16;
3399 for (unsigned i=0; i<16; i+=PtrByteSize) {
3400 if (GPR_idx == NumGPRs)
3401 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00003402 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00003403 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003404 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003405 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003406 MemOpChains.push_back(Load.getValue(1));
3407 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3408 }
3409 break;
3410 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003411
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003412 // Non-varargs Altivec params generally go in registers, but have
3413 // stack space allocated at the end.
3414 if (VR_idx != NumVRs) {
3415 // Doesn't have GPR space allocated.
3416 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3417 } else if (nAltivecParamsAtEnd==0) {
3418 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003419 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3420 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003421 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00003422 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00003423 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003424 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00003425 }
Chris Lattnerabde4602006-05-16 22:56:08 +00003426 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003427 // If all Altivec parameters fit in registers, as they usually do,
3428 // they get stack space following the non-Altivec parameters. We
3429 // don't track this here because nobody below needs it.
3430 // If there are more Altivec parameters than fit in registers emit
3431 // the stores here.
3432 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
3433 unsigned j = 0;
3434 // Offset is aligned; skip 1st 12 params which go in V registers.
3435 ArgOffset = ((ArgOffset+15)/16)*16;
3436 ArgOffset += 12*16;
3437 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003438 SDValue Arg = OutVals[i];
3439 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003440 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
3441 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003442 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003443 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003444 // We are emitting Altivec params in order.
3445 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3446 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003447 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003448 ArgOffset += 16;
3449 }
3450 }
3451 }
3452 }
3453
Chris Lattner9a2a4972006-05-17 06:01:33 +00003454 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003455 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00003456 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00003457
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003458 // Check if this is an indirect call (MTCTR/BCTRL).
3459 // See PrepareCall() for more information about calls through function
3460 // pointers in the 64-bit SVR4 ABI.
3461 if (!isTailCall && isPPC64 && PPCSubTarget.isSVR4ABI() &&
3462 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3463 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3464 !isBLACompatibleAddress(Callee, DAG)) {
3465 // Load r2 into a virtual register and store it to the TOC save area.
3466 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3467 // TOC save area offset.
3468 SDValue PtrOff = DAG.getIntPtrConstant(40);
3469 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattner6229d0a2010-09-21 18:41:36 +00003470 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003471 false, false, 0);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003472 }
3473
Dale Johannesenf7b73042010-03-09 20:15:42 +00003474 // On Darwin, R12 must contain the address of an indirect callee. This does
3475 // not mean the MTCTR instruction must use R12; it's easier to model this as
3476 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003477 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00003478 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3479 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3480 !isBLACompatibleAddress(Callee, DAG))
3481 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
3482 PPC::R12), Callee));
3483
Chris Lattner9a2a4972006-05-17 06:01:33 +00003484 // Build a sequence of copy-to-reg nodes chained together with token chain
3485 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00003486 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00003487 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003488 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00003489 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003490 InFlag = Chain.getValue(1);
3491 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003492
Chris Lattnerb9082582010-11-14 23:42:06 +00003493 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003494 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
3495 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003496
Dan Gohman98ca4f22009-08-05 01:29:28 +00003497 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3498 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3499 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00003500}
3501
Hal Finkeld712f932011-10-14 19:51:36 +00003502bool
3503PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
3504 MachineFunction &MF, bool isVarArg,
3505 const SmallVectorImpl<ISD::OutputArg> &Outs,
3506 LLVMContext &Context) const {
3507 SmallVector<CCValAssign, 16> RVLocs;
3508 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
3509 RVLocs, Context);
3510 return CCInfo.CheckReturn(Outs, RetCC_PPC);
3511}
3512
Dan Gohman98ca4f22009-08-05 01:29:28 +00003513SDValue
3514PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003515 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003516 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003517 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003518 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003519
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003520 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003521 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003522 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003523 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00003524
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003525 // If this is the first return lowered for this function, add the regs to the
3526 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003527 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003528 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00003529 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003530 }
3531
Dan Gohman475871a2008-07-27 21:46:04 +00003532 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00003533
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003534 // Copy the result values into the output registers.
3535 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3536 CCValAssign &VA = RVLocs[i];
3537 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003538 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00003539 OutVals[i], Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003540 Flag = Chain.getValue(1);
3541 }
3542
Gabor Greifba36cb52008-08-28 21:40:38 +00003543 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003544 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003545 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003546 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00003547}
3548
Dan Gohman475871a2008-07-27 21:46:04 +00003549SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003550 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00003551 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003552 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003553
Jim Laskeyefc7e522006-12-04 22:04:42 +00003554 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003555 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00003556
3557 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003558 bool isPPC64 = Subtarget.isPPC64();
3559 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00003560 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003561
3562 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00003563 SDValue Chain = Op.getOperand(0);
3564 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003565
Jim Laskeyefc7e522006-12-04 22:04:42 +00003566 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003567 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
3568 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003569 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003570
Jim Laskeyefc7e522006-12-04 22:04:42 +00003571 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003572 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00003573
Jim Laskeyefc7e522006-12-04 22:04:42 +00003574 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003575 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003576 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003577}
3578
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003579
3580
Dan Gohman475871a2008-07-27 21:46:04 +00003581SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003582PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003583 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003584 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003585 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003586 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003587
3588 // Get current frame pointer save index. The users of this index will be
3589 // primarily DYNALLOC instructions.
3590 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3591 int RASI = FI->getReturnAddrSaveIndex();
3592
3593 // If the frame pointer save index hasn't been defined yet.
3594 if (!RASI) {
3595 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003596 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003597 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003598 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003599 // Save the result.
3600 FI->setReturnAddrSaveIndex(RASI);
3601 }
3602 return DAG.getFrameIndex(RASI, PtrVT);
3603}
3604
Dan Gohman475871a2008-07-27 21:46:04 +00003605SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003606PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
3607 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003608 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003609 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003610 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003611
3612 // Get current frame pointer save index. The users of this index will be
3613 // primarily DYNALLOC instructions.
3614 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3615 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003616
Jim Laskey2f616bf2006-11-16 22:43:37 +00003617 // If the frame pointer save index hasn't been defined yet.
3618 if (!FPSI) {
3619 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003620 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003621 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00003622
Jim Laskey2f616bf2006-11-16 22:43:37 +00003623 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003624 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003625 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00003626 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003627 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003628 return DAG.getFrameIndex(FPSI, PtrVT);
3629}
Jim Laskey2f616bf2006-11-16 22:43:37 +00003630
Dan Gohman475871a2008-07-27 21:46:04 +00003631SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003632 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003633 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003634 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00003635 SDValue Chain = Op.getOperand(0);
3636 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003637 DebugLoc dl = Op.getDebugLoc();
3638
Jim Laskey2f616bf2006-11-16 22:43:37 +00003639 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003640 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003641 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00003642 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00003643 DAG.getConstant(0, PtrVT), Size);
3644 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00003645 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003646 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00003647 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00003648 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00003649 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003650}
3651
Chris Lattner1a635d62006-04-14 06:01:58 +00003652/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
3653/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00003654SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00003655 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003656 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
3657 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00003658 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003659
Chris Lattner1a635d62006-04-14 06:01:58 +00003660 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00003661
Chris Lattner1a635d62006-04-14 06:01:58 +00003662 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00003663 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003664
Owen Andersone50ed302009-08-10 22:56:29 +00003665 EVT ResVT = Op.getValueType();
3666 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003667 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3668 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00003669 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003670
Chris Lattner1a635d62006-04-14 06:01:58 +00003671 // If the RHS of the comparison is a 0.0, we don't need to do the
3672 // subtraction at all.
3673 if (isFloatingPointZero(RHS))
3674 switch (CC) {
3675 default: break; // SETUO etc aren't handled by fsel.
3676 case ISD::SETULT:
3677 case ISD::SETLT:
3678 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003679 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003680 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003681 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3682 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003683 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003684 case ISD::SETUGT:
3685 case ISD::SETGT:
3686 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003687 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003688 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003689 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3690 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003691 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003692 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003693 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003694
Dan Gohman475871a2008-07-27 21:46:04 +00003695 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00003696 switch (CC) {
3697 default: break; // SETUO etc aren't handled by fsel.
3698 case ISD::SETULT:
3699 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00003700 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003701 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3702 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003703 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003704 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003705 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00003706 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003707 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3708 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003709 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003710 case ISD::SETUGT:
3711 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00003712 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003713 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3714 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003715 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003716 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003717 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00003718 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003719 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3720 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003721 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003722 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00003723 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00003724}
3725
Chris Lattner1f873002007-11-28 18:44:47 +00003726// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003727SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003728 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003729 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00003730 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003731 if (Src.getValueType() == MVT::f32)
3732 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003733
Dan Gohman475871a2008-07-27 21:46:04 +00003734 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00003735 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003736 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003737 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003738 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003739 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00003740 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003741 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003742 case MVT::i64:
3743 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003744 break;
3745 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00003746
Chris Lattner1a635d62006-04-14 06:01:58 +00003747 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00003748 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003749
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003750 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003751 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
3752 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003753
3754 // Result is a load from the stack slot. If loading 4 bytes, make sure to
3755 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00003756 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00003757 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003758 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003759 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003760 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003761}
3762
Dan Gohmand858e902010-04-17 15:26:15 +00003763SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
3764 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003765 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00003766 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00003767 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00003768 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00003769
Owen Anderson825b72b2009-08-11 20:47:22 +00003770 if (Op.getOperand(0).getValueType() == MVT::i64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003771 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003772 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
3773 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00003774 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003775 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003776 return FP;
3777 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003778
Owen Anderson825b72b2009-08-11 20:47:22 +00003779 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00003780 "Unhandled SINT_TO_FP type in custom expander!");
3781 // Since we only generate this in 64-bit mode, we can take advantage of
3782 // 64-bit registers. In particular, sign extend the input value into the
3783 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
3784 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003785 MachineFunction &MF = DAG.getMachineFunction();
3786 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00003787 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00003788 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003789 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00003790
Owen Anderson825b72b2009-08-11 20:47:22 +00003791 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003792 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00003793
Chris Lattner1a635d62006-04-14 06:01:58 +00003794 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003795 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003796 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00003797 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00003798 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
3799 SDValue Store =
3800 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
3801 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00003802 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003803 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003804 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003805
Chris Lattner1a635d62006-04-14 06:01:58 +00003806 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003807 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
3808 if (Op.getValueType() == MVT::f32)
3809 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003810 return FP;
3811}
3812
Dan Gohmand858e902010-04-17 15:26:15 +00003813SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
3814 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003815 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003816 /*
3817 The rounding mode is in bits 30:31 of FPSR, and has the following
3818 settings:
3819 00 Round to nearest
3820 01 Round to 0
3821 10 Round to +inf
3822 11 Round to -inf
3823
3824 FLT_ROUNDS, on the other hand, expects the following:
3825 -1 Undefined
3826 0 Round to 0
3827 1 Round to nearest
3828 2 Round to +inf
3829 3 Round to -inf
3830
3831 To perform the conversion, we do:
3832 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3833 */
3834
3835 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00003836 EVT VT = Op.getValueType();
3837 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3838 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00003839 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003840
3841 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00003842 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003843 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00003844 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003845
3846 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00003847 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00003848 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003849 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003850 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003851
3852 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003853 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003854 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003855 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003856 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003857
3858 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00003859 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003860 DAG.getNode(ISD::AND, dl, MVT::i32,
3861 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00003862 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003863 DAG.getNode(ISD::SRL, dl, MVT::i32,
3864 DAG.getNode(ISD::AND, dl, MVT::i32,
3865 DAG.getNode(ISD::XOR, dl, MVT::i32,
3866 CWD, DAG.getConstant(3, MVT::i32)),
3867 DAG.getConstant(3, MVT::i32)),
3868 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003869
Dan Gohman475871a2008-07-27 21:46:04 +00003870 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00003871 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003872
Duncan Sands83ec4b62008-06-06 12:08:01 +00003873 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00003874 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003875}
3876
Dan Gohmand858e902010-04-17 15:26:15 +00003877SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003878 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003879 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003880 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003881 assert(Op.getNumOperands() == 3 &&
3882 VT == Op.getOperand(1).getValueType() &&
3883 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003884
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003885 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003886 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003887 SDValue Lo = Op.getOperand(0);
3888 SDValue Hi = Op.getOperand(1);
3889 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003890 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003891
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003892 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003893 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003894 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3895 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3896 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3897 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003898 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003899 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3900 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3901 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003902 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003903 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003904}
3905
Dan Gohmand858e902010-04-17 15:26:15 +00003906SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003907 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003908 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003909 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003910 assert(Op.getNumOperands() == 3 &&
3911 VT == Op.getOperand(1).getValueType() &&
3912 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003913
Dan Gohman9ed06db2008-03-07 20:36:53 +00003914 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003915 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003916 SDValue Lo = Op.getOperand(0);
3917 SDValue Hi = Op.getOperand(1);
3918 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003919 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003920
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003921 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003922 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003923 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3924 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3925 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3926 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003927 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003928 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3929 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3930 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003931 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003932 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003933}
3934
Dan Gohmand858e902010-04-17 15:26:15 +00003935SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003936 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003937 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003938 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003939 assert(Op.getNumOperands() == 3 &&
3940 VT == Op.getOperand(1).getValueType() &&
3941 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003942
Dan Gohman9ed06db2008-03-07 20:36:53 +00003943 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003944 SDValue Lo = Op.getOperand(0);
3945 SDValue Hi = Op.getOperand(1);
3946 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003947 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003948
Dale Johannesenf5d97892009-02-04 01:48:28 +00003949 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003950 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00003951 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3952 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3953 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3954 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003955 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00003956 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3957 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3958 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003959 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003960 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003961 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003962}
3963
3964//===----------------------------------------------------------------------===//
3965// Vector related lowering.
3966//
3967
Chris Lattner4a998b92006-04-17 06:00:21 +00003968/// BuildSplatI - Build a canonical splati of Val with an element size of
3969/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00003970static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00003971 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00003972 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003973
Owen Andersone50ed302009-08-10 22:56:29 +00003974 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00003975 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00003976 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003977
Owen Anderson825b72b2009-08-11 20:47:22 +00003978 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003979
Chris Lattner70fa4932006-12-01 01:45:39 +00003980 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3981 if (Val == -1)
3982 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003983
Owen Andersone50ed302009-08-10 22:56:29 +00003984 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003985
Chris Lattner4a998b92006-04-17 06:00:21 +00003986 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003987 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003988 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003989 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00003990 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
3991 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003992 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003993}
3994
Chris Lattnere7c768e2006-04-18 03:24:30 +00003995/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003996/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003997static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00003998 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003999 EVT DestVT = MVT::Other) {
4000 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004001 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004002 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00004003}
4004
Chris Lattnere7c768e2006-04-18 03:24:30 +00004005/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
4006/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004007static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00004008 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00004009 DebugLoc dl, EVT DestVT = MVT::Other) {
4010 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004011 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004012 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004013}
4014
4015
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004016/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
4017/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00004018static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00004019 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004020 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004021 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
4022 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00004023
Nate Begeman9008ca62009-04-27 18:41:29 +00004024 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004025 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004026 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00004027 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004028 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004029}
4030
Chris Lattnerf1b47082006-04-14 05:19:18 +00004031// If this is a case we can't handle, return null and let the default
4032// expansion code take care of it. If we CAN select this case, and if it
4033// selects to a single instruction, return Op. Otherwise, if we can codegen
4034// this case more efficiently than a constant pool load, lower it to the
4035// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00004036SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
4037 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004038 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004039 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4040 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00004041
Bob Wilson24e338e2009-03-02 23:24:16 +00004042 // Check if this is a splat of a constant value.
4043 APInt APSplatBits, APSplatUndef;
4044 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004045 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00004046 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00004047 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00004048 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00004049
Bob Wilsonf2950b02009-03-03 19:26:27 +00004050 unsigned SplatBits = APSplatBits.getZExtValue();
4051 unsigned SplatUndef = APSplatUndef.getZExtValue();
4052 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004053
Bob Wilsonf2950b02009-03-03 19:26:27 +00004054 // First, handle single instruction cases.
4055
4056 // All zeros?
4057 if (SplatBits == 0) {
4058 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00004059 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
4060 SDValue Z = DAG.getConstant(0, MVT::i32);
4061 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004062 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004063 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004064 return Op;
4065 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00004066
Bob Wilsonf2950b02009-03-03 19:26:27 +00004067 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
4068 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
4069 (32-SplatBitSize));
4070 if (SextVal >= -16 && SextVal <= 15)
4071 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004072
4073
Bob Wilsonf2950b02009-03-03 19:26:27 +00004074 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00004075
Bob Wilsonf2950b02009-03-03 19:26:27 +00004076 // If this value is in the range [-32,30] and is even, use:
4077 // tmp = VSPLTI[bhw], result = add tmp, tmp
4078 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004079 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004080 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004081 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004082 }
4083
4084 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
4085 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
4086 // for fneg/fabs.
4087 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
4088 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00004089 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004090
4091 // Make the VSLW intrinsic, computing 0x8000_0000.
4092 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
4093 OnesV, DAG, dl);
4094
4095 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004096 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004097 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004098 }
4099
4100 // Check to see if this is a wide variety of vsplti*, binop self cases.
4101 static const signed char SplatCsts[] = {
4102 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
4103 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
4104 };
4105
4106 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
4107 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
4108 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
4109 int i = SplatCsts[idx];
4110
4111 // Figure out what shift amount will be used by altivec if shifted by i in
4112 // this splat size.
4113 unsigned TypeShiftAmt = i & (SplatBitSize-1);
4114
4115 // vsplti + shl self.
4116 if (SextVal == (i << (int)TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004117 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004118 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4119 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
4120 Intrinsic::ppc_altivec_vslw
4121 };
4122 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004123 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004124 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004125
Bob Wilsonf2950b02009-03-03 19:26:27 +00004126 // vsplti + srl self.
4127 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004128 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004129 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4130 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
4131 Intrinsic::ppc_altivec_vsrw
4132 };
4133 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004134 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004135 }
4136
Bob Wilsonf2950b02009-03-03 19:26:27 +00004137 // vsplti + sra self.
4138 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004139 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004140 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4141 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
4142 Intrinsic::ppc_altivec_vsraw
4143 };
4144 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004145 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004146 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004147
Bob Wilsonf2950b02009-03-03 19:26:27 +00004148 // vsplti + rol self.
4149 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
4150 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004151 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004152 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4153 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
4154 Intrinsic::ppc_altivec_vrlw
4155 };
4156 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004157 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004158 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004159
Bob Wilsonf2950b02009-03-03 19:26:27 +00004160 // t = vsplti c, result = vsldoi t, t, 1
Eli Friedmane3837012010-08-02 00:18:19 +00004161 if (SextVal == ((i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004162 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004163 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00004164 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004165 // t = vsplti c, result = vsldoi t, t, 2
Eli Friedmane3837012010-08-02 00:18:19 +00004166 if (SextVal == ((i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004167 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004168 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004169 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004170 // t = vsplti c, result = vsldoi t, t, 3
Eli Friedmane3837012010-08-02 00:18:19 +00004171 if (SextVal == ((i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004172 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004173 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
4174 }
4175 }
4176
4177 // Three instruction sequences.
4178
4179 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
4180 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004181 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
4182 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004183 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004184 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004185 }
4186 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
4187 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004188 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
4189 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004190 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004191 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004192 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004193
Dan Gohman475871a2008-07-27 21:46:04 +00004194 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00004195}
4196
Chris Lattner59138102006-04-17 05:28:54 +00004197/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
4198/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00004199static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00004200 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00004201 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00004202 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00004203 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00004204 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004205
Chris Lattner59138102006-04-17 05:28:54 +00004206 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00004207 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00004208 OP_VMRGHW,
4209 OP_VMRGLW,
4210 OP_VSPLTISW0,
4211 OP_VSPLTISW1,
4212 OP_VSPLTISW2,
4213 OP_VSPLTISW3,
4214 OP_VSLDOI4,
4215 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00004216 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00004217 };
Scott Michelfdc40a02009-02-17 22:15:04 +00004218
Chris Lattner59138102006-04-17 05:28:54 +00004219 if (OpNum == OP_COPY) {
4220 if (LHSID == (1*9+2)*9+3) return LHS;
4221 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4222 return RHS;
4223 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004224
Dan Gohman475871a2008-07-27 21:46:04 +00004225 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00004226 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4227 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004228
Nate Begeman9008ca62009-04-27 18:41:29 +00004229 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00004230 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004231 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00004232 case OP_VMRGHW:
4233 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
4234 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
4235 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
4236 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
4237 break;
4238 case OP_VMRGLW:
4239 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
4240 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
4241 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
4242 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
4243 break;
4244 case OP_VSPLTISW0:
4245 for (unsigned i = 0; i != 16; ++i)
4246 ShufIdxs[i] = (i&3)+0;
4247 break;
4248 case OP_VSPLTISW1:
4249 for (unsigned i = 0; i != 16; ++i)
4250 ShufIdxs[i] = (i&3)+4;
4251 break;
4252 case OP_VSPLTISW2:
4253 for (unsigned i = 0; i != 16; ++i)
4254 ShufIdxs[i] = (i&3)+8;
4255 break;
4256 case OP_VSPLTISW3:
4257 for (unsigned i = 0; i != 16; ++i)
4258 ShufIdxs[i] = (i&3)+12;
4259 break;
4260 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00004261 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004262 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00004263 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004264 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00004265 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004266 }
Owen Andersone50ed302009-08-10 22:56:29 +00004267 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004268 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
4269 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004270 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004271 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00004272}
4273
Chris Lattnerf1b47082006-04-14 05:19:18 +00004274/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
4275/// is a shuffle we can handle in a single instruction, return it. Otherwise,
4276/// return the code it can be lowered into. Worst case, it can always be
4277/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00004278SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004279 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004280 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004281 SDValue V1 = Op.getOperand(0);
4282 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004283 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00004284 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004285
Chris Lattnerf1b47082006-04-14 05:19:18 +00004286 // Cases that are handled by instructions that take permute immediates
4287 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
4288 // selected by the instruction selector.
4289 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004290 if (PPC::isSplatShuffleMask(SVOp, 1) ||
4291 PPC::isSplatShuffleMask(SVOp, 2) ||
4292 PPC::isSplatShuffleMask(SVOp, 4) ||
4293 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
4294 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
4295 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
4296 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
4297 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
4298 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
4299 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
4300 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
4301 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00004302 return Op;
4303 }
4304 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004305
Chris Lattnerf1b47082006-04-14 05:19:18 +00004306 // Altivec has a variety of "shuffle immediates" that take two vector inputs
4307 // and produce a fixed permutation. If any of these match, do not lower to
4308 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00004309 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
4310 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
4311 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
4312 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
4313 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
4314 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
4315 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
4316 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
4317 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00004318 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004319
Chris Lattner59138102006-04-17 05:28:54 +00004320 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
4321 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004322 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004323
Chris Lattner59138102006-04-17 05:28:54 +00004324 unsigned PFIndexes[4];
4325 bool isFourElementShuffle = true;
4326 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
4327 unsigned EltNo = 8; // Start out undef.
4328 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00004329 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00004330 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00004331
Nate Begeman9008ca62009-04-27 18:41:29 +00004332 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00004333 if ((ByteSource & 3) != j) {
4334 isFourElementShuffle = false;
4335 break;
4336 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004337
Chris Lattner59138102006-04-17 05:28:54 +00004338 if (EltNo == 8) {
4339 EltNo = ByteSource/4;
4340 } else if (EltNo != ByteSource/4) {
4341 isFourElementShuffle = false;
4342 break;
4343 }
4344 }
4345 PFIndexes[i] = EltNo;
4346 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004347
4348 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00004349 // perfect shuffle vector to determine if it is cost effective to do this as
4350 // discrete instructions, or whether we should use a vperm.
4351 if (isFourElementShuffle) {
4352 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00004353 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00004354 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00004355
Chris Lattner59138102006-04-17 05:28:54 +00004356 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4357 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00004358
Chris Lattner59138102006-04-17 05:28:54 +00004359 // Determining when to avoid vperm is tricky. Many things affect the cost
4360 // of vperm, particularly how many times the perm mask needs to be computed.
4361 // For example, if the perm mask can be hoisted out of a loop or is already
4362 // used (perhaps because there are multiple permutes with the same shuffle
4363 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
4364 // the loop requires an extra register.
4365 //
4366 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00004367 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00004368 // available, if this block is within a loop, we should avoid using vperm
4369 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00004370 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00004371 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004372 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004373
Chris Lattnerf1b47082006-04-14 05:19:18 +00004374 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
4375 // vector that will get spilled to the constant pool.
4376 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004377
Chris Lattnerf1b47082006-04-14 05:19:18 +00004378 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
4379 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00004380 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004381 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004382
Dan Gohman475871a2008-07-27 21:46:04 +00004383 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00004384 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
4385 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00004386
Chris Lattnerf1b47082006-04-14 05:19:18 +00004387 for (unsigned j = 0; j != BytesPerElement; ++j)
4388 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00004389 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00004390 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004391
Owen Anderson825b72b2009-08-11 20:47:22 +00004392 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00004393 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00004394 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004395}
4396
Chris Lattner90564f22006-04-18 17:59:36 +00004397/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
4398/// altivec comparison. If it is, return true and fill in Opc/isDot with
4399/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00004400static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00004401 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004402 unsigned IntrinsicID =
4403 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004404 CompareOpc = -1;
4405 isDot = false;
4406 switch (IntrinsicID) {
4407 default: return false;
4408 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00004409 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
4410 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
4411 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
4412 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
4413 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
4414 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
4415 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
4416 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
4417 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
4418 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
4419 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
4420 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
4421 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004422
Chris Lattner1a635d62006-04-14 06:01:58 +00004423 // Normal Comparisons.
4424 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
4425 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
4426 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
4427 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
4428 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
4429 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
4430 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
4431 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
4432 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
4433 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
4434 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
4435 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
4436 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
4437 }
Chris Lattner90564f22006-04-18 17:59:36 +00004438 return true;
4439}
4440
4441/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
4442/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00004443SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004444 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00004445 // If this is a lowered altivec predicate compare, CompareOpc is set to the
4446 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00004447 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00004448 int CompareOpc;
4449 bool isDot;
4450 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00004451 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00004452
Chris Lattner90564f22006-04-18 17:59:36 +00004453 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00004454 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004455 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00004456 Op.getOperand(1), Op.getOperand(2),
4457 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004458 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00004459 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004460
Chris Lattner1a635d62006-04-14 06:01:58 +00004461 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00004462 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004463 Op.getOperand(2), // LHS
4464 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00004465 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00004466 };
Owen Andersone50ed302009-08-10 22:56:29 +00004467 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00004468 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004469 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00004470 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004471
Chris Lattner1a635d62006-04-14 06:01:58 +00004472 // Now that we have the comparison, emit a copy from the CR to a GPR.
4473 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00004474 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
4475 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00004476 CompNode.getValue(1));
4477
Chris Lattner1a635d62006-04-14 06:01:58 +00004478 // Unpack the result based on how the target uses it.
4479 unsigned BitNo; // Bit # of CR6.
4480 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004481 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00004482 default: // Can't happen, don't crash on invalid number though.
4483 case 0: // Return the value of the EQ bit of CR6.
4484 BitNo = 0; InvertBit = false;
4485 break;
4486 case 1: // Return the inverted value of the EQ bit of CR6.
4487 BitNo = 0; InvertBit = true;
4488 break;
4489 case 2: // Return the value of the LT bit of CR6.
4490 BitNo = 2; InvertBit = false;
4491 break;
4492 case 3: // Return the inverted value of the LT bit of CR6.
4493 BitNo = 2; InvertBit = true;
4494 break;
4495 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004496
Chris Lattner1a635d62006-04-14 06:01:58 +00004497 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00004498 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
4499 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004500 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00004501 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
4502 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00004503
Chris Lattner1a635d62006-04-14 06:01:58 +00004504 // If we are supposed to, toggle the bit.
4505 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00004506 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
4507 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004508 return Flags;
4509}
4510
Scott Michelfdc40a02009-02-17 22:15:04 +00004511SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004512 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004513 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00004514 // Create a stack slot that is 16-byte aligned.
4515 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004516 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00004517 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004518 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004519
Chris Lattner1a635d62006-04-14 06:01:58 +00004520 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004521 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004522 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004523 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004524 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004525 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004526 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004527}
4528
Dan Gohmand858e902010-04-17 15:26:15 +00004529SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004530 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004531 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00004532 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004533
Owen Anderson825b72b2009-08-11 20:47:22 +00004534 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
4535 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00004536
Dan Gohman475871a2008-07-27 21:46:04 +00004537 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00004538 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004539
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004540 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004541 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
4542 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
4543 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00004544
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004545 // Low parts multiplied together, generating 32-bit results (we ignore the
4546 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00004547 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00004548 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004549
Dan Gohman475871a2008-07-27 21:46:04 +00004550 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00004551 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004552 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00004553 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00004554 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004555 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
4556 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004557 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004558
Owen Anderson825b72b2009-08-11 20:47:22 +00004559 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004560
Chris Lattnercea2aa72006-04-18 04:28:57 +00004561 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00004562 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004563 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004564 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004565
Chris Lattner19a81522006-04-18 03:57:35 +00004566 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004567 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004568 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004569 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004570
Chris Lattner19a81522006-04-18 03:57:35 +00004571 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004572 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004573 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004574 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004575
Chris Lattner19a81522006-04-18 03:57:35 +00004576 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00004577 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00004578 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004579 Ops[i*2 ] = 2*i+1;
4580 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00004581 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004582 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004583 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004584 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004585 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00004586}
4587
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004588/// LowerOperation - Provide custom lowering hooks for some operations.
4589///
Dan Gohmand858e902010-04-17 15:26:15 +00004590SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004591 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004592 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004593 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00004594 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004595 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00004596 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00004597 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004598 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00004599 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
4600 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004601 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00004602 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00004603
4604 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00004605 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00004606
Jim Laskeyefc7e522006-12-04 22:04:42 +00004607 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00004608 case ISD::DYNAMIC_STACKALLOC:
4609 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00004610
Chris Lattner1a635d62006-04-14 06:01:58 +00004611 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004612 case ISD::FP_TO_UINT:
4613 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00004614 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00004615 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00004616 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004617
Chris Lattner1a635d62006-04-14 06:01:58 +00004618 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004619 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
4620 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
4621 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004622
Chris Lattner1a635d62006-04-14 06:01:58 +00004623 // Vector-related lowering.
4624 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4625 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4626 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
4627 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004628 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004629
Chris Lattner3fc027d2007-12-08 06:59:59 +00004630 // Frame & Return address.
4631 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004632 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00004633 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004634}
4635
Duncan Sands1607f052008-12-01 11:39:25 +00004636void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
4637 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004638 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00004639 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00004640 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00004641 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00004642 default:
Craig Topperbc219812012-02-07 02:50:20 +00004643 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00004644 case ISD::VAARG: {
4645 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
4646 || TM.getSubtarget<PPCSubtarget>().isPPC64())
4647 return;
4648
4649 EVT VT = N->getValueType(0);
4650
4651 if (VT == MVT::i64) {
4652 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
4653
4654 Results.push_back(NewNode);
4655 Results.push_back(NewNode.getValue(1));
4656 }
4657 return;
4658 }
Duncan Sands1607f052008-12-01 11:39:25 +00004659 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00004660 assert(N->getValueType(0) == MVT::ppcf128);
4661 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00004662 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004663 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004664 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00004665 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004666 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004667 DAG.getIntPtrConstant(1));
4668
4669 // This sequence changes FPSCR to do round-to-zero, adds the two halves
4670 // of the long double, and puts FPSCR back the way it was. We do not
4671 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00004672 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00004673 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
4674
Owen Anderson825b72b2009-08-11 20:47:22 +00004675 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004676 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00004677 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00004678 MFFSreg = Result.getValue(0);
4679 InFlag = Result.getValue(1);
4680
4681 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004682 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004683 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004684 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004685 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004686 InFlag = Result.getValue(0);
4687
4688 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004689 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004690 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004691 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004692 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004693 InFlag = Result.getValue(0);
4694
4695 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004696 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004697 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00004698 Ops[0] = Lo;
4699 Ops[1] = Hi;
4700 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004701 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00004702 FPreg = Result.getValue(0);
4703 InFlag = Result.getValue(1);
4704
4705 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004706 NodeTys.push_back(MVT::f64);
4707 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004708 Ops[1] = MFFSreg;
4709 Ops[2] = FPreg;
4710 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004711 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00004712 FPreg = Result.getValue(0);
4713
4714 // We know the low half is about to be thrown away, so just use something
4715 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00004716 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00004717 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00004718 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00004719 }
Duncan Sands1607f052008-12-01 11:39:25 +00004720 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004721 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00004722 return;
Chris Lattner1f873002007-11-28 18:44:47 +00004723 }
4724}
4725
4726
Chris Lattner1a635d62006-04-14 06:01:58 +00004727//===----------------------------------------------------------------------===//
4728// Other Lowering Code
4729//===----------------------------------------------------------------------===//
4730
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004731MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004732PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004733 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004734 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004735 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4736
4737 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4738 MachineFunction *F = BB->getParent();
4739 MachineFunction::iterator It = BB;
4740 ++It;
4741
4742 unsigned dest = MI->getOperand(0).getReg();
4743 unsigned ptrA = MI->getOperand(1).getReg();
4744 unsigned ptrB = MI->getOperand(2).getReg();
4745 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004746 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004747
4748 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4749 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4750 F->insert(It, loopMBB);
4751 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004752 exitMBB->splice(exitMBB->begin(), BB,
4753 llvm::next(MachineBasicBlock::iterator(MI)),
4754 BB->end());
4755 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004756
4757 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00004758 unsigned TmpReg = (!BinOpcode) ? incr :
4759 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00004760 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4761 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004762
4763 // thisMBB:
4764 // ...
4765 // fallthrough --> loopMBB
4766 BB->addSuccessor(loopMBB);
4767
4768 // loopMBB:
4769 // l[wd]arx dest, ptr
4770 // add r0, dest, incr
4771 // st[wd]cx. r0, ptr
4772 // bne- loopMBB
4773 // fallthrough --> exitMBB
4774 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004775 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004776 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004777 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004778 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
4779 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004780 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004781 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004782 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004783 BB->addSuccessor(loopMBB);
4784 BB->addSuccessor(exitMBB);
4785
4786 // exitMBB:
4787 // ...
4788 BB = exitMBB;
4789 return BB;
4790}
4791
4792MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00004793PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00004794 MachineBasicBlock *BB,
4795 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004796 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004797 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00004798 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4799 // In 64 bit mode we have to use 64 bits for addresses, even though the
4800 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
4801 // registers without caring whether they're 32 or 64, but here we're
4802 // doing actual arithmetic on the addresses.
4803 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004804 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00004805
4806 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4807 MachineFunction *F = BB->getParent();
4808 MachineFunction::iterator It = BB;
4809 ++It;
4810
4811 unsigned dest = MI->getOperand(0).getReg();
4812 unsigned ptrA = MI->getOperand(1).getReg();
4813 unsigned ptrB = MI->getOperand(2).getReg();
4814 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004815 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00004816
4817 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4818 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4819 F->insert(It, loopMBB);
4820 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004821 exitMBB->splice(exitMBB->begin(), BB,
4822 llvm::next(MachineBasicBlock::iterator(MI)),
4823 BB->end());
4824 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004825
4826 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004827 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004828 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4829 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00004830 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4831 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4832 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4833 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4834 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4835 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4836 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4837 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4838 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4839 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004840 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004841 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004842 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004843
4844 // thisMBB:
4845 // ...
4846 // fallthrough --> loopMBB
4847 BB->addSuccessor(loopMBB);
4848
4849 // The 4-byte load must be aligned, while a char or short may be
4850 // anywhere in the word. Hence all this nasty bookkeeping code.
4851 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4852 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004853 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00004854 // rlwinm ptr, ptr1, 0, 0, 29
4855 // slw incr2, incr, shift
4856 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4857 // slw mask, mask2, shift
4858 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004859 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00004860 // add tmp, tmpDest, incr2
4861 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00004862 // and tmp3, tmp, mask
4863 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004864 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00004865 // bne- loopMBB
4866 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00004867 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004868 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00004869 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004870 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004871 .addReg(ptrA).addReg(ptrB);
4872 } else {
4873 Ptr1Reg = ptrB;
4874 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004875 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004876 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004877 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004878 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4879 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004880 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004881 .addReg(Ptr1Reg).addImm(0).addImm(61);
4882 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004883 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004884 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004885 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004886 .addReg(incr).addReg(ShiftReg);
4887 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004888 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00004889 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004890 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4891 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00004892 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004893 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004894 .addReg(Mask2Reg).addReg(ShiftReg);
4895
4896 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004897 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004898 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004899 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004900 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004901 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004902 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004903 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004904 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004905 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004906 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004907 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00004908 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004909 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004910 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004911 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004912 BB->addSuccessor(loopMBB);
4913 BB->addSuccessor(exitMBB);
4914
4915 // exitMBB:
4916 // ...
4917 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00004918 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
4919 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004920 return BB;
4921}
4922
4923MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004924PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004925 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004926 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004927
4928 // To "insert" these instructions we actually have to insert their
4929 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004930 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004931 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004932 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004933
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004934 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004935
4936 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4937 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4938 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4939 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4940 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4941
4942 // The incoming instruction knows the destination vreg to set, the
4943 // condition code register to branch on, the true/false values to
4944 // select between, and a branch opcode to use.
4945
4946 // thisMBB:
4947 // ...
4948 // TrueVal = ...
4949 // cmpTY ccX, r1, r2
4950 // bCC copy1MBB
4951 // fallthrough --> copy0MBB
4952 MachineBasicBlock *thisMBB = BB;
4953 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4954 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4955 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004956 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004957 F->insert(It, copy0MBB);
4958 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004959
4960 // Transfer the remainder of BB and its successor edges to sinkMBB.
4961 sinkMBB->splice(sinkMBB->begin(), BB,
4962 llvm::next(MachineBasicBlock::iterator(MI)),
4963 BB->end());
4964 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4965
Evan Cheng53301922008-07-12 02:23:19 +00004966 // Next, add the true and fallthrough blocks as its successors.
4967 BB->addSuccessor(copy0MBB);
4968 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004969
Dan Gohman14152b42010-07-06 20:24:04 +00004970 BuildMI(BB, dl, TII->get(PPC::BCC))
4971 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4972
Evan Cheng53301922008-07-12 02:23:19 +00004973 // copy0MBB:
4974 // %FalseValue = ...
4975 // # fallthrough to sinkMBB
4976 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00004977
Evan Cheng53301922008-07-12 02:23:19 +00004978 // Update machine-CFG edges
4979 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004980
Evan Cheng53301922008-07-12 02:23:19 +00004981 // sinkMBB:
4982 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4983 // ...
4984 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004985 BuildMI(*BB, BB->begin(), dl,
4986 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00004987 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4988 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4989 }
Dale Johannesen97efa362008-08-28 17:53:09 +00004990 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4991 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4992 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4993 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004994 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4995 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4996 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4997 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004998
4999 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
5000 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
5001 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
5002 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005003 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
5004 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
5005 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
5006 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005007
5008 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
5009 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
5010 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
5011 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005012 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
5013 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
5014 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
5015 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005016
5017 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
5018 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
5019 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
5020 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005021 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
5022 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
5023 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
5024 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005025
5026 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00005027 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005028 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00005029 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005030 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00005031 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005032 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00005033 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005034
5035 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
5036 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
5037 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
5038 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005039 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
5040 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
5041 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
5042 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005043
Dale Johannesen0e55f062008-08-29 18:29:46 +00005044 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
5045 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
5046 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
5047 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
5048 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
5049 BB = EmitAtomicBinary(MI, BB, false, 0);
5050 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
5051 BB = EmitAtomicBinary(MI, BB, true, 0);
5052
Evan Cheng53301922008-07-12 02:23:19 +00005053 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
5054 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
5055 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
5056
5057 unsigned dest = MI->getOperand(0).getReg();
5058 unsigned ptrA = MI->getOperand(1).getReg();
5059 unsigned ptrB = MI->getOperand(2).getReg();
5060 unsigned oldval = MI->getOperand(3).getReg();
5061 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005062 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005063
Dale Johannesen65e39732008-08-25 18:53:26 +00005064 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5065 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5066 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00005067 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005068 F->insert(It, loop1MBB);
5069 F->insert(It, loop2MBB);
5070 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00005071 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005072 exitMBB->splice(exitMBB->begin(), BB,
5073 llvm::next(MachineBasicBlock::iterator(MI)),
5074 BB->end());
5075 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00005076
5077 // thisMBB:
5078 // ...
5079 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005080 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005081
Dale Johannesen65e39732008-08-25 18:53:26 +00005082 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005083 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00005084 // cmp[wd] dest, oldval
5085 // bne- midMBB
5086 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005087 // st[wd]cx. newval, ptr
5088 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005089 // b exitBB
5090 // midMBB:
5091 // st[wd]cx. dest, ptr
5092 // exitBB:
5093 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005094 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00005095 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005096 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00005097 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005098 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005099 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5100 BB->addSuccessor(loop2MBB);
5101 BB->addSuccessor(midMBB);
5102
5103 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005104 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00005105 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005106 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005107 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005108 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005109 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005110 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005111
Dale Johannesen65e39732008-08-25 18:53:26 +00005112 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005113 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00005114 .addReg(dest).addReg(ptrA).addReg(ptrB);
5115 BB->addSuccessor(exitMBB);
5116
Evan Cheng53301922008-07-12 02:23:19 +00005117 // exitMBB:
5118 // ...
5119 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005120 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
5121 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
5122 // We must use 64-bit registers for addresses when targeting 64-bit,
5123 // since we're actually doing arithmetic on them. Other registers
5124 // can be 32-bit.
5125 bool is64bit = PPCSubTarget.isPPC64();
5126 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
5127
5128 unsigned dest = MI->getOperand(0).getReg();
5129 unsigned ptrA = MI->getOperand(1).getReg();
5130 unsigned ptrB = MI->getOperand(2).getReg();
5131 unsigned oldval = MI->getOperand(3).getReg();
5132 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005133 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005134
5135 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5136 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5137 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
5138 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5139 F->insert(It, loop1MBB);
5140 F->insert(It, loop2MBB);
5141 F->insert(It, midMBB);
5142 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005143 exitMBB->splice(exitMBB->begin(), BB,
5144 llvm::next(MachineBasicBlock::iterator(MI)),
5145 BB->end());
5146 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005147
5148 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005149 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005150 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5151 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005152 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5153 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5154 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5155 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
5156 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
5157 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
5158 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
5159 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5160 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5161 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5162 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5163 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
5164 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
5165 unsigned Ptr1Reg;
5166 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005167 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005168 // thisMBB:
5169 // ...
5170 // fallthrough --> loopMBB
5171 BB->addSuccessor(loop1MBB);
5172
5173 // The 4-byte load must be aligned, while a char or short may be
5174 // anywhere in the word. Hence all this nasty bookkeeping code.
5175 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5176 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005177 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005178 // rlwinm ptr, ptr1, 0, 0, 29
5179 // slw newval2, newval, shift
5180 // slw oldval2, oldval,shift
5181 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5182 // slw mask, mask2, shift
5183 // and newval3, newval2, mask
5184 // and oldval3, oldval2, mask
5185 // loop1MBB:
5186 // lwarx tmpDest, ptr
5187 // and tmp, tmpDest, mask
5188 // cmpw tmp, oldval3
5189 // bne- midMBB
5190 // loop2MBB:
5191 // andc tmp2, tmpDest, mask
5192 // or tmp4, tmp2, newval3
5193 // stwcx. tmp4, ptr
5194 // bne- loop1MBB
5195 // b exitBB
5196 // midMBB:
5197 // stwcx. tmpDest, ptr
5198 // exitBB:
5199 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005200 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005201 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005202 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005203 .addReg(ptrA).addReg(ptrB);
5204 } else {
5205 Ptr1Reg = ptrB;
5206 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005207 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005208 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005209 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005210 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5211 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005212 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005213 .addReg(Ptr1Reg).addImm(0).addImm(61);
5214 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005215 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005216 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005217 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005218 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005219 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005220 .addReg(oldval).addReg(ShiftReg);
5221 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005222 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005223 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005224 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5225 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
5226 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005227 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005228 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005229 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005230 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005231 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005232 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005233 .addReg(OldVal2Reg).addReg(MaskReg);
5234
5235 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005236 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005237 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005238 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
5239 .addReg(TmpDestReg).addReg(MaskReg);
5240 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005241 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005242 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005243 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5244 BB->addSuccessor(loop2MBB);
5245 BB->addSuccessor(midMBB);
5246
5247 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005248 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
5249 .addReg(TmpDestReg).addReg(MaskReg);
5250 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
5251 .addReg(Tmp2Reg).addReg(NewVal3Reg);
5252 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005253 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005254 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005255 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005256 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005257 BB->addSuccessor(loop1MBB);
5258 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005259
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005260 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005261 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005262 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005263 BB->addSuccessor(exitMBB);
5264
5265 // exitMBB:
5266 // ...
5267 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005268 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
5269 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005270 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005271 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00005272 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005273
Dan Gohman14152b42010-07-06 20:24:04 +00005274 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005275 return BB;
5276}
5277
Chris Lattner1a635d62006-04-14 06:01:58 +00005278//===----------------------------------------------------------------------===//
5279// Target Optimization Hooks
5280//===----------------------------------------------------------------------===//
5281
Duncan Sands25cf2272008-11-24 14:53:14 +00005282SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
5283 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00005284 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005285 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00005286 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005287 switch (N->getOpcode()) {
5288 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005289 case PPCISD::SHL:
5290 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005291 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005292 return N->getOperand(0);
5293 }
5294 break;
5295 case PPCISD::SRL:
5296 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005297 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005298 return N->getOperand(0);
5299 }
5300 break;
5301 case PPCISD::SRA:
5302 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005303 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005304 C->isAllOnesValue()) // -1 >>s V -> -1.
5305 return N->getOperand(0);
5306 }
5307 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005308
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005309 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00005310 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005311 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
5312 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
5313 // We allow the src/dst to be either f32/f64, but the intermediate
5314 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00005315 if (N->getOperand(0).getValueType() == MVT::i64 &&
5316 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005317 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005318 if (Val.getValueType() == MVT::f32) {
5319 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005320 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005321 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005322
Owen Anderson825b72b2009-08-11 20:47:22 +00005323 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005324 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005325 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005326 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005327 if (N->getValueType(0) == MVT::f32) {
5328 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00005329 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00005330 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005331 }
5332 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00005333 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005334 // If the intermediate type is i32, we can avoid the load/store here
5335 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005336 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005337 }
5338 }
5339 break;
Chris Lattner51269842006-03-01 05:50:56 +00005340 case ISD::STORE:
5341 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
5342 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00005343 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00005344 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005345 N->getOperand(1).getValueType() == MVT::i32 &&
5346 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005347 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005348 if (Val.getValueType() == MVT::f32) {
5349 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005350 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005351 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005352 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005353 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005354
Owen Anderson825b72b2009-08-11 20:47:22 +00005355 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00005356 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00005357 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005358 return Val;
5359 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005360
Chris Lattnerd9989382006-07-10 20:56:58 +00005361 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00005362 if (cast<StoreSDNode>(N)->isUnindexed() &&
5363 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00005364 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005365 (N->getOperand(1).getValueType() == MVT::i32 ||
5366 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005367 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005368 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00005369 if (BSwapOp.getValueType() == MVT::i16)
5370 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00005371
Dan Gohmanc76909a2009-09-25 20:36:54 +00005372 SDValue Ops[] = {
5373 N->getOperand(0), BSwapOp, N->getOperand(2),
5374 DAG.getValueType(N->getOperand(1).getValueType())
5375 };
5376 return
5377 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
5378 Ops, array_lengthof(Ops),
5379 cast<StoreSDNode>(N)->getMemoryVT(),
5380 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005381 }
5382 break;
5383 case ISD::BSWAP:
5384 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00005385 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00005386 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005387 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005388 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00005389 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00005390 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00005391 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00005392 LD->getChain(), // Chain
5393 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00005394 DAG.getValueType(N->getValueType(0)) // VT
5395 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00005396 SDValue BSLoad =
5397 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
5398 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
5399 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005400
Scott Michelfdc40a02009-02-17 22:15:04 +00005401 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00005402 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00005403 if (N->getValueType(0) == MVT::i16)
5404 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00005405
Chris Lattnerd9989382006-07-10 20:56:58 +00005406 // First, combine the bswap away. This makes the value produced by the
5407 // load dead.
5408 DCI.CombineTo(N, ResVal);
5409
5410 // Next, combine the load away, we give it a bogus result value but a real
5411 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00005412 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00005413
Chris Lattnerd9989382006-07-10 20:56:58 +00005414 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00005415 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005416 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005417
Chris Lattner51269842006-03-01 05:50:56 +00005418 break;
Chris Lattner4468c222006-03-31 06:02:07 +00005419 case PPCISD::VCMP: {
5420 // If a VCMPo node already exists with exactly the same operands as this
5421 // node, use its result instead of this node (VCMPo computes both a CR6 and
5422 // a normal output).
5423 //
5424 if (!N->getOperand(0).hasOneUse() &&
5425 !N->getOperand(1).hasOneUse() &&
5426 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005427
Chris Lattner4468c222006-03-31 06:02:07 +00005428 // Scan all of the users of the LHS, looking for VCMPo's that match.
5429 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005430
Gabor Greifba36cb52008-08-28 21:40:38 +00005431 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00005432 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
5433 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00005434 if (UI->getOpcode() == PPCISD::VCMPo &&
5435 UI->getOperand(1) == N->getOperand(1) &&
5436 UI->getOperand(2) == N->getOperand(2) &&
5437 UI->getOperand(0) == N->getOperand(0)) {
5438 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00005439 break;
5440 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005441
Chris Lattner00901202006-04-18 18:28:22 +00005442 // If there is no VCMPo node, or if the flag value has a single use, don't
5443 // transform this.
5444 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
5445 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005446
5447 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00005448 // chain, this transformation is more complex. Note that multiple things
5449 // could use the value result, which we should ignore.
5450 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005451 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00005452 FlagUser == 0; ++UI) {
5453 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00005454 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00005455 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005456 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00005457 FlagUser = User;
5458 break;
5459 }
5460 }
5461 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005462
Chris Lattner00901202006-04-18 18:28:22 +00005463 // If the user is a MFCR instruction, we know this is safe. Otherwise we
5464 // give up for right now.
5465 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00005466 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00005467 }
5468 break;
5469 }
Chris Lattner90564f22006-04-18 17:59:36 +00005470 case ISD::BR_CC: {
5471 // If this is a branch on an altivec predicate comparison, lower this so
5472 // that we don't have to do a MFCR: instead, branch directly on CR6. This
5473 // lowering is done pre-legalize, because the legalizer lowers the predicate
5474 // compare down to code that is difficult to reassemble.
5475 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00005476 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00005477 int CompareOpc;
5478 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00005479
Chris Lattner90564f22006-04-18 17:59:36 +00005480 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
5481 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
5482 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
5483 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005484
Chris Lattner90564f22006-04-18 17:59:36 +00005485 // If this is a comparison against something other than 0/1, then we know
5486 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005487 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005488 if (Val != 0 && Val != 1) {
5489 if (CC == ISD::SETEQ) // Cond never true, remove branch.
5490 return N->getOperand(0);
5491 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00005492 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00005493 N->getOperand(0), N->getOperand(4));
5494 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005495
Chris Lattner90564f22006-04-18 17:59:36 +00005496 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005497
Chris Lattner90564f22006-04-18 17:59:36 +00005498 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00005499 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00005500 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005501 LHS.getOperand(2), // LHS of compare
5502 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00005503 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005504 };
Chris Lattner90564f22006-04-18 17:59:36 +00005505 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005506 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005507 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005508
Chris Lattner90564f22006-04-18 17:59:36 +00005509 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005510 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005511 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00005512 default: // Can't happen, don't crash on invalid number though.
5513 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005514 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00005515 break;
5516 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005517 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00005518 break;
5519 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005520 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00005521 break;
5522 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005523 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00005524 break;
5525 }
5526
Owen Anderson825b72b2009-08-11 20:47:22 +00005527 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
5528 DAG.getConstant(CompOpc, MVT::i32),
5529 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00005530 N->getOperand(4), CompNode.getValue(1));
5531 }
5532 break;
5533 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005534 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005535
Dan Gohman475871a2008-07-27 21:46:04 +00005536 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005537}
5538
Chris Lattner1a635d62006-04-14 06:01:58 +00005539//===----------------------------------------------------------------------===//
5540// Inline Assembly Support
5541//===----------------------------------------------------------------------===//
5542
Dan Gohman475871a2008-07-27 21:46:04 +00005543void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00005544 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005545 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005546 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005547 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00005548 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005549 switch (Op.getOpcode()) {
5550 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00005551 case PPCISD::LBRX: {
5552 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00005553 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00005554 KnownZero = 0xFFFF0000;
5555 break;
5556 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005557 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005558 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005559 default: break;
5560 case Intrinsic::ppc_altivec_vcmpbfp_p:
5561 case Intrinsic::ppc_altivec_vcmpeqfp_p:
5562 case Intrinsic::ppc_altivec_vcmpequb_p:
5563 case Intrinsic::ppc_altivec_vcmpequh_p:
5564 case Intrinsic::ppc_altivec_vcmpequw_p:
5565 case Intrinsic::ppc_altivec_vcmpgefp_p:
5566 case Intrinsic::ppc_altivec_vcmpgtfp_p:
5567 case Intrinsic::ppc_altivec_vcmpgtsb_p:
5568 case Intrinsic::ppc_altivec_vcmpgtsh_p:
5569 case Intrinsic::ppc_altivec_vcmpgtsw_p:
5570 case Intrinsic::ppc_altivec_vcmpgtub_p:
5571 case Intrinsic::ppc_altivec_vcmpgtuh_p:
5572 case Intrinsic::ppc_altivec_vcmpgtuw_p:
5573 KnownZero = ~1U; // All bits but the low one are known to be zero.
5574 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005575 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005576 }
5577 }
5578}
5579
5580
Chris Lattner4234f572007-03-25 02:14:49 +00005581/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005582/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00005583PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005584PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
5585 if (Constraint.size() == 1) {
5586 switch (Constraint[0]) {
5587 default: break;
5588 case 'b':
5589 case 'r':
5590 case 'f':
5591 case 'v':
5592 case 'y':
5593 return C_RegisterClass;
5594 }
5595 }
5596 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005597}
5598
John Thompson44ab89e2010-10-29 17:29:13 +00005599/// Examine constraint type and operand type and determine a weight value.
5600/// This object must already have been set up with the operand type
5601/// and the current alternative constraint selected.
5602TargetLowering::ConstraintWeight
5603PPCTargetLowering::getSingleConstraintMatchWeight(
5604 AsmOperandInfo &info, const char *constraint) const {
5605 ConstraintWeight weight = CW_Invalid;
5606 Value *CallOperandVal = info.CallOperandVal;
5607 // If we don't have a value, we can't do a match,
5608 // but allow it at the lowest weight.
5609 if (CallOperandVal == NULL)
5610 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005611 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00005612 // Look at the constraint type.
5613 switch (*constraint) {
5614 default:
5615 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
5616 break;
5617 case 'b':
5618 if (type->isIntegerTy())
5619 weight = CW_Register;
5620 break;
5621 case 'f':
5622 if (type->isFloatTy())
5623 weight = CW_Register;
5624 break;
5625 case 'd':
5626 if (type->isDoubleTy())
5627 weight = CW_Register;
5628 break;
5629 case 'v':
5630 if (type->isVectorTy())
5631 weight = CW_Register;
5632 break;
5633 case 'y':
5634 weight = CW_Register;
5635 break;
5636 }
5637 return weight;
5638}
5639
Scott Michelfdc40a02009-02-17 22:15:04 +00005640std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00005641PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005642 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00005643 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00005644 // GCC RS6000 Constraint Letters
5645 switch (Constraint[0]) {
5646 case 'b': // R1-R31
5647 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00005648 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00005649 return std::make_pair(0U, &PPC::G8RCRegClass);
5650 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00005651 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00005652 if (VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00005653 return std::make_pair(0U, &PPC::F4RCRegClass);
5654 if (VT == MVT::f64)
5655 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00005656 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005657 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00005658 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00005659 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00005660 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005661 }
5662 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005663
Chris Lattner331d1bc2006-11-02 01:44:04 +00005664 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005665}
Chris Lattner763317d2006-02-07 00:47:13 +00005666
Chris Lattner331d1bc2006-11-02 01:44:04 +00005667
Chris Lattner48884cd2007-08-25 00:47:38 +00005668/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00005669/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00005670void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00005671 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00005672 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00005673 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00005674 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00005675
Eric Christopher100c8332011-06-02 23:16:42 +00005676 // Only support length 1 constraints.
5677 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00005678
Eric Christopher100c8332011-06-02 23:16:42 +00005679 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00005680 switch (Letter) {
5681 default: break;
5682 case 'I':
5683 case 'J':
5684 case 'K':
5685 case 'L':
5686 case 'M':
5687 case 'N':
5688 case 'O':
5689 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00005690 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00005691 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005692 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00005693 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005694 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00005695 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005696 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005697 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005698 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005699 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
5700 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005701 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005702 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005703 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005704 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005705 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005706 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005707 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005708 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005709 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00005710 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005711 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005712 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005713 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00005714 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005715 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005716 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005717 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005718 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005719 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005720 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005721 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005722 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005723 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005724 }
5725 break;
5726 }
5727 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005728
Gabor Greifba36cb52008-08-28 21:40:38 +00005729 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00005730 Ops.push_back(Result);
5731 return;
5732 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005733
Chris Lattner763317d2006-02-07 00:47:13 +00005734 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00005735 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00005736}
Evan Chengc4c62572006-03-13 23:20:37 +00005737
Chris Lattnerc9addb72007-03-30 23:15:24 +00005738// isLegalAddressingMode - Return true if the addressing mode represented
5739// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00005740bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005741 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00005742 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00005743
Chris Lattnerc9addb72007-03-30 23:15:24 +00005744 // PPC allows a sign-extended 16-bit immediate field.
5745 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
5746 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005747
Chris Lattnerc9addb72007-03-30 23:15:24 +00005748 // No global is ever allowed as a base.
5749 if (AM.BaseGV)
5750 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005751
5752 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005753 switch (AM.Scale) {
5754 case 0: // "r+i" or just "i", depending on HasBaseReg.
5755 break;
5756 case 1:
5757 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
5758 return false;
5759 // Otherwise we have r+r or r+i.
5760 break;
5761 case 2:
5762 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
5763 return false;
5764 // Allow 2*r as r+r.
5765 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00005766 default:
5767 // No other scales are supported.
5768 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00005769 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005770
Chris Lattnerc9addb72007-03-30 23:15:24 +00005771 return true;
5772}
5773
Evan Chengc4c62572006-03-13 23:20:37 +00005774/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00005775/// as the offset of the target addressing mode for load / store of the
5776/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005777bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00005778 // PPC allows a sign-extended 16-bit immediate field.
5779 return (V > -(1 << 16) && V < (1 << 16)-1);
5780}
Reid Spencer3a9ec242006-08-28 01:02:49 +00005781
Craig Topperc89c7442012-03-27 07:21:54 +00005782bool PPCTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00005783 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00005784}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005785
Dan Gohmand858e902010-04-17 15:26:15 +00005786SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
5787 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00005788 MachineFunction &MF = DAG.getMachineFunction();
5789 MachineFrameInfo *MFI = MF.getFrameInfo();
5790 MFI->setReturnAddressIsTaken(true);
5791
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005792 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005793 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005794
Dale Johannesen08673d22010-05-03 22:59:34 +00005795 // Make sure the function does not optimize away the store of the RA to
5796 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00005797 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00005798 FuncInfo->setLRStoreRequired();
5799 bool isPPC64 = PPCSubTarget.isPPC64();
5800 bool isDarwinABI = PPCSubTarget.isDarwinABI();
5801
5802 if (Depth > 0) {
5803 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
5804 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005805
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00005806 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00005807 isPPC64? MVT::i64 : MVT::i32);
5808 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
5809 DAG.getNode(ISD::ADD, dl, getPointerTy(),
5810 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005811 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005812 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00005813
Chris Lattner3fc027d2007-12-08 06:59:59 +00005814 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00005815 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00005816 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005817 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00005818}
5819
Dan Gohmand858e902010-04-17 15:26:15 +00005820SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
5821 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00005822 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005823 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005824
Owen Andersone50ed302009-08-10 22:56:29 +00005825 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005826 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00005827
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005828 MachineFunction &MF = DAG.getMachineFunction();
5829 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00005830 MFI->setFrameAddressIsTaken(true);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005831 bool is31 = (getTargetMachine().Options.DisableFramePointerElim(MF) ||
5832 MFI->hasVarSizedObjects()) &&
Dale Johannesen08673d22010-05-03 22:59:34 +00005833 MFI->getStackSize() &&
5834 !MF.getFunction()->hasFnAttr(Attribute::Naked);
5835 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
5836 (is31 ? PPC::R31 : PPC::R1);
5837 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
5838 PtrVT);
5839 while (Depth--)
5840 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005841 FrameAddr, MachinePointerInfo(), false, false,
5842 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005843 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005844}
Dan Gohman54aeea32008-10-21 03:41:46 +00005845
5846bool
5847PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5848 // The PowerPC target isn't yet aware of offsets.
5849 return false;
5850}
Tilmann Schellerffd02002009-07-03 06:45:56 +00005851
Evan Cheng42642d02010-04-01 20:10:42 +00005852/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00005853/// and store operations as a result of memset, memcpy, and memmove
5854/// lowering. If DstAlign is zero that means it's safe to destination
5855/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
5856/// means there isn't a need to check it against alignment requirement,
5857/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00005858/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengf28f8bc2010-04-02 19:36:14 +00005859/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00005860/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
5861/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00005862/// It returns EVT::Other if the type should be determined using generic
5863/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00005864EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
5865 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00005866 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00005867 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00005868 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00005869 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005870 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005871 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00005872 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005873 }
5874}
Hal Finkel3f31d492012-04-01 19:23:08 +00005875
5876Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00005877 if (DisableILPPref)
5878 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00005879
Hal Finkel71ffcfe2012-06-10 19:32:29 +00005880 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00005881}
5882