blob: dcc056836829f45d65430af69c9e8a15f6b98518 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Evan Cheng94b95502011-07-26 00:24:13 +000018#include "MCTargetDesc/PPCPredicates.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000027#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000028#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000029#include "llvm/CallingConv.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000030#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000031#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000032#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000033#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000034#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000035#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Jay Foad8d730fb2009-05-11 19:38:09 +000038#include "llvm/DerivedTypes.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000039using namespace llvm;
40
Duncan Sands1e96bab2010-11-04 10:49:57 +000041static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000042 CCValAssign::LocInfo &LocInfo,
43 ISD::ArgFlagsTy &ArgFlags,
44 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000045static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000046 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000047 CCValAssign::LocInfo &LocInfo,
48 ISD::ArgFlagsTy &ArgFlags,
49 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000050static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000051 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000052 CCValAssign::LocInfo &LocInfo,
53 ISD::ArgFlagsTy &ArgFlags,
54 CCState &State);
55
Scott Michelfdc40a02009-02-17 22:15:04 +000056static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
Chris Lattner3ee77402007-06-19 05:46:06 +000057cl::desc("enable preincrement load/store generation on PPC (experimental)"),
58 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000059
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000062 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000063
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000064 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000065}
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Scott Michelfdc40a02009-02-17 22:15:04 +000069
Nate Begeman405e3ec2005-10-21 00:02:42 +000070 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000071
Chris Lattnerd145a612005-09-27 22:18:25 +000072 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000073 setUseUnderscoreSetJmp(true);
74 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000075
Chris Lattner749dc722010-10-10 18:34:00 +000076 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
77 // arguments are at least 4/8 bytes aligned.
78 setMinStackArgumentAlignment(TM.getSubtarget<PPCSubtarget>().isPPC64() ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000079
Chris Lattner7c5a3d32005-08-16 17:14:42 +000080 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +000081 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
82 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
83 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000084
Evan Chengc5484282006-10-04 00:56:09 +000085 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000086 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
87 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000088
Owen Anderson825b72b2009-08-11 20:47:22 +000089 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000090
Chris Lattner94e509c2006-11-10 23:58:45 +000091 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000092 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
93 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
94 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
95 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
96 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
98 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
101 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000102
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000103 // This is used in the ppcf128->int sequence. Note it has different semantics
104 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000105 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000106
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000107 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000108 setOperationAction(ISD::SREM, MVT::i32, Expand);
109 setOperationAction(ISD::UREM, MVT::i32, Expand);
110 setOperationAction(ISD::SREM, MVT::i64, Expand);
111 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000112
113 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
115 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
116 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
117 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
118 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
119 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
120 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
121 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000122
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000123 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 setOperationAction(ISD::FSIN , MVT::f64, Expand);
125 setOperationAction(ISD::FCOS , MVT::f64, Expand);
126 setOperationAction(ISD::FREM , MVT::f64, Expand);
127 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000128 setOperationAction(ISD::FMA , MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setOperationAction(ISD::FSIN , MVT::f32, Expand);
130 setOperationAction(ISD::FCOS , MVT::f32, Expand);
131 setOperationAction(ISD::FREM , MVT::f32, Expand);
132 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000133 setOperationAction(ISD::FMA , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000134
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000136
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000137 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000138 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
140 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000141 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000142
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
144 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000145
Nate Begemand88fc032006-01-14 03:14:10 +0000146 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000147 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
148 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
149 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
150 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
151 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
152 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000153
Nate Begeman35ef9132006-01-11 21:21:00 +0000154 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000155 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
156 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000157
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000158 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 setOperationAction(ISD::SELECT, MVT::i32, Expand);
160 setOperationAction(ISD::SELECT, MVT::i64, Expand);
161 setOperationAction(ISD::SELECT, MVT::f32, Expand);
162 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000163
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000164 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
166 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000167
Nate Begeman750ac1b2006-02-01 07:19:44 +0000168 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000170
Nate Begeman81e80972006-03-17 01:40:33 +0000171 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000173
Owen Anderson825b72b2009-08-11 20:47:22 +0000174 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000175
Chris Lattnerf7605322005-08-31 21:09:52 +0000176 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000178
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000179 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
181 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000182
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000183 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
184 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
185 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
186 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000187
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000188 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000190
Owen Anderson825b72b2009-08-11 20:47:22 +0000191 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
192 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
193 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
194 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000195
196
197 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000198 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
200 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000201 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
203 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
204 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
205 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000206 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
208 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000209
Nate Begeman1db3c922008-08-11 17:36:31 +0000210 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000212
213 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000214 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
215 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000216
Nate Begemanacc398c2006-01-25 18:21:52 +0000217 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000219
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000220 // VAARG is custom lowered with the 32-bit SVR4 ABI.
Roman Divackybdb226e2011-06-28 15:30:42 +0000221 if (TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
222 && !TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000223 setOperationAction(ISD::VAARG, MVT::Other, Custom);
Roman Divackybdb226e2011-06-28 15:30:42 +0000224 setOperationAction(ISD::VAARG, MVT::i64, Custom);
225 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000227
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000228 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
230 setOperationAction(ISD::VAEND , MVT::Other, Expand);
231 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
232 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
233 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
234 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000235
Chris Lattner6d92cad2006-03-26 10:06:40 +0000236 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000238
Dale Johannesen53e4e442008-11-07 22:54:33 +0000239 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
241 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
242 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
243 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
244 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
245 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
246 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
247 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
248 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
249 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
250 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
251 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000252
Chris Lattnera7a58542006-06-16 17:34:12 +0000253 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000254 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000255 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
256 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
257 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
258 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000259 // This is just the low 32 bits of a (signed) fp->i64 conversion.
260 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000261 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000262
Chris Lattner7fbcef72006-03-24 07:53:47 +0000263 // FIXME: disable this lowered code. This generates 64-bit register values,
264 // and we don't model the fact that the top part is clobbered by calls. We
265 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000267 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000268 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000270 }
271
Chris Lattnera7a58542006-06-16 17:34:12 +0000272 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000273 // 64-bit PowerPC implementations can support i64 types directly
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000275 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000277 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
279 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
280 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000281 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000282 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000283 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
284 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
285 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000286 }
Evan Chengd30bf012006-03-01 01:11:20 +0000287
Nate Begeman425a9692005-11-29 08:17:20 +0000288 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000289 // First set operation action for all vector types to expand. Then we
290 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
292 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
293 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000294
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000295 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000296 setOperationAction(ISD::ADD , VT, Legal);
297 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000298
Chris Lattner7ff7e672006-04-04 17:25:31 +0000299 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000300 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000302
303 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000304 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000305 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000306 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000308 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000310 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000312 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000314 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000316
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000317 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000318 setOperationAction(ISD::MUL , VT, Expand);
319 setOperationAction(ISD::SDIV, VT, Expand);
320 setOperationAction(ISD::SREM, VT, Expand);
321 setOperationAction(ISD::UDIV, VT, Expand);
322 setOperationAction(ISD::UREM, VT, Expand);
323 setOperationAction(ISD::FDIV, VT, Expand);
324 setOperationAction(ISD::FNEG, VT, Expand);
325 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
326 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
327 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
328 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
329 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
330 setOperationAction(ISD::UDIVREM, VT, Expand);
331 setOperationAction(ISD::SDIVREM, VT, Expand);
332 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
333 setOperationAction(ISD::FPOW, VT, Expand);
334 setOperationAction(ISD::CTPOP, VT, Expand);
335 setOperationAction(ISD::CTLZ, VT, Expand);
336 setOperationAction(ISD::CTTZ, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000337 }
338
Chris Lattner7ff7e672006-04-04 17:25:31 +0000339 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
340 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000342
Owen Anderson825b72b2009-08-11 20:47:22 +0000343 setOperationAction(ISD::AND , MVT::v4i32, Legal);
344 setOperationAction(ISD::OR , MVT::v4i32, Legal);
345 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
346 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
347 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
348 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000349
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
351 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
352 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
353 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000354
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
356 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
357 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
358 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000359
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
361 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000362
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
364 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
365 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
366 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000367 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000368
Eli Friedman4db5aca2011-08-29 18:23:02 +0000369 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
370 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
371
Duncan Sands03228082008-11-23 15:47:28 +0000372 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000373 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000374
Jim Laskey2ad9f172007-02-22 14:56:36 +0000375 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000376 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000377 setExceptionPointerRegister(PPC::X3);
378 setExceptionSelectorRegister(PPC::X4);
379 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000380 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000381 setExceptionPointerRegister(PPC::R3);
382 setExceptionSelectorRegister(PPC::R4);
383 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000384
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000385 // We have target-specific dag combine patterns for the following nodes:
386 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000387 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000388 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000389 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000390
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000391 // Darwin long double math library functions have $LDBL128 appended.
392 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000393 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000394 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
395 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000396 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
397 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000398 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
399 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
400 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
401 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
402 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000403 }
404
Hal Finkel98daa9d2011-10-17 17:01:41 +0000405 if (PPCSubTarget.isBookE()) {
406 // Book E: Instructions are always four bytes long and word-aligned.
407 setMinFunctionAlignment(4);
408 setPrefFunctionAlignment(8);
409 }
410 else {
411 setMinFunctionAlignment(2);
412 if (PPCSubTarget.isDarwin())
413 setPrefFunctionAlignment(4);
414 }
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000415
Eli Friedman26689ac2011-08-03 21:06:02 +0000416 setInsertFencesForAtomic(true);
417
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000418 computeRegisterProperties();
419}
420
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000421/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
422/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000423unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000424 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000425 // Darwin passes everything on 4 byte boundary.
426 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
427 return 4;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000428 // FIXME SVR4 TBD
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000429 return 4;
430}
431
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000432const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
433 switch (Opcode) {
434 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000435 case PPCISD::FSEL: return "PPCISD::FSEL";
436 case PPCISD::FCFID: return "PPCISD::FCFID";
437 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
438 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
439 case PPCISD::STFIWX: return "PPCISD::STFIWX";
440 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
441 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
442 case PPCISD::VPERM: return "PPCISD::VPERM";
443 case PPCISD::Hi: return "PPCISD::Hi";
444 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000445 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000446 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
447 case PPCISD::LOAD: return "PPCISD::LOAD";
448 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000449 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
450 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
451 case PPCISD::SRL: return "PPCISD::SRL";
452 case PPCISD::SRA: return "PPCISD::SRA";
453 case PPCISD::SHL: return "PPCISD::SHL";
454 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
455 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000456 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
457 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000458 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000459 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000460 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
461 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000462 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
463 case PPCISD::MFCR: return "PPCISD::MFCR";
464 case PPCISD::VCMP: return "PPCISD::VCMP";
465 case PPCISD::VCMPo: return "PPCISD::VCMPo";
466 case PPCISD::LBRX: return "PPCISD::LBRX";
467 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000468 case PPCISD::LARX: return "PPCISD::LARX";
469 case PPCISD::STCX: return "PPCISD::STCX";
470 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
471 case PPCISD::MFFS: return "PPCISD::MFFS";
472 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
473 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
474 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
475 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000476 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000477 }
478}
479
Duncan Sands28b77e92011-09-06 19:07:46 +0000480EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000481 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000482}
483
Chris Lattner1a635d62006-04-14 06:01:58 +0000484//===----------------------------------------------------------------------===//
485// Node matching predicates, for use by the tblgen matching code.
486//===----------------------------------------------------------------------===//
487
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000488/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000489static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000490 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000491 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000492 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000493 // Maybe this has already been legalized into the constant pool?
494 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000495 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000496 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000497 }
498 return false;
499}
500
Chris Lattnerddb739e2006-04-06 17:23:16 +0000501/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
502/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000503static bool isConstantOrUndef(int Op, int Val) {
504 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000505}
506
507/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
508/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000509bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000510 if (!isUnary) {
511 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000512 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000513 return false;
514 } else {
515 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000516 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
517 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000518 return false;
519 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000520 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000521}
522
523/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
524/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000525bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000526 if (!isUnary) {
527 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000528 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
529 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000530 return false;
531 } else {
532 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000533 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
534 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
535 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
536 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000537 return false;
538 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000539 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000540}
541
Chris Lattnercaad1632006-04-06 22:02:42 +0000542/// isVMerge - Common function, used to match vmrg* shuffles.
543///
Nate Begeman9008ca62009-04-27 18:41:29 +0000544static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000545 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000547 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000548 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
549 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000550
Chris Lattner116cc482006-04-06 21:11:54 +0000551 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
552 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000553 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000554 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000555 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000556 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000557 return false;
558 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000559 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000560}
561
562/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
563/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000564bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000565 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000566 if (!isUnary)
567 return isVMerge(N, UnitSize, 8, 24);
568 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000569}
570
571/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
572/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000573bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000574 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000575 if (!isUnary)
576 return isVMerge(N, UnitSize, 0, 16);
577 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000578}
579
580
Chris Lattnerd0608e12006-04-06 18:26:28 +0000581/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
582/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000583int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000584 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000585 "PPC only supports shuffles by bytes!");
586
587 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000588
Chris Lattnerd0608e12006-04-06 18:26:28 +0000589 // Find the first non-undef value in the shuffle mask.
590 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000591 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000592 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000593
Chris Lattnerd0608e12006-04-06 18:26:28 +0000594 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000595
Nate Begeman9008ca62009-04-27 18:41:29 +0000596 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000597 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000598 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000599 if (ShiftAmt < i) return -1;
600 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000601
Chris Lattnerf24380e2006-04-06 22:28:36 +0000602 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000603 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000604 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000605 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000606 return -1;
607 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000608 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000609 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000610 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000611 return -1;
612 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000613 return ShiftAmt;
614}
Chris Lattneref819f82006-03-20 06:33:01 +0000615
616/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
617/// specifies a splat of a single element that is suitable for input to
618/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000619bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000620 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000621 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000622
Chris Lattner88a99ef2006-03-20 06:37:44 +0000623 // This is a splat operation if each element of the permute is the same, and
624 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000625 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000626
Nate Begeman9008ca62009-04-27 18:41:29 +0000627 // FIXME: Handle UNDEF elements too!
628 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000629 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000630
Nate Begeman9008ca62009-04-27 18:41:29 +0000631 // Check that the indices are consecutive, in the case of a multi-byte element
632 // splatted with a v16i8 mask.
633 for (unsigned i = 1; i != EltSize; ++i)
634 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000635 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000636
Chris Lattner7ff7e672006-04-04 17:25:31 +0000637 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000638 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000639 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000640 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000641 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000642 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000643 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000644}
645
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000646/// isAllNegativeZeroVector - Returns true if all elements of build_vector
647/// are -0.0.
648bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000649 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
650
651 APInt APVal, APUndef;
652 unsigned BitSize;
653 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000654
Dale Johannesen1e608812009-11-13 01:45:18 +0000655 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000656 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000657 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000658
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000659 return false;
660}
661
Chris Lattneref819f82006-03-20 06:33:01 +0000662/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
663/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000664unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000665 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
666 assert(isSplatShuffleMask(SVOp, EltSize));
667 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000668}
669
Chris Lattnere87192a2006-04-12 17:37:20 +0000670/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000671/// by using a vspltis[bhw] instruction of the specified element size, return
672/// the constant being splatted. The ByteSize field indicates the number of
673/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000674SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
675 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000676
677 // If ByteSize of the splat is bigger than the element size of the
678 // build_vector, then we have a case where we are checking for a splat where
679 // multiple elements of the buildvector are folded together into a single
680 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
681 unsigned EltSize = 16/N->getNumOperands();
682 if (EltSize < ByteSize) {
683 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000684 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000685 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000686
Chris Lattner79d9a882006-04-08 07:14:26 +0000687 // See if all of the elements in the buildvector agree across.
688 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
689 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
690 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000691 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000692
Scott Michelfdc40a02009-02-17 22:15:04 +0000693
Gabor Greifba36cb52008-08-28 21:40:38 +0000694 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000695 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
696 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000697 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000698 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000699
Chris Lattner79d9a882006-04-08 07:14:26 +0000700 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
701 // either constant or undef values that are identical for each chunk. See
702 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000703
Chris Lattner79d9a882006-04-08 07:14:26 +0000704 // Check to see if all of the leading entries are either 0 or -1. If
705 // neither, then this won't fit into the immediate field.
706 bool LeadingZero = true;
707 bool LeadingOnes = true;
708 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000709 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000710
Chris Lattner79d9a882006-04-08 07:14:26 +0000711 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
712 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
713 }
714 // Finally, check the least significant entry.
715 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000716 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000717 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000718 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000719 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000720 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000721 }
722 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000723 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000724 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000725 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000726 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000727 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000728 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000729
Dan Gohman475871a2008-07-27 21:46:04 +0000730 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000731 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000732
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000733 // Check to see if this buildvec has a single non-undef value in its elements.
734 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
735 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000736 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000737 OpVal = N->getOperand(i);
738 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000739 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000740 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000741
Gabor Greifba36cb52008-08-28 21:40:38 +0000742 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000743
Eli Friedman1a8229b2009-05-24 02:03:36 +0000744 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000745 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000746 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000747 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000748 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000749 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000750 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000751 }
752
753 // If the splat value is larger than the element value, then we can never do
754 // this splat. The only case that we could fit the replicated bits into our
755 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000756 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000757
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000758 // If the element value is larger than the splat value, cut it in half and
759 // check to see if the two halves are equal. Continue doing this until we
760 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
761 while (ValSizeInBytes > ByteSize) {
762 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000763
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000764 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000765 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
766 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000767 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000768 }
769
770 // Properly sign extend the value.
771 int ShAmt = (4-ByteSize)*8;
772 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
Scott Michelfdc40a02009-02-17 22:15:04 +0000773
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000774 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000775 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000776
Chris Lattner140a58f2006-04-08 06:46:53 +0000777 // Finally, if this value fits in a 5 bit sext field, return it
778 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000779 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000780 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000781}
782
Chris Lattner1a635d62006-04-14 06:01:58 +0000783//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000784// Addressing Mode Selection
785//===----------------------------------------------------------------------===//
786
787/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
788/// or 64-bit immediate, and if the value can be accurately represented as a
789/// sign extension from a 16-bit value. If so, this returns true and the
790/// immediate.
791static bool isIntS16Immediate(SDNode *N, short &Imm) {
792 if (N->getOpcode() != ISD::Constant)
793 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000794
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000795 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000796 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000797 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000798 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000799 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000800}
Dan Gohman475871a2008-07-27 21:46:04 +0000801static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000802 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000803}
804
805
806/// SelectAddressRegReg - Given the specified addressed, check to see if it
807/// can be represented as an indexed [r+r] operation. Returns false if it
808/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000809bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
810 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000811 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000812 short imm = 0;
813 if (N.getOpcode() == ISD::ADD) {
814 if (isIntS16Immediate(N.getOperand(1), imm))
815 return false; // r+i
816 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
817 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000818
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000819 Base = N.getOperand(0);
820 Index = N.getOperand(1);
821 return true;
822 } else if (N.getOpcode() == ISD::OR) {
823 if (isIntS16Immediate(N.getOperand(1), imm))
824 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000825
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000826 // If this is an or of disjoint bitfields, we can codegen this as an add
827 // (for better address arithmetic) if the LHS and RHS of the OR are provably
828 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000829 APInt LHSKnownZero, LHSKnownOne;
830 APInt RHSKnownZero, RHSKnownOne;
831 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000832 APInt::getAllOnesValue(N.getOperand(0)
833 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000834 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000835
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000836 if (LHSKnownZero.getBoolValue()) {
837 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000838 APInt::getAllOnesValue(N.getOperand(1)
839 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000840 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000841 // If all of the bits are known zero on the LHS or RHS, the add won't
842 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000843 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000844 Base = N.getOperand(0);
845 Index = N.getOperand(1);
846 return true;
847 }
848 }
849 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000850
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000851 return false;
852}
853
854/// Returns true if the address N can be represented by a base register plus
855/// a signed 16-bit displacement [r+imm], and if it is not better
856/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000857bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000858 SDValue &Base,
859 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000860 // FIXME dl should come from parent load or store, not from address
861 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000862 // If this can be more profitably realized as r+r, fail.
863 if (SelectAddressRegReg(N, Disp, Base, DAG))
864 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000865
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000866 if (N.getOpcode() == ISD::ADD) {
867 short imm = 0;
868 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000869 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000870 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
871 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
872 } else {
873 Base = N.getOperand(0);
874 }
875 return true; // [r+i]
876 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
877 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000878 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000879 && "Cannot handle constant offsets yet!");
880 Disp = N.getOperand(1).getOperand(0); // The global address.
881 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
882 Disp.getOpcode() == ISD::TargetConstantPool ||
883 Disp.getOpcode() == ISD::TargetJumpTable);
884 Base = N.getOperand(0);
885 return true; // [&g+r]
886 }
887 } else if (N.getOpcode() == ISD::OR) {
888 short imm = 0;
889 if (isIntS16Immediate(N.getOperand(1), imm)) {
890 // If this is an or of disjoint bitfields, we can codegen this as an add
891 // (for better address arithmetic) if the LHS and RHS of the OR are
892 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000893 APInt LHSKnownZero, LHSKnownOne;
894 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000895 APInt::getAllOnesValue(N.getOperand(0)
896 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000897 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000898
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000899 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000900 // If all of the bits are known zero on the LHS or RHS, the add won't
901 // carry.
902 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000903 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000904 return true;
905 }
906 }
907 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
908 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000909
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000910 // If this address fits entirely in a 16-bit sext immediate field, codegen
911 // this as "d, 0"
912 short Imm;
913 if (isIntS16Immediate(CN, Imm)) {
914 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000915 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
916 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000917 return true;
918 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000919
920 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000922 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
923 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000924
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000925 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000926 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000927
Owen Anderson825b72b2009-08-11 20:47:22 +0000928 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
929 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000930 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000931 return true;
932 }
933 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000934
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000935 Disp = DAG.getTargetConstant(0, getPointerTy());
936 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
937 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
938 else
939 Base = N;
940 return true; // [r+0]
941}
942
943/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
944/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000945bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
946 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000947 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000948 // Check to see if we can easily represent this as an [r+r] address. This
949 // will fail if it thinks that the address is more profitably represented as
950 // reg+imm, e.g. where imm = 0.
951 if (SelectAddressRegReg(N, Base, Index, DAG))
952 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +0000953
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000954 // If the operand is an addition, always emit this as [r+r], since this is
955 // better (for code size, and execution, as the memop does the add for free)
956 // than emitting an explicit add.
957 if (N.getOpcode() == ISD::ADD) {
958 Base = N.getOperand(0);
959 Index = N.getOperand(1);
960 return true;
961 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000962
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000963 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000964 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
965 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000966 Index = N;
967 return true;
968}
969
970/// SelectAddressRegImmShift - Returns true if the address N can be
971/// represented by a base register plus a signed 14-bit displacement
972/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000973bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
974 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000975 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000976 // FIXME dl should come from the parent load or store, not the address
977 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000978 // If this can be more profitably realized as r+r, fail.
979 if (SelectAddressRegReg(N, Disp, Base, DAG))
980 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000981
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000982 if (N.getOpcode() == ISD::ADD) {
983 short imm = 0;
984 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000985 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000986 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
987 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
988 } else {
989 Base = N.getOperand(0);
990 }
991 return true; // [r+i]
992 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
993 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000994 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000995 && "Cannot handle constant offsets yet!");
996 Disp = N.getOperand(1).getOperand(0); // The global address.
997 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
998 Disp.getOpcode() == ISD::TargetConstantPool ||
999 Disp.getOpcode() == ISD::TargetJumpTable);
1000 Base = N.getOperand(0);
1001 return true; // [&g+r]
1002 }
1003 } else if (N.getOpcode() == ISD::OR) {
1004 short imm = 0;
1005 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1006 // If this is an or of disjoint bitfields, we can codegen this as an add
1007 // (for better address arithmetic) if the LHS and RHS of the OR are
1008 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001009 APInt LHSKnownZero, LHSKnownOne;
1010 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +00001011 APInt::getAllOnesValue(N.getOperand(0)
1012 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001013 LHSKnownZero, LHSKnownOne);
1014 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001015 // If all of the bits are known zero on the LHS or RHS, the add won't
1016 // carry.
1017 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001018 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001019 return true;
1020 }
1021 }
1022 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001023 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001024 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001025 // If this address fits entirely in a 14-bit sext immediate field, codegen
1026 // this as "d, 0"
1027 short Imm;
1028 if (isIntS16Immediate(CN, Imm)) {
1029 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Cameron Zwarichd76773a2011-05-19 03:11:06 +00001030 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1031 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001032 return true;
1033 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001034
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001035 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001036 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001037 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1038 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001039
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001040 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001041 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1042 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1043 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001044 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001045 return true;
1046 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001047 }
1048 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001049
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001050 Disp = DAG.getTargetConstant(0, getPointerTy());
1051 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1052 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1053 else
1054 Base = N;
1055 return true; // [r+0]
1056}
1057
1058
1059/// getPreIndexedAddressParts - returns true by value, base pointer and
1060/// offset pointer and addressing mode by reference if the node's address
1061/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001062bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1063 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001064 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001065 SelectionDAG &DAG) const {
Chris Lattner4eab7142006-11-10 02:08:47 +00001066 // Disabled by default for now.
1067 if (!EnablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001068
Dan Gohman475871a2008-07-27 21:46:04 +00001069 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001070 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001071 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1072 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001073 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001074
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001075 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001076 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001077 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001078 } else
1079 return false;
1080
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001081 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001082 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001083 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001084
Chris Lattner0851b4f2006-11-15 19:55:13 +00001085 // TODO: Check reg+reg first.
Scott Michelfdc40a02009-02-17 22:15:04 +00001086
Chris Lattner0851b4f2006-11-15 19:55:13 +00001087 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001088 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001089 // reg + imm
1090 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1091 return false;
1092 } else {
1093 // reg + imm * 4.
1094 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1095 return false;
1096 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001097
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001098 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001099 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1100 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001101 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001102 LD->getExtensionType() == ISD::SEXTLOAD &&
1103 isa<ConstantSDNode>(Offset))
1104 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001105 }
1106
Chris Lattner4eab7142006-11-10 02:08:47 +00001107 AM = ISD::PRE_INC;
1108 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001109}
1110
1111//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001112// LowerOperation implementation
1113//===----------------------------------------------------------------------===//
1114
Chris Lattner1e61e692010-11-15 02:46:57 +00001115/// GetLabelAccessInfo - Return true if we should reference labels using a
1116/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1117static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001118 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1119 HiOpFlags = PPCII::MO_HA16;
1120 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001121
Chris Lattner1e61e692010-11-15 02:46:57 +00001122 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1123 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001124 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001125 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001126 if (isPIC) {
1127 HiOpFlags |= PPCII::MO_PIC_FLAG;
1128 LoOpFlags |= PPCII::MO_PIC_FLAG;
1129 }
1130
1131 // If this is a reference to a global value that requires a non-lazy-ptr, make
1132 // sure that instruction lowering adds it.
1133 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1134 HiOpFlags |= PPCII::MO_NLP_FLAG;
1135 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001136
Chris Lattner6d2ff122010-11-15 03:13:19 +00001137 if (GV->hasHiddenVisibility()) {
1138 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1139 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1140 }
1141 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001142
Chris Lattner1e61e692010-11-15 02:46:57 +00001143 return isPIC;
1144}
1145
1146static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1147 SelectionDAG &DAG) {
1148 EVT PtrVT = HiPart.getValueType();
1149 SDValue Zero = DAG.getConstant(0, PtrVT);
1150 DebugLoc DL = HiPart.getDebugLoc();
1151
1152 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1153 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001154
Chris Lattner1e61e692010-11-15 02:46:57 +00001155 // With PIC, the first instruction is actually "GR+hi(&G)".
1156 if (isPIC)
1157 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1158 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001159
Chris Lattner1e61e692010-11-15 02:46:57 +00001160 // Generate non-pic code that has direct accesses to the constant pool.
1161 // The address of the global is just (hi(&g)+lo(&g)).
1162 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1163}
1164
Scott Michelfdc40a02009-02-17 22:15:04 +00001165SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001166 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001167 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001168 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001169 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001170
Chris Lattner1e61e692010-11-15 02:46:57 +00001171 unsigned MOHiFlag, MOLoFlag;
1172 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1173 SDValue CPIHi =
1174 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1175 SDValue CPILo =
1176 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1177 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001178}
1179
Dan Gohmand858e902010-04-17 15:26:15 +00001180SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001181 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001182 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001183
Chris Lattner1e61e692010-11-15 02:46:57 +00001184 unsigned MOHiFlag, MOLoFlag;
1185 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1186 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1187 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1188 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001189}
1190
Dan Gohmand858e902010-04-17 15:26:15 +00001191SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1192 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001193 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001194
Dan Gohman46510a72010-04-15 01:51:59 +00001195 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001196
Chris Lattner1e61e692010-11-15 02:46:57 +00001197 unsigned MOHiFlag, MOLoFlag;
1198 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1199 SDValue TgtBAHi = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOHiFlag);
1200 SDValue TgtBALo = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOLoFlag);
1201 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1202}
1203
1204SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1205 SelectionDAG &DAG) const {
1206 EVT PtrVT = Op.getValueType();
1207 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1208 DebugLoc DL = GSDN->getDebugLoc();
1209 const GlobalValue *GV = GSDN->getGlobal();
1210
Chris Lattner1e61e692010-11-15 02:46:57 +00001211 // 64-bit SVR4 ABI code is always position-independent.
1212 // The actual address of the GlobalValue is stored in the TOC.
1213 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1214 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1215 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1216 DAG.getRegister(PPC::X2, MVT::i64));
1217 }
1218
Chris Lattner6d2ff122010-11-15 03:13:19 +00001219 unsigned MOHiFlag, MOLoFlag;
1220 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001221
Chris Lattner6d2ff122010-11-15 03:13:19 +00001222 SDValue GAHi =
1223 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1224 SDValue GALo =
1225 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001226
Chris Lattner6d2ff122010-11-15 03:13:19 +00001227 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001228
Chris Lattner6d2ff122010-11-15 03:13:19 +00001229 // If the global reference is actually to a non-lazy-pointer, we have to do an
1230 // extra load to get the address of the global.
1231 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1232 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
1233 false, false, 0);
1234 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001235}
1236
Dan Gohmand858e902010-04-17 15:26:15 +00001237SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001238 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001239 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001240
Chris Lattner1a635d62006-04-14 06:01:58 +00001241 // If we're comparing for equality to zero, expose the fact that this is
1242 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1243 // fold the new nodes.
1244 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1245 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001246 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001247 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001248 if (VT.bitsLT(MVT::i32)) {
1249 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001250 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001251 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001252 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001253 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1254 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001255 DAG.getConstant(Log2b, MVT::i32));
1256 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001257 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001258 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001259 // optimized. FIXME: revisit this when we can custom lower all setcc
1260 // optimizations.
1261 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001262 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001263 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001264
Chris Lattner1a635d62006-04-14 06:01:58 +00001265 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001266 // by xor'ing the rhs with the lhs, which is faster than setting a
1267 // condition register, reading it back out, and masking the correct bit. The
1268 // normal approach here uses sub to do this instead of xor. Using xor exposes
1269 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001270 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001271 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001272 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001273 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001274 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001275 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001276 }
Dan Gohman475871a2008-07-27 21:46:04 +00001277 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001278}
1279
Dan Gohman475871a2008-07-27 21:46:04 +00001280SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001281 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001282 SDNode *Node = Op.getNode();
1283 EVT VT = Node->getValueType(0);
1284 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1285 SDValue InChain = Node->getOperand(0);
1286 SDValue VAListPtr = Node->getOperand(1);
1287 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1288 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001289
Roman Divackybdb226e2011-06-28 15:30:42 +00001290 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1291
1292 // gpr_index
1293 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1294 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1295 false, false, 0);
1296 InChain = GprIndex.getValue(1);
1297
1298 if (VT == MVT::i64) {
1299 // Check if GprIndex is even
1300 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1301 DAG.getConstant(1, MVT::i32));
1302 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1303 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1304 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1305 DAG.getConstant(1, MVT::i32));
1306 // Align GprIndex to be even if it isn't
1307 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1308 GprIndex);
1309 }
1310
1311 // fpr index is 1 byte after gpr
1312 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1313 DAG.getConstant(1, MVT::i32));
1314
1315 // fpr
1316 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1317 FprPtr, MachinePointerInfo(SV), MVT::i8,
1318 false, false, 0);
1319 InChain = FprIndex.getValue(1);
1320
1321 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1322 DAG.getConstant(8, MVT::i32));
1323
1324 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1325 DAG.getConstant(4, MVT::i32));
1326
1327 // areas
1328 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
1329 MachinePointerInfo(), false, false, 0);
1330 InChain = OverflowArea.getValue(1);
1331
1332 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
1333 MachinePointerInfo(), false, false, 0);
1334 InChain = RegSaveArea.getValue(1);
1335
1336 // select overflow_area if index > 8
1337 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1338 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1339
Roman Divackybdb226e2011-06-28 15:30:42 +00001340 // adjustment constant gpr_index * 4/8
1341 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1342 VT.isInteger() ? GprIndex : FprIndex,
1343 DAG.getConstant(VT.isInteger() ? 4 : 8,
1344 MVT::i32));
1345
1346 // OurReg = RegSaveArea + RegConstant
1347 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1348 RegConstant);
1349
1350 // Floating types are 32 bytes into RegSaveArea
1351 if (VT.isFloatingPoint())
1352 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1353 DAG.getConstant(32, MVT::i32));
1354
1355 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1356 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1357 VT.isInteger() ? GprIndex : FprIndex,
1358 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1359 MVT::i32));
1360
1361 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1362 VT.isInteger() ? VAListPtr : FprPtr,
1363 MachinePointerInfo(SV),
1364 MVT::i8, false, false, 0);
1365
1366 // determine if we should load from reg_save_area or overflow_area
1367 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1368
1369 // increase overflow_area by 4/8 if gpr/fpr > 8
1370 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1371 DAG.getConstant(VT.isInteger() ? 4 : 8,
1372 MVT::i32));
1373
1374 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1375 OverflowAreaPlusN);
1376
1377 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1378 OverflowAreaPtr,
1379 MachinePointerInfo(),
1380 MVT::i32, false, false, 0);
1381
1382 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(), false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001383}
1384
Duncan Sands4a544a72011-09-06 13:37:06 +00001385SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1386 SelectionDAG &DAG) const {
1387 return Op.getOperand(0);
1388}
1389
1390SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1391 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001392 SDValue Chain = Op.getOperand(0);
1393 SDValue Trmp = Op.getOperand(1); // trampoline
1394 SDValue FPtr = Op.getOperand(2); // nested function
1395 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001396 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001397
Owen Andersone50ed302009-08-10 22:56:29 +00001398 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001399 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001400 Type *IntPtrTy =
Owen Anderson1d0be152009-08-13 21:58:54 +00001401 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType(
1402 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001403
Scott Michelfdc40a02009-02-17 22:15:04 +00001404 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001405 TargetLowering::ArgListEntry Entry;
1406
1407 Entry.Ty = IntPtrTy;
1408 Entry.Node = Trmp; Args.push_back(Entry);
1409
1410 // TrampSize == (isPPC64 ? 48 : 40);
1411 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001412 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001413 Args.push_back(Entry);
1414
1415 Entry.Node = FPtr; Args.push_back(Entry);
1416 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001417
Bill Wendling77959322008-09-17 00:30:57 +00001418 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
1419 std::pair<SDValue, SDValue> CallResult =
Duncan Sands4a544a72011-09-06 13:37:06 +00001420 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
Owen Andersond1474d02009-07-09 17:57:24 +00001421 false, false, false, false, 0, CallingConv::C, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001422 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001423 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001424 Args, DAG, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001425
Duncan Sands4a544a72011-09-06 13:37:06 +00001426 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001427}
1428
Dan Gohman475871a2008-07-27 21:46:04 +00001429SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001430 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001431 MachineFunction &MF = DAG.getMachineFunction();
1432 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1433
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001434 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001435
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001436 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001437 // vastart just stores the address of the VarArgsFrameIndex slot into the
1438 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001439 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001440 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001441 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001442 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1443 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001444 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001445 }
1446
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001447 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001448 // We suppose the given va_list is already allocated.
1449 //
1450 // typedef struct {
1451 // char gpr; /* index into the array of 8 GPRs
1452 // * stored in the register save area
1453 // * gpr=0 corresponds to r3,
1454 // * gpr=1 to r4, etc.
1455 // */
1456 // char fpr; /* index into the array of 8 FPRs
1457 // * stored in the register save area
1458 // * fpr=0 corresponds to f1,
1459 // * fpr=1 to f2, etc.
1460 // */
1461 // char *overflow_arg_area;
1462 // /* location on stack that holds
1463 // * the next overflow argument
1464 // */
1465 // char *reg_save_area;
1466 // /* where r3:r10 and f1:f8 (if saved)
1467 // * are stored
1468 // */
1469 // } va_list[1];
1470
1471
Dan Gohman1e93df62010-04-17 14:41:14 +00001472 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1473 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001474
Nicolas Geoffray01119992007-04-03 13:59:52 +00001475
Owen Andersone50ed302009-08-10 22:56:29 +00001476 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001477
Dan Gohman1e93df62010-04-17 14:41:14 +00001478 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1479 PtrVT);
1480 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1481 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001482
Duncan Sands83ec4b62008-06-06 12:08:01 +00001483 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001484 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001485
Duncan Sands83ec4b62008-06-06 12:08:01 +00001486 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001487 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001488
1489 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001490 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001491
Dan Gohman69de1932008-02-06 22:27:42 +00001492 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001493
Nicolas Geoffray01119992007-04-03 13:59:52 +00001494 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001495 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001496 Op.getOperand(1),
1497 MachinePointerInfo(SV),
1498 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001499 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001500 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001501 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001502
Nicolas Geoffray01119992007-04-03 13:59:52 +00001503 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001504 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001505 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1506 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001507 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001508 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001509 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001510
Nicolas Geoffray01119992007-04-03 13:59:52 +00001511 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001512 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001513 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1514 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001515 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001516 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001517 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001518
1519 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001520 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1521 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001522 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001523
Chris Lattner1a635d62006-04-14 06:01:58 +00001524}
1525
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001526#include "PPCGenCallingConv.inc"
1527
Duncan Sands1e96bab2010-11-04 10:49:57 +00001528static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001529 CCValAssign::LocInfo &LocInfo,
1530 ISD::ArgFlagsTy &ArgFlags,
1531 CCState &State) {
1532 return true;
1533}
1534
Duncan Sands1e96bab2010-11-04 10:49:57 +00001535static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001536 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001537 CCValAssign::LocInfo &LocInfo,
1538 ISD::ArgFlagsTy &ArgFlags,
1539 CCState &State) {
1540 static const unsigned ArgRegs[] = {
1541 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1542 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1543 };
1544 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001545
Tilmann Schellerffd02002009-07-03 06:45:56 +00001546 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1547
1548 // Skip one register if the first unallocated register has an even register
1549 // number and there are still argument registers available which have not been
1550 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1551 // need to skip a register if RegNum is odd.
1552 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1553 State.AllocateReg(ArgRegs[RegNum]);
1554 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001555
Tilmann Schellerffd02002009-07-03 06:45:56 +00001556 // Always return false here, as this function only makes sure that the first
1557 // unallocated register has an odd register number and does not actually
1558 // allocate a register for the current argument.
1559 return false;
1560}
1561
Duncan Sands1e96bab2010-11-04 10:49:57 +00001562static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001563 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001564 CCValAssign::LocInfo &LocInfo,
1565 ISD::ArgFlagsTy &ArgFlags,
1566 CCState &State) {
1567 static const unsigned ArgRegs[] = {
1568 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1569 PPC::F8
1570 };
1571
1572 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001573
Tilmann Schellerffd02002009-07-03 06:45:56 +00001574 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1575
1576 // If there is only one Floating-point register left we need to put both f64
1577 // values of a split ppc_fp128 value on the stack.
1578 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1579 State.AllocateReg(ArgRegs[RegNum]);
1580 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001581
Tilmann Schellerffd02002009-07-03 06:45:56 +00001582 // Always return false here, as this function only makes sure that the two f64
1583 // values a ppc_fp128 value is split into are both passed in registers or both
1584 // passed on the stack and does not actually allocate a register for the
1585 // current argument.
1586 return false;
1587}
1588
Chris Lattner9f0bc652007-02-25 05:34:32 +00001589/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001590/// on Darwin.
1591static const unsigned *GetFPR() {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001592 static const unsigned FPR[] = {
1593 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001594 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001595 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001596
Chris Lattner9f0bc652007-02-25 05:34:32 +00001597 return FPR;
1598}
1599
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001600/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1601/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001602static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001603 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001604 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001605 if (Flags.isByVal())
1606 ArgSize = Flags.getByValSize();
1607 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1608
1609 return ArgSize;
1610}
1611
Dan Gohman475871a2008-07-27 21:46:04 +00001612SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001613PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001614 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001615 const SmallVectorImpl<ISD::InputArg>
1616 &Ins,
1617 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001618 SmallVectorImpl<SDValue> &InVals)
1619 const {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001620 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001621 return LowerFormalArguments_SVR4(Chain, CallConv, isVarArg, Ins,
1622 dl, DAG, InVals);
1623 } else {
1624 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1625 dl, DAG, InVals);
1626 }
1627}
1628
1629SDValue
1630PPCTargetLowering::LowerFormalArguments_SVR4(
1631 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001632 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001633 const SmallVectorImpl<ISD::InputArg>
1634 &Ins,
1635 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001636 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001637
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001638 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001639 // +-----------------------------------+
1640 // +--> | Back chain |
1641 // | +-----------------------------------+
1642 // | | Floating-point register save area |
1643 // | +-----------------------------------+
1644 // | | General register save area |
1645 // | +-----------------------------------+
1646 // | | CR save word |
1647 // | +-----------------------------------+
1648 // | | VRSAVE save word |
1649 // | +-----------------------------------+
1650 // | | Alignment padding |
1651 // | +-----------------------------------+
1652 // | | Vector register save area |
1653 // | +-----------------------------------+
1654 // | | Local variable space |
1655 // | +-----------------------------------+
1656 // | | Parameter list area |
1657 // | +-----------------------------------+
1658 // | | LR save word |
1659 // | +-----------------------------------+
1660 // SP--> +--- | Back chain |
1661 // +-----------------------------------+
1662 //
1663 // Specifications:
1664 // System V Application Binary Interface PowerPC Processor Supplement
1665 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001666
Tilmann Schellerffd02002009-07-03 06:45:56 +00001667 MachineFunction &MF = DAG.getMachineFunction();
1668 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001669 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001670
Owen Andersone50ed302009-08-10 22:56:29 +00001671 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001672 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohman1797ed52010-02-08 20:27:50 +00001673 bool isImmutable = !(GuaranteedTailCallOpt && (CallConv==CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001674 unsigned PtrByteSize = 4;
1675
1676 // Assign locations to all of the incoming arguments.
1677 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001678 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1679 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001680
1681 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001682 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001683
Dan Gohman98ca4f22009-08-05 01:29:28 +00001684 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001685
Tilmann Schellerffd02002009-07-03 06:45:56 +00001686 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1687 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001688
Tilmann Schellerffd02002009-07-03 06:45:56 +00001689 // Arguments stored in registers.
1690 if (VA.isRegLoc()) {
1691 TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001692 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001693
Owen Anderson825b72b2009-08-11 20:47:22 +00001694 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001695 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001696 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001697 case MVT::i32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001698 RC = PPC::GPRCRegisterClass;
1699 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001700 case MVT::f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001701 RC = PPC::F4RCRegisterClass;
1702 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001703 case MVT::f64:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001704 RC = PPC::F8RCRegisterClass;
1705 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001706 case MVT::v16i8:
1707 case MVT::v8i16:
1708 case MVT::v4i32:
1709 case MVT::v4f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001710 RC = PPC::VRRCRegisterClass;
1711 break;
1712 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001713
Tilmann Schellerffd02002009-07-03 06:45:56 +00001714 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001715 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001716 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001717
Dan Gohman98ca4f22009-08-05 01:29:28 +00001718 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001719 } else {
1720 // Argument stored in memory.
1721 assert(VA.isMemLoc());
1722
1723 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1724 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001725 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001726
1727 // Create load nodes to retrieve arguments from the stack.
1728 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001729 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1730 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00001731 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001732 }
1733 }
1734
1735 // Assign locations to all of the incoming aggregate by value arguments.
1736 // Aggregates passed by value are stored in the local variable space of the
1737 // caller's stack frame, right above the parameter list area.
1738 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001739 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1740 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001741
1742 // Reserve stack space for the allocations in CCInfo.
1743 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1744
Dan Gohman98ca4f22009-08-05 01:29:28 +00001745 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001746
1747 // Area that is at least reserved in the caller of this function.
1748 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001749
Tilmann Schellerffd02002009-07-03 06:45:56 +00001750 // Set the size that is at least reserved in caller of this function. Tail
1751 // call optimized function's reserved stack space needs to be aligned so that
1752 // taking the difference between two stack areas will result in an aligned
1753 // stack.
1754 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1755
1756 MinReservedArea =
1757 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001758 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001759
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001760 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001761 getStackAlignment();
1762 unsigned AlignMask = TargetAlign-1;
1763 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001764
Tilmann Schellerffd02002009-07-03 06:45:56 +00001765 FI->setMinReservedArea(MinReservedArea);
1766
1767 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001768
Tilmann Schellerffd02002009-07-03 06:45:56 +00001769 // If the function takes variable number of arguments, make a frame index for
1770 // the start of the first vararg value... for expansion of llvm.va_start.
1771 if (isVarArg) {
1772 static const unsigned GPArgRegs[] = {
1773 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1774 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1775 };
1776 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1777
1778 static const unsigned FPArgRegs[] = {
1779 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1780 PPC::F8
1781 };
1782 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1783
Dan Gohman1e93df62010-04-17 14:41:14 +00001784 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1785 NumGPArgRegs));
1786 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1787 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001788
1789 // Make room for NumGPArgRegs and NumFPArgRegs.
1790 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001791 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001792
Dan Gohman1e93df62010-04-17 14:41:14 +00001793 FuncInfo->setVarArgsStackOffset(
1794 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001795 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001796
Dan Gohman1e93df62010-04-17 14:41:14 +00001797 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1798 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001799
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001800 // The fixed integer arguments of a variadic function are stored to the
1801 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1802 // the result of va_next.
1803 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1804 // Get an existing live-in vreg, or add a new one.
1805 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1806 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001807 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001808
Dan Gohman98ca4f22009-08-05 01:29:28 +00001809 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001810 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1811 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001812 MemOps.push_back(Store);
1813 // Increment the address by four for the next argument to store
1814 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1815 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1816 }
1817
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001818 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1819 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001820 // The double arguments are stored to the VarArgsFrameIndex
1821 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001822 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1823 // Get an existing live-in vreg, or add a new one.
1824 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1825 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001826 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001827
Owen Anderson825b72b2009-08-11 20:47:22 +00001828 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001829 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1830 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001831 MemOps.push_back(Store);
1832 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001833 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001834 PtrVT);
1835 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1836 }
1837 }
1838
1839 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001840 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001841 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001842
Dan Gohman98ca4f22009-08-05 01:29:28 +00001843 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001844}
1845
1846SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001847PPCTargetLowering::LowerFormalArguments_Darwin(
1848 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001849 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001850 const SmallVectorImpl<ISD::InputArg>
1851 &Ins,
1852 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001853 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001854 // TODO: add description of PPC stack frame format, or at least some docs.
1855 //
1856 MachineFunction &MF = DAG.getMachineFunction();
1857 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001858 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001859
Owen Andersone50ed302009-08-10 22:56:29 +00001860 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001861 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001862 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohman1797ed52010-02-08 20:27:50 +00001863 bool isImmutable = !(GuaranteedTailCallOpt && (CallConv==CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001864 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001865
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001866 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001867 // Area that is at least reserved in caller of this function.
1868 unsigned MinReservedArea = ArgOffset;
1869
Chris Lattnerc91a4752006-06-26 22:48:35 +00001870 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001871 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1872 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1873 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001874 static const unsigned GPR_64[] = { // 64-bit registers.
1875 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1876 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1877 };
Scott Michelfdc40a02009-02-17 22:15:04 +00001878
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001879 static const unsigned *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00001880
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001881 static const unsigned VR[] = {
1882 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1883 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1884 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001885
Owen Anderson718cb662007-09-07 04:06:50 +00001886 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001887 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00001888 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001889
1890 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001891
Chris Lattnerc91a4752006-06-26 22:48:35 +00001892 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00001893
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001894 // In 32-bit non-varargs functions, the stack space for vectors is after the
1895 // stack space for non-vectors. We do not use this space unless we have
1896 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00001897 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001898 // that out...for the pathological case, compute VecArgOffset as the
1899 // start of the vector parameter area. Computing VecArgOffset is the
1900 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001901 unsigned VecArgOffset = ArgOffset;
1902 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001903 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001904 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001905 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001906 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001907 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001908
Duncan Sands276dcbd2008-03-21 09:14:45 +00001909 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001910 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001911 ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00001912 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001913 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1914 VecArgOffset += ArgSize;
1915 continue;
1916 }
1917
Owen Anderson825b72b2009-08-11 20:47:22 +00001918 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001919 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001920 case MVT::i32:
1921 case MVT::f32:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001922 VecArgOffset += isPPC64 ? 8 : 4;
1923 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001924 case MVT::i64: // PPC64
1925 case MVT::f64:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001926 VecArgOffset += 8;
1927 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001928 case MVT::v4f32:
1929 case MVT::v4i32:
1930 case MVT::v8i16:
1931 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001932 // Nothing to do, we're only looking at Nonvector args here.
1933 break;
1934 }
1935 }
1936 }
1937 // We've found where the vector parameter area in memory is. Skip the
1938 // first 12 parameters; these don't use that memory.
1939 VecArgOffset = ((VecArgOffset+15)/16)*16;
1940 VecArgOffset += 12*16;
1941
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001942 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001943 // entry to a function on PPC, the arguments start after the linkage area,
1944 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001945
Dan Gohman475871a2008-07-27 21:46:04 +00001946 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001947 unsigned nAltivecParamsAtEnd = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001948 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001949 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001950 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00001951 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001952 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001953 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001954 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001955
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001956 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001957
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001958 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00001959 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1960 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001961 if (isVarArg || isPPC64) {
1962 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001963 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00001964 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001965 PtrByteSize);
1966 } else nAltivecParamsAtEnd++;
1967 } else
1968 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001969 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00001970 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001971 PtrByteSize);
1972
Dale Johannesen8419dd62008-03-07 20:27:40 +00001973 // FIXME the codegen can be much improved in some cases.
1974 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001975 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00001976 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001977 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00001978 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001979 // Objects of size 1 and 2 are right justified, everything else is
1980 // left justified. This means the memory address is adjusted forwards.
1981 if (ObjSize==1 || ObjSize==2) {
1982 CurArgOffset = CurArgOffset + (4 - ObjSize);
1983 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001984 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00001985 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00001986 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001987 InVals.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001988 if (ObjSize==1 || ObjSize==2) {
1989 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00001990 unsigned VReg;
1991 if (isPPC64)
1992 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
1993 else
1994 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001995 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001996 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001997 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00001998 ObjSize==1 ? MVT::i8 : MVT::i16,
1999 false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002000 MemOps.push_back(Store);
2001 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002002 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002003
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002004 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002005
Dale Johannesen7f96f392008-03-08 01:41:42 +00002006 continue;
2007 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002008 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2009 // Store whatever pieces of the object are in registers
2010 // to memory. ArgVal will be address of the beginning of
2011 // the object.
2012 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002013 unsigned VReg;
2014 if (isPPC64)
2015 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2016 else
2017 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002018 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002019 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002020 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002021 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2022 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002023 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002024 MemOps.push_back(Store);
2025 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002026 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002027 } else {
2028 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2029 break;
2030 }
2031 }
2032 continue;
2033 }
2034
Owen Anderson825b72b2009-08-11 20:47:22 +00002035 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002036 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002037 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002038 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002039 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002040 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002041 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002042 ++GPR_idx;
2043 } else {
2044 needsLoad = true;
2045 ArgSize = PtrByteSize;
2046 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002047 // All int arguments reserve stack space in the Darwin ABI.
2048 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002049 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002050 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002051 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002052 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002053 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002054 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002055 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002056
Owen Anderson825b72b2009-08-11 20:47:22 +00002057 if (ObjectVT == MVT::i32) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002058 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002059 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002060 if (Flags.isSExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002061 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002062 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00002063 else if (Flags.isZExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002064 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002065 DAG.getValueType(ObjectVT));
2066
Owen Anderson825b72b2009-08-11 20:47:22 +00002067 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002068 }
2069
Chris Lattnerc91a4752006-06-26 22:48:35 +00002070 ++GPR_idx;
2071 } else {
2072 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002073 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002074 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002075 // All int arguments reserve stack space in the Darwin ABI.
2076 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002077 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002078
Owen Anderson825b72b2009-08-11 20:47:22 +00002079 case MVT::f32:
2080 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002081 // Every 4 bytes of argument space consumes one of the GPRs available for
2082 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002083 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002084 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002085 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002086 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002087 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002088 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002089 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002090
Owen Anderson825b72b2009-08-11 20:47:22 +00002091 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002092 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002093 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002094 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002095
Dan Gohman98ca4f22009-08-05 01:29:28 +00002096 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002097 ++FPR_idx;
2098 } else {
2099 needsLoad = true;
2100 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002101
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002102 // All FP arguments reserve stack space in the Darwin ABI.
2103 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002104 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002105 case MVT::v4f32:
2106 case MVT::v4i32:
2107 case MVT::v8i16:
2108 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002109 // Note that vector arguments in registers don't reserve stack space,
2110 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002111 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002112 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002113 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002114 if (isVarArg) {
2115 while ((ArgOffset % 16) != 0) {
2116 ArgOffset += PtrByteSize;
2117 if (GPR_idx != Num_GPR_Regs)
2118 GPR_idx++;
2119 }
2120 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002121 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002122 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002123 ++VR_idx;
2124 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002125 if (!isVarArg && !isPPC64) {
2126 // Vectors go after all the nonvectors.
2127 CurArgOffset = VecArgOffset;
2128 VecArgOffset += 16;
2129 } else {
2130 // Vectors are aligned.
2131 ArgOffset = ((ArgOffset+15)/16)*16;
2132 CurArgOffset = ArgOffset;
2133 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002134 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002135 needsLoad = true;
2136 }
2137 break;
2138 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002139
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002140 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002141 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002142 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002143 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002144 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002145 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002146 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002147 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002148 false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002149 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002150
Dan Gohman98ca4f22009-08-05 01:29:28 +00002151 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002152 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002153
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002154 // Set the size that is at least reserved in caller of this function. Tail
2155 // call optimized function's reserved stack space needs to be aligned so that
2156 // taking the difference between two stack areas will result in an aligned
2157 // stack.
2158 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2159 // Add the Altivec parameters at the end, if needed.
2160 if (nAltivecParamsAtEnd) {
2161 MinReservedArea = ((MinReservedArea+15)/16)*16;
2162 MinReservedArea += 16*nAltivecParamsAtEnd;
2163 }
2164 MinReservedArea =
2165 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002166 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2167 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002168 getStackAlignment();
2169 unsigned AlignMask = TargetAlign-1;
2170 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2171 FI->setMinReservedArea(MinReservedArea);
2172
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002173 // If the function takes variable number of arguments, make a frame index for
2174 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002175 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002176 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002177
Dan Gohman1e93df62010-04-17 14:41:14 +00002178 FuncInfo->setVarArgsFrameIndex(
2179 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002180 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002181 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002182
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002183 // If this function is vararg, store any remaining integer argument regs
2184 // to their spots on the stack so that they may be loaded by deferencing the
2185 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002186 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002187 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002188
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002189 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002190 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002191 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002192 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002193
Dan Gohman98ca4f22009-08-05 01:29:28 +00002194 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002195 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2196 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002197 MemOps.push_back(Store);
2198 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002199 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002200 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002201 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002202 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002203
Dale Johannesen8419dd62008-03-07 20:27:40 +00002204 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002205 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002206 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002207
Dan Gohman98ca4f22009-08-05 01:29:28 +00002208 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002209}
2210
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002211/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002212/// linkage area for the Darwin ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002213static unsigned
2214CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2215 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002216 bool isVarArg,
2217 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002218 const SmallVectorImpl<ISD::OutputArg>
2219 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002220 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002221 unsigned &nAltivecParamsAtEnd) {
2222 // Count how many bytes are to be pushed on the stack, including the linkage
2223 // area, and parameter passing area. We start with 24/48 bytes, which is
2224 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002225 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002226 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002227 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2228
2229 // Add up all the space actually used.
2230 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2231 // they all go in registers, but we must reserve stack space for them for
2232 // possible use by the caller. In varargs or 64-bit calls, parameters are
2233 // assigned stack space in order, with padding so Altivec parameters are
2234 // 16-byte aligned.
2235 nAltivecParamsAtEnd = 0;
2236 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002237 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002238 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002239 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002240 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2241 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002242 if (!isVarArg && !isPPC64) {
2243 // Non-varargs Altivec parameters go after all the non-Altivec
2244 // parameters; handle those later so we know how much padding we need.
2245 nAltivecParamsAtEnd++;
2246 continue;
2247 }
2248 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2249 NumBytes = ((NumBytes+15)/16)*16;
2250 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002251 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002252 }
2253
2254 // Allow for Altivec parameters at the end, if needed.
2255 if (nAltivecParamsAtEnd) {
2256 NumBytes = ((NumBytes+15)/16)*16;
2257 NumBytes += 16*nAltivecParamsAtEnd;
2258 }
2259
2260 // The prolog code of the callee may store up to 8 GPR argument registers to
2261 // the stack, allowing va_start to index over them in memory if its varargs.
2262 // Because we cannot tell if this is needed on the caller side, we have to
2263 // conservatively assume that it is needed. As such, make sure we have at
2264 // least enough stack space for the caller to store the 8 GPRs.
2265 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002266 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002267
2268 // Tail call needs the stack to be aligned.
Dan Gohman1797ed52010-02-08 20:27:50 +00002269 if (CC==CallingConv::Fast && GuaranteedTailCallOpt) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002270 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002271 getStackAlignment();
2272 unsigned AlignMask = TargetAlign-1;
2273 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2274 }
2275
2276 return NumBytes;
2277}
2278
2279/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002280/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002281static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002282 unsigned ParamSize) {
2283
Dale Johannesenb60d5192009-11-24 01:09:07 +00002284 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002285
2286 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2287 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2288 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2289 // Remember only if the new adjustement is bigger.
2290 if (SPDiff < FI->getTailCallSPDelta())
2291 FI->setTailCallSPDelta(SPDiff);
2292
2293 return SPDiff;
2294}
2295
Dan Gohman98ca4f22009-08-05 01:29:28 +00002296/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2297/// for tail call optimization. Targets which want to do tail call
2298/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002299bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002300PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002301 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002302 bool isVarArg,
2303 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002304 SelectionDAG& DAG) const {
Dan Gohman1797ed52010-02-08 20:27:50 +00002305 if (!GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002306 return false;
2307
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002308 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002309 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002310 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002311
Dan Gohman98ca4f22009-08-05 01:29:28 +00002312 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002313 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002314 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2315 // Functions containing by val parameters are not supported.
2316 for (unsigned i = 0; i != Ins.size(); i++) {
2317 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2318 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002319 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002320
2321 // Non PIC/GOT tail calls are supported.
2322 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2323 return true;
2324
2325 // At the moment we can only do local tail calls (in same module, hidden
2326 // or protected) if we are generating PIC.
2327 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2328 return G->getGlobal()->hasHiddenVisibility()
2329 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002330 }
2331
2332 return false;
2333}
2334
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002335/// isCallCompatibleAddress - Return the immediate to use if the specified
2336/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002337static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002338 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2339 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002340
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002341 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002342 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
2343 (Addr << 6 >> 6) != Addr)
2344 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002345
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002346 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002347 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002348}
2349
Dan Gohman844731a2008-05-13 00:00:25 +00002350namespace {
2351
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002352struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002353 SDValue Arg;
2354 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002355 int FrameIdx;
2356
2357 TailCallArgumentInfo() : FrameIdx(0) {}
2358};
2359
Dan Gohman844731a2008-05-13 00:00:25 +00002360}
2361
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002362/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2363static void
2364StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002365 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002366 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002367 SmallVector<SDValue, 8> &MemOpChains,
2368 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002369 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002370 SDValue Arg = TailCallArgs[i].Arg;
2371 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002372 int FI = TailCallArgs[i].FrameIdx;
2373 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002374 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002375 MachinePointerInfo::getFixedStack(FI),
2376 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002377 }
2378}
2379
2380/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2381/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002382static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002383 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002384 SDValue Chain,
2385 SDValue OldRetAddr,
2386 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002387 int SPDiff,
2388 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002389 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002390 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002391 if (SPDiff) {
2392 // Calculate the new stack slot for the return address.
2393 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002394 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002395 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002396 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002397 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002398 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002399 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002400 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002401 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002402 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002403
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002404 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2405 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002406 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002407 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002408 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002409 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002410 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002411 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2412 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002413 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002414 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002415 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002416 }
2417 return Chain;
2418}
2419
2420/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2421/// the position of the argument.
2422static void
2423CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002424 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002425 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2426 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002427 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002428 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002429 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002430 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002431 TailCallArgumentInfo Info;
2432 Info.Arg = Arg;
2433 Info.FrameIdxOp = FIN;
2434 Info.FrameIdx = FI;
2435 TailCallArguments.push_back(Info);
2436}
2437
2438/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2439/// stack slot. Returns the chain as result and the loaded frame pointers in
2440/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002441SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002442 int SPDiff,
2443 SDValue Chain,
2444 SDValue &LROpOut,
2445 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002446 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002447 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002448 if (SPDiff) {
2449 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002450 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002451 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002452 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002453 false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002454 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002455
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002456 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2457 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002458 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002459 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002460 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002461 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002462 Chain = SDValue(FPOpOut.getNode(), 1);
2463 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002464 }
2465 return Chain;
2466}
2467
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002468/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002469/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002470/// specified by the specific parameter attribute. The copy will be passed as
2471/// a byval function parameter.
2472/// Sometimes what we are copying is the end of a larger object, the part that
2473/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002474static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002475CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002476 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002477 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002478 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002479 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002480 false, false, MachinePointerInfo(0),
2481 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002482}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002483
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002484/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2485/// tail calls.
2486static void
Dan Gohman475871a2008-07-27 21:46:04 +00002487LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2488 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002489 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002490 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002491 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002492 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002493 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002494 if (!isTailCall) {
2495 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002496 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002497 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002498 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002499 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002500 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002501 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002502 DAG.getConstant(ArgOffset, PtrVT));
2503 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002504 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2505 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002506 // Calculate and remember argument location.
2507 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2508 TailCallArguments);
2509}
2510
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002511static
2512void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2513 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2514 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2515 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2516 MachineFunction &MF = DAG.getMachineFunction();
2517
2518 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2519 // might overwrite each other in case of tail call optimization.
2520 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002521 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002522 InFlag = SDValue();
2523 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2524 MemOpChains2, dl);
2525 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002526 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002527 &MemOpChains2[0], MemOpChains2.size());
2528
2529 // Store the return address to the appropriate stack slot.
2530 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2531 isPPC64, isDarwinABI, dl);
2532
2533 // Emit callseq_end just before tailcall node.
2534 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2535 DAG.getIntPtrConstant(0, true), InFlag);
2536 InFlag = Chain.getValue(1);
2537}
2538
2539static
2540unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2541 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2542 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002543 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002544 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002545
Chris Lattnerb9082582010-11-14 23:42:06 +00002546 bool isPPC64 = PPCSubTarget.isPPC64();
2547 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
2548
Owen Andersone50ed302009-08-10 22:56:29 +00002549 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002550 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002551 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002552
2553 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2554
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002555 bool needIndirectCall = true;
2556 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002557 // If this is an absolute destination address, use the munged value.
2558 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002559 needIndirectCall = false;
2560 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002561
Chris Lattnerb9082582010-11-14 23:42:06 +00002562 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2563 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
2564 // Use indirect calls for ALL functions calls in JIT mode, since the
2565 // far-call stubs may be outside relocation limits for a BL instruction.
2566 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
2567 unsigned OpFlags = 0;
2568 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002569 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002570 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00002571 (G->getGlobal()->isDeclaration() ||
2572 G->getGlobal()->isWeakForLinker())) {
2573 // PC-relative references to external symbols should go through $stub,
2574 // unless we're building with the leopard linker or later, which
2575 // automatically synthesizes these stubs.
2576 OpFlags = PPCII::MO_DARWIN_STUB;
2577 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002578
Chris Lattnerb9082582010-11-14 23:42:06 +00002579 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
2580 // every direct call is) turn it into a TargetGlobalAddress /
2581 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002582 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00002583 Callee.getValueType(),
2584 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002585 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002586 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002587 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002588
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002589 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002590 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002591
Chris Lattnerb9082582010-11-14 23:42:06 +00002592 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002593 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002594 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002595 // PC-relative references to external symbols should go through $stub,
2596 // unless we're building with the leopard linker or later, which
2597 // automatically synthesizes these stubs.
2598 OpFlags = PPCII::MO_DARWIN_STUB;
2599 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002600
Chris Lattnerb9082582010-11-14 23:42:06 +00002601 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
2602 OpFlags);
2603 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002604 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002605
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002606 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002607 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2608 // to do the call, we can't use PPCISD::CALL.
2609 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002610
2611 if (isSVR4ABI && isPPC64) {
2612 // Function pointers in the 64-bit SVR4 ABI do not point to the function
2613 // entry point, but to the function descriptor (the function entry point
2614 // address is part of the function descriptor though).
2615 // The function descriptor is a three doubleword structure with the
2616 // following fields: function entry point, TOC base address and
2617 // environment pointer.
2618 // Thus for a call through a function pointer, the following actions need
2619 // to be performed:
2620 // 1. Save the TOC of the caller in the TOC save area of its stack
2621 // frame (this is done in LowerCall_Darwin()).
2622 // 2. Load the address of the function entry point from the function
2623 // descriptor.
2624 // 3. Load the TOC of the callee from the function descriptor into r2.
2625 // 4. Load the environment pointer from the function descriptor into
2626 // r11.
2627 // 5. Branch to the function entry point address.
2628 // 6. On return of the callee, the TOC of the caller needs to be
2629 // restored (this is done in FinishCall()).
2630 //
2631 // All those operations are flagged together to ensure that no other
2632 // operations can be scheduled in between. E.g. without flagging the
2633 // operations together, a TOC access in the caller could be scheduled
2634 // between the load of the callee TOC and the branch to the callee, which
2635 // results in the TOC access going through the TOC of the callee instead
2636 // of going through the TOC of the caller, which leads to incorrect code.
2637
2638 // Load the address of the function entry point from the function
2639 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002640 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002641 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
2642 InFlag.getNode() ? 3 : 2);
2643 Chain = LoadFuncPtr.getValue(1);
2644 InFlag = LoadFuncPtr.getValue(2);
2645
2646 // Load environment pointer into r11.
2647 // Offset of the environment pointer within the function descriptor.
2648 SDValue PtrOff = DAG.getIntPtrConstant(16);
2649
2650 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
2651 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
2652 InFlag);
2653 Chain = LoadEnvPtr.getValue(1);
2654 InFlag = LoadEnvPtr.getValue(2);
2655
2656 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
2657 InFlag);
2658 Chain = EnvVal.getValue(0);
2659 InFlag = EnvVal.getValue(1);
2660
2661 // Load TOC of the callee into r2. We are using a target-specific load
2662 // with r2 hard coded, because the result of a target-independent load
2663 // would never go directly into r2, since r2 is a reserved register (which
2664 // prevents the register allocator from allocating it), resulting in an
2665 // additional register being allocated and an unnecessary move instruction
2666 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002667 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002668 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
2669 Callee, InFlag);
2670 Chain = LoadTOCPtr.getValue(0);
2671 InFlag = LoadTOCPtr.getValue(1);
2672
2673 MTCTROps[0] = Chain;
2674 MTCTROps[1] = LoadFuncPtr;
2675 MTCTROps[2] = InFlag;
2676 }
2677
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002678 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
2679 2 + (InFlag.getNode() != 0));
2680 InFlag = Chain.getValue(1);
2681
2682 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00002683 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002684 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002685 Ops.push_back(Chain);
2686 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
2687 Callee.setNode(0);
2688 // Add CTR register as callee so a bctr can be emitted later.
2689 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00002690 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002691 }
2692
2693 // If this is a direct call, pass the chain and the callee.
2694 if (Callee.getNode()) {
2695 Ops.push_back(Chain);
2696 Ops.push_back(Callee);
2697 }
2698 // If this is a tail call add stack pointer delta.
2699 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002700 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002701
2702 // Add argument registers to the end of the list so that they are known live
2703 // into the call.
2704 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2705 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2706 RegsToPass[i].second.getValueType()));
2707
2708 return CallOpc;
2709}
2710
Dan Gohman98ca4f22009-08-05 01:29:28 +00002711SDValue
2712PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002713 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002714 const SmallVectorImpl<ISD::InputArg> &Ins,
2715 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002716 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002717
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002718 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002719 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2720 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002721 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002722
2723 // Copy all of the result registers out of their specified physreg.
2724 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2725 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002726 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002727 assert(VA.isRegLoc() && "Can only return in registers!");
2728 Chain = DAG.getCopyFromReg(Chain, dl,
2729 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002730 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002731 InFlag = Chain.getValue(2);
2732 }
2733
Dan Gohman98ca4f22009-08-05 01:29:28 +00002734 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002735}
2736
Dan Gohman98ca4f22009-08-05 01:29:28 +00002737SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002738PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
2739 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002740 SelectionDAG &DAG,
2741 SmallVector<std::pair<unsigned, SDValue>, 8>
2742 &RegsToPass,
2743 SDValue InFlag, SDValue Chain,
2744 SDValue &Callee,
2745 int SPDiff, unsigned NumBytes,
2746 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00002747 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002748 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002749 SmallVector<SDValue, 8> Ops;
2750 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
2751 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002752 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002753
2754 // When performing tail call optimization the callee pops its arguments off
2755 // the stack. Account for this here so these bytes can be pushed back on in
2756 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2757 int BytesCalleePops =
Dan Gohman1797ed52010-02-08 20:27:50 +00002758 (CallConv==CallingConv::Fast && GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002759
2760 if (InFlag.getNode())
2761 Ops.push_back(InFlag);
2762
2763 // Emit tail call.
2764 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002765 // If this is the first return lowered for this function, add the regs
2766 // to the liveout set for the function.
2767 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
2768 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002769 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2770 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002771 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
2772 for (unsigned i = 0; i != RVLocs.size(); ++i)
2773 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2774 }
2775
2776 assert(((Callee.getOpcode() == ISD::Register &&
2777 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
2778 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2779 Callee.getOpcode() == ISD::TargetGlobalAddress ||
2780 isa<ConstantSDNode>(Callee)) &&
2781 "Expecting an global address, external symbol, absolute value or register");
2782
Owen Anderson825b72b2009-08-11 20:47:22 +00002783 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002784 }
2785
2786 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
2787 InFlag = Chain.getValue(1);
2788
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002789 // Add a NOP immediately after the branch instruction when using the 64-bit
2790 // SVR4 ABI. At link time, if caller and callee are in a different module and
2791 // thus have a different TOC, the call will be replaced with a call to a stub
2792 // function which saves the current TOC, loads the TOC of the callee and
2793 // branches to the callee. The NOP will be replaced with a load instruction
2794 // which restores the TOC of the caller from the TOC save slot of the current
2795 // stack frame. If caller and callee belong to the same module (and have the
2796 // same TOC), the NOP will remain unchanged.
2797 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002798 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002799 if (CallOpc == PPCISD::BCTRL_SVR4) {
2800 // This is a call through a function pointer.
2801 // Restore the caller TOC from the save area into R2.
2802 // See PrepareCall() for more information about calls through function
2803 // pointers in the 64-bit SVR4 ABI.
2804 // We are using a target-specific load with r2 hard coded, because the
2805 // result of a target-independent load would never go directly into r2,
2806 // since r2 is a reserved register (which prevents the register allocator
2807 // from allocating it), resulting in an additional register being
2808 // allocated and an unnecessary move instruction being generated.
2809 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
2810 InFlag = Chain.getValue(1);
2811 } else {
2812 // Otherwise insert NOP.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002813 InFlag = DAG.getNode(PPCISD::NOP, dl, MVT::Glue, InFlag);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002814 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002815 }
2816
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002817 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2818 DAG.getIntPtrConstant(BytesCalleePops, true),
2819 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002820 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002821 InFlag = Chain.getValue(1);
2822
Dan Gohman98ca4f22009-08-05 01:29:28 +00002823 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2824 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002825}
2826
Dan Gohman98ca4f22009-08-05 01:29:28 +00002827SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002828PPCTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002829 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002830 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002831 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002832 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002833 const SmallVectorImpl<ISD::InputArg> &Ins,
2834 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002835 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002836 if (isTailCall)
2837 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
2838 Ins, DAG);
2839
Chris Lattnerb9082582010-11-14 23:42:06 +00002840 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002841 return LowerCall_SVR4(Chain, Callee, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00002842 isTailCall, Outs, OutVals, Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002843 dl, DAG, InVals);
Chris Lattnerb9082582010-11-14 23:42:06 +00002844
2845 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
2846 isTailCall, Outs, OutVals, Ins,
2847 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002848}
2849
2850SDValue
2851PPCTargetLowering::LowerCall_SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002852 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002853 bool isTailCall,
2854 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002855 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002856 const SmallVectorImpl<ISD::InputArg> &Ins,
2857 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002858 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002859 // See PPCTargetLowering::LowerFormalArguments_SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002860 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002861
Dan Gohman98ca4f22009-08-05 01:29:28 +00002862 assert((CallConv == CallingConv::C ||
2863 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00002864
Tilmann Schellerffd02002009-07-03 06:45:56 +00002865 unsigned PtrByteSize = 4;
2866
2867 MachineFunction &MF = DAG.getMachineFunction();
2868
2869 // Mark this function as potentially containing a function that contains a
2870 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2871 // and restoring the callers stack pointer in this functions epilog. This is
2872 // done because by tail calling the called function might overwrite the value
2873 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohman1797ed52010-02-08 20:27:50 +00002874 if (GuaranteedTailCallOpt && CallConv==CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00002875 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002876
Tilmann Schellerffd02002009-07-03 06:45:56 +00002877 // Count how many bytes are to be pushed on the stack, including the linkage
2878 // area, parameter list area and the part of the local variable space which
2879 // contains copies of aggregates which are passed by value.
2880
2881 // Assign locations to all of the outgoing arguments.
2882 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002883 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2884 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002885
2886 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002887 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002888
2889 if (isVarArg) {
2890 // Handle fixed and variable vector arguments differently.
2891 // Fixed vector arguments go into registers as long as registers are
2892 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002893 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002894
Tilmann Schellerffd02002009-07-03 06:45:56 +00002895 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00002896 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002897 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002898 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002899
Dan Gohman98ca4f22009-08-05 01:29:28 +00002900 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002901 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
2902 CCInfo);
2903 } else {
2904 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
2905 ArgFlags, CCInfo);
2906 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002907
Tilmann Schellerffd02002009-07-03 06:45:56 +00002908 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00002909#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00002910 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00002911 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00002912#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002913 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002914 }
2915 }
2916 } else {
2917 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002918 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002919 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002920
Tilmann Schellerffd02002009-07-03 06:45:56 +00002921 // Assign locations to all of the outgoing aggregate by value arguments.
2922 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002923 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2924 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002925
2926 // Reserve stack space for the allocations in CCInfo.
2927 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2928
Dan Gohman98ca4f22009-08-05 01:29:28 +00002929 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002930
2931 // Size of the linkage area, parameter list area and the part of the local
2932 // space variable where copies of aggregates which are passed by value are
2933 // stored.
2934 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002935
Tilmann Schellerffd02002009-07-03 06:45:56 +00002936 // Calculate by how many bytes the stack has to be adjusted in case of tail
2937 // call optimization.
2938 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
2939
2940 // Adjust the stack pointer for the new arguments...
2941 // These operations are automatically eliminated by the prolog/epilog pass
2942 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
2943 SDValue CallSeqStart = Chain;
2944
2945 // Load the return address and frame pointer so it can be moved somewhere else
2946 // later.
2947 SDValue LROp, FPOp;
2948 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
2949 dl);
2950
2951 // Set up a copy of the stack pointer for use loading and storing any
2952 // arguments that may not fit in the registers available for argument
2953 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00002954 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002955
Tilmann Schellerffd02002009-07-03 06:45:56 +00002956 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2957 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2958 SmallVector<SDValue, 8> MemOpChains;
2959
Roman Divacky0aaa9192011-08-30 17:04:16 +00002960 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002961 // Walk the register/memloc assignments, inserting copies/loads.
2962 for (unsigned i = 0, j = 0, e = ArgLocs.size();
2963 i != e;
2964 ++i) {
2965 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002966 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002967 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002968
Tilmann Schellerffd02002009-07-03 06:45:56 +00002969 if (Flags.isByVal()) {
2970 // Argument is an aggregate which is passed by value, thus we need to
2971 // create a copy of it in the local variable space of the current stack
2972 // frame (which is the stack frame of the caller) and pass the address of
2973 // this copy to the callee.
2974 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
2975 CCValAssign &ByValVA = ByValArgLocs[j++];
2976 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002977
Tilmann Schellerffd02002009-07-03 06:45:56 +00002978 // Memory reserved in the local variable space of the callers stack frame.
2979 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002980
Tilmann Schellerffd02002009-07-03 06:45:56 +00002981 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2982 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002983
Tilmann Schellerffd02002009-07-03 06:45:56 +00002984 // Create a copy of the argument in the local area of the current
2985 // stack frame.
2986 SDValue MemcpyCall =
2987 CreateCopyOfByValArgument(Arg, PtrOff,
2988 CallSeqStart.getNode()->getOperand(0),
2989 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002990
Tilmann Schellerffd02002009-07-03 06:45:56 +00002991 // This must go outside the CALLSEQ_START..END.
2992 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
2993 CallSeqStart.getNode()->getOperand(1));
2994 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
2995 NewCallSeqStart.getNode());
2996 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002997
Tilmann Schellerffd02002009-07-03 06:45:56 +00002998 // Pass the address of the aggregate copy on the stack either in a
2999 // physical register or in the parameter list area of the current stack
3000 // frame to the callee.
3001 Arg = PtrOff;
3002 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003003
Tilmann Schellerffd02002009-07-03 06:45:56 +00003004 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003005 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003006 // Put argument in a physical register.
3007 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3008 } else {
3009 // Put argument in the parameter list area of the current stack frame.
3010 assert(VA.isMemLoc());
3011 unsigned LocMemOffset = VA.getLocMemOffset();
3012
3013 if (!isTailCall) {
3014 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3015 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3016
3017 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003018 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003019 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003020 } else {
3021 // Calculate and remember argument location.
3022 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3023 TailCallArguments);
3024 }
3025 }
3026 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003027
Tilmann Schellerffd02002009-07-03 06:45:56 +00003028 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003029 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003030 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003031
Roman Divacky0aaa9192011-08-30 17:04:16 +00003032 // Set CR6 to true if this is a vararg call with floating args passed in
3033 // registers.
Eli Friedman4e3adfd2011-06-14 22:16:20 +00003034 if (isVarArg) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003035 SDValue SetCR(DAG.getMachineNode(seenFloatArg ? PPC::CRSET : PPC::CRUNSET,
3036 dl, MVT::i32), 0);
Eli Friedman4e3adfd2011-06-14 22:16:20 +00003037 RegsToPass.push_back(std::make_pair(unsigned(PPC::CR1EQ), SetCR));
3038 }
3039
Tilmann Schellerffd02002009-07-03 06:45:56 +00003040 // Build a sequence of copy-to-reg nodes chained together with token chain
3041 // and flag operands which copy the outgoing args into the appropriate regs.
3042 SDValue InFlag;
3043 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3044 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3045 RegsToPass[i].second, InFlag);
3046 InFlag = Chain.getValue(1);
3047 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003048
Chris Lattnerb9082582010-11-14 23:42:06 +00003049 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003050 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3051 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003052
Dan Gohman98ca4f22009-08-05 01:29:28 +00003053 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3054 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3055 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003056}
3057
Dan Gohman98ca4f22009-08-05 01:29:28 +00003058SDValue
3059PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003060 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003061 bool isTailCall,
3062 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003063 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003064 const SmallVectorImpl<ISD::InputArg> &Ins,
3065 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003066 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003067
3068 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00003069
Owen Andersone50ed302009-08-10 22:56:29 +00003070 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003071 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003072 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00003073
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003074 MachineFunction &MF = DAG.getMachineFunction();
3075
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003076 // Mark this function as potentially containing a function that contains a
3077 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3078 // and restoring the callers stack pointer in this functions epilog. This is
3079 // done because by tail calling the called function might overwrite the value
3080 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohman1797ed52010-02-08 20:27:50 +00003081 if (GuaranteedTailCallOpt && CallConv==CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003082 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3083
3084 unsigned nAltivecParamsAtEnd = 0;
3085
Chris Lattnerabde4602006-05-16 22:56:08 +00003086 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00003087 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003088 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003089 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00003090 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00003091 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003092 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00003093
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003094 // Calculate by how many bytes the stack has to be adjusted in case of tail
3095 // call optimization.
3096 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00003097
Dan Gohman98ca4f22009-08-05 01:29:28 +00003098 // To protect arguments on the stack from being clobbered in a tail call,
3099 // force all the loads to happen before doing any other lowering.
3100 if (isTailCall)
3101 Chain = DAG.getStackArgumentTokenFactor(Chain);
3102
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003103 // Adjust the stack pointer for the new arguments...
3104 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00003105 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00003106 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00003107
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003108 // Load the return address and frame pointer so it can be move somewhere else
3109 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00003110 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003111 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3112 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003113
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003114 // Set up a copy of the stack pointer for use loading and storing any
3115 // arguments that may not fit in the registers available for argument
3116 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00003117 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003118 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003119 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003120 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003121 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00003122
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003123 // Figure out which arguments are going to go in registers, and which in
3124 // memory. Also, if this is a vararg function, floating point operations
3125 // must be stored to our stack, and loaded into integer regs as well, if
3126 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003127 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003128 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00003129
Chris Lattnerc91a4752006-06-26 22:48:35 +00003130 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00003131 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3132 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3133 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00003134 static const unsigned GPR_64[] = { // 64-bit registers.
3135 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3136 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3137 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003138 static const unsigned *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00003139
Chris Lattner9a2a4972006-05-17 06:01:33 +00003140 static const unsigned VR[] = {
3141 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3142 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3143 };
Owen Anderson718cb662007-09-07 04:06:50 +00003144 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003145 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003146 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00003147
Chris Lattnerc91a4752006-06-26 22:48:35 +00003148 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
3149
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003150 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003151 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3152
Dan Gohman475871a2008-07-27 21:46:04 +00003153 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00003154 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003155 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003156 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003157
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003158 // PtrOff will be used to store the current argument to the stack if a
3159 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00003160 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00003161
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003162 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003163
Dale Johannesen39355f92009-02-04 02:34:38 +00003164 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003165
3166 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00003167 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00003168 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3169 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00003170 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003171 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003172
Dale Johannesen8419dd62008-03-07 20:27:40 +00003173 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00003174 if (Flags.isByVal()) {
3175 unsigned Size = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00003176 if (Size==1 || Size==2) {
3177 // Very small objects are passed right-justified.
3178 // Everything else is passed left-justified.
Owen Anderson825b72b2009-08-11 20:47:22 +00003179 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003180 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00003181 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00003182 MachinePointerInfo(), VT,
3183 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003184 MemOpChains.push_back(Load.getValue(1));
3185 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003186
3187 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003188 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00003189 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003190 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00003191 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00003192 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003193 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003194 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003195 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003196 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00003197 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3198 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00003199 Chain = CallSeqStart = NewCallSeqStart;
3200 ArgOffset += PtrByteSize;
3201 }
3202 continue;
3203 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003204 // Copy entire object into memory. There are cases where gcc-generated
3205 // code assumes it is there, even if it could be put entirely into
3206 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00003207 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00003208 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003209 Flags, DAG, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003210 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003211 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003212 CallSeqStart.getNode()->getOperand(1));
3213 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003214 Chain = CallSeqStart = NewCallSeqStart;
3215 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003216 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00003217 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003218 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003219 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003220 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3221 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003222 false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00003223 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003224 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003225 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003226 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003227 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003228 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003229 }
3230 }
3231 continue;
3232 }
3233
Owen Anderson825b72b2009-08-11 20:47:22 +00003234 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003235 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003236 case MVT::i32:
3237 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003238 if (GPR_idx != NumGPRs) {
3239 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003240 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003241 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3242 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003243 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003244 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003245 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003246 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003247 case MVT::f32:
3248 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003249 if (FPR_idx != NumFPRs) {
3250 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3251
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003252 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00003253 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3254 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003255 MemOpChains.push_back(Store);
3256
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003257 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00003258 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003259 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3260 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003261 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003262 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003263 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003264 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00003265 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003266 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003267 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3268 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003269 false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003270 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003271 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00003272 }
3273 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003274 // If we have any FPRs remaining, we may also have GPRs remaining.
3275 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
3276 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003277 if (GPR_idx != NumGPRs)
3278 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00003279 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003280 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
3281 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00003282 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003283 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003284 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3285 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003286 TailCallArguments, dl);
Chris Lattnerabde4602006-05-16 22:56:08 +00003287 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003288 if (isPPC64)
3289 ArgOffset += 8;
3290 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003291 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003292 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003293 case MVT::v4f32:
3294 case MVT::v4i32:
3295 case MVT::v8i16:
3296 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00003297 if (isVarArg) {
3298 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00003299 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00003300 // V registers; in fact gcc does this only for arguments that are
3301 // prototyped, not for those that match the ... We do it for all
3302 // arguments, seems to work.
3303 while (ArgOffset % 16 !=0) {
3304 ArgOffset += PtrByteSize;
3305 if (GPR_idx != NumGPRs)
3306 GPR_idx++;
3307 }
3308 // We could elide this store in the case where the object fits
3309 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00003310 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00003311 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00003312 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3313 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003314 MemOpChains.push_back(Store);
3315 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003316 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003317 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003318 false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003319 MemOpChains.push_back(Load.getValue(1));
3320 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3321 }
3322 ArgOffset += 16;
3323 for (unsigned i=0; i<16; i+=PtrByteSize) {
3324 if (GPR_idx == NumGPRs)
3325 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00003326 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00003327 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003328 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003329 false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003330 MemOpChains.push_back(Load.getValue(1));
3331 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3332 }
3333 break;
3334 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003335
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003336 // Non-varargs Altivec params generally go in registers, but have
3337 // stack space allocated at the end.
3338 if (VR_idx != NumVRs) {
3339 // Doesn't have GPR space allocated.
3340 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3341 } else if (nAltivecParamsAtEnd==0) {
3342 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003343 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3344 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003345 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00003346 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00003347 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003348 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00003349 }
Chris Lattnerabde4602006-05-16 22:56:08 +00003350 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003351 // If all Altivec parameters fit in registers, as they usually do,
3352 // they get stack space following the non-Altivec parameters. We
3353 // don't track this here because nobody below needs it.
3354 // If there are more Altivec parameters than fit in registers emit
3355 // the stores here.
3356 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
3357 unsigned j = 0;
3358 // Offset is aligned; skip 1st 12 params which go in V registers.
3359 ArgOffset = ((ArgOffset+15)/16)*16;
3360 ArgOffset += 12*16;
3361 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003362 SDValue Arg = OutVals[i];
3363 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003364 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
3365 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003366 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003367 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003368 // We are emitting Altivec params in order.
3369 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3370 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003371 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003372 ArgOffset += 16;
3373 }
3374 }
3375 }
3376 }
3377
Chris Lattner9a2a4972006-05-17 06:01:33 +00003378 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003379 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00003380 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00003381
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003382 // Check if this is an indirect call (MTCTR/BCTRL).
3383 // See PrepareCall() for more information about calls through function
3384 // pointers in the 64-bit SVR4 ABI.
3385 if (!isTailCall && isPPC64 && PPCSubTarget.isSVR4ABI() &&
3386 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3387 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3388 !isBLACompatibleAddress(Callee, DAG)) {
3389 // Load r2 into a virtual register and store it to the TOC save area.
3390 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3391 // TOC save area offset.
3392 SDValue PtrOff = DAG.getIntPtrConstant(40);
3393 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattner6229d0a2010-09-21 18:41:36 +00003394 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003395 false, false, 0);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003396 }
3397
Dale Johannesenf7b73042010-03-09 20:15:42 +00003398 // On Darwin, R12 must contain the address of an indirect callee. This does
3399 // not mean the MTCTR instruction must use R12; it's easier to model this as
3400 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003401 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00003402 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3403 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3404 !isBLACompatibleAddress(Callee, DAG))
3405 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
3406 PPC::R12), Callee));
3407
Chris Lattner9a2a4972006-05-17 06:01:33 +00003408 // Build a sequence of copy-to-reg nodes chained together with token chain
3409 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00003410 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00003411 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003412 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00003413 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003414 InFlag = Chain.getValue(1);
3415 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003416
Chris Lattnerb9082582010-11-14 23:42:06 +00003417 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003418 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
3419 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003420
Dan Gohman98ca4f22009-08-05 01:29:28 +00003421 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3422 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3423 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00003424}
3425
Hal Finkeld712f932011-10-14 19:51:36 +00003426bool
3427PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
3428 MachineFunction &MF, bool isVarArg,
3429 const SmallVectorImpl<ISD::OutputArg> &Outs,
3430 LLVMContext &Context) const {
3431 SmallVector<CCValAssign, 16> RVLocs;
3432 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
3433 RVLocs, Context);
3434 return CCInfo.CheckReturn(Outs, RetCC_PPC);
3435}
3436
Dan Gohman98ca4f22009-08-05 01:29:28 +00003437SDValue
3438PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003439 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003440 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003441 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003442 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003443
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003444 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003445 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
3446 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003447 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00003448
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003449 // If this is the first return lowered for this function, add the regs to the
3450 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003451 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003452 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00003453 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003454 }
3455
Dan Gohman475871a2008-07-27 21:46:04 +00003456 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00003457
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003458 // Copy the result values into the output registers.
3459 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3460 CCValAssign &VA = RVLocs[i];
3461 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003462 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00003463 OutVals[i], Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003464 Flag = Chain.getValue(1);
3465 }
3466
Gabor Greifba36cb52008-08-28 21:40:38 +00003467 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003468 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003469 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003470 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00003471}
3472
Dan Gohman475871a2008-07-27 21:46:04 +00003473SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003474 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00003475 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003476 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003477
Jim Laskeyefc7e522006-12-04 22:04:42 +00003478 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003479 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00003480
3481 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003482 bool isPPC64 = Subtarget.isPPC64();
3483 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00003484 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003485
3486 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00003487 SDValue Chain = Op.getOperand(0);
3488 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003489
Jim Laskeyefc7e522006-12-04 22:04:42 +00003490 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003491 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
3492 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003493 false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003494
Jim Laskeyefc7e522006-12-04 22:04:42 +00003495 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003496 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00003497
Jim Laskeyefc7e522006-12-04 22:04:42 +00003498 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003499 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003500 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003501}
3502
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003503
3504
Dan Gohman475871a2008-07-27 21:46:04 +00003505SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003506PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003507 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003508 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003509 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003510 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003511
3512 // Get current frame pointer save index. The users of this index will be
3513 // primarily DYNALLOC instructions.
3514 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3515 int RASI = FI->getReturnAddrSaveIndex();
3516
3517 // If the frame pointer save index hasn't been defined yet.
3518 if (!RASI) {
3519 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003520 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003521 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003522 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003523 // Save the result.
3524 FI->setReturnAddrSaveIndex(RASI);
3525 }
3526 return DAG.getFrameIndex(RASI, PtrVT);
3527}
3528
Dan Gohman475871a2008-07-27 21:46:04 +00003529SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003530PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
3531 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003532 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003533 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003534 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003535
3536 // Get current frame pointer save index. The users of this index will be
3537 // primarily DYNALLOC instructions.
3538 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3539 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003540
Jim Laskey2f616bf2006-11-16 22:43:37 +00003541 // If the frame pointer save index hasn't been defined yet.
3542 if (!FPSI) {
3543 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003544 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003545 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00003546
Jim Laskey2f616bf2006-11-16 22:43:37 +00003547 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003548 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003549 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00003550 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003551 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003552 return DAG.getFrameIndex(FPSI, PtrVT);
3553}
Jim Laskey2f616bf2006-11-16 22:43:37 +00003554
Dan Gohman475871a2008-07-27 21:46:04 +00003555SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003556 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003557 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003558 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00003559 SDValue Chain = Op.getOperand(0);
3560 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003561 DebugLoc dl = Op.getDebugLoc();
3562
Jim Laskey2f616bf2006-11-16 22:43:37 +00003563 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003564 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003565 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00003566 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00003567 DAG.getConstant(0, PtrVT), Size);
3568 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00003569 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003570 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00003571 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00003572 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00003573 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003574}
3575
Chris Lattner1a635d62006-04-14 06:01:58 +00003576/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
3577/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00003578SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00003579 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003580 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
3581 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00003582 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003583
Chris Lattner1a635d62006-04-14 06:01:58 +00003584 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00003585
Chris Lattner1a635d62006-04-14 06:01:58 +00003586 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00003587 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003588
Owen Andersone50ed302009-08-10 22:56:29 +00003589 EVT ResVT = Op.getValueType();
3590 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003591 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3592 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00003593 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003594
Chris Lattner1a635d62006-04-14 06:01:58 +00003595 // If the RHS of the comparison is a 0.0, we don't need to do the
3596 // subtraction at all.
3597 if (isFloatingPointZero(RHS))
3598 switch (CC) {
3599 default: break; // SETUO etc aren't handled by fsel.
3600 case ISD::SETULT:
3601 case ISD::SETLT:
3602 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003603 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003604 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003605 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3606 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003607 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003608 case ISD::SETUGT:
3609 case ISD::SETGT:
3610 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003611 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003612 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003613 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3614 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003615 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003616 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003617 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003618
Dan Gohman475871a2008-07-27 21:46:04 +00003619 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00003620 switch (CC) {
3621 default: break; // SETUO etc aren't handled by fsel.
3622 case ISD::SETULT:
3623 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00003624 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003625 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3626 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003627 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003628 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003629 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00003630 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003631 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3632 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003633 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003634 case ISD::SETUGT:
3635 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00003636 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003637 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3638 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003639 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003640 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003641 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00003642 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003643 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3644 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003645 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003646 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00003647 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00003648}
3649
Chris Lattner1f873002007-11-28 18:44:47 +00003650// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003651SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003652 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003653 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00003654 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003655 if (Src.getValueType() == MVT::f32)
3656 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003657
Dan Gohman475871a2008-07-27 21:46:04 +00003658 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00003659 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003660 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003661 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003662 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003663 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00003664 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003665 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003666 case MVT::i64:
3667 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003668 break;
3669 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00003670
Chris Lattner1a635d62006-04-14 06:01:58 +00003671 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00003672 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003673
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003674 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003675 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
3676 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003677
3678 // Result is a load from the stack slot. If loading 4 bytes, make sure to
3679 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00003680 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00003681 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003682 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003683 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003684 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003685}
3686
Dan Gohmand858e902010-04-17 15:26:15 +00003687SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
3688 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003689 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00003690 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00003691 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00003692 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00003693
Owen Anderson825b72b2009-08-11 20:47:22 +00003694 if (Op.getOperand(0).getValueType() == MVT::i64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003695 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003696 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
3697 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00003698 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003699 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003700 return FP;
3701 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003702
Owen Anderson825b72b2009-08-11 20:47:22 +00003703 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00003704 "Unhandled SINT_TO_FP type in custom expander!");
3705 // Since we only generate this in 64-bit mode, we can take advantage of
3706 // 64-bit registers. In particular, sign extend the input value into the
3707 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
3708 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003709 MachineFunction &MF = DAG.getMachineFunction();
3710 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00003711 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00003712 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003713 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00003714
Owen Anderson825b72b2009-08-11 20:47:22 +00003715 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003716 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00003717
Chris Lattner1a635d62006-04-14 06:01:58 +00003718 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003719 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003720 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00003721 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00003722 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
3723 SDValue Store =
3724 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
3725 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00003726 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003727 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
3728 false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003729
Chris Lattner1a635d62006-04-14 06:01:58 +00003730 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003731 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
3732 if (Op.getValueType() == MVT::f32)
3733 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003734 return FP;
3735}
3736
Dan Gohmand858e902010-04-17 15:26:15 +00003737SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
3738 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003739 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003740 /*
3741 The rounding mode is in bits 30:31 of FPSR, and has the following
3742 settings:
3743 00 Round to nearest
3744 01 Round to 0
3745 10 Round to +inf
3746 11 Round to -inf
3747
3748 FLT_ROUNDS, on the other hand, expects the following:
3749 -1 Undefined
3750 0 Round to 0
3751 1 Round to nearest
3752 2 Round to +inf
3753 3 Round to -inf
3754
3755 To perform the conversion, we do:
3756 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3757 */
3758
3759 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00003760 EVT VT = Op.getValueType();
3761 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3762 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00003763 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003764
3765 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00003766 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003767 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00003768 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003769
3770 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00003771 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00003772 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003773 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003774 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003775
3776 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003777 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003778 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003779 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003780 false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003781
3782 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00003783 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003784 DAG.getNode(ISD::AND, dl, MVT::i32,
3785 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00003786 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003787 DAG.getNode(ISD::SRL, dl, MVT::i32,
3788 DAG.getNode(ISD::AND, dl, MVT::i32,
3789 DAG.getNode(ISD::XOR, dl, MVT::i32,
3790 CWD, DAG.getConstant(3, MVT::i32)),
3791 DAG.getConstant(3, MVT::i32)),
3792 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003793
Dan Gohman475871a2008-07-27 21:46:04 +00003794 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00003795 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003796
Duncan Sands83ec4b62008-06-06 12:08:01 +00003797 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00003798 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003799}
3800
Dan Gohmand858e902010-04-17 15:26:15 +00003801SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003802 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003803 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003804 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003805 assert(Op.getNumOperands() == 3 &&
3806 VT == Op.getOperand(1).getValueType() &&
3807 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003808
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003809 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003810 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003811 SDValue Lo = Op.getOperand(0);
3812 SDValue Hi = Op.getOperand(1);
3813 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003814 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003815
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003816 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003817 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003818 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3819 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3820 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3821 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003822 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003823 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3824 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3825 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003826 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003827 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003828}
3829
Dan Gohmand858e902010-04-17 15:26:15 +00003830SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003831 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003832 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003833 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003834 assert(Op.getNumOperands() == 3 &&
3835 VT == Op.getOperand(1).getValueType() &&
3836 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003837
Dan Gohman9ed06db2008-03-07 20:36:53 +00003838 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003839 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003840 SDValue Lo = Op.getOperand(0);
3841 SDValue Hi = Op.getOperand(1);
3842 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003843 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003844
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003845 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003846 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003847 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3848 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3849 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3850 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003851 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003852 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3853 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3854 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003855 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003856 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003857}
3858
Dan Gohmand858e902010-04-17 15:26:15 +00003859SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003860 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003861 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003862 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003863 assert(Op.getNumOperands() == 3 &&
3864 VT == Op.getOperand(1).getValueType() &&
3865 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003866
Dan Gohman9ed06db2008-03-07 20:36:53 +00003867 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003868 SDValue Lo = Op.getOperand(0);
3869 SDValue Hi = Op.getOperand(1);
3870 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003871 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003872
Dale Johannesenf5d97892009-02-04 01:48:28 +00003873 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003874 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00003875 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3876 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3877 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3878 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003879 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00003880 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3881 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3882 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003883 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003884 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003885 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003886}
3887
3888//===----------------------------------------------------------------------===//
3889// Vector related lowering.
3890//
3891
Chris Lattner4a998b92006-04-17 06:00:21 +00003892/// BuildSplatI - Build a canonical splati of Val with an element size of
3893/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00003894static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00003895 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00003896 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003897
Owen Andersone50ed302009-08-10 22:56:29 +00003898 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00003899 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00003900 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003901
Owen Anderson825b72b2009-08-11 20:47:22 +00003902 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003903
Chris Lattner70fa4932006-12-01 01:45:39 +00003904 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3905 if (Val == -1)
3906 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003907
Owen Andersone50ed302009-08-10 22:56:29 +00003908 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003909
Chris Lattner4a998b92006-04-17 06:00:21 +00003910 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003911 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003912 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003913 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00003914 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
3915 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003916 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003917}
3918
Chris Lattnere7c768e2006-04-18 03:24:30 +00003919/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003920/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003921static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00003922 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003923 EVT DestVT = MVT::Other) {
3924 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003925 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003926 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00003927}
3928
Chris Lattnere7c768e2006-04-18 03:24:30 +00003929/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3930/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003931static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00003932 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00003933 DebugLoc dl, EVT DestVT = MVT::Other) {
3934 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003935 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003936 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003937}
3938
3939
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003940/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3941/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00003942static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00003943 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003944 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003945 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
3946 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00003947
Nate Begeman9008ca62009-04-27 18:41:29 +00003948 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003949 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003950 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00003951 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003952 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003953}
3954
Chris Lattnerf1b47082006-04-14 05:19:18 +00003955// If this is a case we can't handle, return null and let the default
3956// expansion code take care of it. If we CAN select this case, and if it
3957// selects to a single instruction, return Op. Otherwise, if we can codegen
3958// this case more efficiently than a constant pool load, lower it to the
3959// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00003960SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
3961 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00003962 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003963 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3964 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00003965
Bob Wilson24e338e2009-03-02 23:24:16 +00003966 // Check if this is a splat of a constant value.
3967 APInt APSplatBits, APSplatUndef;
3968 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003969 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00003970 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00003971 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00003972 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00003973
Bob Wilsonf2950b02009-03-03 19:26:27 +00003974 unsigned SplatBits = APSplatBits.getZExtValue();
3975 unsigned SplatUndef = APSplatUndef.getZExtValue();
3976 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00003977
Bob Wilsonf2950b02009-03-03 19:26:27 +00003978 // First, handle single instruction cases.
3979
3980 // All zeros?
3981 if (SplatBits == 0) {
3982 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00003983 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
3984 SDValue Z = DAG.getConstant(0, MVT::i32);
3985 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003986 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003987 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003988 return Op;
3989 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003990
Bob Wilsonf2950b02009-03-03 19:26:27 +00003991 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
3992 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
3993 (32-SplatBitSize));
3994 if (SextVal >= -16 && SextVal <= 15)
3995 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00003996
3997
Bob Wilsonf2950b02009-03-03 19:26:27 +00003998 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00003999
Bob Wilsonf2950b02009-03-03 19:26:27 +00004000 // If this value is in the range [-32,30] and is even, use:
4001 // tmp = VSPLTI[bhw], result = add tmp, tmp
4002 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004003 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004004 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004005 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004006 }
4007
4008 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
4009 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
4010 // for fneg/fabs.
4011 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
4012 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00004013 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004014
4015 // Make the VSLW intrinsic, computing 0x8000_0000.
4016 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
4017 OnesV, DAG, dl);
4018
4019 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004020 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004021 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004022 }
4023
4024 // Check to see if this is a wide variety of vsplti*, binop self cases.
4025 static const signed char SplatCsts[] = {
4026 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
4027 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
4028 };
4029
4030 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
4031 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
4032 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
4033 int i = SplatCsts[idx];
4034
4035 // Figure out what shift amount will be used by altivec if shifted by i in
4036 // this splat size.
4037 unsigned TypeShiftAmt = i & (SplatBitSize-1);
4038
4039 // vsplti + shl self.
4040 if (SextVal == (i << (int)TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004041 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004042 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4043 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
4044 Intrinsic::ppc_altivec_vslw
4045 };
4046 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004047 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004048 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004049
Bob Wilsonf2950b02009-03-03 19:26:27 +00004050 // vsplti + srl self.
4051 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004052 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004053 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4054 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
4055 Intrinsic::ppc_altivec_vsrw
4056 };
4057 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004058 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004059 }
4060
Bob Wilsonf2950b02009-03-03 19:26:27 +00004061 // vsplti + sra self.
4062 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004063 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004064 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4065 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
4066 Intrinsic::ppc_altivec_vsraw
4067 };
4068 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004069 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004070 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004071
Bob Wilsonf2950b02009-03-03 19:26:27 +00004072 // vsplti + rol self.
4073 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
4074 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004075 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004076 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4077 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
4078 Intrinsic::ppc_altivec_vrlw
4079 };
4080 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004081 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004082 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004083
Bob Wilsonf2950b02009-03-03 19:26:27 +00004084 // t = vsplti c, result = vsldoi t, t, 1
Eli Friedmane3837012010-08-02 00:18:19 +00004085 if (SextVal == ((i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004086 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004087 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00004088 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004089 // t = vsplti c, result = vsldoi t, t, 2
Eli Friedmane3837012010-08-02 00:18:19 +00004090 if (SextVal == ((i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004091 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004092 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004093 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004094 // t = vsplti c, result = vsldoi t, t, 3
Eli Friedmane3837012010-08-02 00:18:19 +00004095 if (SextVal == ((i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004096 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004097 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
4098 }
4099 }
4100
4101 // Three instruction sequences.
4102
4103 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
4104 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004105 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
4106 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004107 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004108 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004109 }
4110 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
4111 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004112 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
4113 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004114 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004115 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004116 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004117
Dan Gohman475871a2008-07-27 21:46:04 +00004118 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00004119}
4120
Chris Lattner59138102006-04-17 05:28:54 +00004121/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
4122/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00004123static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00004124 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00004125 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00004126 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00004127 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00004128 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004129
Chris Lattner59138102006-04-17 05:28:54 +00004130 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00004131 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00004132 OP_VMRGHW,
4133 OP_VMRGLW,
4134 OP_VSPLTISW0,
4135 OP_VSPLTISW1,
4136 OP_VSPLTISW2,
4137 OP_VSPLTISW3,
4138 OP_VSLDOI4,
4139 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00004140 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00004141 };
Scott Michelfdc40a02009-02-17 22:15:04 +00004142
Chris Lattner59138102006-04-17 05:28:54 +00004143 if (OpNum == OP_COPY) {
4144 if (LHSID == (1*9+2)*9+3) return LHS;
4145 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4146 return RHS;
4147 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004148
Dan Gohman475871a2008-07-27 21:46:04 +00004149 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00004150 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4151 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004152
Nate Begeman9008ca62009-04-27 18:41:29 +00004153 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00004154 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004155 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00004156 case OP_VMRGHW:
4157 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
4158 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
4159 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
4160 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
4161 break;
4162 case OP_VMRGLW:
4163 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
4164 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
4165 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
4166 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
4167 break;
4168 case OP_VSPLTISW0:
4169 for (unsigned i = 0; i != 16; ++i)
4170 ShufIdxs[i] = (i&3)+0;
4171 break;
4172 case OP_VSPLTISW1:
4173 for (unsigned i = 0; i != 16; ++i)
4174 ShufIdxs[i] = (i&3)+4;
4175 break;
4176 case OP_VSPLTISW2:
4177 for (unsigned i = 0; i != 16; ++i)
4178 ShufIdxs[i] = (i&3)+8;
4179 break;
4180 case OP_VSPLTISW3:
4181 for (unsigned i = 0; i != 16; ++i)
4182 ShufIdxs[i] = (i&3)+12;
4183 break;
4184 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00004185 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004186 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00004187 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004188 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00004189 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004190 }
Owen Andersone50ed302009-08-10 22:56:29 +00004191 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004192 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
4193 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004194 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004195 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00004196}
4197
Chris Lattnerf1b47082006-04-14 05:19:18 +00004198/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
4199/// is a shuffle we can handle in a single instruction, return it. Otherwise,
4200/// return the code it can be lowered into. Worst case, it can always be
4201/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00004202SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004203 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004204 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004205 SDValue V1 = Op.getOperand(0);
4206 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004207 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00004208 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004209
Chris Lattnerf1b47082006-04-14 05:19:18 +00004210 // Cases that are handled by instructions that take permute immediates
4211 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
4212 // selected by the instruction selector.
4213 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004214 if (PPC::isSplatShuffleMask(SVOp, 1) ||
4215 PPC::isSplatShuffleMask(SVOp, 2) ||
4216 PPC::isSplatShuffleMask(SVOp, 4) ||
4217 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
4218 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
4219 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
4220 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
4221 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
4222 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
4223 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
4224 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
4225 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00004226 return Op;
4227 }
4228 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004229
Chris Lattnerf1b47082006-04-14 05:19:18 +00004230 // Altivec has a variety of "shuffle immediates" that take two vector inputs
4231 // and produce a fixed permutation. If any of these match, do not lower to
4232 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00004233 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
4234 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
4235 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
4236 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
4237 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
4238 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
4239 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
4240 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
4241 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00004242 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004243
Chris Lattner59138102006-04-17 05:28:54 +00004244 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
4245 // perfect shuffle table to emit an optimal matching sequence.
Nate Begeman9008ca62009-04-27 18:41:29 +00004246 SmallVector<int, 16> PermMask;
4247 SVOp->getMask(PermMask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004248
Chris Lattner59138102006-04-17 05:28:54 +00004249 unsigned PFIndexes[4];
4250 bool isFourElementShuffle = true;
4251 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
4252 unsigned EltNo = 8; // Start out undef.
4253 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00004254 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00004255 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00004256
Nate Begeman9008ca62009-04-27 18:41:29 +00004257 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00004258 if ((ByteSource & 3) != j) {
4259 isFourElementShuffle = false;
4260 break;
4261 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004262
Chris Lattner59138102006-04-17 05:28:54 +00004263 if (EltNo == 8) {
4264 EltNo = ByteSource/4;
4265 } else if (EltNo != ByteSource/4) {
4266 isFourElementShuffle = false;
4267 break;
4268 }
4269 }
4270 PFIndexes[i] = EltNo;
4271 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004272
4273 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00004274 // perfect shuffle vector to determine if it is cost effective to do this as
4275 // discrete instructions, or whether we should use a vperm.
4276 if (isFourElementShuffle) {
4277 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00004278 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00004279 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00004280
Chris Lattner59138102006-04-17 05:28:54 +00004281 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4282 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00004283
Chris Lattner59138102006-04-17 05:28:54 +00004284 // Determining when to avoid vperm is tricky. Many things affect the cost
4285 // of vperm, particularly how many times the perm mask needs to be computed.
4286 // For example, if the perm mask can be hoisted out of a loop or is already
4287 // used (perhaps because there are multiple permutes with the same shuffle
4288 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
4289 // the loop requires an extra register.
4290 //
4291 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00004292 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00004293 // available, if this block is within a loop, we should avoid using vperm
4294 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00004295 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00004296 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004297 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004298
Chris Lattnerf1b47082006-04-14 05:19:18 +00004299 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
4300 // vector that will get spilled to the constant pool.
4301 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004302
Chris Lattnerf1b47082006-04-14 05:19:18 +00004303 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
4304 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00004305 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004306 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004307
Dan Gohman475871a2008-07-27 21:46:04 +00004308 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00004309 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
4310 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00004311
Chris Lattnerf1b47082006-04-14 05:19:18 +00004312 for (unsigned j = 0; j != BytesPerElement; ++j)
4313 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00004314 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00004315 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004316
Owen Anderson825b72b2009-08-11 20:47:22 +00004317 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00004318 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00004319 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004320}
4321
Chris Lattner90564f22006-04-18 17:59:36 +00004322/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
4323/// altivec comparison. If it is, return true and fill in Opc/isDot with
4324/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00004325static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00004326 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004327 unsigned IntrinsicID =
4328 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004329 CompareOpc = -1;
4330 isDot = false;
4331 switch (IntrinsicID) {
4332 default: return false;
4333 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00004334 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
4335 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
4336 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
4337 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
4338 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
4339 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
4340 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
4341 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
4342 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
4343 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
4344 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
4345 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
4346 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004347
Chris Lattner1a635d62006-04-14 06:01:58 +00004348 // Normal Comparisons.
4349 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
4350 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
4351 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
4352 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
4353 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
4354 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
4355 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
4356 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
4357 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
4358 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
4359 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
4360 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
4361 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
4362 }
Chris Lattner90564f22006-04-18 17:59:36 +00004363 return true;
4364}
4365
4366/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
4367/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00004368SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004369 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00004370 // If this is a lowered altivec predicate compare, CompareOpc is set to the
4371 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00004372 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00004373 int CompareOpc;
4374 bool isDot;
4375 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00004376 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00004377
Chris Lattner90564f22006-04-18 17:59:36 +00004378 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00004379 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004380 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00004381 Op.getOperand(1), Op.getOperand(2),
4382 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004383 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00004384 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004385
Chris Lattner1a635d62006-04-14 06:01:58 +00004386 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00004387 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004388 Op.getOperand(2), // LHS
4389 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00004390 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00004391 };
Owen Andersone50ed302009-08-10 22:56:29 +00004392 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00004393 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004394 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00004395 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004396
Chris Lattner1a635d62006-04-14 06:01:58 +00004397 // Now that we have the comparison, emit a copy from the CR to a GPR.
4398 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00004399 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
4400 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00004401 CompNode.getValue(1));
4402
Chris Lattner1a635d62006-04-14 06:01:58 +00004403 // Unpack the result based on how the target uses it.
4404 unsigned BitNo; // Bit # of CR6.
4405 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004406 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00004407 default: // Can't happen, don't crash on invalid number though.
4408 case 0: // Return the value of the EQ bit of CR6.
4409 BitNo = 0; InvertBit = false;
4410 break;
4411 case 1: // Return the inverted value of the EQ bit of CR6.
4412 BitNo = 0; InvertBit = true;
4413 break;
4414 case 2: // Return the value of the LT bit of CR6.
4415 BitNo = 2; InvertBit = false;
4416 break;
4417 case 3: // Return the inverted value of the LT bit of CR6.
4418 BitNo = 2; InvertBit = true;
4419 break;
4420 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004421
Chris Lattner1a635d62006-04-14 06:01:58 +00004422 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00004423 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
4424 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004425 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00004426 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
4427 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00004428
Chris Lattner1a635d62006-04-14 06:01:58 +00004429 // If we are supposed to, toggle the bit.
4430 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00004431 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
4432 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004433 return Flags;
4434}
4435
Scott Michelfdc40a02009-02-17 22:15:04 +00004436SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004437 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004438 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00004439 // Create a stack slot that is 16-byte aligned.
4440 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004441 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00004442 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004443 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004444
Chris Lattner1a635d62006-04-14 06:01:58 +00004445 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004446 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004447 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004448 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004449 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004450 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004451 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004452}
4453
Dan Gohmand858e902010-04-17 15:26:15 +00004454SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004455 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004456 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00004457 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004458
Owen Anderson825b72b2009-08-11 20:47:22 +00004459 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
4460 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00004461
Dan Gohman475871a2008-07-27 21:46:04 +00004462 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00004463 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004464
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004465 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004466 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
4467 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
4468 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00004469
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004470 // Low parts multiplied together, generating 32-bit results (we ignore the
4471 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00004472 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00004473 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004474
Dan Gohman475871a2008-07-27 21:46:04 +00004475 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00004476 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004477 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00004478 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00004479 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004480 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
4481 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004482 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004483
Owen Anderson825b72b2009-08-11 20:47:22 +00004484 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004485
Chris Lattnercea2aa72006-04-18 04:28:57 +00004486 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00004487 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004488 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004489 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004490
Chris Lattner19a81522006-04-18 03:57:35 +00004491 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004492 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004493 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004494 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004495
Chris Lattner19a81522006-04-18 03:57:35 +00004496 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004497 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004498 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004499 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004500
Chris Lattner19a81522006-04-18 03:57:35 +00004501 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00004502 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00004503 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004504 Ops[i*2 ] = 2*i+1;
4505 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00004506 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004507 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004508 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004509 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004510 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00004511}
4512
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004513/// LowerOperation - Provide custom lowering hooks for some operations.
4514///
Dan Gohmand858e902010-04-17 15:26:15 +00004515SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004516 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004517 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004518 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00004519 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004520 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Chris Lattner1e61e692010-11-15 02:46:57 +00004521 case ISD::GlobalTLSAddress: llvm_unreachable("TLS not implemented for PPC");
Nate Begeman37efe672006-04-22 18:53:45 +00004522 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004523 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00004524 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
4525 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004526 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00004527 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00004528
4529 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00004530 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00004531
Jim Laskeyefc7e522006-12-04 22:04:42 +00004532 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00004533 case ISD::DYNAMIC_STACKALLOC:
4534 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00004535
Chris Lattner1a635d62006-04-14 06:01:58 +00004536 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004537 case ISD::FP_TO_UINT:
4538 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00004539 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00004540 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00004541 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004542
Chris Lattner1a635d62006-04-14 06:01:58 +00004543 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004544 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
4545 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
4546 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004547
Chris Lattner1a635d62006-04-14 06:01:58 +00004548 // Vector-related lowering.
4549 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4550 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4551 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
4552 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004553 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004554
Chris Lattner3fc027d2007-12-08 06:59:59 +00004555 // Frame & Return address.
4556 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004557 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00004558 }
Dan Gohman475871a2008-07-27 21:46:04 +00004559 return SDValue();
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004560}
4561
Duncan Sands1607f052008-12-01 11:39:25 +00004562void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
4563 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004564 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00004565 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00004566 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00004567 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00004568 default:
Duncan Sands1607f052008-12-01 11:39:25 +00004569 assert(false && "Do not know how to custom type legalize this operation!");
4570 return;
Roman Divackybdb226e2011-06-28 15:30:42 +00004571 case ISD::VAARG: {
4572 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
4573 || TM.getSubtarget<PPCSubtarget>().isPPC64())
4574 return;
4575
4576 EVT VT = N->getValueType(0);
4577
4578 if (VT == MVT::i64) {
4579 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
4580
4581 Results.push_back(NewNode);
4582 Results.push_back(NewNode.getValue(1));
4583 }
4584 return;
4585 }
Duncan Sands1607f052008-12-01 11:39:25 +00004586 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00004587 assert(N->getValueType(0) == MVT::ppcf128);
4588 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00004589 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004590 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004591 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00004592 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004593 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004594 DAG.getIntPtrConstant(1));
4595
4596 // This sequence changes FPSCR to do round-to-zero, adds the two halves
4597 // of the long double, and puts FPSCR back the way it was. We do not
4598 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00004599 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00004600 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
4601
Owen Anderson825b72b2009-08-11 20:47:22 +00004602 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004603 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00004604 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00004605 MFFSreg = Result.getValue(0);
4606 InFlag = Result.getValue(1);
4607
4608 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004609 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004610 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004611 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004612 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004613 InFlag = Result.getValue(0);
4614
4615 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004616 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004617 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004618 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004619 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004620 InFlag = Result.getValue(0);
4621
4622 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004623 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004624 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00004625 Ops[0] = Lo;
4626 Ops[1] = Hi;
4627 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004628 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00004629 FPreg = Result.getValue(0);
4630 InFlag = Result.getValue(1);
4631
4632 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004633 NodeTys.push_back(MVT::f64);
4634 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004635 Ops[1] = MFFSreg;
4636 Ops[2] = FPreg;
4637 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004638 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00004639 FPreg = Result.getValue(0);
4640
4641 // We know the low half is about to be thrown away, so just use something
4642 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00004643 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00004644 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00004645 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00004646 }
Duncan Sands1607f052008-12-01 11:39:25 +00004647 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004648 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00004649 return;
Chris Lattner1f873002007-11-28 18:44:47 +00004650 }
4651}
4652
4653
Chris Lattner1a635d62006-04-14 06:01:58 +00004654//===----------------------------------------------------------------------===//
4655// Other Lowering Code
4656//===----------------------------------------------------------------------===//
4657
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004658MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004659PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004660 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004661 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004662 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4663
4664 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4665 MachineFunction *F = BB->getParent();
4666 MachineFunction::iterator It = BB;
4667 ++It;
4668
4669 unsigned dest = MI->getOperand(0).getReg();
4670 unsigned ptrA = MI->getOperand(1).getReg();
4671 unsigned ptrB = MI->getOperand(2).getReg();
4672 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004673 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004674
4675 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4676 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4677 F->insert(It, loopMBB);
4678 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004679 exitMBB->splice(exitMBB->begin(), BB,
4680 llvm::next(MachineBasicBlock::iterator(MI)),
4681 BB->end());
4682 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004683
4684 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00004685 unsigned TmpReg = (!BinOpcode) ? incr :
4686 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00004687 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4688 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004689
4690 // thisMBB:
4691 // ...
4692 // fallthrough --> loopMBB
4693 BB->addSuccessor(loopMBB);
4694
4695 // loopMBB:
4696 // l[wd]arx dest, ptr
4697 // add r0, dest, incr
4698 // st[wd]cx. r0, ptr
4699 // bne- loopMBB
4700 // fallthrough --> exitMBB
4701 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004702 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004703 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004704 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004705 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
4706 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004707 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004708 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004709 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004710 BB->addSuccessor(loopMBB);
4711 BB->addSuccessor(exitMBB);
4712
4713 // exitMBB:
4714 // ...
4715 BB = exitMBB;
4716 return BB;
4717}
4718
4719MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00004720PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00004721 MachineBasicBlock *BB,
4722 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004723 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004724 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00004725 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4726 // In 64 bit mode we have to use 64 bits for addresses, even though the
4727 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
4728 // registers without caring whether they're 32 or 64, but here we're
4729 // doing actual arithmetic on the addresses.
4730 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004731 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00004732
4733 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4734 MachineFunction *F = BB->getParent();
4735 MachineFunction::iterator It = BB;
4736 ++It;
4737
4738 unsigned dest = MI->getOperand(0).getReg();
4739 unsigned ptrA = MI->getOperand(1).getReg();
4740 unsigned ptrB = MI->getOperand(2).getReg();
4741 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004742 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00004743
4744 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4745 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4746 F->insert(It, loopMBB);
4747 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004748 exitMBB->splice(exitMBB->begin(), BB,
4749 llvm::next(MachineBasicBlock::iterator(MI)),
4750 BB->end());
4751 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004752
4753 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004754 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004755 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4756 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00004757 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4758 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4759 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4760 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4761 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4762 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4763 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4764 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4765 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4766 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004767 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004768 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004769 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004770
4771 // thisMBB:
4772 // ...
4773 // fallthrough --> loopMBB
4774 BB->addSuccessor(loopMBB);
4775
4776 // The 4-byte load must be aligned, while a char or short may be
4777 // anywhere in the word. Hence all this nasty bookkeeping code.
4778 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4779 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004780 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00004781 // rlwinm ptr, ptr1, 0, 0, 29
4782 // slw incr2, incr, shift
4783 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4784 // slw mask, mask2, shift
4785 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004786 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00004787 // add tmp, tmpDest, incr2
4788 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00004789 // and tmp3, tmp, mask
4790 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004791 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00004792 // bne- loopMBB
4793 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00004794 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004795 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00004796 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004797 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004798 .addReg(ptrA).addReg(ptrB);
4799 } else {
4800 Ptr1Reg = ptrB;
4801 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004802 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004803 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004804 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004805 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4806 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004807 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004808 .addReg(Ptr1Reg).addImm(0).addImm(61);
4809 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004810 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004811 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004812 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004813 .addReg(incr).addReg(ShiftReg);
4814 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004815 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00004816 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004817 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4818 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00004819 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004820 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004821 .addReg(Mask2Reg).addReg(ShiftReg);
4822
4823 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004824 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004825 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004826 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004827 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004828 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004829 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004830 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004831 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004832 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004833 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004834 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00004835 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004836 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004837 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004838 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004839 BB->addSuccessor(loopMBB);
4840 BB->addSuccessor(exitMBB);
4841
4842 // exitMBB:
4843 // ...
4844 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00004845 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
4846 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004847 return BB;
4848}
4849
4850MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004851PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004852 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004853 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004854
4855 // To "insert" these instructions we actually have to insert their
4856 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004857 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004858 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004859 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004860
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004861 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004862
4863 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4864 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4865 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4866 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4867 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4868
4869 // The incoming instruction knows the destination vreg to set, the
4870 // condition code register to branch on, the true/false values to
4871 // select between, and a branch opcode to use.
4872
4873 // thisMBB:
4874 // ...
4875 // TrueVal = ...
4876 // cmpTY ccX, r1, r2
4877 // bCC copy1MBB
4878 // fallthrough --> copy0MBB
4879 MachineBasicBlock *thisMBB = BB;
4880 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4881 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4882 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004883 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004884 F->insert(It, copy0MBB);
4885 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004886
4887 // Transfer the remainder of BB and its successor edges to sinkMBB.
4888 sinkMBB->splice(sinkMBB->begin(), BB,
4889 llvm::next(MachineBasicBlock::iterator(MI)),
4890 BB->end());
4891 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4892
Evan Cheng53301922008-07-12 02:23:19 +00004893 // Next, add the true and fallthrough blocks as its successors.
4894 BB->addSuccessor(copy0MBB);
4895 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004896
Dan Gohman14152b42010-07-06 20:24:04 +00004897 BuildMI(BB, dl, TII->get(PPC::BCC))
4898 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4899
Evan Cheng53301922008-07-12 02:23:19 +00004900 // copy0MBB:
4901 // %FalseValue = ...
4902 // # fallthrough to sinkMBB
4903 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00004904
Evan Cheng53301922008-07-12 02:23:19 +00004905 // Update machine-CFG edges
4906 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004907
Evan Cheng53301922008-07-12 02:23:19 +00004908 // sinkMBB:
4909 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4910 // ...
4911 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004912 BuildMI(*BB, BB->begin(), dl,
4913 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00004914 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4915 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4916 }
Dale Johannesen97efa362008-08-28 17:53:09 +00004917 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4918 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4919 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4920 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004921 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4922 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4923 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4924 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004925
4926 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4927 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4928 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4929 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004930 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4931 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4932 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4933 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004934
4935 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4936 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4937 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4938 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004939 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4940 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4941 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4942 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004943
4944 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4945 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4946 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4947 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004948 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4949 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4950 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4951 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004952
4953 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00004954 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004955 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00004956 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004957 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00004958 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004959 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00004960 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004961
4962 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
4963 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
4964 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
4965 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004966 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
4967 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
4968 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
4969 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004970
Dale Johannesen0e55f062008-08-29 18:29:46 +00004971 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
4972 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
4973 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
4974 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
4975 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
4976 BB = EmitAtomicBinary(MI, BB, false, 0);
4977 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
4978 BB = EmitAtomicBinary(MI, BB, true, 0);
4979
Evan Cheng53301922008-07-12 02:23:19 +00004980 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
4981 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
4982 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
4983
4984 unsigned dest = MI->getOperand(0).getReg();
4985 unsigned ptrA = MI->getOperand(1).getReg();
4986 unsigned ptrB = MI->getOperand(2).getReg();
4987 unsigned oldval = MI->getOperand(3).getReg();
4988 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004989 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004990
Dale Johannesen65e39732008-08-25 18:53:26 +00004991 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4992 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4993 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00004994 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004995 F->insert(It, loop1MBB);
4996 F->insert(It, loop2MBB);
4997 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00004998 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004999 exitMBB->splice(exitMBB->begin(), BB,
5000 llvm::next(MachineBasicBlock::iterator(MI)),
5001 BB->end());
5002 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00005003
5004 // thisMBB:
5005 // ...
5006 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005007 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005008
Dale Johannesen65e39732008-08-25 18:53:26 +00005009 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005010 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00005011 // cmp[wd] dest, oldval
5012 // bne- midMBB
5013 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005014 // st[wd]cx. newval, ptr
5015 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005016 // b exitBB
5017 // midMBB:
5018 // st[wd]cx. dest, ptr
5019 // exitBB:
5020 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005021 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00005022 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005023 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00005024 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005025 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005026 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5027 BB->addSuccessor(loop2MBB);
5028 BB->addSuccessor(midMBB);
5029
5030 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005031 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00005032 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005033 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005034 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005035 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005036 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005037 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005038
Dale Johannesen65e39732008-08-25 18:53:26 +00005039 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005040 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00005041 .addReg(dest).addReg(ptrA).addReg(ptrB);
5042 BB->addSuccessor(exitMBB);
5043
Evan Cheng53301922008-07-12 02:23:19 +00005044 // exitMBB:
5045 // ...
5046 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005047 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
5048 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
5049 // We must use 64-bit registers for addresses when targeting 64-bit,
5050 // since we're actually doing arithmetic on them. Other registers
5051 // can be 32-bit.
5052 bool is64bit = PPCSubTarget.isPPC64();
5053 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
5054
5055 unsigned dest = MI->getOperand(0).getReg();
5056 unsigned ptrA = MI->getOperand(1).getReg();
5057 unsigned ptrB = MI->getOperand(2).getReg();
5058 unsigned oldval = MI->getOperand(3).getReg();
5059 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005060 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005061
5062 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5063 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5064 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
5065 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5066 F->insert(It, loop1MBB);
5067 F->insert(It, loop2MBB);
5068 F->insert(It, midMBB);
5069 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005070 exitMBB->splice(exitMBB->begin(), BB,
5071 llvm::next(MachineBasicBlock::iterator(MI)),
5072 BB->end());
5073 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005074
5075 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005076 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005077 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5078 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005079 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5080 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5081 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5082 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
5083 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
5084 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
5085 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
5086 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5087 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5088 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5089 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5090 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
5091 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
5092 unsigned Ptr1Reg;
5093 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005094 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005095 // thisMBB:
5096 // ...
5097 // fallthrough --> loopMBB
5098 BB->addSuccessor(loop1MBB);
5099
5100 // The 4-byte load must be aligned, while a char or short may be
5101 // anywhere in the word. Hence all this nasty bookkeeping code.
5102 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5103 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005104 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005105 // rlwinm ptr, ptr1, 0, 0, 29
5106 // slw newval2, newval, shift
5107 // slw oldval2, oldval,shift
5108 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5109 // slw mask, mask2, shift
5110 // and newval3, newval2, mask
5111 // and oldval3, oldval2, mask
5112 // loop1MBB:
5113 // lwarx tmpDest, ptr
5114 // and tmp, tmpDest, mask
5115 // cmpw tmp, oldval3
5116 // bne- midMBB
5117 // loop2MBB:
5118 // andc tmp2, tmpDest, mask
5119 // or tmp4, tmp2, newval3
5120 // stwcx. tmp4, ptr
5121 // bne- loop1MBB
5122 // b exitBB
5123 // midMBB:
5124 // stwcx. tmpDest, ptr
5125 // exitBB:
5126 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005127 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005128 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005129 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005130 .addReg(ptrA).addReg(ptrB);
5131 } else {
5132 Ptr1Reg = ptrB;
5133 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005134 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005135 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005136 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005137 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5138 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005139 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005140 .addReg(Ptr1Reg).addImm(0).addImm(61);
5141 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005142 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005143 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005144 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005145 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005146 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005147 .addReg(oldval).addReg(ShiftReg);
5148 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005149 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005150 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005151 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5152 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
5153 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005154 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005155 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005156 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005157 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005158 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005159 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005160 .addReg(OldVal2Reg).addReg(MaskReg);
5161
5162 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005163 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005164 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005165 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
5166 .addReg(TmpDestReg).addReg(MaskReg);
5167 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005168 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005169 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005170 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5171 BB->addSuccessor(loop2MBB);
5172 BB->addSuccessor(midMBB);
5173
5174 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005175 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
5176 .addReg(TmpDestReg).addReg(MaskReg);
5177 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
5178 .addReg(Tmp2Reg).addReg(NewVal3Reg);
5179 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005180 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005181 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005182 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005183 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005184 BB->addSuccessor(loop1MBB);
5185 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005186
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005187 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005188 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005189 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005190 BB->addSuccessor(exitMBB);
5191
5192 // exitMBB:
5193 // ...
5194 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005195 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
5196 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005197 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005198 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00005199 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005200
Dan Gohman14152b42010-07-06 20:24:04 +00005201 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005202 return BB;
5203}
5204
Chris Lattner1a635d62006-04-14 06:01:58 +00005205//===----------------------------------------------------------------------===//
5206// Target Optimization Hooks
5207//===----------------------------------------------------------------------===//
5208
Duncan Sands25cf2272008-11-24 14:53:14 +00005209SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
5210 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00005211 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005212 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00005213 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005214 switch (N->getOpcode()) {
5215 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005216 case PPCISD::SHL:
5217 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005218 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005219 return N->getOperand(0);
5220 }
5221 break;
5222 case PPCISD::SRL:
5223 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005224 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005225 return N->getOperand(0);
5226 }
5227 break;
5228 case PPCISD::SRA:
5229 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005230 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005231 C->isAllOnesValue()) // -1 >>s V -> -1.
5232 return N->getOperand(0);
5233 }
5234 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005235
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005236 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00005237 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005238 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
5239 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
5240 // We allow the src/dst to be either f32/f64, but the intermediate
5241 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00005242 if (N->getOperand(0).getValueType() == MVT::i64 &&
5243 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005244 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005245 if (Val.getValueType() == MVT::f32) {
5246 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005247 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005248 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005249
Owen Anderson825b72b2009-08-11 20:47:22 +00005250 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005251 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005252 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005253 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005254 if (N->getValueType(0) == MVT::f32) {
5255 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00005256 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00005257 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005258 }
5259 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00005260 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005261 // If the intermediate type is i32, we can avoid the load/store here
5262 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005263 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005264 }
5265 }
5266 break;
Chris Lattner51269842006-03-01 05:50:56 +00005267 case ISD::STORE:
5268 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
5269 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00005270 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00005271 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005272 N->getOperand(1).getValueType() == MVT::i32 &&
5273 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005274 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005275 if (Val.getValueType() == MVT::f32) {
5276 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005277 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005278 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005279 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005280 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005281
Owen Anderson825b72b2009-08-11 20:47:22 +00005282 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00005283 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00005284 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005285 return Val;
5286 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005287
Chris Lattnerd9989382006-07-10 20:56:58 +00005288 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00005289 if (cast<StoreSDNode>(N)->isUnindexed() &&
5290 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00005291 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005292 (N->getOperand(1).getValueType() == MVT::i32 ||
5293 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005294 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005295 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00005296 if (BSwapOp.getValueType() == MVT::i16)
5297 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00005298
Dan Gohmanc76909a2009-09-25 20:36:54 +00005299 SDValue Ops[] = {
5300 N->getOperand(0), BSwapOp, N->getOperand(2),
5301 DAG.getValueType(N->getOperand(1).getValueType())
5302 };
5303 return
5304 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
5305 Ops, array_lengthof(Ops),
5306 cast<StoreSDNode>(N)->getMemoryVT(),
5307 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005308 }
5309 break;
5310 case ISD::BSWAP:
5311 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00005312 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00005313 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005314 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005315 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00005316 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00005317 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00005318 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00005319 LD->getChain(), // Chain
5320 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00005321 DAG.getValueType(N->getValueType(0)) // VT
5322 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00005323 SDValue BSLoad =
5324 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
5325 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
5326 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005327
Scott Michelfdc40a02009-02-17 22:15:04 +00005328 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00005329 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00005330 if (N->getValueType(0) == MVT::i16)
5331 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00005332
Chris Lattnerd9989382006-07-10 20:56:58 +00005333 // First, combine the bswap away. This makes the value produced by the
5334 // load dead.
5335 DCI.CombineTo(N, ResVal);
5336
5337 // Next, combine the load away, we give it a bogus result value but a real
5338 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00005339 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00005340
Chris Lattnerd9989382006-07-10 20:56:58 +00005341 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00005342 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005343 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005344
Chris Lattner51269842006-03-01 05:50:56 +00005345 break;
Chris Lattner4468c222006-03-31 06:02:07 +00005346 case PPCISD::VCMP: {
5347 // If a VCMPo node already exists with exactly the same operands as this
5348 // node, use its result instead of this node (VCMPo computes both a CR6 and
5349 // a normal output).
5350 //
5351 if (!N->getOperand(0).hasOneUse() &&
5352 !N->getOperand(1).hasOneUse() &&
5353 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005354
Chris Lattner4468c222006-03-31 06:02:07 +00005355 // Scan all of the users of the LHS, looking for VCMPo's that match.
5356 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005357
Gabor Greifba36cb52008-08-28 21:40:38 +00005358 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00005359 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
5360 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00005361 if (UI->getOpcode() == PPCISD::VCMPo &&
5362 UI->getOperand(1) == N->getOperand(1) &&
5363 UI->getOperand(2) == N->getOperand(2) &&
5364 UI->getOperand(0) == N->getOperand(0)) {
5365 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00005366 break;
5367 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005368
Chris Lattner00901202006-04-18 18:28:22 +00005369 // If there is no VCMPo node, or if the flag value has a single use, don't
5370 // transform this.
5371 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
5372 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005373
5374 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00005375 // chain, this transformation is more complex. Note that multiple things
5376 // could use the value result, which we should ignore.
5377 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005378 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00005379 FlagUser == 0; ++UI) {
5380 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00005381 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00005382 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005383 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00005384 FlagUser = User;
5385 break;
5386 }
5387 }
5388 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005389
Chris Lattner00901202006-04-18 18:28:22 +00005390 // If the user is a MFCR instruction, we know this is safe. Otherwise we
5391 // give up for right now.
5392 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00005393 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00005394 }
5395 break;
5396 }
Chris Lattner90564f22006-04-18 17:59:36 +00005397 case ISD::BR_CC: {
5398 // If this is a branch on an altivec predicate comparison, lower this so
5399 // that we don't have to do a MFCR: instead, branch directly on CR6. This
5400 // lowering is done pre-legalize, because the legalizer lowers the predicate
5401 // compare down to code that is difficult to reassemble.
5402 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00005403 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00005404 int CompareOpc;
5405 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00005406
Chris Lattner90564f22006-04-18 17:59:36 +00005407 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
5408 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
5409 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
5410 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005411
Chris Lattner90564f22006-04-18 17:59:36 +00005412 // If this is a comparison against something other than 0/1, then we know
5413 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005414 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005415 if (Val != 0 && Val != 1) {
5416 if (CC == ISD::SETEQ) // Cond never true, remove branch.
5417 return N->getOperand(0);
5418 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00005419 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00005420 N->getOperand(0), N->getOperand(4));
5421 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005422
Chris Lattner90564f22006-04-18 17:59:36 +00005423 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005424
Chris Lattner90564f22006-04-18 17:59:36 +00005425 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00005426 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00005427 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005428 LHS.getOperand(2), // LHS of compare
5429 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00005430 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005431 };
Chris Lattner90564f22006-04-18 17:59:36 +00005432 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005433 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005434 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005435
Chris Lattner90564f22006-04-18 17:59:36 +00005436 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005437 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005438 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00005439 default: // Can't happen, don't crash on invalid number though.
5440 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005441 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00005442 break;
5443 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005444 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00005445 break;
5446 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005447 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00005448 break;
5449 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005450 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00005451 break;
5452 }
5453
Owen Anderson825b72b2009-08-11 20:47:22 +00005454 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
5455 DAG.getConstant(CompOpc, MVT::i32),
5456 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00005457 N->getOperand(4), CompNode.getValue(1));
5458 }
5459 break;
5460 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005461 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005462
Dan Gohman475871a2008-07-27 21:46:04 +00005463 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005464}
5465
Chris Lattner1a635d62006-04-14 06:01:58 +00005466//===----------------------------------------------------------------------===//
5467// Inline Assembly Support
5468//===----------------------------------------------------------------------===//
5469
Dan Gohman475871a2008-07-27 21:46:04 +00005470void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005471 const APInt &Mask,
Scott Michelfdc40a02009-02-17 22:15:04 +00005472 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005473 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005474 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005475 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005476 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005477 switch (Op.getOpcode()) {
5478 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00005479 case PPCISD::LBRX: {
5480 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00005481 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00005482 KnownZero = 0xFFFF0000;
5483 break;
5484 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005485 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005486 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005487 default: break;
5488 case Intrinsic::ppc_altivec_vcmpbfp_p:
5489 case Intrinsic::ppc_altivec_vcmpeqfp_p:
5490 case Intrinsic::ppc_altivec_vcmpequb_p:
5491 case Intrinsic::ppc_altivec_vcmpequh_p:
5492 case Intrinsic::ppc_altivec_vcmpequw_p:
5493 case Intrinsic::ppc_altivec_vcmpgefp_p:
5494 case Intrinsic::ppc_altivec_vcmpgtfp_p:
5495 case Intrinsic::ppc_altivec_vcmpgtsb_p:
5496 case Intrinsic::ppc_altivec_vcmpgtsh_p:
5497 case Intrinsic::ppc_altivec_vcmpgtsw_p:
5498 case Intrinsic::ppc_altivec_vcmpgtub_p:
5499 case Intrinsic::ppc_altivec_vcmpgtuh_p:
5500 case Intrinsic::ppc_altivec_vcmpgtuw_p:
5501 KnownZero = ~1U; // All bits but the low one are known to be zero.
5502 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005503 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005504 }
5505 }
5506}
5507
5508
Chris Lattner4234f572007-03-25 02:14:49 +00005509/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005510/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00005511PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005512PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
5513 if (Constraint.size() == 1) {
5514 switch (Constraint[0]) {
5515 default: break;
5516 case 'b':
5517 case 'r':
5518 case 'f':
5519 case 'v':
5520 case 'y':
5521 return C_RegisterClass;
5522 }
5523 }
5524 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005525}
5526
John Thompson44ab89e2010-10-29 17:29:13 +00005527/// Examine constraint type and operand type and determine a weight value.
5528/// This object must already have been set up with the operand type
5529/// and the current alternative constraint selected.
5530TargetLowering::ConstraintWeight
5531PPCTargetLowering::getSingleConstraintMatchWeight(
5532 AsmOperandInfo &info, const char *constraint) const {
5533 ConstraintWeight weight = CW_Invalid;
5534 Value *CallOperandVal = info.CallOperandVal;
5535 // If we don't have a value, we can't do a match,
5536 // but allow it at the lowest weight.
5537 if (CallOperandVal == NULL)
5538 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005539 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00005540 // Look at the constraint type.
5541 switch (*constraint) {
5542 default:
5543 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
5544 break;
5545 case 'b':
5546 if (type->isIntegerTy())
5547 weight = CW_Register;
5548 break;
5549 case 'f':
5550 if (type->isFloatTy())
5551 weight = CW_Register;
5552 break;
5553 case 'd':
5554 if (type->isDoubleTy())
5555 weight = CW_Register;
5556 break;
5557 case 'v':
5558 if (type->isVectorTy())
5559 weight = CW_Register;
5560 break;
5561 case 'y':
5562 weight = CW_Register;
5563 break;
5564 }
5565 return weight;
5566}
5567
Scott Michelfdc40a02009-02-17 22:15:04 +00005568std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00005569PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005570 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00005571 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00005572 // GCC RS6000 Constraint Letters
5573 switch (Constraint[0]) {
5574 case 'b': // R1-R31
5575 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00005576 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Chris Lattner331d1bc2006-11-02 01:44:04 +00005577 return std::make_pair(0U, PPC::G8RCRegisterClass);
5578 return std::make_pair(0U, PPC::GPRCRegisterClass);
5579 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00005580 if (VT == MVT::f32)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005581 return std::make_pair(0U, PPC::F4RCRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00005582 else if (VT == MVT::f64)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005583 return std::make_pair(0U, PPC::F8RCRegisterClass);
5584 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005585 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00005586 return std::make_pair(0U, PPC::VRRCRegisterClass);
5587 case 'y': // crrc
5588 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005589 }
5590 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005591
Chris Lattner331d1bc2006-11-02 01:44:04 +00005592 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005593}
Chris Lattner763317d2006-02-07 00:47:13 +00005594
Chris Lattner331d1bc2006-11-02 01:44:04 +00005595
Chris Lattner48884cd2007-08-25 00:47:38 +00005596/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00005597/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00005598void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00005599 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00005600 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00005601 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00005602 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00005603
Eric Christopher100c8332011-06-02 23:16:42 +00005604 // Only support length 1 constraints.
5605 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00005606
Eric Christopher100c8332011-06-02 23:16:42 +00005607 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00005608 switch (Letter) {
5609 default: break;
5610 case 'I':
5611 case 'J':
5612 case 'K':
5613 case 'L':
5614 case 'M':
5615 case 'N':
5616 case 'O':
5617 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00005618 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00005619 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005620 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00005621 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005622 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00005623 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005624 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005625 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005626 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005627 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
5628 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005629 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005630 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005631 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005632 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005633 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005634 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005635 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005636 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005637 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00005638 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005639 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005640 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005641 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00005642 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005643 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005644 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005645 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005646 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005647 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005648 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005649 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005650 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005651 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005652 }
5653 break;
5654 }
5655 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005656
Gabor Greifba36cb52008-08-28 21:40:38 +00005657 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00005658 Ops.push_back(Result);
5659 return;
5660 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005661
Chris Lattner763317d2006-02-07 00:47:13 +00005662 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00005663 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00005664}
Evan Chengc4c62572006-03-13 23:20:37 +00005665
Chris Lattnerc9addb72007-03-30 23:15:24 +00005666// isLegalAddressingMode - Return true if the addressing mode represented
5667// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00005668bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005669 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00005670 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00005671
Chris Lattnerc9addb72007-03-30 23:15:24 +00005672 // PPC allows a sign-extended 16-bit immediate field.
5673 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
5674 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005675
Chris Lattnerc9addb72007-03-30 23:15:24 +00005676 // No global is ever allowed as a base.
5677 if (AM.BaseGV)
5678 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005679
5680 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005681 switch (AM.Scale) {
5682 case 0: // "r+i" or just "i", depending on HasBaseReg.
5683 break;
5684 case 1:
5685 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
5686 return false;
5687 // Otherwise we have r+r or r+i.
5688 break;
5689 case 2:
5690 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
5691 return false;
5692 // Allow 2*r as r+r.
5693 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00005694 default:
5695 // No other scales are supported.
5696 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00005697 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005698
Chris Lattnerc9addb72007-03-30 23:15:24 +00005699 return true;
5700}
5701
Evan Chengc4c62572006-03-13 23:20:37 +00005702/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00005703/// as the offset of the target addressing mode for load / store of the
5704/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005705bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00005706 // PPC allows a sign-extended 16-bit immediate field.
5707 return (V > -(1 << 16) && V < (1 << 16)-1);
5708}
Reid Spencer3a9ec242006-08-28 01:02:49 +00005709
5710bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00005711 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00005712}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005713
Dan Gohmand858e902010-04-17 15:26:15 +00005714SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
5715 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00005716 MachineFunction &MF = DAG.getMachineFunction();
5717 MachineFrameInfo *MFI = MF.getFrameInfo();
5718 MFI->setReturnAddressIsTaken(true);
5719
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005720 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005721 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005722
Dale Johannesen08673d22010-05-03 22:59:34 +00005723 // Make sure the function does not optimize away the store of the RA to
5724 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00005725 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00005726 FuncInfo->setLRStoreRequired();
5727 bool isPPC64 = PPCSubTarget.isPPC64();
5728 bool isDarwinABI = PPCSubTarget.isDarwinABI();
5729
5730 if (Depth > 0) {
5731 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
5732 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005733
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00005734 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00005735 isPPC64? MVT::i64 : MVT::i32);
5736 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
5737 DAG.getNode(ISD::ADD, dl, getPointerTy(),
5738 FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005739 MachinePointerInfo(), false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005740 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00005741
Chris Lattner3fc027d2007-12-08 06:59:59 +00005742 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00005743 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00005744 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005745 RetAddrFI, MachinePointerInfo(), false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00005746}
5747
Dan Gohmand858e902010-04-17 15:26:15 +00005748SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
5749 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00005750 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005751 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005752
Owen Andersone50ed302009-08-10 22:56:29 +00005753 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005754 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00005755
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005756 MachineFunction &MF = DAG.getMachineFunction();
5757 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00005758 MFI->setFrameAddressIsTaken(true);
5759 bool is31 = (DisableFramePointerElim(MF) || MFI->hasVarSizedObjects()) &&
5760 MFI->getStackSize() &&
5761 !MF.getFunction()->hasFnAttr(Attribute::Naked);
5762 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
5763 (is31 ? PPC::R31 : PPC::R1);
5764 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
5765 PtrVT);
5766 while (Depth--)
5767 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005768 FrameAddr, MachinePointerInfo(), false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005769 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005770}
Dan Gohman54aeea32008-10-21 03:41:46 +00005771
5772bool
5773PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5774 // The PowerPC target isn't yet aware of offsets.
5775 return false;
5776}
Tilmann Schellerffd02002009-07-03 06:45:56 +00005777
Evan Cheng42642d02010-04-01 20:10:42 +00005778/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00005779/// and store operations as a result of memset, memcpy, and memmove
5780/// lowering. If DstAlign is zero that means it's safe to destination
5781/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
5782/// means there isn't a need to check it against alignment requirement,
5783/// probably because the source does not need to be loaded. If
5784/// 'NonScalarIntSafe' is true, that means it's safe to return a
5785/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00005786/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
5787/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00005788/// It returns EVT::Other if the type should be determined using generic
5789/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00005790EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
5791 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00005792 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00005793 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00005794 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00005795 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005796 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005797 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00005798 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005799 }
5800}