blob: 6502eb1b6be72146aca606e485c78f6959979f62 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Evan Cheng94b95502011-07-26 00:24:13 +000018#include "MCTargetDesc/PPCPredicates.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000027#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000028#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000029#include "llvm/CallingConv.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000030#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000031#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000032#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000033#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000034#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000035#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Jay Foad8d730fb2009-05-11 19:38:09 +000038#include "llvm/DerivedTypes.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000039using namespace llvm;
40
Duncan Sands1e96bab2010-11-04 10:49:57 +000041static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000042 CCValAssign::LocInfo &LocInfo,
43 ISD::ArgFlagsTy &ArgFlags,
44 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000045static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000046 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000047 CCValAssign::LocInfo &LocInfo,
48 ISD::ArgFlagsTy &ArgFlags,
49 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000050static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000051 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000052 CCValAssign::LocInfo &LocInfo,
53 ISD::ArgFlagsTy &ArgFlags,
54 CCState &State);
55
Scott Michelfdc40a02009-02-17 22:15:04 +000056static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
Chris Lattner3ee77402007-06-19 05:46:06 +000057cl::desc("enable preincrement load/store generation on PPC (experimental)"),
58 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000059
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000062 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000063
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000064 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000065}
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Scott Michelfdc40a02009-02-17 22:15:04 +000069
Nate Begeman405e3ec2005-10-21 00:02:42 +000070 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000071
Chris Lattnerd145a612005-09-27 22:18:25 +000072 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000073 setUseUnderscoreSetJmp(true);
74 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000075
Chris Lattner749dc722010-10-10 18:34:00 +000076 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
77 // arguments are at least 4/8 bytes aligned.
78 setMinStackArgumentAlignment(TM.getSubtarget<PPCSubtarget>().isPPC64() ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000079
Chris Lattner7c5a3d32005-08-16 17:14:42 +000080 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +000081 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
82 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
83 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000084
Evan Chengc5484282006-10-04 00:56:09 +000085 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000086 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
87 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000088
Owen Anderson825b72b2009-08-11 20:47:22 +000089 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000090
Chris Lattner94e509c2006-11-10 23:58:45 +000091 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000092 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
93 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
94 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
95 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
96 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
98 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
101 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000102
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000103 // This is used in the ppcf128->int sequence. Note it has different semantics
104 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000105 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000106
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000107 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000108 setOperationAction(ISD::SREM, MVT::i32, Expand);
109 setOperationAction(ISD::UREM, MVT::i32, Expand);
110 setOperationAction(ISD::SREM, MVT::i64, Expand);
111 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000112
113 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
115 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
116 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
117 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
118 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
119 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
120 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
121 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000122
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000123 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 setOperationAction(ISD::FSIN , MVT::f64, Expand);
125 setOperationAction(ISD::FCOS , MVT::f64, Expand);
126 setOperationAction(ISD::FREM , MVT::f64, Expand);
127 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000128 setOperationAction(ISD::FMA , MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setOperationAction(ISD::FSIN , MVT::f32, Expand);
130 setOperationAction(ISD::FCOS , MVT::f32, Expand);
131 setOperationAction(ISD::FREM , MVT::f32, Expand);
132 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000133 setOperationAction(ISD::FMA , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000134
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000136
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000137 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000138 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
140 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000141 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000142
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
144 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000145
Nate Begemand88fc032006-01-14 03:14:10 +0000146 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000147 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
148 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
149 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
150 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
151 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
152 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000153
Nate Begeman35ef9132006-01-11 21:21:00 +0000154 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000155 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
156 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000157
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000158 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 setOperationAction(ISD::SELECT, MVT::i32, Expand);
160 setOperationAction(ISD::SELECT, MVT::i64, Expand);
161 setOperationAction(ISD::SELECT, MVT::f32, Expand);
162 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000163
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000164 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
166 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000167
Nate Begeman750ac1b2006-02-01 07:19:44 +0000168 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000170
Nate Begeman81e80972006-03-17 01:40:33 +0000171 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000173
Owen Anderson825b72b2009-08-11 20:47:22 +0000174 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000175
Chris Lattnerf7605322005-08-31 21:09:52 +0000176 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000178
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000179 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
181 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000182
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000183 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
184 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
185 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
186 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000187
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000188 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000190
Owen Anderson825b72b2009-08-11 20:47:22 +0000191 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
192 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
193 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
194 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000195
196
197 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000198 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
200 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000201 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
203 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
204 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
205 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000206 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
208 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000209
Nate Begeman1db3c922008-08-11 17:36:31 +0000210 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000212
213 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000214 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
215 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000216
Nate Begemanacc398c2006-01-25 18:21:52 +0000217 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000219
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000220 // VAARG is custom lowered with the 32-bit SVR4 ABI.
Roman Divackybdb226e2011-06-28 15:30:42 +0000221 if (TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
222 && !TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000223 setOperationAction(ISD::VAARG, MVT::Other, Custom);
Roman Divackybdb226e2011-06-28 15:30:42 +0000224 setOperationAction(ISD::VAARG, MVT::i64, Custom);
225 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000227
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000228 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
230 setOperationAction(ISD::VAEND , MVT::Other, Expand);
231 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
232 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
233 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
234 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000235
Chris Lattner6d92cad2006-03-26 10:06:40 +0000236 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000238
Dale Johannesen53e4e442008-11-07 22:54:33 +0000239 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
241 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
242 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
243 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
244 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
245 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
246 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
247 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
248 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
249 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
250 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
251 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000252
Chris Lattnera7a58542006-06-16 17:34:12 +0000253 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000254 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000255 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
256 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
257 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
258 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000259 // This is just the low 32 bits of a (signed) fp->i64 conversion.
260 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000261 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000262
Chris Lattner7fbcef72006-03-24 07:53:47 +0000263 // FIXME: disable this lowered code. This generates 64-bit register values,
264 // and we don't model the fact that the top part is clobbered by calls. We
265 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000267 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000268 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000270 }
271
Chris Lattnera7a58542006-06-16 17:34:12 +0000272 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000273 // 64-bit PowerPC implementations can support i64 types directly
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000275 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000277 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
279 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
280 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000281 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000282 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000283 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
284 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
285 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000286 }
Evan Chengd30bf012006-03-01 01:11:20 +0000287
Nate Begeman425a9692005-11-29 08:17:20 +0000288 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000289 // First set operation action for all vector types to expand. Then we
290 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
292 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
293 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000294
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000295 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000296 setOperationAction(ISD::ADD , VT, Legal);
297 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000298
Chris Lattner7ff7e672006-04-04 17:25:31 +0000299 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000300 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000302
303 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000304 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000305 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000306 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000308 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000310 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000312 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000314 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000316
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000317 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000318 setOperationAction(ISD::MUL , VT, Expand);
319 setOperationAction(ISD::SDIV, VT, Expand);
320 setOperationAction(ISD::SREM, VT, Expand);
321 setOperationAction(ISD::UDIV, VT, Expand);
322 setOperationAction(ISD::UREM, VT, Expand);
323 setOperationAction(ISD::FDIV, VT, Expand);
324 setOperationAction(ISD::FNEG, VT, Expand);
325 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
326 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
327 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
328 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
329 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
330 setOperationAction(ISD::UDIVREM, VT, Expand);
331 setOperationAction(ISD::SDIVREM, VT, Expand);
332 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
333 setOperationAction(ISD::FPOW, VT, Expand);
334 setOperationAction(ISD::CTPOP, VT, Expand);
335 setOperationAction(ISD::CTLZ, VT, Expand);
336 setOperationAction(ISD::CTTZ, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000337 }
338
Chris Lattner7ff7e672006-04-04 17:25:31 +0000339 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
340 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000342
Owen Anderson825b72b2009-08-11 20:47:22 +0000343 setOperationAction(ISD::AND , MVT::v4i32, Legal);
344 setOperationAction(ISD::OR , MVT::v4i32, Legal);
345 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
346 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
347 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
348 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000349
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
351 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
352 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
353 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000354
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
356 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
357 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
358 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000359
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
361 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000362
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
364 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
365 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
366 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000367 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000368
Eli Friedman4db5aca2011-08-29 18:23:02 +0000369 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
370 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
371
Duncan Sands03228082008-11-23 15:47:28 +0000372 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000373 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000374
Jim Laskey2ad9f172007-02-22 14:56:36 +0000375 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000376 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000377 setExceptionPointerRegister(PPC::X3);
378 setExceptionSelectorRegister(PPC::X4);
379 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000380 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000381 setExceptionPointerRegister(PPC::R3);
382 setExceptionSelectorRegister(PPC::R4);
383 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000384
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000385 // We have target-specific dag combine patterns for the following nodes:
386 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000387 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000388 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000389 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000390
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000391 // Darwin long double math library functions have $LDBL128 appended.
392 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000393 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000394 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
395 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000396 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
397 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000398 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
399 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
400 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
401 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
402 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000403 }
404
Hal Finkelc6129162011-10-17 18:53:03 +0000405 setMinFunctionAlignment(2);
406 if (PPCSubTarget.isDarwin())
407 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000408
Eli Friedman26689ac2011-08-03 21:06:02 +0000409 setInsertFencesForAtomic(true);
410
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000411 computeRegisterProperties();
412}
413
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000414/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
415/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000416unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000417 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000418 // Darwin passes everything on 4 byte boundary.
419 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
420 return 4;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000421 // FIXME SVR4 TBD
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000422 return 4;
423}
424
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000425const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
426 switch (Opcode) {
427 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000428 case PPCISD::FSEL: return "PPCISD::FSEL";
429 case PPCISD::FCFID: return "PPCISD::FCFID";
430 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
431 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
432 case PPCISD::STFIWX: return "PPCISD::STFIWX";
433 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
434 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
435 case PPCISD::VPERM: return "PPCISD::VPERM";
436 case PPCISD::Hi: return "PPCISD::Hi";
437 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000438 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000439 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
440 case PPCISD::LOAD: return "PPCISD::LOAD";
441 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000442 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
443 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
444 case PPCISD::SRL: return "PPCISD::SRL";
445 case PPCISD::SRA: return "PPCISD::SRA";
446 case PPCISD::SHL: return "PPCISD::SHL";
447 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
448 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000449 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
450 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000451 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000452 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000453 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
454 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000455 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
456 case PPCISD::MFCR: return "PPCISD::MFCR";
457 case PPCISD::VCMP: return "PPCISD::VCMP";
458 case PPCISD::VCMPo: return "PPCISD::VCMPo";
459 case PPCISD::LBRX: return "PPCISD::LBRX";
460 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000461 case PPCISD::LARX: return "PPCISD::LARX";
462 case PPCISD::STCX: return "PPCISD::STCX";
463 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
464 case PPCISD::MFFS: return "PPCISD::MFFS";
465 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
466 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
467 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
468 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000469 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000470 }
471}
472
Duncan Sands28b77e92011-09-06 19:07:46 +0000473EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000474 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000475}
476
Chris Lattner1a635d62006-04-14 06:01:58 +0000477//===----------------------------------------------------------------------===//
478// Node matching predicates, for use by the tblgen matching code.
479//===----------------------------------------------------------------------===//
480
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000481/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000482static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000483 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000484 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000485 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000486 // Maybe this has already been legalized into the constant pool?
487 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000488 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000489 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000490 }
491 return false;
492}
493
Chris Lattnerddb739e2006-04-06 17:23:16 +0000494/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
495/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000496static bool isConstantOrUndef(int Op, int Val) {
497 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000498}
499
500/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
501/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000502bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000503 if (!isUnary) {
504 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000505 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000506 return false;
507 } else {
508 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000509 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
510 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000511 return false;
512 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000513 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000514}
515
516/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
517/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000518bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000519 if (!isUnary) {
520 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000521 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
522 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000523 return false;
524 } else {
525 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000526 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
527 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
528 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
529 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000530 return false;
531 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000532 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000533}
534
Chris Lattnercaad1632006-04-06 22:02:42 +0000535/// isVMerge - Common function, used to match vmrg* shuffles.
536///
Nate Begeman9008ca62009-04-27 18:41:29 +0000537static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000538 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000539 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000540 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000541 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
542 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000543
Chris Lattner116cc482006-04-06 21:11:54 +0000544 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
545 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000546 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000547 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000548 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000549 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000550 return false;
551 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000552 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000553}
554
555/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
556/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000557bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000558 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000559 if (!isUnary)
560 return isVMerge(N, UnitSize, 8, 24);
561 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000562}
563
564/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
565/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000566bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000567 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000568 if (!isUnary)
569 return isVMerge(N, UnitSize, 0, 16);
570 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000571}
572
573
Chris Lattnerd0608e12006-04-06 18:26:28 +0000574/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
575/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000576int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000577 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000578 "PPC only supports shuffles by bytes!");
579
580 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000581
Chris Lattnerd0608e12006-04-06 18:26:28 +0000582 // Find the first non-undef value in the shuffle mask.
583 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000584 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000585 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000586
Chris Lattnerd0608e12006-04-06 18:26:28 +0000587 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000588
Nate Begeman9008ca62009-04-27 18:41:29 +0000589 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000590 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000591 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000592 if (ShiftAmt < i) return -1;
593 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000594
Chris Lattnerf24380e2006-04-06 22:28:36 +0000595 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000596 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000597 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000598 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000599 return -1;
600 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000601 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000602 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000603 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000604 return -1;
605 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000606 return ShiftAmt;
607}
Chris Lattneref819f82006-03-20 06:33:01 +0000608
609/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
610/// specifies a splat of a single element that is suitable for input to
611/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000612bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000613 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000614 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000615
Chris Lattner88a99ef2006-03-20 06:37:44 +0000616 // This is a splat operation if each element of the permute is the same, and
617 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000618 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000619
Nate Begeman9008ca62009-04-27 18:41:29 +0000620 // FIXME: Handle UNDEF elements too!
621 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000622 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000623
Nate Begeman9008ca62009-04-27 18:41:29 +0000624 // Check that the indices are consecutive, in the case of a multi-byte element
625 // splatted with a v16i8 mask.
626 for (unsigned i = 1; i != EltSize; ++i)
627 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000628 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000629
Chris Lattner7ff7e672006-04-04 17:25:31 +0000630 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000631 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000632 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000633 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000634 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000635 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000636 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000637}
638
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000639/// isAllNegativeZeroVector - Returns true if all elements of build_vector
640/// are -0.0.
641bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000642 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
643
644 APInt APVal, APUndef;
645 unsigned BitSize;
646 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000647
Dale Johannesen1e608812009-11-13 01:45:18 +0000648 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000649 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000650 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000651
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000652 return false;
653}
654
Chris Lattneref819f82006-03-20 06:33:01 +0000655/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
656/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000657unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000658 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
659 assert(isSplatShuffleMask(SVOp, EltSize));
660 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000661}
662
Chris Lattnere87192a2006-04-12 17:37:20 +0000663/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000664/// by using a vspltis[bhw] instruction of the specified element size, return
665/// the constant being splatted. The ByteSize field indicates the number of
666/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000667SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
668 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000669
670 // If ByteSize of the splat is bigger than the element size of the
671 // build_vector, then we have a case where we are checking for a splat where
672 // multiple elements of the buildvector are folded together into a single
673 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
674 unsigned EltSize = 16/N->getNumOperands();
675 if (EltSize < ByteSize) {
676 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000677 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000678 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000679
Chris Lattner79d9a882006-04-08 07:14:26 +0000680 // See if all of the elements in the buildvector agree across.
681 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
682 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
683 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000684 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000685
Scott Michelfdc40a02009-02-17 22:15:04 +0000686
Gabor Greifba36cb52008-08-28 21:40:38 +0000687 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000688 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
689 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000690 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000691 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000692
Chris Lattner79d9a882006-04-08 07:14:26 +0000693 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
694 // either constant or undef values that are identical for each chunk. See
695 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000696
Chris Lattner79d9a882006-04-08 07:14:26 +0000697 // Check to see if all of the leading entries are either 0 or -1. If
698 // neither, then this won't fit into the immediate field.
699 bool LeadingZero = true;
700 bool LeadingOnes = true;
701 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000702 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000703
Chris Lattner79d9a882006-04-08 07:14:26 +0000704 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
705 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
706 }
707 // Finally, check the least significant entry.
708 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000709 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000710 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000711 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000712 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000713 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000714 }
715 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000716 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000717 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000718 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000719 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000720 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000721 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000722
Dan Gohman475871a2008-07-27 21:46:04 +0000723 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000724 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000725
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000726 // Check to see if this buildvec has a single non-undef value in its elements.
727 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
728 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000729 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000730 OpVal = N->getOperand(i);
731 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000732 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000733 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000734
Gabor Greifba36cb52008-08-28 21:40:38 +0000735 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000736
Eli Friedman1a8229b2009-05-24 02:03:36 +0000737 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000738 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000739 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000740 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000741 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000742 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000743 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000744 }
745
746 // If the splat value is larger than the element value, then we can never do
747 // this splat. The only case that we could fit the replicated bits into our
748 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000749 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000750
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000751 // If the element value is larger than the splat value, cut it in half and
752 // check to see if the two halves are equal. Continue doing this until we
753 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
754 while (ValSizeInBytes > ByteSize) {
755 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000756
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000757 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000758 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
759 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000760 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000761 }
762
763 // Properly sign extend the value.
764 int ShAmt = (4-ByteSize)*8;
765 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
Scott Michelfdc40a02009-02-17 22:15:04 +0000766
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000767 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000768 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000769
Chris Lattner140a58f2006-04-08 06:46:53 +0000770 // Finally, if this value fits in a 5 bit sext field, return it
771 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000772 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000773 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000774}
775
Chris Lattner1a635d62006-04-14 06:01:58 +0000776//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000777// Addressing Mode Selection
778//===----------------------------------------------------------------------===//
779
780/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
781/// or 64-bit immediate, and if the value can be accurately represented as a
782/// sign extension from a 16-bit value. If so, this returns true and the
783/// immediate.
784static bool isIntS16Immediate(SDNode *N, short &Imm) {
785 if (N->getOpcode() != ISD::Constant)
786 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000787
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000788 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000790 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000791 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000792 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000793}
Dan Gohman475871a2008-07-27 21:46:04 +0000794static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000795 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000796}
797
798
799/// SelectAddressRegReg - Given the specified addressed, check to see if it
800/// can be represented as an indexed [r+r] operation. Returns false if it
801/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000802bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
803 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000804 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000805 short imm = 0;
806 if (N.getOpcode() == ISD::ADD) {
807 if (isIntS16Immediate(N.getOperand(1), imm))
808 return false; // r+i
809 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
810 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000811
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000812 Base = N.getOperand(0);
813 Index = N.getOperand(1);
814 return true;
815 } else if (N.getOpcode() == ISD::OR) {
816 if (isIntS16Immediate(N.getOperand(1), imm))
817 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000818
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000819 // If this is an or of disjoint bitfields, we can codegen this as an add
820 // (for better address arithmetic) if the LHS and RHS of the OR are provably
821 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000822 APInt LHSKnownZero, LHSKnownOne;
823 APInt RHSKnownZero, RHSKnownOne;
824 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000825 APInt::getAllOnesValue(N.getOperand(0)
826 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000827 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000828
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000829 if (LHSKnownZero.getBoolValue()) {
830 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000831 APInt::getAllOnesValue(N.getOperand(1)
832 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000833 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000834 // If all of the bits are known zero on the LHS or RHS, the add won't
835 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000836 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000837 Base = N.getOperand(0);
838 Index = N.getOperand(1);
839 return true;
840 }
841 }
842 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000843
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000844 return false;
845}
846
847/// Returns true if the address N can be represented by a base register plus
848/// a signed 16-bit displacement [r+imm], and if it is not better
849/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000850bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000851 SDValue &Base,
852 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000853 // FIXME dl should come from parent load or store, not from address
854 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000855 // If this can be more profitably realized as r+r, fail.
856 if (SelectAddressRegReg(N, Disp, Base, DAG))
857 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000858
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000859 if (N.getOpcode() == ISD::ADD) {
860 short imm = 0;
861 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000862 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000863 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
864 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
865 } else {
866 Base = N.getOperand(0);
867 }
868 return true; // [r+i]
869 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
870 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000871 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000872 && "Cannot handle constant offsets yet!");
873 Disp = N.getOperand(1).getOperand(0); // The global address.
874 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
875 Disp.getOpcode() == ISD::TargetConstantPool ||
876 Disp.getOpcode() == ISD::TargetJumpTable);
877 Base = N.getOperand(0);
878 return true; // [&g+r]
879 }
880 } else if (N.getOpcode() == ISD::OR) {
881 short imm = 0;
882 if (isIntS16Immediate(N.getOperand(1), imm)) {
883 // If this is an or of disjoint bitfields, we can codegen this as an add
884 // (for better address arithmetic) if the LHS and RHS of the OR are
885 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000886 APInt LHSKnownZero, LHSKnownOne;
887 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000888 APInt::getAllOnesValue(N.getOperand(0)
889 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000890 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000891
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000892 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000893 // If all of the bits are known zero on the LHS or RHS, the add won't
894 // carry.
895 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000896 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000897 return true;
898 }
899 }
900 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
901 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000902
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000903 // If this address fits entirely in a 16-bit sext immediate field, codegen
904 // this as "d, 0"
905 short Imm;
906 if (isIntS16Immediate(CN, Imm)) {
907 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000908 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
909 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000910 return true;
911 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000912
913 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +0000914 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000915 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
916 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000917
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000918 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000920
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
922 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000923 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000924 return true;
925 }
926 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000927
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000928 Disp = DAG.getTargetConstant(0, getPointerTy());
929 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
930 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
931 else
932 Base = N;
933 return true; // [r+0]
934}
935
936/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
937/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000938bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
939 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000940 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000941 // Check to see if we can easily represent this as an [r+r] address. This
942 // will fail if it thinks that the address is more profitably represented as
943 // reg+imm, e.g. where imm = 0.
944 if (SelectAddressRegReg(N, Base, Index, DAG))
945 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +0000946
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000947 // If the operand is an addition, always emit this as [r+r], since this is
948 // better (for code size, and execution, as the memop does the add for free)
949 // than emitting an explicit add.
950 if (N.getOpcode() == ISD::ADD) {
951 Base = N.getOperand(0);
952 Index = N.getOperand(1);
953 return true;
954 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000955
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000956 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000957 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
958 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000959 Index = N;
960 return true;
961}
962
963/// SelectAddressRegImmShift - Returns true if the address N can be
964/// represented by a base register plus a signed 14-bit displacement
965/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000966bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
967 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000968 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000969 // FIXME dl should come from the parent load or store, not the address
970 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000971 // If this can be more profitably realized as r+r, fail.
972 if (SelectAddressRegReg(N, Disp, Base, DAG))
973 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000974
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000975 if (N.getOpcode() == ISD::ADD) {
976 short imm = 0;
977 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000978 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000979 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
980 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
981 } else {
982 Base = N.getOperand(0);
983 }
984 return true; // [r+i]
985 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
986 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000987 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000988 && "Cannot handle constant offsets yet!");
989 Disp = N.getOperand(1).getOperand(0); // The global address.
990 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
991 Disp.getOpcode() == ISD::TargetConstantPool ||
992 Disp.getOpcode() == ISD::TargetJumpTable);
993 Base = N.getOperand(0);
994 return true; // [&g+r]
995 }
996 } else if (N.getOpcode() == ISD::OR) {
997 short imm = 0;
998 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
999 // If this is an or of disjoint bitfields, we can codegen this as an add
1000 // (for better address arithmetic) if the LHS and RHS of the OR are
1001 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001002 APInt LHSKnownZero, LHSKnownOne;
1003 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +00001004 APInt::getAllOnesValue(N.getOperand(0)
1005 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001006 LHSKnownZero, LHSKnownOne);
1007 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001008 // If all of the bits are known zero on the LHS or RHS, the add won't
1009 // carry.
1010 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001011 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001012 return true;
1013 }
1014 }
1015 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001016 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001017 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001018 // If this address fits entirely in a 14-bit sext immediate field, codegen
1019 // this as "d, 0"
1020 short Imm;
1021 if (isIntS16Immediate(CN, Imm)) {
1022 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Cameron Zwarichd76773a2011-05-19 03:11:06 +00001023 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1024 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001025 return true;
1026 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001027
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001028 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001029 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001030 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1031 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001032
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001033 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001034 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1035 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1036 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001037 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001038 return true;
1039 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001040 }
1041 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001042
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001043 Disp = DAG.getTargetConstant(0, getPointerTy());
1044 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1045 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1046 else
1047 Base = N;
1048 return true; // [r+0]
1049}
1050
1051
1052/// getPreIndexedAddressParts - returns true by value, base pointer and
1053/// offset pointer and addressing mode by reference if the node's address
1054/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001055bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1056 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001057 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001058 SelectionDAG &DAG) const {
Chris Lattner4eab7142006-11-10 02:08:47 +00001059 // Disabled by default for now.
1060 if (!EnablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001061
Dan Gohman475871a2008-07-27 21:46:04 +00001062 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001063 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001064 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1065 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001066 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001067
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001068 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001069 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001070 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001071 } else
1072 return false;
1073
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001074 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001075 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001076 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001077
Chris Lattner0851b4f2006-11-15 19:55:13 +00001078 // TODO: Check reg+reg first.
Scott Michelfdc40a02009-02-17 22:15:04 +00001079
Chris Lattner0851b4f2006-11-15 19:55:13 +00001080 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001081 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001082 // reg + imm
1083 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1084 return false;
1085 } else {
1086 // reg + imm * 4.
1087 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1088 return false;
1089 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001090
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001091 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001092 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1093 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001094 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001095 LD->getExtensionType() == ISD::SEXTLOAD &&
1096 isa<ConstantSDNode>(Offset))
1097 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001098 }
1099
Chris Lattner4eab7142006-11-10 02:08:47 +00001100 AM = ISD::PRE_INC;
1101 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001102}
1103
1104//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001105// LowerOperation implementation
1106//===----------------------------------------------------------------------===//
1107
Chris Lattner1e61e692010-11-15 02:46:57 +00001108/// GetLabelAccessInfo - Return true if we should reference labels using a
1109/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1110static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001111 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1112 HiOpFlags = PPCII::MO_HA16;
1113 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001114
Chris Lattner1e61e692010-11-15 02:46:57 +00001115 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1116 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001117 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001118 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001119 if (isPIC) {
1120 HiOpFlags |= PPCII::MO_PIC_FLAG;
1121 LoOpFlags |= PPCII::MO_PIC_FLAG;
1122 }
1123
1124 // If this is a reference to a global value that requires a non-lazy-ptr, make
1125 // sure that instruction lowering adds it.
1126 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1127 HiOpFlags |= PPCII::MO_NLP_FLAG;
1128 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001129
Chris Lattner6d2ff122010-11-15 03:13:19 +00001130 if (GV->hasHiddenVisibility()) {
1131 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1132 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1133 }
1134 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001135
Chris Lattner1e61e692010-11-15 02:46:57 +00001136 return isPIC;
1137}
1138
1139static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1140 SelectionDAG &DAG) {
1141 EVT PtrVT = HiPart.getValueType();
1142 SDValue Zero = DAG.getConstant(0, PtrVT);
1143 DebugLoc DL = HiPart.getDebugLoc();
1144
1145 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1146 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001147
Chris Lattner1e61e692010-11-15 02:46:57 +00001148 // With PIC, the first instruction is actually "GR+hi(&G)".
1149 if (isPIC)
1150 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1151 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001152
Chris Lattner1e61e692010-11-15 02:46:57 +00001153 // Generate non-pic code that has direct accesses to the constant pool.
1154 // The address of the global is just (hi(&g)+lo(&g)).
1155 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1156}
1157
Scott Michelfdc40a02009-02-17 22:15:04 +00001158SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001159 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001160 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001161 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001162 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001163
Chris Lattner1e61e692010-11-15 02:46:57 +00001164 unsigned MOHiFlag, MOLoFlag;
1165 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1166 SDValue CPIHi =
1167 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1168 SDValue CPILo =
1169 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1170 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001171}
1172
Dan Gohmand858e902010-04-17 15:26:15 +00001173SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001174 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001175 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001176
Chris Lattner1e61e692010-11-15 02:46:57 +00001177 unsigned MOHiFlag, MOLoFlag;
1178 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1179 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1180 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1181 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001182}
1183
Dan Gohmand858e902010-04-17 15:26:15 +00001184SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1185 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001186 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001187
Dan Gohman46510a72010-04-15 01:51:59 +00001188 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001189
Chris Lattner1e61e692010-11-15 02:46:57 +00001190 unsigned MOHiFlag, MOLoFlag;
1191 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1192 SDValue TgtBAHi = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOHiFlag);
1193 SDValue TgtBALo = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOLoFlag);
1194 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1195}
1196
1197SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1198 SelectionDAG &DAG) const {
1199 EVT PtrVT = Op.getValueType();
1200 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1201 DebugLoc DL = GSDN->getDebugLoc();
1202 const GlobalValue *GV = GSDN->getGlobal();
1203
Chris Lattner1e61e692010-11-15 02:46:57 +00001204 // 64-bit SVR4 ABI code is always position-independent.
1205 // The actual address of the GlobalValue is stored in the TOC.
1206 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1207 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1208 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1209 DAG.getRegister(PPC::X2, MVT::i64));
1210 }
1211
Chris Lattner6d2ff122010-11-15 03:13:19 +00001212 unsigned MOHiFlag, MOLoFlag;
1213 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001214
Chris Lattner6d2ff122010-11-15 03:13:19 +00001215 SDValue GAHi =
1216 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1217 SDValue GALo =
1218 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001219
Chris Lattner6d2ff122010-11-15 03:13:19 +00001220 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001221
Chris Lattner6d2ff122010-11-15 03:13:19 +00001222 // If the global reference is actually to a non-lazy-pointer, we have to do an
1223 // extra load to get the address of the global.
1224 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1225 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
1226 false, false, 0);
1227 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001228}
1229
Dan Gohmand858e902010-04-17 15:26:15 +00001230SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001231 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001232 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001233
Chris Lattner1a635d62006-04-14 06:01:58 +00001234 // If we're comparing for equality to zero, expose the fact that this is
1235 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1236 // fold the new nodes.
1237 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1238 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001239 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001240 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001241 if (VT.bitsLT(MVT::i32)) {
1242 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001243 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001244 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001245 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001246 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1247 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001248 DAG.getConstant(Log2b, MVT::i32));
1249 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001250 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001251 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001252 // optimized. FIXME: revisit this when we can custom lower all setcc
1253 // optimizations.
1254 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001255 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001256 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001257
Chris Lattner1a635d62006-04-14 06:01:58 +00001258 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001259 // by xor'ing the rhs with the lhs, which is faster than setting a
1260 // condition register, reading it back out, and masking the correct bit. The
1261 // normal approach here uses sub to do this instead of xor. Using xor exposes
1262 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001263 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001264 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001265 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001266 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001267 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001268 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001269 }
Dan Gohman475871a2008-07-27 21:46:04 +00001270 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001271}
1272
Dan Gohman475871a2008-07-27 21:46:04 +00001273SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001274 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001275 SDNode *Node = Op.getNode();
1276 EVT VT = Node->getValueType(0);
1277 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1278 SDValue InChain = Node->getOperand(0);
1279 SDValue VAListPtr = Node->getOperand(1);
1280 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1281 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001282
Roman Divackybdb226e2011-06-28 15:30:42 +00001283 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1284
1285 // gpr_index
1286 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1287 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1288 false, false, 0);
1289 InChain = GprIndex.getValue(1);
1290
1291 if (VT == MVT::i64) {
1292 // Check if GprIndex is even
1293 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1294 DAG.getConstant(1, MVT::i32));
1295 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1296 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1297 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1298 DAG.getConstant(1, MVT::i32));
1299 // Align GprIndex to be even if it isn't
1300 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1301 GprIndex);
1302 }
1303
1304 // fpr index is 1 byte after gpr
1305 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1306 DAG.getConstant(1, MVT::i32));
1307
1308 // fpr
1309 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1310 FprPtr, MachinePointerInfo(SV), MVT::i8,
1311 false, false, 0);
1312 InChain = FprIndex.getValue(1);
1313
1314 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1315 DAG.getConstant(8, MVT::i32));
1316
1317 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1318 DAG.getConstant(4, MVT::i32));
1319
1320 // areas
1321 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
1322 MachinePointerInfo(), false, false, 0);
1323 InChain = OverflowArea.getValue(1);
1324
1325 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
1326 MachinePointerInfo(), false, false, 0);
1327 InChain = RegSaveArea.getValue(1);
1328
1329 // select overflow_area if index > 8
1330 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1331 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1332
Roman Divackybdb226e2011-06-28 15:30:42 +00001333 // adjustment constant gpr_index * 4/8
1334 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1335 VT.isInteger() ? GprIndex : FprIndex,
1336 DAG.getConstant(VT.isInteger() ? 4 : 8,
1337 MVT::i32));
1338
1339 // OurReg = RegSaveArea + RegConstant
1340 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1341 RegConstant);
1342
1343 // Floating types are 32 bytes into RegSaveArea
1344 if (VT.isFloatingPoint())
1345 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1346 DAG.getConstant(32, MVT::i32));
1347
1348 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1349 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1350 VT.isInteger() ? GprIndex : FprIndex,
1351 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1352 MVT::i32));
1353
1354 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1355 VT.isInteger() ? VAListPtr : FprPtr,
1356 MachinePointerInfo(SV),
1357 MVT::i8, false, false, 0);
1358
1359 // determine if we should load from reg_save_area or overflow_area
1360 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1361
1362 // increase overflow_area by 4/8 if gpr/fpr > 8
1363 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1364 DAG.getConstant(VT.isInteger() ? 4 : 8,
1365 MVT::i32));
1366
1367 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1368 OverflowAreaPlusN);
1369
1370 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1371 OverflowAreaPtr,
1372 MachinePointerInfo(),
1373 MVT::i32, false, false, 0);
1374
1375 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(), false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001376}
1377
Duncan Sands4a544a72011-09-06 13:37:06 +00001378SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1379 SelectionDAG &DAG) const {
1380 return Op.getOperand(0);
1381}
1382
1383SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1384 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001385 SDValue Chain = Op.getOperand(0);
1386 SDValue Trmp = Op.getOperand(1); // trampoline
1387 SDValue FPtr = Op.getOperand(2); // nested function
1388 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001389 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001390
Owen Andersone50ed302009-08-10 22:56:29 +00001391 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001392 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001393 Type *IntPtrTy =
Owen Anderson1d0be152009-08-13 21:58:54 +00001394 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType(
1395 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001396
Scott Michelfdc40a02009-02-17 22:15:04 +00001397 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001398 TargetLowering::ArgListEntry Entry;
1399
1400 Entry.Ty = IntPtrTy;
1401 Entry.Node = Trmp; Args.push_back(Entry);
1402
1403 // TrampSize == (isPPC64 ? 48 : 40);
1404 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001405 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001406 Args.push_back(Entry);
1407
1408 Entry.Node = FPtr; Args.push_back(Entry);
1409 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001410
Bill Wendling77959322008-09-17 00:30:57 +00001411 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
1412 std::pair<SDValue, SDValue> CallResult =
Duncan Sands4a544a72011-09-06 13:37:06 +00001413 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
Owen Andersond1474d02009-07-09 17:57:24 +00001414 false, false, false, false, 0, CallingConv::C, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001415 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001416 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001417 Args, DAG, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001418
Duncan Sands4a544a72011-09-06 13:37:06 +00001419 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001420}
1421
Dan Gohman475871a2008-07-27 21:46:04 +00001422SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001423 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001424 MachineFunction &MF = DAG.getMachineFunction();
1425 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1426
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001427 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001428
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001429 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001430 // vastart just stores the address of the VarArgsFrameIndex slot into the
1431 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001432 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001433 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001434 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001435 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1436 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001437 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001438 }
1439
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001440 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001441 // We suppose the given va_list is already allocated.
1442 //
1443 // typedef struct {
1444 // char gpr; /* index into the array of 8 GPRs
1445 // * stored in the register save area
1446 // * gpr=0 corresponds to r3,
1447 // * gpr=1 to r4, etc.
1448 // */
1449 // char fpr; /* index into the array of 8 FPRs
1450 // * stored in the register save area
1451 // * fpr=0 corresponds to f1,
1452 // * fpr=1 to f2, etc.
1453 // */
1454 // char *overflow_arg_area;
1455 // /* location on stack that holds
1456 // * the next overflow argument
1457 // */
1458 // char *reg_save_area;
1459 // /* where r3:r10 and f1:f8 (if saved)
1460 // * are stored
1461 // */
1462 // } va_list[1];
1463
1464
Dan Gohman1e93df62010-04-17 14:41:14 +00001465 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1466 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001467
Nicolas Geoffray01119992007-04-03 13:59:52 +00001468
Owen Andersone50ed302009-08-10 22:56:29 +00001469 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001470
Dan Gohman1e93df62010-04-17 14:41:14 +00001471 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1472 PtrVT);
1473 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1474 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001475
Duncan Sands83ec4b62008-06-06 12:08:01 +00001476 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001477 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001478
Duncan Sands83ec4b62008-06-06 12:08:01 +00001479 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001480 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001481
1482 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001483 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001484
Dan Gohman69de1932008-02-06 22:27:42 +00001485 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001486
Nicolas Geoffray01119992007-04-03 13:59:52 +00001487 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001488 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001489 Op.getOperand(1),
1490 MachinePointerInfo(SV),
1491 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001492 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001493 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001494 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001495
Nicolas Geoffray01119992007-04-03 13:59:52 +00001496 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001497 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001498 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1499 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001500 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001501 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001502 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001503
Nicolas Geoffray01119992007-04-03 13:59:52 +00001504 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001505 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001506 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1507 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001508 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001509 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001510 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001511
1512 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001513 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1514 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001515 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001516
Chris Lattner1a635d62006-04-14 06:01:58 +00001517}
1518
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001519#include "PPCGenCallingConv.inc"
1520
Duncan Sands1e96bab2010-11-04 10:49:57 +00001521static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001522 CCValAssign::LocInfo &LocInfo,
1523 ISD::ArgFlagsTy &ArgFlags,
1524 CCState &State) {
1525 return true;
1526}
1527
Duncan Sands1e96bab2010-11-04 10:49:57 +00001528static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001529 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001530 CCValAssign::LocInfo &LocInfo,
1531 ISD::ArgFlagsTy &ArgFlags,
1532 CCState &State) {
1533 static const unsigned ArgRegs[] = {
1534 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1535 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1536 };
1537 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001538
Tilmann Schellerffd02002009-07-03 06:45:56 +00001539 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1540
1541 // Skip one register if the first unallocated register has an even register
1542 // number and there are still argument registers available which have not been
1543 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1544 // need to skip a register if RegNum is odd.
1545 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1546 State.AllocateReg(ArgRegs[RegNum]);
1547 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001548
Tilmann Schellerffd02002009-07-03 06:45:56 +00001549 // Always return false here, as this function only makes sure that the first
1550 // unallocated register has an odd register number and does not actually
1551 // allocate a register for the current argument.
1552 return false;
1553}
1554
Duncan Sands1e96bab2010-11-04 10:49:57 +00001555static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001556 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001557 CCValAssign::LocInfo &LocInfo,
1558 ISD::ArgFlagsTy &ArgFlags,
1559 CCState &State) {
1560 static const unsigned ArgRegs[] = {
1561 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1562 PPC::F8
1563 };
1564
1565 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001566
Tilmann Schellerffd02002009-07-03 06:45:56 +00001567 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1568
1569 // If there is only one Floating-point register left we need to put both f64
1570 // values of a split ppc_fp128 value on the stack.
1571 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1572 State.AllocateReg(ArgRegs[RegNum]);
1573 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001574
Tilmann Schellerffd02002009-07-03 06:45:56 +00001575 // Always return false here, as this function only makes sure that the two f64
1576 // values a ppc_fp128 value is split into are both passed in registers or both
1577 // passed on the stack and does not actually allocate a register for the
1578 // current argument.
1579 return false;
1580}
1581
Chris Lattner9f0bc652007-02-25 05:34:32 +00001582/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001583/// on Darwin.
1584static const unsigned *GetFPR() {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001585 static const unsigned FPR[] = {
1586 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001587 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001588 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001589
Chris Lattner9f0bc652007-02-25 05:34:32 +00001590 return FPR;
1591}
1592
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001593/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1594/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001595static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001596 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001597 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001598 if (Flags.isByVal())
1599 ArgSize = Flags.getByValSize();
1600 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1601
1602 return ArgSize;
1603}
1604
Dan Gohman475871a2008-07-27 21:46:04 +00001605SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001606PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001607 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001608 const SmallVectorImpl<ISD::InputArg>
1609 &Ins,
1610 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001611 SmallVectorImpl<SDValue> &InVals)
1612 const {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001613 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001614 return LowerFormalArguments_SVR4(Chain, CallConv, isVarArg, Ins,
1615 dl, DAG, InVals);
1616 } else {
1617 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1618 dl, DAG, InVals);
1619 }
1620}
1621
1622SDValue
1623PPCTargetLowering::LowerFormalArguments_SVR4(
1624 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001625 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001626 const SmallVectorImpl<ISD::InputArg>
1627 &Ins,
1628 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001629 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001630
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001631 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001632 // +-----------------------------------+
1633 // +--> | Back chain |
1634 // | +-----------------------------------+
1635 // | | Floating-point register save area |
1636 // | +-----------------------------------+
1637 // | | General register save area |
1638 // | +-----------------------------------+
1639 // | | CR save word |
1640 // | +-----------------------------------+
1641 // | | VRSAVE save word |
1642 // | +-----------------------------------+
1643 // | | Alignment padding |
1644 // | +-----------------------------------+
1645 // | | Vector register save area |
1646 // | +-----------------------------------+
1647 // | | Local variable space |
1648 // | +-----------------------------------+
1649 // | | Parameter list area |
1650 // | +-----------------------------------+
1651 // | | LR save word |
1652 // | +-----------------------------------+
1653 // SP--> +--- | Back chain |
1654 // +-----------------------------------+
1655 //
1656 // Specifications:
1657 // System V Application Binary Interface PowerPC Processor Supplement
1658 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001659
Tilmann Schellerffd02002009-07-03 06:45:56 +00001660 MachineFunction &MF = DAG.getMachineFunction();
1661 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001662 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001663
Owen Andersone50ed302009-08-10 22:56:29 +00001664 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001665 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohman1797ed52010-02-08 20:27:50 +00001666 bool isImmutable = !(GuaranteedTailCallOpt && (CallConv==CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001667 unsigned PtrByteSize = 4;
1668
1669 // Assign locations to all of the incoming arguments.
1670 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001671 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1672 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001673
1674 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001675 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001676
Dan Gohman98ca4f22009-08-05 01:29:28 +00001677 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001678
Tilmann Schellerffd02002009-07-03 06:45:56 +00001679 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1680 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001681
Tilmann Schellerffd02002009-07-03 06:45:56 +00001682 // Arguments stored in registers.
1683 if (VA.isRegLoc()) {
1684 TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001685 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001686
Owen Anderson825b72b2009-08-11 20:47:22 +00001687 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001688 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001689 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001690 case MVT::i32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001691 RC = PPC::GPRCRegisterClass;
1692 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001693 case MVT::f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001694 RC = PPC::F4RCRegisterClass;
1695 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001696 case MVT::f64:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001697 RC = PPC::F8RCRegisterClass;
1698 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001699 case MVT::v16i8:
1700 case MVT::v8i16:
1701 case MVT::v4i32:
1702 case MVT::v4f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001703 RC = PPC::VRRCRegisterClass;
1704 break;
1705 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001706
Tilmann Schellerffd02002009-07-03 06:45:56 +00001707 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001708 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001709 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001710
Dan Gohman98ca4f22009-08-05 01:29:28 +00001711 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001712 } else {
1713 // Argument stored in memory.
1714 assert(VA.isMemLoc());
1715
1716 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1717 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001718 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001719
1720 // Create load nodes to retrieve arguments from the stack.
1721 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001722 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1723 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00001724 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001725 }
1726 }
1727
1728 // Assign locations to all of the incoming aggregate by value arguments.
1729 // Aggregates passed by value are stored in the local variable space of the
1730 // caller's stack frame, right above the parameter list area.
1731 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001732 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1733 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001734
1735 // Reserve stack space for the allocations in CCInfo.
1736 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1737
Dan Gohman98ca4f22009-08-05 01:29:28 +00001738 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001739
1740 // Area that is at least reserved in the caller of this function.
1741 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001742
Tilmann Schellerffd02002009-07-03 06:45:56 +00001743 // Set the size that is at least reserved in caller of this function. Tail
1744 // call optimized function's reserved stack space needs to be aligned so that
1745 // taking the difference between two stack areas will result in an aligned
1746 // stack.
1747 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1748
1749 MinReservedArea =
1750 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001751 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001752
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001753 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001754 getStackAlignment();
1755 unsigned AlignMask = TargetAlign-1;
1756 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001757
Tilmann Schellerffd02002009-07-03 06:45:56 +00001758 FI->setMinReservedArea(MinReservedArea);
1759
1760 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001761
Tilmann Schellerffd02002009-07-03 06:45:56 +00001762 // If the function takes variable number of arguments, make a frame index for
1763 // the start of the first vararg value... for expansion of llvm.va_start.
1764 if (isVarArg) {
1765 static const unsigned GPArgRegs[] = {
1766 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1767 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1768 };
1769 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1770
1771 static const unsigned FPArgRegs[] = {
1772 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1773 PPC::F8
1774 };
1775 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1776
Dan Gohman1e93df62010-04-17 14:41:14 +00001777 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1778 NumGPArgRegs));
1779 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1780 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001781
1782 // Make room for NumGPArgRegs and NumFPArgRegs.
1783 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001784 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001785
Dan Gohman1e93df62010-04-17 14:41:14 +00001786 FuncInfo->setVarArgsStackOffset(
1787 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001788 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001789
Dan Gohman1e93df62010-04-17 14:41:14 +00001790 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1791 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001792
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001793 // The fixed integer arguments of a variadic function are stored to the
1794 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1795 // the result of va_next.
1796 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1797 // Get an existing live-in vreg, or add a new one.
1798 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1799 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001800 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001801
Dan Gohman98ca4f22009-08-05 01:29:28 +00001802 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001803 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1804 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001805 MemOps.push_back(Store);
1806 // Increment the address by four for the next argument to store
1807 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1808 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1809 }
1810
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001811 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1812 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001813 // The double arguments are stored to the VarArgsFrameIndex
1814 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001815 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1816 // Get an existing live-in vreg, or add a new one.
1817 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1818 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001819 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001820
Owen Anderson825b72b2009-08-11 20:47:22 +00001821 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001822 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1823 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001824 MemOps.push_back(Store);
1825 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001826 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001827 PtrVT);
1828 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1829 }
1830 }
1831
1832 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001833 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001834 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001835
Dan Gohman98ca4f22009-08-05 01:29:28 +00001836 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001837}
1838
1839SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001840PPCTargetLowering::LowerFormalArguments_Darwin(
1841 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001842 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001843 const SmallVectorImpl<ISD::InputArg>
1844 &Ins,
1845 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001846 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001847 // TODO: add description of PPC stack frame format, or at least some docs.
1848 //
1849 MachineFunction &MF = DAG.getMachineFunction();
1850 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001851 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001852
Owen Andersone50ed302009-08-10 22:56:29 +00001853 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001854 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001855 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohman1797ed52010-02-08 20:27:50 +00001856 bool isImmutable = !(GuaranteedTailCallOpt && (CallConv==CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001857 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001858
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001859 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001860 // Area that is at least reserved in caller of this function.
1861 unsigned MinReservedArea = ArgOffset;
1862
Chris Lattnerc91a4752006-06-26 22:48:35 +00001863 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001864 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1865 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1866 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001867 static const unsigned GPR_64[] = { // 64-bit registers.
1868 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1869 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1870 };
Scott Michelfdc40a02009-02-17 22:15:04 +00001871
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001872 static const unsigned *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00001873
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001874 static const unsigned VR[] = {
1875 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1876 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1877 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001878
Owen Anderson718cb662007-09-07 04:06:50 +00001879 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001880 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00001881 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001882
1883 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001884
Chris Lattnerc91a4752006-06-26 22:48:35 +00001885 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00001886
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001887 // In 32-bit non-varargs functions, the stack space for vectors is after the
1888 // stack space for non-vectors. We do not use this space unless we have
1889 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00001890 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001891 // that out...for the pathological case, compute VecArgOffset as the
1892 // start of the vector parameter area. Computing VecArgOffset is the
1893 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001894 unsigned VecArgOffset = ArgOffset;
1895 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001896 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001897 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001898 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001899 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001900 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001901
Duncan Sands276dcbd2008-03-21 09:14:45 +00001902 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001903 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001904 ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00001905 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001906 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1907 VecArgOffset += ArgSize;
1908 continue;
1909 }
1910
Owen Anderson825b72b2009-08-11 20:47:22 +00001911 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001912 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001913 case MVT::i32:
1914 case MVT::f32:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001915 VecArgOffset += isPPC64 ? 8 : 4;
1916 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001917 case MVT::i64: // PPC64
1918 case MVT::f64:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001919 VecArgOffset += 8;
1920 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001921 case MVT::v4f32:
1922 case MVT::v4i32:
1923 case MVT::v8i16:
1924 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001925 // Nothing to do, we're only looking at Nonvector args here.
1926 break;
1927 }
1928 }
1929 }
1930 // We've found where the vector parameter area in memory is. Skip the
1931 // first 12 parameters; these don't use that memory.
1932 VecArgOffset = ((VecArgOffset+15)/16)*16;
1933 VecArgOffset += 12*16;
1934
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001935 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001936 // entry to a function on PPC, the arguments start after the linkage area,
1937 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001938
Dan Gohman475871a2008-07-27 21:46:04 +00001939 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001940 unsigned nAltivecParamsAtEnd = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001941 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001942 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001943 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00001944 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001945 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001946 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001947 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001948
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001949 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001950
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001951 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00001952 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1953 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001954 if (isVarArg || isPPC64) {
1955 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001956 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00001957 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001958 PtrByteSize);
1959 } else nAltivecParamsAtEnd++;
1960 } else
1961 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001962 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00001963 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001964 PtrByteSize);
1965
Dale Johannesen8419dd62008-03-07 20:27:40 +00001966 // FIXME the codegen can be much improved in some cases.
1967 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001968 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00001969 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001970 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00001971 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001972 // Objects of size 1 and 2 are right justified, everything else is
1973 // left justified. This means the memory address is adjusted forwards.
1974 if (ObjSize==1 || ObjSize==2) {
1975 CurArgOffset = CurArgOffset + (4 - ObjSize);
1976 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001977 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00001978 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00001979 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001980 InVals.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001981 if (ObjSize==1 || ObjSize==2) {
1982 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00001983 unsigned VReg;
1984 if (isPPC64)
1985 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
1986 else
1987 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001988 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001989 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001990 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00001991 ObjSize==1 ? MVT::i8 : MVT::i16,
1992 false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001993 MemOps.push_back(Store);
1994 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001995 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001996
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001997 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001998
Dale Johannesen7f96f392008-03-08 01:41:42 +00001999 continue;
2000 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002001 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2002 // Store whatever pieces of the object are in registers
2003 // to memory. ArgVal will be address of the beginning of
2004 // the object.
2005 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002006 unsigned VReg;
2007 if (isPPC64)
2008 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2009 else
2010 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002011 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002012 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002013 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002014 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2015 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002016 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002017 MemOps.push_back(Store);
2018 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002019 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002020 } else {
2021 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2022 break;
2023 }
2024 }
2025 continue;
2026 }
2027
Owen Anderson825b72b2009-08-11 20:47:22 +00002028 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002029 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002030 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002031 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002032 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002033 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002034 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002035 ++GPR_idx;
2036 } else {
2037 needsLoad = true;
2038 ArgSize = PtrByteSize;
2039 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002040 // All int arguments reserve stack space in the Darwin ABI.
2041 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002042 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002043 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002044 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002045 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002046 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002047 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002048 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002049
Owen Anderson825b72b2009-08-11 20:47:22 +00002050 if (ObjectVT == MVT::i32) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002051 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002052 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002053 if (Flags.isSExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002054 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002055 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00002056 else if (Flags.isZExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002057 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002058 DAG.getValueType(ObjectVT));
2059
Owen Anderson825b72b2009-08-11 20:47:22 +00002060 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002061 }
2062
Chris Lattnerc91a4752006-06-26 22:48:35 +00002063 ++GPR_idx;
2064 } else {
2065 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002066 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002067 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002068 // All int arguments reserve stack space in the Darwin ABI.
2069 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002070 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002071
Owen Anderson825b72b2009-08-11 20:47:22 +00002072 case MVT::f32:
2073 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002074 // Every 4 bytes of argument space consumes one of the GPRs available for
2075 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002076 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002077 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002078 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002079 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002080 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002081 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002082 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002083
Owen Anderson825b72b2009-08-11 20:47:22 +00002084 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002085 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002086 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002087 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002088
Dan Gohman98ca4f22009-08-05 01:29:28 +00002089 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002090 ++FPR_idx;
2091 } else {
2092 needsLoad = true;
2093 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002094
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002095 // All FP arguments reserve stack space in the Darwin ABI.
2096 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002097 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002098 case MVT::v4f32:
2099 case MVT::v4i32:
2100 case MVT::v8i16:
2101 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002102 // Note that vector arguments in registers don't reserve stack space,
2103 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002104 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002105 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002106 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002107 if (isVarArg) {
2108 while ((ArgOffset % 16) != 0) {
2109 ArgOffset += PtrByteSize;
2110 if (GPR_idx != Num_GPR_Regs)
2111 GPR_idx++;
2112 }
2113 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002114 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002115 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002116 ++VR_idx;
2117 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002118 if (!isVarArg && !isPPC64) {
2119 // Vectors go after all the nonvectors.
2120 CurArgOffset = VecArgOffset;
2121 VecArgOffset += 16;
2122 } else {
2123 // Vectors are aligned.
2124 ArgOffset = ((ArgOffset+15)/16)*16;
2125 CurArgOffset = ArgOffset;
2126 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002127 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002128 needsLoad = true;
2129 }
2130 break;
2131 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002132
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002133 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002134 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002135 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002136 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002137 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002138 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002139 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002140 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002141 false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002142 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002143
Dan Gohman98ca4f22009-08-05 01:29:28 +00002144 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002145 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002146
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002147 // Set the size that is at least reserved in caller of this function. Tail
2148 // call optimized function's reserved stack space needs to be aligned so that
2149 // taking the difference between two stack areas will result in an aligned
2150 // stack.
2151 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2152 // Add the Altivec parameters at the end, if needed.
2153 if (nAltivecParamsAtEnd) {
2154 MinReservedArea = ((MinReservedArea+15)/16)*16;
2155 MinReservedArea += 16*nAltivecParamsAtEnd;
2156 }
2157 MinReservedArea =
2158 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002159 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2160 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002161 getStackAlignment();
2162 unsigned AlignMask = TargetAlign-1;
2163 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2164 FI->setMinReservedArea(MinReservedArea);
2165
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002166 // If the function takes variable number of arguments, make a frame index for
2167 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002168 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002169 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002170
Dan Gohman1e93df62010-04-17 14:41:14 +00002171 FuncInfo->setVarArgsFrameIndex(
2172 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002173 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002174 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002175
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002176 // If this function is vararg, store any remaining integer argument regs
2177 // to their spots on the stack so that they may be loaded by deferencing the
2178 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002179 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002180 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002181
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002182 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002183 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002184 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002185 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002186
Dan Gohman98ca4f22009-08-05 01:29:28 +00002187 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002188 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2189 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002190 MemOps.push_back(Store);
2191 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002192 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002193 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002194 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002195 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002196
Dale Johannesen8419dd62008-03-07 20:27:40 +00002197 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002198 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002199 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002200
Dan Gohman98ca4f22009-08-05 01:29:28 +00002201 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002202}
2203
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002204/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002205/// linkage area for the Darwin ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002206static unsigned
2207CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2208 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002209 bool isVarArg,
2210 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002211 const SmallVectorImpl<ISD::OutputArg>
2212 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002213 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002214 unsigned &nAltivecParamsAtEnd) {
2215 // Count how many bytes are to be pushed on the stack, including the linkage
2216 // area, and parameter passing area. We start with 24/48 bytes, which is
2217 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002218 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002219 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002220 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2221
2222 // Add up all the space actually used.
2223 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2224 // they all go in registers, but we must reserve stack space for them for
2225 // possible use by the caller. In varargs or 64-bit calls, parameters are
2226 // assigned stack space in order, with padding so Altivec parameters are
2227 // 16-byte aligned.
2228 nAltivecParamsAtEnd = 0;
2229 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002230 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002231 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002232 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002233 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2234 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002235 if (!isVarArg && !isPPC64) {
2236 // Non-varargs Altivec parameters go after all the non-Altivec
2237 // parameters; handle those later so we know how much padding we need.
2238 nAltivecParamsAtEnd++;
2239 continue;
2240 }
2241 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2242 NumBytes = ((NumBytes+15)/16)*16;
2243 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002244 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002245 }
2246
2247 // Allow for Altivec parameters at the end, if needed.
2248 if (nAltivecParamsAtEnd) {
2249 NumBytes = ((NumBytes+15)/16)*16;
2250 NumBytes += 16*nAltivecParamsAtEnd;
2251 }
2252
2253 // The prolog code of the callee may store up to 8 GPR argument registers to
2254 // the stack, allowing va_start to index over them in memory if its varargs.
2255 // Because we cannot tell if this is needed on the caller side, we have to
2256 // conservatively assume that it is needed. As such, make sure we have at
2257 // least enough stack space for the caller to store the 8 GPRs.
2258 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002259 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002260
2261 // Tail call needs the stack to be aligned.
Dan Gohman1797ed52010-02-08 20:27:50 +00002262 if (CC==CallingConv::Fast && GuaranteedTailCallOpt) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002263 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002264 getStackAlignment();
2265 unsigned AlignMask = TargetAlign-1;
2266 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2267 }
2268
2269 return NumBytes;
2270}
2271
2272/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002273/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002274static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002275 unsigned ParamSize) {
2276
Dale Johannesenb60d5192009-11-24 01:09:07 +00002277 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002278
2279 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2280 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2281 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2282 // Remember only if the new adjustement is bigger.
2283 if (SPDiff < FI->getTailCallSPDelta())
2284 FI->setTailCallSPDelta(SPDiff);
2285
2286 return SPDiff;
2287}
2288
Dan Gohman98ca4f22009-08-05 01:29:28 +00002289/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2290/// for tail call optimization. Targets which want to do tail call
2291/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002292bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002293PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002294 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002295 bool isVarArg,
2296 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002297 SelectionDAG& DAG) const {
Dan Gohman1797ed52010-02-08 20:27:50 +00002298 if (!GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002299 return false;
2300
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002301 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002302 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002303 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002304
Dan Gohman98ca4f22009-08-05 01:29:28 +00002305 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002306 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002307 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2308 // Functions containing by val parameters are not supported.
2309 for (unsigned i = 0; i != Ins.size(); i++) {
2310 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2311 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002312 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002313
2314 // Non PIC/GOT tail calls are supported.
2315 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2316 return true;
2317
2318 // At the moment we can only do local tail calls (in same module, hidden
2319 // or protected) if we are generating PIC.
2320 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2321 return G->getGlobal()->hasHiddenVisibility()
2322 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002323 }
2324
2325 return false;
2326}
2327
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002328/// isCallCompatibleAddress - Return the immediate to use if the specified
2329/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002330static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002331 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2332 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002333
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002334 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002335 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
2336 (Addr << 6 >> 6) != Addr)
2337 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002338
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002339 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002340 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002341}
2342
Dan Gohman844731a2008-05-13 00:00:25 +00002343namespace {
2344
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002345struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002346 SDValue Arg;
2347 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002348 int FrameIdx;
2349
2350 TailCallArgumentInfo() : FrameIdx(0) {}
2351};
2352
Dan Gohman844731a2008-05-13 00:00:25 +00002353}
2354
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002355/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2356static void
2357StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002358 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002359 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002360 SmallVector<SDValue, 8> &MemOpChains,
2361 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002362 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002363 SDValue Arg = TailCallArgs[i].Arg;
2364 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002365 int FI = TailCallArgs[i].FrameIdx;
2366 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002367 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002368 MachinePointerInfo::getFixedStack(FI),
2369 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002370 }
2371}
2372
2373/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2374/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002375static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002376 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002377 SDValue Chain,
2378 SDValue OldRetAddr,
2379 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002380 int SPDiff,
2381 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002382 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002383 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002384 if (SPDiff) {
2385 // Calculate the new stack slot for the return address.
2386 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002387 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002388 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002389 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002390 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002391 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002392 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002393 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002394 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002395 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002396
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002397 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2398 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002399 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002400 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002401 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002402 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002403 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002404 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2405 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002406 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002407 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002408 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002409 }
2410 return Chain;
2411}
2412
2413/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2414/// the position of the argument.
2415static void
2416CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002417 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002418 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2419 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002420 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002421 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002422 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002423 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002424 TailCallArgumentInfo Info;
2425 Info.Arg = Arg;
2426 Info.FrameIdxOp = FIN;
2427 Info.FrameIdx = FI;
2428 TailCallArguments.push_back(Info);
2429}
2430
2431/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2432/// stack slot. Returns the chain as result and the loaded frame pointers in
2433/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002434SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002435 int SPDiff,
2436 SDValue Chain,
2437 SDValue &LROpOut,
2438 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002439 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002440 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002441 if (SPDiff) {
2442 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002443 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002444 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002445 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002446 false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002447 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002448
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002449 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2450 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002451 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002452 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002453 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002454 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002455 Chain = SDValue(FPOpOut.getNode(), 1);
2456 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002457 }
2458 return Chain;
2459}
2460
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002461/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002462/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002463/// specified by the specific parameter attribute. The copy will be passed as
2464/// a byval function parameter.
2465/// Sometimes what we are copying is the end of a larger object, the part that
2466/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002467static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002468CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002469 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002470 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002471 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002472 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002473 false, false, MachinePointerInfo(0),
2474 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002475}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002476
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002477/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2478/// tail calls.
2479static void
Dan Gohman475871a2008-07-27 21:46:04 +00002480LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2481 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002482 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002483 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002484 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002485 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002486 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002487 if (!isTailCall) {
2488 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002489 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002490 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002491 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002492 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002493 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002494 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002495 DAG.getConstant(ArgOffset, PtrVT));
2496 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002497 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2498 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002499 // Calculate and remember argument location.
2500 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2501 TailCallArguments);
2502}
2503
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002504static
2505void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2506 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2507 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2508 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2509 MachineFunction &MF = DAG.getMachineFunction();
2510
2511 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2512 // might overwrite each other in case of tail call optimization.
2513 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002514 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002515 InFlag = SDValue();
2516 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2517 MemOpChains2, dl);
2518 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002519 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002520 &MemOpChains2[0], MemOpChains2.size());
2521
2522 // Store the return address to the appropriate stack slot.
2523 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2524 isPPC64, isDarwinABI, dl);
2525
2526 // Emit callseq_end just before tailcall node.
2527 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2528 DAG.getIntPtrConstant(0, true), InFlag);
2529 InFlag = Chain.getValue(1);
2530}
2531
2532static
2533unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2534 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2535 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002536 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002537 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002538
Chris Lattnerb9082582010-11-14 23:42:06 +00002539 bool isPPC64 = PPCSubTarget.isPPC64();
2540 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
2541
Owen Andersone50ed302009-08-10 22:56:29 +00002542 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002543 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002544 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002545
2546 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2547
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002548 bool needIndirectCall = true;
2549 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002550 // If this is an absolute destination address, use the munged value.
2551 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002552 needIndirectCall = false;
2553 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002554
Chris Lattnerb9082582010-11-14 23:42:06 +00002555 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2556 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
2557 // Use indirect calls for ALL functions calls in JIT mode, since the
2558 // far-call stubs may be outside relocation limits for a BL instruction.
2559 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
2560 unsigned OpFlags = 0;
2561 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002562 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002563 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00002564 (G->getGlobal()->isDeclaration() ||
2565 G->getGlobal()->isWeakForLinker())) {
2566 // PC-relative references to external symbols should go through $stub,
2567 // unless we're building with the leopard linker or later, which
2568 // automatically synthesizes these stubs.
2569 OpFlags = PPCII::MO_DARWIN_STUB;
2570 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002571
Chris Lattnerb9082582010-11-14 23:42:06 +00002572 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
2573 // every direct call is) turn it into a TargetGlobalAddress /
2574 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002575 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00002576 Callee.getValueType(),
2577 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002578 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002579 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002580 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002581
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002582 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002583 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002584
Chris Lattnerb9082582010-11-14 23:42:06 +00002585 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002586 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002587 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002588 // PC-relative references to external symbols should go through $stub,
2589 // unless we're building with the leopard linker or later, which
2590 // automatically synthesizes these stubs.
2591 OpFlags = PPCII::MO_DARWIN_STUB;
2592 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002593
Chris Lattnerb9082582010-11-14 23:42:06 +00002594 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
2595 OpFlags);
2596 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002597 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002598
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002599 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002600 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2601 // to do the call, we can't use PPCISD::CALL.
2602 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002603
2604 if (isSVR4ABI && isPPC64) {
2605 // Function pointers in the 64-bit SVR4 ABI do not point to the function
2606 // entry point, but to the function descriptor (the function entry point
2607 // address is part of the function descriptor though).
2608 // The function descriptor is a three doubleword structure with the
2609 // following fields: function entry point, TOC base address and
2610 // environment pointer.
2611 // Thus for a call through a function pointer, the following actions need
2612 // to be performed:
2613 // 1. Save the TOC of the caller in the TOC save area of its stack
2614 // frame (this is done in LowerCall_Darwin()).
2615 // 2. Load the address of the function entry point from the function
2616 // descriptor.
2617 // 3. Load the TOC of the callee from the function descriptor into r2.
2618 // 4. Load the environment pointer from the function descriptor into
2619 // r11.
2620 // 5. Branch to the function entry point address.
2621 // 6. On return of the callee, the TOC of the caller needs to be
2622 // restored (this is done in FinishCall()).
2623 //
2624 // All those operations are flagged together to ensure that no other
2625 // operations can be scheduled in between. E.g. without flagging the
2626 // operations together, a TOC access in the caller could be scheduled
2627 // between the load of the callee TOC and the branch to the callee, which
2628 // results in the TOC access going through the TOC of the callee instead
2629 // of going through the TOC of the caller, which leads to incorrect code.
2630
2631 // Load the address of the function entry point from the function
2632 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002633 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002634 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
2635 InFlag.getNode() ? 3 : 2);
2636 Chain = LoadFuncPtr.getValue(1);
2637 InFlag = LoadFuncPtr.getValue(2);
2638
2639 // Load environment pointer into r11.
2640 // Offset of the environment pointer within the function descriptor.
2641 SDValue PtrOff = DAG.getIntPtrConstant(16);
2642
2643 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
2644 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
2645 InFlag);
2646 Chain = LoadEnvPtr.getValue(1);
2647 InFlag = LoadEnvPtr.getValue(2);
2648
2649 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
2650 InFlag);
2651 Chain = EnvVal.getValue(0);
2652 InFlag = EnvVal.getValue(1);
2653
2654 // Load TOC of the callee into r2. We are using a target-specific load
2655 // with r2 hard coded, because the result of a target-independent load
2656 // would never go directly into r2, since r2 is a reserved register (which
2657 // prevents the register allocator from allocating it), resulting in an
2658 // additional register being allocated and an unnecessary move instruction
2659 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002660 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002661 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
2662 Callee, InFlag);
2663 Chain = LoadTOCPtr.getValue(0);
2664 InFlag = LoadTOCPtr.getValue(1);
2665
2666 MTCTROps[0] = Chain;
2667 MTCTROps[1] = LoadFuncPtr;
2668 MTCTROps[2] = InFlag;
2669 }
2670
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002671 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
2672 2 + (InFlag.getNode() != 0));
2673 InFlag = Chain.getValue(1);
2674
2675 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00002676 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002677 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002678 Ops.push_back(Chain);
2679 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
2680 Callee.setNode(0);
2681 // Add CTR register as callee so a bctr can be emitted later.
2682 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00002683 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002684 }
2685
2686 // If this is a direct call, pass the chain and the callee.
2687 if (Callee.getNode()) {
2688 Ops.push_back(Chain);
2689 Ops.push_back(Callee);
2690 }
2691 // If this is a tail call add stack pointer delta.
2692 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002693 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002694
2695 // Add argument registers to the end of the list so that they are known live
2696 // into the call.
2697 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2698 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2699 RegsToPass[i].second.getValueType()));
2700
2701 return CallOpc;
2702}
2703
Dan Gohman98ca4f22009-08-05 01:29:28 +00002704SDValue
2705PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002706 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002707 const SmallVectorImpl<ISD::InputArg> &Ins,
2708 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002709 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002710
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002711 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002712 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2713 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002714 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002715
2716 // Copy all of the result registers out of their specified physreg.
2717 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2718 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002719 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002720 assert(VA.isRegLoc() && "Can only return in registers!");
2721 Chain = DAG.getCopyFromReg(Chain, dl,
2722 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002723 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002724 InFlag = Chain.getValue(2);
2725 }
2726
Dan Gohman98ca4f22009-08-05 01:29:28 +00002727 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002728}
2729
Dan Gohman98ca4f22009-08-05 01:29:28 +00002730SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002731PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
2732 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002733 SelectionDAG &DAG,
2734 SmallVector<std::pair<unsigned, SDValue>, 8>
2735 &RegsToPass,
2736 SDValue InFlag, SDValue Chain,
2737 SDValue &Callee,
2738 int SPDiff, unsigned NumBytes,
2739 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00002740 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002741 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002742 SmallVector<SDValue, 8> Ops;
2743 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
2744 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002745 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002746
2747 // When performing tail call optimization the callee pops its arguments off
2748 // the stack. Account for this here so these bytes can be pushed back on in
2749 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2750 int BytesCalleePops =
Dan Gohman1797ed52010-02-08 20:27:50 +00002751 (CallConv==CallingConv::Fast && GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002752
2753 if (InFlag.getNode())
2754 Ops.push_back(InFlag);
2755
2756 // Emit tail call.
2757 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002758 // If this is the first return lowered for this function, add the regs
2759 // to the liveout set for the function.
2760 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
2761 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002762 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2763 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002764 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
2765 for (unsigned i = 0; i != RVLocs.size(); ++i)
2766 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2767 }
2768
2769 assert(((Callee.getOpcode() == ISD::Register &&
2770 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
2771 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2772 Callee.getOpcode() == ISD::TargetGlobalAddress ||
2773 isa<ConstantSDNode>(Callee)) &&
2774 "Expecting an global address, external symbol, absolute value or register");
2775
Owen Anderson825b72b2009-08-11 20:47:22 +00002776 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002777 }
2778
2779 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
2780 InFlag = Chain.getValue(1);
2781
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002782 // Add a NOP immediately after the branch instruction when using the 64-bit
2783 // SVR4 ABI. At link time, if caller and callee are in a different module and
2784 // thus have a different TOC, the call will be replaced with a call to a stub
2785 // function which saves the current TOC, loads the TOC of the callee and
2786 // branches to the callee. The NOP will be replaced with a load instruction
2787 // which restores the TOC of the caller from the TOC save slot of the current
2788 // stack frame. If caller and callee belong to the same module (and have the
2789 // same TOC), the NOP will remain unchanged.
2790 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002791 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002792 if (CallOpc == PPCISD::BCTRL_SVR4) {
2793 // This is a call through a function pointer.
2794 // Restore the caller TOC from the save area into R2.
2795 // See PrepareCall() for more information about calls through function
2796 // pointers in the 64-bit SVR4 ABI.
2797 // We are using a target-specific load with r2 hard coded, because the
2798 // result of a target-independent load would never go directly into r2,
2799 // since r2 is a reserved register (which prevents the register allocator
2800 // from allocating it), resulting in an additional register being
2801 // allocated and an unnecessary move instruction being generated.
2802 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
2803 InFlag = Chain.getValue(1);
2804 } else {
2805 // Otherwise insert NOP.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002806 InFlag = DAG.getNode(PPCISD::NOP, dl, MVT::Glue, InFlag);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002807 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002808 }
2809
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002810 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2811 DAG.getIntPtrConstant(BytesCalleePops, true),
2812 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002813 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002814 InFlag = Chain.getValue(1);
2815
Dan Gohman98ca4f22009-08-05 01:29:28 +00002816 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2817 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002818}
2819
Dan Gohman98ca4f22009-08-05 01:29:28 +00002820SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002821PPCTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002822 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002823 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002824 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002825 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002826 const SmallVectorImpl<ISD::InputArg> &Ins,
2827 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002828 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002829 if (isTailCall)
2830 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
2831 Ins, DAG);
2832
Chris Lattnerb9082582010-11-14 23:42:06 +00002833 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002834 return LowerCall_SVR4(Chain, Callee, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00002835 isTailCall, Outs, OutVals, Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002836 dl, DAG, InVals);
Chris Lattnerb9082582010-11-14 23:42:06 +00002837
2838 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
2839 isTailCall, Outs, OutVals, Ins,
2840 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002841}
2842
2843SDValue
2844PPCTargetLowering::LowerCall_SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002845 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002846 bool isTailCall,
2847 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002848 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002849 const SmallVectorImpl<ISD::InputArg> &Ins,
2850 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002851 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002852 // See PPCTargetLowering::LowerFormalArguments_SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002853 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002854
Dan Gohman98ca4f22009-08-05 01:29:28 +00002855 assert((CallConv == CallingConv::C ||
2856 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00002857
Tilmann Schellerffd02002009-07-03 06:45:56 +00002858 unsigned PtrByteSize = 4;
2859
2860 MachineFunction &MF = DAG.getMachineFunction();
2861
2862 // Mark this function as potentially containing a function that contains a
2863 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2864 // and restoring the callers stack pointer in this functions epilog. This is
2865 // done because by tail calling the called function might overwrite the value
2866 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohman1797ed52010-02-08 20:27:50 +00002867 if (GuaranteedTailCallOpt && CallConv==CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00002868 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002869
Tilmann Schellerffd02002009-07-03 06:45:56 +00002870 // Count how many bytes are to be pushed on the stack, including the linkage
2871 // area, parameter list area and the part of the local variable space which
2872 // contains copies of aggregates which are passed by value.
2873
2874 // Assign locations to all of the outgoing arguments.
2875 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002876 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2877 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002878
2879 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002880 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002881
2882 if (isVarArg) {
2883 // Handle fixed and variable vector arguments differently.
2884 // Fixed vector arguments go into registers as long as registers are
2885 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002886 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002887
Tilmann Schellerffd02002009-07-03 06:45:56 +00002888 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00002889 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002890 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002891 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002892
Dan Gohman98ca4f22009-08-05 01:29:28 +00002893 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002894 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
2895 CCInfo);
2896 } else {
2897 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
2898 ArgFlags, CCInfo);
2899 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002900
Tilmann Schellerffd02002009-07-03 06:45:56 +00002901 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00002902#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00002903 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00002904 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00002905#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002906 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002907 }
2908 }
2909 } else {
2910 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002911 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002912 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002913
Tilmann Schellerffd02002009-07-03 06:45:56 +00002914 // Assign locations to all of the outgoing aggregate by value arguments.
2915 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002916 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2917 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002918
2919 // Reserve stack space for the allocations in CCInfo.
2920 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2921
Dan Gohman98ca4f22009-08-05 01:29:28 +00002922 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002923
2924 // Size of the linkage area, parameter list area and the part of the local
2925 // space variable where copies of aggregates which are passed by value are
2926 // stored.
2927 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002928
Tilmann Schellerffd02002009-07-03 06:45:56 +00002929 // Calculate by how many bytes the stack has to be adjusted in case of tail
2930 // call optimization.
2931 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
2932
2933 // Adjust the stack pointer for the new arguments...
2934 // These operations are automatically eliminated by the prolog/epilog pass
2935 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
2936 SDValue CallSeqStart = Chain;
2937
2938 // Load the return address and frame pointer so it can be moved somewhere else
2939 // later.
2940 SDValue LROp, FPOp;
2941 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
2942 dl);
2943
2944 // Set up a copy of the stack pointer for use loading and storing any
2945 // arguments that may not fit in the registers available for argument
2946 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00002947 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002948
Tilmann Schellerffd02002009-07-03 06:45:56 +00002949 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2950 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2951 SmallVector<SDValue, 8> MemOpChains;
2952
Roman Divacky0aaa9192011-08-30 17:04:16 +00002953 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002954 // Walk the register/memloc assignments, inserting copies/loads.
2955 for (unsigned i = 0, j = 0, e = ArgLocs.size();
2956 i != e;
2957 ++i) {
2958 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002959 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002960 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002961
Tilmann Schellerffd02002009-07-03 06:45:56 +00002962 if (Flags.isByVal()) {
2963 // Argument is an aggregate which is passed by value, thus we need to
2964 // create a copy of it in the local variable space of the current stack
2965 // frame (which is the stack frame of the caller) and pass the address of
2966 // this copy to the callee.
2967 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
2968 CCValAssign &ByValVA = ByValArgLocs[j++];
2969 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002970
Tilmann Schellerffd02002009-07-03 06:45:56 +00002971 // Memory reserved in the local variable space of the callers stack frame.
2972 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002973
Tilmann Schellerffd02002009-07-03 06:45:56 +00002974 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2975 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002976
Tilmann Schellerffd02002009-07-03 06:45:56 +00002977 // Create a copy of the argument in the local area of the current
2978 // stack frame.
2979 SDValue MemcpyCall =
2980 CreateCopyOfByValArgument(Arg, PtrOff,
2981 CallSeqStart.getNode()->getOperand(0),
2982 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002983
Tilmann Schellerffd02002009-07-03 06:45:56 +00002984 // This must go outside the CALLSEQ_START..END.
2985 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
2986 CallSeqStart.getNode()->getOperand(1));
2987 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
2988 NewCallSeqStart.getNode());
2989 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002990
Tilmann Schellerffd02002009-07-03 06:45:56 +00002991 // Pass the address of the aggregate copy on the stack either in a
2992 // physical register or in the parameter list area of the current stack
2993 // frame to the callee.
2994 Arg = PtrOff;
2995 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002996
Tilmann Schellerffd02002009-07-03 06:45:56 +00002997 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00002998 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00002999 // Put argument in a physical register.
3000 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3001 } else {
3002 // Put argument in the parameter list area of the current stack frame.
3003 assert(VA.isMemLoc());
3004 unsigned LocMemOffset = VA.getLocMemOffset();
3005
3006 if (!isTailCall) {
3007 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3008 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3009
3010 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003011 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003012 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003013 } else {
3014 // Calculate and remember argument location.
3015 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3016 TailCallArguments);
3017 }
3018 }
3019 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003020
Tilmann Schellerffd02002009-07-03 06:45:56 +00003021 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003022 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003023 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003024
Roman Divacky0aaa9192011-08-30 17:04:16 +00003025 // Set CR6 to true if this is a vararg call with floating args passed in
3026 // registers.
Eli Friedman4e3adfd2011-06-14 22:16:20 +00003027 if (isVarArg) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003028 SDValue SetCR(DAG.getMachineNode(seenFloatArg ? PPC::CRSET : PPC::CRUNSET,
3029 dl, MVT::i32), 0);
Eli Friedman4e3adfd2011-06-14 22:16:20 +00003030 RegsToPass.push_back(std::make_pair(unsigned(PPC::CR1EQ), SetCR));
3031 }
3032
Tilmann Schellerffd02002009-07-03 06:45:56 +00003033 // Build a sequence of copy-to-reg nodes chained together with token chain
3034 // and flag operands which copy the outgoing args into the appropriate regs.
3035 SDValue InFlag;
3036 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3037 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3038 RegsToPass[i].second, InFlag);
3039 InFlag = Chain.getValue(1);
3040 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003041
Chris Lattnerb9082582010-11-14 23:42:06 +00003042 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003043 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3044 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003045
Dan Gohman98ca4f22009-08-05 01:29:28 +00003046 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3047 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3048 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003049}
3050
Dan Gohman98ca4f22009-08-05 01:29:28 +00003051SDValue
3052PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003053 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003054 bool isTailCall,
3055 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003056 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003057 const SmallVectorImpl<ISD::InputArg> &Ins,
3058 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003059 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003060
3061 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00003062
Owen Andersone50ed302009-08-10 22:56:29 +00003063 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003064 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003065 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00003066
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003067 MachineFunction &MF = DAG.getMachineFunction();
3068
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003069 // Mark this function as potentially containing a function that contains a
3070 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3071 // and restoring the callers stack pointer in this functions epilog. This is
3072 // done because by tail calling the called function might overwrite the value
3073 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohman1797ed52010-02-08 20:27:50 +00003074 if (GuaranteedTailCallOpt && CallConv==CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003075 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3076
3077 unsigned nAltivecParamsAtEnd = 0;
3078
Chris Lattnerabde4602006-05-16 22:56:08 +00003079 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00003080 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003081 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003082 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00003083 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00003084 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003085 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00003086
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003087 // Calculate by how many bytes the stack has to be adjusted in case of tail
3088 // call optimization.
3089 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00003090
Dan Gohman98ca4f22009-08-05 01:29:28 +00003091 // To protect arguments on the stack from being clobbered in a tail call,
3092 // force all the loads to happen before doing any other lowering.
3093 if (isTailCall)
3094 Chain = DAG.getStackArgumentTokenFactor(Chain);
3095
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003096 // Adjust the stack pointer for the new arguments...
3097 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00003098 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00003099 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00003100
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003101 // Load the return address and frame pointer so it can be move somewhere else
3102 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00003103 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003104 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3105 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003106
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003107 // Set up a copy of the stack pointer for use loading and storing any
3108 // arguments that may not fit in the registers available for argument
3109 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00003110 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003111 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003112 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003113 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003114 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00003115
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003116 // Figure out which arguments are going to go in registers, and which in
3117 // memory. Also, if this is a vararg function, floating point operations
3118 // must be stored to our stack, and loaded into integer regs as well, if
3119 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003120 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003121 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00003122
Chris Lattnerc91a4752006-06-26 22:48:35 +00003123 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00003124 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3125 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3126 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00003127 static const unsigned GPR_64[] = { // 64-bit registers.
3128 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3129 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3130 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003131 static const unsigned *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00003132
Chris Lattner9a2a4972006-05-17 06:01:33 +00003133 static const unsigned VR[] = {
3134 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3135 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3136 };
Owen Anderson718cb662007-09-07 04:06:50 +00003137 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003138 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003139 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00003140
Chris Lattnerc91a4752006-06-26 22:48:35 +00003141 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
3142
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003143 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003144 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3145
Dan Gohman475871a2008-07-27 21:46:04 +00003146 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00003147 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003148 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003149 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003150
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003151 // PtrOff will be used to store the current argument to the stack if a
3152 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00003153 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00003154
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003155 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003156
Dale Johannesen39355f92009-02-04 02:34:38 +00003157 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003158
3159 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00003160 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00003161 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3162 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00003163 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003164 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003165
Dale Johannesen8419dd62008-03-07 20:27:40 +00003166 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00003167 if (Flags.isByVal()) {
3168 unsigned Size = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00003169 if (Size==1 || Size==2) {
3170 // Very small objects are passed right-justified.
3171 // Everything else is passed left-justified.
Owen Anderson825b72b2009-08-11 20:47:22 +00003172 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003173 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00003174 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00003175 MachinePointerInfo(), VT,
3176 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003177 MemOpChains.push_back(Load.getValue(1));
3178 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003179
3180 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003181 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00003182 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003183 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00003184 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00003185 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003186 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003187 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003188 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003189 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00003190 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3191 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00003192 Chain = CallSeqStart = NewCallSeqStart;
3193 ArgOffset += PtrByteSize;
3194 }
3195 continue;
3196 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003197 // Copy entire object into memory. There are cases where gcc-generated
3198 // code assumes it is there, even if it could be put entirely into
3199 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00003200 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00003201 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003202 Flags, DAG, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003203 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003204 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003205 CallSeqStart.getNode()->getOperand(1));
3206 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003207 Chain = CallSeqStart = NewCallSeqStart;
3208 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003209 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00003210 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003211 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003212 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003213 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3214 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003215 false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00003216 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003217 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003218 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003219 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003220 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003221 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003222 }
3223 }
3224 continue;
3225 }
3226
Owen Anderson825b72b2009-08-11 20:47:22 +00003227 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003228 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003229 case MVT::i32:
3230 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003231 if (GPR_idx != NumGPRs) {
3232 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003233 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003234 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3235 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003236 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003237 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003238 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003239 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003240 case MVT::f32:
3241 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003242 if (FPR_idx != NumFPRs) {
3243 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3244
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003245 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00003246 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3247 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003248 MemOpChains.push_back(Store);
3249
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003250 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00003251 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003252 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3253 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003254 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003255 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003256 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003257 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00003258 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003259 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003260 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3261 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003262 false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003263 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003264 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00003265 }
3266 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003267 // If we have any FPRs remaining, we may also have GPRs remaining.
3268 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
3269 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003270 if (GPR_idx != NumGPRs)
3271 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00003272 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003273 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
3274 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00003275 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003276 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003277 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3278 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003279 TailCallArguments, dl);
Chris Lattnerabde4602006-05-16 22:56:08 +00003280 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003281 if (isPPC64)
3282 ArgOffset += 8;
3283 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003284 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003285 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003286 case MVT::v4f32:
3287 case MVT::v4i32:
3288 case MVT::v8i16:
3289 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00003290 if (isVarArg) {
3291 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00003292 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00003293 // V registers; in fact gcc does this only for arguments that are
3294 // prototyped, not for those that match the ... We do it for all
3295 // arguments, seems to work.
3296 while (ArgOffset % 16 !=0) {
3297 ArgOffset += PtrByteSize;
3298 if (GPR_idx != NumGPRs)
3299 GPR_idx++;
3300 }
3301 // We could elide this store in the case where the object fits
3302 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00003303 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00003304 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00003305 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3306 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003307 MemOpChains.push_back(Store);
3308 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003309 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003310 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003311 false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003312 MemOpChains.push_back(Load.getValue(1));
3313 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3314 }
3315 ArgOffset += 16;
3316 for (unsigned i=0; i<16; i+=PtrByteSize) {
3317 if (GPR_idx == NumGPRs)
3318 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00003319 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00003320 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003321 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003322 false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003323 MemOpChains.push_back(Load.getValue(1));
3324 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3325 }
3326 break;
3327 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003328
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003329 // Non-varargs Altivec params generally go in registers, but have
3330 // stack space allocated at the end.
3331 if (VR_idx != NumVRs) {
3332 // Doesn't have GPR space allocated.
3333 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3334 } else if (nAltivecParamsAtEnd==0) {
3335 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003336 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3337 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003338 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00003339 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00003340 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003341 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00003342 }
Chris Lattnerabde4602006-05-16 22:56:08 +00003343 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003344 // If all Altivec parameters fit in registers, as they usually do,
3345 // they get stack space following the non-Altivec parameters. We
3346 // don't track this here because nobody below needs it.
3347 // If there are more Altivec parameters than fit in registers emit
3348 // the stores here.
3349 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
3350 unsigned j = 0;
3351 // Offset is aligned; skip 1st 12 params which go in V registers.
3352 ArgOffset = ((ArgOffset+15)/16)*16;
3353 ArgOffset += 12*16;
3354 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003355 SDValue Arg = OutVals[i];
3356 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003357 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
3358 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003359 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003360 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003361 // We are emitting Altivec params in order.
3362 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3363 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003364 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003365 ArgOffset += 16;
3366 }
3367 }
3368 }
3369 }
3370
Chris Lattner9a2a4972006-05-17 06:01:33 +00003371 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003372 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00003373 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00003374
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003375 // Check if this is an indirect call (MTCTR/BCTRL).
3376 // See PrepareCall() for more information about calls through function
3377 // pointers in the 64-bit SVR4 ABI.
3378 if (!isTailCall && isPPC64 && PPCSubTarget.isSVR4ABI() &&
3379 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3380 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3381 !isBLACompatibleAddress(Callee, DAG)) {
3382 // Load r2 into a virtual register and store it to the TOC save area.
3383 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3384 // TOC save area offset.
3385 SDValue PtrOff = DAG.getIntPtrConstant(40);
3386 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattner6229d0a2010-09-21 18:41:36 +00003387 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003388 false, false, 0);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003389 }
3390
Dale Johannesenf7b73042010-03-09 20:15:42 +00003391 // On Darwin, R12 must contain the address of an indirect callee. This does
3392 // not mean the MTCTR instruction must use R12; it's easier to model this as
3393 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003394 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00003395 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3396 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3397 !isBLACompatibleAddress(Callee, DAG))
3398 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
3399 PPC::R12), Callee));
3400
Chris Lattner9a2a4972006-05-17 06:01:33 +00003401 // Build a sequence of copy-to-reg nodes chained together with token chain
3402 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00003403 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00003404 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003405 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00003406 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003407 InFlag = Chain.getValue(1);
3408 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003409
Chris Lattnerb9082582010-11-14 23:42:06 +00003410 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003411 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
3412 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003413
Dan Gohman98ca4f22009-08-05 01:29:28 +00003414 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3415 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3416 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00003417}
3418
Hal Finkeld712f932011-10-14 19:51:36 +00003419bool
3420PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
3421 MachineFunction &MF, bool isVarArg,
3422 const SmallVectorImpl<ISD::OutputArg> &Outs,
3423 LLVMContext &Context) const {
3424 SmallVector<CCValAssign, 16> RVLocs;
3425 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
3426 RVLocs, Context);
3427 return CCInfo.CheckReturn(Outs, RetCC_PPC);
3428}
3429
Dan Gohman98ca4f22009-08-05 01:29:28 +00003430SDValue
3431PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003432 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003433 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003434 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003435 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003436
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003437 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003438 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
3439 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003440 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00003441
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003442 // If this is the first return lowered for this function, add the regs to the
3443 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003444 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003445 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00003446 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003447 }
3448
Dan Gohman475871a2008-07-27 21:46:04 +00003449 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00003450
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003451 // Copy the result values into the output registers.
3452 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3453 CCValAssign &VA = RVLocs[i];
3454 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003455 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00003456 OutVals[i], Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003457 Flag = Chain.getValue(1);
3458 }
3459
Gabor Greifba36cb52008-08-28 21:40:38 +00003460 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003461 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003462 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003463 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00003464}
3465
Dan Gohman475871a2008-07-27 21:46:04 +00003466SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003467 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00003468 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003469 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003470
Jim Laskeyefc7e522006-12-04 22:04:42 +00003471 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003472 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00003473
3474 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003475 bool isPPC64 = Subtarget.isPPC64();
3476 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00003477 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003478
3479 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00003480 SDValue Chain = Op.getOperand(0);
3481 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003482
Jim Laskeyefc7e522006-12-04 22:04:42 +00003483 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003484 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
3485 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003486 false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003487
Jim Laskeyefc7e522006-12-04 22:04:42 +00003488 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003489 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00003490
Jim Laskeyefc7e522006-12-04 22:04:42 +00003491 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003492 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003493 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003494}
3495
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003496
3497
Dan Gohman475871a2008-07-27 21:46:04 +00003498SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003499PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003500 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003501 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003502 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003503 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003504
3505 // Get current frame pointer save index. The users of this index will be
3506 // primarily DYNALLOC instructions.
3507 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3508 int RASI = FI->getReturnAddrSaveIndex();
3509
3510 // If the frame pointer save index hasn't been defined yet.
3511 if (!RASI) {
3512 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003513 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003514 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003515 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003516 // Save the result.
3517 FI->setReturnAddrSaveIndex(RASI);
3518 }
3519 return DAG.getFrameIndex(RASI, PtrVT);
3520}
3521
Dan Gohman475871a2008-07-27 21:46:04 +00003522SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003523PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
3524 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003525 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003526 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003527 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003528
3529 // Get current frame pointer save index. The users of this index will be
3530 // primarily DYNALLOC instructions.
3531 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3532 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003533
Jim Laskey2f616bf2006-11-16 22:43:37 +00003534 // If the frame pointer save index hasn't been defined yet.
3535 if (!FPSI) {
3536 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003537 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003538 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00003539
Jim Laskey2f616bf2006-11-16 22:43:37 +00003540 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003541 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003542 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00003543 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003544 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003545 return DAG.getFrameIndex(FPSI, PtrVT);
3546}
Jim Laskey2f616bf2006-11-16 22:43:37 +00003547
Dan Gohman475871a2008-07-27 21:46:04 +00003548SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003549 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003550 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003551 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00003552 SDValue Chain = Op.getOperand(0);
3553 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003554 DebugLoc dl = Op.getDebugLoc();
3555
Jim Laskey2f616bf2006-11-16 22:43:37 +00003556 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003557 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003558 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00003559 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00003560 DAG.getConstant(0, PtrVT), Size);
3561 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00003562 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003563 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00003564 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00003565 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00003566 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003567}
3568
Chris Lattner1a635d62006-04-14 06:01:58 +00003569/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
3570/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00003571SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00003572 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003573 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
3574 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00003575 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003576
Chris Lattner1a635d62006-04-14 06:01:58 +00003577 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00003578
Chris Lattner1a635d62006-04-14 06:01:58 +00003579 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00003580 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003581
Owen Andersone50ed302009-08-10 22:56:29 +00003582 EVT ResVT = Op.getValueType();
3583 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003584 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3585 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00003586 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003587
Chris Lattner1a635d62006-04-14 06:01:58 +00003588 // If the RHS of the comparison is a 0.0, we don't need to do the
3589 // subtraction at all.
3590 if (isFloatingPointZero(RHS))
3591 switch (CC) {
3592 default: break; // SETUO etc aren't handled by fsel.
3593 case ISD::SETULT:
3594 case ISD::SETLT:
3595 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003596 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003597 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003598 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3599 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003600 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003601 case ISD::SETUGT:
3602 case ISD::SETGT:
3603 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003604 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003605 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003606 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3607 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003608 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003609 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003610 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003611
Dan Gohman475871a2008-07-27 21:46:04 +00003612 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00003613 switch (CC) {
3614 default: break; // SETUO etc aren't handled by fsel.
3615 case ISD::SETULT:
3616 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00003617 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003618 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3619 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003620 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003621 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003622 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00003623 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003624 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3625 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003626 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003627 case ISD::SETUGT:
3628 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00003629 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003630 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3631 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003632 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003633 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003634 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00003635 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003636 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3637 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003638 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003639 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00003640 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00003641}
3642
Chris Lattner1f873002007-11-28 18:44:47 +00003643// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003644SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003645 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003646 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00003647 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003648 if (Src.getValueType() == MVT::f32)
3649 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003650
Dan Gohman475871a2008-07-27 21:46:04 +00003651 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00003652 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003653 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003654 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003655 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003656 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00003657 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003658 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003659 case MVT::i64:
3660 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003661 break;
3662 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00003663
Chris Lattner1a635d62006-04-14 06:01:58 +00003664 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00003665 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003666
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003667 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003668 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
3669 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003670
3671 // Result is a load from the stack slot. If loading 4 bytes, make sure to
3672 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00003673 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00003674 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003675 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003676 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003677 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003678}
3679
Dan Gohmand858e902010-04-17 15:26:15 +00003680SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
3681 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003682 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00003683 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00003684 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00003685 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00003686
Owen Anderson825b72b2009-08-11 20:47:22 +00003687 if (Op.getOperand(0).getValueType() == MVT::i64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003688 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003689 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
3690 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00003691 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003692 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003693 return FP;
3694 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003695
Owen Anderson825b72b2009-08-11 20:47:22 +00003696 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00003697 "Unhandled SINT_TO_FP type in custom expander!");
3698 // Since we only generate this in 64-bit mode, we can take advantage of
3699 // 64-bit registers. In particular, sign extend the input value into the
3700 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
3701 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003702 MachineFunction &MF = DAG.getMachineFunction();
3703 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00003704 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00003705 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003706 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00003707
Owen Anderson825b72b2009-08-11 20:47:22 +00003708 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003709 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00003710
Chris Lattner1a635d62006-04-14 06:01:58 +00003711 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003712 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003713 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00003714 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00003715 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
3716 SDValue Store =
3717 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
3718 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00003719 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003720 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
3721 false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003722
Chris Lattner1a635d62006-04-14 06:01:58 +00003723 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003724 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
3725 if (Op.getValueType() == MVT::f32)
3726 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003727 return FP;
3728}
3729
Dan Gohmand858e902010-04-17 15:26:15 +00003730SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
3731 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003732 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003733 /*
3734 The rounding mode is in bits 30:31 of FPSR, and has the following
3735 settings:
3736 00 Round to nearest
3737 01 Round to 0
3738 10 Round to +inf
3739 11 Round to -inf
3740
3741 FLT_ROUNDS, on the other hand, expects the following:
3742 -1 Undefined
3743 0 Round to 0
3744 1 Round to nearest
3745 2 Round to +inf
3746 3 Round to -inf
3747
3748 To perform the conversion, we do:
3749 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3750 */
3751
3752 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00003753 EVT VT = Op.getValueType();
3754 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3755 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00003756 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003757
3758 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00003759 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003760 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00003761 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003762
3763 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00003764 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00003765 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003766 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003767 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003768
3769 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003770 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003771 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003772 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003773 false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003774
3775 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00003776 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003777 DAG.getNode(ISD::AND, dl, MVT::i32,
3778 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00003779 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003780 DAG.getNode(ISD::SRL, dl, MVT::i32,
3781 DAG.getNode(ISD::AND, dl, MVT::i32,
3782 DAG.getNode(ISD::XOR, dl, MVT::i32,
3783 CWD, DAG.getConstant(3, MVT::i32)),
3784 DAG.getConstant(3, MVT::i32)),
3785 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003786
Dan Gohman475871a2008-07-27 21:46:04 +00003787 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00003788 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003789
Duncan Sands83ec4b62008-06-06 12:08:01 +00003790 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00003791 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003792}
3793
Dan Gohmand858e902010-04-17 15:26:15 +00003794SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003795 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003796 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003797 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003798 assert(Op.getNumOperands() == 3 &&
3799 VT == Op.getOperand(1).getValueType() &&
3800 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003801
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003802 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003803 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003804 SDValue Lo = Op.getOperand(0);
3805 SDValue Hi = Op.getOperand(1);
3806 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003807 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003808
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003809 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003810 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003811 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3812 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3813 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3814 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003815 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003816 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3817 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3818 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003819 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003820 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003821}
3822
Dan Gohmand858e902010-04-17 15:26:15 +00003823SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003824 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003825 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003826 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003827 assert(Op.getNumOperands() == 3 &&
3828 VT == Op.getOperand(1).getValueType() &&
3829 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003830
Dan Gohman9ed06db2008-03-07 20:36:53 +00003831 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003832 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003833 SDValue Lo = Op.getOperand(0);
3834 SDValue Hi = Op.getOperand(1);
3835 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003836 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003837
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003838 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003839 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003840 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3841 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3842 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3843 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003844 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003845 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3846 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3847 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003848 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003849 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003850}
3851
Dan Gohmand858e902010-04-17 15:26:15 +00003852SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003853 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003854 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003855 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003856 assert(Op.getNumOperands() == 3 &&
3857 VT == Op.getOperand(1).getValueType() &&
3858 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003859
Dan Gohman9ed06db2008-03-07 20:36:53 +00003860 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003861 SDValue Lo = Op.getOperand(0);
3862 SDValue Hi = Op.getOperand(1);
3863 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003864 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003865
Dale Johannesenf5d97892009-02-04 01:48:28 +00003866 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003867 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00003868 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3869 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3870 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3871 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003872 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00003873 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3874 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3875 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003876 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003877 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003878 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003879}
3880
3881//===----------------------------------------------------------------------===//
3882// Vector related lowering.
3883//
3884
Chris Lattner4a998b92006-04-17 06:00:21 +00003885/// BuildSplatI - Build a canonical splati of Val with an element size of
3886/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00003887static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00003888 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00003889 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003890
Owen Andersone50ed302009-08-10 22:56:29 +00003891 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00003892 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00003893 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003894
Owen Anderson825b72b2009-08-11 20:47:22 +00003895 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003896
Chris Lattner70fa4932006-12-01 01:45:39 +00003897 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3898 if (Val == -1)
3899 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003900
Owen Andersone50ed302009-08-10 22:56:29 +00003901 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003902
Chris Lattner4a998b92006-04-17 06:00:21 +00003903 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003904 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003905 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003906 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00003907 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
3908 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003909 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003910}
3911
Chris Lattnere7c768e2006-04-18 03:24:30 +00003912/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003913/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003914static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00003915 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003916 EVT DestVT = MVT::Other) {
3917 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003918 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003919 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00003920}
3921
Chris Lattnere7c768e2006-04-18 03:24:30 +00003922/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3923/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003924static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00003925 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00003926 DebugLoc dl, EVT DestVT = MVT::Other) {
3927 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003928 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003929 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003930}
3931
3932
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003933/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3934/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00003935static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00003936 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003937 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003938 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
3939 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00003940
Nate Begeman9008ca62009-04-27 18:41:29 +00003941 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003942 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003943 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00003944 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003945 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003946}
3947
Chris Lattnerf1b47082006-04-14 05:19:18 +00003948// If this is a case we can't handle, return null and let the default
3949// expansion code take care of it. If we CAN select this case, and if it
3950// selects to a single instruction, return Op. Otherwise, if we can codegen
3951// this case more efficiently than a constant pool load, lower it to the
3952// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00003953SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
3954 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00003955 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003956 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3957 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00003958
Bob Wilson24e338e2009-03-02 23:24:16 +00003959 // Check if this is a splat of a constant value.
3960 APInt APSplatBits, APSplatUndef;
3961 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003962 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00003963 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00003964 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00003965 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00003966
Bob Wilsonf2950b02009-03-03 19:26:27 +00003967 unsigned SplatBits = APSplatBits.getZExtValue();
3968 unsigned SplatUndef = APSplatUndef.getZExtValue();
3969 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00003970
Bob Wilsonf2950b02009-03-03 19:26:27 +00003971 // First, handle single instruction cases.
3972
3973 // All zeros?
3974 if (SplatBits == 0) {
3975 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00003976 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
3977 SDValue Z = DAG.getConstant(0, MVT::i32);
3978 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003979 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003980 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003981 return Op;
3982 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003983
Bob Wilsonf2950b02009-03-03 19:26:27 +00003984 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
3985 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
3986 (32-SplatBitSize));
3987 if (SextVal >= -16 && SextVal <= 15)
3988 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00003989
3990
Bob Wilsonf2950b02009-03-03 19:26:27 +00003991 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00003992
Bob Wilsonf2950b02009-03-03 19:26:27 +00003993 // If this value is in the range [-32,30] and is even, use:
3994 // tmp = VSPLTI[bhw], result = add tmp, tmp
3995 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003996 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003997 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003998 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003999 }
4000
4001 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
4002 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
4003 // for fneg/fabs.
4004 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
4005 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00004006 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004007
4008 // Make the VSLW intrinsic, computing 0x8000_0000.
4009 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
4010 OnesV, DAG, dl);
4011
4012 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004013 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004014 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004015 }
4016
4017 // Check to see if this is a wide variety of vsplti*, binop self cases.
4018 static const signed char SplatCsts[] = {
4019 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
4020 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
4021 };
4022
4023 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
4024 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
4025 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
4026 int i = SplatCsts[idx];
4027
4028 // Figure out what shift amount will be used by altivec if shifted by i in
4029 // this splat size.
4030 unsigned TypeShiftAmt = i & (SplatBitSize-1);
4031
4032 // vsplti + shl self.
4033 if (SextVal == (i << (int)TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004034 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004035 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4036 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
4037 Intrinsic::ppc_altivec_vslw
4038 };
4039 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004040 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004041 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004042
Bob Wilsonf2950b02009-03-03 19:26:27 +00004043 // vsplti + srl self.
4044 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004045 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004046 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4047 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
4048 Intrinsic::ppc_altivec_vsrw
4049 };
4050 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004051 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004052 }
4053
Bob Wilsonf2950b02009-03-03 19:26:27 +00004054 // vsplti + sra self.
4055 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004056 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004057 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4058 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
4059 Intrinsic::ppc_altivec_vsraw
4060 };
4061 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004062 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004063 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004064
Bob Wilsonf2950b02009-03-03 19:26:27 +00004065 // vsplti + rol self.
4066 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
4067 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004068 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004069 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4070 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
4071 Intrinsic::ppc_altivec_vrlw
4072 };
4073 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004074 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004075 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004076
Bob Wilsonf2950b02009-03-03 19:26:27 +00004077 // t = vsplti c, result = vsldoi t, t, 1
Eli Friedmane3837012010-08-02 00:18:19 +00004078 if (SextVal == ((i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004079 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004080 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00004081 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004082 // t = vsplti c, result = vsldoi t, t, 2
Eli Friedmane3837012010-08-02 00:18:19 +00004083 if (SextVal == ((i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004084 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004085 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004086 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004087 // t = vsplti c, result = vsldoi t, t, 3
Eli Friedmane3837012010-08-02 00:18:19 +00004088 if (SextVal == ((i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004089 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004090 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
4091 }
4092 }
4093
4094 // Three instruction sequences.
4095
4096 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
4097 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004098 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
4099 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004100 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004101 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004102 }
4103 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
4104 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004105 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
4106 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004107 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004108 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004109 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004110
Dan Gohman475871a2008-07-27 21:46:04 +00004111 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00004112}
4113
Chris Lattner59138102006-04-17 05:28:54 +00004114/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
4115/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00004116static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00004117 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00004118 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00004119 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00004120 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00004121 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004122
Chris Lattner59138102006-04-17 05:28:54 +00004123 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00004124 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00004125 OP_VMRGHW,
4126 OP_VMRGLW,
4127 OP_VSPLTISW0,
4128 OP_VSPLTISW1,
4129 OP_VSPLTISW2,
4130 OP_VSPLTISW3,
4131 OP_VSLDOI4,
4132 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00004133 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00004134 };
Scott Michelfdc40a02009-02-17 22:15:04 +00004135
Chris Lattner59138102006-04-17 05:28:54 +00004136 if (OpNum == OP_COPY) {
4137 if (LHSID == (1*9+2)*9+3) return LHS;
4138 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4139 return RHS;
4140 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004141
Dan Gohman475871a2008-07-27 21:46:04 +00004142 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00004143 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4144 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004145
Nate Begeman9008ca62009-04-27 18:41:29 +00004146 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00004147 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004148 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00004149 case OP_VMRGHW:
4150 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
4151 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
4152 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
4153 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
4154 break;
4155 case OP_VMRGLW:
4156 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
4157 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
4158 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
4159 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
4160 break;
4161 case OP_VSPLTISW0:
4162 for (unsigned i = 0; i != 16; ++i)
4163 ShufIdxs[i] = (i&3)+0;
4164 break;
4165 case OP_VSPLTISW1:
4166 for (unsigned i = 0; i != 16; ++i)
4167 ShufIdxs[i] = (i&3)+4;
4168 break;
4169 case OP_VSPLTISW2:
4170 for (unsigned i = 0; i != 16; ++i)
4171 ShufIdxs[i] = (i&3)+8;
4172 break;
4173 case OP_VSPLTISW3:
4174 for (unsigned i = 0; i != 16; ++i)
4175 ShufIdxs[i] = (i&3)+12;
4176 break;
4177 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00004178 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004179 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00004180 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004181 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00004182 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004183 }
Owen Andersone50ed302009-08-10 22:56:29 +00004184 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004185 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
4186 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004187 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004188 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00004189}
4190
Chris Lattnerf1b47082006-04-14 05:19:18 +00004191/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
4192/// is a shuffle we can handle in a single instruction, return it. Otherwise,
4193/// return the code it can be lowered into. Worst case, it can always be
4194/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00004195SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004196 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004197 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004198 SDValue V1 = Op.getOperand(0);
4199 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004200 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00004201 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004202
Chris Lattnerf1b47082006-04-14 05:19:18 +00004203 // Cases that are handled by instructions that take permute immediates
4204 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
4205 // selected by the instruction selector.
4206 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004207 if (PPC::isSplatShuffleMask(SVOp, 1) ||
4208 PPC::isSplatShuffleMask(SVOp, 2) ||
4209 PPC::isSplatShuffleMask(SVOp, 4) ||
4210 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
4211 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
4212 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
4213 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
4214 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
4215 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
4216 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
4217 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
4218 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00004219 return Op;
4220 }
4221 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004222
Chris Lattnerf1b47082006-04-14 05:19:18 +00004223 // Altivec has a variety of "shuffle immediates" that take two vector inputs
4224 // and produce a fixed permutation. If any of these match, do not lower to
4225 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00004226 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
4227 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
4228 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
4229 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
4230 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
4231 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
4232 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
4233 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
4234 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00004235 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004236
Chris Lattner59138102006-04-17 05:28:54 +00004237 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
4238 // perfect shuffle table to emit an optimal matching sequence.
Nate Begeman9008ca62009-04-27 18:41:29 +00004239 SmallVector<int, 16> PermMask;
4240 SVOp->getMask(PermMask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004241
Chris Lattner59138102006-04-17 05:28:54 +00004242 unsigned PFIndexes[4];
4243 bool isFourElementShuffle = true;
4244 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
4245 unsigned EltNo = 8; // Start out undef.
4246 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00004247 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00004248 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00004249
Nate Begeman9008ca62009-04-27 18:41:29 +00004250 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00004251 if ((ByteSource & 3) != j) {
4252 isFourElementShuffle = false;
4253 break;
4254 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004255
Chris Lattner59138102006-04-17 05:28:54 +00004256 if (EltNo == 8) {
4257 EltNo = ByteSource/4;
4258 } else if (EltNo != ByteSource/4) {
4259 isFourElementShuffle = false;
4260 break;
4261 }
4262 }
4263 PFIndexes[i] = EltNo;
4264 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004265
4266 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00004267 // perfect shuffle vector to determine if it is cost effective to do this as
4268 // discrete instructions, or whether we should use a vperm.
4269 if (isFourElementShuffle) {
4270 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00004271 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00004272 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00004273
Chris Lattner59138102006-04-17 05:28:54 +00004274 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4275 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00004276
Chris Lattner59138102006-04-17 05:28:54 +00004277 // Determining when to avoid vperm is tricky. Many things affect the cost
4278 // of vperm, particularly how many times the perm mask needs to be computed.
4279 // For example, if the perm mask can be hoisted out of a loop or is already
4280 // used (perhaps because there are multiple permutes with the same shuffle
4281 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
4282 // the loop requires an extra register.
4283 //
4284 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00004285 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00004286 // available, if this block is within a loop, we should avoid using vperm
4287 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00004288 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00004289 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004290 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004291
Chris Lattnerf1b47082006-04-14 05:19:18 +00004292 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
4293 // vector that will get spilled to the constant pool.
4294 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004295
Chris Lattnerf1b47082006-04-14 05:19:18 +00004296 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
4297 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00004298 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004299 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004300
Dan Gohman475871a2008-07-27 21:46:04 +00004301 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00004302 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
4303 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00004304
Chris Lattnerf1b47082006-04-14 05:19:18 +00004305 for (unsigned j = 0; j != BytesPerElement; ++j)
4306 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00004307 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00004308 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004309
Owen Anderson825b72b2009-08-11 20:47:22 +00004310 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00004311 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00004312 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004313}
4314
Chris Lattner90564f22006-04-18 17:59:36 +00004315/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
4316/// altivec comparison. If it is, return true and fill in Opc/isDot with
4317/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00004318static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00004319 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004320 unsigned IntrinsicID =
4321 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004322 CompareOpc = -1;
4323 isDot = false;
4324 switch (IntrinsicID) {
4325 default: return false;
4326 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00004327 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
4328 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
4329 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
4330 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
4331 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
4332 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
4333 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
4334 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
4335 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
4336 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
4337 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
4338 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
4339 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004340
Chris Lattner1a635d62006-04-14 06:01:58 +00004341 // Normal Comparisons.
4342 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
4343 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
4344 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
4345 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
4346 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
4347 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
4348 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
4349 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
4350 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
4351 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
4352 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
4353 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
4354 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
4355 }
Chris Lattner90564f22006-04-18 17:59:36 +00004356 return true;
4357}
4358
4359/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
4360/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00004361SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004362 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00004363 // If this is a lowered altivec predicate compare, CompareOpc is set to the
4364 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00004365 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00004366 int CompareOpc;
4367 bool isDot;
4368 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00004369 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00004370
Chris Lattner90564f22006-04-18 17:59:36 +00004371 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00004372 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004373 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00004374 Op.getOperand(1), Op.getOperand(2),
4375 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004376 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00004377 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004378
Chris Lattner1a635d62006-04-14 06:01:58 +00004379 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00004380 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004381 Op.getOperand(2), // LHS
4382 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00004383 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00004384 };
Owen Andersone50ed302009-08-10 22:56:29 +00004385 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00004386 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004387 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00004388 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004389
Chris Lattner1a635d62006-04-14 06:01:58 +00004390 // Now that we have the comparison, emit a copy from the CR to a GPR.
4391 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00004392 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
4393 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00004394 CompNode.getValue(1));
4395
Chris Lattner1a635d62006-04-14 06:01:58 +00004396 // Unpack the result based on how the target uses it.
4397 unsigned BitNo; // Bit # of CR6.
4398 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004399 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00004400 default: // Can't happen, don't crash on invalid number though.
4401 case 0: // Return the value of the EQ bit of CR6.
4402 BitNo = 0; InvertBit = false;
4403 break;
4404 case 1: // Return the inverted value of the EQ bit of CR6.
4405 BitNo = 0; InvertBit = true;
4406 break;
4407 case 2: // Return the value of the LT bit of CR6.
4408 BitNo = 2; InvertBit = false;
4409 break;
4410 case 3: // Return the inverted value of the LT bit of CR6.
4411 BitNo = 2; InvertBit = true;
4412 break;
4413 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004414
Chris Lattner1a635d62006-04-14 06:01:58 +00004415 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00004416 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
4417 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004418 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00004419 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
4420 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00004421
Chris Lattner1a635d62006-04-14 06:01:58 +00004422 // If we are supposed to, toggle the bit.
4423 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00004424 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
4425 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004426 return Flags;
4427}
4428
Scott Michelfdc40a02009-02-17 22:15:04 +00004429SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004430 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004431 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00004432 // Create a stack slot that is 16-byte aligned.
4433 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004434 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00004435 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004436 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004437
Chris Lattner1a635d62006-04-14 06:01:58 +00004438 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004439 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004440 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004441 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004442 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004443 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004444 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004445}
4446
Dan Gohmand858e902010-04-17 15:26:15 +00004447SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004448 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004449 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00004450 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004451
Owen Anderson825b72b2009-08-11 20:47:22 +00004452 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
4453 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00004454
Dan Gohman475871a2008-07-27 21:46:04 +00004455 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00004456 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004457
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004458 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004459 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
4460 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
4461 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00004462
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004463 // Low parts multiplied together, generating 32-bit results (we ignore the
4464 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00004465 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00004466 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004467
Dan Gohman475871a2008-07-27 21:46:04 +00004468 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00004469 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004470 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00004471 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00004472 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004473 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
4474 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004475 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004476
Owen Anderson825b72b2009-08-11 20:47:22 +00004477 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004478
Chris Lattnercea2aa72006-04-18 04:28:57 +00004479 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00004480 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004481 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004482 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004483
Chris Lattner19a81522006-04-18 03:57:35 +00004484 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004485 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004486 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004487 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004488
Chris Lattner19a81522006-04-18 03:57:35 +00004489 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004490 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004491 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004492 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004493
Chris Lattner19a81522006-04-18 03:57:35 +00004494 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00004495 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00004496 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004497 Ops[i*2 ] = 2*i+1;
4498 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00004499 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004500 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004501 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004502 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004503 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00004504}
4505
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004506/// LowerOperation - Provide custom lowering hooks for some operations.
4507///
Dan Gohmand858e902010-04-17 15:26:15 +00004508SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004509 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004510 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004511 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00004512 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004513 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Chris Lattner1e61e692010-11-15 02:46:57 +00004514 case ISD::GlobalTLSAddress: llvm_unreachable("TLS not implemented for PPC");
Nate Begeman37efe672006-04-22 18:53:45 +00004515 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004516 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00004517 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
4518 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004519 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00004520 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00004521
4522 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00004523 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00004524
Jim Laskeyefc7e522006-12-04 22:04:42 +00004525 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00004526 case ISD::DYNAMIC_STACKALLOC:
4527 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00004528
Chris Lattner1a635d62006-04-14 06:01:58 +00004529 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004530 case ISD::FP_TO_UINT:
4531 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00004532 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00004533 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00004534 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004535
Chris Lattner1a635d62006-04-14 06:01:58 +00004536 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004537 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
4538 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
4539 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004540
Chris Lattner1a635d62006-04-14 06:01:58 +00004541 // Vector-related lowering.
4542 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4543 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4544 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
4545 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004546 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004547
Chris Lattner3fc027d2007-12-08 06:59:59 +00004548 // Frame & Return address.
4549 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004550 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00004551 }
Dan Gohman475871a2008-07-27 21:46:04 +00004552 return SDValue();
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004553}
4554
Duncan Sands1607f052008-12-01 11:39:25 +00004555void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
4556 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004557 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00004558 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00004559 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00004560 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00004561 default:
Duncan Sands1607f052008-12-01 11:39:25 +00004562 assert(false && "Do not know how to custom type legalize this operation!");
4563 return;
Roman Divackybdb226e2011-06-28 15:30:42 +00004564 case ISD::VAARG: {
4565 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
4566 || TM.getSubtarget<PPCSubtarget>().isPPC64())
4567 return;
4568
4569 EVT VT = N->getValueType(0);
4570
4571 if (VT == MVT::i64) {
4572 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
4573
4574 Results.push_back(NewNode);
4575 Results.push_back(NewNode.getValue(1));
4576 }
4577 return;
4578 }
Duncan Sands1607f052008-12-01 11:39:25 +00004579 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00004580 assert(N->getValueType(0) == MVT::ppcf128);
4581 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00004582 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004583 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004584 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00004585 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004586 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004587 DAG.getIntPtrConstant(1));
4588
4589 // This sequence changes FPSCR to do round-to-zero, adds the two halves
4590 // of the long double, and puts FPSCR back the way it was. We do not
4591 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00004592 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00004593 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
4594
Owen Anderson825b72b2009-08-11 20:47:22 +00004595 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004596 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00004597 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00004598 MFFSreg = Result.getValue(0);
4599 InFlag = Result.getValue(1);
4600
4601 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004602 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004603 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004604 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004605 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004606 InFlag = Result.getValue(0);
4607
4608 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004609 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004610 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004611 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004612 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004613 InFlag = Result.getValue(0);
4614
4615 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004616 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004617 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00004618 Ops[0] = Lo;
4619 Ops[1] = Hi;
4620 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004621 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00004622 FPreg = Result.getValue(0);
4623 InFlag = Result.getValue(1);
4624
4625 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004626 NodeTys.push_back(MVT::f64);
4627 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004628 Ops[1] = MFFSreg;
4629 Ops[2] = FPreg;
4630 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004631 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00004632 FPreg = Result.getValue(0);
4633
4634 // We know the low half is about to be thrown away, so just use something
4635 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00004636 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00004637 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00004638 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00004639 }
Duncan Sands1607f052008-12-01 11:39:25 +00004640 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004641 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00004642 return;
Chris Lattner1f873002007-11-28 18:44:47 +00004643 }
4644}
4645
4646
Chris Lattner1a635d62006-04-14 06:01:58 +00004647//===----------------------------------------------------------------------===//
4648// Other Lowering Code
4649//===----------------------------------------------------------------------===//
4650
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004651MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004652PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004653 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004654 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004655 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4656
4657 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4658 MachineFunction *F = BB->getParent();
4659 MachineFunction::iterator It = BB;
4660 ++It;
4661
4662 unsigned dest = MI->getOperand(0).getReg();
4663 unsigned ptrA = MI->getOperand(1).getReg();
4664 unsigned ptrB = MI->getOperand(2).getReg();
4665 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004666 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004667
4668 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4669 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4670 F->insert(It, loopMBB);
4671 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004672 exitMBB->splice(exitMBB->begin(), BB,
4673 llvm::next(MachineBasicBlock::iterator(MI)),
4674 BB->end());
4675 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004676
4677 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00004678 unsigned TmpReg = (!BinOpcode) ? incr :
4679 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00004680 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4681 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004682
4683 // thisMBB:
4684 // ...
4685 // fallthrough --> loopMBB
4686 BB->addSuccessor(loopMBB);
4687
4688 // loopMBB:
4689 // l[wd]arx dest, ptr
4690 // add r0, dest, incr
4691 // st[wd]cx. r0, ptr
4692 // bne- loopMBB
4693 // fallthrough --> exitMBB
4694 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004695 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004696 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004697 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004698 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
4699 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004700 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004701 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004702 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004703 BB->addSuccessor(loopMBB);
4704 BB->addSuccessor(exitMBB);
4705
4706 // exitMBB:
4707 // ...
4708 BB = exitMBB;
4709 return BB;
4710}
4711
4712MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00004713PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00004714 MachineBasicBlock *BB,
4715 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004716 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004717 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00004718 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4719 // In 64 bit mode we have to use 64 bits for addresses, even though the
4720 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
4721 // registers without caring whether they're 32 or 64, but here we're
4722 // doing actual arithmetic on the addresses.
4723 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004724 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00004725
4726 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4727 MachineFunction *F = BB->getParent();
4728 MachineFunction::iterator It = BB;
4729 ++It;
4730
4731 unsigned dest = MI->getOperand(0).getReg();
4732 unsigned ptrA = MI->getOperand(1).getReg();
4733 unsigned ptrB = MI->getOperand(2).getReg();
4734 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004735 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00004736
4737 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4738 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4739 F->insert(It, loopMBB);
4740 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004741 exitMBB->splice(exitMBB->begin(), BB,
4742 llvm::next(MachineBasicBlock::iterator(MI)),
4743 BB->end());
4744 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004745
4746 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004747 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004748 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4749 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00004750 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4751 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4752 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4753 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4754 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4755 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4756 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4757 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4758 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4759 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004760 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004761 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004762 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004763
4764 // thisMBB:
4765 // ...
4766 // fallthrough --> loopMBB
4767 BB->addSuccessor(loopMBB);
4768
4769 // The 4-byte load must be aligned, while a char or short may be
4770 // anywhere in the word. Hence all this nasty bookkeeping code.
4771 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4772 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004773 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00004774 // rlwinm ptr, ptr1, 0, 0, 29
4775 // slw incr2, incr, shift
4776 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4777 // slw mask, mask2, shift
4778 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004779 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00004780 // add tmp, tmpDest, incr2
4781 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00004782 // and tmp3, tmp, mask
4783 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004784 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00004785 // bne- loopMBB
4786 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00004787 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004788 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00004789 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004790 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004791 .addReg(ptrA).addReg(ptrB);
4792 } else {
4793 Ptr1Reg = ptrB;
4794 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004795 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004796 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004797 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004798 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4799 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004800 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004801 .addReg(Ptr1Reg).addImm(0).addImm(61);
4802 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004803 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004804 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004805 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004806 .addReg(incr).addReg(ShiftReg);
4807 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004808 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00004809 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004810 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4811 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00004812 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004813 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004814 .addReg(Mask2Reg).addReg(ShiftReg);
4815
4816 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004817 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004818 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004819 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004820 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004821 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004822 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004823 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004824 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004825 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004826 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004827 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00004828 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004829 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004830 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004831 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004832 BB->addSuccessor(loopMBB);
4833 BB->addSuccessor(exitMBB);
4834
4835 // exitMBB:
4836 // ...
4837 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00004838 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
4839 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004840 return BB;
4841}
4842
4843MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004844PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004845 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004846 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004847
4848 // To "insert" these instructions we actually have to insert their
4849 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004850 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004851 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004852 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004853
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004854 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004855
4856 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4857 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4858 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4859 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4860 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4861
4862 // The incoming instruction knows the destination vreg to set, the
4863 // condition code register to branch on, the true/false values to
4864 // select between, and a branch opcode to use.
4865
4866 // thisMBB:
4867 // ...
4868 // TrueVal = ...
4869 // cmpTY ccX, r1, r2
4870 // bCC copy1MBB
4871 // fallthrough --> copy0MBB
4872 MachineBasicBlock *thisMBB = BB;
4873 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4874 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4875 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004876 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004877 F->insert(It, copy0MBB);
4878 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004879
4880 // Transfer the remainder of BB and its successor edges to sinkMBB.
4881 sinkMBB->splice(sinkMBB->begin(), BB,
4882 llvm::next(MachineBasicBlock::iterator(MI)),
4883 BB->end());
4884 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4885
Evan Cheng53301922008-07-12 02:23:19 +00004886 // Next, add the true and fallthrough blocks as its successors.
4887 BB->addSuccessor(copy0MBB);
4888 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004889
Dan Gohman14152b42010-07-06 20:24:04 +00004890 BuildMI(BB, dl, TII->get(PPC::BCC))
4891 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4892
Evan Cheng53301922008-07-12 02:23:19 +00004893 // copy0MBB:
4894 // %FalseValue = ...
4895 // # fallthrough to sinkMBB
4896 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00004897
Evan Cheng53301922008-07-12 02:23:19 +00004898 // Update machine-CFG edges
4899 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004900
Evan Cheng53301922008-07-12 02:23:19 +00004901 // sinkMBB:
4902 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4903 // ...
4904 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004905 BuildMI(*BB, BB->begin(), dl,
4906 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00004907 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4908 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4909 }
Dale Johannesen97efa362008-08-28 17:53:09 +00004910 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4911 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4912 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4913 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004914 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4915 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4916 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4917 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004918
4919 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4920 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4921 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4922 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004923 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4924 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4925 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4926 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004927
4928 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4929 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4930 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4931 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004932 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4933 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4934 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4935 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004936
4937 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4938 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4939 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4940 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004941 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4942 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4943 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4944 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004945
4946 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00004947 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004948 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00004949 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004950 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00004951 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004952 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00004953 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004954
4955 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
4956 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
4957 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
4958 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004959 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
4960 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
4961 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
4962 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004963
Dale Johannesen0e55f062008-08-29 18:29:46 +00004964 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
4965 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
4966 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
4967 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
4968 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
4969 BB = EmitAtomicBinary(MI, BB, false, 0);
4970 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
4971 BB = EmitAtomicBinary(MI, BB, true, 0);
4972
Evan Cheng53301922008-07-12 02:23:19 +00004973 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
4974 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
4975 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
4976
4977 unsigned dest = MI->getOperand(0).getReg();
4978 unsigned ptrA = MI->getOperand(1).getReg();
4979 unsigned ptrB = MI->getOperand(2).getReg();
4980 unsigned oldval = MI->getOperand(3).getReg();
4981 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004982 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004983
Dale Johannesen65e39732008-08-25 18:53:26 +00004984 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4985 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4986 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00004987 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004988 F->insert(It, loop1MBB);
4989 F->insert(It, loop2MBB);
4990 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00004991 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004992 exitMBB->splice(exitMBB->begin(), BB,
4993 llvm::next(MachineBasicBlock::iterator(MI)),
4994 BB->end());
4995 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00004996
4997 // thisMBB:
4998 // ...
4999 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005000 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005001
Dale Johannesen65e39732008-08-25 18:53:26 +00005002 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005003 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00005004 // cmp[wd] dest, oldval
5005 // bne- midMBB
5006 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005007 // st[wd]cx. newval, ptr
5008 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005009 // b exitBB
5010 // midMBB:
5011 // st[wd]cx. dest, ptr
5012 // exitBB:
5013 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005014 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00005015 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005016 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00005017 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005018 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005019 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5020 BB->addSuccessor(loop2MBB);
5021 BB->addSuccessor(midMBB);
5022
5023 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005024 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00005025 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005026 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005027 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005028 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005029 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005030 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005031
Dale Johannesen65e39732008-08-25 18:53:26 +00005032 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005033 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00005034 .addReg(dest).addReg(ptrA).addReg(ptrB);
5035 BB->addSuccessor(exitMBB);
5036
Evan Cheng53301922008-07-12 02:23:19 +00005037 // exitMBB:
5038 // ...
5039 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005040 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
5041 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
5042 // We must use 64-bit registers for addresses when targeting 64-bit,
5043 // since we're actually doing arithmetic on them. Other registers
5044 // can be 32-bit.
5045 bool is64bit = PPCSubTarget.isPPC64();
5046 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
5047
5048 unsigned dest = MI->getOperand(0).getReg();
5049 unsigned ptrA = MI->getOperand(1).getReg();
5050 unsigned ptrB = MI->getOperand(2).getReg();
5051 unsigned oldval = MI->getOperand(3).getReg();
5052 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005053 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005054
5055 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5056 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5057 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
5058 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5059 F->insert(It, loop1MBB);
5060 F->insert(It, loop2MBB);
5061 F->insert(It, midMBB);
5062 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005063 exitMBB->splice(exitMBB->begin(), BB,
5064 llvm::next(MachineBasicBlock::iterator(MI)),
5065 BB->end());
5066 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005067
5068 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005069 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005070 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5071 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005072 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5073 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5074 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5075 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
5076 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
5077 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
5078 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
5079 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5080 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5081 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5082 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5083 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
5084 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
5085 unsigned Ptr1Reg;
5086 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005087 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005088 // thisMBB:
5089 // ...
5090 // fallthrough --> loopMBB
5091 BB->addSuccessor(loop1MBB);
5092
5093 // The 4-byte load must be aligned, while a char or short may be
5094 // anywhere in the word. Hence all this nasty bookkeeping code.
5095 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5096 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005097 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005098 // rlwinm ptr, ptr1, 0, 0, 29
5099 // slw newval2, newval, shift
5100 // slw oldval2, oldval,shift
5101 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5102 // slw mask, mask2, shift
5103 // and newval3, newval2, mask
5104 // and oldval3, oldval2, mask
5105 // loop1MBB:
5106 // lwarx tmpDest, ptr
5107 // and tmp, tmpDest, mask
5108 // cmpw tmp, oldval3
5109 // bne- midMBB
5110 // loop2MBB:
5111 // andc tmp2, tmpDest, mask
5112 // or tmp4, tmp2, newval3
5113 // stwcx. tmp4, ptr
5114 // bne- loop1MBB
5115 // b exitBB
5116 // midMBB:
5117 // stwcx. tmpDest, ptr
5118 // exitBB:
5119 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005120 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005121 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005122 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005123 .addReg(ptrA).addReg(ptrB);
5124 } else {
5125 Ptr1Reg = ptrB;
5126 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005127 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005128 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005129 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005130 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5131 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005132 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005133 .addReg(Ptr1Reg).addImm(0).addImm(61);
5134 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005135 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005136 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005137 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005138 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005139 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005140 .addReg(oldval).addReg(ShiftReg);
5141 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005142 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005143 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005144 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5145 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
5146 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005147 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005148 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005149 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005150 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005151 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005152 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005153 .addReg(OldVal2Reg).addReg(MaskReg);
5154
5155 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005156 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005157 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005158 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
5159 .addReg(TmpDestReg).addReg(MaskReg);
5160 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005161 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005162 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005163 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5164 BB->addSuccessor(loop2MBB);
5165 BB->addSuccessor(midMBB);
5166
5167 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005168 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
5169 .addReg(TmpDestReg).addReg(MaskReg);
5170 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
5171 .addReg(Tmp2Reg).addReg(NewVal3Reg);
5172 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005173 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005174 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005175 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005176 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005177 BB->addSuccessor(loop1MBB);
5178 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005179
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005180 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005181 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005182 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005183 BB->addSuccessor(exitMBB);
5184
5185 // exitMBB:
5186 // ...
5187 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005188 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
5189 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005190 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005191 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00005192 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005193
Dan Gohman14152b42010-07-06 20:24:04 +00005194 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005195 return BB;
5196}
5197
Chris Lattner1a635d62006-04-14 06:01:58 +00005198//===----------------------------------------------------------------------===//
5199// Target Optimization Hooks
5200//===----------------------------------------------------------------------===//
5201
Duncan Sands25cf2272008-11-24 14:53:14 +00005202SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
5203 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00005204 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005205 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00005206 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005207 switch (N->getOpcode()) {
5208 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005209 case PPCISD::SHL:
5210 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005211 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005212 return N->getOperand(0);
5213 }
5214 break;
5215 case PPCISD::SRL:
5216 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005217 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005218 return N->getOperand(0);
5219 }
5220 break;
5221 case PPCISD::SRA:
5222 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005223 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005224 C->isAllOnesValue()) // -1 >>s V -> -1.
5225 return N->getOperand(0);
5226 }
5227 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005228
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005229 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00005230 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005231 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
5232 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
5233 // We allow the src/dst to be either f32/f64, but the intermediate
5234 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00005235 if (N->getOperand(0).getValueType() == MVT::i64 &&
5236 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005237 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005238 if (Val.getValueType() == MVT::f32) {
5239 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005240 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005241 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005242
Owen Anderson825b72b2009-08-11 20:47:22 +00005243 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005244 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005245 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005246 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005247 if (N->getValueType(0) == MVT::f32) {
5248 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00005249 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00005250 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005251 }
5252 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00005253 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005254 // If the intermediate type is i32, we can avoid the load/store here
5255 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005256 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005257 }
5258 }
5259 break;
Chris Lattner51269842006-03-01 05:50:56 +00005260 case ISD::STORE:
5261 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
5262 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00005263 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00005264 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005265 N->getOperand(1).getValueType() == MVT::i32 &&
5266 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005267 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005268 if (Val.getValueType() == MVT::f32) {
5269 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005270 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005271 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005272 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005273 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005274
Owen Anderson825b72b2009-08-11 20:47:22 +00005275 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00005276 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00005277 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005278 return Val;
5279 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005280
Chris Lattnerd9989382006-07-10 20:56:58 +00005281 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00005282 if (cast<StoreSDNode>(N)->isUnindexed() &&
5283 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00005284 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005285 (N->getOperand(1).getValueType() == MVT::i32 ||
5286 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005287 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005288 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00005289 if (BSwapOp.getValueType() == MVT::i16)
5290 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00005291
Dan Gohmanc76909a2009-09-25 20:36:54 +00005292 SDValue Ops[] = {
5293 N->getOperand(0), BSwapOp, N->getOperand(2),
5294 DAG.getValueType(N->getOperand(1).getValueType())
5295 };
5296 return
5297 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
5298 Ops, array_lengthof(Ops),
5299 cast<StoreSDNode>(N)->getMemoryVT(),
5300 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005301 }
5302 break;
5303 case ISD::BSWAP:
5304 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00005305 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00005306 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005307 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005308 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00005309 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00005310 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00005311 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00005312 LD->getChain(), // Chain
5313 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00005314 DAG.getValueType(N->getValueType(0)) // VT
5315 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00005316 SDValue BSLoad =
5317 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
5318 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
5319 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005320
Scott Michelfdc40a02009-02-17 22:15:04 +00005321 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00005322 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00005323 if (N->getValueType(0) == MVT::i16)
5324 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00005325
Chris Lattnerd9989382006-07-10 20:56:58 +00005326 // First, combine the bswap away. This makes the value produced by the
5327 // load dead.
5328 DCI.CombineTo(N, ResVal);
5329
5330 // Next, combine the load away, we give it a bogus result value but a real
5331 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00005332 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00005333
Chris Lattnerd9989382006-07-10 20:56:58 +00005334 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00005335 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005336 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005337
Chris Lattner51269842006-03-01 05:50:56 +00005338 break;
Chris Lattner4468c222006-03-31 06:02:07 +00005339 case PPCISD::VCMP: {
5340 // If a VCMPo node already exists with exactly the same operands as this
5341 // node, use its result instead of this node (VCMPo computes both a CR6 and
5342 // a normal output).
5343 //
5344 if (!N->getOperand(0).hasOneUse() &&
5345 !N->getOperand(1).hasOneUse() &&
5346 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005347
Chris Lattner4468c222006-03-31 06:02:07 +00005348 // Scan all of the users of the LHS, looking for VCMPo's that match.
5349 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005350
Gabor Greifba36cb52008-08-28 21:40:38 +00005351 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00005352 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
5353 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00005354 if (UI->getOpcode() == PPCISD::VCMPo &&
5355 UI->getOperand(1) == N->getOperand(1) &&
5356 UI->getOperand(2) == N->getOperand(2) &&
5357 UI->getOperand(0) == N->getOperand(0)) {
5358 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00005359 break;
5360 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005361
Chris Lattner00901202006-04-18 18:28:22 +00005362 // If there is no VCMPo node, or if the flag value has a single use, don't
5363 // transform this.
5364 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
5365 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005366
5367 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00005368 // chain, this transformation is more complex. Note that multiple things
5369 // could use the value result, which we should ignore.
5370 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005371 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00005372 FlagUser == 0; ++UI) {
5373 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00005374 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00005375 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005376 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00005377 FlagUser = User;
5378 break;
5379 }
5380 }
5381 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005382
Chris Lattner00901202006-04-18 18:28:22 +00005383 // If the user is a MFCR instruction, we know this is safe. Otherwise we
5384 // give up for right now.
5385 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00005386 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00005387 }
5388 break;
5389 }
Chris Lattner90564f22006-04-18 17:59:36 +00005390 case ISD::BR_CC: {
5391 // If this is a branch on an altivec predicate comparison, lower this so
5392 // that we don't have to do a MFCR: instead, branch directly on CR6. This
5393 // lowering is done pre-legalize, because the legalizer lowers the predicate
5394 // compare down to code that is difficult to reassemble.
5395 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00005396 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00005397 int CompareOpc;
5398 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00005399
Chris Lattner90564f22006-04-18 17:59:36 +00005400 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
5401 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
5402 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
5403 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005404
Chris Lattner90564f22006-04-18 17:59:36 +00005405 // If this is a comparison against something other than 0/1, then we know
5406 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005407 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005408 if (Val != 0 && Val != 1) {
5409 if (CC == ISD::SETEQ) // Cond never true, remove branch.
5410 return N->getOperand(0);
5411 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00005412 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00005413 N->getOperand(0), N->getOperand(4));
5414 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005415
Chris Lattner90564f22006-04-18 17:59:36 +00005416 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005417
Chris Lattner90564f22006-04-18 17:59:36 +00005418 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00005419 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00005420 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005421 LHS.getOperand(2), // LHS of compare
5422 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00005423 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005424 };
Chris Lattner90564f22006-04-18 17:59:36 +00005425 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005426 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005427 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005428
Chris Lattner90564f22006-04-18 17:59:36 +00005429 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005430 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005431 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00005432 default: // Can't happen, don't crash on invalid number though.
5433 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005434 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00005435 break;
5436 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005437 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00005438 break;
5439 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005440 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00005441 break;
5442 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005443 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00005444 break;
5445 }
5446
Owen Anderson825b72b2009-08-11 20:47:22 +00005447 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
5448 DAG.getConstant(CompOpc, MVT::i32),
5449 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00005450 N->getOperand(4), CompNode.getValue(1));
5451 }
5452 break;
5453 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005454 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005455
Dan Gohman475871a2008-07-27 21:46:04 +00005456 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005457}
5458
Chris Lattner1a635d62006-04-14 06:01:58 +00005459//===----------------------------------------------------------------------===//
5460// Inline Assembly Support
5461//===----------------------------------------------------------------------===//
5462
Dan Gohman475871a2008-07-27 21:46:04 +00005463void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005464 const APInt &Mask,
Scott Michelfdc40a02009-02-17 22:15:04 +00005465 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005466 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005467 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005468 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005469 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005470 switch (Op.getOpcode()) {
5471 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00005472 case PPCISD::LBRX: {
5473 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00005474 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00005475 KnownZero = 0xFFFF0000;
5476 break;
5477 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005478 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005479 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005480 default: break;
5481 case Intrinsic::ppc_altivec_vcmpbfp_p:
5482 case Intrinsic::ppc_altivec_vcmpeqfp_p:
5483 case Intrinsic::ppc_altivec_vcmpequb_p:
5484 case Intrinsic::ppc_altivec_vcmpequh_p:
5485 case Intrinsic::ppc_altivec_vcmpequw_p:
5486 case Intrinsic::ppc_altivec_vcmpgefp_p:
5487 case Intrinsic::ppc_altivec_vcmpgtfp_p:
5488 case Intrinsic::ppc_altivec_vcmpgtsb_p:
5489 case Intrinsic::ppc_altivec_vcmpgtsh_p:
5490 case Intrinsic::ppc_altivec_vcmpgtsw_p:
5491 case Intrinsic::ppc_altivec_vcmpgtub_p:
5492 case Intrinsic::ppc_altivec_vcmpgtuh_p:
5493 case Intrinsic::ppc_altivec_vcmpgtuw_p:
5494 KnownZero = ~1U; // All bits but the low one are known to be zero.
5495 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005496 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005497 }
5498 }
5499}
5500
5501
Chris Lattner4234f572007-03-25 02:14:49 +00005502/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005503/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00005504PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005505PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
5506 if (Constraint.size() == 1) {
5507 switch (Constraint[0]) {
5508 default: break;
5509 case 'b':
5510 case 'r':
5511 case 'f':
5512 case 'v':
5513 case 'y':
5514 return C_RegisterClass;
5515 }
5516 }
5517 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005518}
5519
John Thompson44ab89e2010-10-29 17:29:13 +00005520/// Examine constraint type and operand type and determine a weight value.
5521/// This object must already have been set up with the operand type
5522/// and the current alternative constraint selected.
5523TargetLowering::ConstraintWeight
5524PPCTargetLowering::getSingleConstraintMatchWeight(
5525 AsmOperandInfo &info, const char *constraint) const {
5526 ConstraintWeight weight = CW_Invalid;
5527 Value *CallOperandVal = info.CallOperandVal;
5528 // If we don't have a value, we can't do a match,
5529 // but allow it at the lowest weight.
5530 if (CallOperandVal == NULL)
5531 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005532 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00005533 // Look at the constraint type.
5534 switch (*constraint) {
5535 default:
5536 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
5537 break;
5538 case 'b':
5539 if (type->isIntegerTy())
5540 weight = CW_Register;
5541 break;
5542 case 'f':
5543 if (type->isFloatTy())
5544 weight = CW_Register;
5545 break;
5546 case 'd':
5547 if (type->isDoubleTy())
5548 weight = CW_Register;
5549 break;
5550 case 'v':
5551 if (type->isVectorTy())
5552 weight = CW_Register;
5553 break;
5554 case 'y':
5555 weight = CW_Register;
5556 break;
5557 }
5558 return weight;
5559}
5560
Scott Michelfdc40a02009-02-17 22:15:04 +00005561std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00005562PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005563 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00005564 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00005565 // GCC RS6000 Constraint Letters
5566 switch (Constraint[0]) {
5567 case 'b': // R1-R31
5568 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00005569 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Chris Lattner331d1bc2006-11-02 01:44:04 +00005570 return std::make_pair(0U, PPC::G8RCRegisterClass);
5571 return std::make_pair(0U, PPC::GPRCRegisterClass);
5572 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00005573 if (VT == MVT::f32)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005574 return std::make_pair(0U, PPC::F4RCRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00005575 else if (VT == MVT::f64)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005576 return std::make_pair(0U, PPC::F8RCRegisterClass);
5577 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005578 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00005579 return std::make_pair(0U, PPC::VRRCRegisterClass);
5580 case 'y': // crrc
5581 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005582 }
5583 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005584
Chris Lattner331d1bc2006-11-02 01:44:04 +00005585 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005586}
Chris Lattner763317d2006-02-07 00:47:13 +00005587
Chris Lattner331d1bc2006-11-02 01:44:04 +00005588
Chris Lattner48884cd2007-08-25 00:47:38 +00005589/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00005590/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00005591void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00005592 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00005593 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00005594 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00005595 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00005596
Eric Christopher100c8332011-06-02 23:16:42 +00005597 // Only support length 1 constraints.
5598 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00005599
Eric Christopher100c8332011-06-02 23:16:42 +00005600 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00005601 switch (Letter) {
5602 default: break;
5603 case 'I':
5604 case 'J':
5605 case 'K':
5606 case 'L':
5607 case 'M':
5608 case 'N':
5609 case 'O':
5610 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00005611 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00005612 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005613 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00005614 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005615 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00005616 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005617 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005618 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005619 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005620 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
5621 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005622 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005623 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005624 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005625 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005626 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005627 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005628 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005629 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005630 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00005631 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005632 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005633 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005634 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00005635 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005636 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005637 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005638 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005639 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005640 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005641 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005642 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005643 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005644 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005645 }
5646 break;
5647 }
5648 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005649
Gabor Greifba36cb52008-08-28 21:40:38 +00005650 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00005651 Ops.push_back(Result);
5652 return;
5653 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005654
Chris Lattner763317d2006-02-07 00:47:13 +00005655 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00005656 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00005657}
Evan Chengc4c62572006-03-13 23:20:37 +00005658
Chris Lattnerc9addb72007-03-30 23:15:24 +00005659// isLegalAddressingMode - Return true if the addressing mode represented
5660// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00005661bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005662 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00005663 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00005664
Chris Lattnerc9addb72007-03-30 23:15:24 +00005665 // PPC allows a sign-extended 16-bit immediate field.
5666 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
5667 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005668
Chris Lattnerc9addb72007-03-30 23:15:24 +00005669 // No global is ever allowed as a base.
5670 if (AM.BaseGV)
5671 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005672
5673 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005674 switch (AM.Scale) {
5675 case 0: // "r+i" or just "i", depending on HasBaseReg.
5676 break;
5677 case 1:
5678 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
5679 return false;
5680 // Otherwise we have r+r or r+i.
5681 break;
5682 case 2:
5683 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
5684 return false;
5685 // Allow 2*r as r+r.
5686 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00005687 default:
5688 // No other scales are supported.
5689 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00005690 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005691
Chris Lattnerc9addb72007-03-30 23:15:24 +00005692 return true;
5693}
5694
Evan Chengc4c62572006-03-13 23:20:37 +00005695/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00005696/// as the offset of the target addressing mode for load / store of the
5697/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005698bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00005699 // PPC allows a sign-extended 16-bit immediate field.
5700 return (V > -(1 << 16) && V < (1 << 16)-1);
5701}
Reid Spencer3a9ec242006-08-28 01:02:49 +00005702
5703bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00005704 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00005705}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005706
Dan Gohmand858e902010-04-17 15:26:15 +00005707SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
5708 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00005709 MachineFunction &MF = DAG.getMachineFunction();
5710 MachineFrameInfo *MFI = MF.getFrameInfo();
5711 MFI->setReturnAddressIsTaken(true);
5712
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005713 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005714 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005715
Dale Johannesen08673d22010-05-03 22:59:34 +00005716 // Make sure the function does not optimize away the store of the RA to
5717 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00005718 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00005719 FuncInfo->setLRStoreRequired();
5720 bool isPPC64 = PPCSubTarget.isPPC64();
5721 bool isDarwinABI = PPCSubTarget.isDarwinABI();
5722
5723 if (Depth > 0) {
5724 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
5725 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005726
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00005727 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00005728 isPPC64? MVT::i64 : MVT::i32);
5729 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
5730 DAG.getNode(ISD::ADD, dl, getPointerTy(),
5731 FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005732 MachinePointerInfo(), false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005733 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00005734
Chris Lattner3fc027d2007-12-08 06:59:59 +00005735 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00005736 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00005737 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005738 RetAddrFI, MachinePointerInfo(), false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00005739}
5740
Dan Gohmand858e902010-04-17 15:26:15 +00005741SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
5742 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00005743 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005744 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005745
Owen Andersone50ed302009-08-10 22:56:29 +00005746 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005747 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00005748
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005749 MachineFunction &MF = DAG.getMachineFunction();
5750 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00005751 MFI->setFrameAddressIsTaken(true);
5752 bool is31 = (DisableFramePointerElim(MF) || MFI->hasVarSizedObjects()) &&
5753 MFI->getStackSize() &&
5754 !MF.getFunction()->hasFnAttr(Attribute::Naked);
5755 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
5756 (is31 ? PPC::R31 : PPC::R1);
5757 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
5758 PtrVT);
5759 while (Depth--)
5760 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005761 FrameAddr, MachinePointerInfo(), false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005762 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005763}
Dan Gohman54aeea32008-10-21 03:41:46 +00005764
5765bool
5766PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5767 // The PowerPC target isn't yet aware of offsets.
5768 return false;
5769}
Tilmann Schellerffd02002009-07-03 06:45:56 +00005770
Evan Cheng42642d02010-04-01 20:10:42 +00005771/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00005772/// and store operations as a result of memset, memcpy, and memmove
5773/// lowering. If DstAlign is zero that means it's safe to destination
5774/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
5775/// means there isn't a need to check it against alignment requirement,
5776/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00005777/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengf28f8bc2010-04-02 19:36:14 +00005778/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00005779/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
5780/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00005781/// It returns EVT::Other if the type should be determined using generic
5782/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00005783EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
5784 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00005785 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00005786 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00005787 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00005788 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005789 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005790 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00005791 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005792 }
5793}