blob: 00f87d9efa6a64a6d754b030ea14f5f1803934ca [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Dan Gohman2048b852009-11-23 18:04:58 +000015#include "SelectionDAGBuilder.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000016#include "SDNodeDbgValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Michael J. Spencer84ac4d52010-10-16 08:25:41 +000018#include "llvm/ADT/PostOrderIterator.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Nadav Rotemc05d3062012-09-06 09:17:37 +000022#include "llvm/Analysis/ValueTracking.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000023#include "llvm/CallingConv.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000024#include "llvm/CodeGen/Analysis.h"
25#include "llvm/CodeGen/FastISel.h"
26#include "llvm/CodeGen/FunctionLoweringInfo.h"
27#include "llvm/CodeGen/GCMetadata.h"
28#include "llvm/CodeGen/GCStrategy.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
32#include "llvm/CodeGen/MachineJumpTableInfo.h"
33#include "llvm/CodeGen/MachineModuleInfo.h"
34#include "llvm/CodeGen/MachineRegisterInfo.h"
35#include "llvm/CodeGen/SelectionDAG.h"
36#include "llvm/Constants.h"
37#include "llvm/DataLayout.h"
Bill Wendling0bcbd1d2012-06-28 00:05:13 +000038#include "llvm/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000039#include "llvm/DerivedTypes.h"
40#include "llvm/Function.h"
41#include "llvm/GlobalVariable.h"
42#include "llvm/InlineAsm.h"
43#include "llvm/Instructions.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000044#include "llvm/IntrinsicInst.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000045#include "llvm/Intrinsics.h"
Chris Lattner6129c372010-04-08 00:09:16 +000046#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000047#include "llvm/Module.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000048#include "llvm/Support/CommandLine.h"
49#include "llvm/Support/Debug.h"
50#include "llvm/Support/ErrorHandling.h"
51#include "llvm/Support/IntegersSubsetMapping.h"
52#include "llvm/Support/MathExtras.h"
53#include "llvm/Support/raw_ostream.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000054#include "llvm/Target/TargetFrameLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000055#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000056#include "llvm/Target/TargetIntrinsicInfo.h"
Owen Anderson243eb9e2011-12-08 22:15:21 +000057#include "llvm/Target/TargetLibraryInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000058#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000059#include "llvm/Target/TargetOptions.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000060#include <algorithm>
61using namespace llvm;
62
Dale Johannesen601d3c02008-09-05 01:48:15 +000063/// LimitFloatPrecision - Generate low-precision inline sequences for
64/// some float libcalls (6, 8 or 12 bits).
65static unsigned LimitFloatPrecision;
66
67static cl::opt<unsigned, true>
68LimitFPPrecision("limit-float-precision",
69 cl::desc("Generate low-precision inline sequences "
70 "for some float libcalls"),
71 cl::location(LimitFloatPrecision),
72 cl::init(0));
73
Andrew Trickde91f3c2010-11-12 17:50:46 +000074// Limit the width of DAG chains. This is important in general to prevent
75// prevent DAG-based analysis from blowing up. For example, alias analysis and
76// load clustering may not complete in reasonable time. It is difficult to
77// recognize and avoid this situation within each individual analysis, and
78// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000079// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000080//
81// MaxParallelChains default is arbitrarily high to avoid affecting
82// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000083// sequence over this should have been converted to llvm.memcpy by the
84// frontend. It easy to induce this behavior with .ll code such as:
85// %buffer = alloca [4096 x i8]
86// %data = load [4096 x i8]* %argPtr
87// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick778583a2011-03-11 17:46:59 +000088static const unsigned MaxParallelChains = 64;
Andrew Trickde91f3c2010-11-12 17:50:46 +000089
Chris Lattner3ac18842010-08-24 23:20:40 +000090static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
91 const SDValue *Parts, unsigned NumParts,
Bill Wendling12931302012-09-26 04:04:19 +000092 EVT PartVT, EVT ValueVT, const Value *V);
Michael J. Spencere70c5262010-10-16 08:25:21 +000093
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000094/// getCopyFromParts - Create a value that contains the specified legal parts
95/// combined into the value they represent. If the parts combine to a type
96/// larger then ValueVT then AssertOp can be used to specify whether the extra
97/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
98/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +000099static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +0000100 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +0000101 unsigned NumParts, EVT PartVT, EVT ValueVT,
Bill Wendling12931302012-09-26 04:04:19 +0000102 const Value *V,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000103 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000104 if (ValueVT.isVector())
Bill Wendling12931302012-09-26 04:04:19 +0000105 return getCopyFromPartsVector(DAG, DL, Parts, NumParts,
106 PartVT, ValueVT, V);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000107
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000108 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000109 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000110 SDValue Val = Parts[0];
111
112 if (NumParts > 1) {
113 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000114 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000115 unsigned PartBits = PartVT.getSizeInBits();
116 unsigned ValueBits = ValueVT.getSizeInBits();
117
118 // Assemble the power of 2 part.
119 unsigned RoundParts = NumParts & (NumParts - 1) ?
120 1 << Log2_32(NumParts) : NumParts;
121 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000122 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000123 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000124 SDValue Lo, Hi;
125
Owen Anderson23b9b192009-08-12 00:36:31 +0000126 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000127
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000128 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000129 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Bill Wendling12931302012-09-26 04:04:19 +0000130 PartVT, HalfVT, V);
Chris Lattner3ac18842010-08-24 23:20:40 +0000131 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling12931302012-09-26 04:04:19 +0000132 RoundParts / 2, PartVT, HalfVT, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000133 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000134 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
135 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000136 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000137
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000138 if (TLI.isBigEndian())
139 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000140
Chris Lattner3ac18842010-08-24 23:20:40 +0000141 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000142
143 if (RoundParts < NumParts) {
144 // Assemble the trailing non-power-of-2 part.
145 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000146 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000147 Hi = getCopyFromParts(DAG, DL,
Bill Wendling12931302012-09-26 04:04:19 +0000148 Parts + RoundParts, OddParts, PartVT, OddVT, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000149
150 // Combine the round and odd parts.
151 Lo = Val;
152 if (TLI.isBigEndian())
153 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000154 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000155 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
156 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000157 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000158 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000159 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
160 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000161 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000162 } else if (PartVT.isFloatingPoint()) {
163 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000165 "Unexpected split");
166 SDValue Lo, Hi;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000167 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
168 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000169 if (TLI.isBigEndian())
170 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000171 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000172 } else {
173 // FP split into integer parts (soft fp)
174 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
175 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000176 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Bill Wendling12931302012-09-26 04:04:19 +0000177 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000178 }
179 }
180
181 // There is now one part, held in Val. Correct it to match ValueVT.
182 PartVT = Val.getValueType();
183
184 if (PartVT == ValueVT)
185 return Val;
186
Chris Lattner3ac18842010-08-24 23:20:40 +0000187 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000188 if (ValueVT.bitsLT(PartVT)) {
189 // For a truncate, see if we have any information to
190 // indicate whether the truncated bits will always be
191 // zero or sign-extension.
192 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000193 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000194 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000195 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000196 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000197 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000198 }
199
200 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000201 // FP_ROUND's are always exact here.
202 if (ValueVT.bitsLT(Val.getValueType()))
203 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Pete Cooperf57e1c22012-01-17 01:54:07 +0000204 DAG.getTargetConstant(1, TLI.getPointerTy()));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000205
Chris Lattner3ac18842010-08-24 23:20:40 +0000206 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000207 }
208
Bill Wendling4533cac2010-01-28 21:51:40 +0000209 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000210 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000211
Torok Edwinc23197a2009-07-14 16:55:14 +0000212 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000213}
214
Bill Wendling12931302012-09-26 04:04:19 +0000215/// getCopyFromPartsVector - Create a value that contains the specified legal
216/// parts combined into the value they represent. If the parts combine to a
217/// type larger then ValueVT then AssertOp can be used to specify whether the
218/// extra bits are known to be zero (ISD::AssertZext) or sign extended from
219/// ValueVT (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +0000220static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
221 const SDValue *Parts, unsigned NumParts,
Bill Wendling12931302012-09-26 04:04:19 +0000222 EVT PartVT, EVT ValueVT, const Value *V) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000223 assert(ValueVT.isVector() && "Not a vector value");
224 assert(NumParts > 0 && "No parts to assemble!");
225 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
226 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000227
Chris Lattner3ac18842010-08-24 23:20:40 +0000228 // Handle a multi-element vector.
229 if (NumParts > 1) {
Patrik Hagglund34525f92012-12-11 11:14:33 +0000230 EVT IntermediateVT, RegisterVT;
Chris Lattner3ac18842010-08-24 23:20:40 +0000231 unsigned NumIntermediates;
232 unsigned NumRegs =
233 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
234 NumIntermediates, RegisterVT);
235 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
236 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund34525f92012-12-11 11:14:33 +0000237 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
238 assert(RegisterVT == Parts[0].getValueType() &&
Chris Lattner3ac18842010-08-24 23:20:40 +0000239 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000240
Chris Lattner3ac18842010-08-24 23:20:40 +0000241 // Assemble the parts into intermediate operands.
242 SmallVector<SDValue, 8> Ops(NumIntermediates);
243 if (NumIntermediates == NumParts) {
244 // If the register was not expanded, truncate or copy the value,
245 // as appropriate.
246 for (unsigned i = 0; i != NumParts; ++i)
247 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
Bill Wendling12931302012-09-26 04:04:19 +0000248 PartVT, IntermediateVT, V);
Chris Lattner3ac18842010-08-24 23:20:40 +0000249 } else if (NumParts > 0) {
250 // If the intermediate type was expanded, build the intermediate
251 // operands from the parts.
252 assert(NumParts % NumIntermediates == 0 &&
253 "Must expand into a divisible number of parts!");
254 unsigned Factor = NumParts / NumIntermediates;
255 for (unsigned i = 0; i != NumIntermediates; ++i)
256 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
Bill Wendling12931302012-09-26 04:04:19 +0000257 PartVT, IntermediateVT, V);
Chris Lattner3ac18842010-08-24 23:20:40 +0000258 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000259
Chris Lattner3ac18842010-08-24 23:20:40 +0000260 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
261 // intermediate operands.
262 Val = DAG.getNode(IntermediateVT.isVector() ?
263 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
264 ValueVT, &Ops[0], NumIntermediates);
265 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000266
Chris Lattner3ac18842010-08-24 23:20:40 +0000267 // There is now one part, held in Val. Correct it to match ValueVT.
268 PartVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000269
Chris Lattner3ac18842010-08-24 23:20:40 +0000270 if (PartVT == ValueVT)
271 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000272
Chris Lattnere6f7c262010-08-25 22:49:25 +0000273 if (PartVT.isVector()) {
274 // If the element type of the source/dest vectors are the same, but the
275 // parts vector has more elements than the value vector, then we have a
276 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
277 // elements we want.
278 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
279 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
280 "Cannot narrow, it would be a lossy transformation");
281 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
282 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000283 }
284
Chris Lattnere6f7c262010-08-25 22:49:25 +0000285 // Vector/Vector bitcast.
Nadav Rotem0b666362011-06-04 20:58:08 +0000286 if (ValueVT.getSizeInBits() == PartVT.getSizeInBits())
287 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
288
289 assert(PartVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
290 "Cannot handle this kind of promotion");
291 // Promoted vector extract
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000292 bool Smaller = ValueVT.bitsLE(PartVT);
293 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
294 DL, ValueVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000295
Chris Lattnere6f7c262010-08-25 22:49:25 +0000296 }
Eric Christopher471e4222011-06-08 23:55:35 +0000297
Eric Christopher9aaa02a2011-06-01 19:55:10 +0000298 // Trivial bitcast if the types are the same size and the destination
299 // vector type is legal.
300 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits() &&
301 TLI.isTypeLegal(ValueVT))
302 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000303
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000304 // Handle cases such as i8 -> <1 x i1>
Bill Wendling12931302012-09-26 04:04:19 +0000305 if (ValueVT.getVectorNumElements() != 1) {
306 LLVMContext &Ctx = *DAG.getContext();
307 Twine ErrMsg("non-trivial scalar-to-vector conversion");
308 if (const Instruction *I = dyn_cast_or_null<Instruction>(V)) {
309 if (const CallInst *CI = dyn_cast<CallInst>(I))
310 if (isa<InlineAsm>(CI->getCalledValue()))
311 ErrMsg = ErrMsg + ", possible invalid constraint for vector type";
312 Ctx.emitError(I, ErrMsg);
313 } else {
314 Ctx.emitError(ErrMsg);
315 }
316 report_fatal_error("Cannot handle scalar-to-vector conversion!");
317 }
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000318
319 if (ValueVT.getVectorNumElements() == 1 &&
320 ValueVT.getVectorElementType() != PartVT) {
321 bool Smaller = ValueVT.bitsLE(PartVT);
322 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
323 DL, ValueVT.getScalarType(), Val);
324 }
325
Chris Lattner3ac18842010-08-24 23:20:40 +0000326 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
327}
328
Chris Lattnera13b8602010-08-24 23:10:06 +0000329static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
330 SDValue Val, SDValue *Parts, unsigned NumParts,
Bill Wendlingf18eb582012-09-26 06:16:18 +0000331 EVT PartVT, const Value *V);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000332
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000333/// getCopyToParts - Create a series of nodes that contain the specified value
334/// split into legal parts. If the parts contain more bits than Val, then, for
335/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000336static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000337 SDValue Val, SDValue *Parts, unsigned NumParts,
Bill Wendlingf18eb582012-09-26 06:16:18 +0000338 EVT PartVT, const Value *V,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000339 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000340 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000341
Chris Lattnera13b8602010-08-24 23:10:06 +0000342 // Handle the vector case separately.
343 if (ValueVT.isVector())
Bill Wendlingf18eb582012-09-26 06:16:18 +0000344 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000345
Chris Lattnera13b8602010-08-24 23:10:06 +0000346 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000347 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000348 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000349 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
350
Chris Lattnera13b8602010-08-24 23:10:06 +0000351 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000352 return;
353
Chris Lattnera13b8602010-08-24 23:10:06 +0000354 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
355 if (PartVT == ValueVT) {
356 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000357 Parts[0] = Val;
358 return;
359 }
360
Chris Lattnera13b8602010-08-24 23:10:06 +0000361 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
362 // If the parts cover more bits than the value has, promote the value.
363 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
364 assert(NumParts == 1 && "Do not know what to promote to!");
365 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
366 } else {
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000367 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
368 ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000369 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000370 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
371 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000372 if (PartVT == MVT::x86mmx)
373 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000374 }
375 } else if (PartBits == ValueVT.getSizeInBits()) {
376 // Different types of the same size.
377 assert(NumParts == 1 && PartVT != ValueVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000378 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000379 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
380 // If the parts cover less bits than value has, truncate the value.
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000381 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
382 ValueVT.isInteger() &&
Chris Lattnera13b8602010-08-24 23:10:06 +0000383 "Unknown mismatch!");
384 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
385 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000386 if (PartVT == MVT::x86mmx)
387 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000388 }
389
390 // The value may have changed - recompute ValueVT.
391 ValueVT = Val.getValueType();
392 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
393 "Failed to tile the value with PartVT!");
394
395 if (NumParts == 1) {
Bill Wendlingf18eb582012-09-26 06:16:18 +0000396 if (PartVT != ValueVT) {
397 LLVMContext &Ctx = *DAG.getContext();
398 Twine ErrMsg("scalar-to-vector conversion failed");
399 if (const Instruction *I = dyn_cast_or_null<Instruction>(V)) {
400 if (const CallInst *CI = dyn_cast<CallInst>(I))
401 if (isa<InlineAsm>(CI->getCalledValue()))
402 ErrMsg = ErrMsg + ", possible invalid constraint for vector type";
403 Ctx.emitError(I, ErrMsg);
404 } else {
405 Ctx.emitError(ErrMsg);
406 }
407 }
408
Chris Lattnera13b8602010-08-24 23:10:06 +0000409 Parts[0] = Val;
410 return;
411 }
412
413 // Expand the value into multiple parts.
414 if (NumParts & (NumParts - 1)) {
415 // The number of parts is not a power of 2. Split off and copy the tail.
416 assert(PartVT.isInteger() && ValueVT.isInteger() &&
417 "Do not know what to expand to!");
418 unsigned RoundParts = 1 << Log2_32(NumParts);
419 unsigned RoundBits = RoundParts * PartBits;
420 unsigned OddParts = NumParts - RoundParts;
421 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
422 DAG.getIntPtrConstant(RoundBits));
Bill Wendlingf18eb582012-09-26 06:16:18 +0000423 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V);
Chris Lattnera13b8602010-08-24 23:10:06 +0000424
425 if (TLI.isBigEndian())
426 // The odd parts were reversed by getCopyToParts - unreverse them.
427 std::reverse(Parts + RoundParts, Parts + NumParts);
428
429 NumParts = RoundParts;
430 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
431 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
432 }
433
434 // The number of parts is a power of 2. Repeatedly bisect the value using
435 // EXTRACT_ELEMENT.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000436 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000437 EVT::getIntegerVT(*DAG.getContext(),
438 ValueVT.getSizeInBits()),
439 Val);
440
441 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
442 for (unsigned i = 0; i < NumParts; i += StepSize) {
443 unsigned ThisBits = StepSize * PartBits / 2;
444 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
445 SDValue &Part0 = Parts[i];
446 SDValue &Part1 = Parts[i+StepSize/2];
447
448 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
449 ThisVT, Part0, DAG.getIntPtrConstant(1));
450 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
451 ThisVT, Part0, DAG.getIntPtrConstant(0));
452
453 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000454 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
455 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattnera13b8602010-08-24 23:10:06 +0000456 }
457 }
458 }
459
460 if (TLI.isBigEndian())
461 std::reverse(Parts, Parts + OrigNumParts);
462}
463
464
465/// getCopyToPartsVector - Create a series of nodes that contain the specified
466/// value split into legal parts.
467static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
468 SDValue Val, SDValue *Parts, unsigned NumParts,
Bill Wendlingf18eb582012-09-26 06:16:18 +0000469 EVT PartVT, const Value *V) {
Chris Lattnera13b8602010-08-24 23:10:06 +0000470 EVT ValueVT = Val.getValueType();
471 assert(ValueVT.isVector() && "Not a vector");
472 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000473
Chris Lattnera13b8602010-08-24 23:10:06 +0000474 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000475 if (PartVT == ValueVT) {
476 // Nothing to do.
477 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
478 // Bitconvert vector->vector case.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000479 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000480 } else if (PartVT.isVector() &&
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000481 PartVT.getVectorElementType() == ValueVT.getVectorElementType() &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000482 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
483 EVT ElementVT = PartVT.getVectorElementType();
484 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
485 // undef elements.
486 SmallVector<SDValue, 16> Ops;
487 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
488 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
489 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000490
Chris Lattnere6f7c262010-08-25 22:49:25 +0000491 for (unsigned i = ValueVT.getVectorNumElements(),
492 e = PartVT.getVectorNumElements(); i != e; ++i)
493 Ops.push_back(DAG.getUNDEF(ElementVT));
494
495 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
496
497 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000498
Chris Lattnere6f7c262010-08-25 22:49:25 +0000499 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
500 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem0b666362011-06-04 20:58:08 +0000501 } else if (PartVT.isVector() &&
502 PartVT.getVectorElementType().bitsGE(
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000503 ValueVT.getVectorElementType()) &&
Nadav Rotem0b666362011-06-04 20:58:08 +0000504 PartVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
505
506 // Promoted vector extract
Nadav Rotemc6341e62011-06-19 08:49:38 +0000507 bool Smaller = PartVT.bitsLE(ValueVT);
508 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
509 DL, PartVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000510 } else{
Chris Lattnere6f7c262010-08-25 22:49:25 +0000511 // Vector -> scalar conversion.
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000512 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000513 "Only trivial vector-to-scalar conversions should get here!");
514 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
515 PartVT, Val, DAG.getIntPtrConstant(0));
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000516
517 bool Smaller = ValueVT.bitsLE(PartVT);
518 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
519 DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000520 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000521
Chris Lattnera13b8602010-08-24 23:10:06 +0000522 Parts[0] = Val;
523 return;
524 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000525
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000526 // Handle a multi-element vector.
Patrik Hagglund34525f92012-12-11 11:14:33 +0000527 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000528 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000529 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000530 IntermediateVT,
531 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000532 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000533
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000534 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
535 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund34525f92012-12-11 11:14:33 +0000536 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000537
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000538 // Split the vector into intermediate operands.
539 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000540 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000541 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000542 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000543 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000544 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000545 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000546 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000547 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000548 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000549
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000550 // Split the intermediate operands into legal parts.
551 if (NumParts == NumIntermediates) {
552 // If the register was not expanded, promote or copy the value,
553 // as appropriate.
554 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendlingf18eb582012-09-26 06:16:18 +0000555 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000556 } else if (NumParts > 0) {
557 // If the intermediate type was expanded, split each the value into
558 // legal parts.
559 assert(NumParts % NumIntermediates == 0 &&
560 "Must expand into a divisible number of parts!");
561 unsigned Factor = NumParts / NumIntermediates;
562 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendlingf18eb582012-09-26 06:16:18 +0000563 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000564 }
565}
566
Dan Gohman462f6b52010-05-29 17:53:24 +0000567namespace {
568 /// RegsForValue - This struct represents the registers (physical or virtual)
569 /// that a particular set of values is assigned, and the type information
570 /// about the value. The most common situation is to represent one value at a
571 /// time, but struct or array values are handled element-wise as multiple
572 /// values. The splitting of aggregates is performed recursively, so that we
573 /// never have aggregate-typed registers. The values at this point do not
574 /// necessarily have legal types, so each value may require one or more
575 /// registers of some legal type.
576 ///
577 struct RegsForValue {
578 /// ValueVTs - The value types of the values, which may not be legal, and
579 /// may need be promoted or synthesized from one or more registers.
580 ///
581 SmallVector<EVT, 4> ValueVTs;
582
583 /// RegVTs - The value types of the registers. This is the same size as
584 /// ValueVTs and it records, for each value, what the type of the assigned
585 /// register or registers are. (Individual values are never synthesized
586 /// from more than one type of register.)
587 ///
588 /// With virtual registers, the contents of RegVTs is redundant with TLI's
589 /// getRegisterType member function, however when with physical registers
590 /// it is necessary to have a separate record of the types.
591 ///
Patrik Hagglund34525f92012-12-11 11:14:33 +0000592 SmallVector<EVT, 4> RegVTs;
Dan Gohman462f6b52010-05-29 17:53:24 +0000593
594 /// Regs - This list holds the registers assigned to the values.
595 /// Each legal or promoted value requires one register, and each
596 /// expanded value requires multiple registers.
597 ///
598 SmallVector<unsigned, 4> Regs;
599
600 RegsForValue() {}
601
602 RegsForValue(const SmallVector<unsigned, 4> &regs,
Patrik Hagglund34525f92012-12-11 11:14:33 +0000603 EVT regvt, EVT valuevt)
Dan Gohman462f6b52010-05-29 17:53:24 +0000604 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
605
Dan Gohman462f6b52010-05-29 17:53:24 +0000606 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000607 unsigned Reg, Type *Ty) {
Dan Gohman462f6b52010-05-29 17:53:24 +0000608 ComputeValueVTs(tli, Ty, ValueVTs);
609
610 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
611 EVT ValueVT = ValueVTs[Value];
612 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +0000613 MVT RegisterVT = tli.getRegisterType(Context, ValueVT);
Dan Gohman462f6b52010-05-29 17:53:24 +0000614 for (unsigned i = 0; i != NumRegs; ++i)
615 Regs.push_back(Reg + i);
616 RegVTs.push_back(RegisterVT);
617 Reg += NumRegs;
618 }
619 }
620
621 /// areValueTypesLegal - Return true if types of all the values are legal.
622 bool areValueTypesLegal(const TargetLowering &TLI) {
623 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
Patrik Hagglund34525f92012-12-11 11:14:33 +0000624 EVT RegisterVT = RegVTs[Value];
Dan Gohman462f6b52010-05-29 17:53:24 +0000625 if (!TLI.isTypeLegal(RegisterVT))
626 return false;
627 }
628 return true;
629 }
630
631 /// append - Add the specified values to this one.
632 void append(const RegsForValue &RHS) {
633 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
634 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
635 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
636 }
637
638 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
639 /// this value and returns the result as a ValueVTs value. This uses
640 /// Chain/Flag as the input and updates them for the output Chain/Flag.
641 /// If the Flag pointer is NULL, no flag is used.
642 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
643 DebugLoc dl,
Bill Wendling12931302012-09-26 04:04:19 +0000644 SDValue &Chain, SDValue *Flag,
645 const Value *V = 0) const;
Dan Gohman462f6b52010-05-29 17:53:24 +0000646
647 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
648 /// specified value into the registers specified by this object. This uses
649 /// Chain/Flag as the input and updates them for the output Chain/Flag.
650 /// If the Flag pointer is NULL, no flag is used.
651 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
Bill Wendlingf18eb582012-09-26 06:16:18 +0000652 SDValue &Chain, SDValue *Flag, const Value *V) const;
Dan Gohman462f6b52010-05-29 17:53:24 +0000653
654 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
655 /// operand list. This adds the code marker, matching input operand index
656 /// (if applicable), and includes the number of values added into it.
657 void AddInlineAsmOperands(unsigned Kind,
658 bool HasMatching, unsigned MatchingIdx,
659 SelectionDAG &DAG,
660 std::vector<SDValue> &Ops) const;
661 };
662}
663
664/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
665/// this value and returns the result as a ValueVT value. This uses
666/// Chain/Flag as the input and updates them for the output Chain/Flag.
667/// If the Flag pointer is NULL, no flag is used.
668SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
669 FunctionLoweringInfo &FuncInfo,
670 DebugLoc dl,
Bill Wendling12931302012-09-26 04:04:19 +0000671 SDValue &Chain, SDValue *Flag,
672 const Value *V) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000673 // A Value with type {} or [0 x %t] needs no registers.
674 if (ValueVTs.empty())
675 return SDValue();
676
Dan Gohman462f6b52010-05-29 17:53:24 +0000677 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
678
679 // Assemble the legal parts into the final values.
680 SmallVector<SDValue, 4> Values(ValueVTs.size());
681 SmallVector<SDValue, 8> Parts;
682 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
683 // Copy the legal parts from the registers.
684 EVT ValueVT = ValueVTs[Value];
685 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund34525f92012-12-11 11:14:33 +0000686 EVT RegisterVT = RegVTs[Value];
Dan Gohman462f6b52010-05-29 17:53:24 +0000687
688 Parts.resize(NumRegs);
689 for (unsigned i = 0; i != NumRegs; ++i) {
690 SDValue P;
691 if (Flag == 0) {
692 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
693 } else {
694 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
695 *Flag = P.getValue(2);
696 }
697
698 Chain = P.getValue(1);
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000699 Parts[i] = P;
Dan Gohman462f6b52010-05-29 17:53:24 +0000700
701 // If the source register was virtual and if we know something about it,
702 // add an assert node.
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000703 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwariche1497b92011-02-24 10:00:08 +0000704 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000705 continue;
Cameron Zwariche1497b92011-02-24 10:00:08 +0000706
707 const FunctionLoweringInfo::LiveOutInfo *LOI =
708 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
709 if (!LOI)
710 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000711
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000712 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwariche1497b92011-02-24 10:00:08 +0000713 unsigned NumSignBits = LOI->NumSignBits;
714 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman462f6b52010-05-29 17:53:24 +0000715
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000716 // FIXME: We capture more information than the dag can represent. For
717 // now, just use the tightest assertzext/assertsext possible.
718 bool isSExt = true;
719 EVT FromVT(MVT::Other);
720 if (NumSignBits == RegSize)
721 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
722 else if (NumZeroBits >= RegSize-1)
723 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
724 else if (NumSignBits > RegSize-8)
725 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
726 else if (NumZeroBits >= RegSize-8)
727 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
728 else if (NumSignBits > RegSize-16)
729 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
730 else if (NumZeroBits >= RegSize-16)
731 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
732 else if (NumSignBits > RegSize-32)
733 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
734 else if (NumZeroBits >= RegSize-32)
735 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
736 else
737 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000738
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000739 // Add an assertion node.
740 assert(FromVT != MVT::Other);
741 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
742 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman462f6b52010-05-29 17:53:24 +0000743 }
744
745 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
Bill Wendling12931302012-09-26 04:04:19 +0000746 NumRegs, RegisterVT, ValueVT, V);
Dan Gohman462f6b52010-05-29 17:53:24 +0000747 Part += NumRegs;
748 Parts.clear();
749 }
750
751 return DAG.getNode(ISD::MERGE_VALUES, dl,
752 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
753 &Values[0], ValueVTs.size());
754}
755
756/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
757/// specified value into the registers specified by this object. This uses
758/// Chain/Flag as the input and updates them for the output Chain/Flag.
759/// If the Flag pointer is NULL, no flag is used.
760void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
Bill Wendlingf18eb582012-09-26 06:16:18 +0000761 SDValue &Chain, SDValue *Flag,
762 const Value *V) const {
Dan Gohman462f6b52010-05-29 17:53:24 +0000763 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
764
765 // Get the list of the values's legal parts.
766 unsigned NumRegs = Regs.size();
767 SmallVector<SDValue, 8> Parts(NumRegs);
768 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
769 EVT ValueVT = ValueVTs[Value];
770 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund34525f92012-12-11 11:14:33 +0000771 EVT RegisterVT = RegVTs[Value];
Evan Cheng2766a472012-12-06 19:13:27 +0000772 ISD::NodeType ExtendKind =
773 TLI.isZExtFree(Val, RegisterVT)? ISD::ZERO_EXTEND: ISD::ANY_EXTEND;
Dan Gohman462f6b52010-05-29 17:53:24 +0000774
Chris Lattner3ac18842010-08-24 23:20:40 +0000775 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Evan Cheng2766a472012-12-06 19:13:27 +0000776 &Parts[Part], NumParts, RegisterVT, V, ExtendKind);
Dan Gohman462f6b52010-05-29 17:53:24 +0000777 Part += NumParts;
778 }
779
780 // Copy the parts into the registers.
781 SmallVector<SDValue, 8> Chains(NumRegs);
782 for (unsigned i = 0; i != NumRegs; ++i) {
783 SDValue Part;
784 if (Flag == 0) {
785 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
786 } else {
787 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
788 *Flag = Part.getValue(1);
789 }
790
791 Chains[i] = Part.getValue(0);
792 }
793
794 if (NumRegs == 1 || Flag)
795 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
796 // flagged to it. That is the CopyToReg nodes and the user are considered
797 // a single scheduling unit. If we create a TokenFactor and return it as
798 // chain, then the TokenFactor is both a predecessor (operand) of the
799 // user as well as a successor (the TF operands are flagged to the user).
800 // c1, f1 = CopyToReg
801 // c2, f2 = CopyToReg
802 // c3 = TokenFactor c1, c2
803 // ...
804 // = op c3, ..., f2
805 Chain = Chains[NumRegs-1];
806 else
807 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
808}
809
810/// AddInlineAsmOperands - Add this value to the specified inlineasm node
811/// operand list. This adds the code marker and includes the number of
812/// values added into it.
813void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
814 unsigned MatchingIdx,
815 SelectionDAG &DAG,
816 std::vector<SDValue> &Ops) const {
817 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
818
819 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
820 if (HasMatching)
821 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +0000822 else if (!Regs.empty() &&
823 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
824 // Put the register class of the virtual registers in the flag word. That
825 // way, later passes can recompute register class constraints for inline
826 // assembly as well as normal instructions.
827 // Don't do this for tied operands that can use the regclass information
828 // from the def.
829 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
830 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
831 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
832 }
833
Dan Gohman462f6b52010-05-29 17:53:24 +0000834 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
835 Ops.push_back(Res);
836
837 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
838 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
Patrik Hagglund34525f92012-12-11 11:14:33 +0000839 EVT RegisterVT = RegVTs[Value];
Dan Gohman462f6b52010-05-29 17:53:24 +0000840 for (unsigned i = 0; i != NumRegs; ++i) {
841 assert(Reg < Regs.size() && "Mismatch in # registers expected");
842 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
843 }
844 }
845}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000846
Owen Anderson243eb9e2011-12-08 22:15:21 +0000847void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa,
848 const TargetLibraryInfo *li) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000849 AA = &aa;
850 GFI = gfi;
Owen Anderson243eb9e2011-12-08 22:15:21 +0000851 LibInfo = li;
Micah Villmow3574eca2012-10-08 16:38:25 +0000852 TD = DAG.getTarget().getDataLayout();
Richard Smithcb1f68d2012-08-22 00:42:39 +0000853 Context = DAG.getContext();
Bill Wendling4ed1fb02011-10-15 01:00:26 +0000854 LPadToCallSiteMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000855}
856
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000857/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000858/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000859/// for a new block. This doesn't clear out information about
860/// additional blocks that are needed to complete switch lowering
861/// or PHI node updating; that information is cleared out as it is
862/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000863void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000864 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000865 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000866 PendingLoads.clear();
867 PendingExports.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000868 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000869 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000870}
871
Devang Patel23385752011-05-23 17:44:13 +0000872/// clearDanglingDebugInfo - Clear the dangling debug information
Benjamin Kramerd9b0b022012-06-02 10:20:22 +0000873/// map. This function is separated from the clear so that debug
Devang Patel23385752011-05-23 17:44:13 +0000874/// information that is dangling in a basic block can be properly
875/// resolved in a different basic block. This allows the
876/// SelectionDAG to resolve dangling debug information attached
877/// to PHI nodes.
878void SelectionDAGBuilder::clearDanglingDebugInfo() {
879 DanglingDebugInfoMap.clear();
880}
881
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000882/// getRoot - Return the current virtual root of the Selection DAG,
883/// flushing any PendingLoad items. This must be done before emitting
884/// a store or any other node that may need to be ordered after any
885/// prior load instructions.
886///
Dan Gohman2048b852009-11-23 18:04:58 +0000887SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000888 if (PendingLoads.empty())
889 return DAG.getRoot();
890
891 if (PendingLoads.size() == 1) {
892 SDValue Root = PendingLoads[0];
893 DAG.setRoot(Root);
894 PendingLoads.clear();
895 return Root;
896 }
897
898 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000899 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000900 &PendingLoads[0], PendingLoads.size());
901 PendingLoads.clear();
902 DAG.setRoot(Root);
903 return Root;
904}
905
906/// getControlRoot - Similar to getRoot, but instead of flushing all the
907/// PendingLoad items, flush all the PendingExports items. It is necessary
908/// to do this before emitting a terminator instruction.
909///
Dan Gohman2048b852009-11-23 18:04:58 +0000910SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000911 SDValue Root = DAG.getRoot();
912
913 if (PendingExports.empty())
914 return Root;
915
916 // Turn all of the CopyToReg chains into one factored node.
917 if (Root.getOpcode() != ISD::EntryToken) {
918 unsigned i = 0, e = PendingExports.size();
919 for (; i != e; ++i) {
920 assert(PendingExports[i].getNode()->getNumOperands() > 1);
921 if (PendingExports[i].getNode()->getOperand(0) == Root)
922 break; // Don't add the root if we already indirectly depend on it.
923 }
924
925 if (i == e)
926 PendingExports.push_back(Root);
927 }
928
Owen Anderson825b72b2009-08-11 20:47:22 +0000929 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000930 &PendingExports[0],
931 PendingExports.size());
932 PendingExports.clear();
933 DAG.setRoot(Root);
934 return Root;
935}
936
Bill Wendling4533cac2010-01-28 21:51:40 +0000937void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
938 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
939 DAG.AssignOrdering(Node, SDNodeOrder);
940
941 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
942 AssignOrderingToNode(Node->getOperand(I).getNode());
943}
944
Dan Gohman46510a72010-04-15 01:51:59 +0000945void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000946 // Set up outgoing PHI node register values before emitting the terminator.
947 if (isa<TerminatorInst>(&I))
948 HandlePHINodesInSuccessorBlocks(I.getParent());
949
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000950 CurDebugLoc = I.getDebugLoc();
951
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000952 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000953
Dan Gohman92884f72010-04-20 15:03:56 +0000954 if (!isa<TerminatorInst>(&I) && !HasTailCall)
955 CopyToExportRegsIfNeeded(&I);
956
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000957 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000958}
959
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000960void SelectionDAGBuilder::visitPHI(const PHINode &) {
961 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
962}
963
Dan Gohman46510a72010-04-15 01:51:59 +0000964void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000965 // Note: this doesn't use InstVisitor, because it has to work with
966 // ConstantExpr's in addition to instructions.
967 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000968 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000969 // Build the switch statement using the Instruction.def file.
970#define HANDLE_INST(NUM, OPCODE, CLASS) \
Galina Kistanova72ea0c92012-07-19 04:50:12 +0000971 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000972#include "llvm/Instruction.def"
973 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000974
975 // Assign the ordering to the freshly created DAG nodes.
976 if (NodeMap.count(&I)) {
977 ++SDNodeOrder;
978 AssignOrderingToNode(getValue(&I).getNode());
979 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000980}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000981
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000982// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
983// generate the debug data structures now that we've seen its definition.
984void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
985 SDValue Val) {
986 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000987 if (DDI.getDI()) {
988 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000989 DebugLoc dl = DDI.getdl();
990 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000991 MDNode *Variable = DI->getVariable();
992 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000993 SDDbgValue *SDV;
994 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000995 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000996 SDV = DAG.getDbgValue(Variable, Val.getNode(),
997 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
998 DAG.AddDbgValue(SDV, Val.getNode(), false);
999 }
Owen Anderson95771af2011-02-25 21:41:48 +00001000 } else
Eric Christopher0822e012012-02-23 03:39:43 +00001001 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001002 DanglingDebugInfoMap[V] = DanglingDebugInfo();
1003 }
1004}
1005
Nick Lewycky8de34002011-09-30 22:19:53 +00001006/// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +00001007SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +00001008 // If we already have an SDValue for this value, use it. It's important
1009 // to do this first, so that we don't create a CopyFromReg if we already
1010 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001011 SDValue &N = NodeMap[V];
1012 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001013
Dan Gohman28a17352010-07-01 01:59:43 +00001014 // If there's a virtual register allocated and initialized for this
1015 // value, use it.
1016 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
1017 if (It != FuncInfo.ValueMap.end()) {
1018 unsigned InReg = It->second;
1019 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
1020 SDValue Chain = DAG.getEntryNode();
Bill Wendling12931302012-09-26 04:04:19 +00001021 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL, V);
Devang Patel8f314282011-01-25 18:09:58 +00001022 resolveDanglingDebugInfo(V, N);
1023 return N;
Dan Gohman28a17352010-07-01 01:59:43 +00001024 }
1025
1026 // Otherwise create a new SDValue and remember it.
1027 SDValue Val = getValueImpl(V);
1028 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001029 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +00001030 return Val;
1031}
1032
1033/// getNonRegisterValue - Return an SDValue for the given Value, but
1034/// don't look in FuncInfo.ValueMap for a virtual register.
1035SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1036 // If we already have an SDValue for this value, use it.
1037 SDValue &N = NodeMap[V];
1038 if (N.getNode()) return N;
1039
1040 // Otherwise create a new SDValue and remember it.
1041 SDValue Val = getValueImpl(V);
1042 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001043 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +00001044 return Val;
1045}
1046
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001047/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +00001048/// Create an SDValue for the given value.
1049SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +00001050 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001051 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001052
Dan Gohman383b5f62010-04-17 15:32:28 +00001053 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001054 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001055
Dan Gohman383b5f62010-04-17 15:32:28 +00001056 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +00001057 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001058
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001059 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001060 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001061
Dan Gohman383b5f62010-04-17 15:32:28 +00001062 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001063 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001064
Nate Begeman9008ca62009-04-27 18:41:29 +00001065 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +00001066 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001067
Dan Gohman383b5f62010-04-17 15:32:28 +00001068 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001069 visit(CE->getOpcode(), *CE);
1070 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +00001071 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001072 return N1;
1073 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001074
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001075 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1076 SmallVector<SDValue, 4> Constants;
1077 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1078 OI != OE; ++OI) {
1079 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +00001080 // If the operand is an empty aggregate, there are no values.
1081 if (!Val) continue;
1082 // Add each leaf value from the operand to the Constants list
1083 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001084 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1085 Constants.push_back(SDValue(Val, i));
1086 }
Bill Wendling87710f02009-12-21 23:47:40 +00001087
Bill Wendling4533cac2010-01-28 21:51:40 +00001088 return DAG.getMergeValues(&Constants[0], Constants.size(),
1089 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001090 }
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001091
1092 if (const ConstantDataSequential *CDS =
1093 dyn_cast<ConstantDataSequential>(C)) {
1094 SmallVector<SDValue, 4> Ops;
Chris Lattner0f193b82012-01-25 01:27:20 +00001095 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001096 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1097 // Add each leaf value from the operand to the Constants list
1098 // to form a flattened list of all the values.
1099 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1100 Ops.push_back(SDValue(Val, i));
1101 }
1102
1103 if (isa<ArrayType>(CDS->getType()))
1104 return DAG.getMergeValues(&Ops[0], Ops.size(), getCurDebugLoc());
1105 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1106 VT, &Ops[0], Ops.size());
1107 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001108
Duncan Sands1df98592010-02-16 11:11:14 +00001109 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001110 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1111 "Unknown struct or array constant!");
1112
Owen Andersone50ed302009-08-10 22:56:29 +00001113 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001114 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1115 unsigned NumElts = ValueVTs.size();
1116 if (NumElts == 0)
1117 return SDValue(); // empty struct
1118 SmallVector<SDValue, 4> Constants(NumElts);
1119 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001120 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001121 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001122 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001123 else if (EltVT.isFloatingPoint())
1124 Constants[i] = DAG.getConstantFP(0, EltVT);
1125 else
1126 Constants[i] = DAG.getConstant(0, EltVT);
1127 }
Bill Wendling87710f02009-12-21 23:47:40 +00001128
Bill Wendling4533cac2010-01-28 21:51:40 +00001129 return DAG.getMergeValues(&Constants[0], NumElts,
1130 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001131 }
1132
Dan Gohman383b5f62010-04-17 15:32:28 +00001133 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001134 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001135
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001136 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001137 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001138
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001139 // Now that we know the number and type of the elements, get that number of
1140 // elements into the Ops array based on what kind of constant it is.
1141 SmallVector<SDValue, 16> Ops;
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001142 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001143 for (unsigned i = 0; i != NumElements; ++i)
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001144 Ops.push_back(getValue(CV->getOperand(i)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001145 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001146 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001147 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001148
1149 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001150 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001151 Op = DAG.getConstantFP(0, EltVT);
1152 else
1153 Op = DAG.getConstant(0, EltVT);
1154 Ops.assign(NumElements, Op);
1155 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001156
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001157 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001158 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1159 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001160 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001161
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001162 // If this is a static alloca, generate it as the frameindex instead of
1163 // computation.
1164 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1165 DenseMap<const AllocaInst*, int>::iterator SI =
1166 FuncInfo.StaticAllocaMap.find(AI);
1167 if (SI != FuncInfo.StaticAllocaMap.end())
1168 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1169 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001170
Dan Gohman28a17352010-07-01 01:59:43 +00001171 // If this is an instruction which fast-isel has deferred, select it now.
1172 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001173 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1174 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1175 SDValue Chain = DAG.getEntryNode();
Bill Wendling12931302012-09-26 04:04:19 +00001176 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL, V);
Dan Gohman28a17352010-07-01 01:59:43 +00001177 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001178
Dan Gohman28a17352010-07-01 01:59:43 +00001179 llvm_unreachable("Can't get register for value!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001180}
1181
Dan Gohman46510a72010-04-15 01:51:59 +00001182void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001183 SDValue Chain = getControlRoot();
1184 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001185 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001186
Dan Gohman7451d3e2010-05-29 17:03:36 +00001187 if (!FuncInfo.CanLowerReturn) {
1188 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001189 const Function *F = I.getParent()->getParent();
1190
1191 // Emit a store of the return value through the virtual register.
1192 // Leave Outs empty so that LowerReturn won't try to load return
1193 // registers the usual way.
1194 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001195 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001196 PtrValueVTs);
1197
1198 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1199 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001200
Owen Andersone50ed302009-08-10 22:56:29 +00001201 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001202 SmallVector<uint64_t, 4> Offsets;
1203 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001204 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001205
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001206 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001207 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001208 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1209 RetPtr.getValueType(), RetPtr,
1210 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001211 Chains[i] =
1212 DAG.getStore(Chain, getCurDebugLoc(),
1213 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001214 // FIXME: better loc info would be nice.
1215 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001216 }
1217
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001218 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1219 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001220 } else if (I.getNumOperands() != 0) {
1221 SmallVector<EVT, 4> ValueVTs;
1222 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1223 unsigned NumValues = ValueVTs.size();
1224 if (NumValues) {
1225 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001226 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1227 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001228
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001229 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001230
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001231 const Function *F = I.getParent()->getParent();
Bill Wendling034b94b2012-12-19 07:18:57 +00001232 if (F->getRetAttributes().hasAttribute(Attribute::SExt))
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001233 ExtendKind = ISD::SIGN_EXTEND;
Bill Wendling034b94b2012-12-19 07:18:57 +00001234 else if (F->getRetAttributes().hasAttribute(Attribute::ZExt))
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001235 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001236
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001237 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
Patrik Hagglund34525f92012-12-11 11:14:33 +00001238 VT = TLI.getTypeForExtArgOrReturn(*DAG.getContext(), VT, ExtendKind);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001239
1240 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +00001241 MVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001242 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001243 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001244 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
Bill Wendlingf18eb582012-09-26 06:16:18 +00001245 &Parts[0], NumParts, PartVT, &I, ExtendKind);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001246
1247 // 'inreg' on function refers to return value
1248 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Bill Wendling034b94b2012-12-19 07:18:57 +00001249 if (F->getRetAttributes().hasAttribute(Attribute::InReg))
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001250 Flags.setInReg();
1251
1252 // Propagate extension type if any
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001253 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001254 Flags.setSExt();
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001255 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001256 Flags.setZExt();
1257
Dan Gohmanc9403652010-07-07 15:54:55 +00001258 for (unsigned i = 0; i < NumParts; ++i) {
1259 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
Manman Ren0a1544d2012-11-01 23:49:58 +00001260 /*isfixed=*/true, 0, 0));
Dan Gohmanc9403652010-07-07 15:54:55 +00001261 OutVals.push_back(Parts[i]);
1262 }
Evan Cheng3927f432009-03-25 20:20:11 +00001263 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001264 }
1265 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001266
1267 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001268 CallingConv::ID CallConv =
1269 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001270 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001271 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001272
1273 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001274 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001275 "LowerReturn didn't return a valid chain!");
1276
1277 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001278 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001279}
1280
Dan Gohmanad62f532009-04-23 23:13:24 +00001281/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1282/// created for it, emit nodes to copy the value into the virtual
1283/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001284void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00001285 // Skip empty types
1286 if (V->getType()->isEmptyTy())
1287 return;
1288
Dan Gohman33b7a292010-04-16 17:15:02 +00001289 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1290 if (VMI != FuncInfo.ValueMap.end()) {
1291 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1292 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001293 }
1294}
1295
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001296/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1297/// the current basic block, add it to ValueMap now so that we'll get a
1298/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001299void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001300 // No need to export constants.
1301 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001302
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001303 // Already exported?
1304 if (FuncInfo.isExportedInst(V)) return;
1305
1306 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1307 CopyValueToVirtualRegister(V, Reg);
1308}
1309
Dan Gohman46510a72010-04-15 01:51:59 +00001310bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001311 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001312 // The operands of the setcc have to be in this block. We don't know
1313 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001314 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001315 // Can export from current BB.
1316 if (VI->getParent() == FromBB)
1317 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001318
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001319 // Is already exported, noop.
1320 return FuncInfo.isExportedInst(V);
1321 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001322
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001323 // If this is an argument, we can export it if the BB is the entry block or
1324 // if it is already exported.
1325 if (isa<Argument>(V)) {
1326 if (FromBB == &FromBB->getParent()->getEntryBlock())
1327 return true;
1328
1329 // Otherwise, can only export this if it is already exported.
1330 return FuncInfo.isExportedInst(V);
1331 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001332
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001333 // Otherwise, constants can always be exported.
1334 return true;
1335}
1336
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001337/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
Jakub Staszak25101bb2011-12-20 20:03:10 +00001338uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src,
1339 const MachineBasicBlock *Dst) const {
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001340 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1341 if (!BPI)
1342 return 0;
Jakub Staszak95ece8e2011-07-29 20:05:36 +00001343 const BasicBlock *SrcBB = Src->getBasicBlock();
1344 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001345 return BPI->getEdgeWeight(SrcBB, DstBB);
1346}
1347
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001348void SelectionDAGBuilder::
1349addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1350 uint32_t Weight /* = 0 */) {
1351 if (!Weight)
1352 Weight = getEdgeWeight(Src, Dst);
1353 Src->addSuccessor(Dst, Weight);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001354}
1355
1356
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001357static bool InBlock(const Value *V, const BasicBlock *BB) {
1358 if (const Instruction *I = dyn_cast<Instruction>(V))
1359 return I->getParent() == BB;
1360 return true;
1361}
1362
Dan Gohmanc2277342008-10-17 21:16:08 +00001363/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1364/// This function emits a branch and is used at the leaves of an OR or an
1365/// AND operator tree.
1366///
1367void
Dan Gohman46510a72010-04-15 01:51:59 +00001368SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001369 MachineBasicBlock *TBB,
1370 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001371 MachineBasicBlock *CurBB,
1372 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001373 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001374
Dan Gohmanc2277342008-10-17 21:16:08 +00001375 // If the leaf of the tree is a comparison, merge the condition into
1376 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001377 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001378 // The operands of the cmp have to be in this block. We don't know
1379 // how to export them from some other block. If this is the first block
1380 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001381 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001382 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1383 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001384 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001385 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001386 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001387 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001388 Condition = getFCmpCondCode(FC->getPredicate());
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001389 if (TM.Options.NoNaNsFPMath)
1390 Condition = getFCmpCodeWithoutNaN(Condition);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001391 } else {
1392 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001393 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001394 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001395
1396 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001397 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1398 SwitchCases.push_back(CB);
1399 return;
1400 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001401 }
1402
1403 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001404 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001405 NULL, TBB, FBB, CurBB);
1406 SwitchCases.push_back(CB);
1407}
1408
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001409/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001410void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001411 MachineBasicBlock *TBB,
1412 MachineBasicBlock *FBB,
1413 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001414 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001415 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001416 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001417 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001418 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001419 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1420 BOp->getParent() != CurBB->getBasicBlock() ||
1421 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1422 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001423 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001424 return;
1425 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001426
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001427 // Create TmpBB after CurBB.
1428 MachineFunction::iterator BBI = CurBB;
1429 MachineFunction &MF = DAG.getMachineFunction();
1430 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1431 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001432
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001433 if (Opc == Instruction::Or) {
1434 // Codegen X | Y as:
1435 // jmp_if_X TBB
1436 // jmp TmpBB
1437 // TmpBB:
1438 // jmp_if_Y TBB
1439 // jmp FBB
1440 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001441
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001442 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001443 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001444
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001445 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001446 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001447 } else {
1448 assert(Opc == Instruction::And && "Unknown merge op!");
1449 // Codegen X & Y as:
1450 // jmp_if_X TmpBB
1451 // jmp FBB
1452 // TmpBB:
1453 // jmp_if_Y TBB
1454 // jmp FBB
1455 //
1456 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001457
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001458 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001459 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001460
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001461 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001462 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001463 }
1464}
1465
1466/// If the set of cases should be emitted as a series of branches, return true.
1467/// If we should emit this as a bunch of and/or'd together conditions, return
1468/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001469bool
Dan Gohman2048b852009-11-23 18:04:58 +00001470SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001471 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001472
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001473 // If this is two comparisons of the same values or'd or and'd together, they
1474 // will get folded into a single comparison, so don't emit two blocks.
1475 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1476 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1477 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1478 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1479 return false;
1480 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001481
Chris Lattner133ce872010-01-02 00:00:03 +00001482 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1483 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1484 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1485 Cases[0].CC == Cases[1].CC &&
1486 isa<Constant>(Cases[0].CmpRHS) &&
1487 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1488 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1489 return false;
1490 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1491 return false;
1492 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001493
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001494 return true;
1495}
1496
Dan Gohman46510a72010-04-15 01:51:59 +00001497void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001498 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001499
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001500 // Update machine-CFG edges.
1501 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1502
1503 // Figure out which block is immediately after the current one.
1504 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001505 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001506 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001507 NextBlock = BBI;
1508
1509 if (I.isUnconditional()) {
1510 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001511 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001512
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001513 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001514 if (Succ0MBB != NextBlock)
1515 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001516 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001517 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001518
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001519 return;
1520 }
1521
1522 // If this condition is one of the special cases we handle, do special stuff
1523 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001524 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001525 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1526
1527 // If this is a series of conditions that are or'd or and'd together, emit
1528 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerde189be2010-11-30 18:12:52 +00001529 // As long as jumps are not expensive, this should improve performance.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001530 // For example, instead of something like:
1531 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001532 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001533 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001534 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001535 // or C, F
1536 // jnz foo
1537 // Emit:
1538 // cmp A, B
1539 // je foo
1540 // cmp D, E
1541 // jle foo
1542 //
Dan Gohman46510a72010-04-15 01:51:59 +00001543 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Owen Anderson95771af2011-02-25 21:41:48 +00001544 if (!TLI.isJumpExpensive() &&
Chris Lattnerde189be2010-11-30 18:12:52 +00001545 BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001546 (BOp->getOpcode() == Instruction::And ||
1547 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001548 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1549 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001550 // If the compares in later blocks need to use values not currently
1551 // exported from this block, export them now. This block should always
1552 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001553 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001554
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001555 // Allow some cases to be rejected.
1556 if (ShouldEmitAsBranches(SwitchCases)) {
1557 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1558 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1559 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1560 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001561
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001562 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001563 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001564 SwitchCases.erase(SwitchCases.begin());
1565 return;
1566 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001567
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001568 // Okay, we decided not to do this, remove any inserted MBB's and clear
1569 // SwitchCases.
1570 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001571 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001572
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001573 SwitchCases.clear();
1574 }
1575 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001576
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001577 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001578 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001579 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001580
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001581 // Use visitSwitchCase to actually insert the fast branch sequence for this
1582 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001583 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001584}
1585
1586/// visitSwitchCase - Emits the necessary code to represent a single node in
1587/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001588void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1589 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001590 SDValue Cond;
1591 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001592 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001593
1594 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001595 if (CB.CmpMHS == NULL) {
1596 // Fold "(X == true)" to X and "(X == false)" to !X to
1597 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001598 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001599 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001600 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001601 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001602 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001603 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001604 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001605 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001606 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001607 } else {
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00001608 assert(CB.CC == ISD::SETCC_INVALID &&
1609 "Condition is undefined for to-the-range belonging check.");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001610
Anton Korobeynikov23218582008-12-23 22:25:27 +00001611 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1612 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001613
1614 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001615 EVT VT = CmpOp.getValueType();
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00001616
1617 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(false)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001618 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00001619 ISD::SETULE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001620 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001621 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001622 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001623 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001624 DAG.getConstant(High-Low, VT), ISD::SETULE);
1625 }
1626 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001627
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001628 // Update successor info
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001629 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
Jakob Stoklund Olesene7fdef42012-08-20 21:39:52 +00001630 // TrueBB and FalseBB are always different unless the incoming IR is
1631 // degenerate. This only happens when running llc on weird IR.
1632 if (CB.TrueBB != CB.FalseBB)
1633 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001634
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001635 // Set NextBlock to be the MBB immediately after the current one, if any.
1636 // This is used to avoid emitting unnecessary branches to the next block.
1637 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001638 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001639 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001640 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001641
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001642 // If the lhs block is the next block, invert the condition so that we can
1643 // fall through to the lhs instead of the rhs block.
1644 if (CB.TrueBB == NextBlock) {
1645 std::swap(CB.TrueBB, CB.FalseBB);
1646 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001647 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001648 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001649
Dale Johannesenf5d97892009-02-04 01:48:28 +00001650 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001651 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001652 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001653
Evan Cheng266a99d2010-09-23 06:51:55 +00001654 // Insert the false branch. Do this even if it's a fall through branch,
1655 // this makes it easier to do DAG optimizations which require inverting
1656 // the branch condition.
1657 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1658 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001659
1660 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001661}
1662
1663/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001664void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001665 // Emit the code for the jump table
1666 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001667 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001668 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1669 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001670 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001671 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1672 MVT::Other, Index.getValue(1),
1673 Table, Index);
1674 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001675}
1676
1677/// visitJumpTableHeader - This function emits necessary code to produce index
1678/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001679void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001680 JumpTableHeader &JTH,
1681 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001682 // Subtract the lowest switch case value from the value being switched on and
1683 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001684 // difference between smallest and largest cases.
1685 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001686 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001687 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001688 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001689
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001690 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001691 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001692 // can be used as an index into the jump table in a subsequent basic block.
1693 // This value may be smaller or larger than the target's pointer type, and
1694 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001695 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001696
Dan Gohman89496d02010-07-02 00:10:16 +00001697 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001698 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1699 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001700 JT.Reg = JumpTableReg;
1701
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001702 // Emit the range check for the jump table, and branch to the default block
1703 // for the switch statement if the value being switched on exceeds the largest
1704 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001705 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001706 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001707 DAG.getConstant(JTH.Last-JTH.First,VT),
1708 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001709
1710 // Set NextBlock to be the MBB immediately after the current one, if any.
1711 // This is used to avoid emitting unnecessary branches to the next block.
1712 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001713 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001714
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001715 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001716 NextBlock = BBI;
1717
Dale Johannesen66978ee2009-01-31 02:22:37 +00001718 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001719 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001720 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001721
Bill Wendling4533cac2010-01-28 21:51:40 +00001722 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001723 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1724 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001725
Bill Wendling87710f02009-12-21 23:47:40 +00001726 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001727}
1728
1729/// visitBitTestHeader - This function emits necessary code to produce value
1730/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001731void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1732 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001733 // Subtract the minimum value
1734 SDValue SwitchOp = getValue(B.SValue);
Patrik Hagglund34525f92012-12-11 11:14:33 +00001735 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001736 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001737 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001738
1739 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001740 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001741 TLI.getSetCCResultType(Sub.getValueType()),
1742 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001743 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001744
Evan Chengd08e5b42011-01-06 01:02:44 +00001745 // Determine the type of the test operands.
1746 bool UsePtrType = false;
1747 if (!TLI.isTypeLegal(VT))
1748 UsePtrType = true;
1749 else {
1750 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman5c75af62011-10-12 22:46:45 +00001751 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001752 // Switch table case range are encoded into series of masks.
1753 // Just use pointer type, it's guaranteed to fit.
1754 UsePtrType = true;
1755 break;
1756 }
1757 }
1758 if (UsePtrType) {
1759 VT = TLI.getPointerTy();
1760 Sub = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), VT);
1761 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001762
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001763 B.RegVT = VT.getSimpleVT();
1764 B.Reg = FuncInfo.CreateReg(B.RegVT.getSimpleVT());
Dale Johannesena04b7572009-02-03 23:04:43 +00001765 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001766 B.Reg, Sub);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001767
1768 // Set NextBlock to be the MBB immediately after the current one, if any.
1769 // This is used to avoid emitting unnecessary branches to the next block.
1770 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001771 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001772 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001773 NextBlock = BBI;
1774
1775 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1776
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001777 addSuccessorWithWeight(SwitchBB, B.Default);
1778 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001779
Dale Johannesen66978ee2009-01-31 02:22:37 +00001780 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001781 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001782 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001783
Evan Cheng8c1f4322010-09-23 18:32:19 +00001784 if (MBB != NextBlock)
1785 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1786 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001787
Bill Wendling87710f02009-12-21 23:47:40 +00001788 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001789}
1790
1791/// visitBitTestCase - this function produces one "bit test"
Evan Chengd08e5b42011-01-06 01:02:44 +00001792void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1793 MachineBasicBlock* NextMBB,
Manman Ren1a710fd2012-08-24 18:14:27 +00001794 uint32_t BranchWeightToNext,
Dan Gohman2048b852009-11-23 18:04:58 +00001795 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001796 BitTestCase &B,
1797 MachineBasicBlock *SwitchBB) {
Patrik Hagglund34525f92012-12-11 11:14:33 +00001798 EVT VT = BB.RegVT;
Evan Chengd08e5b42011-01-06 01:02:44 +00001799 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1800 Reg, VT);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001801 SDValue Cmp;
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001802 unsigned PopCount = CountPopulation_64(B.Mask);
1803 if (PopCount == 1) {
Dan Gohman8e0163a2010-06-24 02:06:24 +00001804 // Testing for a single bit; just compare the shift count with what it
1805 // would need to be to shift a 1 bit in that position.
1806 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001807 TLI.getSetCCResultType(VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001808 ShiftOp,
Evan Chengd08e5b42011-01-06 01:02:44 +00001809 DAG.getConstant(CountTrailingZeros_64(B.Mask), VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001810 ISD::SETEQ);
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001811 } else if (PopCount == BB.Range) {
1812 // There is only one zero bit in the range, test for it directly.
1813 Cmp = DAG.getSetCC(getCurDebugLoc(),
1814 TLI.getSetCCResultType(VT),
1815 ShiftOp,
1816 DAG.getConstant(CountTrailingOnes_64(B.Mask), VT),
1817 ISD::SETNE);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001818 } else {
1819 // Make desired shift
Evan Chengd08e5b42011-01-06 01:02:44 +00001820 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(), VT,
1821 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001822
Dan Gohman8e0163a2010-06-24 02:06:24 +00001823 // Emit bit tests and jumps
1824 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001825 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Dan Gohman8e0163a2010-06-24 02:06:24 +00001826 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001827 TLI.getSetCCResultType(VT),
1828 AndOp, DAG.getConstant(0, VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001829 ISD::SETNE);
1830 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001831
Manman Ren1a710fd2012-08-24 18:14:27 +00001832 // The branch weight from SwitchBB to B.TargetBB is B.ExtraWeight.
1833 addSuccessorWithWeight(SwitchBB, B.TargetBB, B.ExtraWeight);
1834 // The branch weight from SwitchBB to NextMBB is BranchWeightToNext.
1835 addSuccessorWithWeight(SwitchBB, NextMBB, BranchWeightToNext);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001836
Dale Johannesen66978ee2009-01-31 02:22:37 +00001837 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001838 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001839 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001840
1841 // Set NextBlock to be the MBB immediately after the current one, if any.
1842 // This is used to avoid emitting unnecessary branches to the next block.
1843 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001844 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001845 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001846 NextBlock = BBI;
1847
Evan Cheng8c1f4322010-09-23 18:32:19 +00001848 if (NextMBB != NextBlock)
1849 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1850 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001851
Bill Wendling87710f02009-12-21 23:47:40 +00001852 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001853}
1854
Dan Gohman46510a72010-04-15 01:51:59 +00001855void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001856 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001857
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001858 // Retrieve successors.
1859 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1860 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1861
Gabor Greifb67e6b32009-01-15 11:10:44 +00001862 const Value *Callee(I.getCalledValue());
Nuno Lopes85b40892012-06-28 22:30:12 +00001863 const Function *Fn = dyn_cast<Function>(Callee);
Gabor Greifb67e6b32009-01-15 11:10:44 +00001864 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001865 visitInlineAsm(&I);
Nuno Lopes85b40892012-06-28 22:30:12 +00001866 else if (Fn && Fn->isIntrinsic()) {
1867 assert(Fn->getIntrinsicID() == Intrinsic::donothing);
Nuno Lopes4532bf62012-07-18 00:07:17 +00001868 // Ignore invokes to @llvm.donothing: jump directly to the next BB.
Nuno Lopes85b40892012-06-28 22:30:12 +00001869 } else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001870 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001871
1872 // If the value of the invoke is used outside of its defining block, make it
1873 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001874 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001875
1876 // Update successor info
Chandler Carruthf2645682011-11-22 11:37:46 +00001877 addSuccessorWithWeight(InvokeMBB, Return);
1878 addSuccessorWithWeight(InvokeMBB, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001879
1880 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001881 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1882 MVT::Other, getControlRoot(),
1883 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001884}
1885
Bill Wendlingdccc03b2011-07-31 06:30:59 +00001886void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
1887 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
1888}
1889
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00001890void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
1891 assert(FuncInfo.MBB->isLandingPad() &&
1892 "Call to landingpad not in landing pad!");
1893
1894 MachineBasicBlock *MBB = FuncInfo.MBB;
1895 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
1896 AddLandingPadInfo(LP, MMI, MBB);
1897
Bill Wendlingbdf9db62012-02-13 23:47:16 +00001898 // If there aren't registers to copy the values into (e.g., during SjLj
1899 // exceptions), then don't bother to create these DAG nodes.
Lang Hames07961342012-02-14 04:45:49 +00001900 if (TLI.getExceptionPointerRegister() == 0 &&
Bill Wendlingbdf9db62012-02-13 23:47:16 +00001901 TLI.getExceptionSelectorRegister() == 0)
1902 return;
1903
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00001904 SmallVector<EVT, 2> ValueVTs;
1905 ComputeValueVTs(TLI, LP.getType(), ValueVTs);
1906
1907 // Insert the EXCEPTIONADDR instruction.
1908 assert(FuncInfo.MBB->isLandingPad() &&
1909 "Call to eh.exception not in landing pad!");
1910 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1911 SDValue Ops[2];
1912 Ops[0] = DAG.getRoot();
1913 SDValue Op1 = DAG.getNode(ISD::EXCEPTIONADDR, getCurDebugLoc(), VTs, Ops, 1);
1914 SDValue Chain = Op1.getValue(1);
1915
1916 // Insert the EHSELECTION instruction.
1917 VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1918 Ops[0] = Op1;
1919 Ops[1] = Chain;
1920 SDValue Op2 = DAG.getNode(ISD::EHSELECTION, getCurDebugLoc(), VTs, Ops, 2);
1921 Chain = Op2.getValue(1);
1922 Op2 = DAG.getSExtOrTrunc(Op2, getCurDebugLoc(), MVT::i32);
1923
1924 Ops[0] = Op1;
1925 Ops[1] = Op2;
1926 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
1927 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
1928 &Ops[0], 2);
1929
1930 std::pair<SDValue, SDValue> RetPair = std::make_pair(Res, Chain);
1931 setValue(&LP, RetPair.first);
1932 DAG.setRoot(RetPair.second);
1933}
1934
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001935/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1936/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001937bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1938 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001939 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001940 MachineBasicBlock *Default,
1941 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001942 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001943 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001944 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001945 return false;
1946
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001947 // Get the MachineFunction which holds the current MBB. This is used when
1948 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001949 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001950
1951 // Figure out which block is immediately after the current one.
1952 MachineBasicBlock *NextBlock = 0;
1953 MachineFunction::iterator BBI = CR.CaseBB;
1954
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001955 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001956 NextBlock = BBI;
1957
Manman Ren1a710fd2012-08-24 18:14:27 +00001958 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Benjamin Kramerce750f02010-11-22 09:45:38 +00001959 // If any two of the cases has the same destination, and if one value
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001960 // is the same as the other, but has one bit unset that the other has set,
1961 // use bit manipulation to do two compares at once. For example:
1962 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramerce750f02010-11-22 09:45:38 +00001963 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
1964 // TODO: Handle cases where CR.CaseBB != SwitchBB.
1965 if (Size == 2 && CR.CaseBB == SwitchBB) {
1966 Case &Small = *CR.Range.first;
1967 Case &Big = *(CR.Range.second-1);
1968
1969 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
1970 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
1971 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
1972
1973 // Check that there is only one bit different.
1974 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
1975 (SmallValue | BigValue) == BigValue) {
1976 // Isolate the common bit.
1977 APInt CommonBit = BigValue & ~SmallValue;
1978 assert((SmallValue | CommonBit) == BigValue &&
1979 CommonBit.countPopulation() == 1 && "Not a common bit?");
1980
1981 SDValue CondLHS = getValue(SV);
1982 EVT VT = CondLHS.getValueType();
1983 DebugLoc DL = getCurDebugLoc();
1984
1985 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
1986 DAG.getConstant(CommonBit, VT));
1987 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
1988 Or, DAG.getConstant(BigValue, VT),
1989 ISD::SETEQ);
1990
1991 // Update successor info.
Manman Ren1a710fd2012-08-24 18:14:27 +00001992 // Both Small and Big will jump to Small.BB, so we sum up the weights.
1993 addSuccessorWithWeight(SwitchBB, Small.BB,
1994 Small.ExtraWeight + Big.ExtraWeight);
1995 addSuccessorWithWeight(SwitchBB, Default,
1996 // The default destination is the first successor in IR.
1997 BPI ? BPI->getEdgeWeight(SwitchBB->getBasicBlock(), (unsigned)0) : 0);
Benjamin Kramerce750f02010-11-22 09:45:38 +00001998
1999 // Insert the true branch.
2000 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
2001 getControlRoot(), Cond,
2002 DAG.getBasicBlock(Small.BB));
2003
2004 // Insert the false branch.
2005 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
2006 DAG.getBasicBlock(Default));
2007
2008 DAG.setRoot(BrCond);
2009 return true;
2010 }
2011 }
2012 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002013
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002014 // Order cases by weight so the most likely case will be checked first.
Manman Ren1a710fd2012-08-24 18:14:27 +00002015 uint32_t UnhandledWeights = 0;
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002016 if (BPI) {
2017 for (CaseItr I = CR.Range.first, IE = CR.Range.second; I != IE; ++I) {
Manman Ren1a710fd2012-08-24 18:14:27 +00002018 uint32_t IWeight = I->ExtraWeight;
2019 UnhandledWeights += IWeight;
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002020 for (CaseItr J = CR.Range.first; J < I; ++J) {
Manman Ren1a710fd2012-08-24 18:14:27 +00002021 uint32_t JWeight = J->ExtraWeight;
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002022 if (IWeight > JWeight)
2023 std::swap(*I, *J);
2024 }
2025 }
2026 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002027 // Rearrange the case blocks so that the last one falls through if possible.
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002028 Case &BackCase = *(CR.Range.second-1);
Benjamin Kramer5db954d2012-05-26 21:19:12 +00002029 if (Size > 1 &&
2030 NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002031 // The last case block won't fall through into 'NextBlock' if we emit the
2032 // branches in this order. See if rearranging a case value would help.
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002033 // We start at the bottom as it's the case with the least weight.
Benjamin Kramercf1d69d2012-05-27 10:56:55 +00002034 for (Case *I = &*(CR.Range.second-2), *E = &*CR.Range.first-1; I != E; --I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002035 if (I->BB == NextBlock) {
2036 std::swap(*I, BackCase);
2037 break;
2038 }
2039 }
2040 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002041
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002042 // Create a CaseBlock record representing a conditional branch to
2043 // the Case's target mbb if the value being switched on SV is equal
2044 // to C.
2045 MachineBasicBlock *CurBlock = CR.CaseBB;
2046 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2047 MachineBasicBlock *FallThrough;
2048 if (I != E-1) {
2049 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
2050 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002051
2052 // Put SV in a virtual register to make it available from the new blocks.
2053 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002054 } else {
2055 // If the last case doesn't match, go to the default block.
2056 FallThrough = Default;
2057 }
2058
Dan Gohman46510a72010-04-15 01:51:59 +00002059 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002060 ISD::CondCode CC;
2061 if (I->High == I->Low) {
2062 // This is just small small case range :) containing exactly 1 case
2063 CC = ISD::SETEQ;
2064 LHS = SV; RHS = I->High; MHS = NULL;
2065 } else {
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002066 CC = ISD::SETCC_INVALID;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002067 LHS = I->Low; MHS = SV; RHS = I->High;
2068 }
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002069
Manman Ren1a710fd2012-08-24 18:14:27 +00002070 // The false weight should be sum of all un-handled cases.
2071 UnhandledWeights -= I->ExtraWeight;
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002072 CaseBlock CB(CC, LHS, RHS, MHS, /* truebb */ I->BB, /* falsebb */ FallThrough,
2073 /* me */ CurBlock,
Manman Ren1a710fd2012-08-24 18:14:27 +00002074 /* trueweight */ I->ExtraWeight,
2075 /* falseweight */ UnhandledWeights);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002076
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002077 // If emitting the first comparison, just call visitSwitchCase to emit the
2078 // code into the current block. Otherwise, push the CaseBlock onto the
2079 // vector to be later processed by SDISel, and insert the node's MBB
2080 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002081 if (CurBlock == SwitchBB)
2082 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002083 else
2084 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002085
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002086 CurBlock = FallThrough;
2087 }
2088
2089 return true;
2090}
2091
2092static inline bool areJTsAllowed(const TargetLowering &TLI) {
Evan Cheng769951f2012-07-02 22:39:56 +00002093 return TLI.supportJumpTables() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00002094 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
2095 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002096}
Anton Korobeynikov23218582008-12-23 22:25:27 +00002097
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002098static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002099 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002100 APInt LastExt = Last.zext(BitWidth), FirstExt = First.zext(BitWidth);
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002101 return (LastExt - FirstExt + 1ULL);
2102}
2103
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002104/// handleJTSwitchCase - Emit jumptable for current switch case range
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002105bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec &CR,
2106 CaseRecVector &WorkList,
2107 const Value *SV,
2108 MachineBasicBlock *Default,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002109 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002110 Case& FrontCase = *CR.Range.first;
2111 Case& BackCase = *(CR.Range.second-1);
2112
Chris Lattnere880efe2009-11-07 07:50:34 +00002113 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2114 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002115
Chris Lattnere880efe2009-11-07 07:50:34 +00002116 APInt TSize(First.getBitWidth(), 0);
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002117 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002118 TSize += I->size();
2119
Sebastian Pop1a37d7e2012-09-25 20:35:36 +00002120 if (!areJTsAllowed(TLI) || TSize.ult(TLI.getMinimumJumpTableEntries()))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002121 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002122
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002123 APInt Range = ComputeRange(First, Last);
Jakob Stoklund Olesen79443912011-10-26 01:47:48 +00002124 // The density is TSize / Range. Require at least 40%.
2125 // It should not be possible for IntTSize to saturate for sane code, but make
2126 // sure we handle Range saturation correctly.
2127 uint64_t IntRange = Range.getLimitedValue(UINT64_MAX/10);
2128 uint64_t IntTSize = TSize.getLimitedValue(UINT64_MAX/10);
2129 if (IntTSize * 10 < IntRange * 4)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002130 return false;
2131
David Greene4b69d992010-01-05 01:24:57 +00002132 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002133 << "First entry: " << First << ". Last entry: " << Last << '\n'
Jakob Stoklund Olesen79443912011-10-26 01:47:48 +00002134 << "Range: " << Range << ". Size: " << TSize << ".\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002135
2136 // Get the MachineFunction which holds the current MBB. This is used when
2137 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002138 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002139
2140 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002141 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002142 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002143
2144 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2145
2146 // Create a new basic block to hold the code for loading the address
2147 // of the jump table, and jumping to it. Update successor information;
2148 // we will either branch to the default case for the switch, or the jump
2149 // table.
2150 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2151 CurMF->insert(BBI, JumpTableBB);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002152
2153 addSuccessorWithWeight(CR.CaseBB, Default);
2154 addSuccessorWithWeight(CR.CaseBB, JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002155
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002156 // Build a vector of destination BBs, corresponding to each target
2157 // of the jump table. If the value of the jump table slot corresponds to
2158 // a case statement, push the case's BB onto the vector, otherwise, push
2159 // the default BB.
2160 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002161 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002162 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00002163 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
2164 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00002165
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002166 if (Low.ule(TEI) && TEI.ule(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002167 DestBBs.push_back(I->BB);
2168 if (TEI==High)
2169 ++I;
2170 } else {
2171 DestBBs.push_back(Default);
2172 }
2173 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002174
Manman Ren1a710fd2012-08-24 18:14:27 +00002175 // Calculate weight for each unique destination in CR.
2176 DenseMap<MachineBasicBlock*, uint32_t> DestWeights;
2177 if (FuncInfo.BPI)
2178 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2179 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr =
2180 DestWeights.find(I->BB);
2181 if (Itr != DestWeights.end())
2182 Itr->second += I->ExtraWeight;
2183 else
2184 DestWeights[I->BB] = I->ExtraWeight;
2185 }
2186
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002187 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002188 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
2189 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002190 E = DestBBs.end(); I != E; ++I) {
2191 if (!SuccsHandled[(*I)->getNumber()]) {
2192 SuccsHandled[(*I)->getNumber()] = true;
Manman Ren1a710fd2012-08-24 18:14:27 +00002193 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr =
2194 DestWeights.find(*I);
2195 addSuccessorWithWeight(JumpTableBB, *I,
2196 Itr != DestWeights.end() ? Itr->second : 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002197 }
2198 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002199
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002200 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00002201 unsigned JTEncoding = TLI.getJumpTableEncoding();
2202 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002203 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002204
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002205 // Set the jump table information so that we can codegen it as a second
2206 // MachineBasicBlock
2207 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00002208 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
2209 if (CR.CaseBB == SwitchBB)
2210 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002211
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002212 JTCases.push_back(JumpTableBlock(JTH, JT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002213 return true;
2214}
2215
2216/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2217/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00002218bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
2219 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002220 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002221 MachineBasicBlock *Default,
2222 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002223 // Get the MachineFunction which holds the current MBB. This is used when
2224 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002225 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002226
2227 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002228 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002229 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002230
2231 Case& FrontCase = *CR.Range.first;
2232 Case& BackCase = *(CR.Range.second-1);
2233 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2234
2235 // Size is the number of Cases represented by this range.
2236 unsigned Size = CR.Range.second - CR.Range.first;
2237
Chris Lattnere880efe2009-11-07 07:50:34 +00002238 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2239 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002240 double FMetric = 0;
2241 CaseItr Pivot = CR.Range.first + Size/2;
2242
2243 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2244 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00002245 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002246 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2247 I!=E; ++I)
2248 TSize += I->size();
2249
Chris Lattnere880efe2009-11-07 07:50:34 +00002250 APInt LSize = FrontCase.size();
2251 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00002252 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002253 << "First: " << First << ", Last: " << Last <<'\n'
2254 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002255 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2256 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00002257 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2258 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002259 APInt Range = ComputeRange(LEnd, RBegin);
Stepan Dyatkovskiyc2c52a62012-05-15 06:50:18 +00002260 assert((Range - 2ULL).isNonNegative() &&
2261 "Invalid case distance");
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002262 // Use volatile double here to avoid excess precision issues on some hosts,
2263 // e.g. that use 80-bit X87 registers.
2264 volatile double LDensity =
2265 (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002266 (LEnd - First + 1ULL).roundToDouble();
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002267 volatile double RDensity =
2268 (double)RSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002269 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002270 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002271 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00002272 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002273 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2274 << "LDensity: " << LDensity
2275 << ", RDensity: " << RDensity << '\n'
2276 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002277 if (FMetric < Metric) {
2278 Pivot = J;
2279 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00002280 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002281 }
2282
2283 LSize += J->size();
2284 RSize -= J->size();
2285 }
2286 if (areJTsAllowed(TLI)) {
2287 // If our case is dense we *really* should handle it earlier!
2288 assert((FMetric > 0) && "Should handle dense range earlier!");
2289 } else {
2290 Pivot = CR.Range.first + Size/2;
2291 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002292
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002293 CaseRange LHSR(CR.Range.first, Pivot);
2294 CaseRange RHSR(Pivot, CR.Range.second);
Stepan Dyatkovskiy24473122012-02-01 07:49:51 +00002295 const Constant *C = Pivot->Low;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002296 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002297
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002298 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002299 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002300 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002301 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002302 // Pivot's Value, then we can branch directly to the LHS's Target,
2303 // rather than creating a leaf node for it.
2304 if ((LHSR.second - LHSR.first) == 1 &&
2305 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002306 cast<ConstantInt>(C)->getValue() ==
2307 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002308 TrueBB = LHSR.first->BB;
2309 } else {
2310 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2311 CurMF->insert(BBI, TrueBB);
2312 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002313
2314 // Put SV in a virtual register to make it available from the new blocks.
2315 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002316 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002317
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002318 // Similar to the optimization above, if the Value being switched on is
2319 // known to be less than the Constant CR.LT, and the current Case Value
2320 // is CR.LT - 1, then we can branch directly to the target block for
2321 // the current Case Value, rather than emitting a RHS leaf node for it.
2322 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002323 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2324 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002325 FalseBB = RHSR.first->BB;
2326 } else {
2327 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2328 CurMF->insert(BBI, FalseBB);
2329 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002330
2331 // Put SV in a virtual register to make it available from the new blocks.
2332 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002333 }
2334
2335 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002336 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002337 // Otherwise, branch to LHS.
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002338 CaseBlock CB(ISD::SETULT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002339
Dan Gohman99be8ae2010-04-19 22:41:47 +00002340 if (CR.CaseBB == SwitchBB)
2341 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002342 else
2343 SwitchCases.push_back(CB);
2344
2345 return true;
2346}
2347
2348/// handleBitTestsSwitchCase - if current case range has few destination and
2349/// range span less, than machine word bitwidth, encode case range into series
2350/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002351bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2352 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002353 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002354 MachineBasicBlock* Default,
2355 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002356 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002357 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002358
2359 Case& FrontCase = *CR.Range.first;
2360 Case& BackCase = *(CR.Range.second-1);
2361
2362 // Get the MachineFunction which holds the current MBB. This is used when
2363 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002364 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002365
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002366 // If target does not have legal shift left, do not emit bit tests at all.
2367 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2368 return false;
2369
Anton Korobeynikov23218582008-12-23 22:25:27 +00002370 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002371 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2372 I!=E; ++I) {
2373 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002374 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002375 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002376
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002377 // Count unique destinations
2378 SmallSet<MachineBasicBlock*, 4> Dests;
2379 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2380 Dests.insert(I->BB);
2381 if (Dests.size() > 3)
2382 // Don't bother the code below, if there are too much unique destinations
2383 return false;
2384 }
David Greene4b69d992010-01-05 01:24:57 +00002385 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002386 << Dests.size() << '\n'
2387 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002388
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002389 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002390 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2391 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002392 APInt cmpRange = maxValue - minValue;
2393
David Greene4b69d992010-01-05 01:24:57 +00002394 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002395 << "Low bound: " << minValue << '\n'
2396 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002397
Dan Gohmane0567812010-04-08 23:03:40 +00002398 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002399 (!(Dests.size() == 1 && numCmps >= 3) &&
2400 !(Dests.size() == 2 && numCmps >= 5) &&
2401 !(Dests.size() >= 3 && numCmps >= 6)))
2402 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002403
David Greene4b69d992010-01-05 01:24:57 +00002404 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002405 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2406
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002407 // Optimize the case where all the case values fit in a
2408 // word without having to subtract minValue. In this case,
2409 // we can optimize away the subtraction.
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002410 if (maxValue.ult(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002411 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002412 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002413 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002414 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002415
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002416 CaseBitsVector CasesBits;
2417 unsigned i, count = 0;
2418
2419 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2420 MachineBasicBlock* Dest = I->BB;
2421 for (i = 0; i < count; ++i)
2422 if (Dest == CasesBits[i].BB)
2423 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002424
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002425 if (i == count) {
2426 assert((count < 3) && "Too much destinations to test!");
Manman Ren1a710fd2012-08-24 18:14:27 +00002427 CasesBits.push_back(CaseBits(0, Dest, 0, 0/*Weight*/));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002428 count++;
2429 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002430
2431 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2432 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2433
2434 uint64_t lo = (lowValue - lowBound).getZExtValue();
2435 uint64_t hi = (highValue - lowBound).getZExtValue();
Manman Ren1a710fd2012-08-24 18:14:27 +00002436 CasesBits[i].ExtraWeight += I->ExtraWeight;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002437
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002438 for (uint64_t j = lo; j <= hi; j++) {
2439 CasesBits[i].Mask |= 1ULL << j;
2440 CasesBits[i].Bits++;
2441 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002442
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002443 }
2444 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002445
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002446 BitTestInfo BTC;
2447
2448 // Figure out which block is immediately after the current one.
2449 MachineFunction::iterator BBI = CR.CaseBB;
2450 ++BBI;
2451
2452 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2453
David Greene4b69d992010-01-05 01:24:57 +00002454 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002455 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002456 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002457 << ", Bits: " << CasesBits[i].Bits
2458 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002459
2460 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2461 CurMF->insert(BBI, CaseBB);
2462 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2463 CaseBB,
Manman Ren1a710fd2012-08-24 18:14:27 +00002464 CasesBits[i].BB, CasesBits[i].ExtraWeight));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002465
2466 // Put SV in a virtual register to make it available from the new blocks.
2467 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002468 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002469
2470 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengd08e5b42011-01-06 01:02:44 +00002471 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002472 CR.CaseBB, Default, BTC);
2473
Dan Gohman99be8ae2010-04-19 22:41:47 +00002474 if (CR.CaseBB == SwitchBB)
2475 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002476
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002477 BitTestCases.push_back(BTB);
2478
2479 return true;
2480}
2481
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002482/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002483size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2484 const SwitchInst& SI) {
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002485
2486 /// Use a shorter form of declaration, and also
2487 /// show the we want to use CRSBuilder as Clusterifier.
Stepan Dyatkovskiy4319a552012-06-02 07:26:00 +00002488 typedef IntegersSubsetMapping<MachineBasicBlock> Clusterifier;
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002489
2490 Clusterifier TheClusterifier;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002491
Manman Ren1a710fd2012-08-24 18:14:27 +00002492 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002493 // Start with "simple" cases
Stepan Dyatkovskiy3d3abe02012-03-11 06:09:17 +00002494 for (SwitchInst::ConstCaseIt i = SI.case_begin(), e = SI.case_end();
Stepan Dyatkovskiyc10fa6c2012-03-08 07:06:20 +00002495 i != e; ++i) {
2496 const BasicBlock *SuccBB = i.getCaseSuccessor();
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002497 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SuccBB];
2498
Manman Ren1a710fd2012-08-24 18:14:27 +00002499 TheClusterifier.add(i.getCaseValueEx(), SMBB,
2500 BPI ? BPI->getEdgeWeight(SI.getParent(), i.getSuccessorIndex()) : 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002501 }
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002502
2503 TheClusterifier.optimize();
2504
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002505 size_t numCmps = 0;
2506 for (Clusterifier::RangeIterator i = TheClusterifier.begin(),
2507 e = TheClusterifier.end(); i != e; ++i, ++numCmps) {
Stepan Dyatkovskiy66d79ce2012-07-04 05:53:05 +00002508 Clusterifier::Cluster &C = *i;
Manman Ren1a710fd2012-08-24 18:14:27 +00002509 // Update edge weight for the cluster.
2510 unsigned W = C.first.Weight;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002511
Stepan Dyatkovskiy484fc932012-05-28 12:39:09 +00002512 // FIXME: Currently work with ConstantInt based numbers.
2513 // Changing it to APInt based is a pretty heavy for this commit.
Stepan Dyatkovskiy66d79ce2012-07-04 05:53:05 +00002514 Cases.push_back(Case(C.first.getLow().toConstantInt(),
2515 C.first.getHigh().toConstantInt(), C.second, W));
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002516
Stepan Dyatkovskiy66d79ce2012-07-04 05:53:05 +00002517 if (C.first.getLow() != C.first.getHigh())
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002518 // A range counts double, since it requires two compares.
2519 ++numCmps;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002520 }
2521
2522 return numCmps;
2523}
2524
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002525void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2526 MachineBasicBlock *Last) {
2527 // Update JTCases.
2528 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2529 if (JTCases[i].first.HeaderBB == First)
2530 JTCases[i].first.HeaderBB = Last;
2531
2532 // Update BitTestCases.
2533 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2534 if (BitTestCases[i].Parent == First)
2535 BitTestCases[i].Parent = Last;
2536}
2537
Dan Gohman46510a72010-04-15 01:51:59 +00002538void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002539 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002540
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002541 // Figure out which block is immediately after the current one.
2542 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002543 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2544
2545 // If there is only the default destination, branch to it if it is not the
2546 // next basic block. Otherwise, just fall through.
Stepan Dyatkovskiy24473122012-02-01 07:49:51 +00002547 if (!SI.getNumCases()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002548 // Update machine-CFG edges.
2549
2550 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002551 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002552 if (Default != NextBlock)
2553 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2554 MVT::Other, getControlRoot(),
2555 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002556
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002557 return;
2558 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002559
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002560 // If there are any non-default case statements, create a vector of Cases
2561 // representing each one, and sort the vector so that we can efficiently
2562 // create a binary search tree from them.
2563 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002564 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002565 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002566 << ". Total compares: " << numCmps << '\n');
Duncan Sands17001ce2011-10-18 12:44:00 +00002567 (void)numCmps;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002568
2569 // Get the Value to be switched on and default basic blocks, which will be
2570 // inserted into CaseBlock records, representing basic blocks in the binary
2571 // search tree.
Eli Friedmanbb5a7442011-09-29 20:21:17 +00002572 const Value *SV = SI.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002573
2574 // Push the initial CaseRec onto the worklist
2575 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002576 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2577 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002578
2579 while (!WorkList.empty()) {
2580 // Grab a record representing a case range to process off the worklist
2581 CaseRec CR = WorkList.back();
2582 WorkList.pop_back();
2583
Dan Gohman99be8ae2010-04-19 22:41:47 +00002584 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002585 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002586
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002587 // If the range has few cases (two or less) emit a series of specific
2588 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002589 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002590 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002591
Sebastian Pop1a37d7e2012-09-25 20:35:36 +00002592 // If the switch has more than N blocks, and is at least 40% dense, and the
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002593 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002594 // lowering the switch to a binary tree of conditional branches.
Sebastian Pop1a37d7e2012-09-25 20:35:36 +00002595 // N defaults to 4 and is controlled via TLS.getMinimumJumpTableEntries().
Dan Gohman99be8ae2010-04-19 22:41:47 +00002596 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002597 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002598
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002599 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2600 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002601 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002602 }
2603}
2604
Dan Gohman46510a72010-04-15 01:51:59 +00002605void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002606 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002607
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002608 // Update machine-CFG edges with unique successors.
Nadav Rotemee0ce152012-10-23 21:05:33 +00002609 SmallSet<BasicBlock*, 32> Done;
2610 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) {
2611 BasicBlock *BB = I.getSuccessor(i);
2612 bool Inserted = Done.insert(BB);
2613 if (!Inserted)
2614 continue;
2615
2616 MachineBasicBlock *Succ = FuncInfo.MBBMap[BB];
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002617 addSuccessorWithWeight(IndirectBrMBB, Succ);
2618 }
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002619
Bill Wendling4533cac2010-01-28 21:51:40 +00002620 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2621 MVT::Other, getControlRoot(),
2622 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002623}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002624
Dan Gohman46510a72010-04-15 01:51:59 +00002625void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002626 // -0.0 - X --> fneg
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002627 Type *Ty = I.getType();
Chris Lattner2ca5c862011-02-15 00:14:00 +00002628 if (isa<Constant>(I.getOperand(0)) &&
2629 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2630 SDValue Op2 = getValue(I.getOperand(1));
2631 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2632 Op2.getValueType(), Op2));
2633 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002634 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002635
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002636 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002637}
2638
Dan Gohman46510a72010-04-15 01:51:59 +00002639void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002640 SDValue Op1 = getValue(I.getOperand(0));
2641 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002642 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2643 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002644}
2645
Dan Gohman46510a72010-04-15 01:51:59 +00002646void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002647 SDValue Op1 = getValue(I.getOperand(0));
2648 SDValue Op2 = getValue(I.getOperand(1));
Owen Anderson95771af2011-02-25 21:41:48 +00002649
2650 MVT ShiftTy = TLI.getShiftAmountTy(Op2.getValueType());
2651
Chris Lattnerd3027732011-02-13 09:02:52 +00002652 // Coerce the shift amount to the right type if we can.
2653 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattner915eeb42011-02-13 09:10:56 +00002654 unsigned ShiftSize = ShiftTy.getSizeInBits();
2655 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Chris Lattnerd3027732011-02-13 09:02:52 +00002656 DebugLoc DL = getCurDebugLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002657
Dan Gohman57fc82d2009-04-09 03:51:29 +00002658 // If the operand is smaller than the shift count type, promote it.
Chris Lattnerd3027732011-02-13 09:02:52 +00002659 if (ShiftSize > Op2Size)
2660 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Anderson95771af2011-02-25 21:41:48 +00002661
Dan Gohman57fc82d2009-04-09 03:51:29 +00002662 // If the operand is larger than the shift count type but the shift
2663 // count type has enough bits to represent any shift value, truncate
2664 // it now. This is a common case and it exposes the truncate to
2665 // optimization early.
Chris Lattnerd3027732011-02-13 09:02:52 +00002666 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2667 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2668 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere0751182011-02-13 19:09:16 +00002669 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattnerd3027732011-02-13 09:02:52 +00002670 else
Chris Lattnere0751182011-02-13 19:09:16 +00002671 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002672 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002673
Bill Wendling4533cac2010-01-28 21:51:40 +00002674 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2675 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002676}
2677
Benjamin Kramer9c640302011-07-08 10:31:30 +00002678void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9c640302011-07-08 10:31:30 +00002679 SDValue Op1 = getValue(I.getOperand(0));
2680 SDValue Op2 = getValue(I.getOperand(1));
2681
2682 // Turn exact SDivs into multiplications.
2683 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2684 // exact bit.
Benjamin Kramer3492a4a2011-07-08 12:08:24 +00002685 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2686 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9c640302011-07-08 10:31:30 +00002687 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
2688 setValue(&I, TLI.BuildExactSDIV(Op1, Op2, getCurDebugLoc(), DAG));
2689 else
2690 setValue(&I, DAG.getNode(ISD::SDIV, getCurDebugLoc(), Op1.getValueType(),
2691 Op1, Op2));
2692}
2693
Dan Gohman46510a72010-04-15 01:51:59 +00002694void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002695 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002696 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002697 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002698 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002699 predicate = ICmpInst::Predicate(IC->getPredicate());
2700 SDValue Op1 = getValue(I.getOperand(0));
2701 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002702 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002703
Owen Andersone50ed302009-08-10 22:56:29 +00002704 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002705 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002706}
2707
Dan Gohman46510a72010-04-15 01:51:59 +00002708void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002709 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002710 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002711 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002712 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002713 predicate = FCmpInst::Predicate(FC->getPredicate());
2714 SDValue Op1 = getValue(I.getOperand(0));
2715 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002716 ISD::CondCode Condition = getFCmpCondCode(predicate);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002717 if (TM.Options.NoNaNsFPMath)
2718 Condition = getFCmpCodeWithoutNaN(Condition);
Owen Andersone50ed302009-08-10 22:56:29 +00002719 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002720 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002721}
2722
Dan Gohman46510a72010-04-15 01:51:59 +00002723void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002724 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002725 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2726 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002727 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002728
Bill Wendling49fcff82009-12-21 22:30:11 +00002729 SmallVector<SDValue, 4> Values(NumValues);
2730 SDValue Cond = getValue(I.getOperand(0));
2731 SDValue TrueVal = getValue(I.getOperand(1));
2732 SDValue FalseVal = getValue(I.getOperand(2));
Duncan Sands28b77e92011-09-06 19:07:46 +00002733 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2734 ISD::VSELECT : ISD::SELECT;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002735
Bill Wendling4533cac2010-01-28 21:51:40 +00002736 for (unsigned i = 0; i != NumValues; ++i)
Duncan Sands28b77e92011-09-06 19:07:46 +00002737 Values[i] = DAG.getNode(OpCode, getCurDebugLoc(),
2738 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002739 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002740 SDValue(TrueVal.getNode(),
2741 TrueVal.getResNo() + i),
2742 SDValue(FalseVal.getNode(),
2743 FalseVal.getResNo() + i));
2744
Bill Wendling4533cac2010-01-28 21:51:40 +00002745 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2746 DAG.getVTList(&ValueVTs[0], NumValues),
2747 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002748}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002749
Dan Gohman46510a72010-04-15 01:51:59 +00002750void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002751 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2752 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002753 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002754 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002755}
2756
Dan Gohman46510a72010-04-15 01:51:59 +00002757void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002758 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2759 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2760 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002761 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002762 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002763}
2764
Dan Gohman46510a72010-04-15 01:51:59 +00002765void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002766 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2767 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2768 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002769 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002770 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002771}
2772
Dan Gohman46510a72010-04-15 01:51:59 +00002773void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002774 // FPTrunc is never a no-op cast, no need to check
2775 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002776 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002777 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
Pete Cooperf57e1c22012-01-17 01:54:07 +00002778 DestVT, N,
2779 DAG.getTargetConstant(0, TLI.getPointerTy())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002780}
2781
Dan Gohman46510a72010-04-15 01:51:59 +00002782void SelectionDAGBuilder::visitFPExt(const User &I){
Hal Finkel46bb70c2011-10-18 03:51:57 +00002783 // FPExt is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002784 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002785 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002786 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002787}
2788
Dan Gohman46510a72010-04-15 01:51:59 +00002789void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002790 // FPToUI is never a no-op cast, no need to check
2791 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002792 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002793 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002794}
2795
Dan Gohman46510a72010-04-15 01:51:59 +00002796void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002797 // FPToSI is never a no-op cast, no need to check
2798 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002799 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002800 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002801}
2802
Dan Gohman46510a72010-04-15 01:51:59 +00002803void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002804 // UIToFP is never a no-op cast, no need to check
2805 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002806 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002807 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002808}
2809
Dan Gohman46510a72010-04-15 01:51:59 +00002810void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002811 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002812 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002813 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002814 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002815}
2816
Dan Gohman46510a72010-04-15 01:51:59 +00002817void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002818 // What to do depends on the size of the integer and the size of the pointer.
2819 // We can either truncate, zero extend, or no-op, accordingly.
2820 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002821 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002822 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002823}
2824
Dan Gohman46510a72010-04-15 01:51:59 +00002825void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002826 // What to do depends on the size of the integer and the size of the pointer.
2827 // We can either truncate, zero extend, or no-op, accordingly.
2828 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002829 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002830 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002831}
2832
Dan Gohman46510a72010-04-15 01:51:59 +00002833void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002834 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002835 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002836
Bill Wendling49fcff82009-12-21 22:30:11 +00002837 // BitCast assures us that source and destination are the same size so this is
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002838 // either a BITCAST or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002839 if (DestVT != N.getValueType())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002840 setValue(&I, DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002841 DestVT, N)); // convert types.
2842 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002843 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002844}
2845
Dan Gohman46510a72010-04-15 01:51:59 +00002846void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002847 SDValue InVec = getValue(I.getOperand(0));
2848 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002849 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002850 TLI.getPointerTy(),
2851 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002852 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2853 TLI.getValueType(I.getType()),
2854 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002855}
2856
Dan Gohman46510a72010-04-15 01:51:59 +00002857void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002858 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002859 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002860 TLI.getPointerTy(),
2861 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002862 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2863 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002864}
2865
Craig Topper51578342012-01-04 09:23:09 +00002866// Utility for visitShuffleVector - Return true if every element in Mask,
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00002867// beginning from position Pos and ending in Pos+Size, falls within the
Craig Topper51578342012-01-04 09:23:09 +00002868// specified sequential range [L, L+Pos). or is undef.
2869static bool isSequentialInRange(const SmallVectorImpl<int> &Mask,
Craig Topper23de31b2012-04-11 03:06:35 +00002870 unsigned Pos, unsigned Size, int Low) {
2871 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Craig Topper51578342012-01-04 09:23:09 +00002872 if (Mask[i] >= 0 && Mask[i] != Low)
Nate Begeman9008ca62009-04-27 18:41:29 +00002873 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002874 return true;
2875}
2876
Dan Gohman46510a72010-04-15 01:51:59 +00002877void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Mon P Wang230e4fa2008-11-21 04:25:21 +00002878 SDValue Src1 = getValue(I.getOperand(0));
2879 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002880
Chris Lattner56243b82012-01-26 02:51:13 +00002881 SmallVector<int, 8> Mask;
2882 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask);
2883 unsigned MaskNumElts = Mask.size();
2884
Owen Andersone50ed302009-08-10 22:56:29 +00002885 EVT VT = TLI.getValueType(I.getType());
2886 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002887 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002888
Mon P Wangc7849c22008-11-16 05:06:27 +00002889 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002890 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2891 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002892 return;
2893 }
2894
2895 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002896 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2897 // Mask is longer than the source vectors and is a multiple of the source
2898 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002899 // lengths match.
Craig Topper51578342012-01-04 09:23:09 +00002900 if (SrcNumElts*2 == MaskNumElts) {
2901 // First check for Src1 in low and Src2 in high
2902 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) &&
2903 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) {
2904 // The shuffle is concatenating two vectors together.
2905 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2906 VT, Src1, Src2));
2907 return;
2908 }
2909 // Then check for Src2 in low and Src1 in high
2910 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) &&
2911 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) {
2912 // The shuffle is concatenating two vectors together.
2913 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2914 VT, Src2, Src1));
2915 return;
2916 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002917 }
2918
Mon P Wangc7849c22008-11-16 05:06:27 +00002919 // Pad both vectors with undefs to make them the same length as the mask.
2920 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002921 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2922 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002923 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002924
Nate Begeman9008ca62009-04-27 18:41:29 +00002925 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2926 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002927 MOps1[0] = Src1;
2928 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002929
2930 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2931 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002932 &MOps1[0], NumConcat);
2933 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002934 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002935 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002936
Mon P Wangaeb06d22008-11-10 04:46:22 +00002937 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002938 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002939 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002940 int Idx = Mask[i];
Craig Topper23de31b2012-04-11 03:06:35 +00002941 if (Idx >= (int)SrcNumElts)
2942 Idx -= SrcNumElts - MaskNumElts;
2943 MappedOps.push_back(Idx);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002944 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002945
Bill Wendling4533cac2010-01-28 21:51:40 +00002946 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2947 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002948 return;
2949 }
2950
Mon P Wangc7849c22008-11-16 05:06:27 +00002951 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002952 // Analyze the access pattern of the vector to see if we can extract
2953 // two subvectors and do the shuffle. The analysis is done by calculating
2954 // the range of elements the mask access on both vectors.
Craig Topper10612dc2012-04-08 23:15:04 +00002955 int MinRange[2] = { static_cast<int>(SrcNumElts),
2956 static_cast<int>(SrcNumElts)};
Mon P Wangc7849c22008-11-16 05:06:27 +00002957 int MaxRange[2] = {-1, -1};
2958
Nate Begeman5a5ca152009-04-29 05:20:52 +00002959 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002960 int Idx = Mask[i];
Craig Topper10612dc2012-04-08 23:15:04 +00002961 unsigned Input = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002962 if (Idx < 0)
2963 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002964
Nate Begeman5a5ca152009-04-29 05:20:52 +00002965 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002966 Input = 1;
2967 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002968 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002969 if (Idx > MaxRange[Input])
2970 MaxRange[Input] = Idx;
2971 if (Idx < MinRange[Input])
2972 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002973 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002974
Mon P Wangc7849c22008-11-16 05:06:27 +00002975 // Check if the access is smaller than the vector size and can we find
2976 // a reasonable extract index.
Craig Topper10612dc2012-04-08 23:15:04 +00002977 int RangeUse[2] = { -1, -1 }; // 0 = Unused, 1 = Extract, -1 = Can not
2978 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002979 int StartIdx[2]; // StartIdx to extract from
Craig Topper10612dc2012-04-08 23:15:04 +00002980 for (unsigned Input = 0; Input < 2; ++Input) {
2981 if (MinRange[Input] >= (int)SrcNumElts && MaxRange[Input] < 0) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002982 RangeUse[Input] = 0; // Unused
2983 StartIdx[Input] = 0;
Craig Topperf873dde2012-04-08 17:53:33 +00002984 continue;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002985 }
Craig Topperf873dde2012-04-08 17:53:33 +00002986
2987 // Find a good start index that is a multiple of the mask length. Then
2988 // see if the rest of the elements are in range.
2989 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
2990 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
2991 StartIdx[Input] + MaskNumElts <= SrcNumElts)
2992 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002993 }
2994
Bill Wendling636e2582009-08-21 18:16:06 +00002995 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002996 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002997 return;
2998 }
Craig Topper10612dc2012-04-08 23:15:04 +00002999 if (RangeUse[0] >= 0 && RangeUse[1] >= 0) {
Mon P Wangc7849c22008-11-16 05:06:27 +00003000 // Extract appropriate subvector and generate a vector shuffle
Craig Topper10612dc2012-04-08 23:15:04 +00003001 for (unsigned Input = 0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00003002 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003003 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00003004 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003005 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00003006 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003007 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00003008 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003009
Mon P Wangc7849c22008-11-16 05:06:27 +00003010 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00003011 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003012 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003013 int Idx = Mask[i];
Craig Topper23de31b2012-04-11 03:06:35 +00003014 if (Idx >= 0) {
3015 if (Idx < (int)SrcNumElts)
3016 Idx -= StartIdx[0];
3017 else
3018 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
3019 }
3020 MappedOps.push_back(Idx);
Mon P Wangc7849c22008-11-16 05:06:27 +00003021 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003022
Bill Wendling4533cac2010-01-28 21:51:40 +00003023 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
3024 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00003025 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00003026 }
3027 }
3028
Mon P Wangc7849c22008-11-16 05:06:27 +00003029 // We can't use either concat vectors or extract subvectors so fall back to
3030 // replacing the shuffle with extract and build vector.
3031 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00003032 EVT EltVT = VT.getVectorElementType();
3033 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00003034 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003035 for (unsigned i = 0; i != MaskNumElts; ++i) {
Craig Topper23de31b2012-04-11 03:06:35 +00003036 int Idx = Mask[i];
3037 SDValue Res;
3038
3039 if (Idx < 0) {
3040 Res = DAG.getUNDEF(EltVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00003041 } else {
Craig Topper23de31b2012-04-11 03:06:35 +00003042 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2;
3043 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003044
Craig Topper23de31b2012-04-11 03:06:35 +00003045 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
3046 EltVT, Src, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00003047 }
Craig Topper23de31b2012-04-11 03:06:35 +00003048
3049 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00003050 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003051
Bill Wendling4533cac2010-01-28 21:51:40 +00003052 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
3053 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003054}
3055
Dan Gohman46510a72010-04-15 01:51:59 +00003056void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003057 const Value *Op0 = I.getOperand(0);
3058 const Value *Op1 = I.getOperand(1);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003059 Type *AggTy = I.getType();
3060 Type *ValTy = Op1->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003061 bool IntoUndef = isa<UndefValue>(Op0);
3062 bool FromUndef = isa<UndefValue>(Op1);
3063
Jay Foadfc6d3a42011-07-13 10:26:04 +00003064 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003065
Owen Andersone50ed302009-08-10 22:56:29 +00003066 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003067 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00003068 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003069 ComputeValueVTs(TLI, ValTy, ValValueVTs);
3070
3071 unsigned NumAggValues = AggValueVTs.size();
3072 unsigned NumValValues = ValValueVTs.size();
3073 SmallVector<SDValue, 4> Values(NumAggValues);
3074
3075 SDValue Agg = getValue(Op0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003076 unsigned i = 0;
3077 // Copy the beginning value(s) from the original aggregate.
3078 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00003079 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003080 SDValue(Agg.getNode(), Agg.getResNo() + i);
3081 // Copy values from the inserted value(s).
Rafael Espindola3fa82832011-05-13 15:18:06 +00003082 if (NumValValues) {
3083 SDValue Val = getValue(Op1);
3084 for (; i != LinearIndex + NumValValues; ++i)
3085 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3086 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
3087 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003088 // Copy remaining value(s) from the original aggregate.
3089 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00003090 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003091 SDValue(Agg.getNode(), Agg.getResNo() + i);
3092
Bill Wendling4533cac2010-01-28 21:51:40 +00003093 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3094 DAG.getVTList(&AggValueVTs[0], NumAggValues),
3095 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003096}
3097
Dan Gohman46510a72010-04-15 01:51:59 +00003098void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003099 const Value *Op0 = I.getOperand(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003100 Type *AggTy = Op0->getType();
3101 Type *ValTy = I.getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003102 bool OutOfUndef = isa<UndefValue>(Op0);
3103
Jay Foadfc6d3a42011-07-13 10:26:04 +00003104 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003105
Owen Andersone50ed302009-08-10 22:56:29 +00003106 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003107 ComputeValueVTs(TLI, ValTy, ValValueVTs);
3108
3109 unsigned NumValValues = ValValueVTs.size();
Rafael Espindola3fa82832011-05-13 15:18:06 +00003110
3111 // Ignore a extractvalue that produces an empty object
3112 if (!NumValValues) {
3113 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3114 return;
3115 }
3116
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003117 SmallVector<SDValue, 4> Values(NumValValues);
3118
3119 SDValue Agg = getValue(Op0);
3120 // Copy out the selected value(s).
3121 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3122 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003123 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00003124 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003125 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003126
Bill Wendling4533cac2010-01-28 21:51:40 +00003127 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3128 DAG.getVTList(&ValValueVTs[0], NumValValues),
3129 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003130}
3131
Dan Gohman46510a72010-04-15 01:51:59 +00003132void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003133 SDValue N = getValue(I.getOperand(0));
Nadav Rotem1c239202012-02-28 14:13:19 +00003134 // Note that the pointer operand may be a vector of pointers. Take the scalar
3135 // element which holds a pointer.
3136 Type *Ty = I.getOperand(0)->getType()->getScalarType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003137
Dan Gohman46510a72010-04-15 01:51:59 +00003138 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003139 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00003140 const Value *Idx = *OI;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003141 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Duncan Sandsb2df01a2012-11-13 13:01:58 +00003142 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003143 if (Field) {
3144 // N = N + Offset
3145 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003146 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Duncan Sandsb2df01a2012-11-13 13:01:58 +00003147 DAG.getConstant(Offset, N.getValueType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003148 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003149
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003150 Ty = StTy->getElementType(Field);
3151 } else {
3152 Ty = cast<SequentialType>(Ty)->getElementType();
3153
3154 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00003155 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00003156 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003157 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00003158 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00003159 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00003160 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00003161 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00003162 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00003163 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
3164 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00003165 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00003166 else
Evan Chengb1032a82009-02-09 20:54:38 +00003167 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00003168
Dale Johannesen66978ee2009-01-31 02:22:37 +00003169 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00003170 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003171 continue;
3172 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003173
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003174 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00003175 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
3176 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003177 SDValue IdxN = getValue(Idx);
3178
3179 // If the index is smaller or larger than intptr_t, truncate or extend
3180 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00003181 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003182
3183 // If this is a multiply by a power of two, turn it into a shl
3184 // immediately. This is a very common case.
3185 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00003186 if (ElementSize.isPowerOf2()) {
3187 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00003188 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003189 N.getValueType(), IdxN,
Nadav Rotem16087692011-12-05 06:29:09 +00003190 DAG.getConstant(Amt, IdxN.getValueType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003191 } else {
Duncan Sandsb2df01a2012-11-13 13:01:58 +00003192 SDValue Scale = DAG.getConstant(ElementSize, IdxN.getValueType());
Scott Michelfdc40a02009-02-17 22:15:04 +00003193 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003194 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003195 }
3196 }
3197
Scott Michelfdc40a02009-02-17 22:15:04 +00003198 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003199 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003200 }
3201 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003202
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003203 setValue(&I, N);
3204}
3205
Dan Gohman46510a72010-04-15 01:51:59 +00003206void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003207 // If this is a fixed sized alloca in the entry block of the function,
3208 // allocate it statically on the stack.
3209 if (FuncInfo.StaticAllocaMap.count(&I))
3210 return; // getValue will auto-populate this.
3211
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003212 Type *Ty = I.getAllocatedType();
Micah Villmow3574eca2012-10-08 16:38:25 +00003213 uint64_t TySize = TLI.getDataLayout()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003214 unsigned Align =
Micah Villmow3574eca2012-10-08 16:38:25 +00003215 std::max((unsigned)TLI.getDataLayout()->getPrefTypeAlignment(Ty),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003216 I.getAlignment());
3217
3218 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003219
Owen Andersone50ed302009-08-10 22:56:29 +00003220 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00003221 if (AllocSize.getValueType() != IntPtr)
3222 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
3223
3224 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
3225 AllocSize,
3226 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003227
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003228 // Handle alignment. If the requested alignment is less than or equal to
3229 // the stack alignment, ignore it. If the size is greater than or equal to
3230 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003231 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003232 if (Align <= StackAlign)
3233 Align = 0;
3234
3235 // Round the size of the allocation up to the stack alignment size
3236 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00003237 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003238 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003239 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00003240
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003241 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00003242 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003243 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003244 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
3245
3246 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00003247 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00003248 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003249 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003250 setValue(&I, DSA);
3251 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00003252
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003253 // Inform the Frame Information that we have just allocated a variable-sized
3254 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00003255 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003256}
3257
Dan Gohman46510a72010-04-15 01:51:59 +00003258void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003259 if (I.isAtomic())
3260 return visitAtomicLoad(I);
3261
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003262 const Value *SV = I.getOperand(0);
3263 SDValue Ptr = getValue(SV);
3264
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003265 Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00003266
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003267 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003268 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Pete Cooperd752e0f2011-11-08 18:42:53 +00003269 bool isInvariant = I.getMetadata("invariant.load") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003270 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003271 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Rafael Espindola95d594c2012-03-31 18:14:00 +00003272 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003273
Owen Andersone50ed302009-08-10 22:56:29 +00003274 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003275 SmallVector<uint64_t, 4> Offsets;
3276 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
3277 unsigned NumValues = ValueVTs.size();
3278 if (NumValues == 0)
3279 return;
3280
3281 SDValue Root;
3282 bool ConstantMemory = false;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003283 if (I.isVolatile() || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003284 // Serialize volatile loads with other side effects.
3285 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003286 else if (AA->pointsToConstantMemory(
3287 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003288 // Do not serialize (non-volatile) loads of constant memory with anything.
3289 Root = DAG.getEntryNode();
3290 ConstantMemory = true;
3291 } else {
3292 // Do not serialize non-volatile loads against each other.
3293 Root = DAG.getRoot();
3294 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003295
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003296 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00003297 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3298 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003299 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003300 unsigned ChainI = 0;
3301 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3302 // Serializing loads here may result in excessive register pressure, and
3303 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3304 // could recover a bit by hoisting nodes upward in the chain by recognizing
3305 // they are side-effect free or do not alias. The optimizer should really
3306 // avoid this case by converting large object/array copies to llvm.memcpy
3307 // (MaxParallelChains should always remain as failsafe).
3308 if (ChainI == MaxParallelChains) {
3309 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
3310 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3311 MVT::Other, &Chains[0], ChainI);
3312 Root = Chain;
3313 ChainI = 0;
3314 }
Bill Wendling856ff412009-12-22 00:12:37 +00003315 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
3316 PtrVT, Ptr,
3317 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003318 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003319 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Rafael Espindola95d594c2012-03-31 18:14:00 +00003320 isNonTemporal, isInvariant, Alignment, TBAAInfo,
3321 Ranges);
Bill Wendling856ff412009-12-22 00:12:37 +00003322
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003323 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003324 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003325 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003326
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003327 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003328 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003329 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003330 if (isVolatile)
3331 DAG.setRoot(Chain);
3332 else
3333 PendingLoads.push_back(Chain);
3334 }
3335
Bill Wendling4533cac2010-01-28 21:51:40 +00003336 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3337 DAG.getVTList(&ValueVTs[0], NumValues),
3338 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003339}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003340
Dan Gohman46510a72010-04-15 01:51:59 +00003341void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003342 if (I.isAtomic())
3343 return visitAtomicStore(I);
3344
Dan Gohman46510a72010-04-15 01:51:59 +00003345 const Value *SrcV = I.getOperand(0);
3346 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003347
Owen Andersone50ed302009-08-10 22:56:29 +00003348 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003349 SmallVector<uint64_t, 4> Offsets;
3350 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
3351 unsigned NumValues = ValueVTs.size();
3352 if (NumValues == 0)
3353 return;
3354
3355 // Get the lowered operands. Note that we do this after
3356 // checking if NumResults is zero, because with zero results
3357 // the operands won't have values in the map.
3358 SDValue Src = getValue(SrcV);
3359 SDValue Ptr = getValue(PtrV);
3360
3361 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003362 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3363 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003364 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003365 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003366 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003367 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003368 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003369
Andrew Trickde91f3c2010-11-12 17:50:46 +00003370 unsigned ChainI = 0;
3371 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3372 // See visitLoad comments.
3373 if (ChainI == MaxParallelChains) {
3374 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3375 MVT::Other, &Chains[0], ChainI);
3376 Root = Chain;
3377 ChainI = 0;
3378 }
Bill Wendling856ff412009-12-22 00:12:37 +00003379 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3380 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003381 SDValue St = DAG.getStore(Root, getCurDebugLoc(),
3382 SDValue(Src.getNode(), Src.getResNo() + i),
3383 Add, MachinePointerInfo(PtrV, Offsets[i]),
3384 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3385 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003386 }
3387
Devang Patel7e13efa2010-10-26 22:14:52 +00003388 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003389 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003390 ++SDNodeOrder;
3391 AssignOrderingToNode(StoreNode.getNode());
3392 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003393}
3394
Eli Friedman26689ac2011-08-03 21:06:02 +00003395static SDValue InsertFenceForAtomic(SDValue Chain, AtomicOrdering Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003396 SynchronizationScope Scope,
Eli Friedman26689ac2011-08-03 21:06:02 +00003397 bool Before, DebugLoc dl,
3398 SelectionDAG &DAG,
3399 const TargetLowering &TLI) {
3400 // Fence, if necessary
3401 if (Before) {
Eli Friedman069e2ed2011-08-26 02:59:24 +00003402 if (Order == AcquireRelease || Order == SequentiallyConsistent)
Eli Friedman26689ac2011-08-03 21:06:02 +00003403 Order = Release;
3404 else if (Order == Acquire || Order == Monotonic)
3405 return Chain;
3406 } else {
3407 if (Order == AcquireRelease)
3408 Order = Acquire;
3409 else if (Order == Release || Order == Monotonic)
3410 return Chain;
3411 }
3412 SDValue Ops[3];
3413 Ops[0] = Chain;
Eli Friedman327236c2011-08-24 20:50:09 +00003414 Ops[1] = DAG.getConstant(Order, TLI.getPointerTy());
3415 Ops[2] = DAG.getConstant(Scope, TLI.getPointerTy());
Eli Friedman26689ac2011-08-03 21:06:02 +00003416 return DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3);
3417}
3418
Eli Friedmanff030482011-07-28 21:48:00 +00003419void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Eli Friedman26689ac2011-08-03 21:06:02 +00003420 DebugLoc dl = getCurDebugLoc();
3421 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003422 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003423
3424 SDValue InChain = getRoot();
3425
3426 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003427 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3428 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003429
Eli Friedman55ba8162011-07-29 03:05:32 +00003430 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003431 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003432 getValue(I.getCompareOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003433 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003434 getValue(I.getPointerOperand()),
3435 getValue(I.getCompareOperand()),
3436 getValue(I.getNewValOperand()),
3437 MachinePointerInfo(I.getPointerOperand()), 0 /* Alignment */,
Eli Friedman327236c2011-08-24 20:50:09 +00003438 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3439 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003440
3441 SDValue OutChain = L.getValue(1);
3442
3443 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003444 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3445 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003446
Eli Friedman55ba8162011-07-29 03:05:32 +00003447 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003448 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003449}
3450
3451void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Eli Friedman26689ac2011-08-03 21:06:02 +00003452 DebugLoc dl = getCurDebugLoc();
Eli Friedman55ba8162011-07-29 03:05:32 +00003453 ISD::NodeType NT;
3454 switch (I.getOperation()) {
David Blaikie4d6ccb52012-01-20 21:51:11 +00003455 default: llvm_unreachable("Unknown atomicrmw operation");
Eli Friedman55ba8162011-07-29 03:05:32 +00003456 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3457 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3458 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3459 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3460 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3461 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3462 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3463 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3464 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3465 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3466 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3467 }
Eli Friedman26689ac2011-08-03 21:06:02 +00003468 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003469 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003470
3471 SDValue InChain = getRoot();
3472
3473 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003474 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3475 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003476
Eli Friedman55ba8162011-07-29 03:05:32 +00003477 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003478 DAG.getAtomic(NT, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003479 getValue(I.getValOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003480 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003481 getValue(I.getPointerOperand()),
3482 getValue(I.getValOperand()),
3483 I.getPointerOperand(), 0 /* Alignment */,
Eli Friedman26689ac2011-08-03 21:06:02 +00003484 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003485 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003486
3487 SDValue OutChain = L.getValue(1);
3488
3489 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003490 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3491 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003492
Eli Friedman55ba8162011-07-29 03:05:32 +00003493 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003494 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003495}
3496
Eli Friedman47f35132011-07-25 23:16:38 +00003497void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Eli Friedman14648462011-07-27 22:21:52 +00003498 DebugLoc dl = getCurDebugLoc();
3499 SDValue Ops[3];
3500 Ops[0] = getRoot();
3501 Ops[1] = DAG.getConstant(I.getOrdering(), TLI.getPointerTy());
3502 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI.getPointerTy());
3503 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3));
Eli Friedman47f35132011-07-25 23:16:38 +00003504}
3505
Eli Friedman327236c2011-08-24 20:50:09 +00003506void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
3507 DebugLoc dl = getCurDebugLoc();
3508 AtomicOrdering Order = I.getOrdering();
3509 SynchronizationScope Scope = I.getSynchScope();
3510
3511 SDValue InChain = getRoot();
3512
Eli Friedmanfd45fa12012-08-17 23:24:29 +00003513 EVT VT = TLI.getValueType(I.getType());
Eli Friedman327236c2011-08-24 20:50:09 +00003514
Eli Friedman596f4472011-09-13 22:19:59 +00003515 if (I.getAlignment() * 8 < VT.getSizeInBits())
Eli Friedmanfe731212011-09-13 20:50:54 +00003516 report_fatal_error("Cannot generate unaligned atomic load");
3517
Eli Friedman327236c2011-08-24 20:50:09 +00003518 SDValue L =
3519 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3520 getValue(I.getPointerOperand()),
3521 I.getPointerOperand(), I.getAlignment(),
3522 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3523 Scope);
3524
3525 SDValue OutChain = L.getValue(1);
3526
3527 if (TLI.getInsertFencesForAtomic())
3528 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3529 DAG, TLI);
3530
3531 setValue(&I, L);
3532 DAG.setRoot(OutChain);
3533}
3534
3535void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
3536 DebugLoc dl = getCurDebugLoc();
3537
3538 AtomicOrdering Order = I.getOrdering();
3539 SynchronizationScope Scope = I.getSynchScope();
3540
3541 SDValue InChain = getRoot();
3542
Eli Friedmanfd45fa12012-08-17 23:24:29 +00003543 EVT VT = TLI.getValueType(I.getValueOperand()->getType());
Eli Friedmanfe731212011-09-13 20:50:54 +00003544
Eli Friedman596f4472011-09-13 22:19:59 +00003545 if (I.getAlignment() * 8 < VT.getSizeInBits())
Eli Friedmanfe731212011-09-13 20:50:54 +00003546 report_fatal_error("Cannot generate unaligned atomic store");
3547
Eli Friedman327236c2011-08-24 20:50:09 +00003548 if (TLI.getInsertFencesForAtomic())
3549 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3550 DAG, TLI);
3551
3552 SDValue OutChain =
Eli Friedmanfe731212011-09-13 20:50:54 +00003553 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
Eli Friedman327236c2011-08-24 20:50:09 +00003554 InChain,
3555 getValue(I.getPointerOperand()),
3556 getValue(I.getValueOperand()),
3557 I.getPointerOperand(), I.getAlignment(),
3558 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3559 Scope);
3560
3561 if (TLI.getInsertFencesForAtomic())
3562 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3563 DAG, TLI);
3564
3565 DAG.setRoot(OutChain);
3566}
3567
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003568/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3569/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003570void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003571 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003572 bool HasChain = !I.doesNotAccessMemory();
3573 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3574
3575 // Build the operand list.
3576 SmallVector<SDValue, 8> Ops;
3577 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3578 if (OnlyLoad) {
3579 // We don't need to serialize loads against other loads.
3580 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003581 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003582 Ops.push_back(getRoot());
3583 }
3584 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003585
3586 // Info is set by getTgtMemInstrinsic
3587 TargetLowering::IntrinsicInfo Info;
3588 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3589
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003590 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003591 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3592 Info.opc == ISD::INTRINSIC_W_CHAIN)
Pete Cooperbf421392012-01-16 04:08:12 +00003593 Ops.push_back(DAG.getTargetConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003594
3595 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003596 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3597 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003598 Ops.push_back(Op);
3599 }
3600
Owen Andersone50ed302009-08-10 22:56:29 +00003601 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003602 ComputeValueVTs(TLI, I.getType(), ValueVTs);
Bill Wendling856ff412009-12-22 00:12:37 +00003603
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003604 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003605 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003606
Bob Wilson8d919552009-07-31 22:41:21 +00003607 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003608
3609 // Create the node.
3610 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003611 if (IsTgtIntrinsic) {
3612 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003613 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003614 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003615 Info.memVT,
3616 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003617 Info.align, Info.vol,
3618 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003619 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003620 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003621 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003622 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003623 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003624 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003625 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003626 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003627 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003628 }
3629
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003630 if (HasChain) {
3631 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3632 if (OnlyLoad)
3633 PendingLoads.push_back(Chain);
3634 else
3635 DAG.setRoot(Chain);
3636 }
Bill Wendling856ff412009-12-22 00:12:37 +00003637
Benjamin Kramerf0127052010-01-05 13:12:22 +00003638 if (!I.getType()->isVoidTy()) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003639 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003640 EVT VT = TLI.getValueType(PTy);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003641 Result = DAG.getNode(ISD::BITCAST, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003642 }
Bill Wendling856ff412009-12-22 00:12:37 +00003643
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003644 setValue(&I, Result);
Evan Cheng5aef7952012-03-22 19:29:09 +00003645 } else {
3646 // Assign order to result here. If the intrinsic does not produce a result,
3647 // it won't be mapped to a SDNode and visit() will not assign it an order
3648 // number.
3649 ++SDNodeOrder;
3650 AssignOrderingToNode(Result.getNode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003651 }
3652}
3653
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003654/// GetSignificand - Get the significand and build it into a floating-point
3655/// number with exponent of 1:
3656///
3657/// Op = (Op & 0x007fffff) | 0x3f800000;
3658///
3659/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003660static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003661GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003662 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3663 DAG.getConstant(0x007fffff, MVT::i32));
3664 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3665 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003666 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003667}
3668
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003669/// GetExponent - Get the exponent:
3670///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003671/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003672///
3673/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003674static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003675GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003676 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003677 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3678 DAG.getConstant(0x7f800000, MVT::i32));
3679 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003680 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003681 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3682 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003683 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003684}
3685
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003686/// getF32Constant - Get 32-bit floating point constant.
3687static SDValue
3688getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003689 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003690}
3691
Craig Topper538cd482012-11-24 18:52:06 +00003692/// expandExp - Lower an exp intrinsic. Handles the special sequences for
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003693/// limited-precision mode.
Craig Topper538cd482012-11-24 18:52:06 +00003694static SDValue expandExp(DebugLoc dl, SDValue Op, SelectionDAG &DAG,
3695 const TargetLowering &TLI) {
3696 if (Op.getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003697 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003698
3699 // Put the exponent in the right bit position for later addition to the
3700 // final result:
3701 //
3702 // #define LOG2OFe 1.4426950f
3703 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003704 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003705 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003706 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003707
3708 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003709 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3710 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003711
3712 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003713 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003714 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003715
Craig Topperb3157722012-11-24 08:22:37 +00003716 SDValue TwoToFracPartOfX;
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003717 if (LimitFloatPrecision <= 6) {
3718 // For floating-point precision of 6:
3719 //
3720 // TwoToFractionalPartOfX =
3721 // 0.997535578f +
3722 // (0.735607626f + 0.252464424f * x) * x;
3723 //
3724 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003725 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003726 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003727 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003728 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003729 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topperb3157722012-11-24 08:22:37 +00003730 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
3731 getF32Constant(DAG, 0x3f7f5e7e));
Craig Topper08ac4692012-11-16 20:01:39 +00003732 } else if (LimitFloatPrecision <= 12) {
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003733 // For floating-point precision of 12:
3734 //
3735 // TwoToFractionalPartOfX =
3736 // 0.999892986f +
3737 // (0.696457318f +
3738 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3739 //
3740 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003741 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003742 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003743 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003744 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003745 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3746 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003747 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003748 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topperb3157722012-11-24 08:22:37 +00003749 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
3750 getF32Constant(DAG, 0x3f7ff8fd));
Craig Topper08ac4692012-11-16 20:01:39 +00003751 } else { // LimitFloatPrecision <= 18
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003752 // For floating-point precision of 18:
3753 //
3754 // TwoToFractionalPartOfX =
3755 // 0.999999982f +
3756 // (0.693148872f +
3757 // (0.240227044f +
3758 // (0.554906021e-1f +
3759 // (0.961591928e-2f +
3760 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3761 //
3762 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003763 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003764 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003765 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003766 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003767 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3768 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003769 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003770 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3771 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003772 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003773 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3774 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003775 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003776 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3777 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003778 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003779 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topperb3157722012-11-24 08:22:37 +00003780 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
3781 getF32Constant(DAG, 0x3f800000));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003782 }
Craig Topperb3157722012-11-24 08:22:37 +00003783
3784 // Add the exponent into the result in integer domain.
3785 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFracPartOfX);
Craig Topper538cd482012-11-24 18:52:06 +00003786 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
3787 DAG.getNode(ISD::ADD, dl, MVT::i32,
3788 t13, IntegerPartOfX));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003789 }
3790
Craig Topper538cd482012-11-24 18:52:06 +00003791 // No special expansion.
3792 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op);
Dale Johannesen59e577f2008-09-05 18:38:42 +00003793}
3794
Craig Topper5d1e0892012-11-23 18:38:31 +00003795/// expandLog - Lower a log intrinsic. Handles the special sequences for
Bill Wendling39150252008-09-09 20:39:27 +00003796/// limited-precision mode.
Craig Topper5d1e0892012-11-23 18:38:31 +00003797static SDValue expandLog(DebugLoc dl, SDValue Op, SelectionDAG &DAG,
3798 const TargetLowering &TLI) {
3799 if (Op.getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003800 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003801 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003802
3803 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003804 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003805 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003806 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003807
3808 // Get the significand and build it into a floating-point number with
3809 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003810 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003811
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003812 SDValue LogOfMantissa;
Bill Wendling39150252008-09-09 20:39:27 +00003813 if (LimitFloatPrecision <= 6) {
3814 // For floating-point precision of 6:
3815 //
3816 // LogofMantissa =
3817 // -1.1609546f +
3818 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003819 //
Bill Wendling39150252008-09-09 20:39:27 +00003820 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003821 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003822 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003823 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003824 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003825 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003826 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
3827 getF32Constant(DAG, 0x3f949a29));
Craig Topper08ac4692012-11-16 20:01:39 +00003828 } else if (LimitFloatPrecision <= 12) {
Bill Wendling39150252008-09-09 20:39:27 +00003829 // For floating-point precision of 12:
3830 //
3831 // LogOfMantissa =
3832 // -1.7417939f +
3833 // (2.8212026f +
3834 // (-1.4699568f +
3835 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3836 //
3837 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003838 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003839 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003840 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003841 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003842 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3843 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003844 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003845 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3846 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003847 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003848 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003849 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
3850 getF32Constant(DAG, 0x3fdef31a));
Craig Topper08ac4692012-11-16 20:01:39 +00003851 } else { // LimitFloatPrecision <= 18
Bill Wendling39150252008-09-09 20:39:27 +00003852 // For floating-point precision of 18:
3853 //
3854 // LogOfMantissa =
3855 // -2.1072184f +
3856 // (4.2372794f +
3857 // (-3.7029485f +
3858 // (2.2781945f +
3859 // (-0.87823314f +
3860 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3861 //
3862 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003863 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003864 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003865 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003866 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003867 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3868 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003869 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003870 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3871 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003872 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003873 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3874 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003875 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003876 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3877 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003878 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003879 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003880 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
3881 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003882 }
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003883
Craig Topper5d1e0892012-11-23 18:38:31 +00003884 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003885 }
3886
Craig Topper5d1e0892012-11-23 18:38:31 +00003887 // No special expansion.
3888 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op);
Dale Johannesen59e577f2008-09-05 18:38:42 +00003889}
3890
Craig Topper5d1e0892012-11-23 18:38:31 +00003891/// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for
Bill Wendling3eb59402008-09-09 00:28:24 +00003892/// limited-precision mode.
Craig Topper5d1e0892012-11-23 18:38:31 +00003893static SDValue expandLog2(DebugLoc dl, SDValue Op, SelectionDAG &DAG,
3894 const TargetLowering &TLI) {
3895 if (Op.getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003896 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003897 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003898
Bill Wendling39150252008-09-09 20:39:27 +00003899 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003900 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003901
Bill Wendling3eb59402008-09-09 00:28:24 +00003902 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003903 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003904 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003905
Bill Wendling3eb59402008-09-09 00:28:24 +00003906 // Different possible minimax approximations of significand in
3907 // floating-point for various degrees of accuracy over [1,2].
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003908 SDValue Log2ofMantissa;
Bill Wendling3eb59402008-09-09 00:28:24 +00003909 if (LimitFloatPrecision <= 6) {
3910 // For floating-point precision of 6:
3911 //
3912 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3913 //
3914 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003915 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003916 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003917 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003918 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003919 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003920 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
3921 getF32Constant(DAG, 0x3fd6633d));
Craig Topper08ac4692012-11-16 20:01:39 +00003922 } else if (LimitFloatPrecision <= 12) {
Bill Wendling3eb59402008-09-09 00:28:24 +00003923 // For floating-point precision of 12:
3924 //
3925 // Log2ofMantissa =
3926 // -2.51285454f +
3927 // (4.07009056f +
3928 // (-2.12067489f +
3929 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003930 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003931 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003932 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003933 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003934 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003935 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003936 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3937 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003938 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003939 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3940 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003941 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003942 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003943 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
3944 getF32Constant(DAG, 0x4020d29c));
Craig Topper08ac4692012-11-16 20:01:39 +00003945 } else { // LimitFloatPrecision <= 18
Bill Wendling3eb59402008-09-09 00:28:24 +00003946 // For floating-point precision of 18:
3947 //
3948 // Log2ofMantissa =
3949 // -3.0400495f +
3950 // (6.1129976f +
3951 // (-5.3420409f +
3952 // (3.2865683f +
3953 // (-1.2669343f +
3954 // (0.27515199f -
3955 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3956 //
3957 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003958 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003959 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003960 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003961 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003962 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3963 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003964 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003965 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3966 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003967 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003968 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3969 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003970 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003971 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3972 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003973 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003974 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003975 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
3976 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003977 }
Craig Topperdf0ea8d2012-11-16 19:08:44 +00003978
Craig Topper5d1e0892012-11-23 18:38:31 +00003979 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa);
Dale Johannesen853244f2008-09-05 23:49:37 +00003980 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003981
Craig Topper5d1e0892012-11-23 18:38:31 +00003982 // No special expansion.
3983 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op);
Dale Johannesen59e577f2008-09-05 18:38:42 +00003984}
3985
Craig Topper5d1e0892012-11-23 18:38:31 +00003986/// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for
Bill Wendling3eb59402008-09-09 00:28:24 +00003987/// limited-precision mode.
Craig Topper5d1e0892012-11-23 18:38:31 +00003988static SDValue expandLog10(DebugLoc dl, SDValue Op, SelectionDAG &DAG,
3989 const TargetLowering &TLI) {
3990 if (Op.getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003991 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003992 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003993
Bill Wendling39150252008-09-09 20:39:27 +00003994 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003995 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003996 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003997 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003998
3999 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00004000 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00004001 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00004002
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004003 SDValue Log10ofMantissa;
Bill Wendling3eb59402008-09-09 00:28:24 +00004004 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004005 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004006 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004007 // Log10ofMantissa =
4008 // -0.50419619f +
4009 // (0.60948995f - 0.10380950f * x) * x;
4010 //
4011 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004012 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004013 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00004014 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004015 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00004016 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004017 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4018 getF32Constant(DAG, 0x3f011300));
Craig Topper08ac4692012-11-16 20:01:39 +00004019 } else if (LimitFloatPrecision <= 12) {
Bill Wendling3eb59402008-09-09 00:28:24 +00004020 // For floating-point precision of 12:
4021 //
4022 // Log10ofMantissa =
4023 // -0.64831180f +
4024 // (0.91751397f +
4025 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
4026 //
4027 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004028 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004029 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00004030 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004031 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004032 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4033 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004034 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00004035 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004036 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
4037 getF32Constant(DAG, 0x3f25f7c3));
Craig Topper08ac4692012-11-16 20:01:39 +00004038 } else { // LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004039 // For floating-point precision of 18:
4040 //
4041 // Log10ofMantissa =
4042 // -0.84299375f +
4043 // (1.5327582f +
4044 // (-1.0688956f +
4045 // (0.49102474f +
4046 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
4047 //
4048 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004049 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004050 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00004051 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004052 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00004053 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4054 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004055 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00004056 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4057 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004058 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00004059 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4060 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004061 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00004062 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004063 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
4064 getF32Constant(DAG, 0x3f57ce70));
Bill Wendling3eb59402008-09-09 00:28:24 +00004065 }
Craig Topperdf0ea8d2012-11-16 19:08:44 +00004066
Craig Topper5d1e0892012-11-23 18:38:31 +00004067 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa);
Dale Johannesen852680a2008-09-05 21:27:19 +00004068 }
Bill Wendling3eb59402008-09-09 00:28:24 +00004069
Craig Topper5d1e0892012-11-23 18:38:31 +00004070 // No special expansion.
4071 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op);
Dale Johannesen59e577f2008-09-05 18:38:42 +00004072}
4073
Craig Topper538cd482012-11-24 18:52:06 +00004074/// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for
Bill Wendlinge10c8142008-09-09 22:39:21 +00004075/// limited-precision mode.
Craig Topper538cd482012-11-24 18:52:06 +00004076static SDValue expandExp2(DebugLoc dl, SDValue Op, SelectionDAG &DAG,
4077 const TargetLowering &TLI) {
4078 if (Op.getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00004079 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004080 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004081
4082 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004083 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4084 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004085
4086 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004087 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004088 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004089
Craig Topperb3157722012-11-24 08:22:37 +00004090 SDValue TwoToFractionalPartOfX;
Bill Wendlinge10c8142008-09-09 22:39:21 +00004091 if (LimitFloatPrecision <= 6) {
4092 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004093 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00004094 // TwoToFractionalPartOfX =
4095 // 0.997535578f +
4096 // (0.735607626f + 0.252464424f * x) * x;
4097 //
4098 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004099 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004100 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004101 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004102 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004103 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topperb3157722012-11-24 08:22:37 +00004104 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4105 getF32Constant(DAG, 0x3f7f5e7e));
Craig Topper08ac4692012-11-16 20:01:39 +00004106 } else if (LimitFloatPrecision <= 12) {
Bill Wendlinge10c8142008-09-09 22:39:21 +00004107 // For floating-point precision of 12:
4108 //
4109 // TwoToFractionalPartOfX =
4110 // 0.999892986f +
4111 // (0.696457318f +
4112 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4113 //
4114 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004115 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004116 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004117 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004118 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004119 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4120 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004121 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004122 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topperb3157722012-11-24 08:22:37 +00004123 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4124 getF32Constant(DAG, 0x3f7ff8fd));
Craig Topper08ac4692012-11-16 20:01:39 +00004125 } else { // LimitFloatPrecision <= 18
Bill Wendlinge10c8142008-09-09 22:39:21 +00004126 // For floating-point precision of 18:
4127 //
4128 // TwoToFractionalPartOfX =
4129 // 0.999999982f +
4130 // (0.693148872f +
4131 // (0.240227044f +
4132 // (0.554906021e-1f +
4133 // (0.961591928e-2f +
4134 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4135 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004136 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004137 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004138 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004139 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004140 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4141 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004142 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004143 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4144 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004145 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004146 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4147 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004148 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004149 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4150 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004151 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004152 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topperb3157722012-11-24 08:22:37 +00004153 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4154 getF32Constant(DAG, 0x3f800000));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004155 }
Craig Topperb3157722012-11-24 08:22:37 +00004156
4157 // Add the exponent into the result in integer domain.
4158 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32,
4159 TwoToFractionalPartOfX);
Craig Topper538cd482012-11-24 18:52:06 +00004160 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4161 DAG.getNode(ISD::ADD, dl, MVT::i32,
4162 t13, IntegerPartOfX));
Dale Johannesen601d3c02008-09-05 01:48:15 +00004163 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00004164
Craig Topper538cd482012-11-24 18:52:06 +00004165 // No special expansion.
4166 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op);
Dale Johannesen601d3c02008-09-05 01:48:15 +00004167}
4168
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004169/// visitPow - Lower a pow intrinsic. Handles the special sequences for
4170/// limited-precision mode with x == 10.0f.
Craig Topper327e4cb2012-11-25 08:08:58 +00004171static SDValue expandPow(DebugLoc dl, SDValue LHS, SDValue RHS,
4172 SelectionDAG &DAG, const TargetLowering &TLI) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004173 bool IsExp10 = false;
Craig Topper327e4cb2012-11-25 08:08:58 +00004174 if (LHS.getValueType() == MVT::f32 && LHS.getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004175 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Craig Topper327e4cb2012-11-25 08:08:58 +00004176 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) {
4177 APFloat Ten(10.0f);
4178 IsExp10 = LHSC->isExactlyValue(Ten);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004179 }
4180 }
4181
Craig Topperc1aa6382012-11-25 00:48:58 +00004182 if (IsExp10) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004183 // Put the exponent in the right bit position for later addition to the
4184 // final result:
4185 //
4186 // #define LOG2OF10 3.3219281f
4187 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Craig Topper327e4cb2012-11-25 08:08:58 +00004188 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004189 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00004190 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004191
4192 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004193 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4194 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004195
4196 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004197 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004198 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004199
Craig Topper915562e2012-11-25 00:15:07 +00004200 SDValue TwoToFractionalPartOfX;
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004201 if (LimitFloatPrecision <= 6) {
4202 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004203 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004204 // twoToFractionalPartOfX =
4205 // 0.997535578f +
4206 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004207 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004208 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004209 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004210 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004211 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004212 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004213 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper915562e2012-11-25 00:15:07 +00004214 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4215 getF32Constant(DAG, 0x3f7f5e7e));
Craig Topper08ac4692012-11-16 20:01:39 +00004216 } else if (LimitFloatPrecision <= 12) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004217 // For floating-point precision of 12:
4218 //
4219 // TwoToFractionalPartOfX =
4220 // 0.999892986f +
4221 // (0.696457318f +
4222 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4223 //
4224 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004225 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004226 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004227 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004228 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004229 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4230 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004231 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004232 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper915562e2012-11-25 00:15:07 +00004233 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4234 getF32Constant(DAG, 0x3f7ff8fd));
Craig Topper08ac4692012-11-16 20:01:39 +00004235 } else { // LimitFloatPrecision <= 18
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004236 // For floating-point precision of 18:
4237 //
4238 // TwoToFractionalPartOfX =
4239 // 0.999999982f +
4240 // (0.693148872f +
4241 // (0.240227044f +
4242 // (0.554906021e-1f +
4243 // (0.961591928e-2f +
4244 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4245 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004246 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004247 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004248 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004249 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004250 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4251 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004252 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004253 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4254 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004255 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004256 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4257 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004258 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004259 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4260 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004261 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004262 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topper915562e2012-11-25 00:15:07 +00004263 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4264 getF32Constant(DAG, 0x3f800000));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004265 }
Craig Topper915562e2012-11-25 00:15:07 +00004266
4267 SDValue t13 = DAG.getNode(ISD::BITCAST, dl,MVT::i32,TwoToFractionalPartOfX);
Craig Topper327e4cb2012-11-25 08:08:58 +00004268 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4269 DAG.getNode(ISD::ADD, dl, MVT::i32,
4270 t13, IntegerPartOfX));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004271 }
4272
Craig Topper327e4cb2012-11-25 08:08:58 +00004273 // No special expansion.
4274 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004275}
4276
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004277
4278/// ExpandPowI - Expand a llvm.powi intrinsic.
4279static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
4280 SelectionDAG &DAG) {
4281 // If RHS is a constant, we can expand this out to a multiplication tree,
4282 // otherwise we end up lowering to a call to __powidf2 (for example). When
4283 // optimizing for size, we only want to do this if the expansion would produce
4284 // a small number of multiplies, otherwise we do the full expansion.
4285 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4286 // Get the exponent as a positive value.
4287 unsigned Val = RHSC->getSExtValue();
4288 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004289
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004290 // powi(x, 0) -> 1.0
4291 if (Val == 0)
4292 return DAG.getConstantFP(1.0, LHS.getValueType());
4293
Dan Gohmanae541aa2010-04-15 04:33:49 +00004294 const Function *F = DAG.getMachineFunction().getFunction();
Bill Wendling034b94b2012-12-19 07:18:57 +00004295 if (!F->getFnAttributes().hasAttribute(Attribute::OptimizeForSize) ||
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004296 // If optimizing for size, don't insert too many multiplies. This
4297 // inserts up to 5 multiplies.
4298 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4299 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004300 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004301 // powi(x,15) generates one more multiply than it should), but this has
4302 // the benefit of being both really simple and much better than a libcall.
4303 SDValue Res; // Logically starts equal to 1.0
4304 SDValue CurSquare = LHS;
4305 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004306 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004307 if (Res.getNode())
4308 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4309 else
4310 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004311 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004312
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004313 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4314 CurSquare, CurSquare);
4315 Val >>= 1;
4316 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004317
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004318 // If the original was negative, invert the result, producing 1/(x*x*x).
4319 if (RHSC->getSExtValue() < 0)
4320 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4321 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4322 return Res;
4323 }
4324 }
4325
4326 // Otherwise, expand to a libcall.
4327 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4328}
4329
Devang Patel227dfdb2011-05-16 21:24:05 +00004330// getTruncatedArgReg - Find underlying register used for an truncated
4331// argument.
4332static unsigned getTruncatedArgReg(const SDValue &N) {
4333 if (N.getOpcode() != ISD::TRUNCATE)
4334 return 0;
4335
4336 const SDValue &Ext = N.getOperand(0);
4337 if (Ext.getOpcode() == ISD::AssertZext || Ext.getOpcode() == ISD::AssertSext){
4338 const SDValue &CFR = Ext.getOperand(0);
4339 if (CFR.getOpcode() == ISD::CopyFromReg)
4340 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
Craig Topper7eb46d82012-04-11 04:55:51 +00004341 if (CFR.getOpcode() == ISD::TRUNCATE)
4342 return getTruncatedArgReg(CFR);
Devang Patel227dfdb2011-05-16 21:24:05 +00004343 }
4344 return 0;
4345}
4346
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004347/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4348/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4349/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004350bool
Devang Patel78a06e52010-08-25 20:39:26 +00004351SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00004352 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00004353 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00004354 const Argument *Arg = dyn_cast<Argument>(V);
4355 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004356 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004357
Devang Patel719f6a92010-04-29 20:40:36 +00004358 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00004359 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
4360 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4361
Devang Patela83ce982010-04-29 18:50:36 +00004362 // Ignore inlined function arguments here.
4363 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00004364 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00004365 return false;
4366
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004367 unsigned Reg = 0;
Devang Patel9aee3352011-09-08 22:59:09 +00004368 // Some arguments' frame index is recorded during argument lowering.
4369 Offset = FuncInfo.getArgumentFrameIndex(Arg);
4370 if (Offset)
Craig Topper7eb46d82012-04-11 04:55:51 +00004371 Reg = TRI->getFrameRegister(MF);
Devang Patel0b48ead2010-08-31 22:22:42 +00004372
Devang Patel9aee3352011-09-08 22:59:09 +00004373 if (!Reg && N.getNode()) {
Devang Patel227dfdb2011-05-16 21:24:05 +00004374 if (N.getOpcode() == ISD::CopyFromReg)
4375 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4376 else
4377 Reg = getTruncatedArgReg(N);
4378 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004379 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4380 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4381 if (PR)
4382 Reg = PR;
4383 }
4384 }
4385
Evan Chenga36acad2010-04-29 06:33:38 +00004386 if (!Reg) {
Devang Patela90b3052010-11-02 17:01:30 +00004387 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004388 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004389 if (VMI != FuncInfo.ValueMap.end())
4390 Reg = VMI->second;
Evan Chenga36acad2010-04-29 06:33:38 +00004391 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004392
Devang Patel8bc9ef72010-11-02 17:19:03 +00004393 if (!Reg && N.getNode()) {
Devang Patela90b3052010-11-02 17:01:30 +00004394 // Check if frame index is available.
4395 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004396 if (FrameIndexSDNode *FINode =
Devang Patela90b3052010-11-02 17:01:30 +00004397 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) {
4398 Reg = TRI->getFrameRegister(MF);
4399 Offset = FINode->getIndex();
4400 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004401 }
4402
4403 if (!Reg)
4404 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004405
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004406 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
4407 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00004408 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004409 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004410 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004411}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004412
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004413// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004414#if defined(_MSC_VER) && defined(setjmp) && \
4415 !defined(setjmp_undefined_for_msvc)
4416# pragma push_macro("setjmp")
4417# undef setjmp
4418# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004419#endif
4420
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004421/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4422/// we want to emit this as a call to a named external function, return the name
4423/// otherwise lower it and return null.
4424const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004425SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004426 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004427 SDValue Res;
4428
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004429 switch (Intrinsic) {
4430 default:
4431 // By default, turn this into a target intrinsic node.
4432 visitTargetIntrinsic(I, Intrinsic);
4433 return 0;
4434 case Intrinsic::vastart: visitVAStart(I); return 0;
4435 case Intrinsic::vaend: visitVAEnd(I); return 0;
4436 case Intrinsic::vacopy: visitVACopy(I); return 0;
4437 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004438 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004439 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004440 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004441 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004442 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004443 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004444 return 0;
4445 case Intrinsic::setjmp:
Bill Wendlingc27facc2012-03-05 19:29:36 +00004446 return &"_setjmp"[!TLI.usesUnderscoreSetJmp()];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004447 case Intrinsic::longjmp:
Bill Wendlingc27facc2012-03-05 19:29:36 +00004448 return &"_longjmp"[!TLI.usesUnderscoreLongJmp()];
Chris Lattner824b9582008-11-21 16:42:48 +00004449 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004450 // Assert for address < 256 since we support only user defined address
4451 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004452 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004453 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004454 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004455 < 256 &&
4456 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004457 SDValue Op1 = getValue(I.getArgOperand(0));
4458 SDValue Op2 = getValue(I.getArgOperand(1));
4459 SDValue Op3 = getValue(I.getArgOperand(2));
4460 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4461 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004462 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004463 MachinePointerInfo(I.getArgOperand(0)),
4464 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004465 return 0;
4466 }
Chris Lattner824b9582008-11-21 16:42:48 +00004467 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004468 // Assert for address < 256 since we support only user defined address
4469 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004470 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004471 < 256 &&
4472 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004473 SDValue Op1 = getValue(I.getArgOperand(0));
4474 SDValue Op2 = getValue(I.getArgOperand(1));
4475 SDValue Op3 = getValue(I.getArgOperand(2));
4476 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4477 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004478 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004479 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004480 return 0;
4481 }
Chris Lattner824b9582008-11-21 16:42:48 +00004482 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004483 // Assert for address < 256 since we support only user defined address
4484 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004485 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004486 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004487 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004488 < 256 &&
4489 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004490 SDValue Op1 = getValue(I.getArgOperand(0));
4491 SDValue Op2 = getValue(I.getArgOperand(1));
4492 SDValue Op3 = getValue(I.getArgOperand(2));
4493 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4494 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004495 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004496 MachinePointerInfo(I.getArgOperand(0)),
4497 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004498 return 0;
4499 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004500 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004501 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004502 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004503 const Value *Address = DI.getAddress();
Eric Christopher8f2a88d2012-03-15 21:33:41 +00004504 if (!Address || !DIVariable(Variable).Verify()) {
4505 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004506 return 0;
Eric Christopher8f2a88d2012-03-15 21:33:41 +00004507 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004508
4509 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4510 // but do not always have a corresponding SDNode built. The SDNodeOrder
4511 // absolute, but not relative, values are different depending on whether
4512 // debug info exists.
4513 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004514
4515 // Check if address has undef value.
4516 if (isa<UndefValue>(Address) ||
4517 (Address->use_empty() && !isa<Argument>(Address))) {
Eric Christopher24413672012-02-23 03:39:39 +00004518 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patel3f74a112010-09-02 21:29:42 +00004519 return 0;
4520 }
4521
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004522 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004523 if (!N.getNode() && isa<Argument>(Address))
4524 // Check unused arguments map.
4525 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004526 SDDbgValue *SDV;
4527 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004528 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4529 Address = BCI->getOperand(0);
Eric Christopher178606d2012-02-24 01:59:08 +00004530 // Parameters are handled specially.
4531 bool isParameter =
4532 (DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable ||
4533 isa<Argument>(Address));
4534
Devang Patel8e741ed2010-09-02 21:02:27 +00004535 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4536
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004537 if (isParameter && !AI) {
4538 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4539 if (FINode)
4540 // Byval parameter. We have a frame index at this point.
4541 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4542 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004543 else {
Devang Patel227dfdb2011-05-16 21:24:05 +00004544 // Address is an argument, so try to emit its dbg value using
4545 // virtual register info from the FuncInfo.ValueMap.
4546 EmitFuncArgumentDbgValue(Address, Variable, 0, N);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004547 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004548 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004549 } else if (AI)
4550 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4551 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004552 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004553 // Can't do anything with other non-AI cases yet.
Eric Christopher24413672012-02-23 03:39:39 +00004554 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Eric Christopher178606d2012-02-24 01:59:08 +00004555 DEBUG(dbgs() << "non-AllocaInst issue for Address: \n\t");
4556 DEBUG(Address->dump());
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004557 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004558 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004559 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4560 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004561 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004562 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004563 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004564 // If variable is pinned by a alloca in dominating bb then
4565 // use StaticAllocaMap.
4566 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004567 if (AI->getParent() != DI.getParent()) {
4568 DenseMap<const AllocaInst*, int>::iterator SI =
4569 FuncInfo.StaticAllocaMap.find(AI);
4570 if (SI != FuncInfo.StaticAllocaMap.end()) {
4571 SDV = DAG.getDbgValue(Variable, SI->second,
4572 0, dl, SDNodeOrder);
4573 DAG.AddDbgValue(SDV, 0, false);
4574 return 0;
4575 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004576 }
4577 }
Eric Christopher0822e012012-02-23 03:39:43 +00004578 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patel6cd467b2010-08-26 22:53:27 +00004579 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004580 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004581 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004582 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004583 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004584 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004585 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004586 return 0;
4587
4588 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004589 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004590 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004591 if (!V)
4592 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004593
4594 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4595 // but do not always have a corresponding SDNode built. The SDNodeOrder
4596 // absolute, but not relative, values are different depending on whether
4597 // debug info exists.
4598 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004599 SDDbgValue *SDV;
Devang Patel57871242011-08-03 23:13:55 +00004600 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004601 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4602 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004603 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004604 // Do not use getValue() in here; we don't want to generate code at
4605 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004606 SDValue N = NodeMap[V];
4607 if (!N.getNode() && isa<Argument>(V))
4608 // Check unused arguments map.
4609 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004610 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004611 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004612 SDV = DAG.getDbgValue(Variable, N.getNode(),
4613 N.getResNo(), Offset, dl, SDNodeOrder);
4614 DAG.AddDbgValue(SDV, N.getNode(), false);
4615 }
Devang Patela778f5c2011-02-18 22:43:42 +00004616 } else if (!V->use_empty() ) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004617 // Do not call getValue(V) yet, as we don't want to generate code.
4618 // Remember it for later.
4619 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4620 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004621 } else {
Devang Patel00190342010-03-15 19:15:44 +00004622 // We may expand this to cover more cases. One case where we have no
Devang Patelafeaae72010-12-06 22:39:26 +00004623 // data available is an unreferenced parameter.
Eric Christopher0822e012012-02-23 03:39:43 +00004624 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004625 }
Devang Patel00190342010-03-15 19:15:44 +00004626 }
4627
4628 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004629 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004630 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004631 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004632 // Don't handle byval struct arguments or VLAs, for example.
Eric Christopher7e1e18f2012-03-26 06:10:32 +00004633 if (!AI) {
Eric Christopher9fc5c832012-03-28 07:34:36 +00004634 DEBUG(dbgs() << "Dropping debug location info for:\n " << DI << "\n");
4635 DEBUG(dbgs() << " Last seen at:\n " << *V << "\n");
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004636 return 0;
Eric Christopher7e1e18f2012-03-26 06:10:32 +00004637 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004638 DenseMap<const AllocaInst*, int>::iterator SI =
4639 FuncInfo.StaticAllocaMap.find(AI);
4640 if (SI == FuncInfo.StaticAllocaMap.end())
4641 return 0; // VLAs.
4642 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004643
Chris Lattner512063d2010-04-05 06:19:28 +00004644 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4645 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4646 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004647 return 0;
4648 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004649
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004650 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004651 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004652 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004653 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4654 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004655 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004656 return 0;
4657 }
4658
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004659 case Intrinsic::eh_return_i32:
4660 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004661 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4662 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4663 MVT::Other,
4664 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004665 getValue(I.getArgOperand(0)),
4666 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004667 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004668 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004669 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004670 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004671 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004672 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004673 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004674 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004675 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004676 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004677 TLI.getPointerTy()),
4678 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004679 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004680 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004681 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004682 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4683 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004684 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004685 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004686 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004687 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004688 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004689 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004690 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004691
Chris Lattner512063d2010-04-05 06:19:28 +00004692 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004693 return 0;
4694 }
Bill Wendling6ef94172011-09-28 03:36:43 +00004695 case Intrinsic::eh_sjlj_functioncontext: {
4696 // Get and store the index of the function context.
4697 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingadbf7b22011-09-28 03:52:41 +00004698 AllocaInst *FnCtx =
4699 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling6ef94172011-09-28 03:36:43 +00004700 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4701 MFI->setFunctionContextIndex(FI);
4702 return 0;
4703 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004704 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendlingce370cf2011-10-07 21:25:38 +00004705 SDValue Ops[2];
4706 Ops[0] = getRoot();
4707 Ops[1] = getValue(I.getArgOperand(0));
4708 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, dl,
4709 DAG.getVTList(MVT::i32, MVT::Other),
4710 Ops, 2);
4711 setValue(&I, Op.getValue(0));
4712 DAG.setRoot(Op.getValue(1));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004713 return 0;
4714 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004715 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004716 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004717 getRoot(), getValue(I.getArgOperand(0))));
4718 return 0;
4719 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004720
Dale Johannesen0488fb62010-09-30 23:57:10 +00004721 case Intrinsic::x86_mmx_pslli_w:
4722 case Intrinsic::x86_mmx_pslli_d:
4723 case Intrinsic::x86_mmx_pslli_q:
4724 case Intrinsic::x86_mmx_psrli_w:
4725 case Intrinsic::x86_mmx_psrli_d:
4726 case Intrinsic::x86_mmx_psrli_q:
4727 case Intrinsic::x86_mmx_psrai_w:
4728 case Intrinsic::x86_mmx_psrai_d: {
4729 SDValue ShAmt = getValue(I.getArgOperand(1));
4730 if (isa<ConstantSDNode>(ShAmt)) {
4731 visitTargetIntrinsic(I, Intrinsic);
4732 return 0;
4733 }
4734 unsigned NewIntrinsic = 0;
4735 EVT ShAmtVT = MVT::v2i32;
4736 switch (Intrinsic) {
4737 case Intrinsic::x86_mmx_pslli_w:
4738 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4739 break;
4740 case Intrinsic::x86_mmx_pslli_d:
4741 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4742 break;
4743 case Intrinsic::x86_mmx_pslli_q:
4744 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4745 break;
4746 case Intrinsic::x86_mmx_psrli_w:
4747 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4748 break;
4749 case Intrinsic::x86_mmx_psrli_d:
4750 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4751 break;
4752 case Intrinsic::x86_mmx_psrli_q:
4753 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4754 break;
4755 case Intrinsic::x86_mmx_psrai_w:
4756 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4757 break;
4758 case Intrinsic::x86_mmx_psrai_d:
4759 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4760 break;
4761 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4762 }
4763
4764 // The vector shift intrinsics with scalars uses 32b shift amounts but
4765 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4766 // to be zero.
4767 // We must do this early because v2i32 is not a legal type.
Dale Johannesen0488fb62010-09-30 23:57:10 +00004768 SDValue ShOps[2];
4769 ShOps[0] = ShAmt;
4770 ShOps[1] = DAG.getConstant(0, MVT::i32);
4771 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4772 EVT DestVT = TLI.getValueType(I.getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004773 ShAmt = DAG.getNode(ISD::BITCAST, dl, DestVT, ShAmt);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004774 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4775 DAG.getConstant(NewIntrinsic, MVT::i32),
4776 getValue(I.getArgOperand(0)), ShAmt);
4777 setValue(&I, Res);
4778 return 0;
4779 }
Pete Cooperd18134f2012-02-24 03:51:49 +00004780 case Intrinsic::x86_avx_vinsertf128_pd_256:
4781 case Intrinsic::x86_avx_vinsertf128_ps_256:
Craig Topperb45c9692012-04-07 22:32:29 +00004782 case Intrinsic::x86_avx_vinsertf128_si_256:
4783 case Intrinsic::x86_avx2_vinserti128: {
Pete Cooperd18134f2012-02-24 03:51:49 +00004784 EVT DestVT = TLI.getValueType(I.getType());
4785 EVT ElVT = TLI.getValueType(I.getArgOperand(1)->getType());
4786 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(2))->getZExtValue() & 1) *
4787 ElVT.getVectorNumElements();
4788 Res = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, DestVT,
4789 getValue(I.getArgOperand(0)),
4790 getValue(I.getArgOperand(1)),
Craig Topperf6dc7922012-09-05 05:48:09 +00004791 DAG.getIntPtrConstant(Idx));
4792 setValue(&I, Res);
4793 return 0;
4794 }
4795 case Intrinsic::x86_avx_vextractf128_pd_256:
4796 case Intrinsic::x86_avx_vextractf128_ps_256:
4797 case Intrinsic::x86_avx_vextractf128_si_256:
4798 case Intrinsic::x86_avx2_vextracti128: {
Craig Topperf6dc7922012-09-05 05:48:09 +00004799 EVT DestVT = TLI.getValueType(I.getType());
4800 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(1))->getZExtValue() & 1) *
4801 DestVT.getVectorNumElements();
4802 Res = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, DestVT,
4803 getValue(I.getArgOperand(0)),
4804 DAG.getIntPtrConstant(Idx));
Pete Cooperd18134f2012-02-24 03:51:49 +00004805 setValue(&I, Res);
4806 return 0;
4807 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004808 case Intrinsic::convertff:
4809 case Intrinsic::convertfsi:
4810 case Intrinsic::convertfui:
4811 case Intrinsic::convertsif:
4812 case Intrinsic::convertuif:
4813 case Intrinsic::convertss:
4814 case Intrinsic::convertsu:
4815 case Intrinsic::convertus:
4816 case Intrinsic::convertuu: {
4817 ISD::CvtCode Code = ISD::CVT_INVALID;
4818 switch (Intrinsic) {
Craig Topperc42e6402012-04-11 04:34:11 +00004819 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Mon P Wang77cdf302008-11-10 20:54:11 +00004820 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4821 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4822 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4823 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4824 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4825 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4826 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4827 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4828 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4829 }
Owen Andersone50ed302009-08-10 22:56:29 +00004830 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004831 const Value *Op1 = I.getArgOperand(0);
Craig Topper134f78c2012-11-24 23:05:23 +00004832 Res = DAG.getConvertRndSat(DestVT, dl, getValue(Op1),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004833 DAG.getValueType(DestVT),
4834 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004835 getValue(I.getArgOperand(1)),
4836 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004837 Code);
4838 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004839 return 0;
4840 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004841 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004842 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4843 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004844 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004845 case Intrinsic::log:
Craig Topper5d1e0892012-11-23 18:38:31 +00004846 setValue(&I, expandLog(dl, getValue(I.getArgOperand(0)), DAG, TLI));
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004847 return 0;
4848 case Intrinsic::log2:
Craig Topper5d1e0892012-11-23 18:38:31 +00004849 setValue(&I, expandLog2(dl, getValue(I.getArgOperand(0)), DAG, TLI));
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004850 return 0;
4851 case Intrinsic::log10:
Craig Topper5d1e0892012-11-23 18:38:31 +00004852 setValue(&I, expandLog10(dl, getValue(I.getArgOperand(0)), DAG, TLI));
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004853 return 0;
4854 case Intrinsic::exp:
Craig Topper538cd482012-11-24 18:52:06 +00004855 setValue(&I, expandExp(dl, getValue(I.getArgOperand(0)), DAG, TLI));
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004856 return 0;
4857 case Intrinsic::exp2:
Craig Topper538cd482012-11-24 18:52:06 +00004858 setValue(&I, expandExp2(dl, getValue(I.getArgOperand(0)), DAG, TLI));
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004859 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004860 case Intrinsic::pow:
Craig Topper327e4cb2012-11-25 08:08:58 +00004861 setValue(&I, expandPow(dl, getValue(I.getArgOperand(0)),
4862 getValue(I.getArgOperand(1)), DAG, TLI));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004863 return 0;
Craig Topper9bd4dd72012-11-16 07:48:23 +00004864 case Intrinsic::sqrt:
Peter Collingbourneb34d3aa2012-05-28 21:48:37 +00004865 case Intrinsic::fabs:
Craig Topper9bd4dd72012-11-16 07:48:23 +00004866 case Intrinsic::sin:
4867 case Intrinsic::cos:
Dan Gohman27db99f2012-07-26 17:43:27 +00004868 case Intrinsic::floor:
Craig Topper49010472012-11-15 06:51:10 +00004869 case Intrinsic::ceil:
Craig Topper49010472012-11-15 06:51:10 +00004870 case Intrinsic::trunc:
Craig Topper49010472012-11-15 06:51:10 +00004871 case Intrinsic::rint:
Craig Topper9bd4dd72012-11-16 07:48:23 +00004872 case Intrinsic::nearbyint: {
4873 unsigned Opcode;
4874 switch (Intrinsic) {
4875 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4876 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break;
4877 case Intrinsic::fabs: Opcode = ISD::FABS; break;
4878 case Intrinsic::sin: Opcode = ISD::FSIN; break;
4879 case Intrinsic::cos: Opcode = ISD::FCOS; break;
4880 case Intrinsic::floor: Opcode = ISD::FFLOOR; break;
4881 case Intrinsic::ceil: Opcode = ISD::FCEIL; break;
4882 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break;
4883 case Intrinsic::rint: Opcode = ISD::FRINT; break;
4884 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break;
4885 }
4886
4887 setValue(&I, DAG.getNode(Opcode, dl,
Craig Topper49010472012-11-15 06:51:10 +00004888 getValue(I.getArgOperand(0)).getValueType(),
4889 getValue(I.getArgOperand(0))));
4890 return 0;
Craig Topper9bd4dd72012-11-16 07:48:23 +00004891 }
Cameron Zwarich33390842011-07-08 21:39:21 +00004892 case Intrinsic::fma:
4893 setValue(&I, DAG.getNode(ISD::FMA, dl,
4894 getValue(I.getArgOperand(0)).getValueType(),
4895 getValue(I.getArgOperand(0)),
4896 getValue(I.getArgOperand(1)),
4897 getValue(I.getArgOperand(2))));
4898 return 0;
Lang Hames5afba6f2012-06-05 19:07:46 +00004899 case Intrinsic::fmuladd: {
4900 EVT VT = TLI.getValueType(I.getType());
Lang Hamese0231412012-06-22 01:09:09 +00004901 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
Lang Hamesb47ec402012-11-22 03:31:45 +00004902 TLI.isOperationLegalOrCustom(ISD::FMA, VT) &&
Lang Hamese0231412012-06-22 01:09:09 +00004903 TLI.isFMAFasterThanMulAndAdd(VT)){
Lang Hames5afba6f2012-06-05 19:07:46 +00004904 setValue(&I, DAG.getNode(ISD::FMA, dl,
4905 getValue(I.getArgOperand(0)).getValueType(),
4906 getValue(I.getArgOperand(0)),
4907 getValue(I.getArgOperand(1)),
4908 getValue(I.getArgOperand(2))));
4909 } else {
4910 SDValue Mul = DAG.getNode(ISD::FMUL, dl,
4911 getValue(I.getArgOperand(0)).getValueType(),
4912 getValue(I.getArgOperand(0)),
4913 getValue(I.getArgOperand(1)));
4914 SDValue Add = DAG.getNode(ISD::FADD, dl,
4915 getValue(I.getArgOperand(0)).getValueType(),
4916 Mul,
4917 getValue(I.getArgOperand(2)));
4918 setValue(&I, Add);
4919 }
4920 return 0;
4921 }
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004922 case Intrinsic::convert_to_fp16:
4923 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004924 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004925 return 0;
4926 case Intrinsic::convert_from_fp16:
4927 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004928 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004929 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004930 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004931 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004932 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004933 return 0;
4934 }
4935 case Intrinsic::readcyclecounter: {
4936 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004937 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4938 DAG.getVTList(MVT::i64, MVT::Other),
4939 &Op, 1);
4940 setValue(&I, Res);
4941 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004942 return 0;
4943 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004944 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004945 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004946 getValue(I.getArgOperand(0)).getValueType(),
4947 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004948 return 0;
4949 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004950 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth63974b22011-12-13 01:56:10 +00004951 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004952 EVT Ty = Arg.getValueType();
Chandler Carruth63974b22011-12-13 01:56:10 +00004953 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
4954 dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004955 return 0;
4956 }
4957 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004958 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth63974b22011-12-13 01:56:10 +00004959 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004960 EVT Ty = Arg.getValueType();
Chandler Carruth63974b22011-12-13 01:56:10 +00004961 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
4962 dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004963 return 0;
4964 }
4965 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004966 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004967 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004968 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004969 return 0;
4970 }
4971 case Intrinsic::stacksave: {
4972 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004973 Res = DAG.getNode(ISD::STACKSAVE, dl,
4974 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4975 setValue(&I, Res);
4976 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004977 return 0;
4978 }
4979 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004980 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004981 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004982 return 0;
4983 }
Bill Wendling57344502008-11-18 11:01:33 +00004984 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004985 // Emit code into the DAG to store the stack guard onto the stack.
4986 MachineFunction &MF = DAG.getMachineFunction();
4987 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004988 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004989
Gabor Greif0635f352010-06-25 09:38:13 +00004990 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4991 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004992
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004993 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004994 MFI->setStackProtectorIndex(FI);
4995
4996 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4997
4998 // Store the stack protector onto the stack.
Craig Topper134f78c2012-11-24 23:05:23 +00004999 Res = DAG.getStore(getRoot(), dl, Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00005000 MachinePointerInfo::getFixedStack(FI),
5001 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005002 setValue(&I, Res);
5003 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00005004 return 0;
5005 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00005006 case Intrinsic::objectsize: {
5007 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00005008 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00005009
5010 assert(CI && "Non-constant type in __builtin_object_size?");
5011
Gabor Greif0635f352010-06-25 09:38:13 +00005012 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00005013 EVT Ty = Arg.getValueType();
5014
Dan Gohmane368b462010-06-18 14:22:04 +00005015 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005016 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005017 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005018 Res = DAG.getConstant(0, Ty);
5019
5020 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005021 return 0;
5022 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005023 case Intrinsic::var_annotation:
5024 // Discard annotate attributes
5025 return 0;
5026
5027 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00005028 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005029
5030 SDValue Ops[6];
5031 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005032 Ops[1] = getValue(I.getArgOperand(0));
5033 Ops[2] = getValue(I.getArgOperand(1));
5034 Ops[3] = getValue(I.getArgOperand(2));
5035 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005036 Ops[5] = DAG.getSrcValue(F);
5037
Duncan Sands4a544a72011-09-06 13:37:06 +00005038 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, dl, MVT::Other, Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005039
Duncan Sands4a544a72011-09-06 13:37:06 +00005040 DAG.setRoot(Res);
5041 return 0;
5042 }
5043 case Intrinsic::adjust_trampoline: {
5044 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, dl,
5045 TLI.getPointerTy(),
5046 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005047 return 0;
5048 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005049 case Intrinsic::gcroot:
5050 if (GFI) {
Bill Wendling95dd4422012-05-01 22:50:45 +00005051 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts();
Gabor Greif0635f352010-06-25 09:38:13 +00005052 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005053
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005054 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
5055 GFI->addStackRoot(FI->getIndex(), TypeMap);
5056 }
5057 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005058 case Intrinsic::gcread:
5059 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00005060 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005061 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00005062 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005063 return 0;
Jakub Staszak9da99342011-07-06 18:22:43 +00005064
5065 case Intrinsic::expect: {
5066 // Just replace __builtin_expect(exp, c) with EXP.
5067 setValue(&I, getValue(I.getArgOperand(0)));
5068 return 0;
5069 }
5070
Shuxin Yang970755e2012-10-19 20:11:16 +00005071 case Intrinsic::debugtrap:
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005072 case Intrinsic::trap: {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005073 StringRef TrapFuncName = TM.Options.getTrapFunctionName();
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005074 if (TrapFuncName.empty()) {
Shuxin Yang970755e2012-10-19 20:11:16 +00005075 ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ?
5076 ISD::TRAP : ISD::DEBUGTRAP;
5077 DAG.setRoot(DAG.getNode(Op, dl,MVT::Other, getRoot()));
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005078 return 0;
5079 }
5080 TargetLowering::ArgListTy Args;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00005081 TargetLowering::
5082 CallLoweringInfo CLI(getRoot(), I.getType(),
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005083 false, false, false, false, 0, CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00005084 /*isTailCall=*/false,
5085 /*doesNotRet=*/false, /*isReturnValueUsed=*/true,
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005086 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()),
Craig Topper134f78c2012-11-24 23:05:23 +00005087 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00005088 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005089 DAG.setRoot(Result.second);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005090 return 0;
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005091 }
Shuxin Yang970755e2012-10-19 20:11:16 +00005092
Bill Wendlingef375462008-11-21 02:38:44 +00005093 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005094 case Intrinsic::sadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005095 case Intrinsic::usub_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005096 case Intrinsic::ssub_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005097 case Intrinsic::umul_with_overflow:
Craig Topperc42e6402012-04-11 04:34:11 +00005098 case Intrinsic::smul_with_overflow: {
5099 ISD::NodeType Op;
5100 switch (Intrinsic) {
5101 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5102 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break;
5103 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break;
5104 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break;
5105 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break;
5106 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break;
5107 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break;
5108 }
5109 SDValue Op1 = getValue(I.getArgOperand(0));
5110 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling7cdc3c82008-11-21 02:03:52 +00005111
Craig Topperc42e6402012-04-11 04:34:11 +00005112 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Craig Topper134f78c2012-11-24 23:05:23 +00005113 setValue(&I, DAG.getNode(Op, dl, VTs, Op1, Op2));
Craig Topperc42e6402012-04-11 04:34:11 +00005114 return 0;
5115 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005116 case Intrinsic::prefetch: {
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005117 SDValue Ops[5];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005118 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005119 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005120 Ops[1] = getValue(I.getArgOperand(0));
5121 Ops[2] = getValue(I.getArgOperand(1));
5122 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005123 Ops[4] = getValue(I.getArgOperand(3));
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005124 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, dl,
5125 DAG.getVTList(MVT::Other),
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005126 &Ops[0], 5,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005127 EVT::getIntegerVT(*Context, 8),
5128 MachinePointerInfo(I.getArgOperand(0)),
5129 0, /* align */
5130 false, /* volatile */
5131 rw==0, /* read */
5132 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005133 return 0;
5134 }
Duncan Sandsf07c9492009-11-10 09:08:09 +00005135 case Intrinsic::lifetime_start:
Nadav Rotemc05d3062012-09-06 09:17:37 +00005136 case Intrinsic::lifetime_end: {
Nadav Rotemc05d3062012-09-06 09:17:37 +00005137 bool IsStart = (Intrinsic == Intrinsic::lifetime_start);
Nadav Rotem9a2ae002012-09-10 08:43:23 +00005138 // Stack coloring is not enabled in O0, discard region information.
5139 if (TM.getOptLevel() == CodeGenOpt::None)
5140 return 0;
Nadav Rotemc05d3062012-09-06 09:17:37 +00005141
Nadav Rotem9a2ae002012-09-10 08:43:23 +00005142 SmallVector<Value *, 4> Allocas;
5143 GetUnderlyingObjects(I.getArgOperand(1), Allocas, TD);
5144
5145 for (SmallVector<Value*, 4>::iterator Object = Allocas.begin(),
5146 E = Allocas.end(); Object != E; ++Object) {
5147 AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object);
5148
5149 // Could not find an Alloca.
5150 if (!LifetimeObject)
5151 continue;
5152
5153 int FI = FuncInfo.StaticAllocaMap[LifetimeObject];
5154
5155 SDValue Ops[2];
5156 Ops[0] = getRoot();
5157 Ops[1] = DAG.getFrameIndex(FI, TLI.getPointerTy(), true);
5158 unsigned Opcode = (IsStart ? ISD::LIFETIME_START : ISD::LIFETIME_END);
5159
5160 Res = DAG.getNode(Opcode, dl, MVT::Other, Ops, 2);
5161 DAG.setRoot(Res);
5162 }
Nadav Rotemc05d3062012-09-06 09:17:37 +00005163 }
5164 case Intrinsic::invariant_start:
Duncan Sandsf07c9492009-11-10 09:08:09 +00005165 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00005166 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00005167 return 0;
5168 case Intrinsic::invariant_end:
Duncan Sandsf07c9492009-11-10 09:08:09 +00005169 // Discard region information.
5170 return 0;
Nuno Lopes85b40892012-06-28 22:30:12 +00005171 case Intrinsic::donothing:
5172 // ignore
5173 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005174 }
5175}
5176
Dan Gohman46510a72010-04-15 01:51:59 +00005177void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00005178 bool isTailCall,
5179 MachineBasicBlock *LandingPad) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005180 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5181 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5182 Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00005183 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00005184 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005185
5186 TargetLowering::ArgListTy Args;
5187 TargetLowering::ArgListEntry Entry;
5188 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005189
5190 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00005191 SmallVector<ISD::OutputArg, 4> Outs;
Dan Gohman84023e02010-07-10 09:00:22 +00005192 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
Eli Friedman2db0e9e2012-05-25 00:09:29 +00005193 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005194
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005195 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Bill Wendling96cb1122012-07-19 00:04:14 +00005196 DAG.getMachineFunction(),
5197 FTy->isVarArg(), Outs,
5198 FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005199
5200 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00005201 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005202
5203 if (!CanLowerReturn) {
Micah Villmow3574eca2012-10-08 16:38:25 +00005204 uint64_t TySize = TLI.getDataLayout()->getTypeAllocSize(
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005205 FTy->getReturnType());
Micah Villmow3574eca2012-10-08 16:38:25 +00005206 unsigned Align = TLI.getDataLayout()->getPrefTypeAlignment(
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005207 FTy->getReturnType());
5208 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00005209 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005210 Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005211
Chris Lattnerecf42c42010-09-21 16:36:31 +00005212 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005213 Entry.Node = DemoteStackSlot;
5214 Entry.Ty = StackSlotPtrType;
5215 Entry.isSExt = false;
5216 Entry.isZExt = false;
5217 Entry.isInReg = false;
5218 Entry.isSRet = true;
5219 Entry.isNest = false;
5220 Entry.isByVal = false;
5221 Entry.Alignment = Align;
5222 Args.push_back(Entry);
5223 RetTy = Type::getVoidTy(FTy->getContext());
5224 }
5225
Dan Gohman46510a72010-04-15 01:51:59 +00005226 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005227 i != e; ++i) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00005228 const Value *V = *i;
5229
5230 // Skip empty types
5231 if (V->getType()->isEmptyTy())
5232 continue;
5233
5234 SDValue ArgNode = getValue(V);
5235 Entry.Node = ArgNode; Entry.Ty = V->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005236
5237 unsigned attrInd = i - CS.arg_begin() + 1;
Bill Wendling034b94b2012-12-19 07:18:57 +00005238 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
5239 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
5240 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
5241 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
5242 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
5243 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005244 Entry.Alignment = CS.getParamAlignment(attrInd);
5245 Args.push_back(Entry);
5246 }
5247
Chris Lattner512063d2010-04-05 06:19:28 +00005248 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005249 // Insert a label before the invoke call to mark the try range. This can be
5250 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005251 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00005252
Jim Grosbachca752c92010-01-28 01:45:32 +00005253 // For SjLj, keep track of which landing pads go with which invokes
5254 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00005255 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00005256 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00005257 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling30e67402011-10-05 22:24:35 +00005258 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendlinga8512ed2011-10-04 22:00:35 +00005259
Jim Grosbachca752c92010-01-28 01:45:32 +00005260 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00005261 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00005262 }
5263
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005264 // Both PendingLoads and PendingExports must be flushed here;
5265 // this call might not return.
5266 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00005267 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005268 }
5269
Dan Gohman98ca4f22009-08-05 01:29:28 +00005270 // Check if target-independent constraints permit a tail call here.
5271 // Target-dependent constraints are checked within TLI.LowerCallTo.
5272 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00005273 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00005274 isTailCall = false;
5275
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00005276 TargetLowering::
5277 CallLoweringInfo CLI(getRoot(), RetTy, FTy, isTailCall, Callee, Args, DAG,
5278 getCurDebugLoc(), CS);
5279 std::pair<SDValue,SDValue> Result = TLI.LowerCallTo(CLI);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005280 assert((isTailCall || Result.second.getNode()) &&
5281 "Non-null chain expected with non-tail call!");
5282 assert((Result.second.getNode() || !Result.first.getNode()) &&
5283 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00005284 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005285 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00005286 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005287 // The instruction result is the result of loading from the
5288 // hidden sret parameter.
5289 SmallVector<EVT, 1> PVTs;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005290 Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005291
5292 ComputeValueVTs(TLI, PtrRetTy, PVTs);
5293 assert(PVTs.size() == 1 && "Pointers should fit in one register");
5294 EVT PtrVT = PVTs[0];
Eli Friedman2db0e9e2012-05-25 00:09:29 +00005295
5296 SmallVector<EVT, 4> RetTys;
5297 SmallVector<uint64_t, 4> Offsets;
5298 RetTy = FTy->getReturnType();
5299 ComputeValueVTs(TLI, RetTy, RetTys, &Offsets);
5300
5301 unsigned NumValues = RetTys.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005302 SmallVector<SDValue, 4> Values(NumValues);
5303 SmallVector<SDValue, 4> Chains(NumValues);
5304
5305 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00005306 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
5307 DemoteStackSlot,
5308 DAG.getConstant(Offsets[i], PtrVT));
Eli Friedman2db0e9e2012-05-25 00:09:29 +00005309 SDValue L = DAG.getLoad(RetTys[i], getCurDebugLoc(), Result.second, Add,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005310 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005311 false, false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005312 Values[i] = L;
5313 Chains[i] = L.getValue(1);
5314 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005315
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005316 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
5317 MVT::Other, &Chains[0], NumValues);
5318 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005319
Bill Wendling4533cac2010-01-28 21:51:40 +00005320 setValue(CS.getInstruction(),
5321 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
5322 DAG.getVTList(&RetTys[0], RetTys.size()),
Eli Friedman2db0e9e2012-05-25 00:09:29 +00005323 &Values[0], Values.size()));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005324 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005325
Evan Chengc249e482011-04-01 19:57:01 +00005326 // Assign order to nodes here. If the call does not produce a result, it won't
5327 // be mapped to a SDNode and visit() will not assign it an order number.
Evan Cheng8380c032011-04-01 19:42:22 +00005328 if (!Result.second.getNode()) {
Evan Chengc249e482011-04-01 19:57:01 +00005329 // As a special case, a null chain means that a tail call has been emitted and
5330 // the DAG root is already updated.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005331 HasTailCall = true;
Evan Cheng8380c032011-04-01 19:42:22 +00005332 ++SDNodeOrder;
5333 AssignOrderingToNode(DAG.getRoot().getNode());
5334 } else {
5335 DAG.setRoot(Result.second);
5336 ++SDNodeOrder;
5337 AssignOrderingToNode(Result.second.getNode());
5338 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005339
Chris Lattner512063d2010-04-05 06:19:28 +00005340 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005341 // Insert a label at the end of the invoke call to mark the try range. This
5342 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005343 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00005344 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005345
5346 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00005347 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005348 }
5349}
5350
Chris Lattner8047d9a2009-12-24 00:37:38 +00005351/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5352/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00005353static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
5354 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00005355 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00005356 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005357 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00005358 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005359 if (C->isNullValue())
5360 continue;
5361 // Unknown instruction.
5362 return false;
5363 }
5364 return true;
5365}
5366
Dan Gohman46510a72010-04-15 01:51:59 +00005367static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005368 Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00005369 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005370
Chris Lattner8047d9a2009-12-24 00:37:38 +00005371 // Check to see if this load can be trivially constant folded, e.g. if the
5372 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00005373 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005374 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00005375 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00005376 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005377
Dan Gohman46510a72010-04-15 01:51:59 +00005378 if (const Constant *LoadCst =
5379 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
5380 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005381 return Builder.getValue(LoadCst);
5382 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005383
Chris Lattner8047d9a2009-12-24 00:37:38 +00005384 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5385 // still constant memory, the input chain can be the entry node.
5386 SDValue Root;
5387 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005388
Chris Lattner8047d9a2009-12-24 00:37:38 +00005389 // Do not serialize (non-volatile) loads of constant memory with anything.
5390 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5391 Root = Builder.DAG.getEntryNode();
5392 ConstantMemory = true;
5393 } else {
5394 // Do not serialize non-volatile loads against each other.
5395 Root = Builder.DAG.getRoot();
5396 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005397
Chris Lattner8047d9a2009-12-24 00:37:38 +00005398 SDValue Ptr = Builder.getValue(PtrVal);
5399 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005400 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00005401 false /*volatile*/,
Pete Cooperd752e0f2011-11-08 18:42:53 +00005402 false /*nontemporal*/,
5403 false /*isinvariant*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005404
Chris Lattner8047d9a2009-12-24 00:37:38 +00005405 if (!ConstantMemory)
5406 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5407 return LoadVal;
5408}
5409
5410
5411/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5412/// If so, return true and lower it, otherwise return false and it will be
5413/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00005414bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005415 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00005416 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00005417 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005418
Gabor Greif0635f352010-06-25 09:38:13 +00005419 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00005420 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00005421 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00005422 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005423 return false;
5424
Gabor Greif0635f352010-06-25 09:38:13 +00005425 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005426
Chris Lattner8047d9a2009-12-24 00:37:38 +00005427 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5428 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00005429 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
5430 bool ActuallyDoIt = true;
5431 MVT LoadVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005432 Type *LoadTy;
Chris Lattner04b091a2009-12-24 01:07:17 +00005433 switch (Size->getZExtValue()) {
5434 default:
5435 LoadVT = MVT::Other;
5436 LoadTy = 0;
5437 ActuallyDoIt = false;
5438 break;
5439 case 2:
5440 LoadVT = MVT::i16;
5441 LoadTy = Type::getInt16Ty(Size->getContext());
5442 break;
5443 case 4:
5444 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005445 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005446 break;
5447 case 8:
5448 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005449 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005450 break;
5451 /*
5452 case 16:
5453 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005454 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005455 LoadTy = VectorType::get(LoadTy, 4);
5456 break;
5457 */
5458 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005459
Chris Lattner04b091a2009-12-24 01:07:17 +00005460 // This turns into unaligned loads. We only do this if the target natively
5461 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5462 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005463
Chris Lattner04b091a2009-12-24 01:07:17 +00005464 // Require that we can find a legal MVT, and only do this if the target
5465 // supports unaligned loads of that type. Expanding into byte loads would
5466 // bloat the code.
5467 if (ActuallyDoIt && Size->getZExtValue() > 4) {
5468 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5469 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
5470 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
5471 ActuallyDoIt = false;
5472 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005473
Chris Lattner04b091a2009-12-24 01:07:17 +00005474 if (ActuallyDoIt) {
5475 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5476 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005477
Chris Lattner04b091a2009-12-24 01:07:17 +00005478 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
5479 ISD::SETNE);
5480 EVT CallVT = TLI.getValueType(I.getType(), true);
5481 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
5482 return true;
5483 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005484 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005485
5486
Chris Lattner8047d9a2009-12-24 00:37:38 +00005487 return false;
5488}
5489
Bob Wilson53624a22012-08-03 23:29:17 +00005490/// visitUnaryFloatCall - If a call instruction is a unary floating-point
5491/// operation (as expected), translate it to an SDNode with the specified opcode
5492/// and return true.
5493bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I,
5494 unsigned Opcode) {
5495 // Sanity check that it really is a unary floating-point call.
5496 if (I.getNumArgOperands() != 1 ||
5497 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
5498 I.getType() != I.getArgOperand(0)->getType() ||
5499 !I.onlyReadsMemory())
5500 return false;
5501
5502 SDValue Tmp = getValue(I.getArgOperand(0));
5503 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(), Tmp.getValueType(), Tmp));
5504 return true;
5505}
Chris Lattner8047d9a2009-12-24 00:37:38 +00005506
Dan Gohman46510a72010-04-15 01:51:59 +00005507void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005508 // Handle inline assembly differently.
5509 if (isa<InlineAsm>(I.getCalledValue())) {
5510 visitInlineAsm(&I);
5511 return;
5512 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005513
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005514 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Michael J. Spencerc9c137b2012-02-22 19:06:13 +00005515 ComputeUsesVAFloatArgument(I, &MMI);
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005516
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005517 const char *RenameFn = 0;
5518 if (Function *F = I.getCalledFunction()) {
5519 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005520 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005521 if (unsigned IID = II->getIntrinsicID(F)) {
5522 RenameFn = visitIntrinsicCall(I, IID);
5523 if (!RenameFn)
5524 return;
5525 }
5526 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005527 if (unsigned IID = F->getIntrinsicID()) {
5528 RenameFn = visitIntrinsicCall(I, IID);
5529 if (!RenameFn)
5530 return;
5531 }
5532 }
5533
5534 // Check for well-known libc/libm calls. If the function is internal, it
5535 // can't be a library call.
Bob Wilson982dc842012-08-03 21:26:24 +00005536 LibFunc::Func Func;
5537 if (!F->hasLocalLinkage() && F->hasName() &&
5538 LibInfo->getLibFunc(F->getName(), Func) &&
5539 LibInfo->hasOptimizedCodeGen(Func)) {
5540 switch (Func) {
5541 default: break;
5542 case LibFunc::copysign:
5543 case LibFunc::copysignf:
5544 case LibFunc::copysignl:
Gabor Greif37387d52010-06-30 12:55:46 +00005545 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005546 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5547 I.getType() == I.getArgOperand(0)->getType() &&
Bob Wilson53624a22012-08-03 23:29:17 +00005548 I.getType() == I.getArgOperand(1)->getType() &&
5549 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005550 SDValue LHS = getValue(I.getArgOperand(0));
5551 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005552 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5553 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005554 return;
5555 }
Bob Wilson982dc842012-08-03 21:26:24 +00005556 break;
5557 case LibFunc::fabs:
5558 case LibFunc::fabsf:
5559 case LibFunc::fabsl:
Bob Wilson53624a22012-08-03 23:29:17 +00005560 if (visitUnaryFloatCall(I, ISD::FABS))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005561 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005562 break;
5563 case LibFunc::sin:
5564 case LibFunc::sinf:
5565 case LibFunc::sinl:
Bob Wilson53624a22012-08-03 23:29:17 +00005566 if (visitUnaryFloatCall(I, ISD::FSIN))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005567 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005568 break;
5569 case LibFunc::cos:
5570 case LibFunc::cosf:
5571 case LibFunc::cosl:
Bob Wilson53624a22012-08-03 23:29:17 +00005572 if (visitUnaryFloatCall(I, ISD::FCOS))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005573 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005574 break;
5575 case LibFunc::sqrt:
5576 case LibFunc::sqrtf:
5577 case LibFunc::sqrtl:
Bob Wilson53624a22012-08-03 23:29:17 +00005578 if (visitUnaryFloatCall(I, ISD::FSQRT))
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005579 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005580 break;
5581 case LibFunc::floor:
5582 case LibFunc::floorf:
5583 case LibFunc::floorl:
Bob Wilson53624a22012-08-03 23:29:17 +00005584 if (visitUnaryFloatCall(I, ISD::FFLOOR))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005585 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005586 break;
5587 case LibFunc::nearbyint:
5588 case LibFunc::nearbyintf:
5589 case LibFunc::nearbyintl:
Bob Wilson53624a22012-08-03 23:29:17 +00005590 if (visitUnaryFloatCall(I, ISD::FNEARBYINT))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005591 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005592 break;
5593 case LibFunc::ceil:
5594 case LibFunc::ceilf:
5595 case LibFunc::ceill:
Bob Wilson53624a22012-08-03 23:29:17 +00005596 if (visitUnaryFloatCall(I, ISD::FCEIL))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005597 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005598 break;
5599 case LibFunc::rint:
5600 case LibFunc::rintf:
5601 case LibFunc::rintl:
Bob Wilson53624a22012-08-03 23:29:17 +00005602 if (visitUnaryFloatCall(I, ISD::FRINT))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005603 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005604 break;
5605 case LibFunc::trunc:
5606 case LibFunc::truncf:
5607 case LibFunc::truncl:
Bob Wilson53624a22012-08-03 23:29:17 +00005608 if (visitUnaryFloatCall(I, ISD::FTRUNC))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005609 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005610 break;
5611 case LibFunc::log2:
5612 case LibFunc::log2f:
5613 case LibFunc::log2l:
Bob Wilson53624a22012-08-03 23:29:17 +00005614 if (visitUnaryFloatCall(I, ISD::FLOG2))
Owen Anderson4e0adfa2011-12-15 00:54:12 +00005615 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005616 break;
5617 case LibFunc::exp2:
5618 case LibFunc::exp2f:
5619 case LibFunc::exp2l:
Bob Wilson53624a22012-08-03 23:29:17 +00005620 if (visitUnaryFloatCall(I, ISD::FEXP2))
Owen Anderson4e0adfa2011-12-15 00:54:12 +00005621 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005622 break;
5623 case LibFunc::memcmp:
Chris Lattner8047d9a2009-12-24 00:37:38 +00005624 if (visitMemCmpCall(I))
5625 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005626 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005627 }
5628 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005629 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005630
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005631 SDValue Callee;
5632 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005633 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005634 else
Bill Wendling056292f2008-09-16 21:48:12 +00005635 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005636
Bill Wendling0d580132009-12-23 01:28:19 +00005637 // Check if we can potentially perform a tail call. More detailed checking is
5638 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005639 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005640}
5641
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005642namespace {
Dan Gohman462f6b52010-05-29 17:53:24 +00005643
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005644/// AsmOperandInfo - This contains information for each constraint that we are
5645/// lowering.
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005646class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005647public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005648 /// CallOperand - If this is the result output operand or a clobber
5649 /// this is null, otherwise it is the incoming operand to the CallInst.
5650 /// This gets modified as the asm is processed.
5651 SDValue CallOperand;
5652
5653 /// AssignedRegs - If this is a register or register class operand, this
5654 /// contains the set of register corresponding to the operand.
5655 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005656
John Thompsoneac6e1d2010-09-13 18:15:37 +00005657 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005658 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5659 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005660
Owen Andersone50ed302009-08-10 22:56:29 +00005661 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005662 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005663 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005664 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005665 const TargetLowering &TLI,
Micah Villmow3574eca2012-10-08 16:38:25 +00005666 const DataLayout *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005667 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005668
Chris Lattner81249c92008-10-17 17:05:25 +00005669 if (isa<BasicBlock>(CallOperandVal))
5670 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005671
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005672 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005673
Eric Christophercef81b72011-05-09 20:04:43 +00005674 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner81249c92008-10-17 17:05:25 +00005675 // If this is an indirect operand, the operand is a pointer to the
5676 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005677 if (isIndirect) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005678 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsone261b0c2009-12-22 18:34:19 +00005679 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005680 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005681 OpTy = PtrTy->getElementType();
5682 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005683
Eric Christophercef81b72011-05-09 20:04:43 +00005684 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005685 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christophercef81b72011-05-09 20:04:43 +00005686 if (STy->getNumElements() == 1)
5687 OpTy = STy->getElementType(0);
5688
Chris Lattner81249c92008-10-17 17:05:25 +00005689 // If OpTy is not a single value, it may be a struct/union that we
5690 // can tile with integers.
5691 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5692 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5693 switch (BitSize) {
5694 default: break;
5695 case 1:
5696 case 8:
5697 case 16:
5698 case 32:
5699 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005700 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005701 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005702 break;
5703 }
5704 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005705
Chris Lattner81249c92008-10-17 17:05:25 +00005706 return TLI.getValueType(OpTy, true);
5707 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005708};
Dan Gohman462f6b52010-05-29 17:53:24 +00005709
John Thompson44ab89e2010-10-29 17:29:13 +00005710typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5711
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005712} // end anonymous namespace
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005713
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005714/// GetRegistersForValue - Assign registers (virtual or physical) for the
5715/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005716/// register allocator to handle the assignment process. However, if the asm
5717/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005718/// allocation. This produces generally horrible, but correct, code.
5719///
5720/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005721///
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005722static void GetRegistersForValue(SelectionDAG &DAG,
5723 const TargetLowering &TLI,
5724 DebugLoc DL,
Benjamin Kramer8b93ff22012-02-24 14:01:17 +00005725 SDISelAsmOperandInfo &OpInfo) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005726 LLVMContext &Context = *DAG.getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005727
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005728 MachineFunction &MF = DAG.getMachineFunction();
5729 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005730
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005731 // If this is a constraint for a single physreg, or a constraint for a
5732 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005733 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005734 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5735 OpInfo.ConstraintVT);
5736
5737 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005738 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005739 // If this is a FP input in an integer register (or visa versa) insert a bit
5740 // cast of the input value. More generally, handle any case where the input
5741 // value disagrees with the register class we plan to stick this in.
5742 if (OpInfo.Type == InlineAsm::isInput &&
5743 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005744 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005745 // types are identical size, use a bitcast to convert (e.g. two differing
5746 // vector types).
Patrik Hagglund34525f92012-12-11 11:14:33 +00005747 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005748 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005749 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005750 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005751 OpInfo.ConstraintVT = RegVT;
5752 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5753 // If the input is a FP value and we want it in FP registers, do a
5754 // bitcast to the corresponding integer type. This turns an f64 value
5755 // into i64, which can be passed with two i32 values on a 32-bit
5756 // machine.
Patrik Hagglund34525f92012-12-11 11:14:33 +00005757 RegVT = EVT::getIntegerVT(Context,
5758 OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005759 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005760 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005761 OpInfo.ConstraintVT = RegVT;
5762 }
5763 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005764
Owen Anderson23b9b192009-08-12 00:36:31 +00005765 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005766 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005767
Patrik Hagglund34525f92012-12-11 11:14:33 +00005768 EVT RegVT;
Owen Andersone50ed302009-08-10 22:56:29 +00005769 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005770
5771 // If this is a constraint for a specific physical register, like {r17},
5772 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005773 if (unsigned AssignedReg = PhysReg.first) {
5774 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005775 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005776 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005777
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005778 // Get the actual register value type. This is important, because the user
5779 // may have asked for (e.g.) the AX register in i32 type. We need to
5780 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005781 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005782
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005783 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005784 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005785
5786 // If this is an expanded reference, add the rest of the regs to Regs.
5787 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005788 TargetRegisterClass::iterator I = RC->begin();
5789 for (; *I != AssignedReg; ++I)
5790 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005791
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005792 // Already added the first reg.
5793 --NumRegs; ++I;
5794 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005795 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005796 Regs.push_back(*I);
5797 }
5798 }
Bill Wendling651ad132009-12-22 01:25:10 +00005799
Dan Gohman7451d3e2010-05-29 17:03:36 +00005800 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005801 return;
5802 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005803
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005804 // Otherwise, if this was a reference to an LLVM register class, create vregs
5805 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005806 if (const TargetRegisterClass *RC = PhysReg.second) {
5807 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005808 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005809 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005810
Evan Chengfb112882009-03-23 08:01:15 +00005811 // Create the appropriate number of virtual registers.
5812 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5813 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005814 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005815
Dan Gohman7451d3e2010-05-29 17:03:36 +00005816 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005817 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005818 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005819
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005820 // Otherwise, we couldn't allocate enough registers for this.
5821}
5822
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005823/// visitInlineAsm - Handle a call to an InlineAsm object.
5824///
Dan Gohman46510a72010-04-15 01:51:59 +00005825void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5826 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005827
5828 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00005829 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005830
Evan Chengce1cdac2011-05-06 20:52:23 +00005831 TargetLowering::AsmOperandInfoVector
5832 TargetConstraints = TLI.ParseConstraints(CS);
5833
John Thompsoneac6e1d2010-09-13 18:15:37 +00005834 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005835
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005836 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5837 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005838 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5839 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005840 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005841
Owen Anderson825b72b2009-08-11 20:47:22 +00005842 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005843
5844 // Compute the value type for each operand.
5845 switch (OpInfo.Type) {
5846 case InlineAsm::isOutput:
5847 // Indirect outputs just consume an argument.
5848 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005849 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005850 break;
5851 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005852
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005853 // The return value of the call is this value. As such, there is no
5854 // corresponding argument.
Nick Lewycky8de34002011-09-30 22:19:53 +00005855 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005856 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005857 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5858 } else {
5859 assert(ResNo == 0 && "Asm only has one result!");
5860 OpVT = TLI.getValueType(CS.getType());
5861 }
5862 ++ResNo;
5863 break;
5864 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005865 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005866 break;
5867 case InlineAsm::isClobber:
5868 // Nothing to do.
5869 break;
5870 }
5871
5872 // If this is an input or an indirect output, process the call argument.
5873 // BasicBlocks are labels, currently appearing only in asm's.
5874 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00005875 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005876 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005877 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005878 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005879 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005880
Owen Anderson1d0be152009-08-13 21:58:54 +00005881 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005882 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005883
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005884 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005885
John Thompsoneac6e1d2010-09-13 18:15:37 +00005886 // Indirect operand accesses access memory.
5887 if (OpInfo.isIndirect)
5888 hasMemory = true;
5889 else {
5890 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005891 TargetLowering::ConstraintType
5892 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompsoneac6e1d2010-09-13 18:15:37 +00005893 if (CType == TargetLowering::C_Memory) {
5894 hasMemory = true;
5895 break;
5896 }
5897 }
5898 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005899 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005900
John Thompsoneac6e1d2010-09-13 18:15:37 +00005901 SDValue Chain, Flag;
5902
5903 // We won't need to flush pending loads if this asm doesn't touch
5904 // memory and is nonvolatile.
5905 if (hasMemory || IA->hasSideEffects())
5906 Chain = getRoot();
5907 else
5908 Chain = DAG.getRoot();
5909
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005910 // Second pass over the constraints: compute which constraint option to use
5911 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005912 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005913 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005914
John Thompson54584742010-09-24 22:24:05 +00005915 // If this is an output operand with a matching input operand, look up the
5916 // matching input. If their types mismatch, e.g. one is an integer, the
5917 // other is floating point, or their sizes are different, flag it as an
5918 // error.
5919 if (OpInfo.hasMatchingInput()) {
5920 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00005921
John Thompson54584742010-09-24 22:24:05 +00005922 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Bill Wendling96cb1122012-07-19 00:04:14 +00005923 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
5924 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
Evan Cheng1dafa702011-08-23 19:17:21 +00005925 OpInfo.ConstraintVT);
Bill Wendling96cb1122012-07-19 00:04:14 +00005926 std::pair<unsigned, const TargetRegisterClass*> InputRC =
5927 TLI.getRegForInlineAsmConstraint(Input.ConstraintCode,
Evan Cheng1dafa702011-08-23 19:17:21 +00005928 Input.ConstraintVT);
John Thompson54584742010-09-24 22:24:05 +00005929 if ((OpInfo.ConstraintVT.isInteger() !=
5930 Input.ConstraintVT.isInteger()) ||
Eric Christopher5427ede2011-07-14 20:13:52 +00005931 (MatchRC.second != InputRC.second)) {
John Thompson54584742010-09-24 22:24:05 +00005932 report_fatal_error("Unsupported asm: input constraint"
5933 " with a matching output constraint of"
5934 " incompatible type!");
5935 }
5936 Input.ConstraintVT = OpInfo.ConstraintVT;
5937 }
5938 }
5939
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005940 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005941 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005942
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005943 // If this is a memory input, and if the operand is not indirect, do what we
5944 // need to to provide an address for the memory input.
5945 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5946 !OpInfo.isIndirect) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005947 assert((OpInfo.isMultipleAlternative ||
5948 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005949 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005950
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005951 // Memory operands really want the address of the value. If we don't have
5952 // an indirect input, put it in the constpool if we can, otherwise spill
5953 // it to a stack slot.
Eric Christophere0b42c02011-06-03 17:21:23 +00005954 // TODO: This isn't quite right. We need to handle these according to
5955 // the addressing mode that the constraint wants. Also, this may take
5956 // an additional register for the computation and we don't want that
5957 // either.
Eric Christopher471e4222011-06-08 23:55:35 +00005958
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005959 // If the operand is a float, integer, or vector constant, spill to a
5960 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005961 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005962 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
Chris Lattnera78fa8c2012-01-27 03:08:05 +00005963 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005964 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5965 TLI.getPointerTy());
5966 } else {
5967 // Otherwise, create a stack slot and emit a store to it before the
5968 // asm.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005969 Type *Ty = OpVal->getType();
Micah Villmow3574eca2012-10-08 16:38:25 +00005970 uint64_t TySize = TLI.getDataLayout()->getTypeAllocSize(Ty);
5971 unsigned Align = TLI.getDataLayout()->getPrefTypeAlignment(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005972 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005973 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005974 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005975 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00005976 OpInfo.CallOperand, StackSlot,
5977 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00005978 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005979 OpInfo.CallOperand = StackSlot;
5980 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005981
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005982 // There is no longer a Value* corresponding to this operand.
5983 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005984
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005985 // It is now an indirect operand.
5986 OpInfo.isIndirect = true;
5987 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005988
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005989 // If this constraint is for a specific register, allocate it before
5990 // anything else.
5991 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Benjamin Kramer8b93ff22012-02-24 14:01:17 +00005992 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005993 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005994
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005995 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005996 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005997 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5998 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005999
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006000 // C_Register operands have already been allocated, Other/Memory don't need
6001 // to be.
6002 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Benjamin Kramer8b93ff22012-02-24 14:01:17 +00006003 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006004 }
6005
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006006 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6007 std::vector<SDValue> AsmNodeOperands;
6008 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
6009 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00006010 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
6011 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006012
Chris Lattnerdecc2672010-04-07 05:20:54 +00006013 // If we have a !srcloc metadata node associated with it, we want to attach
6014 // this to the ultimately generated inline asm machineinstr. To do this, we
6015 // pass in the third operand as this (potentially null) inline asm MDNode.
6016 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
6017 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006018
Chad Rosier3d716882012-10-30 19:11:54 +00006019 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore
6020 // bits as operand 3.
Evan Chengc36b7062011-01-07 23:50:32 +00006021 unsigned ExtraInfo = 0;
6022 if (IA->hasSideEffects())
6023 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6024 if (IA->isAlignStack())
6025 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
Chad Rosier77fffa62012-09-05 22:17:43 +00006026 // Set the asm dialect.
Chad Rosier2f1d8152012-09-05 22:40:13 +00006027 ExtraInfo |= IA->getDialect() * InlineAsm::Extra_AsmDialect;
Chad Rosier3d716882012-10-30 19:11:54 +00006028
6029 // Determine if this InlineAsm MayLoad or MayStore based on the constraints.
6030 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6031 TargetLowering::AsmOperandInfo &OpInfo = TargetConstraints[i];
6032
6033 // Compute the constraint code and ConstraintType to use.
6034 TLI.ComputeConstraintToUse(OpInfo, SDValue());
6035
Chad Rosierdfa4cec2012-10-30 20:01:12 +00006036 // Ideally, we would only check against memory constraints. However, the
6037 // meaning of an other constraint can be target-specific and we can't easily
6038 // reason about it. Therefore, be conservative and set MayLoad/MayStore
6039 // for other constriants as well.
Chad Rosier3d716882012-10-30 19:11:54 +00006040 if (OpInfo.ConstraintType == TargetLowering::C_Memory ||
6041 OpInfo.ConstraintType == TargetLowering::C_Other) {
6042 if (OpInfo.Type == InlineAsm::isInput)
6043 ExtraInfo |= InlineAsm::Extra_MayLoad;
6044 else if (OpInfo.Type == InlineAsm::isOutput)
6045 ExtraInfo |= InlineAsm::Extra_MayStore;
6046 }
6047 }
6048
Evan Chengc36b7062011-01-07 23:50:32 +00006049 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
6050 TLI.getPointerTy()));
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006051
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006052 // Loop over all of the inputs, copying the operand values into the
6053 // appropriate registers and processing the output regs.
6054 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006055
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006056 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6057 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006058
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006059 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6060 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6061
6062 switch (OpInfo.Type) {
6063 case InlineAsm::isOutput: {
6064 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6065 OpInfo.ConstraintType != TargetLowering::C_Register) {
6066 // Memory output, or 'other' output (e.g. 'X' constraint).
6067 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6068
6069 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006070 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
6071 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006072 TLI.getPointerTy()));
6073 AsmNodeOperands.push_back(OpInfo.CallOperand);
6074 break;
6075 }
6076
6077 // Otherwise, this is a register or register class output.
6078
6079 // Copy the output from the appropriate register. Find a register that
6080 // we can use.
Chris Lattnerfcd70902012-01-03 23:51:01 +00006081 if (OpInfo.AssignedRegs.Regs.empty()) {
6082 LLVMContext &Ctx = *DAG.getContext();
6083 Ctx.emitError(CS.getInstruction(),
6084 "couldn't allocate output register for constraint '" +
6085 Twine(OpInfo.ConstraintCode) + "'");
6086 break;
6087 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006088
6089 // If this is an indirect operand, store through the pointer after the
6090 // asm.
6091 if (OpInfo.isIndirect) {
6092 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6093 OpInfo.CallOperandVal));
6094 } else {
6095 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00006096 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006097 // Concatenate this output onto the outputs list.
6098 RetValRegs.append(OpInfo.AssignedRegs);
6099 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006100
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006101 // Add information to the INLINEASM node to know that this register is
6102 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00006103 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00006104 InlineAsm::Kind_RegDefEarlyClobber :
6105 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00006106 false,
6107 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006108 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006109 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006110 break;
6111 }
6112 case InlineAsm::isInput: {
6113 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006114
Chris Lattner6bdcda32008-10-17 16:47:46 +00006115 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006116 // If this is required to match an output register we have already set,
6117 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00006118 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006119
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006120 // Scan until we find the definition we already emitted of this operand.
6121 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006122 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006123 for (; OperandNo; --OperandNo) {
6124 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00006125 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006126 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006127 assert((InlineAsm::isRegDefKind(OpFlag) ||
6128 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6129 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00006130 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006131 }
6132
Evan Cheng697cbbf2009-03-20 18:03:34 +00006133 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006134 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006135 if (InlineAsm::isRegDefKind(OpFlag) ||
6136 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00006137 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00006138 if (OpInfo.isIndirect) {
6139 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00006140 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00006141 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6142 " don't know how to handle tied "
6143 "indirect register inputs");
6144 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006145
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006146 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006147 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00006148 MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType();
Evan Chengfb112882009-03-23 08:01:15 +00006149 MatchedRegs.RegVTs.push_back(RegVT);
6150 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00006151 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00006152 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006153 MatchedRegs.Regs.push_back
6154 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006155
6156 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00006157 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendlingf18eb582012-09-26 06:16:18 +00006158 Chain, &Flag, CS.getInstruction());
Chris Lattnerdecc2672010-04-07 05:20:54 +00006159 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00006160 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00006161 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006162 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006163 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006164
Chris Lattnerdecc2672010-04-07 05:20:54 +00006165 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6166 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6167 "Unexpected number of operands");
6168 // Add information to the INLINEASM node to know about this input.
6169 // See InlineAsm.h isUseOperandTiedToDef.
6170 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6171 OpInfo.getMatchedOperand());
6172 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
6173 TLI.getPointerTy()));
6174 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6175 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006176 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006177
Dale Johannesenb5611a62010-07-13 20:17:05 +00006178 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00006179 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6180 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00006181 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006182
Dale Johannesenb5611a62010-07-13 20:17:05 +00006183 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006184 std::vector<SDValue> Ops;
Eric Christopher100c8332011-06-02 23:16:42 +00006185 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
Dale Johannesen1784d162010-06-25 21:55:36 +00006186 Ops, DAG);
Chris Lattnerfcd70902012-01-03 23:51:01 +00006187 if (Ops.empty()) {
6188 LLVMContext &Ctx = *DAG.getContext();
6189 Ctx.emitError(CS.getInstruction(),
6190 "invalid operand for inline asm constraint '" +
6191 Twine(OpInfo.ConstraintCode) + "'");
6192 break;
6193 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006194
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006195 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006196 unsigned ResOpType =
6197 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006198 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006199 TLI.getPointerTy()));
6200 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6201 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00006202 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006203
Chris Lattnerdecc2672010-04-07 05:20:54 +00006204 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006205 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
6206 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
6207 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006208
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006209 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006210 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00006211 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006212 TLI.getPointerTy()));
6213 AsmNodeOperands.push_back(InOperandVal);
6214 break;
6215 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006216
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006217 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6218 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6219 "Unknown constraint type!");
Eric Christopher9eb4f8a2012-07-02 21:16:43 +00006220
6221 // TODO: Support this.
6222 if (OpInfo.isIndirect) {
6223 LLVMContext &Ctx = *DAG.getContext();
6224 Ctx.emitError(CS.getInstruction(),
6225 "Don't know how to handle indirect register inputs yet "
6226 "for constraint '" + Twine(OpInfo.ConstraintCode) + "'");
6227 break;
6228 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006229
6230 // Copy the input into the appropriate registers.
Chris Lattnerfcd70902012-01-03 23:51:01 +00006231 if (OpInfo.AssignedRegs.Regs.empty()) {
6232 LLVMContext &Ctx = *DAG.getContext();
6233 Ctx.emitError(CS.getInstruction(),
6234 "couldn't allocate input reg for constraint '" +
6235 Twine(OpInfo.ConstraintCode) + "'");
6236 break;
6237 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006238
Dale Johannesen66978ee2009-01-31 02:22:37 +00006239 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendlingf18eb582012-09-26 06:16:18 +00006240 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006241
Chris Lattnerdecc2672010-04-07 05:20:54 +00006242 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006243 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006244 break;
6245 }
6246 case InlineAsm::isClobber: {
6247 // Add the clobbered value to the operand list, so that the register
6248 // allocator is aware that the physreg got clobbered.
6249 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesenf792fa92011-06-27 04:08:33 +00006250 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Bill Wendling46ada192010-03-02 01:55:18 +00006251 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006252 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006253 break;
6254 }
6255 }
6256 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006257
Chris Lattnerdecc2672010-04-07 05:20:54 +00006258 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006259 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006260 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006261
Dale Johannesen66978ee2009-01-31 02:22:37 +00006262 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006263 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006264 &AsmNodeOperands[0], AsmNodeOperands.size());
6265 Flag = Chain.getValue(1);
6266
6267 // If this asm returns a register value, copy the result from that register
6268 // and set it as the value of the call.
6269 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00006270 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling12931302012-09-26 04:04:19 +00006271 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006272
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006273 // FIXME: Why don't we do this for inline asms with MRVs?
6274 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00006275 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006276
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006277 // If any of the results of the inline asm is a vector, it may have the
6278 // wrong width/num elts. This can happen for register classes that can
6279 // contain multiple different value types. The preg or vreg allocated may
6280 // not have the same VT as was expected. Convert it to the right type
6281 // with bit_convert.
6282 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006283 Val = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00006284 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006285
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006286 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006287 ResultType.isInteger() && Val.getValueType().isInteger()) {
6288 // If a result value was tied to an input value, the computed result may
6289 // have a wider width than the expected result. Extract the relevant
6290 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00006291 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006292 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006293
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006294 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00006295 }
Dan Gohman95915732008-10-18 01:03:45 +00006296
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006297 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00006298 // Don't need to use this as a chain in this case.
6299 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6300 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006301 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006302
Dan Gohman46510a72010-04-15 01:51:59 +00006303 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006304
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006305 // Process indirect outputs, first output all of the flagged copies out of
6306 // physregs.
6307 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6308 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00006309 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006310 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling12931302012-09-26 04:04:19 +00006311 Chain, &Flag, IA);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006312 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6313 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006314
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006315 // Emit the non-flagged stores from the physregs.
6316 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00006317 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
6318 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
6319 StoresToEmit[i].first,
6320 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00006321 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00006322 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00006323 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00006324 }
6325
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006326 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00006327 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006328 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00006329
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006330 DAG.setRoot(Chain);
6331}
6332
Dan Gohman46510a72010-04-15 01:51:59 +00006333void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006334 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
6335 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006336 getValue(I.getArgOperand(0)),
6337 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006338}
6339
Dan Gohman46510a72010-04-15 01:51:59 +00006340void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Micah Villmow3574eca2012-10-08 16:38:25 +00006341 const DataLayout &TD = *TLI.getDataLayout();
Dale Johannesena04b7572009-02-03 23:04:43 +00006342 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
6343 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00006344 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00006345 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006346 setValue(&I, V);
6347 DAG.setRoot(V.getValue(1));
6348}
6349
Dan Gohman46510a72010-04-15 01:51:59 +00006350void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006351 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
6352 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006353 getValue(I.getArgOperand(0)),
6354 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006355}
6356
Dan Gohman46510a72010-04-15 01:51:59 +00006357void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006358 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
6359 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006360 getValue(I.getArgOperand(0)),
6361 getValue(I.getArgOperand(1)),
6362 DAG.getSrcValue(I.getArgOperand(0)),
6363 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006364}
6365
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006366/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00006367/// implementation, which just calls LowerCall.
6368/// FIXME: When all targets are
6369/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006370std::pair<SDValue, SDValue>
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006371TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006372 // Handle all of the outgoing arguments.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006373 CLI.Outs.clear();
6374 CLI.OutVals.clear();
6375 ArgListTy &Args = CLI.Args;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006376 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00006377 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006378 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
6379 for (unsigned Value = 0, NumValues = ValueVTs.size();
6380 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006381 EVT VT = ValueVTs[Value];
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006382 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006383 SDValue Op = SDValue(Args[i].Node.getNode(),
6384 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006385 ISD::ArgFlagsTy Flags;
6386 unsigned OriginalAlignment =
Micah Villmow3574eca2012-10-08 16:38:25 +00006387 getDataLayout()->getABITypeAlignment(ArgTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006388
6389 if (Args[i].isZExt)
6390 Flags.setZExt();
6391 if (Args[i].isSExt)
6392 Flags.setSExt();
6393 if (Args[i].isInReg)
6394 Flags.setInReg();
6395 if (Args[i].isSRet)
6396 Flags.setSRet();
6397 if (Args[i].isByVal) {
6398 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006399 PointerType *Ty = cast<PointerType>(Args[i].Ty);
6400 Type *ElementTy = Ty->getElementType();
Micah Villmow3574eca2012-10-08 16:38:25 +00006401 Flags.setByValSize(getDataLayout()->getTypeAllocSize(ElementTy));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006402 // For ByVal, alignment should come from FE. BE will guess if this
6403 // info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006404 unsigned FrameAlign;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006405 if (Args[i].Alignment)
6406 FrameAlign = Args[i].Alignment;
Chris Lattner9db20f32011-05-22 23:23:02 +00006407 else
6408 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006409 Flags.setByValAlign(FrameAlign);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006410 }
6411 if (Args[i].isNest)
6412 Flags.setNest();
6413 Flags.setOrigAlign(OriginalAlignment);
6414
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +00006415 MVT PartVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006416 unsigned NumParts = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006417 SmallVector<SDValue, 4> Parts(NumParts);
6418 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6419
6420 if (Args[i].isSExt)
6421 ExtendKind = ISD::SIGN_EXTEND;
6422 else if (Args[i].isZExt)
6423 ExtendKind = ISD::ZERO_EXTEND;
6424
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006425 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts,
Bill Wendlingf18eb582012-09-26 06:16:18 +00006426 PartVT, CLI.CS ? CLI.CS->getInstruction() : 0, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006427
Dan Gohman98ca4f22009-08-05 01:29:28 +00006428 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006429 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00006430 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
Manman Ren0a1544d2012-11-01 23:49:58 +00006431 i < CLI.NumFixedArgs,
6432 i, j*Parts[j].getValueType().getStoreSize());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006433 if (NumParts > 1 && j == 0)
6434 MyFlags.Flags.setSplit();
6435 else if (j != 0)
6436 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006437
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006438 CLI.Outs.push_back(MyFlags);
6439 CLI.OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006440 }
6441 }
6442 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006443
Dan Gohman98ca4f22009-08-05 01:29:28 +00006444 // Handle the incoming return values from the call.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006445 CLI.Ins.clear();
Owen Andersone50ed302009-08-10 22:56:29 +00006446 SmallVector<EVT, 4> RetTys;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006447 ComputeValueVTs(*this, CLI.RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006448 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006449 EVT VT = RetTys[I];
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +00006450 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006451 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006452 for (unsigned i = 0; i != NumRegs; ++i) {
6453 ISD::InputArg MyFlags;
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +00006454 MyFlags.VT = RegisterVT;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006455 MyFlags.Used = CLI.IsReturnValueUsed;
6456 if (CLI.RetSExt)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006457 MyFlags.Flags.setSExt();
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006458 if (CLI.RetZExt)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006459 MyFlags.Flags.setZExt();
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006460 if (CLI.IsInReg)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006461 MyFlags.Flags.setInReg();
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006462 CLI.Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006463 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006464 }
6465
Dan Gohman98ca4f22009-08-05 01:29:28 +00006466 SmallVector<SDValue, 4> InVals;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006467 CLI.Chain = LowerCall(CLI, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006468
6469 // Verify that the target's LowerCall behaved as expected.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006470 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006471 "LowerCall didn't return a valid chain!");
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006472 assert((!CLI.IsTailCall || InVals.empty()) &&
Dan Gohman5e866062009-08-06 15:37:27 +00006473 "LowerCall emitted a return value for a tail call!");
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006474 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) &&
Dan Gohman5e866062009-08-06 15:37:27 +00006475 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006476
6477 // For a tail call, the return value is merely live-out and there aren't
6478 // any nodes in the DAG representing it. Return a special value to
6479 // indicate that a tail call has been emitted and no more Instructions
6480 // should be processed in the current block.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006481 if (CLI.IsTailCall) {
6482 CLI.DAG.setRoot(CLI.Chain);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006483 return std::make_pair(SDValue(), SDValue());
6484 }
6485
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006486 DEBUG(for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) {
Evan Chengaf1871f2010-03-11 19:38:18 +00006487 assert(InVals[i].getNode() &&
6488 "LowerCall emitted a null value!");
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006489 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00006490 "LowerCall emitted a value with the wrong type!");
6491 });
6492
Dan Gohman98ca4f22009-08-05 01:29:28 +00006493 // Collect the legal value parts into potentially illegal values
6494 // that correspond to the original function's return values.
6495 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006496 if (CLI.RetSExt)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006497 AssertOp = ISD::AssertSext;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006498 else if (CLI.RetZExt)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006499 AssertOp = ISD::AssertZext;
6500 SmallVector<SDValue, 4> ReturnValues;
6501 unsigned CurReg = 0;
6502 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006503 EVT VT = RetTys[I];
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +00006504 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006505 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006506
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006507 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg],
Bill Wendling12931302012-09-26 04:04:19 +00006508 NumRegs, RegisterVT, VT, NULL,
Bill Wendling4533cac2010-01-28 21:51:40 +00006509 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006510 CurReg += NumRegs;
6511 }
6512
6513 // For a function returning void, there is no return value. We can't create
6514 // such a node, so we just return a null return value in that case. In
Chris Lattner7a2bdde2011-04-15 05:18:47 +00006515 // that case, nothing will actually look at the value.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006516 if (ReturnValues.empty())
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006517 return std::make_pair(SDValue(), CLI.Chain);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006518
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006519 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL,
6520 CLI.DAG.getVTList(&RetTys[0], RetTys.size()),
Dan Gohman98ca4f22009-08-05 01:29:28 +00006521 &ReturnValues[0], ReturnValues.size());
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006522 return std::make_pair(Res, CLI.Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006523}
6524
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006525void TargetLowering::LowerOperationWrapper(SDNode *N,
6526 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006527 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006528 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006529 if (Res.getNode())
6530 Results.push_back(Res);
6531}
6532
Dan Gohmand858e902010-04-17 15:26:15 +00006533SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006534 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006535}
6536
Dan Gohman46510a72010-04-15 01:51:59 +00006537void
6538SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006539 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006540 assert((Op.getOpcode() != ISD::CopyFromReg ||
6541 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6542 "Copy from a reg to the same reg!");
6543 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6544
Owen Anderson23b9b192009-08-12 00:36:31 +00006545 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006546 SDValue Chain = DAG.getEntryNode();
Bill Wendlingf18eb582012-09-26 06:16:18 +00006547 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0, V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006548 PendingExports.push_back(Chain);
6549}
6550
6551#include "llvm/CodeGen/SelectionDAGISel.h"
6552
Eli Friedman23d32432011-05-05 16:53:34 +00006553/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
6554/// entry block, return true. This includes arguments used by switches, since
6555/// the switch may expand into multiple basic blocks.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006556static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
Eli Friedman23d32432011-05-05 16:53:34 +00006557 // With FastISel active, we may be splitting blocks, so force creation
6558 // of virtual registers for all non-dead arguments.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006559 if (FastISel)
Eli Friedman23d32432011-05-05 16:53:34 +00006560 return A->use_empty();
6561
6562 const BasicBlock *Entry = A->getParent()->begin();
6563 for (Value::const_use_iterator UI = A->use_begin(), E = A->use_end();
6564 UI != E; ++UI) {
6565 const User *U = *UI;
6566 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
6567 return false; // Use not in entry block.
6568 }
6569 return true;
6570}
6571
Dan Gohman46510a72010-04-15 01:51:59 +00006572void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006573 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006574 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006575 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006576 DebugLoc dl = SDB->getCurDebugLoc();
Micah Villmow3574eca2012-10-08 16:38:25 +00006577 const DataLayout *TD = TLI.getDataLayout();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006578 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006579
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006580 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006581 SmallVector<ISD::OutputArg, 4> Outs;
6582 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
6583 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006584
Dan Gohman7451d3e2010-05-29 17:03:36 +00006585 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006586 // Put in an sret pointer parameter before all the other parameters.
6587 SmallVector<EVT, 1> ValueVTs;
6588 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6589
6590 // NOTE: Assuming that a pointer will never break down to more than one VT
6591 // or one register.
6592 ISD::ArgFlagsTy Flags;
6593 Flags.setSRet();
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +00006594 MVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Stepan Dyatkovskiy661afe72012-10-10 11:37:36 +00006595 ISD::InputArg RetArg(Flags, RegisterVT, true, 0, 0);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006596 Ins.push_back(RetArg);
6597 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006598
Dan Gohman98ca4f22009-08-05 01:29:28 +00006599 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006600 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006601 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006602 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006603 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006604 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6605 bool isArgValueUsed = !I->use_empty();
6606 for (unsigned Value = 0, NumValues = ValueVTs.size();
6607 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006608 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006609 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006610 ISD::ArgFlagsTy Flags;
6611 unsigned OriginalAlignment =
6612 TD->getABITypeAlignment(ArgTy);
6613
Bill Wendling034b94b2012-12-19 07:18:57 +00006614 if (F.getParamAttributes(Idx).hasAttribute(Attribute::ZExt))
Dan Gohman98ca4f22009-08-05 01:29:28 +00006615 Flags.setZExt();
Bill Wendling034b94b2012-12-19 07:18:57 +00006616 if (F.getParamAttributes(Idx).hasAttribute(Attribute::SExt))
Dan Gohman98ca4f22009-08-05 01:29:28 +00006617 Flags.setSExt();
Bill Wendling034b94b2012-12-19 07:18:57 +00006618 if (F.getParamAttributes(Idx).hasAttribute(Attribute::InReg))
Dan Gohman98ca4f22009-08-05 01:29:28 +00006619 Flags.setInReg();
Bill Wendling034b94b2012-12-19 07:18:57 +00006620 if (F.getParamAttributes(Idx).hasAttribute(Attribute::StructRet))
Dan Gohman98ca4f22009-08-05 01:29:28 +00006621 Flags.setSRet();
Bill Wendling034b94b2012-12-19 07:18:57 +00006622 if (F.getParamAttributes(Idx).hasAttribute(Attribute::ByVal)) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00006623 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006624 PointerType *Ty = cast<PointerType>(I->getType());
6625 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006626 Flags.setByValSize(TD->getTypeAllocSize(ElementTy));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006627 // For ByVal, alignment should be passed from FE. BE will guess if
6628 // this info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006629 unsigned FrameAlign;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006630 if (F.getParamAlignment(Idx))
6631 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner9db20f32011-05-22 23:23:02 +00006632 else
6633 FrameAlign = TLI.getByValTypeAlignment(ElementTy);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006634 Flags.setByValAlign(FrameAlign);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006635 }
Bill Wendling034b94b2012-12-19 07:18:57 +00006636 if (F.getParamAttributes(Idx).hasAttribute(Attribute::Nest))
Dan Gohman98ca4f22009-08-05 01:29:28 +00006637 Flags.setNest();
6638 Flags.setOrigAlign(OriginalAlignment);
6639
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +00006640 MVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
Owen Anderson23b9b192009-08-12 00:36:31 +00006641 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006642 for (unsigned i = 0; i != NumRegs; ++i) {
Stepan Dyatkovskiy661afe72012-10-10 11:37:36 +00006643 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed,
6644 Idx-1, i*RegisterVT.getStoreSize());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006645 if (NumRegs > 1 && i == 0)
6646 MyFlags.Flags.setSplit();
6647 // if it isn't first piece, alignment must be 1
6648 else if (i > 0)
6649 MyFlags.Flags.setOrigAlign(1);
6650 Ins.push_back(MyFlags);
6651 }
6652 }
6653 }
6654
6655 // Call the target to set up the argument values.
6656 SmallVector<SDValue, 8> InVals;
6657 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6658 F.isVarArg(), Ins,
6659 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006660
6661 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006662 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006663 "LowerFormalArguments didn't return a valid chain!");
6664 assert(InVals.size() == Ins.size() &&
6665 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006666 DEBUG({
6667 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6668 assert(InVals[i].getNode() &&
6669 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006670 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00006671 "LowerFormalArguments emitted a value with the wrong type!");
6672 }
6673 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006674
Dan Gohman5e866062009-08-06 15:37:27 +00006675 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006676 DAG.setRoot(NewRoot);
6677
6678 // Set up the argument values.
6679 unsigned i = 0;
6680 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006681 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006682 // Create a virtual register for the sret pointer, and put in a copy
6683 // from the sret argument into it.
6684 SmallVector<EVT, 1> ValueVTs;
6685 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00006686 MVT VT = ValueVTs[0].getSimpleVT();
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +00006687 MVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006688 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006689 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling12931302012-09-26 04:04:19 +00006690 RegVT, VT, NULL, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006691
Dan Gohman2048b852009-11-23 18:04:58 +00006692 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006693 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6694 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006695 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006696 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6697 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006698 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006699
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006700 // i indexes lowered arguments. Bump it past the hidden sret argument.
6701 // Idx indexes LLVM arguments. Don't touch it.
6702 ++i;
6703 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006704
Dan Gohman46510a72010-04-15 01:51:59 +00006705 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006706 ++I, ++Idx) {
6707 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006708 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006709 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006710 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006711
6712 // If this argument is unused then remember its value. It is used to generate
6713 // debugging information.
6714 if (I->use_empty() && NumValues)
6715 SDB->setUnusedArgValue(I, InVals[i]);
6716
Eli Friedman23d32432011-05-05 16:53:34 +00006717 for (unsigned Val = 0; Val != NumValues; ++Val) {
6718 EVT VT = ValueVTs[Val];
Patrik Hagglunddfcf33a2012-12-19 11:48:16 +00006719 MVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
Owen Anderson23b9b192009-08-12 00:36:31 +00006720 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006721
6722 if (!I->use_empty()) {
6723 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling034b94b2012-12-19 07:18:57 +00006724 if (F.getParamAttributes(Idx).hasAttribute(Attribute::SExt))
Dan Gohman98ca4f22009-08-05 01:29:28 +00006725 AssertOp = ISD::AssertSext;
Bill Wendling034b94b2012-12-19 07:18:57 +00006726 else if (F.getParamAttributes(Idx).hasAttribute(Attribute::ZExt))
Dan Gohman98ca4f22009-08-05 01:29:28 +00006727 AssertOp = ISD::AssertZext;
6728
Bill Wendling46ada192010-03-02 01:55:18 +00006729 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006730 NumParts, PartVT, VT,
Bill Wendling12931302012-09-26 04:04:19 +00006731 NULL, AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006732 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006733
Dan Gohman98ca4f22009-08-05 01:29:28 +00006734 i += NumParts;
6735 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006736
Eli Friedman23d32432011-05-05 16:53:34 +00006737 // We don't need to do anything else for unused arguments.
6738 if (ArgValues.empty())
6739 continue;
6740
Devang Patel9aee3352011-09-08 22:59:09 +00006741 // Note down frame index.
6742 if (FrameIndexSDNode *FI =
Bill Wendling96cb1122012-07-19 00:04:14 +00006743 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
Devang Patel9aee3352011-09-08 22:59:09 +00006744 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel0b48ead2010-08-31 22:22:42 +00006745
Eli Friedman23d32432011-05-05 16:53:34 +00006746 SDValue Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6747 SDB->getCurDebugLoc());
Devang Patel9aee3352011-09-08 22:59:09 +00006748
Eli Friedman23d32432011-05-05 16:53:34 +00006749 SDB->setValue(I, Res);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006750 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
Devang Patel9aee3352011-09-08 22:59:09 +00006751 if (LoadSDNode *LNode =
6752 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
6753 if (FrameIndexSDNode *FI =
6754 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
6755 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
6756 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006757
Eli Friedman23d32432011-05-05 16:53:34 +00006758 // If this argument is live outside of the entry block, insert a copy from
6759 // wherever we got it to the vreg that other BB's will reference it as.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006760 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman23d32432011-05-05 16:53:34 +00006761 // If we can, though, try to skip creating an unnecessary vreg.
6762 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman7f33d672011-05-10 21:50:58 +00006763 // general. It's also subtly incompatible with the hacks FastISel
6764 // uses with vregs.
Eli Friedman23d32432011-05-05 16:53:34 +00006765 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
6766 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
6767 FuncInfo->ValueMap[I] = Reg;
6768 continue;
6769 }
6770 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006771 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) {
Eli Friedman23d32432011-05-05 16:53:34 +00006772 FuncInfo->InitializeRegForValue(I);
Dan Gohman2048b852009-11-23 18:04:58 +00006773 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006774 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006775 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006776
Dan Gohman98ca4f22009-08-05 01:29:28 +00006777 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006778
6779 // Finally, if the target has anything special to do, allow it to do so.
6780 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006781 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006782}
6783
6784/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6785/// ensure constants are generated when needed. Remember the virtual registers
6786/// that need to be added to the Machine PHI nodes as input. We cannot just
6787/// directly add them, because expansion might result in multiple MBB's for one
6788/// BB. As such, the start of the BB might correspond to a different MBB than
6789/// the end.
6790///
6791void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006792SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006793 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006794
6795 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6796
6797 // Check successor nodes' PHI nodes that expect a constant to be available
6798 // from this block.
6799 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006800 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006801 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006802 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006803
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006804 // If this terminator has multiple identical successors (common for
6805 // switches), only handle each succ once.
6806 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006807
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006808 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006809
6810 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6811 // nodes and Machine PHI nodes, but the incoming operands have not been
6812 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006813 for (BasicBlock::const_iterator I = SuccBB->begin();
6814 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006815 // Ignore dead phi's.
6816 if (PN->use_empty()) continue;
6817
Rafael Espindola3fa82832011-05-13 15:18:06 +00006818 // Skip empty types
6819 if (PN->getType()->isEmptyTy())
6820 continue;
6821
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006822 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006823 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006824
Dan Gohman46510a72010-04-15 01:51:59 +00006825 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006826 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006827 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006828 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006829 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006830 }
6831 Reg = RegOut;
6832 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006833 DenseMap<const Value *, unsigned>::iterator I =
6834 FuncInfo.ValueMap.find(PHIOp);
6835 if (I != FuncInfo.ValueMap.end())
6836 Reg = I->second;
6837 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006838 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006839 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006840 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006841 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006842 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006843 }
6844 }
6845
6846 // Remember that this register needs to added to the machine PHI node as
6847 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006848 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006849 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6850 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006851 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006852 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006853 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006854 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006855 Reg += NumRegisters;
6856 }
6857 }
6858 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006859 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006860}