blob: 59dbecd19c93fc1d42f665c0137d33875857fb85 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Joe Perchesada1db52010-02-17 15:01:59 +000025#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
26
Stephen Hemminger793b8832005-09-14 16:06:14 -070027#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070028#include <linux/kernel.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070029#include <linux/module.h>
30#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080031#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070032#include <linux/etherdevice.h>
33#include <linux/ethtool.h>
34#include <linux/pci.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000035#include <linux/interrupt.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070036#include <linux/ip.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090037#include <linux/slab.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030038#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070039#include <linux/tcp.h>
40#include <linux/in.h>
41#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080042#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070043#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080044#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070045#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080046#include <linux/mii.h>
Tim Harvey3ee2f8c2014-03-07 20:59:53 -080047#include <linux/of_device.h>
48#include <linux/of_net.h>
Kai-Heng Feng0b7e29ea2019-03-04 15:00:03 +080049#include <linux/dmi.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070050
51#include <asm/irq.h>
52
53#include "sky2.h"
54
55#define DRV_NAME "sky2"
stephen hemmingerd9fa7c82011-11-16 13:43:00 +000056#define DRV_VERSION "1.30"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070057
58/*
59 * The Yukon II chipset takes 64 bit command blocks (called list elements)
60 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070061 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070062 */
63
Stephen Hemminger14d02632006-09-26 11:57:43 -070064#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070065#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070066#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080067#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070068
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +000069/* This is the worst case number of transmit list elements for a single skb:
Stephen Hemminger07e31632009-09-14 06:12:55 +000070 VLAN:GSO + CKSUM + Data + skb_frags * DMA */
71#define MAX_SKB_TX_LE (2 + (sizeof(dma_addr_t)/sizeof(u32))*(MAX_SKB_FRAGS+1))
Stephen Hemmingere9c1be82009-06-17 07:30:37 +000072#define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
stephen hemmingerefe91932010-04-22 13:42:56 +000073#define TX_MAX_PENDING 1024
stephen hemmingerb1cb8252011-11-16 13:42:58 +000074#define TX_DEF_PENDING 63
Stephen Hemminger793b8832005-09-14 16:06:14 -070075
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070076#define TX_WATCHDOG (5 * HZ)
77#define NAPI_WEIGHT 64
78#define PHY_RETRIES 1000
79
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070080#define SKY2_EEPROM_MAGIC 0x9955aabb
81
Mike McCormack060b9462010-07-29 03:34:52 +000082#define RING_NEXT(x, s) (((x)+1) & ((s)-1))
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070083
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070084static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070085 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
86 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080087 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070088
Stephen Hemminger793b8832005-09-14 16:06:14 -070089static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070090module_param(debug, int, 0);
91MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
92
Stephen Hemminger14d02632006-09-26 11:57:43 -070093static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080094module_param(copybreak, int, 0);
95MODULE_PARM_DESC(copybreak, "Receive copy threshold");
96
Kai-Heng Feng0b7e29ea2019-03-04 15:00:03 +080097static int disable_msi = -1;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080098module_param(disable_msi, int, 0);
99MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
100
stephen hemminger5676cc72012-03-21 05:32:05 +0000101static int legacy_pme = 0;
102module_param(legacy_pme, int, 0);
103MODULE_PARM_DESC(legacy_pme, "Legacy power management");
104
Benoit Taine9baa3c32014-08-08 15:56:03 +0200105static const struct pci_device_id sky2_id_table[] = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800106 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
107 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemmingere30a4ac2009-10-29 06:37:05 +0000108 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E01) }, /* SK-9E21M */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700109 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700110 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800111 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800112 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
Stephen Hemmingera3b4fce2008-06-14 10:32:15 -0700126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
137 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
138 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800139 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
140 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700141 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800142 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800143 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
144 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700145 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
Stephen Hemminger0f5aac72009-10-29 06:37:09 +0000146 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4381) }, /* 88E8059 */
Mirko Lindner0e767322012-07-03 23:38:41 +0000147 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4382) }, /* 88E8079 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700148 { 0 }
149};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700150
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700151MODULE_DEVICE_TABLE(pci, sky2_id_table);
152
153/* Avoid conditionals by using array */
154static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
155static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700156static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700157
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100158static void sky2_set_multicast(struct net_device *dev);
stephen hemminger0bdb0bd2011-09-23 11:13:40 +0000159static irqreturn_t sky2_intr(int irq, void *dev_id);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100160
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800161/* Access to PHY via serial interconnect */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800162static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700163{
164 int i;
165
166 gma_write16(hw, port, GM_SMI_DATA, val);
167 gma_write16(hw, port, GM_SMI_CTRL,
168 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
169
170 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800171 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
172 if (ctrl == 0xffff)
173 goto io_error;
174
175 if (!(ctrl & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800176 return 0;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800177
178 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700179 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800180
Mike McCormack060b9462010-07-29 03:34:52 +0000181 dev_warn(&hw->pdev->dev, "%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800182 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800183
184io_error:
185 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
186 return -EIO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700187}
188
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800189static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700190{
191 int i;
192
Stephen Hemminger793b8832005-09-14 16:06:14 -0700193 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700194 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
195
196 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800197 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
198 if (ctrl == 0xffff)
199 goto io_error;
200
201 if (ctrl & GM_SMI_CT_RD_VAL) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800202 *val = gma_read16(hw, port, GM_SMI_DATA);
203 return 0;
204 }
205
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800206 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700207 }
208
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800209 dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800210 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800211io_error:
212 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
213 return -EIO;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800214}
215
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800216static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800217{
218 u16 v;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800219 __gm_phy_read(hw, port, reg, &v);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800220 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700221}
222
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800223
224static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700225{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800226 /* switch power to VCC (WA for VAUX problem) */
227 sky2_write8(hw, B0_POWER_CTRL,
228 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700229
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800230 /* disable Core Clock Division, */
231 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700232
stephen hemminger4b7c47a2010-03-29 07:36:19 +0000233 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800234 /* enable bits are inverted */
235 sky2_write8(hw, B2_Y2_CLK_GATE,
236 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
237 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
238 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
239 else
240 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700241
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700242 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700243 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700244
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800245 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700246
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800247 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700248 /* set all bits to 0 except bits 15..12 and 8 */
249 reg &= P_ASPM_CONTROL_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800250 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700251
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800252 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700253 /* set all bits to 0 except bits 28 & 27 */
254 reg &= P_CTL_TIM_VMAIN_AV_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800255 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700256
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800257 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700258
stephen hemminger5f8ae5c2010-02-12 06:57:59 +0000259 sky2_write16(hw, B0_CTST, Y2_HW_WOL_ON);
260
Stephen Hemminger8f709202007-06-04 17:23:25 -0700261 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
262 reg = sky2_read32(hw, B2_GP_IO);
263 reg |= GLB_GPIO_STAT_RACE_DIS;
264 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700265
266 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700267 }
Stephen Hemminger10547ae2009-08-31 07:31:41 +0000268
269 /* Turn on "driver loaded" LED */
270 sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800271}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700272
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800273static void sky2_power_aux(struct sky2_hw *hw)
274{
stephen hemminger4b7c47a2010-03-29 07:36:19 +0000275 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800276 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
277 else
278 /* enable bits are inverted */
279 sky2_write8(hw, B2_Y2_CLK_GATE,
280 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
281 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
282 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
283
Stephen Hemmingerc23ddf82009-09-03 06:16:25 +0000284 /* switch power to VAUX if supported and PME from D3cold */
285 if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
286 pci_pme_capable(hw->pdev, PCI_D3cold))
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800287 sky2_write8(hw, B0_POWER_CTRL,
288 (PC_VAUX_ENA | PC_VCC_ENA |
289 PC_VAUX_ON | PC_VCC_OFF));
Stephen Hemminger10547ae2009-08-31 07:31:41 +0000290
291 /* turn off "driver loaded LED" */
292 sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700293}
294
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700295static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700296{
297 u16 reg;
298
299 /* disable all GMAC IRQ's */
300 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700301
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700302 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
303 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
304 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
305 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
306
307 reg = gma_read16(hw, port, GM_RX_CTRL);
308 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
309 gma_write16(hw, port, GM_RX_CTRL, reg);
310}
311
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700312/* flow control to advertise bits */
313static const u16 copper_fc_adv[] = {
314 [FC_NONE] = 0,
315 [FC_TX] = PHY_M_AN_ASP,
316 [FC_RX] = PHY_M_AN_PC,
317 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
318};
319
320/* flow control to advertise bits when using 1000BaseX */
321static const u16 fiber_fc_adv[] = {
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700322 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700323 [FC_TX] = PHY_M_P_ASYM_MD_X,
324 [FC_RX] = PHY_M_P_SYM_MD_X,
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700325 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700326};
327
328/* flow control to GMA disable bits */
329static const u16 gm_fc_disable[] = {
330 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
331 [FC_TX] = GM_GPCR_FC_RX_DIS,
332 [FC_RX] = GM_GPCR_FC_TX_DIS,
333 [FC_BOTH] = 0,
334};
335
336
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700337static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
338{
339 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700340 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700341
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700342 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700343 !(hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700344 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
345
346 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700347 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700348 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
349
Stephen Hemminger53419c62007-05-14 12:38:11 -0700350 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700351 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700352 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700353 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
354 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700355 /* set master & slave downshift counter to 1x */
356 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700357
358 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
359 }
360
361 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700362 if (sky2_is_copper(hw)) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700363 if (!(hw->flags & SKY2_HW_GIGABIT)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700364 /* enable automatic crossover */
365 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
Stephen Hemminger6d3105d2007-09-24 19:34:51 -0700366
367 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
368 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
369 u16 spec;
370
371 /* Enable Class A driver for FE+ A0 */
372 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
373 spec |= PHY_M_FESC_SEL_CL_A;
374 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
375 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700376 } else {
377 /* disable energy detect */
378 ctrl &= ~PHY_M_PC_EN_DET_MSK;
379
380 /* enable automatic crossover */
381 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
382
Stephen Hemminger53419c62007-05-14 12:38:11 -0700383 /* downshift on PHY 88E1112 and 88E1149 is changed */
Joe Perches8e95a202009-12-03 07:58:21 +0000384 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
385 (hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700386 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700387 ctrl &= ~PHY_M_PC_DSC_MSK;
388 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
389 }
390 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700391 } else {
392 /* workaround for deviation #4.88 (CRC errors) */
393 /* disable Automatic Crossover */
394
395 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700396 }
397
398 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
399
400 /* special setup for PHY 88E1112 Fiber */
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700401 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700402 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
403
404 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
405 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
406 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
407 ctrl &= ~PHY_M_MAC_MD_MSK;
408 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700409 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
410
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700411 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700412 /* select page 1 to access Fiber registers */
413 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700414
415 /* for SFP-module set SIGDET polarity to low */
416 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
417 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700418 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700419 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700420
421 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700422 }
423
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700424 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700425 ct1000 = 0;
426 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700427 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700428
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700429 if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700430 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700431 if (sky2->advertising & ADVERTISED_1000baseT_Full)
432 ct1000 |= PHY_M_1000C_AFD;
433 if (sky2->advertising & ADVERTISED_1000baseT_Half)
434 ct1000 |= PHY_M_1000C_AHD;
435 if (sky2->advertising & ADVERTISED_100baseT_Full)
436 adv |= PHY_M_AN_100_FD;
437 if (sky2->advertising & ADVERTISED_100baseT_Half)
438 adv |= PHY_M_AN_100_HD;
439 if (sky2->advertising & ADVERTISED_10baseT_Full)
440 adv |= PHY_M_AN_10_FD;
441 if (sky2->advertising & ADVERTISED_10baseT_Half)
442 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700443
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700444 } else { /* special defines for FIBER (88E1040S only) */
445 if (sky2->advertising & ADVERTISED_1000baseT_Full)
446 adv |= PHY_M_AN_1000X_AFD;
447 if (sky2->advertising & ADVERTISED_1000baseT_Half)
448 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700449 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700450
451 /* Restart Auto-negotiation */
452 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
453 } else {
454 /* forced speed/duplex settings */
455 ct1000 = PHY_M_1000C_MSE;
456
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700457 /* Disable auto update for duplex flow control and duplex */
458 reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700459
460 switch (sky2->speed) {
461 case SPEED_1000:
462 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700463 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700464 break;
465 case SPEED_100:
466 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700467 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700468 break;
469 }
470
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700471 if (sky2->duplex == DUPLEX_FULL) {
472 reg |= GM_GPCR_DUP_FULL;
473 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700474 } else if (sky2->speed < SPEED_1000)
475 sky2->flow_mode = FC_NONE;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700476 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700477
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700478 if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
479 if (sky2_is_copper(hw))
480 adv |= copper_fc_adv[sky2->flow_mode];
481 else
482 adv |= fiber_fc_adv[sky2->flow_mode];
483 } else {
484 reg |= GM_GPCR_AU_FCT_DIS;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700485 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700486
487 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700488 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700489 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
490 else
491 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700492 }
493
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700494 gma_write16(hw, port, GM_GP_CTRL, reg);
495
Stephen Hemminger05745c42007-09-19 15:36:45 -0700496 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700497 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
498
499 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
500 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
501
502 /* Setup Phy LED's */
503 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
504 ledover = 0;
505
506 switch (hw->chip_id) {
507 case CHIP_ID_YUKON_FE:
508 /* on 88E3082 these bits are at 11..9 (shifted left) */
509 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
510
511 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
512
513 /* delete ACT LED control bits */
514 ctrl &= ~PHY_M_FELP_LED1_MSK;
515 /* change ACT LED control to blink mode */
516 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
517 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
518 break;
519
Stephen Hemminger05745c42007-09-19 15:36:45 -0700520 case CHIP_ID_YUKON_FE_P:
521 /* Enable Link Partner Next Page */
522 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
523 ctrl |= PHY_M_PC_ENA_LIP_NP;
524
525 /* disable Energy Detect and enable scrambler */
526 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
527 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
528
529 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
530 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
531 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
532 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
533
534 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
535 break;
536
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700537 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700538 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700539
540 /* select page 3 to access LED control register */
541 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
542
543 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700544 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
545 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
546 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
547 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
548 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700549
550 /* set Polarity Control register */
551 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700552 (PHY_M_POLC_LS1_P_MIX(4) |
553 PHY_M_POLC_IS0_P_MIX(4) |
554 PHY_M_POLC_LOS_CTRL(2) |
555 PHY_M_POLC_INIT_CTRL(2) |
556 PHY_M_POLC_STA1_CTRL(2) |
557 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700558
559 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700560 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700561 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800562
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700563 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800564 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800565 case CHIP_ID_YUKON_SUPR:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700566 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
567
568 /* select page 3 to access LED control register */
569 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
570
571 /* set LED Function Control register */
572 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
573 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
574 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
575 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
576 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
577
578 /* set Blink Rate in LED Timer Control Register */
579 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
580 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
581 /* restore page register */
582 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
583 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700584
585 default:
586 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
587 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800588
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700589 /* turn off the Rx LED (LED_RX) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800590 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700591 }
592
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700593 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800594 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700595 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
596
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800597 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700598 gm_phy_write(hw, port, 0x18, 0xaa99);
599 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700600
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700601 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
602 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
603 gm_phy_write(hw, port, 0x18, 0xa204);
604 gm_phy_write(hw, port, 0x17, 0x2002);
605 }
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800606
607 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700608 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700609 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
610 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
611 /* apply workaround for integrated resistors calibration */
612 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
613 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +0000614 } else if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
615 /* apply fixes in PHY AFE */
616 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
617
618 /* apply RDAC termination workaround */
619 gm_phy_write(hw, port, 24, 0x2800);
620 gm_phy_write(hw, port, 23, 0x2001);
621
622 /* set page register back to 0 */
623 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingere1a74b32008-06-17 09:04:24 -0700624 } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
625 hw->chip_id < CHIP_ID_YUKON_SUPR) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700626 /* no effect on Yukon-XL */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800627 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
628
Joe Perches8e95a202009-12-03 07:58:21 +0000629 if (!(sky2->flags & SKY2_FLAG_AUTO_SPEED) ||
630 sky2->speed == SPEED_100) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800631 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800632 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800633 }
634
635 if (ledover)
636 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
637
stephen hemminger4fb99cd2011-07-07 05:50:59 +0000638 } else if (hw->chip_id == CHIP_ID_YUKON_PRM &&
639 (sky2_read8(hw, B2_MAC_CFG) & 0xf) == 0x7) {
640 int i;
641 /* This a phy register setup workaround copied from vendor driver. */
642 static const struct {
643 u16 reg, val;
644 } eee_afe[] = {
645 { 0x156, 0x58ce },
646 { 0x153, 0x99eb },
647 { 0x141, 0x8064 },
648 /* { 0x155, 0x130b },*/
649 { 0x000, 0x0000 },
650 { 0x151, 0x8433 },
651 { 0x14b, 0x8c44 },
652 { 0x14c, 0x0f90 },
653 { 0x14f, 0x39aa },
654 /* { 0x154, 0x2f39 },*/
655 { 0x14d, 0xba33 },
656 { 0x144, 0x0048 },
657 { 0x152, 0x2010 },
658 /* { 0x158, 0x1223 },*/
659 { 0x140, 0x4444 },
660 { 0x154, 0x2f3b },
661 { 0x158, 0xb203 },
662 { 0x157, 0x2029 },
663 };
664
665 /* Start Workaround for OptimaEEE Rev.Z0 */
666 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00fb);
667
668 gm_phy_write(hw, port, 1, 0x4099);
669 gm_phy_write(hw, port, 3, 0x1120);
670 gm_phy_write(hw, port, 11, 0x113c);
671 gm_phy_write(hw, port, 14, 0x8100);
672 gm_phy_write(hw, port, 15, 0x112a);
673 gm_phy_write(hw, port, 17, 0x1008);
674
675 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00fc);
676 gm_phy_write(hw, port, 1, 0x20b0);
677
678 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
679
680 for (i = 0; i < ARRAY_SIZE(eee_afe); i++) {
681 /* apply AFE settings */
682 gm_phy_write(hw, port, 17, eee_afe[i].val);
683 gm_phy_write(hw, port, 16, eee_afe[i].reg | 1u<<13);
684 }
685
686 /* End Workaround for OptimaEEE */
687 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
688
689 /* Enable 10Base-Te (EEE) */
690 if (hw->chip_id >= CHIP_ID_YUKON_PRM) {
691 reg = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
692 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL,
693 reg | PHY_M_10B_TE_ENABLE);
694 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700695 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700696
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700697 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700698 if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700699 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
700 else
701 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
702}
703
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700704static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
705static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
706
707static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700708{
709 u32 reg1;
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700710
stephen hemmingera40ccc62010-01-24 18:46:06 +0000711 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800712 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700713 reg1 &= ~phy_power[port];
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700714
stephen hemminger4b7c47a2010-03-29 07:36:19 +0000715 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700716 reg1 |= coma_mode[port];
717
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800718 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
stephen hemmingera40ccc62010-01-24 18:46:06 +0000719 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger82637e82008-01-23 19:16:04 -0800720 sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -0700721
722 if (hw->chip_id == CHIP_ID_YUKON_FE)
723 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
724 else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
725 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700726}
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700727
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700728static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
729{
730 u32 reg1;
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700731 u16 ctrl;
732
733 /* release GPHY Control reset */
734 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
735
736 /* release GMAC reset */
737 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
738
739 if (hw->flags & SKY2_HW_NEWER_PHY) {
740 /* select page 2 to access MAC control register */
741 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
742
743 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
744 /* allow GMII Power Down */
745 ctrl &= ~PHY_M_MAC_GMIF_PUP;
746 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
747
748 /* set page register back to 0 */
749 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
750 }
751
752 /* setup General Purpose Control Register */
753 gma_write16(hw, port, GM_GP_CTRL,
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700754 GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
755 GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
756 GM_GPCR_AU_SPD_DIS);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700757
758 if (hw->chip_id != CHIP_ID_YUKON_EC) {
759 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200760 /* select page 2 to access MAC control register */
761 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700762
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200763 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700764 /* enable Power Down */
765 ctrl |= PHY_M_PC_POW_D_ENA;
766 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200767
768 /* set page register back to 0 */
769 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700770 }
771
772 /* set IEEE compatible Power Down Mode (dev. #4.99) */
773 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
774 }
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700775
stephen hemmingera40ccc62010-01-24 18:46:06 +0000776 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700777 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700778 reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700779 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
stephen hemmingera40ccc62010-01-24 18:46:06 +0000780 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700781}
782
stephen hemminger8e116802011-07-07 05:50:58 +0000783/* configure IPG according to used link speed */
784static void sky2_set_ipg(struct sky2_port *sky2)
785{
786 u16 reg;
787
788 reg = gma_read16(sky2->hw, sky2->port, GM_SERIAL_MODE);
789 reg &= ~GM_SMOD_IPG_MSK;
790 if (sky2->speed > SPEED_100)
791 reg |= IPG_DATA_VAL(IPG_DATA_DEF_1000);
792 else
793 reg |= IPG_DATA_VAL(IPG_DATA_DEF_10_100);
794 gma_write16(sky2->hw, sky2->port, GM_SERIAL_MODE, reg);
795}
796
Brandon Philips38000a92010-06-16 16:21:58 +0000797/* Enable Rx/Tx */
798static void sky2_enable_rx_tx(struct sky2_port *sky2)
799{
800 struct sky2_hw *hw = sky2->hw;
801 unsigned port = sky2->port;
802 u16 reg;
803
804 reg = gma_read16(hw, port, GM_GP_CTRL);
805 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
806 gma_write16(hw, port, GM_GP_CTRL, reg);
807}
808
Stephen Hemminger1b537562005-12-20 15:08:07 -0800809/* Force a renegotiation */
810static void sky2_phy_reinit(struct sky2_port *sky2)
811{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800812 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800813 sky2_phy_init(sky2->hw, sky2->port);
Brandon Philips38000a92010-06-16 16:21:58 +0000814 sky2_enable_rx_tx(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800815 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800816}
817
Stephen Hemmingere3173832007-02-06 10:45:39 -0800818/* Put device in state to listen for Wake On Lan */
819static void sky2_wol_init(struct sky2_port *sky2)
820{
821 struct sky2_hw *hw = sky2->hw;
822 unsigned port = sky2->port;
823 enum flow_control save_mode;
824 u16 ctrl;
Stephen Hemmingere3173832007-02-06 10:45:39 -0800825
826 /* Bring hardware out of reset */
827 sky2_write16(hw, B0_CTST, CS_RST_CLR);
828 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
829
830 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
831 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
832
833 /* Force to 10/100
834 * sky2_reset will re-enable on resume
835 */
836 save_mode = sky2->flow_mode;
837 ctrl = sky2->advertising;
838
839 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
840 sky2->flow_mode = FC_NONE;
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700841
842 spin_lock_bh(&sky2->phy_lock);
843 sky2_phy_power_up(hw, port);
844 sky2_phy_init(hw, port);
845 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800846
847 sky2->flow_mode = save_mode;
848 sky2->advertising = ctrl;
849
850 /* Set GMAC to no flow control and auto update for speed/duplex */
851 gma_write16(hw, port, GM_GP_CTRL,
852 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
853 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
854
855 /* Set WOL address */
856 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
857 sky2->netdev->dev_addr, ETH_ALEN);
858
859 /* Turn on appropriate WOL control bits */
860 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
861 ctrl = 0;
862 if (sky2->wol & WAKE_PHY)
863 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
864 else
865 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
866
867 if (sky2->wol & WAKE_MAGIC)
868 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
869 else
Joe Perchesa419aef2009-08-18 11:18:35 -0700870 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
Stephen Hemmingere3173832007-02-06 10:45:39 -0800871
872 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
873 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
874
stephen hemminger5f8ae5c2010-02-12 06:57:59 +0000875 /* Disable PiG firmware */
876 sky2_write16(hw, B0_CTST, Y2_HW_WOL_OFF);
877
stephen hemminger5676cc72012-03-21 05:32:05 +0000878 /* Needed by some broken BIOSes, use PCI rather than PCI-e for WOL */
879 if (legacy_pme) {
880 u32 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
881 reg1 |= PCI_Y2_PME_LEGACY;
882 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
883 }
884
Stephen Hemmingere3173832007-02-06 10:45:39 -0800885 /* block receiver */
886 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
stephen hemmingerf9687c42011-11-16 13:42:56 +0000887 sky2_read32(hw, B0_CTST);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800888}
889
Stephen Hemminger69161612007-06-04 17:23:26 -0700890static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
891{
Stephen Hemminger05745c42007-09-19 15:36:45 -0700892 struct net_device *dev = hw->dev[port];
893
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800894 if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
895 hw->chip_rev != CHIP_REV_YU_EX_A0) ||
Stephen Hemminger877c8572009-10-29 06:37:08 +0000896 hw->chip_id >= CHIP_ID_YUKON_FE_P) {
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800897 /* Yukon-Extreme B0 and further Extreme devices */
stephen hemminger44dde562010-02-12 06:58:01 +0000898 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
899 } else if (dev->mtu > ETH_DATA_LEN) {
900 /* set Tx GMAC FIFO Almost Empty Threshold */
901 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
902 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
Stephen Hemminger69161612007-06-04 17:23:26 -0700903
stephen hemminger44dde562010-02-12 06:58:01 +0000904 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
905 } else
906 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
Stephen Hemminger69161612007-06-04 17:23:26 -0700907}
908
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700909static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
910{
911 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
912 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100913 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700914 int i;
915 const u8 *addr = hw->dev[port]->dev_addr;
916
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700917 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
918 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700919
920 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
921
stephen hemminger4b7c47a2010-03-29 07:36:19 +0000922 if (hw->chip_id == CHIP_ID_YUKON_XL &&
923 hw->chip_rev == CHIP_REV_YU_XL_A0 &&
924 port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700925 /* WA DEV_472 -- looks like crossed wires on port 2 */
926 /* clear GMAC 1 Control reset */
927 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
928 do {
929 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
930 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
931 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
932 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
933 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
934 }
935
Stephen Hemminger793b8832005-09-14 16:06:14 -0700936 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700937
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700938 /* Enable Transmit FIFO Underrun */
939 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
940
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800941 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700942 sky2_phy_power_up(hw, port);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700943 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800944 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700945
946 /* MIB clear */
947 reg = gma_read16(hw, port, GM_PHY_ADDR);
948 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
949
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700950 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
951 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700952 gma_write16(hw, port, GM_PHY_ADDR, reg);
953
954 /* transmit control */
955 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
956
957 /* receive control reg: unicast + multicast + no FCS */
958 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700959 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700960
961 /* transmit flow control */
962 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
963
964 /* transmit parameter */
965 gma_write16(hw, port, GM_TX_PARAM,
966 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
967 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
968 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
969 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
970
971 /* serial mode register */
972 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
stephen hemminger8e116802011-07-07 05:50:58 +0000973 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF_1000);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700974
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700975 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700976 reg |= GM_SMOD_JUMBO_ENA;
977
stephen hemmingerc1cd0a82010-03-29 07:36:18 +0000978 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
979 hw->chip_rev == CHIP_REV_YU_EC_U_B1)
980 reg |= GM_NEW_FLOW_CTRL;
981
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700982 gma_write16(hw, port, GM_SERIAL_MODE, reg);
983
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700984 /* virtual address for data */
985 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
986
Stephen Hemminger793b8832005-09-14 16:06:14 -0700987 /* physical address: used for pause frames */
988 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
989
990 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700991 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
992 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
993 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
994
995 /* Configure Rx MAC FIFO */
996 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100997 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger05745c42007-09-19 15:36:45 -0700998 if (hw->chip_id == CHIP_ID_YUKON_EX ||
999 hw->chip_id == CHIP_ID_YUKON_FE_P)
Al Viro25cccec2007-07-20 16:07:33 +01001000 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -07001001
Al Viro25cccec2007-07-20 16:07:33 +01001002 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001003
Stephen Hemminger798fdd02007-12-07 15:22:15 -08001004 if (hw->chip_id == CHIP_ID_YUKON_XL) {
1005 /* Hardware errata - clear flush mask */
1006 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
1007 } else {
1008 /* Flush Rx MAC FIFO on any flow control or error */
1009 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
1010 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001011
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001012 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
Stephen Hemminger05745c42007-09-19 15:36:45 -07001013 reg = RX_GMF_FL_THR_DEF + 1;
1014 /* Another magic mystery workaround from sk98lin */
1015 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
1016 hw->chip_rev == CHIP_REV_YU_FE2_A0)
1017 reg = 0x178;
1018 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001019
1020 /* Configure Tx MAC FIFO */
1021 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
1022 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001023
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001024 /* On chips without ram buffer, pause is controlled by MAC level */
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001025 if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
Stephen Hemmingerd6b54d22009-10-29 06:37:07 +00001026 /* Pause threshold is scaled by 8 in bytes */
Joe Perches8e95a202009-12-03 07:58:21 +00001027 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
1028 hw->chip_rev == CHIP_REV_YU_FE2_A0)
Stephen Hemmingerd6b54d22009-10-29 06:37:07 +00001029 reg = 1568 / 8;
1030 else
1031 reg = 1024 / 8;
1032 sky2_write16(hw, SK_REG(port, RX_GMF_UP_THR), reg);
1033 sky2_write16(hw, SK_REG(port, RX_GMF_LP_THR), 768 / 8);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001034
Stephen Hemminger69161612007-06-04 17:23:26 -07001035 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001036 }
1037
Stephen Hemmingere970d1f2007-11-27 11:02:07 -08001038 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
1039 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
1040 /* disable dynamic watermark */
1041 reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
1042 reg &= ~TX_DYN_WM_ENA;
1043 sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
1044 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001045}
1046
Stephen Hemminger67712902006-12-04 15:53:45 -08001047/* Assign Ram Buffer allocation to queue */
1048static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001049{
Stephen Hemminger67712902006-12-04 15:53:45 -08001050 u32 end;
1051
1052 /* convert from K bytes to qwords used for hw register */
1053 start *= 1024/8;
1054 space *= 1024/8;
1055 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001056
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001057 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
1058 sky2_write32(hw, RB_ADDR(q, RB_START), start);
1059 sky2_write32(hw, RB_ADDR(q, RB_END), end);
1060 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
1061 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
1062
1063 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001064 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001065
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001066 /* On receive queue's set the thresholds
1067 * give receiver priority when > 3/4 full
1068 * send pause when down to 2K
1069 */
1070 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
1071 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001072
Mirko Lindner74f9f422013-03-26 06:38:42 +00001073 tp = space - 8192/8;
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001074 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
1075 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001076 } else {
1077 /* Enable store & forward on Tx queue's because
1078 * Tx FIFO is only 1K on Yukon
1079 */
1080 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
1081 }
1082
1083 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001084 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001085}
1086
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001087/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001088static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001089{
1090 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
1091 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
1092 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001093 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001094}
1095
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001096/* Setup prefetch unit registers. This is the interface between
1097 * hardware and driver list elements
1098 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001099static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001100 dma_addr_t addr, u32 last)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001101{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001102 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1103 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001104 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
1105 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001106 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
1107 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001108
1109 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001110}
1111
Mike McCormack9b289c32009-08-14 05:15:12 +00001112static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001113{
Mike McCormack9b289c32009-08-14 05:15:12 +00001114 struct sky2_tx_le *le = sky2->tx_le + *slot;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001115
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001116 *slot = RING_NEXT(*slot, sky2->tx_ring_size);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001117 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001118 return le;
1119}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001120
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001121static void tx_init(struct sky2_port *sky2)
1122{
1123 struct sky2_tx_le *le;
1124
1125 sky2->tx_prod = sky2->tx_cons = 0;
1126 sky2->tx_tcpsum = 0;
1127 sky2->tx_last_mss = 0;
stephen hemmingerec2a5462011-11-29 15:15:33 +00001128 netdev_reset_queue(sky2->netdev);
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001129
Mike McCormack9b289c32009-08-14 05:15:12 +00001130 le = get_tx_le(sky2, &sky2->tx_prod);
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001131 le->addr = 0;
1132 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001133 sky2->tx_last_upper = 0;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001134}
1135
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001136/* Update chip's next pointer */
1137static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001138{
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001139 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -08001140 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001141 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
1142
1143 /* Synchronize I/O on since next processor may write to tail */
1144 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001145}
1146
Stephen Hemminger793b8832005-09-14 16:06:14 -07001147
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001148static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
1149{
1150 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001151 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001152 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001153 return le;
1154}
1155
Mike McCormack060b9462010-07-29 03:34:52 +00001156static unsigned sky2_get_rx_threshold(struct sky2_port *sky2)
Mike McCormack39ef1102010-02-12 06:58:02 +00001157{
1158 unsigned size;
1159
1160 /* Space needed for frame data + headers rounded up */
1161 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
1162
1163 /* Stopping point for hardware truncation */
1164 return (size - 8) / sizeof(u32);
1165}
1166
Mike McCormack060b9462010-07-29 03:34:52 +00001167static unsigned sky2_get_rx_data_size(struct sky2_port *sky2)
Mike McCormack39ef1102010-02-12 06:58:02 +00001168{
1169 struct rx_ring_info *re;
1170 unsigned size;
1171
1172 /* Space needed for frame data + headers rounded up */
1173 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
1174
1175 sky2->rx_nfrags = size >> PAGE_SHIFT;
1176 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1177
1178 /* Compute residue after pages */
1179 size -= sky2->rx_nfrags << PAGE_SHIFT;
1180
1181 /* Optimize to handle small packets and headers */
1182 if (size < copybreak)
1183 size = copybreak;
1184 if (size < ETH_HLEN)
1185 size = ETH_HLEN;
1186
1187 return size;
1188}
1189
Stephen Hemminger14d02632006-09-26 11:57:43 -07001190/* Build description to hardware for one receive segment */
Mike McCormack060b9462010-07-29 03:34:52 +00001191static void sky2_rx_add(struct sky2_port *sky2, u8 op,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001192 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001193{
1194 struct sky2_rx_le *le;
1195
Stephen Hemminger86c68872008-01-10 16:14:12 -08001196 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001197 le = sky2_next_rx(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001198 le->addr = cpu_to_le32(upper_32_bits(map));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001199 le->opcode = OP_ADDR64 | HW_OWNER;
1200 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001201
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001202 le = sky2_next_rx(sky2);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001203 le->addr = cpu_to_le32(lower_32_bits(map));
Stephen Hemminger734d1862005-12-09 11:35:00 -08001204 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001205 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001206}
1207
Stephen Hemminger14d02632006-09-26 11:57:43 -07001208/* Build description to hardware for one possibly fragmented skb */
1209static void sky2_rx_submit(struct sky2_port *sky2,
1210 const struct rx_ring_info *re)
1211{
1212 int i;
1213
1214 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
1215
1216 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
1217 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
1218}
1219
1220
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001221static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001222 unsigned size)
1223{
1224 struct sk_buff *skb = re->skb;
1225 int i;
1226
1227 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
stephen hemminger3fbd9182010-02-01 13:45:41 +00001228 if (pci_dma_mapping_error(pdev, re->data_addr))
1229 goto mapping_error;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001230
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001231 dma_unmap_len_set(re, data_size, size);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001232
stephen hemminger3fbd9182010-02-01 13:45:41 +00001233 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00001234 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
stephen hemminger3fbd9182010-02-01 13:45:41 +00001235
Ian Campbell950a5a42011-09-21 21:53:18 +00001236 re->frag_addr[i] = skb_frag_dma_map(&pdev->dev, frag, 0,
Eric Dumazet9e903e02011-10-18 21:00:24 +00001237 skb_frag_size(frag),
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01001238 DMA_FROM_DEVICE);
stephen hemminger3fbd9182010-02-01 13:45:41 +00001239
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01001240 if (dma_mapping_error(&pdev->dev, re->frag_addr[i]))
stephen hemminger3fbd9182010-02-01 13:45:41 +00001241 goto map_page_error;
1242 }
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001243 return 0;
stephen hemminger3fbd9182010-02-01 13:45:41 +00001244
1245map_page_error:
1246 while (--i >= 0) {
1247 pci_unmap_page(pdev, re->frag_addr[i],
Eric Dumazet9e903e02011-10-18 21:00:24 +00001248 skb_frag_size(&skb_shinfo(skb)->frags[i]),
stephen hemminger3fbd9182010-02-01 13:45:41 +00001249 PCI_DMA_FROMDEVICE);
1250 }
1251
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001252 pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
stephen hemminger3fbd9182010-02-01 13:45:41 +00001253 PCI_DMA_FROMDEVICE);
1254
1255mapping_error:
1256 if (net_ratelimit())
1257 dev_warn(&pdev->dev, "%s: rx mapping error\n",
1258 skb->dev->name);
1259 return -EIO;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001260}
1261
1262static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1263{
1264 struct sk_buff *skb = re->skb;
1265 int i;
1266
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001267 pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
Stephen Hemminger14d02632006-09-26 11:57:43 -07001268 PCI_DMA_FROMDEVICE);
1269
1270 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1271 pci_unmap_page(pdev, re->frag_addr[i],
Eric Dumazet9e903e02011-10-18 21:00:24 +00001272 skb_frag_size(&skb_shinfo(skb)->frags[i]),
Stephen Hemminger14d02632006-09-26 11:57:43 -07001273 PCI_DMA_FROMDEVICE);
1274}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001275
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001276/* Tell chip where to start receive checksum.
1277 * Actually has two checksums, but set both same to avoid possible byte
1278 * order problems.
1279 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001280static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001281{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001282 struct sky2_rx_le *le = sky2_next_rx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001283
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001284 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1285 le->ctrl = 0;
1286 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001287
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001288 sky2_write32(sky2->hw,
1289 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
Michał Mirosławf5d64032011-04-10 03:13:21 +00001290 (sky2->netdev->features & NETIF_F_RXCSUM)
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07001291 ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001292}
1293
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001294/* Enable/disable receive hash calculation (RSS) */
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001295static void rx_set_rss(struct net_device *dev, netdev_features_t features)
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001296{
1297 struct sky2_port *sky2 = netdev_priv(dev);
1298 struct sky2_hw *hw = sky2->hw;
1299 int i, nkeys = 4;
1300
1301 /* Supports IPv6 and other modes */
1302 if (hw->flags & SKY2_HW_NEW_LE) {
1303 nkeys = 10;
1304 sky2_write32(hw, SK_REG(sky2->port, RSS_CFG), HASH_ALL);
1305 }
1306
1307 /* Program RSS initial values */
Michał Mirosławf5d64032011-04-10 03:13:21 +00001308 if (features & NETIF_F_RXHASH) {
Ian Morris2e95b2a2014-11-19 09:06:51 +00001309 u32 rss_key[10];
1310
1311 netdev_rss_key_fill(rss_key, sizeof(rss_key));
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001312 for (i = 0; i < nkeys; i++)
1313 sky2_write32(hw, SK_REG(sky2->port, RSS_KEY + i * 4),
Ian Morris2e95b2a2014-11-19 09:06:51 +00001314 rss_key[i]);
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001315
1316 /* Need to turn on (undocumented) flag to make hashing work */
1317 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T),
1318 RX_STFW_ENA);
1319
1320 sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1321 BMU_ENA_RX_RSS_HASH);
1322 } else
1323 sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1324 BMU_DIS_RX_RSS_HASH);
1325}
1326
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001327/*
1328 * The RX Stop command will not work for Yukon-2 if the BMU does not
1329 * reach the end of packet and since we can't make sure that we have
1330 * incoming data, we must reset the BMU while it is not doing a DMA
1331 * transfer. Since it is possible that the RX path is still active,
1332 * the RX RAM buffer will be stopped first, so any possible incoming
1333 * data will not trigger a DMA. After the RAM buffer is stopped, the
1334 * BMU is polled until any DMA in progress is ended and only then it
1335 * will be reset.
1336 */
1337static void sky2_rx_stop(struct sky2_port *sky2)
1338{
1339 struct sky2_hw *hw = sky2->hw;
1340 unsigned rxq = rxqaddr[sky2->port];
1341 int i;
1342
1343 /* disable the RAM Buffer receive queue */
1344 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1345
1346 for (i = 0; i < 0xffff; i++)
1347 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1348 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1349 goto stopped;
1350
Joe Perchesada1db52010-02-17 15:01:59 +00001351 netdev_warn(sky2->netdev, "receiver stop failed\n");
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001352stopped:
1353 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1354
1355 /* reset the Rx prefetch unit */
1356 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger3d1454dd2009-07-16 13:20:57 +00001357 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001358}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001359
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001360/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001361static void sky2_rx_clean(struct sky2_port *sky2)
1362{
1363 unsigned i;
1364
Mirko Lindner799d2ff2014-11-26 15:13:38 +01001365 if (sky2->rx_le)
1366 memset(sky2->rx_le, 0, RX_LE_BYTES);
1367
Stephen Hemminger793b8832005-09-14 16:06:14 -07001368 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001369 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001370
1371 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001372 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001373 kfree_skb(re->skb);
1374 re->skb = NULL;
1375 }
1376 }
1377}
1378
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001379/* Basic MII support */
1380static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1381{
1382 struct mii_ioctl_data *data = if_mii(ifr);
1383 struct sky2_port *sky2 = netdev_priv(dev);
1384 struct sky2_hw *hw = sky2->hw;
1385 int err = -EOPNOTSUPP;
1386
1387 if (!netif_running(dev))
1388 return -ENODEV; /* Phy still in reset */
1389
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001390 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001391 case SIOCGMIIPHY:
1392 data->phy_id = PHY_ADDR_MARV;
1393
1394 /* fallthru */
1395 case SIOCGMIIREG: {
1396 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001397
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001398 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001399 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001400 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001401
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001402 data->val_out = val;
1403 break;
1404 }
1405
1406 case SIOCSMIIREG:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001407 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001408 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1409 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001410 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001411 break;
1412 }
1413 return err;
1414}
1415
Michał Mirosławf5d64032011-04-10 03:13:21 +00001416#define SKY2_VLAN_OFFLOADS (NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO)
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001417
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001418static void sky2_vlan_mode(struct net_device *dev, netdev_features_t features)
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001419{
1420 struct sky2_port *sky2 = netdev_priv(dev);
1421 struct sky2_hw *hw = sky2->hw;
1422 u16 port = sky2->port;
1423
Patrick McHardyf6469682013-04-19 02:04:27 +00001424 if (features & NETIF_F_HW_VLAN_CTAG_RX)
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001425 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1426 RX_VLAN_STRIP_ON);
1427 else
1428 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1429 RX_VLAN_STRIP_OFF);
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001430
Patrick McHardyf6469682013-04-19 02:04:27 +00001431 if (features & NETIF_F_HW_VLAN_CTAG_TX) {
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001432 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1433 TX_VLAN_TAG_ON);
Michał Mirosławf5d64032011-04-10 03:13:21 +00001434
1435 dev->vlan_features |= SKY2_VLAN_OFFLOADS;
1436 } else {
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001437 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1438 TX_VLAN_TAG_OFF);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001439
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001440 /* Can't do transmit offload of vlan without hw vlan */
Michał Mirosławf5d64032011-04-10 03:13:21 +00001441 dev->vlan_features &= ~SKY2_VLAN_OFFLOADS;
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001442 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001443}
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001444
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001445/* Amount of required worst case padding in rx buffer */
1446static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
1447{
1448 return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
1449}
1450
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001451/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001452 * Allocate an skb for receiving. If the MTU is large enough
1453 * make the skb non-linear with a fragment list of pages.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001454 */
Eric Dumazet68ac3192011-07-07 06:13:32 -07001455static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2, gfp_t gfp)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001456{
1457 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001458 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001459
Eric Dumazet68ac3192011-07-07 06:13:32 -07001460 skb = __netdev_alloc_skb(sky2->netdev,
1461 sky2->rx_data_size + sky2_rx_pad(sky2->hw),
1462 gfp);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001463 if (!skb)
1464 goto nomem;
1465
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001466 if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001467 unsigned char *start;
1468 /*
1469 * Workaround for a bug in FIFO that cause hang
1470 * if the FIFO if the receive buffer is not 64 byte aligned.
1471 * The buffer returned from netdev_alloc_skb is
1472 * aligned except if slab debugging is enabled.
1473 */
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001474 start = PTR_ALIGN(skb->data, 8);
1475 skb_reserve(skb, start - skb->data);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001476 } else
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001477 skb_reserve(skb, NET_IP_ALIGN);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001478
1479 for (i = 0; i < sky2->rx_nfrags; i++) {
Eric Dumazet68ac3192011-07-07 06:13:32 -07001480 struct page *page = alloc_page(gfp);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001481
1482 if (!page)
1483 goto free_partial;
1484 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001485 }
1486
1487 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001488free_partial:
1489 kfree_skb(skb);
1490nomem:
1491 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001492}
1493
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001494static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1495{
1496 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1497}
1498
Mike McCormack200ac492010-02-12 06:58:03 +00001499static int sky2_alloc_rx_skbs(struct sky2_port *sky2)
1500{
1501 struct sky2_hw *hw = sky2->hw;
1502 unsigned i;
1503
1504 sky2->rx_data_size = sky2_get_rx_data_size(sky2);
1505
1506 /* Fill Rx ring */
1507 for (i = 0; i < sky2->rx_pending; i++) {
1508 struct rx_ring_info *re = sky2->rx_ring + i;
1509
Eric Dumazet68ac3192011-07-07 06:13:32 -07001510 re->skb = sky2_rx_alloc(sky2, GFP_KERNEL);
Mike McCormack200ac492010-02-12 06:58:03 +00001511 if (!re->skb)
1512 return -ENOMEM;
1513
1514 if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
1515 dev_kfree_skb(re->skb);
1516 re->skb = NULL;
1517 return -ENOMEM;
1518 }
1519 }
1520 return 0;
1521}
1522
Stephen Hemminger82788c72006-01-17 13:43:10 -08001523/*
Mike McCormack200ac492010-02-12 06:58:03 +00001524 * Setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001525 * Normal case this ends up creating one list element for skb
1526 * in the receive ring. Worst case if using large MTU and each
1527 * allocation falls on a different 64 bit region, that results
1528 * in 6 list elements per ring entry.
1529 * One element is used for checksum enable/disable, and one
1530 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001531 */
Mike McCormack200ac492010-02-12 06:58:03 +00001532static void sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001533{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001534 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001535 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001536 unsigned rxq = rxqaddr[sky2->port];
Mike McCormack39ef1102010-02-12 06:58:02 +00001537 unsigned i, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001538
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001539 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001540 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001541
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001542 /* On PCI express lowering the watermark gives better performance */
Jon Mason1a10cca2011-06-27 07:46:56 +00001543 if (pci_is_pcie(hw->pdev))
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001544 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1545
1546 /* These chips have no ram buffer?
1547 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001548 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
stephen hemmingerc1cd0a82010-03-29 07:36:18 +00001549 hw->chip_rev > CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001550 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001551
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001552 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1553
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001554 if (!(hw->flags & SKY2_HW_NEW_LE))
1555 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001556
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001557 if (!(hw->flags & SKY2_HW_RSS_BROKEN))
Michał Mirosławf5d64032011-04-10 03:13:21 +00001558 rx_set_rss(sky2->netdev, sky2->netdev->features);
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001559
Mike McCormack200ac492010-02-12 06:58:03 +00001560 /* submit Rx ring */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001561 for (i = 0; i < sky2->rx_pending; i++) {
1562 re = sky2->rx_ring + i;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001563 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001564 }
1565
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001566 /*
1567 * The receiver hangs if it receives frames larger than the
1568 * packet buffer. As a workaround, truncate oversize frames, but
1569 * the register is limited to 9 bits, so if you do frames > 2052
1570 * you better get the MTU right!
1571 */
Mike McCormack39ef1102010-02-12 06:58:02 +00001572 thresh = sky2_get_rx_threshold(sky2);
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001573 if (thresh > 0x1ff)
1574 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1575 else {
1576 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1577 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1578 }
1579
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001580 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001581 sky2_rx_update(sky2, rxq);
Stephen Hemminger877c8572009-10-29 06:37:08 +00001582
1583 if (hw->chip_id == CHIP_ID_YUKON_EX ||
1584 hw->chip_id == CHIP_ID_YUKON_SUPR) {
1585 /*
1586 * Disable flushing of non ASF packets;
1587 * must be done after initializing the BMUs;
1588 * drivers without ASF support should do this too, otherwise
1589 * it may happen that they cannot run on ASF devices;
1590 * remember that the MAC FIFO isn't reset during initialization.
1591 */
1592 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_MACSEC_FLUSH_OFF);
1593 }
1594
1595 if (hw->chip_id >= CHIP_ID_YUKON_SUPR) {
1596 /* Enable RX Home Address & Routing Header checksum fix */
1597 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_FL_CTRL),
1598 RX_IPV6_SA_MOB_ENA | RX_IPV6_DA_MOB_ENA);
1599
1600 /* Enable TX Home Address & Routing Header checksum fix */
1601 sky2_write32(hw, Q_ADDR(txqaddr[sky2->port], Q_TEST),
1602 TBMU_TEST_HOME_ADD_FIX_EN | TBMU_TEST_ROUTING_ADD_FIX_EN);
1603 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001604}
1605
Mike McCormack90bbebb2009-09-01 03:21:35 +00001606static int sky2_alloc_buffers(struct sky2_port *sky2)
1607{
1608 struct sky2_hw *hw = sky2->hw;
1609
1610 /* must be power of 2 */
1611 sky2->tx_le = pci_alloc_consistent(hw->pdev,
1612 sky2->tx_ring_size *
1613 sizeof(struct sky2_tx_le),
1614 &sky2->tx_le_map);
1615 if (!sky2->tx_le)
1616 goto nomem;
1617
1618 sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
1619 GFP_KERNEL);
1620 if (!sky2->tx_ring)
1621 goto nomem;
1622
Joe Perches12fe08b2014-08-08 14:24:29 -07001623 sky2->rx_le = pci_zalloc_consistent(hw->pdev, RX_LE_BYTES,
1624 &sky2->rx_le_map);
Mike McCormack90bbebb2009-09-01 03:21:35 +00001625 if (!sky2->rx_le)
1626 goto nomem;
Mike McCormack90bbebb2009-09-01 03:21:35 +00001627
1628 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
1629 GFP_KERNEL);
1630 if (!sky2->rx_ring)
1631 goto nomem;
1632
Mike McCormack200ac492010-02-12 06:58:03 +00001633 return sky2_alloc_rx_skbs(sky2);
Mike McCormack90bbebb2009-09-01 03:21:35 +00001634nomem:
1635 return -ENOMEM;
1636}
1637
1638static void sky2_free_buffers(struct sky2_port *sky2)
1639{
1640 struct sky2_hw *hw = sky2->hw;
1641
Mike McCormack200ac492010-02-12 06:58:03 +00001642 sky2_rx_clean(sky2);
1643
Mike McCormack90bbebb2009-09-01 03:21:35 +00001644 if (sky2->rx_le) {
1645 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1646 sky2->rx_le, sky2->rx_le_map);
1647 sky2->rx_le = NULL;
1648 }
1649 if (sky2->tx_le) {
1650 pci_free_consistent(hw->pdev,
1651 sky2->tx_ring_size * sizeof(struct sky2_tx_le),
1652 sky2->tx_le, sky2->tx_le_map);
1653 sky2->tx_le = NULL;
1654 }
1655 kfree(sky2->tx_ring);
1656 kfree(sky2->rx_ring);
1657
1658 sky2->tx_ring = NULL;
1659 sky2->rx_ring = NULL;
1660}
1661
Mike McCormackea0f71e2010-02-12 06:58:04 +00001662static void sky2_hw_up(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001663{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001664 struct sky2_hw *hw = sky2->hw;
1665 unsigned port = sky2->port;
Mike McCormackea0f71e2010-02-12 06:58:04 +00001666 u32 ramsize;
1667 int cap;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001668 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001669
Mike McCormackea0f71e2010-02-12 06:58:04 +00001670 tx_init(sky2);
1671
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001672 /*
1673 * On dual port PCI-X card, there is an problem where status
1674 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001675 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001676 if (otherdev && netif_running(otherdev) &&
1677 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001678 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001679
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001680 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001681 cmd &= ~PCI_X_CMD_MAX_SPLIT;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001682 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
Mike McCormackea0f71e2010-02-12 06:58:04 +00001683 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001684
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001685 sky2_mac_init(hw, port);
1686
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001687 /* Register is number of 4K blocks on internal RAM buffer. */
1688 ramsize = sky2_read8(hw, B2_E_0) * 4;
1689 if (ramsize > 0) {
Stephen Hemminger67712902006-12-04 15:53:45 -08001690 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001691
Joe Perchesada1db52010-02-17 15:01:59 +00001692 netdev_dbg(sky2->netdev, "ram buffer %dK\n", ramsize);
Stephen Hemminger67712902006-12-04 15:53:45 -08001693 if (ramsize < 16)
1694 rxspace = ramsize / 2;
1695 else
1696 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001697
Stephen Hemminger67712902006-12-04 15:53:45 -08001698 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1699 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1700
1701 /* Make sure SyncQ is disabled */
1702 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1703 RB_RST_SET);
1704 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001705
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001706 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001707
Stephen Hemminger69161612007-06-04 17:23:26 -07001708 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1709 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1710 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1711
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001712 /* Set almost empty threshold */
Joe Perches8e95a202009-12-03 07:58:21 +00001713 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
1714 hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001715 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001716
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001717 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001718 sky2->tx_ring_size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001719
Michał Mirosławf5d64032011-04-10 03:13:21 +00001720 sky2_vlan_mode(sky2->netdev, sky2->netdev->features);
1721 netdev_update_features(sky2->netdev);
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001722
Mike McCormack200ac492010-02-12 06:58:03 +00001723 sky2_rx_start(sky2);
Mike McCormackea0f71e2010-02-12 06:58:04 +00001724}
1725
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00001726/* Setup device IRQ and enable napi to process */
1727static int sky2_setup_irq(struct sky2_hw *hw, const char *name)
1728{
1729 struct pci_dev *pdev = hw->pdev;
1730 int err;
1731
1732 err = request_irq(pdev->irq, sky2_intr,
1733 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
1734 name, hw);
1735 if (err)
1736 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
1737 else {
stephen hemminger282edce2011-11-17 14:37:35 +00001738 hw->flags |= SKY2_HW_IRQ_SETUP;
1739
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00001740 napi_enable(&hw->napi);
1741 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
1742 sky2_read32(hw, B0_IMSK);
1743 }
1744
1745 return err;
1746}
1747
1748
Mike McCormackea0f71e2010-02-12 06:58:04 +00001749/* Bring up network interface. */
stephen hemminger926d0972011-11-16 13:42:57 +00001750static int sky2_open(struct net_device *dev)
Mike McCormackea0f71e2010-02-12 06:58:04 +00001751{
1752 struct sky2_port *sky2 = netdev_priv(dev);
1753 struct sky2_hw *hw = sky2->hw;
1754 unsigned port = sky2->port;
1755 u32 imask;
1756 int err;
1757
1758 netif_carrier_off(dev);
1759
1760 err = sky2_alloc_buffers(sky2);
1761 if (err)
1762 goto err_out;
1763
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00001764 /* With single port, IRQ is setup when device is brought up */
1765 if (hw->ports == 1 && (err = sky2_setup_irq(hw, dev->name)))
1766 goto err_out;
1767
Mike McCormackea0f71e2010-02-12 06:58:04 +00001768 sky2_hw_up(sky2);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001769
Lino Sanfilippo2240eb42012-03-30 07:28:59 +00001770 /* Enable interrupts from phy/mac for port */
1771 imask = sky2_read32(hw, B0_IMSK);
1772
stephen hemminger1401a802011-11-16 13:42:55 +00001773 if (hw->chip_id == CHIP_ID_YUKON_OPT ||
1774 hw->chip_id == CHIP_ID_YUKON_PRM ||
1775 hw->chip_id == CHIP_ID_YUKON_OP_2)
1776 imask |= Y2_IS_PHY_QLNK; /* enable PHY Quick Link */
1777
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001778 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001779 sky2_write32(hw, B0_IMSK, imask);
Stephen Hemminger1fd82f32009-06-17 07:30:34 +00001780 sky2_read32(hw, B0_IMSK);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001781
Joe Perches6c35aba2010-02-15 08:34:21 +00001782 netif_info(sky2, ifup, dev, "enabling interface\n");
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07001783
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001784 return 0;
1785
1786err_out:
Mike McCormack90bbebb2009-09-01 03:21:35 +00001787 sky2_free_buffers(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001788 return err;
1789}
1790
Stephen Hemminger793b8832005-09-14 16:06:14 -07001791/* Modular subtraction in ring */
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001792static inline int tx_inuse(const struct sky2_port *sky2)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001793{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001794 return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001795}
1796
1797/* Number of list elements available for next tx */
1798static inline int tx_avail(const struct sky2_port *sky2)
1799{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001800 return sky2->tx_pending - tx_inuse(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001801}
1802
1803/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001804static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001805{
1806 unsigned count;
1807
Stephen Hemminger07e31632009-09-14 06:12:55 +00001808 count = (skb_shinfo(skb)->nr_frags + 1)
1809 * (sizeof(dma_addr_t) / sizeof(u32));
Stephen Hemminger793b8832005-09-14 16:06:14 -07001810
Herbert Xu89114af2006-07-08 13:34:32 -07001811 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001812 ++count;
Stephen Hemminger07e31632009-09-14 06:12:55 +00001813 else if (sizeof(dma_addr_t) == sizeof(u32))
1814 ++count; /* possible vlan */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001815
Patrick McHardy84fa7932006-08-29 16:44:56 -07001816 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001817 ++count;
1818
1819 return count;
1820}
1821
stephen hemmingerf6815072010-02-01 13:41:47 +00001822static void sky2_tx_unmap(struct pci_dev *pdev, struct tx_ring_info *re)
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001823{
1824 if (re->flags & TX_MAP_SINGLE)
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001825 pci_unmap_single(pdev, dma_unmap_addr(re, mapaddr),
1826 dma_unmap_len(re, maplen),
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001827 PCI_DMA_TODEVICE);
1828 else if (re->flags & TX_MAP_PAGE)
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001829 pci_unmap_page(pdev, dma_unmap_addr(re, mapaddr),
1830 dma_unmap_len(re, maplen),
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001831 PCI_DMA_TODEVICE);
stephen hemmingerf6815072010-02-01 13:41:47 +00001832 re->flags = 0;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001833}
1834
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001835/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001836 * Put one packet in ring for transmit.
1837 * A single packet can generate multiple list elements, and
1838 * the number of ring elements will probably be less than the number
1839 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001840 */
Stephen Hemminger613573252009-08-31 19:50:58 +00001841static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
1842 struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001843{
1844 struct sky2_port *sky2 = netdev_priv(dev);
1845 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001846 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001847 struct tx_ring_info *re;
Mike McCormack9b289c32009-08-14 05:15:12 +00001848 unsigned i, len;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001849 dma_addr_t mapping;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001850 u32 upper;
1851 u16 slot;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001852 u16 mss;
1853 u8 ctrl;
1854
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001855 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1856 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001857
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001858 len = skb_headlen(skb);
1859 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001860
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001861 if (pci_dma_mapping_error(hw->pdev, mapping))
1862 goto mapping_error;
1863
Mike McCormack9b289c32009-08-14 05:15:12 +00001864 slot = sky2->tx_prod;
Joe Perches6c35aba2010-02-15 08:34:21 +00001865 netif_printk(sky2, tx_queued, KERN_DEBUG, dev,
1866 "tx queued, slot %u, len %d\n", slot, skb->len);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001867
Stephen Hemminger86c68872008-01-10 16:14:12 -08001868 /* Send high bits if needed */
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001869 upper = upper_32_bits(mapping);
1870 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001871 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001872 le->addr = cpu_to_le32(upper);
1873 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001874 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001875 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001876
1877 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001878 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001879 if (mss != 0) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001880
1881 if (!(hw->flags & SKY2_HW_NEW_LE))
Stephen Hemminger69161612007-06-04 17:23:26 -07001882 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001883
Stephen Hemminger69161612007-06-04 17:23:26 -07001884 if (mss != sky2->tx_last_mss) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001885 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001886 le->addr = cpu_to_le32(mss);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001887
1888 if (hw->flags & SKY2_HW_NEW_LE)
Stephen Hemminger69161612007-06-04 17:23:26 -07001889 le->opcode = OP_MSS | HW_OWNER;
1890 else
1891 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001892 sky2->tx_last_mss = mss;
1893 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001894 }
1895
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001896 ctrl = 0;
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001897
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001898 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001899 if (skb_vlan_tag_present(skb)) {
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001900 if (!le) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001901 le = get_tx_le(sky2, &slot);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001902 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001903 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001904 } else
1905 le->opcode |= OP_VLAN;
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001906 le->length = cpu_to_be16(skb_vlan_tag_get(skb));
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001907 ctrl |= INS_VLAN;
1908 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001909
1910 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001911 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001912 /* On Yukon EX (some versions) encoding change. */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001913 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
Stephen Hemminger69161612007-06-04 17:23:26 -07001914 ctrl |= CALSUM; /* auto checksum */
1915 else {
1916 const unsigned offset = skb_transport_offset(skb);
1917 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001918
Stephen Hemminger69161612007-06-04 17:23:26 -07001919 tcpsum = offset << 16; /* sum start */
1920 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001921
Stephen Hemminger69161612007-06-04 17:23:26 -07001922 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1923 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1924 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001925
Stephen Hemminger69161612007-06-04 17:23:26 -07001926 if (tcpsum != sky2->tx_tcpsum) {
1927 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001928
Mike McCormack9b289c32009-08-14 05:15:12 +00001929 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001930 le->addr = cpu_to_le32(tcpsum);
1931 le->length = 0; /* initial checksum value */
1932 le->ctrl = 1; /* one packet */
1933 le->opcode = OP_TCPLISW | HW_OWNER;
1934 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001935 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001936 }
1937
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001938 re = sky2->tx_ring + slot;
1939 re->flags = TX_MAP_SINGLE;
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001940 dma_unmap_addr_set(re, mapaddr, mapping);
1941 dma_unmap_len_set(re, maplen, len);
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001942
Mike McCormack9b289c32009-08-14 05:15:12 +00001943 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001944 le->addr = cpu_to_le32(lower_32_bits(mapping));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001945 le->length = cpu_to_le16(len);
1946 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001947 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001948
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001949
1950 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001951 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001952
Ian Campbell950a5a42011-09-21 21:53:18 +00001953 mapping = skb_frag_dma_map(&hw->pdev->dev, frag, 0,
Eric Dumazet9e903e02011-10-18 21:00:24 +00001954 skb_frag_size(frag), DMA_TO_DEVICE);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001955
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01001956 if (dma_mapping_error(&hw->pdev->dev, mapping))
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001957 goto mapping_unwind;
1958
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001959 upper = upper_32_bits(mapping);
1960 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001961 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001962 le->addr = cpu_to_le32(upper);
1963 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001964 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001965 }
1966
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001967 re = sky2->tx_ring + slot;
1968 re->flags = TX_MAP_PAGE;
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001969 dma_unmap_addr_set(re, mapaddr, mapping);
Eric Dumazet9e903e02011-10-18 21:00:24 +00001970 dma_unmap_len_set(re, maplen, skb_frag_size(frag));
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001971
Mike McCormack9b289c32009-08-14 05:15:12 +00001972 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001973 le->addr = cpu_to_le32(lower_32_bits(mapping));
Eric Dumazet9e903e02011-10-18 21:00:24 +00001974 le->length = cpu_to_le16(skb_frag_size(frag));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001975 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001976 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001977 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001978
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001979 re->skb = skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001980 le->ctrl |= EOP;
1981
Mike McCormack9b289c32009-08-14 05:15:12 +00001982 sky2->tx_prod = slot;
1983
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001984 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1985 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001986
stephen hemmingerec2a5462011-11-29 15:15:33 +00001987 netdev_sent_queue(dev, skb->len);
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001988 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001989
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001990 return NETDEV_TX_OK;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001991
1992mapping_unwind:
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001993 for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001994 re = sky2->tx_ring + i;
1995
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001996 sky2_tx_unmap(hw->pdev, re);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001997 }
1998
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001999mapping_error:
2000 if (net_ratelimit())
2001 dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
Eric W. Biederman2d4186c2014-03-15 17:40:17 -07002002 dev_kfree_skb_any(skb);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00002003 return NETDEV_TX_OK;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002004}
2005
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002006/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07002007 * Free ring elements from starting at tx_cons until "done"
2008 *
Stephen Hemminger481cea42009-08-14 15:33:19 -07002009 * NB:
2010 * 1. The hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07002011 * buffers so make sure not to free skb to early.
Stephen Hemminger481cea42009-08-14 15:33:19 -07002012 * 2. This may run in parallel start_xmit because the it only
2013 * looks at the tail of the queue of FIFO (tx_cons), not
2014 * the head (tx_prod)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002015 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07002016static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002017{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07002018 struct net_device *dev = sky2->netdev;
stephen hemmingerec2a5462011-11-29 15:15:33 +00002019 u16 idx;
2020 unsigned int bytes_compl = 0, pkts_compl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002021
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00002022 BUG_ON(done >= sky2->tx_ring_size);
shemminger@osdl.org22247952005-11-30 11:45:19 -08002023
Stephen Hemminger291ea612006-09-26 11:57:41 -07002024 for (idx = sky2->tx_cons; idx != done;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00002025 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07002026 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00002027 struct sk_buff *skb = re->skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002028
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00002029 sky2_tx_unmap(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002030
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00002031 if (skb) {
Joe Perches6c35aba2010-02-15 08:34:21 +00002032 netif_printk(sky2, tx_done, KERN_DEBUG, dev,
2033 "tx done %u\n", idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07002034
stephen hemmingerec2a5462011-11-29 15:15:33 +00002035 pkts_compl++;
2036 bytes_compl += skb->len;
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08002037
stephen hemmingerf6815072010-02-01 13:41:47 +00002038 re->skb = NULL;
Stephen Hemminger724b6942009-08-18 15:17:10 +00002039 dev_kfree_skb_any(skb);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00002040
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00002041 sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002042 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002043 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002044
Stephen Hemminger291ea612006-09-26 11:57:41 -07002045 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07002046 smp_mb();
stephen hemmingerec2a5462011-11-29 15:15:33 +00002047
2048 netdev_completed_queue(dev, pkts_compl, bytes_compl);
2049
2050 u64_stats_update_begin(&sky2->tx_stats.syncp);
2051 sky2->tx_stats.packets += pkts_compl;
2052 sky2->tx_stats.bytes += bytes_compl;
2053 u64_stats_update_end(&sky2->tx_stats.syncp);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002054}
2055
Mike McCormack264bb4f2009-08-14 05:15:14 +00002056static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
Mike McCormacka5109962009-08-14 05:15:13 +00002057{
Mike McCormacka5109962009-08-14 05:15:13 +00002058 /* Disable Force Sync bit and Enable Alloc bit */
2059 sky2_write8(hw, SK_REG(port, TXA_CTRL),
2060 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
2061
2062 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
2063 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
2064 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
2065
2066 /* Reset the PCI FIFO of the async Tx queue */
2067 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
2068 BMU_RST_SET | BMU_FIFO_RST);
2069
2070 /* Reset the Tx prefetch units */
2071 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
2072 PREF_UNIT_RST_SET);
2073
2074 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
2075 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
stephen hemmingerf9687c42011-11-16 13:42:56 +00002076
2077 sky2_read32(hw, B0_CTST);
Mike McCormacka5109962009-08-14 05:15:13 +00002078}
2079
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002080static void sky2_hw_down(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002081{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002082 struct sky2_hw *hw = sky2->hw;
2083 unsigned port = sky2->port;
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002084 u16 ctrl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002085
Stephen Hemmingerd104aca2009-06-17 07:30:32 +00002086 /* Force flow control off */
2087 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002088
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002089 /* Stop transmitter */
2090 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
2091 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
2092
2093 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07002094 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002095
2096 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002097 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002098 gma_write16(hw, port, GM_GP_CTRL, ctrl);
2099
2100 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
2101
2102 /* Workaround shared GMAC reset */
Joe Perches8e95a202009-12-03 07:58:21 +00002103 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 &&
2104 port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002105 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
2106
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002107 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002108
Linus Torvalds8a9ea322011-10-25 13:25:22 +02002109 /* Force any delayed status interrupt and NAPI */
Stephen Hemminger6c835042009-06-17 07:30:35 +00002110 sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
2111 sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
2112 sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
2113 sky2_read8(hw, STAT_ISR_TIMER_CTRL);
2114
Mike McCormacka947a392009-07-21 20:57:56 -07002115 sky2_rx_stop(sky2);
2116
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00002117 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -07002118 sky2_phy_power_down(hw, port);
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00002119 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07002120
Mike McCormack264bb4f2009-08-14 05:15:14 +00002121 sky2_tx_reset(hw, port);
2122
Stephen Hemminger481cea42009-08-14 15:33:19 -07002123 /* Free any pending frames stuck in HW queue */
2124 sky2_tx_complete(sky2, sky2->tx_prod);
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002125}
2126
2127/* Network shutdown */
stephen hemminger926d0972011-11-16 13:42:57 +00002128static int sky2_close(struct net_device *dev)
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002129{
2130 struct sky2_port *sky2 = netdev_priv(dev);
Mike McCormack8a0c9222010-02-12 06:58:06 +00002131 struct sky2_hw *hw = sky2->hw;
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002132
2133 /* Never really got started! */
2134 if (!sky2->tx_le)
2135 return 0;
2136
Joe Perches6c35aba2010-02-15 08:34:21 +00002137 netif_info(sky2, ifdown, dev, "disabling interface\n");
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002138
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00002139 if (hw->ports == 1) {
stephen hemminger1401a802011-11-16 13:42:55 +00002140 sky2_write32(hw, B0_IMSK, 0);
2141 sky2_read32(hw, B0_IMSK);
2142
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00002143 napi_disable(&hw->napi);
2144 free_irq(hw->pdev->irq, hw);
stephen hemminger282edce2011-11-17 14:37:35 +00002145 hw->flags &= ~SKY2_HW_IRQ_SETUP;
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00002146 } else {
stephen hemminger1401a802011-11-16 13:42:55 +00002147 u32 imask;
2148
2149 /* Disable port IRQ */
2150 imask = sky2_read32(hw, B0_IMSK);
2151 imask &= ~portirq_msk[sky2->port];
2152 sky2_write32(hw, B0_IMSK, imask);
2153 sky2_read32(hw, B0_IMSK);
2154
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00002155 synchronize_irq(hw->pdev->irq);
2156 napi_synchronize(&hw->napi);
2157 }
Mike McCormack8a0c9222010-02-12 06:58:06 +00002158
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002159 sky2_hw_down(sky2);
Stephen Hemminger481cea42009-08-14 15:33:19 -07002160
Mike McCormack90bbebb2009-09-01 03:21:35 +00002161 sky2_free_buffers(sky2);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002162
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002163 return 0;
2164}
2165
2166static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
2167{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002168 if (hw->flags & SKY2_HW_FIBRE_PHY)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002169 return SPEED_1000;
2170
Stephen Hemminger05745c42007-09-19 15:36:45 -07002171 if (!(hw->flags & SKY2_HW_GIGABIT)) {
2172 if (aux & PHY_M_PS_SPEED_100)
2173 return SPEED_100;
2174 else
2175 return SPEED_10;
2176 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002177
2178 switch (aux & PHY_M_PS_SPEED_MSK) {
2179 case PHY_M_PS_SPEED_1000:
2180 return SPEED_1000;
2181 case PHY_M_PS_SPEED_100:
2182 return SPEED_100;
2183 default:
2184 return SPEED_10;
2185 }
2186}
2187
2188static void sky2_link_up(struct sky2_port *sky2)
2189{
2190 struct sky2_hw *hw = sky2->hw;
2191 unsigned port = sky2->port;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002192 static const char *fc_name[] = {
2193 [FC_NONE] = "none",
2194 [FC_TX] = "tx",
2195 [FC_RX] = "rx",
2196 [FC_BOTH] = "both",
2197 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002198
stephen hemminger8e116802011-07-07 05:50:58 +00002199 sky2_set_ipg(sky2);
2200
Brandon Philips38000a92010-06-16 16:21:58 +00002201 sky2_enable_rx_tx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002202
2203 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
2204
2205 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002206
Stephen Hemminger75e80682007-09-19 15:36:46 -07002207 mod_timer(&hw->watchdog_timer, jiffies + 1);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002208
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002209 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002210 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002211 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
2212
Joe Perches6c35aba2010-02-15 08:34:21 +00002213 netif_info(sky2, link, sky2->netdev,
2214 "Link is up at %d Mbps, %s duplex, flow control %s\n",
2215 sky2->speed,
2216 sky2->duplex == DUPLEX_FULL ? "full" : "half",
2217 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002218}
2219
2220static void sky2_link_down(struct sky2_port *sky2)
2221{
2222 struct sky2_hw *hw = sky2->hw;
2223 unsigned port = sky2->port;
2224 u16 reg;
2225
2226 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
2227
2228 reg = gma_read16(hw, port, GM_GP_CTRL);
2229 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
2230 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002231
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002232 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002233
Brandon Philips809aaaa2009-10-29 17:01:49 -07002234 /* Turn off link LED */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002235 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
2236
Joe Perches6c35aba2010-02-15 08:34:21 +00002237 netif_info(sky2, link, sky2->netdev, "Link is down\n");
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002238
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002239 sky2_phy_init(hw, port);
2240}
2241
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002242static enum flow_control sky2_flow(int rx, int tx)
2243{
2244 if (rx)
2245 return tx ? FC_BOTH : FC_RX;
2246 else
2247 return tx ? FC_TX : FC_NONE;
2248}
2249
Stephen Hemminger793b8832005-09-14 16:06:14 -07002250static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
2251{
2252 struct sky2_hw *hw = sky2->hw;
2253 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002254 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002255
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002256 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002257 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002258 if (lpa & PHY_M_AN_RF) {
Joe Perchesada1db52010-02-17 15:01:59 +00002259 netdev_err(sky2->netdev, "remote fault\n");
Stephen Hemminger793b8832005-09-14 16:06:14 -07002260 return -1;
2261 }
2262
Stephen Hemminger793b8832005-09-14 16:06:14 -07002263 if (!(aux & PHY_M_PS_SPDUP_RES)) {
Joe Perchesada1db52010-02-17 15:01:59 +00002264 netdev_err(sky2->netdev, "speed/duplex mismatch\n");
Stephen Hemminger793b8832005-09-14 16:06:14 -07002265 return -1;
2266 }
2267
Stephen Hemminger793b8832005-09-14 16:06:14 -07002268 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07002269 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002270
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002271 /* Since the pause result bits seem to in different positions on
2272 * different chips. look at registers.
2273 */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002274 if (hw->flags & SKY2_HW_FIBRE_PHY) {
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002275 /* Shift for bits in fiber PHY */
2276 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
2277 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002278
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002279 if (advert & ADVERTISE_1000XPAUSE)
2280 advert |= ADVERTISE_PAUSE_CAP;
2281 if (advert & ADVERTISE_1000XPSE_ASYM)
2282 advert |= ADVERTISE_PAUSE_ASYM;
2283 if (lpa & LPA_1000XPAUSE)
2284 lpa |= LPA_PAUSE_CAP;
2285 if (lpa & LPA_1000XPAUSE_ASYM)
2286 lpa |= LPA_PAUSE_ASYM;
2287 }
2288
2289 sky2->flow_status = FC_NONE;
2290 if (advert & ADVERTISE_PAUSE_CAP) {
2291 if (lpa & LPA_PAUSE_CAP)
2292 sky2->flow_status = FC_BOTH;
2293 else if (advert & ADVERTISE_PAUSE_ASYM)
2294 sky2->flow_status = FC_RX;
2295 } else if (advert & ADVERTISE_PAUSE_ASYM) {
2296 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
2297 sky2->flow_status = FC_TX;
2298 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002299
Joe Perches8e95a202009-12-03 07:58:21 +00002300 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000 &&
2301 !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002302 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002303
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002304 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002305 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
2306 else
2307 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2308
2309 return 0;
2310}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002311
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002312/* Interrupt from PHY */
2313static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002314{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002315 struct net_device *dev = hw->dev[port];
2316 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002317 u16 istatus, phystat;
2318
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07002319 if (!netif_running(dev))
2320 return;
2321
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002322 spin_lock(&sky2->phy_lock);
2323 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2324 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
2325
Joe Perches6c35aba2010-02-15 08:34:21 +00002326 netif_info(sky2, intr, sky2->netdev, "phy interrupt status 0x%x 0x%x\n",
2327 istatus, phystat);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002328
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002329 if (istatus & PHY_M_IS_AN_COMPL) {
stephen hemminger9badba22010-03-29 07:36:20 +00002330 if (sky2_autoneg_done(sky2, phystat) == 0 &&
2331 !netif_carrier_ok(dev))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002332 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002333 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002334 }
2335
Stephen Hemminger793b8832005-09-14 16:06:14 -07002336 if (istatus & PHY_M_IS_LSP_CHANGE)
2337 sky2->speed = sky2_phy_speed(hw, phystat);
2338
2339 if (istatus & PHY_M_IS_DUP_CHANGE)
2340 sky2->duplex =
2341 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2342
2343 if (istatus & PHY_M_IS_LST_CHANGE) {
2344 if (phystat & PHY_M_PS_LINK_UP)
2345 sky2_link_up(sky2);
2346 else
2347 sky2_link_down(sky2);
2348 }
2349out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002350 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002351}
2352
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002353/* Special quick link interrupt (Yukon-2 Optima only) */
2354static void sky2_qlink_intr(struct sky2_hw *hw)
2355{
2356 struct sky2_port *sky2 = netdev_priv(hw->dev[0]);
2357 u32 imask;
2358 u16 phy;
2359
2360 /* disable irq */
2361 imask = sky2_read32(hw, B0_IMSK);
2362 imask &= ~Y2_IS_PHY_QLNK;
2363 sky2_write32(hw, B0_IMSK, imask);
2364
2365 /* reset PHY Link Detect */
2366 phy = sky2_pci_read16(hw, PSM_CONFIG_REG4);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002367 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002368 sky2_pci_write16(hw, PSM_CONFIG_REG4, phy | 1);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002369 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002370
2371 sky2_link_up(sky2);
2372}
2373
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002374/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08002375 * and tx queue is full (stopped).
2376 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002377static void sky2_tx_timeout(struct net_device *dev)
2378{
2379 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002380 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002381
Joe Perches6c35aba2010-02-15 08:34:21 +00002382 netif_err(sky2, timer, dev, "tx timeout\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002383
Joe Perchesada1db52010-02-17 15:01:59 +00002384 netdev_printk(KERN_DEBUG, dev, "transmit ring %u .. %u report=%u done=%u\n",
2385 sky2->tx_cons, sky2->tx_prod,
2386 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
2387 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002388
Stephen Hemminger81906792007-02-15 16:40:33 -08002389 /* can't restart safely under softirq */
2390 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002391}
2392
2393static int sky2_change_mtu(struct net_device *dev, int new_mtu)
2394{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002395 struct sky2_port *sky2 = netdev_priv(dev);
2396 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002397 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002398 int err;
2399 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002400 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002401
stephen hemminger44dde562010-02-12 06:58:01 +00002402 /* MTU size outside the spec */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002403 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
2404 return -EINVAL;
2405
stephen hemminger44dde562010-02-12 06:58:01 +00002406 /* MTU > 1500 on yukon FE and FE+ not allowed */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002407 if (new_mtu > ETH_DATA_LEN &&
2408 (hw->chip_id == CHIP_ID_YUKON_FE ||
2409 hw->chip_id == CHIP_ID_YUKON_FE_P))
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07002410 return -EINVAL;
2411
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002412 if (!netif_running(dev)) {
2413 dev->mtu = new_mtu;
Michał Mirosławf5d64032011-04-10 03:13:21 +00002414 netdev_update_features(dev);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002415 return 0;
2416 }
2417
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002418 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002419 sky2_write32(hw, B0_IMSK, 0);
Lino Sanfilippoea589e92014-11-30 12:56:51 +01002420 sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002421
Florian Westphal860e9532016-05-03 16:33:13 +02002422 netif_trans_update(dev); /* prevent tx timeout */
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002423 napi_disable(&hw->napi);
Mike McCormackdf010932010-05-13 06:12:49 +00002424 netif_tx_disable(dev);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002425
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002426 synchronize_irq(hw->pdev->irq);
2427
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002428 if (!(hw->flags & SKY2_HW_RAM_BUFFER))
Stephen Hemminger69161612007-06-04 17:23:26 -07002429 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002430
2431 ctl = gma_read16(hw, port, GM_GP_CTRL);
2432 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002433 sky2_rx_stop(sky2);
2434 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002435
2436 dev->mtu = new_mtu;
Michał Mirosławf5d64032011-04-10 03:13:21 +00002437 netdev_update_features(dev);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002438
stephen hemminger8e116802011-07-07 05:50:58 +00002439 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) | GM_SMOD_VLAN_ENA;
2440 if (sky2->speed > SPEED_100)
2441 mode |= IPG_DATA_VAL(IPG_DATA_DEF_1000);
2442 else
2443 mode |= IPG_DATA_VAL(IPG_DATA_DEF_10_100);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002444
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002445 if (dev->mtu > ETH_DATA_LEN)
2446 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002447
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002448 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002449
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002450 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002451
Mike McCormack200ac492010-02-12 06:58:03 +00002452 err = sky2_alloc_rx_skbs(sky2);
2453 if (!err)
2454 sky2_rx_start(sky2);
2455 else
2456 sky2_rx_clean(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002457 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002458
David S. Millerd1d08d12008-01-07 20:53:33 -08002459 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002460 napi_enable(&hw->napi);
2461
Stephen Hemminger1b537562005-12-20 15:08:07 -08002462 if (err)
2463 dev_close(dev);
2464 else {
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002465 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002466
Stephen Hemminger1b537562005-12-20 15:08:07 -08002467 netif_wake_queue(dev);
2468 }
2469
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002470 return err;
2471}
2472
stephen hemminger857504d2012-04-04 12:10:27 +00002473static inline bool needs_copy(const struct rx_ring_info *re,
2474 unsigned length)
2475{
2476#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2477 /* Some architectures need the IP header to be aligned */
2478 if (!IS_ALIGNED(re->data_addr + ETH_HLEN, sizeof(u32)))
2479 return true;
2480#endif
2481 return length < copybreak;
2482}
2483
Stephen Hemminger14d02632006-09-26 11:57:43 -07002484/* For small just reuse existing skb for next receive */
2485static struct sk_buff *receive_copy(struct sky2_port *sky2,
2486 const struct rx_ring_info *re,
2487 unsigned length)
2488{
2489 struct sk_buff *skb;
2490
Eric Dumazet89d71a62009-10-13 05:34:20 +00002491 skb = netdev_alloc_skb_ip_align(sky2->netdev, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002492 if (likely(skb)) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07002493 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2494 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002495 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002496 skb->ip_summed = re->skb->ip_summed;
2497 skb->csum = re->skb->csum;
Tom Herbertb408f942013-12-17 23:28:13 -08002498 skb_copy_hash(skb, re->skb);
Kirill Smelkov88dccf52013-05-03 04:22:04 +00002499 skb->vlan_proto = re->skb->vlan_proto;
stephen hemmingere072b3f2012-04-30 06:47:37 +00002500 skb->vlan_tci = re->skb->vlan_tci;
stephen hemminger3f429412012-04-30 05:49:45 +00002501
Stephen Hemminger14d02632006-09-26 11:57:43 -07002502 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2503 length, PCI_DMA_FROMDEVICE);
Kirill Smelkov88dccf52013-05-03 04:22:04 +00002504 re->skb->vlan_proto = 0;
stephen hemmingere072b3f2012-04-30 06:47:37 +00002505 re->skb->vlan_tci = 0;
Tom Herbertb408f942013-12-17 23:28:13 -08002506 skb_clear_hash(re->skb);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002507 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002508 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002509 }
2510 return skb;
2511}
2512
2513/* Adjust length of skb with fragments to match received data */
2514static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2515 unsigned int length)
2516{
2517 int i, num_frags;
2518 unsigned int size;
2519
2520 /* put header into skb */
2521 size = min(length, hdr_space);
2522 skb->tail += size;
2523 skb->len += size;
2524 length -= size;
2525
2526 num_frags = skb_shinfo(skb)->nr_frags;
2527 for (i = 0; i < num_frags; i++) {
2528 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2529
2530 if (length == 0) {
2531 /* don't need this page */
Ian Campbell950a5a42011-09-21 21:53:18 +00002532 __skb_frag_unref(frag);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002533 --skb_shinfo(skb)->nr_frags;
2534 } else {
2535 size = min(length, (unsigned) PAGE_SIZE);
2536
Eric Dumazet9e903e02011-10-18 21:00:24 +00002537 skb_frag_size_set(frag, size);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002538 skb->data_len += size;
Eric Dumazet7ae60b32011-10-13 17:12:46 -04002539 skb->truesize += PAGE_SIZE;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002540 skb->len += size;
2541 length -= size;
2542 }
2543 }
2544}
2545
2546/* Normal packet - take skb from ring element and put in a new one */
2547static struct sk_buff *receive_new(struct sky2_port *sky2,
2548 struct rx_ring_info *re,
2549 unsigned int length)
2550{
stephen hemminger3fbd9182010-02-01 13:45:41 +00002551 struct sk_buff *skb;
2552 struct rx_ring_info nre;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002553 unsigned hdr_space = sky2->rx_data_size;
2554
Eric Dumazet68ac3192011-07-07 06:13:32 -07002555 nre.skb = sky2_rx_alloc(sky2, GFP_ATOMIC);
stephen hemminger3fbd9182010-02-01 13:45:41 +00002556 if (unlikely(!nre.skb))
2557 goto nobuf;
2558
2559 if (sky2_rx_map_skb(sky2->hw->pdev, &nre, hdr_space))
2560 goto nomap;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002561
2562 skb = re->skb;
2563 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002564 prefetch(skb->data);
stephen hemminger3fbd9182010-02-01 13:45:41 +00002565 *re = nre;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002566
2567 if (skb_shinfo(skb)->nr_frags)
2568 skb_put_frags(skb, hdr_space, length);
2569 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002570 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002571 return skb;
stephen hemminger3fbd9182010-02-01 13:45:41 +00002572
2573nomap:
2574 dev_kfree_skb(nre.skb);
2575nobuf:
2576 return NULL;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002577}
2578
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002579/*
2580 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002581 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002582 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002583static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002584 u16 length, u32 status)
2585{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002586 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002587 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002588 struct sk_buff *skb = NULL;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002589 u16 count = (status & GMR_FS_LEN) >> 16;
2590
Joe Perches6c35aba2010-02-15 08:34:21 +00002591 netif_printk(sky2, rx_status, KERN_DEBUG, dev,
2592 "rx slot %u status 0x%x len %d\n",
2593 sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002594
Stephen Hemminger793b8832005-09-14 16:06:14 -07002595 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002596 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002597
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01002598 if (skb_vlan_tag_present(re->skb))
stephen hemmingere072b3f2012-04-30 06:47:37 +00002599 count -= VLAN_HLEN; /* Account for vlan tag */
2600
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002601 /* This chip has hardware problems that generates bogus status.
2602 * So do only marginal checking and expect higher level protocols
2603 * to handle crap frames.
2604 */
2605 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2606 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2607 length != count)
2608 goto okay;
2609
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002610 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002611 goto error;
2612
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002613 if (!(status & GMR_FS_RX_OK))
2614 goto resubmit;
2615
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002616 /* if length reported by DMA does not match PHY, packet was truncated */
2617 if (length != count)
stephen hemminger0885a302010-12-31 15:34:27 +00002618 goto error;
Stephen Hemminger71749532007-07-09 15:33:40 -07002619
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002620okay:
stephen hemminger857504d2012-04-04 12:10:27 +00002621 if (needs_copy(re, length))
Stephen Hemminger14d02632006-09-26 11:57:43 -07002622 skb = receive_copy(sky2, re, length);
2623 else
2624 skb = receive_new(sky2, re, length);
Stephen Hemminger90c30332010-02-03 08:31:12 +00002625
2626 dev->stats.rx_dropped += (skb == NULL);
2627
Stephen Hemminger793b8832005-09-14 16:06:14 -07002628resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002629 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002630
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002631 return skb;
2632
2633error:
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002634 ++dev->stats.rx_errors;
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002635
Joe Perches6c35aba2010-02-15 08:34:21 +00002636 if (net_ratelimit())
2637 netif_info(sky2, rx_err, dev,
2638 "rx error, status 0x%x length %d\n", status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002639
Stephen Hemminger793b8832005-09-14 16:06:14 -07002640 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002641}
2642
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002643/* Transmit complete */
2644static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002645{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002646 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002647
Mike McCormack8a0c9222010-02-12 06:58:06 +00002648 if (netif_running(dev)) {
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002649 sky2_tx_complete(sky2, last);
Mike McCormack8a0c9222010-02-12 06:58:06 +00002650
stephen hemminger926d0972011-11-16 13:42:57 +00002651 /* Wake unless it's detached, and called e.g. from sky2_close() */
Mike McCormack8a0c9222010-02-12 06:58:06 +00002652 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
2653 netif_wake_queue(dev);
2654 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002655}
2656
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002657static inline void sky2_skb_rx(const struct sky2_port *sky2,
stephen hemmingere072b3f2012-04-30 06:47:37 +00002658 struct sk_buff *skb)
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002659{
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002660 if (skb->ip_summed == CHECKSUM_NONE)
2661 netif_receive_skb(skb);
2662 else
2663 napi_gro_receive(&sky2->hw->napi, skb);
2664}
2665
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002666static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
2667 unsigned packets, unsigned bytes)
2668{
stephen hemminger0885a302010-12-31 15:34:27 +00002669 struct net_device *dev = hw->dev[port];
2670 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002671
stephen hemminger0885a302010-12-31 15:34:27 +00002672 if (packets == 0)
2673 return;
2674
2675 u64_stats_update_begin(&sky2->rx_stats.syncp);
2676 sky2->rx_stats.packets += packets;
2677 sky2->rx_stats.bytes += bytes;
2678 u64_stats_update_end(&sky2->rx_stats.syncp);
2679
2680 dev->last_rx = jiffies;
2681 sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002682}
2683
stephen hemminger375c5682010-02-07 06:28:36 +00002684static void sky2_rx_checksum(struct sky2_port *sky2, u32 status)
2685{
2686 /* If this happens then driver assuming wrong format for chip type */
2687 BUG_ON(sky2->hw->flags & SKY2_HW_NEW_LE);
2688
2689 /* Both checksum counters are programmed to start at
2690 * the same offset, so unless there is a problem they
2691 * should match. This failure is an early indication that
2692 * hardware receive checksumming won't work.
2693 */
2694 if (likely((u16)(status >> 16) == (u16)status)) {
2695 struct sk_buff *skb = sky2->rx_ring[sky2->rx_next].skb;
2696 skb->ip_summed = CHECKSUM_COMPLETE;
2697 skb->csum = le16_to_cpu(status);
2698 } else {
2699 dev_notice(&sky2->hw->pdev->dev,
2700 "%s: receive checksum problem (status = %#x)\n",
2701 sky2->netdev->name, status);
2702
Michał Mirosławf5d64032011-04-10 03:13:21 +00002703 /* Disable checksum offload
2704 * It will be reenabled on next ndo_set_features, but if it's
2705 * really broken, will get disabled again
2706 */
2707 sky2->netdev->features &= ~NETIF_F_RXCSUM;
stephen hemminger375c5682010-02-07 06:28:36 +00002708 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2709 BMU_DIS_RX_CHKSUM);
2710 }
2711}
2712
stephen hemmingere072b3f2012-04-30 06:47:37 +00002713static void sky2_rx_tag(struct sky2_port *sky2, u16 length)
2714{
2715 struct sk_buff *skb;
2716
2717 skb = sky2->rx_ring[sky2->rx_next].skb;
Patrick McHardy86a9bad2013-04-19 02:04:30 +00002718 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), be16_to_cpu(length));
stephen hemmingere072b3f2012-04-30 06:47:37 +00002719}
2720
Stephen Hemmingerbf731302010-04-24 20:04:12 -07002721static void sky2_rx_hash(struct sky2_port *sky2, u32 status)
2722{
2723 struct sk_buff *skb;
2724
2725 skb = sky2->rx_ring[sky2->rx_next].skb;
Tom Herbertb408f942013-12-17 23:28:13 -08002726 skb_set_hash(skb, le32_to_cpu(status), PKT_HASH_TYPE_L3);
Stephen Hemmingerbf731302010-04-24 20:04:12 -07002727}
2728
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002729/* Process status response ring */
Stephen Hemminger26691832007-10-11 18:31:13 -07002730static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002731{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002732 int work_done = 0;
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002733 unsigned int total_bytes[2] = { 0 };
2734 unsigned int total_packets[2] = { 0 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002735
Eric W. Biederman21ceda22014-03-14 18:05:26 -07002736 if (to_do <= 0)
2737 return work_done;
2738
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002739 rmb();
Stephen Hemminger26691832007-10-11 18:31:13 -07002740 do {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002741 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002742 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002743 unsigned port;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002744 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002745 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002746 u32 status;
2747 u16 length;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002748 u8 opcode = le->opcode;
2749
2750 if (!(opcode & HW_OWNER))
2751 break;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002752
stephen hemmingerefe91932010-04-22 13:42:56 +00002753 hw->st_idx = RING_NEXT(hw->st_idx, hw->st_size);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002754
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002755 port = le->css & CSS_LINK_BIT;
Stephen Hemminger69161612007-06-04 17:23:26 -07002756 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002757 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002758 length = le16_to_cpu(le->length);
2759 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002760
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002761 le->opcode = 0;
2762 switch (opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002763 case OP_RXSTAT:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002764 total_packets[port]++;
2765 total_bytes[port] += length;
Stephen Hemminger90c30332010-02-03 08:31:12 +00002766
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002767 skb = sky2_receive(dev, length, status);
Stephen Hemminger90c30332010-02-03 08:31:12 +00002768 if (!skb)
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002769 break;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002770
Stephen Hemminger69161612007-06-04 17:23:26 -07002771 /* This chip reports checksum status differently */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002772 if (hw->flags & SKY2_HW_NEW_LE) {
Michał Mirosławf5d64032011-04-10 03:13:21 +00002773 if ((dev->features & NETIF_F_RXCSUM) &&
Stephen Hemminger69161612007-06-04 17:23:26 -07002774 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2775 (le->css & CSS_TCPUDPCSOK))
2776 skb->ip_summed = CHECKSUM_UNNECESSARY;
2777 else
2778 skb->ip_summed = CHECKSUM_NONE;
2779 }
2780
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002781 skb->protocol = eth_type_trans(skb, dev);
stephen hemmingere072b3f2012-04-30 06:47:37 +00002782 sky2_skb_rx(sky2, skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002783
Stephen Hemminger22e11702006-07-12 15:23:48 -07002784 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002785 if (++work_done >= to_do)
2786 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002787 break;
2788
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002789 case OP_RXVLAN:
stephen hemmingere072b3f2012-04-30 06:47:37 +00002790 sky2_rx_tag(sky2, length);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002791 break;
2792
2793 case OP_RXCHKSVLAN:
stephen hemmingere072b3f2012-04-30 06:47:37 +00002794 sky2_rx_tag(sky2, length);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002795 /* fall through */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002796 case OP_RXCHKS:
Michał Mirosławf5d64032011-04-10 03:13:21 +00002797 if (likely(dev->features & NETIF_F_RXCSUM))
stephen hemminger375c5682010-02-07 06:28:36 +00002798 sky2_rx_checksum(sky2, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002799 break;
2800
Stephen Hemmingerbf731302010-04-24 20:04:12 -07002801 case OP_RSS_HASH:
2802 sky2_rx_hash(sky2, status);
2803 break;
2804
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002805 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002806 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002807 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002808 if (hw->dev[1])
2809 sky2_tx_done(hw->dev[1],
2810 ((status >> 24) & 0xff)
2811 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002812 break;
2813
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002814 default:
2815 if (net_ratelimit())
Joe Perchesfe3881c2014-09-09 20:27:44 -07002816 pr_warn("unknown status opcode 0x%x\n", opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002817 }
Stephen Hemminger26691832007-10-11 18:31:13 -07002818 } while (hw->st_idx != idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002819
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002820 /* Fully processed status ring so clear irq */
2821 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2822
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002823exit_loop:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002824 sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
2825 sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002826
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002827 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002828}
2829
2830static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2831{
2832 struct net_device *dev = hw->dev[port];
2833
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002834 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002835 netdev_info(dev, "hw error interrupt status 0x%x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002836
2837 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002838 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002839 netdev_err(dev, "ram data read parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002840 /* Clear IRQ */
2841 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2842 }
2843
2844 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002845 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002846 netdev_err(dev, "ram data write parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002847
2848 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2849 }
2850
2851 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002852 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002853 netdev_err(dev, "MAC parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002854 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2855 }
2856
2857 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002858 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002859 netdev_err(dev, "RX parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002860 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2861 }
2862
2863 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002864 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002865 netdev_err(dev, "TCP segmentation error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002866 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2867 }
2868}
2869
2870static void sky2_hw_intr(struct sky2_hw *hw)
2871{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002872 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002873 u32 status = sky2_read32(hw, B0_HWE_ISRC);
Stephen Hemminger555382c2007-08-29 12:58:14 -07002874 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2875
2876 status &= hwmsk;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002877
Stephen Hemminger793b8832005-09-14 16:06:14 -07002878 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002879 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002880
2881 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002882 u16 pci_err;
2883
stephen hemmingera40ccc62010-01-24 18:46:06 +00002884 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002885 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002886 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002887 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002888 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002889
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002890 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002891 pci_err | PCI_STATUS_ERROR_BITS);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002892 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002893 }
2894
2895 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002896 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger555382c2007-08-29 12:58:14 -07002897 u32 err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002898
stephen hemmingera40ccc62010-01-24 18:46:06 +00002899 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002900 err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2901 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2902 0xfffffffful);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002903 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002904 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
Stephen Hemmingercf06ffb2007-11-05 15:52:13 -08002905
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002906 sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002907 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002908 }
2909
2910 if (status & Y2_HWE_L1_MASK)
2911 sky2_hw_error(hw, 0, status);
2912 status >>= 8;
2913 if (status & Y2_HWE_L1_MASK)
2914 sky2_hw_error(hw, 1, status);
2915}
2916
2917static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2918{
2919 struct net_device *dev = hw->dev[port];
2920 struct sky2_port *sky2 = netdev_priv(dev);
2921 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2922
Joe Perches6c35aba2010-02-15 08:34:21 +00002923 netif_info(sky2, intr, dev, "mac interrupt status 0x%x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002924
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002925 if (status & GM_IS_RX_CO_OV)
2926 gma_read16(hw, port, GM_RX_IRQ_SRC);
2927
2928 if (status & GM_IS_TX_CO_OV)
2929 gma_read16(hw, port, GM_TX_IRQ_SRC);
2930
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002931 if (status & GM_IS_RX_FF_OR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002932 ++dev->stats.rx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002933 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2934 }
2935
2936 if (status & GM_IS_TX_FF_UR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002937 ++dev->stats.tx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002938 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2939 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002940}
2941
Stephen Hemminger40b01722007-04-11 14:47:59 -07002942/* This should never happen it is a bug. */
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002943static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002944{
2945 struct net_device *dev = hw->dev[port];
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002946 u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002947
Joe Perchesada1db52010-02-17 15:01:59 +00002948 dev_err(&hw->pdev->dev, "%s: descriptor error q=%#x get=%u put=%u\n",
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002949 dev->name, (unsigned) q, (unsigned) idx,
2950 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002951
Stephen Hemminger40b01722007-04-11 14:47:59 -07002952 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002953}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002954
Stephen Hemminger75e80682007-09-19 15:36:46 -07002955static int sky2_rx_hung(struct net_device *dev)
2956{
2957 struct sky2_port *sky2 = netdev_priv(dev);
2958 struct sky2_hw *hw = sky2->hw;
2959 unsigned port = sky2->port;
2960 unsigned rxq = rxqaddr[port];
2961 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2962 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2963 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2964 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2965
2966 /* If idle and MAC or PCI is stuck */
2967 if (sky2->check.last == dev->last_rx &&
2968 ((mac_rp == sky2->check.mac_rp &&
2969 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2970 /* Check if the PCI RX hang */
2971 (fifo_rp == sky2->check.fifo_rp &&
2972 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
Joe Perchesada1db52010-02-17 15:01:59 +00002973 netdev_printk(KERN_DEBUG, dev,
2974 "hung mac %d:%d fifo %d (%d:%d)\n",
2975 mac_lev, mac_rp, fifo_lev,
2976 fifo_rp, sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
Stephen Hemminger75e80682007-09-19 15:36:46 -07002977 return 1;
2978 } else {
2979 sky2->check.last = dev->last_rx;
2980 sky2->check.mac_rp = mac_rp;
2981 sky2->check.mac_lev = mac_lev;
2982 sky2->check.fifo_rp = fifo_rp;
2983 sky2->check.fifo_lev = fifo_lev;
2984 return 0;
2985 }
2986}
2987
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002988static void sky2_watchdog(unsigned long arg)
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002989{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002990 struct sky2_hw *hw = (struct sky2_hw *) arg;
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002991
Stephen Hemminger75e80682007-09-19 15:36:46 -07002992 /* Check for lost IRQ once a second */
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002993 if (sky2_read32(hw, B0_ISRC)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002994 napi_schedule(&hw->napi);
Stephen Hemminger75e80682007-09-19 15:36:46 -07002995 } else {
2996 int i, active = 0;
2997
2998 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002999 struct net_device *dev = hw->dev[i];
Stephen Hemminger75e80682007-09-19 15:36:46 -07003000 if (!netif_running(dev))
3001 continue;
3002 ++active;
3003
3004 /* For chips with Rx FIFO, check if stuck */
Stephen Hemminger39dbd952008-02-04 19:45:13 -08003005 if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
Stephen Hemminger75e80682007-09-19 15:36:46 -07003006 sky2_rx_hung(dev)) {
Joe Perchesada1db52010-02-17 15:01:59 +00003007 netdev_info(dev, "receiver hang detected\n");
Stephen Hemminger75e80682007-09-19 15:36:46 -07003008 schedule_work(&hw->restart_work);
3009 return;
3010 }
3011 }
3012
3013 if (active == 0)
3014 return;
Stephen Hemminger32c2c302007-08-21 14:34:03 -07003015 }
3016
Stephen Hemminger75e80682007-09-19 15:36:46 -07003017 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07003018}
3019
Stephen Hemminger40b01722007-04-11 14:47:59 -07003020/* Hardware/software error handling */
3021static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003022{
Stephen Hemminger40b01722007-04-11 14:47:59 -07003023 if (net_ratelimit())
3024 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003025
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07003026 if (status & Y2_IS_HW_ERR)
3027 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003028
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07003029 if (status & Y2_IS_IRQ_MAC1)
3030 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003031
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07003032 if (status & Y2_IS_IRQ_MAC2)
3033 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08003034
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07003035 if (status & Y2_IS_CHK_RX1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00003036 sky2_le_error(hw, 0, Q_R1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08003037
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07003038 if (status & Y2_IS_CHK_RX2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00003039 sky2_le_error(hw, 1, Q_R2);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08003040
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07003041 if (status & Y2_IS_CHK_TXA1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00003042 sky2_le_error(hw, 0, Q_XA1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08003043
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07003044 if (status & Y2_IS_CHK_TXA2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00003045 sky2_le_error(hw, 1, Q_XA2);
Stephen Hemminger40b01722007-04-11 14:47:59 -07003046}
3047
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003048static int sky2_poll(struct napi_struct *napi, int work_limit)
Stephen Hemminger40b01722007-04-11 14:47:59 -07003049{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003050 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
Stephen Hemminger40b01722007-04-11 14:47:59 -07003051 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
David S. Miller6f535762007-10-11 18:08:29 -07003052 int work_done = 0;
Stephen Hemminger26691832007-10-11 18:31:13 -07003053 u16 idx;
Stephen Hemminger40b01722007-04-11 14:47:59 -07003054
3055 if (unlikely(status & Y2_IS_ERROR))
3056 sky2_err_intr(hw, status);
3057
3058 if (status & Y2_IS_IRQ_PHY1)
3059 sky2_phy_intr(hw, 0);
3060
3061 if (status & Y2_IS_IRQ_PHY2)
3062 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003063
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003064 if (status & Y2_IS_PHY_QLNK)
3065 sky2_qlink_intr(hw);
3066
Stephen Hemminger26691832007-10-11 18:31:13 -07003067 while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
3068 work_done += sky2_status_intr(hw, work_limit - work_done, idx);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07003069
David S. Miller6f535762007-10-11 18:08:29 -07003070 if (work_done >= work_limit)
Stephen Hemminger26691832007-10-11 18:31:13 -07003071 goto done;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07003072 }
David S. Miller6f535762007-10-11 18:08:29 -07003073
stephen hemmingerf4b63ea2016-08-29 10:16:37 -07003074 napi_complete_done(napi, work_done);
Stephen Hemminger26691832007-10-11 18:31:13 -07003075 sky2_read32(hw, B0_Y2_SP_LISR);
3076done:
3077
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003078 return work_done;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003079}
3080
David Howells7d12e782006-10-05 14:55:46 +01003081static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003082{
3083 struct sky2_hw *hw = dev_id;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003084 u32 status;
3085
3086 /* Reading this mask interrupts as side effect */
3087 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
Mirko Lindnerd663d182012-07-03 23:38:46 +00003088 if (status == 0 || status == ~0) {
3089 sky2_write32(hw, B0_Y2_SP_ICR, 2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003090 return IRQ_NONE;
Mirko Lindnerd663d182012-07-03 23:38:46 +00003091 }
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003092
3093 prefetch(&hw->st_le[hw->st_idx]);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003094
3095 napi_schedule(&hw->napi);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003096
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003097 return IRQ_HANDLED;
3098}
3099
3100#ifdef CONFIG_NET_POLL_CONTROLLER
3101static void sky2_netpoll(struct net_device *dev)
3102{
3103 struct sky2_port *sky2 = netdev_priv(dev);
3104
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003105 napi_schedule(&sky2->hw->napi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003106}
3107#endif
3108
3109/* Chip internal frequency for clock calculations */
Stephen Hemminger05745c42007-09-19 15:36:45 -07003110static u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003111{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003112 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003113 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08003114 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08003115 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003116 case CHIP_ID_YUKON_SUPR:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003117 case CHIP_ID_YUKON_UL_2:
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003118 case CHIP_ID_YUKON_OPT:
stephen hemminger4fb99cd2011-07-07 05:50:59 +00003119 case CHIP_ID_YUKON_PRM:
3120 case CHIP_ID_YUKON_OP_2:
Stephen Hemminger05745c42007-09-19 15:36:45 -07003121 return 125;
3122
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003123 case CHIP_ID_YUKON_FE:
Stephen Hemminger05745c42007-09-19 15:36:45 -07003124 return 100;
3125
3126 case CHIP_ID_YUKON_FE_P:
3127 return 50;
3128
3129 case CHIP_ID_YUKON_XL:
3130 return 156;
3131
3132 default:
3133 BUG();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003134 }
3135}
3136
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003137static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
3138{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003139 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003140}
3141
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003142static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
3143{
3144 return clk / sky2_mhz(hw);
3145}
3146
3147
Bill Pemberton853e3f42012-12-03 09:23:14 -05003148static int sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003149{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003150 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003151
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003152 /* Enable all clocks and check for bad PCI access */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003153 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger451af332007-06-04 17:23:24 -07003154
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003155 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003156
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003157 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003158 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
3159
Mike McCormack060b9462010-07-29 03:34:52 +00003160 switch (hw->chip_id) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003161 case CHIP_ID_YUKON_XL:
Stephen Hemminger39dbd952008-02-04 19:45:13 -08003162 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
Stephen Hemmingerbf731302010-04-24 20:04:12 -07003163 if (hw->chip_rev < CHIP_REV_YU_XL_A2)
3164 hw->flags |= SKY2_HW_RSS_BROKEN;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003165 break;
3166
3167 case CHIP_ID_YUKON_EC_U:
3168 hw->flags = SKY2_HW_GIGABIT
3169 | SKY2_HW_NEWER_PHY
3170 | SKY2_HW_ADV_POWER_CTL;
3171 break;
3172
3173 case CHIP_ID_YUKON_EX:
3174 hw->flags = SKY2_HW_GIGABIT
3175 | SKY2_HW_NEWER_PHY
3176 | SKY2_HW_NEW_LE
stephen hemmingeraa5ca962011-07-07 13:40:00 +00003177 | SKY2_HW_ADV_POWER_CTL
3178 | SKY2_HW_RSS_CHKSUM;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003179
3180 /* New transmit checksum */
3181 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
3182 hw->flags |= SKY2_HW_AUTO_TX_SUM;
3183 break;
3184
3185 case CHIP_ID_YUKON_EC:
3186 /* This rev is really old, and requires untested workarounds */
3187 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
3188 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
3189 return -EOPNOTSUPP;
3190 }
Stephen Hemmingerbf731302010-04-24 20:04:12 -07003191 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_RSS_BROKEN;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003192 break;
3193
3194 case CHIP_ID_YUKON_FE:
Stephen Hemmingerbf731302010-04-24 20:04:12 -07003195 hw->flags = SKY2_HW_RSS_BROKEN;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003196 break;
3197
Stephen Hemminger05745c42007-09-19 15:36:45 -07003198 case CHIP_ID_YUKON_FE_P:
3199 hw->flags = SKY2_HW_NEWER_PHY
3200 | SKY2_HW_NEW_LE
3201 | SKY2_HW_AUTO_TX_SUM
3202 | SKY2_HW_ADV_POWER_CTL;
Stephen Hemminger86aa7782011-01-09 15:54:15 -08003203
3204 /* The workaround for status conflicts VLAN tag detection. */
3205 if (hw->chip_rev == CHIP_REV_YU_FE2_A0)
stephen hemmingeraa5ca962011-07-07 13:40:00 +00003206 hw->flags |= SKY2_HW_VLAN_BROKEN | SKY2_HW_RSS_CHKSUM;
Stephen Hemminger05745c42007-09-19 15:36:45 -07003207 break;
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003208
3209 case CHIP_ID_YUKON_SUPR:
3210 hw->flags = SKY2_HW_GIGABIT
3211 | SKY2_HW_NEWER_PHY
3212 | SKY2_HW_NEW_LE
3213 | SKY2_HW_AUTO_TX_SUM
3214 | SKY2_HW_ADV_POWER_CTL;
stephen hemmingeraa5ca962011-07-07 13:40:00 +00003215
3216 if (hw->chip_rev == CHIP_REV_YU_SU_A0)
3217 hw->flags |= SKY2_HW_RSS_CHKSUM;
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003218 break;
3219
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003220 case CHIP_ID_YUKON_UL_2:
Takashi Iwaib3386822009-12-03 05:12:01 +00003221 hw->flags = SKY2_HW_GIGABIT
3222 | SKY2_HW_ADV_POWER_CTL;
3223 break;
3224
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003225 case CHIP_ID_YUKON_OPT:
stephen hemminger4fb99cd2011-07-07 05:50:59 +00003226 case CHIP_ID_YUKON_PRM:
3227 case CHIP_ID_YUKON_OP_2:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003228 hw->flags = SKY2_HW_GIGABIT
Takashi Iwaib3386822009-12-03 05:12:01 +00003229 | SKY2_HW_NEW_LE
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003230 | SKY2_HW_ADV_POWER_CTL;
3231 break;
3232
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003233 default:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003234 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
3235 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003236 return -EOPNOTSUPP;
3237 }
3238
Stephen Hemmingere3173832007-02-06 10:45:39 -08003239 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003240 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
3241 hw->flags |= SKY2_HW_FIBRE_PHY;
3242
Stephen Hemmingere3173832007-02-06 10:45:39 -08003243 hw->ports = 1;
3244 t8 = sky2_read8(hw, B2_Y2_HW_RES);
3245 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
3246 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
3247 ++hw->ports;
3248 }
3249
Mike McCormack74a61eb2009-09-21 04:08:52 +00003250 if (sky2_read8(hw, B2_E_0))
3251 hw->flags |= SKY2_HW_RAM_BUFFER;
3252
Stephen Hemmingere3173832007-02-06 10:45:39 -08003253 return 0;
3254}
3255
3256static void sky2_reset(struct sky2_hw *hw)
3257{
Stephen Hemminger555382c2007-08-29 12:58:14 -07003258 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003259 u16 status;
Jon Mason1a10cca2011-06-27 07:46:56 +00003260 int i;
Stephen Hemminger555382c2007-08-29 12:58:14 -07003261 u32 hwe_mask = Y2_HWE_ALL_MASK;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003262
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003263 /* disable ASF */
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003264 if (hw->chip_id == CHIP_ID_YUKON_EX
3265 || hw->chip_id == CHIP_ID_YUKON_SUPR) {
3266 sky2_write32(hw, CPU_WDOG, 0);
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003267 status = sky2_read16(hw, HCU_CCSR);
3268 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
3269 HCU_CCSR_UC_STATE_MSK);
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003270 /*
3271 * CPU clock divider shouldn't be used because
3272 * - ASF firmware may malfunction
3273 * - Yukon-Supreme: Parallel FLASH doesn't support divided clocks
3274 */
3275 status &= ~HCU_CCSR_CPU_CLK_DIVIDE_MSK;
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003276 sky2_write16(hw, HCU_CCSR, status);
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003277 sky2_write32(hw, CPU_WDOG, 0);
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003278 } else
3279 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
3280 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003281
3282 /* do a SW reset */
3283 sky2_write8(hw, B0_CTST, CS_RST_SET);
3284 sky2_write8(hw, B0_CTST, CS_RST_CLR);
3285
Stephen Hemmingerac93a392007-11-05 15:52:08 -08003286 /* allow writes to PCI config */
3287 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3288
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003289 /* clear PCI errors, if any */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003290 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003291 status |= PCI_STATUS_ERROR_BITS;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003292 sky2_pci_write16(hw, PCI_STATUS, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003293
3294 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
3295
Jon Mason1a10cca2011-06-27 07:46:56 +00003296 if (pci_is_pcie(pdev)) {
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08003297 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
3298 0xfffffffful);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07003299
Stephen Hemminger555382c2007-08-29 12:58:14 -07003300 /* If error bit is stuck on ignore it */
3301 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
3302 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08003303 else
Stephen Hemminger555382c2007-08-29 12:58:14 -07003304 hwe_mask |= Y2_IS_PCI_EXP;
3305 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003306
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08003307 sky2_power_on(hw);
stephen hemmingera40ccc62010-01-24 18:46:06 +00003308 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003309
3310 for (i = 0; i < hw->ports; i++) {
3311 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
3312 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07003313
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003314 if (hw->chip_id == CHIP_ID_YUKON_EX ||
3315 hw->chip_id == CHIP_ID_YUKON_SUPR)
Stephen Hemminger69161612007-06-04 17:23:26 -07003316 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
3317 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
3318 | GMC_BYP_RETR_ON);
Stephen Hemminger877c8572009-10-29 06:37:08 +00003319
3320 }
3321
3322 if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev > CHIP_REV_YU_SU_B0) {
3323 /* enable MACSec clock gating */
3324 sky2_pci_write32(hw, PCI_DEV_REG3, P_CLK_MACSEC_DIS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003325 }
3326
stephen hemminger4fb99cd2011-07-07 05:50:59 +00003327 if (hw->chip_id == CHIP_ID_YUKON_OPT ||
3328 hw->chip_id == CHIP_ID_YUKON_PRM ||
3329 hw->chip_id == CHIP_ID_YUKON_OP_2) {
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003330 u16 reg;
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003331
stephen hemminger4fb99cd2011-07-07 05:50:59 +00003332 if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003333 /* disable PCI-E PHY power down (set PHY reg 0x80, bit 7 */
3334 sky2_write32(hw, Y2_PEX_PHY_DATA, (0x80UL << 16) | (1 << 7));
3335
3336 /* set PHY Link Detect Timer to 1.1 second (11x 100ms) */
3337 reg = 10;
stephen hemminger4fb99cd2011-07-07 05:50:59 +00003338
3339 /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
3340 sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003341 } else {
3342 /* set PHY Link Detect Timer to 0.4 second (4x 100ms) */
3343 reg = 3;
3344 }
3345
3346 reg <<= PSM_CONFIG_REG4_TIMER_PHY_LINK_DETECT_BASE;
stephen hemminger4fb99cd2011-07-07 05:50:59 +00003347 reg |= PSM_CONFIG_REG4_RST_PHY_LINK_DETECT;
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003348
3349 /* reset PHY Link Detect */
stephen hemmingera40ccc62010-01-24 18:46:06 +00003350 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003351 sky2_pci_write16(hw, PSM_CONFIG_REG4, reg);
3352
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003353 /* check if PSMv2 was running before */
3354 reg = sky2_pci_read16(hw, PSM_CONFIG_REG3);
Jon Mason1a10cca2011-06-27 07:46:56 +00003355 if (reg & PCI_EXP_LNKCTL_ASPMC)
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003356 /* restore the PCIe Link Control register */
Jon Mason1a10cca2011-06-27 07:46:56 +00003357 sky2_pci_write16(hw, pdev->pcie_cap + PCI_EXP_LNKCTL,
3358 reg);
3359
Mirko Lindner0e767322012-07-03 23:38:41 +00003360 if (hw->chip_id == CHIP_ID_YUKON_PRM &&
3361 hw->chip_rev == CHIP_REV_YU_PRM_A0) {
3362 /* change PHY Interrupt polarity to low active */
3363 reg = sky2_read16(hw, GPHY_CTRL);
3364 sky2_write16(hw, GPHY_CTRL, reg | GPC_INTPOL);
3365
3366 /* adapt HW for low active PHY Interrupt */
3367 reg = sky2_read16(hw, Y2_CFG_SPC + PCI_LDO_CTRL);
3368 sky2_write16(hw, Y2_CFG_SPC + PCI_LDO_CTRL, reg | PHY_M_UNDOC1);
3369 }
3370
stephen hemmingera40ccc62010-01-24 18:46:06 +00003371 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003372
3373 /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
3374 sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
3375 }
3376
Stephen Hemminger793b8832005-09-14 16:06:14 -07003377 /* Clear I2C IRQ noise */
3378 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003379
3380 /* turn off hardware timer (unused) */
3381 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
3382 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003383
Stephen Hemminger69634ee2005-12-09 11:35:06 -08003384 /* Turn off descriptor polling */
3385 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003386
3387 /* Turn off receive timestamp */
3388 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003389 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003390
3391 /* enable the Tx Arbiters */
3392 for (i = 0; i < hw->ports; i++)
3393 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
3394
3395 /* Initialize ram interface */
3396 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003397 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003398
3399 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
3400 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
3401 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
3402 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
3403 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
3404 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
3405 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
3406 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
3407 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
3408 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
3409 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
3410 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
3411 }
3412
Stephen Hemminger555382c2007-08-29 12:58:14 -07003413 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003414
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003415 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07003416 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003417
stephen hemmingerefe91932010-04-22 13:42:56 +00003418 memset(hw->st_le, 0, hw->st_size * sizeof(struct sky2_status_le));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003419 hw->st_idx = 0;
3420
3421 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
3422 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
3423
3424 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003425 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003426
3427 /* Set the list last index */
stephen hemmingerefe91932010-04-22 13:42:56 +00003428 sky2_write16(hw, STAT_LAST_IDX, hw->st_size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003429
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003430 sky2_write16(hw, STAT_TX_IDX_TH, 10);
3431 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003432
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003433 /* set Status-FIFO ISR watermark */
3434 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
3435 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
3436 else
3437 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003438
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003439 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003440 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
3441 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003442
Stephen Hemminger793b8832005-09-14 16:06:14 -07003443 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003444 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
3445
3446 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3447 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3448 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08003449}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003450
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003451/* Take device down (offline).
3452 * Equivalent to doing dev_stop() but this does not
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003453 * inform upper layers of the transition.
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003454 */
3455static void sky2_detach(struct net_device *dev)
3456{
3457 if (netif_running(dev)) {
Mike McCormackc36531b2009-12-31 00:55:31 +00003458 netif_tx_lock(dev);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003459 netif_device_detach(dev); /* stop txq */
Mike McCormackc36531b2009-12-31 00:55:31 +00003460 netif_tx_unlock(dev);
stephen hemminger926d0972011-11-16 13:42:57 +00003461 sky2_close(dev);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003462 }
3463}
3464
3465/* Bring device back after doing sky2_detach */
3466static int sky2_reattach(struct net_device *dev)
3467{
3468 int err = 0;
3469
3470 if (netif_running(dev)) {
stephen hemminger926d0972011-11-16 13:42:57 +00003471 err = sky2_open(dev);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003472 if (err) {
Joe Perchesada1db52010-02-17 15:01:59 +00003473 netdev_info(dev, "could not restart %d\n", err);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003474 dev_close(dev);
3475 } else {
3476 netif_device_attach(dev);
3477 sky2_set_multicast(dev);
3478 }
3479 }
3480
3481 return err;
3482}
3483
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003484static void sky2_all_down(struct sky2_hw *hw)
Stephen Hemminger81906792007-02-15 16:40:33 -08003485{
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003486 int i;
Stephen Hemminger81906792007-02-15 16:40:33 -08003487
stephen hemminger282edce2011-11-17 14:37:35 +00003488 if (hw->flags & SKY2_HW_IRQ_SETUP) {
stephen hemminger282edce2011-11-17 14:37:35 +00003489 sky2_write32(hw, B0_IMSK, 0);
Lino Sanfilippoea589e92014-11-30 12:56:51 +01003490 sky2_read32(hw, B0_IMSK);
stephen hemminger1401a802011-11-16 13:42:55 +00003491
stephen hemminger1401a802011-11-16 13:42:55 +00003492 synchronize_irq(hw->pdev->irq);
stephen hemminger282edce2011-11-17 14:37:35 +00003493 napi_disable(&hw->napi);
3494 }
Stephen Hemminger81906792007-02-15 16:40:33 -08003495
Mike McCormack8a0c9222010-02-12 06:58:06 +00003496 for (i = 0; i < hw->ports; i++) {
3497 struct net_device *dev = hw->dev[i];
3498 struct sky2_port *sky2 = netdev_priv(dev);
3499
3500 if (!netif_running(dev))
3501 continue;
3502
3503 netif_carrier_off(dev);
3504 netif_tx_disable(dev);
3505 sky2_hw_down(sky2);
3506 }
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003507}
Mike McCormack8a0c9222010-02-12 06:58:06 +00003508
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003509static void sky2_all_up(struct sky2_hw *hw)
3510{
3511 u32 imask = Y2_IS_BASE;
3512 int i;
Mike McCormack8a0c9222010-02-12 06:58:06 +00003513
3514 for (i = 0; i < hw->ports; i++) {
3515 struct net_device *dev = hw->dev[i];
3516 struct sky2_port *sky2 = netdev_priv(dev);
3517
3518 if (!netif_running(dev))
3519 continue;
3520
3521 sky2_hw_up(sky2);
Mike McCormack37652522010-05-13 06:12:48 +00003522 sky2_set_multicast(dev);
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003523 imask |= portirq_msk[i];
Mike McCormack8a0c9222010-02-12 06:58:06 +00003524 netif_wake_queue(dev);
3525 }
3526
stephen hemminger282edce2011-11-17 14:37:35 +00003527 if (hw->flags & SKY2_HW_IRQ_SETUP) {
stephen hemminger1401a802011-11-16 13:42:55 +00003528 sky2_write32(hw, B0_IMSK, imask);
3529 sky2_read32(hw, B0_IMSK);
3530 sky2_read32(hw, B0_Y2_SP_LISR);
3531 napi_enable(&hw->napi);
3532 }
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003533}
3534
3535static void sky2_restart(struct work_struct *work)
3536{
3537 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
3538
3539 rtnl_lock();
3540
3541 sky2_all_down(hw);
3542 sky2_reset(hw);
3543 sky2_all_up(hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08003544
Stephen Hemminger81906792007-02-15 16:40:33 -08003545 rtnl_unlock();
3546}
3547
Stephen Hemmingere3173832007-02-06 10:45:39 -08003548static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
3549{
3550 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
3551}
3552
3553static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3554{
3555 const struct sky2_port *sky2 = netdev_priv(dev);
3556
3557 wol->supported = sky2_wol_supported(sky2->hw);
3558 wol->wolopts = sky2->wol;
3559}
3560
3561static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3562{
3563 struct sky2_port *sky2 = netdev_priv(dev);
3564 struct sky2_hw *hw = sky2->hw;
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00003565 bool enable_wakeup = false;
3566 int i;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003567
Joe Perches8e95a202009-12-03 07:58:21 +00003568 if ((wol->wolopts & ~sky2_wol_supported(sky2->hw)) ||
3569 !device_can_wakeup(&hw->pdev->dev))
Stephen Hemmingere3173832007-02-06 10:45:39 -08003570 return -EOPNOTSUPP;
3571
3572 sky2->wol = wol->wolopts;
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00003573
3574 for (i = 0; i < hw->ports; i++) {
3575 struct net_device *dev = hw->dev[i];
3576 struct sky2_port *sky2 = netdev_priv(dev);
3577
3578 if (sky2->wol)
3579 enable_wakeup = true;
3580 }
3581 device_set_wakeup_enable(&hw->pdev->dev, enable_wakeup);
3582
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003583 return 0;
3584}
3585
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003586static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003587{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003588 if (sky2_is_copper(hw)) {
3589 u32 modes = SUPPORTED_10baseT_Half
3590 | SUPPORTED_10baseT_Full
3591 | SUPPORTED_100baseT_Half
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003592 | SUPPORTED_100baseT_Full;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003593
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003594 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003595 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003596 | SUPPORTED_1000baseT_Full;
3597 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003598 } else
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003599 return SUPPORTED_1000baseT_Half
3600 | SUPPORTED_1000baseT_Full;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003601}
3602
Stephen Hemminger793b8832005-09-14 16:06:14 -07003603static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003604{
3605 struct sky2_port *sky2 = netdev_priv(dev);
3606 struct sky2_hw *hw = sky2->hw;
3607
3608 ecmd->transceiver = XCVR_INTERNAL;
3609 ecmd->supported = sky2_supported_modes(hw);
3610 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003611 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003612 ecmd->port = PORT_TP;
David Decotigny70739492011-04-27 18:32:40 +00003613 ethtool_cmd_speed_set(ecmd, sky2->speed);
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003614 ecmd->supported |= SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003615 } else {
David Decotigny70739492011-04-27 18:32:40 +00003616 ethtool_cmd_speed_set(ecmd, SPEED_1000);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003617 ecmd->port = PORT_FIBRE;
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003618 ecmd->supported |= SUPPORTED_Autoneg | SUPPORTED_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003619 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003620
3621 ecmd->advertising = sky2->advertising;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003622 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
3623 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003624 ecmd->duplex = sky2->duplex;
3625 return 0;
3626}
3627
3628static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3629{
3630 struct sky2_port *sky2 = netdev_priv(dev);
3631 const struct sky2_hw *hw = sky2->hw;
3632 u32 supported = sky2_supported_modes(hw);
3633
3634 if (ecmd->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003635 if (ecmd->advertising & ~supported)
3636 return -EINVAL;
3637
3638 if (sky2_is_copper(hw))
3639 sky2->advertising = ecmd->advertising |
3640 ADVERTISED_TP |
3641 ADVERTISED_Autoneg;
3642 else
3643 sky2->advertising = ecmd->advertising |
3644 ADVERTISED_FIBRE |
3645 ADVERTISED_Autoneg;
3646
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003647 sky2->flags |= SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003648 sky2->duplex = -1;
3649 sky2->speed = -1;
3650 } else {
3651 u32 setting;
David Decotigny25db0332011-04-27 18:32:39 +00003652 u32 speed = ethtool_cmd_speed(ecmd);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003653
David Decotigny25db0332011-04-27 18:32:39 +00003654 switch (speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003655 case SPEED_1000:
3656 if (ecmd->duplex == DUPLEX_FULL)
3657 setting = SUPPORTED_1000baseT_Full;
3658 else if (ecmd->duplex == DUPLEX_HALF)
3659 setting = SUPPORTED_1000baseT_Half;
3660 else
3661 return -EINVAL;
3662 break;
3663 case SPEED_100:
3664 if (ecmd->duplex == DUPLEX_FULL)
3665 setting = SUPPORTED_100baseT_Full;
3666 else if (ecmd->duplex == DUPLEX_HALF)
3667 setting = SUPPORTED_100baseT_Half;
3668 else
3669 return -EINVAL;
3670 break;
3671
3672 case SPEED_10:
3673 if (ecmd->duplex == DUPLEX_FULL)
3674 setting = SUPPORTED_10baseT_Full;
3675 else if (ecmd->duplex == DUPLEX_HALF)
3676 setting = SUPPORTED_10baseT_Half;
3677 else
3678 return -EINVAL;
3679 break;
3680 default:
3681 return -EINVAL;
3682 }
3683
3684 if ((setting & supported) == 0)
3685 return -EINVAL;
3686
David Decotigny25db0332011-04-27 18:32:39 +00003687 sky2->speed = speed;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003688 sky2->duplex = ecmd->duplex;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003689 sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003690 }
3691
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003692 if (netif_running(dev)) {
Stephen Hemminger1b537562005-12-20 15:08:07 -08003693 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003694 sky2_set_multicast(dev);
3695 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003696
3697 return 0;
3698}
3699
3700static void sky2_get_drvinfo(struct net_device *dev,
3701 struct ethtool_drvinfo *info)
3702{
3703 struct sky2_port *sky2 = netdev_priv(dev);
3704
Rick Jones68aad782011-11-07 13:29:27 +00003705 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
3706 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
Rick Jones68aad782011-11-07 13:29:27 +00003707 strlcpy(info->bus_info, pci_name(sky2->hw->pdev),
3708 sizeof(info->bus_info));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003709}
3710
3711static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003712 char name[ETH_GSTRING_LEN];
3713 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003714} sky2_stats[] = {
3715 { "tx_bytes", GM_TXO_OK_HI },
3716 { "rx_bytes", GM_RXO_OK_HI },
3717 { "tx_broadcast", GM_TXF_BC_OK },
3718 { "rx_broadcast", GM_RXF_BC_OK },
3719 { "tx_multicast", GM_TXF_MC_OK },
3720 { "rx_multicast", GM_RXF_MC_OK },
3721 { "tx_unicast", GM_TXF_UC_OK },
3722 { "rx_unicast", GM_RXF_UC_OK },
3723 { "tx_mac_pause", GM_TXF_MPAUSE },
3724 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003725 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003726 { "late_collision",GM_TXF_LAT_COL },
3727 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003728 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003729 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003730
Stephen Hemmingerd2604542006-03-23 08:51:36 -08003731 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003732 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003733 { "rx_64_byte_packets", GM_RXF_64B },
3734 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3735 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3736 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3737 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3738 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3739 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003740 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003741 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3742 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003743 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003744
3745 { "tx_64_byte_packets", GM_TXF_64B },
3746 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3747 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3748 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3749 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3750 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3751 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3752 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003753};
3754
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003755static u32 sky2_get_msglevel(struct net_device *netdev)
3756{
3757 struct sky2_port *sky2 = netdev_priv(netdev);
3758 return sky2->msg_enable;
3759}
3760
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003761static int sky2_nway_reset(struct net_device *dev)
3762{
3763 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003764
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003765 if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003766 return -EINVAL;
3767
Stephen Hemminger1b537562005-12-20 15:08:07 -08003768 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003769 sky2_set_multicast(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003770
3771 return 0;
3772}
3773
Stephen Hemminger793b8832005-09-14 16:06:14 -07003774static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003775{
3776 struct sky2_hw *hw = sky2->hw;
3777 unsigned port = sky2->port;
3778 int i;
3779
stephen hemminger0885a302010-12-31 15:34:27 +00003780 data[0] = get_stats64(hw, port, GM_TXO_OK_LO);
3781 data[1] = get_stats64(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003782
Stephen Hemminger793b8832005-09-14 16:06:14 -07003783 for (i = 2; i < count; i++)
stephen hemminger0885a302010-12-31 15:34:27 +00003784 data[i] = get_stats32(hw, port, sky2_stats[i].offset);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003785}
3786
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003787static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3788{
3789 struct sky2_port *sky2 = netdev_priv(netdev);
3790 sky2->msg_enable = value;
3791}
3792
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003793static int sky2_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003794{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003795 switch (sset) {
3796 case ETH_SS_STATS:
3797 return ARRAY_SIZE(sky2_stats);
3798 default:
3799 return -EOPNOTSUPP;
3800 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003801}
3802
3803static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003804 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003805{
3806 struct sky2_port *sky2 = netdev_priv(dev);
3807
Stephen Hemminger793b8832005-09-14 16:06:14 -07003808 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003809}
3810
Stephen Hemminger793b8832005-09-14 16:06:14 -07003811static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003812{
3813 int i;
3814
3815 switch (stringset) {
3816 case ETH_SS_STATS:
3817 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3818 memcpy(data + i * ETH_GSTRING_LEN,
3819 sky2_stats[i].name, ETH_GSTRING_LEN);
3820 break;
3821 }
3822}
3823
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003824static int sky2_set_mac_address(struct net_device *dev, void *p)
3825{
3826 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003827 struct sky2_hw *hw = sky2->hw;
3828 unsigned port = sky2->port;
3829 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003830
3831 if (!is_valid_ether_addr(addr->sa_data))
3832 return -EADDRNOTAVAIL;
3833
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003834 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003835 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003836 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003837 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003838 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003839
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003840 /* virtual address for data */
3841 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3842
3843 /* physical address: used for pause frames */
3844 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003845
3846 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003847}
3848
Mike McCormack060b9462010-07-29 03:34:52 +00003849static inline void sky2_add_filter(u8 filter[8], const u8 *addr)
Stephen Hemmingera052b522006-10-17 10:24:23 -07003850{
3851 u32 bit;
3852
3853 bit = ether_crc(ETH_ALEN, addr) & 63;
3854 filter[bit >> 3] |= 1 << (bit & 7);
3855}
3856
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003857static void sky2_set_multicast(struct net_device *dev)
3858{
3859 struct sky2_port *sky2 = netdev_priv(dev);
3860 struct sky2_hw *hw = sky2->hw;
3861 unsigned port = sky2->port;
Jiri Pirko22bedad32010-04-01 21:22:57 +00003862 struct netdev_hw_addr *ha;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003863 u16 reg;
3864 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003865 int rx_pause;
3866 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003867
Stephen Hemmingera052b522006-10-17 10:24:23 -07003868 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003869 memset(filter, 0, sizeof(filter));
3870
3871 reg = gma_read16(hw, port, GM_RX_CTRL);
3872 reg |= GM_RXCR_UCF_ENA;
3873
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003874 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003875 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003876 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003877 memset(filter, 0xff, sizeof(filter));
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003878 else if (netdev_mc_empty(dev) && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003879 reg &= ~GM_RXCR_MCF_ENA;
3880 else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003881 reg |= GM_RXCR_MCF_ENA;
3882
Stephen Hemmingera052b522006-10-17 10:24:23 -07003883 if (rx_pause)
3884 sky2_add_filter(filter, pause_mc_addr);
3885
Jiri Pirko22bedad32010-04-01 21:22:57 +00003886 netdev_for_each_mc_addr(ha, dev)
3887 sky2_add_filter(filter, ha->addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003888 }
3889
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003890 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003891 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003892 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003893 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003894 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003895 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003896 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003897 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003898
3899 gma_write16(hw, port, GM_RX_CTRL, reg);
3900}
3901
stephen hemminger0885a302010-12-31 15:34:27 +00003902static struct rtnl_link_stats64 *sky2_get_stats(struct net_device *dev,
3903 struct rtnl_link_stats64 *stats)
3904{
3905 struct sky2_port *sky2 = netdev_priv(dev);
3906 struct sky2_hw *hw = sky2->hw;
3907 unsigned port = sky2->port;
3908 unsigned int start;
3909 u64 _bytes, _packets;
3910
3911 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07003912 start = u64_stats_fetch_begin_irq(&sky2->rx_stats.syncp);
stephen hemminger0885a302010-12-31 15:34:27 +00003913 _bytes = sky2->rx_stats.bytes;
3914 _packets = sky2->rx_stats.packets;
Eric W. Biederman57a77442014-03-13 21:26:42 -07003915 } while (u64_stats_fetch_retry_irq(&sky2->rx_stats.syncp, start));
stephen hemminger0885a302010-12-31 15:34:27 +00003916
3917 stats->rx_packets = _packets;
3918 stats->rx_bytes = _bytes;
3919
3920 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07003921 start = u64_stats_fetch_begin_irq(&sky2->tx_stats.syncp);
stephen hemminger0885a302010-12-31 15:34:27 +00003922 _bytes = sky2->tx_stats.bytes;
3923 _packets = sky2->tx_stats.packets;
Eric W. Biederman57a77442014-03-13 21:26:42 -07003924 } while (u64_stats_fetch_retry_irq(&sky2->tx_stats.syncp, start));
stephen hemminger0885a302010-12-31 15:34:27 +00003925
3926 stats->tx_packets = _packets;
3927 stats->tx_bytes = _bytes;
3928
3929 stats->multicast = get_stats32(hw, port, GM_RXF_MC_OK)
3930 + get_stats32(hw, port, GM_RXF_BC_OK);
3931
3932 stats->collisions = get_stats32(hw, port, GM_TXF_COL);
3933
3934 stats->rx_length_errors = get_stats32(hw, port, GM_RXF_LNG_ERR);
3935 stats->rx_crc_errors = get_stats32(hw, port, GM_RXF_FCS_ERR);
3936 stats->rx_frame_errors = get_stats32(hw, port, GM_RXF_SHT)
3937 + get_stats32(hw, port, GM_RXE_FRAG);
3938 stats->rx_over_errors = get_stats32(hw, port, GM_RXE_FIFO_OV);
3939
3940 stats->rx_dropped = dev->stats.rx_dropped;
3941 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
3942 stats->tx_fifo_errors = dev->stats.tx_fifo_errors;
3943
3944 return stats;
3945}
3946
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003947/* Can have one global because blinking is controlled by
3948 * ethtool and that is always under RTNL mutex
3949 */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003950static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003951{
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003952 struct sky2_hw *hw = sky2->hw;
3953 unsigned port = sky2->port;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003954
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003955 spin_lock_bh(&sky2->phy_lock);
3956 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3957 hw->chip_id == CHIP_ID_YUKON_EX ||
3958 hw->chip_id == CHIP_ID_YUKON_SUPR) {
3959 u16 pg;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003960 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3961 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003962
3963 switch (mode) {
3964 case MO_LED_OFF:
3965 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3966 PHY_M_LEDC_LOS_CTRL(8) |
3967 PHY_M_LEDC_INIT_CTRL(8) |
3968 PHY_M_LEDC_STA1_CTRL(8) |
3969 PHY_M_LEDC_STA0_CTRL(8));
3970 break;
3971 case MO_LED_ON:
3972 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3973 PHY_M_LEDC_LOS_CTRL(9) |
3974 PHY_M_LEDC_INIT_CTRL(9) |
3975 PHY_M_LEDC_STA1_CTRL(9) |
3976 PHY_M_LEDC_STA0_CTRL(9));
3977 break;
3978 case MO_LED_BLINK:
3979 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3980 PHY_M_LEDC_LOS_CTRL(0xa) |
3981 PHY_M_LEDC_INIT_CTRL(0xa) |
3982 PHY_M_LEDC_STA1_CTRL(0xa) |
3983 PHY_M_LEDC_STA0_CTRL(0xa));
3984 break;
3985 case MO_LED_NORM:
3986 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3987 PHY_M_LEDC_LOS_CTRL(1) |
3988 PHY_M_LEDC_INIT_CTRL(8) |
3989 PHY_M_LEDC_STA1_CTRL(7) |
3990 PHY_M_LEDC_STA0_CTRL(7));
3991 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003992
3993 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003994 } else
Jeff Garzik7d2e3cb2008-05-13 01:41:58 -04003995 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003996 PHY_M_LED_MO_DUP(mode) |
3997 PHY_M_LED_MO_10(mode) |
3998 PHY_M_LED_MO_100(mode) |
3999 PHY_M_LED_MO_1000(mode) |
4000 PHY_M_LED_MO_RX(mode) |
4001 PHY_M_LED_MO_TX(mode));
4002
4003 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004004}
4005
4006/* blink LED's for finding board */
stephen hemminger74e532f2011-04-04 08:43:41 +00004007static int sky2_set_phys_id(struct net_device *dev,
4008 enum ethtool_phys_id_state state)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004009{
4010 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004011
stephen hemminger74e532f2011-04-04 08:43:41 +00004012 switch (state) {
4013 case ETHTOOL_ID_ACTIVE:
Allan, Bruce Wfce55922011-04-13 13:09:10 +00004014 return 1; /* cycle on/off once per second */
stephen hemminger74e532f2011-04-04 08:43:41 +00004015 case ETHTOOL_ID_INACTIVE:
4016 sky2_led(sky2, MO_LED_NORM);
4017 break;
4018 case ETHTOOL_ID_ON:
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08004019 sky2_led(sky2, MO_LED_ON);
stephen hemminger74e532f2011-04-04 08:43:41 +00004020 break;
4021 case ETHTOOL_ID_OFF:
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08004022 sky2_led(sky2, MO_LED_OFF);
stephen hemminger74e532f2011-04-04 08:43:41 +00004023 break;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004024 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004025
4026 return 0;
4027}
4028
4029static void sky2_get_pauseparam(struct net_device *dev,
4030 struct ethtool_pauseparam *ecmd)
4031{
4032 struct sky2_port *sky2 = netdev_priv(dev);
4033
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004034 switch (sky2->flow_mode) {
4035 case FC_NONE:
4036 ecmd->tx_pause = ecmd->rx_pause = 0;
4037 break;
4038 case FC_TX:
4039 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
4040 break;
4041 case FC_RX:
4042 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
4043 break;
4044 case FC_BOTH:
4045 ecmd->tx_pause = ecmd->rx_pause = 1;
4046 }
4047
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004048 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
4049 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004050}
4051
4052static int sky2_set_pauseparam(struct net_device *dev,
4053 struct ethtool_pauseparam *ecmd)
4054{
4055 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004056
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004057 if (ecmd->autoneg == AUTONEG_ENABLE)
4058 sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
4059 else
4060 sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
4061
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004062 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004063
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004064 if (netif_running(dev))
4065 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004066
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07004067 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004068}
4069
Stephen Hemmingerfb173582005-12-09 11:34:56 -08004070static int sky2_get_coalesce(struct net_device *dev,
4071 struct ethtool_coalesce *ecmd)
4072{
4073 struct sky2_port *sky2 = netdev_priv(dev);
4074 struct sky2_hw *hw = sky2->hw;
4075
4076 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
4077 ecmd->tx_coalesce_usecs = 0;
4078 else {
4079 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
4080 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
4081 }
4082 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
4083
4084 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
4085 ecmd->rx_coalesce_usecs = 0;
4086 else {
4087 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
4088 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
4089 }
4090 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
4091
4092 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
4093 ecmd->rx_coalesce_usecs_irq = 0;
4094 else {
4095 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
4096 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
4097 }
4098
4099 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
4100
4101 return 0;
4102}
4103
4104/* Note: this affect both ports */
4105static int sky2_set_coalesce(struct net_device *dev,
4106 struct ethtool_coalesce *ecmd)
4107{
4108 struct sky2_port *sky2 = netdev_priv(dev);
4109 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08004110 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08004111
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08004112 if (ecmd->tx_coalesce_usecs > tmax ||
4113 ecmd->rx_coalesce_usecs > tmax ||
4114 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08004115 return -EINVAL;
4116
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004117 if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08004118 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08004119 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08004120 return -EINVAL;
Mike McCormack060b9462010-07-29 03:34:52 +00004121 if (ecmd->rx_max_coalesced_frames_irq > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08004122 return -EINVAL;
4123
4124 if (ecmd->tx_coalesce_usecs == 0)
4125 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
4126 else {
4127 sky2_write32(hw, STAT_TX_TIMER_INI,
4128 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
4129 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
4130 }
4131 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
4132
4133 if (ecmd->rx_coalesce_usecs == 0)
4134 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
4135 else {
4136 sky2_write32(hw, STAT_LEV_TIMER_INI,
4137 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
4138 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
4139 }
4140 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
4141
4142 if (ecmd->rx_coalesce_usecs_irq == 0)
4143 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
4144 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08004145 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08004146 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
4147 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
4148 }
4149 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
4150 return 0;
4151}
4152
stephen hemminger738a8492011-11-17 14:37:23 +00004153/*
4154 * Hardware is limited to min of 128 and max of 2048 for ring size
4155 * and rounded up to next power of two
4156 * to avoid division in modulus calclation
4157 */
4158static unsigned long roundup_ring_size(unsigned long pending)
4159{
4160 return max(128ul, roundup_pow_of_two(pending+1));
4161}
4162
Stephen Hemminger793b8832005-09-14 16:06:14 -07004163static void sky2_get_ringparam(struct net_device *dev,
4164 struct ethtool_ringparam *ering)
4165{
4166 struct sky2_port *sky2 = netdev_priv(dev);
4167
4168 ering->rx_max_pending = RX_MAX_PENDING;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004169 ering->tx_max_pending = TX_MAX_PENDING;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004170
4171 ering->rx_pending = sky2->rx_pending;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004172 ering->tx_pending = sky2->tx_pending;
4173}
4174
4175static int sky2_set_ringparam(struct net_device *dev,
4176 struct ethtool_ringparam *ering)
4177{
4178 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004179
4180 if (ering->rx_pending > RX_MAX_PENDING ||
4181 ering->rx_pending < 8 ||
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004182 ering->tx_pending < TX_MIN_PENDING ||
4183 ering->tx_pending > TX_MAX_PENDING)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004184 return -EINVAL;
4185
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004186 sky2_detach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004187
4188 sky2->rx_pending = ering->rx_pending;
4189 sky2->tx_pending = ering->tx_pending;
stephen hemminger738a8492011-11-17 14:37:23 +00004190 sky2->tx_ring_size = roundup_ring_size(sky2->tx_pending);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004191
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004192 return sky2_reattach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004193}
4194
Stephen Hemminger793b8832005-09-14 16:06:14 -07004195static int sky2_get_regs_len(struct net_device *dev)
4196{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07004197 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004198}
4199
Mike McCormackc32bbff2009-12-31 00:49:43 +00004200static int sky2_reg_access_ok(struct sky2_hw *hw, unsigned int b)
4201{
4202 /* This complicated switch statement is to make sure and
4203 * only access regions that are unreserved.
4204 * Some blocks are only valid on dual port cards.
4205 */
4206 switch (b) {
4207 /* second port */
4208 case 5: /* Tx Arbiter 2 */
4209 case 9: /* RX2 */
4210 case 14 ... 15: /* TX2 */
4211 case 17: case 19: /* Ram Buffer 2 */
4212 case 22 ... 23: /* Tx Ram Buffer 2 */
4213 case 25: /* Rx MAC Fifo 1 */
4214 case 27: /* Tx MAC Fifo 2 */
4215 case 31: /* GPHY 2 */
4216 case 40 ... 47: /* Pattern Ram 2 */
4217 case 52: case 54: /* TCP Segmentation 2 */
4218 case 112 ... 116: /* GMAC 2 */
4219 return hw->ports > 1;
4220
4221 case 0: /* Control */
4222 case 2: /* Mac address */
4223 case 4: /* Tx Arbiter 1 */
4224 case 7: /* PCI express reg */
4225 case 8: /* RX1 */
4226 case 12 ... 13: /* TX1 */
4227 case 16: case 18:/* Rx Ram Buffer 1 */
4228 case 20 ... 21: /* Tx Ram Buffer 1 */
4229 case 24: /* Rx MAC Fifo 1 */
4230 case 26: /* Tx MAC Fifo 1 */
4231 case 28 ... 29: /* Descriptor and status unit */
4232 case 30: /* GPHY 1*/
4233 case 32 ... 39: /* Pattern Ram 1 */
4234 case 48: case 50: /* TCP Segmentation 1 */
4235 case 56 ... 60: /* PCI space */
4236 case 80 ... 84: /* GMAC 1 */
4237 return 1;
4238
4239 default:
4240 return 0;
4241 }
4242}
4243
Stephen Hemminger793b8832005-09-14 16:06:14 -07004244/*
4245 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07004246 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07004247 */
4248static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
4249 void *p)
4250{
4251 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004252 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004253 unsigned int b;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004254
4255 regs->version = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004256
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004257 for (b = 0; b < 128; b++) {
Mike McCormackc32bbff2009-12-31 00:49:43 +00004258 /* skip poisonous diagnostic ram region in block 3 */
4259 if (b == 3)
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004260 memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
Mike McCormackc32bbff2009-12-31 00:49:43 +00004261 else if (sky2_reg_access_ok(sky2->hw, b))
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004262 memcpy_fromio(p, io, 128);
Mike McCormackc32bbff2009-12-31 00:49:43 +00004263 else
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004264 memset(p, 0, 128);
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07004265
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004266 p += 128;
4267 io += 128;
4268 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07004269}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004270
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004271static int sky2_get_eeprom_len(struct net_device *dev)
4272{
4273 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004274 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004275 u16 reg2;
4276
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004277 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004278 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4279}
4280
Stephen Hemminger14132352008-08-27 20:46:26 -07004281static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004282{
Stephen Hemminger14132352008-08-27 20:46:26 -07004283 unsigned long start = jiffies;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004284
Stephen Hemminger14132352008-08-27 20:46:26 -07004285 while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
4286 /* Can take up to 10.6 ms for write */
4287 if (time_after(jiffies, start + HZ/4)) {
Joe Perchesada1db52010-02-17 15:01:59 +00004288 dev_err(&hw->pdev->dev, "VPD cycle timed out\n");
Stephen Hemminger14132352008-08-27 20:46:26 -07004289 return -ETIMEDOUT;
4290 }
4291 mdelay(1);
4292 }
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004293
Stephen Hemminger14132352008-08-27 20:46:26 -07004294 return 0;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004295}
4296
Stephen Hemminger14132352008-08-27 20:46:26 -07004297static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
4298 u16 offset, size_t length)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004299{
Stephen Hemminger14132352008-08-27 20:46:26 -07004300 int rc = 0;
4301
4302 while (length > 0) {
4303 u32 val;
4304
4305 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
4306 rc = sky2_vpd_wait(hw, cap, 0);
4307 if (rc)
4308 break;
4309
4310 val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
4311
4312 memcpy(data, &val, min(sizeof(val), length));
4313 offset += sizeof(u32);
4314 data += sizeof(u32);
4315 length -= sizeof(u32);
4316 }
4317
4318 return rc;
4319}
4320
4321static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
4322 u16 offset, unsigned int length)
4323{
4324 unsigned int i;
4325 int rc = 0;
4326
4327 for (i = 0; i < length; i += sizeof(u32)) {
4328 u32 val = *(u32 *)(data + i);
4329
4330 sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
4331 sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
4332
4333 rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
4334 if (rc)
4335 break;
4336 }
4337 return rc;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004338}
4339
4340static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
4341 u8 *data)
4342{
4343 struct sky2_port *sky2 = netdev_priv(dev);
4344 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004345
4346 if (!cap)
4347 return -EINVAL;
4348
4349 eeprom->magic = SKY2_EEPROM_MAGIC;
4350
Stephen Hemminger14132352008-08-27 20:46:26 -07004351 return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004352}
4353
4354static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
4355 u8 *data)
4356{
4357 struct sky2_port *sky2 = netdev_priv(dev);
4358 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004359
4360 if (!cap)
4361 return -EINVAL;
4362
4363 if (eeprom->magic != SKY2_EEPROM_MAGIC)
4364 return -EINVAL;
4365
Stephen Hemminger14132352008-08-27 20:46:26 -07004366 /* Partial writes not supported */
4367 if ((eeprom->offset & 3) || (eeprom->len & 3))
4368 return -EINVAL;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004369
Stephen Hemminger14132352008-08-27 20:46:26 -07004370 return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004371}
4372
Michał Mirosławc8f44af2011-11-15 15:29:55 +00004373static netdev_features_t sky2_fix_features(struct net_device *dev,
4374 netdev_features_t features)
Michał Mirosławf5d64032011-04-10 03:13:21 +00004375{
4376 const struct sky2_port *sky2 = netdev_priv(dev);
4377 const struct sky2_hw *hw = sky2->hw;
4378
4379 /* In order to do Jumbo packets on these chips, need to turn off the
4380 * transmit store/forward. Therefore checksum offload won't work.
4381 */
stephen hemmingeraa5ca962011-07-07 13:40:00 +00004382 if (dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U) {
4383 netdev_info(dev, "checksum offload not possible with jumbo frames\n");
Tom Herberta1882222015-12-14 11:19:43 -08004384 features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_CSUM_MASK);
stephen hemmingeraa5ca962011-07-07 13:40:00 +00004385 }
4386
4387 /* Some hardware requires receive checksum for RSS to work. */
4388 if ( (features & NETIF_F_RXHASH) &&
4389 !(features & NETIF_F_RXCSUM) &&
4390 (sky2->hw->flags & SKY2_HW_RSS_CHKSUM)) {
4391 netdev_info(dev, "receive hashing forces receive checksum\n");
4392 features |= NETIF_F_RXCSUM;
4393 }
Michał Mirosławf5d64032011-04-10 03:13:21 +00004394
4395 return features;
4396}
4397
Michał Mirosławc8f44af2011-11-15 15:29:55 +00004398static int sky2_set_features(struct net_device *dev, netdev_features_t features)
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004399{
4400 struct sky2_port *sky2 = netdev_priv(dev);
Michał Mirosławc8f44af2011-11-15 15:29:55 +00004401 netdev_features_t changed = dev->features ^ features;
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004402
stephen hemminger5ff0fea2012-06-06 10:01:30 +00004403 if ((changed & NETIF_F_RXCSUM) &&
4404 !(sky2->hw->flags & SKY2_HW_NEW_LE)) {
4405 sky2_write32(sky2->hw,
4406 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
4407 (features & NETIF_F_RXCSUM)
4408 ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Michał Mirosławf5d64032011-04-10 03:13:21 +00004409 }
Stephen Hemminger86aa7782011-01-09 15:54:15 -08004410
Michał Mirosławf5d64032011-04-10 03:13:21 +00004411 if (changed & NETIF_F_RXHASH)
4412 rx_set_rss(dev, features);
Stephen Hemminger86aa7782011-01-09 15:54:15 -08004413
Patrick McHardyf6469682013-04-19 02:04:27 +00004414 if (changed & (NETIF_F_HW_VLAN_CTAG_TX|NETIF_F_HW_VLAN_CTAG_RX))
Michał Mirosławf5d64032011-04-10 03:13:21 +00004415 sky2_vlan_mode(dev, features);
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004416
4417 return 0;
4418}
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004419
Jeff Garzik7282d492006-09-13 14:30:00 -04004420static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004421 .get_settings = sky2_get_settings,
4422 .set_settings = sky2_set_settings,
4423 .get_drvinfo = sky2_get_drvinfo,
4424 .get_wol = sky2_get_wol,
4425 .set_wol = sky2_set_wol,
4426 .get_msglevel = sky2_get_msglevel,
4427 .set_msglevel = sky2_set_msglevel,
4428 .nway_reset = sky2_nway_reset,
4429 .get_regs_len = sky2_get_regs_len,
4430 .get_regs = sky2_get_regs,
4431 .get_link = ethtool_op_get_link,
4432 .get_eeprom_len = sky2_get_eeprom_len,
4433 .get_eeprom = sky2_get_eeprom,
4434 .set_eeprom = sky2_set_eeprom,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004435 .get_strings = sky2_get_strings,
4436 .get_coalesce = sky2_get_coalesce,
4437 .set_coalesce = sky2_set_coalesce,
4438 .get_ringparam = sky2_get_ringparam,
4439 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004440 .get_pauseparam = sky2_get_pauseparam,
4441 .set_pauseparam = sky2_set_pauseparam,
stephen hemminger74e532f2011-04-04 08:43:41 +00004442 .set_phys_id = sky2_set_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004443 .get_sset_count = sky2_get_sset_count,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004444 .get_ethtool_stats = sky2_get_ethtool_stats,
4445};
4446
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004447#ifdef CONFIG_SKY2_DEBUG
4448
4449static struct dentry *sky2_debug;
4450
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004451
4452/*
4453 * Read and parse the first part of Vital Product Data
4454 */
4455#define VPD_SIZE 128
4456#define VPD_MAGIC 0x82
4457
4458static const struct vpd_tag {
4459 char tag[2];
4460 char *label;
4461} vpd_tags[] = {
4462 { "PN", "Part Number" },
4463 { "EC", "Engineering Level" },
4464 { "MN", "Manufacturer" },
4465 { "SN", "Serial Number" },
4466 { "YA", "Asset Tag" },
4467 { "VL", "First Error Log Message" },
4468 { "VF", "Second Error Log Message" },
4469 { "VB", "Boot Agent ROM Configuration" },
4470 { "VE", "EFI UNDI Configuration" },
4471};
4472
4473static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
4474{
4475 size_t vpd_size;
4476 loff_t offs;
4477 u8 len;
4478 unsigned char *buf;
4479 u16 reg2;
4480
4481 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
4482 vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4483
4484 seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
4485 buf = kmalloc(vpd_size, GFP_KERNEL);
4486 if (!buf) {
4487 seq_puts(seq, "no memory!\n");
4488 return;
4489 }
4490
4491 if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
4492 seq_puts(seq, "VPD read failed\n");
4493 goto out;
4494 }
4495
4496 if (buf[0] != VPD_MAGIC) {
4497 seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
4498 goto out;
4499 }
4500 len = buf[1];
4501 if (len == 0 || len > vpd_size - 4) {
4502 seq_printf(seq, "Invalid id length: %d\n", len);
4503 goto out;
4504 }
4505
4506 seq_printf(seq, "%.*s\n", len, buf + 3);
4507 offs = len + 3;
4508
4509 while (offs < vpd_size - 4) {
4510 int i;
4511
4512 if (!memcmp("RW", buf + offs, 2)) /* end marker */
4513 break;
4514 len = buf[offs + 2];
4515 if (offs + len + 3 >= vpd_size)
4516 break;
4517
4518 for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
4519 if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
4520 seq_printf(seq, " %s: %.*s\n",
4521 vpd_tags[i].label, len, buf + offs + 3);
4522 break;
4523 }
4524 }
4525 offs += len + 3;
4526 }
4527out:
4528 kfree(buf);
4529}
4530
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004531static int sky2_debug_show(struct seq_file *seq, void *v)
4532{
4533 struct net_device *dev = seq->private;
4534 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004535 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004536 unsigned port = sky2->port;
4537 unsigned idx, last;
4538 int sop;
4539
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004540 sky2_show_vpd(seq, hw);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004541
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004542 seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004543 sky2_read32(hw, B0_ISRC),
4544 sky2_read32(hw, B0_IMSK),
4545 sky2_read32(hw, B0_Y2_SP_ICR));
4546
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004547 if (!netif_running(dev)) {
4548 seq_printf(seq, "network not running\n");
4549 return 0;
4550 }
4551
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004552 napi_disable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004553 last = sky2_read16(hw, STAT_PUT_IDX);
4554
stephen hemmingerefe91932010-04-22 13:42:56 +00004555 seq_printf(seq, "Status ring %u\n", hw->st_size);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004556 if (hw->st_idx == last)
4557 seq_puts(seq, "Status ring (empty)\n");
4558 else {
4559 seq_puts(seq, "Status ring\n");
stephen hemmingerefe91932010-04-22 13:42:56 +00004560 for (idx = hw->st_idx; idx != last && idx < hw->st_size;
4561 idx = RING_NEXT(idx, hw->st_size)) {
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004562 const struct sky2_status_le *le = hw->st_le + idx;
4563 seq_printf(seq, "[%d] %#x %d %#x\n",
4564 idx, le->opcode, le->length, le->status);
4565 }
4566 seq_puts(seq, "\n");
4567 }
4568
4569 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
4570 sky2->tx_cons, sky2->tx_prod,
4571 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
4572 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
4573
4574 /* Dump contents of tx ring */
4575 sop = 1;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004576 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
4577 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004578 const struct sky2_tx_le *le = sky2->tx_le + idx;
4579 u32 a = le32_to_cpu(le->addr);
4580
4581 if (sop)
4582 seq_printf(seq, "%u:", idx);
4583 sop = 0;
4584
Mike McCormack060b9462010-07-29 03:34:52 +00004585 switch (le->opcode & ~HW_OWNER) {
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004586 case OP_ADDR64:
4587 seq_printf(seq, " %#x:", a);
4588 break;
4589 case OP_LRGLEN:
4590 seq_printf(seq, " mtu=%d", a);
4591 break;
4592 case OP_VLAN:
4593 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
4594 break;
4595 case OP_TCPLISW:
4596 seq_printf(seq, " csum=%#x", a);
4597 break;
4598 case OP_LARGESEND:
4599 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
4600 break;
4601 case OP_PACKET:
4602 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
4603 break;
4604 case OP_BUFFER:
4605 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
4606 break;
4607 default:
4608 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
4609 a, le16_to_cpu(le->length));
4610 }
4611
4612 if (le->ctrl & EOP) {
4613 seq_putc(seq, '\n');
4614 sop = 1;
4615 }
4616 }
4617
4618 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
4619 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
Mike McCormackc409c342009-07-21 14:51:20 +00004620 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004621 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
4622
David S. Millerd1d08d12008-01-07 20:53:33 -08004623 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004624 napi_enable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004625 return 0;
4626}
4627
4628static int sky2_debug_open(struct inode *inode, struct file *file)
4629{
4630 return single_open(file, sky2_debug_show, inode->i_private);
4631}
4632
4633static const struct file_operations sky2_debug_fops = {
4634 .owner = THIS_MODULE,
4635 .open = sky2_debug_open,
4636 .read = seq_read,
4637 .llseek = seq_lseek,
4638 .release = single_release,
4639};
4640
4641/*
4642 * Use network device events to create/remove/rename
4643 * debugfs file entries
4644 */
4645static int sky2_device_event(struct notifier_block *unused,
4646 unsigned long event, void *ptr)
4647{
Jiri Pirko351638e2013-05-28 01:30:21 +00004648 struct net_device *dev = netdev_notifier_info_to_dev(ptr);
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004649 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004650
stephen hemminger926d0972011-11-16 13:42:57 +00004651 if (dev->netdev_ops->ndo_open != sky2_open || !sky2_debug)
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004652 return NOTIFY_DONE;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004653
Mike McCormack060b9462010-07-29 03:34:52 +00004654 switch (event) {
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004655 case NETDEV_CHANGENAME:
4656 if (sky2->debugfs) {
4657 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
4658 sky2_debug, dev->name);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004659 }
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004660 break;
4661
4662 case NETDEV_GOING_DOWN:
4663 if (sky2->debugfs) {
Joe Perchesada1db52010-02-17 15:01:59 +00004664 netdev_printk(KERN_DEBUG, dev, "remove debugfs\n");
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004665 debugfs_remove(sky2->debugfs);
4666 sky2->debugfs = NULL;
4667 }
4668 break;
4669
4670 case NETDEV_UP:
4671 sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
4672 sky2_debug, dev,
4673 &sky2_debug_fops);
4674 if (IS_ERR(sky2->debugfs))
4675 sky2->debugfs = NULL;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004676 }
4677
4678 return NOTIFY_DONE;
4679}
4680
4681static struct notifier_block sky2_notifier = {
4682 .notifier_call = sky2_device_event,
4683};
4684
4685
4686static __init void sky2_debug_init(void)
4687{
4688 struct dentry *ent;
4689
4690 ent = debugfs_create_dir("sky2", NULL);
4691 if (!ent || IS_ERR(ent))
4692 return;
4693
4694 sky2_debug = ent;
4695 register_netdevice_notifier(&sky2_notifier);
4696}
4697
4698static __exit void sky2_debug_cleanup(void)
4699{
4700 if (sky2_debug) {
4701 unregister_netdevice_notifier(&sky2_notifier);
4702 debugfs_remove(sky2_debug);
4703 sky2_debug = NULL;
4704 }
4705}
4706
4707#else
4708#define sky2_debug_init()
4709#define sky2_debug_cleanup()
4710#endif
4711
Stephen Hemminger1436b302008-11-19 21:59:54 -08004712/* Two copies of network device operations to handle special case of
4713 not allowing netpoll on second port */
4714static const struct net_device_ops sky2_netdev_ops[2] = {
4715 {
stephen hemminger926d0972011-11-16 13:42:57 +00004716 .ndo_open = sky2_open,
4717 .ndo_stop = sky2_close,
Stephen Hemminger00829822008-11-20 20:14:53 -08004718 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004719 .ndo_do_ioctl = sky2_ioctl,
4720 .ndo_validate_addr = eth_validate_addr,
4721 .ndo_set_mac_address = sky2_set_mac_address,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00004722 .ndo_set_rx_mode = sky2_set_multicast,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004723 .ndo_change_mtu = sky2_change_mtu,
Michał Mirosławf5d64032011-04-10 03:13:21 +00004724 .ndo_fix_features = sky2_fix_features,
4725 .ndo_set_features = sky2_set_features,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004726 .ndo_tx_timeout = sky2_tx_timeout,
stephen hemminger0885a302010-12-31 15:34:27 +00004727 .ndo_get_stats64 = sky2_get_stats,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004728#ifdef CONFIG_NET_POLL_CONTROLLER
4729 .ndo_poll_controller = sky2_netpoll,
4730#endif
4731 },
4732 {
stephen hemminger926d0972011-11-16 13:42:57 +00004733 .ndo_open = sky2_open,
4734 .ndo_stop = sky2_close,
Stephen Hemminger00829822008-11-20 20:14:53 -08004735 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004736 .ndo_do_ioctl = sky2_ioctl,
4737 .ndo_validate_addr = eth_validate_addr,
4738 .ndo_set_mac_address = sky2_set_mac_address,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00004739 .ndo_set_rx_mode = sky2_set_multicast,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004740 .ndo_change_mtu = sky2_change_mtu,
Michał Mirosławf5d64032011-04-10 03:13:21 +00004741 .ndo_fix_features = sky2_fix_features,
4742 .ndo_set_features = sky2_set_features,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004743 .ndo_tx_timeout = sky2_tx_timeout,
stephen hemminger0885a302010-12-31 15:34:27 +00004744 .ndo_get_stats64 = sky2_get_stats,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004745 },
4746};
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004747
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004748/* Initialize network device */
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00004749static struct net_device *sky2_init_netdev(struct sky2_hw *hw, unsigned port,
4750 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004751{
4752 struct sky2_port *sky2;
4753 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
Tim Harvey3ee2f8c2014-03-07 20:59:53 -08004754 const void *iap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004755
Joe Perches41de8d42012-01-29 13:47:52 +00004756 if (!dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004757 return NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004758
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004759 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08004760 dev->irq = hw->pdev->irq;
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00004761 dev->ethtool_ops = &sky2_ethtool_ops;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004762 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemminger1436b302008-11-19 21:59:54 -08004763 dev->netdev_ops = &sky2_netdev_ops[port];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004764
4765 sky2 = netdev_priv(dev);
4766 sky2->netdev = dev;
4767 sky2->hw = hw;
4768 sky2->msg_enable = netif_msg_init(debug, default_msg);
4769
John Stultz827da442013-10-07 15:51:58 -07004770 u64_stats_init(&sky2->tx_stats.syncp);
4771 u64_stats_init(&sky2->rx_stats.syncp);
4772
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004773 /* Auto speed and flow control */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004774 sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
4775 if (hw->chip_id != CHIP_ID_YUKON_XL)
Michał Mirosławf5d64032011-04-10 03:13:21 +00004776 dev->hw_features |= NETIF_F_RXCSUM;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004777
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004778 sky2->flow_mode = FC_BOTH;
4779
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004780 sky2->duplex = -1;
4781 sky2->speed = -1;
4782 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004783 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08004784
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08004785 spin_lock_init(&sky2->phy_lock);
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004786
Stephen Hemminger793b8832005-09-14 16:06:14 -07004787 sky2->tx_pending = TX_DEF_PENDING;
stephen hemminger738a8492011-11-17 14:37:23 +00004788 sky2->tx_ring_size = roundup_ring_size(TX_DEF_PENDING);
Stephen Hemminger290d4de2006-03-20 15:48:15 -08004789 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004790
4791 hw->dev[port] = dev;
4792
4793 sky2->port = port;
4794
Michał Mirosławf5d64032011-04-10 03:13:21 +00004795 dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO;
Stephen Hemminger86aa7782011-01-09 15:54:15 -08004796
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004797 if (highmem)
4798 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004799
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004800 /* Enable receive hashing unless hardware is known broken */
4801 if (!(hw->flags & SKY2_HW_RSS_BROKEN))
Michał Mirosławf5d64032011-04-10 03:13:21 +00004802 dev->hw_features |= NETIF_F_RXHASH;
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004803
Michał Mirosławf5d64032011-04-10 03:13:21 +00004804 if (!(hw->flags & SKY2_HW_VLAN_BROKEN)) {
Patrick McHardyf6469682013-04-19 02:04:27 +00004805 dev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX |
4806 NETIF_F_HW_VLAN_CTAG_RX;
Michał Mirosławf5d64032011-04-10 03:13:21 +00004807 dev->vlan_features |= SKY2_VLAN_OFFLOADS;
4808 }
4809
4810 dev->features |= dev->hw_features;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004811
Tim Harvey3ee2f8c2014-03-07 20:59:53 -08004812 /* try to get mac address in the following order:
4813 * 1) from device tree data
4814 * 2) from internal registers set by bootloader
4815 */
4816 iap = of_get_mac_address(hw->pdev->dev.of_node);
4817 if (iap)
4818 memcpy(dev->dev_addr, iap, ETH_ALEN);
4819 else
4820 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8,
4821 ETH_ALEN);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004822
Liviu Dudau0f50c102015-09-28 17:51:51 +01004823 /* if the address is invalid, use a random value */
4824 if (!is_valid_ether_addr(dev->dev_addr)) {
4825 struct sockaddr sa = { AF_UNSPEC };
4826
4827 netdev_warn(dev,
4828 "Invalid MAC address, defaulting to random\n");
4829 eth_hw_addr_random(dev);
4830 memcpy(sa.sa_data, dev->dev_addr, ETH_ALEN);
4831 if (sky2_set_mac_address(dev, &sa))
4832 netdev_warn(dev, "Failed to set MAC address.\n");
4833 }
4834
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004835 return dev;
4836}
4837
Bill Pemberton853e3f42012-12-03 09:23:14 -05004838static void sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004839{
4840 const struct sky2_port *sky2 = netdev_priv(dev);
4841
Joe Perches6c35aba2010-02-15 08:34:21 +00004842 netif_info(sky2, probe, dev, "addr %pM\n", dev->dev_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004843}
4844
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004845/* Handle software interrupt used during MSI test */
Bill Pemberton853e3f42012-12-03 09:23:14 -05004846static irqreturn_t sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004847{
4848 struct sky2_hw *hw = dev_id;
4849 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4850
4851 if (status == 0)
4852 return IRQ_NONE;
4853
4854 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004855 hw->flags |= SKY2_HW_USE_MSI;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004856 wake_up(&hw->msi_wait);
4857 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4858 }
4859 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4860
4861 return IRQ_HANDLED;
4862}
4863
4864/* Test interrupt path by forcing a a software IRQ */
Bill Pemberton853e3f42012-12-03 09:23:14 -05004865static int sky2_test_msi(struct sky2_hw *hw)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004866{
4867 struct pci_dev *pdev = hw->pdev;
4868 int err;
4869
Mike McCormack060b9462010-07-29 03:34:52 +00004870 init_waitqueue_head(&hw->msi_wait);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004871
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004872 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004873 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004874 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004875 return err;
4876 }
4877
Lino Sanfilippoede71932012-03-30 07:36:16 +00004878 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4879
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004880 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004881 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004882
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004883 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004884
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004885 if (!(hw->flags & SKY2_HW_USE_MSI)) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004886 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004887 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4888 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004889
4890 err = -EOPNOTSUPP;
4891 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4892 }
4893
4894 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07004895 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004896
4897 free_irq(pdev->irq, hw);
4898
4899 return err;
4900}
4901
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004902/* This driver supports yukon2 chipset only */
4903static const char *sky2_name(u8 chipid, char *buf, int sz)
4904{
4905 const char *name[] = {
4906 "XL", /* 0xb3 */
4907 "EC Ultra", /* 0xb4 */
4908 "Extreme", /* 0xb5 */
4909 "EC", /* 0xb6 */
4910 "FE", /* 0xb7 */
4911 "FE+", /* 0xb8 */
4912 "Supreme", /* 0xb9 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07004913 "UL 2", /* 0xba */
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00004914 "Unknown", /* 0xbb */
4915 "Optima", /* 0xbc */
Mirko Lindner0e767322012-07-03 23:38:41 +00004916 "OptimaEEE", /* 0xbd */
stephen hemminger4fb99cd2011-07-07 05:50:59 +00004917 "Optima 2", /* 0xbe */
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004918 };
4919
stephen hemminger4fb99cd2011-07-07 05:50:59 +00004920 if (chipid >= CHIP_ID_YUKON_XL && chipid <= CHIP_ID_YUKON_OP_2)
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004921 strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
4922 else
4923 snprintf(buf, sz, "(chip %#x)", chipid);
4924 return buf;
4925}
4926
Kai-Heng Feng0b7e29ea2019-03-04 15:00:03 +08004927static const struct dmi_system_id msi_blacklist[] = {
4928 {
4929 .ident = "Dell Inspiron 1545",
4930 .matches = {
4931 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
4932 DMI_MATCH(DMI_PRODUCT_NAME, "Inspiron 1545"),
4933 },
4934 },
4935 {
4936 .ident = "Gateway P-79",
4937 .matches = {
4938 DMI_MATCH(DMI_SYS_VENDOR, "Gateway"),
4939 DMI_MATCH(DMI_PRODUCT_NAME, "P-79"),
4940 },
4941 },
Takashi Iwaiaf9bda82019-07-23 17:15:25 +02004942 {
4943 .ident = "ASUS P6T",
4944 .matches = {
4945 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
4946 DMI_MATCH(DMI_BOARD_NAME, "P6T"),
4947 },
4948 },
Kai-Heng Feng0b7e29ea2019-03-04 15:00:03 +08004949 {}
4950};
4951
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00004952static int sky2_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004953{
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00004954 struct net_device *dev, *dev1;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004955 struct sky2_hw *hw;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004956 int err, using_dac = 0, wol_default;
Stephen Hemminger38345072009-02-03 11:27:30 +00004957 u32 reg;
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004958 char buf1[16];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004959
Stephen Hemminger793b8832005-09-14 16:06:14 -07004960 err = pci_enable_device(pdev);
4961 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004962 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004963 goto err_out;
4964 }
4965
Stephen Hemminger6cc90a52009-06-11 07:03:47 +00004966 /* Get configuration information
4967 * Note: only regular PCI config access once to test for HW issues
4968 * other PCI access through shared memory for speed and to
4969 * avoid MMCONFIG problems.
4970 */
4971 err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
4972 if (err) {
4973 dev_err(&pdev->dev, "PCI read config failed\n");
Lino Sanfilippo1c853822012-12-01 02:39:28 +00004974 goto err_out_disable;
Stephen Hemminger6cc90a52009-06-11 07:03:47 +00004975 }
4976
4977 if (~reg == 0) {
4978 dev_err(&pdev->dev, "PCI configuration read error\n");
Peter Senna Tschudin0bd8ba12012-10-05 12:40:56 +00004979 err = -EIO;
Lino Sanfilippo1c853822012-12-01 02:39:28 +00004980 goto err_out_disable;
Stephen Hemminger6cc90a52009-06-11 07:03:47 +00004981 }
4982
Stephen Hemminger793b8832005-09-14 16:06:14 -07004983 err = pci_request_regions(pdev, DRV_NAME);
4984 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004985 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004986 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004987 }
4988
4989 pci_set_master(pdev);
4990
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004991 if (sizeof(dma_addr_t) > sizeof(u32) &&
Yang Hongyang6a355282009-04-06 19:01:13 -07004992 !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004993 using_dac = 1;
Yang Hongyang6a355282009-04-06 19:01:13 -07004994 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004995 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004996 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4997 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004998 goto err_out_free_regions;
4999 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08005000 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -07005001 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005002 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08005003 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005004 goto err_out_free_regions;
5005 }
5006 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08005007
Stephen Hemminger38345072009-02-03 11:27:30 +00005008
5009#ifdef __BIG_ENDIAN
5010 /* The sk98lin vendor driver uses hardware byte swapping but
5011 * this driver uses software swapping.
5012 */
5013 reg &= ~PCI_REV_DESC;
Mike McCormack060b9462010-07-29 03:34:52 +00005014 err = pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
Stephen Hemminger38345072009-02-03 11:27:30 +00005015 if (err) {
5016 dev_err(&pdev->dev, "PCI write config failed\n");
5017 goto err_out_free_regions;
5018 }
5019#endif
5020
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07005021 wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08005022
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005023 err = -ENOMEM;
Stephen Hemminger66466792009-10-01 07:11:46 +00005024
5025 hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
5026 + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
Joe Perchesb2adaca2013-02-03 17:43:58 +00005027 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005028 goto err_out_free_regions;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005029
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005030 hw->pdev = pdev;
Stephen Hemminger66466792009-10-01 07:11:46 +00005031 sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005032
5033 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
5034 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08005035 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005036 goto err_out_free_hw;
5037 }
5038
Stephen Hemmingere3173832007-02-06 10:45:39 -08005039 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005040 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07005041 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005042
stephen hemmingerefe91932010-04-22 13:42:56 +00005043 /* ring for status responses */
Stephen Hemmingerbf731302010-04-24 20:04:12 -07005044 hw->st_size = hw->ports * roundup_pow_of_two(3*RX_MAX_PENDING + TX_MAX_PENDING);
stephen hemmingerefe91932010-04-22 13:42:56 +00005045 hw->st_le = pci_alloc_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
5046 &hw->st_dma);
Peter Senna Tschudin0bd8ba12012-10-05 12:40:56 +00005047 if (!hw->st_le) {
5048 err = -ENOMEM;
stephen hemmingerefe91932010-04-22 13:42:56 +00005049 goto err_out_reset;
Peter Senna Tschudin0bd8ba12012-10-05 12:40:56 +00005050 }
stephen hemmingerefe91932010-04-22 13:42:56 +00005051
Stephen Hemmingerc844d482008-08-27 20:48:23 -07005052 dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
5053 sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005054
Stephen Hemmingere3173832007-02-06 10:45:39 -08005055 sky2_reset(hw);
5056
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08005057 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08005058 if (!dev) {
5059 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005060 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08005061 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005062
Kai-Heng Feng0b7e29ea2019-03-04 15:00:03 +08005063 if (disable_msi == -1)
5064 disable_msi = !!dmi_check_system(msi_blacklist);
5065
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07005066 if (!disable_msi && pci_enable_msi(pdev) == 0) {
5067 err = sky2_test_msi(hw);
Lino Sanfilippo1c853822012-12-01 02:39:28 +00005068 if (err) {
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07005069 pci_disable_msi(pdev);
Lino Sanfilippo1c853822012-12-01 02:39:28 +00005070 if (err != -EOPNOTSUPP)
5071 goto err_out_free_netdev;
5072 }
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07005073 }
5074
Stanislaw Gruszka731073b2014-01-25 11:34:54 +01005075 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
5076
Stephen Hemminger793b8832005-09-14 16:06:14 -07005077 err = register_netdev(dev);
5078 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08005079 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005080 goto err_out_free_netdev;
5081 }
5082
Brandon Philips33cb7d32009-10-29 13:58:07 +00005083 netif_carrier_off(dev);
5084
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005085 sky2_show_addr(dev);
5086
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08005087 if (hw->ports > 1) {
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08005088 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00005089 if (!dev1) {
5090 err = -ENOMEM;
5091 goto err_out_unregister;
Stephen Hemmingerca519272009-09-14 06:22:29 +00005092 }
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00005093
5094 err = register_netdev(dev1);
5095 if (err) {
5096 dev_err(&pdev->dev, "cannot register second net device\n");
5097 goto err_out_free_dev1;
5098 }
5099
5100 err = sky2_setup_irq(hw, hw->irq_name);
5101 if (err)
5102 goto err_out_unregister_dev1;
5103
5104 sky2_show_addr(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005105 }
5106
Stephen Hemminger32c2c302007-08-21 14:34:03 -07005107 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08005108 INIT_WORK(&hw->restart_work, sky2_restart);
5109
Stephen Hemminger793b8832005-09-14 16:06:14 -07005110 pci_set_drvdata(pdev, hw);
Kai-Heng Fenge80d53a2019-02-19 23:45:29 +08005111 pdev->d3_delay = 300;
Stephen Hemminger793b8832005-09-14 16:06:14 -07005112
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005113 return 0;
5114
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00005115err_out_unregister_dev1:
5116 unregister_netdev(dev1);
5117err_out_free_dev1:
5118 free_netdev(dev1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07005119err_out_unregister:
Stephen Hemminger793b8832005-09-14 16:06:14 -07005120 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005121err_out_free_netdev:
Lino Sanfilippo1c853822012-12-01 02:39:28 +00005122 if (hw->flags & SKY2_HW_USE_MSI)
5123 pci_disable_msi(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005124 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005125err_out_free_pci:
stephen hemmingerefe91932010-04-22 13:42:56 +00005126 pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
5127 hw->st_le, hw->st_dma);
5128err_out_reset:
Stephen Hemminger793b8832005-09-14 16:06:14 -07005129 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005130err_out_iounmap:
5131 iounmap(hw->regs);
5132err_out_free_hw:
5133 kfree(hw);
5134err_out_free_regions:
5135 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07005136err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005137 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005138err_out:
5139 return err;
5140}
5141
Bill Pemberton853e3f42012-12-03 09:23:14 -05005142static void sky2_remove(struct pci_dev *pdev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005143{
Stephen Hemminger793b8832005-09-14 16:06:14 -07005144 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger6de16232007-10-17 13:26:42 -07005145 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005146
Stephen Hemminger793b8832005-09-14 16:06:14 -07005147 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005148 return;
5149
Stephen Hemminger32c2c302007-08-21 14:34:03 -07005150 del_timer_sync(&hw->watchdog_timer);
Stephen Hemminger6de16232007-10-17 13:26:42 -07005151 cancel_work_sync(&hw->restart_work);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07005152
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07005153 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07005154 unregister_netdev(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08005155
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07005156 sky2_write32(hw, B0_IMSK, 0);
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00005157 sky2_read32(hw, B0_IMSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005158
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08005159 sky2_power_aux(hw);
5160
Stephen Hemminger793b8832005-09-14 16:06:14 -07005161 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07005162 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005163
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00005164 if (hw->ports > 1) {
5165 napi_disable(&hw->napi);
5166 free_irq(pdev->irq, hw);
5167 }
5168
Stephen Hemmingerea76e632007-09-19 15:36:44 -07005169 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08005170 pci_disable_msi(pdev);
stephen hemmingerefe91932010-04-22 13:42:56 +00005171 pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
5172 hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005173 pci_release_regions(pdev);
5174 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07005175
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07005176 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07005177 free_netdev(hw->dev[i]);
5178
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005179 iounmap(hw->regs);
5180 kfree(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005181}
5182
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005183static int sky2_suspend(struct device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005184{
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005185 struct pci_dev *pdev = to_pci_dev(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07005186 struct sky2_hw *hw = pci_get_drvdata(pdev);
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005187 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005188
Stephen Hemminger549a68c2007-05-11 11:21:44 -07005189 if (!hw)
5190 return 0;
5191
Stephen Hemminger063a0b32008-04-02 09:03:23 -07005192 del_timer_sync(&hw->watchdog_timer);
5193 cancel_work_sync(&hw->restart_work);
5194
Stephen Hemminger19720732009-08-14 05:15:16 +00005195 rtnl_lock();
Mike McCormack3403aca2010-05-13 06:12:52 +00005196
5197 sky2_all_down(hw);
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09005198 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005199 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08005200 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005201
Stephen Hemmingere3173832007-02-06 10:45:39 -08005202 if (sky2->wol)
5203 sky2_wol_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005204 }
5205
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08005206 sky2_power_aux(hw);
Stephen Hemminger19720732009-08-14 05:15:16 +00005207 rtnl_unlock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08005208
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09005209 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005210}
5211
Michel Lespinasse94252762011-03-06 16:14:50 +00005212#ifdef CONFIG_PM_SLEEP
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005213static int sky2_resume(struct device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005214{
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005215 struct pci_dev *pdev = to_pci_dev(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07005216 struct sky2_hw *hw = pci_get_drvdata(pdev);
Mike McCormack3403aca2010-05-13 06:12:52 +00005217 int err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005218
Stephen Hemminger549a68c2007-05-11 11:21:44 -07005219 if (!hw)
5220 return 0;
5221
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07005222 /* Re-enable all clocks */
stephen hemmingera0db28b2010-02-07 06:23:53 +00005223 err = pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
5224 if (err) {
5225 dev_err(&pdev->dev, "PCI write config failed\n");
5226 goto out;
5227 }
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07005228
Mike McCormack3403aca2010-05-13 06:12:52 +00005229 rtnl_lock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08005230 sky2_reset(hw);
Mike McCormack3403aca2010-05-13 06:12:52 +00005231 sky2_all_up(hw);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07005232 rtnl_unlock();
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09005233
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08005234 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08005235out:
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07005236
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08005237 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08005238 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08005239 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005240}
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005241
5242static SIMPLE_DEV_PM_OPS(sky2_pm_ops, sky2_suspend, sky2_resume);
5243#define SKY2_PM_OPS (&sky2_pm_ops)
5244
5245#else
5246
5247#define SKY2_PM_OPS NULL
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005248#endif
5249
Stephen Hemmingere3173832007-02-06 10:45:39 -08005250static void sky2_shutdown(struct pci_dev *pdev)
5251{
Jeremy Linton06ba3b22016-11-17 09:14:25 -06005252 struct sky2_hw *hw = pci_get_drvdata(pdev);
5253 int port;
5254
5255 for (port = 0; port < hw->ports; port++) {
5256 struct net_device *ndev = hw->dev[port];
5257
5258 rtnl_lock();
5259 if (netif_running(ndev)) {
5260 dev_close(ndev);
5261 netif_device_detach(ndev);
5262 }
5263 rtnl_unlock();
5264 }
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005265 sky2_suspend(&pdev->dev);
5266 pci_wake_from_d3(pdev, device_may_wakeup(&pdev->dev));
5267 pci_set_power_state(pdev, PCI_D3hot);
Stephen Hemmingere3173832007-02-06 10:45:39 -08005268}
5269
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005270static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07005271 .name = DRV_NAME,
5272 .id_table = sky2_id_table,
5273 .probe = sky2_probe,
Bill Pemberton853e3f42012-12-03 09:23:14 -05005274 .remove = sky2_remove,
Stephen Hemmingere3173832007-02-06 10:45:39 -08005275 .shutdown = sky2_shutdown,
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005276 .driver.pm = SKY2_PM_OPS,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005277};
5278
5279static int __init sky2_init_module(void)
5280{
Joe Perchesada1db52010-02-17 15:01:59 +00005281 pr_info("driver version " DRV_VERSION "\n");
Stephen Hemmingerc844d482008-08-27 20:48:23 -07005282
Stephen Hemminger3cf26752007-07-09 15:33:35 -07005283 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08005284 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005285}
5286
5287static void __exit sky2_cleanup_module(void)
5288{
5289 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07005290 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005291}
5292
5293module_init(sky2_init_module);
5294module_exit(sky2_cleanup_module);
5295
5296MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -08005297MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005298MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08005299MODULE_VERSION(DRV_VERSION);