blob: 70524f2658dd65364e62240678c79b2c08435b71 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Stephen Hemminger793b8832005-09-14 16:06:14 -070025#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070026#include <linux/kernel.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070027#include <linux/module.h>
28#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080029#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070030#include <linux/etherdevice.h>
31#include <linux/ethtool.h>
32#include <linux/pci.h>
33#include <linux/ip.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030034#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070035#include <linux/tcp.h>
36#include <linux/in.h>
37#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080038#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070039#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080040#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070041#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080042#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070043
44#include <asm/irq.h>
45
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070046#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
47#define SKY2_VLAN_TAG_USED 1
48#endif
49
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070050#include "sky2.h"
51
52#define DRV_NAME "sky2"
Stephen Hemminger0c3f4502009-08-18 15:17:11 +000053#define DRV_VERSION "1.25"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070054#define PFX DRV_NAME " "
55
56/*
57 * The Yukon II chipset takes 64 bit command blocks (called list elements)
58 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070059 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070060 */
61
Stephen Hemminger14d02632006-09-26 11:57:43 -070062#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070063#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070064#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080065#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070066
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +000067/* This is the worst case number of transmit list elements for a single skb:
Stephen Hemminger07e31632009-09-14 06:12:55 +000068 VLAN:GSO + CKSUM + Data + skb_frags * DMA */
69#define MAX_SKB_TX_LE (2 + (sizeof(dma_addr_t)/sizeof(u32))*(MAX_SKB_FRAGS+1))
Stephen Hemmingere9c1be82009-06-17 07:30:37 +000070#define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +000071#define TX_MAX_PENDING 4096
72#define TX_DEF_PENDING 127
Stephen Hemminger793b8832005-09-14 16:06:14 -070073
74#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070075#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070076#define TX_WATCHDOG (5 * HZ)
77#define NAPI_WEIGHT 64
78#define PHY_RETRIES 1000
79
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070080#define SKY2_EEPROM_MAGIC 0x9955aabb
81
82
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070083#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
84
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070085static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070086 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
87 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080088 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070089
Stephen Hemminger793b8832005-09-14 16:06:14 -070090static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070091module_param(debug, int, 0);
92MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
93
Stephen Hemminger14d02632006-09-26 11:57:43 -070094static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080095module_param(copybreak, int, 0);
96MODULE_PARM_DESC(copybreak, "Receive copy threshold");
97
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080098static int disable_msi = 0;
99module_param(disable_msi, int, 0);
100MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
101
Stephen Hemmingere6cac9b2008-06-17 09:04:26 -0700102static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800103 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
104 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemmingere30a4ac2009-10-29 06:37:05 +0000105 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E01) }, /* SK-9E21M */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700107 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800108 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800109 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
Stephen Hemmingera3b4fce2008-06-14 10:32:15 -0700123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
137 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700138 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800139 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800140 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
141 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700142 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700143 { 0 }
144};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700145
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700146MODULE_DEVICE_TABLE(pci, sky2_id_table);
147
148/* Avoid conditionals by using array */
149static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
150static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700151static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700152
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100153static void sky2_set_multicast(struct net_device *dev);
154
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800155/* Access to PHY via serial interconnect */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800156static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700157{
158 int i;
159
160 gma_write16(hw, port, GM_SMI_DATA, val);
161 gma_write16(hw, port, GM_SMI_CTRL,
162 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
163
164 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800165 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
166 if (ctrl == 0xffff)
167 goto io_error;
168
169 if (!(ctrl & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800170 return 0;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800171
172 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700173 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800174
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800175 dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800176 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800177
178io_error:
179 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
180 return -EIO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700181}
182
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800183static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700184{
185 int i;
186
Stephen Hemminger793b8832005-09-14 16:06:14 -0700187 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700188 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
189
190 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800191 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
192 if (ctrl == 0xffff)
193 goto io_error;
194
195 if (ctrl & GM_SMI_CT_RD_VAL) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800196 *val = gma_read16(hw, port, GM_SMI_DATA);
197 return 0;
198 }
199
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800200 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700201 }
202
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800203 dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800204 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800205io_error:
206 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
207 return -EIO;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800208}
209
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800210static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800211{
212 u16 v;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800213 __gm_phy_read(hw, port, reg, &v);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800214 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700215}
216
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800217
218static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700219{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800220 /* switch power to VCC (WA for VAUX problem) */
221 sky2_write8(hw, B0_POWER_CTRL,
222 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700223
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800224 /* disable Core Clock Division, */
225 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700226
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800227 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
228 /* enable bits are inverted */
229 sky2_write8(hw, B2_Y2_CLK_GATE,
230 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
231 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
232 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
233 else
234 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700235
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700236 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700237 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700238
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800239 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700240
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800241 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700242 /* set all bits to 0 except bits 15..12 and 8 */
243 reg &= P_ASPM_CONTROL_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800244 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700245
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800246 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700247 /* set all bits to 0 except bits 28 & 27 */
248 reg &= P_CTL_TIM_VMAIN_AV_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800249 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700250
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800251 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700252
253 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
254 reg = sky2_read32(hw, B2_GP_IO);
255 reg |= GLB_GPIO_STAT_RACE_DIS;
256 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700257
258 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700259 }
Stephen Hemminger10547ae2009-08-31 07:31:41 +0000260
261 /* Turn on "driver loaded" LED */
262 sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800263}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700264
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800265static void sky2_power_aux(struct sky2_hw *hw)
266{
267 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
268 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
269 else
270 /* enable bits are inverted */
271 sky2_write8(hw, B2_Y2_CLK_GATE,
272 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
273 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
274 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
275
Stephen Hemmingerc23ddf82009-09-03 06:16:25 +0000276 /* switch power to VAUX if supported and PME from D3cold */
277 if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
278 pci_pme_capable(hw->pdev, PCI_D3cold))
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800279 sky2_write8(hw, B0_POWER_CTRL,
280 (PC_VAUX_ENA | PC_VCC_ENA |
281 PC_VAUX_ON | PC_VCC_OFF));
Stephen Hemminger10547ae2009-08-31 07:31:41 +0000282
283 /* turn off "driver loaded LED" */
284 sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700285}
286
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700287static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700288{
289 u16 reg;
290
291 /* disable all GMAC IRQ's */
292 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700293
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700294 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
295 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
296 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
297 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
298
299 reg = gma_read16(hw, port, GM_RX_CTRL);
300 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
301 gma_write16(hw, port, GM_RX_CTRL, reg);
302}
303
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700304/* flow control to advertise bits */
305static const u16 copper_fc_adv[] = {
306 [FC_NONE] = 0,
307 [FC_TX] = PHY_M_AN_ASP,
308 [FC_RX] = PHY_M_AN_PC,
309 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
310};
311
312/* flow control to advertise bits when using 1000BaseX */
313static const u16 fiber_fc_adv[] = {
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700314 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700315 [FC_TX] = PHY_M_P_ASYM_MD_X,
316 [FC_RX] = PHY_M_P_SYM_MD_X,
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700317 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700318};
319
320/* flow control to GMA disable bits */
321static const u16 gm_fc_disable[] = {
322 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
323 [FC_TX] = GM_GPCR_FC_RX_DIS,
324 [FC_RX] = GM_GPCR_FC_TX_DIS,
325 [FC_BOTH] = 0,
326};
327
328
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700329static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
330{
331 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700332 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700333
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700334 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700335 !(hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700336 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
337
338 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700339 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700340 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
341
Stephen Hemminger53419c62007-05-14 12:38:11 -0700342 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700343 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700344 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700345 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
346 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700347 /* set master & slave downshift counter to 1x */
348 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700349
350 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
351 }
352
353 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700354 if (sky2_is_copper(hw)) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700355 if (!(hw->flags & SKY2_HW_GIGABIT)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700356 /* enable automatic crossover */
357 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
Stephen Hemminger6d3105d2007-09-24 19:34:51 -0700358
359 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
360 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
361 u16 spec;
362
363 /* Enable Class A driver for FE+ A0 */
364 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
365 spec |= PHY_M_FESC_SEL_CL_A;
366 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
367 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700368 } else {
369 /* disable energy detect */
370 ctrl &= ~PHY_M_PC_EN_DET_MSK;
371
372 /* enable automatic crossover */
373 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
374
Stephen Hemminger53419c62007-05-14 12:38:11 -0700375 /* downshift on PHY 88E1112 and 88E1149 is changed */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700376 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED)
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700377 && (hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700378 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700379 ctrl &= ~PHY_M_PC_DSC_MSK;
380 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
381 }
382 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700383 } else {
384 /* workaround for deviation #4.88 (CRC errors) */
385 /* disable Automatic Crossover */
386
387 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700388 }
389
390 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
391
392 /* special setup for PHY 88E1112 Fiber */
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700393 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700394 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
395
396 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
397 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
398 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
399 ctrl &= ~PHY_M_MAC_MD_MSK;
400 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700401 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
402
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700403 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700404 /* select page 1 to access Fiber registers */
405 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700406
407 /* for SFP-module set SIGDET polarity to low */
408 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
409 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700410 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700411 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700412
413 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700414 }
415
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700416 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700417 ct1000 = 0;
418 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700419 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700420
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700421 if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700422 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700423 if (sky2->advertising & ADVERTISED_1000baseT_Full)
424 ct1000 |= PHY_M_1000C_AFD;
425 if (sky2->advertising & ADVERTISED_1000baseT_Half)
426 ct1000 |= PHY_M_1000C_AHD;
427 if (sky2->advertising & ADVERTISED_100baseT_Full)
428 adv |= PHY_M_AN_100_FD;
429 if (sky2->advertising & ADVERTISED_100baseT_Half)
430 adv |= PHY_M_AN_100_HD;
431 if (sky2->advertising & ADVERTISED_10baseT_Full)
432 adv |= PHY_M_AN_10_FD;
433 if (sky2->advertising & ADVERTISED_10baseT_Half)
434 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700435
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700436 } else { /* special defines for FIBER (88E1040S only) */
437 if (sky2->advertising & ADVERTISED_1000baseT_Full)
438 adv |= PHY_M_AN_1000X_AFD;
439 if (sky2->advertising & ADVERTISED_1000baseT_Half)
440 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700441 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700442
443 /* Restart Auto-negotiation */
444 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
445 } else {
446 /* forced speed/duplex settings */
447 ct1000 = PHY_M_1000C_MSE;
448
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700449 /* Disable auto update for duplex flow control and duplex */
450 reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700451
452 switch (sky2->speed) {
453 case SPEED_1000:
454 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700455 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700456 break;
457 case SPEED_100:
458 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700459 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700460 break;
461 }
462
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700463 if (sky2->duplex == DUPLEX_FULL) {
464 reg |= GM_GPCR_DUP_FULL;
465 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700466 } else if (sky2->speed < SPEED_1000)
467 sky2->flow_mode = FC_NONE;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700468 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700469
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700470 if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
471 if (sky2_is_copper(hw))
472 adv |= copper_fc_adv[sky2->flow_mode];
473 else
474 adv |= fiber_fc_adv[sky2->flow_mode];
475 } else {
476 reg |= GM_GPCR_AU_FCT_DIS;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700477 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700478
479 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700480 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700481 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
482 else
483 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700484 }
485
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700486 gma_write16(hw, port, GM_GP_CTRL, reg);
487
Stephen Hemminger05745c42007-09-19 15:36:45 -0700488 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700489 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
490
491 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
492 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
493
494 /* Setup Phy LED's */
495 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
496 ledover = 0;
497
498 switch (hw->chip_id) {
499 case CHIP_ID_YUKON_FE:
500 /* on 88E3082 these bits are at 11..9 (shifted left) */
501 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
502
503 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
504
505 /* delete ACT LED control bits */
506 ctrl &= ~PHY_M_FELP_LED1_MSK;
507 /* change ACT LED control to blink mode */
508 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
509 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
510 break;
511
Stephen Hemminger05745c42007-09-19 15:36:45 -0700512 case CHIP_ID_YUKON_FE_P:
513 /* Enable Link Partner Next Page */
514 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
515 ctrl |= PHY_M_PC_ENA_LIP_NP;
516
517 /* disable Energy Detect and enable scrambler */
518 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
519 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
520
521 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
522 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
523 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
524 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
525
526 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
527 break;
528
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700529 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700530 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700531
532 /* select page 3 to access LED control register */
533 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
534
535 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700536 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
537 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
538 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
539 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
540 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700541
542 /* set Polarity Control register */
543 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700544 (PHY_M_POLC_LS1_P_MIX(4) |
545 PHY_M_POLC_IS0_P_MIX(4) |
546 PHY_M_POLC_LOS_CTRL(2) |
547 PHY_M_POLC_INIT_CTRL(2) |
548 PHY_M_POLC_STA1_CTRL(2) |
549 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700550
551 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700552 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700553 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800554
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700555 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800556 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800557 case CHIP_ID_YUKON_SUPR:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700558 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
559
560 /* select page 3 to access LED control register */
561 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
562
563 /* set LED Function Control register */
564 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
565 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
566 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
567 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
568 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
569
570 /* set Blink Rate in LED Timer Control Register */
571 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
572 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
573 /* restore page register */
574 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
575 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700576
577 default:
578 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
579 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800580
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700581 /* turn off the Rx LED (LED_RX) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800582 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700583 }
584
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700585 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800586 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700587 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
588
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800589 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700590 gm_phy_write(hw, port, 0x18, 0xaa99);
591 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700592
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700593 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
594 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
595 gm_phy_write(hw, port, 0x18, 0xa204);
596 gm_phy_write(hw, port, 0x17, 0x2002);
597 }
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800598
599 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700600 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700601 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
602 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
603 /* apply workaround for integrated resistors calibration */
604 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
605 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
Stephen Hemmingere1a74b32008-06-17 09:04:24 -0700606 } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
607 hw->chip_id < CHIP_ID_YUKON_SUPR) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700608 /* no effect on Yukon-XL */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800609 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
610
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700611 if ( !(sky2->flags & SKY2_FLAG_AUTO_SPEED)
612 || sky2->speed == SPEED_100) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800613 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800614 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800615 }
616
617 if (ledover)
618 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
619
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700620 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700621
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700622 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700623 if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700624 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
625 else
626 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
627}
628
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700629static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
630static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
631
632static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700633{
634 u32 reg1;
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700635
Stephen Hemminger82637e82008-01-23 19:16:04 -0800636 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800637 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700638 reg1 &= ~phy_power[port];
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700639
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700640 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700641 reg1 |= coma_mode[port];
642
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800643 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemminger82637e82008-01-23 19:16:04 -0800644 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
645 sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -0700646
647 if (hw->chip_id == CHIP_ID_YUKON_FE)
648 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
649 else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
650 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700651}
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700652
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700653static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
654{
655 u32 reg1;
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700656 u16 ctrl;
657
658 /* release GPHY Control reset */
659 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
660
661 /* release GMAC reset */
662 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
663
664 if (hw->flags & SKY2_HW_NEWER_PHY) {
665 /* select page 2 to access MAC control register */
666 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
667
668 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
669 /* allow GMII Power Down */
670 ctrl &= ~PHY_M_MAC_GMIF_PUP;
671 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
672
673 /* set page register back to 0 */
674 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
675 }
676
677 /* setup General Purpose Control Register */
678 gma_write16(hw, port, GM_GP_CTRL,
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700679 GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
680 GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
681 GM_GPCR_AU_SPD_DIS);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700682
683 if (hw->chip_id != CHIP_ID_YUKON_EC) {
684 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200685 /* select page 2 to access MAC control register */
686 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700687
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200688 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700689 /* enable Power Down */
690 ctrl |= PHY_M_PC_POW_D_ENA;
691 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200692
693 /* set page register back to 0 */
694 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700695 }
696
697 /* set IEEE compatible Power Down Mode (dev. #4.99) */
698 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
699 }
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700700
701 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
702 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700703 reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700704 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
705 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700706}
707
Stephen Hemminger1b537562005-12-20 15:08:07 -0800708/* Force a renegotiation */
709static void sky2_phy_reinit(struct sky2_port *sky2)
710{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800711 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800712 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800713 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800714}
715
Stephen Hemmingere3173832007-02-06 10:45:39 -0800716/* Put device in state to listen for Wake On Lan */
717static void sky2_wol_init(struct sky2_port *sky2)
718{
719 struct sky2_hw *hw = sky2->hw;
720 unsigned port = sky2->port;
721 enum flow_control save_mode;
722 u16 ctrl;
723 u32 reg1;
724
725 /* Bring hardware out of reset */
726 sky2_write16(hw, B0_CTST, CS_RST_CLR);
727 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
728
729 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
730 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
731
732 /* Force to 10/100
733 * sky2_reset will re-enable on resume
734 */
735 save_mode = sky2->flow_mode;
736 ctrl = sky2->advertising;
737
738 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
739 sky2->flow_mode = FC_NONE;
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700740
741 spin_lock_bh(&sky2->phy_lock);
742 sky2_phy_power_up(hw, port);
743 sky2_phy_init(hw, port);
744 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800745
746 sky2->flow_mode = save_mode;
747 sky2->advertising = ctrl;
748
749 /* Set GMAC to no flow control and auto update for speed/duplex */
750 gma_write16(hw, port, GM_GP_CTRL,
751 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
752 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
753
754 /* Set WOL address */
755 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
756 sky2->netdev->dev_addr, ETH_ALEN);
757
758 /* Turn on appropriate WOL control bits */
759 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
760 ctrl = 0;
761 if (sky2->wol & WAKE_PHY)
762 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
763 else
764 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
765
766 if (sky2->wol & WAKE_MAGIC)
767 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
768 else
Joe Perchesa419aef2009-08-18 11:18:35 -0700769 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
Stephen Hemmingere3173832007-02-06 10:45:39 -0800770
771 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
772 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
773
774 /* Turn on legacy PCI-Express PME mode */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800775 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800776 reg1 |= PCI_Y2_PME_LEGACY;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800777 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800778
779 /* block receiver */
780 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
781
782}
783
Stephen Hemminger69161612007-06-04 17:23:26 -0700784static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
785{
Stephen Hemminger05745c42007-09-19 15:36:45 -0700786 struct net_device *dev = hw->dev[port];
787
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800788 if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
789 hw->chip_rev != CHIP_REV_YU_EX_A0) ||
790 hw->chip_id == CHIP_ID_YUKON_FE_P ||
791 hw->chip_id == CHIP_ID_YUKON_SUPR) {
792 /* Yukon-Extreme B0 and further Extreme devices */
793 /* enable Store & Forward mode for TX */
Stephen Hemminger69161612007-06-04 17:23:26 -0700794
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800795 if (dev->mtu <= ETH_DATA_LEN)
796 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
797 TX_JUMBO_DIS | TX_STFW_ENA);
Stephen Hemminger69161612007-06-04 17:23:26 -0700798
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800799 else
800 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
801 TX_JUMBO_ENA| TX_STFW_ENA);
802 } else {
803 if (dev->mtu <= ETH_DATA_LEN)
804 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
805 else {
806 /* set Tx GMAC FIFO Almost Empty Threshold */
807 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
808 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700809
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800810 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
811
812 /* Can't do offload because of lack of store/forward */
813 dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
814 }
Stephen Hemminger69161612007-06-04 17:23:26 -0700815 }
816}
817
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700818static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
819{
820 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
821 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100822 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700823 int i;
824 const u8 *addr = hw->dev[port]->dev_addr;
825
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700826 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
827 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700828
829 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
830
Stephen Hemminger793b8832005-09-14 16:06:14 -0700831 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700832 /* WA DEV_472 -- looks like crossed wires on port 2 */
833 /* clear GMAC 1 Control reset */
834 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
835 do {
836 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
837 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
838 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
839 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
840 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
841 }
842
Stephen Hemminger793b8832005-09-14 16:06:14 -0700843 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700844
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700845 /* Enable Transmit FIFO Underrun */
846 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
847
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800848 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700849 sky2_phy_power_up(hw, port);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700850 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800851 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700852
853 /* MIB clear */
854 reg = gma_read16(hw, port, GM_PHY_ADDR);
855 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
856
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700857 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
858 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700859 gma_write16(hw, port, GM_PHY_ADDR, reg);
860
861 /* transmit control */
862 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
863
864 /* receive control reg: unicast + multicast + no FCS */
865 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700866 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700867
868 /* transmit flow control */
869 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
870
871 /* transmit parameter */
872 gma_write16(hw, port, GM_TX_PARAM,
873 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
874 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
875 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
876 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
877
878 /* serial mode register */
879 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700880 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700881
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700882 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700883 reg |= GM_SMOD_JUMBO_ENA;
884
885 gma_write16(hw, port, GM_SERIAL_MODE, reg);
886
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700887 /* virtual address for data */
888 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
889
Stephen Hemminger793b8832005-09-14 16:06:14 -0700890 /* physical address: used for pause frames */
891 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
892
893 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700894 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
895 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
896 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
897
898 /* Configure Rx MAC FIFO */
899 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100900 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger05745c42007-09-19 15:36:45 -0700901 if (hw->chip_id == CHIP_ID_YUKON_EX ||
902 hw->chip_id == CHIP_ID_YUKON_FE_P)
Al Viro25cccec2007-07-20 16:07:33 +0100903 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700904
Al Viro25cccec2007-07-20 16:07:33 +0100905 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700906
Stephen Hemminger798fdd02007-12-07 15:22:15 -0800907 if (hw->chip_id == CHIP_ID_YUKON_XL) {
908 /* Hardware errata - clear flush mask */
909 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
910 } else {
911 /* Flush Rx MAC FIFO on any flow control or error */
912 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
913 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700914
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800915 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700916 reg = RX_GMF_FL_THR_DEF + 1;
917 /* Another magic mystery workaround from sk98lin */
918 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
919 hw->chip_rev == CHIP_REV_YU_FE2_A0)
920 reg = 0x178;
921 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700922
923 /* Configure Tx MAC FIFO */
924 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
925 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800926
Stephen Hemmingere0c28112007-09-20 13:03:49 -0700927 /* On chips without ram buffer, pause is controled by MAC level */
Stephen Hemminger39dbd952008-02-04 19:45:13 -0800928 if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
Stephen Hemmingerd6b54d22009-10-29 06:37:07 +0000929 /* Pause threshold is scaled by 8 in bytes */
930 if (hw->chip_id == CHIP_ID_YUKON_FE_P
931 && hw->chip_rev == CHIP_REV_YU_FE2_A0)
932 reg = 1568 / 8;
933 else
934 reg = 1024 / 8;
935 sky2_write16(hw, SK_REG(port, RX_GMF_UP_THR), reg);
936 sky2_write16(hw, SK_REG(port, RX_GMF_LP_THR), 768 / 8);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -0700937
Stephen Hemminger69161612007-06-04 17:23:26 -0700938 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800939 }
940
Stephen Hemmingere970d1f2007-11-27 11:02:07 -0800941 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
942 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
943 /* disable dynamic watermark */
944 reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
945 reg &= ~TX_DYN_WM_ENA;
946 sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
947 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700948}
949
Stephen Hemminger67712902006-12-04 15:53:45 -0800950/* Assign Ram Buffer allocation to queue */
951static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700952{
Stephen Hemminger67712902006-12-04 15:53:45 -0800953 u32 end;
954
955 /* convert from K bytes to qwords used for hw register */
956 start *= 1024/8;
957 space *= 1024/8;
958 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700959
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700960 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
961 sky2_write32(hw, RB_ADDR(q, RB_START), start);
962 sky2_write32(hw, RB_ADDR(q, RB_END), end);
963 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
964 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
965
966 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800967 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700968
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800969 /* On receive queue's set the thresholds
970 * give receiver priority when > 3/4 full
971 * send pause when down to 2K
972 */
973 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
974 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700975
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800976 tp = space - 2048/8;
977 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
978 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700979 } else {
980 /* Enable store & forward on Tx queue's because
981 * Tx FIFO is only 1K on Yukon
982 */
983 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
984 }
985
986 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700987 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700988}
989
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700990/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800991static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700992{
993 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
994 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
995 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800996 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700997}
998
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700999/* Setup prefetch unit registers. This is the interface between
1000 * hardware and driver list elements
1001 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001002static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001003 dma_addr_t addr, u32 last)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001004{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001005 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1006 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001007 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
1008 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001009 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
1010 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001011
1012 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001013}
1014
Mike McCormack9b289c32009-08-14 05:15:12 +00001015static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001016{
Mike McCormack9b289c32009-08-14 05:15:12 +00001017 struct sky2_tx_le *le = sky2->tx_le + *slot;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001018 struct tx_ring_info *re = sky2->tx_ring + *slot;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001019
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001020 *slot = RING_NEXT(*slot, sky2->tx_ring_size);
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001021 re->flags = 0;
1022 re->skb = NULL;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001023 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001024 return le;
1025}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001026
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001027static void tx_init(struct sky2_port *sky2)
1028{
1029 struct sky2_tx_le *le;
1030
1031 sky2->tx_prod = sky2->tx_cons = 0;
1032 sky2->tx_tcpsum = 0;
1033 sky2->tx_last_mss = 0;
1034
Mike McCormack9b289c32009-08-14 05:15:12 +00001035 le = get_tx_le(sky2, &sky2->tx_prod);
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001036 le->addr = 0;
1037 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001038 sky2->tx_last_upper = 0;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001039}
1040
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001041/* Update chip's next pointer */
1042static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001043{
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001044 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -08001045 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001046 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
1047
1048 /* Synchronize I/O on since next processor may write to tail */
1049 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001050}
1051
Stephen Hemminger793b8832005-09-14 16:06:14 -07001052
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001053static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
1054{
1055 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001056 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001057 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001058 return le;
1059}
1060
Stephen Hemminger14d02632006-09-26 11:57:43 -07001061/* Build description to hardware for one receive segment */
1062static void sky2_rx_add(struct sky2_port *sky2, u8 op,
1063 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001064{
1065 struct sky2_rx_le *le;
1066
Stephen Hemminger86c68872008-01-10 16:14:12 -08001067 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001068 le = sky2_next_rx(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001069 le->addr = cpu_to_le32(upper_32_bits(map));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001070 le->opcode = OP_ADDR64 | HW_OWNER;
1071 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001072
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001073 le = sky2_next_rx(sky2);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001074 le->addr = cpu_to_le32(lower_32_bits(map));
Stephen Hemminger734d1862005-12-09 11:35:00 -08001075 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001076 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001077}
1078
Stephen Hemminger14d02632006-09-26 11:57:43 -07001079/* Build description to hardware for one possibly fragmented skb */
1080static void sky2_rx_submit(struct sky2_port *sky2,
1081 const struct rx_ring_info *re)
1082{
1083 int i;
1084
1085 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
1086
1087 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
1088 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
1089}
1090
1091
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001092static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001093 unsigned size)
1094{
1095 struct sk_buff *skb = re->skb;
1096 int i;
1097
1098 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001099 if (unlikely(pci_dma_mapping_error(pdev, re->data_addr)))
1100 return -EIO;
1101
Stephen Hemminger14d02632006-09-26 11:57:43 -07001102 pci_unmap_len_set(re, data_size, size);
1103
1104 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1105 re->frag_addr[i] = pci_map_page(pdev,
1106 skb_shinfo(skb)->frags[i].page,
1107 skb_shinfo(skb)->frags[i].page_offset,
1108 skb_shinfo(skb)->frags[i].size,
1109 PCI_DMA_FROMDEVICE);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001110 return 0;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001111}
1112
1113static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1114{
1115 struct sk_buff *skb = re->skb;
1116 int i;
1117
1118 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
1119 PCI_DMA_FROMDEVICE);
1120
1121 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1122 pci_unmap_page(pdev, re->frag_addr[i],
1123 skb_shinfo(skb)->frags[i].size,
1124 PCI_DMA_FROMDEVICE);
1125}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001126
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001127/* Tell chip where to start receive checksum.
1128 * Actually has two checksums, but set both same to avoid possible byte
1129 * order problems.
1130 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001131static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001132{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001133 struct sky2_rx_le *le = sky2_next_rx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001134
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001135 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1136 le->ctrl = 0;
1137 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001138
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001139 sky2_write32(sky2->hw,
1140 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07001141 (sky2->flags & SKY2_FLAG_RX_CHECKSUM)
1142 ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001143}
1144
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001145/*
1146 * The RX Stop command will not work for Yukon-2 if the BMU does not
1147 * reach the end of packet and since we can't make sure that we have
1148 * incoming data, we must reset the BMU while it is not doing a DMA
1149 * transfer. Since it is possible that the RX path is still active,
1150 * the RX RAM buffer will be stopped first, so any possible incoming
1151 * data will not trigger a DMA. After the RAM buffer is stopped, the
1152 * BMU is polled until any DMA in progress is ended and only then it
1153 * will be reset.
1154 */
1155static void sky2_rx_stop(struct sky2_port *sky2)
1156{
1157 struct sky2_hw *hw = sky2->hw;
1158 unsigned rxq = rxqaddr[sky2->port];
1159 int i;
1160
1161 /* disable the RAM Buffer receive queue */
1162 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1163
1164 for (i = 0; i < 0xffff; i++)
1165 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1166 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1167 goto stopped;
1168
1169 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
1170 sky2->netdev->name);
1171stopped:
1172 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1173
1174 /* reset the Rx prefetch unit */
1175 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger3d1454dd2009-07-16 13:20:57 +00001176 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001177}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001178
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001179/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001180static void sky2_rx_clean(struct sky2_port *sky2)
1181{
1182 unsigned i;
1183
1184 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001185 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001186 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001187
1188 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001189 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001190 kfree_skb(re->skb);
1191 re->skb = NULL;
1192 }
1193 }
1194}
1195
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001196/* Basic MII support */
1197static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1198{
1199 struct mii_ioctl_data *data = if_mii(ifr);
1200 struct sky2_port *sky2 = netdev_priv(dev);
1201 struct sky2_hw *hw = sky2->hw;
1202 int err = -EOPNOTSUPP;
1203
1204 if (!netif_running(dev))
1205 return -ENODEV; /* Phy still in reset */
1206
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001207 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001208 case SIOCGMIIPHY:
1209 data->phy_id = PHY_ADDR_MARV;
1210
1211 /* fallthru */
1212 case SIOCGMIIREG: {
1213 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001214
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001215 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001216 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001217 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001218
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001219 data->val_out = val;
1220 break;
1221 }
1222
1223 case SIOCSMIIREG:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001224 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001225 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1226 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001227 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001228 break;
1229 }
1230 return err;
1231}
1232
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001233#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001234static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001235{
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001236 if (onoff) {
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001237 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1238 RX_VLAN_STRIP_ON);
1239 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1240 TX_VLAN_TAG_ON);
1241 } else {
1242 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1243 RX_VLAN_STRIP_OFF);
1244 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1245 TX_VLAN_TAG_OFF);
1246 }
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001247}
1248
1249static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
1250{
1251 struct sky2_port *sky2 = netdev_priv(dev);
1252 struct sky2_hw *hw = sky2->hw;
1253 u16 port = sky2->port;
1254
1255 netif_tx_lock_bh(dev);
1256 napi_disable(&hw->napi);
1257
1258 sky2->vlgrp = grp;
1259 sky2_set_vlan_mode(hw, port, grp != NULL);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001260
David S. Millerd1d08d12008-01-07 20:53:33 -08001261 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001262 napi_enable(&hw->napi);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001263 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001264}
1265#endif
1266
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001267/* Amount of required worst case padding in rx buffer */
1268static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
1269{
1270 return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
1271}
1272
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001273/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001274 * Allocate an skb for receiving. If the MTU is large enough
1275 * make the skb non-linear with a fragment list of pages.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001276 */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001277static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001278{
1279 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001280 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001281
Stephen Hemminger724b6942009-08-18 15:17:10 +00001282 skb = netdev_alloc_skb(sky2->netdev,
1283 sky2->rx_data_size + sky2_rx_pad(sky2->hw));
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001284 if (!skb)
1285 goto nomem;
1286
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001287 if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001288 unsigned char *start;
1289 /*
1290 * Workaround for a bug in FIFO that cause hang
1291 * if the FIFO if the receive buffer is not 64 byte aligned.
1292 * The buffer returned from netdev_alloc_skb is
1293 * aligned except if slab debugging is enabled.
1294 */
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001295 start = PTR_ALIGN(skb->data, 8);
1296 skb_reserve(skb, start - skb->data);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001297 } else
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001298 skb_reserve(skb, NET_IP_ALIGN);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001299
1300 for (i = 0; i < sky2->rx_nfrags; i++) {
1301 struct page *page = alloc_page(GFP_ATOMIC);
1302
1303 if (!page)
1304 goto free_partial;
1305 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001306 }
1307
1308 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001309free_partial:
1310 kfree_skb(skb);
1311nomem:
1312 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001313}
1314
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001315static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1316{
1317 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1318}
1319
Stephen Hemminger82788c72006-01-17 13:43:10 -08001320/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001321 * Allocate and setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001322 * Normal case this ends up creating one list element for skb
1323 * in the receive ring. Worst case if using large MTU and each
1324 * allocation falls on a different 64 bit region, that results
1325 * in 6 list elements per ring entry.
1326 * One element is used for checksum enable/disable, and one
1327 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001328 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001329static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001330{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001331 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001332 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001333 unsigned rxq = rxqaddr[sky2->port];
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001334 unsigned i, size, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001335
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001336 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001337 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001338
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001339 /* On PCI express lowering the watermark gives better performance */
1340 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
1341 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1342
1343 /* These chips have no ram buffer?
1344 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001345 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001346 (hw->chip_rev == CHIP_REV_YU_EC_U_A1
1347 || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001348 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001349
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001350 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1351
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001352 if (!(hw->flags & SKY2_HW_NEW_LE))
1353 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001354
Stephen Hemminger14d02632006-09-26 11:57:43 -07001355 /* Space needed for frame data + headers rounded up */
Stephen Hemmingerf957da22007-07-09 15:33:41 -07001356 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001357
1358 /* Stopping point for hardware truncation */
1359 thresh = (size - 8) / sizeof(u32);
1360
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001361 sky2->rx_nfrags = size >> PAGE_SHIFT;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001362 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1363
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001364 /* Compute residue after pages */
1365 size -= sky2->rx_nfrags << PAGE_SHIFT;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001366
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001367 /* Optimize to handle small packets and headers */
1368 if (size < copybreak)
1369 size = copybreak;
1370 if (size < ETH_HLEN)
1371 size = ETH_HLEN;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001372
Stephen Hemminger14d02632006-09-26 11:57:43 -07001373 sky2->rx_data_size = size;
1374
1375 /* Fill Rx ring */
1376 for (i = 0; i < sky2->rx_pending; i++) {
1377 re = sky2->rx_ring + i;
1378
1379 re->skb = sky2_rx_alloc(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001380 if (!re->skb)
1381 goto nomem;
1382
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001383 if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
1384 dev_kfree_skb(re->skb);
1385 re->skb = NULL;
1386 goto nomem;
1387 }
1388
Stephen Hemminger14d02632006-09-26 11:57:43 -07001389 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001390 }
1391
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001392 /*
1393 * The receiver hangs if it receives frames larger than the
1394 * packet buffer. As a workaround, truncate oversize frames, but
1395 * the register is limited to 9 bits, so if you do frames > 2052
1396 * you better get the MTU right!
1397 */
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001398 if (thresh > 0x1ff)
1399 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1400 else {
1401 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1402 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1403 }
1404
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001405 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001406 sky2_rx_update(sky2, rxq);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001407 return 0;
1408nomem:
1409 sky2_rx_clean(sky2);
1410 return -ENOMEM;
1411}
1412
Mike McCormack90bbebb2009-09-01 03:21:35 +00001413static int sky2_alloc_buffers(struct sky2_port *sky2)
1414{
1415 struct sky2_hw *hw = sky2->hw;
1416
1417 /* must be power of 2 */
1418 sky2->tx_le = pci_alloc_consistent(hw->pdev,
1419 sky2->tx_ring_size *
1420 sizeof(struct sky2_tx_le),
1421 &sky2->tx_le_map);
1422 if (!sky2->tx_le)
1423 goto nomem;
1424
1425 sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
1426 GFP_KERNEL);
1427 if (!sky2->tx_ring)
1428 goto nomem;
1429
1430 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1431 &sky2->rx_le_map);
1432 if (!sky2->rx_le)
1433 goto nomem;
1434 memset(sky2->rx_le, 0, RX_LE_BYTES);
1435
1436 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
1437 GFP_KERNEL);
1438 if (!sky2->rx_ring)
1439 goto nomem;
1440
1441 return 0;
1442nomem:
1443 return -ENOMEM;
1444}
1445
1446static void sky2_free_buffers(struct sky2_port *sky2)
1447{
1448 struct sky2_hw *hw = sky2->hw;
1449
1450 if (sky2->rx_le) {
1451 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1452 sky2->rx_le, sky2->rx_le_map);
1453 sky2->rx_le = NULL;
1454 }
1455 if (sky2->tx_le) {
1456 pci_free_consistent(hw->pdev,
1457 sky2->tx_ring_size * sizeof(struct sky2_tx_le),
1458 sky2->tx_le, sky2->tx_le_map);
1459 sky2->tx_le = NULL;
1460 }
1461 kfree(sky2->tx_ring);
1462 kfree(sky2->rx_ring);
1463
1464 sky2->tx_ring = NULL;
1465 sky2->rx_ring = NULL;
1466}
1467
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001468/* Bring up network interface. */
1469static int sky2_up(struct net_device *dev)
1470{
1471 struct sky2_port *sky2 = netdev_priv(dev);
1472 struct sky2_hw *hw = sky2->hw;
1473 unsigned port = sky2->port;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001474 u32 imask, ramsize;
Mike McCormack90bbebb2009-09-01 03:21:35 +00001475 int cap, err;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001476 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001477
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001478 /*
1479 * On dual port PCI-X card, there is an problem where status
1480 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001481 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001482 if (otherdev && netif_running(otherdev) &&
1483 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001484 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001485
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001486 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001487 cmd &= ~PCI_X_CMD_MAX_SPLIT;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001488 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1489
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001490 }
1491
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001492 netif_carrier_off(dev);
1493
Mike McCormack90bbebb2009-09-01 03:21:35 +00001494 err = sky2_alloc_buffers(sky2);
1495 if (err)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001496 goto err_out;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001497
1498 tx_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001499
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001500 sky2_mac_init(hw, port);
1501
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001502 /* Register is number of 4K blocks on internal RAM buffer. */
1503 ramsize = sky2_read8(hw, B2_E_0) * 4;
1504 if (ramsize > 0) {
Stephen Hemminger67712902006-12-04 15:53:45 -08001505 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001506
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001507 pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
Stephen Hemminger67712902006-12-04 15:53:45 -08001508 if (ramsize < 16)
1509 rxspace = ramsize / 2;
1510 else
1511 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001512
Stephen Hemminger67712902006-12-04 15:53:45 -08001513 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1514 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1515
1516 /* Make sure SyncQ is disabled */
1517 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1518 RB_RST_SET);
1519 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001520
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001521 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001522
Stephen Hemminger69161612007-06-04 17:23:26 -07001523 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1524 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1525 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1526
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001527 /* Set almost empty threshold */
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001528 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1529 && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001530 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001531
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001532 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001533 sky2->tx_ring_size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001534
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001535#ifdef SKY2_VLAN_TAG_USED
1536 sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
1537#endif
1538
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001539 err = sky2_rx_start(sky2);
Stephen Hemminger6de16232007-10-17 13:26:42 -07001540 if (err)
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001541 goto err_out;
1542
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001543 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001544 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001545 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001546 sky2_write32(hw, B0_IMSK, imask);
Stephen Hemminger1fd82f32009-06-17 07:30:34 +00001547 sky2_read32(hw, B0_IMSK);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001548
Alexey Dobriyana11da892009-01-30 13:45:31 -08001549 if (netif_msg_ifup(sky2))
1550 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07001551
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001552 return 0;
1553
1554err_out:
Mike McCormack90bbebb2009-09-01 03:21:35 +00001555 sky2_free_buffers(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001556 return err;
1557}
1558
Stephen Hemminger793b8832005-09-14 16:06:14 -07001559/* Modular subtraction in ring */
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001560static inline int tx_inuse(const struct sky2_port *sky2)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001561{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001562 return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001563}
1564
1565/* Number of list elements available for next tx */
1566static inline int tx_avail(const struct sky2_port *sky2)
1567{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001568 return sky2->tx_pending - tx_inuse(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001569}
1570
1571/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001572static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001573{
1574 unsigned count;
1575
Stephen Hemminger07e31632009-09-14 06:12:55 +00001576 count = (skb_shinfo(skb)->nr_frags + 1)
1577 * (sizeof(dma_addr_t) / sizeof(u32));
Stephen Hemminger793b8832005-09-14 16:06:14 -07001578
Herbert Xu89114af2006-07-08 13:34:32 -07001579 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001580 ++count;
Stephen Hemminger07e31632009-09-14 06:12:55 +00001581 else if (sizeof(dma_addr_t) == sizeof(u32))
1582 ++count; /* possible vlan */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001583
Patrick McHardy84fa7932006-08-29 16:44:56 -07001584 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001585 ++count;
1586
1587 return count;
1588}
1589
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001590static void sky2_tx_unmap(struct pci_dev *pdev,
1591 const struct tx_ring_info *re)
1592{
1593 if (re->flags & TX_MAP_SINGLE)
1594 pci_unmap_single(pdev, pci_unmap_addr(re, mapaddr),
1595 pci_unmap_len(re, maplen),
1596 PCI_DMA_TODEVICE);
1597 else if (re->flags & TX_MAP_PAGE)
1598 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1599 pci_unmap_len(re, maplen),
1600 PCI_DMA_TODEVICE);
1601}
1602
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001603/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001604 * Put one packet in ring for transmit.
1605 * A single packet can generate multiple list elements, and
1606 * the number of ring elements will probably be less than the number
1607 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001608 */
Stephen Hemminger613573252009-08-31 19:50:58 +00001609static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
1610 struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001611{
1612 struct sky2_port *sky2 = netdev_priv(dev);
1613 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001614 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001615 struct tx_ring_info *re;
Mike McCormack9b289c32009-08-14 05:15:12 +00001616 unsigned i, len;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001617 dma_addr_t mapping;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001618 u32 upper;
1619 u16 slot;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001620 u16 mss;
1621 u8 ctrl;
1622
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001623 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1624 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001625
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001626 len = skb_headlen(skb);
1627 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001628
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001629 if (pci_dma_mapping_error(hw->pdev, mapping))
1630 goto mapping_error;
1631
Mike McCormack9b289c32009-08-14 05:15:12 +00001632 slot = sky2->tx_prod;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001633 if (unlikely(netif_msg_tx_queued(sky2)))
1634 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
Mike McCormack9b289c32009-08-14 05:15:12 +00001635 dev->name, slot, skb->len);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001636
Stephen Hemminger86c68872008-01-10 16:14:12 -08001637 /* Send high bits if needed */
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001638 upper = upper_32_bits(mapping);
1639 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001640 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001641 le->addr = cpu_to_le32(upper);
1642 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001643 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001644 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001645
1646 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001647 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001648 if (mss != 0) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001649
1650 if (!(hw->flags & SKY2_HW_NEW_LE))
Stephen Hemminger69161612007-06-04 17:23:26 -07001651 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001652
Stephen Hemminger69161612007-06-04 17:23:26 -07001653 if (mss != sky2->tx_last_mss) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001654 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001655 le->addr = cpu_to_le32(mss);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001656
1657 if (hw->flags & SKY2_HW_NEW_LE)
Stephen Hemminger69161612007-06-04 17:23:26 -07001658 le->opcode = OP_MSS | HW_OWNER;
1659 else
1660 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001661 sky2->tx_last_mss = mss;
1662 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001663 }
1664
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001665 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001666#ifdef SKY2_VLAN_TAG_USED
1667 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1668 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1669 if (!le) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001670 le = get_tx_le(sky2, &slot);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001671 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001672 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001673 } else
1674 le->opcode |= OP_VLAN;
1675 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1676 ctrl |= INS_VLAN;
1677 }
1678#endif
1679
1680 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001681 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001682 /* On Yukon EX (some versions) encoding change. */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001683 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
Stephen Hemminger69161612007-06-04 17:23:26 -07001684 ctrl |= CALSUM; /* auto checksum */
1685 else {
1686 const unsigned offset = skb_transport_offset(skb);
1687 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001688
Stephen Hemminger69161612007-06-04 17:23:26 -07001689 tcpsum = offset << 16; /* sum start */
1690 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001691
Stephen Hemminger69161612007-06-04 17:23:26 -07001692 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1693 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1694 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001695
Stephen Hemminger69161612007-06-04 17:23:26 -07001696 if (tcpsum != sky2->tx_tcpsum) {
1697 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001698
Mike McCormack9b289c32009-08-14 05:15:12 +00001699 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001700 le->addr = cpu_to_le32(tcpsum);
1701 le->length = 0; /* initial checksum value */
1702 le->ctrl = 1; /* one packet */
1703 le->opcode = OP_TCPLISW | HW_OWNER;
1704 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001705 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001706 }
1707
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001708 re = sky2->tx_ring + slot;
1709 re->flags = TX_MAP_SINGLE;
1710 pci_unmap_addr_set(re, mapaddr, mapping);
1711 pci_unmap_len_set(re, maplen, len);
1712
Mike McCormack9b289c32009-08-14 05:15:12 +00001713 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001714 le->addr = cpu_to_le32(lower_32_bits(mapping));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001715 le->length = cpu_to_le16(len);
1716 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001717 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001718
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001719
1720 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001721 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001722
1723 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1724 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001725
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001726 if (pci_dma_mapping_error(hw->pdev, mapping))
1727 goto mapping_unwind;
1728
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001729 upper = upper_32_bits(mapping);
1730 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001731 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001732 le->addr = cpu_to_le32(upper);
1733 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001734 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001735 }
1736
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001737 re = sky2->tx_ring + slot;
1738 re->flags = TX_MAP_PAGE;
1739 pci_unmap_addr_set(re, mapaddr, mapping);
1740 pci_unmap_len_set(re, maplen, frag->size);
1741
Mike McCormack9b289c32009-08-14 05:15:12 +00001742 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001743 le->addr = cpu_to_le32(lower_32_bits(mapping));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001744 le->length = cpu_to_le16(frag->size);
1745 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001746 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001747 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001748
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001749 re->skb = skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001750 le->ctrl |= EOP;
1751
Mike McCormack9b289c32009-08-14 05:15:12 +00001752 sky2->tx_prod = slot;
1753
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001754 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1755 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001756
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001757 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001758
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001759 return NETDEV_TX_OK;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001760
1761mapping_unwind:
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001762 for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001763 re = sky2->tx_ring + i;
1764
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001765 sky2_tx_unmap(hw->pdev, re);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001766 }
1767
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001768mapping_error:
1769 if (net_ratelimit())
1770 dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
1771 dev_kfree_skb(skb);
1772 return NETDEV_TX_OK;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001773}
1774
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001775/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001776 * Free ring elements from starting at tx_cons until "done"
1777 *
Stephen Hemminger481cea42009-08-14 15:33:19 -07001778 * NB:
1779 * 1. The hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001780 * buffers so make sure not to free skb to early.
Stephen Hemminger481cea42009-08-14 15:33:19 -07001781 * 2. This may run in parallel start_xmit because the it only
1782 * looks at the tail of the queue of FIFO (tx_cons), not
1783 * the head (tx_prod)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001784 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001785static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001786{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001787 struct net_device *dev = sky2->netdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001788 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001789
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001790 BUG_ON(done >= sky2->tx_ring_size);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001791
Stephen Hemminger291ea612006-09-26 11:57:41 -07001792 for (idx = sky2->tx_cons; idx != done;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001793 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001794 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001795 struct sk_buff *skb = re->skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001796
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001797 sky2_tx_unmap(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001798
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001799 if (skb) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001800 if (unlikely(netif_msg_tx_done(sky2)))
1801 printk(KERN_DEBUG "%s: tx done %u\n",
1802 dev->name, idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001803
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07001804 dev->stats.tx_packets++;
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001805 dev->stats.tx_bytes += skb->len;
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08001806
Stephen Hemminger724b6942009-08-18 15:17:10 +00001807 dev_kfree_skb_any(skb);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001808
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001809 sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001810 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001811 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001812
Stephen Hemminger291ea612006-09-26 11:57:41 -07001813 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001814 smp_mb();
1815
Stephen Hemminger22e11702006-07-12 15:23:48 -07001816 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001817 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001818}
1819
Mike McCormack264bb4f2009-08-14 05:15:14 +00001820static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
Mike McCormacka5109962009-08-14 05:15:13 +00001821{
Mike McCormacka5109962009-08-14 05:15:13 +00001822 /* Disable Force Sync bit and Enable Alloc bit */
1823 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1824 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1825
1826 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1827 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1828 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1829
1830 /* Reset the PCI FIFO of the async Tx queue */
1831 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1832 BMU_RST_SET | BMU_FIFO_RST);
1833
1834 /* Reset the Tx prefetch units */
1835 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1836 PREF_UNIT_RST_SET);
1837
1838 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1839 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1840}
1841
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001842/* Network shutdown */
1843static int sky2_down(struct net_device *dev)
1844{
1845 struct sky2_port *sky2 = netdev_priv(dev);
1846 struct sky2_hw *hw = sky2->hw;
1847 unsigned port = sky2->port;
1848 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001849 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001850
Stephen Hemminger1b537562005-12-20 15:08:07 -08001851 /* Never really got started! */
1852 if (!sky2->tx_le)
1853 return 0;
1854
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001855 if (netif_msg_ifdown(sky2))
1856 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1857
Stephen Hemmingerd104aca2009-06-17 07:30:32 +00001858 /* Force flow control off */
1859 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001860
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001861 /* Stop transmitter */
1862 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1863 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1864
1865 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001866 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001867
1868 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001869 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001870 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1871
1872 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1873
1874 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001875 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1876 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001877 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1878
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001879 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001880
Stephen Hemminger6c835042009-06-17 07:30:35 +00001881 /* Force any delayed status interrrupt and NAPI */
1882 sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
1883 sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
1884 sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
1885 sky2_read8(hw, STAT_ISR_TIMER_CTRL);
1886
Mike McCormacka947a392009-07-21 20:57:56 -07001887 sky2_rx_stop(sky2);
1888
1889 /* Disable port IRQ */
1890 imask = sky2_read32(hw, B0_IMSK);
1891 imask &= ~portirq_msk[port];
1892 sky2_write32(hw, B0_IMSK, imask);
1893 sky2_read32(hw, B0_IMSK);
1894
Stephen Hemminger6c835042009-06-17 07:30:35 +00001895 synchronize_irq(hw->pdev->irq);
1896 napi_synchronize(&hw->napi);
1897
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00001898 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -07001899 sky2_phy_power_down(hw, port);
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00001900 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001901
Mike McCormack264bb4f2009-08-14 05:15:14 +00001902 sky2_tx_reset(hw, port);
1903
Stephen Hemminger481cea42009-08-14 15:33:19 -07001904 /* Free any pending frames stuck in HW queue */
1905 sky2_tx_complete(sky2, sky2->tx_prod);
1906
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001907 sky2_rx_clean(sky2);
1908
Mike McCormack90bbebb2009-09-01 03:21:35 +00001909 sky2_free_buffers(sky2);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001910
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001911 return 0;
1912}
1913
1914static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1915{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001916 if (hw->flags & SKY2_HW_FIBRE_PHY)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001917 return SPEED_1000;
1918
Stephen Hemminger05745c42007-09-19 15:36:45 -07001919 if (!(hw->flags & SKY2_HW_GIGABIT)) {
1920 if (aux & PHY_M_PS_SPEED_100)
1921 return SPEED_100;
1922 else
1923 return SPEED_10;
1924 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001925
1926 switch (aux & PHY_M_PS_SPEED_MSK) {
1927 case PHY_M_PS_SPEED_1000:
1928 return SPEED_1000;
1929 case PHY_M_PS_SPEED_100:
1930 return SPEED_100;
1931 default:
1932 return SPEED_10;
1933 }
1934}
1935
1936static void sky2_link_up(struct sky2_port *sky2)
1937{
1938 struct sky2_hw *hw = sky2->hw;
1939 unsigned port = sky2->port;
1940 u16 reg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001941 static const char *fc_name[] = {
1942 [FC_NONE] = "none",
1943 [FC_TX] = "tx",
1944 [FC_RX] = "rx",
1945 [FC_BOTH] = "both",
1946 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001947
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001948 /* enable Rx/Tx */
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001949 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001950 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1951 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001952
1953 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1954
1955 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001956
Stephen Hemminger75e80682007-09-19 15:36:46 -07001957 mod_timer(&hw->watchdog_timer, jiffies + 1);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07001958
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001959 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001960 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001961 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1962
1963 if (netif_msg_link(sky2))
1964 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001965 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001966 sky2->netdev->name, sky2->speed,
1967 sky2->duplex == DUPLEX_FULL ? "full" : "half",
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001968 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001969}
1970
1971static void sky2_link_down(struct sky2_port *sky2)
1972{
1973 struct sky2_hw *hw = sky2->hw;
1974 unsigned port = sky2->port;
1975 u16 reg;
1976
1977 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1978
1979 reg = gma_read16(hw, port, GM_GP_CTRL);
1980 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1981 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001982
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001983 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001984
1985 /* Turn on link LED */
1986 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1987
1988 if (netif_msg_link(sky2))
1989 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001990
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001991 sky2_phy_init(hw, port);
1992}
1993
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001994static enum flow_control sky2_flow(int rx, int tx)
1995{
1996 if (rx)
1997 return tx ? FC_BOTH : FC_RX;
1998 else
1999 return tx ? FC_TX : FC_NONE;
2000}
2001
Stephen Hemminger793b8832005-09-14 16:06:14 -07002002static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
2003{
2004 struct sky2_hw *hw = sky2->hw;
2005 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002006 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002007
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002008 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002009 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002010 if (lpa & PHY_M_AN_RF) {
2011 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
2012 return -1;
2013 }
2014
Stephen Hemminger793b8832005-09-14 16:06:14 -07002015 if (!(aux & PHY_M_PS_SPDUP_RES)) {
2016 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
2017 sky2->netdev->name);
2018 return -1;
2019 }
2020
Stephen Hemminger793b8832005-09-14 16:06:14 -07002021 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07002022 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002023
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002024 /* Since the pause result bits seem to in different positions on
2025 * different chips. look at registers.
2026 */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002027 if (hw->flags & SKY2_HW_FIBRE_PHY) {
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002028 /* Shift for bits in fiber PHY */
2029 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
2030 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002031
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002032 if (advert & ADVERTISE_1000XPAUSE)
2033 advert |= ADVERTISE_PAUSE_CAP;
2034 if (advert & ADVERTISE_1000XPSE_ASYM)
2035 advert |= ADVERTISE_PAUSE_ASYM;
2036 if (lpa & LPA_1000XPAUSE)
2037 lpa |= LPA_PAUSE_CAP;
2038 if (lpa & LPA_1000XPAUSE_ASYM)
2039 lpa |= LPA_PAUSE_ASYM;
2040 }
2041
2042 sky2->flow_status = FC_NONE;
2043 if (advert & ADVERTISE_PAUSE_CAP) {
2044 if (lpa & LPA_PAUSE_CAP)
2045 sky2->flow_status = FC_BOTH;
2046 else if (advert & ADVERTISE_PAUSE_ASYM)
2047 sky2->flow_status = FC_RX;
2048 } else if (advert & ADVERTISE_PAUSE_ASYM) {
2049 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
2050 sky2->flow_status = FC_TX;
2051 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002052
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002053 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
Stephen Hemminger93745492007-02-06 10:45:43 -08002054 && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002055 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002056
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002057 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002058 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
2059 else
2060 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2061
2062 return 0;
2063}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002064
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002065/* Interrupt from PHY */
2066static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002067{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002068 struct net_device *dev = hw->dev[port];
2069 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002070 u16 istatus, phystat;
2071
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07002072 if (!netif_running(dev))
2073 return;
2074
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002075 spin_lock(&sky2->phy_lock);
2076 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2077 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
2078
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002079 if (netif_msg_intr(sky2))
2080 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
2081 sky2->netdev->name, istatus, phystat);
2082
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002083 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002084 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002085 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002086 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002087 }
2088
Stephen Hemminger793b8832005-09-14 16:06:14 -07002089 if (istatus & PHY_M_IS_LSP_CHANGE)
2090 sky2->speed = sky2_phy_speed(hw, phystat);
2091
2092 if (istatus & PHY_M_IS_DUP_CHANGE)
2093 sky2->duplex =
2094 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2095
2096 if (istatus & PHY_M_IS_LST_CHANGE) {
2097 if (phystat & PHY_M_PS_LINK_UP)
2098 sky2_link_up(sky2);
2099 else
2100 sky2_link_down(sky2);
2101 }
2102out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002103 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002104}
2105
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002106/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08002107 * and tx queue is full (stopped).
2108 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002109static void sky2_tx_timeout(struct net_device *dev)
2110{
2111 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002112 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002113
2114 if (netif_msg_timer(sky2))
2115 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
2116
Stephen Hemminger8f246642006-03-20 15:48:21 -08002117 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002118 dev->name, sky2->tx_cons, sky2->tx_prod,
2119 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
2120 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002121
Stephen Hemminger81906792007-02-15 16:40:33 -08002122 /* can't restart safely under softirq */
2123 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002124}
2125
2126static int sky2_change_mtu(struct net_device *dev, int new_mtu)
2127{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002128 struct sky2_port *sky2 = netdev_priv(dev);
2129 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002130 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002131 int err;
2132 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002133 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002134
2135 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
2136 return -EINVAL;
2137
Stephen Hemminger05745c42007-09-19 15:36:45 -07002138 if (new_mtu > ETH_DATA_LEN &&
2139 (hw->chip_id == CHIP_ID_YUKON_FE ||
2140 hw->chip_id == CHIP_ID_YUKON_FE_P))
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07002141 return -EINVAL;
2142
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002143 if (!netif_running(dev)) {
2144 dev->mtu = new_mtu;
2145 return 0;
2146 }
2147
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002148 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002149 sky2_write32(hw, B0_IMSK, 0);
2150
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002151 dev->trans_start = jiffies; /* prevent tx timeout */
2152 netif_stop_queue(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002153 napi_disable(&hw->napi);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002154
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002155 synchronize_irq(hw->pdev->irq);
2156
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002157 if (!(hw->flags & SKY2_HW_RAM_BUFFER))
Stephen Hemminger69161612007-06-04 17:23:26 -07002158 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002159
2160 ctl = gma_read16(hw, port, GM_GP_CTRL);
2161 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002162 sky2_rx_stop(sky2);
2163 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002164
2165 dev->mtu = new_mtu;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002166
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002167 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
2168 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002169
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002170 if (dev->mtu > ETH_DATA_LEN)
2171 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002172
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002173 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002174
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002175 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002176
2177 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002178 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002179
David S. Millerd1d08d12008-01-07 20:53:33 -08002180 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002181 napi_enable(&hw->napi);
2182
Stephen Hemminger1b537562005-12-20 15:08:07 -08002183 if (err)
2184 dev_close(dev);
2185 else {
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002186 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002187
Stephen Hemminger1b537562005-12-20 15:08:07 -08002188 netif_wake_queue(dev);
2189 }
2190
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002191 return err;
2192}
2193
Stephen Hemminger14d02632006-09-26 11:57:43 -07002194/* For small just reuse existing skb for next receive */
2195static struct sk_buff *receive_copy(struct sky2_port *sky2,
2196 const struct rx_ring_info *re,
2197 unsigned length)
2198{
2199 struct sk_buff *skb;
2200
Eric Dumazet89d71a62009-10-13 05:34:20 +00002201 skb = netdev_alloc_skb_ip_align(sky2->netdev, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002202 if (likely(skb)) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07002203 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2204 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002205 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002206 skb->ip_summed = re->skb->ip_summed;
2207 skb->csum = re->skb->csum;
2208 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2209 length, PCI_DMA_FROMDEVICE);
2210 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002211 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002212 }
2213 return skb;
2214}
2215
2216/* Adjust length of skb with fragments to match received data */
2217static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2218 unsigned int length)
2219{
2220 int i, num_frags;
2221 unsigned int size;
2222
2223 /* put header into skb */
2224 size = min(length, hdr_space);
2225 skb->tail += size;
2226 skb->len += size;
2227 length -= size;
2228
2229 num_frags = skb_shinfo(skb)->nr_frags;
2230 for (i = 0; i < num_frags; i++) {
2231 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2232
2233 if (length == 0) {
2234 /* don't need this page */
2235 __free_page(frag->page);
2236 --skb_shinfo(skb)->nr_frags;
2237 } else {
2238 size = min(length, (unsigned) PAGE_SIZE);
2239
2240 frag->size = size;
2241 skb->data_len += size;
2242 skb->truesize += size;
2243 skb->len += size;
2244 length -= size;
2245 }
2246 }
2247}
2248
2249/* Normal packet - take skb from ring element and put in a new one */
2250static struct sk_buff *receive_new(struct sky2_port *sky2,
2251 struct rx_ring_info *re,
2252 unsigned int length)
2253{
2254 struct sk_buff *skb, *nskb;
2255 unsigned hdr_space = sky2->rx_data_size;
2256
Stephen Hemminger14d02632006-09-26 11:57:43 -07002257 /* Don't be tricky about reusing pages (yet) */
2258 nskb = sky2_rx_alloc(sky2);
2259 if (unlikely(!nskb))
2260 return NULL;
2261
2262 skb = re->skb;
2263 sky2_rx_unmap_skb(sky2->hw->pdev, re);
2264
2265 prefetch(skb->data);
2266 re->skb = nskb;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00002267 if (sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space)) {
2268 dev_kfree_skb(nskb);
2269 re->skb = skb;
2270 return NULL;
2271 }
Stephen Hemminger14d02632006-09-26 11:57:43 -07002272
2273 if (skb_shinfo(skb)->nr_frags)
2274 skb_put_frags(skb, hdr_space, length);
2275 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002276 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002277 return skb;
2278}
2279
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002280/*
2281 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002282 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002283 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002284static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002285 u16 length, u32 status)
2286{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002287 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002288 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002289 struct sk_buff *skb = NULL;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002290 u16 count = (status & GMR_FS_LEN) >> 16;
2291
2292#ifdef SKY2_VLAN_TAG_USED
2293 /* Account for vlan tag */
2294 if (sky2->vlgrp && (status & GMR_FS_VLAN))
2295 count -= VLAN_HLEN;
2296#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002297
2298 if (unlikely(netif_msg_rx_status(sky2)))
2299 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002300 dev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002301
Stephen Hemminger793b8832005-09-14 16:06:14 -07002302 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002303 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002304
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002305 /* This chip has hardware problems that generates bogus status.
2306 * So do only marginal checking and expect higher level protocols
2307 * to handle crap frames.
2308 */
2309 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2310 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2311 length != count)
2312 goto okay;
2313
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002314 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002315 goto error;
2316
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002317 if (!(status & GMR_FS_RX_OK))
2318 goto resubmit;
2319
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002320 /* if length reported by DMA does not match PHY, packet was truncated */
2321 if (length != count)
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002322 goto len_error;
Stephen Hemminger71749532007-07-09 15:33:40 -07002323
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002324okay:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002325 if (length < copybreak)
2326 skb = receive_copy(sky2, re, length);
2327 else
2328 skb = receive_new(sky2, re, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002329resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002330 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002331
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002332 return skb;
2333
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002334len_error:
Stephen Hemminger71749532007-07-09 15:33:40 -07002335 /* Truncation of overlength packets
2336 causes PHY length to not match MAC length */
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002337 ++dev->stats.rx_length_errors;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002338 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002339 pr_info(PFX "%s: rx length error: status %#x length %d\n",
2340 dev->name, status, length);
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002341 goto resubmit;
Stephen Hemminger71749532007-07-09 15:33:40 -07002342
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002343error:
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002344 ++dev->stats.rx_errors;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002345 if (status & GMR_FS_RX_FF_OV) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002346 dev->stats.rx_over_errors++;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002347 goto resubmit;
2348 }
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002349
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002350 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002351 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002352 dev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002353
2354 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002355 dev->stats.rx_length_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002356 if (status & GMR_FS_FRAGMENT)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002357 dev->stats.rx_frame_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002358 if (status & GMR_FS_CRC_ERR)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002359 dev->stats.rx_crc_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002360
Stephen Hemminger793b8832005-09-14 16:06:14 -07002361 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002362}
2363
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002364/* Transmit complete */
2365static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002366{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002367 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002368
Stephen Hemminger49d4b8b2009-08-14 13:33:17 +00002369 if (netif_running(dev))
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002370 sky2_tx_complete(sky2, last);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002371}
2372
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002373static inline void sky2_skb_rx(const struct sky2_port *sky2,
2374 u32 status, struct sk_buff *skb)
2375{
2376#ifdef SKY2_VLAN_TAG_USED
2377 u16 vlan_tag = be16_to_cpu(sky2->rx_tag);
2378 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2379 if (skb->ip_summed == CHECKSUM_NONE)
2380 vlan_hwaccel_receive_skb(skb, sky2->vlgrp, vlan_tag);
2381 else
2382 vlan_gro_receive(&sky2->hw->napi, sky2->vlgrp,
2383 vlan_tag, skb);
2384 return;
2385 }
2386#endif
2387 if (skb->ip_summed == CHECKSUM_NONE)
2388 netif_receive_skb(skb);
2389 else
2390 napi_gro_receive(&sky2->hw->napi, skb);
2391}
2392
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002393static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
2394 unsigned packets, unsigned bytes)
2395{
2396 if (packets) {
2397 struct net_device *dev = hw->dev[port];
2398
2399 dev->stats.rx_packets += packets;
2400 dev->stats.rx_bytes += bytes;
2401 dev->last_rx = jiffies;
2402 sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
2403 }
2404}
2405
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002406/* Process status response ring */
Stephen Hemminger26691832007-10-11 18:31:13 -07002407static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002408{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002409 int work_done = 0;
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002410 unsigned int total_bytes[2] = { 0 };
2411 unsigned int total_packets[2] = { 0 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002412
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002413 rmb();
Stephen Hemminger26691832007-10-11 18:31:13 -07002414 do {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002415 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002416 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002417 unsigned port;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002418 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002419 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002420 u32 status;
2421 u16 length;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002422 u8 opcode = le->opcode;
2423
2424 if (!(opcode & HW_OWNER))
2425 break;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002426
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07002427 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002428
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002429 port = le->css & CSS_LINK_BIT;
Stephen Hemminger69161612007-06-04 17:23:26 -07002430 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002431 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002432 length = le16_to_cpu(le->length);
2433 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002434
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002435 le->opcode = 0;
2436 switch (opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002437 case OP_RXSTAT:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002438 total_packets[port]++;
2439 total_bytes[port] += length;
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002440 skb = sky2_receive(dev, length, status);
Stephen Hemminger3225b912007-05-14 12:38:12 -07002441 if (unlikely(!skb)) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002442 dev->stats.rx_dropped++;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002443 break;
Stephen Hemminger3225b912007-05-14 12:38:12 -07002444 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002445
Stephen Hemminger69161612007-06-04 17:23:26 -07002446 /* This chip reports checksum status differently */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002447 if (hw->flags & SKY2_HW_NEW_LE) {
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002448 if ((sky2->flags & SKY2_FLAG_RX_CHECKSUM) &&
Stephen Hemminger69161612007-06-04 17:23:26 -07002449 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2450 (le->css & CSS_TCPUDPCSOK))
2451 skb->ip_summed = CHECKSUM_UNNECESSARY;
2452 else
2453 skb->ip_summed = CHECKSUM_NONE;
2454 }
2455
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002456 skb->protocol = eth_type_trans(skb, dev);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002457
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002458 sky2_skb_rx(sky2, status, skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002459
Stephen Hemminger22e11702006-07-12 15:23:48 -07002460 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002461 if (++work_done >= to_do)
2462 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002463 break;
2464
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002465#ifdef SKY2_VLAN_TAG_USED
2466 case OP_RXVLAN:
2467 sky2->rx_tag = length;
2468 break;
2469
2470 case OP_RXCHKSVLAN:
2471 sky2->rx_tag = length;
2472 /* fall through */
2473#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002474 case OP_RXCHKS:
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002475 if (!(sky2->flags & SKY2_FLAG_RX_CHECKSUM))
Stephen Hemminger87418302007-03-08 12:42:30 -08002476 break;
2477
Stephen Hemminger05745c42007-09-19 15:36:45 -07002478 /* If this happens then driver assuming wrong format */
2479 if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
2480 if (net_ratelimit())
2481 printk(KERN_NOTICE "%s: unexpected"
2482 " checksum status\n",
2483 dev->name);
Stephen Hemminger69161612007-06-04 17:23:26 -07002484 break;
Stephen Hemminger05745c42007-09-19 15:36:45 -07002485 }
Stephen Hemminger69161612007-06-04 17:23:26 -07002486
Stephen Hemminger87418302007-03-08 12:42:30 -08002487 /* Both checksum counters are programmed to start at
2488 * the same offset, so unless there is a problem they
2489 * should match. This failure is an early indication that
2490 * hardware receive checksumming won't work.
2491 */
2492 if (likely(status >> 16 == (status & 0xffff))) {
2493 skb = sky2->rx_ring[sky2->rx_next].skb;
2494 skb->ip_summed = CHECKSUM_COMPLETE;
Anton Vorontsovb9389792009-06-26 09:28:42 -07002495 skb->csum = le16_to_cpu(status);
Stephen Hemminger87418302007-03-08 12:42:30 -08002496 } else {
2497 printk(KERN_NOTICE PFX "%s: hardware receive "
2498 "checksum problem (status = %#x)\n",
2499 dev->name, status);
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002500 sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
2501
Stephen Hemminger87418302007-03-08 12:42:30 -08002502 sky2_write32(sky2->hw,
Stephen Hemminger69161612007-06-04 17:23:26 -07002503 Q_ADDR(rxqaddr[port], Q_CSR),
Stephen Hemminger87418302007-03-08 12:42:30 -08002504 BMU_DIS_RX_CHKSUM);
2505 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002506 break;
2507
2508 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002509 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002510 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002511 if (hw->dev[1])
2512 sky2_tx_done(hw->dev[1],
2513 ((status >> 24) & 0xff)
2514 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002515 break;
2516
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002517 default:
2518 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07002519 printk(KERN_WARNING PFX
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002520 "unknown status opcode 0x%x\n", opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002521 }
Stephen Hemminger26691832007-10-11 18:31:13 -07002522 } while (hw->st_idx != idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002523
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002524 /* Fully processed status ring so clear irq */
2525 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2526
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002527exit_loop:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002528 sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
2529 sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002530
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002531 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002532}
2533
2534static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2535{
2536 struct net_device *dev = hw->dev[port];
2537
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002538 if (net_ratelimit())
2539 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2540 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002541
2542 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002543 if (net_ratelimit())
2544 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2545 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002546 /* Clear IRQ */
2547 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2548 }
2549
2550 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002551 if (net_ratelimit())
2552 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2553 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002554
2555 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2556 }
2557
2558 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002559 if (net_ratelimit())
2560 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002561 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2562 }
2563
2564 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002565 if (net_ratelimit())
2566 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002567 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2568 }
2569
2570 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002571 if (net_ratelimit())
2572 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2573 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002574 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2575 }
2576}
2577
2578static void sky2_hw_intr(struct sky2_hw *hw)
2579{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002580 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002581 u32 status = sky2_read32(hw, B0_HWE_ISRC);
Stephen Hemminger555382c2007-08-29 12:58:14 -07002582 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2583
2584 status &= hwmsk;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002585
Stephen Hemminger793b8832005-09-14 16:06:14 -07002586 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002587 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002588
2589 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002590 u16 pci_err;
2591
Stephen Hemminger82637e82008-01-23 19:16:04 -08002592 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002593 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002594 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002595 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002596 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002597
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002598 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002599 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002600 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002601 }
2602
2603 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002604 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger555382c2007-08-29 12:58:14 -07002605 u32 err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002606
Stephen Hemminger82637e82008-01-23 19:16:04 -08002607 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002608 err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2609 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2610 0xfffffffful);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002611 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002612 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
Stephen Hemmingercf06ffb2007-11-05 15:52:13 -08002613
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002614 sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002615 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002616 }
2617
2618 if (status & Y2_HWE_L1_MASK)
2619 sky2_hw_error(hw, 0, status);
2620 status >>= 8;
2621 if (status & Y2_HWE_L1_MASK)
2622 sky2_hw_error(hw, 1, status);
2623}
2624
2625static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2626{
2627 struct net_device *dev = hw->dev[port];
2628 struct sky2_port *sky2 = netdev_priv(dev);
2629 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2630
2631 if (netif_msg_intr(sky2))
2632 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2633 dev->name, status);
2634
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002635 if (status & GM_IS_RX_CO_OV)
2636 gma_read16(hw, port, GM_RX_IRQ_SRC);
2637
2638 if (status & GM_IS_TX_CO_OV)
2639 gma_read16(hw, port, GM_TX_IRQ_SRC);
2640
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002641 if (status & GM_IS_RX_FF_OR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002642 ++dev->stats.rx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002643 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2644 }
2645
2646 if (status & GM_IS_TX_FF_UR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002647 ++dev->stats.tx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002648 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2649 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002650}
2651
Stephen Hemminger40b01722007-04-11 14:47:59 -07002652/* This should never happen it is a bug. */
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002653static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002654{
2655 struct net_device *dev = hw->dev[port];
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002656 u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002657
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002658 dev_err(&hw->pdev->dev, PFX
2659 "%s: descriptor error q=%#x get=%u put=%u\n",
2660 dev->name, (unsigned) q, (unsigned) idx,
2661 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002662
Stephen Hemminger40b01722007-04-11 14:47:59 -07002663 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002664}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002665
Stephen Hemminger75e80682007-09-19 15:36:46 -07002666static int sky2_rx_hung(struct net_device *dev)
2667{
2668 struct sky2_port *sky2 = netdev_priv(dev);
2669 struct sky2_hw *hw = sky2->hw;
2670 unsigned port = sky2->port;
2671 unsigned rxq = rxqaddr[port];
2672 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2673 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2674 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2675 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2676
2677 /* If idle and MAC or PCI is stuck */
2678 if (sky2->check.last == dev->last_rx &&
2679 ((mac_rp == sky2->check.mac_rp &&
2680 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2681 /* Check if the PCI RX hang */
2682 (fifo_rp == sky2->check.fifo_rp &&
2683 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
2684 printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
2685 dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
2686 sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
2687 return 1;
2688 } else {
2689 sky2->check.last = dev->last_rx;
2690 sky2->check.mac_rp = mac_rp;
2691 sky2->check.mac_lev = mac_lev;
2692 sky2->check.fifo_rp = fifo_rp;
2693 sky2->check.fifo_lev = fifo_lev;
2694 return 0;
2695 }
2696}
2697
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002698static void sky2_watchdog(unsigned long arg)
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002699{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002700 struct sky2_hw *hw = (struct sky2_hw *) arg;
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002701
Stephen Hemminger75e80682007-09-19 15:36:46 -07002702 /* Check for lost IRQ once a second */
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002703 if (sky2_read32(hw, B0_ISRC)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002704 napi_schedule(&hw->napi);
Stephen Hemminger75e80682007-09-19 15:36:46 -07002705 } else {
2706 int i, active = 0;
2707
2708 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002709 struct net_device *dev = hw->dev[i];
Stephen Hemminger75e80682007-09-19 15:36:46 -07002710 if (!netif_running(dev))
2711 continue;
2712 ++active;
2713
2714 /* For chips with Rx FIFO, check if stuck */
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002715 if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
Stephen Hemminger75e80682007-09-19 15:36:46 -07002716 sky2_rx_hung(dev)) {
2717 pr_info(PFX "%s: receiver hang detected\n",
2718 dev->name);
2719 schedule_work(&hw->restart_work);
2720 return;
2721 }
2722 }
2723
2724 if (active == 0)
2725 return;
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002726 }
2727
Stephen Hemminger75e80682007-09-19 15:36:46 -07002728 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002729}
2730
Stephen Hemminger40b01722007-04-11 14:47:59 -07002731/* Hardware/software error handling */
2732static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002733{
Stephen Hemminger40b01722007-04-11 14:47:59 -07002734 if (net_ratelimit())
2735 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002736
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002737 if (status & Y2_IS_HW_ERR)
2738 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002739
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002740 if (status & Y2_IS_IRQ_MAC1)
2741 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002742
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002743 if (status & Y2_IS_IRQ_MAC2)
2744 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002745
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002746 if (status & Y2_IS_CHK_RX1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002747 sky2_le_error(hw, 0, Q_R1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002748
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002749 if (status & Y2_IS_CHK_RX2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002750 sky2_le_error(hw, 1, Q_R2);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002751
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002752 if (status & Y2_IS_CHK_TXA1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002753 sky2_le_error(hw, 0, Q_XA1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002754
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002755 if (status & Y2_IS_CHK_TXA2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002756 sky2_le_error(hw, 1, Q_XA2);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002757}
2758
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002759static int sky2_poll(struct napi_struct *napi, int work_limit)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002760{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002761 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002762 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
David S. Miller6f535762007-10-11 18:08:29 -07002763 int work_done = 0;
Stephen Hemminger26691832007-10-11 18:31:13 -07002764 u16 idx;
Stephen Hemminger40b01722007-04-11 14:47:59 -07002765
2766 if (unlikely(status & Y2_IS_ERROR))
2767 sky2_err_intr(hw, status);
2768
2769 if (status & Y2_IS_IRQ_PHY1)
2770 sky2_phy_intr(hw, 0);
2771
2772 if (status & Y2_IS_IRQ_PHY2)
2773 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002774
Stephen Hemminger26691832007-10-11 18:31:13 -07002775 while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
2776 work_done += sky2_status_intr(hw, work_limit - work_done, idx);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002777
David S. Miller6f535762007-10-11 18:08:29 -07002778 if (work_done >= work_limit)
Stephen Hemminger26691832007-10-11 18:31:13 -07002779 goto done;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002780 }
David S. Miller6f535762007-10-11 18:08:29 -07002781
Stephen Hemminger26691832007-10-11 18:31:13 -07002782 napi_complete(napi);
2783 sky2_read32(hw, B0_Y2_SP_LISR);
2784done:
2785
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002786 return work_done;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002787}
2788
David Howells7d12e782006-10-05 14:55:46 +01002789static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002790{
2791 struct sky2_hw *hw = dev_id;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002792 u32 status;
2793
2794 /* Reading this mask interrupts as side effect */
2795 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2796 if (status == 0 || status == ~0)
2797 return IRQ_NONE;
2798
2799 prefetch(&hw->st_le[hw->st_idx]);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002800
2801 napi_schedule(&hw->napi);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002802
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002803 return IRQ_HANDLED;
2804}
2805
2806#ifdef CONFIG_NET_POLL_CONTROLLER
2807static void sky2_netpoll(struct net_device *dev)
2808{
2809 struct sky2_port *sky2 = netdev_priv(dev);
2810
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002811 napi_schedule(&sky2->hw->napi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002812}
2813#endif
2814
2815/* Chip internal frequency for clock calculations */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002816static u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002817{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002818 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002819 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002820 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08002821 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002822 case CHIP_ID_YUKON_SUPR:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002823 case CHIP_ID_YUKON_UL_2:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002824 return 125;
2825
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002826 case CHIP_ID_YUKON_FE:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002827 return 100;
2828
2829 case CHIP_ID_YUKON_FE_P:
2830 return 50;
2831
2832 case CHIP_ID_YUKON_XL:
2833 return 156;
2834
2835 default:
2836 BUG();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002837 }
2838}
2839
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002840static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2841{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002842 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002843}
2844
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002845static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2846{
2847 return clk / sky2_mhz(hw);
2848}
2849
2850
Stephen Hemmingere3173832007-02-06 10:45:39 -08002851static int __devinit sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002852{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002853 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002854
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002855 /* Enable all clocks and check for bad PCI access */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002856 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger451af332007-06-04 17:23:24 -07002857
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002858 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002859
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002860 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002861 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2862
2863 switch(hw->chip_id) {
2864 case CHIP_ID_YUKON_XL:
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002865 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002866 break;
2867
2868 case CHIP_ID_YUKON_EC_U:
2869 hw->flags = SKY2_HW_GIGABIT
2870 | SKY2_HW_NEWER_PHY
2871 | SKY2_HW_ADV_POWER_CTL;
2872 break;
2873
2874 case CHIP_ID_YUKON_EX:
2875 hw->flags = SKY2_HW_GIGABIT
2876 | SKY2_HW_NEWER_PHY
2877 | SKY2_HW_NEW_LE
2878 | SKY2_HW_ADV_POWER_CTL;
2879
2880 /* New transmit checksum */
2881 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
2882 hw->flags |= SKY2_HW_AUTO_TX_SUM;
2883 break;
2884
2885 case CHIP_ID_YUKON_EC:
2886 /* This rev is really old, and requires untested workarounds */
2887 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
2888 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
2889 return -EOPNOTSUPP;
2890 }
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002891 hw->flags = SKY2_HW_GIGABIT;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002892 break;
2893
2894 case CHIP_ID_YUKON_FE:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002895 break;
2896
Stephen Hemminger05745c42007-09-19 15:36:45 -07002897 case CHIP_ID_YUKON_FE_P:
2898 hw->flags = SKY2_HW_NEWER_PHY
2899 | SKY2_HW_NEW_LE
2900 | SKY2_HW_AUTO_TX_SUM
2901 | SKY2_HW_ADV_POWER_CTL;
2902 break;
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002903
2904 case CHIP_ID_YUKON_SUPR:
2905 hw->flags = SKY2_HW_GIGABIT
2906 | SKY2_HW_NEWER_PHY
2907 | SKY2_HW_NEW_LE
2908 | SKY2_HW_AUTO_TX_SUM
2909 | SKY2_HW_ADV_POWER_CTL;
2910 break;
2911
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002912 case CHIP_ID_YUKON_UL_2:
2913 hw->flags = SKY2_HW_GIGABIT
2914 | SKY2_HW_ADV_POWER_CTL;
2915 break;
2916
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002917 default:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002918 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
2919 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002920 return -EOPNOTSUPP;
2921 }
2922
Stephen Hemmingere3173832007-02-06 10:45:39 -08002923 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002924 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
2925 hw->flags |= SKY2_HW_FIBRE_PHY;
2926
Stephen Hemmingere3173832007-02-06 10:45:39 -08002927 hw->ports = 1;
2928 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2929 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2930 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2931 ++hw->ports;
2932 }
2933
Mike McCormack74a61eb2009-09-21 04:08:52 +00002934 if (sky2_read8(hw, B2_E_0))
2935 hw->flags |= SKY2_HW_RAM_BUFFER;
2936
Stephen Hemmingere3173832007-02-06 10:45:39 -08002937 return 0;
2938}
2939
2940static void sky2_reset(struct sky2_hw *hw)
2941{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002942 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002943 u16 status;
Stephen Hemminger555382c2007-08-29 12:58:14 -07002944 int i, cap;
2945 u32 hwe_mask = Y2_HWE_ALL_MASK;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002946
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002947 /* disable ASF */
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07002948 if (hw->chip_id == CHIP_ID_YUKON_EX) {
2949 status = sky2_read16(hw, HCU_CCSR);
2950 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
2951 HCU_CCSR_UC_STATE_MSK);
2952 sky2_write16(hw, HCU_CCSR, status);
2953 } else
2954 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2955 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002956
2957 /* do a SW reset */
2958 sky2_write8(hw, B0_CTST, CS_RST_SET);
2959 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2960
Stephen Hemmingerac93a392007-11-05 15:52:08 -08002961 /* allow writes to PCI config */
2962 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2963
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002964 /* clear PCI errors, if any */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002965 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002966 status |= PCI_STATUS_ERROR_BITS;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002967 sky2_pci_write16(hw, PCI_STATUS, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002968
2969 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2970
Stephen Hemminger555382c2007-08-29 12:58:14 -07002971 cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
2972 if (cap) {
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002973 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2974 0xfffffffful);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002975
Stephen Hemminger555382c2007-08-29 12:58:14 -07002976 /* If error bit is stuck on ignore it */
2977 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
2978 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002979 else
Stephen Hemminger555382c2007-08-29 12:58:14 -07002980 hwe_mask |= Y2_IS_PCI_EXP;
2981 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002982
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08002983 sky2_power_on(hw);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002984 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002985
2986 for (i = 0; i < hw->ports; i++) {
2987 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2988 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07002989
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002990 if (hw->chip_id == CHIP_ID_YUKON_EX ||
2991 hw->chip_id == CHIP_ID_YUKON_SUPR)
Stephen Hemminger69161612007-06-04 17:23:26 -07002992 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
2993 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
2994 | GMC_BYP_RETR_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002995 }
2996
Stephen Hemminger793b8832005-09-14 16:06:14 -07002997 /* Clear I2C IRQ noise */
2998 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002999
3000 /* turn off hardware timer (unused) */
3001 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
3002 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003003
Stephen Hemminger69634ee2005-12-09 11:35:06 -08003004 /* Turn off descriptor polling */
3005 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003006
3007 /* Turn off receive timestamp */
3008 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003009 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003010
3011 /* enable the Tx Arbiters */
3012 for (i = 0; i < hw->ports; i++)
3013 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
3014
3015 /* Initialize ram interface */
3016 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003017 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003018
3019 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
3020 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
3021 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
3022 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
3023 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
3024 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
3025 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
3026 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
3027 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
3028 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
3029 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
3030 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
3031 }
3032
Stephen Hemminger555382c2007-08-29 12:58:14 -07003033 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003034
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003035 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07003036 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003037
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003038 memset(hw->st_le, 0, STATUS_LE_BYTES);
3039 hw->st_idx = 0;
3040
3041 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
3042 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
3043
3044 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003045 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003046
3047 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003048 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003049
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003050 sky2_write16(hw, STAT_TX_IDX_TH, 10);
3051 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003052
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003053 /* set Status-FIFO ISR watermark */
3054 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
3055 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
3056 else
3057 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003058
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003059 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003060 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
3061 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003062
Stephen Hemminger793b8832005-09-14 16:06:14 -07003063 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003064 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
3065
3066 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3067 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3068 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08003069}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003070
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003071/* Take device down (offline).
3072 * Equivalent to doing dev_stop() but this does not
3073 * inform upper layers of the transistion.
3074 */
3075static void sky2_detach(struct net_device *dev)
3076{
3077 if (netif_running(dev)) {
3078 netif_device_detach(dev); /* stop txq */
3079 sky2_down(dev);
3080 }
3081}
3082
3083/* Bring device back after doing sky2_detach */
3084static int sky2_reattach(struct net_device *dev)
3085{
3086 int err = 0;
3087
3088 if (netif_running(dev)) {
3089 err = sky2_up(dev);
3090 if (err) {
3091 printk(KERN_INFO PFX "%s: could not restart %d\n",
3092 dev->name, err);
3093 dev_close(dev);
3094 } else {
3095 netif_device_attach(dev);
3096 sky2_set_multicast(dev);
3097 }
3098 }
3099
3100 return err;
3101}
3102
Stephen Hemminger81906792007-02-15 16:40:33 -08003103static void sky2_restart(struct work_struct *work)
3104{
3105 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003106 int i;
Stephen Hemminger81906792007-02-15 16:40:33 -08003107
Stephen Hemminger81906792007-02-15 16:40:33 -08003108 rtnl_lock();
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003109 for (i = 0; i < hw->ports; i++)
3110 sky2_detach(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08003111
Stephen Hemminger8cfcbe92007-12-03 17:02:17 -08003112 napi_disable(&hw->napi);
3113 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger81906792007-02-15 16:40:33 -08003114 sky2_reset(hw);
3115 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07003116 napi_enable(&hw->napi);
Stephen Hemminger81906792007-02-15 16:40:33 -08003117
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003118 for (i = 0; i < hw->ports; i++)
3119 sky2_reattach(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08003120
Stephen Hemminger81906792007-02-15 16:40:33 -08003121 rtnl_unlock();
3122}
3123
Stephen Hemmingere3173832007-02-06 10:45:39 -08003124static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
3125{
3126 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
3127}
3128
3129static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3130{
3131 const struct sky2_port *sky2 = netdev_priv(dev);
3132
3133 wol->supported = sky2_wol_supported(sky2->hw);
3134 wol->wolopts = sky2->wol;
3135}
3136
3137static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3138{
3139 struct sky2_port *sky2 = netdev_priv(dev);
3140 struct sky2_hw *hw = sky2->hw;
3141
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07003142 if ((wol->wolopts & ~sky2_wol_supported(sky2->hw))
3143 || !device_can_wakeup(&hw->pdev->dev))
Stephen Hemmingere3173832007-02-06 10:45:39 -08003144 return -EOPNOTSUPP;
3145
3146 sky2->wol = wol->wolopts;
3147
Stephen Hemminger05745c42007-09-19 15:36:45 -07003148 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3149 hw->chip_id == CHIP_ID_YUKON_EX ||
3150 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingere3173832007-02-06 10:45:39 -08003151 sky2_write32(hw, B0_CTST, sky2->wol
3152 ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
3153
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07003154 device_set_wakeup_enable(&hw->pdev->dev, sky2->wol);
3155
Stephen Hemmingere3173832007-02-06 10:45:39 -08003156 if (!netif_running(dev))
3157 sky2_wol_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003158 return 0;
3159}
3160
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003161static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003162{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003163 if (sky2_is_copper(hw)) {
3164 u32 modes = SUPPORTED_10baseT_Half
3165 | SUPPORTED_10baseT_Full
3166 | SUPPORTED_100baseT_Half
3167 | SUPPORTED_100baseT_Full
3168 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003169
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003170 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003171 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003172 | SUPPORTED_1000baseT_Full;
3173 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003174 } else
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003175 return SUPPORTED_1000baseT_Half
3176 | SUPPORTED_1000baseT_Full
3177 | SUPPORTED_Autoneg
3178 | SUPPORTED_FIBRE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003179}
3180
Stephen Hemminger793b8832005-09-14 16:06:14 -07003181static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003182{
3183 struct sky2_port *sky2 = netdev_priv(dev);
3184 struct sky2_hw *hw = sky2->hw;
3185
3186 ecmd->transceiver = XCVR_INTERNAL;
3187 ecmd->supported = sky2_supported_modes(hw);
3188 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003189 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003190 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003191 ecmd->speed = sky2->speed;
3192 } else {
3193 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003194 ecmd->port = PORT_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003195 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003196
3197 ecmd->advertising = sky2->advertising;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003198 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
3199 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003200 ecmd->duplex = sky2->duplex;
3201 return 0;
3202}
3203
3204static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3205{
3206 struct sky2_port *sky2 = netdev_priv(dev);
3207 const struct sky2_hw *hw = sky2->hw;
3208 u32 supported = sky2_supported_modes(hw);
3209
3210 if (ecmd->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003211 sky2->flags |= SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003212 ecmd->advertising = supported;
3213 sky2->duplex = -1;
3214 sky2->speed = -1;
3215 } else {
3216 u32 setting;
3217
Stephen Hemminger793b8832005-09-14 16:06:14 -07003218 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003219 case SPEED_1000:
3220 if (ecmd->duplex == DUPLEX_FULL)
3221 setting = SUPPORTED_1000baseT_Full;
3222 else if (ecmd->duplex == DUPLEX_HALF)
3223 setting = SUPPORTED_1000baseT_Half;
3224 else
3225 return -EINVAL;
3226 break;
3227 case SPEED_100:
3228 if (ecmd->duplex == DUPLEX_FULL)
3229 setting = SUPPORTED_100baseT_Full;
3230 else if (ecmd->duplex == DUPLEX_HALF)
3231 setting = SUPPORTED_100baseT_Half;
3232 else
3233 return -EINVAL;
3234 break;
3235
3236 case SPEED_10:
3237 if (ecmd->duplex == DUPLEX_FULL)
3238 setting = SUPPORTED_10baseT_Full;
3239 else if (ecmd->duplex == DUPLEX_HALF)
3240 setting = SUPPORTED_10baseT_Half;
3241 else
3242 return -EINVAL;
3243 break;
3244 default:
3245 return -EINVAL;
3246 }
3247
3248 if ((setting & supported) == 0)
3249 return -EINVAL;
3250
3251 sky2->speed = ecmd->speed;
3252 sky2->duplex = ecmd->duplex;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003253 sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003254 }
3255
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003256 sky2->advertising = ecmd->advertising;
3257
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003258 if (netif_running(dev)) {
Stephen Hemminger1b537562005-12-20 15:08:07 -08003259 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003260 sky2_set_multicast(dev);
3261 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003262
3263 return 0;
3264}
3265
3266static void sky2_get_drvinfo(struct net_device *dev,
3267 struct ethtool_drvinfo *info)
3268{
3269 struct sky2_port *sky2 = netdev_priv(dev);
3270
3271 strcpy(info->driver, DRV_NAME);
3272 strcpy(info->version, DRV_VERSION);
3273 strcpy(info->fw_version, "N/A");
3274 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
3275}
3276
3277static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003278 char name[ETH_GSTRING_LEN];
3279 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003280} sky2_stats[] = {
3281 { "tx_bytes", GM_TXO_OK_HI },
3282 { "rx_bytes", GM_RXO_OK_HI },
3283 { "tx_broadcast", GM_TXF_BC_OK },
3284 { "rx_broadcast", GM_RXF_BC_OK },
3285 { "tx_multicast", GM_TXF_MC_OK },
3286 { "rx_multicast", GM_RXF_MC_OK },
3287 { "tx_unicast", GM_TXF_UC_OK },
3288 { "rx_unicast", GM_RXF_UC_OK },
3289 { "tx_mac_pause", GM_TXF_MPAUSE },
3290 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003291 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003292 { "late_collision",GM_TXF_LAT_COL },
3293 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003294 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003295 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003296
Stephen Hemmingerd2604542006-03-23 08:51:36 -08003297 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003298 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003299 { "rx_64_byte_packets", GM_RXF_64B },
3300 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3301 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3302 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3303 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3304 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3305 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003306 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003307 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3308 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003309 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003310
3311 { "tx_64_byte_packets", GM_TXF_64B },
3312 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3313 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3314 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3315 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3316 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3317 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3318 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003319};
3320
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003321static u32 sky2_get_rx_csum(struct net_device *dev)
3322{
3323 struct sky2_port *sky2 = netdev_priv(dev);
3324
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003325 return !!(sky2->flags & SKY2_FLAG_RX_CHECKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003326}
3327
3328static int sky2_set_rx_csum(struct net_device *dev, u32 data)
3329{
3330 struct sky2_port *sky2 = netdev_priv(dev);
3331
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003332 if (data)
3333 sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
3334 else
3335 sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003336
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003337 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
3338 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
3339
3340 return 0;
3341}
3342
3343static u32 sky2_get_msglevel(struct net_device *netdev)
3344{
3345 struct sky2_port *sky2 = netdev_priv(netdev);
3346 return sky2->msg_enable;
3347}
3348
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003349static int sky2_nway_reset(struct net_device *dev)
3350{
3351 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003352
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003353 if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003354 return -EINVAL;
3355
Stephen Hemminger1b537562005-12-20 15:08:07 -08003356 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003357 sky2_set_multicast(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003358
3359 return 0;
3360}
3361
Stephen Hemminger793b8832005-09-14 16:06:14 -07003362static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003363{
3364 struct sky2_hw *hw = sky2->hw;
3365 unsigned port = sky2->port;
3366 int i;
3367
3368 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003369 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003370 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003371 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003372
Stephen Hemminger793b8832005-09-14 16:06:14 -07003373 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003374 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
3375}
3376
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003377static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3378{
3379 struct sky2_port *sky2 = netdev_priv(netdev);
3380 sky2->msg_enable = value;
3381}
3382
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003383static int sky2_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003384{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003385 switch (sset) {
3386 case ETH_SS_STATS:
3387 return ARRAY_SIZE(sky2_stats);
3388 default:
3389 return -EOPNOTSUPP;
3390 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003391}
3392
3393static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003394 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003395{
3396 struct sky2_port *sky2 = netdev_priv(dev);
3397
Stephen Hemminger793b8832005-09-14 16:06:14 -07003398 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003399}
3400
Stephen Hemminger793b8832005-09-14 16:06:14 -07003401static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003402{
3403 int i;
3404
3405 switch (stringset) {
3406 case ETH_SS_STATS:
3407 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3408 memcpy(data + i * ETH_GSTRING_LEN,
3409 sky2_stats[i].name, ETH_GSTRING_LEN);
3410 break;
3411 }
3412}
3413
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003414static int sky2_set_mac_address(struct net_device *dev, void *p)
3415{
3416 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003417 struct sky2_hw *hw = sky2->hw;
3418 unsigned port = sky2->port;
3419 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003420
3421 if (!is_valid_ether_addr(addr->sa_data))
3422 return -EADDRNOTAVAIL;
3423
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003424 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003425 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003426 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003427 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003428 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003429
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003430 /* virtual address for data */
3431 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3432
3433 /* physical address: used for pause frames */
3434 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003435
3436 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003437}
3438
Stephen Hemmingera052b522006-10-17 10:24:23 -07003439static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
3440{
3441 u32 bit;
3442
3443 bit = ether_crc(ETH_ALEN, addr) & 63;
3444 filter[bit >> 3] |= 1 << (bit & 7);
3445}
3446
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003447static void sky2_set_multicast(struct net_device *dev)
3448{
3449 struct sky2_port *sky2 = netdev_priv(dev);
3450 struct sky2_hw *hw = sky2->hw;
3451 unsigned port = sky2->port;
3452 struct dev_mc_list *list = dev->mc_list;
3453 u16 reg;
3454 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003455 int rx_pause;
3456 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003457
Stephen Hemmingera052b522006-10-17 10:24:23 -07003458 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003459 memset(filter, 0, sizeof(filter));
3460
3461 reg = gma_read16(hw, port, GM_RX_CTRL);
3462 reg |= GM_RXCR_UCF_ENA;
3463
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003464 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003465 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003466 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003467 memset(filter, 0xff, sizeof(filter));
Stephen Hemmingera052b522006-10-17 10:24:23 -07003468 else if (dev->mc_count == 0 && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003469 reg &= ~GM_RXCR_MCF_ENA;
3470 else {
3471 int i;
3472 reg |= GM_RXCR_MCF_ENA;
3473
Stephen Hemmingera052b522006-10-17 10:24:23 -07003474 if (rx_pause)
3475 sky2_add_filter(filter, pause_mc_addr);
3476
3477 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
3478 sky2_add_filter(filter, list->dmi_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003479 }
3480
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003481 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003482 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003483 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003484 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003485 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003486 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003487 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003488 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003489
3490 gma_write16(hw, port, GM_RX_CTRL, reg);
3491}
3492
3493/* Can have one global because blinking is controlled by
3494 * ethtool and that is always under RTNL mutex
3495 */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003496static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003497{
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003498 struct sky2_hw *hw = sky2->hw;
3499 unsigned port = sky2->port;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003500
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003501 spin_lock_bh(&sky2->phy_lock);
3502 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3503 hw->chip_id == CHIP_ID_YUKON_EX ||
3504 hw->chip_id == CHIP_ID_YUKON_SUPR) {
3505 u16 pg;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003506 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3507 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003508
3509 switch (mode) {
3510 case MO_LED_OFF:
3511 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3512 PHY_M_LEDC_LOS_CTRL(8) |
3513 PHY_M_LEDC_INIT_CTRL(8) |
3514 PHY_M_LEDC_STA1_CTRL(8) |
3515 PHY_M_LEDC_STA0_CTRL(8));
3516 break;
3517 case MO_LED_ON:
3518 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3519 PHY_M_LEDC_LOS_CTRL(9) |
3520 PHY_M_LEDC_INIT_CTRL(9) |
3521 PHY_M_LEDC_STA1_CTRL(9) |
3522 PHY_M_LEDC_STA0_CTRL(9));
3523 break;
3524 case MO_LED_BLINK:
3525 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3526 PHY_M_LEDC_LOS_CTRL(0xa) |
3527 PHY_M_LEDC_INIT_CTRL(0xa) |
3528 PHY_M_LEDC_STA1_CTRL(0xa) |
3529 PHY_M_LEDC_STA0_CTRL(0xa));
3530 break;
3531 case MO_LED_NORM:
3532 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3533 PHY_M_LEDC_LOS_CTRL(1) |
3534 PHY_M_LEDC_INIT_CTRL(8) |
3535 PHY_M_LEDC_STA1_CTRL(7) |
3536 PHY_M_LEDC_STA0_CTRL(7));
3537 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003538
3539 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003540 } else
Jeff Garzik7d2e3cb2008-05-13 01:41:58 -04003541 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003542 PHY_M_LED_MO_DUP(mode) |
3543 PHY_M_LED_MO_10(mode) |
3544 PHY_M_LED_MO_100(mode) |
3545 PHY_M_LED_MO_1000(mode) |
3546 PHY_M_LED_MO_RX(mode) |
3547 PHY_M_LED_MO_TX(mode));
3548
3549 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003550}
3551
3552/* blink LED's for finding board */
3553static int sky2_phys_id(struct net_device *dev, u32 data)
3554{
3555 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003556 unsigned int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003557
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003558 if (data == 0)
3559 data = UINT_MAX;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003560
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003561 for (i = 0; i < data; i++) {
3562 sky2_led(sky2, MO_LED_ON);
3563 if (msleep_interruptible(500))
3564 break;
3565 sky2_led(sky2, MO_LED_OFF);
3566 if (msleep_interruptible(500))
3567 break;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003568 }
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003569 sky2_led(sky2, MO_LED_NORM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003570
3571 return 0;
3572}
3573
3574static void sky2_get_pauseparam(struct net_device *dev,
3575 struct ethtool_pauseparam *ecmd)
3576{
3577 struct sky2_port *sky2 = netdev_priv(dev);
3578
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003579 switch (sky2->flow_mode) {
3580 case FC_NONE:
3581 ecmd->tx_pause = ecmd->rx_pause = 0;
3582 break;
3583 case FC_TX:
3584 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3585 break;
3586 case FC_RX:
3587 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3588 break;
3589 case FC_BOTH:
3590 ecmd->tx_pause = ecmd->rx_pause = 1;
3591 }
3592
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003593 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
3594 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003595}
3596
3597static int sky2_set_pauseparam(struct net_device *dev,
3598 struct ethtool_pauseparam *ecmd)
3599{
3600 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003601
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003602 if (ecmd->autoneg == AUTONEG_ENABLE)
3603 sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
3604 else
3605 sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
3606
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003607 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003608
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003609 if (netif_running(dev))
3610 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003611
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003612 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003613}
3614
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003615static int sky2_get_coalesce(struct net_device *dev,
3616 struct ethtool_coalesce *ecmd)
3617{
3618 struct sky2_port *sky2 = netdev_priv(dev);
3619 struct sky2_hw *hw = sky2->hw;
3620
3621 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3622 ecmd->tx_coalesce_usecs = 0;
3623 else {
3624 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3625 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3626 }
3627 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3628
3629 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3630 ecmd->rx_coalesce_usecs = 0;
3631 else {
3632 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3633 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3634 }
3635 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3636
3637 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3638 ecmd->rx_coalesce_usecs_irq = 0;
3639 else {
3640 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3641 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3642 }
3643
3644 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3645
3646 return 0;
3647}
3648
3649/* Note: this affect both ports */
3650static int sky2_set_coalesce(struct net_device *dev,
3651 struct ethtool_coalesce *ecmd)
3652{
3653 struct sky2_port *sky2 = netdev_priv(dev);
3654 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003655 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003656
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003657 if (ecmd->tx_coalesce_usecs > tmax ||
3658 ecmd->rx_coalesce_usecs > tmax ||
3659 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003660 return -EINVAL;
3661
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003662 if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003663 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003664 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003665 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003666 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003667 return -EINVAL;
3668
3669 if (ecmd->tx_coalesce_usecs == 0)
3670 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3671 else {
3672 sky2_write32(hw, STAT_TX_TIMER_INI,
3673 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3674 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3675 }
3676 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3677
3678 if (ecmd->rx_coalesce_usecs == 0)
3679 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3680 else {
3681 sky2_write32(hw, STAT_LEV_TIMER_INI,
3682 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3683 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3684 }
3685 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3686
3687 if (ecmd->rx_coalesce_usecs_irq == 0)
3688 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3689 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003690 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003691 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3692 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3693 }
3694 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3695 return 0;
3696}
3697
Stephen Hemminger793b8832005-09-14 16:06:14 -07003698static void sky2_get_ringparam(struct net_device *dev,
3699 struct ethtool_ringparam *ering)
3700{
3701 struct sky2_port *sky2 = netdev_priv(dev);
3702
3703 ering->rx_max_pending = RX_MAX_PENDING;
3704 ering->rx_mini_max_pending = 0;
3705 ering->rx_jumbo_max_pending = 0;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003706 ering->tx_max_pending = TX_MAX_PENDING;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003707
3708 ering->rx_pending = sky2->rx_pending;
3709 ering->rx_mini_pending = 0;
3710 ering->rx_jumbo_pending = 0;
3711 ering->tx_pending = sky2->tx_pending;
3712}
3713
3714static int sky2_set_ringparam(struct net_device *dev,
3715 struct ethtool_ringparam *ering)
3716{
3717 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003718
3719 if (ering->rx_pending > RX_MAX_PENDING ||
3720 ering->rx_pending < 8 ||
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003721 ering->tx_pending < TX_MIN_PENDING ||
3722 ering->tx_pending > TX_MAX_PENDING)
Stephen Hemminger793b8832005-09-14 16:06:14 -07003723 return -EINVAL;
3724
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003725 sky2_detach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003726
3727 sky2->rx_pending = ering->rx_pending;
3728 sky2->tx_pending = ering->tx_pending;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003729 sky2->tx_ring_size = roundup_pow_of_two(sky2->tx_pending+1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003730
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003731 return sky2_reattach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003732}
3733
Stephen Hemminger793b8832005-09-14 16:06:14 -07003734static int sky2_get_regs_len(struct net_device *dev)
3735{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003736 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003737}
3738
3739/*
3740 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003741 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07003742 */
3743static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3744 void *p)
3745{
3746 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003747 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003748 unsigned int b;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003749
3750 regs->version = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003751
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003752 for (b = 0; b < 128; b++) {
3753 /* This complicated switch statement is to make sure and
3754 * only access regions that are unreserved.
3755 * Some blocks are only valid on dual port cards.
3756 * and block 3 has some special diagnostic registers that
3757 * are poison.
3758 */
3759 switch (b) {
3760 case 3:
3761 /* skip diagnostic ram region */
3762 memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
3763 break;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003764
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003765 /* dual port cards only */
3766 case 5: /* Tx Arbiter 2 */
3767 case 9: /* RX2 */
3768 case 14 ... 15: /* TX2 */
3769 case 17: case 19: /* Ram Buffer 2 */
3770 case 22 ... 23: /* Tx Ram Buffer 2 */
3771 case 25: /* Rx MAC Fifo 1 */
3772 case 27: /* Tx MAC Fifo 2 */
3773 case 31: /* GPHY 2 */
3774 case 40 ... 47: /* Pattern Ram 2 */
3775 case 52: case 54: /* TCP Segmentation 2 */
3776 case 112 ... 116: /* GMAC 2 */
3777 if (sky2->hw->ports == 1)
3778 goto reserved;
3779 /* fall through */
3780 case 0: /* Control */
3781 case 2: /* Mac address */
3782 case 4: /* Tx Arbiter 1 */
3783 case 7: /* PCI express reg */
3784 case 8: /* RX1 */
3785 case 12 ... 13: /* TX1 */
3786 case 16: case 18:/* Rx Ram Buffer 1 */
3787 case 20 ... 21: /* Tx Ram Buffer 1 */
3788 case 24: /* Rx MAC Fifo 1 */
3789 case 26: /* Tx MAC Fifo 1 */
3790 case 28 ... 29: /* Descriptor and status unit */
3791 case 30: /* GPHY 1*/
3792 case 32 ... 39: /* Pattern Ram 1 */
3793 case 48: case 50: /* TCP Segmentation 1 */
3794 case 56 ... 60: /* PCI space */
3795 case 80 ... 84: /* GMAC 1 */
3796 memcpy_fromio(p, io, 128);
3797 break;
3798 default:
3799reserved:
3800 memset(p, 0, 128);
3801 }
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003802
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003803 p += 128;
3804 io += 128;
3805 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003806}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003807
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003808/* In order to do Jumbo packets on these chips, need to turn off the
3809 * transmit store/forward. Therefore checksum offload won't work.
3810 */
3811static int no_tx_offload(struct net_device *dev)
3812{
3813 const struct sky2_port *sky2 = netdev_priv(dev);
3814 const struct sky2_hw *hw = sky2->hw;
3815
Stephen Hemminger69161612007-06-04 17:23:26 -07003816 return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003817}
3818
3819static int sky2_set_tx_csum(struct net_device *dev, u32 data)
3820{
3821 if (data && no_tx_offload(dev))
3822 return -EINVAL;
3823
3824 return ethtool_op_set_tx_csum(dev, data);
3825}
3826
3827
3828static int sky2_set_tso(struct net_device *dev, u32 data)
3829{
3830 if (data && no_tx_offload(dev))
3831 return -EINVAL;
3832
3833 return ethtool_op_set_tso(dev, data);
3834}
3835
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003836static int sky2_get_eeprom_len(struct net_device *dev)
3837{
3838 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003839 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003840 u16 reg2;
3841
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003842 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003843 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
3844}
3845
Stephen Hemminger14132352008-08-27 20:46:26 -07003846static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003847{
Stephen Hemminger14132352008-08-27 20:46:26 -07003848 unsigned long start = jiffies;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003849
Stephen Hemminger14132352008-08-27 20:46:26 -07003850 while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
3851 /* Can take up to 10.6 ms for write */
3852 if (time_after(jiffies, start + HZ/4)) {
3853 dev_err(&hw->pdev->dev, PFX "VPD cycle timed out");
3854 return -ETIMEDOUT;
3855 }
3856 mdelay(1);
3857 }
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003858
Stephen Hemminger14132352008-08-27 20:46:26 -07003859 return 0;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003860}
3861
Stephen Hemminger14132352008-08-27 20:46:26 -07003862static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
3863 u16 offset, size_t length)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003864{
Stephen Hemminger14132352008-08-27 20:46:26 -07003865 int rc = 0;
3866
3867 while (length > 0) {
3868 u32 val;
3869
3870 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
3871 rc = sky2_vpd_wait(hw, cap, 0);
3872 if (rc)
3873 break;
3874
3875 val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
3876
3877 memcpy(data, &val, min(sizeof(val), length));
3878 offset += sizeof(u32);
3879 data += sizeof(u32);
3880 length -= sizeof(u32);
3881 }
3882
3883 return rc;
3884}
3885
3886static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
3887 u16 offset, unsigned int length)
3888{
3889 unsigned int i;
3890 int rc = 0;
3891
3892 for (i = 0; i < length; i += sizeof(u32)) {
3893 u32 val = *(u32 *)(data + i);
3894
3895 sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
3896 sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
3897
3898 rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
3899 if (rc)
3900 break;
3901 }
3902 return rc;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003903}
3904
3905static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3906 u8 *data)
3907{
3908 struct sky2_port *sky2 = netdev_priv(dev);
3909 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003910
3911 if (!cap)
3912 return -EINVAL;
3913
3914 eeprom->magic = SKY2_EEPROM_MAGIC;
3915
Stephen Hemminger14132352008-08-27 20:46:26 -07003916 return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003917}
3918
3919static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3920 u8 *data)
3921{
3922 struct sky2_port *sky2 = netdev_priv(dev);
3923 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003924
3925 if (!cap)
3926 return -EINVAL;
3927
3928 if (eeprom->magic != SKY2_EEPROM_MAGIC)
3929 return -EINVAL;
3930
Stephen Hemminger14132352008-08-27 20:46:26 -07003931 /* Partial writes not supported */
3932 if ((eeprom->offset & 3) || (eeprom->len & 3))
3933 return -EINVAL;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003934
Stephen Hemminger14132352008-08-27 20:46:26 -07003935 return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003936}
3937
3938
Jeff Garzik7282d492006-09-13 14:30:00 -04003939static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003940 .get_settings = sky2_get_settings,
3941 .set_settings = sky2_set_settings,
3942 .get_drvinfo = sky2_get_drvinfo,
3943 .get_wol = sky2_get_wol,
3944 .set_wol = sky2_set_wol,
3945 .get_msglevel = sky2_get_msglevel,
3946 .set_msglevel = sky2_set_msglevel,
3947 .nway_reset = sky2_nway_reset,
3948 .get_regs_len = sky2_get_regs_len,
3949 .get_regs = sky2_get_regs,
3950 .get_link = ethtool_op_get_link,
3951 .get_eeprom_len = sky2_get_eeprom_len,
3952 .get_eeprom = sky2_get_eeprom,
3953 .set_eeprom = sky2_set_eeprom,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003954 .set_sg = ethtool_op_set_sg,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003955 .set_tx_csum = sky2_set_tx_csum,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003956 .set_tso = sky2_set_tso,
3957 .get_rx_csum = sky2_get_rx_csum,
3958 .set_rx_csum = sky2_set_rx_csum,
3959 .get_strings = sky2_get_strings,
3960 .get_coalesce = sky2_get_coalesce,
3961 .set_coalesce = sky2_set_coalesce,
3962 .get_ringparam = sky2_get_ringparam,
3963 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003964 .get_pauseparam = sky2_get_pauseparam,
3965 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003966 .phys_id = sky2_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003967 .get_sset_count = sky2_get_sset_count,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003968 .get_ethtool_stats = sky2_get_ethtool_stats,
3969};
3970
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003971#ifdef CONFIG_SKY2_DEBUG
3972
3973static struct dentry *sky2_debug;
3974
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00003975
3976/*
3977 * Read and parse the first part of Vital Product Data
3978 */
3979#define VPD_SIZE 128
3980#define VPD_MAGIC 0x82
3981
3982static const struct vpd_tag {
3983 char tag[2];
3984 char *label;
3985} vpd_tags[] = {
3986 { "PN", "Part Number" },
3987 { "EC", "Engineering Level" },
3988 { "MN", "Manufacturer" },
3989 { "SN", "Serial Number" },
3990 { "YA", "Asset Tag" },
3991 { "VL", "First Error Log Message" },
3992 { "VF", "Second Error Log Message" },
3993 { "VB", "Boot Agent ROM Configuration" },
3994 { "VE", "EFI UNDI Configuration" },
3995};
3996
3997static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
3998{
3999 size_t vpd_size;
4000 loff_t offs;
4001 u8 len;
4002 unsigned char *buf;
4003 u16 reg2;
4004
4005 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
4006 vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4007
4008 seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
4009 buf = kmalloc(vpd_size, GFP_KERNEL);
4010 if (!buf) {
4011 seq_puts(seq, "no memory!\n");
4012 return;
4013 }
4014
4015 if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
4016 seq_puts(seq, "VPD read failed\n");
4017 goto out;
4018 }
4019
4020 if (buf[0] != VPD_MAGIC) {
4021 seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
4022 goto out;
4023 }
4024 len = buf[1];
4025 if (len == 0 || len > vpd_size - 4) {
4026 seq_printf(seq, "Invalid id length: %d\n", len);
4027 goto out;
4028 }
4029
4030 seq_printf(seq, "%.*s\n", len, buf + 3);
4031 offs = len + 3;
4032
4033 while (offs < vpd_size - 4) {
4034 int i;
4035
4036 if (!memcmp("RW", buf + offs, 2)) /* end marker */
4037 break;
4038 len = buf[offs + 2];
4039 if (offs + len + 3 >= vpd_size)
4040 break;
4041
4042 for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
4043 if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
4044 seq_printf(seq, " %s: %.*s\n",
4045 vpd_tags[i].label, len, buf + offs + 3);
4046 break;
4047 }
4048 }
4049 offs += len + 3;
4050 }
4051out:
4052 kfree(buf);
4053}
4054
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004055static int sky2_debug_show(struct seq_file *seq, void *v)
4056{
4057 struct net_device *dev = seq->private;
4058 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004059 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004060 unsigned port = sky2->port;
4061 unsigned idx, last;
4062 int sop;
4063
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004064 sky2_show_vpd(seq, hw);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004065
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004066 seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004067 sky2_read32(hw, B0_ISRC),
4068 sky2_read32(hw, B0_IMSK),
4069 sky2_read32(hw, B0_Y2_SP_ICR));
4070
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004071 if (!netif_running(dev)) {
4072 seq_printf(seq, "network not running\n");
4073 return 0;
4074 }
4075
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004076 napi_disable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004077 last = sky2_read16(hw, STAT_PUT_IDX);
4078
4079 if (hw->st_idx == last)
4080 seq_puts(seq, "Status ring (empty)\n");
4081 else {
4082 seq_puts(seq, "Status ring\n");
4083 for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
4084 idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
4085 const struct sky2_status_le *le = hw->st_le + idx;
4086 seq_printf(seq, "[%d] %#x %d %#x\n",
4087 idx, le->opcode, le->length, le->status);
4088 }
4089 seq_puts(seq, "\n");
4090 }
4091
4092 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
4093 sky2->tx_cons, sky2->tx_prod,
4094 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
4095 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
4096
4097 /* Dump contents of tx ring */
4098 sop = 1;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004099 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
4100 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004101 const struct sky2_tx_le *le = sky2->tx_le + idx;
4102 u32 a = le32_to_cpu(le->addr);
4103
4104 if (sop)
4105 seq_printf(seq, "%u:", idx);
4106 sop = 0;
4107
4108 switch(le->opcode & ~HW_OWNER) {
4109 case OP_ADDR64:
4110 seq_printf(seq, " %#x:", a);
4111 break;
4112 case OP_LRGLEN:
4113 seq_printf(seq, " mtu=%d", a);
4114 break;
4115 case OP_VLAN:
4116 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
4117 break;
4118 case OP_TCPLISW:
4119 seq_printf(seq, " csum=%#x", a);
4120 break;
4121 case OP_LARGESEND:
4122 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
4123 break;
4124 case OP_PACKET:
4125 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
4126 break;
4127 case OP_BUFFER:
4128 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
4129 break;
4130 default:
4131 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
4132 a, le16_to_cpu(le->length));
4133 }
4134
4135 if (le->ctrl & EOP) {
4136 seq_putc(seq, '\n');
4137 sop = 1;
4138 }
4139 }
4140
4141 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
4142 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
Mike McCormackc409c342009-07-21 14:51:20 +00004143 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004144 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
4145
David S. Millerd1d08d12008-01-07 20:53:33 -08004146 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004147 napi_enable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004148 return 0;
4149}
4150
4151static int sky2_debug_open(struct inode *inode, struct file *file)
4152{
4153 return single_open(file, sky2_debug_show, inode->i_private);
4154}
4155
4156static const struct file_operations sky2_debug_fops = {
4157 .owner = THIS_MODULE,
4158 .open = sky2_debug_open,
4159 .read = seq_read,
4160 .llseek = seq_lseek,
4161 .release = single_release,
4162};
4163
4164/*
4165 * Use network device events to create/remove/rename
4166 * debugfs file entries
4167 */
4168static int sky2_device_event(struct notifier_block *unused,
4169 unsigned long event, void *ptr)
4170{
4171 struct net_device *dev = ptr;
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004172 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004173
Stephen Hemminger1436b302008-11-19 21:59:54 -08004174 if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004175 return NOTIFY_DONE;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004176
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004177 switch(event) {
4178 case NETDEV_CHANGENAME:
4179 if (sky2->debugfs) {
4180 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
4181 sky2_debug, dev->name);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004182 }
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004183 break;
4184
4185 case NETDEV_GOING_DOWN:
4186 if (sky2->debugfs) {
4187 printk(KERN_DEBUG PFX "%s: remove debugfs\n",
4188 dev->name);
4189 debugfs_remove(sky2->debugfs);
4190 sky2->debugfs = NULL;
4191 }
4192 break;
4193
4194 case NETDEV_UP:
4195 sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
4196 sky2_debug, dev,
4197 &sky2_debug_fops);
4198 if (IS_ERR(sky2->debugfs))
4199 sky2->debugfs = NULL;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004200 }
4201
4202 return NOTIFY_DONE;
4203}
4204
4205static struct notifier_block sky2_notifier = {
4206 .notifier_call = sky2_device_event,
4207};
4208
4209
4210static __init void sky2_debug_init(void)
4211{
4212 struct dentry *ent;
4213
4214 ent = debugfs_create_dir("sky2", NULL);
4215 if (!ent || IS_ERR(ent))
4216 return;
4217
4218 sky2_debug = ent;
4219 register_netdevice_notifier(&sky2_notifier);
4220}
4221
4222static __exit void sky2_debug_cleanup(void)
4223{
4224 if (sky2_debug) {
4225 unregister_netdevice_notifier(&sky2_notifier);
4226 debugfs_remove(sky2_debug);
4227 sky2_debug = NULL;
4228 }
4229}
4230
4231#else
4232#define sky2_debug_init()
4233#define sky2_debug_cleanup()
4234#endif
4235
Stephen Hemminger1436b302008-11-19 21:59:54 -08004236/* Two copies of network device operations to handle special case of
4237 not allowing netpoll on second port */
4238static const struct net_device_ops sky2_netdev_ops[2] = {
4239 {
4240 .ndo_open = sky2_up,
4241 .ndo_stop = sky2_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08004242 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004243 .ndo_do_ioctl = sky2_ioctl,
4244 .ndo_validate_addr = eth_validate_addr,
4245 .ndo_set_mac_address = sky2_set_mac_address,
4246 .ndo_set_multicast_list = sky2_set_multicast,
4247 .ndo_change_mtu = sky2_change_mtu,
4248 .ndo_tx_timeout = sky2_tx_timeout,
4249#ifdef SKY2_VLAN_TAG_USED
4250 .ndo_vlan_rx_register = sky2_vlan_rx_register,
4251#endif
4252#ifdef CONFIG_NET_POLL_CONTROLLER
4253 .ndo_poll_controller = sky2_netpoll,
4254#endif
4255 },
4256 {
4257 .ndo_open = sky2_up,
4258 .ndo_stop = sky2_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08004259 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004260 .ndo_do_ioctl = sky2_ioctl,
4261 .ndo_validate_addr = eth_validate_addr,
4262 .ndo_set_mac_address = sky2_set_mac_address,
4263 .ndo_set_multicast_list = sky2_set_multicast,
4264 .ndo_change_mtu = sky2_change_mtu,
4265 .ndo_tx_timeout = sky2_tx_timeout,
4266#ifdef SKY2_VLAN_TAG_USED
4267 .ndo_vlan_rx_register = sky2_vlan_rx_register,
4268#endif
4269 },
4270};
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004271
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004272/* Initialize network device */
4273static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
Stephen Hemmingere3173832007-02-06 10:45:39 -08004274 unsigned port,
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004275 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004276{
4277 struct sky2_port *sky2;
4278 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
4279
4280 if (!dev) {
Joe Perches898eb712007-10-18 03:06:30 -07004281 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004282 return NULL;
4283 }
4284
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004285 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08004286 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004287 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004288 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemminger1436b302008-11-19 21:59:54 -08004289 dev->netdev_ops = &sky2_netdev_ops[port];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004290
4291 sky2 = netdev_priv(dev);
4292 sky2->netdev = dev;
4293 sky2->hw = hw;
4294 sky2->msg_enable = netif_msg_init(debug, default_msg);
4295
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004296 /* Auto speed and flow control */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004297 sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
4298 if (hw->chip_id != CHIP_ID_YUKON_XL)
4299 sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
4300
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004301 sky2->flow_mode = FC_BOTH;
4302
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004303 sky2->duplex = -1;
4304 sky2->speed = -1;
4305 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004306 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08004307
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08004308 spin_lock_init(&sky2->phy_lock);
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004309
Stephen Hemminger793b8832005-09-14 16:06:14 -07004310 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004311 sky2->tx_ring_size = roundup_pow_of_two(TX_DEF_PENDING+1);
Stephen Hemminger290d4de2006-03-20 15:48:15 -08004312 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004313
4314 hw->dev[port] = dev;
4315
4316 sky2->port = port;
4317
Stephen Hemminger4a50a872007-02-06 10:45:41 -08004318 dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004319 if (highmem)
4320 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004321
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004322#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004323 /* The workaround for FE+ status conflicts with VLAN tag detection. */
4324 if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
4325 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
4326 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004327 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004328#endif
4329
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004330 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07004331 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07004332 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004333
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004334 return dev;
4335}
4336
Stephen Hemminger28bd1812006-01-17 13:43:19 -08004337static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004338{
4339 const struct sky2_port *sky2 = netdev_priv(dev);
4340
4341 if (netif_msg_probe(sky2))
Johannes Berge1749612008-10-27 15:59:26 -07004342 printk(KERN_INFO PFX "%s: addr %pM\n",
4343 dev->name, dev->dev_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004344}
4345
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004346/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01004347static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004348{
4349 struct sky2_hw *hw = dev_id;
4350 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4351
4352 if (status == 0)
4353 return IRQ_NONE;
4354
4355 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004356 hw->flags |= SKY2_HW_USE_MSI;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004357 wake_up(&hw->msi_wait);
4358 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4359 }
4360 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4361
4362 return IRQ_HANDLED;
4363}
4364
4365/* Test interrupt path by forcing a a software IRQ */
4366static int __devinit sky2_test_msi(struct sky2_hw *hw)
4367{
4368 struct pci_dev *pdev = hw->pdev;
4369 int err;
4370
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004371 init_waitqueue_head (&hw->msi_wait);
4372
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004373 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4374
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004375 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004376 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004377 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004378 return err;
4379 }
4380
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004381 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004382 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004383
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004384 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004385
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004386 if (!(hw->flags & SKY2_HW_USE_MSI)) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004387 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004388 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4389 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004390
4391 err = -EOPNOTSUPP;
4392 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4393 }
4394
4395 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07004396 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004397
4398 free_irq(pdev->irq, hw);
4399
4400 return err;
4401}
4402
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004403/* This driver supports yukon2 chipset only */
4404static const char *sky2_name(u8 chipid, char *buf, int sz)
4405{
4406 const char *name[] = {
4407 "XL", /* 0xb3 */
4408 "EC Ultra", /* 0xb4 */
4409 "Extreme", /* 0xb5 */
4410 "EC", /* 0xb6 */
4411 "FE", /* 0xb7 */
4412 "FE+", /* 0xb8 */
4413 "Supreme", /* 0xb9 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07004414 "UL 2", /* 0xba */
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004415 };
4416
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07004417 if (chipid >= CHIP_ID_YUKON_XL && chipid < CHIP_ID_YUKON_UL_2)
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004418 strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
4419 else
4420 snprintf(buf, sz, "(chip %#x)", chipid);
4421 return buf;
4422}
4423
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004424static int __devinit sky2_probe(struct pci_dev *pdev,
4425 const struct pci_device_id *ent)
4426{
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004427 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004428 struct sky2_hw *hw;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004429 int err, using_dac = 0, wol_default;
Stephen Hemminger38345072009-02-03 11:27:30 +00004430 u32 reg;
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004431 char buf1[16];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004432
Stephen Hemminger793b8832005-09-14 16:06:14 -07004433 err = pci_enable_device(pdev);
4434 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004435 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004436 goto err_out;
4437 }
4438
Stephen Hemminger6cc90a52009-06-11 07:03:47 +00004439 /* Get configuration information
4440 * Note: only regular PCI config access once to test for HW issues
4441 * other PCI access through shared memory for speed and to
4442 * avoid MMCONFIG problems.
4443 */
4444 err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
4445 if (err) {
4446 dev_err(&pdev->dev, "PCI read config failed\n");
4447 goto err_out;
4448 }
4449
4450 if (~reg == 0) {
4451 dev_err(&pdev->dev, "PCI configuration read error\n");
4452 goto err_out;
4453 }
4454
Stephen Hemminger793b8832005-09-14 16:06:14 -07004455 err = pci_request_regions(pdev, DRV_NAME);
4456 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004457 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004458 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004459 }
4460
4461 pci_set_master(pdev);
4462
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004463 if (sizeof(dma_addr_t) > sizeof(u32) &&
Yang Hongyang6a355282009-04-06 19:01:13 -07004464 !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004465 using_dac = 1;
Yang Hongyang6a355282009-04-06 19:01:13 -07004466 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004467 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004468 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4469 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004470 goto err_out_free_regions;
4471 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004472 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -07004473 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004474 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004475 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004476 goto err_out_free_regions;
4477 }
4478 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004479
Stephen Hemminger38345072009-02-03 11:27:30 +00004480
4481#ifdef __BIG_ENDIAN
4482 /* The sk98lin vendor driver uses hardware byte swapping but
4483 * this driver uses software swapping.
4484 */
4485 reg &= ~PCI_REV_DESC;
4486 err = pci_write_config_dword(pdev,PCI_DEV_REG2, reg);
4487 if (err) {
4488 dev_err(&pdev->dev, "PCI write config failed\n");
4489 goto err_out_free_regions;
4490 }
4491#endif
4492
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07004493 wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004494
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004495 err = -ENOMEM;
Stephen Hemminger66466792009-10-01 07:11:46 +00004496
4497 hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
4498 + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004499 if (!hw) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004500 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004501 goto err_out_free_regions;
4502 }
4503
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004504 hw->pdev = pdev;
Stephen Hemminger66466792009-10-01 07:11:46 +00004505 sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004506
4507 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
4508 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004509 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004510 goto err_out_free_hw;
4511 }
4512
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004513 /* ring for status responses */
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004514 hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004515 if (!hw->st_le)
4516 goto err_out_iounmap;
4517
Stephen Hemmingere3173832007-02-06 10:45:39 -08004518 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004519 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004520 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004521
Stephen Hemmingerc844d482008-08-27 20:48:23 -07004522 dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
4523 sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004524
Stephen Hemmingere3173832007-02-06 10:45:39 -08004525 sky2_reset(hw);
4526
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004527 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004528 if (!dev) {
4529 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004530 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004531 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004532
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004533 if (!disable_msi && pci_enable_msi(pdev) == 0) {
4534 err = sky2_test_msi(hw);
4535 if (err == -EOPNOTSUPP)
4536 pci_disable_msi(pdev);
4537 else if (err)
4538 goto err_out_free_netdev;
4539 }
4540
Stephen Hemminger793b8832005-09-14 16:06:14 -07004541 err = register_netdev(dev);
4542 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004543 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004544 goto err_out_free_netdev;
4545 }
4546
Stephen Hemminger6de16232007-10-17 13:26:42 -07004547 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
4548
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004549 err = request_irq(pdev->irq, sky2_intr,
4550 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
Stephen Hemminger66466792009-10-01 07:11:46 +00004551 hw->irq_name, hw);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004552 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004553 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004554 goto err_out_unregister;
4555 }
4556 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004557 napi_enable(&hw->napi);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004558
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004559 sky2_show_addr(dev);
4560
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004561 if (hw->ports > 1) {
4562 struct net_device *dev1;
4563
Stephen Hemmingerca519272009-09-14 06:22:29 +00004564 err = -ENOMEM;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004565 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
Stephen Hemmingerca519272009-09-14 06:22:29 +00004566 if (dev1 && (err = register_netdev(dev1)) == 0)
4567 sky2_show_addr(dev1);
4568 else {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004569 dev_warn(&pdev->dev,
4570 "register of second port failed (%d)\n", err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004571 hw->dev[1] = NULL;
Stephen Hemmingerca519272009-09-14 06:22:29 +00004572 hw->ports = 1;
4573 if (dev1)
4574 free_netdev(dev1);
4575 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004576 }
4577
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004578 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08004579 INIT_WORK(&hw->restart_work, sky2_restart);
4580
Stephen Hemminger793b8832005-09-14 16:06:14 -07004581 pci_set_drvdata(pdev, hw);
4582
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004583 return 0;
4584
Stephen Hemminger793b8832005-09-14 16:06:14 -07004585err_out_unregister:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004586 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004587 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004588 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004589err_out_free_netdev:
4590 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004591err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07004592 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004593 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004594err_out_iounmap:
4595 iounmap(hw->regs);
4596err_out_free_hw:
4597 kfree(hw);
4598err_out_free_regions:
4599 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004600err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004601 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004602err_out:
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004603 pci_set_drvdata(pdev, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004604 return err;
4605}
4606
4607static void __devexit sky2_remove(struct pci_dev *pdev)
4608{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004609 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004610 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004611
Stephen Hemminger793b8832005-09-14 16:06:14 -07004612 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004613 return;
4614
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004615 del_timer_sync(&hw->watchdog_timer);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004616 cancel_work_sync(&hw->restart_work);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004617
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004618 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004619 unregister_netdev(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08004620
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004621 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004622
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004623 sky2_power_aux(hw);
4624
Stephen Hemminger793b8832005-09-14 16:06:14 -07004625 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004626 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004627
4628 free_irq(pdev->irq, hw);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004629 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004630 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004631 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004632 pci_release_regions(pdev);
4633 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004634
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004635 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004636 free_netdev(hw->dev[i]);
4637
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004638 iounmap(hw->regs);
4639 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004640
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004641 pci_set_drvdata(pdev, NULL);
4642}
4643
4644#ifdef CONFIG_PM
4645static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
4646{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004647 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004648 int i, wol = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004649
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004650 if (!hw)
4651 return 0;
4652
Stephen Hemminger063a0b32008-04-02 09:03:23 -07004653 del_timer_sync(&hw->watchdog_timer);
4654 cancel_work_sync(&hw->restart_work);
4655
Stephen Hemminger19720732009-08-14 05:15:16 +00004656 rtnl_lock();
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004657 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004658 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08004659 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004660
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004661 sky2_detach(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004662
4663 if (sky2->wol)
4664 sky2_wol_init(sky2);
4665
4666 wol |= sky2->wol;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004667 }
4668
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004669 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004670 napi_disable(&hw->napi);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004671 sky2_power_aux(hw);
Stephen Hemminger19720732009-08-14 05:15:16 +00004672 rtnl_unlock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08004673
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07004674 pci_save_state(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004675 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004676 pci_set_power_state(pdev, pci_choose_state(pdev, state));
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004677
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09004678 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004679}
4680
4681static int sky2_resume(struct pci_dev *pdev)
4682{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004683 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004684 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004685
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004686 if (!hw)
4687 return 0;
4688
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004689 err = pci_set_power_state(pdev, PCI_D0);
4690 if (err)
4691 goto out;
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004692
4693 err = pci_restore_state(pdev);
4694 if (err)
4695 goto out;
4696
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004697 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004698
4699 /* Re-enable all clocks */
Stephen Hemminger05745c42007-09-19 15:36:45 -07004700 if (hw->chip_id == CHIP_ID_YUKON_EX ||
4701 hw->chip_id == CHIP_ID_YUKON_EC_U ||
4702 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004703 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004704
Stephen Hemmingere3173832007-02-06 10:45:39 -08004705 sky2_reset(hw);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004706 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004707 napi_enable(&hw->napi);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004708
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004709 rtnl_lock();
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004710 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004711 err = sky2_reattach(hw->dev[i]);
4712 if (err)
4713 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004714 }
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004715 rtnl_unlock();
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004716
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004717 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004718out:
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004719 rtnl_unlock();
4720
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004721 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004722 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004723 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004724}
4725#endif
4726
Stephen Hemmingere3173832007-02-06 10:45:39 -08004727static void sky2_shutdown(struct pci_dev *pdev)
4728{
4729 struct sky2_hw *hw = pci_get_drvdata(pdev);
4730 int i, wol = 0;
4731
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004732 if (!hw)
4733 return;
4734
Stephen Hemminger19720732009-08-14 05:15:16 +00004735 rtnl_lock();
Stephen Hemminger5c0d6b32007-10-14 13:25:22 -07004736 del_timer_sync(&hw->watchdog_timer);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004737
4738 for (i = 0; i < hw->ports; i++) {
4739 struct net_device *dev = hw->dev[i];
4740 struct sky2_port *sky2 = netdev_priv(dev);
4741
4742 if (sky2->wol) {
4743 wol = 1;
4744 sky2_wol_init(sky2);
4745 }
4746 }
4747
4748 if (wol)
4749 sky2_power_aux(hw);
Stephen Hemminger19720732009-08-14 05:15:16 +00004750 rtnl_unlock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08004751
4752 pci_enable_wake(pdev, PCI_D3hot, wol);
4753 pci_enable_wake(pdev, PCI_D3cold, wol);
4754
4755 pci_disable_device(pdev);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004756 pci_set_power_state(pdev, PCI_D3hot);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004757}
4758
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004759static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07004760 .name = DRV_NAME,
4761 .id_table = sky2_id_table,
4762 .probe = sky2_probe,
4763 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004764#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07004765 .suspend = sky2_suspend,
4766 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004767#endif
Stephen Hemmingere3173832007-02-06 10:45:39 -08004768 .shutdown = sky2_shutdown,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004769};
4770
4771static int __init sky2_init_module(void)
4772{
Stephen Hemmingerc844d482008-08-27 20:48:23 -07004773 pr_info(PFX "driver version " DRV_VERSION "\n");
4774
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004775 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08004776 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004777}
4778
4779static void __exit sky2_cleanup_module(void)
4780{
4781 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004782 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004783}
4784
4785module_init(sky2_init_module);
4786module_exit(sky2_cleanup_module);
4787
4788MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -08004789MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004790MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08004791MODULE_VERSION(DRV_VERSION);