blob: eec36995af222b8afe497b70b8a27e72e7554cea [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Joe Perchesada1db52010-02-17 15:01:59 +000025#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
26
Stephen Hemminger793b8832005-09-14 16:06:14 -070027#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070028#include <linux/kernel.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070029#include <linux/module.h>
30#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080031#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070032#include <linux/etherdevice.h>
33#include <linux/ethtool.h>
34#include <linux/pci.h>
35#include <linux/ip.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030036#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070037#include <linux/tcp.h>
38#include <linux/in.h>
39#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080040#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070041#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080042#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070043#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080044#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070045
46#include <asm/irq.h>
47
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070048#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
49#define SKY2_VLAN_TAG_USED 1
50#endif
51
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070052#include "sky2.h"
53
54#define DRV_NAME "sky2"
stephen hemmingercfc08612010-02-12 06:58:07 +000055#define DRV_VERSION "1.27"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070056
57/*
58 * The Yukon II chipset takes 64 bit command blocks (called list elements)
59 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070060 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070061 */
62
Stephen Hemminger14d02632006-09-26 11:57:43 -070063#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070064#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070065#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080066#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070067
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +000068/* This is the worst case number of transmit list elements for a single skb:
Stephen Hemminger07e31632009-09-14 06:12:55 +000069 VLAN:GSO + CKSUM + Data + skb_frags * DMA */
70#define MAX_SKB_TX_LE (2 + (sizeof(dma_addr_t)/sizeof(u32))*(MAX_SKB_FRAGS+1))
Stephen Hemmingere9c1be82009-06-17 07:30:37 +000071#define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +000072#define TX_MAX_PENDING 4096
73#define TX_DEF_PENDING 127
Stephen Hemminger793b8832005-09-14 16:06:14 -070074
75#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070076#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070077#define TX_WATCHDOG (5 * HZ)
78#define NAPI_WEIGHT 64
79#define PHY_RETRIES 1000
80
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070081#define SKY2_EEPROM_MAGIC 0x9955aabb
82
83
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070084#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
85
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070086static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070087 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
88 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080089 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070090
Stephen Hemminger793b8832005-09-14 16:06:14 -070091static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070092module_param(debug, int, 0);
93MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
94
Stephen Hemminger14d02632006-09-26 11:57:43 -070095static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080096module_param(copybreak, int, 0);
97MODULE_PARM_DESC(copybreak, "Receive copy threshold");
98
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080099static int disable_msi = 0;
100module_param(disable_msi, int, 0);
101MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
102
Stephen Hemmingere6cac9b2008-06-17 09:04:26 -0700103static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800104 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
105 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemmingere30a4ac2009-10-29 06:37:05 +0000106 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E01) }, /* SK-9E21M */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700107 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700108 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800109 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800110 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
Stephen Hemmingera3b4fce2008-06-14 10:32:15 -0700124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800137 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
138 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700139 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800140 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800141 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
142 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700143 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
Stephen Hemminger0f5aac72009-10-29 06:37:09 +0000144 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4381) }, /* 88E8059 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700145 { 0 }
146};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700147
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700148MODULE_DEVICE_TABLE(pci, sky2_id_table);
149
150/* Avoid conditionals by using array */
151static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
152static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700153static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700154
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100155static void sky2_set_multicast(struct net_device *dev);
156
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800157/* Access to PHY via serial interconnect */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800158static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700159{
160 int i;
161
162 gma_write16(hw, port, GM_SMI_DATA, val);
163 gma_write16(hw, port, GM_SMI_CTRL,
164 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
165
166 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800167 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
168 if (ctrl == 0xffff)
169 goto io_error;
170
171 if (!(ctrl & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800172 return 0;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800173
174 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700175 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800176
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800177 dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800178 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800179
180io_error:
181 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
182 return -EIO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700183}
184
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800185static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700186{
187 int i;
188
Stephen Hemminger793b8832005-09-14 16:06:14 -0700189 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700190 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
191
192 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800193 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
194 if (ctrl == 0xffff)
195 goto io_error;
196
197 if (ctrl & GM_SMI_CT_RD_VAL) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800198 *val = gma_read16(hw, port, GM_SMI_DATA);
199 return 0;
200 }
201
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800202 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700203 }
204
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800205 dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800206 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800207io_error:
208 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
209 return -EIO;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800210}
211
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800212static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800213{
214 u16 v;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800215 __gm_phy_read(hw, port, reg, &v);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800216 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700217}
218
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800219
220static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700221{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800222 /* switch power to VCC (WA for VAUX problem) */
223 sky2_write8(hw, B0_POWER_CTRL,
224 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700225
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800226 /* disable Core Clock Division, */
227 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700228
stephen hemminger4b7c47a2010-03-29 07:36:19 +0000229 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800230 /* enable bits are inverted */
231 sky2_write8(hw, B2_Y2_CLK_GATE,
232 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
233 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
234 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
235 else
236 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700237
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700238 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700239 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700240
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800241 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700242
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800243 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700244 /* set all bits to 0 except bits 15..12 and 8 */
245 reg &= P_ASPM_CONTROL_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800246 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700247
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800248 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700249 /* set all bits to 0 except bits 28 & 27 */
250 reg &= P_CTL_TIM_VMAIN_AV_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800251 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700252
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800253 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700254
stephen hemminger5f8ae5c2010-02-12 06:57:59 +0000255 sky2_write16(hw, B0_CTST, Y2_HW_WOL_ON);
256
Stephen Hemminger8f709202007-06-04 17:23:25 -0700257 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
258 reg = sky2_read32(hw, B2_GP_IO);
259 reg |= GLB_GPIO_STAT_RACE_DIS;
260 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700261
262 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700263 }
Stephen Hemminger10547ae2009-08-31 07:31:41 +0000264
265 /* Turn on "driver loaded" LED */
266 sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800267}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700268
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800269static void sky2_power_aux(struct sky2_hw *hw)
270{
stephen hemminger4b7c47a2010-03-29 07:36:19 +0000271 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800272 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
273 else
274 /* enable bits are inverted */
275 sky2_write8(hw, B2_Y2_CLK_GATE,
276 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
277 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
278 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
279
Stephen Hemmingerc23ddf82009-09-03 06:16:25 +0000280 /* switch power to VAUX if supported and PME from D3cold */
281 if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
282 pci_pme_capable(hw->pdev, PCI_D3cold))
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800283 sky2_write8(hw, B0_POWER_CTRL,
284 (PC_VAUX_ENA | PC_VCC_ENA |
285 PC_VAUX_ON | PC_VCC_OFF));
Stephen Hemminger10547ae2009-08-31 07:31:41 +0000286
287 /* turn off "driver loaded LED" */
288 sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700289}
290
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700291static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700292{
293 u16 reg;
294
295 /* disable all GMAC IRQ's */
296 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700297
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700298 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
299 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
300 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
301 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
302
303 reg = gma_read16(hw, port, GM_RX_CTRL);
304 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
305 gma_write16(hw, port, GM_RX_CTRL, reg);
306}
307
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700308/* flow control to advertise bits */
309static const u16 copper_fc_adv[] = {
310 [FC_NONE] = 0,
311 [FC_TX] = PHY_M_AN_ASP,
312 [FC_RX] = PHY_M_AN_PC,
313 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
314};
315
316/* flow control to advertise bits when using 1000BaseX */
317static const u16 fiber_fc_adv[] = {
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700318 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700319 [FC_TX] = PHY_M_P_ASYM_MD_X,
320 [FC_RX] = PHY_M_P_SYM_MD_X,
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700321 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700322};
323
324/* flow control to GMA disable bits */
325static const u16 gm_fc_disable[] = {
326 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
327 [FC_TX] = GM_GPCR_FC_RX_DIS,
328 [FC_RX] = GM_GPCR_FC_TX_DIS,
329 [FC_BOTH] = 0,
330};
331
332
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700333static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
334{
335 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700336 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700337
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700338 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700339 !(hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700340 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
341
342 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700343 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700344 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
345
Stephen Hemminger53419c62007-05-14 12:38:11 -0700346 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700347 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700348 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700349 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
350 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700351 /* set master & slave downshift counter to 1x */
352 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700353
354 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
355 }
356
357 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700358 if (sky2_is_copper(hw)) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700359 if (!(hw->flags & SKY2_HW_GIGABIT)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700360 /* enable automatic crossover */
361 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
Stephen Hemminger6d3105d2007-09-24 19:34:51 -0700362
363 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
364 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
365 u16 spec;
366
367 /* Enable Class A driver for FE+ A0 */
368 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
369 spec |= PHY_M_FESC_SEL_CL_A;
370 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
371 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700372 } else {
373 /* disable energy detect */
374 ctrl &= ~PHY_M_PC_EN_DET_MSK;
375
376 /* enable automatic crossover */
377 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
378
Stephen Hemminger53419c62007-05-14 12:38:11 -0700379 /* downshift on PHY 88E1112 and 88E1149 is changed */
Joe Perches8e95a202009-12-03 07:58:21 +0000380 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
381 (hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700382 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700383 ctrl &= ~PHY_M_PC_DSC_MSK;
384 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
385 }
386 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700387 } else {
388 /* workaround for deviation #4.88 (CRC errors) */
389 /* disable Automatic Crossover */
390
391 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700392 }
393
394 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
395
396 /* special setup for PHY 88E1112 Fiber */
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700397 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700398 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
399
400 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
401 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
402 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
403 ctrl &= ~PHY_M_MAC_MD_MSK;
404 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700405 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
406
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700407 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700408 /* select page 1 to access Fiber registers */
409 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700410
411 /* for SFP-module set SIGDET polarity to low */
412 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
413 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700414 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700415 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700416
417 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700418 }
419
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700420 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700421 ct1000 = 0;
422 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700423 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700424
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700425 if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700426 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700427 if (sky2->advertising & ADVERTISED_1000baseT_Full)
428 ct1000 |= PHY_M_1000C_AFD;
429 if (sky2->advertising & ADVERTISED_1000baseT_Half)
430 ct1000 |= PHY_M_1000C_AHD;
431 if (sky2->advertising & ADVERTISED_100baseT_Full)
432 adv |= PHY_M_AN_100_FD;
433 if (sky2->advertising & ADVERTISED_100baseT_Half)
434 adv |= PHY_M_AN_100_HD;
435 if (sky2->advertising & ADVERTISED_10baseT_Full)
436 adv |= PHY_M_AN_10_FD;
437 if (sky2->advertising & ADVERTISED_10baseT_Half)
438 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700439
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700440 } else { /* special defines for FIBER (88E1040S only) */
441 if (sky2->advertising & ADVERTISED_1000baseT_Full)
442 adv |= PHY_M_AN_1000X_AFD;
443 if (sky2->advertising & ADVERTISED_1000baseT_Half)
444 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700445 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700446
447 /* Restart Auto-negotiation */
448 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
449 } else {
450 /* forced speed/duplex settings */
451 ct1000 = PHY_M_1000C_MSE;
452
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700453 /* Disable auto update for duplex flow control and duplex */
454 reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700455
456 switch (sky2->speed) {
457 case SPEED_1000:
458 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700459 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700460 break;
461 case SPEED_100:
462 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700463 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700464 break;
465 }
466
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700467 if (sky2->duplex == DUPLEX_FULL) {
468 reg |= GM_GPCR_DUP_FULL;
469 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700470 } else if (sky2->speed < SPEED_1000)
471 sky2->flow_mode = FC_NONE;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700472 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700473
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700474 if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
475 if (sky2_is_copper(hw))
476 adv |= copper_fc_adv[sky2->flow_mode];
477 else
478 adv |= fiber_fc_adv[sky2->flow_mode];
479 } else {
480 reg |= GM_GPCR_AU_FCT_DIS;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700481 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700482
483 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700484 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700485 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
486 else
487 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700488 }
489
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700490 gma_write16(hw, port, GM_GP_CTRL, reg);
491
Stephen Hemminger05745c42007-09-19 15:36:45 -0700492 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700493 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
494
495 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
496 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
497
498 /* Setup Phy LED's */
499 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
500 ledover = 0;
501
502 switch (hw->chip_id) {
503 case CHIP_ID_YUKON_FE:
504 /* on 88E3082 these bits are at 11..9 (shifted left) */
505 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
506
507 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
508
509 /* delete ACT LED control bits */
510 ctrl &= ~PHY_M_FELP_LED1_MSK;
511 /* change ACT LED control to blink mode */
512 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
513 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
514 break;
515
Stephen Hemminger05745c42007-09-19 15:36:45 -0700516 case CHIP_ID_YUKON_FE_P:
517 /* Enable Link Partner Next Page */
518 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
519 ctrl |= PHY_M_PC_ENA_LIP_NP;
520
521 /* disable Energy Detect and enable scrambler */
522 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
523 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
524
525 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
526 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
527 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
528 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
529
530 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
531 break;
532
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700533 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700534 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700535
536 /* select page 3 to access LED control register */
537 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
538
539 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700540 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
541 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
542 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
543 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
544 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700545
546 /* set Polarity Control register */
547 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700548 (PHY_M_POLC_LS1_P_MIX(4) |
549 PHY_M_POLC_IS0_P_MIX(4) |
550 PHY_M_POLC_LOS_CTRL(2) |
551 PHY_M_POLC_INIT_CTRL(2) |
552 PHY_M_POLC_STA1_CTRL(2) |
553 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700554
555 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700556 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700557 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800558
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700559 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800560 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800561 case CHIP_ID_YUKON_SUPR:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700562 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
563
564 /* select page 3 to access LED control register */
565 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
566
567 /* set LED Function Control register */
568 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
569 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
570 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
571 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
572 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
573
574 /* set Blink Rate in LED Timer Control Register */
575 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
576 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
577 /* restore page register */
578 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
579 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700580
581 default:
582 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
583 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800584
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700585 /* turn off the Rx LED (LED_RX) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800586 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700587 }
588
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700589 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800590 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700591 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
592
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800593 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700594 gm_phy_write(hw, port, 0x18, 0xaa99);
595 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700596
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700597 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
598 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
599 gm_phy_write(hw, port, 0x18, 0xa204);
600 gm_phy_write(hw, port, 0x17, 0x2002);
601 }
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800602
603 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700604 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700605 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
606 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
607 /* apply workaround for integrated resistors calibration */
608 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
609 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +0000610 } else if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
611 /* apply fixes in PHY AFE */
612 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
613
614 /* apply RDAC termination workaround */
615 gm_phy_write(hw, port, 24, 0x2800);
616 gm_phy_write(hw, port, 23, 0x2001);
617
618 /* set page register back to 0 */
619 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingere1a74b32008-06-17 09:04:24 -0700620 } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
621 hw->chip_id < CHIP_ID_YUKON_SUPR) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700622 /* no effect on Yukon-XL */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800623 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
624
Joe Perches8e95a202009-12-03 07:58:21 +0000625 if (!(sky2->flags & SKY2_FLAG_AUTO_SPEED) ||
626 sky2->speed == SPEED_100) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800627 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800628 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800629 }
630
631 if (ledover)
632 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
633
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700634 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700635
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700636 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700637 if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700638 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
639 else
640 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
641}
642
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700643static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
644static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
645
646static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700647{
648 u32 reg1;
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700649
stephen hemmingera40ccc62010-01-24 18:46:06 +0000650 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800651 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700652 reg1 &= ~phy_power[port];
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700653
stephen hemminger4b7c47a2010-03-29 07:36:19 +0000654 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700655 reg1 |= coma_mode[port];
656
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800657 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
stephen hemmingera40ccc62010-01-24 18:46:06 +0000658 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger82637e82008-01-23 19:16:04 -0800659 sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -0700660
661 if (hw->chip_id == CHIP_ID_YUKON_FE)
662 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
663 else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
664 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700665}
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700666
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700667static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
668{
669 u32 reg1;
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700670 u16 ctrl;
671
672 /* release GPHY Control reset */
673 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
674
675 /* release GMAC reset */
676 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
677
678 if (hw->flags & SKY2_HW_NEWER_PHY) {
679 /* select page 2 to access MAC control register */
680 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
681
682 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
683 /* allow GMII Power Down */
684 ctrl &= ~PHY_M_MAC_GMIF_PUP;
685 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
686
687 /* set page register back to 0 */
688 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
689 }
690
691 /* setup General Purpose Control Register */
692 gma_write16(hw, port, GM_GP_CTRL,
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700693 GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
694 GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
695 GM_GPCR_AU_SPD_DIS);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700696
697 if (hw->chip_id != CHIP_ID_YUKON_EC) {
698 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200699 /* select page 2 to access MAC control register */
700 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700701
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200702 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700703 /* enable Power Down */
704 ctrl |= PHY_M_PC_POW_D_ENA;
705 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200706
707 /* set page register back to 0 */
708 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700709 }
710
711 /* set IEEE compatible Power Down Mode (dev. #4.99) */
712 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
713 }
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700714
stephen hemmingera40ccc62010-01-24 18:46:06 +0000715 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700716 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700717 reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700718 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
stephen hemmingera40ccc62010-01-24 18:46:06 +0000719 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700720}
721
Stephen Hemminger1b537562005-12-20 15:08:07 -0800722/* Force a renegotiation */
723static void sky2_phy_reinit(struct sky2_port *sky2)
724{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800725 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800726 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800727 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800728}
729
Stephen Hemmingere3173832007-02-06 10:45:39 -0800730/* Put device in state to listen for Wake On Lan */
731static void sky2_wol_init(struct sky2_port *sky2)
732{
733 struct sky2_hw *hw = sky2->hw;
734 unsigned port = sky2->port;
735 enum flow_control save_mode;
736 u16 ctrl;
Stephen Hemmingere3173832007-02-06 10:45:39 -0800737
738 /* Bring hardware out of reset */
739 sky2_write16(hw, B0_CTST, CS_RST_CLR);
740 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
741
742 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
743 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
744
745 /* Force to 10/100
746 * sky2_reset will re-enable on resume
747 */
748 save_mode = sky2->flow_mode;
749 ctrl = sky2->advertising;
750
751 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
752 sky2->flow_mode = FC_NONE;
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700753
754 spin_lock_bh(&sky2->phy_lock);
755 sky2_phy_power_up(hw, port);
756 sky2_phy_init(hw, port);
757 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800758
759 sky2->flow_mode = save_mode;
760 sky2->advertising = ctrl;
761
762 /* Set GMAC to no flow control and auto update for speed/duplex */
763 gma_write16(hw, port, GM_GP_CTRL,
764 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
765 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
766
767 /* Set WOL address */
768 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
769 sky2->netdev->dev_addr, ETH_ALEN);
770
771 /* Turn on appropriate WOL control bits */
772 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
773 ctrl = 0;
774 if (sky2->wol & WAKE_PHY)
775 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
776 else
777 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
778
779 if (sky2->wol & WAKE_MAGIC)
780 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
781 else
Joe Perchesa419aef2009-08-18 11:18:35 -0700782 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
Stephen Hemmingere3173832007-02-06 10:45:39 -0800783
784 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
785 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
786
stephen hemminger5f8ae5c2010-02-12 06:57:59 +0000787 /* Disable PiG firmware */
788 sky2_write16(hw, B0_CTST, Y2_HW_WOL_OFF);
789
Stephen Hemmingere3173832007-02-06 10:45:39 -0800790 /* block receiver */
791 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800792}
793
Stephen Hemminger69161612007-06-04 17:23:26 -0700794static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
795{
Stephen Hemminger05745c42007-09-19 15:36:45 -0700796 struct net_device *dev = hw->dev[port];
797
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800798 if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
799 hw->chip_rev != CHIP_REV_YU_EX_A0) ||
Stephen Hemminger877c8572009-10-29 06:37:08 +0000800 hw->chip_id >= CHIP_ID_YUKON_FE_P) {
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800801 /* Yukon-Extreme B0 and further Extreme devices */
stephen hemminger44dde562010-02-12 06:58:01 +0000802 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
803 } else if (dev->mtu > ETH_DATA_LEN) {
804 /* set Tx GMAC FIFO Almost Empty Threshold */
805 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
806 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
Stephen Hemminger69161612007-06-04 17:23:26 -0700807
stephen hemminger44dde562010-02-12 06:58:01 +0000808 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
809 } else
810 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
Stephen Hemminger69161612007-06-04 17:23:26 -0700811}
812
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700813static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
814{
815 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
816 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100817 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700818 int i;
819 const u8 *addr = hw->dev[port]->dev_addr;
820
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700821 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
822 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700823
824 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
825
stephen hemminger4b7c47a2010-03-29 07:36:19 +0000826 if (hw->chip_id == CHIP_ID_YUKON_XL &&
827 hw->chip_rev == CHIP_REV_YU_XL_A0 &&
828 port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700829 /* WA DEV_472 -- looks like crossed wires on port 2 */
830 /* clear GMAC 1 Control reset */
831 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
832 do {
833 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
834 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
835 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
836 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
837 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
838 }
839
Stephen Hemminger793b8832005-09-14 16:06:14 -0700840 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700841
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700842 /* Enable Transmit FIFO Underrun */
843 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
844
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800845 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700846 sky2_phy_power_up(hw, port);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700847 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800848 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700849
850 /* MIB clear */
851 reg = gma_read16(hw, port, GM_PHY_ADDR);
852 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
853
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700854 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
855 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700856 gma_write16(hw, port, GM_PHY_ADDR, reg);
857
858 /* transmit control */
859 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
860
861 /* receive control reg: unicast + multicast + no FCS */
862 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700863 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700864
865 /* transmit flow control */
866 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
867
868 /* transmit parameter */
869 gma_write16(hw, port, GM_TX_PARAM,
870 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
871 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
872 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
873 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
874
875 /* serial mode register */
876 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700877 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700878
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700879 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700880 reg |= GM_SMOD_JUMBO_ENA;
881
stephen hemmingerc1cd0a82010-03-29 07:36:18 +0000882 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
883 hw->chip_rev == CHIP_REV_YU_EC_U_B1)
884 reg |= GM_NEW_FLOW_CTRL;
885
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700886 gma_write16(hw, port, GM_SERIAL_MODE, reg);
887
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700888 /* virtual address for data */
889 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
890
Stephen Hemminger793b8832005-09-14 16:06:14 -0700891 /* physical address: used for pause frames */
892 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
893
894 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700895 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
896 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
897 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
898
899 /* Configure Rx MAC FIFO */
900 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100901 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger05745c42007-09-19 15:36:45 -0700902 if (hw->chip_id == CHIP_ID_YUKON_EX ||
903 hw->chip_id == CHIP_ID_YUKON_FE_P)
Al Viro25cccec2007-07-20 16:07:33 +0100904 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700905
Al Viro25cccec2007-07-20 16:07:33 +0100906 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700907
Stephen Hemminger798fdd02007-12-07 15:22:15 -0800908 if (hw->chip_id == CHIP_ID_YUKON_XL) {
909 /* Hardware errata - clear flush mask */
910 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
911 } else {
912 /* Flush Rx MAC FIFO on any flow control or error */
913 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
914 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700915
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800916 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700917 reg = RX_GMF_FL_THR_DEF + 1;
918 /* Another magic mystery workaround from sk98lin */
919 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
920 hw->chip_rev == CHIP_REV_YU_FE2_A0)
921 reg = 0x178;
922 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700923
924 /* Configure Tx MAC FIFO */
925 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
926 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800927
Stephen Hemmingere0c28112007-09-20 13:03:49 -0700928 /* On chips without ram buffer, pause is controled by MAC level */
Stephen Hemminger39dbd952008-02-04 19:45:13 -0800929 if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
Stephen Hemmingerd6b54d22009-10-29 06:37:07 +0000930 /* Pause threshold is scaled by 8 in bytes */
Joe Perches8e95a202009-12-03 07:58:21 +0000931 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
932 hw->chip_rev == CHIP_REV_YU_FE2_A0)
Stephen Hemmingerd6b54d22009-10-29 06:37:07 +0000933 reg = 1568 / 8;
934 else
935 reg = 1024 / 8;
936 sky2_write16(hw, SK_REG(port, RX_GMF_UP_THR), reg);
937 sky2_write16(hw, SK_REG(port, RX_GMF_LP_THR), 768 / 8);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -0700938
Stephen Hemminger69161612007-06-04 17:23:26 -0700939 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800940 }
941
Stephen Hemmingere970d1f2007-11-27 11:02:07 -0800942 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
943 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
944 /* disable dynamic watermark */
945 reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
946 reg &= ~TX_DYN_WM_ENA;
947 sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
948 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700949}
950
Stephen Hemminger67712902006-12-04 15:53:45 -0800951/* Assign Ram Buffer allocation to queue */
952static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700953{
Stephen Hemminger67712902006-12-04 15:53:45 -0800954 u32 end;
955
956 /* convert from K bytes to qwords used for hw register */
957 start *= 1024/8;
958 space *= 1024/8;
959 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700960
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700961 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
962 sky2_write32(hw, RB_ADDR(q, RB_START), start);
963 sky2_write32(hw, RB_ADDR(q, RB_END), end);
964 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
965 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
966
967 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800968 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700969
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800970 /* On receive queue's set the thresholds
971 * give receiver priority when > 3/4 full
972 * send pause when down to 2K
973 */
974 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
975 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700976
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800977 tp = space - 2048/8;
978 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
979 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700980 } else {
981 /* Enable store & forward on Tx queue's because
982 * Tx FIFO is only 1K on Yukon
983 */
984 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
985 }
986
987 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700988 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700989}
990
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700991/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800992static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700993{
994 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
995 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
996 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800997 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700998}
999
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001000/* Setup prefetch unit registers. This is the interface between
1001 * hardware and driver list elements
1002 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001003static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001004 dma_addr_t addr, u32 last)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001005{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001006 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1007 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001008 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
1009 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001010 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
1011 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001012
1013 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001014}
1015
Mike McCormack9b289c32009-08-14 05:15:12 +00001016static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001017{
Mike McCormack9b289c32009-08-14 05:15:12 +00001018 struct sky2_tx_le *le = sky2->tx_le + *slot;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001019
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001020 *slot = RING_NEXT(*slot, sky2->tx_ring_size);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001021 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001022 return le;
1023}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001024
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001025static void tx_init(struct sky2_port *sky2)
1026{
1027 struct sky2_tx_le *le;
1028
1029 sky2->tx_prod = sky2->tx_cons = 0;
1030 sky2->tx_tcpsum = 0;
1031 sky2->tx_last_mss = 0;
1032
Mike McCormack9b289c32009-08-14 05:15:12 +00001033 le = get_tx_le(sky2, &sky2->tx_prod);
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001034 le->addr = 0;
1035 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001036 sky2->tx_last_upper = 0;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001037}
1038
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001039/* Update chip's next pointer */
1040static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001041{
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001042 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -08001043 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001044 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
1045
1046 /* Synchronize I/O on since next processor may write to tail */
1047 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001048}
1049
Stephen Hemminger793b8832005-09-14 16:06:14 -07001050
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001051static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
1052{
1053 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001054 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001055 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001056 return le;
1057}
1058
Mike McCormack39ef1102010-02-12 06:58:02 +00001059static unsigned sky2_get_rx_threshold(struct sky2_port* sky2)
1060{
1061 unsigned size;
1062
1063 /* Space needed for frame data + headers rounded up */
1064 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
1065
1066 /* Stopping point for hardware truncation */
1067 return (size - 8) / sizeof(u32);
1068}
1069
1070static unsigned sky2_get_rx_data_size(struct sky2_port* sky2)
1071{
1072 struct rx_ring_info *re;
1073 unsigned size;
1074
1075 /* Space needed for frame data + headers rounded up */
1076 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
1077
1078 sky2->rx_nfrags = size >> PAGE_SHIFT;
1079 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1080
1081 /* Compute residue after pages */
1082 size -= sky2->rx_nfrags << PAGE_SHIFT;
1083
1084 /* Optimize to handle small packets and headers */
1085 if (size < copybreak)
1086 size = copybreak;
1087 if (size < ETH_HLEN)
1088 size = ETH_HLEN;
1089
1090 return size;
1091}
1092
Stephen Hemminger14d02632006-09-26 11:57:43 -07001093/* Build description to hardware for one receive segment */
1094static void sky2_rx_add(struct sky2_port *sky2, u8 op,
1095 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001096{
1097 struct sky2_rx_le *le;
1098
Stephen Hemminger86c68872008-01-10 16:14:12 -08001099 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001100 le = sky2_next_rx(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001101 le->addr = cpu_to_le32(upper_32_bits(map));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001102 le->opcode = OP_ADDR64 | HW_OWNER;
1103 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001104
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001105 le = sky2_next_rx(sky2);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001106 le->addr = cpu_to_le32(lower_32_bits(map));
Stephen Hemminger734d1862005-12-09 11:35:00 -08001107 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001108 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001109}
1110
Stephen Hemminger14d02632006-09-26 11:57:43 -07001111/* Build description to hardware for one possibly fragmented skb */
1112static void sky2_rx_submit(struct sky2_port *sky2,
1113 const struct rx_ring_info *re)
1114{
1115 int i;
1116
1117 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
1118
1119 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
1120 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
1121}
1122
1123
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001124static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001125 unsigned size)
1126{
1127 struct sk_buff *skb = re->skb;
1128 int i;
1129
1130 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
stephen hemminger3fbd9182010-02-01 13:45:41 +00001131 if (pci_dma_mapping_error(pdev, re->data_addr))
1132 goto mapping_error;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001133
Stephen Hemminger14d02632006-09-26 11:57:43 -07001134 pci_unmap_len_set(re, data_size, size);
1135
stephen hemminger3fbd9182010-02-01 13:45:41 +00001136 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1137 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1138
1139 re->frag_addr[i] = pci_map_page(pdev, frag->page,
1140 frag->page_offset,
1141 frag->size,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001142 PCI_DMA_FROMDEVICE);
stephen hemminger3fbd9182010-02-01 13:45:41 +00001143
1144 if (pci_dma_mapping_error(pdev, re->frag_addr[i]))
1145 goto map_page_error;
1146 }
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001147 return 0;
stephen hemminger3fbd9182010-02-01 13:45:41 +00001148
1149map_page_error:
1150 while (--i >= 0) {
1151 pci_unmap_page(pdev, re->frag_addr[i],
1152 skb_shinfo(skb)->frags[i].size,
1153 PCI_DMA_FROMDEVICE);
1154 }
1155
1156 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
1157 PCI_DMA_FROMDEVICE);
1158
1159mapping_error:
1160 if (net_ratelimit())
1161 dev_warn(&pdev->dev, "%s: rx mapping error\n",
1162 skb->dev->name);
1163 return -EIO;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001164}
1165
1166static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1167{
1168 struct sk_buff *skb = re->skb;
1169 int i;
1170
1171 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
1172 PCI_DMA_FROMDEVICE);
1173
1174 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1175 pci_unmap_page(pdev, re->frag_addr[i],
1176 skb_shinfo(skb)->frags[i].size,
1177 PCI_DMA_FROMDEVICE);
1178}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001179
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001180/* Tell chip where to start receive checksum.
1181 * Actually has two checksums, but set both same to avoid possible byte
1182 * order problems.
1183 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001184static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001185{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001186 struct sky2_rx_le *le = sky2_next_rx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001187
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001188 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1189 le->ctrl = 0;
1190 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001191
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001192 sky2_write32(sky2->hw,
1193 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07001194 (sky2->flags & SKY2_FLAG_RX_CHECKSUM)
1195 ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001196}
1197
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001198/*
1199 * The RX Stop command will not work for Yukon-2 if the BMU does not
1200 * reach the end of packet and since we can't make sure that we have
1201 * incoming data, we must reset the BMU while it is not doing a DMA
1202 * transfer. Since it is possible that the RX path is still active,
1203 * the RX RAM buffer will be stopped first, so any possible incoming
1204 * data will not trigger a DMA. After the RAM buffer is stopped, the
1205 * BMU is polled until any DMA in progress is ended and only then it
1206 * will be reset.
1207 */
1208static void sky2_rx_stop(struct sky2_port *sky2)
1209{
1210 struct sky2_hw *hw = sky2->hw;
1211 unsigned rxq = rxqaddr[sky2->port];
1212 int i;
1213
1214 /* disable the RAM Buffer receive queue */
1215 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1216
1217 for (i = 0; i < 0xffff; i++)
1218 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1219 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1220 goto stopped;
1221
Joe Perchesada1db52010-02-17 15:01:59 +00001222 netdev_warn(sky2->netdev, "receiver stop failed\n");
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001223stopped:
1224 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1225
1226 /* reset the Rx prefetch unit */
1227 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger3d1454dd2009-07-16 13:20:57 +00001228 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001229}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001230
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001231/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001232static void sky2_rx_clean(struct sky2_port *sky2)
1233{
1234 unsigned i;
1235
1236 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001237 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001238 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001239
1240 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001241 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001242 kfree_skb(re->skb);
1243 re->skb = NULL;
1244 }
1245 }
1246}
1247
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001248/* Basic MII support */
1249static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1250{
1251 struct mii_ioctl_data *data = if_mii(ifr);
1252 struct sky2_port *sky2 = netdev_priv(dev);
1253 struct sky2_hw *hw = sky2->hw;
1254 int err = -EOPNOTSUPP;
1255
1256 if (!netif_running(dev))
1257 return -ENODEV; /* Phy still in reset */
1258
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001259 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001260 case SIOCGMIIPHY:
1261 data->phy_id = PHY_ADDR_MARV;
1262
1263 /* fallthru */
1264 case SIOCGMIIREG: {
1265 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001266
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001267 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001268 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001269 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001270
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001271 data->val_out = val;
1272 break;
1273 }
1274
1275 case SIOCSMIIREG:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001276 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001277 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1278 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001279 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001280 break;
1281 }
1282 return err;
1283}
1284
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001285#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001286static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001287{
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001288 if (onoff) {
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001289 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1290 RX_VLAN_STRIP_ON);
1291 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1292 TX_VLAN_TAG_ON);
1293 } else {
1294 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1295 RX_VLAN_STRIP_OFF);
1296 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1297 TX_VLAN_TAG_OFF);
1298 }
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001299}
1300
1301static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
1302{
1303 struct sky2_port *sky2 = netdev_priv(dev);
1304 struct sky2_hw *hw = sky2->hw;
1305 u16 port = sky2->port;
1306
1307 netif_tx_lock_bh(dev);
1308 napi_disable(&hw->napi);
1309
1310 sky2->vlgrp = grp;
1311 sky2_set_vlan_mode(hw, port, grp != NULL);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001312
David S. Millerd1d08d12008-01-07 20:53:33 -08001313 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001314 napi_enable(&hw->napi);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001315 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001316}
1317#endif
1318
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001319/* Amount of required worst case padding in rx buffer */
1320static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
1321{
1322 return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
1323}
1324
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001325/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001326 * Allocate an skb for receiving. If the MTU is large enough
1327 * make the skb non-linear with a fragment list of pages.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001328 */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001329static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001330{
1331 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001332 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001333
Stephen Hemminger724b6942009-08-18 15:17:10 +00001334 skb = netdev_alloc_skb(sky2->netdev,
1335 sky2->rx_data_size + sky2_rx_pad(sky2->hw));
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001336 if (!skb)
1337 goto nomem;
1338
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001339 if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001340 unsigned char *start;
1341 /*
1342 * Workaround for a bug in FIFO that cause hang
1343 * if the FIFO if the receive buffer is not 64 byte aligned.
1344 * The buffer returned from netdev_alloc_skb is
1345 * aligned except if slab debugging is enabled.
1346 */
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001347 start = PTR_ALIGN(skb->data, 8);
1348 skb_reserve(skb, start - skb->data);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001349 } else
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001350 skb_reserve(skb, NET_IP_ALIGN);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001351
1352 for (i = 0; i < sky2->rx_nfrags; i++) {
1353 struct page *page = alloc_page(GFP_ATOMIC);
1354
1355 if (!page)
1356 goto free_partial;
1357 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001358 }
1359
1360 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001361free_partial:
1362 kfree_skb(skb);
1363nomem:
1364 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001365}
1366
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001367static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1368{
1369 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1370}
1371
Mike McCormack200ac492010-02-12 06:58:03 +00001372static int sky2_alloc_rx_skbs(struct sky2_port *sky2)
1373{
1374 struct sky2_hw *hw = sky2->hw;
1375 unsigned i;
1376
1377 sky2->rx_data_size = sky2_get_rx_data_size(sky2);
1378
1379 /* Fill Rx ring */
1380 for (i = 0; i < sky2->rx_pending; i++) {
1381 struct rx_ring_info *re = sky2->rx_ring + i;
1382
1383 re->skb = sky2_rx_alloc(sky2);
1384 if (!re->skb)
1385 return -ENOMEM;
1386
1387 if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
1388 dev_kfree_skb(re->skb);
1389 re->skb = NULL;
1390 return -ENOMEM;
1391 }
1392 }
1393 return 0;
1394}
1395
Stephen Hemminger82788c72006-01-17 13:43:10 -08001396/*
Mike McCormack200ac492010-02-12 06:58:03 +00001397 * Setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001398 * Normal case this ends up creating one list element for skb
1399 * in the receive ring. Worst case if using large MTU and each
1400 * allocation falls on a different 64 bit region, that results
1401 * in 6 list elements per ring entry.
1402 * One element is used for checksum enable/disable, and one
1403 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001404 */
Mike McCormack200ac492010-02-12 06:58:03 +00001405static void sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001406{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001407 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001408 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001409 unsigned rxq = rxqaddr[sky2->port];
Mike McCormack39ef1102010-02-12 06:58:02 +00001410 unsigned i, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001411
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001412 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001413 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001414
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001415 /* On PCI express lowering the watermark gives better performance */
1416 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
1417 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1418
1419 /* These chips have no ram buffer?
1420 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001421 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
stephen hemmingerc1cd0a82010-03-29 07:36:18 +00001422 hw->chip_rev > CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001423 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001424
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001425 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1426
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001427 if (!(hw->flags & SKY2_HW_NEW_LE))
1428 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001429
Mike McCormack200ac492010-02-12 06:58:03 +00001430 /* submit Rx ring */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001431 for (i = 0; i < sky2->rx_pending; i++) {
1432 re = sky2->rx_ring + i;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001433 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001434 }
1435
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001436 /*
1437 * The receiver hangs if it receives frames larger than the
1438 * packet buffer. As a workaround, truncate oversize frames, but
1439 * the register is limited to 9 bits, so if you do frames > 2052
1440 * you better get the MTU right!
1441 */
Mike McCormack39ef1102010-02-12 06:58:02 +00001442 thresh = sky2_get_rx_threshold(sky2);
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001443 if (thresh > 0x1ff)
1444 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1445 else {
1446 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1447 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1448 }
1449
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001450 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001451 sky2_rx_update(sky2, rxq);
Stephen Hemminger877c8572009-10-29 06:37:08 +00001452
1453 if (hw->chip_id == CHIP_ID_YUKON_EX ||
1454 hw->chip_id == CHIP_ID_YUKON_SUPR) {
1455 /*
1456 * Disable flushing of non ASF packets;
1457 * must be done after initializing the BMUs;
1458 * drivers without ASF support should do this too, otherwise
1459 * it may happen that they cannot run on ASF devices;
1460 * remember that the MAC FIFO isn't reset during initialization.
1461 */
1462 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_MACSEC_FLUSH_OFF);
1463 }
1464
1465 if (hw->chip_id >= CHIP_ID_YUKON_SUPR) {
1466 /* Enable RX Home Address & Routing Header checksum fix */
1467 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_FL_CTRL),
1468 RX_IPV6_SA_MOB_ENA | RX_IPV6_DA_MOB_ENA);
1469
1470 /* Enable TX Home Address & Routing Header checksum fix */
1471 sky2_write32(hw, Q_ADDR(txqaddr[sky2->port], Q_TEST),
1472 TBMU_TEST_HOME_ADD_FIX_EN | TBMU_TEST_ROUTING_ADD_FIX_EN);
1473 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001474}
1475
Mike McCormack90bbebb2009-09-01 03:21:35 +00001476static int sky2_alloc_buffers(struct sky2_port *sky2)
1477{
1478 struct sky2_hw *hw = sky2->hw;
1479
1480 /* must be power of 2 */
1481 sky2->tx_le = pci_alloc_consistent(hw->pdev,
1482 sky2->tx_ring_size *
1483 sizeof(struct sky2_tx_le),
1484 &sky2->tx_le_map);
1485 if (!sky2->tx_le)
1486 goto nomem;
1487
1488 sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
1489 GFP_KERNEL);
1490 if (!sky2->tx_ring)
1491 goto nomem;
1492
1493 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1494 &sky2->rx_le_map);
1495 if (!sky2->rx_le)
1496 goto nomem;
1497 memset(sky2->rx_le, 0, RX_LE_BYTES);
1498
1499 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
1500 GFP_KERNEL);
1501 if (!sky2->rx_ring)
1502 goto nomem;
1503
Mike McCormack200ac492010-02-12 06:58:03 +00001504 return sky2_alloc_rx_skbs(sky2);
Mike McCormack90bbebb2009-09-01 03:21:35 +00001505nomem:
1506 return -ENOMEM;
1507}
1508
1509static void sky2_free_buffers(struct sky2_port *sky2)
1510{
1511 struct sky2_hw *hw = sky2->hw;
1512
Mike McCormack200ac492010-02-12 06:58:03 +00001513 sky2_rx_clean(sky2);
1514
Mike McCormack90bbebb2009-09-01 03:21:35 +00001515 if (sky2->rx_le) {
1516 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1517 sky2->rx_le, sky2->rx_le_map);
1518 sky2->rx_le = NULL;
1519 }
1520 if (sky2->tx_le) {
1521 pci_free_consistent(hw->pdev,
1522 sky2->tx_ring_size * sizeof(struct sky2_tx_le),
1523 sky2->tx_le, sky2->tx_le_map);
1524 sky2->tx_le = NULL;
1525 }
1526 kfree(sky2->tx_ring);
1527 kfree(sky2->rx_ring);
1528
1529 sky2->tx_ring = NULL;
1530 sky2->rx_ring = NULL;
1531}
1532
Mike McCormackea0f71e2010-02-12 06:58:04 +00001533static void sky2_hw_up(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001534{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001535 struct sky2_hw *hw = sky2->hw;
1536 unsigned port = sky2->port;
Mike McCormackea0f71e2010-02-12 06:58:04 +00001537 u32 ramsize;
1538 int cap;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001539 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001540
Mike McCormackea0f71e2010-02-12 06:58:04 +00001541 tx_init(sky2);
1542
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001543 /*
1544 * On dual port PCI-X card, there is an problem where status
1545 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001546 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001547 if (otherdev && netif_running(otherdev) &&
1548 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001549 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001550
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001551 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001552 cmd &= ~PCI_X_CMD_MAX_SPLIT;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001553 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
Mike McCormackea0f71e2010-02-12 06:58:04 +00001554 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001555
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001556 sky2_mac_init(hw, port);
1557
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001558 /* Register is number of 4K blocks on internal RAM buffer. */
1559 ramsize = sky2_read8(hw, B2_E_0) * 4;
1560 if (ramsize > 0) {
Stephen Hemminger67712902006-12-04 15:53:45 -08001561 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001562
Joe Perchesada1db52010-02-17 15:01:59 +00001563 netdev_dbg(sky2->netdev, "ram buffer %dK\n", ramsize);
Stephen Hemminger67712902006-12-04 15:53:45 -08001564 if (ramsize < 16)
1565 rxspace = ramsize / 2;
1566 else
1567 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001568
Stephen Hemminger67712902006-12-04 15:53:45 -08001569 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1570 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1571
1572 /* Make sure SyncQ is disabled */
1573 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1574 RB_RST_SET);
1575 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001576
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001577 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001578
Stephen Hemminger69161612007-06-04 17:23:26 -07001579 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1580 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1581 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1582
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001583 /* Set almost empty threshold */
Joe Perches8e95a202009-12-03 07:58:21 +00001584 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
1585 hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001586 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001587
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001588 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001589 sky2->tx_ring_size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001590
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001591#ifdef SKY2_VLAN_TAG_USED
1592 sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
1593#endif
1594
Mike McCormack200ac492010-02-12 06:58:03 +00001595 sky2_rx_start(sky2);
Mike McCormackea0f71e2010-02-12 06:58:04 +00001596}
1597
1598/* Bring up network interface. */
1599static int sky2_up(struct net_device *dev)
1600{
1601 struct sky2_port *sky2 = netdev_priv(dev);
1602 struct sky2_hw *hw = sky2->hw;
1603 unsigned port = sky2->port;
1604 u32 imask;
1605 int err;
1606
1607 netif_carrier_off(dev);
1608
1609 err = sky2_alloc_buffers(sky2);
1610 if (err)
1611 goto err_out;
1612
1613 sky2_hw_up(sky2);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001614
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001615 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001616 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001617 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001618 sky2_write32(hw, B0_IMSK, imask);
Stephen Hemminger1fd82f32009-06-17 07:30:34 +00001619 sky2_read32(hw, B0_IMSK);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001620
Joe Perches6c35aba2010-02-15 08:34:21 +00001621 netif_info(sky2, ifup, dev, "enabling interface\n");
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07001622
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001623 return 0;
1624
1625err_out:
Mike McCormack90bbebb2009-09-01 03:21:35 +00001626 sky2_free_buffers(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001627 return err;
1628}
1629
Stephen Hemminger793b8832005-09-14 16:06:14 -07001630/* Modular subtraction in ring */
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001631static inline int tx_inuse(const struct sky2_port *sky2)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001632{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001633 return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001634}
1635
1636/* Number of list elements available for next tx */
1637static inline int tx_avail(const struct sky2_port *sky2)
1638{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001639 return sky2->tx_pending - tx_inuse(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001640}
1641
1642/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001643static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001644{
1645 unsigned count;
1646
Stephen Hemminger07e31632009-09-14 06:12:55 +00001647 count = (skb_shinfo(skb)->nr_frags + 1)
1648 * (sizeof(dma_addr_t) / sizeof(u32));
Stephen Hemminger793b8832005-09-14 16:06:14 -07001649
Herbert Xu89114af2006-07-08 13:34:32 -07001650 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001651 ++count;
Stephen Hemminger07e31632009-09-14 06:12:55 +00001652 else if (sizeof(dma_addr_t) == sizeof(u32))
1653 ++count; /* possible vlan */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001654
Patrick McHardy84fa7932006-08-29 16:44:56 -07001655 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001656 ++count;
1657
1658 return count;
1659}
1660
stephen hemmingerf6815072010-02-01 13:41:47 +00001661static void sky2_tx_unmap(struct pci_dev *pdev, struct tx_ring_info *re)
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001662{
1663 if (re->flags & TX_MAP_SINGLE)
1664 pci_unmap_single(pdev, pci_unmap_addr(re, mapaddr),
1665 pci_unmap_len(re, maplen),
1666 PCI_DMA_TODEVICE);
1667 else if (re->flags & TX_MAP_PAGE)
1668 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1669 pci_unmap_len(re, maplen),
1670 PCI_DMA_TODEVICE);
stephen hemmingerf6815072010-02-01 13:41:47 +00001671 re->flags = 0;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001672}
1673
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001674/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001675 * Put one packet in ring for transmit.
1676 * A single packet can generate multiple list elements, and
1677 * the number of ring elements will probably be less than the number
1678 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001679 */
Stephen Hemminger613573252009-08-31 19:50:58 +00001680static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
1681 struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001682{
1683 struct sky2_port *sky2 = netdev_priv(dev);
1684 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001685 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001686 struct tx_ring_info *re;
Mike McCormack9b289c32009-08-14 05:15:12 +00001687 unsigned i, len;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001688 dma_addr_t mapping;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001689 u32 upper;
1690 u16 slot;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001691 u16 mss;
1692 u8 ctrl;
1693
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001694 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1695 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001696
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001697 len = skb_headlen(skb);
1698 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001699
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001700 if (pci_dma_mapping_error(hw->pdev, mapping))
1701 goto mapping_error;
1702
Mike McCormack9b289c32009-08-14 05:15:12 +00001703 slot = sky2->tx_prod;
Joe Perches6c35aba2010-02-15 08:34:21 +00001704 netif_printk(sky2, tx_queued, KERN_DEBUG, dev,
1705 "tx queued, slot %u, len %d\n", slot, skb->len);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001706
Stephen Hemminger86c68872008-01-10 16:14:12 -08001707 /* Send high bits if needed */
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001708 upper = upper_32_bits(mapping);
1709 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001710 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001711 le->addr = cpu_to_le32(upper);
1712 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001713 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001714 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001715
1716 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001717 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001718 if (mss != 0) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001719
1720 if (!(hw->flags & SKY2_HW_NEW_LE))
Stephen Hemminger69161612007-06-04 17:23:26 -07001721 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001722
Stephen Hemminger69161612007-06-04 17:23:26 -07001723 if (mss != sky2->tx_last_mss) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001724 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001725 le->addr = cpu_to_le32(mss);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001726
1727 if (hw->flags & SKY2_HW_NEW_LE)
Stephen Hemminger69161612007-06-04 17:23:26 -07001728 le->opcode = OP_MSS | HW_OWNER;
1729 else
1730 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001731 sky2->tx_last_mss = mss;
1732 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001733 }
1734
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001735 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001736#ifdef SKY2_VLAN_TAG_USED
1737 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1738 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1739 if (!le) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001740 le = get_tx_le(sky2, &slot);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001741 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001742 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001743 } else
1744 le->opcode |= OP_VLAN;
1745 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1746 ctrl |= INS_VLAN;
1747 }
1748#endif
1749
1750 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001751 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001752 /* On Yukon EX (some versions) encoding change. */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001753 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
Stephen Hemminger69161612007-06-04 17:23:26 -07001754 ctrl |= CALSUM; /* auto checksum */
1755 else {
1756 const unsigned offset = skb_transport_offset(skb);
1757 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001758
Stephen Hemminger69161612007-06-04 17:23:26 -07001759 tcpsum = offset << 16; /* sum start */
1760 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001761
Stephen Hemminger69161612007-06-04 17:23:26 -07001762 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1763 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1764 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001765
Stephen Hemminger69161612007-06-04 17:23:26 -07001766 if (tcpsum != sky2->tx_tcpsum) {
1767 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001768
Mike McCormack9b289c32009-08-14 05:15:12 +00001769 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001770 le->addr = cpu_to_le32(tcpsum);
1771 le->length = 0; /* initial checksum value */
1772 le->ctrl = 1; /* one packet */
1773 le->opcode = OP_TCPLISW | HW_OWNER;
1774 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001775 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001776 }
1777
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001778 re = sky2->tx_ring + slot;
1779 re->flags = TX_MAP_SINGLE;
1780 pci_unmap_addr_set(re, mapaddr, mapping);
1781 pci_unmap_len_set(re, maplen, len);
1782
Mike McCormack9b289c32009-08-14 05:15:12 +00001783 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001784 le->addr = cpu_to_le32(lower_32_bits(mapping));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001785 le->length = cpu_to_le16(len);
1786 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001787 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001788
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001789
1790 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001791 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001792
1793 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1794 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001795
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001796 if (pci_dma_mapping_error(hw->pdev, mapping))
1797 goto mapping_unwind;
1798
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001799 upper = upper_32_bits(mapping);
1800 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001801 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001802 le->addr = cpu_to_le32(upper);
1803 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001804 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001805 }
1806
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001807 re = sky2->tx_ring + slot;
1808 re->flags = TX_MAP_PAGE;
1809 pci_unmap_addr_set(re, mapaddr, mapping);
1810 pci_unmap_len_set(re, maplen, frag->size);
1811
Mike McCormack9b289c32009-08-14 05:15:12 +00001812 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001813 le->addr = cpu_to_le32(lower_32_bits(mapping));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001814 le->length = cpu_to_le16(frag->size);
1815 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001816 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001817 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001818
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001819 re->skb = skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001820 le->ctrl |= EOP;
1821
Mike McCormack9b289c32009-08-14 05:15:12 +00001822 sky2->tx_prod = slot;
1823
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001824 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1825 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001826
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001827 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001828
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001829 return NETDEV_TX_OK;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001830
1831mapping_unwind:
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001832 for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001833 re = sky2->tx_ring + i;
1834
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001835 sky2_tx_unmap(hw->pdev, re);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001836 }
1837
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001838mapping_error:
1839 if (net_ratelimit())
1840 dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
1841 dev_kfree_skb(skb);
1842 return NETDEV_TX_OK;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001843}
1844
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001845/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001846 * Free ring elements from starting at tx_cons until "done"
1847 *
Stephen Hemminger481cea42009-08-14 15:33:19 -07001848 * NB:
1849 * 1. The hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001850 * buffers so make sure not to free skb to early.
Stephen Hemminger481cea42009-08-14 15:33:19 -07001851 * 2. This may run in parallel start_xmit because the it only
1852 * looks at the tail of the queue of FIFO (tx_cons), not
1853 * the head (tx_prod)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001854 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001855static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001856{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001857 struct net_device *dev = sky2->netdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001858 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001859
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001860 BUG_ON(done >= sky2->tx_ring_size);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001861
Stephen Hemminger291ea612006-09-26 11:57:41 -07001862 for (idx = sky2->tx_cons; idx != done;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001863 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001864 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001865 struct sk_buff *skb = re->skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001866
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001867 sky2_tx_unmap(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001868
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001869 if (skb) {
Joe Perches6c35aba2010-02-15 08:34:21 +00001870 netif_printk(sky2, tx_done, KERN_DEBUG, dev,
1871 "tx done %u\n", idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001872
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07001873 dev->stats.tx_packets++;
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001874 dev->stats.tx_bytes += skb->len;
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08001875
stephen hemmingerf6815072010-02-01 13:41:47 +00001876 re->skb = NULL;
Stephen Hemminger724b6942009-08-18 15:17:10 +00001877 dev_kfree_skb_any(skb);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001878
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001879 sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001880 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001881 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001882
Stephen Hemminger291ea612006-09-26 11:57:41 -07001883 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001884 smp_mb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001885}
1886
Mike McCormack264bb4f2009-08-14 05:15:14 +00001887static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
Mike McCormacka5109962009-08-14 05:15:13 +00001888{
Mike McCormacka5109962009-08-14 05:15:13 +00001889 /* Disable Force Sync bit and Enable Alloc bit */
1890 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1891 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1892
1893 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1894 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1895 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1896
1897 /* Reset the PCI FIFO of the async Tx queue */
1898 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1899 BMU_RST_SET | BMU_FIFO_RST);
1900
1901 /* Reset the Tx prefetch units */
1902 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1903 PREF_UNIT_RST_SET);
1904
1905 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1906 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1907}
1908
Mike McCormackf2b31cb2010-02-12 06:58:05 +00001909static void sky2_hw_down(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001910{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001911 struct sky2_hw *hw = sky2->hw;
1912 unsigned port = sky2->port;
Mike McCormackf2b31cb2010-02-12 06:58:05 +00001913 u16 ctrl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001914
Stephen Hemmingerd104aca2009-06-17 07:30:32 +00001915 /* Force flow control off */
1916 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001917
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001918 /* Stop transmitter */
1919 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1920 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1921
1922 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001923 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001924
1925 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001926 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001927 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1928
1929 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1930
1931 /* Workaround shared GMAC reset */
Joe Perches8e95a202009-12-03 07:58:21 +00001932 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 &&
1933 port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001934 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1935
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001936 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001937
Stephen Hemminger6c835042009-06-17 07:30:35 +00001938 /* Force any delayed status interrrupt and NAPI */
1939 sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
1940 sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
1941 sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
1942 sky2_read8(hw, STAT_ISR_TIMER_CTRL);
1943
Mike McCormacka947a392009-07-21 20:57:56 -07001944 sky2_rx_stop(sky2);
1945
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00001946 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -07001947 sky2_phy_power_down(hw, port);
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00001948 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001949
Mike McCormack264bb4f2009-08-14 05:15:14 +00001950 sky2_tx_reset(hw, port);
1951
Stephen Hemminger481cea42009-08-14 15:33:19 -07001952 /* Free any pending frames stuck in HW queue */
1953 sky2_tx_complete(sky2, sky2->tx_prod);
Mike McCormackf2b31cb2010-02-12 06:58:05 +00001954}
1955
1956/* Network shutdown */
1957static int sky2_down(struct net_device *dev)
1958{
1959 struct sky2_port *sky2 = netdev_priv(dev);
Mike McCormack8a0c9222010-02-12 06:58:06 +00001960 struct sky2_hw *hw = sky2->hw;
Mike McCormackf2b31cb2010-02-12 06:58:05 +00001961
1962 /* Never really got started! */
1963 if (!sky2->tx_le)
1964 return 0;
1965
Joe Perches6c35aba2010-02-15 08:34:21 +00001966 netif_info(sky2, ifdown, dev, "disabling interface\n");
Mike McCormackf2b31cb2010-02-12 06:58:05 +00001967
Mike McCormack8a0c9222010-02-12 06:58:06 +00001968 /* Disable port IRQ */
1969 sky2_write32(hw, B0_IMSK,
1970 sky2_read32(hw, B0_IMSK) & ~portirq_msk[sky2->port]);
1971 sky2_read32(hw, B0_IMSK);
1972
1973 synchronize_irq(hw->pdev->irq);
1974 napi_synchronize(&hw->napi);
1975
Mike McCormackf2b31cb2010-02-12 06:58:05 +00001976 sky2_hw_down(sky2);
Stephen Hemminger481cea42009-08-14 15:33:19 -07001977
Mike McCormack90bbebb2009-09-01 03:21:35 +00001978 sky2_free_buffers(sky2);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001979
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001980 return 0;
1981}
1982
1983static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1984{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001985 if (hw->flags & SKY2_HW_FIBRE_PHY)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001986 return SPEED_1000;
1987
Stephen Hemminger05745c42007-09-19 15:36:45 -07001988 if (!(hw->flags & SKY2_HW_GIGABIT)) {
1989 if (aux & PHY_M_PS_SPEED_100)
1990 return SPEED_100;
1991 else
1992 return SPEED_10;
1993 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001994
1995 switch (aux & PHY_M_PS_SPEED_MSK) {
1996 case PHY_M_PS_SPEED_1000:
1997 return SPEED_1000;
1998 case PHY_M_PS_SPEED_100:
1999 return SPEED_100;
2000 default:
2001 return SPEED_10;
2002 }
2003}
2004
2005static void sky2_link_up(struct sky2_port *sky2)
2006{
2007 struct sky2_hw *hw = sky2->hw;
2008 unsigned port = sky2->port;
2009 u16 reg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002010 static const char *fc_name[] = {
2011 [FC_NONE] = "none",
2012 [FC_TX] = "tx",
2013 [FC_RX] = "rx",
2014 [FC_BOTH] = "both",
2015 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002016
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002017 /* enable Rx/Tx */
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002018 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002019 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
2020 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002021
2022 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
2023
2024 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002025
Stephen Hemminger75e80682007-09-19 15:36:46 -07002026 mod_timer(&hw->watchdog_timer, jiffies + 1);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002027
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002028 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002029 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002030 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
2031
Joe Perches6c35aba2010-02-15 08:34:21 +00002032 netif_info(sky2, link, sky2->netdev,
2033 "Link is up at %d Mbps, %s duplex, flow control %s\n",
2034 sky2->speed,
2035 sky2->duplex == DUPLEX_FULL ? "full" : "half",
2036 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002037}
2038
2039static void sky2_link_down(struct sky2_port *sky2)
2040{
2041 struct sky2_hw *hw = sky2->hw;
2042 unsigned port = sky2->port;
2043 u16 reg;
2044
2045 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
2046
2047 reg = gma_read16(hw, port, GM_GP_CTRL);
2048 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
2049 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002050
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002051 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002052
Brandon Philips809aaaa2009-10-29 17:01:49 -07002053 /* Turn off link LED */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002054 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
2055
Joe Perches6c35aba2010-02-15 08:34:21 +00002056 netif_info(sky2, link, sky2->netdev, "Link is down\n");
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002057
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002058 sky2_phy_init(hw, port);
2059}
2060
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002061static enum flow_control sky2_flow(int rx, int tx)
2062{
2063 if (rx)
2064 return tx ? FC_BOTH : FC_RX;
2065 else
2066 return tx ? FC_TX : FC_NONE;
2067}
2068
Stephen Hemminger793b8832005-09-14 16:06:14 -07002069static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
2070{
2071 struct sky2_hw *hw = sky2->hw;
2072 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002073 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002074
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002075 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002076 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002077 if (lpa & PHY_M_AN_RF) {
Joe Perchesada1db52010-02-17 15:01:59 +00002078 netdev_err(sky2->netdev, "remote fault\n");
Stephen Hemminger793b8832005-09-14 16:06:14 -07002079 return -1;
2080 }
2081
Stephen Hemminger793b8832005-09-14 16:06:14 -07002082 if (!(aux & PHY_M_PS_SPDUP_RES)) {
Joe Perchesada1db52010-02-17 15:01:59 +00002083 netdev_err(sky2->netdev, "speed/duplex mismatch\n");
Stephen Hemminger793b8832005-09-14 16:06:14 -07002084 return -1;
2085 }
2086
Stephen Hemminger793b8832005-09-14 16:06:14 -07002087 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07002088 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002089
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002090 /* Since the pause result bits seem to in different positions on
2091 * different chips. look at registers.
2092 */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002093 if (hw->flags & SKY2_HW_FIBRE_PHY) {
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002094 /* Shift for bits in fiber PHY */
2095 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
2096 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002097
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002098 if (advert & ADVERTISE_1000XPAUSE)
2099 advert |= ADVERTISE_PAUSE_CAP;
2100 if (advert & ADVERTISE_1000XPSE_ASYM)
2101 advert |= ADVERTISE_PAUSE_ASYM;
2102 if (lpa & LPA_1000XPAUSE)
2103 lpa |= LPA_PAUSE_CAP;
2104 if (lpa & LPA_1000XPAUSE_ASYM)
2105 lpa |= LPA_PAUSE_ASYM;
2106 }
2107
2108 sky2->flow_status = FC_NONE;
2109 if (advert & ADVERTISE_PAUSE_CAP) {
2110 if (lpa & LPA_PAUSE_CAP)
2111 sky2->flow_status = FC_BOTH;
2112 else if (advert & ADVERTISE_PAUSE_ASYM)
2113 sky2->flow_status = FC_RX;
2114 } else if (advert & ADVERTISE_PAUSE_ASYM) {
2115 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
2116 sky2->flow_status = FC_TX;
2117 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002118
Joe Perches8e95a202009-12-03 07:58:21 +00002119 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000 &&
2120 !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002121 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002122
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002123 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002124 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
2125 else
2126 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2127
2128 return 0;
2129}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002130
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002131/* Interrupt from PHY */
2132static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002133{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002134 struct net_device *dev = hw->dev[port];
2135 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002136 u16 istatus, phystat;
2137
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07002138 if (!netif_running(dev))
2139 return;
2140
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002141 spin_lock(&sky2->phy_lock);
2142 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2143 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
2144
Joe Perches6c35aba2010-02-15 08:34:21 +00002145 netif_info(sky2, intr, sky2->netdev, "phy interrupt status 0x%x 0x%x\n",
2146 istatus, phystat);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002147
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002148 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002149 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002150 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002151 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002152 }
2153
Stephen Hemminger793b8832005-09-14 16:06:14 -07002154 if (istatus & PHY_M_IS_LSP_CHANGE)
2155 sky2->speed = sky2_phy_speed(hw, phystat);
2156
2157 if (istatus & PHY_M_IS_DUP_CHANGE)
2158 sky2->duplex =
2159 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2160
2161 if (istatus & PHY_M_IS_LST_CHANGE) {
2162 if (phystat & PHY_M_PS_LINK_UP)
2163 sky2_link_up(sky2);
2164 else
2165 sky2_link_down(sky2);
2166 }
2167out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002168 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002169}
2170
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002171/* Special quick link interrupt (Yukon-2 Optima only) */
2172static void sky2_qlink_intr(struct sky2_hw *hw)
2173{
2174 struct sky2_port *sky2 = netdev_priv(hw->dev[0]);
2175 u32 imask;
2176 u16 phy;
2177
2178 /* disable irq */
2179 imask = sky2_read32(hw, B0_IMSK);
2180 imask &= ~Y2_IS_PHY_QLNK;
2181 sky2_write32(hw, B0_IMSK, imask);
2182
2183 /* reset PHY Link Detect */
2184 phy = sky2_pci_read16(hw, PSM_CONFIG_REG4);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002185 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002186 sky2_pci_write16(hw, PSM_CONFIG_REG4, phy | 1);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002187 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002188
2189 sky2_link_up(sky2);
2190}
2191
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002192/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08002193 * and tx queue is full (stopped).
2194 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002195static void sky2_tx_timeout(struct net_device *dev)
2196{
2197 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002198 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002199
Joe Perches6c35aba2010-02-15 08:34:21 +00002200 netif_err(sky2, timer, dev, "tx timeout\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002201
Joe Perchesada1db52010-02-17 15:01:59 +00002202 netdev_printk(KERN_DEBUG, dev, "transmit ring %u .. %u report=%u done=%u\n",
2203 sky2->tx_cons, sky2->tx_prod,
2204 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
2205 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002206
Stephen Hemminger81906792007-02-15 16:40:33 -08002207 /* can't restart safely under softirq */
2208 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002209}
2210
2211static int sky2_change_mtu(struct net_device *dev, int new_mtu)
2212{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002213 struct sky2_port *sky2 = netdev_priv(dev);
2214 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002215 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002216 int err;
2217 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002218 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002219
stephen hemminger44dde562010-02-12 06:58:01 +00002220 /* MTU size outside the spec */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002221 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
2222 return -EINVAL;
2223
stephen hemminger44dde562010-02-12 06:58:01 +00002224 /* MTU > 1500 on yukon FE and FE+ not allowed */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002225 if (new_mtu > ETH_DATA_LEN &&
2226 (hw->chip_id == CHIP_ID_YUKON_FE ||
2227 hw->chip_id == CHIP_ID_YUKON_FE_P))
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07002228 return -EINVAL;
2229
stephen hemminger44dde562010-02-12 06:58:01 +00002230 /* TSO, etc on Yukon Ultra and MTU > 1500 not supported */
2231 if (new_mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U)
2232 dev->features &= ~(NETIF_F_TSO|NETIF_F_SG|NETIF_F_ALL_CSUM);
2233
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002234 if (!netif_running(dev)) {
2235 dev->mtu = new_mtu;
2236 return 0;
2237 }
2238
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002239 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002240 sky2_write32(hw, B0_IMSK, 0);
2241
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002242 dev->trans_start = jiffies; /* prevent tx timeout */
2243 netif_stop_queue(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002244 napi_disable(&hw->napi);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002245
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002246 synchronize_irq(hw->pdev->irq);
2247
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002248 if (!(hw->flags & SKY2_HW_RAM_BUFFER))
Stephen Hemminger69161612007-06-04 17:23:26 -07002249 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002250
2251 ctl = gma_read16(hw, port, GM_GP_CTRL);
2252 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002253 sky2_rx_stop(sky2);
2254 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002255
2256 dev->mtu = new_mtu;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002257
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002258 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
2259 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002260
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002261 if (dev->mtu > ETH_DATA_LEN)
2262 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002263
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002264 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002265
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002266 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002267
Mike McCormack200ac492010-02-12 06:58:03 +00002268 err = sky2_alloc_rx_skbs(sky2);
2269 if (!err)
2270 sky2_rx_start(sky2);
2271 else
2272 sky2_rx_clean(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002273 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002274
David S. Millerd1d08d12008-01-07 20:53:33 -08002275 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002276 napi_enable(&hw->napi);
2277
Stephen Hemminger1b537562005-12-20 15:08:07 -08002278 if (err)
2279 dev_close(dev);
2280 else {
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002281 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002282
Stephen Hemminger1b537562005-12-20 15:08:07 -08002283 netif_wake_queue(dev);
2284 }
2285
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002286 return err;
2287}
2288
Stephen Hemminger14d02632006-09-26 11:57:43 -07002289/* For small just reuse existing skb for next receive */
2290static struct sk_buff *receive_copy(struct sky2_port *sky2,
2291 const struct rx_ring_info *re,
2292 unsigned length)
2293{
2294 struct sk_buff *skb;
2295
Eric Dumazet89d71a62009-10-13 05:34:20 +00002296 skb = netdev_alloc_skb_ip_align(sky2->netdev, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002297 if (likely(skb)) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07002298 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2299 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002300 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002301 skb->ip_summed = re->skb->ip_summed;
2302 skb->csum = re->skb->csum;
2303 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2304 length, PCI_DMA_FROMDEVICE);
2305 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002306 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002307 }
2308 return skb;
2309}
2310
2311/* Adjust length of skb with fragments to match received data */
2312static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2313 unsigned int length)
2314{
2315 int i, num_frags;
2316 unsigned int size;
2317
2318 /* put header into skb */
2319 size = min(length, hdr_space);
2320 skb->tail += size;
2321 skb->len += size;
2322 length -= size;
2323
2324 num_frags = skb_shinfo(skb)->nr_frags;
2325 for (i = 0; i < num_frags; i++) {
2326 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2327
2328 if (length == 0) {
2329 /* don't need this page */
2330 __free_page(frag->page);
2331 --skb_shinfo(skb)->nr_frags;
2332 } else {
2333 size = min(length, (unsigned) PAGE_SIZE);
2334
2335 frag->size = size;
2336 skb->data_len += size;
2337 skb->truesize += size;
2338 skb->len += size;
2339 length -= size;
2340 }
2341 }
2342}
2343
2344/* Normal packet - take skb from ring element and put in a new one */
2345static struct sk_buff *receive_new(struct sky2_port *sky2,
2346 struct rx_ring_info *re,
2347 unsigned int length)
2348{
stephen hemminger3fbd9182010-02-01 13:45:41 +00002349 struct sk_buff *skb;
2350 struct rx_ring_info nre;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002351 unsigned hdr_space = sky2->rx_data_size;
2352
stephen hemminger3fbd9182010-02-01 13:45:41 +00002353 nre.skb = sky2_rx_alloc(sky2);
2354 if (unlikely(!nre.skb))
2355 goto nobuf;
2356
2357 if (sky2_rx_map_skb(sky2->hw->pdev, &nre, hdr_space))
2358 goto nomap;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002359
2360 skb = re->skb;
2361 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002362 prefetch(skb->data);
stephen hemminger3fbd9182010-02-01 13:45:41 +00002363 *re = nre;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002364
2365 if (skb_shinfo(skb)->nr_frags)
2366 skb_put_frags(skb, hdr_space, length);
2367 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002368 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002369 return skb;
stephen hemminger3fbd9182010-02-01 13:45:41 +00002370
2371nomap:
2372 dev_kfree_skb(nre.skb);
2373nobuf:
2374 return NULL;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002375}
2376
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002377/*
2378 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002379 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002380 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002381static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002382 u16 length, u32 status)
2383{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002384 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002385 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002386 struct sk_buff *skb = NULL;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002387 u16 count = (status & GMR_FS_LEN) >> 16;
2388
2389#ifdef SKY2_VLAN_TAG_USED
2390 /* Account for vlan tag */
2391 if (sky2->vlgrp && (status & GMR_FS_VLAN))
2392 count -= VLAN_HLEN;
2393#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002394
Joe Perches6c35aba2010-02-15 08:34:21 +00002395 netif_printk(sky2, rx_status, KERN_DEBUG, dev,
2396 "rx slot %u status 0x%x len %d\n",
2397 sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002398
Stephen Hemminger793b8832005-09-14 16:06:14 -07002399 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002400 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002401
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002402 /* This chip has hardware problems that generates bogus status.
2403 * So do only marginal checking and expect higher level protocols
2404 * to handle crap frames.
2405 */
2406 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2407 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2408 length != count)
2409 goto okay;
2410
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002411 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002412 goto error;
2413
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002414 if (!(status & GMR_FS_RX_OK))
2415 goto resubmit;
2416
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002417 /* if length reported by DMA does not match PHY, packet was truncated */
2418 if (length != count)
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002419 goto len_error;
Stephen Hemminger71749532007-07-09 15:33:40 -07002420
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002421okay:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002422 if (length < copybreak)
2423 skb = receive_copy(sky2, re, length);
2424 else
2425 skb = receive_new(sky2, re, length);
Stephen Hemminger90c30332010-02-03 08:31:12 +00002426
2427 dev->stats.rx_dropped += (skb == NULL);
2428
Stephen Hemminger793b8832005-09-14 16:06:14 -07002429resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002430 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002431
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002432 return skb;
2433
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002434len_error:
Stephen Hemminger71749532007-07-09 15:33:40 -07002435 /* Truncation of overlength packets
2436 causes PHY length to not match MAC length */
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002437 ++dev->stats.rx_length_errors;
Joe Perches6c35aba2010-02-15 08:34:21 +00002438 if (net_ratelimit())
2439 netif_info(sky2, rx_err, dev,
2440 "rx length error: status %#x length %d\n",
2441 status, length);
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002442 goto resubmit;
Stephen Hemminger71749532007-07-09 15:33:40 -07002443
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002444error:
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002445 ++dev->stats.rx_errors;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002446 if (status & GMR_FS_RX_FF_OV) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002447 dev->stats.rx_over_errors++;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002448 goto resubmit;
2449 }
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002450
Joe Perches6c35aba2010-02-15 08:34:21 +00002451 if (net_ratelimit())
2452 netif_info(sky2, rx_err, dev,
2453 "rx error, status 0x%x length %d\n", status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002454
2455 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002456 dev->stats.rx_length_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002457 if (status & GMR_FS_FRAGMENT)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002458 dev->stats.rx_frame_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002459 if (status & GMR_FS_CRC_ERR)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002460 dev->stats.rx_crc_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002461
Stephen Hemminger793b8832005-09-14 16:06:14 -07002462 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002463}
2464
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002465/* Transmit complete */
2466static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002467{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002468 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002469
Mike McCormack8a0c9222010-02-12 06:58:06 +00002470 if (netif_running(dev)) {
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002471 sky2_tx_complete(sky2, last);
Mike McCormack8a0c9222010-02-12 06:58:06 +00002472
2473 /* Wake unless it's detached, and called e.g. from sky2_down() */
2474 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
2475 netif_wake_queue(dev);
2476 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002477}
2478
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002479static inline void sky2_skb_rx(const struct sky2_port *sky2,
2480 u32 status, struct sk_buff *skb)
2481{
2482#ifdef SKY2_VLAN_TAG_USED
2483 u16 vlan_tag = be16_to_cpu(sky2->rx_tag);
2484 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2485 if (skb->ip_summed == CHECKSUM_NONE)
2486 vlan_hwaccel_receive_skb(skb, sky2->vlgrp, vlan_tag);
2487 else
2488 vlan_gro_receive(&sky2->hw->napi, sky2->vlgrp,
2489 vlan_tag, skb);
2490 return;
2491 }
2492#endif
2493 if (skb->ip_summed == CHECKSUM_NONE)
2494 netif_receive_skb(skb);
2495 else
2496 napi_gro_receive(&sky2->hw->napi, skb);
2497}
2498
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002499static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
2500 unsigned packets, unsigned bytes)
2501{
2502 if (packets) {
2503 struct net_device *dev = hw->dev[port];
2504
2505 dev->stats.rx_packets += packets;
2506 dev->stats.rx_bytes += bytes;
2507 dev->last_rx = jiffies;
2508 sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
2509 }
2510}
2511
stephen hemminger375c5682010-02-07 06:28:36 +00002512static void sky2_rx_checksum(struct sky2_port *sky2, u32 status)
2513{
2514 /* If this happens then driver assuming wrong format for chip type */
2515 BUG_ON(sky2->hw->flags & SKY2_HW_NEW_LE);
2516
2517 /* Both checksum counters are programmed to start at
2518 * the same offset, so unless there is a problem they
2519 * should match. This failure is an early indication that
2520 * hardware receive checksumming won't work.
2521 */
2522 if (likely((u16)(status >> 16) == (u16)status)) {
2523 struct sk_buff *skb = sky2->rx_ring[sky2->rx_next].skb;
2524 skb->ip_summed = CHECKSUM_COMPLETE;
2525 skb->csum = le16_to_cpu(status);
2526 } else {
2527 dev_notice(&sky2->hw->pdev->dev,
2528 "%s: receive checksum problem (status = %#x)\n",
2529 sky2->netdev->name, status);
2530
2531 /* Disable checksum offload */
2532 sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
2533 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2534 BMU_DIS_RX_CHKSUM);
2535 }
2536}
2537
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002538/* Process status response ring */
Stephen Hemminger26691832007-10-11 18:31:13 -07002539static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002540{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002541 int work_done = 0;
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002542 unsigned int total_bytes[2] = { 0 };
2543 unsigned int total_packets[2] = { 0 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002544
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002545 rmb();
Stephen Hemminger26691832007-10-11 18:31:13 -07002546 do {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002547 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002548 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002549 unsigned port;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002550 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002551 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002552 u32 status;
2553 u16 length;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002554 u8 opcode = le->opcode;
2555
2556 if (!(opcode & HW_OWNER))
2557 break;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002558
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07002559 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002560
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002561 port = le->css & CSS_LINK_BIT;
Stephen Hemminger69161612007-06-04 17:23:26 -07002562 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002563 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002564 length = le16_to_cpu(le->length);
2565 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002566
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002567 le->opcode = 0;
2568 switch (opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002569 case OP_RXSTAT:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002570 total_packets[port]++;
2571 total_bytes[port] += length;
Stephen Hemminger90c30332010-02-03 08:31:12 +00002572
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002573 skb = sky2_receive(dev, length, status);
Stephen Hemminger90c30332010-02-03 08:31:12 +00002574 if (!skb)
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002575 break;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002576
Stephen Hemminger69161612007-06-04 17:23:26 -07002577 /* This chip reports checksum status differently */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002578 if (hw->flags & SKY2_HW_NEW_LE) {
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002579 if ((sky2->flags & SKY2_FLAG_RX_CHECKSUM) &&
Stephen Hemminger69161612007-06-04 17:23:26 -07002580 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2581 (le->css & CSS_TCPUDPCSOK))
2582 skb->ip_summed = CHECKSUM_UNNECESSARY;
2583 else
2584 skb->ip_summed = CHECKSUM_NONE;
2585 }
2586
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002587 skb->protocol = eth_type_trans(skb, dev);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002588
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002589 sky2_skb_rx(sky2, status, skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002590
Stephen Hemminger22e11702006-07-12 15:23:48 -07002591 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002592 if (++work_done >= to_do)
2593 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002594 break;
2595
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002596#ifdef SKY2_VLAN_TAG_USED
2597 case OP_RXVLAN:
2598 sky2->rx_tag = length;
2599 break;
2600
2601 case OP_RXCHKSVLAN:
2602 sky2->rx_tag = length;
2603 /* fall through */
2604#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002605 case OP_RXCHKS:
stephen hemminger375c5682010-02-07 06:28:36 +00002606 if (likely(sky2->flags & SKY2_FLAG_RX_CHECKSUM))
2607 sky2_rx_checksum(sky2, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002608 break;
2609
2610 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002611 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002612 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002613 if (hw->dev[1])
2614 sky2_tx_done(hw->dev[1],
2615 ((status >> 24) & 0xff)
2616 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002617 break;
2618
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002619 default:
2620 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002621 pr_warning("unknown status opcode 0x%x\n", opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002622 }
Stephen Hemminger26691832007-10-11 18:31:13 -07002623 } while (hw->st_idx != idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002624
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002625 /* Fully processed status ring so clear irq */
2626 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2627
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002628exit_loop:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002629 sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
2630 sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002631
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002632 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002633}
2634
2635static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2636{
2637 struct net_device *dev = hw->dev[port];
2638
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002639 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002640 netdev_info(dev, "hw error interrupt status 0x%x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002641
2642 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002643 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002644 netdev_err(dev, "ram data read parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002645 /* Clear IRQ */
2646 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2647 }
2648
2649 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002650 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002651 netdev_err(dev, "ram data write parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002652
2653 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2654 }
2655
2656 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002657 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002658 netdev_err(dev, "MAC parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002659 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2660 }
2661
2662 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002663 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002664 netdev_err(dev, "RX parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002665 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2666 }
2667
2668 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002669 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002670 netdev_err(dev, "TCP segmentation error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002671 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2672 }
2673}
2674
2675static void sky2_hw_intr(struct sky2_hw *hw)
2676{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002677 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002678 u32 status = sky2_read32(hw, B0_HWE_ISRC);
Stephen Hemminger555382c2007-08-29 12:58:14 -07002679 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2680
2681 status &= hwmsk;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002682
Stephen Hemminger793b8832005-09-14 16:06:14 -07002683 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002684 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002685
2686 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002687 u16 pci_err;
2688
stephen hemmingera40ccc62010-01-24 18:46:06 +00002689 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002690 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002691 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002692 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002693 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002694
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002695 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002696 pci_err | PCI_STATUS_ERROR_BITS);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002697 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002698 }
2699
2700 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002701 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger555382c2007-08-29 12:58:14 -07002702 u32 err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002703
stephen hemmingera40ccc62010-01-24 18:46:06 +00002704 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002705 err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2706 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2707 0xfffffffful);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002708 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002709 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
Stephen Hemmingercf06ffb2007-11-05 15:52:13 -08002710
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002711 sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002712 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002713 }
2714
2715 if (status & Y2_HWE_L1_MASK)
2716 sky2_hw_error(hw, 0, status);
2717 status >>= 8;
2718 if (status & Y2_HWE_L1_MASK)
2719 sky2_hw_error(hw, 1, status);
2720}
2721
2722static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2723{
2724 struct net_device *dev = hw->dev[port];
2725 struct sky2_port *sky2 = netdev_priv(dev);
2726 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2727
Joe Perches6c35aba2010-02-15 08:34:21 +00002728 netif_info(sky2, intr, dev, "mac interrupt status 0x%x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002729
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002730 if (status & GM_IS_RX_CO_OV)
2731 gma_read16(hw, port, GM_RX_IRQ_SRC);
2732
2733 if (status & GM_IS_TX_CO_OV)
2734 gma_read16(hw, port, GM_TX_IRQ_SRC);
2735
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002736 if (status & GM_IS_RX_FF_OR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002737 ++dev->stats.rx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002738 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2739 }
2740
2741 if (status & GM_IS_TX_FF_UR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002742 ++dev->stats.tx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002743 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2744 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002745}
2746
Stephen Hemminger40b01722007-04-11 14:47:59 -07002747/* This should never happen it is a bug. */
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002748static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002749{
2750 struct net_device *dev = hw->dev[port];
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002751 u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002752
Joe Perchesada1db52010-02-17 15:01:59 +00002753 dev_err(&hw->pdev->dev, "%s: descriptor error q=%#x get=%u put=%u\n",
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002754 dev->name, (unsigned) q, (unsigned) idx,
2755 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002756
Stephen Hemminger40b01722007-04-11 14:47:59 -07002757 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002758}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002759
Stephen Hemminger75e80682007-09-19 15:36:46 -07002760static int sky2_rx_hung(struct net_device *dev)
2761{
2762 struct sky2_port *sky2 = netdev_priv(dev);
2763 struct sky2_hw *hw = sky2->hw;
2764 unsigned port = sky2->port;
2765 unsigned rxq = rxqaddr[port];
2766 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2767 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2768 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2769 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2770
2771 /* If idle and MAC or PCI is stuck */
2772 if (sky2->check.last == dev->last_rx &&
2773 ((mac_rp == sky2->check.mac_rp &&
2774 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2775 /* Check if the PCI RX hang */
2776 (fifo_rp == sky2->check.fifo_rp &&
2777 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
Joe Perchesada1db52010-02-17 15:01:59 +00002778 netdev_printk(KERN_DEBUG, dev,
2779 "hung mac %d:%d fifo %d (%d:%d)\n",
2780 mac_lev, mac_rp, fifo_lev,
2781 fifo_rp, sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
Stephen Hemminger75e80682007-09-19 15:36:46 -07002782 return 1;
2783 } else {
2784 sky2->check.last = dev->last_rx;
2785 sky2->check.mac_rp = mac_rp;
2786 sky2->check.mac_lev = mac_lev;
2787 sky2->check.fifo_rp = fifo_rp;
2788 sky2->check.fifo_lev = fifo_lev;
2789 return 0;
2790 }
2791}
2792
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002793static void sky2_watchdog(unsigned long arg)
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002794{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002795 struct sky2_hw *hw = (struct sky2_hw *) arg;
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002796
Stephen Hemminger75e80682007-09-19 15:36:46 -07002797 /* Check for lost IRQ once a second */
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002798 if (sky2_read32(hw, B0_ISRC)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002799 napi_schedule(&hw->napi);
Stephen Hemminger75e80682007-09-19 15:36:46 -07002800 } else {
2801 int i, active = 0;
2802
2803 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002804 struct net_device *dev = hw->dev[i];
Stephen Hemminger75e80682007-09-19 15:36:46 -07002805 if (!netif_running(dev))
2806 continue;
2807 ++active;
2808
2809 /* For chips with Rx FIFO, check if stuck */
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002810 if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
Stephen Hemminger75e80682007-09-19 15:36:46 -07002811 sky2_rx_hung(dev)) {
Joe Perchesada1db52010-02-17 15:01:59 +00002812 netdev_info(dev, "receiver hang detected\n");
Stephen Hemminger75e80682007-09-19 15:36:46 -07002813 schedule_work(&hw->restart_work);
2814 return;
2815 }
2816 }
2817
2818 if (active == 0)
2819 return;
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002820 }
2821
Stephen Hemminger75e80682007-09-19 15:36:46 -07002822 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002823}
2824
Stephen Hemminger40b01722007-04-11 14:47:59 -07002825/* Hardware/software error handling */
2826static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002827{
Stephen Hemminger40b01722007-04-11 14:47:59 -07002828 if (net_ratelimit())
2829 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002830
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002831 if (status & Y2_IS_HW_ERR)
2832 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002833
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002834 if (status & Y2_IS_IRQ_MAC1)
2835 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002836
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002837 if (status & Y2_IS_IRQ_MAC2)
2838 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002839
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002840 if (status & Y2_IS_CHK_RX1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002841 sky2_le_error(hw, 0, Q_R1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002842
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002843 if (status & Y2_IS_CHK_RX2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002844 sky2_le_error(hw, 1, Q_R2);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002845
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002846 if (status & Y2_IS_CHK_TXA1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002847 sky2_le_error(hw, 0, Q_XA1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002848
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002849 if (status & Y2_IS_CHK_TXA2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002850 sky2_le_error(hw, 1, Q_XA2);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002851}
2852
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002853static int sky2_poll(struct napi_struct *napi, int work_limit)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002854{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002855 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002856 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
David S. Miller6f535762007-10-11 18:08:29 -07002857 int work_done = 0;
Stephen Hemminger26691832007-10-11 18:31:13 -07002858 u16 idx;
Stephen Hemminger40b01722007-04-11 14:47:59 -07002859
2860 if (unlikely(status & Y2_IS_ERROR))
2861 sky2_err_intr(hw, status);
2862
2863 if (status & Y2_IS_IRQ_PHY1)
2864 sky2_phy_intr(hw, 0);
2865
2866 if (status & Y2_IS_IRQ_PHY2)
2867 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002868
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002869 if (status & Y2_IS_PHY_QLNK)
2870 sky2_qlink_intr(hw);
2871
Stephen Hemminger26691832007-10-11 18:31:13 -07002872 while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
2873 work_done += sky2_status_intr(hw, work_limit - work_done, idx);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002874
David S. Miller6f535762007-10-11 18:08:29 -07002875 if (work_done >= work_limit)
Stephen Hemminger26691832007-10-11 18:31:13 -07002876 goto done;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002877 }
David S. Miller6f535762007-10-11 18:08:29 -07002878
Stephen Hemminger26691832007-10-11 18:31:13 -07002879 napi_complete(napi);
2880 sky2_read32(hw, B0_Y2_SP_LISR);
2881done:
2882
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002883 return work_done;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002884}
2885
David Howells7d12e782006-10-05 14:55:46 +01002886static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002887{
2888 struct sky2_hw *hw = dev_id;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002889 u32 status;
2890
2891 /* Reading this mask interrupts as side effect */
2892 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2893 if (status == 0 || status == ~0)
2894 return IRQ_NONE;
2895
2896 prefetch(&hw->st_le[hw->st_idx]);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002897
2898 napi_schedule(&hw->napi);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002899
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002900 return IRQ_HANDLED;
2901}
2902
2903#ifdef CONFIG_NET_POLL_CONTROLLER
2904static void sky2_netpoll(struct net_device *dev)
2905{
2906 struct sky2_port *sky2 = netdev_priv(dev);
2907
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002908 napi_schedule(&sky2->hw->napi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002909}
2910#endif
2911
2912/* Chip internal frequency for clock calculations */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002913static u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002914{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002915 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002916 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002917 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08002918 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002919 case CHIP_ID_YUKON_SUPR:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002920 case CHIP_ID_YUKON_UL_2:
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002921 case CHIP_ID_YUKON_OPT:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002922 return 125;
2923
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002924 case CHIP_ID_YUKON_FE:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002925 return 100;
2926
2927 case CHIP_ID_YUKON_FE_P:
2928 return 50;
2929
2930 case CHIP_ID_YUKON_XL:
2931 return 156;
2932
2933 default:
2934 BUG();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002935 }
2936}
2937
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002938static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2939{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002940 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002941}
2942
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002943static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2944{
2945 return clk / sky2_mhz(hw);
2946}
2947
2948
Stephen Hemmingere3173832007-02-06 10:45:39 -08002949static int __devinit sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002950{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002951 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002952
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002953 /* Enable all clocks and check for bad PCI access */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002954 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger451af332007-06-04 17:23:24 -07002955
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002956 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002957
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002958 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002959 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2960
2961 switch(hw->chip_id) {
2962 case CHIP_ID_YUKON_XL:
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002963 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002964 break;
2965
2966 case CHIP_ID_YUKON_EC_U:
2967 hw->flags = SKY2_HW_GIGABIT
2968 | SKY2_HW_NEWER_PHY
2969 | SKY2_HW_ADV_POWER_CTL;
2970 break;
2971
2972 case CHIP_ID_YUKON_EX:
2973 hw->flags = SKY2_HW_GIGABIT
2974 | SKY2_HW_NEWER_PHY
2975 | SKY2_HW_NEW_LE
2976 | SKY2_HW_ADV_POWER_CTL;
2977
2978 /* New transmit checksum */
2979 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
2980 hw->flags |= SKY2_HW_AUTO_TX_SUM;
2981 break;
2982
2983 case CHIP_ID_YUKON_EC:
2984 /* This rev is really old, and requires untested workarounds */
2985 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
2986 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
2987 return -EOPNOTSUPP;
2988 }
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002989 hw->flags = SKY2_HW_GIGABIT;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002990 break;
2991
2992 case CHIP_ID_YUKON_FE:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002993 break;
2994
Stephen Hemminger05745c42007-09-19 15:36:45 -07002995 case CHIP_ID_YUKON_FE_P:
2996 hw->flags = SKY2_HW_NEWER_PHY
2997 | SKY2_HW_NEW_LE
2998 | SKY2_HW_AUTO_TX_SUM
2999 | SKY2_HW_ADV_POWER_CTL;
3000 break;
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003001
3002 case CHIP_ID_YUKON_SUPR:
3003 hw->flags = SKY2_HW_GIGABIT
3004 | SKY2_HW_NEWER_PHY
3005 | SKY2_HW_NEW_LE
3006 | SKY2_HW_AUTO_TX_SUM
3007 | SKY2_HW_ADV_POWER_CTL;
3008 break;
3009
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003010 case CHIP_ID_YUKON_UL_2:
Takashi Iwaib3386822009-12-03 05:12:01 +00003011 hw->flags = SKY2_HW_GIGABIT
3012 | SKY2_HW_ADV_POWER_CTL;
3013 break;
3014
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003015 case CHIP_ID_YUKON_OPT:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003016 hw->flags = SKY2_HW_GIGABIT
Takashi Iwaib3386822009-12-03 05:12:01 +00003017 | SKY2_HW_NEW_LE
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003018 | SKY2_HW_ADV_POWER_CTL;
3019 break;
3020
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003021 default:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003022 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
3023 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003024 return -EOPNOTSUPP;
3025 }
3026
Stephen Hemmingere3173832007-02-06 10:45:39 -08003027 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003028 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
3029 hw->flags |= SKY2_HW_FIBRE_PHY;
3030
Stephen Hemmingere3173832007-02-06 10:45:39 -08003031 hw->ports = 1;
3032 t8 = sky2_read8(hw, B2_Y2_HW_RES);
3033 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
3034 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
3035 ++hw->ports;
3036 }
3037
Mike McCormack74a61eb2009-09-21 04:08:52 +00003038 if (sky2_read8(hw, B2_E_0))
3039 hw->flags |= SKY2_HW_RAM_BUFFER;
3040
Stephen Hemmingere3173832007-02-06 10:45:39 -08003041 return 0;
3042}
3043
3044static void sky2_reset(struct sky2_hw *hw)
3045{
Stephen Hemminger555382c2007-08-29 12:58:14 -07003046 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003047 u16 status;
Stephen Hemminger555382c2007-08-29 12:58:14 -07003048 int i, cap;
3049 u32 hwe_mask = Y2_HWE_ALL_MASK;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003050
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003051 /* disable ASF */
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003052 if (hw->chip_id == CHIP_ID_YUKON_EX
3053 || hw->chip_id == CHIP_ID_YUKON_SUPR) {
3054 sky2_write32(hw, CPU_WDOG, 0);
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003055 status = sky2_read16(hw, HCU_CCSR);
3056 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
3057 HCU_CCSR_UC_STATE_MSK);
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003058 /*
3059 * CPU clock divider shouldn't be used because
3060 * - ASF firmware may malfunction
3061 * - Yukon-Supreme: Parallel FLASH doesn't support divided clocks
3062 */
3063 status &= ~HCU_CCSR_CPU_CLK_DIVIDE_MSK;
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003064 sky2_write16(hw, HCU_CCSR, status);
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003065 sky2_write32(hw, CPU_WDOG, 0);
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003066 } else
3067 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
3068 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003069
3070 /* do a SW reset */
3071 sky2_write8(hw, B0_CTST, CS_RST_SET);
3072 sky2_write8(hw, B0_CTST, CS_RST_CLR);
3073
Stephen Hemmingerac93a392007-11-05 15:52:08 -08003074 /* allow writes to PCI config */
3075 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3076
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003077 /* clear PCI errors, if any */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003078 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003079 status |= PCI_STATUS_ERROR_BITS;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003080 sky2_pci_write16(hw, PCI_STATUS, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003081
3082 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
3083
Stephen Hemminger555382c2007-08-29 12:58:14 -07003084 cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
3085 if (cap) {
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08003086 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
3087 0xfffffffful);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07003088
Stephen Hemminger555382c2007-08-29 12:58:14 -07003089 /* If error bit is stuck on ignore it */
3090 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
3091 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08003092 else
Stephen Hemminger555382c2007-08-29 12:58:14 -07003093 hwe_mask |= Y2_IS_PCI_EXP;
3094 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003095
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08003096 sky2_power_on(hw);
stephen hemmingera40ccc62010-01-24 18:46:06 +00003097 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003098
3099 for (i = 0; i < hw->ports; i++) {
3100 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
3101 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07003102
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003103 if (hw->chip_id == CHIP_ID_YUKON_EX ||
3104 hw->chip_id == CHIP_ID_YUKON_SUPR)
Stephen Hemminger69161612007-06-04 17:23:26 -07003105 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
3106 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
3107 | GMC_BYP_RETR_ON);
Stephen Hemminger877c8572009-10-29 06:37:08 +00003108
3109 }
3110
3111 if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev > CHIP_REV_YU_SU_B0) {
3112 /* enable MACSec clock gating */
3113 sky2_pci_write32(hw, PCI_DEV_REG3, P_CLK_MACSEC_DIS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003114 }
3115
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003116 if (hw->chip_id == CHIP_ID_YUKON_OPT) {
3117 u16 reg;
3118 u32 msk;
3119
3120 if (hw->chip_rev == 0) {
3121 /* disable PCI-E PHY power down (set PHY reg 0x80, bit 7 */
3122 sky2_write32(hw, Y2_PEX_PHY_DATA, (0x80UL << 16) | (1 << 7));
3123
3124 /* set PHY Link Detect Timer to 1.1 second (11x 100ms) */
3125 reg = 10;
3126 } else {
3127 /* set PHY Link Detect Timer to 0.4 second (4x 100ms) */
3128 reg = 3;
3129 }
3130
3131 reg <<= PSM_CONFIG_REG4_TIMER_PHY_LINK_DETECT_BASE;
3132
3133 /* reset PHY Link Detect */
stephen hemmingera40ccc62010-01-24 18:46:06 +00003134 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003135 sky2_pci_write16(hw, PSM_CONFIG_REG4,
3136 reg | PSM_CONFIG_REG4_RST_PHY_LINK_DETECT);
3137 sky2_pci_write16(hw, PSM_CONFIG_REG4, reg);
3138
3139
3140 /* enable PHY Quick Link */
3141 msk = sky2_read32(hw, B0_IMSK);
3142 msk |= Y2_IS_PHY_QLNK;
3143 sky2_write32(hw, B0_IMSK, msk);
3144
3145 /* check if PSMv2 was running before */
3146 reg = sky2_pci_read16(hw, PSM_CONFIG_REG3);
3147 if (reg & PCI_EXP_LNKCTL_ASPMC) {
stephen hemminger8b055432010-02-12 06:57:58 +00003148 cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003149 /* restore the PCIe Link Control register */
3150 sky2_pci_write16(hw, cap + PCI_EXP_LNKCTL, reg);
3151 }
stephen hemmingera40ccc62010-01-24 18:46:06 +00003152 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003153
3154 /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
3155 sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
3156 }
3157
Stephen Hemminger793b8832005-09-14 16:06:14 -07003158 /* Clear I2C IRQ noise */
3159 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003160
3161 /* turn off hardware timer (unused) */
3162 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
3163 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003164
Stephen Hemminger69634ee2005-12-09 11:35:06 -08003165 /* Turn off descriptor polling */
3166 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003167
3168 /* Turn off receive timestamp */
3169 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003170 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003171
3172 /* enable the Tx Arbiters */
3173 for (i = 0; i < hw->ports; i++)
3174 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
3175
3176 /* Initialize ram interface */
3177 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003178 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003179
3180 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
3181 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
3182 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
3183 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
3184 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
3185 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
3186 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
3187 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
3188 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
3189 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
3190 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
3191 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
3192 }
3193
Stephen Hemminger555382c2007-08-29 12:58:14 -07003194 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003195
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003196 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07003197 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003198
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003199 memset(hw->st_le, 0, STATUS_LE_BYTES);
3200 hw->st_idx = 0;
3201
3202 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
3203 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
3204
3205 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003206 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003207
3208 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003209 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003210
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003211 sky2_write16(hw, STAT_TX_IDX_TH, 10);
3212 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003213
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003214 /* set Status-FIFO ISR watermark */
3215 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
3216 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
3217 else
3218 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003219
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003220 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003221 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
3222 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003223
Stephen Hemminger793b8832005-09-14 16:06:14 -07003224 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003225 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
3226
3227 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3228 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3229 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08003230}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003231
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003232/* Take device down (offline).
3233 * Equivalent to doing dev_stop() but this does not
3234 * inform upper layers of the transistion.
3235 */
3236static void sky2_detach(struct net_device *dev)
3237{
3238 if (netif_running(dev)) {
Mike McCormackc36531b2009-12-31 00:55:31 +00003239 netif_tx_lock(dev);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003240 netif_device_detach(dev); /* stop txq */
Mike McCormackc36531b2009-12-31 00:55:31 +00003241 netif_tx_unlock(dev);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003242 sky2_down(dev);
3243 }
3244}
3245
3246/* Bring device back after doing sky2_detach */
3247static int sky2_reattach(struct net_device *dev)
3248{
3249 int err = 0;
3250
3251 if (netif_running(dev)) {
3252 err = sky2_up(dev);
3253 if (err) {
Joe Perchesada1db52010-02-17 15:01:59 +00003254 netdev_info(dev, "could not restart %d\n", err);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003255 dev_close(dev);
3256 } else {
3257 netif_device_attach(dev);
3258 sky2_set_multicast(dev);
3259 }
3260 }
3261
3262 return err;
3263}
3264
Stephen Hemminger81906792007-02-15 16:40:33 -08003265static void sky2_restart(struct work_struct *work)
3266{
3267 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
Mike McCormack8a0c9222010-02-12 06:58:06 +00003268 u32 imask;
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003269 int i;
Stephen Hemminger81906792007-02-15 16:40:33 -08003270
Stephen Hemminger81906792007-02-15 16:40:33 -08003271 rtnl_lock();
Stephen Hemminger81906792007-02-15 16:40:33 -08003272
Stephen Hemminger8cfcbe92007-12-03 17:02:17 -08003273 napi_disable(&hw->napi);
Mike McCormack8a0c9222010-02-12 06:58:06 +00003274 synchronize_irq(hw->pdev->irq);
3275 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemminger8cfcbe92007-12-03 17:02:17 -08003276 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger81906792007-02-15 16:40:33 -08003277
Mike McCormack8a0c9222010-02-12 06:58:06 +00003278 for (i = 0; i < hw->ports; i++) {
3279 struct net_device *dev = hw->dev[i];
3280 struct sky2_port *sky2 = netdev_priv(dev);
3281
3282 if (!netif_running(dev))
3283 continue;
3284
3285 netif_carrier_off(dev);
3286 netif_tx_disable(dev);
3287 sky2_hw_down(sky2);
3288 }
3289
3290 sky2_reset(hw);
3291
3292 for (i = 0; i < hw->ports; i++) {
3293 struct net_device *dev = hw->dev[i];
3294 struct sky2_port *sky2 = netdev_priv(dev);
3295
3296 if (!netif_running(dev))
3297 continue;
3298
3299 sky2_hw_up(sky2);
3300 netif_wake_queue(dev);
3301 }
3302
3303 sky2_write32(hw, B0_IMSK, imask);
3304 sky2_read32(hw, B0_IMSK);
3305
3306 sky2_read32(hw, B0_Y2_SP_LISR);
3307 napi_enable(&hw->napi);
Stephen Hemminger81906792007-02-15 16:40:33 -08003308
Stephen Hemminger81906792007-02-15 16:40:33 -08003309 rtnl_unlock();
3310}
3311
Stephen Hemmingere3173832007-02-06 10:45:39 -08003312static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
3313{
3314 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
3315}
3316
3317static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3318{
3319 const struct sky2_port *sky2 = netdev_priv(dev);
3320
3321 wol->supported = sky2_wol_supported(sky2->hw);
3322 wol->wolopts = sky2->wol;
3323}
3324
3325static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3326{
3327 struct sky2_port *sky2 = netdev_priv(dev);
3328 struct sky2_hw *hw = sky2->hw;
3329
Joe Perches8e95a202009-12-03 07:58:21 +00003330 if ((wol->wolopts & ~sky2_wol_supported(sky2->hw)) ||
3331 !device_can_wakeup(&hw->pdev->dev))
Stephen Hemmingere3173832007-02-06 10:45:39 -08003332 return -EOPNOTSUPP;
3333
3334 sky2->wol = wol->wolopts;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003335 return 0;
3336}
3337
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003338static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003339{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003340 if (sky2_is_copper(hw)) {
3341 u32 modes = SUPPORTED_10baseT_Half
3342 | SUPPORTED_10baseT_Full
3343 | SUPPORTED_100baseT_Half
3344 | SUPPORTED_100baseT_Full
3345 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003346
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003347 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003348 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003349 | SUPPORTED_1000baseT_Full;
3350 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003351 } else
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003352 return SUPPORTED_1000baseT_Half
3353 | SUPPORTED_1000baseT_Full
3354 | SUPPORTED_Autoneg
3355 | SUPPORTED_FIBRE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003356}
3357
Stephen Hemminger793b8832005-09-14 16:06:14 -07003358static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003359{
3360 struct sky2_port *sky2 = netdev_priv(dev);
3361 struct sky2_hw *hw = sky2->hw;
3362
3363 ecmd->transceiver = XCVR_INTERNAL;
3364 ecmd->supported = sky2_supported_modes(hw);
3365 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003366 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003367 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003368 ecmd->speed = sky2->speed;
3369 } else {
3370 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003371 ecmd->port = PORT_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003372 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003373
3374 ecmd->advertising = sky2->advertising;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003375 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
3376 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003377 ecmd->duplex = sky2->duplex;
3378 return 0;
3379}
3380
3381static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3382{
3383 struct sky2_port *sky2 = netdev_priv(dev);
3384 const struct sky2_hw *hw = sky2->hw;
3385 u32 supported = sky2_supported_modes(hw);
3386
3387 if (ecmd->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003388 sky2->flags |= SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003389 ecmd->advertising = supported;
3390 sky2->duplex = -1;
3391 sky2->speed = -1;
3392 } else {
3393 u32 setting;
3394
Stephen Hemminger793b8832005-09-14 16:06:14 -07003395 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003396 case SPEED_1000:
3397 if (ecmd->duplex == DUPLEX_FULL)
3398 setting = SUPPORTED_1000baseT_Full;
3399 else if (ecmd->duplex == DUPLEX_HALF)
3400 setting = SUPPORTED_1000baseT_Half;
3401 else
3402 return -EINVAL;
3403 break;
3404 case SPEED_100:
3405 if (ecmd->duplex == DUPLEX_FULL)
3406 setting = SUPPORTED_100baseT_Full;
3407 else if (ecmd->duplex == DUPLEX_HALF)
3408 setting = SUPPORTED_100baseT_Half;
3409 else
3410 return -EINVAL;
3411 break;
3412
3413 case SPEED_10:
3414 if (ecmd->duplex == DUPLEX_FULL)
3415 setting = SUPPORTED_10baseT_Full;
3416 else if (ecmd->duplex == DUPLEX_HALF)
3417 setting = SUPPORTED_10baseT_Half;
3418 else
3419 return -EINVAL;
3420 break;
3421 default:
3422 return -EINVAL;
3423 }
3424
3425 if ((setting & supported) == 0)
3426 return -EINVAL;
3427
3428 sky2->speed = ecmd->speed;
3429 sky2->duplex = ecmd->duplex;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003430 sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003431 }
3432
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003433 sky2->advertising = ecmd->advertising;
3434
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003435 if (netif_running(dev)) {
Stephen Hemminger1b537562005-12-20 15:08:07 -08003436 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003437 sky2_set_multicast(dev);
3438 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003439
3440 return 0;
3441}
3442
3443static void sky2_get_drvinfo(struct net_device *dev,
3444 struct ethtool_drvinfo *info)
3445{
3446 struct sky2_port *sky2 = netdev_priv(dev);
3447
3448 strcpy(info->driver, DRV_NAME);
3449 strcpy(info->version, DRV_VERSION);
3450 strcpy(info->fw_version, "N/A");
3451 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
3452}
3453
3454static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003455 char name[ETH_GSTRING_LEN];
3456 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003457} sky2_stats[] = {
3458 { "tx_bytes", GM_TXO_OK_HI },
3459 { "rx_bytes", GM_RXO_OK_HI },
3460 { "tx_broadcast", GM_TXF_BC_OK },
3461 { "rx_broadcast", GM_RXF_BC_OK },
3462 { "tx_multicast", GM_TXF_MC_OK },
3463 { "rx_multicast", GM_RXF_MC_OK },
3464 { "tx_unicast", GM_TXF_UC_OK },
3465 { "rx_unicast", GM_RXF_UC_OK },
3466 { "tx_mac_pause", GM_TXF_MPAUSE },
3467 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003468 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003469 { "late_collision",GM_TXF_LAT_COL },
3470 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003471 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003472 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003473
Stephen Hemmingerd2604542006-03-23 08:51:36 -08003474 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003475 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003476 { "rx_64_byte_packets", GM_RXF_64B },
3477 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3478 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3479 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3480 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3481 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3482 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003483 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003484 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3485 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003486 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003487
3488 { "tx_64_byte_packets", GM_TXF_64B },
3489 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3490 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3491 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3492 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3493 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3494 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3495 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003496};
3497
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003498static u32 sky2_get_rx_csum(struct net_device *dev)
3499{
3500 struct sky2_port *sky2 = netdev_priv(dev);
3501
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003502 return !!(sky2->flags & SKY2_FLAG_RX_CHECKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003503}
3504
3505static int sky2_set_rx_csum(struct net_device *dev, u32 data)
3506{
3507 struct sky2_port *sky2 = netdev_priv(dev);
3508
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003509 if (data)
3510 sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
3511 else
3512 sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003513
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003514 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
3515 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
3516
3517 return 0;
3518}
3519
3520static u32 sky2_get_msglevel(struct net_device *netdev)
3521{
3522 struct sky2_port *sky2 = netdev_priv(netdev);
3523 return sky2->msg_enable;
3524}
3525
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003526static int sky2_nway_reset(struct net_device *dev)
3527{
3528 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003529
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003530 if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003531 return -EINVAL;
3532
Stephen Hemminger1b537562005-12-20 15:08:07 -08003533 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003534 sky2_set_multicast(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003535
3536 return 0;
3537}
3538
Stephen Hemminger793b8832005-09-14 16:06:14 -07003539static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003540{
3541 struct sky2_hw *hw = sky2->hw;
3542 unsigned port = sky2->port;
3543 int i;
3544
3545 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003546 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003547 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003548 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003549
Stephen Hemminger793b8832005-09-14 16:06:14 -07003550 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003551 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
3552}
3553
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003554static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3555{
3556 struct sky2_port *sky2 = netdev_priv(netdev);
3557 sky2->msg_enable = value;
3558}
3559
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003560static int sky2_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003561{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003562 switch (sset) {
3563 case ETH_SS_STATS:
3564 return ARRAY_SIZE(sky2_stats);
3565 default:
3566 return -EOPNOTSUPP;
3567 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003568}
3569
3570static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003571 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003572{
3573 struct sky2_port *sky2 = netdev_priv(dev);
3574
Stephen Hemminger793b8832005-09-14 16:06:14 -07003575 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003576}
3577
Stephen Hemminger793b8832005-09-14 16:06:14 -07003578static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003579{
3580 int i;
3581
3582 switch (stringset) {
3583 case ETH_SS_STATS:
3584 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3585 memcpy(data + i * ETH_GSTRING_LEN,
3586 sky2_stats[i].name, ETH_GSTRING_LEN);
3587 break;
3588 }
3589}
3590
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003591static int sky2_set_mac_address(struct net_device *dev, void *p)
3592{
3593 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003594 struct sky2_hw *hw = sky2->hw;
3595 unsigned port = sky2->port;
3596 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003597
3598 if (!is_valid_ether_addr(addr->sa_data))
3599 return -EADDRNOTAVAIL;
3600
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003601 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003602 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003603 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003604 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003605 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003606
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003607 /* virtual address for data */
3608 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3609
3610 /* physical address: used for pause frames */
3611 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003612
3613 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003614}
3615
Stephen Hemmingera052b522006-10-17 10:24:23 -07003616static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
3617{
3618 u32 bit;
3619
3620 bit = ether_crc(ETH_ALEN, addr) & 63;
3621 filter[bit >> 3] |= 1 << (bit & 7);
3622}
3623
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003624static void sky2_set_multicast(struct net_device *dev)
3625{
3626 struct sky2_port *sky2 = netdev_priv(dev);
3627 struct sky2_hw *hw = sky2->hw;
3628 unsigned port = sky2->port;
Jiri Pirko55085902010-02-18 00:42:54 +00003629 struct dev_mc_list *list;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003630 u16 reg;
3631 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003632 int rx_pause;
3633 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003634
Stephen Hemmingera052b522006-10-17 10:24:23 -07003635 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003636 memset(filter, 0, sizeof(filter));
3637
3638 reg = gma_read16(hw, port, GM_RX_CTRL);
3639 reg |= GM_RXCR_UCF_ENA;
3640
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003641 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003642 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003643 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003644 memset(filter, 0xff, sizeof(filter));
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003645 else if (netdev_mc_empty(dev) && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003646 reg &= ~GM_RXCR_MCF_ENA;
3647 else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003648 reg |= GM_RXCR_MCF_ENA;
3649
Stephen Hemmingera052b522006-10-17 10:24:23 -07003650 if (rx_pause)
3651 sky2_add_filter(filter, pause_mc_addr);
3652
Jiri Pirko55085902010-02-18 00:42:54 +00003653 netdev_for_each_mc_addr(list, dev)
Stephen Hemmingera052b522006-10-17 10:24:23 -07003654 sky2_add_filter(filter, list->dmi_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003655 }
3656
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003657 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003658 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003659 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003660 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003661 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003662 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003663 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003664 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003665
3666 gma_write16(hw, port, GM_RX_CTRL, reg);
3667}
3668
3669/* Can have one global because blinking is controlled by
3670 * ethtool and that is always under RTNL mutex
3671 */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003672static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003673{
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003674 struct sky2_hw *hw = sky2->hw;
3675 unsigned port = sky2->port;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003676
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003677 spin_lock_bh(&sky2->phy_lock);
3678 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3679 hw->chip_id == CHIP_ID_YUKON_EX ||
3680 hw->chip_id == CHIP_ID_YUKON_SUPR) {
3681 u16 pg;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003682 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3683 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003684
3685 switch (mode) {
3686 case MO_LED_OFF:
3687 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3688 PHY_M_LEDC_LOS_CTRL(8) |
3689 PHY_M_LEDC_INIT_CTRL(8) |
3690 PHY_M_LEDC_STA1_CTRL(8) |
3691 PHY_M_LEDC_STA0_CTRL(8));
3692 break;
3693 case MO_LED_ON:
3694 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3695 PHY_M_LEDC_LOS_CTRL(9) |
3696 PHY_M_LEDC_INIT_CTRL(9) |
3697 PHY_M_LEDC_STA1_CTRL(9) |
3698 PHY_M_LEDC_STA0_CTRL(9));
3699 break;
3700 case MO_LED_BLINK:
3701 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3702 PHY_M_LEDC_LOS_CTRL(0xa) |
3703 PHY_M_LEDC_INIT_CTRL(0xa) |
3704 PHY_M_LEDC_STA1_CTRL(0xa) |
3705 PHY_M_LEDC_STA0_CTRL(0xa));
3706 break;
3707 case MO_LED_NORM:
3708 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3709 PHY_M_LEDC_LOS_CTRL(1) |
3710 PHY_M_LEDC_INIT_CTRL(8) |
3711 PHY_M_LEDC_STA1_CTRL(7) |
3712 PHY_M_LEDC_STA0_CTRL(7));
3713 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003714
3715 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003716 } else
Jeff Garzik7d2e3cb2008-05-13 01:41:58 -04003717 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003718 PHY_M_LED_MO_DUP(mode) |
3719 PHY_M_LED_MO_10(mode) |
3720 PHY_M_LED_MO_100(mode) |
3721 PHY_M_LED_MO_1000(mode) |
3722 PHY_M_LED_MO_RX(mode) |
3723 PHY_M_LED_MO_TX(mode));
3724
3725 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003726}
3727
3728/* blink LED's for finding board */
3729static int sky2_phys_id(struct net_device *dev, u32 data)
3730{
3731 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003732 unsigned int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003733
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003734 if (data == 0)
3735 data = UINT_MAX;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003736
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003737 for (i = 0; i < data; i++) {
3738 sky2_led(sky2, MO_LED_ON);
3739 if (msleep_interruptible(500))
3740 break;
3741 sky2_led(sky2, MO_LED_OFF);
3742 if (msleep_interruptible(500))
3743 break;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003744 }
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003745 sky2_led(sky2, MO_LED_NORM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003746
3747 return 0;
3748}
3749
3750static void sky2_get_pauseparam(struct net_device *dev,
3751 struct ethtool_pauseparam *ecmd)
3752{
3753 struct sky2_port *sky2 = netdev_priv(dev);
3754
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003755 switch (sky2->flow_mode) {
3756 case FC_NONE:
3757 ecmd->tx_pause = ecmd->rx_pause = 0;
3758 break;
3759 case FC_TX:
3760 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3761 break;
3762 case FC_RX:
3763 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3764 break;
3765 case FC_BOTH:
3766 ecmd->tx_pause = ecmd->rx_pause = 1;
3767 }
3768
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003769 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
3770 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003771}
3772
3773static int sky2_set_pauseparam(struct net_device *dev,
3774 struct ethtool_pauseparam *ecmd)
3775{
3776 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003777
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003778 if (ecmd->autoneg == AUTONEG_ENABLE)
3779 sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
3780 else
3781 sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
3782
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003783 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003784
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003785 if (netif_running(dev))
3786 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003787
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003788 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003789}
3790
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003791static int sky2_get_coalesce(struct net_device *dev,
3792 struct ethtool_coalesce *ecmd)
3793{
3794 struct sky2_port *sky2 = netdev_priv(dev);
3795 struct sky2_hw *hw = sky2->hw;
3796
3797 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3798 ecmd->tx_coalesce_usecs = 0;
3799 else {
3800 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3801 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3802 }
3803 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3804
3805 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3806 ecmd->rx_coalesce_usecs = 0;
3807 else {
3808 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3809 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3810 }
3811 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3812
3813 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3814 ecmd->rx_coalesce_usecs_irq = 0;
3815 else {
3816 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3817 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3818 }
3819
3820 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3821
3822 return 0;
3823}
3824
3825/* Note: this affect both ports */
3826static int sky2_set_coalesce(struct net_device *dev,
3827 struct ethtool_coalesce *ecmd)
3828{
3829 struct sky2_port *sky2 = netdev_priv(dev);
3830 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003831 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003832
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003833 if (ecmd->tx_coalesce_usecs > tmax ||
3834 ecmd->rx_coalesce_usecs > tmax ||
3835 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003836 return -EINVAL;
3837
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003838 if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003839 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003840 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003841 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003842 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003843 return -EINVAL;
3844
3845 if (ecmd->tx_coalesce_usecs == 0)
3846 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3847 else {
3848 sky2_write32(hw, STAT_TX_TIMER_INI,
3849 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3850 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3851 }
3852 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3853
3854 if (ecmd->rx_coalesce_usecs == 0)
3855 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3856 else {
3857 sky2_write32(hw, STAT_LEV_TIMER_INI,
3858 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3859 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3860 }
3861 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3862
3863 if (ecmd->rx_coalesce_usecs_irq == 0)
3864 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3865 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003866 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003867 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3868 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3869 }
3870 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3871 return 0;
3872}
3873
Stephen Hemminger793b8832005-09-14 16:06:14 -07003874static void sky2_get_ringparam(struct net_device *dev,
3875 struct ethtool_ringparam *ering)
3876{
3877 struct sky2_port *sky2 = netdev_priv(dev);
3878
3879 ering->rx_max_pending = RX_MAX_PENDING;
3880 ering->rx_mini_max_pending = 0;
3881 ering->rx_jumbo_max_pending = 0;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003882 ering->tx_max_pending = TX_MAX_PENDING;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003883
3884 ering->rx_pending = sky2->rx_pending;
3885 ering->rx_mini_pending = 0;
3886 ering->rx_jumbo_pending = 0;
3887 ering->tx_pending = sky2->tx_pending;
3888}
3889
3890static int sky2_set_ringparam(struct net_device *dev,
3891 struct ethtool_ringparam *ering)
3892{
3893 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003894
3895 if (ering->rx_pending > RX_MAX_PENDING ||
3896 ering->rx_pending < 8 ||
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003897 ering->tx_pending < TX_MIN_PENDING ||
3898 ering->tx_pending > TX_MAX_PENDING)
Stephen Hemminger793b8832005-09-14 16:06:14 -07003899 return -EINVAL;
3900
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003901 sky2_detach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003902
3903 sky2->rx_pending = ering->rx_pending;
3904 sky2->tx_pending = ering->tx_pending;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003905 sky2->tx_ring_size = roundup_pow_of_two(sky2->tx_pending+1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003906
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003907 return sky2_reattach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003908}
3909
Stephen Hemminger793b8832005-09-14 16:06:14 -07003910static int sky2_get_regs_len(struct net_device *dev)
3911{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003912 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003913}
3914
Mike McCormackc32bbff2009-12-31 00:49:43 +00003915static int sky2_reg_access_ok(struct sky2_hw *hw, unsigned int b)
3916{
3917 /* This complicated switch statement is to make sure and
3918 * only access regions that are unreserved.
3919 * Some blocks are only valid on dual port cards.
3920 */
3921 switch (b) {
3922 /* second port */
3923 case 5: /* Tx Arbiter 2 */
3924 case 9: /* RX2 */
3925 case 14 ... 15: /* TX2 */
3926 case 17: case 19: /* Ram Buffer 2 */
3927 case 22 ... 23: /* Tx Ram Buffer 2 */
3928 case 25: /* Rx MAC Fifo 1 */
3929 case 27: /* Tx MAC Fifo 2 */
3930 case 31: /* GPHY 2 */
3931 case 40 ... 47: /* Pattern Ram 2 */
3932 case 52: case 54: /* TCP Segmentation 2 */
3933 case 112 ... 116: /* GMAC 2 */
3934 return hw->ports > 1;
3935
3936 case 0: /* Control */
3937 case 2: /* Mac address */
3938 case 4: /* Tx Arbiter 1 */
3939 case 7: /* PCI express reg */
3940 case 8: /* RX1 */
3941 case 12 ... 13: /* TX1 */
3942 case 16: case 18:/* Rx Ram Buffer 1 */
3943 case 20 ... 21: /* Tx Ram Buffer 1 */
3944 case 24: /* Rx MAC Fifo 1 */
3945 case 26: /* Tx MAC Fifo 1 */
3946 case 28 ... 29: /* Descriptor and status unit */
3947 case 30: /* GPHY 1*/
3948 case 32 ... 39: /* Pattern Ram 1 */
3949 case 48: case 50: /* TCP Segmentation 1 */
3950 case 56 ... 60: /* PCI space */
3951 case 80 ... 84: /* GMAC 1 */
3952 return 1;
3953
3954 default:
3955 return 0;
3956 }
3957}
3958
Stephen Hemminger793b8832005-09-14 16:06:14 -07003959/*
3960 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003961 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07003962 */
3963static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3964 void *p)
3965{
3966 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003967 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003968 unsigned int b;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003969
3970 regs->version = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003971
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003972 for (b = 0; b < 128; b++) {
Mike McCormackc32bbff2009-12-31 00:49:43 +00003973 /* skip poisonous diagnostic ram region in block 3 */
3974 if (b == 3)
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003975 memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
Mike McCormackc32bbff2009-12-31 00:49:43 +00003976 else if (sky2_reg_access_ok(sky2->hw, b))
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003977 memcpy_fromio(p, io, 128);
Mike McCormackc32bbff2009-12-31 00:49:43 +00003978 else
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003979 memset(p, 0, 128);
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003980
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003981 p += 128;
3982 io += 128;
3983 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003984}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003985
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003986/* In order to do Jumbo packets on these chips, need to turn off the
3987 * transmit store/forward. Therefore checksum offload won't work.
3988 */
3989static int no_tx_offload(struct net_device *dev)
3990{
3991 const struct sky2_port *sky2 = netdev_priv(dev);
3992 const struct sky2_hw *hw = sky2->hw;
3993
Stephen Hemminger69161612007-06-04 17:23:26 -07003994 return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003995}
3996
3997static int sky2_set_tx_csum(struct net_device *dev, u32 data)
3998{
3999 if (data && no_tx_offload(dev))
4000 return -EINVAL;
4001
4002 return ethtool_op_set_tx_csum(dev, data);
4003}
4004
4005
4006static int sky2_set_tso(struct net_device *dev, u32 data)
4007{
4008 if (data && no_tx_offload(dev))
4009 return -EINVAL;
4010
4011 return ethtool_op_set_tso(dev, data);
4012}
4013
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004014static int sky2_get_eeprom_len(struct net_device *dev)
4015{
4016 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004017 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004018 u16 reg2;
4019
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004020 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004021 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4022}
4023
Stephen Hemminger14132352008-08-27 20:46:26 -07004024static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004025{
Stephen Hemminger14132352008-08-27 20:46:26 -07004026 unsigned long start = jiffies;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004027
Stephen Hemminger14132352008-08-27 20:46:26 -07004028 while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
4029 /* Can take up to 10.6 ms for write */
4030 if (time_after(jiffies, start + HZ/4)) {
Joe Perchesada1db52010-02-17 15:01:59 +00004031 dev_err(&hw->pdev->dev, "VPD cycle timed out\n");
Stephen Hemminger14132352008-08-27 20:46:26 -07004032 return -ETIMEDOUT;
4033 }
4034 mdelay(1);
4035 }
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004036
Stephen Hemminger14132352008-08-27 20:46:26 -07004037 return 0;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004038}
4039
Stephen Hemminger14132352008-08-27 20:46:26 -07004040static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
4041 u16 offset, size_t length)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004042{
Stephen Hemminger14132352008-08-27 20:46:26 -07004043 int rc = 0;
4044
4045 while (length > 0) {
4046 u32 val;
4047
4048 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
4049 rc = sky2_vpd_wait(hw, cap, 0);
4050 if (rc)
4051 break;
4052
4053 val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
4054
4055 memcpy(data, &val, min(sizeof(val), length));
4056 offset += sizeof(u32);
4057 data += sizeof(u32);
4058 length -= sizeof(u32);
4059 }
4060
4061 return rc;
4062}
4063
4064static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
4065 u16 offset, unsigned int length)
4066{
4067 unsigned int i;
4068 int rc = 0;
4069
4070 for (i = 0; i < length; i += sizeof(u32)) {
4071 u32 val = *(u32 *)(data + i);
4072
4073 sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
4074 sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
4075
4076 rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
4077 if (rc)
4078 break;
4079 }
4080 return rc;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004081}
4082
4083static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
4084 u8 *data)
4085{
4086 struct sky2_port *sky2 = netdev_priv(dev);
4087 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004088
4089 if (!cap)
4090 return -EINVAL;
4091
4092 eeprom->magic = SKY2_EEPROM_MAGIC;
4093
Stephen Hemminger14132352008-08-27 20:46:26 -07004094 return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004095}
4096
4097static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
4098 u8 *data)
4099{
4100 struct sky2_port *sky2 = netdev_priv(dev);
4101 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004102
4103 if (!cap)
4104 return -EINVAL;
4105
4106 if (eeprom->magic != SKY2_EEPROM_MAGIC)
4107 return -EINVAL;
4108
Stephen Hemminger14132352008-08-27 20:46:26 -07004109 /* Partial writes not supported */
4110 if ((eeprom->offset & 3) || (eeprom->len & 3))
4111 return -EINVAL;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004112
Stephen Hemminger14132352008-08-27 20:46:26 -07004113 return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004114}
4115
4116
Jeff Garzik7282d492006-09-13 14:30:00 -04004117static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004118 .get_settings = sky2_get_settings,
4119 .set_settings = sky2_set_settings,
4120 .get_drvinfo = sky2_get_drvinfo,
4121 .get_wol = sky2_get_wol,
4122 .set_wol = sky2_set_wol,
4123 .get_msglevel = sky2_get_msglevel,
4124 .set_msglevel = sky2_set_msglevel,
4125 .nway_reset = sky2_nway_reset,
4126 .get_regs_len = sky2_get_regs_len,
4127 .get_regs = sky2_get_regs,
4128 .get_link = ethtool_op_get_link,
4129 .get_eeprom_len = sky2_get_eeprom_len,
4130 .get_eeprom = sky2_get_eeprom,
4131 .set_eeprom = sky2_set_eeprom,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004132 .set_sg = ethtool_op_set_sg,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004133 .set_tx_csum = sky2_set_tx_csum,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004134 .set_tso = sky2_set_tso,
4135 .get_rx_csum = sky2_get_rx_csum,
4136 .set_rx_csum = sky2_set_rx_csum,
4137 .get_strings = sky2_get_strings,
4138 .get_coalesce = sky2_get_coalesce,
4139 .set_coalesce = sky2_set_coalesce,
4140 .get_ringparam = sky2_get_ringparam,
4141 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004142 .get_pauseparam = sky2_get_pauseparam,
4143 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004144 .phys_id = sky2_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004145 .get_sset_count = sky2_get_sset_count,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004146 .get_ethtool_stats = sky2_get_ethtool_stats,
4147};
4148
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004149#ifdef CONFIG_SKY2_DEBUG
4150
4151static struct dentry *sky2_debug;
4152
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004153
4154/*
4155 * Read and parse the first part of Vital Product Data
4156 */
4157#define VPD_SIZE 128
4158#define VPD_MAGIC 0x82
4159
4160static const struct vpd_tag {
4161 char tag[2];
4162 char *label;
4163} vpd_tags[] = {
4164 { "PN", "Part Number" },
4165 { "EC", "Engineering Level" },
4166 { "MN", "Manufacturer" },
4167 { "SN", "Serial Number" },
4168 { "YA", "Asset Tag" },
4169 { "VL", "First Error Log Message" },
4170 { "VF", "Second Error Log Message" },
4171 { "VB", "Boot Agent ROM Configuration" },
4172 { "VE", "EFI UNDI Configuration" },
4173};
4174
4175static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
4176{
4177 size_t vpd_size;
4178 loff_t offs;
4179 u8 len;
4180 unsigned char *buf;
4181 u16 reg2;
4182
4183 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
4184 vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4185
4186 seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
4187 buf = kmalloc(vpd_size, GFP_KERNEL);
4188 if (!buf) {
4189 seq_puts(seq, "no memory!\n");
4190 return;
4191 }
4192
4193 if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
4194 seq_puts(seq, "VPD read failed\n");
4195 goto out;
4196 }
4197
4198 if (buf[0] != VPD_MAGIC) {
4199 seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
4200 goto out;
4201 }
4202 len = buf[1];
4203 if (len == 0 || len > vpd_size - 4) {
4204 seq_printf(seq, "Invalid id length: %d\n", len);
4205 goto out;
4206 }
4207
4208 seq_printf(seq, "%.*s\n", len, buf + 3);
4209 offs = len + 3;
4210
4211 while (offs < vpd_size - 4) {
4212 int i;
4213
4214 if (!memcmp("RW", buf + offs, 2)) /* end marker */
4215 break;
4216 len = buf[offs + 2];
4217 if (offs + len + 3 >= vpd_size)
4218 break;
4219
4220 for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
4221 if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
4222 seq_printf(seq, " %s: %.*s\n",
4223 vpd_tags[i].label, len, buf + offs + 3);
4224 break;
4225 }
4226 }
4227 offs += len + 3;
4228 }
4229out:
4230 kfree(buf);
4231}
4232
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004233static int sky2_debug_show(struct seq_file *seq, void *v)
4234{
4235 struct net_device *dev = seq->private;
4236 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004237 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004238 unsigned port = sky2->port;
4239 unsigned idx, last;
4240 int sop;
4241
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004242 sky2_show_vpd(seq, hw);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004243
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004244 seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004245 sky2_read32(hw, B0_ISRC),
4246 sky2_read32(hw, B0_IMSK),
4247 sky2_read32(hw, B0_Y2_SP_ICR));
4248
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004249 if (!netif_running(dev)) {
4250 seq_printf(seq, "network not running\n");
4251 return 0;
4252 }
4253
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004254 napi_disable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004255 last = sky2_read16(hw, STAT_PUT_IDX);
4256
4257 if (hw->st_idx == last)
4258 seq_puts(seq, "Status ring (empty)\n");
4259 else {
4260 seq_puts(seq, "Status ring\n");
4261 for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
4262 idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
4263 const struct sky2_status_le *le = hw->st_le + idx;
4264 seq_printf(seq, "[%d] %#x %d %#x\n",
4265 idx, le->opcode, le->length, le->status);
4266 }
4267 seq_puts(seq, "\n");
4268 }
4269
4270 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
4271 sky2->tx_cons, sky2->tx_prod,
4272 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
4273 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
4274
4275 /* Dump contents of tx ring */
4276 sop = 1;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004277 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
4278 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004279 const struct sky2_tx_le *le = sky2->tx_le + idx;
4280 u32 a = le32_to_cpu(le->addr);
4281
4282 if (sop)
4283 seq_printf(seq, "%u:", idx);
4284 sop = 0;
4285
4286 switch(le->opcode & ~HW_OWNER) {
4287 case OP_ADDR64:
4288 seq_printf(seq, " %#x:", a);
4289 break;
4290 case OP_LRGLEN:
4291 seq_printf(seq, " mtu=%d", a);
4292 break;
4293 case OP_VLAN:
4294 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
4295 break;
4296 case OP_TCPLISW:
4297 seq_printf(seq, " csum=%#x", a);
4298 break;
4299 case OP_LARGESEND:
4300 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
4301 break;
4302 case OP_PACKET:
4303 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
4304 break;
4305 case OP_BUFFER:
4306 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
4307 break;
4308 default:
4309 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
4310 a, le16_to_cpu(le->length));
4311 }
4312
4313 if (le->ctrl & EOP) {
4314 seq_putc(seq, '\n');
4315 sop = 1;
4316 }
4317 }
4318
4319 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
4320 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
Mike McCormackc409c342009-07-21 14:51:20 +00004321 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004322 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
4323
David S. Millerd1d08d12008-01-07 20:53:33 -08004324 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004325 napi_enable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004326 return 0;
4327}
4328
4329static int sky2_debug_open(struct inode *inode, struct file *file)
4330{
4331 return single_open(file, sky2_debug_show, inode->i_private);
4332}
4333
4334static const struct file_operations sky2_debug_fops = {
4335 .owner = THIS_MODULE,
4336 .open = sky2_debug_open,
4337 .read = seq_read,
4338 .llseek = seq_lseek,
4339 .release = single_release,
4340};
4341
4342/*
4343 * Use network device events to create/remove/rename
4344 * debugfs file entries
4345 */
4346static int sky2_device_event(struct notifier_block *unused,
4347 unsigned long event, void *ptr)
4348{
4349 struct net_device *dev = ptr;
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004350 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004351
Stephen Hemminger1436b302008-11-19 21:59:54 -08004352 if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004353 return NOTIFY_DONE;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004354
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004355 switch(event) {
4356 case NETDEV_CHANGENAME:
4357 if (sky2->debugfs) {
4358 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
4359 sky2_debug, dev->name);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004360 }
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004361 break;
4362
4363 case NETDEV_GOING_DOWN:
4364 if (sky2->debugfs) {
Joe Perchesada1db52010-02-17 15:01:59 +00004365 netdev_printk(KERN_DEBUG, dev, "remove debugfs\n");
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004366 debugfs_remove(sky2->debugfs);
4367 sky2->debugfs = NULL;
4368 }
4369 break;
4370
4371 case NETDEV_UP:
4372 sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
4373 sky2_debug, dev,
4374 &sky2_debug_fops);
4375 if (IS_ERR(sky2->debugfs))
4376 sky2->debugfs = NULL;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004377 }
4378
4379 return NOTIFY_DONE;
4380}
4381
4382static struct notifier_block sky2_notifier = {
4383 .notifier_call = sky2_device_event,
4384};
4385
4386
4387static __init void sky2_debug_init(void)
4388{
4389 struct dentry *ent;
4390
4391 ent = debugfs_create_dir("sky2", NULL);
4392 if (!ent || IS_ERR(ent))
4393 return;
4394
4395 sky2_debug = ent;
4396 register_netdevice_notifier(&sky2_notifier);
4397}
4398
4399static __exit void sky2_debug_cleanup(void)
4400{
4401 if (sky2_debug) {
4402 unregister_netdevice_notifier(&sky2_notifier);
4403 debugfs_remove(sky2_debug);
4404 sky2_debug = NULL;
4405 }
4406}
4407
4408#else
4409#define sky2_debug_init()
4410#define sky2_debug_cleanup()
4411#endif
4412
Stephen Hemminger1436b302008-11-19 21:59:54 -08004413/* Two copies of network device operations to handle special case of
4414 not allowing netpoll on second port */
4415static const struct net_device_ops sky2_netdev_ops[2] = {
4416 {
4417 .ndo_open = sky2_up,
4418 .ndo_stop = sky2_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08004419 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004420 .ndo_do_ioctl = sky2_ioctl,
4421 .ndo_validate_addr = eth_validate_addr,
4422 .ndo_set_mac_address = sky2_set_mac_address,
4423 .ndo_set_multicast_list = sky2_set_multicast,
4424 .ndo_change_mtu = sky2_change_mtu,
4425 .ndo_tx_timeout = sky2_tx_timeout,
4426#ifdef SKY2_VLAN_TAG_USED
4427 .ndo_vlan_rx_register = sky2_vlan_rx_register,
4428#endif
4429#ifdef CONFIG_NET_POLL_CONTROLLER
4430 .ndo_poll_controller = sky2_netpoll,
4431#endif
4432 },
4433 {
4434 .ndo_open = sky2_up,
4435 .ndo_stop = sky2_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08004436 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004437 .ndo_do_ioctl = sky2_ioctl,
4438 .ndo_validate_addr = eth_validate_addr,
4439 .ndo_set_mac_address = sky2_set_mac_address,
4440 .ndo_set_multicast_list = sky2_set_multicast,
4441 .ndo_change_mtu = sky2_change_mtu,
4442 .ndo_tx_timeout = sky2_tx_timeout,
4443#ifdef SKY2_VLAN_TAG_USED
4444 .ndo_vlan_rx_register = sky2_vlan_rx_register,
4445#endif
4446 },
4447};
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004448
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004449/* Initialize network device */
4450static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
Stephen Hemmingere3173832007-02-06 10:45:39 -08004451 unsigned port,
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004452 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004453{
4454 struct sky2_port *sky2;
4455 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
4456
4457 if (!dev) {
Joe Perches898eb712007-10-18 03:06:30 -07004458 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004459 return NULL;
4460 }
4461
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004462 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08004463 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004464 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004465 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemminger1436b302008-11-19 21:59:54 -08004466 dev->netdev_ops = &sky2_netdev_ops[port];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004467
4468 sky2 = netdev_priv(dev);
4469 sky2->netdev = dev;
4470 sky2->hw = hw;
4471 sky2->msg_enable = netif_msg_init(debug, default_msg);
4472
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004473 /* Auto speed and flow control */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004474 sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
4475 if (hw->chip_id != CHIP_ID_YUKON_XL)
4476 sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
4477
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004478 sky2->flow_mode = FC_BOTH;
4479
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004480 sky2->duplex = -1;
4481 sky2->speed = -1;
4482 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004483 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08004484
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08004485 spin_lock_init(&sky2->phy_lock);
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004486
Stephen Hemminger793b8832005-09-14 16:06:14 -07004487 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004488 sky2->tx_ring_size = roundup_pow_of_two(TX_DEF_PENDING+1);
Stephen Hemminger290d4de2006-03-20 15:48:15 -08004489 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004490
4491 hw->dev[port] = dev;
4492
4493 sky2->port = port;
4494
Stephen Hemminger4a50a872007-02-06 10:45:41 -08004495 dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004496 if (highmem)
4497 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004498
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004499#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004500 /* The workaround for FE+ status conflicts with VLAN tag detection. */
4501 if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
4502 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
4503 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004504 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004505#endif
4506
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004507 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07004508 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07004509 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004510
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004511 return dev;
4512}
4513
Stephen Hemminger28bd1812006-01-17 13:43:19 -08004514static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004515{
4516 const struct sky2_port *sky2 = netdev_priv(dev);
4517
Joe Perches6c35aba2010-02-15 08:34:21 +00004518 netif_info(sky2, probe, dev, "addr %pM\n", dev->dev_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004519}
4520
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004521/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01004522static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004523{
4524 struct sky2_hw *hw = dev_id;
4525 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4526
4527 if (status == 0)
4528 return IRQ_NONE;
4529
4530 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004531 hw->flags |= SKY2_HW_USE_MSI;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004532 wake_up(&hw->msi_wait);
4533 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4534 }
4535 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4536
4537 return IRQ_HANDLED;
4538}
4539
4540/* Test interrupt path by forcing a a software IRQ */
4541static int __devinit sky2_test_msi(struct sky2_hw *hw)
4542{
4543 struct pci_dev *pdev = hw->pdev;
4544 int err;
4545
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004546 init_waitqueue_head (&hw->msi_wait);
4547
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004548 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4549
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004550 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004551 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004552 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004553 return err;
4554 }
4555
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004556 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004557 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004558
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004559 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004560
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004561 if (!(hw->flags & SKY2_HW_USE_MSI)) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004562 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004563 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4564 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004565
4566 err = -EOPNOTSUPP;
4567 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4568 }
4569
4570 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07004571 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004572
4573 free_irq(pdev->irq, hw);
4574
4575 return err;
4576}
4577
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004578/* This driver supports yukon2 chipset only */
4579static const char *sky2_name(u8 chipid, char *buf, int sz)
4580{
4581 const char *name[] = {
4582 "XL", /* 0xb3 */
4583 "EC Ultra", /* 0xb4 */
4584 "Extreme", /* 0xb5 */
4585 "EC", /* 0xb6 */
4586 "FE", /* 0xb7 */
4587 "FE+", /* 0xb8 */
4588 "Supreme", /* 0xb9 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07004589 "UL 2", /* 0xba */
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00004590 "Unknown", /* 0xbb */
4591 "Optima", /* 0xbc */
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004592 };
4593
stephen hemmingerdae3a512009-12-14 08:33:47 +00004594 if (chipid >= CHIP_ID_YUKON_XL && chipid <= CHIP_ID_YUKON_OPT)
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004595 strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
4596 else
4597 snprintf(buf, sz, "(chip %#x)", chipid);
4598 return buf;
4599}
4600
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004601static int __devinit sky2_probe(struct pci_dev *pdev,
4602 const struct pci_device_id *ent)
4603{
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004604 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004605 struct sky2_hw *hw;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004606 int err, using_dac = 0, wol_default;
Stephen Hemminger38345072009-02-03 11:27:30 +00004607 u32 reg;
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004608 char buf1[16];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004609
Stephen Hemminger793b8832005-09-14 16:06:14 -07004610 err = pci_enable_device(pdev);
4611 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004612 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004613 goto err_out;
4614 }
4615
Stephen Hemminger6cc90a52009-06-11 07:03:47 +00004616 /* Get configuration information
4617 * Note: only regular PCI config access once to test for HW issues
4618 * other PCI access through shared memory for speed and to
4619 * avoid MMCONFIG problems.
4620 */
4621 err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
4622 if (err) {
4623 dev_err(&pdev->dev, "PCI read config failed\n");
4624 goto err_out;
4625 }
4626
4627 if (~reg == 0) {
4628 dev_err(&pdev->dev, "PCI configuration read error\n");
4629 goto err_out;
4630 }
4631
Stephen Hemminger793b8832005-09-14 16:06:14 -07004632 err = pci_request_regions(pdev, DRV_NAME);
4633 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004634 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004635 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004636 }
4637
4638 pci_set_master(pdev);
4639
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004640 if (sizeof(dma_addr_t) > sizeof(u32) &&
Yang Hongyang6a355282009-04-06 19:01:13 -07004641 !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004642 using_dac = 1;
Yang Hongyang6a355282009-04-06 19:01:13 -07004643 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004644 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004645 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4646 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004647 goto err_out_free_regions;
4648 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004649 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -07004650 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004651 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004652 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004653 goto err_out_free_regions;
4654 }
4655 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004656
Stephen Hemminger38345072009-02-03 11:27:30 +00004657
4658#ifdef __BIG_ENDIAN
4659 /* The sk98lin vendor driver uses hardware byte swapping but
4660 * this driver uses software swapping.
4661 */
4662 reg &= ~PCI_REV_DESC;
4663 err = pci_write_config_dword(pdev,PCI_DEV_REG2, reg);
4664 if (err) {
4665 dev_err(&pdev->dev, "PCI write config failed\n");
4666 goto err_out_free_regions;
4667 }
4668#endif
4669
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07004670 wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004671
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004672 err = -ENOMEM;
Stephen Hemminger66466792009-10-01 07:11:46 +00004673
4674 hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
4675 + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004676 if (!hw) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004677 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004678 goto err_out_free_regions;
4679 }
4680
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004681 hw->pdev = pdev;
Stephen Hemminger66466792009-10-01 07:11:46 +00004682 sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004683
4684 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
4685 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004686 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004687 goto err_out_free_hw;
4688 }
4689
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004690 /* ring for status responses */
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004691 hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004692 if (!hw->st_le)
4693 goto err_out_iounmap;
4694
Stephen Hemmingere3173832007-02-06 10:45:39 -08004695 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004696 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004697 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004698
Stephen Hemmingerc844d482008-08-27 20:48:23 -07004699 dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
4700 sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004701
Stephen Hemmingere3173832007-02-06 10:45:39 -08004702 sky2_reset(hw);
4703
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004704 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004705 if (!dev) {
4706 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004707 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004708 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004709
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004710 if (!disable_msi && pci_enable_msi(pdev) == 0) {
4711 err = sky2_test_msi(hw);
4712 if (err == -EOPNOTSUPP)
4713 pci_disable_msi(pdev);
4714 else if (err)
4715 goto err_out_free_netdev;
4716 }
4717
Stephen Hemminger793b8832005-09-14 16:06:14 -07004718 err = register_netdev(dev);
4719 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004720 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004721 goto err_out_free_netdev;
4722 }
4723
Brandon Philips33cb7d32009-10-29 13:58:07 +00004724 netif_carrier_off(dev);
4725
Stephen Hemminger6de16232007-10-17 13:26:42 -07004726 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
4727
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004728 err = request_irq(pdev->irq, sky2_intr,
4729 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
Stephen Hemminger66466792009-10-01 07:11:46 +00004730 hw->irq_name, hw);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004731 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004732 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004733 goto err_out_unregister;
4734 }
4735 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004736 napi_enable(&hw->napi);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004737
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004738 sky2_show_addr(dev);
4739
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004740 if (hw->ports > 1) {
4741 struct net_device *dev1;
4742
Stephen Hemmingerca519272009-09-14 06:22:29 +00004743 err = -ENOMEM;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004744 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
Stephen Hemmingerca519272009-09-14 06:22:29 +00004745 if (dev1 && (err = register_netdev(dev1)) == 0)
4746 sky2_show_addr(dev1);
4747 else {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004748 dev_warn(&pdev->dev,
4749 "register of second port failed (%d)\n", err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004750 hw->dev[1] = NULL;
Stephen Hemmingerca519272009-09-14 06:22:29 +00004751 hw->ports = 1;
4752 if (dev1)
4753 free_netdev(dev1);
4754 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004755 }
4756
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004757 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08004758 INIT_WORK(&hw->restart_work, sky2_restart);
4759
Stephen Hemminger793b8832005-09-14 16:06:14 -07004760 pci_set_drvdata(pdev, hw);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01004761 pdev->d3_delay = 150;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004762
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004763 return 0;
4764
Stephen Hemminger793b8832005-09-14 16:06:14 -07004765err_out_unregister:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004766 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004767 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004768 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004769err_out_free_netdev:
4770 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004771err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07004772 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004773 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004774err_out_iounmap:
4775 iounmap(hw->regs);
4776err_out_free_hw:
4777 kfree(hw);
4778err_out_free_regions:
4779 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004780err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004781 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004782err_out:
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004783 pci_set_drvdata(pdev, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004784 return err;
4785}
4786
4787static void __devexit sky2_remove(struct pci_dev *pdev)
4788{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004789 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004790 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004791
Stephen Hemminger793b8832005-09-14 16:06:14 -07004792 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004793 return;
4794
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004795 del_timer_sync(&hw->watchdog_timer);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004796 cancel_work_sync(&hw->restart_work);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004797
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004798 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004799 unregister_netdev(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08004800
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004801 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004802
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004803 sky2_power_aux(hw);
4804
Stephen Hemminger793b8832005-09-14 16:06:14 -07004805 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004806 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004807
4808 free_irq(pdev->irq, hw);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004809 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004810 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004811 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004812 pci_release_regions(pdev);
4813 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004814
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004815 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004816 free_netdev(hw->dev[i]);
4817
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004818 iounmap(hw->regs);
4819 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004820
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004821 pci_set_drvdata(pdev, NULL);
4822}
4823
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004824static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
4825{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004826 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004827 int i, wol = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004828
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004829 if (!hw)
4830 return 0;
4831
Stephen Hemminger063a0b32008-04-02 09:03:23 -07004832 del_timer_sync(&hw->watchdog_timer);
4833 cancel_work_sync(&hw->restart_work);
4834
Stephen Hemminger19720732009-08-14 05:15:16 +00004835 rtnl_lock();
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004836 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004837 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08004838 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004839
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004840 sky2_detach(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004841
4842 if (sky2->wol)
4843 sky2_wol_init(sky2);
4844
4845 wol |= sky2->wol;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004846 }
4847
stephen hemminger5f8ae5c2010-02-12 06:57:59 +00004848 device_set_wakeup_enable(&pdev->dev, wol != 0);
4849
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004850 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004851 napi_disable(&hw->napi);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004852 sky2_power_aux(hw);
Stephen Hemminger19720732009-08-14 05:15:16 +00004853 rtnl_unlock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08004854
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07004855 pci_save_state(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004856 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004857 pci_set_power_state(pdev, pci_choose_state(pdev, state));
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004858
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09004859 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004860}
4861
stephen hemminger5f8ae5c2010-02-12 06:57:59 +00004862#ifdef CONFIG_PM
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004863static int sky2_resume(struct pci_dev *pdev)
4864{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004865 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004866 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004867
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004868 if (!hw)
4869 return 0;
4870
Mike McCormack2a400182010-03-13 12:24:18 -08004871 rtnl_lock();
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004872 err = pci_set_power_state(pdev, PCI_D0);
4873 if (err)
4874 goto out;
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004875
4876 err = pci_restore_state(pdev);
4877 if (err)
4878 goto out;
4879
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004880 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004881
4882 /* Re-enable all clocks */
stephen hemmingera0db28b2010-02-07 06:23:53 +00004883 err = pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
4884 if (err) {
4885 dev_err(&pdev->dev, "PCI write config failed\n");
4886 goto out;
4887 }
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004888
Stephen Hemmingere3173832007-02-06 10:45:39 -08004889 sky2_reset(hw);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004890 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004891 napi_enable(&hw->napi);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004892
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004893 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004894 err = sky2_reattach(hw->dev[i]);
4895 if (err)
4896 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004897 }
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004898 rtnl_unlock();
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004899
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004900 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004901out:
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004902 rtnl_unlock();
4903
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004904 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004905 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004906 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004907}
4908#endif
4909
Stephen Hemmingere3173832007-02-06 10:45:39 -08004910static void sky2_shutdown(struct pci_dev *pdev)
4911{
stephen hemminger5f8ae5c2010-02-12 06:57:59 +00004912 sky2_suspend(pdev, PMSG_SUSPEND);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004913}
4914
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004915static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07004916 .name = DRV_NAME,
4917 .id_table = sky2_id_table,
4918 .probe = sky2_probe,
4919 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004920#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07004921 .suspend = sky2_suspend,
4922 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004923#endif
Stephen Hemmingere3173832007-02-06 10:45:39 -08004924 .shutdown = sky2_shutdown,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004925};
4926
4927static int __init sky2_init_module(void)
4928{
Joe Perchesada1db52010-02-17 15:01:59 +00004929 pr_info("driver version " DRV_VERSION "\n");
Stephen Hemmingerc844d482008-08-27 20:48:23 -07004930
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004931 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08004932 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004933}
4934
4935static void __exit sky2_cleanup_module(void)
4936{
4937 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004938 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004939}
4940
4941module_init(sky2_init_module);
4942module_exit(sky2_cleanup_module);
4943
4944MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -08004945MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004946MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08004947MODULE_VERSION(DRV_VERSION);