blob: 80712470fd34438dfb5769871b8ea197ac2cbacd [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Todd Previte559be302015-05-04 07:48:20 -070044/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080050struct dp_link_dpll {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030051 int clock;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080052 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030056 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080057 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030058 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080059 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030063 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080064 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030065 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080066 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080069static const struct dp_link_dpll vlv_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030070 { 162000,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080071 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030072 { 270000,
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080073 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
Ville Syrjälä840b32b2015-08-11 20:21:46 +030086 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030087 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030088 { 270000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030089 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030090 { 540000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030091 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
Sonika Jindal637a9c62015-05-07 09:52:08 +053093
Sonika Jindal64987fc2015-05-26 17:50:13 +053094static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
95 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053096static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020097 324000, 432000, 540000 };
98static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +030099
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700100/**
101 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
102 * @intel_dp: DP struct
103 *
104 * If a CPU or PCH DP output is attached to an eDP panel, this function
105 * will return true, and false otherwise.
106 */
107static bool is_edp(struct intel_dp *intel_dp)
108{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200109 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
110
111 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700112}
113
Imre Deak68b4d822013-05-08 13:14:06 +0300114static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700115{
Imre Deak68b4d822013-05-08 13:14:06 +0300116 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
117
118 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700119}
120
Chris Wilsondf0e9242010-09-09 16:20:55 +0100121static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
122{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200123 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100124}
125
Chris Wilsonea5b2132010-08-04 13:50:23 +0100126static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300127static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100128static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300129static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300130static void vlv_steal_power_sequencer(struct drm_device *dev,
131 enum pipe pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700132
Ville Syrjäläe0fce782015-07-08 23:45:54 +0300133static unsigned int intel_dp_unused_lane_mask(int lane_count)
134{
135 return ~((1 << lane_count) - 1) & 0xf;
136}
137
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200138static int
139intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700140{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700141 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700142
143 switch (max_link_bw) {
144 case DP_LINK_BW_1_62:
145 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200146 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300147 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700148 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300149 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
150 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700151 max_link_bw = DP_LINK_BW_1_62;
152 break;
153 }
154 return max_link_bw;
155}
156
Paulo Zanonieeb63242014-05-06 14:56:50 +0300157static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
158{
159 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
160 struct drm_device *dev = intel_dig_port->base.base.dev;
161 u8 source_max, sink_max;
162
163 source_max = 4;
164 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
165 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
166 source_max = 2;
167
168 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
169
170 return min(source_max, sink_max);
171}
172
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400173/*
174 * The units on the numbers in the next two are... bizarre. Examples will
175 * make it clearer; this one parallels an example in the eDP spec.
176 *
177 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
178 *
179 * 270000 * 1 * 8 / 10 == 216000
180 *
181 * The actual data capacity of that configuration is 2.16Gbit/s, so the
182 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
183 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
184 * 119000. At 18bpp that's 2142000 kilobits per second.
185 *
186 * Thus the strange-looking division by 10 in intel_dp_link_required, to
187 * get the result in decakilobits instead of kilobits.
188 */
189
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700190static int
Keith Packardc8982612012-01-25 08:16:25 -0800191intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700192{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400193 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700194}
195
196static int
Dave Airliefe27d532010-06-30 11:46:17 +1000197intel_dp_max_data_rate(int max_link_clock, int max_lanes)
198{
199 return (max_link_clock * max_lanes * 8) / 10;
200}
201
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000202static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700203intel_dp_mode_valid(struct drm_connector *connector,
204 struct drm_display_mode *mode)
205{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100206 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300207 struct intel_connector *intel_connector = to_intel_connector(connector);
208 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100209 int target_clock = mode->clock;
210 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700211
Jani Nikuladd06f902012-10-19 14:51:50 +0300212 if (is_edp(intel_dp) && fixed_mode) {
213 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100214 return MODE_PANEL;
215
Jani Nikuladd06f902012-10-19 14:51:50 +0300216 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100217 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200218
219 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100220 }
221
Ville Syrjälä50fec212015-03-12 17:10:34 +0200222 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300223 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100224
225 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
226 mode_rate = intel_dp_link_required(target_clock, 18);
227
228 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200229 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700230
231 if (mode->clock < 10000)
232 return MODE_CLOCK_LOW;
233
Daniel Vetter0af78a22012-05-23 11:30:55 +0200234 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
235 return MODE_H_ILLEGAL;
236
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700237 return MODE_OK;
238}
239
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800240uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700241{
242 int i;
243 uint32_t v = 0;
244
245 if (src_bytes > 4)
246 src_bytes = 4;
247 for (i = 0; i < src_bytes; i++)
248 v |= ((uint32_t) src[i]) << ((3-i) * 8);
249 return v;
250}
251
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000252static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700253{
254 int i;
255 if (dst_bytes > 4)
256 dst_bytes = 4;
257 for (i = 0; i < dst_bytes; i++)
258 dst[i] = src >> ((3-i) * 8);
259}
260
Jani Nikulabf13e812013-09-06 07:40:05 +0300261static void
262intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300263 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300264static void
265intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300266 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300267
Ville Syrjälä773538e82014-09-04 14:54:56 +0300268static void pps_lock(struct intel_dp *intel_dp)
269{
270 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
271 struct intel_encoder *encoder = &intel_dig_port->base;
272 struct drm_device *dev = encoder->base.dev;
273 struct drm_i915_private *dev_priv = dev->dev_private;
274 enum intel_display_power_domain power_domain;
275
276 /*
277 * See vlv_power_sequencer_reset() why we need
278 * a power domain reference here.
279 */
280 power_domain = intel_display_port_power_domain(encoder);
281 intel_display_power_get(dev_priv, power_domain);
282
283 mutex_lock(&dev_priv->pps_mutex);
284}
285
286static void pps_unlock(struct intel_dp *intel_dp)
287{
288 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
289 struct intel_encoder *encoder = &intel_dig_port->base;
290 struct drm_device *dev = encoder->base.dev;
291 struct drm_i915_private *dev_priv = dev->dev_private;
292 enum intel_display_power_domain power_domain;
293
294 mutex_unlock(&dev_priv->pps_mutex);
295
296 power_domain = intel_display_port_power_domain(encoder);
297 intel_display_power_put(dev_priv, power_domain);
298}
299
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300300static void
301vlv_power_sequencer_kick(struct intel_dp *intel_dp)
302{
303 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
304 struct drm_device *dev = intel_dig_port->base.base.dev;
305 struct drm_i915_private *dev_priv = dev->dev_private;
306 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300307 bool pll_enabled, release_cl_override = false;
308 enum dpio_phy phy = DPIO_PHY(pipe);
309 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300310 uint32_t DP;
311
312 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
313 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
314 pipe_name(pipe), port_name(intel_dig_port->port)))
315 return;
316
317 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
318 pipe_name(pipe), port_name(intel_dig_port->port));
319
320 /* Preserve the BIOS-computed detected bit. This is
321 * supposed to be read-only.
322 */
323 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
324 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
325 DP |= DP_PORT_WIDTH(1);
326 DP |= DP_LINK_TRAIN_PAT_1;
327
328 if (IS_CHERRYVIEW(dev))
329 DP |= DP_PIPE_SELECT_CHV(pipe);
330 else if (pipe == PIPE_B)
331 DP |= DP_PIPEB_SELECT;
332
Ville Syrjäläd288f652014-10-28 13:20:22 +0200333 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
334
335 /*
336 * The DPLL for the pipe must be enabled for this to work.
337 * So enable temporarily it if it's not already enabled.
338 */
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300339 if (!pll_enabled) {
340 release_cl_override = IS_CHERRYVIEW(dev) &&
341 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
342
Ville Syrjäläd288f652014-10-28 13:20:22 +0200343 vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
344 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300345 }
Ville Syrjäläd288f652014-10-28 13:20:22 +0200346
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300347 /*
348 * Similar magic as in intel_dp_enable_port().
349 * We _must_ do this port enable + disable trick
350 * to make this power seqeuencer lock onto the port.
351 * Otherwise even VDD force bit won't work.
352 */
353 I915_WRITE(intel_dp->output_reg, DP);
354 POSTING_READ(intel_dp->output_reg);
355
356 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
357 POSTING_READ(intel_dp->output_reg);
358
359 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
360 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200361
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300362 if (!pll_enabled) {
Ville Syrjäläd288f652014-10-28 13:20:22 +0200363 vlv_force_pll_off(dev, pipe);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300364
365 if (release_cl_override)
366 chv_phy_powergate_ch(dev_priv, phy, ch, false);
367 }
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300368}
369
Jani Nikulabf13e812013-09-06 07:40:05 +0300370static enum pipe
371vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
372{
373 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300374 struct drm_device *dev = intel_dig_port->base.base.dev;
375 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300376 struct intel_encoder *encoder;
377 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300378 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300379
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300380 lockdep_assert_held(&dev_priv->pps_mutex);
381
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300382 /* We should never land here with regular DP ports */
383 WARN_ON(!is_edp(intel_dp));
384
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300385 if (intel_dp->pps_pipe != INVALID_PIPE)
386 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300387
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300388 /*
389 * We don't have power sequencer currently.
390 * Pick one that's not used by other ports.
391 */
392 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
393 base.head) {
394 struct intel_dp *tmp;
395
396 if (encoder->type != INTEL_OUTPUT_EDP)
397 continue;
398
399 tmp = enc_to_intel_dp(&encoder->base);
400
401 if (tmp->pps_pipe != INVALID_PIPE)
402 pipes &= ~(1 << tmp->pps_pipe);
403 }
404
405 /*
406 * Didn't find one. This should not happen since there
407 * are two power sequencers and up to two eDP ports.
408 */
409 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300410 pipe = PIPE_A;
411 else
412 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300413
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300414 vlv_steal_power_sequencer(dev, pipe);
415 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300416
417 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
418 pipe_name(intel_dp->pps_pipe),
419 port_name(intel_dig_port->port));
420
421 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300422 intel_dp_init_panel_power_sequencer(dev, intel_dp);
423 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300424
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300425 /*
426 * Even vdd force doesn't work until we've made
427 * the power sequencer lock in on the port.
428 */
429 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300430
431 return intel_dp->pps_pipe;
432}
433
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300434typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
435 enum pipe pipe);
436
437static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
438 enum pipe pipe)
439{
440 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
441}
442
443static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
444 enum pipe pipe)
445{
446 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
447}
448
449static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
450 enum pipe pipe)
451{
452 return true;
453}
454
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300455static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300456vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
457 enum port port,
458 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300459{
Jani Nikulabf13e812013-09-06 07:40:05 +0300460 enum pipe pipe;
461
Jani Nikulabf13e812013-09-06 07:40:05 +0300462 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
463 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
464 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300465
466 if (port_sel != PANEL_PORT_SELECT_VLV(port))
467 continue;
468
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300469 if (!pipe_check(dev_priv, pipe))
470 continue;
471
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300472 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300473 }
474
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300475 return INVALID_PIPE;
476}
477
478static void
479vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
480{
481 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
482 struct drm_device *dev = intel_dig_port->base.base.dev;
483 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300484 enum port port = intel_dig_port->port;
485
486 lockdep_assert_held(&dev_priv->pps_mutex);
487
488 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300489 /* first pick one where the panel is on */
490 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
491 vlv_pipe_has_pp_on);
492 /* didn't find one? pick one where vdd is on */
493 if (intel_dp->pps_pipe == INVALID_PIPE)
494 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
495 vlv_pipe_has_vdd_on);
496 /* didn't find one? pick one with just the correct port */
497 if (intel_dp->pps_pipe == INVALID_PIPE)
498 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
499 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300500
501 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
502 if (intel_dp->pps_pipe == INVALID_PIPE) {
503 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
504 port_name(port));
505 return;
506 }
507
508 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
509 port_name(port), pipe_name(intel_dp->pps_pipe));
510
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300511 intel_dp_init_panel_power_sequencer(dev, intel_dp);
512 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300513}
514
Ville Syrjälä773538e82014-09-04 14:54:56 +0300515void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
516{
517 struct drm_device *dev = dev_priv->dev;
518 struct intel_encoder *encoder;
519
520 if (WARN_ON(!IS_VALLEYVIEW(dev)))
521 return;
522
523 /*
524 * We can't grab pps_mutex here due to deadlock with power_domain
525 * mutex when power_domain functions are called while holding pps_mutex.
526 * That also means that in order to use pps_pipe the code needs to
527 * hold both a power domain reference and pps_mutex, and the power domain
528 * reference get/put must be done while _not_ holding pps_mutex.
529 * pps_{lock,unlock}() do these steps in the correct order, so one
530 * should use them always.
531 */
532
533 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
534 struct intel_dp *intel_dp;
535
536 if (encoder->type != INTEL_OUTPUT_EDP)
537 continue;
538
539 intel_dp = enc_to_intel_dp(&encoder->base);
540 intel_dp->pps_pipe = INVALID_PIPE;
541 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300542}
543
544static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
545{
546 struct drm_device *dev = intel_dp_to_dev(intel_dp);
547
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530548 if (IS_BROXTON(dev))
549 return BXT_PP_CONTROL(0);
550 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300551 return PCH_PP_CONTROL;
552 else
553 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
554}
555
556static u32 _pp_stat_reg(struct intel_dp *intel_dp)
557{
558 struct drm_device *dev = intel_dp_to_dev(intel_dp);
559
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530560 if (IS_BROXTON(dev))
561 return BXT_PP_STATUS(0);
562 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300563 return PCH_PP_STATUS;
564 else
565 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
566}
567
Clint Taylor01527b32014-07-07 13:01:46 -0700568/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
569 This function only applicable when panel PM state is not to be tracked */
570static int edp_notify_handler(struct notifier_block *this, unsigned long code,
571 void *unused)
572{
573 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
574 edp_notifier);
575 struct drm_device *dev = intel_dp_to_dev(intel_dp);
576 struct drm_i915_private *dev_priv = dev->dev_private;
Clint Taylor01527b32014-07-07 13:01:46 -0700577
578 if (!is_edp(intel_dp) || code != SYS_RESTART)
579 return 0;
580
Ville Syrjälä773538e82014-09-04 14:54:56 +0300581 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300582
Clint Taylor01527b32014-07-07 13:01:46 -0700583 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300584 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
Ville Syrjälä649636e2015-09-22 19:50:01 +0300585 u32 pp_ctrl_reg, pp_div_reg;
586 u32 pp_div;
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300587
Clint Taylor01527b32014-07-07 13:01:46 -0700588 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
589 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
590 pp_div = I915_READ(pp_div_reg);
591 pp_div &= PP_REFERENCE_DIVIDER_MASK;
592
593 /* 0x1F write to PP_DIV_REG sets max cycle delay */
594 I915_WRITE(pp_div_reg, pp_div | 0x1F);
595 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
596 msleep(intel_dp->panel_power_cycle_delay);
597 }
598
Ville Syrjälä773538e82014-09-04 14:54:56 +0300599 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300600
Clint Taylor01527b32014-07-07 13:01:46 -0700601 return 0;
602}
603
Daniel Vetter4be73782014-01-17 14:39:48 +0100604static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700605{
Paulo Zanoni30add222012-10-26 19:05:45 -0200606 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700607 struct drm_i915_private *dev_priv = dev->dev_private;
608
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300609 lockdep_assert_held(&dev_priv->pps_mutex);
610
Ville Syrjälä9a423562014-10-16 21:29:48 +0300611 if (IS_VALLEYVIEW(dev) &&
612 intel_dp->pps_pipe == INVALID_PIPE)
613 return false;
614
Jani Nikulabf13e812013-09-06 07:40:05 +0300615 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700616}
617
Daniel Vetter4be73782014-01-17 14:39:48 +0100618static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700619{
Paulo Zanoni30add222012-10-26 19:05:45 -0200620 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700621 struct drm_i915_private *dev_priv = dev->dev_private;
622
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300623 lockdep_assert_held(&dev_priv->pps_mutex);
624
Ville Syrjälä9a423562014-10-16 21:29:48 +0300625 if (IS_VALLEYVIEW(dev) &&
626 intel_dp->pps_pipe == INVALID_PIPE)
627 return false;
628
Ville Syrjälä773538e82014-09-04 14:54:56 +0300629 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700630}
631
Keith Packard9b984da2011-09-19 13:54:47 -0700632static void
633intel_dp_check_edp(struct intel_dp *intel_dp)
634{
Paulo Zanoni30add222012-10-26 19:05:45 -0200635 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700636 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700637
Keith Packard9b984da2011-09-19 13:54:47 -0700638 if (!is_edp(intel_dp))
639 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700640
Daniel Vetter4be73782014-01-17 14:39:48 +0100641 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700642 WARN(1, "eDP powered off while attempting aux channel communication.\n");
643 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300644 I915_READ(_pp_stat_reg(intel_dp)),
645 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700646 }
647}
648
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100649static uint32_t
650intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
651{
652 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
653 struct drm_device *dev = intel_dig_port->base.base.dev;
654 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300655 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100656 uint32_t status;
657 bool done;
658
Daniel Vetteref04f002012-12-01 21:03:59 +0100659#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100660 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300661 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300662 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100663 else
664 done = wait_for_atomic(C, 10) == 0;
665 if (!done)
666 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
667 has_aux_irq);
668#undef C
669
670 return status;
671}
672
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000673static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
674{
675 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
676 struct drm_device *dev = intel_dig_port->base.base.dev;
677
678 /*
679 * The clock divider is based off the hrawclk, and would like to run at
680 * 2MHz. So, take the hrawclk value and divide by 2 and use that
681 */
682 return index ? 0 : intel_hrawclk(dev) / 2;
683}
684
685static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
686{
687 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
688 struct drm_device *dev = intel_dig_port->base.base.dev;
Ville Syrjälä469d4b22015-03-31 14:11:59 +0300689 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000690
691 if (index)
692 return 0;
693
694 if (intel_dig_port->port == PORT_A) {
Ville Syrjälä05024da2015-06-03 15:45:08 +0300695 return DIV_ROUND_UP(dev_priv->cdclk_freq, 2000);
696
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000697 } else {
698 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
699 }
700}
701
702static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300703{
704 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
705 struct drm_device *dev = intel_dig_port->base.base.dev;
706 struct drm_i915_private *dev_priv = dev->dev_private;
707
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000708 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100709 if (index)
710 return 0;
Ville Syrjälä05024da2015-06-03 15:45:08 +0300711 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300712 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
713 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100714 switch (index) {
715 case 0: return 63;
716 case 1: return 72;
717 default: return 0;
718 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000719 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100720 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300721 }
722}
723
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000724static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
725{
726 return index ? 0 : 100;
727}
728
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000729static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
730{
731 /*
732 * SKL doesn't need us to program the AUX clock divider (Hardware will
733 * derive the clock from CDCLK automatically). We still implement the
734 * get_aux_clock_divider vfunc to plug-in into the existing code.
735 */
736 return index ? 0 : 1;
737}
738
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000739static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
740 bool has_aux_irq,
741 int send_bytes,
742 uint32_t aux_clock_divider)
743{
744 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
745 struct drm_device *dev = intel_dig_port->base.base.dev;
746 uint32_t precharge, timeout;
747
748 if (IS_GEN6(dev))
749 precharge = 3;
750 else
751 precharge = 5;
752
Ville Syrjäläf3c6a3a2015-11-11 20:34:10 +0200753 if (IS_BROADWELL(dev) && intel_dig_port->port == PORT_A)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000754 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
755 else
756 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
757
758 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000759 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000760 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000761 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000762 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000763 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000764 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
765 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000766 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000767}
768
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000769static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
770 bool has_aux_irq,
771 int send_bytes,
772 uint32_t unused)
773{
774 return DP_AUX_CH_CTL_SEND_BUSY |
775 DP_AUX_CH_CTL_DONE |
776 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
777 DP_AUX_CH_CTL_TIME_OUT_ERROR |
778 DP_AUX_CH_CTL_TIME_OUT_1600us |
779 DP_AUX_CH_CTL_RECEIVE_ERROR |
780 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
781 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
782}
783
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700784static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100785intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200786 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700787 uint8_t *recv, int recv_size)
788{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200789 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
790 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700791 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300792 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Chris Wilsonbc866252013-07-21 16:00:03 +0100793 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100794 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700795 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000796 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100797 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200798 bool vdd;
799
Ville Syrjälä773538e82014-09-04 14:54:56 +0300800 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300801
Ville Syrjälä72c35002014-08-18 22:16:00 +0300802 /*
803 * We will be called with VDD already enabled for dpcd/edid/oui reads.
804 * In such cases we want to leave VDD enabled and it's up to upper layers
805 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
806 * ourselves.
807 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300808 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100809
810 /* dp aux is extremely sensitive to irq latency, hence request the
811 * lowest possible wakeup latency and so prevent the cpu from going into
812 * deep sleep states.
813 */
814 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700815
Keith Packard9b984da2011-09-19 13:54:47 -0700816 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800817
Paulo Zanonic67a4702013-08-19 13:18:09 -0300818 intel_aux_display_runtime_get(dev_priv);
819
Jesse Barnes11bee432011-08-01 15:02:20 -0700820 /* Try to wait for any previous AUX channel activity */
821 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100822 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700823 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
824 break;
825 msleep(1);
826 }
827
828 if (try == 3) {
Mika Kuoppala02196c72015-08-06 16:48:58 +0300829 static u32 last_status = -1;
830 const u32 status = I915_READ(ch_ctl);
831
832 if (status != last_status) {
833 WARN(1, "dp_aux_ch not started status 0x%08x\n",
834 status);
835 last_status = status;
836 }
837
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100838 ret = -EBUSY;
839 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100840 }
841
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300842 /* Only 5 data registers! */
843 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
844 ret = -E2BIG;
845 goto out;
846 }
847
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000848 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000849 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
850 has_aux_irq,
851 send_bytes,
852 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000853
Chris Wilsonbc866252013-07-21 16:00:03 +0100854 /* Must try at least 3 times according to DP spec */
855 for (try = 0; try < 5; try++) {
856 /* Load the send data into the aux channel data registers */
857 for (i = 0; i < send_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200858 I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800859 intel_dp_pack_aux(send + i,
860 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400861
Chris Wilsonbc866252013-07-21 16:00:03 +0100862 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000863 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100864
Chris Wilsonbc866252013-07-21 16:00:03 +0100865 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400866
Chris Wilsonbc866252013-07-21 16:00:03 +0100867 /* Clear done status and any errors */
868 I915_WRITE(ch_ctl,
869 status |
870 DP_AUX_CH_CTL_DONE |
871 DP_AUX_CH_CTL_TIME_OUT_ERROR |
872 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400873
Todd Previte74ebf292015-04-15 08:38:41 -0700874 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100875 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700876
877 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
878 * 400us delay required for errors and timeouts
879 * Timeout errors from the HW already meet this
880 * requirement so skip to next iteration
881 */
882 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
883 usleep_range(400, 500);
884 continue;
885 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100886 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -0700887 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +0100888 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700889 }
890
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700891 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700892 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100893 ret = -EBUSY;
894 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700895 }
896
Jim Bridee058c942015-05-27 10:21:48 -0700897done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700898 /* Check for timeout or receive error.
899 * Timeouts occur when the sink is not connected
900 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700901 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700902 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100903 ret = -EIO;
904 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700905 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700906
907 /* Timeouts occur when the device isn't connected, so they're
908 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700909 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800910 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100911 ret = -ETIMEDOUT;
912 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700913 }
914
915 /* Unload any bytes sent back from the other side */
916 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
917 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700918 if (recv_bytes > recv_size)
919 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400920
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100921 for (i = 0; i < recv_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200922 intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800923 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700924
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100925 ret = recv_bytes;
926out:
927 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300928 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100929
Jani Nikula884f19e2014-03-14 16:51:14 +0200930 if (vdd)
931 edp_panel_vdd_off(intel_dp, false);
932
Ville Syrjälä773538e82014-09-04 14:54:56 +0300933 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300934
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100935 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700936}
937
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300938#define BARE_ADDRESS_SIZE 3
939#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200940static ssize_t
941intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700942{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200943 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
944 uint8_t txbuf[20], rxbuf[20];
945 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700946 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700947
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +0200948 txbuf[0] = (msg->request << 4) |
949 ((msg->address >> 16) & 0xf);
950 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200951 txbuf[2] = msg->address & 0xff;
952 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300953
Jani Nikula9d1a1032014-03-14 16:51:15 +0200954 switch (msg->request & ~DP_AUX_I2C_MOT) {
955 case DP_AUX_NATIVE_WRITE:
956 case DP_AUX_I2C_WRITE:
Ville Syrjäläc1e741222015-08-27 17:23:27 +0300957 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300958 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200959 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200960
Jani Nikula9d1a1032014-03-14 16:51:15 +0200961 if (WARN_ON(txsize > 20))
962 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700963
Jani Nikula9d1a1032014-03-14 16:51:15 +0200964 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700965
Jani Nikula9d1a1032014-03-14 16:51:15 +0200966 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
967 if (ret > 0) {
968 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700969
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200970 if (ret > 1) {
971 /* Number of bytes written in a short write. */
972 ret = clamp_t(int, rxbuf[1], 0, msg->size);
973 } else {
974 /* Return payload size. */
975 ret = msg->size;
976 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700977 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200978 break;
979
980 case DP_AUX_NATIVE_READ:
981 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300982 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200983 rxsize = msg->size + 1;
984
985 if (WARN_ON(rxsize > 20))
986 return -E2BIG;
987
988 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
989 if (ret > 0) {
990 msg->reply = rxbuf[0] >> 4;
991 /*
992 * Assume happy day, and copy the data. The caller is
993 * expected to check msg->reply before touching it.
994 *
995 * Return payload size.
996 */
997 ret--;
998 memcpy(msg->buffer, rxbuf + 1, ret);
999 }
1000 break;
1001
1002 default:
1003 ret = -EINVAL;
1004 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001005 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001006
Jani Nikula9d1a1032014-03-14 16:51:15 +02001007 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001008}
1009
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001010static uint32_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
1011 enum port port)
1012{
1013 switch (port) {
1014 case PORT_B:
1015 case PORT_C:
1016 case PORT_D:
1017 return DP_AUX_CH_CTL(port);
1018 default:
1019 MISSING_CASE(port);
1020 return DP_AUX_CH_CTL(PORT_B);
1021 }
1022}
1023
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001024static uint32_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
1025 enum port port, int index)
1026{
1027 switch (port) {
1028 case PORT_B:
1029 case PORT_C:
1030 case PORT_D:
1031 return DP_AUX_CH_DATA(port, index);
1032 default:
1033 MISSING_CASE(port);
1034 return DP_AUX_CH_DATA(PORT_B, index);
1035 }
1036}
1037
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001038static uint32_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
1039 enum port port)
1040{
1041 switch (port) {
1042 case PORT_A:
1043 return DP_AUX_CH_CTL(port);
1044 case PORT_B:
1045 case PORT_C:
1046 case PORT_D:
1047 return PCH_DP_AUX_CH_CTL(port);
1048 default:
1049 MISSING_CASE(port);
1050 return DP_AUX_CH_CTL(PORT_A);
1051 }
1052}
1053
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001054static uint32_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
1055 enum port port, int index)
1056{
1057 switch (port) {
1058 case PORT_A:
1059 return DP_AUX_CH_DATA(port, index);
1060 case PORT_B:
1061 case PORT_C:
1062 case PORT_D:
1063 return PCH_DP_AUX_CH_DATA(port, index);
1064 default:
1065 MISSING_CASE(port);
1066 return DP_AUX_CH_DATA(PORT_A, index);
1067 }
1068}
1069
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001070/*
1071 * On SKL we don't have Aux for port E so we rely
1072 * on VBT to set a proper alternate aux channel.
1073 */
1074static enum port skl_porte_aux_port(struct drm_i915_private *dev_priv)
1075{
1076 const struct ddi_vbt_port_info *info =
1077 &dev_priv->vbt.ddi_port_info[PORT_E];
1078
1079 switch (info->alternate_aux_channel) {
1080 case DP_AUX_A:
1081 return PORT_A;
1082 case DP_AUX_B:
1083 return PORT_B;
1084 case DP_AUX_C:
1085 return PORT_C;
1086 case DP_AUX_D:
1087 return PORT_D;
1088 default:
1089 MISSING_CASE(info->alternate_aux_channel);
1090 return PORT_A;
1091 }
1092}
1093
1094static uint32_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
1095 enum port port)
1096{
1097 if (port == PORT_E)
1098 port = skl_porte_aux_port(dev_priv);
1099
1100 switch (port) {
1101 case PORT_A:
1102 case PORT_B:
1103 case PORT_C:
1104 case PORT_D:
1105 return DP_AUX_CH_CTL(port);
1106 default:
1107 MISSING_CASE(port);
1108 return DP_AUX_CH_CTL(PORT_A);
1109 }
1110}
1111
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001112static uint32_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
1113 enum port port, int index)
1114{
1115 if (port == PORT_E)
1116 port = skl_porte_aux_port(dev_priv);
1117
1118 switch (port) {
1119 case PORT_A:
1120 case PORT_B:
1121 case PORT_C:
1122 case PORT_D:
1123 return DP_AUX_CH_DATA(port, index);
1124 default:
1125 MISSING_CASE(port);
1126 return DP_AUX_CH_DATA(PORT_A, index);
1127 }
1128}
1129
1130static uint32_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
1131 enum port port)
1132{
1133 if (INTEL_INFO(dev_priv)->gen >= 9)
1134 return skl_aux_ctl_reg(dev_priv, port);
1135 else if (HAS_PCH_SPLIT(dev_priv))
1136 return ilk_aux_ctl_reg(dev_priv, port);
1137 else
1138 return g4x_aux_ctl_reg(dev_priv, port);
1139}
1140
1141static uint32_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
1142 enum port port, int index)
1143{
1144 if (INTEL_INFO(dev_priv)->gen >= 9)
1145 return skl_aux_data_reg(dev_priv, port, index);
1146 else if (HAS_PCH_SPLIT(dev_priv))
1147 return ilk_aux_data_reg(dev_priv, port, index);
1148 else
1149 return g4x_aux_data_reg(dev_priv, port, index);
1150}
1151
1152static void intel_aux_reg_init(struct intel_dp *intel_dp)
1153{
1154 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1155 enum port port = dp_to_dig_port(intel_dp)->port;
1156 int i;
1157
1158 intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
1159 for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
1160 intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
1161}
1162
Jani Nikula9d1a1032014-03-14 16:51:15 +02001163static void
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001164intel_dp_aux_fini(struct intel_dp *intel_dp)
1165{
1166 drm_dp_aux_unregister(&intel_dp->aux);
1167 kfree(intel_dp->aux.name);
1168}
1169
1170static int
Jani Nikula9d1a1032014-03-14 16:51:15 +02001171intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001172{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001173 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +02001174 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1175 enum port port = intel_dig_port->port;
Dave Airlieab2c0672009-12-04 10:55:24 +10001176 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001177
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001178 intel_aux_reg_init(intel_dp);
David Flynn8316f332010-12-08 16:10:21 +00001179
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001180 intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
1181 if (!intel_dp->aux.name)
1182 return -ENOMEM;
1183
Jani Nikula9d1a1032014-03-14 16:51:15 +02001184 intel_dp->aux.dev = dev->dev;
1185 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001186
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001187 DRM_DEBUG_KMS("registering %s bus for %s\n",
1188 intel_dp->aux.name,
Jani Nikula0b998362014-03-14 16:51:17 +02001189 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001190
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001191 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001192 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001193 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001194 intel_dp->aux.name, ret);
1195 kfree(intel_dp->aux.name);
1196 return ret;
Dave Airlieab2c0672009-12-04 10:55:24 +10001197 }
David Flynn8316f332010-12-08 16:10:21 +00001198
Jani Nikula0b998362014-03-14 16:51:17 +02001199 ret = sysfs_create_link(&connector->base.kdev->kobj,
1200 &intel_dp->aux.ddc.dev.kobj,
1201 intel_dp->aux.ddc.dev.kobj.name);
1202 if (ret < 0) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001203 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n",
1204 intel_dp->aux.name, ret);
1205 intel_dp_aux_fini(intel_dp);
1206 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001207 }
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001208
1209 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001210}
1211
Imre Deak80f65de2014-02-11 17:12:49 +02001212static void
1213intel_dp_connector_unregister(struct intel_connector *intel_connector)
1214{
1215 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1216
Dave Airlie0e32b392014-05-02 14:02:48 +10001217 if (!intel_connector->mst_port)
1218 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1219 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +02001220 intel_connector_unregister(intel_connector);
1221}
1222
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001223static void
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001224skl_edp_set_pll_config(struct intel_crtc_state *pipe_config)
Damien Lespiau5416d872014-11-14 17:24:33 +00001225{
1226 u32 ctrl1;
1227
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03001228 memset(&pipe_config->dpll_hw_state, 0,
1229 sizeof(pipe_config->dpll_hw_state));
1230
Damien Lespiau5416d872014-11-14 17:24:33 +00001231 pipe_config->ddi_pll_sel = SKL_DPLL0;
1232 pipe_config->dpll_hw_state.cfgcr1 = 0;
1233 pipe_config->dpll_hw_state.cfgcr2 = 0;
1234
1235 ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001236 switch (pipe_config->port_clock / 2) {
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301237 case 81000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001238 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
Damien Lespiau5416d872014-11-14 17:24:33 +00001239 SKL_DPLL0);
1240 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301241 case 135000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001242 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350,
Damien Lespiau5416d872014-11-14 17:24:33 +00001243 SKL_DPLL0);
1244 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301245 case 270000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001246 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700,
Damien Lespiau5416d872014-11-14 17:24:33 +00001247 SKL_DPLL0);
1248 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301249 case 162000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001250 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301251 SKL_DPLL0);
1252 break;
1253 /* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
1254 results in CDCLK change. Need to handle the change of CDCLK by
1255 disabling pipes and re-enabling them */
1256 case 108000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001257 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301258 SKL_DPLL0);
1259 break;
1260 case 216000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001261 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301262 SKL_DPLL0);
1263 break;
1264
Damien Lespiau5416d872014-11-14 17:24:33 +00001265 }
1266 pipe_config->dpll_hw_state.ctrl1 = ctrl1;
1267}
1268
Ander Conselvan de Oliveira6fa2d192015-08-31 11:23:28 +03001269void
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001270hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config)
Daniel Vetter0e503382014-07-04 11:26:04 -03001271{
Ander Conselvan de Oliveiraee46f3c72015-06-30 16:10:38 +03001272 memset(&pipe_config->dpll_hw_state, 0,
1273 sizeof(pipe_config->dpll_hw_state));
1274
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001275 switch (pipe_config->port_clock / 2) {
1276 case 81000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001277 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1278 break;
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001279 case 135000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001280 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1281 break;
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001282 case 270000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001283 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1284 break;
1285 }
1286}
1287
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301288static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001289intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301290{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001291 if (intel_dp->num_sink_rates) {
1292 *sink_rates = intel_dp->sink_rates;
1293 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301294 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001295
1296 *sink_rates = default_rates;
1297
1298 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301299}
1300
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001301bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301302{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001303 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1304 struct drm_device *dev = dig_port->base.base.dev;
1305
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301306 /* WaDisableHBR2:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001307 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0))
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301308 return false;
1309
1310 if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
1311 (INTEL_INFO(dev)->gen >= 9))
1312 return true;
1313 else
1314 return false;
1315}
1316
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301317static int
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001318intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301319{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001320 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1321 struct drm_device *dev = dig_port->base.base.dev;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301322 int size;
1323
Sonika Jindal64987fc2015-05-26 17:50:13 +05301324 if (IS_BROXTON(dev)) {
1325 *source_rates = bxt_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301326 size = ARRAY_SIZE(bxt_rates);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001327 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Sonika Jindal637a9c62015-05-07 09:52:08 +05301328 *source_rates = skl_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301329 size = ARRAY_SIZE(skl_rates);
1330 } else {
1331 *source_rates = default_rates;
1332 size = ARRAY_SIZE(default_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301333 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001334
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301335 /* This depends on the fact that 5.4 is last value in the array */
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001336 if (!intel_dp_source_supports_hbr2(intel_dp))
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301337 size--;
Ville Syrjälä636280b2015-03-12 17:10:29 +02001338
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301339 return size;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301340}
1341
Daniel Vetter0e503382014-07-04 11:26:04 -03001342static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001343intel_dp_set_clock(struct intel_encoder *encoder,
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001344 struct intel_crtc_state *pipe_config)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001345{
1346 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001347 const struct dp_link_dpll *divisor = NULL;
1348 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001349
1350 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001351 divisor = gen4_dpll;
1352 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001353 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001354 divisor = pch_dpll;
1355 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001356 } else if (IS_CHERRYVIEW(dev)) {
1357 divisor = chv_dpll;
1358 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001359 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001360 divisor = vlv_dpll;
1361 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001362 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001363
1364 if (divisor && count) {
1365 for (i = 0; i < count; i++) {
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001366 if (pipe_config->port_clock == divisor[i].clock) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001367 pipe_config->dpll = divisor[i].dpll;
1368 pipe_config->clock_set = true;
1369 break;
1370 }
1371 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001372 }
1373}
1374
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001375static int intersect_rates(const int *source_rates, int source_len,
1376 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001377 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301378{
1379 int i = 0, j = 0, k = 0;
1380
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301381 while (i < source_len && j < sink_len) {
1382 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001383 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1384 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001385 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301386 ++k;
1387 ++i;
1388 ++j;
1389 } else if (source_rates[i] < sink_rates[j]) {
1390 ++i;
1391 } else {
1392 ++j;
1393 }
1394 }
1395 return k;
1396}
1397
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001398static int intel_dp_common_rates(struct intel_dp *intel_dp,
1399 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001400{
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001401 const int *source_rates, *sink_rates;
1402 int source_len, sink_len;
1403
1404 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001405 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001406
1407 return intersect_rates(source_rates, source_len,
1408 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001409 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001410}
1411
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001412static void snprintf_int_array(char *str, size_t len,
1413 const int *array, int nelem)
1414{
1415 int i;
1416
1417 str[0] = '\0';
1418
1419 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001420 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001421 if (r >= len)
1422 return;
1423 str += r;
1424 len -= r;
1425 }
1426}
1427
1428static void intel_dp_print_rates(struct intel_dp *intel_dp)
1429{
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001430 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001431 int source_len, sink_len, common_len;
1432 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001433 char str[128]; /* FIXME: too big for stack? */
1434
1435 if ((drm_debug & DRM_UT_KMS) == 0)
1436 return;
1437
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001438 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001439 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1440 DRM_DEBUG_KMS("source rates: %s\n", str);
1441
1442 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1443 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1444 DRM_DEBUG_KMS("sink rates: %s\n", str);
1445
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001446 common_len = intel_dp_common_rates(intel_dp, common_rates);
1447 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1448 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001449}
1450
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001451static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301452{
1453 int i = 0;
1454
1455 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1456 if (find == rates[i])
1457 break;
1458
1459 return i;
1460}
1461
Ville Syrjälä50fec212015-03-12 17:10:34 +02001462int
1463intel_dp_max_link_rate(struct intel_dp *intel_dp)
1464{
1465 int rates[DP_MAX_SUPPORTED_RATES] = {};
1466 int len;
1467
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001468 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001469 if (WARN_ON(len <= 0))
1470 return 162000;
1471
1472 return rates[rate_to_index(0, rates) - 1];
1473}
1474
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001475int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1476{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001477 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001478}
1479
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001480void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1481 uint8_t *link_bw, uint8_t *rate_select)
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001482{
1483 if (intel_dp->num_sink_rates) {
1484 *link_bw = 0;
1485 *rate_select =
1486 intel_dp_rate_select(intel_dp, port_clock);
1487 } else {
1488 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1489 *rate_select = 0;
1490 }
1491}
1492
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001493bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001494intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001495 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001496{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001497 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001498 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001499 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001500 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001501 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001502 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001503 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001504 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001505 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001506 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001507 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001508 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301509 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001510 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001511 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001512 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1513 int common_len;
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001514 uint8_t link_bw, rate_select;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301515
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001516 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301517
1518 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001519 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301520
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001521 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001522
Imre Deakbc7d38a2013-05-16 14:40:36 +03001523 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001524 pipe_config->has_pch_encoder = true;
1525
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001526 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001527 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001528 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001529
Jani Nikuladd06f902012-10-19 14:51:50 +03001530 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1531 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1532 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001533
1534 if (INTEL_INFO(dev)->gen >= 9) {
1535 int ret;
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001536 ret = skl_update_scaler_crtc(pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001537 if (ret)
1538 return ret;
1539 }
1540
Matt Roperb56676272015-11-04 09:05:27 -08001541 if (HAS_GMCH_DISPLAY(dev))
Jesse Barnes2dd24552013-04-25 12:55:01 -07001542 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1543 intel_connector->panel.fitting_mode);
1544 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001545 intel_pch_panel_fitting(intel_crtc, pipe_config,
1546 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001547 }
1548
Daniel Vettercb1793c2012-06-04 18:39:21 +02001549 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001550 return false;
1551
Daniel Vetter083f9562012-04-20 20:23:49 +02001552 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301553 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001554 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001555 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001556
Daniel Vetter36008362013-03-27 00:44:59 +01001557 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1558 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001559 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001560 if (is_edp(intel_dp)) {
Thulasimani,Sivakumar22ce5622015-07-31 11:05:27 +05301561
1562 /* Get bpp from vbt only for panels that dont have bpp in edid */
1563 if (intel_connector->base.display_info.bpc == 0 &&
1564 (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp)) {
Jani Nikula56071a22014-05-06 14:56:52 +03001565 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1566 dev_priv->vbt.edp_bpp);
1567 bpp = dev_priv->vbt.edp_bpp;
1568 }
1569
Jani Nikula344c5bb2014-09-09 11:25:13 +03001570 /*
1571 * Use the maximum clock and number of lanes the eDP panel
1572 * advertizes being capable of. The panels are generally
1573 * designed to support only a single clock and lane
1574 * configuration, and typically these values correspond to the
1575 * native resolution of the panel.
1576 */
1577 min_lane_count = max_lane_count;
1578 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001579 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001580
Daniel Vetter36008362013-03-27 00:44:59 +01001581 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001582 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1583 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001584
Dave Airliec6930992014-07-14 11:04:39 +10001585 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301586 for (lane_count = min_lane_count;
1587 lane_count <= max_lane_count;
1588 lane_count <<= 1) {
1589
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001590 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001591 link_avail = intel_dp_max_data_rate(link_clock,
1592 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001593
Daniel Vetter36008362013-03-27 00:44:59 +01001594 if (mode_rate <= link_avail) {
1595 goto found;
1596 }
1597 }
1598 }
1599 }
1600
1601 return false;
1602
1603found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001604 if (intel_dp->color_range_auto) {
1605 /*
1606 * See:
1607 * CEA-861-E - 5.1 Default Encoding Parameters
1608 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1609 */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001610 pipe_config->limited_color_range =
1611 bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
1612 } else {
1613 pipe_config->limited_color_range =
1614 intel_dp->limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001615 }
1616
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001617 pipe_config->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301618
Daniel Vetter657445f2013-05-04 10:09:18 +02001619 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001620 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001621
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001622 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1623 &link_bw, &rate_select);
1624
1625 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1626 link_bw, rate_select, pipe_config->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001627 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001628 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1629 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001630
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001631 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001632 adjusted_mode->crtc_clock,
1633 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001634 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001635
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301636 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301637 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001638 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301639 intel_link_compute_m_n(bpp, lane_count,
1640 intel_connector->panel.downclock_mode->clock,
1641 pipe_config->port_clock,
1642 &pipe_config->dp_m2_n2);
1643 }
1644
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001645 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) && is_edp(intel_dp))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001646 skl_edp_set_pll_config(pipe_config);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301647 else if (IS_BROXTON(dev))
1648 /* handled in ddi */;
Damien Lespiau5416d872014-11-14 17:24:33 +00001649 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001650 hsw_dp_set_ddi_pll_sel(pipe_config);
Daniel Vetter0e503382014-07-04 11:26:04 -03001651 else
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001652 intel_dp_set_clock(encoder, pipe_config);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001653
Daniel Vetter36008362013-03-27 00:44:59 +01001654 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001655}
1656
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001657void intel_dp_set_link_params(struct intel_dp *intel_dp,
1658 const struct intel_crtc_state *pipe_config)
1659{
1660 intel_dp->link_rate = pipe_config->port_clock;
1661 intel_dp->lane_count = pipe_config->lane_count;
1662}
1663
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001664static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001665{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001666 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001667 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001668 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001669 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001670 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03001671 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001672
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001673 intel_dp_set_link_params(intel_dp, crtc->config);
1674
Keith Packard417e8222011-11-01 19:54:11 -07001675 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001676 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001677 *
1678 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001679 * SNB CPU
1680 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001681 * CPT PCH
1682 *
1683 * IBX PCH and CPU are the same for almost everything,
1684 * except that the CPU DP PLL is configured in this
1685 * register
1686 *
1687 * CPT PCH is quite different, having many bits moved
1688 * to the TRANS_DP_CTL register instead. That
1689 * configuration happens (oddly) in ironlake_pch_enable
1690 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001691
Keith Packard417e8222011-11-01 19:54:11 -07001692 /* Preserve the BIOS-computed detected bit. This is
1693 * supposed to be read-only.
1694 */
1695 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001696
Keith Packard417e8222011-11-01 19:54:11 -07001697 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001698 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001699 intel_dp->DP |= DP_PORT_WIDTH(crtc->config->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001700
Keith Packard417e8222011-11-01 19:54:11 -07001701 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001702
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001703 if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001704 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1705 intel_dp->DP |= DP_SYNC_HS_HIGH;
1706 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1707 intel_dp->DP |= DP_SYNC_VS_HIGH;
1708 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1709
Jani Nikula6aba5b62013-10-04 15:08:10 +03001710 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001711 intel_dp->DP |= DP_ENHANCED_FRAMING;
1712
Daniel Vetter7c62a162013-06-01 17:16:20 +02001713 intel_dp->DP |= crtc->pipe << 29;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001714 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001715 u32 trans_dp;
1716
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001717 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001718
1719 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1720 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1721 trans_dp |= TRANS_DP_ENH_FRAMING;
1722 else
1723 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1724 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001725 } else {
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001726 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
1727 crtc->config->limited_color_range)
1728 intel_dp->DP |= DP_COLOR_RANGE_16_235;
Keith Packard417e8222011-11-01 19:54:11 -07001729
1730 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1731 intel_dp->DP |= DP_SYNC_HS_HIGH;
1732 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1733 intel_dp->DP |= DP_SYNC_VS_HIGH;
1734 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1735
Jani Nikula6aba5b62013-10-04 15:08:10 +03001736 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001737 intel_dp->DP |= DP_ENHANCED_FRAMING;
1738
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001739 if (IS_CHERRYVIEW(dev))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001740 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001741 else if (crtc->pipe == PIPE_B)
1742 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001743 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001744}
1745
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001746#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1747#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001748
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001749#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1750#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001751
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001752#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1753#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001754
Daniel Vetter4be73782014-01-17 14:39:48 +01001755static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001756 u32 mask,
1757 u32 value)
1758{
Paulo Zanoni30add222012-10-26 19:05:45 -02001759 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001760 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001761 u32 pp_stat_reg, pp_ctrl_reg;
1762
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001763 lockdep_assert_held(&dev_priv->pps_mutex);
1764
Jani Nikulabf13e812013-09-06 07:40:05 +03001765 pp_stat_reg = _pp_stat_reg(intel_dp);
1766 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001767
1768 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001769 mask, value,
1770 I915_READ(pp_stat_reg),
1771 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001772
Jesse Barnes453c5422013-03-28 09:55:41 -07001773 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001774 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001775 I915_READ(pp_stat_reg),
1776 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001777 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001778
1779 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001780}
1781
Daniel Vetter4be73782014-01-17 14:39:48 +01001782static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001783{
1784 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001785 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001786}
1787
Daniel Vetter4be73782014-01-17 14:39:48 +01001788static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001789{
Keith Packardbd943152011-09-18 23:09:52 -07001790 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001791 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001792}
Keith Packardbd943152011-09-18 23:09:52 -07001793
Daniel Vetter4be73782014-01-17 14:39:48 +01001794static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001795{
1796 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001797
1798 /* When we disable the VDD override bit last we have to do the manual
1799 * wait. */
1800 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1801 intel_dp->panel_power_cycle_delay);
1802
Daniel Vetter4be73782014-01-17 14:39:48 +01001803 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001804}
Keith Packardbd943152011-09-18 23:09:52 -07001805
Daniel Vetter4be73782014-01-17 14:39:48 +01001806static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001807{
1808 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1809 intel_dp->backlight_on_delay);
1810}
1811
Daniel Vetter4be73782014-01-17 14:39:48 +01001812static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001813{
1814 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1815 intel_dp->backlight_off_delay);
1816}
Keith Packard99ea7122011-11-01 19:57:50 -07001817
Keith Packard832dd3c2011-11-01 19:34:06 -07001818/* Read the current pp_control value, unlocking the register if it
1819 * is locked
1820 */
1821
Jesse Barnes453c5422013-03-28 09:55:41 -07001822static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001823{
Jesse Barnes453c5422013-03-28 09:55:41 -07001824 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1825 struct drm_i915_private *dev_priv = dev->dev_private;
1826 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001827
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001828 lockdep_assert_held(&dev_priv->pps_mutex);
1829
Jani Nikulabf13e812013-09-06 07:40:05 +03001830 control = I915_READ(_pp_ctrl_reg(intel_dp));
Vandana Kannanb0a08be2015-06-18 11:00:55 +05301831 if (!IS_BROXTON(dev)) {
1832 control &= ~PANEL_UNLOCK_MASK;
1833 control |= PANEL_UNLOCK_REGS;
1834 }
Keith Packard832dd3c2011-11-01 19:34:06 -07001835 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001836}
1837
Ville Syrjälä951468f2014-09-04 14:55:31 +03001838/*
1839 * Must be paired with edp_panel_vdd_off().
1840 * Must hold pps_mutex around the whole on/off sequence.
1841 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1842 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001843static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001844{
Paulo Zanoni30add222012-10-26 19:05:45 -02001845 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001846 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1847 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001848 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001849 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001850 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001851 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001852 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001853
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001854 lockdep_assert_held(&dev_priv->pps_mutex);
1855
Keith Packard97af61f572011-09-28 16:23:51 -07001856 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001857 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001858
Egbert Eich2c623c12014-11-25 12:54:57 +01001859 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001860 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001861
Daniel Vetter4be73782014-01-17 14:39:48 +01001862 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001863 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001864
Imre Deak4e6e1a52014-03-27 17:45:11 +02001865 power_domain = intel_display_port_power_domain(intel_encoder);
1866 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001867
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001868 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1869 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001870
Daniel Vetter4be73782014-01-17 14:39:48 +01001871 if (!edp_have_panel_power(intel_dp))
1872 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001873
Jesse Barnes453c5422013-03-28 09:55:41 -07001874 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001875 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001876
Jani Nikulabf13e812013-09-06 07:40:05 +03001877 pp_stat_reg = _pp_stat_reg(intel_dp);
1878 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001879
1880 I915_WRITE(pp_ctrl_reg, pp);
1881 POSTING_READ(pp_ctrl_reg);
1882 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1883 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001884 /*
1885 * If the panel wasn't on, delay before accessing aux channel
1886 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001887 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001888 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1889 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001890 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001891 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001892
1893 return need_to_disable;
1894}
1895
Ville Syrjälä951468f2014-09-04 14:55:31 +03001896/*
1897 * Must be paired with intel_edp_panel_vdd_off() or
1898 * intel_edp_panel_off().
1899 * Nested calls to these functions are not allowed since
1900 * we drop the lock. Caller must use some higher level
1901 * locking to prevent nested calls from other threads.
1902 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001903void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001904{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001905 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001906
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001907 if (!is_edp(intel_dp))
1908 return;
1909
Ville Syrjälä773538e82014-09-04 14:54:56 +03001910 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001911 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001912 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001913
Rob Clarke2c719b2014-12-15 13:56:32 -05001914 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001915 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001916}
1917
Daniel Vetter4be73782014-01-17 14:39:48 +01001918static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001919{
Paulo Zanoni30add222012-10-26 19:05:45 -02001920 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001921 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001922 struct intel_digital_port *intel_dig_port =
1923 dp_to_dig_port(intel_dp);
1924 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1925 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001926 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001927 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001928
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001929 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001930
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001931 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001932
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001933 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001934 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001935
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001936 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1937 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001938
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001939 pp = ironlake_get_pp_control(intel_dp);
1940 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001941
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001942 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1943 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001944
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001945 I915_WRITE(pp_ctrl_reg, pp);
1946 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001947
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001948 /* Make sure sequencer is idle before allowing subsequent activity */
1949 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1950 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001951
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001952 if ((pp & POWER_TARGET_ON) == 0)
1953 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001954
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001955 power_domain = intel_display_port_power_domain(intel_encoder);
1956 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001957}
1958
Daniel Vetter4be73782014-01-17 14:39:48 +01001959static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001960{
1961 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1962 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001963
Ville Syrjälä773538e82014-09-04 14:54:56 +03001964 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001965 if (!intel_dp->want_panel_vdd)
1966 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001967 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001968}
1969
Imre Deakaba86892014-07-30 15:57:31 +03001970static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1971{
1972 unsigned long delay;
1973
1974 /*
1975 * Queue the timer to fire a long time from now (relative to the power
1976 * down delay) to keep the panel power up across a sequence of
1977 * operations.
1978 */
1979 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1980 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1981}
1982
Ville Syrjälä951468f2014-09-04 14:55:31 +03001983/*
1984 * Must be paired with edp_panel_vdd_on().
1985 * Must hold pps_mutex around the whole on/off sequence.
1986 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1987 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001988static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001989{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001990 struct drm_i915_private *dev_priv =
1991 intel_dp_to_dev(intel_dp)->dev_private;
1992
1993 lockdep_assert_held(&dev_priv->pps_mutex);
1994
Keith Packard97af61f572011-09-28 16:23:51 -07001995 if (!is_edp(intel_dp))
1996 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001997
Rob Clarke2c719b2014-12-15 13:56:32 -05001998 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001999 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07002000
Keith Packardbd943152011-09-18 23:09:52 -07002001 intel_dp->want_panel_vdd = false;
2002
Imre Deakaba86892014-07-30 15:57:31 +03002003 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01002004 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03002005 else
2006 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002007}
2008
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002009static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002010{
Paulo Zanoni30add222012-10-26 19:05:45 -02002011 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002012 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07002013 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002014 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002015
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002016 lockdep_assert_held(&dev_priv->pps_mutex);
2017
Keith Packard97af61f572011-09-28 16:23:51 -07002018 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07002019 return;
Keith Packard99ea7122011-11-01 19:57:50 -07002020
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002021 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
2022 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07002023
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03002024 if (WARN(edp_have_panel_power(intel_dp),
2025 "eDP port %c panel power already on\n",
2026 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002027 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07002028
Daniel Vetter4be73782014-01-17 14:39:48 +01002029 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002030
Jani Nikulabf13e812013-09-06 07:40:05 +03002031 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002032 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07002033 if (IS_GEN5(dev)) {
2034 /* ILK workaround: disable reset around power sequence */
2035 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03002036 I915_WRITE(pp_ctrl_reg, pp);
2037 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002038 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002039
Keith Packard1c0ae802011-09-19 13:59:29 -07002040 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07002041 if (!IS_GEN5(dev))
2042 pp |= PANEL_POWER_RESET;
2043
Jesse Barnes453c5422013-03-28 09:55:41 -07002044 I915_WRITE(pp_ctrl_reg, pp);
2045 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002046
Daniel Vetter4be73782014-01-17 14:39:48 +01002047 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002048 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07002049
Keith Packard05ce1a42011-09-29 16:33:01 -07002050 if (IS_GEN5(dev)) {
2051 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03002052 I915_WRITE(pp_ctrl_reg, pp);
2053 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002054 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002055}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002056
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002057void intel_edp_panel_on(struct intel_dp *intel_dp)
2058{
2059 if (!is_edp(intel_dp))
2060 return;
2061
2062 pps_lock(intel_dp);
2063 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002064 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002065}
2066
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002067
2068static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002069{
Imre Deak4e6e1a52014-03-27 17:45:11 +02002070 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2071 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02002072 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002073 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02002074 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07002075 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002076 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002077
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002078 lockdep_assert_held(&dev_priv->pps_mutex);
2079
Keith Packard97af61f572011-09-28 16:23:51 -07002080 if (!is_edp(intel_dp))
2081 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002082
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002083 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2084 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002085
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002086 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2087 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02002088
Jesse Barnes453c5422013-03-28 09:55:41 -07002089 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02002090 /* We need to switch off panel power _and_ force vdd, for otherwise some
2091 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01002092 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2093 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07002094
Jani Nikulabf13e812013-09-06 07:40:05 +03002095 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002096
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002097 intel_dp->want_panel_vdd = false;
2098
Jesse Barnes453c5422013-03-28 09:55:41 -07002099 I915_WRITE(pp_ctrl_reg, pp);
2100 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002101
Paulo Zanonidce56b32013-12-19 14:29:40 -02002102 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01002103 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002104
2105 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02002106 power_domain = intel_display_port_power_domain(intel_encoder);
2107 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002108}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002109
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002110void intel_edp_panel_off(struct intel_dp *intel_dp)
2111{
2112 if (!is_edp(intel_dp))
2113 return;
2114
2115 pps_lock(intel_dp);
2116 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002117 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002118}
2119
Jani Nikula1250d102014-08-12 17:11:39 +03002120/* Enable backlight in the panel power control. */
2121static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002122{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002123 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2124 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002125 struct drm_i915_private *dev_priv = dev->dev_private;
2126 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002127 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002128
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002129 /*
2130 * If we enable the backlight right away following a panel power
2131 * on, we may see slight flicker as the panel syncs with the eDP
2132 * link. So delay a bit to make sure the image is solid before
2133 * allowing it to appear.
2134 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002135 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002136
Ville Syrjälä773538e82014-09-04 14:54:56 +03002137 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002138
Jesse Barnes453c5422013-03-28 09:55:41 -07002139 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002140 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002141
Jani Nikulabf13e812013-09-06 07:40:05 +03002142 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002143
2144 I915_WRITE(pp_ctrl_reg, pp);
2145 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002146
Ville Syrjälä773538e82014-09-04 14:54:56 +03002147 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002148}
2149
Jani Nikula1250d102014-08-12 17:11:39 +03002150/* Enable backlight PWM and backlight PP control. */
2151void intel_edp_backlight_on(struct intel_dp *intel_dp)
2152{
2153 if (!is_edp(intel_dp))
2154 return;
2155
2156 DRM_DEBUG_KMS("\n");
2157
2158 intel_panel_enable_backlight(intel_dp->attached_connector);
2159 _intel_edp_backlight_on(intel_dp);
2160}
2161
2162/* Disable backlight in the panel power control. */
2163static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002164{
Paulo Zanoni30add222012-10-26 19:05:45 -02002165 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002166 struct drm_i915_private *dev_priv = dev->dev_private;
2167 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002168 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002169
Keith Packardf01eca22011-09-28 16:48:10 -07002170 if (!is_edp(intel_dp))
2171 return;
2172
Ville Syrjälä773538e82014-09-04 14:54:56 +03002173 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002174
Jesse Barnes453c5422013-03-28 09:55:41 -07002175 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002176 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002177
Jani Nikulabf13e812013-09-06 07:40:05 +03002178 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002179
2180 I915_WRITE(pp_ctrl_reg, pp);
2181 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002182
Ville Syrjälä773538e82014-09-04 14:54:56 +03002183 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002184
Paulo Zanonidce56b32013-12-19 14:29:40 -02002185 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002186 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002187}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002188
Jani Nikula1250d102014-08-12 17:11:39 +03002189/* Disable backlight PP control and backlight PWM. */
2190void intel_edp_backlight_off(struct intel_dp *intel_dp)
2191{
2192 if (!is_edp(intel_dp))
2193 return;
2194
2195 DRM_DEBUG_KMS("\n");
2196
2197 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002198 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002199}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002200
Jani Nikula73580fb72014-08-12 17:11:41 +03002201/*
2202 * Hook for controlling the panel power control backlight through the bl_power
2203 * sysfs attribute. Take care to handle multiple calls.
2204 */
2205static void intel_edp_backlight_power(struct intel_connector *connector,
2206 bool enable)
2207{
2208 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002209 bool is_enabled;
2210
Ville Syrjälä773538e82014-09-04 14:54:56 +03002211 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002212 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002213 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002214
2215 if (is_enabled == enable)
2216 return;
2217
Jani Nikula23ba9372014-08-27 14:08:43 +03002218 DRM_DEBUG_KMS("panel power control backlight %s\n",
2219 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002220
2221 if (enable)
2222 _intel_edp_backlight_on(intel_dp);
2223 else
2224 _intel_edp_backlight_off(intel_dp);
2225}
2226
Ville Syrjälä64e10772015-10-29 21:26:01 +02002227static const char *state_string(bool enabled)
2228{
2229 return enabled ? "on" : "off";
2230}
2231
2232static void assert_dp_port(struct intel_dp *intel_dp, bool state)
2233{
2234 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2235 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2236 bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;
2237
2238 I915_STATE_WARN(cur_state != state,
2239 "DP port %c state assertion failure (expected %s, current %s)\n",
2240 port_name(dig_port->port),
2241 state_string(state), state_string(cur_state));
2242}
2243#define assert_dp_port_disabled(d) assert_dp_port((d), false)
2244
2245static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
2246{
2247 bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;
2248
2249 I915_STATE_WARN(cur_state != state,
2250 "eDP PLL state assertion failure (expected %s, current %s)\n",
2251 state_string(state), state_string(cur_state));
2252}
2253#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
2254#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)
2255
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002256static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002257{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002258 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002259 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2260 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002261
Ville Syrjälä64e10772015-10-29 21:26:01 +02002262 assert_pipe_disabled(dev_priv, crtc->pipe);
2263 assert_dp_port_disabled(intel_dp);
2264 assert_edp_pll_disabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002265
Ville Syrjäläabfce942015-10-29 21:26:03 +02002266 DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2267 crtc->config->port_clock);
2268
2269 intel_dp->DP &= ~DP_PLL_FREQ_MASK;
2270
2271 if (crtc->config->port_clock == 162000)
2272 intel_dp->DP |= DP_PLL_FREQ_162MHZ;
2273 else
2274 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
2275
2276 I915_WRITE(DP_A, intel_dp->DP);
2277 POSTING_READ(DP_A);
2278 udelay(500);
2279
Daniel Vetter07679352012-09-06 22:15:42 +02002280 intel_dp->DP |= DP_PLL_ENABLE;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002281
Daniel Vetter07679352012-09-06 22:15:42 +02002282 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002283 POSTING_READ(DP_A);
2284 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002285}
2286
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002287static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002288{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002289 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002290 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2291 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002292
Ville Syrjälä64e10772015-10-29 21:26:01 +02002293 assert_pipe_disabled(dev_priv, crtc->pipe);
2294 assert_dp_port_disabled(intel_dp);
2295 assert_edp_pll_enabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002296
Ville Syrjäläabfce942015-10-29 21:26:03 +02002297 DRM_DEBUG_KMS("disabling eDP PLL\n");
2298
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002299 intel_dp->DP &= ~DP_PLL_ENABLE;
Daniel Vetter07679352012-09-06 22:15:42 +02002300
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002301 I915_WRITE(DP_A, intel_dp->DP);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002302 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002303 udelay(200);
2304}
2305
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002306/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002307void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002308{
2309 int ret, i;
2310
2311 /* Should have a valid DPCD by this point */
2312 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2313 return;
2314
2315 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002316 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2317 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002318 } else {
2319 /*
2320 * When turning on, we need to retry for 1ms to give the sink
2321 * time to wake up.
2322 */
2323 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002324 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2325 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002326 if (ret == 1)
2327 break;
2328 msleep(1);
2329 }
2330 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002331
2332 if (ret != 1)
2333 DRM_DEBUG_KMS("failed to %s sink power state\n",
2334 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002335}
2336
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002337static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2338 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002339{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002340 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002341 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002342 struct drm_device *dev = encoder->base.dev;
2343 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002344 enum intel_display_power_domain power_domain;
2345 u32 tmp;
2346
2347 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002348 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002349 return false;
2350
2351 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002352
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002353 if (!(tmp & DP_PORT_EN))
2354 return false;
2355
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002356 if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002357 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002358 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002359 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002360
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002361 for_each_pipe(dev_priv, p) {
2362 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2363 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2364 *pipe = p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002365 return true;
2366 }
2367 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002368
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002369 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2370 intel_dp->output_reg);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002371 } else if (IS_CHERRYVIEW(dev)) {
2372 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2373 } else {
2374 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002375 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002376
2377 return true;
2378}
2379
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002380static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002381 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002382{
2383 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002384 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002385 struct drm_device *dev = encoder->base.dev;
2386 struct drm_i915_private *dev_priv = dev->dev_private;
2387 enum port port = dp_to_dig_port(intel_dp)->port;
2388 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03002389 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002390
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002391 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002392
2393 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002394
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002395 if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002396 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2397
2398 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002399 flags |= DRM_MODE_FLAG_PHSYNC;
2400 else
2401 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002402
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002403 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002404 flags |= DRM_MODE_FLAG_PVSYNC;
2405 else
2406 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002407 } else {
2408 if (tmp & DP_SYNC_HS_HIGH)
2409 flags |= DRM_MODE_FLAG_PHSYNC;
2410 else
2411 flags |= DRM_MODE_FLAG_NHSYNC;
2412
2413 if (tmp & DP_SYNC_VS_HIGH)
2414 flags |= DRM_MODE_FLAG_PVSYNC;
2415 else
2416 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002417 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002418
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002419 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002420
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002421 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2422 tmp & DP_COLOR_RANGE_16_235)
2423 pipe_config->limited_color_range = true;
2424
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002425 pipe_config->has_dp_encoder = true;
2426
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002427 pipe_config->lane_count =
2428 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2429
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002430 intel_dp_get_m_n(crtc, pipe_config);
2431
Ville Syrjälä18442d02013-09-13 16:00:08 +03002432 if (port == PORT_A) {
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02002433 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002434 pipe_config->port_clock = 162000;
2435 else
2436 pipe_config->port_clock = 270000;
2437 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002438
2439 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2440 &pipe_config->dp_m_n);
2441
2442 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2443 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2444
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002445 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002446
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002447 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2448 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2449 /*
2450 * This is a big fat ugly hack.
2451 *
2452 * Some machines in UEFI boot mode provide us a VBT that has 18
2453 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2454 * unknown we fail to light up. Yet the same BIOS boots up with
2455 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2456 * max, not what it tells us to use.
2457 *
2458 * Note: This will still be broken if the eDP panel is not lit
2459 * up by the BIOS, and thus we can't get the mode at module
2460 * load.
2461 */
2462 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2463 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2464 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2465 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002466}
2467
Daniel Vettere8cb4552012-07-01 13:05:48 +02002468static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002469{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002470 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002471 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002472 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2473
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002474 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002475 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002476
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002477 if (HAS_PSR(dev) && !HAS_DDI(dev))
2478 intel_psr_disable(intel_dp);
2479
Daniel Vetter6cb49832012-05-20 17:14:50 +02002480 /* Make sure the panel is off before trying to change the mode. But also
2481 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002482 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002483 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002484 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002485 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002486
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002487 /* disable the port before the pipe on g4x */
2488 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002489 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002490}
2491
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002492static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002493{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002494 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002495 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002496
Ville Syrjälä49277c32014-03-31 18:21:26 +03002497 intel_dp_link_down(intel_dp);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002498
2499 /* Only ilk+ has port A */
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002500 if (port == PORT_A)
2501 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002502}
2503
2504static void vlv_post_disable_dp(struct intel_encoder *encoder)
2505{
2506 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2507
2508 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002509}
2510
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002511static void chv_data_lane_soft_reset(struct intel_encoder *encoder,
2512 bool reset)
2513{
2514 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2515 enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
2516 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2517 enum pipe pipe = crtc->pipe;
2518 uint32_t val;
2519
2520 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
2521 if (reset)
2522 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2523 else
2524 val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
2525 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2526
2527 if (crtc->config->lane_count > 2) {
2528 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2529 if (reset)
2530 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2531 else
2532 val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
2533 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2534 }
2535
2536 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2537 val |= CHV_PCS_REQ_SOFTRESET_EN;
2538 if (reset)
2539 val &= ~DPIO_PCS_CLK_SOFT_RESET;
2540 else
2541 val |= DPIO_PCS_CLK_SOFT_RESET;
2542 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
2543
2544 if (crtc->config->lane_count > 2) {
2545 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2546 val |= CHV_PCS_REQ_SOFTRESET_EN;
2547 if (reset)
2548 val &= ~DPIO_PCS_CLK_SOFT_RESET;
2549 else
2550 val |= DPIO_PCS_CLK_SOFT_RESET;
2551 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2552 }
2553}
2554
Ville Syrjälä580d3812014-04-09 13:29:00 +03002555static void chv_post_disable_dp(struct intel_encoder *encoder)
2556{
2557 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002558 struct drm_device *dev = encoder->base.dev;
2559 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä580d3812014-04-09 13:29:00 +03002560
2561 intel_dp_link_down(intel_dp);
2562
Ville Syrjäläa5805162015-05-26 20:42:30 +03002563 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002564
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002565 /* Assert data lane reset */
2566 chv_data_lane_soft_reset(encoder, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002567
Ville Syrjäläa5805162015-05-26 20:42:30 +03002568 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002569}
2570
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002571static void
2572_intel_dp_set_link_train(struct intel_dp *intel_dp,
2573 uint32_t *DP,
2574 uint8_t dp_train_pat)
2575{
2576 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2577 struct drm_device *dev = intel_dig_port->base.base.dev;
2578 struct drm_i915_private *dev_priv = dev->dev_private;
2579 enum port port = intel_dig_port->port;
2580
2581 if (HAS_DDI(dev)) {
2582 uint32_t temp = I915_READ(DP_TP_CTL(port));
2583
2584 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2585 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2586 else
2587 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2588
2589 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2590 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2591 case DP_TRAINING_PATTERN_DISABLE:
2592 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2593
2594 break;
2595 case DP_TRAINING_PATTERN_1:
2596 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2597 break;
2598 case DP_TRAINING_PATTERN_2:
2599 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2600 break;
2601 case DP_TRAINING_PATTERN_3:
2602 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2603 break;
2604 }
2605 I915_WRITE(DP_TP_CTL(port), temp);
2606
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002607 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2608 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002609 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2610
2611 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2612 case DP_TRAINING_PATTERN_DISABLE:
2613 *DP |= DP_LINK_TRAIN_OFF_CPT;
2614 break;
2615 case DP_TRAINING_PATTERN_1:
2616 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2617 break;
2618 case DP_TRAINING_PATTERN_2:
2619 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2620 break;
2621 case DP_TRAINING_PATTERN_3:
2622 DRM_ERROR("DP training pattern 3 not supported\n");
2623 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2624 break;
2625 }
2626
2627 } else {
2628 if (IS_CHERRYVIEW(dev))
2629 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2630 else
2631 *DP &= ~DP_LINK_TRAIN_MASK;
2632
2633 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2634 case DP_TRAINING_PATTERN_DISABLE:
2635 *DP |= DP_LINK_TRAIN_OFF;
2636 break;
2637 case DP_TRAINING_PATTERN_1:
2638 *DP |= DP_LINK_TRAIN_PAT_1;
2639 break;
2640 case DP_TRAINING_PATTERN_2:
2641 *DP |= DP_LINK_TRAIN_PAT_2;
2642 break;
2643 case DP_TRAINING_PATTERN_3:
2644 if (IS_CHERRYVIEW(dev)) {
2645 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2646 } else {
2647 DRM_ERROR("DP training pattern 3 not supported\n");
2648 *DP |= DP_LINK_TRAIN_PAT_2;
2649 }
2650 break;
2651 }
2652 }
2653}
2654
2655static void intel_dp_enable_port(struct intel_dp *intel_dp)
2656{
2657 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2658 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002659 struct intel_crtc *crtc =
2660 to_intel_crtc(dp_to_dig_port(intel_dp)->base.base.crtc);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002661
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002662 /* enable with pattern 1 (as per spec) */
2663 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2664 DP_TRAINING_PATTERN_1);
2665
2666 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2667 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002668
2669 /*
2670 * Magic for VLV/CHV. We _must_ first set up the register
2671 * without actually enabling the port, and then do another
2672 * write to enable the port. Otherwise link training will
2673 * fail when the power sequencer is freshly used for this port.
2674 */
2675 intel_dp->DP |= DP_PORT_EN;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002676 if (crtc->config->has_audio)
2677 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002678
2679 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2680 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002681}
2682
Daniel Vettere8cb4552012-07-01 13:05:48 +02002683static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002684{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002685 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2686 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002687 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002688 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002689 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002690 enum port port = dp_to_dig_port(intel_dp)->port;
2691 enum pipe pipe = crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002692
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002693 if (WARN_ON(dp_reg & DP_PORT_EN))
2694 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002695
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002696 pps_lock(intel_dp);
2697
2698 if (IS_VALLEYVIEW(dev))
2699 vlv_init_panel_power_sequencer(intel_dp);
2700
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002701 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002702
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002703 if (port == PORT_A && IS_GEN5(dev_priv)) {
2704 /*
2705 * Underrun reporting for the other pipe was disabled in
2706 * g4x_pre_enable_dp(). The eDP PLL and port have now been
2707 * enabled, so it's now safe to re-enable underrun reporting.
2708 */
2709 intel_wait_for_vblank_if_active(dev_priv->dev, !pipe);
2710 intel_set_cpu_fifo_underrun_reporting(dev_priv, !pipe, true);
2711 intel_set_pch_fifo_underrun_reporting(dev_priv, !pipe, true);
2712 }
2713
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002714 edp_panel_vdd_on(intel_dp);
2715 edp_panel_on(intel_dp);
2716 edp_panel_vdd_off(intel_dp, true);
2717
2718 pps_unlock(intel_dp);
2719
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002720 if (IS_VALLEYVIEW(dev)) {
2721 unsigned int lane_mask = 0x0;
2722
2723 if (IS_CHERRYVIEW(dev))
2724 lane_mask = intel_dp_unused_lane_mask(crtc->config->lane_count);
2725
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002726 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2727 lane_mask);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002728 }
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002729
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002730 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2731 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002732 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002733
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002734 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002735 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002736 pipe_name(pipe));
Jani Nikulac1dec792014-10-27 16:26:56 +02002737 intel_audio_codec_enable(encoder);
2738 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002739}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002740
Jani Nikulaecff4f32013-09-06 07:38:29 +03002741static void g4x_enable_dp(struct intel_encoder *encoder)
2742{
Jani Nikula828f5c62013-09-05 16:44:45 +03002743 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2744
Jani Nikulaecff4f32013-09-06 07:38:29 +03002745 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002746 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002747}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002748
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002749static void vlv_enable_dp(struct intel_encoder *encoder)
2750{
Jani Nikula828f5c62013-09-05 16:44:45 +03002751 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2752
Daniel Vetter4be73782014-01-17 14:39:48 +01002753 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002754 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002755}
2756
Jani Nikulaecff4f32013-09-06 07:38:29 +03002757static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002758{
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002759 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002760 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002761 enum port port = dp_to_dig_port(intel_dp)->port;
2762 enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002763
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002764 intel_dp_prepare(encoder);
2765
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002766 if (port == PORT_A && IS_GEN5(dev_priv)) {
2767 /*
2768 * We get FIFO underruns on the other pipe when
2769 * enabling the CPU eDP PLL, and when enabling CPU
2770 * eDP port. We could potentially avoid the PLL
2771 * underrun with a vblank wait just prior to enabling
2772 * the PLL, but that doesn't appear to help the port
2773 * enable case. Just sweep it all under the rug.
2774 */
2775 intel_set_cpu_fifo_underrun_reporting(dev_priv, !pipe, false);
2776 intel_set_pch_fifo_underrun_reporting(dev_priv, !pipe, false);
2777 }
2778
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002779 /* Only ilk+ has port A */
Ville Syrjäläabfce942015-10-29 21:26:03 +02002780 if (port == PORT_A)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002781 ironlake_edp_pll_on(intel_dp);
2782}
2783
Ville Syrjälä83b84592014-10-16 21:29:51 +03002784static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2785{
2786 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2787 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2788 enum pipe pipe = intel_dp->pps_pipe;
2789 int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
2790
2791 edp_panel_vdd_off_sync(intel_dp);
2792
2793 /*
2794 * VLV seems to get confused when multiple power seqeuencers
2795 * have the same port selected (even if only one has power/vdd
2796 * enabled). The failure manifests as vlv_wait_port_ready() failing
2797 * CHV on the other hand doesn't seem to mind having the same port
2798 * selected in multiple power seqeuencers, but let's clear the
2799 * port select always when logically disconnecting a power sequencer
2800 * from a port.
2801 */
2802 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2803 pipe_name(pipe), port_name(intel_dig_port->port));
2804 I915_WRITE(pp_on_reg, 0);
2805 POSTING_READ(pp_on_reg);
2806
2807 intel_dp->pps_pipe = INVALID_PIPE;
2808}
2809
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002810static void vlv_steal_power_sequencer(struct drm_device *dev,
2811 enum pipe pipe)
2812{
2813 struct drm_i915_private *dev_priv = dev->dev_private;
2814 struct intel_encoder *encoder;
2815
2816 lockdep_assert_held(&dev_priv->pps_mutex);
2817
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002818 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2819 return;
2820
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002821 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2822 base.head) {
2823 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002824 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002825
2826 if (encoder->type != INTEL_OUTPUT_EDP)
2827 continue;
2828
2829 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002830 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002831
2832 if (intel_dp->pps_pipe != pipe)
2833 continue;
2834
2835 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002836 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002837
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02002838 WARN(encoder->base.crtc,
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002839 "stealing pipe %c power sequencer from active eDP port %c\n",
2840 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002841
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002842 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002843 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002844 }
2845}
2846
2847static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2848{
2849 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2850 struct intel_encoder *encoder = &intel_dig_port->base;
2851 struct drm_device *dev = encoder->base.dev;
2852 struct drm_i915_private *dev_priv = dev->dev_private;
2853 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002854
2855 lockdep_assert_held(&dev_priv->pps_mutex);
2856
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002857 if (!is_edp(intel_dp))
2858 return;
2859
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002860 if (intel_dp->pps_pipe == crtc->pipe)
2861 return;
2862
2863 /*
2864 * If another power sequencer was being used on this
2865 * port previously make sure to turn off vdd there while
2866 * we still have control of it.
2867 */
2868 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002869 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002870
2871 /*
2872 * We may be stealing the power
2873 * sequencer from another port.
2874 */
2875 vlv_steal_power_sequencer(dev, crtc->pipe);
2876
2877 /* now it's all ours */
2878 intel_dp->pps_pipe = crtc->pipe;
2879
2880 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2881 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2882
2883 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002884 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2885 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002886}
2887
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002888static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2889{
2890 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2891 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002892 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002893 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002894 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002895 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002896 int pipe = intel_crtc->pipe;
2897 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002898
Ville Syrjäläa5805162015-05-26 20:42:30 +03002899 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002900
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002901 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002902 val = 0;
2903 if (pipe)
2904 val |= (1<<21);
2905 else
2906 val &= ~(1<<21);
2907 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002908 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2909 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2910 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002911
Ville Syrjäläa5805162015-05-26 20:42:30 +03002912 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002913
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002914 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002915}
2916
Jani Nikulaecff4f32013-09-06 07:38:29 +03002917static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002918{
2919 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2920 struct drm_device *dev = encoder->base.dev;
2921 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002922 struct intel_crtc *intel_crtc =
2923 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002924 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002925 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002926
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002927 intel_dp_prepare(encoder);
2928
Jesse Barnes89b667f2013-04-18 14:51:36 -07002929 /* Program Tx lane resets to default */
Ville Syrjäläa5805162015-05-26 20:42:30 +03002930 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002931 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002932 DPIO_PCS_TX_LANE2_RESET |
2933 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002934 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002935 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2936 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2937 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2938 DPIO_PCS_CLK_SOFT_RESET);
2939
2940 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002941 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2942 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2943 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03002944 mutex_unlock(&dev_priv->sb_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002945}
2946
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002947static void chv_pre_enable_dp(struct intel_encoder *encoder)
2948{
2949 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2950 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2951 struct drm_device *dev = encoder->base.dev;
2952 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002953 struct intel_crtc *intel_crtc =
2954 to_intel_crtc(encoder->base.crtc);
2955 enum dpio_channel ch = vlv_dport_to_channel(dport);
2956 int pipe = intel_crtc->pipe;
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002957 int data, i, stagger;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002958 u32 val;
2959
Ville Syrjäläa5805162015-05-26 20:42:30 +03002960 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002961
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002962 /* allow hardware to manage TX FIFO reset source */
2963 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2964 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2965 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2966
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002967 if (intel_crtc->config->lane_count > 2) {
2968 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2969 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2970 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2971 }
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002972
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002973 /* Program Tx lane latency optimal setting*/
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002974 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002975 /* Set the upar bit */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002976 if (intel_crtc->config->lane_count == 1)
2977 data = 0x0;
2978 else
2979 data = (i == 1) ? 0x0 : 0x1;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002980 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2981 data << DPIO_UPAR_SHIFT);
2982 }
2983
2984 /* Data lane stagger programming */
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002985 if (intel_crtc->config->port_clock > 270000)
2986 stagger = 0x18;
2987 else if (intel_crtc->config->port_clock > 135000)
2988 stagger = 0xd;
2989 else if (intel_crtc->config->port_clock > 67500)
2990 stagger = 0x7;
2991 else if (intel_crtc->config->port_clock > 33750)
2992 stagger = 0x4;
2993 else
2994 stagger = 0x2;
2995
2996 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2997 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2998 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2999
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003000 if (intel_crtc->config->lane_count > 2) {
3001 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
3002 val |= DPIO_TX2_STAGGER_MASK(0x1f);
3003 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
3004 }
Ville Syrjälä2e523e92015-04-10 18:21:27 +03003005
3006 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
3007 DPIO_LANESTAGGER_STRAP(stagger) |
3008 DPIO_LANESTAGGER_STRAP_OVRD |
3009 DPIO_TX1_STAGGER_MASK(0x1f) |
3010 DPIO_TX1_STAGGER_MULT(6) |
3011 DPIO_TX2_STAGGER_MULT(0));
3012
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003013 if (intel_crtc->config->lane_count > 2) {
3014 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
3015 DPIO_LANESTAGGER_STRAP(stagger) |
3016 DPIO_LANESTAGGER_STRAP_OVRD |
3017 DPIO_TX1_STAGGER_MASK(0x1f) |
3018 DPIO_TX1_STAGGER_MULT(7) |
3019 DPIO_TX2_STAGGER_MULT(5));
3020 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003021
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03003022 /* Deassert data lane reset */
3023 chv_data_lane_soft_reset(encoder, false);
3024
Ville Syrjäläa5805162015-05-26 20:42:30 +03003025 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003026
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003027 intel_enable_dp(encoder);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003028
3029 /* Second common lane will stay alive on its own now */
3030 if (dport->release_cl2_override) {
3031 chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, false);
3032 dport->release_cl2_override = false;
3033 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003034}
3035
Ville Syrjälä9197c882014-04-09 13:29:05 +03003036static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
3037{
3038 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
3039 struct drm_device *dev = encoder->base.dev;
3040 struct drm_i915_private *dev_priv = dev->dev_private;
3041 struct intel_crtc *intel_crtc =
3042 to_intel_crtc(encoder->base.crtc);
3043 enum dpio_channel ch = vlv_dport_to_channel(dport);
3044 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003045 unsigned int lane_mask =
3046 intel_dp_unused_lane_mask(intel_crtc->config->lane_count);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003047 u32 val;
3048
Ville Syrjälä625695f2014-06-28 02:04:02 +03003049 intel_dp_prepare(encoder);
3050
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003051 /*
3052 * Must trick the second common lane into life.
3053 * Otherwise we can't even access the PLL.
3054 */
3055 if (ch == DPIO_CH0 && pipe == PIPE_B)
3056 dport->release_cl2_override =
3057 !chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, true);
3058
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003059 chv_phy_powergate_lanes(encoder, true, lane_mask);
3060
Ville Syrjäläa5805162015-05-26 20:42:30 +03003061 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003062
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03003063 /* Assert data lane reset */
3064 chv_data_lane_soft_reset(encoder, true);
3065
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03003066 /* program left/right clock distribution */
3067 if (pipe != PIPE_B) {
3068 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
3069 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
3070 if (ch == DPIO_CH0)
3071 val |= CHV_BUFLEFTENA1_FORCE;
3072 if (ch == DPIO_CH1)
3073 val |= CHV_BUFRIGHTENA1_FORCE;
3074 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
3075 } else {
3076 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
3077 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
3078 if (ch == DPIO_CH0)
3079 val |= CHV_BUFLEFTENA2_FORCE;
3080 if (ch == DPIO_CH1)
3081 val |= CHV_BUFRIGHTENA2_FORCE;
3082 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
3083 }
3084
Ville Syrjälä9197c882014-04-09 13:29:05 +03003085 /* program clock channel usage */
3086 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
3087 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
3088 if (pipe != PIPE_B)
3089 val &= ~CHV_PCS_USEDCLKCHANNEL;
3090 else
3091 val |= CHV_PCS_USEDCLKCHANNEL;
3092 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
3093
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003094 if (intel_crtc->config->lane_count > 2) {
3095 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
3096 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
3097 if (pipe != PIPE_B)
3098 val &= ~CHV_PCS_USEDCLKCHANNEL;
3099 else
3100 val |= CHV_PCS_USEDCLKCHANNEL;
3101 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
3102 }
Ville Syrjälä9197c882014-04-09 13:29:05 +03003103
3104 /*
3105 * This a a bit weird since generally CL
3106 * matches the pipe, but here we need to
3107 * pick the CL based on the port.
3108 */
3109 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
3110 if (pipe != PIPE_B)
3111 val &= ~CHV_CMN_USEDCLKCHANNEL;
3112 else
3113 val |= CHV_CMN_USEDCLKCHANNEL;
3114 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
3115
Ville Syrjäläa5805162015-05-26 20:42:30 +03003116 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003117}
3118
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003119static void chv_dp_post_pll_disable(struct intel_encoder *encoder)
3120{
3121 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3122 enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
3123 u32 val;
3124
3125 mutex_lock(&dev_priv->sb_lock);
3126
3127 /* disable left/right clock distribution */
3128 if (pipe != PIPE_B) {
3129 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
3130 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
3131 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
3132 } else {
3133 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
3134 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
3135 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
3136 }
3137
3138 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003139
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003140 /*
3141 * Leave the power down bit cleared for at least one
3142 * lane so that chv_powergate_phy_ch() will power
3143 * on something when the channel is otherwise unused.
3144 * When the port is off and the override is removed
3145 * the lanes power down anyway, so otherwise it doesn't
3146 * really matter what the state of power down bits is
3147 * after this.
3148 */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003149 chv_phy_powergate_lanes(encoder, false, 0x0);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003150}
3151
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003152/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003153 * Native read with retry for link status and receiver capability reads for
3154 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02003155 *
3156 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
3157 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003158 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003159static ssize_t
3160intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
3161 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003162{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003163 ssize_t ret;
3164 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003165
Ville Syrjäläf6a19062014-10-16 20:46:09 +03003166 /*
3167 * Sometime we just get the same incorrect byte repeated
3168 * over the entire buffer. Doing just one throw away read
3169 * initially seems to "solve" it.
3170 */
3171 drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);
3172
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003173 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003174 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
3175 if (ret == size)
3176 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003177 msleep(1);
3178 }
3179
Jani Nikula9d1a1032014-03-14 16:51:15 +02003180 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003181}
3182
3183/*
3184 * Fetch AUX CH registers 0x202 - 0x207 which contain
3185 * link status information
3186 */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003187bool
Keith Packard93f62da2011-11-01 19:45:03 -07003188intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003189{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003190 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3191 DP_LANE0_1_STATUS,
3192 link_status,
3193 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003194}
3195
Paulo Zanoni11002442014-06-13 18:45:41 -03003196/* These are source-specific values. */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003197uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003198intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003199{
Paulo Zanoni30add222012-10-26 19:05:45 -02003200 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303201 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003202 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003203
Vandana Kannan93147262014-11-18 15:45:29 +05303204 if (IS_BROXTON(dev))
3205 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3206 else if (INTEL_INFO(dev)->gen >= 9) {
Sonika Jindal9e458032015-05-06 17:35:48 +05303207 if (dev_priv->edp_low_vswing && port == PORT_A)
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303208 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003209 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303210 } else if (IS_VALLEYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05303211 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003212 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303213 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003214 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303215 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08003216 else
Sonika Jindalbd600182014-08-08 16:23:41 +05303217 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08003218}
3219
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003220uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003221intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
3222{
Paulo Zanoni30add222012-10-26 19:05:45 -02003223 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003224 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003225
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003226 if (INTEL_INFO(dev)->gen >= 9) {
3227 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3228 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3229 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3230 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3231 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3232 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3233 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303234 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3235 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003236 default:
3237 return DP_TRAIN_PRE_EMPH_LEVEL_0;
3238 }
3239 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003240 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303241 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3242 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3243 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3244 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3245 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3246 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3247 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003248 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303249 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003250 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003251 } else if (IS_VALLEYVIEW(dev)) {
3252 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303253 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3254 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3255 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3256 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3257 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3258 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3259 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003260 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303261 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003262 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03003263 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08003264 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303265 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3266 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3267 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3268 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3269 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08003270 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303271 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003272 }
3273 } else {
3274 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303275 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3276 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3277 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3278 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3279 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3280 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3281 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003282 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303283 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003284 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003285 }
3286}
3287
Daniel Vetter5829975c2015-04-16 11:36:52 +02003288static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003289{
3290 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3291 struct drm_i915_private *dev_priv = dev->dev_private;
3292 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003293 struct intel_crtc *intel_crtc =
3294 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003295 unsigned long demph_reg_value, preemph_reg_value,
3296 uniqtranscale_reg_value;
3297 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08003298 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003299 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003300
3301 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303302 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003303 preemph_reg_value = 0x0004000;
3304 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303305 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003306 demph_reg_value = 0x2B405555;
3307 uniqtranscale_reg_value = 0x552AB83A;
3308 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303309 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003310 demph_reg_value = 0x2B404040;
3311 uniqtranscale_reg_value = 0x5548B83A;
3312 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303313 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003314 demph_reg_value = 0x2B245555;
3315 uniqtranscale_reg_value = 0x5560B83A;
3316 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303317 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003318 demph_reg_value = 0x2B405555;
3319 uniqtranscale_reg_value = 0x5598DA3A;
3320 break;
3321 default:
3322 return 0;
3323 }
3324 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303325 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003326 preemph_reg_value = 0x0002000;
3327 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303328 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003329 demph_reg_value = 0x2B404040;
3330 uniqtranscale_reg_value = 0x5552B83A;
3331 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303332 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003333 demph_reg_value = 0x2B404848;
3334 uniqtranscale_reg_value = 0x5580B83A;
3335 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303336 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003337 demph_reg_value = 0x2B404040;
3338 uniqtranscale_reg_value = 0x55ADDA3A;
3339 break;
3340 default:
3341 return 0;
3342 }
3343 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303344 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003345 preemph_reg_value = 0x0000000;
3346 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303347 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003348 demph_reg_value = 0x2B305555;
3349 uniqtranscale_reg_value = 0x5570B83A;
3350 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303351 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003352 demph_reg_value = 0x2B2B4040;
3353 uniqtranscale_reg_value = 0x55ADDA3A;
3354 break;
3355 default:
3356 return 0;
3357 }
3358 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303359 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003360 preemph_reg_value = 0x0006000;
3361 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303362 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003363 demph_reg_value = 0x1B405555;
3364 uniqtranscale_reg_value = 0x55ADDA3A;
3365 break;
3366 default:
3367 return 0;
3368 }
3369 break;
3370 default:
3371 return 0;
3372 }
3373
Ville Syrjäläa5805162015-05-26 20:42:30 +03003374 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003375 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3376 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3377 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003378 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003379 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3380 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3381 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3382 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03003383 mutex_unlock(&dev_priv->sb_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003384
3385 return 0;
3386}
3387
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003388static bool chv_need_uniq_trans_scale(uint8_t train_set)
3389{
3390 return (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) == DP_TRAIN_PRE_EMPH_LEVEL_0 &&
3391 (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) == DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3392}
3393
Daniel Vetter5829975c2015-04-16 11:36:52 +02003394static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003395{
3396 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3397 struct drm_i915_private *dev_priv = dev->dev_private;
3398 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3399 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003400 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003401 uint8_t train_set = intel_dp->train_set[0];
3402 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003403 enum pipe pipe = intel_crtc->pipe;
3404 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003405
3406 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303407 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003408 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303409 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003410 deemph_reg_value = 128;
3411 margin_reg_value = 52;
3412 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303413 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003414 deemph_reg_value = 128;
3415 margin_reg_value = 77;
3416 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303417 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003418 deemph_reg_value = 128;
3419 margin_reg_value = 102;
3420 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303421 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003422 deemph_reg_value = 128;
3423 margin_reg_value = 154;
3424 /* FIXME extra to set for 1200 */
3425 break;
3426 default:
3427 return 0;
3428 }
3429 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303430 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003431 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303432 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003433 deemph_reg_value = 85;
3434 margin_reg_value = 78;
3435 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303436 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003437 deemph_reg_value = 85;
3438 margin_reg_value = 116;
3439 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303440 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003441 deemph_reg_value = 85;
3442 margin_reg_value = 154;
3443 break;
3444 default:
3445 return 0;
3446 }
3447 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303448 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003449 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303450 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003451 deemph_reg_value = 64;
3452 margin_reg_value = 104;
3453 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303454 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003455 deemph_reg_value = 64;
3456 margin_reg_value = 154;
3457 break;
3458 default:
3459 return 0;
3460 }
3461 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303462 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003463 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303464 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003465 deemph_reg_value = 43;
3466 margin_reg_value = 154;
3467 break;
3468 default:
3469 return 0;
3470 }
3471 break;
3472 default:
3473 return 0;
3474 }
3475
Ville Syrjäläa5805162015-05-26 20:42:30 +03003476 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003477
3478 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003479 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3480 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003481 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3482 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003483 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3484
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003485 if (intel_crtc->config->lane_count > 2) {
3486 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3487 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3488 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3489 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
3490 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3491 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003492
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003493 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3494 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3495 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3496 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3497
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003498 if (intel_crtc->config->lane_count > 2) {
3499 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3500 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3501 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3502 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3503 }
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003504
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003505 /* Program swing deemph */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003506 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003507 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3508 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3509 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3510 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3511 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003512
3513 /* Program swing margin */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003514 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003515 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003516
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003517 val &= ~DPIO_SWING_MARGIN000_MASK;
3518 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003519
3520 /*
3521 * Supposedly this value shouldn't matter when unique transition
3522 * scale is disabled, but in fact it does matter. Let's just
3523 * always program the same value and hope it's OK.
3524 */
3525 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3526 val |= 0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT;
3527
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003528 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3529 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003530
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003531 /*
3532 * The document said it needs to set bit 27 for ch0 and bit 26
3533 * for ch1. Might be a typo in the doc.
3534 * For now, for this unique transition scale selection, set bit
3535 * 27 for ch0 and ch1.
3536 */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003537 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003538 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003539 if (chv_need_uniq_trans_scale(train_set))
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003540 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003541 else
3542 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3543 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003544 }
3545
3546 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003547 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3548 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3549 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3550
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003551 if (intel_crtc->config->lane_count > 2) {
3552 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3553 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3554 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3555 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003556
Ville Syrjäläa5805162015-05-26 20:42:30 +03003557 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003558
3559 return 0;
3560}
3561
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003562static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003563gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003564{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003565 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003566
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003567 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303568 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003569 default:
3570 signal_levels |= DP_VOLTAGE_0_4;
3571 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303572 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003573 signal_levels |= DP_VOLTAGE_0_6;
3574 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303575 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003576 signal_levels |= DP_VOLTAGE_0_8;
3577 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303578 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003579 signal_levels |= DP_VOLTAGE_1_2;
3580 break;
3581 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003582 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303583 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003584 default:
3585 signal_levels |= DP_PRE_EMPHASIS_0;
3586 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303587 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003588 signal_levels |= DP_PRE_EMPHASIS_3_5;
3589 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303590 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003591 signal_levels |= DP_PRE_EMPHASIS_6;
3592 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303593 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003594 signal_levels |= DP_PRE_EMPHASIS_9_5;
3595 break;
3596 }
3597 return signal_levels;
3598}
3599
Zhenyu Wange3421a12010-04-08 09:43:27 +08003600/* Gen6's DP voltage swing and pre-emphasis control */
3601static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003602gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003603{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003604 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3605 DP_TRAIN_PRE_EMPHASIS_MASK);
3606 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303607 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3608 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003609 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303610 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003611 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303612 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3613 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003614 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303615 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3616 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003617 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303618 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3619 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003620 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003621 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003622 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3623 "0x%x\n", signal_levels);
3624 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003625 }
3626}
3627
Keith Packard1a2eb462011-11-16 16:26:07 -08003628/* Gen7's DP voltage swing and pre-emphasis control */
3629static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003630gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003631{
3632 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3633 DP_TRAIN_PRE_EMPHASIS_MASK);
3634 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303635 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003636 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303637 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003638 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303639 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003640 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3641
Sonika Jindalbd600182014-08-08 16:23:41 +05303642 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003643 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303644 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003645 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3646
Sonika Jindalbd600182014-08-08 16:23:41 +05303647 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003648 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303649 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003650 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3651
3652 default:
3653 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3654 "0x%x\n", signal_levels);
3655 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3656 }
3657}
3658
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003659void
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003660intel_dp_set_signal_levels(struct intel_dp *intel_dp)
Paulo Zanonif0a34242012-12-06 16:51:50 -02003661{
3662 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003663 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003664 struct drm_device *dev = intel_dig_port->base.base.dev;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003665 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehallf8896f52015-06-25 11:11:03 +03003666 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003667 uint8_t train_set = intel_dp->train_set[0];
3668
David Weinehallf8896f52015-06-25 11:11:03 +03003669 if (HAS_DDI(dev)) {
3670 signal_levels = ddi_signal_levels(intel_dp);
3671
3672 if (IS_BROXTON(dev))
3673 signal_levels = 0;
3674 else
3675 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003676 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003677 signal_levels = chv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003678 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003679 signal_levels = vlv_signal_levels(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003680 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003681 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003682 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003683 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003684 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003685 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3686 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003687 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003688 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3689 }
3690
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303691 if (mask)
3692 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3693
3694 DRM_DEBUG_KMS("Using vswing level %d\n",
3695 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3696 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3697 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3698 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003699
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003700 intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003701
3702 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3703 POSTING_READ(intel_dp->output_reg);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003704}
3705
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003706void
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003707intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3708 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003709{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003710 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003711 struct drm_i915_private *dev_priv =
3712 to_i915(intel_dig_port->base.base.dev);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003713
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003714 _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003715
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003716 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003717 POSTING_READ(intel_dp->output_reg);
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003718}
3719
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003720void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
Imre Deak3ab9c632013-05-03 12:57:41 +03003721{
3722 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3723 struct drm_device *dev = intel_dig_port->base.base.dev;
3724 struct drm_i915_private *dev_priv = dev->dev_private;
3725 enum port port = intel_dig_port->port;
3726 uint32_t val;
3727
3728 if (!HAS_DDI(dev))
3729 return;
3730
3731 val = I915_READ(DP_TP_CTL(port));
3732 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3733 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3734 I915_WRITE(DP_TP_CTL(port), val);
3735
3736 /*
3737 * On PORT_A we can have only eDP in SST mode. There the only reason
3738 * we need to set idle transmission mode is to work around a HW issue
3739 * where we enable the pipe while not in idle link-training mode.
3740 * In this case there is requirement to wait for a minimum number of
3741 * idle patterns to be sent.
3742 */
3743 if (port == PORT_A)
3744 return;
3745
3746 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3747 1))
3748 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3749}
3750
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003751static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003752intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003753{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003754 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003755 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003756 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003757 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003758 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003759 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003760
Daniel Vetterbc76e3202014-05-20 22:46:50 +02003761 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003762 return;
3763
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003764 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003765 return;
3766
Zhao Yakui28c97732009-10-09 11:39:41 +08003767 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003768
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03003769 if ((IS_GEN7(dev) && port == PORT_A) ||
3770 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003771 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003772 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003773 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003774 if (IS_CHERRYVIEW(dev))
3775 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3776 else
3777 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003778 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003779 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003780 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003781 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003782
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003783 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3784 I915_WRITE(intel_dp->output_reg, DP);
3785 POSTING_READ(intel_dp->output_reg);
3786
3787 /*
3788 * HW workaround for IBX, we need to move the port
3789 * to transcoder A after disabling it to allow the
3790 * matching HDMI port to be enabled on transcoder A.
3791 */
3792 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003793 /*
3794 * We get CPU/PCH FIFO underruns on the other pipe when
3795 * doing the workaround. Sweep them under the rug.
3796 */
3797 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3798 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3799
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003800 /* always enable with pattern 1 (as per spec) */
3801 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3802 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3803 I915_WRITE(intel_dp->output_reg, DP);
3804 POSTING_READ(intel_dp->output_reg);
3805
3806 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003807 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003808 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003809
3810 intel_wait_for_vblank_if_active(dev_priv->dev, PIPE_A);
3811 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3812 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Eric Anholt5bddd172010-11-18 09:32:59 +08003813 }
3814
Keith Packardf01eca22011-09-28 16:48:10 -07003815 msleep(intel_dp->panel_power_down_delay);
Ville Syrjälä6fec7662015-11-10 16:16:17 +02003816
3817 intel_dp->DP = DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003818}
3819
Keith Packard26d61aa2011-07-25 20:01:09 -07003820static bool
3821intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003822{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003823 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3824 struct drm_device *dev = dig_port->base.base.dev;
3825 struct drm_i915_private *dev_priv = dev->dev_private;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303826 uint8_t rev;
Rodrigo Vivia031d702013-10-03 16:15:06 -03003827
Jani Nikula9d1a1032014-03-14 16:51:15 +02003828 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3829 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003830 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003831
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003832 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003833
Adam Jacksonedb39242012-09-18 10:58:49 -04003834 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3835 return false; /* DPCD not present */
3836
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003837 /* Check if the panel supports PSR */
3838 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003839 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003840 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3841 intel_dp->psr_dpcd,
3842 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003843 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3844 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003845 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003846 }
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303847
3848 if (INTEL_INFO(dev)->gen >= 9 &&
3849 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3850 uint8_t frame_sync_cap;
3851
3852 dev_priv->psr.sink_support = true;
3853 intel_dp_dpcd_read_wake(&intel_dp->aux,
3854 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3855 &frame_sync_cap, 1);
3856 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3857 /* PSR2 needs frame sync as well */
3858 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3859 DRM_DEBUG_KMS("PSR2 %s on sink",
3860 dev_priv->psr.psr2_support ? "supported" : "not supported");
3861 }
Jani Nikula50003932013-09-20 16:42:17 +03003862 }
3863
Jani Nikulabc5133d2015-09-03 11:16:07 +03003864 DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03003865 yesno(intel_dp_source_supports_hbr2(intel_dp)),
Jani Nikula742f4912015-09-03 11:16:09 +03003866 yesno(drm_dp_tps3_supported(intel_dp->dpcd)));
Todd Previte06ea66b2014-01-20 10:19:39 -07003867
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303868 /* Intermediate frequency support */
3869 if (is_edp(intel_dp) &&
3870 (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3871 (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
3872 (rev >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003873 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003874 int i;
3875
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303876 intel_dp_dpcd_read_wake(&intel_dp->aux,
3877 DP_SUPPORTED_LINK_RATES,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003878 sink_rates,
3879 sizeof(sink_rates));
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003880
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003881 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3882 int val = le16_to_cpu(sink_rates[i]);
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003883
3884 if (val == 0)
3885 break;
3886
Sonika Jindalaf77b972015-05-07 13:59:28 +05303887 /* Value read is in kHz while drm clock is saved in deca-kHz */
3888 intel_dp->sink_rates[i] = (val * 200) / 10;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003889 }
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003890 intel_dp->num_sink_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303891 }
Ville Syrjälä0336400e2015-03-12 17:10:39 +02003892
3893 intel_dp_print_rates(intel_dp);
3894
Adam Jacksonedb39242012-09-18 10:58:49 -04003895 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3896 DP_DWN_STRM_PORT_PRESENT))
3897 return true; /* native DP sink */
3898
3899 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3900 return true; /* no per-port downstream info */
3901
Jani Nikula9d1a1032014-03-14 16:51:15 +02003902 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3903 intel_dp->downstream_ports,
3904 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003905 return false; /* downstream port status fetch failed */
3906
3907 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003908}
3909
Adam Jackson0d198322012-05-14 16:05:47 -04003910static void
3911intel_dp_probe_oui(struct intel_dp *intel_dp)
3912{
3913 u8 buf[3];
3914
3915 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3916 return;
3917
Jani Nikula9d1a1032014-03-14 16:51:15 +02003918 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003919 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3920 buf[0], buf[1], buf[2]);
3921
Jani Nikula9d1a1032014-03-14 16:51:15 +02003922 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003923 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3924 buf[0], buf[1], buf[2]);
3925}
3926
Dave Airlie0e32b392014-05-02 14:02:48 +10003927static bool
3928intel_dp_probe_mst(struct intel_dp *intel_dp)
3929{
3930 u8 buf[1];
3931
3932 if (!intel_dp->can_mst)
3933 return false;
3934
3935 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3936 return false;
3937
Dave Airlie0e32b392014-05-02 14:02:48 +10003938 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3939 if (buf[0] & DP_MST_CAP) {
3940 DRM_DEBUG_KMS("Sink is MST capable\n");
3941 intel_dp->is_mst = true;
3942 } else {
3943 DRM_DEBUG_KMS("Sink is not MST capable\n");
3944 intel_dp->is_mst = false;
3945 }
3946 }
Dave Airlie0e32b392014-05-02 14:02:48 +10003947
3948 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3949 return intel_dp->is_mst;
3950}
3951
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003952static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003953{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003954 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3955 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003956 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003957 int ret = 0;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003958
3959 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003960 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003961 ret = -EIO;
3962 goto out;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003963 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003964
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003965 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003966 buf & ~DP_TEST_SINK_START) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003967 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003968 ret = -EIO;
3969 goto out;
3970 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003971
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003972 intel_dp->sink_crc.started = false;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003973 out:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003974 hsw_enable_ips(intel_crtc);
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003975 return ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003976}
3977
3978static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
3979{
3980 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3981 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3982 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003983 int ret;
3984
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003985 if (intel_dp->sink_crc.started) {
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003986 ret = intel_dp_sink_crc_stop(intel_dp);
3987 if (ret)
3988 return ret;
3989 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003990
3991 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3992 return -EIO;
3993
3994 if (!(buf & DP_TEST_CRC_SUPPORTED))
3995 return -ENOTTY;
3996
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003997 intel_dp->sink_crc.last_count = buf & DP_TEST_COUNT_MASK;
3998
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003999 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
4000 return -EIO;
4001
4002 hsw_disable_ips(intel_crtc);
4003
4004 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4005 buf | DP_TEST_SINK_START) < 0) {
4006 hsw_enable_ips(intel_crtc);
4007 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004008 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004009
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004010 intel_dp->sink_crc.started = true;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004011 return 0;
4012}
4013
4014int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
4015{
4016 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
4017 struct drm_device *dev = dig_port->base.base.dev;
4018 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
4019 u8 buf;
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004020 int count, ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004021 int attempts = 6;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07004022 bool old_equal_new;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004023
4024 ret = intel_dp_sink_crc_start(intel_dp);
4025 if (ret)
4026 return ret;
4027
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004028 do {
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004029 intel_wait_for_vblank(dev, intel_crtc->pipe);
4030
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004031 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004032 DP_TEST_SINK_MISC, &buf) < 0) {
4033 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004034 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004035 }
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004036 count = buf & DP_TEST_COUNT_MASK;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07004037
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004038 /*
4039 * Count might be reset during the loop. In this case
4040 * last known count needs to be reset as well.
4041 */
4042 if (count == 0)
4043 intel_dp->sink_crc.last_count = 0;
4044
4045 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
4046 ret = -EIO;
4047 goto stop;
4048 }
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07004049
4050 old_equal_new = (count == intel_dp->sink_crc.last_count &&
4051 !memcmp(intel_dp->sink_crc.last_crc, crc,
4052 6 * sizeof(u8)));
4053
4054 } while (--attempts && (count == 0 || old_equal_new));
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004055
4056 intel_dp->sink_crc.last_count = buf & DP_TEST_COUNT_MASK;
4057 memcpy(intel_dp->sink_crc.last_crc, crc, 6 * sizeof(u8));
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004058
4059 if (attempts == 0) {
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07004060 if (old_equal_new) {
4061 DRM_DEBUG_KMS("Unreliable Sink CRC counter: Current returned CRC is identical to the previous one\n");
4062 } else {
4063 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
4064 ret = -ETIMEDOUT;
4065 goto stop;
4066 }
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004067 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004068
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004069stop:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004070 intel_dp_sink_crc_stop(intel_dp);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004071 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004072}
4073
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004074static bool
4075intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4076{
Jani Nikula9d1a1032014-03-14 16:51:15 +02004077 return intel_dp_dpcd_read_wake(&intel_dp->aux,
4078 DP_DEVICE_SERVICE_IRQ_VECTOR,
4079 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004080}
4081
Dave Airlie0e32b392014-05-02 14:02:48 +10004082static bool
4083intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4084{
4085 int ret;
4086
4087 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
4088 DP_SINK_COUNT_ESI,
4089 sink_irq_vector, 14);
4090 if (ret != 14)
4091 return false;
4092
4093 return true;
4094}
4095
Todd Previtec5d5ab72015-04-15 08:38:38 -07004096static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004097{
Todd Previtec5d5ab72015-04-15 08:38:38 -07004098 uint8_t test_result = DP_TEST_ACK;
4099 return test_result;
4100}
4101
4102static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4103{
4104 uint8_t test_result = DP_TEST_NAK;
4105 return test_result;
4106}
4107
4108static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4109{
4110 uint8_t test_result = DP_TEST_NAK;
Todd Previte559be302015-05-04 07:48:20 -07004111 struct intel_connector *intel_connector = intel_dp->attached_connector;
4112 struct drm_connector *connector = &intel_connector->base;
4113
4114 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02004115 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07004116 intel_dp->aux.i2c_defer_count > 6) {
4117 /* Check EDID read for NACKs, DEFERs and corruption
4118 * (DP CTS 1.2 Core r1.1)
4119 * 4.2.2.4 : Failed EDID read, I2C_NAK
4120 * 4.2.2.5 : Failed EDID read, I2C_DEFER
4121 * 4.2.2.6 : EDID corruption detected
4122 * Use failsafe mode for all cases
4123 */
4124 if (intel_dp->aux.i2c_nack_count > 0 ||
4125 intel_dp->aux.i2c_defer_count > 0)
4126 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
4127 intel_dp->aux.i2c_nack_count,
4128 intel_dp->aux.i2c_defer_count);
4129 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
4130 } else {
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304131 struct edid *block = intel_connector->detect_edid;
4132
4133 /* We have to write the checksum
4134 * of the last block read
4135 */
4136 block += intel_connector->detect_edid->extensions;
4137
Todd Previte559be302015-05-04 07:48:20 -07004138 if (!drm_dp_dpcd_write(&intel_dp->aux,
4139 DP_TEST_EDID_CHECKSUM,
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304140 &block->checksum,
Dan Carpenter5a1cc652015-05-12 21:07:37 +03004141 1))
Todd Previte559be302015-05-04 07:48:20 -07004142 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
4143
4144 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4145 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
4146 }
4147
4148 /* Set test active flag here so userspace doesn't interrupt things */
4149 intel_dp->compliance_test_active = 1;
4150
Todd Previtec5d5ab72015-04-15 08:38:38 -07004151 return test_result;
4152}
4153
4154static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4155{
4156 uint8_t test_result = DP_TEST_NAK;
4157 return test_result;
4158}
4159
4160static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4161{
4162 uint8_t response = DP_TEST_NAK;
4163 uint8_t rxdata = 0;
4164 int status = 0;
4165
Todd Previte559be302015-05-04 07:48:20 -07004166 intel_dp->compliance_test_active = 0;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004167 intel_dp->compliance_test_type = 0;
Todd Previte559be302015-05-04 07:48:20 -07004168 intel_dp->compliance_test_data = 0;
4169
Todd Previtec5d5ab72015-04-15 08:38:38 -07004170 intel_dp->aux.i2c_nack_count = 0;
4171 intel_dp->aux.i2c_defer_count = 0;
4172
4173 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
4174 if (status <= 0) {
4175 DRM_DEBUG_KMS("Could not read test request from sink\n");
4176 goto update_status;
4177 }
4178
4179 switch (rxdata) {
4180 case DP_TEST_LINK_TRAINING:
4181 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
4182 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
4183 response = intel_dp_autotest_link_training(intel_dp);
4184 break;
4185 case DP_TEST_LINK_VIDEO_PATTERN:
4186 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
4187 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
4188 response = intel_dp_autotest_video_pattern(intel_dp);
4189 break;
4190 case DP_TEST_LINK_EDID_READ:
4191 DRM_DEBUG_KMS("EDID test requested\n");
4192 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
4193 response = intel_dp_autotest_edid(intel_dp);
4194 break;
4195 case DP_TEST_LINK_PHY_TEST_PATTERN:
4196 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
4197 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
4198 response = intel_dp_autotest_phy_pattern(intel_dp);
4199 break;
4200 default:
4201 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
4202 break;
4203 }
4204
4205update_status:
4206 status = drm_dp_dpcd_write(&intel_dp->aux,
4207 DP_TEST_RESPONSE,
4208 &response, 1);
4209 if (status <= 0)
4210 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004211}
4212
Dave Airlie0e32b392014-05-02 14:02:48 +10004213static int
4214intel_dp_check_mst_status(struct intel_dp *intel_dp)
4215{
4216 bool bret;
4217
4218 if (intel_dp->is_mst) {
4219 u8 esi[16] = { 0 };
4220 int ret = 0;
4221 int retry;
4222 bool handled;
4223 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4224go_again:
4225 if (bret == true) {
4226
4227 /* check link status - esi[10] = 0x200c */
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03004228 if (intel_dp->active_mst_links &&
Ville Syrjälä901c2da2015-08-17 18:05:12 +03004229 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10004230 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4231 intel_dp_start_link_train(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004232 intel_dp_stop_link_train(intel_dp);
4233 }
4234
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004235 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004236 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4237
4238 if (handled) {
4239 for (retry = 0; retry < 3; retry++) {
4240 int wret;
4241 wret = drm_dp_dpcd_write(&intel_dp->aux,
4242 DP_SINK_COUNT_ESI+1,
4243 &esi[1], 3);
4244 if (wret == 3) {
4245 break;
4246 }
4247 }
4248
4249 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4250 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004251 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004252 goto go_again;
4253 }
4254 } else
4255 ret = 0;
4256
4257 return ret;
4258 } else {
4259 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4260 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4261 intel_dp->is_mst = false;
4262 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4263 /* send a hotplug event */
4264 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4265 }
4266 }
4267 return -EINVAL;
4268}
4269
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004270/*
4271 * According to DP spec
4272 * 5.1.2:
4273 * 1. Read DPCD
4274 * 2. Configure link according to Receiver Capabilities
4275 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4276 * 4. Check link status on receipt of hot-plug interrupt
4277 */
Damien Lespiaua5146202015-02-10 19:32:22 +00004278static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01004279intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004280{
Dave Airlie5b215bc2014-08-05 10:40:20 +10004281 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004282 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004283 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07004284 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004285
Dave Airlie5b215bc2014-08-05 10:40:20 +10004286 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4287
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02004288 if (!intel_encoder->base.crtc)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004289 return;
4290
Imre Deak1a125d82014-08-18 14:42:46 +03004291 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4292 return;
4293
Keith Packard92fd8fd2011-07-25 19:50:10 -07004294 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07004295 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004296 return;
4297 }
4298
Keith Packard92fd8fd2011-07-25 19:50:10 -07004299 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07004300 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004301 return;
4302 }
4303
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004304 /* Try to read the source of the interrupt */
4305 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4306 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4307 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004308 drm_dp_dpcd_writeb(&intel_dp->aux,
4309 DP_DEVICE_SERVICE_IRQ_VECTOR,
4310 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004311
4312 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07004313 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004314 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4315 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4316 }
4317
Ville Syrjälä901c2da2015-08-17 18:05:12 +03004318 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07004319 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03004320 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004321 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03004322 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004323 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004324}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004325
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004326/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004327static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004328intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004329{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004330 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004331 uint8_t type;
4332
4333 if (!intel_dp_get_dpcd(intel_dp))
4334 return connector_status_disconnected;
4335
4336 /* if there's no downstream port, we're done */
4337 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004338 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004339
4340 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004341 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4342 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04004343 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004344
4345 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4346 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004347 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004348
Adam Jackson23235172012-09-20 16:42:45 -04004349 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4350 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004351 }
4352
4353 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004354 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004355 return connector_status_connected;
4356
4357 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004358 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4359 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4360 if (type == DP_DS_PORT_TYPE_VGA ||
4361 type == DP_DS_PORT_TYPE_NON_EDID)
4362 return connector_status_unknown;
4363 } else {
4364 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4365 DP_DWN_STRM_PORT_TYPE_MASK;
4366 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4367 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4368 return connector_status_unknown;
4369 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004370
4371 /* Anything else is out of spec, warn and ignore */
4372 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004373 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004374}
4375
4376static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004377edp_detect(struct intel_dp *intel_dp)
4378{
4379 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4380 enum drm_connector_status status;
4381
4382 status = intel_panel_detect(dev);
4383 if (status == connector_status_unknown)
4384 status = connector_status_connected;
4385
4386 return status;
4387}
4388
Jani Nikulab93433c2015-08-20 10:47:36 +03004389static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
4390 struct intel_digital_port *port)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004391{
Jani Nikulab93433c2015-08-20 10:47:36 +03004392 u32 bit;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004393
Jani Nikula0df53b72015-08-20 10:47:40 +03004394 switch (port->port) {
4395 case PORT_A:
4396 return true;
4397 case PORT_B:
4398 bit = SDE_PORTB_HOTPLUG;
4399 break;
4400 case PORT_C:
4401 bit = SDE_PORTC_HOTPLUG;
4402 break;
4403 case PORT_D:
4404 bit = SDE_PORTD_HOTPLUG;
4405 break;
4406 default:
4407 MISSING_CASE(port->port);
4408 return false;
4409 }
4410
4411 return I915_READ(SDEISR) & bit;
4412}
4413
4414static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
4415 struct intel_digital_port *port)
4416{
4417 u32 bit;
4418
4419 switch (port->port) {
4420 case PORT_A:
4421 return true;
4422 case PORT_B:
4423 bit = SDE_PORTB_HOTPLUG_CPT;
4424 break;
4425 case PORT_C:
4426 bit = SDE_PORTC_HOTPLUG_CPT;
4427 break;
4428 case PORT_D:
4429 bit = SDE_PORTD_HOTPLUG_CPT;
4430 break;
Jani Nikulaa78695d2015-09-18 15:54:50 +03004431 case PORT_E:
4432 bit = SDE_PORTE_HOTPLUG_SPT;
4433 break;
Jani Nikula0df53b72015-08-20 10:47:40 +03004434 default:
4435 MISSING_CASE(port->port);
4436 return false;
Jani Nikulab93433c2015-08-20 10:47:36 +03004437 }
Damien Lespiau1b469632012-12-13 16:09:01 +00004438
Jani Nikulab93433c2015-08-20 10:47:36 +03004439 return I915_READ(SDEISR) & bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004440}
4441
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004442static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula1d245982015-08-20 10:47:37 +03004443 struct intel_digital_port *port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004444{
Jani Nikula9642c812015-08-20 10:47:41 +03004445 u32 bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004446
Jani Nikula9642c812015-08-20 10:47:41 +03004447 switch (port->port) {
4448 case PORT_B:
4449 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4450 break;
4451 case PORT_C:
4452 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4453 break;
4454 case PORT_D:
4455 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4456 break;
4457 default:
4458 MISSING_CASE(port->port);
4459 return false;
4460 }
4461
4462 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4463}
4464
4465static bool vlv_digital_port_connected(struct drm_i915_private *dev_priv,
4466 struct intel_digital_port *port)
4467{
4468 u32 bit;
4469
4470 switch (port->port) {
4471 case PORT_B:
4472 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4473 break;
4474 case PORT_C:
4475 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4476 break;
4477 case PORT_D:
4478 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4479 break;
4480 default:
4481 MISSING_CASE(port->port);
4482 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004483 }
4484
Jani Nikula1d245982015-08-20 10:47:37 +03004485 return I915_READ(PORT_HOTPLUG_STAT) & bit;
Dave Airlie2a592be2014-09-01 16:58:12 +10004486}
4487
Jani Nikulae464bfd2015-08-20 10:47:42 +03004488static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304489 struct intel_digital_port *intel_dig_port)
Jani Nikulae464bfd2015-08-20 10:47:42 +03004490{
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304491 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4492 enum port port;
Jani Nikulae464bfd2015-08-20 10:47:42 +03004493 u32 bit;
4494
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304495 intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
4496 switch (port) {
Jani Nikulae464bfd2015-08-20 10:47:42 +03004497 case PORT_A:
4498 bit = BXT_DE_PORT_HP_DDIA;
4499 break;
4500 case PORT_B:
4501 bit = BXT_DE_PORT_HP_DDIB;
4502 break;
4503 case PORT_C:
4504 bit = BXT_DE_PORT_HP_DDIC;
4505 break;
4506 default:
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304507 MISSING_CASE(port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004508 return false;
4509 }
4510
4511 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4512}
4513
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004514/*
4515 * intel_digital_port_connected - is the specified port connected?
4516 * @dev_priv: i915 private structure
4517 * @port: the port to test
4518 *
4519 * Return %true if @port is connected, %false otherwise.
4520 */
Sonika Jindal237ed862015-09-15 09:44:20 +05304521bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004522 struct intel_digital_port *port)
4523{
Jani Nikula0df53b72015-08-20 10:47:40 +03004524 if (HAS_PCH_IBX(dev_priv))
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004525 return ibx_digital_port_connected(dev_priv, port);
Jani Nikula0df53b72015-08-20 10:47:40 +03004526 if (HAS_PCH_SPLIT(dev_priv))
4527 return cpt_digital_port_connected(dev_priv, port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004528 else if (IS_BROXTON(dev_priv))
4529 return bxt_digital_port_connected(dev_priv, port);
Jani Nikula9642c812015-08-20 10:47:41 +03004530 else if (IS_VALLEYVIEW(dev_priv))
4531 return vlv_digital_port_connected(dev_priv, port);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004532 else
4533 return g4x_digital_port_connected(dev_priv, port);
4534}
4535
Dave Airlie2a592be2014-09-01 16:58:12 +10004536static enum drm_connector_status
Jani Nikulab93433c2015-08-20 10:47:36 +03004537ironlake_dp_detect(struct intel_dp *intel_dp)
4538{
4539 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4540 struct drm_i915_private *dev_priv = dev->dev_private;
4541 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4542
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004543 if (!intel_digital_port_connected(dev_priv, intel_dig_port))
Jani Nikulab93433c2015-08-20 10:47:36 +03004544 return connector_status_disconnected;
4545
4546 return intel_dp_detect_dpcd(intel_dp);
4547}
4548
4549static enum drm_connector_status
Dave Airlie2a592be2014-09-01 16:58:12 +10004550g4x_dp_detect(struct intel_dp *intel_dp)
4551{
4552 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4553 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Dave Airlie2a592be2014-09-01 16:58:12 +10004554
4555 /* Can't disconnect eDP, but you can close the lid... */
4556 if (is_edp(intel_dp)) {
4557 enum drm_connector_status status;
4558
4559 status = intel_panel_detect(dev);
4560 if (status == connector_status_unknown)
4561 status = connector_status_connected;
4562 return status;
4563 }
4564
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004565 if (!intel_digital_port_connected(dev->dev_private, intel_dig_port))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004566 return connector_status_disconnected;
4567
Keith Packard26d61aa2011-07-25 20:01:09 -07004568 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004569}
4570
Keith Packard8c241fe2011-09-28 16:38:44 -07004571static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004572intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004573{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004574 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004575
Jani Nikula9cd300e2012-10-19 14:51:52 +03004576 /* use cached edid if we have one */
4577 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004578 /* invalid edid */
4579 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004580 return NULL;
4581
Jani Nikula55e9ede2013-10-01 10:38:54 +03004582 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004583 } else
4584 return drm_get_edid(&intel_connector->base,
4585 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004586}
4587
Chris Wilsonbeb60602014-09-02 20:04:00 +01004588static void
4589intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004590{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004591 struct intel_connector *intel_connector = intel_dp->attached_connector;
4592 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004593
Chris Wilsonbeb60602014-09-02 20:04:00 +01004594 edid = intel_dp_get_edid(intel_dp);
4595 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004596
Chris Wilsonbeb60602014-09-02 20:04:00 +01004597 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4598 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4599 else
4600 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4601}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004602
Chris Wilsonbeb60602014-09-02 20:04:00 +01004603static void
4604intel_dp_unset_edid(struct intel_dp *intel_dp)
4605{
4606 struct intel_connector *intel_connector = intel_dp->attached_connector;
4607
4608 kfree(intel_connector->detect_edid);
4609 intel_connector->detect_edid = NULL;
4610
4611 intel_dp->has_audio = false;
4612}
4613
4614static enum intel_display_power_domain
4615intel_dp_power_get(struct intel_dp *dp)
4616{
4617 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4618 enum intel_display_power_domain power_domain;
4619
4620 power_domain = intel_display_port_power_domain(encoder);
4621 intel_display_power_get(to_i915(encoder->base.dev), power_domain);
4622
4623 return power_domain;
4624}
4625
4626static void
4627intel_dp_power_put(struct intel_dp *dp,
4628 enum intel_display_power_domain power_domain)
4629{
4630 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4631 intel_display_power_put(to_i915(encoder->base.dev), power_domain);
Keith Packard8c241fe2011-09-28 16:38:44 -07004632}
4633
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004634static enum drm_connector_status
4635intel_dp_detect(struct drm_connector *connector, bool force)
4636{
4637 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004638 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4639 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004640 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004641 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004642 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004643 bool ret;
Todd Previte09b1eb12015-04-20 15:27:34 -07004644 u8 sink_irq_vector;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004645
Chris Wilson164c8592013-07-20 20:27:08 +01004646 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004647 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004648 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004649
Dave Airlie0e32b392014-05-02 14:02:48 +10004650 if (intel_dp->is_mst) {
4651 /* MST devices are disconnected from a monitor POV */
4652 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4653 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004654 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004655 }
4656
Chris Wilsonbeb60602014-09-02 20:04:00 +01004657 power_domain = intel_dp_power_get(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004658
Chris Wilsond410b562014-09-02 20:03:59 +01004659 /* Can't disconnect eDP, but you can close the lid... */
4660 if (is_edp(intel_dp))
4661 status = edp_detect(intel_dp);
4662 else if (HAS_PCH_SPLIT(dev))
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004663 status = ironlake_dp_detect(intel_dp);
4664 else
4665 status = g4x_dp_detect(intel_dp);
4666 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004667 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004668
Adam Jackson0d198322012-05-14 16:05:47 -04004669 intel_dp_probe_oui(intel_dp);
4670
Dave Airlie0e32b392014-05-02 14:02:48 +10004671 ret = intel_dp_probe_mst(intel_dp);
4672 if (ret) {
4673 /* if we are in MST mode then this connector
4674 won't appear connected or have anything with EDID on it */
4675 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4676 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4677 status = connector_status_disconnected;
4678 goto out;
4679 }
4680
Chris Wilsonbeb60602014-09-02 20:04:00 +01004681 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004682
Paulo Zanonid63885d2012-10-26 19:05:49 -02004683 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4684 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004685 status = connector_status_connected;
4686
Todd Previte09b1eb12015-04-20 15:27:34 -07004687 /* Try to read the source of the interrupt */
4688 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4689 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4690 /* Clear interrupt source */
4691 drm_dp_dpcd_writeb(&intel_dp->aux,
4692 DP_DEVICE_SERVICE_IRQ_VECTOR,
4693 sink_irq_vector);
4694
4695 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4696 intel_dp_handle_test_request(intel_dp);
4697 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4698 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4699 }
4700
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004701out:
Chris Wilsonbeb60602014-09-02 20:04:00 +01004702 intel_dp_power_put(intel_dp, power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004703 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004704}
4705
Chris Wilsonbeb60602014-09-02 20:04:00 +01004706static void
4707intel_dp_force(struct drm_connector *connector)
4708{
4709 struct intel_dp *intel_dp = intel_attached_dp(connector);
4710 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4711 enum intel_display_power_domain power_domain;
4712
4713 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4714 connector->base.id, connector->name);
4715 intel_dp_unset_edid(intel_dp);
4716
4717 if (connector->status != connector_status_connected)
4718 return;
4719
4720 power_domain = intel_dp_power_get(intel_dp);
4721
4722 intel_dp_set_edid(intel_dp);
4723
4724 intel_dp_power_put(intel_dp, power_domain);
4725
4726 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4727 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4728}
4729
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004730static int intel_dp_get_modes(struct drm_connector *connector)
4731{
Jani Nikuladd06f902012-10-19 14:51:50 +03004732 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004733 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004734
Chris Wilsonbeb60602014-09-02 20:04:00 +01004735 edid = intel_connector->detect_edid;
4736 if (edid) {
4737 int ret = intel_connector_update_modes(connector, edid);
4738 if (ret)
4739 return ret;
4740 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004741
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004742 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004743 if (is_edp(intel_attached_dp(connector)) &&
4744 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004745 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004746
4747 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004748 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004749 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004750 drm_mode_probed_add(connector, mode);
4751 return 1;
4752 }
4753 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004754
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004755 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004756}
4757
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004758static bool
4759intel_dp_detect_audio(struct drm_connector *connector)
4760{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004761 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004762 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004763
Chris Wilsonbeb60602014-09-02 20:04:00 +01004764 edid = to_intel_connector(connector)->detect_edid;
4765 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004766 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004767
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004768 return has_audio;
4769}
4770
Chris Wilsonf6849602010-09-19 09:29:33 +01004771static int
4772intel_dp_set_property(struct drm_connector *connector,
4773 struct drm_property *property,
4774 uint64_t val)
4775{
Chris Wilsone953fd72011-02-21 22:23:52 +00004776 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004777 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004778 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4779 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004780 int ret;
4781
Rob Clark662595d2012-10-11 20:36:04 -05004782 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004783 if (ret)
4784 return ret;
4785
Chris Wilson3f43c482011-05-12 22:17:24 +01004786 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004787 int i = val;
4788 bool has_audio;
4789
4790 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004791 return 0;
4792
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004793 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004794
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004795 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004796 has_audio = intel_dp_detect_audio(connector);
4797 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004798 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004799
4800 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004801 return 0;
4802
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004803 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004804 goto done;
4805 }
4806
Chris Wilsone953fd72011-02-21 22:23:52 +00004807 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004808 bool old_auto = intel_dp->color_range_auto;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004809 bool old_range = intel_dp->limited_color_range;
Daniel Vetterae4edb82013-04-22 17:07:23 +02004810
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004811 switch (val) {
4812 case INTEL_BROADCAST_RGB_AUTO:
4813 intel_dp->color_range_auto = true;
4814 break;
4815 case INTEL_BROADCAST_RGB_FULL:
4816 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004817 intel_dp->limited_color_range = false;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004818 break;
4819 case INTEL_BROADCAST_RGB_LIMITED:
4820 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004821 intel_dp->limited_color_range = true;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004822 break;
4823 default:
4824 return -EINVAL;
4825 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004826
4827 if (old_auto == intel_dp->color_range_auto &&
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004828 old_range == intel_dp->limited_color_range)
Daniel Vetterae4edb82013-04-22 17:07:23 +02004829 return 0;
4830
Chris Wilsone953fd72011-02-21 22:23:52 +00004831 goto done;
4832 }
4833
Yuly Novikov53b41832012-10-26 12:04:00 +03004834 if (is_edp(intel_dp) &&
4835 property == connector->dev->mode_config.scaling_mode_property) {
4836 if (val == DRM_MODE_SCALE_NONE) {
4837 DRM_DEBUG_KMS("no scaling not supported\n");
4838 return -EINVAL;
4839 }
4840
4841 if (intel_connector->panel.fitting_mode == val) {
4842 /* the eDP scaling property is not changed */
4843 return 0;
4844 }
4845 intel_connector->panel.fitting_mode = val;
4846
4847 goto done;
4848 }
4849
Chris Wilsonf6849602010-09-19 09:29:33 +01004850 return -EINVAL;
4851
4852done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004853 if (intel_encoder->base.crtc)
4854 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004855
4856 return 0;
4857}
4858
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004859static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004860intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004861{
Jani Nikula1d508702012-10-19 14:51:49 +03004862 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004863
Chris Wilson10e972d2014-09-04 21:43:45 +01004864 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004865
Jani Nikula9cd300e2012-10-19 14:51:52 +03004866 if (!IS_ERR_OR_NULL(intel_connector->edid))
4867 kfree(intel_connector->edid);
4868
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004869 /* Can't call is_edp() since the encoder may have been destroyed
4870 * already. */
4871 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004872 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004873
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004874 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004875 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004876}
4877
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004878void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004879{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004880 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4881 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004882
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02004883 intel_dp_aux_fini(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004884 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004885 if (is_edp(intel_dp)) {
4886 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004887 /*
4888 * vdd might still be enabled do to the delayed vdd off.
4889 * Make sure vdd is actually turned off here.
4890 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004891 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004892 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004893 pps_unlock(intel_dp);
4894
Clint Taylor01527b32014-07-07 13:01:46 -07004895 if (intel_dp->edp_notifier.notifier_call) {
4896 unregister_reboot_notifier(&intel_dp->edp_notifier);
4897 intel_dp->edp_notifier.notifier_call = NULL;
4898 }
Keith Packardbd943152011-09-18 23:09:52 -07004899 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02004900 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004901 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004902}
4903
Imre Deak07f9cd02014-08-18 14:42:45 +03004904static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4905{
4906 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4907
4908 if (!is_edp(intel_dp))
4909 return;
4910
Ville Syrjälä951468f2014-09-04 14:55:31 +03004911 /*
4912 * vdd might still be enabled do to the delayed vdd off.
4913 * Make sure vdd is actually turned off here.
4914 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004915 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004916 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004917 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004918 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004919}
4920
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004921static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4922{
4923 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4924 struct drm_device *dev = intel_dig_port->base.base.dev;
4925 struct drm_i915_private *dev_priv = dev->dev_private;
4926 enum intel_display_power_domain power_domain;
4927
4928 lockdep_assert_held(&dev_priv->pps_mutex);
4929
4930 if (!edp_have_panel_vdd(intel_dp))
4931 return;
4932
4933 /*
4934 * The VDD bit needs a power domain reference, so if the bit is
4935 * already enabled when we boot or resume, grab this reference and
4936 * schedule a vdd off, so we don't hold on to the reference
4937 * indefinitely.
4938 */
4939 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4940 power_domain = intel_display_port_power_domain(&intel_dig_port->base);
4941 intel_display_power_get(dev_priv, power_domain);
4942
4943 edp_panel_vdd_schedule_off(intel_dp);
4944}
4945
Imre Deak6d93c0c2014-07-31 14:03:36 +03004946static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4947{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004948 struct intel_dp *intel_dp;
4949
4950 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4951 return;
4952
4953 intel_dp = enc_to_intel_dp(encoder);
4954
4955 pps_lock(intel_dp);
4956
4957 /*
4958 * Read out the current power sequencer assignment,
4959 * in case the BIOS did something with it.
4960 */
4961 if (IS_VALLEYVIEW(encoder->dev))
4962 vlv_initial_power_sequencer_setup(intel_dp);
4963
4964 intel_edp_panel_vdd_sanitize(intel_dp);
4965
4966 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004967}
4968
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004969static const struct drm_connector_funcs intel_dp_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02004970 .dpms = drm_atomic_helper_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004971 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004972 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004973 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004974 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004975 .atomic_get_property = intel_connector_atomic_get_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004976 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004977 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004978 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004979};
4980
4981static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4982 .get_modes = intel_dp_get_modes,
4983 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004984 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004985};
4986
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004987static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004988 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004989 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004990};
4991
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004992enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004993intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4994{
4995 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004996 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004997 struct drm_device *dev = intel_dig_port->base.base.dev;
4998 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004999 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005000 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03005001
Dave Airlie0e32b392014-05-02 14:02:48 +10005002 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
5003 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10005004
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03005005 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
5006 /*
5007 * vdd off can generate a long pulse on eDP which
5008 * would require vdd on to handle it, and thus we
5009 * would end up in an endless cycle of
5010 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
5011 */
5012 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
5013 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02005014 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03005015 }
5016
Ville Syrjälä26fbb772014-08-11 18:37:37 +03005017 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
5018 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10005019 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10005020
Imre Deak1c767b32014-08-18 14:42:42 +03005021 power_domain = intel_display_port_power_domain(intel_encoder);
5022 intel_display_power_get(dev_priv, power_domain);
5023
Dave Airlie0e32b392014-05-02 14:02:48 +10005024 if (long_hpd) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03005025 /* indicate that we need to restart link training */
5026 intel_dp->train_set_valid = false;
Dave Airlie2a592be2014-09-01 16:58:12 +10005027
Jani Nikula7e66bcf2015-08-20 10:47:39 +03005028 if (!intel_digital_port_connected(dev_priv, intel_dig_port))
5029 goto mst_fail;
Dave Airlie0e32b392014-05-02 14:02:48 +10005030
5031 if (!intel_dp_get_dpcd(intel_dp)) {
5032 goto mst_fail;
5033 }
5034
5035 intel_dp_probe_oui(intel_dp);
5036
Ville Syrjäläd14e7b62015-08-20 19:37:29 +03005037 if (!intel_dp_probe_mst(intel_dp)) {
5038 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
5039 intel_dp_check_link_status(intel_dp);
5040 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10005041 goto mst_fail;
Ville Syrjäläd14e7b62015-08-20 19:37:29 +03005042 }
Dave Airlie0e32b392014-05-02 14:02:48 +10005043 } else {
5044 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03005045 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10005046 goto mst_fail;
5047 }
5048
5049 if (!intel_dp->is_mst) {
Dave Airlie5b215bc2014-08-05 10:40:20 +10005050 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10005051 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10005052 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10005053 }
5054 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005055
5056 ret = IRQ_HANDLED;
5057
Imre Deak1c767b32014-08-18 14:42:42 +03005058 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10005059mst_fail:
5060 /* if we were in MST mode, and device is not there get out of MST mode */
5061 if (intel_dp->is_mst) {
5062 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
5063 intel_dp->is_mst = false;
5064 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
5065 }
Imre Deak1c767b32014-08-18 14:42:42 +03005066put_power:
5067 intel_display_power_put(dev_priv, power_domain);
5068
5069 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10005070}
5071
Zhenyu Wange3421a12010-04-08 09:43:27 +08005072/* Return which DP Port should be selected for Transcoder DP control */
5073int
Akshay Joshi0206e352011-08-16 15:34:10 -04005074intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08005075{
5076 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02005077 struct intel_encoder *intel_encoder;
5078 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08005079
Paulo Zanonifa90ece2012-10-26 19:05:44 -02005080 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5081 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005082
Paulo Zanonifa90ece2012-10-26 19:05:44 -02005083 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
5084 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01005085 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08005086 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01005087
Zhenyu Wange3421a12010-04-08 09:43:27 +08005088 return -1;
5089}
5090
Rodrigo Vivi477ec322015-08-06 15:51:39 +08005091/* check the VBT to see whether the eDP is on another port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005092bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005093{
5094 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03005095 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005096 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005097 static const short port_mapping[] = {
Rodrigo Vivi477ec322015-08-06 15:51:39 +08005098 [PORT_B] = DVO_PORT_DPB,
5099 [PORT_C] = DVO_PORT_DPC,
5100 [PORT_D] = DVO_PORT_DPD,
5101 [PORT_E] = DVO_PORT_DPE,
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005102 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08005103
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03005104 /*
5105 * eDP not supported on g4x. so bail out early just
5106 * for a bit extra safety in case the VBT is bonkers.
5107 */
5108 if (INTEL_INFO(dev)->gen < 5)
5109 return false;
5110
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005111 if (port == PORT_A)
5112 return true;
5113
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005114 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005115 return false;
5116
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005117 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
5118 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005119
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005120 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02005121 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
5122 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08005123 return true;
5124 }
5125 return false;
5126}
5127
Dave Airlie0e32b392014-05-02 14:02:48 +10005128void
Chris Wilsonf6849602010-09-19 09:29:33 +01005129intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
5130{
Yuly Novikov53b41832012-10-26 12:04:00 +03005131 struct intel_connector *intel_connector = to_intel_connector(connector);
5132
Chris Wilson3f43c482011-05-12 22:17:24 +01005133 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00005134 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02005135 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03005136
5137 if (is_edp(intel_dp)) {
5138 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05005139 drm_object_attach_property(
5140 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03005141 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03005142 DRM_MODE_SCALE_ASPECT);
5143 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03005144 }
Chris Wilsonf6849602010-09-19 09:29:33 +01005145}
5146
Imre Deakdada1a92014-01-29 13:25:41 +02005147static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5148{
5149 intel_dp->last_power_cycle = jiffies;
5150 intel_dp->last_power_on = jiffies;
5151 intel_dp->last_backlight_off = jiffies;
5152}
5153
Daniel Vetter67a54562012-10-20 20:57:45 +02005154static void
5155intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005156 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02005157{
5158 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005159 struct edp_power_seq cur, vbt, spec,
5160 *final = &intel_dp->pps_delays;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305161 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
5162 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg = 0;
Jesse Barnes453c5422013-03-28 09:55:41 -07005163
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005164 lockdep_assert_held(&dev_priv->pps_mutex);
5165
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03005166 /* already initialized? */
5167 if (final->t11_t12 != 0)
5168 return;
5169
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305170 if (IS_BROXTON(dev)) {
5171 /*
5172 * TODO: BXT has 2 sets of PPS registers.
5173 * Correct Register for Broxton need to be identified
5174 * using VBT. hardcoding for now
5175 */
5176 pp_ctrl_reg = BXT_PP_CONTROL(0);
5177 pp_on_reg = BXT_PP_ON_DELAYS(0);
5178 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5179 } else if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03005180 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07005181 pp_on_reg = PCH_PP_ON_DELAYS;
5182 pp_off_reg = PCH_PP_OFF_DELAYS;
5183 pp_div_reg = PCH_PP_DIVISOR;
5184 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005185 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5186
5187 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
5188 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5189 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5190 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005191 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005192
5193 /* Workaround: Need to write PP_CONTROL with the unlock key as
5194 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305195 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02005196
Jesse Barnes453c5422013-03-28 09:55:41 -07005197 pp_on = I915_READ(pp_on_reg);
5198 pp_off = I915_READ(pp_off_reg);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305199 if (!IS_BROXTON(dev)) {
5200 I915_WRITE(pp_ctrl_reg, pp_ctl);
5201 pp_div = I915_READ(pp_div_reg);
5202 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005203
5204 /* Pull timing values out of registers */
5205 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5206 PANEL_POWER_UP_DELAY_SHIFT;
5207
5208 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5209 PANEL_LIGHT_ON_DELAY_SHIFT;
5210
5211 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5212 PANEL_LIGHT_OFF_DELAY_SHIFT;
5213
5214 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5215 PANEL_POWER_DOWN_DELAY_SHIFT;
5216
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305217 if (IS_BROXTON(dev)) {
5218 u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
5219 BXT_POWER_CYCLE_DELAY_SHIFT;
5220 if (tmp > 0)
5221 cur.t11_t12 = (tmp - 1) * 1000;
5222 else
5223 cur.t11_t12 = 0;
5224 } else {
5225 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02005226 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305227 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005228
5229 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5230 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
5231
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005232 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02005233
5234 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5235 * our hw here, which are all in 100usec. */
5236 spec.t1_t3 = 210 * 10;
5237 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5238 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5239 spec.t10 = 500 * 10;
5240 /* This one is special and actually in units of 100ms, but zero
5241 * based in the hw (so we need to add 100 ms). But the sw vbt
5242 * table multiplies it with 1000 to make it in units of 100usec,
5243 * too. */
5244 spec.t11_t12 = (510 + 100) * 10;
5245
5246 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5247 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
5248
5249 /* Use the max of the register settings and vbt. If both are
5250 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005251#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02005252 spec.field : \
5253 max(cur.field, vbt.field))
5254 assign_final(t1_t3);
5255 assign_final(t8);
5256 assign_final(t9);
5257 assign_final(t10);
5258 assign_final(t11_t12);
5259#undef assign_final
5260
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005261#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02005262 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5263 intel_dp->backlight_on_delay = get_delay(t8);
5264 intel_dp->backlight_off_delay = get_delay(t9);
5265 intel_dp->panel_power_down_delay = get_delay(t10);
5266 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5267#undef get_delay
5268
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005269 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5270 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5271 intel_dp->panel_power_cycle_delay);
5272
5273 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5274 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005275}
5276
5277static void
5278intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005279 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005280{
5281 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07005282 u32 pp_on, pp_off, pp_div, port_sel = 0;
5283 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305284 int pp_on_reg, pp_off_reg, pp_div_reg = 0, pp_ctrl_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03005285 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005286 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005287
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005288 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005289
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305290 if (IS_BROXTON(dev)) {
5291 /*
5292 * TODO: BXT has 2 sets of PPS registers.
5293 * Correct Register for Broxton need to be identified
5294 * using VBT. hardcoding for now
5295 */
5296 pp_ctrl_reg = BXT_PP_CONTROL(0);
5297 pp_on_reg = BXT_PP_ON_DELAYS(0);
5298 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5299
5300 } else if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes453c5422013-03-28 09:55:41 -07005301 pp_on_reg = PCH_PP_ON_DELAYS;
5302 pp_off_reg = PCH_PP_OFF_DELAYS;
5303 pp_div_reg = PCH_PP_DIVISOR;
5304 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005305 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5306
5307 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5308 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5309 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005310 }
5311
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005312 /*
5313 * And finally store the new values in the power sequencer. The
5314 * backlight delays are set to 1 because we do manual waits on them. For
5315 * T8, even BSpec recommends doing it. For T9, if we don't do this,
5316 * we'll end up waiting for the backlight off delay twice: once when we
5317 * do the manual sleep, and once when we disable the panel and wait for
5318 * the PP_STATUS bit to become zero.
5319 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005320 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005321 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
5322 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005323 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005324 /* Compute the divisor for the pp clock, simply match the Bspec
5325 * formula. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305326 if (IS_BROXTON(dev)) {
5327 pp_div = I915_READ(pp_ctrl_reg);
5328 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
5329 pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
5330 << BXT_POWER_CYCLE_DELAY_SHIFT);
5331 } else {
5332 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5333 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5334 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5335 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005336
5337 /* Haswell doesn't have any port selection bits for the panel
5338 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03005339 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005340 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03005341 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005342 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005343 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005344 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005345 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005346 }
5347
Jesse Barnes453c5422013-03-28 09:55:41 -07005348 pp_on |= port_sel;
5349
5350 I915_WRITE(pp_on_reg, pp_on);
5351 I915_WRITE(pp_off_reg, pp_off);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305352 if (IS_BROXTON(dev))
5353 I915_WRITE(pp_ctrl_reg, pp_div);
5354 else
5355 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005356
Daniel Vetter67a54562012-10-20 20:57:45 +02005357 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07005358 I915_READ(pp_on_reg),
5359 I915_READ(pp_off_reg),
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305360 IS_BROXTON(dev) ?
5361 (I915_READ(pp_ctrl_reg) & BXT_POWER_CYCLE_DELAY_MASK) :
Jesse Barnes453c5422013-03-28 09:55:41 -07005362 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07005363}
5364
Vandana Kannanb33a2812015-02-13 15:33:03 +05305365/**
5366 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5367 * @dev: DRM device
5368 * @refresh_rate: RR to be programmed
5369 *
5370 * This function gets called when refresh rate (RR) has to be changed from
5371 * one frequency to another. Switches can be between high and low RR
5372 * supported by the panel or to any other RR based on media playback (in
5373 * this case, RR value needs to be passed from user space).
5374 *
5375 * The caller of this function needs to take a lock on dev_priv->drrs.
5376 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05305377static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305378{
5379 struct drm_i915_private *dev_priv = dev->dev_private;
5380 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305381 struct intel_digital_port *dig_port = NULL;
5382 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005383 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305384 struct intel_crtc *intel_crtc = NULL;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305385 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305386
5387 if (refresh_rate <= 0) {
5388 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5389 return;
5390 }
5391
Vandana Kannan96178ee2015-01-10 02:25:56 +05305392 if (intel_dp == NULL) {
5393 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305394 return;
5395 }
5396
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005397 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08005398 * FIXME: This needs proper synchronization with psr state for some
5399 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005400 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305401
Vandana Kannan96178ee2015-01-10 02:25:56 +05305402 dig_port = dp_to_dig_port(intel_dp);
5403 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02005404 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305405
5406 if (!intel_crtc) {
5407 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5408 return;
5409 }
5410
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005411 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305412
Vandana Kannan96178ee2015-01-10 02:25:56 +05305413 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305414 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5415 return;
5416 }
5417
Vandana Kannan96178ee2015-01-10 02:25:56 +05305418 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5419 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305420 index = DRRS_LOW_RR;
5421
Vandana Kannan96178ee2015-01-10 02:25:56 +05305422 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305423 DRM_DEBUG_KMS(
5424 "DRRS requested for previously set RR...ignoring\n");
5425 return;
5426 }
5427
5428 if (!intel_crtc->active) {
5429 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5430 return;
5431 }
5432
Durgadoss R44395bf2015-02-13 15:33:02 +05305433 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305434 switch (index) {
5435 case DRRS_HIGH_RR:
5436 intel_dp_set_m_n(intel_crtc, M1_N1);
5437 break;
5438 case DRRS_LOW_RR:
5439 intel_dp_set_m_n(intel_crtc, M2_N2);
5440 break;
5441 case DRRS_MAX_RR:
5442 default:
5443 DRM_ERROR("Unsupported refreshrate type\n");
5444 }
5445 } else if (INTEL_INFO(dev)->gen > 6) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03005446 u32 reg = PIPECONF(intel_crtc->config->cpu_transcoder);
5447 u32 val;
Vandana Kannana4c30b12015-02-13 15:33:00 +05305448
Ville Syrjälä649636e2015-09-22 19:50:01 +03005449 val = I915_READ(reg);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305450 if (index > DRRS_HIGH_RR) {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305451 if (IS_VALLEYVIEW(dev))
5452 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5453 else
5454 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305455 } else {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305456 if (IS_VALLEYVIEW(dev))
5457 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5458 else
5459 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305460 }
5461 I915_WRITE(reg, val);
5462 }
5463
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305464 dev_priv->drrs.refresh_rate_type = index;
5465
5466 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5467}
5468
Vandana Kannanb33a2812015-02-13 15:33:03 +05305469/**
5470 * intel_edp_drrs_enable - init drrs struct if supported
5471 * @intel_dp: DP struct
5472 *
5473 * Initializes frontbuffer_bits and drrs.dp
5474 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305475void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5476{
5477 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5478 struct drm_i915_private *dev_priv = dev->dev_private;
5479 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5480 struct drm_crtc *crtc = dig_port->base.base.crtc;
5481 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5482
5483 if (!intel_crtc->config->has_drrs) {
5484 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5485 return;
5486 }
5487
5488 mutex_lock(&dev_priv->drrs.mutex);
5489 if (WARN_ON(dev_priv->drrs.dp)) {
5490 DRM_ERROR("DRRS already enabled\n");
5491 goto unlock;
5492 }
5493
5494 dev_priv->drrs.busy_frontbuffer_bits = 0;
5495
5496 dev_priv->drrs.dp = intel_dp;
5497
5498unlock:
5499 mutex_unlock(&dev_priv->drrs.mutex);
5500}
5501
Vandana Kannanb33a2812015-02-13 15:33:03 +05305502/**
5503 * intel_edp_drrs_disable - Disable DRRS
5504 * @intel_dp: DP struct
5505 *
5506 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305507void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5508{
5509 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5510 struct drm_i915_private *dev_priv = dev->dev_private;
5511 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5512 struct drm_crtc *crtc = dig_port->base.base.crtc;
5513 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5514
5515 if (!intel_crtc->config->has_drrs)
5516 return;
5517
5518 mutex_lock(&dev_priv->drrs.mutex);
5519 if (!dev_priv->drrs.dp) {
5520 mutex_unlock(&dev_priv->drrs.mutex);
5521 return;
5522 }
5523
5524 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5525 intel_dp_set_drrs_state(dev_priv->dev,
5526 intel_dp->attached_connector->panel.
5527 fixed_mode->vrefresh);
5528
5529 dev_priv->drrs.dp = NULL;
5530 mutex_unlock(&dev_priv->drrs.mutex);
5531
5532 cancel_delayed_work_sync(&dev_priv->drrs.work);
5533}
5534
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305535static void intel_edp_drrs_downclock_work(struct work_struct *work)
5536{
5537 struct drm_i915_private *dev_priv =
5538 container_of(work, typeof(*dev_priv), drrs.work.work);
5539 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305540
Vandana Kannan96178ee2015-01-10 02:25:56 +05305541 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305542
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305543 intel_dp = dev_priv->drrs.dp;
5544
5545 if (!intel_dp)
5546 goto unlock;
5547
5548 /*
5549 * The delayed work can race with an invalidate hence we need to
5550 * recheck.
5551 */
5552
5553 if (dev_priv->drrs.busy_frontbuffer_bits)
5554 goto unlock;
5555
5556 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5557 intel_dp_set_drrs_state(dev_priv->dev,
5558 intel_dp->attached_connector->panel.
5559 downclock_mode->vrefresh);
5560
5561unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305562 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305563}
5564
Vandana Kannanb33a2812015-02-13 15:33:03 +05305565/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305566 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305567 * @dev: DRM device
5568 * @frontbuffer_bits: frontbuffer plane tracking bits
5569 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305570 * This function gets called everytime rendering on the given planes start.
5571 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305572 *
5573 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5574 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305575void intel_edp_drrs_invalidate(struct drm_device *dev,
5576 unsigned frontbuffer_bits)
5577{
5578 struct drm_i915_private *dev_priv = dev->dev_private;
5579 struct drm_crtc *crtc;
5580 enum pipe pipe;
5581
Daniel Vetter9da7d692015-04-09 16:44:15 +02005582 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305583 return;
5584
Daniel Vetter88f933a2015-04-09 16:44:16 +02005585 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305586
Vandana Kannana93fad02015-01-10 02:25:59 +05305587 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005588 if (!dev_priv->drrs.dp) {
5589 mutex_unlock(&dev_priv->drrs.mutex);
5590 return;
5591 }
5592
Vandana Kannana93fad02015-01-10 02:25:59 +05305593 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5594 pipe = to_intel_crtc(crtc)->pipe;
5595
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005596 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5597 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5598
Ramalingam C0ddfd202015-06-15 20:50:05 +05305599 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005600 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Vandana Kannana93fad02015-01-10 02:25:59 +05305601 intel_dp_set_drrs_state(dev_priv->dev,
5602 dev_priv->drrs.dp->attached_connector->panel.
5603 fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305604
Vandana Kannana93fad02015-01-10 02:25:59 +05305605 mutex_unlock(&dev_priv->drrs.mutex);
5606}
5607
Vandana Kannanb33a2812015-02-13 15:33:03 +05305608/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305609 * intel_edp_drrs_flush - Restart Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305610 * @dev: DRM device
5611 * @frontbuffer_bits: frontbuffer plane tracking bits
5612 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305613 * This function gets called every time rendering on the given planes has
5614 * completed or flip on a crtc is completed. So DRRS should be upclocked
5615 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5616 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305617 *
5618 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5619 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305620void intel_edp_drrs_flush(struct drm_device *dev,
5621 unsigned frontbuffer_bits)
5622{
5623 struct drm_i915_private *dev_priv = dev->dev_private;
5624 struct drm_crtc *crtc;
5625 enum pipe pipe;
5626
Daniel Vetter9da7d692015-04-09 16:44:15 +02005627 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305628 return;
5629
Daniel Vetter88f933a2015-04-09 16:44:16 +02005630 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305631
Vandana Kannana93fad02015-01-10 02:25:59 +05305632 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005633 if (!dev_priv->drrs.dp) {
5634 mutex_unlock(&dev_priv->drrs.mutex);
5635 return;
5636 }
5637
Vandana Kannana93fad02015-01-10 02:25:59 +05305638 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5639 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005640
5641 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05305642 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5643
Ramalingam C0ddfd202015-06-15 20:50:05 +05305644 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005645 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Ramalingam C0ddfd202015-06-15 20:50:05 +05305646 intel_dp_set_drrs_state(dev_priv->dev,
5647 dev_priv->drrs.dp->attached_connector->panel.
5648 fixed_mode->vrefresh);
5649
5650 /*
5651 * flush also means no more activity hence schedule downclock, if all
5652 * other fbs are quiescent too
5653 */
5654 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305655 schedule_delayed_work(&dev_priv->drrs.work,
5656 msecs_to_jiffies(1000));
5657 mutex_unlock(&dev_priv->drrs.mutex);
5658}
5659
Vandana Kannanb33a2812015-02-13 15:33:03 +05305660/**
5661 * DOC: Display Refresh Rate Switching (DRRS)
5662 *
5663 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5664 * which enables swtching between low and high refresh rates,
5665 * dynamically, based on the usage scenario. This feature is applicable
5666 * for internal panels.
5667 *
5668 * Indication that the panel supports DRRS is given by the panel EDID, which
5669 * would list multiple refresh rates for one resolution.
5670 *
5671 * DRRS is of 2 types - static and seamless.
5672 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5673 * (may appear as a blink on screen) and is used in dock-undock scenario.
5674 * Seamless DRRS involves changing RR without any visual effect to the user
5675 * and can be used during normal system usage. This is done by programming
5676 * certain registers.
5677 *
5678 * Support for static/seamless DRRS may be indicated in the VBT based on
5679 * inputs from the panel spec.
5680 *
5681 * DRRS saves power by switching to low RR based on usage scenarios.
5682 *
5683 * eDP DRRS:-
5684 * The implementation is based on frontbuffer tracking implementation.
5685 * When there is a disturbance on the screen triggered by user activity or a
5686 * periodic system activity, DRRS is disabled (RR is changed to high RR).
5687 * When there is no movement on screen, after a timeout of 1 second, a switch
5688 * to low RR is made.
5689 * For integration with frontbuffer tracking code,
5690 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
5691 *
5692 * DRRS can be further extended to support other internal panels and also
5693 * the scenario of video playback wherein RR is set based on the rate
5694 * requested by userspace.
5695 */
5696
5697/**
5698 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5699 * @intel_connector: eDP connector
5700 * @fixed_mode: preferred mode of panel
5701 *
5702 * This function is called only once at driver load to initialize basic
5703 * DRRS stuff.
5704 *
5705 * Returns:
5706 * Downclock mode if panel supports it, else return NULL.
5707 * DRRS support is determined by the presence of downclock mode (apart
5708 * from VBT setting).
5709 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305710static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305711intel_dp_drrs_init(struct intel_connector *intel_connector,
5712 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305713{
5714 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305715 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305716 struct drm_i915_private *dev_priv = dev->dev_private;
5717 struct drm_display_mode *downclock_mode = NULL;
5718
Daniel Vetter9da7d692015-04-09 16:44:15 +02005719 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5720 mutex_init(&dev_priv->drrs.mutex);
5721
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305722 if (INTEL_INFO(dev)->gen <= 6) {
5723 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5724 return NULL;
5725 }
5726
5727 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005728 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305729 return NULL;
5730 }
5731
5732 downclock_mode = intel_find_panel_downclock
5733 (dev, fixed_mode, connector);
5734
5735 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305736 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305737 return NULL;
5738 }
5739
Vandana Kannan96178ee2015-01-10 02:25:56 +05305740 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305741
Vandana Kannan96178ee2015-01-10 02:25:56 +05305742 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005743 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305744 return downclock_mode;
5745}
5746
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005747static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005748 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005749{
5750 struct drm_connector *connector = &intel_connector->base;
5751 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005752 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5753 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005754 struct drm_i915_private *dev_priv = dev->dev_private;
5755 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305756 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005757 bool has_dpcd;
5758 struct drm_display_mode *scan;
5759 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005760 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005761
5762 if (!is_edp(intel_dp))
5763 return true;
5764
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005765 pps_lock(intel_dp);
5766 intel_edp_panel_vdd_sanitize(intel_dp);
5767 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005768
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005769 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005770 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005771
5772 if (has_dpcd) {
5773 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5774 dev_priv->no_aux_handshake =
5775 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5776 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5777 } else {
5778 /* if this fails, presume the device is a ghost */
5779 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005780 return false;
5781 }
5782
5783 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005784 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005785 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005786 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005787
Daniel Vetter060c8772014-03-21 23:22:35 +01005788 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005789 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005790 if (edid) {
5791 if (drm_add_edid_modes(connector, edid)) {
5792 drm_mode_connector_update_edid_property(connector,
5793 edid);
5794 drm_edid_to_eld(connector, edid);
5795 } else {
5796 kfree(edid);
5797 edid = ERR_PTR(-EINVAL);
5798 }
5799 } else {
5800 edid = ERR_PTR(-ENOENT);
5801 }
5802 intel_connector->edid = edid;
5803
5804 /* prefer fixed mode from EDID if available */
5805 list_for_each_entry(scan, &connector->probed_modes, head) {
5806 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5807 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305808 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305809 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005810 break;
5811 }
5812 }
5813
5814 /* fallback to VBT if available for eDP */
5815 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5816 fixed_mode = drm_mode_duplicate(dev,
5817 dev_priv->vbt.lfp_lvds_vbt_mode);
5818 if (fixed_mode)
5819 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5820 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005821 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005822
Clint Taylor01527b32014-07-07 13:01:46 -07005823 if (IS_VALLEYVIEW(dev)) {
5824 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5825 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005826
5827 /*
5828 * Figure out the current pipe for the initial backlight setup.
5829 * If the current pipe isn't valid, try the PPS pipe, and if that
5830 * fails just assume pipe A.
5831 */
5832 if (IS_CHERRYVIEW(dev))
5833 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5834 else
5835 pipe = PORT_TO_PIPE(intel_dp->DP);
5836
5837 if (pipe != PIPE_A && pipe != PIPE_B)
5838 pipe = intel_dp->pps_pipe;
5839
5840 if (pipe != PIPE_A && pipe != PIPE_B)
5841 pipe = PIPE_A;
5842
5843 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5844 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005845 }
5846
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305847 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula5507fae2015-09-14 14:03:48 +03005848 intel_connector->panel.backlight.power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005849 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005850
5851 return true;
5852}
5853
Paulo Zanoni16c25532013-06-12 17:27:25 -03005854bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005855intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5856 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005857{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005858 struct drm_connector *connector = &intel_connector->base;
5859 struct intel_dp *intel_dp = &intel_dig_port->dp;
5860 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5861 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005862 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005863 enum port port = intel_dig_port->port;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005864 int type, ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005865
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005866 intel_dp->pps_pipe = INVALID_PIPE;
5867
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005868 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005869 if (INTEL_INFO(dev)->gen >= 9)
5870 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5871 else if (IS_VALLEYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005872 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5873 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5874 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5875 else if (HAS_PCH_SPLIT(dev))
5876 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5877 else
5878 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5879
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005880 if (INTEL_INFO(dev)->gen >= 9)
5881 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5882 else
5883 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005884
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03005885 if (HAS_DDI(dev))
5886 intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;
5887
Daniel Vetter07679352012-09-06 22:15:42 +02005888 /* Preserve the current hw state. */
5889 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005890 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005891
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005892 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305893 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005894 else
5895 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005896
Imre Deakf7d24902013-05-08 13:14:05 +03005897 /*
5898 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5899 * for DP the encoder type can be set by the caller to
5900 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5901 */
5902 if (type == DRM_MODE_CONNECTOR_eDP)
5903 intel_encoder->type = INTEL_OUTPUT_EDP;
5904
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005905 /* eDP only on port B and/or C on vlv/chv */
5906 if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
5907 port != PORT_B && port != PORT_C))
5908 return false;
5909
Imre Deake7281ea2013-05-08 13:14:08 +03005910 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5911 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5912 port_name(port));
5913
Adam Jacksonb3295302010-07-16 14:46:28 -04005914 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005915 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5916
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005917 connector->interlace_allowed = true;
5918 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005919
Daniel Vetter66a92782012-07-12 20:08:18 +02005920 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005921 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005922
Chris Wilsondf0e9242010-09-09 16:20:55 +01005923 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005924 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005925
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005926 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005927 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5928 else
5929 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005930 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005931
Jani Nikula0b998362014-03-14 16:51:17 +02005932 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005933 switch (port) {
5934 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005935 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005936 break;
5937 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005938 intel_encoder->hpd_pin = HPD_PORT_B;
Jani Nikulae87a0052015-10-20 15:22:02 +03005939 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Sonika Jindalcf1d5882015-08-10 10:35:36 +05305940 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005941 break;
5942 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005943 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005944 break;
5945 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005946 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005947 break;
Xiong Zhang26951ca2015-08-17 15:55:50 +08005948 case PORT_E:
5949 intel_encoder->hpd_pin = HPD_PORT_E;
5950 break;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005951 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005952 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005953 }
5954
Imre Deakdada1a92014-01-29 13:25:41 +02005955 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005956 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005957 intel_dp_init_panel_power_timestamps(intel_dp);
5958 if (IS_VALLEYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005959 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005960 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005961 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005962 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005963 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005964
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005965 ret = intel_dp_aux_init(intel_dp, intel_connector);
5966 if (ret)
5967 goto fail;
Dave Airliec1f05262012-08-30 11:06:18 +10005968
Dave Airlie0e32b392014-05-02 14:02:48 +10005969 /* init MST on ports that can support it */
Jani Nikula0c9b3712015-05-18 17:10:01 +03005970 if (HAS_DP_MST(dev) &&
5971 (port == PORT_B || port == PORT_C || port == PORT_D))
5972 intel_dp_mst_encoder_init(intel_dig_port,
5973 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005974
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005975 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005976 intel_dp_aux_fini(intel_dp);
5977 intel_dp_mst_encoder_cleanup(intel_dig_port);
5978 goto fail;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005979 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005980
Chris Wilsonf6849602010-09-19 09:29:33 +01005981 intel_dp_add_properties(intel_dp, connector);
5982
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005983 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5984 * 0xd. Failure to do so will result in spurious interrupts being
5985 * generated on the port when a cable is not attached.
5986 */
5987 if (IS_G4X(dev) && !IS_GM45(dev)) {
5988 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5989 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5990 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005991
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005992 i915_debugfs_connector_add(connector);
5993
Paulo Zanoni16c25532013-06-12 17:27:25 -03005994 return true;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005995
5996fail:
5997 if (is_edp(intel_dp)) {
5998 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5999 /*
6000 * vdd might still be enabled do to the delayed vdd off.
6001 * Make sure vdd is actually turned off here.
6002 */
6003 pps_lock(intel_dp);
6004 edp_panel_vdd_off_sync(intel_dp);
6005 pps_unlock(intel_dp);
6006 }
6007 drm_connector_unregister(connector);
6008 drm_connector_cleanup(connector);
6009
6010 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006011}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006012
6013void
6014intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
6015{
Dave Airlie13cf5502014-06-18 11:29:35 +10006016 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006017 struct intel_digital_port *intel_dig_port;
6018 struct intel_encoder *intel_encoder;
6019 struct drm_encoder *encoder;
6020 struct intel_connector *intel_connector;
6021
Daniel Vetterb14c5672013-09-19 12:18:32 +02006022 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006023 if (!intel_dig_port)
6024 return;
6025
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006026 intel_connector = intel_connector_alloc();
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306027 if (!intel_connector)
6028 goto err_connector_alloc;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006029
6030 intel_encoder = &intel_dig_port->base;
6031 encoder = &intel_encoder->base;
6032
6033 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
6034 DRM_MODE_ENCODER_TMDS);
6035
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01006036 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006037 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006038 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07006039 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03006040 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006041 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03006042 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006043 intel_encoder->pre_enable = chv_pre_enable_dp;
6044 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03006045 intel_encoder->post_disable = chv_post_disable_dp;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006046 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006047 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006048 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006049 intel_encoder->pre_enable = vlv_pre_enable_dp;
6050 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03006051 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006052 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006053 intel_encoder->pre_enable = g4x_pre_enable_dp;
6054 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03006055 if (INTEL_INFO(dev)->gen >= 5)
6056 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006057 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006058
Paulo Zanoni174edf12012-10-26 19:05:50 -02006059 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006060 intel_dig_port->dp.output_reg = output_reg;
6061
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006062 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03006063 if (IS_CHERRYVIEW(dev)) {
6064 if (port == PORT_D)
6065 intel_encoder->crtc_mask = 1 << 2;
6066 else
6067 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
6068 } else {
6069 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
6070 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02006071 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006072
Dave Airlie13cf5502014-06-18 11:29:35 +10006073 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03006074 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10006075
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306076 if (!intel_dp_init_connector(intel_dig_port, intel_connector))
6077 goto err_init_connector;
6078
6079 return;
6080
6081err_init_connector:
6082 drm_encoder_cleanup(encoder);
6083 kfree(intel_connector);
6084err_connector_alloc:
6085 kfree(intel_dig_port);
6086
6087 return;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006088}
Dave Airlie0e32b392014-05-02 14:02:48 +10006089
6090void intel_dp_mst_suspend(struct drm_device *dev)
6091{
6092 struct drm_i915_private *dev_priv = dev->dev_private;
6093 int i;
6094
6095 /* disable MST */
6096 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006097 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10006098 if (!intel_dig_port)
6099 continue;
6100
6101 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
6102 if (!intel_dig_port->dp.can_mst)
6103 continue;
6104 if (intel_dig_port->dp.is_mst)
6105 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
6106 }
6107 }
6108}
6109
6110void intel_dp_mst_resume(struct drm_device *dev)
6111{
6112 struct drm_i915_private *dev_priv = dev->dev_private;
6113 int i;
6114
6115 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006116 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10006117 if (!intel_dig_port)
6118 continue;
6119 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
6120 int ret;
6121
6122 if (!intel_dig_port->dp.can_mst)
6123 continue;
6124
6125 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
6126 if (ret != 0) {
6127 intel_dp_check_mst_status(&intel_dig_port->dp);
6128 }
6129 }
6130 }
6131}