blob: a9cd18b3db7cb6cc93a28938f1716b8f372de11d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/delay.h>
38#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010039#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010047#include <linux/reboot.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020048#include <linux/io.h>
Mengdong Linb8dfc4622012-08-23 17:32:30 +080049#include <linux/pm_runtime.h>
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -050050#include <linux/clocksource.h>
51#include <linux/time.h>
Takashi Iwaif4c482a2012-12-04 15:09:23 +010052#include <linux/completion.h>
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -050053
Takashi Iwai27fe48d92011-09-28 17:16:09 +020054#ifdef CONFIG_X86
55/* for snoop control */
56#include <asm/pgtable.h>
57#include <asm/cacheflush.h>
58#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#include <sound/core.h>
60#include <sound/initval.h>
Takashi Iwai91219472012-04-26 12:13:25 +020061#include <linux/vgaarb.h>
Takashi Iwaia82d51e2012-04-26 12:23:42 +020062#include <linux/vga_switcheroo.h>
Takashi Iwai4918cda2012-08-09 12:33:28 +020063#include <linux/firmware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070064#include "hda_codec.h"
65
66
Takashi Iwai5aba4f82008-01-07 15:16:37 +010067static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
68static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
Rusty Russella67ff6a2011-12-15 13:49:36 +103069static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
Takashi Iwai5aba4f82008-01-07 15:16:37 +010070static char *model[SNDRV_CARDS];
Takashi Iwai1dac6692012-09-13 14:59:47 +020071static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020072static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010073static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010074static int probe_only[SNDRV_CARDS];
David Henningsson26a6cb62012-10-09 15:04:21 +020075static int jackpoll_ms[SNDRV_CARDS];
Rusty Russella67ff6a2011-12-15 13:49:36 +103076static bool single_cmd;
Takashi Iwai716238552009-09-28 13:14:04 +020077static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020078#ifdef CONFIG_SND_HDA_PATCH_LOADER
79static char *patch[SNDRV_CARDS];
80#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010081#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +020082static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010083 CONFIG_SND_HDA_INPUT_BEEP_MODE};
84#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
Takashi Iwai5aba4f82008-01-07 15:16:37 +010086module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070087MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010088module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070089MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010090module_param_array(enable, bool, NULL, 0444);
91MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
92module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070093MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010094module_param_array(position_fix, int, NULL, 0444);
David Henningsson4cb36312010-09-30 10:12:50 +020095MODULE_PARM_DESC(position_fix, "DMA pointer read method."
Takashi Iwai1dac6692012-09-13 14:59:47 +020096 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO).");
Takashi Iwai555e2192008-06-10 17:53:34 +020097module_param_array(bdl_pos_adj, int, NULL, 0644);
98MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010099module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +0100100MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Jaroslav Kysela079e6832010-03-26 11:16:59 +0100101module_param_array(probe_only, int, NULL, 0444);
Takashi Iwaid4d9cd032008-12-19 15:19:11 +0100102MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
David Henningsson26a6cb62012-10-09 15:04:21 +0200103module_param_array(jackpoll_ms, int, NULL, 0444);
104MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
Takashi Iwai27346162006-01-12 18:28:44 +0100105module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200106MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
107 "(for debugging only).");
Takashi Iwaiac9ef6c2012-01-20 12:08:44 +0100108module_param(enable_msi, bint, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +0100109MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +0200110#ifdef CONFIG_SND_HDA_PATCH_LOADER
111module_param_array(patch, charp, NULL, 0444);
112MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
113#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100114#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200115module_param_array(beep_mode, bool, NULL, 0444);
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100116MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200117 "(0=off, 1=on) (default=1).");
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100118#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100119
Takashi Iwai83012a72012-08-24 18:38:08 +0200120#ifdef CONFIG_PM
Takashi Iwai65fcd412012-08-14 17:13:32 +0200121static int param_set_xint(const char *val, const struct kernel_param *kp);
122static struct kernel_param_ops param_ops_xint = {
123 .set = param_set_xint,
124 .get = param_get_int,
125};
126#define param_check_xint param_check_int
127
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100128static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200129module_param(power_save, xint, 0644);
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100130MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
131 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132
Takashi Iwaidee1b662007-08-13 16:10:30 +0200133/* reset the HD-audio controller in power save mode.
134 * this may give more power-saving, but will take longer time to
135 * wake up.
136 */
Rusty Russella67ff6a2011-12-15 13:49:36 +1030137static bool power_save_controller = 1;
Takashi Iwaidee1b662007-08-13 16:10:30 +0200138module_param(power_save_controller, bool, 0644);
139MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
Takashi Iwai83012a72012-08-24 18:38:08 +0200140#endif /* CONFIG_PM */
Takashi Iwaidee1b662007-08-13 16:10:30 +0200141
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100142static int align_buffer_size = -1;
143module_param(align_buffer_size, bint, 0644);
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500144MODULE_PARM_DESC(align_buffer_size,
145 "Force buffer and period sizes to be multiple of 128 bytes.");
146
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200147#ifdef CONFIG_X86
148static bool hda_snoop = true;
149module_param_named(snoop, hda_snoop, bool, 0444);
150MODULE_PARM_DESC(snoop, "Enable/disable snooping");
151#define azx_snoop(chip) (chip)->snoop
152#else
153#define hda_snoop true
154#define azx_snoop(chip) true
155#endif
156
157
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158MODULE_LICENSE("GPL");
159MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
160 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700161 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200162 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100163 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100164 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100165 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700166 "{Intel, PCH},"
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -0800167 "{Intel, CPT},"
Seth Heasleyd2edeb72011-04-20 10:59:57 -0700168 "{Intel, PPT},"
Seth Heasley8bc039a2012-01-23 16:24:31 -0800169 "{Intel, LPT},"
James Ralston144dad92012-08-09 09:38:59 -0700170 "{Intel, LPT_LP},"
Wang Xingchaoe926f2c2012-06-13 10:23:51 +0800171 "{Intel, HPT},"
Seth Heasleycea310e2010-09-10 16:29:56 -0700172 "{Intel, PBG},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100173 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200174 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200175 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200176 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200177 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200178 "{ATI, RS780},"
179 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100180 "{ATI, RV630},"
181 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100182 "{ATI, RV670},"
183 "{ATI, RV635},"
184 "{ATI, RV620},"
185 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200186 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200187 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200188 "{SiS, SIS966},"
189 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190MODULE_DESCRIPTION("Intel HDA driver");
191
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200192#ifdef CONFIG_SND_VERBOSE_PRINTK
193#define SFX /* nop */
194#else
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800195#define SFX "hda-intel "
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200196#endif
Takashi Iwaicb53c622007-08-10 17:21:45 +0200197
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200198#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
199#ifdef CONFIG_SND_HDA_CODEC_HDMI
200#define SUPPORT_VGA_SWITCHEROO
201#endif
202#endif
203
204
Takashi Iwaicb53c622007-08-10 17:21:45 +0200205/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206 * registers
207 */
208#define ICH6_REG_GCAP 0x00
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200209#define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */
210#define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */
211#define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */
212#define ICH6_GCAP_ISS (15 << 8) /* # of input streams */
213#define ICH6_GCAP_OSS (15 << 12) /* # of output streams */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214#define ICH6_REG_VMIN 0x02
215#define ICH6_REG_VMAJ 0x03
216#define ICH6_REG_OUTPAY 0x04
217#define ICH6_REG_INPAY 0x06
218#define ICH6_REG_GCTL 0x08
Takashi Iwai8a933ec2009-05-31 09:28:12 +0200219#define ICH6_GCTL_RESET (1 << 0) /* controller reset */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200220#define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */
221#define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222#define ICH6_REG_WAKEEN 0x0c
223#define ICH6_REG_STATESTS 0x0e
224#define ICH6_REG_GSTS 0x10
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200225#define ICH6_GSTS_FSTS (1 << 1) /* flush status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226#define ICH6_REG_INTCTL 0x20
227#define ICH6_REG_INTSTS 0x24
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200228#define ICH6_REG_WALLCLK 0x30 /* 24Mhz source */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200229#define ICH6_REG_OLD_SSYNC 0x34 /* SSYNC for old ICH */
230#define ICH6_REG_SSYNC 0x38
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231#define ICH6_REG_CORBLBASE 0x40
232#define ICH6_REG_CORBUBASE 0x44
233#define ICH6_REG_CORBWP 0x48
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200234#define ICH6_REG_CORBRP 0x4a
235#define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236#define ICH6_REG_CORBCTL 0x4c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200237#define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */
238#define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239#define ICH6_REG_CORBSTS 0x4d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200240#define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241#define ICH6_REG_CORBSIZE 0x4e
242
243#define ICH6_REG_RIRBLBASE 0x50
244#define ICH6_REG_RIRBUBASE 0x54
245#define ICH6_REG_RIRBWP 0x58
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200246#define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247#define ICH6_REG_RINTCNT 0x5a
248#define ICH6_REG_RIRBCTL 0x5c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200249#define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
250#define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */
251#define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252#define ICH6_REG_RIRBSTS 0x5d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200253#define ICH6_RBSTS_IRQ (1 << 0) /* response irq */
254#define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255#define ICH6_REG_RIRBSIZE 0x5e
256
257#define ICH6_REG_IC 0x60
258#define ICH6_REG_IR 0x64
259#define ICH6_REG_IRS 0x68
260#define ICH6_IRS_VALID (1<<1)
261#define ICH6_IRS_BUSY (1<<0)
262
263#define ICH6_REG_DPLBASE 0x70
264#define ICH6_REG_DPUBASE 0x74
265#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
266
267/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
268enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
269
270/* stream register offsets from stream base */
271#define ICH6_REG_SD_CTL 0x00
272#define ICH6_REG_SD_STS 0x03
273#define ICH6_REG_SD_LPIB 0x04
274#define ICH6_REG_SD_CBL 0x08
275#define ICH6_REG_SD_LVI 0x0c
276#define ICH6_REG_SD_FIFOW 0x0e
277#define ICH6_REG_SD_FIFOSIZE 0x10
278#define ICH6_REG_SD_FORMAT 0x12
279#define ICH6_REG_SD_BDLPL 0x18
280#define ICH6_REG_SD_BDLPU 0x1c
281
282/* PCI space */
283#define ICH6_PCIREG_TCSEL 0x44
284
285/*
286 * other constants
287 */
288
289/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200290/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200291#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200292#define ICH6_NUM_PLAYBACK 4
293
294/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200295#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200296#define ULI_NUM_PLAYBACK 6
297
Felix Kuehling778b6e12006-05-17 11:22:21 +0200298/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200299#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200300#define ATIHDMI_NUM_PLAYBACK 1
301
Kailang Yangf2690022008-05-27 11:44:55 +0200302/* TERA has 4 playback and 3 capture */
303#define TERA_NUM_CAPTURE 3
304#define TERA_NUM_PLAYBACK 4
305
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200306/* this number is statically defined for simplicity */
307#define MAX_AZX_DEV 16
308
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100310#define BDL_SIZE 4096
311#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
312#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313/* max buffer size - no h/w limit, you can increase as you like */
314#define AZX_MAX_BUF_SIZE (1024*1024*1024)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315
316/* RIRB int mask: overrun[2], response[0] */
317#define RIRB_INT_RESPONSE 0x01
318#define RIRB_INT_OVERRUN 0x04
319#define RIRB_INT_MASK 0x05
320
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200321/* STATESTS int mask: S3,SD2,SD1,SD0 */
Wei Ni7445dfc2010-03-03 15:05:53 +0800322#define AZX_MAX_CODECS 8
323#define AZX_DEFAULT_CODECS 4
Wu Fengguangdeadff12009-08-01 18:45:16 +0800324#define STATESTS_INT_MASK ((1 << AZX_MAX_CODECS) - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325
326/* SD_CTL bits */
327#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
328#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100329#define SD_CTL_STRIPE (3 << 16) /* stripe control */
330#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
331#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
333#define SD_CTL_STREAM_TAG_SHIFT 20
334
335/* SD_CTL and SD_STS */
336#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
337#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
338#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200339#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
340 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341
342/* SD_STS */
343#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
344
345/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200346#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
347#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
348#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350/* below are so far hardcoded - should read registers in future */
351#define ICH6_MAX_CORB_ENTRIES 256
352#define ICH6_MAX_RIRB_ENTRIES 256
353
Takashi Iwaic74db862005-05-12 14:26:27 +0200354/* position fix mode */
355enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200356 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200357 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200358 POS_FIX_POSBUF,
David Henningsson4cb36312010-09-30 10:12:50 +0200359 POS_FIX_VIACOMBO,
Takashi Iwaia6f2fd52012-02-28 11:58:40 +0100360 POS_FIX_COMBO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200361};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362
Frederick Lif5d40b32005-05-12 14:55:20 +0200363/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200364#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
365#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
366
Vinod Gda3fca22005-09-13 18:49:12 +0200367/* Defines for Nvidia HDA support */
368#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
369#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700370#define NVIDIA_HDA_ISTRM_COH 0x4d
371#define NVIDIA_HDA_OSTRM_COH 0x4c
372#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200373
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100374/* Defines for Intel SCH HDA snoop control */
375#define INTEL_SCH_HDA_DEVC 0x78
376#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
377
Joseph Chan0e153472008-08-26 14:38:03 +0200378/* Define IN stream 0 FIFO size offset in VIA controller */
379#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
380/* Define VIA HD Audio Device ID*/
381#define VIA_HDAC_DEVICE_ID 0x3288
382
Yang, Libinc4da29c2008-11-13 11:07:07 +0100383/* HD Audio class code */
384#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100385
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 */
388
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100389struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100390 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200391 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392
Takashi Iwaid01ce992007-07-27 16:52:19 +0200393 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200394 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200395 unsigned int frags; /* number for period in the play buffer */
396 unsigned int fifo_size; /* FIFO size */
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200397 unsigned long start_wallclk; /* start + minimum wallclk */
398 unsigned long period_wallclk; /* wallclk for period */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399
Takashi Iwaid01ce992007-07-27 16:52:19 +0200400 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401
Takashi Iwaid01ce992007-07-27 16:52:19 +0200402 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403
404 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200405 struct snd_pcm_substream *substream; /* assigned substream,
406 * set in PCM open
407 */
408 unsigned int format_val; /* format value to be set in the
409 * controller and the codec
410 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 unsigned char stream_tag; /* assigned stream */
412 unsigned char index; /* stream index */
Takashi Iwaid5cf9912011-10-06 10:07:58 +0200413 int assigned_key; /* last device# key assigned to */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414
Pavel Machek927fc862006-08-31 17:03:43 +0200415 unsigned int opened :1;
416 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200417 unsigned int irq_pending :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200418 /*
419 * For VIA:
420 * A flag to ensure DMA position is 0
421 * when link position is not greater than FIFO size
422 */
423 unsigned int insufficient :1;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200424 unsigned int wc_marked:1;
Takashi Iwai915bf292012-09-11 15:19:10 +0200425 unsigned int no_period_wakeup:1;
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -0500426
427 struct timecounter azx_tc;
428 struct cyclecounter azx_cc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429};
430
431/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100432struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 u32 *buf; /* CORB/RIRB buffer
434 * Each CORB entry is 4byte, RIRB is 8byte
435 */
436 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
437 /* for RIRB */
438 unsigned short rp, wp; /* read/write pointers */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800439 int cmds[AZX_MAX_CODECS]; /* number of pending requests */
440 u32 res[AZX_MAX_CODECS]; /* last read value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441};
442
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100443struct azx_pcm {
444 struct azx *chip;
445 struct snd_pcm *pcm;
446 struct hda_codec *codec;
447 struct hda_pcm_stream *hinfo[2];
448 struct list_head list;
449};
450
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100451struct azx {
452 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200454 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200456 /* chip type specific */
457 int driver_type;
Takashi Iwai9477c582011-05-25 09:11:37 +0200458 unsigned int driver_caps;
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200459 int playback_streams;
460 int playback_index_offset;
461 int capture_streams;
462 int capture_index_offset;
463 int num_streams;
464
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465 /* pci resources */
466 unsigned long addr;
467 void __iomem *remap_addr;
468 int irq;
469
470 /* locks */
471 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100472 struct mutex open_mutex;
Takashi Iwaif4c482a2012-12-04 15:09:23 +0100473 struct completion probe_wait;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200475 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100476 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477
478 /* PCM */
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100479 struct list_head pcm_list; /* azx_pcm list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480
481 /* HD codec */
482 unsigned short codec_mask;
Takashi Iwaif1eaaee2009-02-13 08:16:55 +0100483 int codec_probe_mask; /* copied from probe_mask option */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484 struct hda_bus *bus;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100485 unsigned int beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486
487 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100488 struct azx_rb corb;
489 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100491 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492 struct snd_dma_buffer rb;
493 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200494
Takashi Iwai4918cda2012-08-09 12:33:28 +0200495#ifdef CONFIG_SND_HDA_PATCH_LOADER
496 const struct firmware *fw;
497#endif
498
Takashi Iwaic74db862005-05-12 14:26:27 +0200499 /* flags */
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +0200500 int position_fix[2]; /* for both playback/capture streams */
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200501 int poll_count;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200502 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200503 unsigned int initialized :1;
504 unsigned int single_cmd :1;
505 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200506 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200507 unsigned int irq_pending_warned :1;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100508 unsigned int probing :1; /* codec probing phase */
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200509 unsigned int snoop:1;
Takashi Iwai52409aa2012-01-23 17:10:24 +0100510 unsigned int align_buffer_size:1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200511 unsigned int region_requested:1;
512
513 /* VGA-switcheroo setup */
514 unsigned int use_vga_switcheroo:1;
Takashi Iwai128960a2012-10-12 17:28:18 +0200515 unsigned int vga_switcheroo_registered:1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200516 unsigned int init_failed:1; /* delayed init failed */
517 unsigned int disabled:1; /* disabled by VGA-switcher */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200518
519 /* for debugging */
Wu Fengguangfeb27342009-08-01 19:17:14 +0800520 unsigned int last_cmd[AZX_MAX_CODECS];
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200521
522 /* for pending irqs */
523 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100524
525 /* reboot notifier (for mysterious hangup problem at power-down) */
526 struct notifier_block reboot_notifier;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200527
528 /* card list (for power_save trigger) */
529 struct list_head list;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530};
531
Takashi Iwai1a8506d2012-10-16 15:10:08 +0200532#define CREATE_TRACE_POINTS
533#include "hda_intel_trace.h"
534
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200535/* driver types */
536enum {
537 AZX_DRIVER_ICH,
Seth Heasley32679f92010-02-22 17:31:09 -0800538 AZX_DRIVER_PCH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100539 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200540 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200541 AZX_DRIVER_ATIHDMI,
Andiry Xu1815b342011-12-14 16:10:27 +0800542 AZX_DRIVER_ATIHDMI_NS,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200543 AZX_DRIVER_VIA,
544 AZX_DRIVER_SIS,
545 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200546 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200547 AZX_DRIVER_TERA,
Takashi Iwai14d34f12010-10-21 09:03:25 +0200548 AZX_DRIVER_CTX,
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200549 AZX_DRIVER_CTHDA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100550 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200551 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200552};
553
Takashi Iwai9477c582011-05-25 09:11:37 +0200554/* driver quirks (capabilities) */
555/* bits 0-7 are used for indicating driver type */
556#define AZX_DCAPS_NO_TCSEL (1 << 8) /* No Intel TCSEL bit */
557#define AZX_DCAPS_NO_MSI (1 << 9) /* No MSI support */
558#define AZX_DCAPS_ATI_SNOOP (1 << 10) /* ATI snoop enable */
559#define AZX_DCAPS_NVIDIA_SNOOP (1 << 11) /* Nvidia snoop enable */
560#define AZX_DCAPS_SCH_SNOOP (1 << 12) /* SCH/PCH snoop enable */
561#define AZX_DCAPS_RIRB_DELAY (1 << 13) /* Long delay in read loop */
562#define AZX_DCAPS_RIRB_PRE_DELAY (1 << 14) /* Put a delay before read */
563#define AZX_DCAPS_CTX_WORKAROUND (1 << 15) /* X-Fi workaround */
564#define AZX_DCAPS_POSFIX_LPIB (1 << 16) /* Use LPIB as default */
565#define AZX_DCAPS_POSFIX_VIA (1 << 17) /* Use VIACOMBO as default */
566#define AZX_DCAPS_NO_64BIT (1 << 18) /* No 64bit address */
567#define AZX_DCAPS_SYNC_WRITE (1 << 19) /* sync each cmd write */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200568#define AZX_DCAPS_OLD_SSYNC (1 << 20) /* Old SSYNC reg for ICH */
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500569#define AZX_DCAPS_BUFSIZE (1 << 21) /* no buffer size alignment */
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100570#define AZX_DCAPS_ALIGN_BUFSIZE (1 << 22) /* buffer size alignment */
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200571#define AZX_DCAPS_4K_BDLE_BOUNDARY (1 << 23) /* BDLE in 4k boundary */
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -0500572#define AZX_DCAPS_COUNT_LPIB_DELAY (1 << 25) /* Take LPIB as delay */
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +0100573#define AZX_DCAPS_PM_RUNTIME (1 << 26) /* runtime PM support */
574
575/* quirks for Intel PCH */
576#define AZX_DCAPS_INTEL_PCH \
577 (AZX_DCAPS_SCH_SNOOP | AZX_DCAPS_BUFSIZE | \
578 AZX_DCAPS_COUNT_LPIB_DELAY | AZX_DCAPS_PM_RUNTIME)
Takashi Iwai9477c582011-05-25 09:11:37 +0200579
580/* quirks for ATI SB / AMD Hudson */
581#define AZX_DCAPS_PRESET_ATI_SB \
582 (AZX_DCAPS_ATI_SNOOP | AZX_DCAPS_NO_TCSEL | \
583 AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
584
585/* quirks for ATI/AMD HDMI */
586#define AZX_DCAPS_PRESET_ATI_HDMI \
587 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
588
589/* quirks for Nvidia */
590#define AZX_DCAPS_PRESET_NVIDIA \
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100591 (AZX_DCAPS_NVIDIA_SNOOP | AZX_DCAPS_RIRB_DELAY | AZX_DCAPS_NO_MSI |\
592 AZX_DCAPS_ALIGN_BUFSIZE)
Takashi Iwai9477c582011-05-25 09:11:37 +0200593
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200594#define AZX_DCAPS_PRESET_CTHDA \
595 (AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_4K_BDLE_BOUNDARY)
596
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200597/*
598 * VGA-switcher support
599 */
600#ifdef SUPPORT_VGA_SWITCHEROO
Takashi Iwai5cb543d2012-08-09 13:49:23 +0200601#define use_vga_switcheroo(chip) ((chip)->use_vga_switcheroo)
602#else
603#define use_vga_switcheroo(chip) 0
604#endif
605
Takashi Iwai48c8b0e2012-12-07 07:40:35 +0100606static char *driver_short_names[] = {
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200607 [AZX_DRIVER_ICH] = "HDA Intel",
Seth Heasley32679f92010-02-22 17:31:09 -0800608 [AZX_DRIVER_PCH] = "HDA Intel PCH",
Tobin Davis4979bca2008-01-30 08:13:55 +0100609 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200610 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200611 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Andiry Xu1815b342011-12-14 16:10:27 +0800612 [AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200613 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
614 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200615 [AZX_DRIVER_ULI] = "HDA ULI M5461",
616 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200617 [AZX_DRIVER_TERA] = "HDA Teradici",
Takashi Iwai14d34f12010-10-21 09:03:25 +0200618 [AZX_DRIVER_CTX] = "HDA Creative",
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200619 [AZX_DRIVER_CTHDA] = "HDA Creative",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100620 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200621};
622
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623/*
624 * macros for easy use
625 */
626#define azx_writel(chip,reg,value) \
627 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
628#define azx_readl(chip,reg) \
629 readl((chip)->remap_addr + ICH6_REG_##reg)
630#define azx_writew(chip,reg,value) \
631 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
632#define azx_readw(chip,reg) \
633 readw((chip)->remap_addr + ICH6_REG_##reg)
634#define azx_writeb(chip,reg,value) \
635 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
636#define azx_readb(chip,reg) \
637 readb((chip)->remap_addr + ICH6_REG_##reg)
638
639#define azx_sd_writel(dev,reg,value) \
640 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
641#define azx_sd_readl(dev,reg) \
642 readl((dev)->sd_addr + ICH6_REG_##reg)
643#define azx_sd_writew(dev,reg,value) \
644 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
645#define azx_sd_readw(dev,reg) \
646 readw((dev)->sd_addr + ICH6_REG_##reg)
647#define azx_sd_writeb(dev,reg,value) \
648 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
649#define azx_sd_readb(dev,reg) \
650 readb((dev)->sd_addr + ICH6_REG_##reg)
651
652/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100653#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200655#ifdef CONFIG_X86
656static void __mark_pages_wc(struct azx *chip, void *addr, size_t size, bool on)
657{
658 if (azx_snoop(chip))
659 return;
660 if (addr && size) {
661 int pages = (size + PAGE_SIZE - 1) >> PAGE_SHIFT;
662 if (on)
663 set_memory_wc((unsigned long)addr, pages);
664 else
665 set_memory_wb((unsigned long)addr, pages);
666 }
667}
668
669static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
670 bool on)
671{
672 __mark_pages_wc(chip, buf->area, buf->bytes, on);
673}
674static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
675 struct snd_pcm_runtime *runtime, bool on)
676{
677 if (azx_dev->wc_marked != on) {
678 __mark_pages_wc(chip, runtime->dma_area, runtime->dma_bytes, on);
679 azx_dev->wc_marked = on;
680 }
681}
682#else
683/* NOP for other archs */
684static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
685 bool on)
686{
687}
688static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
689 struct snd_pcm_runtime *runtime, bool on)
690{
691}
692#endif
693
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200694static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200695static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696/*
697 * Interface for HD codec
698 */
699
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700/*
701 * CORB / RIRB interface
702 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100703static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704{
705 int err;
706
707 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200708 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
709 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710 PAGE_SIZE, &chip->rb);
711 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800712 snd_printk(KERN_ERR SFX "%s: cannot allocate CORB/RIRB\n", pci_name(chip->pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 return err;
714 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200715 mark_pages_wc(chip, &chip->rb, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716 return 0;
717}
718
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100719static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800721 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722 /* CORB set up */
723 chip->corb.addr = chip->rb.addr;
724 chip->corb.buf = (u32 *)chip->rb.area;
725 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200726 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200728 /* set the corb size to 256 entries (ULI requires explicitly) */
729 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 /* set the corb write pointer to 0 */
731 azx_writew(chip, CORBWP, 0);
732 /* reset the corb hw read pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200733 azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734 /* enable corb dma */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200735 azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736
737 /* RIRB set up */
738 chip->rirb.addr = chip->rb.addr + 2048;
739 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800740 chip->rirb.wp = chip->rirb.rp = 0;
741 memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200743 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200745 /* set the rirb size to 256 entries (ULI requires explicitly) */
746 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747 /* reset the rirb hw write pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200748 azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749 /* set N=1, get RIRB response interrupt for new entry */
Takashi Iwai9477c582011-05-25 09:11:37 +0200750 if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND)
Takashi Iwai14d34f12010-10-21 09:03:25 +0200751 azx_writew(chip, RINTCNT, 0xc0);
752 else
753 azx_writew(chip, RINTCNT, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800756 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757}
758
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100759static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800761 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762 /* disable ringbuffer DMAs */
763 azx_writeb(chip, RIRBCTL, 0);
764 azx_writeb(chip, CORBCTL, 0);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800765 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766}
767
Wu Fengguangdeadff12009-08-01 18:45:16 +0800768static unsigned int azx_command_addr(u32 cmd)
769{
770 unsigned int addr = cmd >> 28;
771
772 if (addr >= AZX_MAX_CODECS) {
773 snd_BUG();
774 addr = 0;
775 }
776
777 return addr;
778}
779
780static unsigned int azx_response_addr(u32 res)
781{
782 unsigned int addr = res & 0xf;
783
784 if (addr >= AZX_MAX_CODECS) {
785 snd_BUG();
786 addr = 0;
787 }
788
789 return addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790}
791
792/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100793static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100795 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800796 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798
Wu Fengguangc32649f2009-08-01 18:48:12 +0800799 spin_lock_irq(&chip->reg_lock);
800
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801 /* add command to corb */
802 wp = azx_readb(chip, CORBWP);
803 wp++;
804 wp %= ICH6_MAX_CORB_ENTRIES;
805
Wu Fengguangdeadff12009-08-01 18:45:16 +0800806 chip->rirb.cmds[addr]++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807 chip->corb.buf[wp] = cpu_to_le32(val);
808 azx_writel(chip, CORBWP, wp);
Wu Fengguangc32649f2009-08-01 18:48:12 +0800809
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810 spin_unlock_irq(&chip->reg_lock);
811
812 return 0;
813}
814
815#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
816
817/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100818static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819{
820 unsigned int rp, wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800821 unsigned int addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822 u32 res, res_ex;
823
824 wp = azx_readb(chip, RIRBWP);
825 if (wp == chip->rirb.wp)
826 return;
827 chip->rirb.wp = wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800828
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829 while (chip->rirb.rp != wp) {
830 chip->rirb.rp++;
831 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
832
833 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
834 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
835 res = le32_to_cpu(chip->rirb.buf[rp]);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800836 addr = azx_response_addr(res_ex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
838 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800839 else if (chip->rirb.cmds[addr]) {
840 chip->rirb.res[addr] = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100841 smp_wmb();
Wu Fengguangdeadff12009-08-01 18:45:16 +0800842 chip->rirb.cmds[addr]--;
Wu Fengguange310bb02009-08-01 19:18:45 +0800843 } else
Takashi Iwai9e3d3522012-10-17 08:39:37 +0200844 snd_printk(KERN_ERR SFX "%s: spurious response %#x:%#x, "
Wu Fengguange310bb02009-08-01 19:18:45 +0800845 "last cmd=%#08x\n",
Takashi Iwai9e3d3522012-10-17 08:39:37 +0200846 pci_name(chip->pci),
Wu Fengguange310bb02009-08-01 19:18:45 +0800847 res, res_ex,
848 chip->last_cmd[addr]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849 }
850}
851
852/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800853static unsigned int azx_rirb_get_response(struct hda_bus *bus,
854 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100856 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200857 unsigned long timeout;
David Henningsson32cf4022012-05-04 11:05:55 +0200858 unsigned long loopcounter;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200859 int do_poll = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200861 again:
862 timeout = jiffies + msecs_to_jiffies(1000);
David Henningsson32cf4022012-05-04 11:05:55 +0200863
864 for (loopcounter = 0;; loopcounter++) {
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200865 if (chip->polling_mode || do_poll) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200866 spin_lock_irq(&chip->reg_lock);
867 azx_update_rirb(chip);
868 spin_unlock_irq(&chip->reg_lock);
869 }
Wu Fengguangdeadff12009-08-01 18:45:16 +0800870 if (!chip->rirb.cmds[addr]) {
Takashi Iwai2add9b92008-03-18 09:47:06 +0100871 smp_rmb();
Takashi Iwaib6132912009-03-24 07:36:09 +0100872 bus->rirb_error = 0;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200873
874 if (!do_poll)
875 chip->poll_count = 0;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800876 return chip->rirb.res[addr]; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100877 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100878 if (time_after(jiffies, timeout))
879 break;
David Henningsson32cf4022012-05-04 11:05:55 +0200880 if (bus->needs_damn_long_delay || loopcounter > 3000)
Takashi Iwai52987652008-01-16 16:09:47 +0100881 msleep(2); /* temporary workaround */
882 else {
883 udelay(10);
884 cond_resched();
885 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100886 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200887
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200888 if (!chip->polling_mode && chip->poll_count < 2) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800889 snd_printdd(SFX "%s: azx_get_response timeout, "
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200890 "polling the codec once: last cmd=0x%08x\n",
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800891 pci_name(chip->pci), chip->last_cmd[addr]);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200892 do_poll = 1;
893 chip->poll_count++;
894 goto again;
895 }
896
897
Takashi Iwai23c4a882009-10-30 13:21:49 +0100898 if (!chip->polling_mode) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800899 snd_printk(KERN_WARNING SFX "%s: azx_get_response timeout, "
Takashi Iwai23c4a882009-10-30 13:21:49 +0100900 "switching to polling mode: last cmd=0x%08x\n",
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800901 pci_name(chip->pci), chip->last_cmd[addr]);
Takashi Iwai23c4a882009-10-30 13:21:49 +0100902 chip->polling_mode = 1;
903 goto again;
904 }
905
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200906 if (chip->msi) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800907 snd_printk(KERN_WARNING SFX "%s: No response from codec, "
Wu Fengguangfeb27342009-08-01 19:17:14 +0800908 "disabling MSI: last cmd=0x%08x\n",
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800909 pci_name(chip->pci), chip->last_cmd[addr]);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200910 free_irq(chip->irq, chip);
911 chip->irq = -1;
912 pci_disable_msi(chip->pci);
913 chip->msi = 0;
Takashi Iwaib6132912009-03-24 07:36:09 +0100914 if (azx_acquire_irq(chip, 1) < 0) {
915 bus->rirb_error = 1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200916 return -1;
Takashi Iwaib6132912009-03-24 07:36:09 +0100917 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200918 goto again;
919 }
920
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100921 if (chip->probing) {
922 /* If this critical timeout happens during the codec probing
923 * phase, this is likely an access to a non-existing codec
924 * slot. Better to return an error and reset the system.
925 */
926 return -1;
927 }
928
Takashi Iwai8dd78332009-06-02 01:16:07 +0200929 /* a fatal communication error; need either to reset or to fallback
930 * to the single_cmd mode
931 */
Takashi Iwaib6132912009-03-24 07:36:09 +0100932 bus->rirb_error = 1;
Takashi Iwaib20f3b82009-06-02 01:20:22 +0200933 if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
Takashi Iwai8dd78332009-06-02 01:16:07 +0200934 bus->response_reset = 1;
935 return -1; /* give a chance to retry */
936 }
937
938 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
939 "switching to single_cmd mode: last cmd=0x%08x\n",
Wu Fengguangfeb27342009-08-01 19:17:14 +0800940 chip->last_cmd[addr]);
Takashi Iwai8dd78332009-06-02 01:16:07 +0200941 chip->single_cmd = 1;
942 bus->response_reset = 0;
Takashi Iwai1a696972009-11-07 09:49:04 +0100943 /* release CORB/RIRB */
Takashi Iwai4fcd3922009-05-25 18:34:52 +0200944 azx_free_cmd_io(chip);
Takashi Iwai1a696972009-11-07 09:49:04 +0100945 /* disable unsolicited responses */
946 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200947 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948}
949
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950/*
951 * Use the single immediate command instead of CORB/RIRB for simplicity
952 *
953 * Note: according to Intel, this is not preferred use. The command was
954 * intended for the BIOS only, and may get confused with unsolicited
955 * responses. So, we shouldn't use it for normal operation from the
956 * driver.
957 * I left the codes, however, for debugging/testing purposes.
958 */
959
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200960/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800961static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200962{
963 int timeout = 50;
964
965 while (timeout--) {
966 /* check IRV busy bit */
967 if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
968 /* reuse rirb.res as the response return value */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800969 chip->rirb.res[addr] = azx_readl(chip, IR);
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200970 return 0;
971 }
972 udelay(1);
973 }
974 if (printk_ratelimit())
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800975 snd_printd(SFX "%s: get_response timeout: IRS=0x%x\n",
976 pci_name(chip->pci), azx_readw(chip, IRS));
Wu Fengguangdeadff12009-08-01 18:45:16 +0800977 chip->rirb.res[addr] = -1;
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200978 return -EIO;
979}
980
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100982static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700983{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100984 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800985 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986 int timeout = 50;
987
Takashi Iwai8dd78332009-06-02 01:16:07 +0200988 bus->rirb_error = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700989 while (timeout--) {
990 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200991 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200993 azx_writew(chip, IRS, azx_readw(chip, IRS) |
994 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200996 azx_writew(chip, IRS, azx_readw(chip, IRS) |
997 ICH6_IRS_BUSY);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800998 return azx_single_wait_for_response(chip, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999 }
1000 udelay(1);
1001 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +01001002 if (printk_ratelimit())
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001003 snd_printd(SFX "%s: send_cmd timeout: IRS=0x%x, val=0x%x\n",
1004 pci_name(chip->pci), azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005 return -EIO;
1006}
1007
1008/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001009static unsigned int azx_single_get_response(struct hda_bus *bus,
1010 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001012 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +08001013 return chip->rirb.res[addr];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014}
1015
Takashi Iwai111d3af2006-02-16 18:17:58 +01001016/*
1017 * The below are the main callbacks from hda_codec.
1018 *
1019 * They are just the skeleton to call sub-callbacks according to the
1020 * current setting of chip->single_cmd.
1021 */
1022
1023/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001024static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +01001025{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001026 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +02001027
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001028 if (chip->disabled)
1029 return 0;
Wu Fengguangfeb27342009-08-01 19:17:14 +08001030 chip->last_cmd[azx_command_addr(val)] = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001031 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001032 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001033 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001034 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001035}
1036
1037/* get a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001038static unsigned int azx_get_response(struct hda_bus *bus,
1039 unsigned int addr)
Takashi Iwai111d3af2006-02-16 18:17:58 +01001040{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001041 struct azx *chip = bus->private_data;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001042 if (chip->disabled)
1043 return 0;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001044 if (chip->single_cmd)
Wu Fengguangdeadff12009-08-01 18:45:16 +08001045 return azx_single_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001046 else
Wu Fengguangdeadff12009-08-01 18:45:16 +08001047 return azx_rirb_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001048}
1049
Takashi Iwai83012a72012-08-24 18:38:08 +02001050#ifdef CONFIG_PM
Takashi Iwai68467f52012-08-28 09:14:29 -07001051static void azx_power_notify(struct hda_bus *bus, bool power_up);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001052#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +01001053
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054/* reset codec link */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001055static int azx_reset(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056{
1057 int count;
1058
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001059 if (!full_reset)
1060 goto __skip;
1061
Danny Tholene8a7f132007-09-11 21:41:56 +02001062 /* clear STATESTS */
1063 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1064
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065 /* reset controller */
1066 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
1067
1068 count = 50;
1069 while (azx_readb(chip, GCTL) && --count)
1070 msleep(1);
1071
1072 /* delay for >= 100us for codec PLL to settle per spec
1073 * Rev 0.9 section 5.5.1
1074 */
1075 msleep(1);
1076
1077 /* Bring controller out of reset */
1078 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
1079
1080 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +02001081 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001082 msleep(1);
1083
Pavel Machek927fc862006-08-31 17:03:43 +02001084 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085 msleep(1);
1086
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001087 __skip:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +02001089 if (!azx_readb(chip, GCTL)) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001090 snd_printd(SFX "%s: azx_reset: controller not ready!\n", pci_name(chip->pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001091 return -EBUSY;
1092 }
1093
Matt41e2fce2005-07-04 17:49:55 +02001094 /* Accept unsolicited responses */
Takashi Iwai1a696972009-11-07 09:49:04 +01001095 if (!chip->single_cmd)
1096 azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
1097 ICH6_GCTL_UNSOL);
Matt41e2fce2005-07-04 17:49:55 +02001098
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +02001100 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001101 chip->codec_mask = azx_readw(chip, STATESTS);
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001102 snd_printdd(SFX "%s: codec_mask = 0x%x\n", pci_name(chip->pci), chip->codec_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103 }
1104
1105 return 0;
1106}
1107
1108
1109/*
1110 * Lowlevel interface
1111 */
1112
1113/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001114static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115{
1116 /* enable controller CIE and GIE */
1117 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
1118 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
1119}
1120
1121/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001122static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123{
1124 int i;
1125
1126 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001127 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001128 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001129 azx_sd_writeb(azx_dev, SD_CTL,
1130 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
1131 }
1132
1133 /* disable SIE for all streams */
1134 azx_writeb(chip, INTCTL, 0);
1135
1136 /* disable controller CIE and GIE */
1137 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
1138 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
1139}
1140
1141/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001142static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143{
1144 int i;
1145
1146 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001147 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001148 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
1150 }
1151
1152 /* clear STATESTS */
1153 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1154
1155 /* clear rirb status */
1156 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1157
1158 /* clear int status */
1159 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
1160}
1161
1162/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001163static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164{
Joseph Chan0e153472008-08-26 14:38:03 +02001165 /*
1166 * Before stream start, initialize parameter
1167 */
1168 azx_dev->insufficient = 1;
1169
Linus Torvalds1da177e2005-04-16 15:20:36 -07001170 /* enable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001171 azx_writel(chip, INTCTL,
1172 azx_readl(chip, INTCTL) | (1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173 /* set DMA start and interrupt mask */
1174 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1175 SD_CTL_DMA_START | SD_INT_MASK);
1176}
1177
Takashi Iwai1dddab42009-03-18 15:15:37 +01001178/* stop DMA */
1179static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001180{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001181 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
1182 ~(SD_CTL_DMA_START | SD_INT_MASK));
1183 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
Takashi Iwai1dddab42009-03-18 15:15:37 +01001184}
1185
1186/* stop a stream */
1187static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
1188{
1189 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190 /* disable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001191 azx_writel(chip, INTCTL,
1192 azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193}
1194
1195
1196/*
Takashi Iwaicb53c622007-08-10 17:21:45 +02001197 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198 */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001199static void azx_init_chip(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200{
Takashi Iwaicb53c622007-08-10 17:21:45 +02001201 if (chip->initialized)
1202 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001203
1204 /* reset controller */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001205 azx_reset(chip, full_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001206
1207 /* initialize interrupts */
1208 azx_int_clear(chip);
1209 azx_int_enable(chip);
1210
1211 /* initialize the codec command I/O */
Takashi Iwai1a696972009-11-07 09:49:04 +01001212 if (!chip->single_cmd)
1213 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001215 /* program the position buffer */
1216 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001217 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +02001218
Takashi Iwaicb53c622007-08-10 17:21:45 +02001219 chip->initialized = 1;
1220}
1221
1222/*
1223 * initialize the PCI registers
1224 */
1225/* update bits in a PCI register byte */
1226static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
1227 unsigned char mask, unsigned char val)
1228{
1229 unsigned char data;
1230
1231 pci_read_config_byte(pci, reg, &data);
1232 data &= ~mask;
1233 data |= (val & mask);
1234 pci_write_config_byte(pci, reg, data);
1235}
1236
1237static void azx_init_pci(struct azx *chip)
1238{
1239 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
1240 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
1241 * Ensuring these bits are 0 clears playback static on some HD Audio
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001242 * codecs.
1243 * The PCI register TCSEL is defined in the Intel manuals.
Takashi Iwaicb53c622007-08-10 17:21:45 +02001244 */
Linus Torvalds46f2cc82011-05-27 19:45:28 -07001245 if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001246 snd_printdd(SFX "%s: Clearing TCSEL\n", pci_name(chip->pci));
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001247 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001248 }
Takashi Iwaicb53c622007-08-10 17:21:45 +02001249
Takashi Iwai9477c582011-05-25 09:11:37 +02001250 /* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
1251 * we need to enable snoop.
1252 */
1253 if (chip->driver_caps & AZX_DCAPS_ATI_SNOOP) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001254 snd_printdd(SFX "%s: Setting ATI snoop: %d\n", pci_name(chip->pci), azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001255 update_pci_byte(chip->pci,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001256 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
1257 azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001258 }
1259
1260 /* For NVIDIA HDA, enable snoop */
1261 if (chip->driver_caps & AZX_DCAPS_NVIDIA_SNOOP) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001262 snd_printdd(SFX "%s: Setting Nvidia snoop: %d\n", pci_name(chip->pci), azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001263 update_pci_byte(chip->pci,
1264 NVIDIA_HDA_TRANSREG_ADDR,
1265 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -07001266 update_pci_byte(chip->pci,
1267 NVIDIA_HDA_ISTRM_COH,
1268 0x01, NVIDIA_HDA_ENABLE_COHBIT);
1269 update_pci_byte(chip->pci,
1270 NVIDIA_HDA_OSTRM_COH,
1271 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Takashi Iwai9477c582011-05-25 09:11:37 +02001272 }
1273
1274 /* Enable SCH/PCH snoop if needed */
1275 if (chip->driver_caps & AZX_DCAPS_SCH_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001276 unsigned short snoop;
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001277 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001278 if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
1279 (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
1280 snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
1281 if (!azx_snoop(chip))
1282 snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
1283 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001284 pci_read_config_word(chip->pci,
1285 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001286 }
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001287 snd_printdd(SFX "%s: SCH snoop: %s\n",
1288 pci_name(chip->pci), (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001289 ? "Disabled" : "Enabled");
Vinod Gda3fca22005-09-13 18:49:12 +02001290 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001291}
1292
1293
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001294static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
1295
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296/*
1297 * interrupt handler
1298 */
David Howells7d12e782006-10-05 14:55:46 +01001299static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001301 struct azx *chip = dev_id;
1302 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303 u32 status;
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001304 u8 sd_status;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001305 int i, ok;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001306
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001307#ifdef CONFIG_PM_RUNTIME
1308 if (chip->pci->dev.power.runtime_status != RPM_ACTIVE)
1309 return IRQ_NONE;
1310#endif
1311
Linus Torvalds1da177e2005-04-16 15:20:36 -07001312 spin_lock(&chip->reg_lock);
1313
Dan Carpenter60911062012-05-18 10:36:11 +03001314 if (chip->disabled) {
1315 spin_unlock(&chip->reg_lock);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001316 return IRQ_NONE;
Dan Carpenter60911062012-05-18 10:36:11 +03001317 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001318
Linus Torvalds1da177e2005-04-16 15:20:36 -07001319 status = azx_readl(chip, INTSTS);
1320 if (status == 0) {
1321 spin_unlock(&chip->reg_lock);
1322 return IRQ_NONE;
1323 }
1324
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001325 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001326 azx_dev = &chip->azx_dev[i];
1327 if (status & azx_dev->sd_int_sta_mask) {
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001328 sd_status = azx_sd_readb(azx_dev, SD_STS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001329 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001330 if (!azx_dev->substream || !azx_dev->running ||
1331 !(sd_status & SD_INT_COMPLETE))
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001332 continue;
1333 /* check whether this IRQ is really acceptable */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001334 ok = azx_position_ok(chip, azx_dev);
1335 if (ok == 1) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001336 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337 spin_unlock(&chip->reg_lock);
1338 snd_pcm_period_elapsed(azx_dev->substream);
1339 spin_lock(&chip->reg_lock);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001340 } else if (ok == 0 && chip->bus && chip->bus->workq) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001341 /* bogus IRQ, process it later */
1342 azx_dev->irq_pending = 1;
Takashi Iwai6acaed32009-01-12 10:09:24 +01001343 queue_work(chip->bus->workq,
1344 &chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345 }
1346 }
1347 }
1348
1349 /* clear rirb int */
1350 status = azx_readb(chip, RIRBSTS);
1351 if (status & RIRB_INT_MASK) {
Takashi Iwai14d34f12010-10-21 09:03:25 +02001352 if (status & RIRB_INT_RESPONSE) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001353 if (chip->driver_caps & AZX_DCAPS_RIRB_PRE_DELAY)
Takashi Iwai14d34f12010-10-21 09:03:25 +02001354 udelay(80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001355 azx_update_rirb(chip);
Takashi Iwai14d34f12010-10-21 09:03:25 +02001356 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001357 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1358 }
1359
1360#if 0
1361 /* clear state status int */
1362 if (azx_readb(chip, STATESTS) & 0x04)
1363 azx_writeb(chip, STATESTS, 0x04);
1364#endif
1365 spin_unlock(&chip->reg_lock);
1366
1367 return IRQ_HANDLED;
1368}
1369
1370
1371/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001372 * set up a BDL entry
1373 */
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001374static int setup_bdle(struct azx *chip,
1375 struct snd_pcm_substream *substream,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001376 struct azx_dev *azx_dev, u32 **bdlp,
1377 int ofs, int size, int with_ioc)
1378{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001379 u32 *bdl = *bdlp;
1380
1381 while (size > 0) {
1382 dma_addr_t addr;
1383 int chunk;
1384
1385 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1386 return -EINVAL;
1387
Takashi Iwai77a23f22008-08-21 13:00:13 +02001388 addr = snd_pcm_sgbuf_get_addr(substream, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001389 /* program the address field of the BDL entry */
1390 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001391 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001392 /* program the size field of the BDL entry */
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001393 chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001394 /* one BDLE cannot cross 4K boundary on CTHDA chips */
1395 if (chip->driver_caps & AZX_DCAPS_4K_BDLE_BOUNDARY) {
1396 u32 remain = 0x1000 - (ofs & 0xfff);
1397 if (chunk > remain)
1398 chunk = remain;
1399 }
Takashi Iwai675f25d2008-06-10 17:53:20 +02001400 bdl[2] = cpu_to_le32(chunk);
1401 /* program the IOC to enable interrupt
1402 * only when the whole fragment is processed
1403 */
1404 size -= chunk;
1405 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1406 bdl += 4;
1407 azx_dev->frags++;
1408 ofs += chunk;
1409 }
1410 *bdlp = bdl;
1411 return ofs;
1412}
1413
1414/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001415 * set up BDL entries
1416 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001417static int azx_setup_periods(struct azx *chip,
1418 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001419 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001420{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001421 u32 *bdl;
1422 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001423 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001424
1425 /* reset BDL address */
1426 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1427 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1428
Takashi Iwai97b71c92009-03-18 15:09:13 +01001429 period_bytes = azx_dev->period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001430 periods = azx_dev->bufsize / period_bytes;
1431
Linus Torvalds1da177e2005-04-16 15:20:36 -07001432 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001433 bdl = (u32 *)azx_dev->bdl.area;
1434 ofs = 0;
1435 azx_dev->frags = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001436 pos_adj = bdl_pos_adj[chip->dev_index];
Takashi Iwai915bf292012-09-11 15:19:10 +02001437 if (!azx_dev->no_period_wakeup && pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001438 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001439 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001440 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001441 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001442 pos_adj = pos_align;
1443 else
1444 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1445 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001446 pos_adj = frames_to_bytes(runtime, pos_adj);
1447 if (pos_adj >= period_bytes) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001448 snd_printk(KERN_WARNING SFX "%s: Too big adjustment %d\n",
1449 pci_name(chip->pci), bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001450 pos_adj = 0;
1451 } else {
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001452 ofs = setup_bdle(chip, substream, azx_dev,
Takashi Iwai915bf292012-09-11 15:19:10 +02001453 &bdl, ofs, pos_adj, true);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001454 if (ofs < 0)
1455 goto error;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001456 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001457 } else
1458 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001459 for (i = 0; i < periods; i++) {
1460 if (i == periods - 1 && pos_adj)
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001461 ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001462 period_bytes - pos_adj, 0);
1463 else
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001464 ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001465 period_bytes,
Takashi Iwai915bf292012-09-11 15:19:10 +02001466 !azx_dev->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001467 if (ofs < 0)
1468 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001469 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001470 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001471
1472 error:
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001473 snd_printk(KERN_ERR SFX "%s: Too many BDL entries: buffer=%d, period=%d\n",
1474 pci_name(chip->pci), azx_dev->bufsize, period_bytes);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001475 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001476}
1477
Takashi Iwai1dddab42009-03-18 15:15:37 +01001478/* reset stream */
1479static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001480{
1481 unsigned char val;
1482 int timeout;
1483
Takashi Iwai1dddab42009-03-18 15:15:37 +01001484 azx_stream_clear(chip, azx_dev);
1485
Takashi Iwaid01ce992007-07-27 16:52:19 +02001486 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1487 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001488 udelay(3);
1489 timeout = 300;
1490 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1491 --timeout)
1492 ;
1493 val &= ~SD_CTL_STREAM_RESET;
1494 azx_sd_writeb(azx_dev, SD_CTL, val);
1495 udelay(3);
1496
1497 timeout = 300;
1498 /* waiting for hardware to report that the stream is out of reset */
1499 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1500 --timeout)
1501 ;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001502
1503 /* reset first position - may not be synced with hw at this time */
1504 *azx_dev->posbuf = 0;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001505}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506
Takashi Iwai1dddab42009-03-18 15:15:37 +01001507/*
1508 * set up the SD for streaming
1509 */
1510static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1511{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001512 unsigned int val;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001513 /* make sure the run bit is zero for SD */
1514 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515 /* program the stream_tag */
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001516 val = azx_sd_readl(azx_dev, SD_CTL);
1517 val = (val & ~SD_CTL_STREAM_TAG_MASK) |
1518 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
1519 if (!azx_snoop(chip))
1520 val |= SD_CTL_TRAFFIC_PRIO;
1521 azx_sd_writel(azx_dev, SD_CTL, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001522
1523 /* program the length of samples in cyclic buffer */
1524 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1525
1526 /* program the stream format */
1527 /* this value needs to be the same as the one programmed */
1528 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1529
1530 /* program the stream LVI (last valid index) of the BDL */
1531 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1532
1533 /* program the BDL address */
1534 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001535 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001536 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001537 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001538
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001539 /* enable the position buffer */
David Henningsson4cb36312010-09-30 10:12:50 +02001540 if (chip->position_fix[0] != POS_FIX_LPIB ||
1541 chip->position_fix[1] != POS_FIX_LPIB) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001542 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1543 azx_writel(chip, DPLBASE,
1544 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1545 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001546
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001548 azx_sd_writel(azx_dev, SD_CTL,
1549 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550
1551 return 0;
1552}
1553
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001554/*
1555 * Probe the given codec address
1556 */
1557static int probe_codec(struct azx *chip, int addr)
1558{
1559 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1560 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1561 unsigned int res;
1562
Wu Fengguanga678cde2009-08-01 18:46:46 +08001563 mutex_lock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001564 chip->probing = 1;
1565 azx_send_cmd(chip->bus, cmd);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001566 res = azx_get_response(chip->bus, addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001567 chip->probing = 0;
Wu Fengguanga678cde2009-08-01 18:46:46 +08001568 mutex_unlock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001569 if (res == -1)
1570 return -EIO;
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001571 snd_printdd(SFX "%s: codec #%d probed OK\n", pci_name(chip->pci), addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001572 return 0;
1573}
1574
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001575static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1576 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001577static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001578
Takashi Iwai8dd78332009-06-02 01:16:07 +02001579static void azx_bus_reset(struct hda_bus *bus)
1580{
1581 struct azx *chip = bus->private_data;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001582
1583 bus->in_reset = 1;
1584 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001585 azx_init_chip(chip, 1);
Alexander Beregalov65f75982009-06-04 13:46:16 +04001586#ifdef CONFIG_PM
Takashi Iwai8dd78332009-06-02 01:16:07 +02001587 if (chip->initialized) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01001588 struct azx_pcm *p;
1589 list_for_each_entry(p, &chip->pcm_list, list)
1590 snd_pcm_suspend_all(p->pcm);
Takashi Iwai8dd78332009-06-02 01:16:07 +02001591 snd_hda_suspend(chip->bus);
1592 snd_hda_resume(chip->bus);
1593 }
Alexander Beregalov65f75982009-06-04 13:46:16 +04001594#endif
Takashi Iwai8dd78332009-06-02 01:16:07 +02001595 bus->in_reset = 0;
1596}
1597
David Henningsson26a6cb62012-10-09 15:04:21 +02001598static int get_jackpoll_interval(struct azx *chip)
1599{
1600 int i = jackpoll_ms[chip->dev_index];
1601 unsigned int j;
1602 if (i == 0)
1603 return 0;
1604 if (i < 50 || i > 60000)
1605 j = 0;
1606 else
1607 j = msecs_to_jiffies(i);
1608 if (j == 0)
1609 snd_printk(KERN_WARNING SFX
1610 "jackpoll_ms value out of range: %d\n", i);
1611 return j;
1612}
1613
Linus Torvalds1da177e2005-04-16 15:20:36 -07001614/*
1615 * Codec initialization
1616 */
1617
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001618/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01001619static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] = {
Wei Ni7445dfc2010-03-03 15:05:53 +08001620 [AZX_DRIVER_NVIDIA] = 8,
Kailang Yangf2690022008-05-27 11:44:55 +02001621 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001622};
1623
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01001624static int azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001625{
1626 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001627 int c, codecs, err;
1628 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001629
1630 memset(&bus_temp, 0, sizeof(bus_temp));
1631 bus_temp.private_data = chip;
1632 bus_temp.modelname = model;
1633 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001634 bus_temp.ops.command = azx_send_cmd;
1635 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001636 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001637 bus_temp.ops.bus_reset = azx_bus_reset;
Takashi Iwai83012a72012-08-24 18:38:08 +02001638#ifdef CONFIG_PM
Takashi Iwai11cd41b2008-11-28 07:22:18 +01001639 bus_temp.power_save = &power_save;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001640 bus_temp.ops.pm_notify = azx_power_notify;
1641#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001642
Takashi Iwaid01ce992007-07-27 16:52:19 +02001643 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1644 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001645 return err;
1646
Takashi Iwai9477c582011-05-25 09:11:37 +02001647 if (chip->driver_caps & AZX_DCAPS_RIRB_DELAY) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001648 snd_printd(SFX "%s: Enable delay in RIRB handling\n", pci_name(chip->pci));
Wei Nidc9c8e22008-09-26 13:55:56 +08001649 chip->bus->needs_damn_long_delay = 1;
Takashi Iwai9477c582011-05-25 09:11:37 +02001650 }
Wei Nidc9c8e22008-09-26 13:55:56 +08001651
Takashi Iwai34c25352008-10-28 11:38:58 +01001652 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001653 max_slots = azx_max_codecs[chip->driver_type];
1654 if (!max_slots)
Wei Ni7445dfc2010-03-03 15:05:53 +08001655 max_slots = AZX_DEFAULT_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001656
1657 /* First try to probe all given codec slots */
1658 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001659 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001660 if (probe_codec(chip, c) < 0) {
1661 /* Some BIOSen give you wrong codec addresses
1662 * that don't exist
1663 */
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001664 snd_printk(KERN_WARNING SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001665 "%s: Codec #%d probe error; "
1666 "disabling it...\n", pci_name(chip->pci), c);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001667 chip->codec_mask &= ~(1 << c);
1668 /* More badly, accessing to a non-existing
1669 * codec often screws up the controller chip,
Paul Menzel24481582010-02-08 20:37:26 +01001670 * and disturbs the further communications.
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001671 * Thus if an error occurs during probing,
1672 * better to reset the controller chip to
1673 * get back to the sanity state.
1674 */
1675 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001676 azx_init_chip(chip, 1);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001677 }
1678 }
1679 }
1680
Takashi Iwaid507cd62011-04-26 15:25:02 +02001681 /* AMD chipsets often cause the communication stalls upon certain
1682 * sequence like the pin-detection. It seems that forcing the synced
1683 * access works around the stall. Grrr...
1684 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001685 if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001686 snd_printd(SFX "%s: Enable sync_write for stable communication\n",
1687 pci_name(chip->pci));
Takashi Iwaid507cd62011-04-26 15:25:02 +02001688 chip->bus->sync_write = 1;
1689 chip->bus->allow_bus_reset = 1;
1690 }
1691
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001692 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001693 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001694 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001695 struct hda_codec *codec;
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001696 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001697 if (err < 0)
1698 continue;
David Henningsson26a6cb62012-10-09 15:04:21 +02001699 codec->jackpoll_interval = get_jackpoll_interval(chip);
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01001700 codec->beep_mode = chip->beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001701 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001702 }
1703 }
1704 if (!codecs) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001705 snd_printk(KERN_ERR SFX "%s: no codecs initialized\n", pci_name(chip->pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001706 return -ENXIO;
1707 }
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001708 return 0;
1709}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001710
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001711/* configure each codec instance */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001712static int azx_codec_configure(struct azx *chip)
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001713{
1714 struct hda_codec *codec;
1715 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1716 snd_hda_codec_configure(codec);
1717 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001718 return 0;
1719}
1720
1721
1722/*
1723 * PCM support
1724 */
1725
1726/* assign a stream for the PCM */
Wu Fengguangef18bed2009-12-25 13:14:27 +08001727static inline struct azx_dev *
1728azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001729{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001730 int dev, i, nums;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001731 struct azx_dev *res = NULL;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001732 /* make a non-zero unique key for the substream */
1733 int key = (substream->pcm->device << 16) | (substream->number << 2) |
1734 (substream->stream + 1);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001735
1736 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001737 dev = chip->playback_index_offset;
1738 nums = chip->playback_streams;
1739 } else {
1740 dev = chip->capture_index_offset;
1741 nums = chip->capture_streams;
1742 }
1743 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001744 if (!chip->azx_dev[dev].opened) {
Wu Fengguangef18bed2009-12-25 13:14:27 +08001745 res = &chip->azx_dev[dev];
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001746 if (res->assigned_key == key)
Wu Fengguangef18bed2009-12-25 13:14:27 +08001747 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001748 }
Wu Fengguangef18bed2009-12-25 13:14:27 +08001749 if (res) {
1750 res->opened = 1;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001751 res->assigned_key = key;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001752 }
1753 return res;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001754}
1755
1756/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001757static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001758{
1759 azx_dev->opened = 0;
1760}
1761
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001762static cycle_t azx_cc_read(const struct cyclecounter *cc)
1763{
1764 struct azx_dev *azx_dev = container_of(cc, struct azx_dev, azx_cc);
1765 struct snd_pcm_substream *substream = azx_dev->substream;
1766 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1767 struct azx *chip = apcm->chip;
1768
1769 return azx_readl(chip, WALLCLK);
1770}
1771
1772static void azx_timecounter_init(struct snd_pcm_substream *substream,
1773 bool force, cycle_t last)
1774{
1775 struct azx_dev *azx_dev = get_azx_dev(substream);
1776 struct timecounter *tc = &azx_dev->azx_tc;
1777 struct cyclecounter *cc = &azx_dev->azx_cc;
1778 u64 nsec;
1779
1780 cc->read = azx_cc_read;
1781 cc->mask = CLOCKSOURCE_MASK(32);
1782
1783 /*
1784 * Converting from 24 MHz to ns means applying a 125/3 factor.
1785 * To avoid any saturation issues in intermediate operations,
1786 * the 125 factor is applied first. The division is applied
1787 * last after reading the timecounter value.
1788 * Applying the 1/3 factor as part of the multiplication
1789 * requires at least 20 bits for a decent precision, however
1790 * overflows occur after about 4 hours or less, not a option.
1791 */
1792
1793 cc->mult = 125; /* saturation after 195 years */
1794 cc->shift = 0;
1795
1796 nsec = 0; /* audio time is elapsed time since trigger */
1797 timecounter_init(tc, cc, nsec);
1798 if (force)
1799 /*
1800 * force timecounter to use predefined value,
1801 * used for synchronized starts
1802 */
1803 tc->cycle_last = last;
1804}
1805
1806static int azx_get_wallclock_tstamp(struct snd_pcm_substream *substream,
1807 struct timespec *ts)
1808{
1809 struct azx_dev *azx_dev = get_azx_dev(substream);
1810 u64 nsec;
1811
1812 nsec = timecounter_read(&azx_dev->azx_tc);
1813 nsec = div_u64(nsec, 3); /* can be optimized */
1814
1815 *ts = ns_to_timespec(nsec);
1816
1817 return 0;
1818}
1819
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001820static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001821 .info = (SNDRV_PCM_INFO_MMAP |
1822 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001823 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1824 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001825 /* No full-resume yet implemented */
1826 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001827 SNDRV_PCM_INFO_PAUSE |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001828 SNDRV_PCM_INFO_SYNC_START |
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001829 SNDRV_PCM_INFO_HAS_WALL_CLOCK |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001830 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001831 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1832 .rates = SNDRV_PCM_RATE_48000,
1833 .rate_min = 48000,
1834 .rate_max = 48000,
1835 .channels_min = 2,
1836 .channels_max = 2,
1837 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1838 .period_bytes_min = 128,
1839 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1840 .periods_min = 2,
1841 .periods_max = AZX_MAX_FRAG,
1842 .fifo_size = 0,
1843};
1844
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001845static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001846{
1847 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1848 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001849 struct azx *chip = apcm->chip;
1850 struct azx_dev *azx_dev;
1851 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001852 unsigned long flags;
1853 int err;
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001854 int buff_step;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001855
Ingo Molnar62932df2006-01-16 16:34:20 +01001856 mutex_lock(&chip->open_mutex);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001857 azx_dev = azx_assign_device(chip, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001858 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001859 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001860 return -EBUSY;
1861 }
1862 runtime->hw = azx_pcm_hw;
1863 runtime->hw.channels_min = hinfo->channels_min;
1864 runtime->hw.channels_max = hinfo->channels_max;
1865 runtime->hw.formats = hinfo->formats;
1866 runtime->hw.rates = hinfo->rates;
1867 snd_pcm_limit_hw_rates(runtime);
1868 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001869
1870 /* avoid wrap-around with wall-clock */
1871 snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_TIME,
1872 20,
1873 178000000);
1874
Takashi Iwai52409aa2012-01-23 17:10:24 +01001875 if (chip->align_buffer_size)
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001876 /* constrain buffer sizes to be multiple of 128
1877 bytes. This is more efficient in terms of memory
1878 access but isn't required by the HDA spec and
1879 prevents users from specifying exact period/buffer
1880 sizes. For example for 44.1kHz, a period size set
1881 to 20ms will be rounded to 19.59ms. */
1882 buff_step = 128;
1883 else
1884 /* Don't enforce steps on buffer sizes, still need to
1885 be multiple of 4 bytes (HDA spec). Tested on Intel
1886 HDA controllers, may not work on all devices where
1887 option needs to be disabled */
1888 buff_step = 4;
1889
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001890 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001891 buff_step);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001892 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001893 buff_step);
Dylan Reidb4a91cf2012-06-15 19:36:23 -07001894 snd_hda_power_up_d3wait(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001895 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1896 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001897 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001898 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001899 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001900 return err;
1901 }
Takashi Iwai70d321e2009-07-03 23:06:45 +02001902 snd_pcm_limit_hw_rates(runtime);
Takashi Iwaiaba66532009-07-05 11:44:46 +02001903 /* sanity check */
1904 if (snd_BUG_ON(!runtime->hw.channels_min) ||
1905 snd_BUG_ON(!runtime->hw.channels_max) ||
1906 snd_BUG_ON(!runtime->hw.formats) ||
1907 snd_BUG_ON(!runtime->hw.rates)) {
1908 azx_release_device(azx_dev);
1909 hinfo->ops.close(hinfo, apcm->codec, substream);
1910 snd_hda_power_down(apcm->codec);
1911 mutex_unlock(&chip->open_mutex);
1912 return -EINVAL;
1913 }
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001914
1915 /* disable WALLCLOCK timestamps for capture streams
1916 until we figure out how to handle digital inputs */
1917 if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
1918 runtime->hw.info &= ~SNDRV_PCM_INFO_HAS_WALL_CLOCK;
1919
Linus Torvalds1da177e2005-04-16 15:20:36 -07001920 spin_lock_irqsave(&chip->reg_lock, flags);
1921 azx_dev->substream = substream;
1922 azx_dev->running = 0;
1923 spin_unlock_irqrestore(&chip->reg_lock, flags);
1924
1925 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001926 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001927 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001928 return 0;
1929}
1930
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001931static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001932{
1933 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1934 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001935 struct azx *chip = apcm->chip;
1936 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001937 unsigned long flags;
1938
Ingo Molnar62932df2006-01-16 16:34:20 +01001939 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001940 spin_lock_irqsave(&chip->reg_lock, flags);
1941 azx_dev->substream = NULL;
1942 azx_dev->running = 0;
1943 spin_unlock_irqrestore(&chip->reg_lock, flags);
1944 azx_release_device(azx_dev);
1945 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001946 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001947 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001948 return 0;
1949}
1950
Takashi Iwaid01ce992007-07-27 16:52:19 +02001951static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1952 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001953{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001954 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1955 struct azx *chip = apcm->chip;
1956 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001957 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001958 int ret;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001959
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001960 mark_runtime_wc(chip, azx_dev, runtime, false);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001961 azx_dev->bufsize = 0;
1962 azx_dev->period_bytes = 0;
1963 azx_dev->format_val = 0;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001964 ret = snd_pcm_lib_malloc_pages(substream,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001965 params_buffer_bytes(hw_params));
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001966 if (ret < 0)
1967 return ret;
1968 mark_runtime_wc(chip, azx_dev, runtime, true);
1969 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001970}
1971
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001972static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001973{
1974 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001975 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001976 struct azx *chip = apcm->chip;
1977 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001978 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1979
1980 /* reset BDL address */
1981 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1982 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1983 azx_sd_writel(azx_dev, SD_CTL, 0);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001984 azx_dev->bufsize = 0;
1985 azx_dev->period_bytes = 0;
1986 azx_dev->format_val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001987
Takashi Iwaieb541332010-08-06 13:48:11 +02001988 snd_hda_codec_cleanup(apcm->codec, hinfo, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001989
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001990 mark_runtime_wc(chip, azx_dev, runtime, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001991 return snd_pcm_lib_free_pages(substream);
1992}
1993
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001994static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001995{
1996 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001997 struct azx *chip = apcm->chip;
1998 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001999 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002000 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02002001 unsigned int bufsize, period_bytes, format_val, stream_tag;
Takashi Iwai97b71c92009-03-18 15:09:13 +01002002 int err;
Stephen Warren7c9359762011-06-01 11:14:17 -06002003 struct hda_spdif_out *spdif =
2004 snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid);
2005 unsigned short ctls = spdif ? spdif->ctls : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002006
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002007 azx_stream_reset(chip, azx_dev);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002008 format_val = snd_hda_calc_stream_format(runtime->rate,
2009 runtime->channels,
2010 runtime->format,
Anssi Hannula32c168c2010-08-03 13:28:57 +03002011 hinfo->maxbps,
Stephen Warren7c9359762011-06-01 11:14:17 -06002012 ctls);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002013 if (!format_val) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02002014 snd_printk(KERN_ERR SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002015 "%s: invalid format_val, rate=%d, ch=%d, format=%d\n",
2016 pci_name(chip->pci), runtime->rate, runtime->channels, runtime->format);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002017 return -EINVAL;
2018 }
2019
Takashi Iwai97b71c92009-03-18 15:09:13 +01002020 bufsize = snd_pcm_lib_buffer_bytes(substream);
2021 period_bytes = snd_pcm_lib_period_bytes(substream);
2022
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002023 snd_printdd(SFX "%s: azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
2024 pci_name(chip->pci), bufsize, format_val);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002025
2026 if (bufsize != azx_dev->bufsize ||
2027 period_bytes != azx_dev->period_bytes ||
Takashi Iwai915bf292012-09-11 15:19:10 +02002028 format_val != azx_dev->format_val ||
2029 runtime->no_period_wakeup != azx_dev->no_period_wakeup) {
Takashi Iwai97b71c92009-03-18 15:09:13 +01002030 azx_dev->bufsize = bufsize;
2031 azx_dev->period_bytes = period_bytes;
2032 azx_dev->format_val = format_val;
Takashi Iwai915bf292012-09-11 15:19:10 +02002033 azx_dev->no_period_wakeup = runtime->no_period_wakeup;
Takashi Iwai97b71c92009-03-18 15:09:13 +01002034 err = azx_setup_periods(chip, substream, azx_dev);
2035 if (err < 0)
2036 return err;
2037 }
2038
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002039 /* wallclk has 24Mhz clock source */
2040 azx_dev->period_wallclk = (((runtime->period_size * 24000) /
2041 runtime->rate) * 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002042 azx_setup_controller(chip, azx_dev);
2043 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
2044 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
2045 else
2046 azx_dev->fifo_size = 0;
2047
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02002048 stream_tag = azx_dev->stream_tag;
2049 /* CA-IBG chips need the playback stream starting from 1 */
Takashi Iwai9477c582011-05-25 09:11:37 +02002050 if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) &&
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02002051 stream_tag > chip->capture_streams)
2052 stream_tag -= chip->capture_streams;
2053 return snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag,
Takashi Iwaieb541332010-08-06 13:48:11 +02002054 azx_dev->format_val, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002055}
2056
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002057static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002058{
2059 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002060 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002061 struct azx_dev *azx_dev;
2062 struct snd_pcm_substream *s;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002063 int rstart = 0, start, nsync = 0, sbits = 0;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002064 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002065
Takashi Iwai1a8506d2012-10-16 15:10:08 +02002066 azx_dev = get_azx_dev(substream);
2067 trace_azx_pcm_trigger(chip, azx_dev, cmd);
2068
Linus Torvalds1da177e2005-04-16 15:20:36 -07002069 switch (cmd) {
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002070 case SNDRV_PCM_TRIGGER_START:
2071 rstart = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002072 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
2073 case SNDRV_PCM_TRIGGER_RESUME:
Takashi Iwai850f0e52008-03-18 17:11:05 +01002074 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002075 break;
2076 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02002077 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002078 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01002079 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002080 break;
2081 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01002082 return -EINVAL;
2083 }
2084
2085 snd_pcm_group_for_each_entry(s, substream) {
2086 if (s->pcm->card != substream->pcm->card)
2087 continue;
2088 azx_dev = get_azx_dev(s);
2089 sbits |= 1 << azx_dev->index;
2090 nsync++;
2091 snd_pcm_trigger_done(s, substream);
2092 }
2093
2094 spin_lock(&chip->reg_lock);
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002095
2096 /* first, set SYNC bits of corresponding streams */
2097 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
2098 azx_writel(chip, OLD_SSYNC,
2099 azx_readl(chip, OLD_SSYNC) | sbits);
2100 else
2101 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) | sbits);
2102
Takashi Iwai850f0e52008-03-18 17:11:05 +01002103 snd_pcm_group_for_each_entry(s, substream) {
2104 if (s->pcm->card != substream->pcm->card)
2105 continue;
2106 azx_dev = get_azx_dev(s);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002107 if (start) {
2108 azx_dev->start_wallclk = azx_readl(chip, WALLCLK);
2109 if (!rstart)
2110 azx_dev->start_wallclk -=
2111 azx_dev->period_wallclk;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002112 azx_stream_start(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002113 } else {
Takashi Iwai850f0e52008-03-18 17:11:05 +01002114 azx_stream_stop(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002115 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01002116 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002117 }
2118 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01002119 if (start) {
Takashi Iwai850f0e52008-03-18 17:11:05 +01002120 /* wait until all FIFOs get ready */
2121 for (timeout = 5000; timeout; timeout--) {
2122 nwait = 0;
2123 snd_pcm_group_for_each_entry(s, substream) {
2124 if (s->pcm->card != substream->pcm->card)
2125 continue;
2126 azx_dev = get_azx_dev(s);
2127 if (!(azx_sd_readb(azx_dev, SD_STS) &
2128 SD_STS_FIFO_READY))
2129 nwait++;
2130 }
2131 if (!nwait)
2132 break;
2133 cpu_relax();
2134 }
2135 } else {
2136 /* wait until all RUN bits are cleared */
2137 for (timeout = 5000; timeout; timeout--) {
2138 nwait = 0;
2139 snd_pcm_group_for_each_entry(s, substream) {
2140 if (s->pcm->card != substream->pcm->card)
2141 continue;
2142 azx_dev = get_azx_dev(s);
2143 if (azx_sd_readb(azx_dev, SD_CTL) &
2144 SD_CTL_DMA_START)
2145 nwait++;
2146 }
2147 if (!nwait)
2148 break;
2149 cpu_relax();
2150 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002151 }
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002152 spin_lock(&chip->reg_lock);
2153 /* reset SYNC bits */
2154 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
2155 azx_writel(chip, OLD_SSYNC,
2156 azx_readl(chip, OLD_SSYNC) & ~sbits);
2157 else
2158 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) & ~sbits);
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05002159 if (start) {
2160 azx_timecounter_init(substream, 0, 0);
2161 if (nsync > 1) {
2162 cycle_t cycle_last;
2163
2164 /* same start cycle for master and group */
2165 azx_dev = get_azx_dev(substream);
2166 cycle_last = azx_dev->azx_tc.cycle_last;
2167
2168 snd_pcm_group_for_each_entry(s, substream) {
2169 if (s->pcm->card != substream->pcm->card)
2170 continue;
2171 azx_timecounter_init(s, 1, cycle_last);
2172 }
2173 }
2174 }
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002175 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01002176 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002177}
2178
Joseph Chan0e153472008-08-26 14:38:03 +02002179/* get the current DMA position with correction on VIA chips */
2180static unsigned int azx_via_get_position(struct azx *chip,
2181 struct azx_dev *azx_dev)
2182{
2183 unsigned int link_pos, mini_pos, bound_pos;
2184 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
2185 unsigned int fifo_size;
2186
2187 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaib4a655e2011-06-07 12:26:56 +02002188 if (azx_dev->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Joseph Chan0e153472008-08-26 14:38:03 +02002189 /* Playback, no problem using link position */
2190 return link_pos;
2191 }
2192
2193 /* Capture */
2194 /* For new chipset,
2195 * use mod to get the DMA position just like old chipset
2196 */
2197 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
2198 mod_dma_pos %= azx_dev->period_bytes;
2199
2200 /* azx_dev->fifo_size can't get FIFO size of in stream.
2201 * Get from base address + offset.
2202 */
2203 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
2204
2205 if (azx_dev->insufficient) {
2206 /* Link position never gather than FIFO size */
2207 if (link_pos <= fifo_size)
2208 return 0;
2209
2210 azx_dev->insufficient = 0;
2211 }
2212
2213 if (link_pos <= fifo_size)
2214 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
2215 else
2216 mini_pos = link_pos - fifo_size;
2217
2218 /* Find nearest previous boudary */
2219 mod_mini_pos = mini_pos % azx_dev->period_bytes;
2220 mod_link_pos = link_pos % azx_dev->period_bytes;
2221 if (mod_link_pos >= fifo_size)
2222 bound_pos = link_pos - mod_link_pos;
2223 else if (mod_dma_pos >= mod_mini_pos)
2224 bound_pos = mini_pos - mod_mini_pos;
2225 else {
2226 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
2227 if (bound_pos >= azx_dev->bufsize)
2228 bound_pos = 0;
2229 }
2230
2231 /* Calculate real DMA position we want */
2232 return bound_pos + mod_dma_pos;
2233}
2234
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002235static unsigned int azx_get_position(struct azx *chip,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002236 struct azx_dev *azx_dev,
2237 bool with_check)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002238{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002239 unsigned int pos;
David Henningsson4cb36312010-09-30 10:12:50 +02002240 int stream = azx_dev->substream->stream;
Takashi Iwai1a8506d2012-10-16 15:10:08 +02002241 int delay = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002242
David Henningsson4cb36312010-09-30 10:12:50 +02002243 switch (chip->position_fix[stream]) {
2244 case POS_FIX_LPIB:
2245 /* read LPIB */
2246 pos = azx_sd_readl(azx_dev, SD_LPIB);
2247 break;
2248 case POS_FIX_VIACOMBO:
Joseph Chan0e153472008-08-26 14:38:03 +02002249 pos = azx_via_get_position(chip, azx_dev);
David Henningsson4cb36312010-09-30 10:12:50 +02002250 break;
2251 default:
2252 /* use the position buffer */
2253 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002254 if (with_check && chip->position_fix[stream] == POS_FIX_AUTO) {
Takashi Iwaia8103642011-06-07 12:23:23 +02002255 if (!pos || pos == (u32)-1) {
2256 printk(KERN_WARNING
2257 "hda-intel: Invalid position buffer, "
2258 "using LPIB read method instead.\n");
2259 chip->position_fix[stream] = POS_FIX_LPIB;
2260 pos = azx_sd_readl(azx_dev, SD_LPIB);
2261 } else
2262 chip->position_fix[stream] = POS_FIX_POSBUF;
2263 }
2264 break;
Takashi Iwaic74db862005-05-12 14:26:27 +02002265 }
David Henningsson4cb36312010-09-30 10:12:50 +02002266
Linus Torvalds1da177e2005-04-16 15:20:36 -07002267 if (pos >= azx_dev->bufsize)
2268 pos = 0;
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002269
2270 /* calculate runtime delay from LPIB */
2271 if (azx_dev->substream->runtime &&
2272 chip->position_fix[stream] == POS_FIX_POSBUF &&
2273 (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
2274 unsigned int lpib_pos = azx_sd_readl(azx_dev, SD_LPIB);
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002275 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
2276 delay = pos - lpib_pos;
2277 else
2278 delay = lpib_pos - pos;
2279 if (delay < 0)
2280 delay += azx_dev->bufsize;
2281 if (delay >= azx_dev->period_bytes) {
Takashi Iwai1f046612012-10-16 16:52:26 +02002282 snd_printk(KERN_WARNING SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002283 "%s: Unstable LPIB (%d >= %d); "
Takashi Iwai1f046612012-10-16 16:52:26 +02002284 "disabling LPIB delay counting\n",
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002285 pci_name(chip->pci), delay, azx_dev->period_bytes);
Takashi Iwai1f046612012-10-16 16:52:26 +02002286 delay = 0;
2287 chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002288 }
2289 azx_dev->substream->runtime->delay =
2290 bytes_to_frames(azx_dev->substream->runtime, delay);
2291 }
Takashi Iwai1a8506d2012-10-16 15:10:08 +02002292 trace_azx_get_position(chip, azx_dev, pos, delay);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002293 return pos;
2294}
2295
2296static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
2297{
2298 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2299 struct azx *chip = apcm->chip;
2300 struct azx_dev *azx_dev = get_azx_dev(substream);
2301 return bytes_to_frames(substream->runtime,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002302 azx_get_position(chip, azx_dev, false));
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002303}
2304
2305/*
2306 * Check whether the current DMA position is acceptable for updating
2307 * periods. Returns non-zero if it's OK.
2308 *
2309 * Many HD-audio controllers appear pretty inaccurate about
2310 * the update-IRQ timing. The IRQ is issued before actually the
2311 * data is processed. So, we need to process it afterwords in a
2312 * workqueue.
2313 */
2314static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
2315{
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002316 u32 wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002317 unsigned int pos;
2318
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002319 wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk;
2320 if (wallclk < (azx_dev->period_wallclk * 2) / 3)
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002321 return -1; /* bogus (too early) interrupt */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002322
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002323 pos = azx_get_position(chip, azx_dev, true);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002324
Takashi Iwaid6d8bf52010-02-12 18:17:06 +01002325 if (WARN_ONCE(!azx_dev->period_bytes,
2326 "hda-intel: zero azx_dev->period_bytes"))
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002327 return -1; /* this shouldn't happen! */
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002328 if (wallclk < (azx_dev->period_wallclk * 5) / 4 &&
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002329 pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
2330 /* NG - it's below the first next period boundary */
2331 return bdl_pos_adj[chip->dev_index] ? 0 : -1;
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002332 azx_dev->start_wallclk += wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002333 return 1; /* OK, it's fine */
2334}
2335
2336/*
2337 * The work for pending PCM period updates.
2338 */
2339static void azx_irq_pending_work(struct work_struct *work)
2340{
2341 struct azx *chip = container_of(work, struct azx, irq_pending_work);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002342 int i, pending, ok;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002343
Takashi Iwaia6a950a2008-06-10 17:53:35 +02002344 if (!chip->irq_pending_warned) {
2345 printk(KERN_WARNING
2346 "hda-intel: IRQ timing workaround is activated "
2347 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
2348 chip->card->number);
2349 chip->irq_pending_warned = 1;
2350 }
2351
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002352 for (;;) {
2353 pending = 0;
2354 spin_lock_irq(&chip->reg_lock);
2355 for (i = 0; i < chip->num_streams; i++) {
2356 struct azx_dev *azx_dev = &chip->azx_dev[i];
2357 if (!azx_dev->irq_pending ||
2358 !azx_dev->substream ||
2359 !azx_dev->running)
2360 continue;
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002361 ok = azx_position_ok(chip, azx_dev);
2362 if (ok > 0) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002363 azx_dev->irq_pending = 0;
2364 spin_unlock(&chip->reg_lock);
2365 snd_pcm_period_elapsed(azx_dev->substream);
2366 spin_lock(&chip->reg_lock);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002367 } else if (ok < 0) {
2368 pending = 0; /* too early */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002369 } else
2370 pending++;
2371 }
2372 spin_unlock_irq(&chip->reg_lock);
2373 if (!pending)
2374 return;
Takashi Iwai08af4952010-08-03 14:39:04 +02002375 msleep(1);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002376 }
2377}
2378
2379/* clear irq_pending flags and assure no on-going workq */
2380static void azx_clear_irq_pending(struct azx *chip)
2381{
2382 int i;
2383
2384 spin_lock_irq(&chip->reg_lock);
2385 for (i = 0; i < chip->num_streams; i++)
2386 chip->azx_dev[i].irq_pending = 0;
2387 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002388}
2389
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002390#ifdef CONFIG_X86
2391static int azx_pcm_mmap(struct snd_pcm_substream *substream,
2392 struct vm_area_struct *area)
2393{
2394 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2395 struct azx *chip = apcm->chip;
2396 if (!azx_snoop(chip))
2397 area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
2398 return snd_pcm_lib_default_mmap(substream, area);
2399}
2400#else
2401#define azx_pcm_mmap NULL
2402#endif
2403
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002404static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002405 .open = azx_pcm_open,
2406 .close = azx_pcm_close,
2407 .ioctl = snd_pcm_lib_ioctl,
2408 .hw_params = azx_pcm_hw_params,
2409 .hw_free = azx_pcm_hw_free,
2410 .prepare = azx_pcm_prepare,
2411 .trigger = azx_pcm_trigger,
2412 .pointer = azx_pcm_pointer,
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05002413 .wall_clock = azx_get_wallclock_tstamp,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002414 .mmap = azx_pcm_mmap,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002415 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002416};
2417
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002418static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002419{
Takashi Iwai176d5332008-07-30 15:01:44 +02002420 struct azx_pcm *apcm = pcm->private_data;
2421 if (apcm) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002422 list_del(&apcm->list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002423 kfree(apcm);
2424 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002425}
2426
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002427#define MAX_PREALLOC_SIZE (32 * 1024 * 1024)
2428
Takashi Iwai176d5332008-07-30 15:01:44 +02002429static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002430azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
2431 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002432{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002433 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002434 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002435 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02002436 int pcm_dev = cpcm->device;
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002437 unsigned int size;
Takashi Iwai176d5332008-07-30 15:01:44 +02002438 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002439
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002440 list_for_each_entry(apcm, &chip->pcm_list, list) {
2441 if (apcm->pcm->device == pcm_dev) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002442 snd_printk(KERN_ERR SFX "%s: PCM %d already exists\n",
2443 pci_name(chip->pci), pcm_dev);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002444 return -EBUSY;
2445 }
Takashi Iwai176d5332008-07-30 15:01:44 +02002446 }
2447 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
2448 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
2449 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002450 &pcm);
2451 if (err < 0)
2452 return err;
Takashi Iwai18cb7102009-04-16 10:22:24 +02002453 strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
Takashi Iwai176d5332008-07-30 15:01:44 +02002454 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002455 if (apcm == NULL)
2456 return -ENOMEM;
2457 apcm->chip = chip;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002458 apcm->pcm = pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002459 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002460 pcm->private_data = apcm;
2461 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02002462 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
2463 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002464 list_add_tail(&apcm->list, &chip->pcm_list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002465 cpcm->pcm = pcm;
2466 for (s = 0; s < 2; s++) {
2467 apcm->hinfo[s] = &cpcm->stream[s];
2468 if (cpcm->stream[s].substreams)
2469 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
2470 }
2471 /* buffer pre-allocation */
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002472 size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
2473 if (size > MAX_PREALLOC_SIZE)
2474 size = MAX_PREALLOC_SIZE;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002475 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002476 snd_dma_pci_data(chip->pci),
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002477 size, MAX_PREALLOC_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002478 return 0;
2479}
2480
2481/*
2482 * mixer creation - all stuff is implemented in hda module
2483 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05002484static int azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002485{
2486 return snd_hda_build_controls(chip->bus);
2487}
2488
2489
2490/*
2491 * initialize SD streams
2492 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05002493static int azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002494{
2495 int i;
2496
2497 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02002498 * assign the starting bdl address to each stream (device)
2499 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07002500 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002501 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002502 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02002503 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002504 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
2505 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
2506 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
2507 azx_dev->sd_int_sta_mask = 1 << i;
2508 /* stream tag: must be non-zero and unique */
2509 azx_dev->index = i;
2510 azx_dev->stream_tag = i + 1;
2511 }
2512
2513 return 0;
2514}
2515
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002516static int azx_acquire_irq(struct azx *chip, int do_disconnect)
2517{
Takashi Iwai437a5a42006-11-21 12:14:23 +01002518 if (request_irq(chip->pci->irq, azx_interrupt,
2519 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai934c2b62011-06-10 16:36:37 +02002520 KBUILD_MODNAME, chip)) {
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002521 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
2522 "disabling device\n", chip->pci->irq);
2523 if (do_disconnect)
2524 snd_card_disconnect(chip->card);
2525 return -1;
2526 }
2527 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01002528 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002529 return 0;
2530}
2531
Linus Torvalds1da177e2005-04-16 15:20:36 -07002532
Takashi Iwaicb53c622007-08-10 17:21:45 +02002533static void azx_stop_chip(struct azx *chip)
2534{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02002535 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002536 return;
2537
2538 /* disable interrupts */
2539 azx_int_disable(chip);
2540 azx_int_clear(chip);
2541
2542 /* disable CORB/RIRB */
2543 azx_free_cmd_io(chip);
2544
2545 /* disable position buffer */
2546 azx_writel(chip, DPLBASE, 0);
2547 azx_writel(chip, DPUBASE, 0);
2548
2549 chip->initialized = 0;
2550}
2551
Takashi Iwai83012a72012-08-24 18:38:08 +02002552#ifdef CONFIG_PM
Takashi Iwaicb53c622007-08-10 17:21:45 +02002553/* power-up/down the controller */
Takashi Iwai68467f52012-08-28 09:14:29 -07002554static void azx_power_notify(struct hda_bus *bus, bool power_up)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002555{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002556 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002557
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01002558 if (!(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
2559 return;
2560
Takashi Iwai68467f52012-08-28 09:14:29 -07002561 if (power_up)
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002562 pm_runtime_get_sync(&chip->pci->dev);
2563 else
2564 pm_runtime_put_sync(&chip->pci->dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002565}
Takashi Iwai65fcd412012-08-14 17:13:32 +02002566
2567static DEFINE_MUTEX(card_list_lock);
2568static LIST_HEAD(card_list);
2569
2570static void azx_add_card_list(struct azx *chip)
2571{
2572 mutex_lock(&card_list_lock);
2573 list_add(&chip->list, &card_list);
2574 mutex_unlock(&card_list_lock);
2575}
2576
2577static void azx_del_card_list(struct azx *chip)
2578{
2579 mutex_lock(&card_list_lock);
2580 list_del_init(&chip->list);
2581 mutex_unlock(&card_list_lock);
2582}
2583
2584/* trigger power-save check at writing parameter */
2585static int param_set_xint(const char *val, const struct kernel_param *kp)
2586{
2587 struct azx *chip;
2588 struct hda_codec *c;
2589 int prev = power_save;
2590 int ret = param_set_int(val, kp);
2591
2592 if (ret || prev == power_save)
2593 return ret;
2594
2595 mutex_lock(&card_list_lock);
2596 list_for_each_entry(chip, &card_list, list) {
2597 if (!chip->bus || chip->disabled)
2598 continue;
2599 list_for_each_entry(c, &chip->bus->codec_list, list)
2600 snd_hda_power_sync(c);
2601 }
2602 mutex_unlock(&card_list_lock);
2603 return 0;
2604}
2605#else
2606#define azx_add_card_list(chip) /* NOP */
2607#define azx_del_card_list(chip) /* NOP */
Takashi Iwai83012a72012-08-24 18:38:08 +02002608#endif /* CONFIG_PM */
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002609
Takashi Iwai7ccbde52012-08-14 18:10:09 +02002610#if defined(CONFIG_PM_SLEEP) || defined(SUPPORT_VGA_SWITCHEROO)
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002611/*
2612 * power management
2613 */
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002614static int azx_suspend(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002615{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002616 struct pci_dev *pci = to_pci_dev(dev);
2617 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai421a1252005-11-17 16:11:09 +01002618 struct azx *chip = card->private_data;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002619 struct azx_pcm *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002620
Takashi Iwai421a1252005-11-17 16:11:09 +01002621 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002622 azx_clear_irq_pending(chip);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002623 list_for_each_entry(p, &chip->pcm_list, list)
2624 snd_pcm_suspend_all(p->pcm);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02002625 if (chip->initialized)
Takashi Iwai8dd78332009-06-02 01:16:07 +02002626 snd_hda_suspend(chip->bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002627 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002628 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02002629 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002630 chip->irq = -1;
2631 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002632 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02002633 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01002634 pci_disable_device(pci);
2635 pci_save_state(pci);
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002636 pci_set_power_state(pci, PCI_D3hot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002637 return 0;
2638}
2639
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002640static int azx_resume(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002641{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002642 struct pci_dev *pci = to_pci_dev(dev);
2643 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai421a1252005-11-17 16:11:09 +01002644 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002645
Takashi Iwaid14a7e02009-02-16 10:13:03 +01002646 pci_set_power_state(pci, PCI_D0);
2647 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002648 if (pci_enable_device(pci) < 0) {
2649 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
2650 "disabling device\n");
2651 snd_card_disconnect(card);
2652 return -EIO;
2653 }
2654 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002655 if (chip->msi)
2656 if (pci_enable_msi(pci) < 0)
2657 chip->msi = 0;
2658 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02002659 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002660 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002661
Takashi Iwai7f308302012-05-08 16:52:23 +02002662 azx_init_chip(chip, 1);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002663
Linus Torvalds1da177e2005-04-16 15:20:36 -07002664 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01002665 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002666 return 0;
2667}
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002668#endif /* CONFIG_PM_SLEEP || SUPPORT_VGA_SWITCHEROO */
2669
2670#ifdef CONFIG_PM_RUNTIME
2671static int azx_runtime_suspend(struct device *dev)
2672{
2673 struct snd_card *card = dev_get_drvdata(dev);
2674 struct azx *chip = card->private_data;
2675
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01002676 if (!power_save_controller ||
2677 !(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002678 return -EAGAIN;
2679
2680 azx_stop_chip(chip);
2681 azx_clear_irq_pending(chip);
2682 return 0;
2683}
2684
2685static int azx_runtime_resume(struct device *dev)
2686{
2687 struct snd_card *card = dev_get_drvdata(dev);
2688 struct azx *chip = card->private_data;
2689
2690 azx_init_pci(chip);
2691 azx_init_chip(chip, 1);
2692 return 0;
2693}
2694#endif /* CONFIG_PM_RUNTIME */
2695
2696#ifdef CONFIG_PM
2697static const struct dev_pm_ops azx_pm = {
2698 SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
2699 SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, NULL)
2700};
2701
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002702#define AZX_PM_OPS &azx_pm
2703#else
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002704#define AZX_PM_OPS NULL
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002705#endif /* CONFIG_PM */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002706
2707
2708/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002709 * reboot notifier for hang-up problem at power-down
2710 */
2711static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
2712{
2713 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
Takashi Iwaifb8d1a32009-11-10 16:02:29 +01002714 snd_hda_bus_reboot_notify(chip->bus);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002715 azx_stop_chip(chip);
2716 return NOTIFY_OK;
2717}
2718
2719static void azx_notifier_register(struct azx *chip)
2720{
2721 chip->reboot_notifier.notifier_call = azx_halt;
2722 register_reboot_notifier(&chip->reboot_notifier);
2723}
2724
2725static void azx_notifier_unregister(struct azx *chip)
2726{
2727 if (chip->reboot_notifier.notifier_call)
2728 unregister_reboot_notifier(&chip->reboot_notifier);
2729}
2730
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01002731static int azx_first_init(struct azx *chip);
2732static int azx_probe_continue(struct azx *chip);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002733
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002734#ifdef SUPPORT_VGA_SWITCHEROO
Bill Pembertone23e7a12012-12-06 12:35:10 -05002735static struct pci_dev *get_bound_vga(struct pci_dev *pci);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002736
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002737static void azx_vs_set_state(struct pci_dev *pci,
2738 enum vga_switcheroo_state state)
2739{
2740 struct snd_card *card = pci_get_drvdata(pci);
2741 struct azx *chip = card->private_data;
2742 bool disabled;
2743
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002744 wait_for_completion(&chip->probe_wait);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002745 if (chip->init_failed)
2746 return;
2747
2748 disabled = (state == VGA_SWITCHEROO_OFF);
2749 if (chip->disabled == disabled)
2750 return;
2751
2752 if (!chip->bus) {
2753 chip->disabled = disabled;
2754 if (!disabled) {
2755 snd_printk(KERN_INFO SFX
2756 "%s: Start delayed initialization\n",
2757 pci_name(chip->pci));
2758 if (azx_first_init(chip) < 0 ||
2759 azx_probe_continue(chip) < 0) {
2760 snd_printk(KERN_ERR SFX
2761 "%s: initialization error\n",
2762 pci_name(chip->pci));
2763 chip->init_failed = true;
2764 }
2765 }
2766 } else {
2767 snd_printk(KERN_INFO SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002768 "%s: %s via VGA-switcheroo\n", pci_name(chip->pci),
2769 disabled ? "Disabling" : "Enabling");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002770 if (disabled) {
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002771 azx_suspend(&pci->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002772 chip->disabled = true;
Takashi Iwai128960a2012-10-12 17:28:18 +02002773 if (snd_hda_lock_devices(chip->bus))
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002774 snd_printk(KERN_WARNING SFX "%s: Cannot lock devices!\n",
2775 pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002776 } else {
2777 snd_hda_unlock_devices(chip->bus);
2778 chip->disabled = false;
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002779 azx_resume(&pci->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002780 }
2781 }
2782}
2783
2784static bool azx_vs_can_switch(struct pci_dev *pci)
2785{
2786 struct snd_card *card = pci_get_drvdata(pci);
2787 struct azx *chip = card->private_data;
2788
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002789 wait_for_completion(&chip->probe_wait);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002790 if (chip->init_failed)
2791 return false;
2792 if (chip->disabled || !chip->bus)
2793 return true;
2794 if (snd_hda_lock_devices(chip->bus))
2795 return false;
2796 snd_hda_unlock_devices(chip->bus);
2797 return true;
2798}
2799
Bill Pembertone23e7a12012-12-06 12:35:10 -05002800static void init_vga_switcheroo(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002801{
2802 struct pci_dev *p = get_bound_vga(chip->pci);
2803 if (p) {
2804 snd_printk(KERN_INFO SFX
2805 "%s: Handle VGA-switcheroo audio client\n",
2806 pci_name(chip->pci));
2807 chip->use_vga_switcheroo = 1;
2808 pci_dev_put(p);
2809 }
2810}
2811
2812static const struct vga_switcheroo_client_ops azx_vs_ops = {
2813 .set_gpu_state = azx_vs_set_state,
2814 .can_switch = azx_vs_can_switch,
2815};
2816
Bill Pembertone23e7a12012-12-06 12:35:10 -05002817static int register_vga_switcheroo(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002818{
Takashi Iwai128960a2012-10-12 17:28:18 +02002819 int err;
2820
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002821 if (!chip->use_vga_switcheroo)
2822 return 0;
2823 /* FIXME: currently only handling DIS controller
2824 * is there any machine with two switchable HDMI audio controllers?
2825 */
Takashi Iwai128960a2012-10-12 17:28:18 +02002826 err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops,
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002827 VGA_SWITCHEROO_DIS,
2828 chip->bus != NULL);
Takashi Iwai128960a2012-10-12 17:28:18 +02002829 if (err < 0)
2830 return err;
2831 chip->vga_switcheroo_registered = 1;
2832 return 0;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002833}
2834#else
2835#define init_vga_switcheroo(chip) /* NOP */
2836#define register_vga_switcheroo(chip) 0
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002837#define check_hdmi_disabled(pci) false
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002838#endif /* SUPPORT_VGA_SWITCHER */
2839
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002840/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002841 * destructor
2842 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002843static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002844{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002845 int i;
2846
Takashi Iwai65fcd412012-08-14 17:13:32 +02002847 azx_del_card_list(chip);
2848
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002849 azx_notifier_unregister(chip);
2850
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002851 chip->init_failed = 1; /* to be sure */
2852 complete(&chip->probe_wait);
2853
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002854 if (use_vga_switcheroo(chip)) {
2855 if (chip->disabled && chip->bus)
2856 snd_hda_unlock_devices(chip->bus);
Takashi Iwai128960a2012-10-12 17:28:18 +02002857 if (chip->vga_switcheroo_registered)
2858 vga_switcheroo_unregister_client(chip->pci);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002859 }
2860
Takashi Iwaice43fba2005-05-30 20:33:44 +02002861 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002862 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002863 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002864 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002865 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002866 }
2867
Jeff Garzikf000fd82008-04-22 13:50:34 +02002868 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002869 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002870 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02002871 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02002872 if (chip->remap_addr)
2873 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002874
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002875 if (chip->azx_dev) {
2876 for (i = 0; i < chip->num_streams; i++)
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002877 if (chip->azx_dev[i].bdl.area) {
2878 mark_pages_wc(chip, &chip->azx_dev[i].bdl, false);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002879 snd_dma_free_pages(&chip->azx_dev[i].bdl);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002880 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002881 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002882 if (chip->rb.area) {
2883 mark_pages_wc(chip, &chip->rb, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002884 snd_dma_free_pages(&chip->rb);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002885 }
2886 if (chip->posbuf.area) {
2887 mark_pages_wc(chip, &chip->posbuf, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002888 snd_dma_free_pages(&chip->posbuf);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002889 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002890 if (chip->region_requested)
2891 pci_release_regions(chip->pci);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002892 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002893 kfree(chip->azx_dev);
Takashi Iwai4918cda2012-08-09 12:33:28 +02002894#ifdef CONFIG_SND_HDA_PATCH_LOADER
2895 if (chip->fw)
2896 release_firmware(chip->fw);
2897#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002898 kfree(chip);
2899
2900 return 0;
2901}
2902
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002903static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002904{
2905 return azx_free(device->device_data);
2906}
2907
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002908#ifdef SUPPORT_VGA_SWITCHEROO
Linus Torvalds1da177e2005-04-16 15:20:36 -07002909/*
Takashi Iwai91219472012-04-26 12:13:25 +02002910 * Check of disabled HDMI controller by vga-switcheroo
2911 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05002912static struct pci_dev *get_bound_vga(struct pci_dev *pci)
Takashi Iwai91219472012-04-26 12:13:25 +02002913{
2914 struct pci_dev *p;
2915
2916 /* check only discrete GPU */
2917 switch (pci->vendor) {
2918 case PCI_VENDOR_ID_ATI:
2919 case PCI_VENDOR_ID_AMD:
2920 case PCI_VENDOR_ID_NVIDIA:
2921 if (pci->devfn == 1) {
2922 p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
2923 pci->bus->number, 0);
2924 if (p) {
2925 if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA)
2926 return p;
2927 pci_dev_put(p);
2928 }
2929 }
2930 break;
2931 }
2932 return NULL;
2933}
2934
Bill Pembertone23e7a12012-12-06 12:35:10 -05002935static bool check_hdmi_disabled(struct pci_dev *pci)
Takashi Iwai91219472012-04-26 12:13:25 +02002936{
2937 bool vga_inactive = false;
2938 struct pci_dev *p = get_bound_vga(pci);
2939
2940 if (p) {
Takashi Iwai12b78a72012-06-07 12:15:16 +02002941 if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
Takashi Iwai91219472012-04-26 12:13:25 +02002942 vga_inactive = true;
2943 pci_dev_put(p);
2944 }
2945 return vga_inactive;
2946}
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002947#endif /* SUPPORT_VGA_SWITCHEROO */
Takashi Iwai91219472012-04-26 12:13:25 +02002948
2949/*
Takashi Iwai3372a152007-02-01 15:46:50 +01002950 * white/black-listing for position_fix
2951 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05002952static struct snd_pci_quirk position_fix_list[] = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002953 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
2954 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01002955 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002956 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Daniel T Chendd37f8e2010-05-30 01:17:03 -04002957 SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
Daniel T Chen9f75c1b2010-05-30 13:08:41 -04002958 SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
Daniel T Chene96d3122010-05-27 18:32:18 -04002959 SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
David Henningssonb01de4f2012-01-12 16:31:14 +01002960 SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
Daniel T Chen61bb42c2010-05-29 11:04:11 -04002961 SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
Daniel T Chen9ec8dda2010-03-28 02:34:40 -04002962 SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01002963 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Takashi Iwai8815cd02010-04-15 09:02:41 +02002964 SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
Daniel T Chenb90c0762010-05-30 19:31:41 -04002965 SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
Daniel T Chen0e0280d2010-04-21 19:55:43 -04002966 SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01002967 {}
2968};
2969
Bill Pembertone23e7a12012-12-06 12:35:10 -05002970static int check_position_fix(struct azx *chip, int fix)
Takashi Iwai3372a152007-02-01 15:46:50 +01002971{
2972 const struct snd_pci_quirk *q;
2973
Takashi Iwaic673ba12009-03-17 07:49:14 +01002974 switch (fix) {
Takashi Iwai1dac6692012-09-13 14:59:47 +02002975 case POS_FIX_AUTO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01002976 case POS_FIX_LPIB:
2977 case POS_FIX_POSBUF:
David Henningsson4cb36312010-09-30 10:12:50 +02002978 case POS_FIX_VIACOMBO:
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01002979 case POS_FIX_COMBO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01002980 return fix;
2981 }
2982
Takashi Iwaic673ba12009-03-17 07:49:14 +01002983 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
2984 if (q) {
2985 printk(KERN_INFO
2986 "hda_intel: position_fix set to %d "
2987 "for device %04x:%04x\n",
2988 q->value, q->subvendor, q->subdevice);
2989 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01002990 }
David Henningssonbdd9ef22010-10-04 12:02:14 +02002991
2992 /* Check VIA/ATI HD Audio Controller exist */
Takashi Iwai9477c582011-05-25 09:11:37 +02002993 if (chip->driver_caps & AZX_DCAPS_POSFIX_VIA) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002994 snd_printd(SFX "%s: Using VIACOMBO position fix\n", pci_name(chip->pci));
David Henningssonbdd9ef22010-10-04 12:02:14 +02002995 return POS_FIX_VIACOMBO;
2996 }
Takashi Iwai9477c582011-05-25 09:11:37 +02002997 if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002998 snd_printd(SFX "%s: Using LPIB position fix\n", pci_name(chip->pci));
Takashi Iwai9477c582011-05-25 09:11:37 +02002999 return POS_FIX_LPIB;
3000 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01003001 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01003002}
3003
3004/*
Takashi Iwai669ba272007-08-17 09:17:36 +02003005 * black-lists for probe_mask
3006 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003007static struct snd_pci_quirk probe_mask_list[] = {
Takashi Iwai669ba272007-08-17 09:17:36 +02003008 /* Thinkpad often breaks the controller communication when accessing
3009 * to the non-working (or non-existing) modem codec slot.
3010 */
3011 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
3012 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
3013 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01003014 /* broken BIOS */
3015 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01003016 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
3017 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01003018 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03003019 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01003020 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Jaroslav Kyselaf3af9052012-04-26 17:52:35 +02003021 /* WinFast VP200 H (Teradici) user reported broken communication */
3022 SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
Takashi Iwai669ba272007-08-17 09:17:36 +02003023 {}
3024};
3025
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003026#define AZX_FORCE_CODEC_MASK 0x100
3027
Bill Pembertone23e7a12012-12-06 12:35:10 -05003028static void check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02003029{
3030 const struct snd_pci_quirk *q;
3031
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003032 chip->codec_probe_mask = probe_mask[dev];
3033 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02003034 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
3035 if (q) {
3036 printk(KERN_INFO
3037 "hda_intel: probe_mask set to 0x%x "
3038 "for device %04x:%04x\n",
3039 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003040 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02003041 }
3042 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003043
3044 /* check forced option */
3045 if (chip->codec_probe_mask != -1 &&
3046 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
3047 chip->codec_mask = chip->codec_probe_mask & 0xff;
3048 printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
3049 chip->codec_mask);
3050 }
Takashi Iwai669ba272007-08-17 09:17:36 +02003051}
3052
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003053/*
Takashi Iwai716238552009-09-28 13:14:04 +02003054 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003055 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003056static struct snd_pci_quirk msi_black_list[] = {
Takashi Iwai9dc83982009-12-22 08:15:01 +01003057 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai0a27fcf2010-02-15 17:05:28 +01003058 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
Ralf Gerbigecd21622010-03-09 18:25:47 +01003059 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
Michele Ballabio4193d132010-03-06 21:06:46 +01003060 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai38155952010-04-04 12:14:03 +02003061 SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003062 {}
3063};
3064
Bill Pembertone23e7a12012-12-06 12:35:10 -05003065static void check_msi(struct azx *chip)
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003066{
3067 const struct snd_pci_quirk *q;
3068
Takashi Iwai716238552009-09-28 13:14:04 +02003069 if (enable_msi >= 0) {
3070 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003071 return;
Takashi Iwai716238552009-09-28 13:14:04 +02003072 }
3073 chip->msi = 1; /* enable MSI as default */
3074 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003075 if (q) {
3076 printk(KERN_INFO
3077 "hda_intel: msi for device %04x:%04x set to %d\n",
3078 q->subvendor, q->subdevice, q->value);
3079 chip->msi = q->value;
Takashi Iwai80c43ed2010-03-15 15:51:53 +01003080 return;
3081 }
3082
3083 /* NVidia chipsets seem to cause troubles with MSI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003084 if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
3085 printk(KERN_INFO "hda_intel: Disabling MSI\n");
Takashi Iwai80c43ed2010-03-15 15:51:53 +01003086 chip->msi = 0;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003087 }
3088}
3089
Takashi Iwaia1585d72011-12-14 09:27:04 +01003090/* check the snoop mode availability */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003091static void azx_check_snoop_available(struct azx *chip)
Takashi Iwaia1585d72011-12-14 09:27:04 +01003092{
3093 bool snoop = chip->snoop;
3094
3095 switch (chip->driver_type) {
3096 case AZX_DRIVER_VIA:
3097 /* force to non-snoop mode for a new VIA controller
3098 * when BIOS is set
3099 */
3100 if (snoop) {
3101 u8 val;
3102 pci_read_config_byte(chip->pci, 0x42, &val);
3103 if (!(val & 0x80) && chip->pci->revision == 0x30)
3104 snoop = false;
3105 }
3106 break;
3107 case AZX_DRIVER_ATIHDMI_NS:
3108 /* new ATI HDMI requires non-snoop */
3109 snoop = false;
3110 break;
3111 }
3112
3113 if (snoop != chip->snoop) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003114 snd_printk(KERN_INFO SFX "%s: Force to %s mode\n",
3115 pci_name(chip->pci), snoop ? "snoop" : "non-snoop");
Takashi Iwaia1585d72011-12-14 09:27:04 +01003116 chip->snoop = snoop;
3117 }
3118}
Takashi Iwai669ba272007-08-17 09:17:36 +02003119
3120/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003121 * constructor
3122 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003123static int azx_create(struct snd_card *card, struct pci_dev *pci,
3124 int dev, unsigned int driver_caps,
3125 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003126{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003127 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003128 .dev_free = azx_dev_free,
3129 };
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003130 struct azx *chip;
3131 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003132
3133 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01003134
Pavel Machek927fc862006-08-31 17:03:43 +02003135 err = pci_enable_device(pci);
3136 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003137 return err;
3138
Takashi Iwaie560d8d2005-09-09 14:21:46 +02003139 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02003140 if (!chip) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003141 snd_printk(KERN_ERR SFX "%s: Cannot allocate chip\n", pci_name(pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003142 pci_disable_device(pci);
3143 return -ENOMEM;
3144 }
3145
3146 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01003147 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003148 chip->card = card;
3149 chip->pci = pci;
3150 chip->irq = -1;
Takashi Iwai9477c582011-05-25 09:11:37 +02003151 chip->driver_caps = driver_caps;
3152 chip->driver_type = driver_caps & 0xff;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003153 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02003154 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02003155 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01003156 INIT_LIST_HEAD(&chip->pcm_list);
Takashi Iwai65fcd412012-08-14 17:13:32 +02003157 INIT_LIST_HEAD(&chip->list);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003158 init_vga_switcheroo(chip);
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003159 init_completion(&chip->probe_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003160
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02003161 chip->position_fix[0] = chip->position_fix[1] =
3162 check_position_fix(chip, position_fix[dev]);
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01003163 /* combo mode uses LPIB for playback */
3164 if (chip->position_fix[0] == POS_FIX_COMBO) {
3165 chip->position_fix[0] = POS_FIX_LPIB;
3166 chip->position_fix[1] = POS_FIX_AUTO;
3167 }
3168
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003169 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01003170
Takashi Iwai27346162006-01-12 18:28:44 +01003171 chip->single_cmd = single_cmd;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003172 chip->snoop = hda_snoop;
Takashi Iwaia1585d72011-12-14 09:27:04 +01003173 azx_check_snoop_available(chip);
Takashi Iwaic74db862005-05-12 14:26:27 +02003174
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003175 if (bdl_pos_adj[dev] < 0) {
3176 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003177 case AZX_DRIVER_ICH:
Seth Heasley32679f92010-02-22 17:31:09 -08003178 case AZX_DRIVER_PCH:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003179 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003180 break;
3181 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003182 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003183 break;
3184 }
3185 }
3186
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003187 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
3188 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003189 snd_printk(KERN_ERR SFX "%s: Error creating device [card]!\n",
3190 pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003191 azx_free(chip);
3192 return err;
3193 }
3194
3195 *rchip = chip;
3196 return 0;
3197}
3198
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01003199static int azx_first_init(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003200{
3201 int dev = chip->dev_index;
3202 struct pci_dev *pci = chip->pci;
3203 struct snd_card *card = chip->card;
3204 int i, err;
3205 unsigned short gcap;
3206
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003207#if BITS_PER_LONG != 64
3208 /* Fix up base address on ULI M5461 */
3209 if (chip->driver_type == AZX_DRIVER_ULI) {
3210 u16 tmp3;
3211 pci_read_config_word(pci, 0x40, &tmp3);
3212 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
3213 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
3214 }
3215#endif
3216
Pavel Machek927fc862006-08-31 17:03:43 +02003217 err = pci_request_regions(pci, "ICH HD audio");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003218 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003219 return err;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003220 chip->region_requested = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003221
Pavel Machek927fc862006-08-31 17:03:43 +02003222 chip->addr = pci_resource_start(pci, 0);
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07003223 chip->remap_addr = pci_ioremap_bar(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003224 if (chip->remap_addr == NULL) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003225 snd_printk(KERN_ERR SFX "%s: ioremap error\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003226 return -ENXIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003227 }
3228
Takashi Iwai68e7fff2006-10-23 13:40:59 +02003229 if (chip->msi)
3230 if (pci_enable_msi(pci) < 0)
3231 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02003232
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003233 if (azx_acquire_irq(chip, 0) < 0)
3234 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003235
3236 pci_set_master(pci);
3237 synchronize_irq(chip->irq);
3238
Tobin Davisbcd72002008-01-15 11:23:55 +01003239 gcap = azx_readw(chip, GCAP);
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003240 snd_printdd(SFX "%s: chipset global capabilities = 0x%x\n", pci_name(chip->pci), gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01003241
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08003242 /* disable SB600 64bit support for safety */
Takashi Iwai9477c582011-05-25 09:11:37 +02003243 if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08003244 struct pci_dev *p_smbus;
3245 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
3246 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
3247 NULL);
3248 if (p_smbus) {
3249 if (p_smbus->revision < 0x30)
3250 gcap &= ~ICH6_GCAP_64OK;
3251 pci_dev_put(p_smbus);
3252 }
3253 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01003254
Takashi Iwai9477c582011-05-25 09:11:37 +02003255 /* disable 64bit DMA address on some devices */
3256 if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003257 snd_printd(SFX "%s: Disabling 64bit DMA\n", pci_name(chip->pci));
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003258 gcap &= ~ICH6_GCAP_64OK;
Takashi Iwai9477c582011-05-25 09:11:37 +02003259 }
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003260
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003261 /* disable buffer size rounding to 128-byte multiples if supported */
Takashi Iwai7bfe0592012-01-23 17:53:39 +01003262 if (align_buffer_size >= 0)
3263 chip->align_buffer_size = !!align_buffer_size;
3264 else {
3265 if (chip->driver_caps & AZX_DCAPS_BUFSIZE)
3266 chip->align_buffer_size = 0;
3267 else if (chip->driver_caps & AZX_DCAPS_ALIGN_BUFSIZE)
3268 chip->align_buffer_size = 1;
3269 else
3270 chip->align_buffer_size = 1;
3271 }
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003272
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003273 /* allow 64bit DMA address if supported by H/W */
Takashi Iwaib21fadb2009-05-28 12:26:15 +02003274 if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
Yang Hongyange9304382009-04-13 14:40:14 -07003275 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003276 else {
Yang Hongyange9304382009-04-13 14:40:14 -07003277 pci_set_dma_mask(pci, DMA_BIT_MASK(32));
3278 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003279 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003280
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003281 /* read number of streams from GCAP register instead of using
3282 * hardcoded value
3283 */
3284 chip->capture_streams = (gcap >> 8) & 0x0f;
3285 chip->playback_streams = (gcap >> 12) & 0x0f;
3286 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01003287 /* gcap didn't give any info, switching to old method */
3288
3289 switch (chip->driver_type) {
3290 case AZX_DRIVER_ULI:
3291 chip->playback_streams = ULI_NUM_PLAYBACK;
3292 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003293 break;
3294 case AZX_DRIVER_ATIHDMI:
Andiry Xu1815b342011-12-14 16:10:27 +08003295 case AZX_DRIVER_ATIHDMI_NS:
Tobin Davisbcd72002008-01-15 11:23:55 +01003296 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
3297 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003298 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01003299 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01003300 default:
3301 chip->playback_streams = ICH6_NUM_PLAYBACK;
3302 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003303 break;
3304 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003305 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003306 chip->capture_index_offset = 0;
3307 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003308 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02003309 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
3310 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02003311 if (!chip->azx_dev) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003312 snd_printk(KERN_ERR SFX "%s: cannot malloc azx_dev\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003313 return -ENOMEM;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003314 }
3315
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003316 for (i = 0; i < chip->num_streams; i++) {
3317 /* allocate memory for the BDL for each stream */
3318 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3319 snd_dma_pci_data(chip->pci),
3320 BDL_SIZE, &chip->azx_dev[i].bdl);
3321 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003322 snd_printk(KERN_ERR SFX "%s: cannot allocate BDL\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003323 return -ENOMEM;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003324 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003325 mark_pages_wc(chip, &chip->azx_dev[i].bdl, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003326 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02003327 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003328 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3329 snd_dma_pci_data(chip->pci),
3330 chip->num_streams * 8, &chip->posbuf);
3331 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003332 snd_printk(KERN_ERR SFX "%s: cannot allocate posbuf\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003333 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003334 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003335 mark_pages_wc(chip, &chip->posbuf, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003336 /* allocate CORB/RIRB */
Takashi Iwai81740862009-05-26 15:22:00 +02003337 err = azx_alloc_cmd_io(chip);
3338 if (err < 0)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003339 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003340
3341 /* initialize streams */
3342 azx_init_stream(chip);
3343
3344 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02003345 azx_init_pci(chip);
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003346 azx_init_chip(chip, (probe_only[dev] & 2) == 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003347
3348 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02003349 if (!chip->codec_mask) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003350 snd_printk(KERN_ERR SFX "%s: no codecs found!\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003351 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003352 }
3353
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003354 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02003355 strlcpy(card->shortname, driver_short_names[chip->driver_type],
3356 sizeof(card->shortname));
3357 snprintf(card->longname, sizeof(card->longname),
3358 "%s at 0x%lx irq %i",
3359 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003360
Linus Torvalds1da177e2005-04-16 15:20:36 -07003361 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003362}
3363
Takashi Iwaicb53c622007-08-10 17:21:45 +02003364static void power_down_all_codecs(struct azx *chip)
3365{
Takashi Iwai83012a72012-08-24 18:38:08 +02003366#ifdef CONFIG_PM
Takashi Iwaicb53c622007-08-10 17:21:45 +02003367 /* The codecs were powered up in snd_hda_codec_new().
3368 * Now all initialization done, so turn them down if possible
3369 */
3370 struct hda_codec *codec;
3371 list_for_each_entry(codec, &chip->bus->codec_list, list) {
3372 snd_hda_power_down(codec);
3373 }
3374#endif
3375}
3376
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02003377#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003378/* callback from request_firmware_nowait() */
3379static void azx_firmware_cb(const struct firmware *fw, void *context)
3380{
3381 struct snd_card *card = context;
3382 struct azx *chip = card->private_data;
3383 struct pci_dev *pci = chip->pci;
3384
3385 if (!fw) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003386 snd_printk(KERN_ERR SFX "%s: Cannot load firmware, aborting\n",
3387 pci_name(chip->pci));
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003388 goto error;
3389 }
3390
3391 chip->fw = fw;
3392 if (!chip->disabled) {
3393 /* continue probing */
3394 if (azx_probe_continue(chip))
3395 goto error;
3396 }
3397 return; /* OK */
3398
3399 error:
3400 snd_card_free(card);
3401 pci_set_drvdata(pci, NULL);
3402}
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02003403#endif
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003404
Bill Pembertone23e7a12012-12-06 12:35:10 -05003405static int azx_probe(struct pci_dev *pci,
3406 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003407{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003408 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003409 struct snd_card *card;
3410 struct azx *chip;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003411 bool probe_now;
Pavel Machek927fc862006-08-31 17:03:43 +02003412 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003413
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003414 if (dev >= SNDRV_CARDS)
3415 return -ENODEV;
3416 if (!enable[dev]) {
3417 dev++;
3418 return -ENOENT;
3419 }
3420
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003421 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
3422 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003423 snd_printk(KERN_ERR "hda-intel: Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003424 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003425 }
3426
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003427 snd_card_set_dev(card, &pci->dev);
3428
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003429 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003430 if (err < 0)
3431 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01003432 card->private_data = chip;
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003433
3434 pci_set_drvdata(pci, card);
3435
3436 err = register_vga_switcheroo(chip);
3437 if (err < 0) {
3438 snd_printk(KERN_ERR SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003439 "%s: Error registering VGA-switcheroo client\n", pci_name(pci));
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003440 goto out_free;
3441 }
3442
3443 if (check_hdmi_disabled(pci)) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003444 snd_printk(KERN_INFO SFX "%s: VGA controller is disabled\n",
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003445 pci_name(pci));
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003446 snd_printk(KERN_INFO SFX "%s: Delaying initialization\n", pci_name(pci));
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003447 chip->disabled = true;
3448 }
3449
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003450 probe_now = !chip->disabled;
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003451 if (probe_now) {
3452 err = azx_first_init(chip);
3453 if (err < 0)
3454 goto out_free;
3455 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003456
Takashi Iwai4918cda2012-08-09 12:33:28 +02003457#ifdef CONFIG_SND_HDA_PATCH_LOADER
3458 if (patch[dev] && *patch[dev]) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003459 snd_printk(KERN_ERR SFX "%s: Applying patch firmware '%s'\n",
3460 pci_name(pci), patch[dev]);
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003461 err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
3462 &pci->dev, GFP_KERNEL, card,
3463 azx_firmware_cb);
Takashi Iwai4918cda2012-08-09 12:33:28 +02003464 if (err < 0)
3465 goto out_free;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003466 probe_now = false; /* continued in azx_firmware_cb() */
Takashi Iwai4918cda2012-08-09 12:33:28 +02003467 }
3468#endif /* CONFIG_SND_HDA_PATCH_LOADER */
3469
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003470 if (probe_now) {
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003471 err = azx_probe_continue(chip);
3472 if (err < 0)
3473 goto out_free;
3474 }
3475
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003476 if (pci_dev_run_wake(pci))
3477 pm_runtime_put_noidle(&pci->dev);
3478
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003479 dev++;
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003480 complete(&chip->probe_wait);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003481 return 0;
3482
3483out_free:
3484 snd_card_free(card);
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003485 pci_set_drvdata(pci, NULL);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003486 return err;
3487}
3488
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01003489static int azx_probe_continue(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003490{
3491 int dev = chip->dev_index;
3492 int err;
3493
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01003494#ifdef CONFIG_SND_HDA_INPUT_BEEP
3495 chip->beep_mode = beep_mode[dev];
3496#endif
3497
Linus Torvalds1da177e2005-04-16 15:20:36 -07003498 /* create codec instances */
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003499 err = azx_codec_create(chip, model[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003500 if (err < 0)
3501 goto out_free;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003502#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai4918cda2012-08-09 12:33:28 +02003503 if (chip->fw) {
3504 err = snd_hda_load_patch(chip->bus, chip->fw->size,
3505 chip->fw->data);
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003506 if (err < 0)
3507 goto out_free;
Takashi Iwaie39ae852012-11-22 16:18:13 +01003508#ifndef CONFIG_PM
Takashi Iwai4918cda2012-08-09 12:33:28 +02003509 release_firmware(chip->fw); /* no longer needed */
3510 chip->fw = NULL;
Takashi Iwaie39ae852012-11-22 16:18:13 +01003511#endif
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003512 }
3513#endif
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003514 if ((probe_only[dev] & 1) == 0) {
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003515 err = azx_codec_configure(chip);
3516 if (err < 0)
3517 goto out_free;
3518 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003519
3520 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02003521 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003522 if (err < 0)
3523 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003524
3525 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003526 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003527 if (err < 0)
3528 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003529
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003530 err = snd_card_register(chip->card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003531 if (err < 0)
3532 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003533
Takashi Iwaicb53c622007-08-10 17:21:45 +02003534 chip->running = 1;
3535 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01003536 azx_notifier_register(chip);
Takashi Iwai65fcd412012-08-14 17:13:32 +02003537 azx_add_card_list(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003538
Takashi Iwai91219472012-04-26 12:13:25 +02003539 return 0;
3540
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003541out_free:
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003542 chip->init_failed = 1;
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003543 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003544}
3545
Bill Pembertone23e7a12012-12-06 12:35:10 -05003546static void azx_remove(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003547{
Takashi Iwai91219472012-04-26 12:13:25 +02003548 struct snd_card *card = pci_get_drvdata(pci);
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003549
3550 if (pci_dev_run_wake(pci))
3551 pm_runtime_get_noresume(&pci->dev);
3552
Takashi Iwai91219472012-04-26 12:13:25 +02003553 if (card)
3554 snd_card_free(card);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003555 pci_set_drvdata(pci, NULL);
3556}
3557
3558/* PCI IDs */
Alexey Dobriyancebe41d2010-02-06 00:21:03 +02003559static DEFINE_PCI_DEVICE_TABLE(azx_ids) = {
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -08003560 /* CPT */
Takashi Iwai9477c582011-05-25 09:11:37 +02003561 { PCI_DEVICE(0x8086, 0x1c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003562 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
Seth Heasleycea310e2010-09-10 16:29:56 -07003563 /* PBG */
Takashi Iwai9477c582011-05-25 09:11:37 +02003564 { PCI_DEVICE(0x8086, 0x1d20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003565 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
Seth Heasleyd2edeb72011-04-20 10:59:57 -07003566 /* Panther Point */
Takashi Iwai9477c582011-05-25 09:11:37 +02003567 { PCI_DEVICE(0x8086, 0x1e20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003568 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
Seth Heasley8bc039a2012-01-23 16:24:31 -08003569 /* Lynx Point */
3570 { PCI_DEVICE(0x8086, 0x8c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003571 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston144dad92012-08-09 09:38:59 -07003572 /* Lynx Point-LP */
3573 { PCI_DEVICE(0x8086, 0x9c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003574 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston144dad92012-08-09 09:38:59 -07003575 /* Lynx Point-LP */
3576 { PCI_DEVICE(0x8086, 0x9c21),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003577 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
Wang Xingchaoe926f2c2012-06-13 10:23:51 +08003578 /* Haswell */
3579 { PCI_DEVICE(0x8086, 0x0c0c),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003580 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
Wang Xingchaod279fae2012-09-17 13:10:23 +08003581 { PCI_DEVICE(0x8086, 0x0d0c),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003582 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
Pierre-Louis Bossart99df18b2012-09-21 18:39:07 -05003583 /* 5 Series/3400 */
3584 { PCI_DEVICE(0x8086, 0x3b56),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003585 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
Takashi Iwai87218e92008-02-21 08:13:11 +01003586 /* SCH */
Takashi Iwai9477c582011-05-25 09:11:37 +02003587 { PCI_DEVICE(0x8086, 0x811b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003588 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson645e9032011-12-14 15:52:30 +08003589 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Poulsbo */
Li Peng09904b92011-12-28 15:17:26 +00003590 { PCI_DEVICE(0x8086, 0x080a),
3591 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson716e5db2012-01-04 10:12:54 +01003592 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Oaktrail */
David Henningsson645e9032011-12-14 15:52:30 +08003593 /* ICH */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003594 { PCI_DEVICE(0x8086, 0x2668),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003595 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3596 AZX_DCAPS_BUFSIZE }, /* ICH6 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003597 { PCI_DEVICE(0x8086, 0x27d8),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003598 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3599 AZX_DCAPS_BUFSIZE }, /* ICH7 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003600 { PCI_DEVICE(0x8086, 0x269a),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003601 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3602 AZX_DCAPS_BUFSIZE }, /* ESB2 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003603 { PCI_DEVICE(0x8086, 0x284b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003604 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3605 AZX_DCAPS_BUFSIZE }, /* ICH8 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003606 { PCI_DEVICE(0x8086, 0x293e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003607 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3608 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003609 { PCI_DEVICE(0x8086, 0x293f),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003610 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3611 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003612 { PCI_DEVICE(0x8086, 0x3a3e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003613 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3614 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003615 { PCI_DEVICE(0x8086, 0x3a6e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003616 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3617 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwaib6864532010-09-15 10:17:26 +02003618 /* Generic Intel */
3619 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
3620 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3621 .class_mask = 0xffffff,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003622 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_BUFSIZE },
Takashi Iwai9477c582011-05-25 09:11:37 +02003623 /* ATI SB 450/600/700/800/900 */
3624 { PCI_DEVICE(0x1002, 0x437b),
3625 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3626 { PCI_DEVICE(0x1002, 0x4383),
3627 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3628 /* AMD Hudson */
3629 { PCI_DEVICE(0x1022, 0x780d),
3630 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
Takashi Iwai87218e92008-02-21 08:13:11 +01003631 /* ATI HDMI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003632 { PCI_DEVICE(0x1002, 0x793b),
3633 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3634 { PCI_DEVICE(0x1002, 0x7919),
3635 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3636 { PCI_DEVICE(0x1002, 0x960f),
3637 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3638 { PCI_DEVICE(0x1002, 0x970f),
3639 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3640 { PCI_DEVICE(0x1002, 0xaa00),
3641 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3642 { PCI_DEVICE(0x1002, 0xaa08),
3643 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3644 { PCI_DEVICE(0x1002, 0xaa10),
3645 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3646 { PCI_DEVICE(0x1002, 0xaa18),
3647 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3648 { PCI_DEVICE(0x1002, 0xaa20),
3649 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3650 { PCI_DEVICE(0x1002, 0xaa28),
3651 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3652 { PCI_DEVICE(0x1002, 0xaa30),
3653 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3654 { PCI_DEVICE(0x1002, 0xaa38),
3655 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3656 { PCI_DEVICE(0x1002, 0xaa40),
3657 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3658 { PCI_DEVICE(0x1002, 0xaa48),
3659 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Xu1815b342011-12-14 16:10:27 +08003660 { PCI_DEVICE(0x1002, 0x9902),
3661 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3662 { PCI_DEVICE(0x1002, 0xaaa0),
3663 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3664 { PCI_DEVICE(0x1002, 0xaaa8),
3665 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3666 { PCI_DEVICE(0x1002, 0xaab0),
3667 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01003668 /* VIA VT8251/VT8237A */
Takashi Iwai9477c582011-05-25 09:11:37 +02003669 { PCI_DEVICE(0x1106, 0x3288),
3670 .driver_data = AZX_DRIVER_VIA | AZX_DCAPS_POSFIX_VIA },
Annie Liu754fdff2012-06-08 19:18:39 +08003671 /* VIA GFX VT7122/VX900 */
3672 { PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
3673 /* VIA GFX VT6122/VX11 */
3674 { PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
Takashi Iwai87218e92008-02-21 08:13:11 +01003675 /* SIS966 */
3676 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
3677 /* ULI M5461 */
3678 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
3679 /* NVIDIA MCP */
Takashi Iwai0c2fd1bf42009-12-18 16:41:39 +01003680 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
3681 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3682 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003683 .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02003684 /* Teradici */
Takashi Iwai9477c582011-05-25 09:11:37 +02003685 { PCI_DEVICE(0x6549, 0x1200),
3686 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Lars R. Damerowf0b3da92012-11-02 13:10:39 -07003687 { PCI_DEVICE(0x6549, 0x2200),
3688 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Takashi Iwai4e01f542009-04-16 08:53:34 +02003689 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwaif2a8eca2012-06-11 15:51:54 +02003690 /* CTHDA chips */
3691 { PCI_DEVICE(0x1102, 0x0010),
3692 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
3693 { PCI_DEVICE(0x1102, 0x0012),
3694 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003695#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
3696 /* the following entry conflicts with snd-ctxfi driver,
3697 * as ctxfi driver mutates from HD-audio to native mode with
3698 * a special command sequence.
3699 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02003700 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
3701 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3702 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003703 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003704 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003705#else
3706 /* this entry seems still valid -- i.e. without emu20kx chip */
Takashi Iwai9477c582011-05-25 09:11:37 +02003707 { PCI_DEVICE(0x1102, 0x0009),
3708 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003709 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003710#endif
Otavio Salvadore35d4b12010-09-26 23:35:06 -03003711 /* Vortex86MX */
3712 { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
Bankim Bhavsar0f0714c52011-01-17 15:23:21 +01003713 /* VMware HDAudio */
3714 { PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08003715 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01003716 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
3717 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3718 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003719 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Brienza9176b672009-07-17 11:32:32 +08003720 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
3721 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3722 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003723 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003724 { 0, }
3725};
3726MODULE_DEVICE_TABLE(pci, azx_ids);
3727
3728/* pci_driver definition */
Takashi Iwaie9f66d92012-04-24 12:25:00 +02003729static struct pci_driver azx_driver = {
Takashi Iwai3733e422011-06-10 16:20:20 +02003730 .name = KBUILD_MODNAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003731 .id_table = azx_ids,
3732 .probe = azx_probe,
Bill Pembertone23e7a12012-12-06 12:35:10 -05003733 .remove = azx_remove,
Takashi Iwai68cb2b52012-07-02 15:20:37 +02003734 .driver = {
3735 .pm = AZX_PM_OPS,
3736 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003737};
3738
Takashi Iwaie9f66d92012-04-24 12:25:00 +02003739module_pci_driver(azx_driver);