blob: 8bc7ba76ace167fe6bd039546c1d16c218aef7ba [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070034#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090035#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070036#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020038#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070039
Chris Wilson05394f32010-11-08 19:18:58 +000040static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
41static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000042static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
43 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +010044 bool map_and_fenceable,
45 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +000046static int i915_gem_phys_pwrite(struct drm_device *dev,
47 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100048 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000049 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070050
Chris Wilson61050802012-04-17 15:31:31 +010051static void i915_gem_write_fence(struct drm_device *dev, int reg,
52 struct drm_i915_gem_object *obj);
53static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
54 struct drm_i915_fence_reg *fence,
55 bool enable);
56
Chris Wilson17250b72010-10-28 12:51:39 +010057static int i915_gem_inactive_shrink(struct shrinker *shrinker,
Ying Han1495f232011-05-24 17:12:27 -070058 struct shrink_control *sc);
Chris Wilson6c085a72012-08-20 11:40:46 +020059static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
60static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Daniel Vetter8c599672011-12-14 13:57:31 +010061static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010062
Chris Wilson61050802012-04-17 15:31:31 +010063static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
64{
65 if (obj->tiling_mode)
66 i915_gem_release_mmap(obj);
67
68 /* As we do not have an associated fence register, we will force
69 * a tiling change if we ever need to acquire one.
70 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010071 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010072 obj->fence_reg = I915_FENCE_REG_NONE;
73}
74
Chris Wilson73aa8082010-09-30 11:46:12 +010075/* some bookkeeping */
76static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
77 size_t size)
78{
79 dev_priv->mm.object_count++;
80 dev_priv->mm.object_memory += size;
81}
82
83static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
84 size_t size)
85{
86 dev_priv->mm.object_count--;
87 dev_priv->mm.object_memory -= size;
88}
89
Chris Wilson21dd3732011-01-26 15:55:56 +000090static int
91i915_gem_wait_for_error(struct drm_device *dev)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010092{
93 struct drm_i915_private *dev_priv = dev->dev_private;
94 struct completion *x = &dev_priv->error_completion;
95 unsigned long flags;
96 int ret;
97
98 if (!atomic_read(&dev_priv->mm.wedged))
99 return 0;
100
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200101 /*
102 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
103 * userspace. If it takes that long something really bad is going on and
104 * we should simply try to bail out and fail as gracefully as possible.
105 */
106 ret = wait_for_completion_interruptible_timeout(x, 10*HZ);
107 if (ret == 0) {
108 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
109 return -EIO;
110 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100111 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200112 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100113
Chris Wilson21dd3732011-01-26 15:55:56 +0000114 if (atomic_read(&dev_priv->mm.wedged)) {
115 /* GPU is hung, bump the completion count to account for
116 * the token we just consumed so that we never hit zero and
117 * end up waiting upon a subsequent completion event that
118 * will never happen.
119 */
120 spin_lock_irqsave(&x->wait.lock, flags);
121 x->done++;
122 spin_unlock_irqrestore(&x->wait.lock, flags);
123 }
124 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100125}
126
Chris Wilson54cf91d2010-11-25 18:00:26 +0000127int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100128{
Chris Wilson76c1dec2010-09-25 11:22:51 +0100129 int ret;
130
Chris Wilson21dd3732011-01-26 15:55:56 +0000131 ret = i915_gem_wait_for_error(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100132 if (ret)
133 return ret;
134
135 ret = mutex_lock_interruptible(&dev->struct_mutex);
136 if (ret)
137 return ret;
138
Chris Wilson23bc5982010-09-29 16:10:57 +0100139 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100140 return 0;
141}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100142
Chris Wilson7d1c4802010-08-07 21:45:03 +0100143static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000144i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100145{
Chris Wilson6c085a72012-08-20 11:40:46 +0200146 return obj->gtt_space && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100147}
148
Eric Anholt673a3942008-07-30 12:06:12 -0700149int
150i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000151 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700152{
Eric Anholt673a3942008-07-30 12:06:12 -0700153 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000154
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200155 if (drm_core_check_feature(dev, DRIVER_MODESET))
156 return -ENODEV;
157
Chris Wilson20217462010-11-23 15:26:33 +0000158 if (args->gtt_start >= args->gtt_end ||
159 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
160 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700161
Daniel Vetterf534bc02012-03-26 22:37:04 +0200162 /* GEM with user mode setting was never supported on ilk and later. */
163 if (INTEL_INFO(dev)->gen >= 5)
164 return -ENODEV;
165
Eric Anholt673a3942008-07-30 12:06:12 -0700166 mutex_lock(&dev->struct_mutex);
Daniel Vetter644ec022012-03-26 09:45:40 +0200167 i915_gem_init_global_gtt(dev, args->gtt_start,
168 args->gtt_end, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700169 mutex_unlock(&dev->struct_mutex);
170
Chris Wilson20217462010-11-23 15:26:33 +0000171 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700172}
173
Eric Anholt5a125c32008-10-22 21:40:13 -0700174int
175i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000176 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700177{
Chris Wilson73aa8082010-09-30 11:46:12 +0100178 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700179 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000180 struct drm_i915_gem_object *obj;
181 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700182
Chris Wilson6299f992010-11-24 12:23:44 +0000183 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100184 mutex_lock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +0200185 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilson1b502472012-04-24 15:47:30 +0100186 if (obj->pin_count)
187 pinned += obj->gtt_space->size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100188 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700189
Chris Wilson6299f992010-11-24 12:23:44 +0000190 args->aper_size = dev_priv->mm.gtt_total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400191 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000192
Eric Anholt5a125c32008-10-22 21:40:13 -0700193 return 0;
194}
195
Dave Airlieff72145b2011-02-07 12:16:14 +1000196static int
197i915_gem_create(struct drm_file *file,
198 struct drm_device *dev,
199 uint64_t size,
200 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700201{
Chris Wilson05394f32010-11-08 19:18:58 +0000202 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300203 int ret;
204 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700205
Dave Airlieff72145b2011-02-07 12:16:14 +1000206 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200207 if (size == 0)
208 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700209
210 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000211 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700212 if (obj == NULL)
213 return -ENOMEM;
214
Chris Wilson05394f32010-11-08 19:18:58 +0000215 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100216 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000217 drm_gem_object_release(&obj->base);
218 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100219 kfree(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700220 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100221 }
222
Chris Wilson202f2fe2010-10-14 13:20:40 +0100223 /* drop reference from allocate - handle holds it now */
Chris Wilson05394f32010-11-08 19:18:58 +0000224 drm_gem_object_unreference(&obj->base);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100225 trace_i915_gem_object_create(obj);
226
Dave Airlieff72145b2011-02-07 12:16:14 +1000227 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700228 return 0;
229}
230
Dave Airlieff72145b2011-02-07 12:16:14 +1000231int
232i915_gem_dumb_create(struct drm_file *file,
233 struct drm_device *dev,
234 struct drm_mode_create_dumb *args)
235{
236 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000237 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000238 args->size = args->pitch * args->height;
239 return i915_gem_create(file, dev,
240 args->size, &args->handle);
241}
242
243int i915_gem_dumb_destroy(struct drm_file *file,
244 struct drm_device *dev,
245 uint32_t handle)
246{
247 return drm_gem_handle_delete(file, handle);
248}
249
250/**
251 * Creates a new mm object and returns a handle to it.
252 */
253int
254i915_gem_create_ioctl(struct drm_device *dev, void *data,
255 struct drm_file *file)
256{
257 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200258
Dave Airlieff72145b2011-02-07 12:16:14 +1000259 return i915_gem_create(file, dev,
260 args->size, &args->handle);
261}
262
Chris Wilson05394f32010-11-08 19:18:58 +0000263static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Eric Anholt280b7132009-03-12 16:56:27 -0700264{
Chris Wilson05394f32010-11-08 19:18:58 +0000265 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt280b7132009-03-12 16:56:27 -0700266
267 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson05394f32010-11-08 19:18:58 +0000268 obj->tiling_mode != I915_TILING_NONE;
Eric Anholt280b7132009-03-12 16:56:27 -0700269}
270
Daniel Vetter8c599672011-12-14 13:57:31 +0100271static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100272__copy_to_user_swizzled(char __user *cpu_vaddr,
273 const char *gpu_vaddr, int gpu_offset,
274 int length)
275{
276 int ret, cpu_offset = 0;
277
278 while (length > 0) {
279 int cacheline_end = ALIGN(gpu_offset + 1, 64);
280 int this_length = min(cacheline_end - gpu_offset, length);
281 int swizzled_gpu_offset = gpu_offset ^ 64;
282
283 ret = __copy_to_user(cpu_vaddr + cpu_offset,
284 gpu_vaddr + swizzled_gpu_offset,
285 this_length);
286 if (ret)
287 return ret + length;
288
289 cpu_offset += this_length;
290 gpu_offset += this_length;
291 length -= this_length;
292 }
293
294 return 0;
295}
296
297static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700298__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
299 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100300 int length)
301{
302 int ret, cpu_offset = 0;
303
304 while (length > 0) {
305 int cacheline_end = ALIGN(gpu_offset + 1, 64);
306 int this_length = min(cacheline_end - gpu_offset, length);
307 int swizzled_gpu_offset = gpu_offset ^ 64;
308
309 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
310 cpu_vaddr + cpu_offset,
311 this_length);
312 if (ret)
313 return ret + length;
314
315 cpu_offset += this_length;
316 gpu_offset += this_length;
317 length -= this_length;
318 }
319
320 return 0;
321}
322
Daniel Vetterd174bd62012-03-25 19:47:40 +0200323/* Per-page copy function for the shmem pread fastpath.
324 * Flushes invalid cachelines before reading the target if
325 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700326static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200327shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
328 char __user *user_data,
329 bool page_do_bit17_swizzling, bool needs_clflush)
330{
331 char *vaddr;
332 int ret;
333
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200334 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200335 return -EINVAL;
336
337 vaddr = kmap_atomic(page);
338 if (needs_clflush)
339 drm_clflush_virt_range(vaddr + shmem_page_offset,
340 page_length);
341 ret = __copy_to_user_inatomic(user_data,
342 vaddr + shmem_page_offset,
343 page_length);
344 kunmap_atomic(vaddr);
345
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100346 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200347}
348
Daniel Vetter23c18c72012-03-25 19:47:42 +0200349static void
350shmem_clflush_swizzled_range(char *addr, unsigned long length,
351 bool swizzled)
352{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200353 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200354 unsigned long start = (unsigned long) addr;
355 unsigned long end = (unsigned long) addr + length;
356
357 /* For swizzling simply ensure that we always flush both
358 * channels. Lame, but simple and it works. Swizzled
359 * pwrite/pread is far from a hotpath - current userspace
360 * doesn't use it at all. */
361 start = round_down(start, 128);
362 end = round_up(end, 128);
363
364 drm_clflush_virt_range((void *)start, end - start);
365 } else {
366 drm_clflush_virt_range(addr, length);
367 }
368
369}
370
Daniel Vetterd174bd62012-03-25 19:47:40 +0200371/* Only difference to the fast-path function is that this can handle bit17
372 * and uses non-atomic copy and kmap functions. */
373static int
374shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
375 char __user *user_data,
376 bool page_do_bit17_swizzling, bool needs_clflush)
377{
378 char *vaddr;
379 int ret;
380
381 vaddr = kmap(page);
382 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200383 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
384 page_length,
385 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200386
387 if (page_do_bit17_swizzling)
388 ret = __copy_to_user_swizzled(user_data,
389 vaddr, shmem_page_offset,
390 page_length);
391 else
392 ret = __copy_to_user(user_data,
393 vaddr + shmem_page_offset,
394 page_length);
395 kunmap(page);
396
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100397 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200398}
399
Eric Anholteb014592009-03-10 11:44:52 -0700400static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200401i915_gem_shmem_pread(struct drm_device *dev,
402 struct drm_i915_gem_object *obj,
403 struct drm_i915_gem_pread *args,
404 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700405{
Daniel Vetter8461d222011-12-14 13:57:32 +0100406 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700407 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100408 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100409 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100410 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200411 int hit_slowpath = 0;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200412 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200413 int needs_clflush = 0;
Chris Wilson9da3da62012-06-01 15:20:22 +0100414 struct scatterlist *sg;
415 int i;
Eric Anholteb014592009-03-10 11:44:52 -0700416
Daniel Vetter8461d222011-12-14 13:57:32 +0100417 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholteb014592009-03-10 11:44:52 -0700418 remain = args->size;
419
Daniel Vetter8461d222011-12-14 13:57:32 +0100420 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700421
Daniel Vetter84897312012-03-25 19:47:31 +0200422 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
423 /* If we're not in the cpu read domain, set ourself into the gtt
424 * read domain and manually flush cachelines (if required). This
425 * optimizes for the case when the gpu will dirty the data
426 * anyway again before the next pread happens. */
427 if (obj->cache_level == I915_CACHE_NONE)
428 needs_clflush = 1;
Chris Wilson6c085a72012-08-20 11:40:46 +0200429 if (obj->gtt_space) {
430 ret = i915_gem_object_set_to_gtt_domain(obj, false);
431 if (ret)
432 return ret;
433 }
Daniel Vetter84897312012-03-25 19:47:31 +0200434 }
Eric Anholteb014592009-03-10 11:44:52 -0700435
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100436 ret = i915_gem_object_get_pages(obj);
437 if (ret)
438 return ret;
439
440 i915_gem_object_pin_pages(obj);
441
Eric Anholteb014592009-03-10 11:44:52 -0700442 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100443
Chris Wilson9da3da62012-06-01 15:20:22 +0100444 for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100445 struct page *page;
446
Chris Wilson9da3da62012-06-01 15:20:22 +0100447 if (i < offset >> PAGE_SHIFT)
448 continue;
449
450 if (remain <= 0)
451 break;
452
Eric Anholteb014592009-03-10 11:44:52 -0700453 /* Operation in this page
454 *
Eric Anholteb014592009-03-10 11:44:52 -0700455 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700456 * page_length = bytes to copy for this page
457 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100458 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700459 page_length = remain;
460 if ((shmem_page_offset + page_length) > PAGE_SIZE)
461 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700462
Chris Wilson9da3da62012-06-01 15:20:22 +0100463 page = sg_page(sg);
Daniel Vetter8461d222011-12-14 13:57:32 +0100464 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
465 (page_to_phys(page) & (1 << 17)) != 0;
466
Daniel Vetterd174bd62012-03-25 19:47:40 +0200467 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
468 user_data, page_do_bit17_swizzling,
469 needs_clflush);
470 if (ret == 0)
471 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700472
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200473 hit_slowpath = 1;
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200474 mutex_unlock(&dev->struct_mutex);
475
Daniel Vetter96d79b52012-03-25 19:47:36 +0200476 if (!prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200477 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200478 /* Userspace is tricking us, but we've already clobbered
479 * its pages with the prefault and promised to write the
480 * data up to the first fault. Hence ignore any errors
481 * and just continue. */
482 (void)ret;
483 prefaulted = 1;
484 }
485
Daniel Vetterd174bd62012-03-25 19:47:40 +0200486 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
487 user_data, page_do_bit17_swizzling,
488 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700489
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200490 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100491
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200492next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100493 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100494
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100495 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100496 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100497
Eric Anholteb014592009-03-10 11:44:52 -0700498 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100499 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700500 offset += page_length;
501 }
502
Chris Wilson4f27b752010-10-14 15:26:45 +0100503out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100504 i915_gem_object_unpin_pages(obj);
505
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200506 if (hit_slowpath) {
507 /* Fixup: Kill any reinstated backing storage pages */
508 if (obj->madv == __I915_MADV_PURGED)
509 i915_gem_object_truncate(obj);
510 }
Eric Anholteb014592009-03-10 11:44:52 -0700511
512 return ret;
513}
514
Eric Anholt673a3942008-07-30 12:06:12 -0700515/**
516 * Reads data from the object referenced by handle.
517 *
518 * On error, the contents of *data are undefined.
519 */
520int
521i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000522 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700523{
524 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000525 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100526 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700527
Chris Wilson51311d02010-11-17 09:10:42 +0000528 if (args->size == 0)
529 return 0;
530
531 if (!access_ok(VERIFY_WRITE,
532 (char __user *)(uintptr_t)args->data_ptr,
533 args->size))
534 return -EFAULT;
535
Chris Wilson4f27b752010-10-14 15:26:45 +0100536 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100537 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100538 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700539
Chris Wilson05394f32010-11-08 19:18:58 +0000540 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000541 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100542 ret = -ENOENT;
543 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100544 }
Eric Anholt673a3942008-07-30 12:06:12 -0700545
Chris Wilson7dcd2492010-09-26 20:21:44 +0100546 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000547 if (args->offset > obj->base.size ||
548 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100549 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100550 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100551 }
552
Daniel Vetter1286ff72012-05-10 15:25:09 +0200553 /* prime objects have no backing filp to GEM pread/pwrite
554 * pages from.
555 */
556 if (!obj->base.filp) {
557 ret = -EINVAL;
558 goto out;
559 }
560
Chris Wilsondb53a302011-02-03 11:57:46 +0000561 trace_i915_gem_object_pread(obj, args->offset, args->size);
562
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200563 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700564
Chris Wilson35b62a82010-09-26 20:23:38 +0100565out:
Chris Wilson05394f32010-11-08 19:18:58 +0000566 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100567unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100568 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700569 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700570}
571
Keith Packard0839ccb2008-10-30 19:38:48 -0700572/* This is the fast write path which cannot handle
573 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700574 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700575
Keith Packard0839ccb2008-10-30 19:38:48 -0700576static inline int
577fast_user_write(struct io_mapping *mapping,
578 loff_t page_base, int page_offset,
579 char __user *user_data,
580 int length)
581{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700582 void __iomem *vaddr_atomic;
583 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700584 unsigned long unwritten;
585
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700586 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700587 /* We can use the cpu mem copy function because this is X86. */
588 vaddr = (void __force*)vaddr_atomic + page_offset;
589 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700590 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700591 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100592 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700593}
594
Eric Anholt3de09aa2009-03-09 09:42:23 -0700595/**
596 * This is the fast pwrite path, where we copy the data directly from the
597 * user into the GTT, uncached.
598 */
Eric Anholt673a3942008-07-30 12:06:12 -0700599static int
Chris Wilson05394f32010-11-08 19:18:58 +0000600i915_gem_gtt_pwrite_fast(struct drm_device *dev,
601 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700602 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000603 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700604{
Keith Packard0839ccb2008-10-30 19:38:48 -0700605 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700606 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700607 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700608 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200609 int page_offset, page_length, ret;
610
Chris Wilson86a1ee22012-08-11 15:41:04 +0100611 ret = i915_gem_object_pin(obj, 0, true, true);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200612 if (ret)
613 goto out;
614
615 ret = i915_gem_object_set_to_gtt_domain(obj, true);
616 if (ret)
617 goto out_unpin;
618
619 ret = i915_gem_object_put_fence(obj);
620 if (ret)
621 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700622
623 user_data = (char __user *) (uintptr_t) args->data_ptr;
624 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700625
Chris Wilson05394f32010-11-08 19:18:58 +0000626 offset = obj->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700627
628 while (remain > 0) {
629 /* Operation in this page
630 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700631 * page_base = page offset within aperture
632 * page_offset = offset within page
633 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700634 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100635 page_base = offset & PAGE_MASK;
636 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700637 page_length = remain;
638 if ((page_offset + remain) > PAGE_SIZE)
639 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700640
Keith Packard0839ccb2008-10-30 19:38:48 -0700641 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700642 * source page isn't available. Return the error and we'll
643 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700644 */
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100645 if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200646 page_offset, user_data, page_length)) {
647 ret = -EFAULT;
648 goto out_unpin;
649 }
Eric Anholt673a3942008-07-30 12:06:12 -0700650
Keith Packard0839ccb2008-10-30 19:38:48 -0700651 remain -= page_length;
652 user_data += page_length;
653 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700654 }
Eric Anholt673a3942008-07-30 12:06:12 -0700655
Daniel Vetter935aaa62012-03-25 19:47:35 +0200656out_unpin:
657 i915_gem_object_unpin(obj);
658out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700659 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700660}
661
Daniel Vetterd174bd62012-03-25 19:47:40 +0200662/* Per-page copy function for the shmem pwrite fastpath.
663 * Flushes invalid cachelines before writing to the target if
664 * needs_clflush_before is set and flushes out any written cachelines after
665 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700666static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200667shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
668 char __user *user_data,
669 bool page_do_bit17_swizzling,
670 bool needs_clflush_before,
671 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700672{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200673 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700674 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700675
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200676 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200677 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700678
Daniel Vetterd174bd62012-03-25 19:47:40 +0200679 vaddr = kmap_atomic(page);
680 if (needs_clflush_before)
681 drm_clflush_virt_range(vaddr + shmem_page_offset,
682 page_length);
683 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
684 user_data,
685 page_length);
686 if (needs_clflush_after)
687 drm_clflush_virt_range(vaddr + shmem_page_offset,
688 page_length);
689 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700690
Chris Wilson755d2212012-09-04 21:02:55 +0100691 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700692}
693
Daniel Vetterd174bd62012-03-25 19:47:40 +0200694/* Only difference to the fast-path function is that this can handle bit17
695 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700696static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200697shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
698 char __user *user_data,
699 bool page_do_bit17_swizzling,
700 bool needs_clflush_before,
701 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700702{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200703 char *vaddr;
704 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700705
Daniel Vetterd174bd62012-03-25 19:47:40 +0200706 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200707 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200708 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
709 page_length,
710 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200711 if (page_do_bit17_swizzling)
712 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100713 user_data,
714 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200715 else
716 ret = __copy_from_user(vaddr + shmem_page_offset,
717 user_data,
718 page_length);
719 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200720 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
721 page_length,
722 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200723 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100724
Chris Wilson755d2212012-09-04 21:02:55 +0100725 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700726}
727
Eric Anholt40123c12009-03-09 13:42:30 -0700728static int
Daniel Vettere244a442012-03-25 19:47:28 +0200729i915_gem_shmem_pwrite(struct drm_device *dev,
730 struct drm_i915_gem_object *obj,
731 struct drm_i915_gem_pwrite *args,
732 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700733{
Eric Anholt40123c12009-03-09 13:42:30 -0700734 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100735 loff_t offset;
736 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100737 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100738 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200739 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200740 int needs_clflush_after = 0;
741 int needs_clflush_before = 0;
Chris Wilson9da3da62012-06-01 15:20:22 +0100742 int i;
743 struct scatterlist *sg;
Eric Anholt40123c12009-03-09 13:42:30 -0700744
Daniel Vetter8c599672011-12-14 13:57:31 +0100745 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholt40123c12009-03-09 13:42:30 -0700746 remain = args->size;
747
Daniel Vetter8c599672011-12-14 13:57:31 +0100748 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700749
Daniel Vetter58642882012-03-25 19:47:37 +0200750 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
751 /* If we're not in the cpu write domain, set ourself into the gtt
752 * write domain and manually flush cachelines (if required). This
753 * optimizes for the case when the gpu will use the data
754 * right away and we therefore have to clflush anyway. */
755 if (obj->cache_level == I915_CACHE_NONE)
756 needs_clflush_after = 1;
Chris Wilson6c085a72012-08-20 11:40:46 +0200757 if (obj->gtt_space) {
758 ret = i915_gem_object_set_to_gtt_domain(obj, true);
759 if (ret)
760 return ret;
761 }
Daniel Vetter58642882012-03-25 19:47:37 +0200762 }
763 /* Same trick applies for invalidate partially written cachelines before
764 * writing. */
765 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
766 && obj->cache_level == I915_CACHE_NONE)
767 needs_clflush_before = 1;
768
Chris Wilson755d2212012-09-04 21:02:55 +0100769 ret = i915_gem_object_get_pages(obj);
770 if (ret)
771 return ret;
772
773 i915_gem_object_pin_pages(obj);
774
Eric Anholt40123c12009-03-09 13:42:30 -0700775 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000776 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700777
Chris Wilson9da3da62012-06-01 15:20:22 +0100778 for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100779 struct page *page;
Daniel Vetter58642882012-03-25 19:47:37 +0200780 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100781
Chris Wilson9da3da62012-06-01 15:20:22 +0100782 if (i < offset >> PAGE_SHIFT)
783 continue;
784
785 if (remain <= 0)
786 break;
787
Eric Anholt40123c12009-03-09 13:42:30 -0700788 /* Operation in this page
789 *
Eric Anholt40123c12009-03-09 13:42:30 -0700790 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700791 * page_length = bytes to copy for this page
792 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100793 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700794
795 page_length = remain;
796 if ((shmem_page_offset + page_length) > PAGE_SIZE)
797 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700798
Daniel Vetter58642882012-03-25 19:47:37 +0200799 /* If we don't overwrite a cacheline completely we need to be
800 * careful to have up-to-date data by first clflushing. Don't
801 * overcomplicate things and flush the entire patch. */
802 partial_cacheline_write = needs_clflush_before &&
803 ((shmem_page_offset | page_length)
804 & (boot_cpu_data.x86_clflush_size - 1));
805
Chris Wilson9da3da62012-06-01 15:20:22 +0100806 page = sg_page(sg);
Daniel Vetter8c599672011-12-14 13:57:31 +0100807 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
808 (page_to_phys(page) & (1 << 17)) != 0;
809
Daniel Vetterd174bd62012-03-25 19:47:40 +0200810 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
811 user_data, page_do_bit17_swizzling,
812 partial_cacheline_write,
813 needs_clflush_after);
814 if (ret == 0)
815 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700816
Daniel Vettere244a442012-03-25 19:47:28 +0200817 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200818 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200819 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
820 user_data, page_do_bit17_swizzling,
821 partial_cacheline_write,
822 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700823
Daniel Vettere244a442012-03-25 19:47:28 +0200824 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100825
Daniel Vettere244a442012-03-25 19:47:28 +0200826next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100827 set_page_dirty(page);
828 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100829
Chris Wilson755d2212012-09-04 21:02:55 +0100830 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100831 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100832
Eric Anholt40123c12009-03-09 13:42:30 -0700833 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100834 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700835 offset += page_length;
836 }
837
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100838out:
Chris Wilson755d2212012-09-04 21:02:55 +0100839 i915_gem_object_unpin_pages(obj);
840
Daniel Vettere244a442012-03-25 19:47:28 +0200841 if (hit_slowpath) {
842 /* Fixup: Kill any reinstated backing storage pages */
843 if (obj->madv == __I915_MADV_PURGED)
844 i915_gem_object_truncate(obj);
845 /* and flush dirty cachelines in case the object isn't in the cpu write
846 * domain anymore. */
847 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
848 i915_gem_clflush_object(obj);
849 intel_gtt_chipset_flush();
850 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100851 }
Eric Anholt40123c12009-03-09 13:42:30 -0700852
Daniel Vetter58642882012-03-25 19:47:37 +0200853 if (needs_clflush_after)
854 intel_gtt_chipset_flush();
855
Eric Anholt40123c12009-03-09 13:42:30 -0700856 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700857}
858
859/**
860 * Writes data to the object referenced by handle.
861 *
862 * On error, the contents of the buffer that were to be modified are undefined.
863 */
864int
865i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100866 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700867{
868 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000869 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000870 int ret;
871
872 if (args->size == 0)
873 return 0;
874
875 if (!access_ok(VERIFY_READ,
876 (char __user *)(uintptr_t)args->data_ptr,
877 args->size))
878 return -EFAULT;
879
Daniel Vetterf56f8212012-03-25 19:47:41 +0200880 ret = fault_in_multipages_readable((char __user *)(uintptr_t)args->data_ptr,
881 args->size);
Chris Wilson51311d02010-11-17 09:10:42 +0000882 if (ret)
883 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700884
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100885 ret = i915_mutex_lock_interruptible(dev);
886 if (ret)
887 return ret;
888
Chris Wilson05394f32010-11-08 19:18:58 +0000889 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000890 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100891 ret = -ENOENT;
892 goto unlock;
893 }
Eric Anholt673a3942008-07-30 12:06:12 -0700894
Chris Wilson7dcd2492010-09-26 20:21:44 +0100895 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000896 if (args->offset > obj->base.size ||
897 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100898 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100899 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100900 }
901
Daniel Vetter1286ff72012-05-10 15:25:09 +0200902 /* prime objects have no backing filp to GEM pread/pwrite
903 * pages from.
904 */
905 if (!obj->base.filp) {
906 ret = -EINVAL;
907 goto out;
908 }
909
Chris Wilsondb53a302011-02-03 11:57:46 +0000910 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
911
Daniel Vetter935aaa62012-03-25 19:47:35 +0200912 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700913 /* We can only do the GTT pwrite on untiled buffers, as otherwise
914 * it would end up going through the fenced access, and we'll get
915 * different detiling behavior between reading and writing.
916 * pread/pwrite currently are reading and writing from the CPU
917 * perspective, requiring manual detiling by the client.
918 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100919 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100920 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100921 goto out;
922 }
923
Chris Wilson86a1ee22012-08-11 15:41:04 +0100924 if (obj->cache_level == I915_CACHE_NONE &&
Daniel Vetterc07496f2012-04-13 15:51:51 +0200925 obj->tiling_mode == I915_TILING_NONE &&
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100926 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100927 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200928 /* Note that the gtt paths might fail with non-page-backed user
929 * pointers (e.g. gtt mappings when moving data between
930 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700931 }
Eric Anholt673a3942008-07-30 12:06:12 -0700932
Chris Wilson86a1ee22012-08-11 15:41:04 +0100933 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200934 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100935
Chris Wilson35b62a82010-09-26 20:23:38 +0100936out:
Chris Wilson05394f32010-11-08 19:18:58 +0000937 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100938unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100939 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700940 return ret;
941}
942
Chris Wilsonb3612372012-08-24 09:35:08 +0100943int
944i915_gem_check_wedge(struct drm_i915_private *dev_priv,
945 bool interruptible)
946{
947 if (atomic_read(&dev_priv->mm.wedged)) {
948 struct completion *x = &dev_priv->error_completion;
949 bool recovery_complete;
950 unsigned long flags;
951
952 /* Give the error handler a chance to run. */
953 spin_lock_irqsave(&x->wait.lock, flags);
954 recovery_complete = x->done > 0;
955 spin_unlock_irqrestore(&x->wait.lock, flags);
956
957 /* Non-interruptible callers can't handle -EAGAIN, hence return
958 * -EIO unconditionally for these. */
959 if (!interruptible)
960 return -EIO;
961
962 /* Recovery complete, but still wedged means reset failure. */
963 if (recovery_complete)
964 return -EIO;
965
966 return -EAGAIN;
967 }
968
969 return 0;
970}
971
972/*
973 * Compare seqno against outstanding lazy request. Emit a request if they are
974 * equal.
975 */
976static int
977i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
978{
979 int ret;
980
981 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
982
983 ret = 0;
984 if (seqno == ring->outstanding_lazy_request)
985 ret = i915_add_request(ring, NULL, NULL);
986
987 return ret;
988}
989
990/**
991 * __wait_seqno - wait until execution of seqno has finished
992 * @ring: the ring expected to report seqno
993 * @seqno: duh!
994 * @interruptible: do an interruptible wait (normally yes)
995 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
996 *
997 * Returns 0 if the seqno was found within the alloted time. Else returns the
998 * errno with remaining time filled in timeout argument.
999 */
1000static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
1001 bool interruptible, struct timespec *timeout)
1002{
1003 drm_i915_private_t *dev_priv = ring->dev->dev_private;
1004 struct timespec before, now, wait_time={1,0};
1005 unsigned long timeout_jiffies;
1006 long end;
1007 bool wait_forever = true;
1008 int ret;
1009
1010 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
1011 return 0;
1012
1013 trace_i915_gem_request_wait_begin(ring, seqno);
1014
1015 if (timeout != NULL) {
1016 wait_time = *timeout;
1017 wait_forever = false;
1018 }
1019
1020 timeout_jiffies = timespec_to_jiffies(&wait_time);
1021
1022 if (WARN_ON(!ring->irq_get(ring)))
1023 return -ENODEV;
1024
1025 /* Record current time in case interrupted by signal, or wedged * */
1026 getrawmonotonic(&before);
1027
1028#define EXIT_COND \
1029 (i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
1030 atomic_read(&dev_priv->mm.wedged))
1031 do {
1032 if (interruptible)
1033 end = wait_event_interruptible_timeout(ring->irq_queue,
1034 EXIT_COND,
1035 timeout_jiffies);
1036 else
1037 end = wait_event_timeout(ring->irq_queue, EXIT_COND,
1038 timeout_jiffies);
1039
1040 ret = i915_gem_check_wedge(dev_priv, interruptible);
1041 if (ret)
1042 end = ret;
1043 } while (end == 0 && wait_forever);
1044
1045 getrawmonotonic(&now);
1046
1047 ring->irq_put(ring);
1048 trace_i915_gem_request_wait_end(ring, seqno);
1049#undef EXIT_COND
1050
1051 if (timeout) {
1052 struct timespec sleep_time = timespec_sub(now, before);
1053 *timeout = timespec_sub(*timeout, sleep_time);
1054 }
1055
1056 switch (end) {
1057 case -EIO:
1058 case -EAGAIN: /* Wedged */
1059 case -ERESTARTSYS: /* Signal */
1060 return (int)end;
1061 case 0: /* Timeout */
1062 if (timeout)
1063 set_normalized_timespec(timeout, 0, 0);
1064 return -ETIME;
1065 default: /* Completed */
1066 WARN_ON(end < 0); /* We're not aware of other errors */
1067 return 0;
1068 }
1069}
1070
1071/**
1072 * Waits for a sequence number to be signaled, and cleans up the
1073 * request and object lists appropriately for that event.
1074 */
1075int
1076i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
1077{
1078 struct drm_device *dev = ring->dev;
1079 struct drm_i915_private *dev_priv = dev->dev_private;
1080 bool interruptible = dev_priv->mm.interruptible;
1081 int ret;
1082
1083 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1084 BUG_ON(seqno == 0);
1085
1086 ret = i915_gem_check_wedge(dev_priv, interruptible);
1087 if (ret)
1088 return ret;
1089
1090 ret = i915_gem_check_olr(ring, seqno);
1091 if (ret)
1092 return ret;
1093
1094 return __wait_seqno(ring, seqno, interruptible, NULL);
1095}
1096
1097/**
1098 * Ensures that all rendering to the object has completed and the object is
1099 * safe to unbind from the GTT or access from the CPU.
1100 */
1101static __must_check int
1102i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1103 bool readonly)
1104{
1105 struct intel_ring_buffer *ring = obj->ring;
1106 u32 seqno;
1107 int ret;
1108
1109 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1110 if (seqno == 0)
1111 return 0;
1112
1113 ret = i915_wait_seqno(ring, seqno);
1114 if (ret)
1115 return ret;
1116
1117 i915_gem_retire_requests_ring(ring);
1118
1119 /* Manually manage the write flush as we may have not yet
1120 * retired the buffer.
1121 */
1122 if (obj->last_write_seqno &&
1123 i915_seqno_passed(seqno, obj->last_write_seqno)) {
1124 obj->last_write_seqno = 0;
1125 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1126 }
1127
1128 return 0;
1129}
1130
Chris Wilson3236f572012-08-24 09:35:09 +01001131/* A nonblocking variant of the above wait. This is a highly dangerous routine
1132 * as the object state may change during this call.
1133 */
1134static __must_check int
1135i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
1136 bool readonly)
1137{
1138 struct drm_device *dev = obj->base.dev;
1139 struct drm_i915_private *dev_priv = dev->dev_private;
1140 struct intel_ring_buffer *ring = obj->ring;
1141 u32 seqno;
1142 int ret;
1143
1144 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1145 BUG_ON(!dev_priv->mm.interruptible);
1146
1147 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1148 if (seqno == 0)
1149 return 0;
1150
1151 ret = i915_gem_check_wedge(dev_priv, true);
1152 if (ret)
1153 return ret;
1154
1155 ret = i915_gem_check_olr(ring, seqno);
1156 if (ret)
1157 return ret;
1158
1159 mutex_unlock(&dev->struct_mutex);
1160 ret = __wait_seqno(ring, seqno, true, NULL);
1161 mutex_lock(&dev->struct_mutex);
1162
1163 i915_gem_retire_requests_ring(ring);
1164
1165 /* Manually manage the write flush as we may have not yet
1166 * retired the buffer.
1167 */
1168 if (obj->last_write_seqno &&
1169 i915_seqno_passed(seqno, obj->last_write_seqno)) {
1170 obj->last_write_seqno = 0;
1171 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1172 }
1173
1174 return ret;
1175}
1176
Eric Anholt673a3942008-07-30 12:06:12 -07001177/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001178 * Called when user space prepares to use an object with the CPU, either
1179 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001180 */
1181int
1182i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001183 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001184{
1185 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001186 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001187 uint32_t read_domains = args->read_domains;
1188 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001189 int ret;
1190
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001191 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001192 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001193 return -EINVAL;
1194
Chris Wilson21d509e2009-06-06 09:46:02 +01001195 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001196 return -EINVAL;
1197
1198 /* Having something in the write domain implies it's in the read
1199 * domain, and only that read domain. Enforce that in the request.
1200 */
1201 if (write_domain != 0 && read_domains != write_domain)
1202 return -EINVAL;
1203
Chris Wilson76c1dec2010-09-25 11:22:51 +01001204 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001205 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001206 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001207
Chris Wilson05394f32010-11-08 19:18:58 +00001208 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001209 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001210 ret = -ENOENT;
1211 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001212 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001213
Chris Wilson3236f572012-08-24 09:35:09 +01001214 /* Try to flush the object off the GPU without holding the lock.
1215 * We will repeat the flush holding the lock in the normal manner
1216 * to catch cases where we are gazumped.
1217 */
1218 ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
1219 if (ret)
1220 goto unref;
1221
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001222 if (read_domains & I915_GEM_DOMAIN_GTT) {
1223 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001224
1225 /* Silently promote "you're not bound, there was nothing to do"
1226 * to success, since the client was just asking us to
1227 * make sure everything was done.
1228 */
1229 if (ret == -EINVAL)
1230 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001231 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001232 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001233 }
1234
Chris Wilson3236f572012-08-24 09:35:09 +01001235unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001236 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001237unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001238 mutex_unlock(&dev->struct_mutex);
1239 return ret;
1240}
1241
1242/**
1243 * Called when user space has done writes to this buffer
1244 */
1245int
1246i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001247 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001248{
1249 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001250 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001251 int ret = 0;
1252
Chris Wilson76c1dec2010-09-25 11:22:51 +01001253 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001254 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001255 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001256
Chris Wilson05394f32010-11-08 19:18:58 +00001257 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001258 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001259 ret = -ENOENT;
1260 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001261 }
1262
Eric Anholt673a3942008-07-30 12:06:12 -07001263 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +00001264 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001265 i915_gem_object_flush_cpu_write_domain(obj);
1266
Chris Wilson05394f32010-11-08 19:18:58 +00001267 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001268unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001269 mutex_unlock(&dev->struct_mutex);
1270 return ret;
1271}
1272
1273/**
1274 * Maps the contents of an object, returning the address it is mapped
1275 * into.
1276 *
1277 * While the mapping holds a reference on the contents of the object, it doesn't
1278 * imply a ref on the object itself.
1279 */
1280int
1281i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001282 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001283{
1284 struct drm_i915_gem_mmap *args = data;
1285 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001286 unsigned long addr;
1287
Chris Wilson05394f32010-11-08 19:18:58 +00001288 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001289 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001290 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001291
Daniel Vetter1286ff72012-05-10 15:25:09 +02001292 /* prime objects have no backing filp to GEM mmap
1293 * pages from.
1294 */
1295 if (!obj->filp) {
1296 drm_gem_object_unreference_unlocked(obj);
1297 return -EINVAL;
1298 }
1299
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001300 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001301 PROT_READ | PROT_WRITE, MAP_SHARED,
1302 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001303 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001304 if (IS_ERR((void *)addr))
1305 return addr;
1306
1307 args->addr_ptr = (uint64_t) addr;
1308
1309 return 0;
1310}
1311
Jesse Barnesde151cf2008-11-12 10:03:55 -08001312/**
1313 * i915_gem_fault - fault a page into the GTT
1314 * vma: VMA in question
1315 * vmf: fault info
1316 *
1317 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1318 * from userspace. The fault handler takes care of binding the object to
1319 * the GTT (if needed), allocating and programming a fence register (again,
1320 * only if needed based on whether the old reg is still valid or the object
1321 * is tiled) and inserting a new PTE into the faulting process.
1322 *
1323 * Note that the faulting process may involve evicting existing objects
1324 * from the GTT and/or fence registers to make room. So performance may
1325 * suffer if the GTT working set is large or there are few fence registers
1326 * left.
1327 */
1328int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1329{
Chris Wilson05394f32010-11-08 19:18:58 +00001330 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1331 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001332 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001333 pgoff_t page_offset;
1334 unsigned long pfn;
1335 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001336 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001337
1338 /* We don't use vmf->pgoff since that has the fake offset */
1339 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1340 PAGE_SHIFT;
1341
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001342 ret = i915_mutex_lock_interruptible(dev);
1343 if (ret)
1344 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001345
Chris Wilsondb53a302011-02-03 11:57:46 +00001346 trace_i915_gem_object_fault(obj, page_offset, true, write);
1347
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001348 /* Now bind it into the GTT if needed */
Chris Wilson919926a2010-11-12 13:42:53 +00001349 if (!obj->map_and_fenceable) {
1350 ret = i915_gem_object_unbind(obj);
1351 if (ret)
1352 goto unlock;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001353 }
Chris Wilson05394f32010-11-08 19:18:58 +00001354 if (!obj->gtt_space) {
Chris Wilson86a1ee22012-08-11 15:41:04 +01001355 ret = i915_gem_object_bind_to_gtt(obj, 0, true, false);
Chris Wilsonc7150892009-09-23 00:43:56 +01001356 if (ret)
1357 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001358
Eric Anholte92d03b2011-06-14 16:43:09 -07001359 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1360 if (ret)
1361 goto unlock;
1362 }
Chris Wilson4a684a42010-10-28 14:44:08 +01001363
Daniel Vetter74898d72012-02-15 23:50:22 +01001364 if (!obj->has_global_gtt_mapping)
1365 i915_gem_gtt_bind_object(obj, obj->cache_level);
1366
Chris Wilson06d98132012-04-17 15:31:24 +01001367 ret = i915_gem_object_get_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001368 if (ret)
1369 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001370
Chris Wilson05394f32010-11-08 19:18:58 +00001371 if (i915_gem_object_is_inactive(obj))
1372 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilson7d1c4802010-08-07 21:45:03 +01001373
Chris Wilson6299f992010-11-24 12:23:44 +00001374 obj->fault_mappable = true;
1375
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001376 pfn = ((dev_priv->mm.gtt_base_addr + obj->gtt_offset) >> PAGE_SHIFT) +
Jesse Barnesde151cf2008-11-12 10:03:55 -08001377 page_offset;
1378
1379 /* Finally, remap it using the new GTT offset */
1380 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc7150892009-09-23 00:43:56 +01001381unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001382 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001383out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001384 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001385 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001386 /* If this -EIO is due to a gpu hang, give the reset code a
1387 * chance to clean up the mess. Otherwise return the proper
1388 * SIGBUS. */
1389 if (!atomic_read(&dev_priv->mm.wedged))
1390 return VM_FAULT_SIGBUS;
Chris Wilson045e7692010-11-07 09:18:22 +00001391 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001392 /* Give the error handler a chance to run and move the
1393 * objects off the GPU active list. Next time we service the
1394 * fault, we should be able to transition the page into the
1395 * GTT without touching the GPU (and so avoid further
1396 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1397 * with coherency, just lost writes.
1398 */
Chris Wilson045e7692010-11-07 09:18:22 +00001399 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001400 case 0:
1401 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001402 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001403 case -EBUSY:
1404 /*
1405 * EBUSY is ok: this just means that another thread
1406 * already did the job.
1407 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001408 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001409 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001410 return VM_FAULT_OOM;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001411 case -ENOSPC:
1412 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001413 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001414 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Chris Wilsonc7150892009-09-23 00:43:56 +01001415 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001416 }
1417}
1418
1419/**
Chris Wilson901782b2009-07-10 08:18:50 +01001420 * i915_gem_release_mmap - remove physical page mappings
1421 * @obj: obj in question
1422 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001423 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001424 * relinquish ownership of the pages back to the system.
1425 *
1426 * It is vital that we remove the page mapping if we have mapped a tiled
1427 * object through the GTT and then lose the fence register due to
1428 * resource pressure. Similarly if the object has been moved out of the
1429 * aperture, than pages mapped into userspace must be revoked. Removing the
1430 * mapping will then trigger a page fault on the next user access, allowing
1431 * fixup by i915_gem_fault().
1432 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001433void
Chris Wilson05394f32010-11-08 19:18:58 +00001434i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001435{
Chris Wilson6299f992010-11-24 12:23:44 +00001436 if (!obj->fault_mappable)
1437 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001438
Chris Wilsonf6e47882011-03-20 21:09:12 +00001439 if (obj->base.dev->dev_mapping)
1440 unmap_mapping_range(obj->base.dev->dev_mapping,
1441 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1442 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001443
Chris Wilson6299f992010-11-24 12:23:44 +00001444 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001445}
1446
Chris Wilson92b88ae2010-11-09 11:47:32 +00001447static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001448i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001449{
Chris Wilsone28f8712011-07-18 13:11:49 -07001450 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001451
1452 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001453 tiling_mode == I915_TILING_NONE)
1454 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001455
1456 /* Previous chips need a power-of-two fence region when tiling */
1457 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001458 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001459 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001460 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001461
Chris Wilsone28f8712011-07-18 13:11:49 -07001462 while (gtt_size < size)
1463 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001464
Chris Wilsone28f8712011-07-18 13:11:49 -07001465 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001466}
1467
Jesse Barnesde151cf2008-11-12 10:03:55 -08001468/**
1469 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1470 * @obj: object to check
1471 *
1472 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001473 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001474 */
1475static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001476i915_gem_get_gtt_alignment(struct drm_device *dev,
1477 uint32_t size,
1478 int tiling_mode)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001479{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001480 /*
1481 * Minimum alignment is 4k (GTT page size), but might be greater
1482 * if a fence register is needed for the object.
1483 */
Chris Wilsona00b10c2010-09-24 21:15:47 +01001484 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001485 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001486 return 4096;
1487
1488 /*
1489 * Previous chips need to be aligned to the size of the smallest
1490 * fence register that can contain the object.
1491 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001492 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001493}
1494
Daniel Vetter5e783302010-11-14 22:32:36 +01001495/**
1496 * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
1497 * unfenced object
Chris Wilsone28f8712011-07-18 13:11:49 -07001498 * @dev: the device
1499 * @size: size of the object
1500 * @tiling_mode: tiling mode of the object
Daniel Vetter5e783302010-11-14 22:32:36 +01001501 *
1502 * Return the required GTT alignment for an object, only taking into account
1503 * unfenced tiled surface requirements.
1504 */
Chris Wilson467cffb2011-03-07 10:42:03 +00001505uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001506i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1507 uint32_t size,
1508 int tiling_mode)
Daniel Vetter5e783302010-11-14 22:32:36 +01001509{
Daniel Vetter5e783302010-11-14 22:32:36 +01001510 /*
1511 * Minimum alignment is 4k (GTT page size) for sane hw.
1512 */
1513 if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001514 tiling_mode == I915_TILING_NONE)
Daniel Vetter5e783302010-11-14 22:32:36 +01001515 return 4096;
1516
Chris Wilsone28f8712011-07-18 13:11:49 -07001517 /* Previous hardware however needs to be aligned to a power-of-two
1518 * tile height. The simplest method for determining this is to reuse
1519 * the power-of-tile object size.
Daniel Vetter5e783302010-11-14 22:32:36 +01001520 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001521 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Daniel Vetter5e783302010-11-14 22:32:36 +01001522}
1523
Chris Wilsond8cb5082012-08-11 15:41:03 +01001524static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1525{
1526 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1527 int ret;
1528
1529 if (obj->base.map_list.map)
1530 return 0;
1531
1532 ret = drm_gem_create_mmap_offset(&obj->base);
1533 if (ret != -ENOSPC)
1534 return ret;
1535
1536 /* Badly fragmented mmap space? The only way we can recover
1537 * space is by destroying unwanted objects. We can't randomly release
1538 * mmap_offsets as userspace expects them to be persistent for the
1539 * lifetime of the objects. The closest we can is to release the
1540 * offsets on purgeable objects by truncating it and marking it purged,
1541 * which prevents userspace from ever using that object again.
1542 */
1543 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1544 ret = drm_gem_create_mmap_offset(&obj->base);
1545 if (ret != -ENOSPC)
1546 return ret;
1547
1548 i915_gem_shrink_all(dev_priv);
1549 return drm_gem_create_mmap_offset(&obj->base);
1550}
1551
1552static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1553{
1554 if (!obj->base.map_list.map)
1555 return;
1556
1557 drm_gem_free_mmap_offset(&obj->base);
1558}
1559
Jesse Barnesde151cf2008-11-12 10:03:55 -08001560int
Dave Airlieff72145b2011-02-07 12:16:14 +10001561i915_gem_mmap_gtt(struct drm_file *file,
1562 struct drm_device *dev,
1563 uint32_t handle,
1564 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001565{
Chris Wilsonda761a62010-10-27 17:37:08 +01001566 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001567 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001568 int ret;
1569
Chris Wilson76c1dec2010-09-25 11:22:51 +01001570 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001571 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001572 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001573
Dave Airlieff72145b2011-02-07 12:16:14 +10001574 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001575 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001576 ret = -ENOENT;
1577 goto unlock;
1578 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001579
Chris Wilson05394f32010-11-08 19:18:58 +00001580 if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001581 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001582 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001583 }
1584
Chris Wilson05394f32010-11-08 19:18:58 +00001585 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001586 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001587 ret = -EINVAL;
1588 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001589 }
1590
Chris Wilsond8cb5082012-08-11 15:41:03 +01001591 ret = i915_gem_object_create_mmap_offset(obj);
1592 if (ret)
1593 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001594
Dave Airlieff72145b2011-02-07 12:16:14 +10001595 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001596
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001597out:
Chris Wilson05394f32010-11-08 19:18:58 +00001598 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001599unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001600 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001601 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001602}
1603
Dave Airlieff72145b2011-02-07 12:16:14 +10001604/**
1605 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1606 * @dev: DRM device
1607 * @data: GTT mapping ioctl data
1608 * @file: GEM object info
1609 *
1610 * Simply returns the fake offset to userspace so it can mmap it.
1611 * The mmap call will end up in drm_gem_mmap(), which will set things
1612 * up so we can get faults in the handler above.
1613 *
1614 * The fault handler will take care of binding the object into the GTT
1615 * (since it may have been evicted to make room for something), allocating
1616 * a fence register, and mapping the appropriate aperture address into
1617 * userspace.
1618 */
1619int
1620i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1621 struct drm_file *file)
1622{
1623 struct drm_i915_gem_mmap_gtt *args = data;
1624
Dave Airlieff72145b2011-02-07 12:16:14 +10001625 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1626}
1627
Daniel Vetter225067e2012-08-20 10:23:20 +02001628/* Immediately discard the backing storage */
1629static void
1630i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001631{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001632 struct inode *inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001633
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001634 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001635
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001636 if (obj->base.filp == NULL)
1637 return;
1638
Daniel Vetter225067e2012-08-20 10:23:20 +02001639 /* Our goal here is to return as much of the memory as
1640 * is possible back to the system as we are called from OOM.
1641 * To do this we must instruct the shmfs to drop all of its
1642 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001643 */
Chris Wilson05394f32010-11-08 19:18:58 +00001644 inode = obj->base.filp->f_path.dentry->d_inode;
Daniel Vetter225067e2012-08-20 10:23:20 +02001645 shmem_truncate_range(inode, 0, (loff_t)-1);
Hugh Dickins5949eac2011-06-27 16:18:18 -07001646
Daniel Vetter225067e2012-08-20 10:23:20 +02001647 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001648}
1649
Daniel Vetter225067e2012-08-20 10:23:20 +02001650static inline int
1651i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1652{
1653 return obj->madv == I915_MADV_DONTNEED;
1654}
1655
Chris Wilson37e680a2012-06-07 15:38:42 +01001656static void
Chris Wilson05394f32010-11-08 19:18:58 +00001657i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001658{
Chris Wilson05394f32010-11-08 19:18:58 +00001659 int page_count = obj->base.size / PAGE_SIZE;
Chris Wilson9da3da62012-06-01 15:20:22 +01001660 struct scatterlist *sg;
Chris Wilson6c085a72012-08-20 11:40:46 +02001661 int ret, i;
Eric Anholt673a3942008-07-30 12:06:12 -07001662
Chris Wilson05394f32010-11-08 19:18:58 +00001663 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001664
Chris Wilson6c085a72012-08-20 11:40:46 +02001665 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1666 if (ret) {
1667 /* In the event of a disaster, abandon all caches and
1668 * hope for the best.
1669 */
1670 WARN_ON(ret != -EIO);
1671 i915_gem_clflush_object(obj);
1672 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1673 }
1674
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001675 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001676 i915_gem_object_save_bit_17_swizzle(obj);
1677
Chris Wilson05394f32010-11-08 19:18:58 +00001678 if (obj->madv == I915_MADV_DONTNEED)
1679 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001680
Chris Wilson9da3da62012-06-01 15:20:22 +01001681 for_each_sg(obj->pages->sgl, sg, page_count, i) {
1682 struct page *page = sg_page(sg);
1683
Chris Wilson05394f32010-11-08 19:18:58 +00001684 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001685 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001686
Chris Wilson05394f32010-11-08 19:18:58 +00001687 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001688 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001689
Chris Wilson9da3da62012-06-01 15:20:22 +01001690 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001691 }
Chris Wilson05394f32010-11-08 19:18:58 +00001692 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001693
Chris Wilson9da3da62012-06-01 15:20:22 +01001694 sg_free_table(obj->pages);
1695 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001696}
1697
1698static int
1699i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1700{
1701 const struct drm_i915_gem_object_ops *ops = obj->ops;
1702
Chris Wilson2f745ad2012-09-04 21:02:58 +01001703 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001704 return 0;
1705
1706 BUG_ON(obj->gtt_space);
1707
Chris Wilsona5570172012-09-04 21:02:54 +01001708 if (obj->pages_pin_count)
1709 return -EBUSY;
1710
Chris Wilson37e680a2012-06-07 15:38:42 +01001711 ops->put_pages(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001712 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001713
1714 list_del(&obj->gtt_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02001715 if (i915_gem_object_is_purgeable(obj))
1716 i915_gem_object_truncate(obj);
1717
1718 return 0;
1719}
1720
1721static long
1722i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1723{
1724 struct drm_i915_gem_object *obj, *next;
1725 long count = 0;
1726
1727 list_for_each_entry_safe(obj, next,
1728 &dev_priv->mm.unbound_list,
1729 gtt_list) {
1730 if (i915_gem_object_is_purgeable(obj) &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001731 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001732 count += obj->base.size >> PAGE_SHIFT;
1733 if (count >= target)
1734 return count;
1735 }
1736 }
1737
1738 list_for_each_entry_safe(obj, next,
1739 &dev_priv->mm.inactive_list,
1740 mm_list) {
1741 if (i915_gem_object_is_purgeable(obj) &&
1742 i915_gem_object_unbind(obj) == 0 &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001743 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001744 count += obj->base.size >> PAGE_SHIFT;
1745 if (count >= target)
1746 return count;
1747 }
1748 }
1749
1750 return count;
1751}
1752
1753static void
1754i915_gem_shrink_all(struct drm_i915_private *dev_priv)
1755{
1756 struct drm_i915_gem_object *obj, *next;
1757
1758 i915_gem_evict_everything(dev_priv->dev);
1759
1760 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list, gtt_list)
Chris Wilson37e680a2012-06-07 15:38:42 +01001761 i915_gem_object_put_pages(obj);
Daniel Vetter225067e2012-08-20 10:23:20 +02001762}
1763
Chris Wilson37e680a2012-06-07 15:38:42 +01001764static int
Chris Wilson6c085a72012-08-20 11:40:46 +02001765i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001766{
Chris Wilson6c085a72012-08-20 11:40:46 +02001767 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001768 int page_count, i;
1769 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01001770 struct sg_table *st;
1771 struct scatterlist *sg;
Eric Anholt673a3942008-07-30 12:06:12 -07001772 struct page *page;
Chris Wilson6c085a72012-08-20 11:40:46 +02001773 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07001774
Chris Wilson6c085a72012-08-20 11:40:46 +02001775 /* Assert that the object is not currently in any GPU domain. As it
1776 * wasn't in the GTT, there shouldn't be any way it could have been in
1777 * a GPU cache
1778 */
1779 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
1780 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
1781
Chris Wilson9da3da62012-06-01 15:20:22 +01001782 st = kmalloc(sizeof(*st), GFP_KERNEL);
1783 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07001784 return -ENOMEM;
1785
Chris Wilson9da3da62012-06-01 15:20:22 +01001786 page_count = obj->base.size / PAGE_SIZE;
1787 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
1788 sg_free_table(st);
1789 kfree(st);
1790 return -ENOMEM;
1791 }
1792
1793 /* Get the list of pages out of our struct file. They'll be pinned
1794 * at this point until we release them.
1795 *
1796 * Fail silently without starting the shrinker
1797 */
Chris Wilson6c085a72012-08-20 11:40:46 +02001798 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
1799 gfp = mapping_gfp_mask(mapping);
Sedat Dilekd7c3b932012-08-27 14:02:37 +02001800 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Chris Wilson6c085a72012-08-20 11:40:46 +02001801 gfp &= ~(__GFP_IO | __GFP_WAIT);
Chris Wilson9da3da62012-06-01 15:20:22 +01001802 for_each_sg(st->sgl, sg, page_count, i) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001803 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1804 if (IS_ERR(page)) {
1805 i915_gem_purge(dev_priv, page_count);
1806 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1807 }
1808 if (IS_ERR(page)) {
1809 /* We've tried hard to allocate the memory by reaping
1810 * our own buffer, now let the real VM do its job and
1811 * go down in flames if truly OOM.
1812 */
Sedat Dilekd7c3b932012-08-27 14:02:37 +02001813 gfp &= ~(__GFP_NORETRY | __GFP_NOWARN);
Chris Wilson6c085a72012-08-20 11:40:46 +02001814 gfp |= __GFP_IO | __GFP_WAIT;
1815
1816 i915_gem_shrink_all(dev_priv);
1817 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1818 if (IS_ERR(page))
1819 goto err_pages;
1820
Sedat Dilekd7c3b932012-08-27 14:02:37 +02001821 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Chris Wilson6c085a72012-08-20 11:40:46 +02001822 gfp &= ~(__GFP_IO | __GFP_WAIT);
1823 }
Eric Anholt673a3942008-07-30 12:06:12 -07001824
Chris Wilson9da3da62012-06-01 15:20:22 +01001825 sg_set_page(sg, page, PAGE_SIZE, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07001826 }
1827
Chris Wilson74ce6b62012-10-19 15:51:06 +01001828 obj->pages = st;
1829
Eric Anholt673a3942008-07-30 12:06:12 -07001830 if (i915_gem_object_needs_bit17_swizzle(obj))
1831 i915_gem_object_do_bit_17_swizzle(obj);
1832
1833 return 0;
1834
1835err_pages:
Chris Wilson9da3da62012-06-01 15:20:22 +01001836 for_each_sg(st->sgl, sg, i, page_count)
1837 page_cache_release(sg_page(sg));
1838 sg_free_table(st);
1839 kfree(st);
Eric Anholt673a3942008-07-30 12:06:12 -07001840 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001841}
1842
Chris Wilson37e680a2012-06-07 15:38:42 +01001843/* Ensure that the associated pages are gathered from the backing storage
1844 * and pinned into our object. i915_gem_object_get_pages() may be called
1845 * multiple times before they are released by a single call to
1846 * i915_gem_object_put_pages() - once the pages are no longer referenced
1847 * either as a result of memory pressure (reaping pages under the shrinker)
1848 * or as the object is itself released.
1849 */
1850int
1851i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
1852{
1853 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1854 const struct drm_i915_gem_object_ops *ops = obj->ops;
1855 int ret;
1856
Chris Wilson2f745ad2012-09-04 21:02:58 +01001857 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01001858 return 0;
1859
Chris Wilsona5570172012-09-04 21:02:54 +01001860 BUG_ON(obj->pages_pin_count);
1861
Chris Wilson37e680a2012-06-07 15:38:42 +01001862 ret = ops->get_pages(obj);
1863 if (ret)
1864 return ret;
1865
1866 list_add_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
1867 return 0;
1868}
1869
Chris Wilson54cf91d2010-11-25 18:00:26 +00001870void
Chris Wilson05394f32010-11-08 19:18:58 +00001871i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001872 struct intel_ring_buffer *ring,
1873 u32 seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07001874{
Chris Wilson05394f32010-11-08 19:18:58 +00001875 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001876 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter617dbe22010-02-11 22:16:02 +01001877
Zou Nan hai852835f2010-05-21 09:08:56 +08001878 BUG_ON(ring == NULL);
Chris Wilson05394f32010-11-08 19:18:58 +00001879 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001880
1881 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001882 if (!obj->active) {
1883 drm_gem_object_reference(&obj->base);
1884 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001885 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001886
Eric Anholt673a3942008-07-30 12:06:12 -07001887 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson05394f32010-11-08 19:18:58 +00001888 list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
1889 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001890
Chris Wilson0201f1e2012-07-20 12:41:01 +01001891 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00001892
Chris Wilsoncaea7472010-11-12 13:53:37 +00001893 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00001894 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001895
Chris Wilson7dd49062012-03-21 10:48:18 +00001896 /* Bump MRU to take account of the delayed flush */
1897 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1898 struct drm_i915_fence_reg *reg;
1899
1900 reg = &dev_priv->fence_regs[obj->fence_reg];
1901 list_move_tail(&reg->lru_list,
1902 &dev_priv->mm.fence_list);
1903 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00001904 }
1905}
1906
1907static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00001908i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1909{
1910 struct drm_device *dev = obj->base.dev;
1911 struct drm_i915_private *dev_priv = dev->dev_private;
1912
Chris Wilson65ce3022012-07-20 12:41:02 +01001913 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001914 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01001915
Chris Wilsonf047e392012-07-21 12:31:41 +01001916 if (obj->pin_count) /* are we a framebuffer? */
1917 intel_mark_fb_idle(obj);
1918
1919 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1920
Chris Wilson65ce3022012-07-20 12:41:02 +01001921 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001922 obj->ring = NULL;
1923
Chris Wilson65ce3022012-07-20 12:41:02 +01001924 obj->last_read_seqno = 0;
1925 obj->last_write_seqno = 0;
1926 obj->base.write_domain = 0;
1927
1928 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001929 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001930
1931 obj->active = 0;
1932 drm_gem_object_unreference(&obj->base);
1933
1934 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001935}
Eric Anholt673a3942008-07-30 12:06:12 -07001936
Daniel Vetter53d227f2012-01-25 16:32:49 +01001937static u32
1938i915_gem_get_seqno(struct drm_device *dev)
1939{
1940 drm_i915_private_t *dev_priv = dev->dev_private;
1941 u32 seqno = dev_priv->next_seqno;
1942
1943 /* reserve 0 for non-seqno */
1944 if (++dev_priv->next_seqno == 0)
1945 dev_priv->next_seqno = 1;
1946
1947 return seqno;
1948}
1949
1950u32
1951i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
1952{
1953 if (ring->outstanding_lazy_request == 0)
1954 ring->outstanding_lazy_request = i915_gem_get_seqno(ring->dev);
1955
1956 return ring->outstanding_lazy_request;
1957}
1958
Chris Wilson3cce4692010-10-27 16:11:02 +01001959int
Chris Wilsondb53a302011-02-03 11:57:46 +00001960i915_add_request(struct intel_ring_buffer *ring,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001961 struct drm_file *file,
Chris Wilsonacb868d2012-09-26 13:47:30 +01001962 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07001963{
Chris Wilsondb53a302011-02-03 11:57:46 +00001964 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01001965 struct drm_i915_gem_request *request;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001966 u32 request_ring_position;
Chris Wilsonacb868d2012-09-26 13:47:30 +01001967 u32 seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001968 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01001969 int ret;
1970
Daniel Vettercc889e02012-06-13 20:45:19 +02001971 /*
1972 * Emit any outstanding flushes - execbuf can fail to emit the flush
1973 * after having emitted the batchbuffer command. Hence we need to fix
1974 * things up similar to emitting the lazy request. The difference here
1975 * is that the flush _must_ happen before the next request, no matter
1976 * what.
1977 */
Chris Wilsona7b97612012-07-20 12:41:08 +01001978 ret = intel_ring_flush_all_caches(ring);
1979 if (ret)
1980 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02001981
Chris Wilsonacb868d2012-09-26 13:47:30 +01001982 request = kmalloc(sizeof(*request), GFP_KERNEL);
1983 if (request == NULL)
1984 return -ENOMEM;
Chris Wilson3bb73ab2012-07-20 12:40:59 +01001985
Daniel Vetter53d227f2012-01-25 16:32:49 +01001986 seqno = i915_gem_next_request_seqno(ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001987
Chris Wilsona71d8d92012-02-15 11:25:36 +00001988 /* Record the position of the start of the request so that
1989 * should we detect the updated seqno part-way through the
1990 * GPU processing the request, we never over-estimate the
1991 * position of the head.
1992 */
1993 request_ring_position = intel_ring_get_tail(ring);
1994
Chris Wilson3cce4692010-10-27 16:11:02 +01001995 ret = ring->add_request(ring, &seqno);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01001996 if (ret) {
1997 kfree(request);
1998 return ret;
1999 }
Eric Anholt673a3942008-07-30 12:06:12 -07002000
Chris Wilsondb53a302011-02-03 11:57:46 +00002001 trace_i915_gem_request_add(ring, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07002002
2003 request->seqno = seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08002004 request->ring = ring;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002005 request->tail = request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07002006 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002007 was_empty = list_empty(&ring->request_list);
2008 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002009 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002010
Chris Wilsondb53a302011-02-03 11:57:46 +00002011 if (file) {
2012 struct drm_i915_file_private *file_priv = file->driver_priv;
2013
Chris Wilson1c255952010-09-26 11:03:27 +01002014 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002015 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002016 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002017 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002018 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002019 }
Eric Anholt673a3942008-07-30 12:06:12 -07002020
Daniel Vetter5391d0c2012-01-25 14:03:57 +01002021 ring->outstanding_lazy_request = 0;
Chris Wilsondb53a302011-02-03 11:57:46 +00002022
Ben Gamarif65d9422009-09-14 17:48:44 -04002023 if (!dev_priv->mm.suspended) {
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002024 if (i915_enable_hangcheck) {
2025 mod_timer(&dev_priv->hangcheck_timer,
2026 jiffies +
2027 msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
2028 }
Chris Wilsonf047e392012-07-21 12:31:41 +01002029 if (was_empty) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01002030 queue_delayed_work(dev_priv->wq,
2031 &dev_priv->mm.retire_work, HZ);
Chris Wilsonf047e392012-07-21 12:31:41 +01002032 intel_mark_busy(dev_priv->dev);
2033 }
Ben Gamarif65d9422009-09-14 17:48:44 -04002034 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002035
Chris Wilsonacb868d2012-09-26 13:47:30 +01002036 if (out_seqno)
2037 *out_seqno = seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002038 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002039}
2040
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002041static inline void
2042i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002043{
Chris Wilson1c255952010-09-26 11:03:27 +01002044 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002045
Chris Wilson1c255952010-09-26 11:03:27 +01002046 if (!file_priv)
2047 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002048
Chris Wilson1c255952010-09-26 11:03:27 +01002049 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00002050 if (request->file_priv) {
2051 list_del(&request->client_list);
2052 request->file_priv = NULL;
2053 }
Chris Wilson1c255952010-09-26 11:03:27 +01002054 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002055}
2056
Chris Wilsondfaae392010-09-22 10:31:52 +01002057static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
2058 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002059{
Chris Wilsondfaae392010-09-22 10:31:52 +01002060 while (!list_empty(&ring->request_list)) {
2061 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01002062
Chris Wilsondfaae392010-09-22 10:31:52 +01002063 request = list_first_entry(&ring->request_list,
2064 struct drm_i915_gem_request,
2065 list);
2066
2067 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002068 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01002069 kfree(request);
2070 }
2071
2072 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002073 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002074
Chris Wilson05394f32010-11-08 19:18:58 +00002075 obj = list_first_entry(&ring->active_list,
2076 struct drm_i915_gem_object,
2077 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002078
Chris Wilson05394f32010-11-08 19:18:58 +00002079 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002080 }
Eric Anholt673a3942008-07-30 12:06:12 -07002081}
2082
Chris Wilson312817a2010-11-22 11:50:11 +00002083static void i915_gem_reset_fences(struct drm_device *dev)
2084{
2085 struct drm_i915_private *dev_priv = dev->dev_private;
2086 int i;
2087
Daniel Vetter4b9de732011-10-09 21:52:02 +02002088 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002089 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002090
Chris Wilsonada726c2012-04-17 15:31:32 +01002091 i915_gem_write_fence(dev, i, NULL);
Chris Wilson7d2cb392010-11-27 17:38:29 +00002092
Chris Wilsonada726c2012-04-17 15:31:32 +01002093 if (reg->obj)
2094 i915_gem_object_fence_lost(reg->obj);
Chris Wilson7d2cb392010-11-27 17:38:29 +00002095
Chris Wilsonada726c2012-04-17 15:31:32 +01002096 reg->pin_count = 0;
2097 reg->obj = NULL;
2098 INIT_LIST_HEAD(&reg->lru_list);
Chris Wilson312817a2010-11-22 11:50:11 +00002099 }
Chris Wilsonada726c2012-04-17 15:31:32 +01002100
2101 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson312817a2010-11-22 11:50:11 +00002102}
2103
Chris Wilson069efc12010-09-30 16:53:18 +01002104void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002105{
Chris Wilsondfaae392010-09-22 10:31:52 +01002106 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002107 struct drm_i915_gem_object *obj;
Chris Wilsonb4519512012-05-11 14:29:30 +01002108 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002109 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002110
Chris Wilsonb4519512012-05-11 14:29:30 +01002111 for_each_ring(ring, dev_priv, i)
2112 i915_gem_reset_ring_lists(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002113
Chris Wilsondfaae392010-09-22 10:31:52 +01002114 /* Move everything out of the GPU domains to ensure we do any
2115 * necessary invalidation upon reuse.
2116 */
Chris Wilson05394f32010-11-08 19:18:58 +00002117 list_for_each_entry(obj,
Chris Wilson77f01232010-09-19 12:31:36 +01002118 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01002119 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01002120 {
Chris Wilson05394f32010-11-08 19:18:58 +00002121 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson77f01232010-09-19 12:31:36 +01002122 }
Chris Wilson069efc12010-09-30 16:53:18 +01002123
2124 /* The fence registers are invalidated so clear them out */
Chris Wilson312817a2010-11-22 11:50:11 +00002125 i915_gem_reset_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002126}
2127
2128/**
2129 * This function clears the request list as sequence numbers are passed.
2130 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002131void
Chris Wilsondb53a302011-02-03 11:57:46 +00002132i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002133{
Eric Anholt673a3942008-07-30 12:06:12 -07002134 uint32_t seqno;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002135 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002136
Chris Wilsondb53a302011-02-03 11:57:46 +00002137 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002138 return;
2139
Chris Wilsondb53a302011-02-03 11:57:46 +00002140 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002141
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002142 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002143
Chris Wilson076e2c02011-01-21 10:07:18 +00002144 for (i = 0; i < ARRAY_SIZE(ring->sync_seqno); i++)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002145 if (seqno >= ring->sync_seqno[i])
2146 ring->sync_seqno[i] = 0;
2147
Zou Nan hai852835f2010-05-21 09:08:56 +08002148 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002149 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002150
Zou Nan hai852835f2010-05-21 09:08:56 +08002151 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002152 struct drm_i915_gem_request,
2153 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002154
Chris Wilsondfaae392010-09-22 10:31:52 +01002155 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002156 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002157
Chris Wilsondb53a302011-02-03 11:57:46 +00002158 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002159 /* We know the GPU must have read the request to have
2160 * sent us the seqno + interrupt, so use the position
2161 * of tail of the request to update the last known position
2162 * of the GPU head.
2163 */
2164 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002165
2166 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002167 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002168 kfree(request);
2169 }
2170
2171 /* Move any buffers on the active list that are no longer referenced
2172 * by the ringbuffer to the flushing/inactive lists as appropriate.
2173 */
2174 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002175 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002176
Akshay Joshi0206e352011-08-16 15:34:10 -04002177 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00002178 struct drm_i915_gem_object,
2179 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002180
Chris Wilson0201f1e2012-07-20 12:41:01 +01002181 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002182 break;
2183
Chris Wilson65ce3022012-07-20 12:41:02 +01002184 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002185 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002186
Chris Wilsondb53a302011-02-03 11:57:46 +00002187 if (unlikely(ring->trace_irq_seqno &&
2188 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002189 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002190 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002191 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002192
Chris Wilsondb53a302011-02-03 11:57:46 +00002193 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002194}
2195
2196void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002197i915_gem_retire_requests(struct drm_device *dev)
2198{
2199 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002200 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002201 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002202
Chris Wilsonb4519512012-05-11 14:29:30 +01002203 for_each_ring(ring, dev_priv, i)
2204 i915_gem_retire_requests_ring(ring);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002205}
2206
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002207static void
Eric Anholt673a3942008-07-30 12:06:12 -07002208i915_gem_retire_work_handler(struct work_struct *work)
2209{
2210 drm_i915_private_t *dev_priv;
2211 struct drm_device *dev;
Chris Wilsonb4519512012-05-11 14:29:30 +01002212 struct intel_ring_buffer *ring;
Chris Wilson0a587052011-01-09 21:05:44 +00002213 bool idle;
2214 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002215
2216 dev_priv = container_of(work, drm_i915_private_t,
2217 mm.retire_work.work);
2218 dev = dev_priv->dev;
2219
Chris Wilson891b48c2010-09-29 12:26:37 +01002220 /* Come back later if the device is busy... */
2221 if (!mutex_trylock(&dev->struct_mutex)) {
2222 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
2223 return;
2224 }
2225
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002226 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002227
Chris Wilson0a587052011-01-09 21:05:44 +00002228 /* Send a periodic flush down the ring so we don't hold onto GEM
2229 * objects indefinitely.
2230 */
2231 idle = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002232 for_each_ring(ring, dev_priv, i) {
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002233 if (ring->gpu_caches_dirty)
2234 i915_add_request(ring, NULL, NULL);
Chris Wilson0a587052011-01-09 21:05:44 +00002235
2236 idle &= list_empty(&ring->request_list);
2237 }
2238
2239 if (!dev_priv->mm.suspended && !idle)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07002240 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
Chris Wilsonf047e392012-07-21 12:31:41 +01002241 if (idle)
2242 intel_mark_idle(dev);
Chris Wilson0a587052011-01-09 21:05:44 +00002243
Eric Anholt673a3942008-07-30 12:06:12 -07002244 mutex_unlock(&dev->struct_mutex);
2245}
2246
Ben Widawsky5816d642012-04-11 11:18:19 -07002247/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002248 * Ensures that an object will eventually get non-busy by flushing any required
2249 * write domains, emitting any outstanding lazy request and retiring and
2250 * completed requests.
2251 */
2252static int
2253i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2254{
2255 int ret;
2256
2257 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002258 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002259 if (ret)
2260 return ret;
Chris Wilson0201f1e2012-07-20 12:41:01 +01002261
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002262 i915_gem_retire_requests_ring(obj->ring);
2263 }
2264
2265 return 0;
2266}
2267
2268/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002269 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2270 * @DRM_IOCTL_ARGS: standard ioctl arguments
2271 *
2272 * Returns 0 if successful, else an error is returned with the remaining time in
2273 * the timeout parameter.
2274 * -ETIME: object is still busy after timeout
2275 * -ERESTARTSYS: signal interrupted the wait
2276 * -ENONENT: object doesn't exist
2277 * Also possible, but rare:
2278 * -EAGAIN: GPU wedged
2279 * -ENOMEM: damn
2280 * -ENODEV: Internal IRQ fail
2281 * -E?: The add request failed
2282 *
2283 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2284 * non-zero timeout parameter the wait ioctl will wait for the given number of
2285 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2286 * without holding struct_mutex the object may become re-busied before this
2287 * function completes. A similar but shorter * race condition exists in the busy
2288 * ioctl
2289 */
2290int
2291i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2292{
2293 struct drm_i915_gem_wait *args = data;
2294 struct drm_i915_gem_object *obj;
2295 struct intel_ring_buffer *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002296 struct timespec timeout_stack, *timeout = NULL;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002297 u32 seqno = 0;
2298 int ret = 0;
2299
Ben Widawskyeac1f142012-06-05 15:24:24 -07002300 if (args->timeout_ns >= 0) {
2301 timeout_stack = ns_to_timespec(args->timeout_ns);
2302 timeout = &timeout_stack;
2303 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002304
2305 ret = i915_mutex_lock_interruptible(dev);
2306 if (ret)
2307 return ret;
2308
2309 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2310 if (&obj->base == NULL) {
2311 mutex_unlock(&dev->struct_mutex);
2312 return -ENOENT;
2313 }
2314
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002315 /* Need to make sure the object gets inactive eventually. */
2316 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002317 if (ret)
2318 goto out;
2319
2320 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002321 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002322 ring = obj->ring;
2323 }
2324
2325 if (seqno == 0)
2326 goto out;
2327
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002328 /* Do this after OLR check to make sure we make forward progress polling
2329 * on this IOCTL with a 0 timeout (like busy ioctl)
2330 */
2331 if (!args->timeout_ns) {
2332 ret = -ETIME;
2333 goto out;
2334 }
2335
2336 drm_gem_object_unreference(&obj->base);
2337 mutex_unlock(&dev->struct_mutex);
2338
Ben Widawskyeac1f142012-06-05 15:24:24 -07002339 ret = __wait_seqno(ring, seqno, true, timeout);
2340 if (timeout) {
2341 WARN_ON(!timespec_valid(timeout));
2342 args->timeout_ns = timespec_to_ns(timeout);
2343 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002344 return ret;
2345
2346out:
2347 drm_gem_object_unreference(&obj->base);
2348 mutex_unlock(&dev->struct_mutex);
2349 return ret;
2350}
2351
2352/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002353 * i915_gem_object_sync - sync an object to a ring.
2354 *
2355 * @obj: object which may be in use on another ring.
2356 * @to: ring we wish to use the object on. May be NULL.
2357 *
2358 * This code is meant to abstract object synchronization with the GPU.
2359 * Calling with NULL implies synchronizing the object with the CPU
2360 * rather than a particular GPU ring.
2361 *
2362 * Returns 0 if successful, else propagates up the lower layer error.
2363 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002364int
2365i915_gem_object_sync(struct drm_i915_gem_object *obj,
2366 struct intel_ring_buffer *to)
2367{
2368 struct intel_ring_buffer *from = obj->ring;
2369 u32 seqno;
2370 int ret, idx;
2371
2372 if (from == NULL || to == from)
2373 return 0;
2374
Ben Widawsky5816d642012-04-11 11:18:19 -07002375 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002376 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002377
2378 idx = intel_ring_sync_index(from, to);
2379
Chris Wilson0201f1e2012-07-20 12:41:01 +01002380 seqno = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002381 if (seqno <= from->sync_seqno[idx])
2382 return 0;
2383
Ben Widawskyb4aca012012-04-25 20:50:12 -07002384 ret = i915_gem_check_olr(obj->ring, seqno);
2385 if (ret)
2386 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002387
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002388 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002389 if (!ret)
2390 from->sync_seqno[idx] = seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002391
Ben Widawskye3a5a222012-04-11 11:18:20 -07002392 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002393}
2394
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002395static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2396{
2397 u32 old_write_domain, old_read_domains;
2398
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002399 /* Act a barrier for all accesses through the GTT */
2400 mb();
2401
2402 /* Force a pagefault for domain tracking on next user access */
2403 i915_gem_release_mmap(obj);
2404
Keith Packardb97c3d92011-06-24 21:02:59 -07002405 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2406 return;
2407
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002408 old_read_domains = obj->base.read_domains;
2409 old_write_domain = obj->base.write_domain;
2410
2411 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2412 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2413
2414 trace_i915_gem_object_change_domain(obj,
2415 old_read_domains,
2416 old_write_domain);
2417}
2418
Eric Anholt673a3942008-07-30 12:06:12 -07002419/**
2420 * Unbinds an object from the GTT aperture.
2421 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002422int
Chris Wilson05394f32010-11-08 19:18:58 +00002423i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002424{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002425 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002426 int ret = 0;
2427
Chris Wilson05394f32010-11-08 19:18:58 +00002428 if (obj->gtt_space == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002429 return 0;
2430
Chris Wilson31d8d652012-05-24 19:11:20 +01002431 if (obj->pin_count)
2432 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002433
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002434 BUG_ON(obj->pages == NULL);
2435
Chris Wilsona8198ee2011-04-13 22:04:09 +01002436 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002437 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002438 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002439 /* Continue on if we fail due to EIO, the GPU is hung so we
2440 * should be safe and we need to cleanup or else we might
2441 * cause memory corruption through use-after-free.
2442 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002443
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002444 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002445
Daniel Vetter96b47b62009-12-15 17:50:00 +01002446 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002447 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002448 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002449 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002450
Chris Wilsondb53a302011-02-03 11:57:46 +00002451 trace_i915_gem_object_unbind(obj);
2452
Daniel Vetter74898d72012-02-15 23:50:22 +01002453 if (obj->has_global_gtt_mapping)
2454 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002455 if (obj->has_aliasing_ppgtt_mapping) {
2456 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2457 obj->has_aliasing_ppgtt_mapping = 0;
2458 }
Daniel Vetter74163902012-02-15 23:50:21 +01002459 i915_gem_gtt_finish_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002460
Chris Wilson6c085a72012-08-20 11:40:46 +02002461 list_del(&obj->mm_list);
2462 list_move_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002463 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002464 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002465
Chris Wilson05394f32010-11-08 19:18:58 +00002466 drm_mm_put_block(obj->gtt_space);
2467 obj->gtt_space = NULL;
2468 obj->gtt_offset = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002469
Chris Wilson6c085a72012-08-20 11:40:46 +02002470 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002471}
2472
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002473static int i915_ring_idle(struct intel_ring_buffer *ring)
Chris Wilsona56ba562010-09-28 10:07:56 +01002474{
Chris Wilson69c2fc82012-07-20 12:41:03 +01002475 if (list_empty(&ring->active_list))
Chris Wilson64193402010-10-24 12:38:05 +01002476 return 0;
2477
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002478 return i915_wait_seqno(ring, i915_gem_next_request_seqno(ring));
Chris Wilsona56ba562010-09-28 10:07:56 +01002479}
2480
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002481int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002482{
2483 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002484 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002485 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002486
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002487 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002488 for_each_ring(ring, dev_priv, i) {
Ben Widawskyb6c74882012-08-14 14:35:14 -07002489 ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002490 if (ret)
2491 return ret;
Chris Wilsonb4519512012-05-11 14:29:30 +01002492
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002493 ret = i915_ring_idle(ring);
Ben Widawskyf2ef6eb2012-06-04 14:42:53 -07002494 if (ret)
2495 return ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002496 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002497
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002498 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002499}
2500
Chris Wilson9ce079e2012-04-17 15:31:30 +01002501static void sandybridge_write_fence_reg(struct drm_device *dev, int reg,
2502 struct drm_i915_gem_object *obj)
Eric Anholt4e901fd2009-10-26 16:44:17 -07002503{
Eric Anholt4e901fd2009-10-26 16:44:17 -07002504 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002505 uint64_t val;
2506
Chris Wilson9ce079e2012-04-17 15:31:30 +01002507 if (obj) {
2508 u32 size = obj->gtt_space->size;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002509
Chris Wilson9ce079e2012-04-17 15:31:30 +01002510 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2511 0xfffff000) << 32;
2512 val |= obj->gtt_offset & 0xfffff000;
2513 val |= (uint64_t)((obj->stride / 128) - 1) <<
2514 SANDYBRIDGE_FENCE_PITCH_SHIFT;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002515
Chris Wilson9ce079e2012-04-17 15:31:30 +01002516 if (obj->tiling_mode == I915_TILING_Y)
2517 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2518 val |= I965_FENCE_REG_VALID;
2519 } else
2520 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002521
Chris Wilson9ce079e2012-04-17 15:31:30 +01002522 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + reg * 8, val);
2523 POSTING_READ(FENCE_REG_SANDYBRIDGE_0 + reg * 8);
Eric Anholt4e901fd2009-10-26 16:44:17 -07002524}
2525
Chris Wilson9ce079e2012-04-17 15:31:30 +01002526static void i965_write_fence_reg(struct drm_device *dev, int reg,
2527 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002528{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002529 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002530 uint64_t val;
2531
Chris Wilson9ce079e2012-04-17 15:31:30 +01002532 if (obj) {
2533 u32 size = obj->gtt_space->size;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002534
Chris Wilson9ce079e2012-04-17 15:31:30 +01002535 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2536 0xfffff000) << 32;
2537 val |= obj->gtt_offset & 0xfffff000;
2538 val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2539 if (obj->tiling_mode == I915_TILING_Y)
2540 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2541 val |= I965_FENCE_REG_VALID;
2542 } else
2543 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002544
Chris Wilson9ce079e2012-04-17 15:31:30 +01002545 I915_WRITE64(FENCE_REG_965_0 + reg * 8, val);
2546 POSTING_READ(FENCE_REG_965_0 + reg * 8);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002547}
2548
Chris Wilson9ce079e2012-04-17 15:31:30 +01002549static void i915_write_fence_reg(struct drm_device *dev, int reg,
2550 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002551{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002552 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002553 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002554
Chris Wilson9ce079e2012-04-17 15:31:30 +01002555 if (obj) {
2556 u32 size = obj->gtt_space->size;
2557 int pitch_val;
2558 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002559
Chris Wilson9ce079e2012-04-17 15:31:30 +01002560 WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
2561 (size & -size) != size ||
2562 (obj->gtt_offset & (size - 1)),
2563 "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2564 obj->gtt_offset, obj->map_and_fenceable, size);
2565
2566 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2567 tile_width = 128;
2568 else
2569 tile_width = 512;
2570
2571 /* Note: pitch better be a power of two tile widths */
2572 pitch_val = obj->stride / tile_width;
2573 pitch_val = ffs(pitch_val) - 1;
2574
2575 val = obj->gtt_offset;
2576 if (obj->tiling_mode == I915_TILING_Y)
2577 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2578 val |= I915_FENCE_SIZE_BITS(size);
2579 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2580 val |= I830_FENCE_REG_VALID;
2581 } else
2582 val = 0;
2583
2584 if (reg < 8)
2585 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002586 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002587 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002588
Chris Wilson9ce079e2012-04-17 15:31:30 +01002589 I915_WRITE(reg, val);
2590 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002591}
2592
Chris Wilson9ce079e2012-04-17 15:31:30 +01002593static void i830_write_fence_reg(struct drm_device *dev, int reg,
2594 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002595{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002596 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002597 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002598
Chris Wilson9ce079e2012-04-17 15:31:30 +01002599 if (obj) {
2600 u32 size = obj->gtt_space->size;
2601 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002602
Chris Wilson9ce079e2012-04-17 15:31:30 +01002603 WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
2604 (size & -size) != size ||
2605 (obj->gtt_offset & (size - 1)),
2606 "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
2607 obj->gtt_offset, size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002608
Chris Wilson9ce079e2012-04-17 15:31:30 +01002609 pitch_val = obj->stride / 128;
2610 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002611
Chris Wilson9ce079e2012-04-17 15:31:30 +01002612 val = obj->gtt_offset;
2613 if (obj->tiling_mode == I915_TILING_Y)
2614 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2615 val |= I830_FENCE_SIZE_BITS(size);
2616 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2617 val |= I830_FENCE_REG_VALID;
2618 } else
2619 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002620
Chris Wilson9ce079e2012-04-17 15:31:30 +01002621 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2622 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2623}
2624
2625static void i915_gem_write_fence(struct drm_device *dev, int reg,
2626 struct drm_i915_gem_object *obj)
2627{
2628 switch (INTEL_INFO(dev)->gen) {
2629 case 7:
2630 case 6: sandybridge_write_fence_reg(dev, reg, obj); break;
2631 case 5:
2632 case 4: i965_write_fence_reg(dev, reg, obj); break;
2633 case 3: i915_write_fence_reg(dev, reg, obj); break;
2634 case 2: i830_write_fence_reg(dev, reg, obj); break;
2635 default: break;
2636 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002637}
2638
Chris Wilson61050802012-04-17 15:31:31 +01002639static inline int fence_number(struct drm_i915_private *dev_priv,
2640 struct drm_i915_fence_reg *fence)
2641{
2642 return fence - dev_priv->fence_regs;
2643}
2644
2645static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2646 struct drm_i915_fence_reg *fence,
2647 bool enable)
2648{
2649 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2650 int reg = fence_number(dev_priv, fence);
2651
2652 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
2653
2654 if (enable) {
2655 obj->fence_reg = reg;
2656 fence->obj = obj;
2657 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2658 } else {
2659 obj->fence_reg = I915_FENCE_REG_NONE;
2660 fence->obj = NULL;
2661 list_del_init(&fence->lru_list);
2662 }
2663}
2664
Chris Wilsond9e86c02010-11-10 16:40:20 +00002665static int
Chris Wilsona360bb12012-04-17 15:31:25 +01002666i915_gem_object_flush_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002667{
Chris Wilson1c293ea2012-04-17 15:31:27 +01002668 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01002669 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01002670 if (ret)
2671 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002672
2673 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002674 }
2675
Chris Wilson63256ec2011-01-04 18:42:07 +00002676 /* Ensure that all CPU reads are completed before installing a fence
2677 * and all writes before removing the fence.
2678 */
2679 if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
2680 mb();
2681
Chris Wilson86d5bc32012-07-20 12:41:04 +01002682 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002683 return 0;
2684}
2685
2686int
2687i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2688{
Chris Wilson61050802012-04-17 15:31:31 +01002689 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002690 int ret;
2691
Chris Wilsona360bb12012-04-17 15:31:25 +01002692 ret = i915_gem_object_flush_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002693 if (ret)
2694 return ret;
2695
Chris Wilson61050802012-04-17 15:31:31 +01002696 if (obj->fence_reg == I915_FENCE_REG_NONE)
2697 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002698
Chris Wilson61050802012-04-17 15:31:31 +01002699 i915_gem_object_update_fence(obj,
2700 &dev_priv->fence_regs[obj->fence_reg],
2701 false);
2702 i915_gem_object_fence_lost(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002703
2704 return 0;
2705}
2706
2707static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01002708i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01002709{
Daniel Vetterae3db242010-02-19 11:51:58 +01002710 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01002711 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002712 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002713
2714 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002715 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002716 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2717 reg = &dev_priv->fence_regs[i];
2718 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002719 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002720
Chris Wilson1690e1e2011-12-14 13:57:08 +01002721 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002722 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002723 }
2724
Chris Wilsond9e86c02010-11-10 16:40:20 +00002725 if (avail == NULL)
2726 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002727
2728 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002729 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002730 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002731 continue;
2732
Chris Wilson8fe301a2012-04-17 15:31:28 +01002733 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002734 }
2735
Chris Wilson8fe301a2012-04-17 15:31:28 +01002736 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002737}
2738
Jesse Barnesde151cf2008-11-12 10:03:55 -08002739/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002740 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002741 * @obj: object to map through a fence reg
2742 *
2743 * When mapping objects through the GTT, userspace wants to be able to write
2744 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002745 * This function walks the fence regs looking for a free one for @obj,
2746 * stealing one if it can't find any.
2747 *
2748 * It then sets up the reg based on the object's properties: address, pitch
2749 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002750 *
2751 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002752 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002753int
Chris Wilson06d98132012-04-17 15:31:24 +01002754i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002755{
Chris Wilson05394f32010-11-08 19:18:58 +00002756 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002757 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01002758 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002759 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002760 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002761
Chris Wilson14415742012-04-17 15:31:33 +01002762 /* Have we updated the tiling parameters upon the object and so
2763 * will need to serialise the write to the associated fence register?
2764 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002765 if (obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002766 ret = i915_gem_object_flush_fence(obj);
2767 if (ret)
2768 return ret;
2769 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002770
Chris Wilsond9e86c02010-11-10 16:40:20 +00002771 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002772 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2773 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002774 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002775 list_move_tail(&reg->lru_list,
2776 &dev_priv->mm.fence_list);
2777 return 0;
2778 }
2779 } else if (enable) {
2780 reg = i915_find_fence_reg(dev);
2781 if (reg == NULL)
2782 return -EDEADLK;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002783
Chris Wilson14415742012-04-17 15:31:33 +01002784 if (reg->obj) {
2785 struct drm_i915_gem_object *old = reg->obj;
2786
2787 ret = i915_gem_object_flush_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002788 if (ret)
2789 return ret;
2790
Chris Wilson14415742012-04-17 15:31:33 +01002791 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002792 }
Chris Wilson14415742012-04-17 15:31:33 +01002793 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07002794 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07002795
Chris Wilson14415742012-04-17 15:31:33 +01002796 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002797 obj->fence_dirty = false;
Chris Wilson14415742012-04-17 15:31:33 +01002798
Chris Wilson9ce079e2012-04-17 15:31:30 +01002799 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002800}
2801
Chris Wilson42d6ab42012-07-26 11:49:32 +01002802static bool i915_gem_valid_gtt_space(struct drm_device *dev,
2803 struct drm_mm_node *gtt_space,
2804 unsigned long cache_level)
2805{
2806 struct drm_mm_node *other;
2807
2808 /* On non-LLC machines we have to be careful when putting differing
2809 * types of snoopable memory together to avoid the prefetcher
2810 * crossing memory domains and dieing.
2811 */
2812 if (HAS_LLC(dev))
2813 return true;
2814
2815 if (gtt_space == NULL)
2816 return true;
2817
2818 if (list_empty(&gtt_space->node_list))
2819 return true;
2820
2821 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
2822 if (other->allocated && !other->hole_follows && other->color != cache_level)
2823 return false;
2824
2825 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
2826 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
2827 return false;
2828
2829 return true;
2830}
2831
2832static void i915_gem_verify_gtt(struct drm_device *dev)
2833{
2834#if WATCH_GTT
2835 struct drm_i915_private *dev_priv = dev->dev_private;
2836 struct drm_i915_gem_object *obj;
2837 int err = 0;
2838
2839 list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
2840 if (obj->gtt_space == NULL) {
2841 printk(KERN_ERR "object found on GTT list with no space reserved\n");
2842 err++;
2843 continue;
2844 }
2845
2846 if (obj->cache_level != obj->gtt_space->color) {
2847 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
2848 obj->gtt_space->start,
2849 obj->gtt_space->start + obj->gtt_space->size,
2850 obj->cache_level,
2851 obj->gtt_space->color);
2852 err++;
2853 continue;
2854 }
2855
2856 if (!i915_gem_valid_gtt_space(dev,
2857 obj->gtt_space,
2858 obj->cache_level)) {
2859 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
2860 obj->gtt_space->start,
2861 obj->gtt_space->start + obj->gtt_space->size,
2862 obj->cache_level);
2863 err++;
2864 continue;
2865 }
2866 }
2867
2868 WARN_ON(err);
2869#endif
2870}
2871
Jesse Barnesde151cf2008-11-12 10:03:55 -08002872/**
Eric Anholt673a3942008-07-30 12:06:12 -07002873 * Finds free space in the GTT aperture and binds the object there.
2874 */
2875static int
Chris Wilson05394f32010-11-08 19:18:58 +00002876i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02002877 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002878 bool map_and_fenceable,
2879 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07002880{
Chris Wilson05394f32010-11-08 19:18:58 +00002881 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07002882 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002883 struct drm_mm_node *free_space;
Daniel Vetter5e783302010-11-14 22:32:36 +01002884 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002885 bool mappable, fenceable;
Chris Wilson07f73f62009-09-14 16:50:30 +01002886 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002887
Chris Wilson05394f32010-11-08 19:18:58 +00002888 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002889 DRM_ERROR("Attempting to bind a purgeable object\n");
2890 return -EINVAL;
2891 }
2892
Chris Wilsone28f8712011-07-18 13:11:49 -07002893 fence_size = i915_gem_get_gtt_size(dev,
2894 obj->base.size,
2895 obj->tiling_mode);
2896 fence_alignment = i915_gem_get_gtt_alignment(dev,
2897 obj->base.size,
2898 obj->tiling_mode);
2899 unfenced_alignment =
2900 i915_gem_get_unfenced_gtt_alignment(dev,
2901 obj->base.size,
2902 obj->tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002903
Eric Anholt673a3942008-07-30 12:06:12 -07002904 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01002905 alignment = map_and_fenceable ? fence_alignment :
2906 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002907 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002908 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2909 return -EINVAL;
2910 }
2911
Chris Wilson05394f32010-11-08 19:18:58 +00002912 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002913
Chris Wilson654fc602010-05-27 13:18:21 +01002914 /* If the object is bigger than the entire aperture, reject it early
2915 * before evicting everything in a vain attempt to find space.
2916 */
Chris Wilson05394f32010-11-08 19:18:58 +00002917 if (obj->base.size >
Daniel Vetter75e9e912010-11-04 17:11:09 +01002918 (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
Chris Wilson654fc602010-05-27 13:18:21 +01002919 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2920 return -E2BIG;
2921 }
2922
Chris Wilson37e680a2012-06-07 15:38:42 +01002923 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002924 if (ret)
2925 return ret;
2926
Eric Anholt673a3942008-07-30 12:06:12 -07002927 search_free:
Daniel Vetter75e9e912010-11-04 17:11:09 +01002928 if (map_and_fenceable)
Daniel Vetter920afa72010-09-16 17:54:23 +02002929 free_space =
Chris Wilson42d6ab42012-07-26 11:49:32 +01002930 drm_mm_search_free_in_range_color(&dev_priv->mm.gtt_space,
2931 size, alignment, obj->cache_level,
2932 0, dev_priv->mm.gtt_mappable_end,
2933 false);
Daniel Vetter920afa72010-09-16 17:54:23 +02002934 else
Chris Wilson42d6ab42012-07-26 11:49:32 +01002935 free_space = drm_mm_search_free_color(&dev_priv->mm.gtt_space,
2936 size, alignment, obj->cache_level,
2937 false);
Daniel Vetter920afa72010-09-16 17:54:23 +02002938
2939 if (free_space != NULL) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002940 if (map_and_fenceable)
Chris Wilson05394f32010-11-08 19:18:58 +00002941 obj->gtt_space =
Daniel Vetter920afa72010-09-16 17:54:23 +02002942 drm_mm_get_block_range_generic(free_space,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002943 size, alignment, obj->cache_level,
Chris Wilson6b9d89b2012-07-10 11:15:23 +01002944 0, dev_priv->mm.gtt_mappable_end,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002945 false);
Daniel Vetter920afa72010-09-16 17:54:23 +02002946 else
Chris Wilson05394f32010-11-08 19:18:58 +00002947 obj->gtt_space =
Chris Wilson42d6ab42012-07-26 11:49:32 +01002948 drm_mm_get_block_generic(free_space,
2949 size, alignment, obj->cache_level,
2950 false);
Daniel Vetter920afa72010-09-16 17:54:23 +02002951 }
Chris Wilson05394f32010-11-08 19:18:58 +00002952 if (obj->gtt_space == NULL) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002953 ret = i915_gem_evict_something(dev, size, alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002954 obj->cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002955 map_and_fenceable,
2956 nonblocking);
Chris Wilson97311292009-09-21 00:22:34 +01002957 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002958 return ret;
Chris Wilson97311292009-09-21 00:22:34 +01002959
Eric Anholt673a3942008-07-30 12:06:12 -07002960 goto search_free;
2961 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01002962 if (WARN_ON(!i915_gem_valid_gtt_space(dev,
2963 obj->gtt_space,
2964 obj->cache_level))) {
2965 drm_mm_put_block(obj->gtt_space);
2966 obj->gtt_space = NULL;
2967 return -EINVAL;
2968 }
Eric Anholt673a3942008-07-30 12:06:12 -07002969
Eric Anholt673a3942008-07-30 12:06:12 -07002970
Daniel Vetter74163902012-02-15 23:50:21 +01002971 ret = i915_gem_gtt_prepare_object(obj);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002972 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00002973 drm_mm_put_block(obj->gtt_space);
2974 obj->gtt_space = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002975 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002976 }
Eric Anholt673a3942008-07-30 12:06:12 -07002977
Daniel Vetter0ebb9822012-02-15 23:50:24 +01002978 if (!dev_priv->mm.aliasing_ppgtt)
2979 i915_gem_gtt_bind_object(obj, obj->cache_level);
Eric Anholt673a3942008-07-30 12:06:12 -07002980
Chris Wilson6c085a72012-08-20 11:40:46 +02002981 list_move_tail(&obj->gtt_list, &dev_priv->mm.bound_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002982 list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002983
Chris Wilson6299f992010-11-24 12:23:44 +00002984 obj->gtt_offset = obj->gtt_space->start;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002985
Daniel Vetter75e9e912010-11-04 17:11:09 +01002986 fenceable =
Chris Wilson05394f32010-11-08 19:18:58 +00002987 obj->gtt_space->size == fence_size &&
Akshay Joshi0206e352011-08-16 15:34:10 -04002988 (obj->gtt_space->start & (fence_alignment - 1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002989
Daniel Vetter75e9e912010-11-04 17:11:09 +01002990 mappable =
Chris Wilson05394f32010-11-08 19:18:58 +00002991 obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002992
Chris Wilson05394f32010-11-08 19:18:58 +00002993 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002994
Chris Wilsondb53a302011-02-03 11:57:46 +00002995 trace_i915_gem_object_bind(obj, map_and_fenceable);
Chris Wilson42d6ab42012-07-26 11:49:32 +01002996 i915_gem_verify_gtt(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002997 return 0;
2998}
2999
3000void
Chris Wilson05394f32010-11-08 19:18:58 +00003001i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003002{
Eric Anholt673a3942008-07-30 12:06:12 -07003003 /* If we don't have a page list set up, then we're not pinned
3004 * to GPU, and we can ignore the cache flush because it'll happen
3005 * again at bind time.
3006 */
Chris Wilson05394f32010-11-08 19:18:58 +00003007 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07003008 return;
3009
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003010 /* If the GPU is snooping the contents of the CPU cache,
3011 * we do not need to manually clear the CPU cache lines. However,
3012 * the caches are only snooped when the render cache is
3013 * flushed/invalidated. As we always have to emit invalidations
3014 * and flushes when moving into and out of the RENDER domain, correct
3015 * snooping behaviour occurs naturally as the result of our domain
3016 * tracking.
3017 */
3018 if (obj->cache_level != I915_CACHE_NONE)
3019 return;
3020
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003021 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07003022
Chris Wilson9da3da62012-06-01 15:20:22 +01003023 drm_clflush_sg(obj->pages);
Eric Anholt673a3942008-07-30 12:06:12 -07003024}
3025
Eric Anholte47c68e2008-11-14 13:35:19 -08003026/** Flushes the GTT write domain for the object if it's dirty. */
3027static void
Chris Wilson05394f32010-11-08 19:18:58 +00003028i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003029{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003030 uint32_t old_write_domain;
3031
Chris Wilson05394f32010-11-08 19:18:58 +00003032 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003033 return;
3034
Chris Wilson63256ec2011-01-04 18:42:07 +00003035 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003036 * to it immediately go to main memory as far as we know, so there's
3037 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003038 *
3039 * However, we do have to enforce the order so that all writes through
3040 * the GTT land before any writes to the device, such as updates to
3041 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003042 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003043 wmb();
3044
Chris Wilson05394f32010-11-08 19:18:58 +00003045 old_write_domain = obj->base.write_domain;
3046 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003047
3048 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003049 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003050 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003051}
3052
3053/** Flushes the CPU write domain for the object if it's dirty. */
3054static void
Chris Wilson05394f32010-11-08 19:18:58 +00003055i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003056{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003057 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003058
Chris Wilson05394f32010-11-08 19:18:58 +00003059 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003060 return;
3061
3062 i915_gem_clflush_object(obj);
Daniel Vetter40ce6572010-11-05 18:12:18 +01003063 intel_gtt_chipset_flush();
Chris Wilson05394f32010-11-08 19:18:58 +00003064 old_write_domain = obj->base.write_domain;
3065 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003066
3067 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003068 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003069 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003070}
3071
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003072/**
3073 * Moves a single object to the GTT read, and possibly write domain.
3074 *
3075 * This function returns when the move is complete, including waiting on
3076 * flushes to occur.
3077 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003078int
Chris Wilson20217462010-11-23 15:26:33 +00003079i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003080{
Chris Wilson8325a092012-04-24 15:52:35 +01003081 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003082 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003083 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003084
Eric Anholt02354392008-11-26 13:58:13 -08003085 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00003086 if (obj->gtt_space == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08003087 return -EINVAL;
3088
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003089 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3090 return 0;
3091
Chris Wilson0201f1e2012-07-20 12:41:01 +01003092 ret = i915_gem_object_wait_rendering(obj, !write);
3093 if (ret)
3094 return ret;
Chris Wilson2dafb1e2010-06-07 14:03:05 +01003095
Chris Wilson72133422010-09-13 23:56:38 +01003096 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003097
Chris Wilson05394f32010-11-08 19:18:58 +00003098 old_write_domain = obj->base.write_domain;
3099 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003100
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003101 /* It should now be out of any other write domains, and we can update
3102 * the domain values for our changes.
3103 */
Chris Wilson05394f32010-11-08 19:18:58 +00003104 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3105 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003106 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003107 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3108 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3109 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003110 }
3111
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003112 trace_i915_gem_object_change_domain(obj,
3113 old_read_domains,
3114 old_write_domain);
3115
Chris Wilson8325a092012-04-24 15:52:35 +01003116 /* And bump the LRU for this access */
3117 if (i915_gem_object_is_inactive(obj))
3118 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
3119
Eric Anholte47c68e2008-11-14 13:35:19 -08003120 return 0;
3121}
3122
Chris Wilsone4ffd172011-04-04 09:44:39 +01003123int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3124 enum i915_cache_level cache_level)
3125{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003126 struct drm_device *dev = obj->base.dev;
3127 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003128 int ret;
3129
3130 if (obj->cache_level == cache_level)
3131 return 0;
3132
3133 if (obj->pin_count) {
3134 DRM_DEBUG("can not change the cache level of pinned objects\n");
3135 return -EBUSY;
3136 }
3137
Chris Wilson42d6ab42012-07-26 11:49:32 +01003138 if (!i915_gem_valid_gtt_space(dev, obj->gtt_space, cache_level)) {
3139 ret = i915_gem_object_unbind(obj);
3140 if (ret)
3141 return ret;
3142 }
3143
Chris Wilsone4ffd172011-04-04 09:44:39 +01003144 if (obj->gtt_space) {
3145 ret = i915_gem_object_finish_gpu(obj);
3146 if (ret)
3147 return ret;
3148
3149 i915_gem_object_finish_gtt(obj);
3150
3151 /* Before SandyBridge, you could not use tiling or fence
3152 * registers with snooped memory, so relinquish any fences
3153 * currently pointing to our region in the aperture.
3154 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003155 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003156 ret = i915_gem_object_put_fence(obj);
3157 if (ret)
3158 return ret;
3159 }
3160
Daniel Vetter74898d72012-02-15 23:50:22 +01003161 if (obj->has_global_gtt_mapping)
3162 i915_gem_gtt_bind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01003163 if (obj->has_aliasing_ppgtt_mapping)
3164 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
3165 obj, cache_level);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003166
3167 obj->gtt_space->color = cache_level;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003168 }
3169
3170 if (cache_level == I915_CACHE_NONE) {
3171 u32 old_read_domains, old_write_domain;
3172
3173 /* If we're coming from LLC cached, then we haven't
3174 * actually been tracking whether the data is in the
3175 * CPU cache or not, since we only allow one bit set
3176 * in obj->write_domain and have been skipping the clflushes.
3177 * Just set it to the CPU cache for now.
3178 */
3179 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
3180 WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
3181
3182 old_read_domains = obj->base.read_domains;
3183 old_write_domain = obj->base.write_domain;
3184
3185 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3186 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3187
3188 trace_i915_gem_object_change_domain(obj,
3189 old_read_domains,
3190 old_write_domain);
3191 }
3192
3193 obj->cache_level = cache_level;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003194 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003195 return 0;
3196}
3197
Ben Widawsky199adf42012-09-21 17:01:20 -07003198int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3199 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003200{
Ben Widawsky199adf42012-09-21 17:01:20 -07003201 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003202 struct drm_i915_gem_object *obj;
3203 int ret;
3204
3205 ret = i915_mutex_lock_interruptible(dev);
3206 if (ret)
3207 return ret;
3208
3209 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3210 if (&obj->base == NULL) {
3211 ret = -ENOENT;
3212 goto unlock;
3213 }
3214
Ben Widawsky199adf42012-09-21 17:01:20 -07003215 args->caching = obj->cache_level != I915_CACHE_NONE;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003216
3217 drm_gem_object_unreference(&obj->base);
3218unlock:
3219 mutex_unlock(&dev->struct_mutex);
3220 return ret;
3221}
3222
Ben Widawsky199adf42012-09-21 17:01:20 -07003223int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3224 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003225{
Ben Widawsky199adf42012-09-21 17:01:20 -07003226 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003227 struct drm_i915_gem_object *obj;
3228 enum i915_cache_level level;
3229 int ret;
3230
Ben Widawsky199adf42012-09-21 17:01:20 -07003231 switch (args->caching) {
3232 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003233 level = I915_CACHE_NONE;
3234 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003235 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003236 level = I915_CACHE_LLC;
3237 break;
3238 default:
3239 return -EINVAL;
3240 }
3241
Ben Widawsky3bc29132012-09-26 16:15:20 -07003242 ret = i915_mutex_lock_interruptible(dev);
3243 if (ret)
3244 return ret;
3245
Chris Wilsone6994ae2012-07-10 10:27:08 +01003246 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3247 if (&obj->base == NULL) {
3248 ret = -ENOENT;
3249 goto unlock;
3250 }
3251
3252 ret = i915_gem_object_set_cache_level(obj, level);
3253
3254 drm_gem_object_unreference(&obj->base);
3255unlock:
3256 mutex_unlock(&dev->struct_mutex);
3257 return ret;
3258}
3259
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003260/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003261 * Prepare buffer for display plane (scanout, cursors, etc).
3262 * Can be called from an uninterruptible phase (modesetting) and allows
3263 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003264 */
3265int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003266i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3267 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003268 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003269{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003270 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003271 int ret;
3272
Chris Wilson0be73282010-12-06 14:36:27 +00003273 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003274 ret = i915_gem_object_sync(obj, pipelined);
3275 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003276 return ret;
3277 }
3278
Eric Anholta7ef0642011-03-29 16:59:54 -07003279 /* The display engine is not coherent with the LLC cache on gen6. As
3280 * a result, we make sure that the pinning that is about to occur is
3281 * done with uncached PTEs. This is lowest common denominator for all
3282 * chipsets.
3283 *
3284 * However for gen6+, we could do better by using the GFDT bit instead
3285 * of uncaching, which would allow us to flush all the LLC-cached data
3286 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3287 */
3288 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
3289 if (ret)
3290 return ret;
3291
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003292 /* As the user may map the buffer once pinned in the display plane
3293 * (e.g. libkms for the bootup splash), we have to ensure that we
3294 * always use map_and_fenceable for all scanout buffers.
3295 */
Chris Wilson86a1ee22012-08-11 15:41:04 +01003296 ret = i915_gem_object_pin(obj, alignment, true, false);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003297 if (ret)
3298 return ret;
3299
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003300 i915_gem_object_flush_cpu_write_domain(obj);
3301
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003302 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003303 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003304
3305 /* It should now be out of any other write domains, and we can update
3306 * the domain values for our changes.
3307 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003308 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003309 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003310
3311 trace_i915_gem_object_change_domain(obj,
3312 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003313 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003314
3315 return 0;
3316}
3317
Chris Wilson85345512010-11-13 09:49:11 +00003318int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003319i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003320{
Chris Wilson88241782011-01-07 17:09:48 +00003321 int ret;
3322
Chris Wilsona8198ee2011-04-13 22:04:09 +01003323 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003324 return 0;
3325
Chris Wilson0201f1e2012-07-20 12:41:01 +01003326 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003327 if (ret)
3328 return ret;
3329
Chris Wilsona8198ee2011-04-13 22:04:09 +01003330 /* Ensure that we invalidate the GPU's caches and TLBs. */
3331 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003332 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003333}
3334
Eric Anholte47c68e2008-11-14 13:35:19 -08003335/**
3336 * Moves a single object to the CPU read, and possibly write domain.
3337 *
3338 * This function returns when the move is complete, including waiting on
3339 * flushes to occur.
3340 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003341int
Chris Wilson919926a2010-11-12 13:42:53 +00003342i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003343{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003344 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003345 int ret;
3346
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003347 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3348 return 0;
3349
Chris Wilson0201f1e2012-07-20 12:41:01 +01003350 ret = i915_gem_object_wait_rendering(obj, !write);
3351 if (ret)
3352 return ret;
Eric Anholte47c68e2008-11-14 13:35:19 -08003353
3354 i915_gem_object_flush_gtt_write_domain(obj);
3355
Chris Wilson05394f32010-11-08 19:18:58 +00003356 old_write_domain = obj->base.write_domain;
3357 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003358
Eric Anholte47c68e2008-11-14 13:35:19 -08003359 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003360 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003361 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003362
Chris Wilson05394f32010-11-08 19:18:58 +00003363 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003364 }
3365
3366 /* It should now be out of any other write domains, and we can update
3367 * the domain values for our changes.
3368 */
Chris Wilson05394f32010-11-08 19:18:58 +00003369 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003370
3371 /* If we're writing through the CPU, then the GPU read domains will
3372 * need to be invalidated at next use.
3373 */
3374 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003375 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3376 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003377 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003378
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003379 trace_i915_gem_object_change_domain(obj,
3380 old_read_domains,
3381 old_write_domain);
3382
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003383 return 0;
3384}
3385
Eric Anholt673a3942008-07-30 12:06:12 -07003386/* Throttle our rendering by waiting until the ring has completed our requests
3387 * emitted over 20 msec ago.
3388 *
Eric Anholtb9624422009-06-03 07:27:35 +00003389 * Note that if we were to use the current jiffies each time around the loop,
3390 * we wouldn't escape the function with any frames outstanding if the time to
3391 * render a frame was over 20ms.
3392 *
Eric Anholt673a3942008-07-30 12:06:12 -07003393 * This should get us reasonable parallelism between CPU and GPU but also
3394 * relatively low latency when blocking on a particular request to finish.
3395 */
3396static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003397i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003398{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003399 struct drm_i915_private *dev_priv = dev->dev_private;
3400 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003401 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003402 struct drm_i915_gem_request *request;
3403 struct intel_ring_buffer *ring = NULL;
3404 u32 seqno = 0;
3405 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003406
Chris Wilsone110e8d2011-01-26 15:39:14 +00003407 if (atomic_read(&dev_priv->mm.wedged))
3408 return -EIO;
3409
Chris Wilson1c255952010-09-26 11:03:27 +01003410 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003411 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003412 if (time_after_eq(request->emitted_jiffies, recent_enough))
3413 break;
3414
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003415 ring = request->ring;
3416 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003417 }
Chris Wilson1c255952010-09-26 11:03:27 +01003418 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003419
3420 if (seqno == 0)
3421 return 0;
3422
Ben Widawsky5c81fe852012-05-24 15:03:08 -07003423 ret = __wait_seqno(ring, seqno, true, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003424 if (ret == 0)
3425 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003426
Eric Anholt673a3942008-07-30 12:06:12 -07003427 return ret;
3428}
3429
Eric Anholt673a3942008-07-30 12:06:12 -07003430int
Chris Wilson05394f32010-11-08 19:18:58 +00003431i915_gem_object_pin(struct drm_i915_gem_object *obj,
3432 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003433 bool map_and_fenceable,
3434 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003435{
Eric Anholt673a3942008-07-30 12:06:12 -07003436 int ret;
3437
Chris Wilson7e81a422012-09-15 09:41:57 +01003438 if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3439 return -EBUSY;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003440
Chris Wilson05394f32010-11-08 19:18:58 +00003441 if (obj->gtt_space != NULL) {
3442 if ((alignment && obj->gtt_offset & (alignment - 1)) ||
3443 (map_and_fenceable && !obj->map_and_fenceable)) {
3444 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003445 "bo is already pinned with incorrect alignment:"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003446 " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
3447 " obj->map_and_fenceable=%d\n",
Chris Wilson05394f32010-11-08 19:18:58 +00003448 obj->gtt_offset, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003449 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003450 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003451 ret = i915_gem_object_unbind(obj);
3452 if (ret)
3453 return ret;
3454 }
3455 }
3456
Chris Wilson05394f32010-11-08 19:18:58 +00003457 if (obj->gtt_space == NULL) {
Chris Wilsona00b10c2010-09-24 21:15:47 +01003458 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003459 map_and_fenceable,
3460 nonblocking);
Chris Wilson97311292009-09-21 00:22:34 +01003461 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003462 return ret;
Chris Wilson22c344e2009-02-11 14:26:45 +00003463 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003464
Daniel Vetter74898d72012-02-15 23:50:22 +01003465 if (!obj->has_global_gtt_mapping && map_and_fenceable)
3466 i915_gem_gtt_bind_object(obj, obj->cache_level);
3467
Chris Wilson1b502472012-04-24 15:47:30 +01003468 obj->pin_count++;
Chris Wilson6299f992010-11-24 12:23:44 +00003469 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003470
3471 return 0;
3472}
3473
3474void
Chris Wilson05394f32010-11-08 19:18:58 +00003475i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003476{
Chris Wilson05394f32010-11-08 19:18:58 +00003477 BUG_ON(obj->pin_count == 0);
3478 BUG_ON(obj->gtt_space == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003479
Chris Wilson1b502472012-04-24 15:47:30 +01003480 if (--obj->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003481 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003482}
3483
3484int
3485i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003486 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003487{
3488 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003489 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003490 int ret;
3491
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003492 ret = i915_mutex_lock_interruptible(dev);
3493 if (ret)
3494 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003495
Chris Wilson05394f32010-11-08 19:18:58 +00003496 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003497 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003498 ret = -ENOENT;
3499 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003500 }
Eric Anholt673a3942008-07-30 12:06:12 -07003501
Chris Wilson05394f32010-11-08 19:18:58 +00003502 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003503 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003504 ret = -EINVAL;
3505 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003506 }
3507
Chris Wilson05394f32010-11-08 19:18:58 +00003508 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003509 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3510 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003511 ret = -EINVAL;
3512 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003513 }
3514
Chris Wilson05394f32010-11-08 19:18:58 +00003515 obj->user_pin_count++;
3516 obj->pin_filp = file;
3517 if (obj->user_pin_count == 1) {
Chris Wilson86a1ee22012-08-11 15:41:04 +01003518 ret = i915_gem_object_pin(obj, args->alignment, true, false);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003519 if (ret)
3520 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003521 }
3522
3523 /* XXX - flush the CPU caches for pinned objects
3524 * as the X server doesn't manage domains yet
3525 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003526 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003527 args->offset = obj->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003528out:
Chris Wilson05394f32010-11-08 19:18:58 +00003529 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003530unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003531 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003532 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003533}
3534
3535int
3536i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003537 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003538{
3539 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003540 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003541 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003542
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003543 ret = i915_mutex_lock_interruptible(dev);
3544 if (ret)
3545 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003546
Chris Wilson05394f32010-11-08 19:18:58 +00003547 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003548 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003549 ret = -ENOENT;
3550 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003551 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003552
Chris Wilson05394f32010-11-08 19:18:58 +00003553 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003554 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3555 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003556 ret = -EINVAL;
3557 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003558 }
Chris Wilson05394f32010-11-08 19:18:58 +00003559 obj->user_pin_count--;
3560 if (obj->user_pin_count == 0) {
3561 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003562 i915_gem_object_unpin(obj);
3563 }
Eric Anholt673a3942008-07-30 12:06:12 -07003564
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003565out:
Chris Wilson05394f32010-11-08 19:18:58 +00003566 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003567unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003568 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003569 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003570}
3571
3572int
3573i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003574 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003575{
3576 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003577 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003578 int ret;
3579
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003580 ret = i915_mutex_lock_interruptible(dev);
3581 if (ret)
3582 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003583
Chris Wilson05394f32010-11-08 19:18:58 +00003584 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003585 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003586 ret = -ENOENT;
3587 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003588 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003589
Chris Wilson0be555b2010-08-04 15:36:30 +01003590 /* Count all active objects as busy, even if they are currently not used
3591 * by the gpu. Users of this interface expect objects to eventually
3592 * become non-busy without any further actions, therefore emit any
3593 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003594 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003595 ret = i915_gem_object_flush_active(obj);
3596
Chris Wilson05394f32010-11-08 19:18:58 +00003597 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01003598 if (obj->ring) {
3599 BUILD_BUG_ON(I915_NUM_RINGS > 16);
3600 args->busy |= intel_ring_flag(obj->ring) << 16;
3601 }
Eric Anholt673a3942008-07-30 12:06:12 -07003602
Chris Wilson05394f32010-11-08 19:18:58 +00003603 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003604unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003605 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003606 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003607}
3608
3609int
3610i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3611 struct drm_file *file_priv)
3612{
Akshay Joshi0206e352011-08-16 15:34:10 -04003613 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003614}
3615
Chris Wilson3ef94da2009-09-14 16:50:29 +01003616int
3617i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3618 struct drm_file *file_priv)
3619{
3620 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003621 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003622 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003623
3624 switch (args->madv) {
3625 case I915_MADV_DONTNEED:
3626 case I915_MADV_WILLNEED:
3627 break;
3628 default:
3629 return -EINVAL;
3630 }
3631
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003632 ret = i915_mutex_lock_interruptible(dev);
3633 if (ret)
3634 return ret;
3635
Chris Wilson05394f32010-11-08 19:18:58 +00003636 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003637 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003638 ret = -ENOENT;
3639 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003640 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003641
Chris Wilson05394f32010-11-08 19:18:58 +00003642 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003643 ret = -EINVAL;
3644 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003645 }
3646
Chris Wilson05394f32010-11-08 19:18:58 +00003647 if (obj->madv != __I915_MADV_PURGED)
3648 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003649
Chris Wilson6c085a72012-08-20 11:40:46 +02003650 /* if the object is no longer attached, discard its backing storage */
3651 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003652 i915_gem_object_truncate(obj);
3653
Chris Wilson05394f32010-11-08 19:18:58 +00003654 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003655
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003656out:
Chris Wilson05394f32010-11-08 19:18:58 +00003657 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003658unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003659 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003660 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003661}
3662
Chris Wilson37e680a2012-06-07 15:38:42 +01003663void i915_gem_object_init(struct drm_i915_gem_object *obj,
3664 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01003665{
Chris Wilson0327d6b2012-08-11 15:41:06 +01003666 INIT_LIST_HEAD(&obj->mm_list);
3667 INIT_LIST_HEAD(&obj->gtt_list);
3668 INIT_LIST_HEAD(&obj->ring_list);
3669 INIT_LIST_HEAD(&obj->exec_list);
3670
Chris Wilson37e680a2012-06-07 15:38:42 +01003671 obj->ops = ops;
3672
Chris Wilson0327d6b2012-08-11 15:41:06 +01003673 obj->fence_reg = I915_FENCE_REG_NONE;
3674 obj->madv = I915_MADV_WILLNEED;
3675 /* Avoid an unnecessary call to unbind on the first bind. */
3676 obj->map_and_fenceable = true;
3677
3678 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
3679}
3680
Chris Wilson37e680a2012-06-07 15:38:42 +01003681static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
3682 .get_pages = i915_gem_object_get_pages_gtt,
3683 .put_pages = i915_gem_object_put_pages_gtt,
3684};
3685
Chris Wilson05394f32010-11-08 19:18:58 +00003686struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3687 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003688{
Daniel Vetterc397b902010-04-09 19:05:07 +00003689 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003690 struct address_space *mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003691 u32 mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00003692
3693 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
3694 if (obj == NULL)
3695 return NULL;
3696
3697 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
3698 kfree(obj);
3699 return NULL;
3700 }
3701
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003702 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
3703 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
3704 /* 965gm cannot relocate objects above 4GiB. */
3705 mask &= ~__GFP_HIGHMEM;
3706 mask |= __GFP_DMA32;
3707 }
3708
Hugh Dickins5949eac2011-06-27 16:18:18 -07003709 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003710 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07003711
Chris Wilson37e680a2012-06-07 15:38:42 +01003712 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01003713
Daniel Vetterc397b902010-04-09 19:05:07 +00003714 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3715 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3716
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003717 if (HAS_LLC(dev)) {
3718 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003719 * cache) for about a 10% performance improvement
3720 * compared to uncached. Graphics requests other than
3721 * display scanout are coherent with the CPU in
3722 * accessing this cache. This means in this mode we
3723 * don't need to clflush on the CPU side, and on the
3724 * GPU side we only need to flush internal caches to
3725 * get data visible to the CPU.
3726 *
3727 * However, we maintain the display planes as UC, and so
3728 * need to rebind when first used as such.
3729 */
3730 obj->cache_level = I915_CACHE_LLC;
3731 } else
3732 obj->cache_level = I915_CACHE_NONE;
3733
Chris Wilson05394f32010-11-08 19:18:58 +00003734 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003735}
3736
Eric Anholt673a3942008-07-30 12:06:12 -07003737int i915_gem_init_object(struct drm_gem_object *obj)
3738{
Daniel Vetterc397b902010-04-09 19:05:07 +00003739 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003740
Eric Anholt673a3942008-07-30 12:06:12 -07003741 return 0;
3742}
3743
Chris Wilson1488fc02012-04-24 15:47:31 +01003744void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003745{
Chris Wilson1488fc02012-04-24 15:47:31 +01003746 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003747 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01003748 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01003749
Chris Wilson26e12f892011-03-20 11:20:19 +00003750 trace_i915_gem_object_destroy(obj);
3751
Chris Wilson1488fc02012-04-24 15:47:31 +01003752 if (obj->phys_obj)
3753 i915_gem_detach_phys_object(dev, obj);
3754
3755 obj->pin_count = 0;
3756 if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
3757 bool was_interruptible;
3758
3759 was_interruptible = dev_priv->mm.interruptible;
3760 dev_priv->mm.interruptible = false;
3761
3762 WARN_ON(i915_gem_object_unbind(obj));
3763
3764 dev_priv->mm.interruptible = was_interruptible;
3765 }
3766
Chris Wilsona5570172012-09-04 21:02:54 +01003767 obj->pages_pin_count = 0;
Chris Wilson37e680a2012-06-07 15:38:42 +01003768 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01003769 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003770
Chris Wilson9da3da62012-06-01 15:20:22 +01003771 BUG_ON(obj->pages);
3772
Chris Wilson2f745ad2012-09-04 21:02:58 +01003773 if (obj->base.import_attach)
3774 drm_prime_gem_destroy(&obj->base, NULL);
3775
Chris Wilson05394f32010-11-08 19:18:58 +00003776 drm_gem_object_release(&obj->base);
3777 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01003778
Chris Wilson05394f32010-11-08 19:18:58 +00003779 kfree(obj->bit_17);
3780 kfree(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003781}
3782
Jesse Barnes5669fca2009-02-17 15:13:31 -08003783int
Eric Anholt673a3942008-07-30 12:06:12 -07003784i915_gem_idle(struct drm_device *dev)
3785{
3786 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00003787 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003788
Keith Packard6dbe2772008-10-14 21:41:13 -07003789 mutex_lock(&dev->struct_mutex);
3790
Chris Wilson87acb0a2010-10-19 10:13:00 +01003791 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07003792 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003793 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07003794 }
Eric Anholt673a3942008-07-30 12:06:12 -07003795
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003796 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003797 if (ret) {
3798 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003799 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07003800 }
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003801 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003802
Chris Wilson29105cc2010-01-07 10:39:13 +00003803 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01003804 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02003805 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003806
Chris Wilson312817a2010-11-22 11:50:11 +00003807 i915_gem_reset_fences(dev);
3808
Chris Wilson29105cc2010-01-07 10:39:13 +00003809 /* Hack! Don't let anybody do execbuf while we don't control the chip.
3810 * We need to replace this with a semaphore, or something.
3811 * And not confound mm.suspended!
3812 */
3813 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02003814 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00003815
3816 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003817 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003818
Keith Packard6dbe2772008-10-14 21:41:13 -07003819 mutex_unlock(&dev->struct_mutex);
3820
Chris Wilson29105cc2010-01-07 10:39:13 +00003821 /* Cancel the retire work handler, which should be idle now. */
3822 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
3823
Eric Anholt673a3942008-07-30 12:06:12 -07003824 return 0;
3825}
3826
Ben Widawskyb9524a12012-05-25 16:56:24 -07003827void i915_gem_l3_remap(struct drm_device *dev)
3828{
3829 drm_i915_private_t *dev_priv = dev->dev_private;
3830 u32 misccpctl;
3831 int i;
3832
3833 if (!IS_IVYBRIDGE(dev))
3834 return;
3835
3836 if (!dev_priv->mm.l3_remap_info)
3837 return;
3838
3839 misccpctl = I915_READ(GEN7_MISCCPCTL);
3840 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
3841 POSTING_READ(GEN7_MISCCPCTL);
3842
3843 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
3844 u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
3845 if (remap && remap != dev_priv->mm.l3_remap_info[i/4])
3846 DRM_DEBUG("0x%x was already programmed to %x\n",
3847 GEN7_L3LOG_BASE + i, remap);
3848 if (remap && !dev_priv->mm.l3_remap_info[i/4])
3849 DRM_DEBUG_DRIVER("Clearing remapped register\n");
3850 I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->mm.l3_remap_info[i/4]);
3851 }
3852
3853 /* Make sure all the writes land before disabling dop clock gating */
3854 POSTING_READ(GEN7_L3LOG_BASE);
3855
3856 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
3857}
3858
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003859void i915_gem_init_swizzling(struct drm_device *dev)
3860{
3861 drm_i915_private_t *dev_priv = dev->dev_private;
3862
Daniel Vetter11782b02012-01-31 16:47:55 +01003863 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003864 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
3865 return;
3866
3867 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
3868 DISP_TILE_SURFACE_SWIZZLING);
3869
Daniel Vetter11782b02012-01-31 16:47:55 +01003870 if (IS_GEN5(dev))
3871 return;
3872
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003873 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
3874 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02003875 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003876 else
Daniel Vetter6b26c862012-04-24 14:04:12 +02003877 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003878}
Daniel Vettere21af882012-02-09 20:53:27 +01003879
3880void i915_gem_init_ppgtt(struct drm_device *dev)
3881{
3882 drm_i915_private_t *dev_priv = dev->dev_private;
3883 uint32_t pd_offset;
3884 struct intel_ring_buffer *ring;
Daniel Vetter55a254a2012-03-22 00:14:43 +01003885 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
3886 uint32_t __iomem *pd_addr;
3887 uint32_t pd_entry;
Daniel Vettere21af882012-02-09 20:53:27 +01003888 int i;
3889
3890 if (!dev_priv->mm.aliasing_ppgtt)
3891 return;
3892
Daniel Vetter55a254a2012-03-22 00:14:43 +01003893
3894 pd_addr = dev_priv->mm.gtt->gtt + ppgtt->pd_offset/sizeof(uint32_t);
3895 for (i = 0; i < ppgtt->num_pd_entries; i++) {
3896 dma_addr_t pt_addr;
3897
3898 if (dev_priv->mm.gtt->needs_dmar)
3899 pt_addr = ppgtt->pt_dma_addr[i];
3900 else
3901 pt_addr = page_to_phys(ppgtt->pt_pages[i]);
3902
3903 pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
3904 pd_entry |= GEN6_PDE_VALID;
3905
3906 writel(pd_entry, pd_addr + i);
3907 }
3908 readl(pd_addr);
3909
3910 pd_offset = ppgtt->pd_offset;
Daniel Vettere21af882012-02-09 20:53:27 +01003911 pd_offset /= 64; /* in cachelines, */
3912 pd_offset <<= 16;
3913
3914 if (INTEL_INFO(dev)->gen == 6) {
Daniel Vetter48ecfa12012-04-11 20:42:40 +02003915 uint32_t ecochk, gab_ctl, ecobits;
3916
3917 ecobits = I915_READ(GAC_ECO_BITS);
3918 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
Daniel Vetterbe901a52012-04-11 20:42:39 +02003919
3920 gab_ctl = I915_READ(GAB_CTL);
3921 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
3922
3923 ecochk = I915_READ(GAM_ECOCHK);
Daniel Vettere21af882012-02-09 20:53:27 +01003924 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
3925 ECOCHK_PPGTT_CACHE64B);
Daniel Vetter6b26c862012-04-24 14:04:12 +02003926 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Daniel Vettere21af882012-02-09 20:53:27 +01003927 } else if (INTEL_INFO(dev)->gen >= 7) {
3928 I915_WRITE(GAM_ECOCHK, ECOCHK_PPGTT_CACHE64B);
3929 /* GFX_MODE is per-ring on gen7+ */
3930 }
3931
Chris Wilsonb4519512012-05-11 14:29:30 +01003932 for_each_ring(ring, dev_priv, i) {
Daniel Vettere21af882012-02-09 20:53:27 +01003933 if (INTEL_INFO(dev)->gen >= 7)
3934 I915_WRITE(RING_MODE_GEN7(ring),
Daniel Vetter6b26c862012-04-24 14:04:12 +02003935 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Daniel Vettere21af882012-02-09 20:53:27 +01003936
3937 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
3938 I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
3939 }
3940}
3941
Chris Wilson67b1b572012-07-05 23:49:40 +01003942static bool
3943intel_enable_blt(struct drm_device *dev)
3944{
3945 if (!HAS_BLT(dev))
3946 return false;
3947
3948 /* The blitter was dysfunctional on early prototypes */
3949 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
3950 DRM_INFO("BLT not supported on this pre-production hardware;"
3951 " graphics performance will be degraded.\n");
3952 return false;
3953 }
3954
3955 return true;
3956}
3957
Eric Anholt673a3942008-07-30 12:06:12 -07003958int
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003959i915_gem_init_hw(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003960{
3961 drm_i915_private_t *dev_priv = dev->dev_private;
3962 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003963
Daniel Vetter8ecd1a62012-06-07 15:56:03 +02003964 if (!intel_enable_gtt())
3965 return -EIO;
3966
Rodrigo Vivieda2d7f2012-10-10 18:35:28 -03003967 if (IS_HASWELL(dev) && (I915_READ(0x120010) == 1))
3968 I915_WRITE(0x9008, I915_READ(0x9008) | 0xf0000);
3969
Ben Widawskyb9524a12012-05-25 16:56:24 -07003970 i915_gem_l3_remap(dev);
3971
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003972 i915_gem_init_swizzling(dev);
3973
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003974 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003975 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00003976 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003977
3978 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003979 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003980 if (ret)
3981 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003982 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01003983
Chris Wilson67b1b572012-07-05 23:49:40 +01003984 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01003985 ret = intel_init_blt_ring_buffer(dev);
3986 if (ret)
3987 goto cleanup_bsd_ring;
3988 }
3989
Chris Wilson6f392d5482010-08-07 11:01:22 +01003990 dev_priv->next_seqno = 1;
3991
Ben Widawsky254f9652012-06-04 14:42:42 -07003992 /*
3993 * XXX: There was some w/a described somewhere suggesting loading
3994 * contexts before PPGTT.
3995 */
3996 i915_gem_context_init(dev);
Daniel Vettere21af882012-02-09 20:53:27 +01003997 i915_gem_init_ppgtt(dev);
3998
Chris Wilson68f95ba2010-05-27 13:18:22 +01003999 return 0;
4000
Chris Wilson549f7362010-10-19 11:19:32 +01004001cleanup_bsd_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004002 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004003cleanup_render_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004004 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004005 return ret;
4006}
4007
Chris Wilson1070a422012-04-24 15:47:41 +01004008static bool
4009intel_enable_ppgtt(struct drm_device *dev)
4010{
4011 if (i915_enable_ppgtt >= 0)
4012 return i915_enable_ppgtt;
4013
4014#ifdef CONFIG_INTEL_IOMMU
4015 /* Disable ppgtt on SNB if VT-d is on. */
4016 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
4017 return false;
4018#endif
4019
4020 return true;
4021}
4022
4023int i915_gem_init(struct drm_device *dev)
4024{
4025 struct drm_i915_private *dev_priv = dev->dev_private;
4026 unsigned long gtt_size, mappable_size;
4027 int ret;
4028
4029 gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT;
4030 mappable_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
4031
4032 mutex_lock(&dev->struct_mutex);
4033 if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
4034 /* PPGTT pdes are stolen from global gtt ptes, so shrink the
4035 * aperture accordingly when using aliasing ppgtt. */
4036 gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
4037
4038 i915_gem_init_global_gtt(dev, 0, mappable_size, gtt_size);
4039
4040 ret = i915_gem_init_aliasing_ppgtt(dev);
4041 if (ret) {
4042 mutex_unlock(&dev->struct_mutex);
4043 return ret;
4044 }
4045 } else {
4046 /* Let GEM Manage all of the aperture.
4047 *
4048 * However, leave one page at the end still bound to the scratch
4049 * page. There are a number of places where the hardware
4050 * apparently prefetches past the end of the object, and we've
4051 * seen multiple hangs with the GPU head pointer stuck in a
4052 * batchbuffer bound at the last page of the aperture. One page
4053 * should be enough to keep any prefetching inside of the
4054 * aperture.
4055 */
4056 i915_gem_init_global_gtt(dev, 0, mappable_size,
4057 gtt_size);
4058 }
4059
4060 ret = i915_gem_init_hw(dev);
4061 mutex_unlock(&dev->struct_mutex);
4062 if (ret) {
4063 i915_gem_cleanup_aliasing_ppgtt(dev);
4064 return ret;
4065 }
4066
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004067 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4068 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4069 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson1070a422012-04-24 15:47:41 +01004070 return 0;
4071}
4072
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004073void
4074i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4075{
4076 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004077 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004078 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004079
Chris Wilsonb4519512012-05-11 14:29:30 +01004080 for_each_ring(ring, dev_priv, i)
4081 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004082}
4083
4084int
Eric Anholt673a3942008-07-30 12:06:12 -07004085i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4086 struct drm_file *file_priv)
4087{
4088 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004089 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004090
Jesse Barnes79e53942008-11-07 14:24:08 -08004091 if (drm_core_check_feature(dev, DRIVER_MODESET))
4092 return 0;
4093
Ben Gamariba1234d2009-09-14 17:48:47 -04004094 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004095 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04004096 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004097 }
4098
Eric Anholt673a3942008-07-30 12:06:12 -07004099 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004100 dev_priv->mm.suspended = 0;
4101
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004102 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004103 if (ret != 0) {
4104 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004105 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004106 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004107
Chris Wilson69dc4982010-10-19 10:36:51 +01004108 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004109 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004110
Chris Wilson5f353082010-06-07 14:03:03 +01004111 ret = drm_irq_install(dev);
4112 if (ret)
4113 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004114
Eric Anholt673a3942008-07-30 12:06:12 -07004115 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004116
4117cleanup_ringbuffer:
4118 mutex_lock(&dev->struct_mutex);
4119 i915_gem_cleanup_ringbuffer(dev);
4120 dev_priv->mm.suspended = 1;
4121 mutex_unlock(&dev->struct_mutex);
4122
4123 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004124}
4125
4126int
4127i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4128 struct drm_file *file_priv)
4129{
Jesse Barnes79e53942008-11-07 14:24:08 -08004130 if (drm_core_check_feature(dev, DRIVER_MODESET))
4131 return 0;
4132
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004133 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07004134 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004135}
4136
4137void
4138i915_gem_lastclose(struct drm_device *dev)
4139{
4140 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004141
Eric Anholte806b492009-01-22 09:56:58 -08004142 if (drm_core_check_feature(dev, DRIVER_MODESET))
4143 return;
4144
Keith Packard6dbe2772008-10-14 21:41:13 -07004145 ret = i915_gem_idle(dev);
4146 if (ret)
4147 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004148}
4149
Chris Wilson64193402010-10-24 12:38:05 +01004150static void
4151init_ring_lists(struct intel_ring_buffer *ring)
4152{
4153 INIT_LIST_HEAD(&ring->active_list);
4154 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004155}
4156
Eric Anholt673a3942008-07-30 12:06:12 -07004157void
4158i915_gem_load(struct drm_device *dev)
4159{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004160 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07004161 drm_i915_private_t *dev_priv = dev->dev_private;
4162
Chris Wilson69dc4982010-10-19 10:36:51 +01004163 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004164 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004165 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4166 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004167 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004168 for (i = 0; i < I915_NUM_RINGS; i++)
4169 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004170 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004171 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004172 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4173 i915_gem_retire_work_handler);
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004174 init_completion(&dev_priv->error_completion);
Chris Wilson31169712009-09-14 16:50:28 +01004175
Dave Airlie94400122010-07-20 13:15:31 +10004176 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4177 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004178 I915_WRITE(MI_ARB_STATE,
4179 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004180 }
4181
Chris Wilson72bfa192010-12-19 11:42:05 +00004182 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4183
Jesse Barnesde151cf2008-11-12 10:03:55 -08004184 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004185 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4186 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004187
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004188 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004189 dev_priv->num_fence_regs = 16;
4190 else
4191 dev_priv->num_fence_regs = 8;
4192
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004193 /* Initialize fence registers to zero */
Chris Wilsonada726c2012-04-17 15:31:32 +01004194 i915_gem_reset_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004195
Eric Anholt673a3942008-07-30 12:06:12 -07004196 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004197 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004198
Chris Wilsonce453d82011-02-21 14:43:56 +00004199 dev_priv->mm.interruptible = true;
4200
Chris Wilson17250b72010-10-28 12:51:39 +01004201 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
4202 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4203 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07004204}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004205
4206/*
4207 * Create a physically contiguous memory object for this object
4208 * e.g. for cursor + overlay regs
4209 */
Chris Wilson995b6762010-08-20 13:23:26 +01004210static int i915_gem_init_phys_object(struct drm_device *dev,
4211 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004212{
4213 drm_i915_private_t *dev_priv = dev->dev_private;
4214 struct drm_i915_gem_phys_object *phys_obj;
4215 int ret;
4216
4217 if (dev_priv->mm.phys_objs[id - 1] || !size)
4218 return 0;
4219
Eric Anholt9a298b22009-03-24 12:23:04 -07004220 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004221 if (!phys_obj)
4222 return -ENOMEM;
4223
4224 phys_obj->id = id;
4225
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004226 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004227 if (!phys_obj->handle) {
4228 ret = -ENOMEM;
4229 goto kfree_obj;
4230 }
4231#ifdef CONFIG_X86
4232 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4233#endif
4234
4235 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4236
4237 return 0;
4238kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004239 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004240 return ret;
4241}
4242
Chris Wilson995b6762010-08-20 13:23:26 +01004243static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004244{
4245 drm_i915_private_t *dev_priv = dev->dev_private;
4246 struct drm_i915_gem_phys_object *phys_obj;
4247
4248 if (!dev_priv->mm.phys_objs[id - 1])
4249 return;
4250
4251 phys_obj = dev_priv->mm.phys_objs[id - 1];
4252 if (phys_obj->cur_obj) {
4253 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4254 }
4255
4256#ifdef CONFIG_X86
4257 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4258#endif
4259 drm_pci_free(dev, phys_obj->handle);
4260 kfree(phys_obj);
4261 dev_priv->mm.phys_objs[id - 1] = NULL;
4262}
4263
4264void i915_gem_free_all_phys_object(struct drm_device *dev)
4265{
4266 int i;
4267
Dave Airlie260883c2009-01-22 17:58:49 +10004268 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004269 i915_gem_free_phys_object(dev, i);
4270}
4271
4272void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004273 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004274{
Chris Wilson05394f32010-11-08 19:18:58 +00004275 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004276 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004277 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004278 int page_count;
4279
Chris Wilson05394f32010-11-08 19:18:58 +00004280 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004281 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004282 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004283
Chris Wilson05394f32010-11-08 19:18:58 +00004284 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004285 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004286 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004287 if (!IS_ERR(page)) {
4288 char *dst = kmap_atomic(page);
4289 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4290 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004291
Chris Wilsone5281cc2010-10-28 13:45:36 +01004292 drm_clflush_pages(&page, 1);
4293
4294 set_page_dirty(page);
4295 mark_page_accessed(page);
4296 page_cache_release(page);
4297 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004298 }
Daniel Vetter40ce6572010-11-05 18:12:18 +01004299 intel_gtt_chipset_flush();
Chris Wilsond78b47b2009-06-17 21:52:49 +01004300
Chris Wilson05394f32010-11-08 19:18:58 +00004301 obj->phys_obj->cur_obj = NULL;
4302 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004303}
4304
4305int
4306i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004307 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004308 int id,
4309 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004310{
Chris Wilson05394f32010-11-08 19:18:58 +00004311 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004312 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004313 int ret = 0;
4314 int page_count;
4315 int i;
4316
4317 if (id > I915_MAX_PHYS_OBJECT)
4318 return -EINVAL;
4319
Chris Wilson05394f32010-11-08 19:18:58 +00004320 if (obj->phys_obj) {
4321 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004322 return 0;
4323 i915_gem_detach_phys_object(dev, obj);
4324 }
4325
Dave Airlie71acb5e2008-12-30 20:31:46 +10004326 /* create a new object */
4327 if (!dev_priv->mm.phys_objs[id - 1]) {
4328 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004329 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004330 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004331 DRM_ERROR("failed to init phys object %d size: %zu\n",
4332 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004333 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004334 }
4335 }
4336
4337 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004338 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4339 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004340
Chris Wilson05394f32010-11-08 19:18:58 +00004341 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004342
4343 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004344 struct page *page;
4345 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004346
Hugh Dickins5949eac2011-06-27 16:18:18 -07004347 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004348 if (IS_ERR(page))
4349 return PTR_ERR(page);
4350
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004351 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004352 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004353 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004354 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004355
4356 mark_page_accessed(page);
4357 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004358 }
4359
4360 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004361}
4362
4363static int
Chris Wilson05394f32010-11-08 19:18:58 +00004364i915_gem_phys_pwrite(struct drm_device *dev,
4365 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004366 struct drm_i915_gem_pwrite *args,
4367 struct drm_file *file_priv)
4368{
Chris Wilson05394f32010-11-08 19:18:58 +00004369 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004370 char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004371
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004372 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4373 unsigned long unwritten;
4374
4375 /* The physical object once assigned is fixed for the lifetime
4376 * of the obj, so we can safely drop the lock and continue
4377 * to access vaddr.
4378 */
4379 mutex_unlock(&dev->struct_mutex);
4380 unwritten = copy_from_user(vaddr, user_data, args->size);
4381 mutex_lock(&dev->struct_mutex);
4382 if (unwritten)
4383 return -EFAULT;
4384 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004385
Daniel Vetter40ce6572010-11-05 18:12:18 +01004386 intel_gtt_chipset_flush();
Dave Airlie71acb5e2008-12-30 20:31:46 +10004387 return 0;
4388}
Eric Anholtb9624422009-06-03 07:27:35 +00004389
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004390void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004391{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004392 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004393
4394 /* Clean up our request list when the client is going away, so that
4395 * later retire_requests won't dereference our soon-to-be-gone
4396 * file_priv.
4397 */
Chris Wilson1c255952010-09-26 11:03:27 +01004398 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004399 while (!list_empty(&file_priv->mm.request_list)) {
4400 struct drm_i915_gem_request *request;
4401
4402 request = list_first_entry(&file_priv->mm.request_list,
4403 struct drm_i915_gem_request,
4404 client_list);
4405 list_del(&request->client_list);
4406 request->file_priv = NULL;
4407 }
Chris Wilson1c255952010-09-26 11:03:27 +01004408 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004409}
Chris Wilson31169712009-09-14 16:50:28 +01004410
Chris Wilson31169712009-09-14 16:50:28 +01004411static int
Ying Han1495f232011-05-24 17:12:27 -07004412i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004413{
Chris Wilson17250b72010-10-28 12:51:39 +01004414 struct drm_i915_private *dev_priv =
4415 container_of(shrinker,
4416 struct drm_i915_private,
4417 mm.inactive_shrinker);
4418 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02004419 struct drm_i915_gem_object *obj;
Ying Han1495f232011-05-24 17:12:27 -07004420 int nr_to_scan = sc->nr_to_scan;
Chris Wilson17250b72010-10-28 12:51:39 +01004421 int cnt;
4422
4423 if (!mutex_trylock(&dev->struct_mutex))
Chris Wilsonbbe2e112010-10-28 22:35:07 +01004424 return 0;
Chris Wilson31169712009-09-14 16:50:28 +01004425
Chris Wilson6c085a72012-08-20 11:40:46 +02004426 if (nr_to_scan) {
4427 nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
4428 if (nr_to_scan > 0)
4429 i915_gem_shrink_all(dev_priv);
Chris Wilson31169712009-09-14 16:50:28 +01004430 }
4431
Chris Wilson17250b72010-10-28 12:51:39 +01004432 cnt = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02004433 list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004434 if (obj->pages_pin_count == 0)
4435 cnt += obj->base.size >> PAGE_SHIFT;
Chris Wilson6c085a72012-08-20 11:40:46 +02004436 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004437 if (obj->pin_count == 0 && obj->pages_pin_count == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02004438 cnt += obj->base.size >> PAGE_SHIFT;
Chris Wilson31169712009-09-14 16:50:28 +01004439
Chris Wilson17250b72010-10-28 12:51:39 +01004440 mutex_unlock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +02004441 return cnt;
Chris Wilson31169712009-09-14 16:50:28 +01004442}