blob: 943db1001cfd2e9f24c956b687a7adc3ba353c59 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010036#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Zhenyu Wang036a4a72009-06-08 14:40:19 +080039/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010040static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050041ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080042{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000043 if ((dev_priv->irq_mask & mask) != 0) {
44 dev_priv->irq_mask &= ~mask;
45 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000046 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080047 }
48}
49
50static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050051ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080052{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000053 if ((dev_priv->irq_mask & mask) != mask) {
54 dev_priv->irq_mask |= mask;
55 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000056 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080057 }
58}
59
Keith Packard7c463582008-11-04 02:03:27 -080060void
61i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
62{
63 if ((dev_priv->pipestat[pipe] & mask) != mask) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080064 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080065
66 dev_priv->pipestat[pipe] |= mask;
67 /* Enable the interrupt, clear any pending status */
68 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
Chris Wilson3143a2b2010-11-16 15:55:10 +000069 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080070 }
71}
72
73void
74i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
75{
76 if ((dev_priv->pipestat[pipe] & mask) != 0) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080077 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080078
79 dev_priv->pipestat[pipe] &= ~mask;
80 I915_WRITE(reg, dev_priv->pipestat[pipe]);
Chris Wilson3143a2b2010-11-16 15:55:10 +000081 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080082 }
83}
84
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +100085/**
Zhao Yakui01c66882009-10-28 05:10:00 +000086 * intel_enable_asle - enable ASLE interrupt for OpRegion
87 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +000088void intel_enable_asle(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +000089{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000090 drm_i915_private_t *dev_priv = dev->dev_private;
91 unsigned long irqflags;
92
Jesse Barnes7e231dbe2012-03-28 13:39:38 -070093 /* FIXME: opregion/asle for VLV */
94 if (IS_VALLEYVIEW(dev))
95 return;
96
Chris Wilson1ec14ad2010-12-04 11:30:53 +000097 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +000098
Eric Anholtc619eed2010-01-28 16:45:52 -080099 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500100 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800101 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000102 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700103 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100104 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800105 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700106 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800107 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000108
109 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000110}
111
112/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700113 * i915_pipe_enabled - check if a pipe is enabled
114 * @dev: DRM device
115 * @pipe: pipe to check
116 *
117 * Reading certain registers when the pipe is disabled can hang the chip.
118 * Use this routine to make sure the PLL is running and the pipe is active
119 * before reading such registers if unsure.
120 */
121static int
122i915_pipe_enabled(struct drm_device *dev, int pipe)
123{
124 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200125 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
126 pipe);
127
128 return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700129}
130
Keith Packard42f52ef2008-10-18 19:39:29 -0700131/* Called from drm generic code, passed a 'crtc', which
132 * we use as a pipe index
133 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700134static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700135{
136 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
137 unsigned long high_frame;
138 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100139 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700140
141 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800142 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800143 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700144 return 0;
145 }
146
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800147 high_frame = PIPEFRAME(pipe);
148 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100149
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700150 /*
151 * High & low register fields aren't synchronized, so make sure
152 * we get a low value that's stable across two reads of the high
153 * register.
154 */
155 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100156 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
157 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
158 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700159 } while (high1 != high2);
160
Chris Wilson5eddb702010-09-11 13:48:45 +0100161 high1 >>= PIPE_FRAME_HIGH_SHIFT;
162 low >>= PIPE_FRAME_LOW_SHIFT;
163 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700164}
165
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700166static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800167{
168 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800169 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800170
171 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800172 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800173 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800174 return 0;
175 }
176
177 return I915_READ(reg);
178}
179
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700180static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100181 int *vpos, int *hpos)
182{
183 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
184 u32 vbl = 0, position = 0;
185 int vbl_start, vbl_end, htotal, vtotal;
186 bool in_vbl = true;
187 int ret = 0;
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200188 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
189 pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100190
191 if (!i915_pipe_enabled(dev, pipe)) {
192 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800193 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100194 return 0;
195 }
196
197 /* Get vtotal. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200198 vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100199
200 if (INTEL_INFO(dev)->gen >= 4) {
201 /* No obvious pixelcount register. Only query vertical
202 * scanout position from Display scan line register.
203 */
204 position = I915_READ(PIPEDSL(pipe));
205
206 /* Decode into vertical scanout position. Don't have
207 * horizontal scanout position.
208 */
209 *vpos = position & 0x1fff;
210 *hpos = 0;
211 } else {
212 /* Have access to pixelcount since start of frame.
213 * We can split this into vertical and horizontal
214 * scanout position.
215 */
216 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
217
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200218 htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100219 *vpos = position / htotal;
220 *hpos = position - (*vpos * htotal);
221 }
222
223 /* Query vblank area. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200224 vbl = I915_READ(VBLANK(cpu_transcoder));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100225
226 /* Test position against vblank region. */
227 vbl_start = vbl & 0x1fff;
228 vbl_end = (vbl >> 16) & 0x1fff;
229
230 if ((*vpos < vbl_start) || (*vpos > vbl_end))
231 in_vbl = false;
232
233 /* Inside "upper part" of vblank area? Apply corrective offset: */
234 if (in_vbl && (*vpos >= vbl_start))
235 *vpos = *vpos - vtotal;
236
237 /* Readouts valid? */
238 if (vbl > 0)
239 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
240
241 /* In vblank? */
242 if (in_vbl)
243 ret |= DRM_SCANOUTPOS_INVBL;
244
245 return ret;
246}
247
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700248static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100249 int *max_error,
250 struct timeval *vblank_time,
251 unsigned flags)
252{
Chris Wilson4041b852011-01-22 10:07:56 +0000253 struct drm_i915_private *dev_priv = dev->dev_private;
254 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100255
Chris Wilson4041b852011-01-22 10:07:56 +0000256 if (pipe < 0 || pipe >= dev_priv->num_pipe) {
257 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100258 return -EINVAL;
259 }
260
261 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000262 crtc = intel_get_crtc_for_pipe(dev, pipe);
263 if (crtc == NULL) {
264 DRM_ERROR("Invalid crtc %d\n", pipe);
265 return -EINVAL;
266 }
267
268 if (!crtc->enabled) {
269 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
270 return -EBUSY;
271 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100272
273 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000274 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
275 vblank_time, flags,
276 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100277}
278
Jesse Barnes5ca58282009-03-31 14:11:15 -0700279/*
280 * Handle hotplug events outside the interrupt handler proper.
281 */
282static void i915_hotplug_work_func(struct work_struct *work)
283{
284 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
285 hotplug_work);
286 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700287 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100288 struct intel_encoder *encoder;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700289
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100290 /* HPD irq before everything is fully set up. */
291 if (!dev_priv->enable_hotplug_processing)
292 return;
293
Keith Packarda65e34c2011-07-25 10:04:56 -0700294 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800295 DRM_DEBUG_KMS("running encoder hotplug functions\n");
296
Chris Wilson4ef69c72010-09-09 15:14:28 +0100297 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
298 if (encoder->hot_plug)
299 encoder->hot_plug(encoder);
300
Keith Packard40ee3382011-07-28 15:31:19 -0700301 mutex_unlock(&mode_config->mutex);
302
Jesse Barnes5ca58282009-03-31 14:11:15 -0700303 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000304 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700305}
306
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200307static void ironlake_handle_rps_change(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800308{
309 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000310 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200311 u8 new_delay;
312 unsigned long flags;
313
314 spin_lock_irqsave(&mchdev_lock, flags);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800315
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200316 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
317
Daniel Vetter20e4d402012-08-08 23:35:39 +0200318 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200319
Jesse Barnes7648fa92010-05-20 14:28:11 -0700320 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000321 busy_up = I915_READ(RCPREVBSYTUPAVG);
322 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800323 max_avg = I915_READ(RCBMAXAVG);
324 min_avg = I915_READ(RCBMINAVG);
325
326 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000327 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200328 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
329 new_delay = dev_priv->ips.cur_delay - 1;
330 if (new_delay < dev_priv->ips.max_delay)
331 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000332 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200333 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
334 new_delay = dev_priv->ips.cur_delay + 1;
335 if (new_delay > dev_priv->ips.min_delay)
336 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800337 }
338
Jesse Barnes7648fa92010-05-20 14:28:11 -0700339 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200340 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800341
Daniel Vetter92703882012-08-09 16:46:01 +0200342 spin_unlock_irqrestore(&mchdev_lock, flags);
343
Jesse Barnesf97108d2010-01-29 11:27:07 -0800344 return;
345}
346
Chris Wilson549f7362010-10-19 11:19:32 +0100347static void notify_ring(struct drm_device *dev,
348 struct intel_ring_buffer *ring)
349{
350 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9862e602011-01-04 22:22:17 +0000351
Chris Wilson475553d2011-01-20 09:52:56 +0000352 if (ring->obj == NULL)
353 return;
354
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100355 trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
Chris Wilson9862e602011-01-04 22:22:17 +0000356
Chris Wilson549f7362010-10-19 11:19:32 +0100357 wake_up_all(&ring->irq_queue);
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700358 if (i915_enable_hangcheck) {
Daniel Vetter99584db2012-11-14 17:14:04 +0100359 dev_priv->gpu_error.hangcheck_count = 0;
360 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +0100361 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700362 }
Chris Wilson549f7362010-10-19 11:19:32 +0100363}
364
Ben Widawsky4912d042011-04-25 11:25:20 -0700365static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800366{
Ben Widawsky4912d042011-04-25 11:25:20 -0700367 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200368 rps.work);
Ben Widawsky4912d042011-04-25 11:25:20 -0700369 u32 pm_iir, pm_imr;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100370 u8 new_delay;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800371
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200372 spin_lock_irq(&dev_priv->rps.lock);
373 pm_iir = dev_priv->rps.pm_iir;
374 dev_priv->rps.pm_iir = 0;
Ben Widawsky4912d042011-04-25 11:25:20 -0700375 pm_imr = I915_READ(GEN6_PMIMR);
Daniel Vettera9e26412011-09-08 14:00:21 +0200376 I915_WRITE(GEN6_PMIMR, 0);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200377 spin_unlock_irq(&dev_priv->rps.lock);
Ben Widawsky4912d042011-04-25 11:25:20 -0700378
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100379 if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800380 return;
381
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700382 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100383
384 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200385 new_delay = dev_priv->rps.cur_delay + 1;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100386 else
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200387 new_delay = dev_priv->rps.cur_delay - 1;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800388
Ben Widawsky79249632012-09-07 19:43:42 -0700389 /* sysfs frequency interfaces may have snuck in while servicing the
390 * interrupt
391 */
392 if (!(new_delay > dev_priv->rps.max_delay ||
393 new_delay < dev_priv->rps.min_delay)) {
394 gen6_set_rps(dev_priv->dev, new_delay);
395 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800396
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700397 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800398}
399
Ben Widawskye3689192012-05-25 16:56:22 -0700400
401/**
402 * ivybridge_parity_work - Workqueue called when a parity error interrupt
403 * occurred.
404 * @work: workqueue struct
405 *
406 * Doesn't actually do anything except notify userspace. As a consequence of
407 * this event, userspace should try to remap the bad rows since statistically
408 * it is likely the same row is more likely to go bad again.
409 */
410static void ivybridge_parity_work(struct work_struct *work)
411{
412 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100413 l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700414 u32 error_status, row, bank, subbank;
415 char *parity_event[5];
416 uint32_t misccpctl;
417 unsigned long flags;
418
419 /* We must turn off DOP level clock gating to access the L3 registers.
420 * In order to prevent a get/put style interface, acquire struct mutex
421 * any time we access those registers.
422 */
423 mutex_lock(&dev_priv->dev->struct_mutex);
424
425 misccpctl = I915_READ(GEN7_MISCCPCTL);
426 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
427 POSTING_READ(GEN7_MISCCPCTL);
428
429 error_status = I915_READ(GEN7_L3CDERRST1);
430 row = GEN7_PARITY_ERROR_ROW(error_status);
431 bank = GEN7_PARITY_ERROR_BANK(error_status);
432 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
433
434 I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
435 GEN7_L3CDERRST1_ENABLE);
436 POSTING_READ(GEN7_L3CDERRST1);
437
438 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
439
440 spin_lock_irqsave(&dev_priv->irq_lock, flags);
441 dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
442 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
443 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
444
445 mutex_unlock(&dev_priv->dev->struct_mutex);
446
447 parity_event[0] = "L3_PARITY_ERROR=1";
448 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
449 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
450 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
451 parity_event[4] = NULL;
452
453 kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
454 KOBJ_CHANGE, parity_event);
455
456 DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
457 row, bank, subbank);
458
459 kfree(parity_event[3]);
460 kfree(parity_event[2]);
461 kfree(parity_event[1]);
462}
463
Daniel Vetterd2ba8472012-05-31 14:57:41 +0200464static void ivybridge_handle_parity_error(struct drm_device *dev)
Ben Widawskye3689192012-05-25 16:56:22 -0700465{
466 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
467 unsigned long flags;
468
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700469 if (!HAS_L3_GPU_CACHE(dev))
Ben Widawskye3689192012-05-25 16:56:22 -0700470 return;
471
472 spin_lock_irqsave(&dev_priv->irq_lock, flags);
473 dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
474 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
475 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
476
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100477 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700478}
479
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200480static void snb_gt_irq_handler(struct drm_device *dev,
481 struct drm_i915_private *dev_priv,
482 u32 gt_iir)
483{
484
485 if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
486 GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
487 notify_ring(dev, &dev_priv->ring[RCS]);
488 if (gt_iir & GEN6_BSD_USER_INTERRUPT)
489 notify_ring(dev, &dev_priv->ring[VCS]);
490 if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
491 notify_ring(dev, &dev_priv->ring[BCS]);
492
493 if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
494 GT_GEN6_BSD_CS_ERROR_INTERRUPT |
495 GT_RENDER_CS_ERROR_INTERRUPT)) {
496 DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
497 i915_handle_error(dev, false);
498 }
Ben Widawskye3689192012-05-25 16:56:22 -0700499
500 if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
501 ivybridge_handle_parity_error(dev);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200502}
503
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100504static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
505 u32 pm_iir)
506{
507 unsigned long flags;
508
509 /*
510 * IIR bits should never already be set because IMR should
511 * prevent an interrupt from being shown in IIR. The warning
512 * displays a case where we've unsafely cleared
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200513 * dev_priv->rps.pm_iir. Although missing an interrupt of the same
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100514 * type is not a problem, it displays a problem in the logic.
515 *
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200516 * The mask bit in IMR is cleared by dev_priv->rps.work.
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100517 */
518
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200519 spin_lock_irqsave(&dev_priv->rps.lock, flags);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200520 dev_priv->rps.pm_iir |= pm_iir;
521 I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100522 POSTING_READ(GEN6_PMIMR);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200523 spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100524
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200525 queue_work(dev_priv->wq, &dev_priv->rps.work);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100526}
527
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100528static void gmbus_irq_handler(struct drm_device *dev)
529{
Daniel Vetter28c70f12012-12-01 13:53:45 +0100530 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
531
Daniel Vetter28c70f12012-12-01 13:53:45 +0100532 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100533}
534
Daniel Vetterce99c252012-12-01 13:53:47 +0100535static void dp_aux_irq_handler(struct drm_device *dev)
536{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100537 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
538
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100539 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +0100540}
541
Daniel Vetterff1f5252012-10-02 15:10:55 +0200542static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700543{
544 struct drm_device *dev = (struct drm_device *) arg;
545 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
546 u32 iir, gt_iir, pm_iir;
547 irqreturn_t ret = IRQ_NONE;
548 unsigned long irqflags;
549 int pipe;
550 u32 pipe_stats[I915_MAX_PIPES];
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700551
552 atomic_inc(&dev_priv->irq_received);
553
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700554 while (true) {
555 iir = I915_READ(VLV_IIR);
556 gt_iir = I915_READ(GTIIR);
557 pm_iir = I915_READ(GEN6_PMIIR);
558
559 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
560 goto out;
561
562 ret = IRQ_HANDLED;
563
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200564 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700565
566 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
567 for_each_pipe(pipe) {
568 int reg = PIPESTAT(pipe);
569 pipe_stats[pipe] = I915_READ(reg);
570
571 /*
572 * Clear the PIPE*STAT regs before the IIR
573 */
574 if (pipe_stats[pipe] & 0x8000ffff) {
575 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
576 DRM_DEBUG_DRIVER("pipe %c underrun\n",
577 pipe_name(pipe));
578 I915_WRITE(reg, pipe_stats[pipe]);
579 }
580 }
581 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
582
Jesse Barnes31acc7f2012-06-20 10:53:11 -0700583 for_each_pipe(pipe) {
584 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
585 drm_handle_vblank(dev, pipe);
586
587 if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
588 intel_prepare_page_flip(dev, pipe);
589 intel_finish_page_flip(dev, pipe);
590 }
591 }
592
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700593 /* Consume port. Then clear IIR or we'll miss events */
594 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
595 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
596
597 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
598 hotplug_status);
599 if (hotplug_status & dev_priv->hotplug_supported_mask)
600 queue_work(dev_priv->wq,
601 &dev_priv->hotplug_work);
602
603 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
604 I915_READ(PORT_HOTPLUG_STAT);
605 }
606
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100607 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
608 gmbus_irq_handler(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700609
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100610 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
611 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700612
613 I915_WRITE(GTIIR, gt_iir);
614 I915_WRITE(GEN6_PMIIR, pm_iir);
615 I915_WRITE(VLV_IIR, iir);
616 }
617
618out:
619 return ret;
620}
621
Adam Jackson23e81d62012-06-06 15:45:44 -0400622static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -0800623{
624 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800625 int pipe;
Jesse Barnes776ad802011-01-04 15:09:39 -0800626
Daniel Vetter76e43832012-10-12 20:14:05 +0200627 if (pch_iir & SDE_HOTPLUG_MASK)
628 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
629
Jesse Barnes776ad802011-01-04 15:09:39 -0800630 if (pch_iir & SDE_AUDIO_POWER_MASK)
631 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
632 (pch_iir & SDE_AUDIO_POWER_MASK) >>
633 SDE_AUDIO_POWER_SHIFT);
634
Daniel Vetterce99c252012-12-01 13:53:47 +0100635 if (pch_iir & SDE_AUX_MASK)
636 dp_aux_irq_handler(dev);
637
Jesse Barnes776ad802011-01-04 15:09:39 -0800638 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100639 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -0800640
641 if (pch_iir & SDE_AUDIO_HDCP_MASK)
642 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
643
644 if (pch_iir & SDE_AUDIO_TRANS_MASK)
645 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
646
647 if (pch_iir & SDE_POISON)
648 DRM_ERROR("PCH poison interrupt\n");
649
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800650 if (pch_iir & SDE_FDI_MASK)
651 for_each_pipe(pipe)
652 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
653 pipe_name(pipe),
654 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -0800655
656 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
657 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
658
659 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
660 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
661
662 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
663 DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
664 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
665 DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
666}
667
Adam Jackson23e81d62012-06-06 15:45:44 -0400668static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
669{
670 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
671 int pipe;
672
Daniel Vetter76e43832012-10-12 20:14:05 +0200673 if (pch_iir & SDE_HOTPLUG_MASK_CPT)
674 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
675
Adam Jackson23e81d62012-06-06 15:45:44 -0400676 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT)
677 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
678 (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
679 SDE_AUDIO_POWER_SHIFT_CPT);
680
681 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +0100682 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -0400683
684 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100685 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -0400686
687 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
688 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
689
690 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
691 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
692
693 if (pch_iir & SDE_FDI_MASK_CPT)
694 for_each_pipe(pipe)
695 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
696 pipe_name(pipe),
697 I915_READ(FDI_RX_IIR(pipe)));
698}
699
Daniel Vetterff1f5252012-10-02 15:10:55 +0200700static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700701{
702 struct drm_device *dev = (struct drm_device *) arg;
703 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson0e434062012-05-09 21:45:44 +0100704 u32 de_iir, gt_iir, de_ier, pm_iir;
705 irqreturn_t ret = IRQ_NONE;
706 int i;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700707
708 atomic_inc(&dev_priv->irq_received);
709
710 /* disable master interrupt before clearing iir */
711 de_ier = I915_READ(DEIER);
712 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson0e434062012-05-09 21:45:44 +0100713
714 gt_iir = I915_READ(GTIIR);
715 if (gt_iir) {
716 snb_gt_irq_handler(dev, dev_priv, gt_iir);
717 I915_WRITE(GTIIR, gt_iir);
718 ret = IRQ_HANDLED;
719 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700720
721 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100722 if (de_iir) {
Daniel Vetterce99c252012-12-01 13:53:47 +0100723 if (de_iir & DE_AUX_CHANNEL_A_IVB)
724 dp_aux_irq_handler(dev);
725
Chris Wilson0e434062012-05-09 21:45:44 +0100726 if (de_iir & DE_GSE_IVB)
727 intel_opregion_gse_intr(dev);
728
729 for (i = 0; i < 3; i++) {
Daniel Vetter74d44442012-10-02 17:54:35 +0200730 if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
731 drm_handle_vblank(dev, i);
Chris Wilson0e434062012-05-09 21:45:44 +0100732 if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
733 intel_prepare_page_flip(dev, i);
734 intel_finish_page_flip_plane(dev, i);
735 }
Chris Wilson0e434062012-05-09 21:45:44 +0100736 }
737
738 /* check event from PCH */
739 if (de_iir & DE_PCH_EVENT_IVB) {
740 u32 pch_iir = I915_READ(SDEIIR);
741
Adam Jackson23e81d62012-06-06 15:45:44 -0400742 cpt_irq_handler(dev, pch_iir);
Chris Wilson0e434062012-05-09 21:45:44 +0100743
744 /* clear PCH hotplug event before clear CPU irq */
745 I915_WRITE(SDEIIR, pch_iir);
746 }
747
748 I915_WRITE(DEIIR, de_iir);
749 ret = IRQ_HANDLED;
750 }
751
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700752 pm_iir = I915_READ(GEN6_PMIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100753 if (pm_iir) {
754 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
755 gen6_queue_rps_work(dev_priv, pm_iir);
756 I915_WRITE(GEN6_PMIIR, pm_iir);
757 ret = IRQ_HANDLED;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700758 }
759
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700760 I915_WRITE(DEIER, de_ier);
761 POSTING_READ(DEIER);
762
763 return ret;
764}
765
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200766static void ilk_gt_irq_handler(struct drm_device *dev,
767 struct drm_i915_private *dev_priv,
768 u32 gt_iir)
769{
770 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
771 notify_ring(dev, &dev_priv->ring[RCS]);
772 if (gt_iir & GT_BSD_USER_INTERRUPT)
773 notify_ring(dev, &dev_priv->ring[VCS]);
774}
775
Daniel Vetterff1f5252012-10-02 15:10:55 +0200776static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800777{
Jesse Barnes46979952011-04-07 13:53:55 -0700778 struct drm_device *dev = (struct drm_device *) arg;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800779 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
780 int ret = IRQ_NONE;
Daniel Vetteracd15b62012-11-30 11:24:50 +0100781 u32 de_iir, gt_iir, de_ier, pm_iir;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100782
Jesse Barnes46979952011-04-07 13:53:55 -0700783 atomic_inc(&dev_priv->irq_received);
784
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000785 /* disable master interrupt before clearing iir */
786 de_ier = I915_READ(DEIER);
787 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000788 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000789
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800790 de_iir = I915_READ(DEIIR);
791 gt_iir = I915_READ(GTIIR);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800792 pm_iir = I915_READ(GEN6_PMIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800793
Daniel Vetteracd15b62012-11-30 11:24:50 +0100794 if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
Zou Nan haic7c85102010-01-15 10:29:06 +0800795 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800796
Zou Nan haic7c85102010-01-15 10:29:06 +0800797 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800798
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200799 if (IS_GEN5(dev))
800 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
801 else
802 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800803
Daniel Vetterce99c252012-12-01 13:53:47 +0100804 if (de_iir & DE_AUX_CHANNEL_A)
805 dp_aux_irq_handler(dev);
806
Zou Nan haic7c85102010-01-15 10:29:06 +0800807 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +0100808 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +0800809
Daniel Vetter74d44442012-10-02 17:54:35 +0200810 if (de_iir & DE_PIPEA_VBLANK)
811 drm_handle_vblank(dev, 0);
812
813 if (de_iir & DE_PIPEB_VBLANK)
814 drm_handle_vblank(dev, 1);
815
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800816 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800817 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +0100818 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800819 }
820
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800821 if (de_iir & DE_PLANEB_FLIP_DONE) {
822 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +0100823 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800824 }
Li Pengc062df62010-01-23 00:12:58 +0800825
Zou Nan haic7c85102010-01-15 10:29:06 +0800826 /* check event from PCH */
Jesse Barnes776ad802011-01-04 15:09:39 -0800827 if (de_iir & DE_PCH_EVENT) {
Daniel Vetteracd15b62012-11-30 11:24:50 +0100828 u32 pch_iir = I915_READ(SDEIIR);
829
Adam Jackson23e81d62012-06-06 15:45:44 -0400830 if (HAS_PCH_CPT(dev))
831 cpt_irq_handler(dev, pch_iir);
832 else
833 ibx_irq_handler(dev, pch_iir);
Daniel Vetteracd15b62012-11-30 11:24:50 +0100834
835 /* should clear PCH hotplug event before clear CPU irq */
836 I915_WRITE(SDEIIR, pch_iir);
Jesse Barnes776ad802011-01-04 15:09:39 -0800837 }
Zou Nan haic7c85102010-01-15 10:29:06 +0800838
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200839 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
840 ironlake_handle_rps_change(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800841
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100842 if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
843 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800844
Zou Nan haic7c85102010-01-15 10:29:06 +0800845 I915_WRITE(GTIIR, gt_iir);
846 I915_WRITE(DEIIR, de_iir);
Ben Widawsky4912d042011-04-25 11:25:20 -0700847 I915_WRITE(GEN6_PMIIR, pm_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800848
849done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000850 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000851 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000852
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800853 return ret;
854}
855
Jesse Barnes8a905232009-07-11 16:48:03 -0400856/**
857 * i915_error_work_func - do process context error handling work
858 * @work: work struct
859 *
860 * Fire an error uevent so userspace can see that a hang or error
861 * was detected.
862 */
863static void i915_error_work_func(struct work_struct *work)
864{
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100865 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
866 work);
867 drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
868 gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -0400869 struct drm_device *dev = dev_priv->dev;
Daniel Vetterf69061b2012-12-06 09:01:42 +0100870 struct intel_ring_buffer *ring;
Ben Gamarif316a422009-09-14 17:48:46 -0400871 char *error_event[] = { "ERROR=1", NULL };
872 char *reset_event[] = { "RESET=1", NULL };
873 char *reset_done_event[] = { "ERROR=0", NULL };
Daniel Vetterf69061b2012-12-06 09:01:42 +0100874 int i, ret;
Jesse Barnes8a905232009-07-11 16:48:03 -0400875
Ben Gamarif316a422009-09-14 17:48:46 -0400876 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400877
Daniel Vetter7db0ba22012-12-06 16:23:37 +0100878 /*
879 * Note that there's only one work item which does gpu resets, so we
880 * need not worry about concurrent gpu resets potentially incrementing
881 * error->reset_counter twice. We only need to take care of another
882 * racing irq/hangcheck declaring the gpu dead for a second time. A
883 * quick check for that is good enough: schedule_work ensures the
884 * correct ordering between hang detection and this work item, and since
885 * the reset in-progress bit is only ever set by code outside of this
886 * work we don't need to worry about any other races.
887 */
888 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100889 DRM_DEBUG_DRIVER("resetting chip\n");
Daniel Vetter7db0ba22012-12-06 16:23:37 +0100890 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
891 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100892
Daniel Vetterf69061b2012-12-06 09:01:42 +0100893 ret = i915_reset(dev);
894
895 if (ret == 0) {
896 /*
897 * After all the gem state is reset, increment the reset
898 * counter and wake up everyone waiting for the reset to
899 * complete.
900 *
901 * Since unlock operations are a one-sided barrier only,
902 * we need to insert a barrier here to order any seqno
903 * updates before
904 * the counter increment.
905 */
906 smp_mb__before_atomic_inc();
907 atomic_inc(&dev_priv->gpu_error.reset_counter);
908
909 kobject_uevent_env(&dev->primary->kdev.kobj,
910 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100911 } else {
912 atomic_set(&error->reset_counter, I915_WEDGED);
Ben Gamarif316a422009-09-14 17:48:46 -0400913 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100914
Daniel Vetterf69061b2012-12-06 09:01:42 +0100915 for_each_ring(ring, dev_priv, i)
916 wake_up_all(&ring->irq_queue);
917
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100918 wake_up_all(&dev_priv->gpu_error.reset_queue);
Ben Gamarif316a422009-09-14 17:48:46 -0400919 }
Jesse Barnes8a905232009-07-11 16:48:03 -0400920}
921
Daniel Vetter85f9e502012-08-31 21:42:26 +0200922/* NB: please notice the memset */
923static void i915_get_extra_instdone(struct drm_device *dev,
924 uint32_t *instdone)
925{
926 struct drm_i915_private *dev_priv = dev->dev_private;
927 memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
928
929 switch(INTEL_INFO(dev)->gen) {
930 case 2:
931 case 3:
932 instdone[0] = I915_READ(INSTDONE);
933 break;
934 case 4:
935 case 5:
936 case 6:
937 instdone[0] = I915_READ(INSTDONE_I965);
938 instdone[1] = I915_READ(INSTDONE1);
939 break;
940 default:
941 WARN_ONCE(1, "Unsupported platform\n");
942 case 7:
943 instdone[0] = I915_READ(GEN7_INSTDONE_1);
944 instdone[1] = I915_READ(GEN7_SC_INSTDONE);
945 instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
946 instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
947 break;
948 }
949}
950
Chris Wilson3bd3c932010-08-19 08:19:30 +0100951#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +0000952static struct drm_i915_error_object *
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000953i915_error_object_create(struct drm_i915_private *dev_priv,
Chris Wilson05394f32010-11-08 19:18:58 +0000954 struct drm_i915_gem_object *src)
Chris Wilson9df30792010-02-18 10:24:56 +0000955{
956 struct drm_i915_error_object *dst;
Chris Wilson9da3da62012-06-01 15:20:22 +0100957 int i, count;
Chris Wilsone56660d2010-08-07 11:01:26 +0100958 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000959
Chris Wilson05394f32010-11-08 19:18:58 +0000960 if (src == NULL || src->pages == NULL)
Chris Wilson9df30792010-02-18 10:24:56 +0000961 return NULL;
962
Chris Wilson9da3da62012-06-01 15:20:22 +0100963 count = src->base.size / PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000964
Chris Wilson9da3da62012-06-01 15:20:22 +0100965 dst = kmalloc(sizeof(*dst) + count * sizeof(u32 *), GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000966 if (dst == NULL)
967 return NULL;
968
Chris Wilson05394f32010-11-08 19:18:58 +0000969 reloc_offset = src->gtt_offset;
Chris Wilson9da3da62012-06-01 15:20:22 +0100970 for (i = 0; i < count; i++) {
Andrew Morton788885a2010-05-11 14:07:05 -0700971 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +0100972 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -0700973
Chris Wilsone56660d2010-08-07 11:01:26 +0100974 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000975 if (d == NULL)
976 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +0100977
Andrew Morton788885a2010-05-11 14:07:05 -0700978 local_irq_save(flags);
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800979 if (reloc_offset < dev_priv->gtt.mappable_end &&
Daniel Vetter74898d72012-02-15 23:50:22 +0100980 src->has_global_gtt_mapping) {
Chris Wilson172975aa2011-12-14 13:57:25 +0100981 void __iomem *s;
982
983 /* Simply ignore tiling or any overlapping fence.
984 * It's part of the error state, and this hopefully
985 * captures what the GPU read.
986 */
987
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800988 s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
Chris Wilson172975aa2011-12-14 13:57:25 +0100989 reloc_offset);
990 memcpy_fromio(d, s, PAGE_SIZE);
991 io_mapping_unmap_atomic(s);
Chris Wilson960e3562012-11-15 11:32:23 +0000992 } else if (src->stolen) {
993 unsigned long offset;
994
995 offset = dev_priv->mm.stolen_base;
996 offset += src->stolen->start;
997 offset += i << PAGE_SHIFT;
998
Daniel Vetter1a240d42012-11-29 22:18:51 +0100999 memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
Chris Wilson172975aa2011-12-14 13:57:25 +01001000 } else {
Chris Wilson9da3da62012-06-01 15:20:22 +01001001 struct page *page;
Chris Wilson172975aa2011-12-14 13:57:25 +01001002 void *s;
1003
Chris Wilson9da3da62012-06-01 15:20:22 +01001004 page = i915_gem_object_get_page(src, i);
Chris Wilson172975aa2011-12-14 13:57:25 +01001005
Chris Wilson9da3da62012-06-01 15:20:22 +01001006 drm_clflush_pages(&page, 1);
1007
1008 s = kmap_atomic(page);
Chris Wilson172975aa2011-12-14 13:57:25 +01001009 memcpy(d, s, PAGE_SIZE);
1010 kunmap_atomic(s);
1011
Chris Wilson9da3da62012-06-01 15:20:22 +01001012 drm_clflush_pages(&page, 1);
Chris Wilson172975aa2011-12-14 13:57:25 +01001013 }
Andrew Morton788885a2010-05-11 14:07:05 -07001014 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +01001015
Chris Wilson9da3da62012-06-01 15:20:22 +01001016 dst->pages[i] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +01001017
1018 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +00001019 }
Chris Wilson9da3da62012-06-01 15:20:22 +01001020 dst->page_count = count;
Chris Wilson05394f32010-11-08 19:18:58 +00001021 dst->gtt_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +00001022
1023 return dst;
1024
1025unwind:
Chris Wilson9da3da62012-06-01 15:20:22 +01001026 while (i--)
1027 kfree(dst->pages[i]);
Chris Wilson9df30792010-02-18 10:24:56 +00001028 kfree(dst);
1029 return NULL;
1030}
1031
1032static void
1033i915_error_object_free(struct drm_i915_error_object *obj)
1034{
1035 int page;
1036
1037 if (obj == NULL)
1038 return;
1039
1040 for (page = 0; page < obj->page_count; page++)
1041 kfree(obj->pages[page]);
1042
1043 kfree(obj);
1044}
1045
Daniel Vetter742cbee2012-04-27 15:17:39 +02001046void
1047i915_error_state_free(struct kref *error_ref)
Chris Wilson9df30792010-02-18 10:24:56 +00001048{
Daniel Vetter742cbee2012-04-27 15:17:39 +02001049 struct drm_i915_error_state *error = container_of(error_ref,
1050 typeof(*error), ref);
Chris Wilsone2f973d2011-01-27 19:15:11 +00001051 int i;
1052
Chris Wilson52d39a22012-02-15 11:25:37 +00001053 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
1054 i915_error_object_free(error->ring[i].batchbuffer);
1055 i915_error_object_free(error->ring[i].ringbuffer);
1056 kfree(error->ring[i].requests);
1057 }
Chris Wilsone2f973d2011-01-27 19:15:11 +00001058
Chris Wilson9df30792010-02-18 10:24:56 +00001059 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001060 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +00001061 kfree(error);
1062}
Chris Wilson1b502472012-04-24 15:47:30 +01001063static void capture_bo(struct drm_i915_error_buffer *err,
1064 struct drm_i915_gem_object *obj)
1065{
1066 err->size = obj->base.size;
1067 err->name = obj->base.name;
Chris Wilson0201f1e2012-07-20 12:41:01 +01001068 err->rseqno = obj->last_read_seqno;
1069 err->wseqno = obj->last_write_seqno;
Chris Wilson1b502472012-04-24 15:47:30 +01001070 err->gtt_offset = obj->gtt_offset;
1071 err->read_domains = obj->base.read_domains;
1072 err->write_domain = obj->base.write_domain;
1073 err->fence_reg = obj->fence_reg;
1074 err->pinned = 0;
1075 if (obj->pin_count > 0)
1076 err->pinned = 1;
1077 if (obj->user_pin_count > 0)
1078 err->pinned = -1;
1079 err->tiling = obj->tiling_mode;
1080 err->dirty = obj->dirty;
1081 err->purgeable = obj->madv != I915_MADV_WILLNEED;
1082 err->ring = obj->ring ? obj->ring->id : -1;
1083 err->cache_level = obj->cache_level;
1084}
Chris Wilson9df30792010-02-18 10:24:56 +00001085
Chris Wilson1b502472012-04-24 15:47:30 +01001086static u32 capture_active_bo(struct drm_i915_error_buffer *err,
1087 int count, struct list_head *head)
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001088{
1089 struct drm_i915_gem_object *obj;
1090 int i = 0;
1091
1092 list_for_each_entry(obj, head, mm_list) {
Chris Wilson1b502472012-04-24 15:47:30 +01001093 capture_bo(err++, obj);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001094 if (++i == count)
1095 break;
Chris Wilson1b502472012-04-24 15:47:30 +01001096 }
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001097
Chris Wilson1b502472012-04-24 15:47:30 +01001098 return i;
1099}
1100
1101static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
1102 int count, struct list_head *head)
1103{
1104 struct drm_i915_gem_object *obj;
1105 int i = 0;
1106
1107 list_for_each_entry(obj, head, gtt_list) {
1108 if (obj->pin_count == 0)
1109 continue;
1110
1111 capture_bo(err++, obj);
1112 if (++i == count)
1113 break;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001114 }
1115
1116 return i;
1117}
1118
Chris Wilson748ebc62010-10-24 10:28:47 +01001119static void i915_gem_record_fences(struct drm_device *dev,
1120 struct drm_i915_error_state *error)
1121{
1122 struct drm_i915_private *dev_priv = dev->dev_private;
1123 int i;
1124
1125 /* Fences */
1126 switch (INTEL_INFO(dev)->gen) {
Daniel Vetter775d17b2011-10-09 21:52:01 +02001127 case 7:
Chris Wilson748ebc62010-10-24 10:28:47 +01001128 case 6:
1129 for (i = 0; i < 16; i++)
1130 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
1131 break;
1132 case 5:
1133 case 4:
1134 for (i = 0; i < 16; i++)
1135 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
1136 break;
1137 case 3:
1138 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
1139 for (i = 0; i < 8; i++)
1140 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
1141 case 2:
1142 for (i = 0; i < 8; i++)
1143 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
1144 break;
1145
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08001146 default:
1147 BUG();
Chris Wilson748ebc62010-10-24 10:28:47 +01001148 }
1149}
1150
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001151static struct drm_i915_error_object *
1152i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
1153 struct intel_ring_buffer *ring)
1154{
1155 struct drm_i915_gem_object *obj;
1156 u32 seqno;
1157
1158 if (!ring->get_seqno)
1159 return NULL;
1160
Daniel Vetterb45305f2012-12-17 16:21:27 +01001161 if (HAS_BROKEN_CS_TLB(dev_priv->dev)) {
1162 u32 acthd = I915_READ(ACTHD);
1163
1164 if (WARN_ON(ring->id != RCS))
1165 return NULL;
1166
1167 obj = ring->private;
1168 if (acthd >= obj->gtt_offset &&
1169 acthd < obj->gtt_offset + obj->base.size)
1170 return i915_error_object_create(dev_priv, obj);
1171 }
1172
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001173 seqno = ring->get_seqno(ring, false);
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001174 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
1175 if (obj->ring != ring)
1176 continue;
1177
Chris Wilson0201f1e2012-07-20 12:41:01 +01001178 if (i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001179 continue;
1180
1181 if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
1182 continue;
1183
1184 /* We need to copy these to an anonymous buffer as the simplest
1185 * method to avoid being overwritten by userspace.
1186 */
1187 return i915_error_object_create(dev_priv, obj);
1188 }
1189
1190 return NULL;
1191}
1192
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001193static void i915_record_ring_state(struct drm_device *dev,
1194 struct drm_i915_error_state *error,
1195 struct intel_ring_buffer *ring)
1196{
1197 struct drm_i915_private *dev_priv = dev->dev_private;
1198
Daniel Vetter33f3f512011-12-14 13:57:39 +01001199 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson12f55812012-07-05 17:14:01 +01001200 error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001201 error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001202 error->semaphore_mboxes[ring->id][0]
1203 = I915_READ(RING_SYNC_0(ring->mmio_base));
1204 error->semaphore_mboxes[ring->id][1]
1205 = I915_READ(RING_SYNC_1(ring->mmio_base));
Chris Wilsondf2b23d2012-11-27 17:06:54 +00001206 error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
1207 error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
Daniel Vetter33f3f512011-12-14 13:57:39 +01001208 }
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001209
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001210 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001211 error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001212 error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
1213 error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
1214 error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001215 error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
Ben Widawsky050ee912012-08-22 11:32:15 -07001216 if (ring->id == RCS)
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001217 error->bbaddr = I915_READ64(BB_ADDR);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001218 } else {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001219 error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001220 error->ipeir[ring->id] = I915_READ(IPEIR);
1221 error->ipehr[ring->id] = I915_READ(IPEHR);
1222 error->instdone[ring->id] = I915_READ(INSTDONE);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001223 }
1224
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001225 error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001226 error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001227 error->seqno[ring->id] = ring->get_seqno(ring, false);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001228 error->acthd[ring->id] = intel_ring_get_active_head(ring);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001229 error->head[ring->id] = I915_READ_HEAD(ring);
1230 error->tail[ring->id] = I915_READ_TAIL(ring);
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001231
1232 error->cpu_ring_head[ring->id] = ring->head;
1233 error->cpu_ring_tail[ring->id] = ring->tail;
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001234}
1235
Chris Wilson52d39a22012-02-15 11:25:37 +00001236static void i915_gem_record_rings(struct drm_device *dev,
1237 struct drm_i915_error_state *error)
1238{
1239 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001240 struct intel_ring_buffer *ring;
Chris Wilson52d39a22012-02-15 11:25:37 +00001241 struct drm_i915_gem_request *request;
1242 int i, count;
1243
Chris Wilsonb4519512012-05-11 14:29:30 +01001244 for_each_ring(ring, dev_priv, i) {
Chris Wilson52d39a22012-02-15 11:25:37 +00001245 i915_record_ring_state(dev, error, ring);
1246
1247 error->ring[i].batchbuffer =
1248 i915_error_first_batchbuffer(dev_priv, ring);
1249
1250 error->ring[i].ringbuffer =
1251 i915_error_object_create(dev_priv, ring->obj);
1252
1253 count = 0;
1254 list_for_each_entry(request, &ring->request_list, list)
1255 count++;
1256
1257 error->ring[i].num_requests = count;
1258 error->ring[i].requests =
1259 kmalloc(count*sizeof(struct drm_i915_error_request),
1260 GFP_ATOMIC);
1261 if (error->ring[i].requests == NULL) {
1262 error->ring[i].num_requests = 0;
1263 continue;
1264 }
1265
1266 count = 0;
1267 list_for_each_entry(request, &ring->request_list, list) {
1268 struct drm_i915_error_request *erq;
1269
1270 erq = &error->ring[i].requests[count++];
1271 erq->seqno = request->seqno;
1272 erq->jiffies = request->emitted_jiffies;
Chris Wilsonee4f42b2012-02-15 11:25:38 +00001273 erq->tail = request->tail;
Chris Wilson52d39a22012-02-15 11:25:37 +00001274 }
1275 }
1276}
1277
Jesse Barnes8a905232009-07-11 16:48:03 -04001278/**
1279 * i915_capture_error_state - capture an error record for later analysis
1280 * @dev: drm device
1281 *
1282 * Should be called when an error is detected (either a hang or an error
1283 * interrupt) to capture error state from the time of the error. Fills
1284 * out a structure which becomes available in debugfs for user level tools
1285 * to pick up.
1286 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001287static void i915_capture_error_state(struct drm_device *dev)
1288{
1289 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001290 struct drm_i915_gem_object *obj;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001291 struct drm_i915_error_state *error;
1292 unsigned long flags;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001293 int i, pipe;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001294
Daniel Vetter99584db2012-11-14 17:14:04 +01001295 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1296 error = dev_priv->gpu_error.first_error;
1297 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001298 if (error)
1299 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001300
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001301 /* Account for pipe specific data like PIPE*STAT */
Daniel Vetter33f3f512011-12-14 13:57:39 +01001302 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001303 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +00001304 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
1305 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001306 }
1307
Chris Wilsonb6f78332011-02-01 14:15:55 +00001308 DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
1309 dev->primary->index);
Chris Wilson2fa772f2010-10-01 13:23:27 +01001310
Daniel Vetter742cbee2012-04-27 15:17:39 +02001311 kref_init(&error->ref);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001312 error->eir = I915_READ(EIR);
1313 error->pgtbl_er = I915_READ(PGTBL_ER);
Ben Widawskyb9a39062012-06-04 14:42:52 -07001314 error->ccid = I915_READ(CCID);
Ben Widawskybe998e22012-04-26 16:03:00 -07001315
1316 if (HAS_PCH_SPLIT(dev))
1317 error->ier = I915_READ(DEIER) | I915_READ(GTIER);
1318 else if (IS_VALLEYVIEW(dev))
1319 error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
1320 else if (IS_GEN2(dev))
1321 error->ier = I915_READ16(IER);
1322 else
1323 error->ier = I915_READ(IER);
1324
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001325 for_each_pipe(pipe)
1326 error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001327
Daniel Vetter33f3f512011-12-14 13:57:39 +01001328 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsonf4068392010-10-27 20:36:41 +01001329 error->error = I915_READ(ERROR_GEN6);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001330 error->done_reg = I915_READ(DONE_REG);
1331 }
Chris Wilsonadd354d2010-10-29 19:00:51 +01001332
Ben Widawsky71e172e2012-08-20 16:15:13 -07001333 if (INTEL_INFO(dev)->gen == 7)
1334 error->err_int = I915_READ(GEN7_ERR_INT);
1335
Ben Widawsky050ee912012-08-22 11:32:15 -07001336 i915_get_extra_instdone(dev, error->extra_instdone);
1337
Chris Wilson748ebc62010-10-24 10:28:47 +01001338 i915_gem_record_fences(dev, error);
Chris Wilson52d39a22012-02-15 11:25:37 +00001339 i915_gem_record_rings(dev, error);
Chris Wilson9df30792010-02-18 10:24:56 +00001340
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001341 /* Record buffers on the active and pinned lists. */
Chris Wilson9df30792010-02-18 10:24:56 +00001342 error->active_bo = NULL;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001343 error->pinned_bo = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +00001344
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001345 i = 0;
1346 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
1347 i++;
1348 error->active_bo_count = i;
Chris Wilson6c085a72012-08-20 11:40:46 +02001349 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilson1b502472012-04-24 15:47:30 +01001350 if (obj->pin_count)
1351 i++;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001352 error->pinned_bo_count = i - error->active_bo_count;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001353
Chris Wilson8e934db2011-01-24 12:34:00 +00001354 error->active_bo = NULL;
1355 error->pinned_bo = NULL;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001356 if (i) {
1357 error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
Chris Wilson9df30792010-02-18 10:24:56 +00001358 GFP_ATOMIC);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001359 if (error->active_bo)
1360 error->pinned_bo =
1361 error->active_bo + error->active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001362 }
1363
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001364 if (error->active_bo)
1365 error->active_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001366 capture_active_bo(error->active_bo,
1367 error->active_bo_count,
1368 &dev_priv->mm.active_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001369
1370 if (error->pinned_bo)
1371 error->pinned_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001372 capture_pinned_bo(error->pinned_bo,
1373 error->pinned_bo_count,
Chris Wilson6c085a72012-08-20 11:40:46 +02001374 &dev_priv->mm.bound_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001375
Jesse Barnes8a905232009-07-11 16:48:03 -04001376 do_gettimeofday(&error->time);
1377
Chris Wilson6ef3d422010-08-04 20:26:07 +01001378 error->overlay = intel_overlay_capture_error_state(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001379 error->display = intel_display_capture_error_state(dev);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001380
Daniel Vetter99584db2012-11-14 17:14:04 +01001381 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1382 if (dev_priv->gpu_error.first_error == NULL) {
1383 dev_priv->gpu_error.first_error = error;
Chris Wilson9df30792010-02-18 10:24:56 +00001384 error = NULL;
1385 }
Daniel Vetter99584db2012-11-14 17:14:04 +01001386 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001387
1388 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001389 i915_error_state_free(&error->ref);
Chris Wilson9df30792010-02-18 10:24:56 +00001390}
1391
1392void i915_destroy_error_state(struct drm_device *dev)
1393{
1394 struct drm_i915_private *dev_priv = dev->dev_private;
1395 struct drm_i915_error_state *error;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001396 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +00001397
Daniel Vetter99584db2012-11-14 17:14:04 +01001398 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1399 error = dev_priv->gpu_error.first_error;
1400 dev_priv->gpu_error.first_error = NULL;
1401 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001402
1403 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001404 kref_put(&error->ref, i915_error_state_free);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001405}
Chris Wilson3bd3c932010-08-19 08:19:30 +01001406#else
1407#define i915_capture_error_state(x)
1408#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001409
Chris Wilson35aed2e2010-05-27 13:18:12 +01001410static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04001411{
1412 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001413 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04001414 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07001415 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04001416
Chris Wilson35aed2e2010-05-27 13:18:12 +01001417 if (!eir)
1418 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04001419
Joe Perchesa70491c2012-03-18 13:00:11 -07001420 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04001421
Ben Widawskybd9854f2012-08-23 15:18:09 -07001422 i915_get_extra_instdone(dev, instdone);
1423
Jesse Barnes8a905232009-07-11 16:48:03 -04001424 if (IS_G4X(dev)) {
1425 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
1426 u32 ipeir = I915_READ(IPEIR_I965);
1427
Joe Perchesa70491c2012-03-18 13:00:11 -07001428 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1429 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07001430 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1431 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07001432 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001433 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001434 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001435 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001436 }
1437 if (eir & GM45_ERROR_PAGE_TABLE) {
1438 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001439 pr_err("page table error\n");
1440 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001441 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001442 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001443 }
1444 }
1445
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001446 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001447 if (eir & I915_ERROR_PAGE_TABLE) {
1448 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001449 pr_err("page table error\n");
1450 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001451 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001452 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001453 }
1454 }
1455
1456 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001457 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001458 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07001459 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001460 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04001461 /* pipestat has already been acked */
1462 }
1463 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001464 pr_err("instruction error\n");
1465 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07001466 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1467 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001468 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001469 u32 ipeir = I915_READ(IPEIR);
1470
Joe Perchesa70491c2012-03-18 13:00:11 -07001471 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
1472 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07001473 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04001474 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001475 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001476 } else {
1477 u32 ipeir = I915_READ(IPEIR_I965);
1478
Joe Perchesa70491c2012-03-18 13:00:11 -07001479 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1480 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07001481 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001482 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001483 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001484 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001485 }
1486 }
1487
1488 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001489 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001490 eir = I915_READ(EIR);
1491 if (eir) {
1492 /*
1493 * some errors might have become stuck,
1494 * mask them.
1495 */
1496 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1497 I915_WRITE(EMR, I915_READ(EMR) | eir);
1498 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1499 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01001500}
1501
1502/**
1503 * i915_handle_error - handle an error interrupt
1504 * @dev: drm device
1505 *
1506 * Do some basic checking of regsiter state at error interrupt time and
1507 * dump it to the syslog. Also call i915_capture_error_state() to make
1508 * sure we get a record and make it available in debugfs. Fire a uevent
1509 * so userspace knows something bad happened (should trigger collection
1510 * of a ring dump etc.).
1511 */
Chris Wilson527f9e92010-11-11 01:16:58 +00001512void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01001513{
1514 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001515 struct intel_ring_buffer *ring;
1516 int i;
Chris Wilson35aed2e2010-05-27 13:18:12 +01001517
1518 i915_capture_error_state(dev);
1519 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04001520
Ben Gamariba1234d2009-09-14 17:48:47 -04001521 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01001522 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
1523 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04001524
Ben Gamari11ed50e2009-09-14 17:48:45 -04001525 /*
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001526 * Wakeup waiting processes so that the reset work item
1527 * doesn't deadlock trying to grab various locks.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001528 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001529 for_each_ring(ring, dev_priv, i)
1530 wake_up_all(&ring->irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001531 }
1532
Daniel Vetter99584db2012-11-14 17:14:04 +01001533 queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04001534}
1535
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001536static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
1537{
1538 drm_i915_private_t *dev_priv = dev->dev_private;
1539 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1540 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00001541 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001542 struct intel_unpin_work *work;
1543 unsigned long flags;
1544 bool stall_detected;
1545
1546 /* Ignore early vblank irqs */
1547 if (intel_crtc == NULL)
1548 return;
1549
1550 spin_lock_irqsave(&dev->event_lock, flags);
1551 work = intel_crtc->unpin_work;
1552
Chris Wilsone7d841c2012-12-03 11:36:30 +00001553 if (work == NULL ||
1554 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
1555 !work->enable_stall_check) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001556 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1557 spin_unlock_irqrestore(&dev->event_lock, flags);
1558 return;
1559 }
1560
1561 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00001562 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001563 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001564 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07001565 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
1566 obj->gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001567 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001568 int dspaddr = DSPADDR(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00001569 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001570 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001571 crtc->x * crtc->fb->bits_per_pixel/8);
1572 }
1573
1574 spin_unlock_irqrestore(&dev->event_lock, flags);
1575
1576 if (stall_detected) {
1577 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1578 intel_prepare_page_flip(dev, intel_crtc->plane);
1579 }
1580}
1581
Keith Packard42f52ef2008-10-18 19:39:29 -07001582/* Called from drm generic code, passed 'crtc' which
1583 * we use as a pipe index
1584 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001585static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001586{
1587 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001588 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001589
Chris Wilson5eddb702010-09-11 13:48:45 +01001590 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001591 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001592
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001593 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001594 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001595 i915_enable_pipestat(dev_priv, pipe,
1596 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001597 else
Keith Packard7c463582008-11-04 02:03:27 -08001598 i915_enable_pipestat(dev_priv, pipe,
1599 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001600
1601 /* maintain vblank delivery even in deep C-states */
1602 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001603 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001604 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001605
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001606 return 0;
1607}
1608
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001609static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001610{
1611 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1612 unsigned long irqflags;
1613
1614 if (!i915_pipe_enabled(dev, pipe))
1615 return -EINVAL;
1616
1617 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1618 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001619 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001620 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1621
1622 return 0;
1623}
1624
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001625static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001626{
1627 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1628 unsigned long irqflags;
1629
1630 if (!i915_pipe_enabled(dev, pipe))
1631 return -EINVAL;
1632
1633 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001634 ironlake_enable_display_irq(dev_priv,
1635 DE_PIPEA_VBLANK_IVB << (5 * pipe));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001636 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1637
1638 return 0;
1639}
1640
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001641static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
1642{
1643 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1644 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001645 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001646
1647 if (!i915_pipe_enabled(dev, pipe))
1648 return -EINVAL;
1649
1650 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001651 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001652 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001653 imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001654 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001655 imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001656 I915_WRITE(VLV_IMR, imr);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001657 i915_enable_pipestat(dev_priv, pipe,
1658 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001659 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1660
1661 return 0;
1662}
1663
Keith Packard42f52ef2008-10-18 19:39:29 -07001664/* Called from drm generic code, passed 'crtc' which
1665 * we use as a pipe index
1666 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001667static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001668{
1669 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001670 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001671
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001672 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001673 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001674 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00001675
Jesse Barnesf796cf82011-04-07 13:58:17 -07001676 i915_disable_pipestat(dev_priv, pipe,
1677 PIPE_VBLANK_INTERRUPT_ENABLE |
1678 PIPE_START_VBLANK_INTERRUPT_ENABLE);
1679 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1680}
1681
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001682static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001683{
1684 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1685 unsigned long irqflags;
1686
1687 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1688 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001689 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001690 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001691}
1692
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001693static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001694{
1695 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1696 unsigned long irqflags;
1697
1698 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001699 ironlake_disable_display_irq(dev_priv,
1700 DE_PIPEA_VBLANK_IVB << (pipe * 5));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001701 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1702}
1703
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001704static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
1705{
1706 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1707 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001708 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001709
1710 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001711 i915_disable_pipestat(dev_priv, pipe,
1712 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001713 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001714 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001715 imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001716 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001717 imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001718 I915_WRITE(VLV_IMR, imr);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001719 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1720}
1721
Chris Wilson893eead2010-10-27 14:44:35 +01001722static u32
1723ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08001724{
Chris Wilson893eead2010-10-27 14:44:35 +01001725 return list_entry(ring->request_list.prev,
1726 struct drm_i915_gem_request, list)->seqno;
1727}
1728
1729static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1730{
1731 if (list_empty(&ring->request_list) ||
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001732 i915_seqno_passed(ring->get_seqno(ring, false),
1733 ring_last_seqno(ring))) {
Chris Wilson893eead2010-10-27 14:44:35 +01001734 /* Issue a wake-up to catch stuck h/w. */
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001735 if (waitqueue_active(&ring->irq_queue)) {
1736 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
1737 ring->name);
Chris Wilson893eead2010-10-27 14:44:35 +01001738 wake_up_all(&ring->irq_queue);
1739 *err = true;
1740 }
1741 return true;
1742 }
1743 return false;
Ben Gamarif65d9422009-09-14 17:48:44 -04001744}
1745
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001746static bool kick_ring(struct intel_ring_buffer *ring)
1747{
1748 struct drm_device *dev = ring->dev;
1749 struct drm_i915_private *dev_priv = dev->dev_private;
1750 u32 tmp = I915_READ_CTL(ring);
1751 if (tmp & RING_WAIT) {
1752 DRM_ERROR("Kicking stuck wait on %s\n",
1753 ring->name);
1754 I915_WRITE_CTL(ring, tmp);
1755 return true;
1756 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001757 return false;
1758}
1759
Chris Wilsond1e61e72012-04-10 17:00:41 +01001760static bool i915_hangcheck_hung(struct drm_device *dev)
1761{
1762 drm_i915_private_t *dev_priv = dev->dev_private;
1763
Daniel Vetter99584db2012-11-14 17:14:04 +01001764 if (dev_priv->gpu_error.hangcheck_count++ > 1) {
Chris Wilsonb4519512012-05-11 14:29:30 +01001765 bool hung = true;
1766
Chris Wilsond1e61e72012-04-10 17:00:41 +01001767 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
1768 i915_handle_error(dev, true);
1769
1770 if (!IS_GEN2(dev)) {
Chris Wilsonb4519512012-05-11 14:29:30 +01001771 struct intel_ring_buffer *ring;
1772 int i;
1773
Chris Wilsond1e61e72012-04-10 17:00:41 +01001774 /* Is the chip hanging on a WAIT_FOR_EVENT?
1775 * If so we can simply poke the RB_WAIT bit
1776 * and break the hang. This should work on
1777 * all but the second generation chipsets.
1778 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001779 for_each_ring(ring, dev_priv, i)
1780 hung &= !kick_ring(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01001781 }
1782
Chris Wilsonb4519512012-05-11 14:29:30 +01001783 return hung;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001784 }
1785
1786 return false;
1787}
1788
Ben Gamarif65d9422009-09-14 17:48:44 -04001789/**
1790 * This is called when the chip hasn't reported back with completed
1791 * batchbuffers in a long time. The first time this is called we simply record
1792 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1793 * again, we assume the chip is wedged and try to fix it.
1794 */
1795void i915_hangcheck_elapsed(unsigned long data)
1796{
1797 struct drm_device *dev = (struct drm_device *)data;
1798 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001799 uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG];
Chris Wilsonb4519512012-05-11 14:29:30 +01001800 struct intel_ring_buffer *ring;
1801 bool err = false, idle;
1802 int i;
Chris Wilson893eead2010-10-27 14:44:35 +01001803
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001804 if (!i915_enable_hangcheck)
1805 return;
1806
Chris Wilsonb4519512012-05-11 14:29:30 +01001807 memset(acthd, 0, sizeof(acthd));
1808 idle = true;
1809 for_each_ring(ring, dev_priv, i) {
1810 idle &= i915_hangcheck_ring_idle(ring, &err);
1811 acthd[i] = intel_ring_get_active_head(ring);
1812 }
1813
Chris Wilson893eead2010-10-27 14:44:35 +01001814 /* If all work is done then ACTHD clearly hasn't advanced. */
Chris Wilsonb4519512012-05-11 14:29:30 +01001815 if (idle) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001816 if (err) {
1817 if (i915_hangcheck_hung(dev))
1818 return;
1819
Chris Wilson893eead2010-10-27 14:44:35 +01001820 goto repeat;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001821 }
1822
Daniel Vetter99584db2012-11-14 17:14:04 +01001823 dev_priv->gpu_error.hangcheck_count = 0;
Chris Wilson893eead2010-10-27 14:44:35 +01001824 return;
1825 }
Eric Anholtb9201c12010-01-08 14:25:16 -08001826
Ben Widawskybd9854f2012-08-23 15:18:09 -07001827 i915_get_extra_instdone(dev, instdone);
Daniel Vetter99584db2012-11-14 17:14:04 +01001828 if (memcmp(dev_priv->gpu_error.last_acthd, acthd,
1829 sizeof(acthd)) == 0 &&
1830 memcmp(dev_priv->gpu_error.prev_instdone, instdone,
1831 sizeof(instdone)) == 0) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001832 if (i915_hangcheck_hung(dev))
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001833 return;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001834 } else {
Daniel Vetter99584db2012-11-14 17:14:04 +01001835 dev_priv->gpu_error.hangcheck_count = 0;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001836
Daniel Vetter99584db2012-11-14 17:14:04 +01001837 memcpy(dev_priv->gpu_error.last_acthd, acthd,
1838 sizeof(acthd));
1839 memcpy(dev_priv->gpu_error.prev_instdone, instdone,
1840 sizeof(instdone));
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001841 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001842
Chris Wilson893eead2010-10-27 14:44:35 +01001843repeat:
Ben Gamarif65d9422009-09-14 17:48:44 -04001844 /* Reset timer case chip hangs without another request being added */
Daniel Vetter99584db2012-11-14 17:14:04 +01001845 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +01001846 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04001847}
1848
Linus Torvalds1da177e2005-04-16 15:20:36 -07001849/* drm_dma.h hooks
1850*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001851static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001852{
1853 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1854
Jesse Barnes46979952011-04-07 13:53:55 -07001855 atomic_set(&dev_priv->irq_received, 0);
1856
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001857 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01001858
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001859 /* XXX hotplug from PCH */
1860
1861 I915_WRITE(DEIMR, 0xffffffff);
1862 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001863 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001864
1865 /* and GT */
1866 I915_WRITE(GTIMR, 0xffffffff);
1867 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001868 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001869
1870 /* south display irq */
1871 I915_WRITE(SDEIMR, 0xffffffff);
1872 I915_WRITE(SDEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001873 POSTING_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001874}
1875
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001876static void valleyview_irq_preinstall(struct drm_device *dev)
1877{
1878 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1879 int pipe;
1880
1881 atomic_set(&dev_priv->irq_received, 0);
1882
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001883 /* VLV magic */
1884 I915_WRITE(VLV_IMR, 0);
1885 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
1886 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
1887 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
1888
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001889 /* and GT */
1890 I915_WRITE(GTIIR, I915_READ(GTIIR));
1891 I915_WRITE(GTIIR, I915_READ(GTIIR));
1892 I915_WRITE(GTIMR, 0xffffffff);
1893 I915_WRITE(GTIER, 0x0);
1894 POSTING_READ(GTIER);
1895
1896 I915_WRITE(DPINVGTT, 0xff);
1897
1898 I915_WRITE(PORT_HOTPLUG_EN, 0);
1899 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1900 for_each_pipe(pipe)
1901 I915_WRITE(PIPESTAT(pipe), 0xffff);
1902 I915_WRITE(VLV_IIR, 0xffffffff);
1903 I915_WRITE(VLV_IMR, 0xffffffff);
1904 I915_WRITE(VLV_IER, 0x0);
1905 POSTING_READ(VLV_IER);
1906}
1907
Keith Packard7fe0b972011-09-19 13:31:02 -07001908/*
1909 * Enable digital hotplug on the PCH, and configure the DP short pulse
1910 * duration to 2ms (which is the minimum in the Display Port spec)
1911 *
1912 * This register is the same on all known PCH chips.
1913 */
1914
1915static void ironlake_enable_pch_hotplug(struct drm_device *dev)
1916{
1917 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1918 u32 hotplug;
1919
1920 hotplug = I915_READ(PCH_PORT_HOTPLUG);
1921 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
1922 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
1923 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
1924 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
1925 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
1926}
1927
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001928static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001929{
1930 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1931 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001932 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
Daniel Vetterce99c252012-12-01 13:53:47 +01001933 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
1934 DE_AUX_CHANNEL_A;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001935 u32 render_irqs;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001936 u32 hotplug_mask;
Egbert Eichaf5163a2013-01-10 10:02:39 -05001937 u32 pch_irq_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001938
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001939 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001940
1941 /* should always can generate irq */
1942 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001943 I915_WRITE(DEIMR, dev_priv->irq_mask);
1944 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001945 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001946
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001947 dev_priv->gt_irq_mask = ~0;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001948
1949 I915_WRITE(GTIIR, I915_READ(GTIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001950 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001951
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001952 if (IS_GEN6(dev))
1953 render_irqs =
1954 GT_USER_INTERRUPT |
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07001955 GEN6_BSD_USER_INTERRUPT |
1956 GEN6_BLITTER_USER_INTERRUPT;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001957 else
1958 render_irqs =
Chris Wilson88f23b82010-12-05 15:08:31 +00001959 GT_USER_INTERRUPT |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001960 GT_PIPE_NOTIFY |
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001961 GT_BSD_USER_INTERRUPT;
1962 I915_WRITE(GTIER, render_irqs);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001963 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001964
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001965 if (HAS_PCH_CPT(dev)) {
Chris Wilson9035a972011-02-16 09:36:05 +00001966 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1967 SDE_PORTB_HOTPLUG_CPT |
1968 SDE_PORTC_HOTPLUG_CPT |
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001969 SDE_PORTD_HOTPLUG_CPT |
Daniel Vetterce99c252012-12-01 13:53:47 +01001970 SDE_GMBUS_CPT |
1971 SDE_AUX_MASK_CPT);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001972 } else {
Chris Wilson9035a972011-02-16 09:36:05 +00001973 hotplug_mask = (SDE_CRT_HOTPLUG |
1974 SDE_PORTB_HOTPLUG |
1975 SDE_PORTC_HOTPLUG |
1976 SDE_PORTD_HOTPLUG |
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001977 SDE_GMBUS |
Chris Wilson9035a972011-02-16 09:36:05 +00001978 SDE_AUX_MASK);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001979 }
1980
Egbert Eichaf5163a2013-01-10 10:02:39 -05001981 pch_irq_mask = ~hotplug_mask;
Zhenyu Wangc6501562009-11-03 18:57:21 +00001982
1983 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Egbert Eichaf5163a2013-01-10 10:02:39 -05001984 I915_WRITE(SDEIMR, pch_irq_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001985 I915_WRITE(SDEIER, hotplug_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001986 POSTING_READ(SDEIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001987
Keith Packard7fe0b972011-09-19 13:31:02 -07001988 ironlake_enable_pch_hotplug(dev);
1989
Jesse Barnesf97108d2010-01-29 11:27:07 -08001990 if (IS_IRONLAKE_M(dev)) {
1991 /* Clear & enable PCU event interrupts */
1992 I915_WRITE(DEIIR, DE_PCU_EVENT);
1993 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1994 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1995 }
1996
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001997 return 0;
1998}
1999
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002000static int ivybridge_irq_postinstall(struct drm_device *dev)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002001{
2002 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2003 /* enable kind of interrupts always enabled */
Chris Wilsonb615b572012-05-02 09:52:12 +01002004 u32 display_mask =
2005 DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
2006 DE_PLANEC_FLIP_DONE_IVB |
2007 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetterce99c252012-12-01 13:53:47 +01002008 DE_PLANEA_FLIP_DONE_IVB |
2009 DE_AUX_CHANNEL_A_IVB;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002010 u32 render_irqs;
2011 u32 hotplug_mask;
Egbert Eichaf5163a2013-01-10 10:02:39 -05002012 u32 pch_irq_mask;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002013
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002014 dev_priv->irq_mask = ~display_mask;
2015
2016 /* should always can generate irq */
2017 I915_WRITE(DEIIR, I915_READ(DEIIR));
2018 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilsonb615b572012-05-02 09:52:12 +01002019 I915_WRITE(DEIER,
2020 display_mask |
2021 DE_PIPEC_VBLANK_IVB |
2022 DE_PIPEB_VBLANK_IVB |
2023 DE_PIPEA_VBLANK_IVB);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002024 POSTING_READ(DEIER);
2025
Ben Widawsky15b9f802012-05-25 16:56:23 -07002026 dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002027
2028 I915_WRITE(GTIIR, I915_READ(GTIIR));
2029 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2030
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07002031 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
Ben Widawsky15b9f802012-05-25 16:56:23 -07002032 GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002033 I915_WRITE(GTIER, render_irqs);
2034 POSTING_READ(GTIER);
2035
2036 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
2037 SDE_PORTB_HOTPLUG_CPT |
2038 SDE_PORTC_HOTPLUG_CPT |
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002039 SDE_PORTD_HOTPLUG_CPT |
Daniel Vetterce99c252012-12-01 13:53:47 +01002040 SDE_GMBUS_CPT |
2041 SDE_AUX_MASK_CPT);
Egbert Eichaf5163a2013-01-10 10:02:39 -05002042 pch_irq_mask = ~hotplug_mask;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002043
2044 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Egbert Eichaf5163a2013-01-10 10:02:39 -05002045 I915_WRITE(SDEIMR, pch_irq_mask);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002046 I915_WRITE(SDEIER, hotplug_mask);
2047 POSTING_READ(SDEIER);
2048
Keith Packard7fe0b972011-09-19 13:31:02 -07002049 ironlake_enable_pch_hotplug(dev);
2050
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002051 return 0;
2052}
2053
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002054static int valleyview_irq_postinstall(struct drm_device *dev)
2055{
2056 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002057 u32 enable_mask;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002058 u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
Jesse Barnes3bcedbe2012-09-19 13:29:01 -07002059 u32 render_irqs;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002060 u16 msid;
2061
2062 enable_mask = I915_DISPLAY_PORT_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002063 enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2064 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2065 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002066 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
2067
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002068 /*
2069 *Leave vblank interrupts masked initially. enable/disable will
2070 * toggle them based on usage.
2071 */
2072 dev_priv->irq_mask = (~enable_mask) |
2073 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2074 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002075
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002076 dev_priv->pipestat[0] = 0;
2077 dev_priv->pipestat[1] = 0;
2078
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002079 /* Hack for broken MSIs on VLV */
2080 pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
2081 pci_read_config_word(dev->pdev, 0x98, &msid);
2082 msid &= 0xff; /* mask out delivery bits */
2083 msid |= (1<<14);
2084 pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
2085
Daniel Vetter20afbda2012-12-11 14:05:07 +01002086 I915_WRITE(PORT_HOTPLUG_EN, 0);
2087 POSTING_READ(PORT_HOTPLUG_EN);
2088
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002089 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
2090 I915_WRITE(VLV_IER, enable_mask);
2091 I915_WRITE(VLV_IIR, 0xffffffff);
2092 I915_WRITE(PIPESTAT(0), 0xffff);
2093 I915_WRITE(PIPESTAT(1), 0xffff);
2094 POSTING_READ(VLV_IER);
2095
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002096 i915_enable_pipestat(dev_priv, 0, pipestat_enable);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002097 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002098 i915_enable_pipestat(dev_priv, 1, pipestat_enable);
2099
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002100 I915_WRITE(VLV_IIR, 0xffffffff);
2101 I915_WRITE(VLV_IIR, 0xffffffff);
2102
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002103 I915_WRITE(GTIIR, I915_READ(GTIIR));
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002104 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Jesse Barnes3bcedbe2012-09-19 13:29:01 -07002105
2106 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
2107 GEN6_BLITTER_USER_INTERRUPT;
2108 I915_WRITE(GTIER, render_irqs);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002109 POSTING_READ(GTIER);
2110
2111 /* ack & enable invalid PTE error interrupts */
2112#if 0 /* FIXME: add support to irq handler for checking these bits */
2113 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2114 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
2115#endif
2116
2117 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002118
2119 return 0;
2120}
2121
2122static void valleyview_hpd_irq_setup(struct drm_device *dev)
2123{
2124 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2125 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2126
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002127 /* Note HDMI and DP share bits */
2128 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2129 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2130 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2131 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2132 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2133 hotplug_en |= HDMID_HOTPLUG_INT_EN;
Vijay Purushothamanae33cdcf2012-09-27 19:13:02 +05302134 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002135 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
Vijay Purushothamanae33cdcf2012-09-27 19:13:02 +05302136 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002137 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2138 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2139 hotplug_en |= CRT_HOTPLUG_INT_EN;
2140 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2141 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002142
2143 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002144}
2145
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002146static void valleyview_irq_uninstall(struct drm_device *dev)
2147{
2148 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2149 int pipe;
2150
2151 if (!dev_priv)
2152 return;
2153
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002154 for_each_pipe(pipe)
2155 I915_WRITE(PIPESTAT(pipe), 0xffff);
2156
2157 I915_WRITE(HWSTAM, 0xffffffff);
2158 I915_WRITE(PORT_HOTPLUG_EN, 0);
2159 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2160 for_each_pipe(pipe)
2161 I915_WRITE(PIPESTAT(pipe), 0xffff);
2162 I915_WRITE(VLV_IIR, 0xffffffff);
2163 I915_WRITE(VLV_IMR, 0xffffffff);
2164 I915_WRITE(VLV_IER, 0x0);
2165 POSTING_READ(VLV_IER);
2166}
2167
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002168static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002169{
2170 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07002171
2172 if (!dev_priv)
2173 return;
2174
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002175 I915_WRITE(HWSTAM, 0xffffffff);
2176
2177 I915_WRITE(DEIMR, 0xffffffff);
2178 I915_WRITE(DEIER, 0x0);
2179 I915_WRITE(DEIIR, I915_READ(DEIIR));
2180
2181 I915_WRITE(GTIMR, 0xffffffff);
2182 I915_WRITE(GTIER, 0x0);
2183 I915_WRITE(GTIIR, I915_READ(GTIIR));
Keith Packard192aac1f2011-09-20 10:12:44 -07002184
2185 I915_WRITE(SDEIMR, 0xffffffff);
2186 I915_WRITE(SDEIER, 0x0);
2187 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002188}
2189
Chris Wilsonc2798b12012-04-22 21:13:57 +01002190static void i8xx_irq_preinstall(struct drm_device * dev)
2191{
2192 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2193 int pipe;
2194
2195 atomic_set(&dev_priv->irq_received, 0);
2196
2197 for_each_pipe(pipe)
2198 I915_WRITE(PIPESTAT(pipe), 0);
2199 I915_WRITE16(IMR, 0xffff);
2200 I915_WRITE16(IER, 0x0);
2201 POSTING_READ16(IER);
2202}
2203
2204static int i8xx_irq_postinstall(struct drm_device *dev)
2205{
2206 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2207
Chris Wilsonc2798b12012-04-22 21:13:57 +01002208 dev_priv->pipestat[0] = 0;
2209 dev_priv->pipestat[1] = 0;
2210
2211 I915_WRITE16(EMR,
2212 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2213
2214 /* Unmask the interrupts that we always want on. */
2215 dev_priv->irq_mask =
2216 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2217 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2218 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2219 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2220 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2221 I915_WRITE16(IMR, dev_priv->irq_mask);
2222
2223 I915_WRITE16(IER,
2224 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2225 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2226 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2227 I915_USER_INTERRUPT);
2228 POSTING_READ16(IER);
2229
2230 return 0;
2231}
2232
Daniel Vetterff1f5252012-10-02 15:10:55 +02002233static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01002234{
2235 struct drm_device *dev = (struct drm_device *) arg;
2236 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002237 u16 iir, new_iir;
2238 u32 pipe_stats[2];
2239 unsigned long irqflags;
2240 int irq_received;
2241 int pipe;
2242 u16 flip_mask =
2243 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2244 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2245
2246 atomic_inc(&dev_priv->irq_received);
2247
2248 iir = I915_READ16(IIR);
2249 if (iir == 0)
2250 return IRQ_NONE;
2251
2252 while (iir & ~flip_mask) {
2253 /* Can't rely on pipestat interrupt bit in iir as it might
2254 * have been cleared after the pipestat interrupt was received.
2255 * It doesn't set the bit in iir again, but it still produces
2256 * interrupts (for non-MSI).
2257 */
2258 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2259 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2260 i915_handle_error(dev, false);
2261
2262 for_each_pipe(pipe) {
2263 int reg = PIPESTAT(pipe);
2264 pipe_stats[pipe] = I915_READ(reg);
2265
2266 /*
2267 * Clear the PIPE*STAT regs before the IIR
2268 */
2269 if (pipe_stats[pipe] & 0x8000ffff) {
2270 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2271 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2272 pipe_name(pipe));
2273 I915_WRITE(reg, pipe_stats[pipe]);
2274 irq_received = 1;
2275 }
2276 }
2277 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2278
2279 I915_WRITE16(IIR, iir & ~flip_mask);
2280 new_iir = I915_READ16(IIR); /* Flush posted writes */
2281
Daniel Vetterd05c6172012-04-26 23:28:09 +02002282 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002283
2284 if (iir & I915_USER_INTERRUPT)
2285 notify_ring(dev, &dev_priv->ring[RCS]);
2286
2287 if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
2288 drm_handle_vblank(dev, 0)) {
2289 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
2290 intel_prepare_page_flip(dev, 0);
2291 intel_finish_page_flip(dev, 0);
2292 flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT;
2293 }
2294 }
2295
2296 if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
2297 drm_handle_vblank(dev, 1)) {
2298 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
2299 intel_prepare_page_flip(dev, 1);
2300 intel_finish_page_flip(dev, 1);
2301 flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2302 }
2303 }
2304
2305 iir = new_iir;
2306 }
2307
2308 return IRQ_HANDLED;
2309}
2310
2311static void i8xx_irq_uninstall(struct drm_device * dev)
2312{
2313 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2314 int pipe;
2315
Chris Wilsonc2798b12012-04-22 21:13:57 +01002316 for_each_pipe(pipe) {
2317 /* Clear enable bits; then clear status bits */
2318 I915_WRITE(PIPESTAT(pipe), 0);
2319 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2320 }
2321 I915_WRITE16(IMR, 0xffff);
2322 I915_WRITE16(IER, 0x0);
2323 I915_WRITE16(IIR, I915_READ16(IIR));
2324}
2325
Chris Wilsona266c7d2012-04-24 22:59:44 +01002326static void i915_irq_preinstall(struct drm_device * dev)
2327{
2328 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2329 int pipe;
2330
2331 atomic_set(&dev_priv->irq_received, 0);
2332
2333 if (I915_HAS_HOTPLUG(dev)) {
2334 I915_WRITE(PORT_HOTPLUG_EN, 0);
2335 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2336 }
2337
Chris Wilson00d98eb2012-04-24 22:59:48 +01002338 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002339 for_each_pipe(pipe)
2340 I915_WRITE(PIPESTAT(pipe), 0);
2341 I915_WRITE(IMR, 0xffffffff);
2342 I915_WRITE(IER, 0x0);
2343 POSTING_READ(IER);
2344}
2345
2346static int i915_irq_postinstall(struct drm_device *dev)
2347{
2348 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01002349 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002350
Chris Wilsona266c7d2012-04-24 22:59:44 +01002351 dev_priv->pipestat[0] = 0;
2352 dev_priv->pipestat[1] = 0;
2353
Chris Wilson38bde182012-04-24 22:59:50 +01002354 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2355
2356 /* Unmask the interrupts that we always want on. */
2357 dev_priv->irq_mask =
2358 ~(I915_ASLE_INTERRUPT |
2359 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2360 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2361 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2362 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2363 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2364
2365 enable_mask =
2366 I915_ASLE_INTERRUPT |
2367 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2368 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2369 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2370 I915_USER_INTERRUPT;
2371
Chris Wilsona266c7d2012-04-24 22:59:44 +01002372 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01002373 I915_WRITE(PORT_HOTPLUG_EN, 0);
2374 POSTING_READ(PORT_HOTPLUG_EN);
2375
Chris Wilsona266c7d2012-04-24 22:59:44 +01002376 /* Enable in IER... */
2377 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2378 /* and unmask in IMR */
2379 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2380 }
2381
Chris Wilsona266c7d2012-04-24 22:59:44 +01002382 I915_WRITE(IMR, dev_priv->irq_mask);
2383 I915_WRITE(IER, enable_mask);
2384 POSTING_READ(IER);
2385
Daniel Vetter20afbda2012-12-11 14:05:07 +01002386 intel_opregion_enable_asle(dev);
2387
2388 return 0;
2389}
2390
2391static void i915_hpd_irq_setup(struct drm_device *dev)
2392{
2393 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2394 u32 hotplug_en;
2395
Chris Wilsona266c7d2012-04-24 22:59:44 +01002396 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01002397 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002398
Chris Wilsona266c7d2012-04-24 22:59:44 +01002399 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2400 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2401 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2402 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2403 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2404 hotplug_en |= HDMID_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002405 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002406 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002407 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002408 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2409 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2410 hotplug_en |= CRT_HOTPLUG_INT_EN;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002411 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2412 }
2413
2414 /* Ignore TV since it's buggy */
2415
2416 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2417 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002418}
2419
Daniel Vetterff1f5252012-10-02 15:10:55 +02002420static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002421{
2422 struct drm_device *dev = (struct drm_device *) arg;
2423 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01002424 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002425 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01002426 u32 flip_mask =
2427 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2428 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2429 u32 flip[2] = {
2430 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT,
2431 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT
2432 };
2433 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002434
2435 atomic_inc(&dev_priv->irq_received);
2436
2437 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01002438 do {
2439 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01002440 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002441
2442 /* Can't rely on pipestat interrupt bit in iir as it might
2443 * have been cleared after the pipestat interrupt was received.
2444 * It doesn't set the bit in iir again, but it still produces
2445 * interrupts (for non-MSI).
2446 */
2447 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2448 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2449 i915_handle_error(dev, false);
2450
2451 for_each_pipe(pipe) {
2452 int reg = PIPESTAT(pipe);
2453 pipe_stats[pipe] = I915_READ(reg);
2454
Chris Wilson38bde182012-04-24 22:59:50 +01002455 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002456 if (pipe_stats[pipe] & 0x8000ffff) {
2457 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2458 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2459 pipe_name(pipe));
2460 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01002461 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002462 }
2463 }
2464 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2465
2466 if (!irq_received)
2467 break;
2468
Chris Wilsona266c7d2012-04-24 22:59:44 +01002469 /* Consume port. Then clear IIR or we'll miss events */
2470 if ((I915_HAS_HOTPLUG(dev)) &&
2471 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2472 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2473
2474 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2475 hotplug_status);
2476 if (hotplug_status & dev_priv->hotplug_supported_mask)
2477 queue_work(dev_priv->wq,
2478 &dev_priv->hotplug_work);
2479
2480 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
Chris Wilson38bde182012-04-24 22:59:50 +01002481 POSTING_READ(PORT_HOTPLUG_STAT);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002482 }
2483
Chris Wilson38bde182012-04-24 22:59:50 +01002484 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002485 new_iir = I915_READ(IIR); /* Flush posted writes */
2486
Chris Wilsona266c7d2012-04-24 22:59:44 +01002487 if (iir & I915_USER_INTERRUPT)
2488 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002489
Chris Wilsona266c7d2012-04-24 22:59:44 +01002490 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01002491 int plane = pipe;
2492 if (IS_MOBILE(dev))
2493 plane = !plane;
Chris Wilson8291ee92012-04-24 22:59:47 +01002494 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Chris Wilsona266c7d2012-04-24 22:59:44 +01002495 drm_handle_vblank(dev, pipe)) {
Chris Wilson38bde182012-04-24 22:59:50 +01002496 if (iir & flip[plane]) {
2497 intel_prepare_page_flip(dev, plane);
2498 intel_finish_page_flip(dev, pipe);
2499 flip_mask &= ~flip[plane];
2500 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002501 }
2502
2503 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2504 blc_event = true;
2505 }
2506
Chris Wilsona266c7d2012-04-24 22:59:44 +01002507 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2508 intel_opregion_asle_intr(dev);
2509
2510 /* With MSI, interrupts are only generated when iir
2511 * transitions from zero to nonzero. If another bit got
2512 * set while we were handling the existing iir bits, then
2513 * we would never get another interrupt.
2514 *
2515 * This is fine on non-MSI as well, as if we hit this path
2516 * we avoid exiting the interrupt handler only to generate
2517 * another one.
2518 *
2519 * Note that for MSI this could cause a stray interrupt report
2520 * if an interrupt landed in the time between writing IIR and
2521 * the posting read. This should be rare enough to never
2522 * trigger the 99% of 100,000 interrupts test for disabling
2523 * stray interrupts.
2524 */
Chris Wilson38bde182012-04-24 22:59:50 +01002525 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002526 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01002527 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002528
Daniel Vetterd05c6172012-04-26 23:28:09 +02002529 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01002530
Chris Wilsona266c7d2012-04-24 22:59:44 +01002531 return ret;
2532}
2533
2534static void i915_irq_uninstall(struct drm_device * dev)
2535{
2536 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2537 int pipe;
2538
Chris Wilsona266c7d2012-04-24 22:59:44 +01002539 if (I915_HAS_HOTPLUG(dev)) {
2540 I915_WRITE(PORT_HOTPLUG_EN, 0);
2541 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2542 }
2543
Chris Wilson00d98eb2012-04-24 22:59:48 +01002544 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01002545 for_each_pipe(pipe) {
2546 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002547 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01002548 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2549 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002550 I915_WRITE(IMR, 0xffffffff);
2551 I915_WRITE(IER, 0x0);
2552
Chris Wilsona266c7d2012-04-24 22:59:44 +01002553 I915_WRITE(IIR, I915_READ(IIR));
2554}
2555
2556static void i965_irq_preinstall(struct drm_device * dev)
2557{
2558 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2559 int pipe;
2560
2561 atomic_set(&dev_priv->irq_received, 0);
2562
Chris Wilsonadca4732012-05-11 18:01:31 +01002563 I915_WRITE(PORT_HOTPLUG_EN, 0);
2564 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002565
2566 I915_WRITE(HWSTAM, 0xeffe);
2567 for_each_pipe(pipe)
2568 I915_WRITE(PIPESTAT(pipe), 0);
2569 I915_WRITE(IMR, 0xffffffff);
2570 I915_WRITE(IER, 0x0);
2571 POSTING_READ(IER);
2572}
2573
2574static int i965_irq_postinstall(struct drm_device *dev)
2575{
2576 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002577 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002578 u32 error_mask;
2579
Chris Wilsona266c7d2012-04-24 22:59:44 +01002580 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002581 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01002582 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002583 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2584 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2585 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2586 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2587 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2588
2589 enable_mask = ~dev_priv->irq_mask;
2590 enable_mask |= I915_USER_INTERRUPT;
2591
2592 if (IS_G4X(dev))
2593 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002594
2595 dev_priv->pipestat[0] = 0;
2596 dev_priv->pipestat[1] = 0;
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002597 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002598
Chris Wilsona266c7d2012-04-24 22:59:44 +01002599 /*
2600 * Enable some error detection, note the instruction error mask
2601 * bit is reserved, so we leave it masked.
2602 */
2603 if (IS_G4X(dev)) {
2604 error_mask = ~(GM45_ERROR_PAGE_TABLE |
2605 GM45_ERROR_MEM_PRIV |
2606 GM45_ERROR_CP_PRIV |
2607 I915_ERROR_MEMORY_REFRESH);
2608 } else {
2609 error_mask = ~(I915_ERROR_PAGE_TABLE |
2610 I915_ERROR_MEMORY_REFRESH);
2611 }
2612 I915_WRITE(EMR, error_mask);
2613
2614 I915_WRITE(IMR, dev_priv->irq_mask);
2615 I915_WRITE(IER, enable_mask);
2616 POSTING_READ(IER);
2617
Daniel Vetter20afbda2012-12-11 14:05:07 +01002618 I915_WRITE(PORT_HOTPLUG_EN, 0);
2619 POSTING_READ(PORT_HOTPLUG_EN);
2620
2621 intel_opregion_enable_asle(dev);
2622
2623 return 0;
2624}
2625
2626static void i965_hpd_irq_setup(struct drm_device *dev)
2627{
2628 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2629 u32 hotplug_en;
2630
Chris Wilsonadca4732012-05-11 18:01:31 +01002631 /* Note HDMI and DP share hotplug bits */
2632 hotplug_en = 0;
2633 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2634 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2635 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2636 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2637 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2638 hotplug_en |= HDMID_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002639 if (IS_G4X(dev)) {
2640 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X)
2641 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2642 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X)
2643 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2644 } else {
2645 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965)
2646 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2647 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965)
2648 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2649 }
Chris Wilsonadca4732012-05-11 18:01:31 +01002650 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2651 hotplug_en |= CRT_HOTPLUG_INT_EN;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002652
Chris Wilsonadca4732012-05-11 18:01:31 +01002653 /* Programming the CRT detection parameters tends
2654 to generate a spurious hotplug event about three
2655 seconds later. So just do it once.
2656 */
2657 if (IS_G4X(dev))
2658 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
2659 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002660 }
2661
Chris Wilsonadca4732012-05-11 18:01:31 +01002662 /* Ignore TV since it's buggy */
2663
2664 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002665}
2666
Daniel Vetterff1f5252012-10-02 15:10:55 +02002667static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002668{
2669 struct drm_device *dev = (struct drm_device *) arg;
2670 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002671 u32 iir, new_iir;
2672 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002673 unsigned long irqflags;
2674 int irq_received;
2675 int ret = IRQ_NONE, pipe;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002676
2677 atomic_inc(&dev_priv->irq_received);
2678
2679 iir = I915_READ(IIR);
2680
Chris Wilsona266c7d2012-04-24 22:59:44 +01002681 for (;;) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002682 bool blc_event = false;
2683
Chris Wilsona266c7d2012-04-24 22:59:44 +01002684 irq_received = iir != 0;
2685
2686 /* Can't rely on pipestat interrupt bit in iir as it might
2687 * have been cleared after the pipestat interrupt was received.
2688 * It doesn't set the bit in iir again, but it still produces
2689 * interrupts (for non-MSI).
2690 */
2691 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2692 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2693 i915_handle_error(dev, false);
2694
2695 for_each_pipe(pipe) {
2696 int reg = PIPESTAT(pipe);
2697 pipe_stats[pipe] = I915_READ(reg);
2698
2699 /*
2700 * Clear the PIPE*STAT regs before the IIR
2701 */
2702 if (pipe_stats[pipe] & 0x8000ffff) {
2703 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2704 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2705 pipe_name(pipe));
2706 I915_WRITE(reg, pipe_stats[pipe]);
2707 irq_received = 1;
2708 }
2709 }
2710 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2711
2712 if (!irq_received)
2713 break;
2714
2715 ret = IRQ_HANDLED;
2716
2717 /* Consume port. Then clear IIR or we'll miss events */
Chris Wilsonadca4732012-05-11 18:01:31 +01002718 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002719 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2720
2721 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2722 hotplug_status);
2723 if (hotplug_status & dev_priv->hotplug_supported_mask)
2724 queue_work(dev_priv->wq,
2725 &dev_priv->hotplug_work);
2726
2727 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2728 I915_READ(PORT_HOTPLUG_STAT);
2729 }
2730
2731 I915_WRITE(IIR, iir);
2732 new_iir = I915_READ(IIR); /* Flush posted writes */
2733
Chris Wilsona266c7d2012-04-24 22:59:44 +01002734 if (iir & I915_USER_INTERRUPT)
2735 notify_ring(dev, &dev_priv->ring[RCS]);
2736 if (iir & I915_BSD_USER_INTERRUPT)
2737 notify_ring(dev, &dev_priv->ring[VCS]);
2738
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002739 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002740 intel_prepare_page_flip(dev, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002741
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002742 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002743 intel_prepare_page_flip(dev, 1);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002744
2745 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002746 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Chris Wilsona266c7d2012-04-24 22:59:44 +01002747 drm_handle_vblank(dev, pipe)) {
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002748 i915_pageflip_stall_check(dev, pipe);
2749 intel_finish_page_flip(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002750 }
2751
2752 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2753 blc_event = true;
2754 }
2755
2756
2757 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2758 intel_opregion_asle_intr(dev);
2759
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002760 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
2761 gmbus_irq_handler(dev);
2762
Chris Wilsona266c7d2012-04-24 22:59:44 +01002763 /* With MSI, interrupts are only generated when iir
2764 * transitions from zero to nonzero. If another bit got
2765 * set while we were handling the existing iir bits, then
2766 * we would never get another interrupt.
2767 *
2768 * This is fine on non-MSI as well, as if we hit this path
2769 * we avoid exiting the interrupt handler only to generate
2770 * another one.
2771 *
2772 * Note that for MSI this could cause a stray interrupt report
2773 * if an interrupt landed in the time between writing IIR and
2774 * the posting read. This should be rare enough to never
2775 * trigger the 99% of 100,000 interrupts test for disabling
2776 * stray interrupts.
2777 */
2778 iir = new_iir;
2779 }
2780
Daniel Vetterd05c6172012-04-26 23:28:09 +02002781 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01002782
Chris Wilsona266c7d2012-04-24 22:59:44 +01002783 return ret;
2784}
2785
2786static void i965_irq_uninstall(struct drm_device * dev)
2787{
2788 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2789 int pipe;
2790
2791 if (!dev_priv)
2792 return;
2793
Chris Wilsonadca4732012-05-11 18:01:31 +01002794 I915_WRITE(PORT_HOTPLUG_EN, 0);
2795 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002796
2797 I915_WRITE(HWSTAM, 0xffffffff);
2798 for_each_pipe(pipe)
2799 I915_WRITE(PIPESTAT(pipe), 0);
2800 I915_WRITE(IMR, 0xffffffff);
2801 I915_WRITE(IER, 0x0);
2802
2803 for_each_pipe(pipe)
2804 I915_WRITE(PIPESTAT(pipe),
2805 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
2806 I915_WRITE(IIR, I915_READ(IIR));
2807}
2808
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002809void intel_irq_init(struct drm_device *dev)
2810{
Chris Wilson8b2e3262012-04-24 22:59:41 +01002811 struct drm_i915_private *dev_priv = dev->dev_private;
2812
2813 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01002814 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002815 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01002816 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01002817
Daniel Vetter99584db2012-11-14 17:14:04 +01002818 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
2819 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01002820 (unsigned long) dev);
2821
Tomas Janousek97a19a22012-12-08 13:48:13 +01002822 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01002823
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002824 dev->driver->get_vblank_counter = i915_get_vblank_counter;
2825 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Eugeni Dodonov7d4e1462012-05-09 15:37:09 -03002826 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002827 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
2828 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
2829 }
2830
Keith Packardc3613de2011-08-12 17:05:54 -07002831 if (drm_core_check_feature(dev, DRIVER_MODESET))
2832 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
2833 else
2834 dev->driver->get_vblank_timestamp = NULL;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002835 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
2836
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002837 if (IS_VALLEYVIEW(dev)) {
2838 dev->driver->irq_handler = valleyview_irq_handler;
2839 dev->driver->irq_preinstall = valleyview_irq_preinstall;
2840 dev->driver->irq_postinstall = valleyview_irq_postinstall;
2841 dev->driver->irq_uninstall = valleyview_irq_uninstall;
2842 dev->driver->enable_vblank = valleyview_enable_vblank;
2843 dev->driver->disable_vblank = valleyview_disable_vblank;
Daniel Vetter20afbda2012-12-11 14:05:07 +01002844 dev_priv->display.hpd_irq_setup = valleyview_hpd_irq_setup;
Daniel Vetter4a06e202012-12-01 13:53:40 +01002845 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002846 /* Share pre & uninstall handlers with ILK/SNB */
2847 dev->driver->irq_handler = ivybridge_irq_handler;
2848 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2849 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2850 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2851 dev->driver->enable_vblank = ivybridge_enable_vblank;
2852 dev->driver->disable_vblank = ivybridge_disable_vblank;
2853 } else if (HAS_PCH_SPLIT(dev)) {
2854 dev->driver->irq_handler = ironlake_irq_handler;
2855 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2856 dev->driver->irq_postinstall = ironlake_irq_postinstall;
2857 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2858 dev->driver->enable_vblank = ironlake_enable_vblank;
2859 dev->driver->disable_vblank = ironlake_disable_vblank;
2860 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01002861 if (INTEL_INFO(dev)->gen == 2) {
2862 dev->driver->irq_preinstall = i8xx_irq_preinstall;
2863 dev->driver->irq_postinstall = i8xx_irq_postinstall;
2864 dev->driver->irq_handler = i8xx_irq_handler;
2865 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002866 } else if (INTEL_INFO(dev)->gen == 3) {
2867 dev->driver->irq_preinstall = i915_irq_preinstall;
2868 dev->driver->irq_postinstall = i915_irq_postinstall;
2869 dev->driver->irq_uninstall = i915_irq_uninstall;
2870 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01002871 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002872 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002873 dev->driver->irq_preinstall = i965_irq_preinstall;
2874 dev->driver->irq_postinstall = i965_irq_postinstall;
2875 dev->driver->irq_uninstall = i965_irq_uninstall;
2876 dev->driver->irq_handler = i965_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01002877 dev_priv->display.hpd_irq_setup = i965_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002878 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002879 dev->driver->enable_vblank = i915_enable_vblank;
2880 dev->driver->disable_vblank = i915_disable_vblank;
2881 }
2882}
Daniel Vetter20afbda2012-12-11 14:05:07 +01002883
2884void intel_hpd_init(struct drm_device *dev)
2885{
2886 struct drm_i915_private *dev_priv = dev->dev_private;
2887
2888 if (dev_priv->display.hpd_irq_setup)
2889 dev_priv->display.hpd_irq_setup(dev);
2890}