blob: 730d3359af60e0270fb7b5959a91e0d5ceec27ca [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Arun Sharma600634972011-07-26 16:09:06 -070063#include <linux/atomic.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000072#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010073
Dave Airliec2142712009-09-22 08:50:10 +100074#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075#include "radeon_mode.h"
76#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020089extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100091extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040093extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040094extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -050095extern int radeon_pcie_gen2;
Alex Deuchera18cee12011-11-01 14:20:30 -040096extern int radeon_msi;
Christian König3368ff02012-05-02 15:11:21 +020097extern int radeon_lockup_timeout;
Samuel Lia0a53aa2013-04-08 17:25:47 -040098extern int radeon_fastfb;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020099
100/*
101 * Copy from radeon_drv.h so we don't have to include both and have conflicting
102 * symbol;
103 */
Jerome Glissebb635562012-05-09 15:34:46 +0200104#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
105#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100106/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glissebb635562012-05-09 15:34:46 +0200107#define RADEON_IB_POOL_SIZE 16
108#define RADEON_DEBUGFS_MAX_COMPONENTS 32
109#define RADEONFB_CONN_LIMIT 4
110#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200111
Alex Deucher1b370782011-11-17 20:13:28 -0500112/* max number of rings */
Alex Deucherf60cbd12012-12-04 15:27:33 -0500113#define RADEON_NUM_RINGS 5
Jerome Glissebb635562012-05-09 15:34:46 +0200114
115/* fence seq are set to this number when signaled */
116#define RADEON_FENCE_SIGNALED_SEQ 0LL
Alex Deucher1b370782011-11-17 20:13:28 -0500117
118/* internal ring indices */
119/* r1xx+ has gfx CP ring */
Jerome Glissebb635562012-05-09 15:34:46 +0200120#define RADEON_RING_TYPE_GFX_INDEX 0
Alex Deucher1b370782011-11-17 20:13:28 -0500121
122/* cayman has 2 compute CP rings */
Jerome Glissebb635562012-05-09 15:34:46 +0200123#define CAYMAN_RING_TYPE_CP1_INDEX 1
124#define CAYMAN_RING_TYPE_CP2_INDEX 2
Alex Deucher1b370782011-11-17 20:13:28 -0500125
Alex Deucher4d756582012-09-27 15:08:35 -0400126/* R600+ has an async dma ring */
127#define R600_RING_TYPE_DMA_INDEX 3
Alex Deucherf60cbd12012-12-04 15:27:33 -0500128/* cayman add a second async dma ring */
129#define CAYMAN_RING_TYPE_DMA1_INDEX 4
Alex Deucher4d756582012-09-27 15:08:35 -0400130
Jerome Glisse721604a2012-01-05 22:11:05 -0500131/* hardcode those limit for now */
Christian Königca19f212012-09-11 16:09:59 +0200132#define RADEON_VA_IB_OFFSET (1 << 20)
Jerome Glissebb635562012-05-09 15:34:46 +0200133#define RADEON_VA_RESERVED_SIZE (8 << 20)
134#define RADEON_IB_VM_MAX_SIZE (64 << 10)
Jerome Glisse721604a2012-01-05 22:11:05 -0500135
Alex Deucherec46c762013-01-03 12:07:30 -0500136/* reset flags */
137#define RADEON_RESET_GFX (1 << 0)
138#define RADEON_RESET_COMPUTE (1 << 1)
139#define RADEON_RESET_DMA (1 << 2)
Alex Deucher9ff07442013-01-18 12:18:17 -0500140#define RADEON_RESET_CP (1 << 3)
141#define RADEON_RESET_GRBM (1 << 4)
142#define RADEON_RESET_DMA1 (1 << 5)
143#define RADEON_RESET_RLC (1 << 6)
144#define RADEON_RESET_SEM (1 << 7)
145#define RADEON_RESET_IH (1 << 8)
146#define RADEON_RESET_VMC (1 << 9)
147#define RADEON_RESET_MC (1 << 10)
148#define RADEON_RESET_DISPLAY (1 << 11)
Alex Deucherec46c762013-01-03 12:07:30 -0500149
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200150/*
151 * Errata workarounds.
152 */
153enum radeon_pll_errata {
154 CHIP_ERRATA_R300_CG = 0x00000001,
155 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
156 CHIP_ERRATA_PLL_DELAY = 0x00000004
157};
158
159
160struct radeon_device;
161
162
163/*
164 * BIOS.
165 */
166bool radeon_get_bios(struct radeon_device *rdev);
167
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500168/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000169 * Dummy page
170 */
171struct radeon_dummy_page {
172 struct page *page;
173 dma_addr_t addr;
174};
175int radeon_dummy_page_init(struct radeon_device *rdev);
176void radeon_dummy_page_fini(struct radeon_device *rdev);
177
178
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200179/*
180 * Clocks
181 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200182struct radeon_clock {
183 struct radeon_pll p1pll;
184 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500185 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200186 struct radeon_pll spll;
187 struct radeon_pll mpll;
188 /* 10 Khz units */
189 uint32_t default_mclk;
190 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500191 uint32_t default_dispclk;
192 uint32_t dp_extclk;
Alex Deucherb20f9be2011-06-08 13:01:11 -0400193 uint32_t max_pixel_clock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200194};
195
Rafał Miłecki74338742009-11-03 00:53:02 +0100196/*
197 * Power management
198 */
199int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500200void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100201void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400202void radeon_pm_suspend(struct radeon_device *rdev);
203void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500204void radeon_combios_get_power_modes(struct radeon_device *rdev);
205void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Alex Deucher8a83ec52011-04-12 14:49:23 -0400206void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
Alex Deucherf8920342010-06-30 12:02:03 -0400207void rs690_pm_info(struct radeon_device *rdev);
Alex Deucher20d391d2011-02-01 16:12:34 -0500208extern int rv6xx_get_temp(struct radeon_device *rdev);
209extern int rv770_get_temp(struct radeon_device *rdev);
210extern int evergreen_get_temp(struct radeon_device *rdev);
211extern int sumo_get_temp(struct radeon_device *rdev);
Alex Deucher1bd47d22012-03-20 17:18:10 -0400212extern int si_get_temp(struct radeon_device *rdev);
Jerome Glisse285484e2011-12-16 17:03:42 -0500213extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
214 unsigned *bankh, unsigned *mtaspect,
215 unsigned *tile_split);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000216
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200217/*
218 * Fences.
219 */
220struct radeon_fence_driver {
221 uint32_t scratch_reg;
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000222 uint64_t gpu_addr;
223 volatile uint32_t *cpu_addr;
Christian König68e250b2012-05-10 15:57:31 +0200224 /* sync_seq is protected by ring emission lock */
225 uint64_t sync_seq[RADEON_NUM_RINGS];
Jerome Glissebb635562012-05-09 15:34:46 +0200226 atomic64_t last_seq;
Christian König36abaca2012-05-02 15:11:13 +0200227 unsigned long last_activity;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100228 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200229};
230
231struct radeon_fence {
232 struct radeon_device *rdev;
233 struct kref kref;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200234 /* protected by radeon_fence.lock */
Jerome Glissebb635562012-05-09 15:34:46 +0200235 uint64_t seq;
Alex Deucher74652802011-08-25 13:39:48 -0400236 /* RB, DMA, etc. */
Jerome Glissebb635562012-05-09 15:34:46 +0200237 unsigned ring;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200238};
239
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000240int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
241int radeon_fence_driver_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200242void radeon_fence_driver_fini(struct radeon_device *rdev);
Jerome Glisse76903b92012-12-17 10:29:06 -0500243void radeon_fence_driver_force_completion(struct radeon_device *rdev);
Christian König876dc9f2012-05-08 14:24:01 +0200244int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
Alex Deucher74652802011-08-25 13:39:48 -0400245void radeon_fence_process(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200246bool radeon_fence_signaled(struct radeon_fence *fence);
247int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
Christian König8a47cc92012-05-09 15:34:48 +0200248int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
Jerome Glisse5f8f6352012-12-17 11:04:32 -0500249int radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
Jerome Glisse0085c9502012-05-09 15:34:55 +0200250int radeon_fence_wait_any(struct radeon_device *rdev,
251 struct radeon_fence **fences,
252 bool intr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200253struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
254void radeon_fence_unref(struct radeon_fence **fence);
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200255unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
Christian König68e250b2012-05-10 15:57:31 +0200256bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
257void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
258static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
259 struct radeon_fence *b)
260{
261 if (!a) {
262 return b;
263 }
264
265 if (!b) {
266 return a;
267 }
268
269 BUG_ON(a->ring != b->ring);
270
271 if (a->seq > b->seq) {
272 return a;
273 } else {
274 return b;
275 }
276}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200277
Christian Königee60e292012-08-09 16:21:08 +0200278static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
279 struct radeon_fence *b)
280{
281 if (!a) {
282 return false;
283 }
284
285 if (!b) {
286 return true;
287 }
288
289 BUG_ON(a->ring != b->ring);
290
291 return a->seq < b->seq;
292}
293
Dave Airliee024e112009-06-24 09:48:08 +1000294/*
295 * Tiling registers
296 */
297struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100298 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000299};
300
301#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200302
303/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100304 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200305 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100306struct radeon_mman {
307 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000308 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100309 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100310 bool mem_global_referenced;
311 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100312};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200313
Jerome Glisse721604a2012-01-05 22:11:05 -0500314/* bo virtual address in a specific vm */
315struct radeon_bo_va {
Christian Könige971bd52012-09-11 16:10:04 +0200316 /* protected by bo being reserved */
Jerome Glisse721604a2012-01-05 22:11:05 -0500317 struct list_head bo_list;
Jerome Glisse721604a2012-01-05 22:11:05 -0500318 uint64_t soffset;
319 uint64_t eoffset;
320 uint32_t flags;
321 bool valid;
Christian Könige971bd52012-09-11 16:10:04 +0200322 unsigned ref_count;
323
324 /* protected by vm mutex */
325 struct list_head vm_list;
326
327 /* constant after initialization */
328 struct radeon_vm *vm;
329 struct radeon_bo *bo;
Jerome Glisse721604a2012-01-05 22:11:05 -0500330};
331
Jerome Glisse4c788672009-11-20 14:29:23 +0100332struct radeon_bo {
333 /* Protected by gem.mutex */
334 struct list_head list;
335 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100336 u32 placements[3];
337 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100338 struct ttm_buffer_object tbo;
339 struct ttm_bo_kmap_obj kmap;
340 unsigned pin_count;
341 void *kptr;
342 u32 tiling_flags;
343 u32 pitch;
344 int surface_reg;
Jerome Glisse721604a2012-01-05 22:11:05 -0500345 /* list of all virtual address to which this bo
346 * is associated to
347 */
348 struct list_head va;
Jerome Glisse4c788672009-11-20 14:29:23 +0100349 /* Constant after initialization */
350 struct radeon_device *rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100351 struct drm_gem_object gem_base;
Dave Airlie63bc6202012-05-31 13:52:53 +0100352
353 struct ttm_bo_kmap_obj dma_buf_vmap;
Jerome Glisse4c788672009-11-20 14:29:23 +0100354};
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100355#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
Jerome Glisse4c788672009-11-20 14:29:23 +0100356
357struct radeon_bo_list {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000358 struct ttm_validate_buffer tv;
Jerome Glisse4c788672009-11-20 14:29:23 +0100359 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200360 uint64_t gpu_offset;
361 unsigned rdomain;
362 unsigned wdomain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100363 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200364};
365
Jerome Glisseb15ba512011-11-15 11:48:34 -0500366/* sub-allocation manager, it has to be protected by another lock.
367 * By conception this is an helper for other part of the driver
368 * like the indirect buffer or semaphore, which both have their
369 * locking.
370 *
371 * Principe is simple, we keep a list of sub allocation in offset
372 * order (first entry has offset == 0, last entry has the highest
373 * offset).
374 *
375 * When allocating new object we first check if there is room at
376 * the end total_size - (last_object_offset + last_object_size) >=
377 * alloc_size. If so we allocate new object there.
378 *
379 * When there is not enough room at the end, we start waiting for
380 * each sub object until we reach object_offset+object_size >=
381 * alloc_size, this object then become the sub object we return.
382 *
383 * Alignment can't be bigger than page size.
384 *
385 * Hole are not considered for allocation to keep things simple.
386 * Assumption is that there won't be hole (all object on same
387 * alignment).
388 */
389struct radeon_sa_manager {
Christian Königbfb38d32012-07-11 21:07:57 +0200390 wait_queue_head_t wq;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500391 struct radeon_bo *bo;
Christian Königc3b7fe82012-05-09 15:34:56 +0200392 struct list_head *hole;
393 struct list_head flist[RADEON_NUM_RINGS];
394 struct list_head olist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500395 unsigned size;
396 uint64_t gpu_addr;
397 void *cpu_ptr;
398 uint32_t domain;
399};
400
401struct radeon_sa_bo;
402
403/* sub-allocation buffer */
404struct radeon_sa_bo {
Christian Königc3b7fe82012-05-09 15:34:56 +0200405 struct list_head olist;
406 struct list_head flist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500407 struct radeon_sa_manager *manager;
Christian Könige6661a92012-05-09 15:34:52 +0200408 unsigned soffset;
409 unsigned eoffset;
Christian König557017a2012-05-09 15:34:54 +0200410 struct radeon_fence *fence;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500411};
412
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200413/*
414 * GEM objects.
415 */
416struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100417 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200418 struct list_head objects;
419};
420
421int radeon_gem_init(struct radeon_device *rdev);
422void radeon_gem_fini(struct radeon_device *rdev);
423int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100424 int alignment, int initial_domain,
425 bool discardable, bool kernel,
426 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200427
Dave Airlieff72145b2011-02-07 12:16:14 +1000428int radeon_mode_dumb_create(struct drm_file *file_priv,
429 struct drm_device *dev,
430 struct drm_mode_create_dumb *args);
431int radeon_mode_dumb_mmap(struct drm_file *filp,
432 struct drm_device *dev,
433 uint32_t handle, uint64_t *offset_p);
434int radeon_mode_dumb_destroy(struct drm_file *file_priv,
435 struct drm_device *dev,
436 uint32_t handle);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200437
438/*
Jerome Glissec1341e52011-12-21 12:13:47 -0500439 * Semaphores.
440 */
Jerome Glissec1341e52011-12-21 12:13:47 -0500441/* everything here is constant */
442struct radeon_semaphore {
Jerome Glissea8c05942012-05-09 15:34:57 +0200443 struct radeon_sa_bo *sa_bo;
444 signed waiters;
Jerome Glissec1341e52011-12-21 12:13:47 -0500445 uint64_t gpu_addr;
Jerome Glissec1341e52011-12-21 12:13:47 -0500446};
447
Jerome Glissec1341e52011-12-21 12:13:47 -0500448int radeon_semaphore_create(struct radeon_device *rdev,
449 struct radeon_semaphore **semaphore);
450void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
451 struct radeon_semaphore *semaphore);
452void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
453 struct radeon_semaphore *semaphore);
Christian König8f676c42012-05-02 15:11:18 +0200454int radeon_semaphore_sync_rings(struct radeon_device *rdev,
455 struct radeon_semaphore *semaphore,
Christian König220907d2012-05-10 16:46:43 +0200456 int signaler, int waiter);
Jerome Glissec1341e52011-12-21 12:13:47 -0500457void radeon_semaphore_free(struct radeon_device *rdev,
Christian König220907d2012-05-10 16:46:43 +0200458 struct radeon_semaphore **semaphore,
Jerome Glissea8c05942012-05-09 15:34:57 +0200459 struct radeon_fence *fence);
Jerome Glissec1341e52011-12-21 12:13:47 -0500460
461/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200462 * GART structures, functions & helpers
463 */
464struct radeon_mc;
465
Matt Turnera77f1712009-10-14 00:34:41 -0400466#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000467#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Alex Deucher003cefe2011-09-16 12:04:08 -0400468#define RADEON_GPU_PAGE_SHIFT 12
Jerome Glisse721604a2012-01-05 22:11:05 -0500469#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
Matt Turnera77f1712009-10-14 00:34:41 -0400470
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200471struct radeon_gart {
472 dma_addr_t table_addr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400473 struct radeon_bo *robj;
474 void *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200475 unsigned num_gpu_pages;
476 unsigned num_cpu_pages;
477 unsigned table_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200478 struct page **pages;
479 dma_addr_t *pages_addr;
480 bool ready;
481};
482
483int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
484void radeon_gart_table_ram_free(struct radeon_device *rdev);
485int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
486void radeon_gart_table_vram_free(struct radeon_device *rdev);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400487int radeon_gart_table_vram_pin(struct radeon_device *rdev);
488void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200489int radeon_gart_init(struct radeon_device *rdev);
490void radeon_gart_fini(struct radeon_device *rdev);
491void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
492 int pages);
493int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500494 int pages, struct page **pagelist,
495 dma_addr_t *dma_addr);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400496void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200497
498
499/*
500 * GPU MC structures, functions & helpers
501 */
502struct radeon_mc {
503 resource_size_t aper_size;
504 resource_size_t aper_base;
505 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000506 /* for some chips with <= 32MB we need to lie
507 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000508 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000509 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000510 u64 gtt_size;
511 u64 gtt_start;
512 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000513 u64 vram_start;
514 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200515 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000516 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200517 int vram_mtrr;
518 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000519 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400520 u64 gtt_base_align;
Alex Deucher9ed8b1f2013-04-08 11:13:01 -0400521 u64 mc_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200522};
523
Alex Deucher06b64762010-01-05 11:27:29 -0500524bool radeon_combios_sideport_present(struct radeon_device *rdev);
525bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200526
527/*
528 * GPU scratch registers structures, functions & helpers
529 */
530struct radeon_scratch {
531 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400532 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200533 bool free[32];
534 uint32_t reg[32];
535};
536
537int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
538void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
539
540
541/*
542 * IRQS.
543 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500544
545struct radeon_unpin_work {
546 struct work_struct work;
547 struct radeon_device *rdev;
548 int crtc_id;
549 struct radeon_fence *fence;
550 struct drm_pending_vblank_event *event;
551 struct radeon_bo *old_rbo;
552 u64 new_crtc_base;
553};
554
555struct r500_irq_stat_regs {
556 u32 disp_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400557 u32 hdmi0_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500558};
559
560struct r600_irq_stat_regs {
561 u32 disp_int;
562 u32 disp_int_cont;
563 u32 disp_int_cont2;
564 u32 d1grph_int;
565 u32 d2grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400566 u32 hdmi0_status;
567 u32 hdmi1_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500568};
569
570struct evergreen_irq_stat_regs {
571 u32 disp_int;
572 u32 disp_int_cont;
573 u32 disp_int_cont2;
574 u32 disp_int_cont3;
575 u32 disp_int_cont4;
576 u32 disp_int_cont5;
577 u32 d1grph_int;
578 u32 d2grph_int;
579 u32 d3grph_int;
580 u32 d4grph_int;
581 u32 d5grph_int;
582 u32 d6grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400583 u32 afmt_status1;
584 u32 afmt_status2;
585 u32 afmt_status3;
586 u32 afmt_status4;
587 u32 afmt_status5;
588 u32 afmt_status6;
Alex Deucher6f34be52010-11-21 10:59:01 -0500589};
590
591union radeon_irq_stat_regs {
592 struct r500_irq_stat_regs r500;
593 struct r600_irq_stat_regs r600;
594 struct evergreen_irq_stat_regs evergreen;
595};
596
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400597#define RADEON_MAX_HPD_PINS 6
598#define RADEON_MAX_CRTCS 6
Alex Deucherf122c612012-03-30 08:59:57 -0400599#define RADEON_MAX_AFMT_BLOCKS 6
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400600
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200601struct radeon_irq {
Christian Koenigfb982572012-05-17 01:33:30 +0200602 bool installed;
603 spinlock_t lock;
Christian Koenig736fc372012-05-17 19:52:00 +0200604 atomic_t ring_int[RADEON_NUM_RINGS];
Christian Koenigfb982572012-05-17 01:33:30 +0200605 bool crtc_vblank_int[RADEON_MAX_CRTCS];
Christian Koenig736fc372012-05-17 19:52:00 +0200606 atomic_t pflip[RADEON_MAX_CRTCS];
Christian Koenigfb982572012-05-17 01:33:30 +0200607 wait_queue_head_t vblank_queue;
608 bool hpd[RADEON_MAX_HPD_PINS];
Christian Koenigfb982572012-05-17 01:33:30 +0200609 bool afmt[RADEON_MAX_AFMT_BLOCKS];
610 union radeon_irq_stat_regs stat_regs;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200611};
612
613int radeon_irq_kms_init(struct radeon_device *rdev);
614void radeon_irq_kms_fini(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -0500615void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
616void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
Alex Deucher6f34be52010-11-21 10:59:01 -0500617void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
618void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Christian Koenigfb982572012-05-17 01:33:30 +0200619void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
620void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
621void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
622void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200623
624/*
Christian Könige32eb502011-10-23 12:56:27 +0200625 * CP & rings.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200626 */
Alex Deucher74652802011-08-25 13:39:48 -0400627
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200628struct radeon_ib {
Jerome Glisse68470ae2012-05-09 15:35:00 +0200629 struct radeon_sa_bo *sa_bo;
630 uint32_t length_dw;
631 uint64_t gpu_addr;
632 uint32_t *ptr;
Christian König876dc9f2012-05-08 14:24:01 +0200633 int ring;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200634 struct radeon_fence *fence;
Christian König4bf3dd92012-08-06 18:57:44 +0200635 struct radeon_vm *vm;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200636 bool is_const_ib;
Christian König220907d2012-05-10 16:46:43 +0200637 struct radeon_fence *sync_to[RADEON_NUM_RINGS];
Jerome Glisse68470ae2012-05-09 15:35:00 +0200638 struct radeon_semaphore *semaphore;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200639};
640
Christian Könige32eb502011-10-23 12:56:27 +0200641struct radeon_ring {
Jerome Glisse4c788672009-11-20 14:29:23 +0100642 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200643 volatile uint32_t *ring;
644 unsigned rptr;
Christian König5596a9d2011-10-13 12:48:45 +0200645 unsigned rptr_offs;
646 unsigned rptr_reg;
Christian König45df6802012-07-06 16:22:55 +0200647 unsigned rptr_save_reg;
Alex Deucher89d35802012-07-17 14:02:31 -0400648 u64 next_rptr_gpu_addr;
649 volatile u32 *next_rptr_cpu_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200650 unsigned wptr;
651 unsigned wptr_old;
Christian König5596a9d2011-10-13 12:48:45 +0200652 unsigned wptr_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200653 unsigned ring_size;
654 unsigned ring_free_dw;
655 int count_dw;
Christian König069211e2012-05-02 15:11:20 +0200656 unsigned long last_activity;
657 unsigned last_rptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200658 uint64_t gpu_addr;
659 uint32_t align_mask;
660 uint32_t ptr_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200661 bool ready;
Alex Deucher78c55602011-11-17 14:25:56 -0500662 u32 ptr_reg_shift;
663 u32 ptr_reg_mask;
664 u32 nop;
Alex Deucher8b25ed32012-07-17 14:02:30 -0400665 u32 idx;
Jerome Glisse5f0839c2013-01-11 15:19:43 -0500666 u64 last_semaphore_signal_addr;
667 u64 last_semaphore_wait_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200668};
669
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500670/*
Jerome Glisse721604a2012-01-05 22:11:05 -0500671 * VM
672 */
Christian Königee60e292012-08-09 16:21:08 +0200673
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200674/* maximum number of VMIDs */
Christian Königee60e292012-08-09 16:21:08 +0200675#define RADEON_NUM_VM 16
676
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200677/* defines number of bits in page table versus page directory,
678 * a page is 4KB so we have 12 bits offset, 9 bits in the page
679 * table and the remaining 19 bits are in the page directory */
680#define RADEON_VM_BLOCK_SIZE 9
681
682/* number of entries in page table */
683#define RADEON_VM_PTE_COUNT (1 << RADEON_VM_BLOCK_SIZE)
684
Jerome Glisse721604a2012-01-05 22:11:05 -0500685struct radeon_vm {
686 struct list_head list;
687 struct list_head va;
Christian Königee60e292012-08-09 16:21:08 +0200688 unsigned id;
Christian König90a51a32012-10-09 13:31:17 +0200689
690 /* contains the page directory */
691 struct radeon_sa_bo *page_directory;
692 uint64_t pd_gpu_addr;
693
694 /* array of page tables, one for each page directory entry */
695 struct radeon_sa_bo **page_tables;
696
Jerome Glisse721604a2012-01-05 22:11:05 -0500697 struct mutex mutex;
698 /* last fence for cs using this vm */
699 struct radeon_fence *fence;
Christian König9b40e5d2012-08-08 12:22:43 +0200700 /* last flush or NULL if we still need to flush */
701 struct radeon_fence *last_flush;
Jerome Glisse721604a2012-01-05 22:11:05 -0500702};
703
Jerome Glisse721604a2012-01-05 22:11:05 -0500704struct radeon_vm_manager {
Christian König36ff39c2012-05-09 10:07:08 +0200705 struct mutex lock;
Jerome Glisse721604a2012-01-05 22:11:05 -0500706 struct list_head lru_vm;
Christian Königee60e292012-08-09 16:21:08 +0200707 struct radeon_fence *active[RADEON_NUM_VM];
Jerome Glisse721604a2012-01-05 22:11:05 -0500708 struct radeon_sa_manager sa_manager;
709 uint32_t max_pfn;
Jerome Glisse721604a2012-01-05 22:11:05 -0500710 /* number of VMIDs */
711 unsigned nvm;
712 /* vram base address for page table entry */
713 u64 vram_base_offset;
Alex Deucher67e915e2012-01-06 09:38:15 -0500714 /* is vm enabled? */
715 bool enabled;
Jerome Glisse721604a2012-01-05 22:11:05 -0500716};
717
718/*
719 * file private structure
720 */
721struct radeon_fpriv {
722 struct radeon_vm vm;
723};
724
725/*
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500726 * R6xx+ IH ring
727 */
728struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100729 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500730 volatile uint32_t *ring;
731 unsigned rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500732 unsigned ring_size;
733 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500734 uint32_t ptr_mask;
Christian Koenigc20dc362012-05-16 21:45:24 +0200735 atomic_t lock;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500736 bool enabled;
737};
738
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400739struct r600_blit_cp_primitives {
740 void (*set_render_target)(struct radeon_device *rdev, int format,
741 int w, int h, u64 gpu_addr);
742 void (*cp_set_surface_sync)(struct radeon_device *rdev,
743 u32 sync_type, u32 size,
744 u64 mc_addr);
745 void (*set_shaders)(struct radeon_device *rdev);
746 void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
747 void (*set_tex_resource)(struct radeon_device *rdev,
748 int format, int w, int h, int pitch,
Alex Deucher9bb77032011-10-22 10:07:09 -0400749 u64 gpu_addr, u32 size);
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400750 void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
751 int x2, int y2);
752 void (*draw_auto)(struct radeon_device *rdev);
753 void (*set_default_state)(struct radeon_device *rdev);
754};
755
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000756struct r600_blit {
Jerome Glisse4c788672009-11-20 14:29:23 +0100757 struct radeon_bo *shader_obj;
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400758 struct r600_blit_cp_primitives primitives;
759 int max_dim;
760 int ring_size_common;
761 int ring_size_per_loop;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000762 u64 shader_gpu_addr;
763 u32 vs_offset, ps_offset;
764 u32 state_offset;
765 u32 state_len;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000766};
767
Alex Deucher347e7592012-03-20 17:18:21 -0400768/*
769 * SI RLC stuff
770 */
771struct si_rlc {
772 /* for power gating */
773 struct radeon_bo *save_restore_obj;
774 uint64_t save_restore_gpu_addr;
775 /* for clear state */
776 struct radeon_bo *clear_state_obj;
777 uint64_t clear_state_gpu_addr;
778};
779
Jerome Glisse69e130a2011-12-21 12:13:46 -0500780int radeon_ib_get(struct radeon_device *rdev, int ring,
Christian König4bf3dd92012-08-06 18:57:44 +0200781 struct radeon_ib *ib, struct radeon_vm *vm,
782 unsigned size);
Jerome Glissef2e39222012-05-09 15:35:02 +0200783void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
Alex Deucher43f12142013-02-01 17:32:42 +0100784void radeon_ib_sync_to(struct radeon_ib *ib, struct radeon_fence *fence);
Christian König4ef72562012-07-13 13:06:00 +0200785int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
786 struct radeon_ib *const_ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200787int radeon_ib_pool_init(struct radeon_device *rdev);
788void radeon_ib_pool_fini(struct radeon_device *rdev);
Christian König7bd560e2012-05-02 15:11:12 +0200789int radeon_ib_ring_tests(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200790/* Ring access between begin & end cannot sleep */
Alex Deucher89d35802012-07-17 14:02:31 -0400791bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
792 struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200793void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
794int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
795int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
796void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
797void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
Christian Königd6999bc2012-05-09 15:34:45 +0200798void radeon_ring_undo(struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200799void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
800int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König7b9ef162012-05-02 15:11:23 +0200801void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König069211e2012-05-02 15:11:20 +0200802void radeon_ring_lockup_update(struct radeon_ring *ring);
803bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König55d7c222012-07-09 11:52:44 +0200804unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
805 uint32_t **data);
806int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
807 unsigned size, uint32_t *data);
Christian Könige32eb502011-10-23 12:56:27 +0200808int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
Alex Deucher78c55602011-11-17 14:25:56 -0500809 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
810 u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
Christian Könige32eb502011-10-23 12:56:27 +0200811void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200812
813
Alex Deucher4d756582012-09-27 15:08:35 -0400814/* r600 async dma */
815void r600_dma_stop(struct radeon_device *rdev);
816int r600_dma_resume(struct radeon_device *rdev);
817void r600_dma_fini(struct radeon_device *rdev);
818
Alex Deucher8c5fd7e2012-12-04 15:28:18 -0500819void cayman_dma_stop(struct radeon_device *rdev);
820int cayman_dma_resume(struct radeon_device *rdev);
821void cayman_dma_fini(struct radeon_device *rdev);
822
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200823/*
824 * CS.
825 */
826struct radeon_cs_reloc {
827 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100828 struct radeon_bo *robj;
829 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200830 uint32_t handle;
831 uint32_t flags;
832};
833
834struct radeon_cs_chunk {
835 uint32_t chunk_id;
836 uint32_t length_dw;
Jerome Glisse721604a2012-01-05 22:11:05 -0500837 int kpage_idx[2];
838 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200839 uint32_t *kdata;
Jerome Glisse721604a2012-01-05 22:11:05 -0500840 void __user *user_ptr;
841 int last_copied_page;
842 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200843};
844
845struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100846 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200847 struct radeon_device *rdev;
848 struct drm_file *filp;
849 /* chunks */
850 unsigned nchunks;
851 struct radeon_cs_chunk *chunks;
852 uint64_t *chunks_array;
853 /* IB */
854 unsigned idx;
855 /* relocations */
856 unsigned nrelocs;
857 struct radeon_cs_reloc *relocs;
858 struct radeon_cs_reloc **relocs_ptr;
859 struct list_head validated;
Alex Deuchercf4ccd02011-11-18 10:19:47 -0500860 unsigned dma_reloc_idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200861 /* indices of various chunks */
862 int chunk_ib_idx;
863 int chunk_relocs_idx;
Jerome Glisse721604a2012-01-05 22:11:05 -0500864 int chunk_flags_idx;
Alex Deucherdfcf5f32012-03-20 17:18:14 -0400865 int chunk_const_ib_idx;
Jerome Glissef2e39222012-05-09 15:35:02 +0200866 struct radeon_ib ib;
867 struct radeon_ib const_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200868 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000869 unsigned family;
Marek Olšáke70f2242011-10-25 01:38:45 +0200870 int parser_error;
Jerome Glisse721604a2012-01-05 22:11:05 -0500871 u32 cs_flags;
872 u32 ring;
873 s32 priority;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200874};
875
Dave Airlie513bcb42009-09-23 16:56:27 +1000876extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
Andi Kleence580fa2011-10-13 16:08:47 -0700877extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
Dave Airlie513bcb42009-09-23 16:56:27 +1000878
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200879struct radeon_cs_packet {
880 unsigned idx;
881 unsigned type;
882 unsigned reg;
883 unsigned opcode;
884 int count;
885 unsigned one_reg_wr;
886};
887
888typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
889 struct radeon_cs_packet *pkt,
890 unsigned idx, unsigned reg);
891typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
892 struct radeon_cs_packet *pkt);
893
894
895/*
896 * AGP
897 */
898int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000899void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +0200900void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200901void radeon_agp_fini(struct radeon_device *rdev);
902
903
904/*
905 * Writeback
906 */
907struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +0100908 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200909 volatile uint32_t *wb;
910 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -0400911 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400912 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200913};
914
Alex Deucher724c80e2010-08-27 18:25:25 -0400915#define RADEON_WB_SCRATCH_OFFSET 0
Alex Deucher89d35802012-07-17 14:02:31 -0400916#define RADEON_WB_RING0_NEXT_RPTR 256
Alex Deucher724c80e2010-08-27 18:25:25 -0400917#define RADEON_WB_CP_RPTR_OFFSET 1024
Alex Deucher0c88a022011-03-02 20:07:31 -0500918#define RADEON_WB_CP1_RPTR_OFFSET 1280
919#define RADEON_WB_CP2_RPTR_OFFSET 1536
Alex Deucher4d756582012-09-27 15:08:35 -0400920#define R600_WB_DMA_RPTR_OFFSET 1792
Alex Deucher724c80e2010-08-27 18:25:25 -0400921#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherf60cbd12012-12-04 15:27:33 -0500922#define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
Alex Deucherd0f8a852010-09-04 05:04:34 -0400923#define R600_WB_EVENT_OFFSET 3072
Alex Deucher724c80e2010-08-27 18:25:25 -0400924
Jerome Glissec93bb852009-07-13 21:04:08 +0200925/**
926 * struct radeon_pm - power management datas
927 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
928 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
929 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
930 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
931 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
932 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
933 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
934 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
935 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300936 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
Jerome Glissec93bb852009-07-13 21:04:08 +0200937 * @needed_bandwidth: current bandwidth needs
938 *
939 * It keeps track of various data needed to take powermanagement decision.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300940 * Bandwidth need is used to determine minimun clock of the GPU and memory.
Jerome Glissec93bb852009-07-13 21:04:08 +0200941 * Equation between gpu/memory clock and available bandwidth is hw dependent
942 * (type of memory, bus size, efficiency, ...)
943 */
Alex Deucherce8f5372010-05-07 15:10:16 -0400944
945enum radeon_pm_method {
946 PM_METHOD_PROFILE,
947 PM_METHOD_DYNPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +0100948};
Alex Deucherce8f5372010-05-07 15:10:16 -0400949
950enum radeon_dynpm_state {
951 DYNPM_STATE_DISABLED,
952 DYNPM_STATE_MINIMUM,
953 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000954 DYNPM_STATE_ACTIVE,
955 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -0400956};
957enum radeon_dynpm_action {
958 DYNPM_ACTION_NONE,
959 DYNPM_ACTION_MINIMUM,
960 DYNPM_ACTION_DOWNCLOCK,
961 DYNPM_ACTION_UPCLOCK,
962 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +0100963};
Alex Deucher56278a82009-12-28 13:58:44 -0500964
965enum radeon_voltage_type {
966 VOLTAGE_NONE = 0,
967 VOLTAGE_GPIO,
968 VOLTAGE_VDDC,
969 VOLTAGE_SW
970};
971
Alex Deucher0ec0e742009-12-23 13:21:58 -0500972enum radeon_pm_state_type {
973 POWER_STATE_TYPE_DEFAULT,
974 POWER_STATE_TYPE_POWERSAVE,
975 POWER_STATE_TYPE_BATTERY,
976 POWER_STATE_TYPE_BALANCED,
977 POWER_STATE_TYPE_PERFORMANCE,
978};
979
Alex Deucherce8f5372010-05-07 15:10:16 -0400980enum radeon_pm_profile_type {
981 PM_PROFILE_DEFAULT,
982 PM_PROFILE_AUTO,
983 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -0400984 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -0400985 PM_PROFILE_HIGH,
986};
987
988#define PM_PROFILE_DEFAULT_IDX 0
989#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -0400990#define PM_PROFILE_MID_SH_IDX 2
991#define PM_PROFILE_HIGH_SH_IDX 3
992#define PM_PROFILE_LOW_MH_IDX 4
993#define PM_PROFILE_MID_MH_IDX 5
994#define PM_PROFILE_HIGH_MH_IDX 6
995#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -0400996
997struct radeon_pm_profile {
998 int dpms_off_ps_idx;
999 int dpms_on_ps_idx;
1000 int dpms_off_cm_idx;
1001 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -05001002};
1003
Alex Deucher21a81222010-07-02 12:58:16 -04001004enum radeon_int_thermal_type {
1005 THERMAL_TYPE_NONE,
1006 THERMAL_TYPE_RV6XX,
1007 THERMAL_TYPE_RV770,
1008 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -05001009 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -05001010 THERMAL_TYPE_NI,
Alex Deucher14607d02012-03-20 17:18:09 -04001011 THERMAL_TYPE_SI,
Alex Deucher21a81222010-07-02 12:58:16 -04001012};
1013
Alex Deucher56278a82009-12-28 13:58:44 -05001014struct radeon_voltage {
1015 enum radeon_voltage_type type;
1016 /* gpio voltage */
1017 struct radeon_gpio_rec gpio;
1018 u32 delay; /* delay in usec from voltage drop to sclk change */
1019 bool active_high; /* voltage drop is active when bit is high */
1020 /* VDDC voltage */
1021 u8 vddc_id; /* index into vddc voltage table */
1022 u8 vddci_id; /* index into vddci voltage table */
1023 bool vddci_enabled;
1024 /* r6xx+ sw */
Alex Deucher2feea492011-04-12 14:49:24 -04001025 u16 voltage;
1026 /* evergreen+ vddci */
1027 u16 vddci;
Alex Deucher56278a82009-12-28 13:58:44 -05001028};
1029
Alex Deucherd7311172010-05-03 01:13:14 -04001030/* clock mode flags */
1031#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
1032
Alex Deucher56278a82009-12-28 13:58:44 -05001033struct radeon_pm_clock_info {
1034 /* memory clock */
1035 u32 mclk;
1036 /* engine clock */
1037 u32 sclk;
1038 /* voltage info */
1039 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -04001040 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -05001041 u32 flags;
1042};
1043
Alex Deuchera48b9b42010-04-22 14:03:55 -04001044/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -04001045#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -04001046
Alex Deucher56278a82009-12-28 13:58:44 -05001047struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -05001048 enum radeon_pm_state_type type;
Alex Deucher8f3f1c92011-11-04 10:09:43 -04001049 struct radeon_pm_clock_info *clock_info;
Alex Deucher56278a82009-12-28 13:58:44 -05001050 /* number of valid clock modes in this power state */
1051 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -05001052 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001053 /* standardized state flags */
1054 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -04001055 u32 misc; /* vbios specific flags */
1056 u32 misc2; /* vbios specific flags */
1057 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -05001058};
1059
Rafał Miłecki27459322010-02-11 22:16:36 +00001060/*
1061 * Some modes are overclocked by very low value, accept them
1062 */
1063#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1064
Jerome Glissec93bb852009-07-13 21:04:08 +02001065struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001066 struct mutex mutex;
Christian Königdb7fce32012-05-11 14:57:18 +02001067 /* write locked while reprogramming mclk */
1068 struct rw_semaphore mclk_lock;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001069 u32 active_crtcs;
1070 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001071 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +01001072 bool vblank_sync;
Jerome Glissec93bb852009-07-13 21:04:08 +02001073 fixed20_12 max_bandwidth;
1074 fixed20_12 igp_sideport_mclk;
1075 fixed20_12 igp_system_mclk;
1076 fixed20_12 igp_ht_link_clk;
1077 fixed20_12 igp_ht_link_width;
1078 fixed20_12 k8_bandwidth;
1079 fixed20_12 sideport_bandwidth;
1080 fixed20_12 ht_bandwidth;
1081 fixed20_12 core_bandwidth;
1082 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -04001083 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02001084 fixed20_12 needed_bandwidth;
Alex Deucher0975b162011-02-02 18:42:03 -05001085 struct radeon_power_state *power_state;
Alex Deucher56278a82009-12-28 13:58:44 -05001086 /* number of valid power states */
1087 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001088 int current_power_state_index;
1089 int current_clock_mode_index;
1090 int requested_power_state_index;
1091 int requested_clock_mode_index;
1092 int default_power_state_index;
1093 u32 current_sclk;
1094 u32 current_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001095 u16 current_vddc;
1096 u16 current_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001097 u32 default_sclk;
1098 u32 default_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001099 u16 default_vddc;
1100 u16 default_vddci;
Alex Deucher29fb52c2010-03-11 10:01:17 -05001101 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -04001102 /* selected pm method */
1103 enum radeon_pm_method pm_method;
1104 /* dynpm power management */
1105 struct delayed_work dynpm_idle_work;
1106 enum radeon_dynpm_state dynpm_state;
1107 enum radeon_dynpm_action dynpm_planned_action;
1108 unsigned long dynpm_action_timeout;
1109 bool dynpm_can_upclock;
1110 bool dynpm_can_downclock;
1111 /* profile-based power management */
1112 enum radeon_pm_profile_type profile;
1113 int profile_index;
1114 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -04001115 /* internal thermal controller on rv6xx+ */
1116 enum radeon_int_thermal_type int_thermal_type;
1117 struct device *int_hwmon_dev;
Jerome Glissec93bb852009-07-13 21:04:08 +02001118};
1119
Alex Deuchera4c9e2e2011-11-04 10:09:41 -04001120int radeon_pm_get_type_index(struct radeon_device *rdev,
1121 enum radeon_pm_state_type ps_type,
1122 int instance);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001123
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001124struct r600_audio {
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001125 int channels;
1126 int rate;
1127 int bits_per_sample;
1128 u8 status_bits;
1129 u8 category_code;
1130};
1131
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001132/*
1133 * Benchmarking
1134 */
Ilija Hadzic638dd7d2011-10-12 23:29:39 -04001135void radeon_benchmark(struct radeon_device *rdev, int test_number);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001136
1137
1138/*
Michel Dänzerecc0b322009-07-21 11:23:57 +02001139 * Testing
1140 */
1141void radeon_test_moves(struct radeon_device *rdev);
Christian König60a7e392011-09-27 12:31:00 +02001142void radeon_test_ring_sync(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02001143 struct radeon_ring *cpA,
1144 struct radeon_ring *cpB);
Christian König60a7e392011-09-27 12:31:00 +02001145void radeon_test_syncing(struct radeon_device *rdev);
Michel Dänzerecc0b322009-07-21 11:23:57 +02001146
1147
1148/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001149 * Debugfs
1150 */
Christian König4d8bf9a2011-10-24 14:54:54 +02001151struct radeon_debugfs {
1152 struct drm_info_list *files;
1153 unsigned num_files;
1154};
1155
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001156int radeon_debugfs_add_files(struct radeon_device *rdev,
1157 struct drm_info_list *files,
1158 unsigned nfiles);
1159int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001160
1161
1162/*
1163 * ASIC specific functions.
1164 */
1165struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +02001166 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001167 void (*fini)(struct radeon_device *rdev);
1168 int (*resume)(struct radeon_device *rdev);
1169 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +10001170 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001171 int (*asic_reset)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001172 /* ioctl hw specific callback. Some hw might want to perform special
1173 * operation on specific ioctl. For instance on wait idle some hw
1174 * might want to perform and HDP flush through MMIO as it seems that
1175 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
1176 * through ring.
1177 */
1178 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
1179 /* check if 3D engine is idle */
1180 bool (*gui_idle)(struct radeon_device *rdev);
1181 /* wait for mc_idle */
1182 int (*mc_wait_for_idle)(struct radeon_device *rdev);
Alex Deucher454d2e22013-02-14 10:04:02 -05001183 /* get the reference clock */
1184 u32 (*get_xclk)(struct radeon_device *rdev);
Alex Deucherd0418892013-01-24 10:35:23 -05001185 /* get the gpu clock counter */
1186 uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001187 /* gart */
Alex Deucherc5b3b852012-02-23 17:53:46 -05001188 struct {
1189 void (*tlb_flush)(struct radeon_device *rdev);
1190 int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
1191 } gart;
Christian König05b07142012-08-06 20:21:10 +02001192 struct {
1193 int (*init)(struct radeon_device *rdev);
1194 void (*fini)(struct radeon_device *rdev);
Christian König2a6f1ab2012-08-11 15:00:30 +02001195
1196 u32 pt_ring_index;
Alex Deucher43f12142013-02-01 17:32:42 +01001197 void (*set_page)(struct radeon_device *rdev,
1198 struct radeon_ib *ib,
1199 uint64_t pe,
Christian Königdce34bf2012-09-17 19:36:18 +02001200 uint64_t addr, unsigned count,
1201 uint32_t incr, uint32_t flags);
Christian König05b07142012-08-06 20:21:10 +02001202 } vm;
Alex Deucher54e88e02012-02-23 18:10:29 -05001203 /* ring specific callbacks */
Christian König4c87bc22011-10-19 19:02:21 +02001204 struct {
1205 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse721604a2012-01-05 22:11:05 -05001206 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
Christian König4c87bc22011-10-19 19:02:21 +02001207 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
Christian Könige32eb502011-10-23 12:56:27 +02001208 void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
Christian König4c87bc22011-10-19 19:02:21 +02001209 struct radeon_semaphore *semaphore, bool emit_wait);
Christian Königeb0c19c2012-02-23 15:18:44 +01001210 int (*cs_parse)(struct radeon_cs_parser *p);
Alex Deucherf7128122012-02-23 17:53:45 -05001211 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1212 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1213 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König312c4a82012-05-02 15:11:09 +02001214 bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
Alex Deucher498522b2012-10-02 14:43:38 -04001215 void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
Christian König4c87bc22011-10-19 19:02:21 +02001216 } ring[RADEON_NUM_RINGS];
Alex Deucher54e88e02012-02-23 18:10:29 -05001217 /* irqs */
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001218 struct {
1219 int (*set)(struct radeon_device *rdev);
1220 int (*process)(struct radeon_device *rdev);
1221 } irq;
Alex Deucher54e88e02012-02-23 18:10:29 -05001222 /* displays */
Alex Deucherc79a49c2012-02-23 17:53:47 -05001223 struct {
1224 /* display watermarks */
1225 void (*bandwidth_update)(struct radeon_device *rdev);
1226 /* get frame count */
1227 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1228 /* wait for vblank */
1229 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001230 /* set backlight level */
1231 void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
Alex Deucher6d92f812012-09-14 09:59:26 -04001232 /* get backlight level */
1233 u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
Alex Deucherc79a49c2012-02-23 17:53:47 -05001234 } display;
Alex Deucher54e88e02012-02-23 18:10:29 -05001235 /* copy functions for bo handling */
Alex Deucher27cd7762012-02-23 17:53:42 -05001236 struct {
1237 int (*blit)(struct radeon_device *rdev,
1238 uint64_t src_offset,
1239 uint64_t dst_offset,
1240 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001241 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001242 u32 blit_ring_index;
1243 int (*dma)(struct radeon_device *rdev,
1244 uint64_t src_offset,
1245 uint64_t dst_offset,
1246 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001247 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001248 u32 dma_ring_index;
1249 /* method used for bo copy */
1250 int (*copy)(struct radeon_device *rdev,
1251 uint64_t src_offset,
1252 uint64_t dst_offset,
1253 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001254 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001255 /* ring used for bo copies */
1256 u32 copy_ring_index;
1257 } copy;
Alex Deucher54e88e02012-02-23 18:10:29 -05001258 /* surfaces */
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001259 struct {
1260 int (*set_reg)(struct radeon_device *rdev, int reg,
1261 uint32_t tiling_flags, uint32_t pitch,
1262 uint32_t offset, uint32_t obj_size);
1263 void (*clear_reg)(struct radeon_device *rdev, int reg);
1264 } surface;
Alex Deucher54e88e02012-02-23 18:10:29 -05001265 /* hotplug detect */
Alex Deucher901ea572012-02-23 17:53:39 -05001266 struct {
1267 void (*init)(struct radeon_device *rdev);
1268 void (*fini)(struct radeon_device *rdev);
1269 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1270 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1271 } hpd;
Alex Deucherce8f5372010-05-07 15:10:16 -04001272 /* power management */
Alex Deuchera02fa392012-02-23 17:53:41 -05001273 struct {
1274 void (*misc)(struct radeon_device *rdev);
1275 void (*prepare)(struct radeon_device *rdev);
1276 void (*finish)(struct radeon_device *rdev);
1277 void (*init_profile)(struct radeon_device *rdev);
1278 void (*get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher798bcf72012-02-23 17:53:48 -05001279 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1280 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1281 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1282 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1283 int (*get_pcie_lanes)(struct radeon_device *rdev);
1284 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1285 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Alex Deuchera02fa392012-02-23 17:53:41 -05001286 } pm;
Alex Deucher6f34be52010-11-21 10:59:01 -05001287 /* pageflipping */
Alex Deucher0f9e0062012-02-23 17:53:40 -05001288 struct {
1289 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
1290 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1291 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
1292 } pflip;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001293};
1294
Jerome Glisse21f9a432009-09-11 15:55:33 +02001295/*
1296 * Asic structures
1297 */
Dave Airlie551ebd82009-09-01 15:25:57 +10001298struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001299 const unsigned *reg_safe_bm;
1300 unsigned reg_safe_bm_size;
1301 u32 hdp_cntl;
Dave Airlie551ebd82009-09-01 15:25:57 +10001302};
1303
Jerome Glisse21f9a432009-09-11 15:55:33 +02001304struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001305 const unsigned *reg_safe_bm;
1306 unsigned reg_safe_bm_size;
1307 u32 resync_scratch;
1308 u32 hdp_cntl;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001309};
1310
1311struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001312 unsigned max_pipes;
1313 unsigned max_tile_pipes;
1314 unsigned max_simds;
1315 unsigned max_backends;
1316 unsigned max_gprs;
1317 unsigned max_threads;
1318 unsigned max_stack_entries;
1319 unsigned max_hw_contexts;
1320 unsigned max_gs_threads;
1321 unsigned sx_max_export_size;
1322 unsigned sx_max_export_pos_size;
1323 unsigned sx_max_export_smx_size;
1324 unsigned sq_num_cf_insts;
1325 unsigned tiling_nbanks;
1326 unsigned tiling_npipes;
1327 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001328 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001329 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001330};
1331
1332struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001333 unsigned max_pipes;
1334 unsigned max_tile_pipes;
1335 unsigned max_simds;
1336 unsigned max_backends;
1337 unsigned max_gprs;
1338 unsigned max_threads;
1339 unsigned max_stack_entries;
1340 unsigned max_hw_contexts;
1341 unsigned max_gs_threads;
1342 unsigned sx_max_export_size;
1343 unsigned sx_max_export_pos_size;
1344 unsigned sx_max_export_smx_size;
1345 unsigned sq_num_cf_insts;
1346 unsigned sx_num_of_sets;
1347 unsigned sc_prim_fifo_size;
1348 unsigned sc_hiz_tile_fifo_size;
1349 unsigned sc_earlyz_tile_fifo_fize;
1350 unsigned tiling_nbanks;
1351 unsigned tiling_npipes;
1352 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001353 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001354 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001355};
1356
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001357struct evergreen_asic {
1358 unsigned num_ses;
1359 unsigned max_pipes;
1360 unsigned max_tile_pipes;
1361 unsigned max_simds;
1362 unsigned max_backends;
1363 unsigned max_gprs;
1364 unsigned max_threads;
1365 unsigned max_stack_entries;
1366 unsigned max_hw_contexts;
1367 unsigned max_gs_threads;
1368 unsigned sx_max_export_size;
1369 unsigned sx_max_export_pos_size;
1370 unsigned sx_max_export_smx_size;
1371 unsigned sq_num_cf_insts;
1372 unsigned sx_num_of_sets;
1373 unsigned sc_prim_fifo_size;
1374 unsigned sc_hiz_tile_fifo_size;
1375 unsigned sc_earlyz_tile_fifo_size;
1376 unsigned tiling_nbanks;
1377 unsigned tiling_npipes;
1378 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001379 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001380 unsigned backend_map;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001381};
1382
Alex Deucherfecf1d02011-03-02 20:07:29 -05001383struct cayman_asic {
1384 unsigned max_shader_engines;
1385 unsigned max_pipes_per_simd;
1386 unsigned max_tile_pipes;
1387 unsigned max_simds_per_se;
1388 unsigned max_backends_per_se;
1389 unsigned max_texture_channel_caches;
1390 unsigned max_gprs;
1391 unsigned max_threads;
1392 unsigned max_gs_threads;
1393 unsigned max_stack_entries;
1394 unsigned sx_num_of_sets;
1395 unsigned sx_max_export_size;
1396 unsigned sx_max_export_pos_size;
1397 unsigned sx_max_export_smx_size;
1398 unsigned max_hw_contexts;
1399 unsigned sq_num_cf_insts;
1400 unsigned sc_prim_fifo_size;
1401 unsigned sc_hiz_tile_fifo_size;
1402 unsigned sc_earlyz_tile_fifo_size;
1403
1404 unsigned num_shader_engines;
1405 unsigned num_shader_pipes_per_simd;
1406 unsigned num_tile_pipes;
1407 unsigned num_simds_per_se;
1408 unsigned num_backends_per_se;
1409 unsigned backend_disable_mask_per_asic;
1410 unsigned backend_map;
1411 unsigned num_texture_channel_caches;
1412 unsigned mem_max_burst_length_bytes;
1413 unsigned mem_row_size_in_kb;
1414 unsigned shader_engine_tile_size;
1415 unsigned num_gpus;
1416 unsigned multi_gpu_tile_size;
1417
1418 unsigned tile_config;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001419};
1420
Alex Deucher0a96d722012-03-20 17:18:11 -04001421struct si_asic {
1422 unsigned max_shader_engines;
Alex Deucher0a96d722012-03-20 17:18:11 -04001423 unsigned max_tile_pipes;
Alex Deucher1a8ca752012-06-01 18:58:22 -04001424 unsigned max_cu_per_sh;
1425 unsigned max_sh_per_se;
Alex Deucher0a96d722012-03-20 17:18:11 -04001426 unsigned max_backends_per_se;
1427 unsigned max_texture_channel_caches;
1428 unsigned max_gprs;
1429 unsigned max_gs_threads;
1430 unsigned max_hw_contexts;
1431 unsigned sc_prim_fifo_size_frontend;
1432 unsigned sc_prim_fifo_size_backend;
1433 unsigned sc_hiz_tile_fifo_size;
1434 unsigned sc_earlyz_tile_fifo_size;
1435
Alex Deucher0a96d722012-03-20 17:18:11 -04001436 unsigned num_tile_pipes;
1437 unsigned num_backends_per_se;
1438 unsigned backend_disable_mask_per_asic;
1439 unsigned backend_map;
1440 unsigned num_texture_channel_caches;
1441 unsigned mem_max_burst_length_bytes;
1442 unsigned mem_row_size_in_kb;
1443 unsigned shader_engine_tile_size;
1444 unsigned num_gpus;
1445 unsigned multi_gpu_tile_size;
1446
1447 unsigned tile_config;
Alex Deucher0a96d722012-03-20 17:18:11 -04001448};
1449
Jerome Glisse068a1172009-06-17 13:28:30 +02001450union radeon_asic_config {
1451 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10001452 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001453 struct r600_asic r600;
1454 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001455 struct evergreen_asic evergreen;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001456 struct cayman_asic cayman;
Alex Deucher0a96d722012-03-20 17:18:11 -04001457 struct si_asic si;
Jerome Glisse068a1172009-06-17 13:28:30 +02001458};
1459
Daniel Vetter0a10c852010-03-11 21:19:14 +00001460/*
1461 * asic initizalization from radeon_asic.c
1462 */
1463void radeon_agp_disable(struct radeon_device *rdev);
1464int radeon_asic_init(struct radeon_device *rdev);
1465
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001466
1467/*
1468 * IOCTL.
1469 */
1470int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1471 struct drm_file *filp);
1472int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1473 struct drm_file *filp);
1474int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1475 struct drm_file *file_priv);
1476int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1477 struct drm_file *file_priv);
1478int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1479 struct drm_file *file_priv);
1480int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1481 struct drm_file *file_priv);
1482int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1483 struct drm_file *filp);
1484int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1485 struct drm_file *filp);
1486int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1487 struct drm_file *filp);
1488int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1489 struct drm_file *filp);
Jerome Glisse721604a2012-01-05 22:11:05 -05001490int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
1491 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001492int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10001493int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1494 struct drm_file *filp);
1495int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1496 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001497
Alex Deucher16cdf042011-10-28 10:30:02 -04001498/* VRAM scratch page for HDP bug, default vram page */
1499struct r600_vram_scratch {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001500 struct radeon_bo *robj;
1501 volatile uint32_t *ptr;
Alex Deucher16cdf042011-10-28 10:30:02 -04001502 u64 gpu_addr;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001503};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001504
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001505/*
1506 * ACPI
1507 */
1508struct radeon_atif_notification_cfg {
1509 bool enabled;
1510 int command_code;
1511};
1512
1513struct radeon_atif_notifications {
1514 bool display_switch;
1515 bool expansion_mode_change;
1516 bool thermal_state;
1517 bool forced_power_state;
1518 bool system_power_state;
1519 bool display_conf_change;
1520 bool px_gfx_switch;
1521 bool brightness_change;
1522 bool dgpu_display_event;
1523};
1524
1525struct radeon_atif_functions {
1526 bool system_params;
1527 bool sbios_requests;
1528 bool select_active_disp;
1529 bool lid_state;
1530 bool get_tv_standard;
1531 bool set_tv_standard;
1532 bool get_panel_expansion_mode;
1533 bool set_panel_expansion_mode;
1534 bool temperature_change;
1535 bool graphics_device_types;
1536};
1537
1538struct radeon_atif {
1539 struct radeon_atif_notifications notifications;
1540 struct radeon_atif_functions functions;
1541 struct radeon_atif_notification_cfg notification_cfg;
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001542 struct radeon_encoder *encoder_for_bl;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001543};
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001544
Alex Deuchere3a15922012-08-16 11:13:43 -04001545struct radeon_atcs_functions {
1546 bool get_ext_state;
1547 bool pcie_perf_req;
1548 bool pcie_dev_rdy;
1549 bool pcie_bus_width;
1550};
1551
1552struct radeon_atcs {
1553 struct radeon_atcs_functions functions;
1554};
1555
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001556/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001557 * Core structure, functions and helpers.
1558 */
1559typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1560typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1561
1562struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001563 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001564 struct drm_device *ddev;
1565 struct pci_dev *pdev;
Jerome Glissedee53e72012-07-02 12:45:19 -04001566 struct rw_semaphore exclusive_lock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001567 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02001568 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001569 enum radeon_family family;
1570 unsigned long flags;
1571 int usec_timeout;
1572 enum radeon_pll_errata pll_errata;
1573 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04001574 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001575 int disp_priority;
1576 /* BIOS */
1577 uint8_t *bios;
1578 bool is_atom_bios;
1579 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01001580 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001581 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10001582 resource_size_t rmmio_base;
1583 resource_size_t rmmio_size;
Daniel Vetter2c385152012-12-02 14:06:15 +01001584 /* protects concurrent MM_INDEX/DATA based register access */
1585 spinlock_t mmio_idx_lock;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001586 void __iomem *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001587 radeon_rreg_t mc_rreg;
1588 radeon_wreg_t mc_wreg;
1589 radeon_rreg_t pll_rreg;
1590 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10001591 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001592 radeon_rreg_t pciep_rreg;
1593 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04001594 /* io port */
1595 void __iomem *rio_mem;
1596 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001597 struct radeon_clock clock;
1598 struct radeon_mc mc;
1599 struct radeon_gart gart;
1600 struct radeon_mode_info mode_info;
1601 struct radeon_scratch scratch;
1602 struct radeon_mman mman;
Alex Deucher74652802011-08-25 13:39:48 -04001603 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
Jerome Glisse0085c9502012-05-09 15:34:55 +02001604 wait_queue_head_t fence_queue;
Christian Königd6999bc2012-05-09 15:34:45 +02001605 struct mutex ring_lock;
Christian Könige32eb502011-10-23 12:56:27 +02001606 struct radeon_ring ring[RADEON_NUM_RINGS];
Jerome Glissec507f7e2012-05-09 15:34:58 +02001607 bool ib_pool_ready;
1608 struct radeon_sa_manager ring_tmp_bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001609 struct radeon_irq irq;
1610 struct radeon_asic *asic;
1611 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02001612 struct radeon_pm pm;
Yang Zhaof657c2a2009-09-15 12:21:01 +10001613 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001614 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001615 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001616 bool shutdown;
1617 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10001618 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02001619 bool accel_working;
Samuel Lia0a53aa2013-04-08 17:25:47 -04001620 bool fastfb_working; /* IGP feature*/
Dave Airliee024e112009-06-24 09:48:08 +10001621 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001622 const struct firmware *me_fw; /* all family ME firmware */
1623 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001624 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05001625 const struct firmware *mc_fw; /* NI MC firmware */
Alex Deucher0f0de062012-03-20 17:18:17 -04001626 const struct firmware *ce_fw; /* SI CE firmware */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001627 struct r600_blit r600_blit;
Alex Deucher16cdf042011-10-28 10:30:02 -04001628 struct r600_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04001629 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001630 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucher347e7592012-03-20 17:18:21 -04001631 struct si_rlc rlc;
Alex Deucherd4877cf2009-12-04 16:56:37 -05001632 struct work_struct hotplug_work;
Alex Deucherf122c612012-03-30 08:59:57 -04001633 struct work_struct audio_work;
Alex Deucher18917b62010-02-01 16:02:25 -05001634 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05001635 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Rafał Miłecki3299de92012-05-14 21:25:57 +02001636 bool audio_enabled;
1637 struct r600_audio audio_status; /* audio stuff */
Alex Deucherce8f5372010-05-07 15:10:16 -04001638 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001639 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10001640 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001641 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04001642 /* i2c buses */
1643 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Christian König4d8bf9a2011-10-24 14:54:54 +02001644 /* debugfs */
1645 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
1646 unsigned debugfs_count;
Jerome Glisse721604a2012-01-05 22:11:05 -05001647 /* virtual memory */
1648 struct radeon_vm_manager vm_manager;
Marek Olšák6759a0a2012-08-09 16:34:17 +02001649 struct mutex gpu_clock_mutex;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001650 /* ACPI interface */
1651 struct radeon_atif atif;
Alex Deuchere3a15922012-08-16 11:13:43 -04001652 struct radeon_atcs atcs;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001653};
1654
1655int radeon_device_init(struct radeon_device *rdev,
1656 struct drm_device *ddev,
1657 struct pci_dev *pdev,
1658 uint32_t flags);
1659void radeon_device_fini(struct radeon_device *rdev);
1660int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1661
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01001662uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
1663 bool always_indirect);
1664void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
1665 bool always_indirect);
Andi Kleen6fcbef72011-10-13 16:08:42 -07001666u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
1667void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher351a52a2010-06-30 11:52:50 -04001668
Jerome Glisse4c788672009-11-20 14:29:23 +01001669/*
1670 * Cast helper
1671 */
1672#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001673
1674/*
1675 * Registers read & write functions.
1676 */
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001677#define RREG8(reg) readb((rdev->rmmio) + (reg))
1678#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
1679#define RREG16(reg) readw((rdev->rmmio) + (reg))
1680#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01001681#define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
1682#define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
1683#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
1684#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
1685#define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001686#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1687#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1688#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1689#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1690#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1691#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10001692#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1693#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Rafał Miłeckiaa5120d2010-02-18 20:24:28 +00001694#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1695#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001696#define WREG32_P(reg, val, mask) \
1697 do { \
1698 uint32_t tmp_ = RREG32(reg); \
1699 tmp_ &= (mask); \
1700 tmp_ |= ((val) & ~(mask)); \
1701 WREG32(reg, tmp_); \
1702 } while (0)
1703#define WREG32_PLL_P(reg, val, mask) \
1704 do { \
1705 uint32_t tmp_ = RREG32_PLL(reg); \
1706 tmp_ &= (mask); \
1707 tmp_ |= ((val) & ~(mask)); \
1708 WREG32_PLL(reg, tmp_); \
1709 } while (0)
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01001710#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
Alex Deucher351a52a2010-06-30 11:52:50 -04001711#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
1712#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001713
Dave Airliede1b2892009-08-12 18:43:14 +10001714/*
1715 * Indirect registers accessor
1716 */
1717static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1718{
1719 uint32_t r;
1720
1721 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1722 r = RREG32(RADEON_PCIE_DATA);
1723 return r;
1724}
1725
1726static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1727{
1728 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1729 WREG32(RADEON_PCIE_DATA, (v));
1730}
1731
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001732void r100_pll_errata_after_index(struct radeon_device *rdev);
1733
1734
1735/*
1736 * ASICs helpers.
1737 */
Dave Airlieb995e432009-07-14 02:02:32 +10001738#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1739 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001740#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1741 (rdev->family == CHIP_RV200) || \
1742 (rdev->family == CHIP_RS100) || \
1743 (rdev->family == CHIP_RS200) || \
1744 (rdev->family == CHIP_RV250) || \
1745 (rdev->family == CHIP_RV280) || \
1746 (rdev->family == CHIP_RS300))
1747#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1748 (rdev->family == CHIP_RV350) || \
1749 (rdev->family == CHIP_R350) || \
1750 (rdev->family == CHIP_RV380) || \
1751 (rdev->family == CHIP_R420) || \
1752 (rdev->family == CHIP_R423) || \
1753 (rdev->family == CHIP_RV410) || \
1754 (rdev->family == CHIP_RS400) || \
1755 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05001756#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
1757 (rdev->ddev->pdev->device == 0x9443) || \
1758 (rdev->ddev->pdev->device == 0x944B) || \
1759 (rdev->ddev->pdev->device == 0x9506) || \
1760 (rdev->ddev->pdev->device == 0x9509) || \
1761 (rdev->ddev->pdev->device == 0x950F) || \
1762 (rdev->ddev->pdev->device == 0x689C) || \
1763 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001764#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05001765#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
1766 (rdev->family == CHIP_RS690) || \
1767 (rdev->family == CHIP_RS740) || \
1768 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001769#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1770#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001771#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05001772#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
1773 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05001774#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Alex Deucher8848f752012-03-20 17:18:28 -04001775#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
1776#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
1777 (rdev->flags & RADEON_IS_IGP))
Alex Deucher624d3522012-12-18 17:01:35 -05001778#define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001779
1780/*
1781 * BIOS helpers.
1782 */
1783#define RBIOS8(i) (rdev->bios[i])
1784#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1785#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1786
1787int radeon_combios_init(struct radeon_device *rdev);
1788void radeon_combios_fini(struct radeon_device *rdev);
1789int radeon_atombios_init(struct radeon_device *rdev);
1790void radeon_atombios_fini(struct radeon_device *rdev);
1791
1792
1793/*
1794 * RING helpers.
1795 */
Andi Kleence580fa2011-10-13 16:08:47 -07001796#if DRM_DEBUG_CODE == 0
Christian Könige32eb502011-10-23 12:56:27 +02001797static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001798{
Christian Könige32eb502011-10-23 12:56:27 +02001799 ring->ring[ring->wptr++] = v;
1800 ring->wptr &= ring->ptr_mask;
1801 ring->count_dw--;
1802 ring->ring_free_dw--;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001803}
Andi Kleence580fa2011-10-13 16:08:47 -07001804#else
1805/* With debugging this is just too big to inline */
Christian Könige32eb502011-10-23 12:56:27 +02001806void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
Andi Kleence580fa2011-10-13 16:08:47 -07001807#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001808
1809/*
1810 * ASICs macro.
1811 */
Jerome Glisse068a1172009-06-17 13:28:30 +02001812#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001813#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1814#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1815#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Christian Königeb0c19c2012-02-23 15:18:44 +01001816#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)].cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10001817#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glissea2d07b72010-03-09 14:45:11 +00001818#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Alex Deucherc5b3b852012-02-23 17:53:46 -05001819#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
1820#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
Christian König05b07142012-08-06 20:21:10 +02001821#define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
1822#define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
Alex Deucher43f12142013-02-01 17:32:42 +01001823#define radeon_asic_vm_set_page(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_page((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
Alex Deucherf7128122012-02-23 17:53:45 -05001824#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)].ring_start((rdev), (cp))
1825#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)].ring_test((rdev), (cp))
1826#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)].ib_test((rdev), (cp))
Christian König4c87bc22011-10-19 19:02:21 +02001827#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
Jerome Glisse721604a2012-01-05 22:11:05 -05001828#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib))
Christian König312c4a82012-05-02 15:11:09 +02001829#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)].is_lockup((rdev), (cp))
Alex Deucher498522b2012-10-02 14:43:38 -04001830#define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)].vm_flush((rdev), (r), (vm))
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001831#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
1832#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
Alex Deucherc79a49c2012-02-23 17:53:47 -05001833#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001834#define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
Alex Deucher6d92f812012-09-14 09:59:26 -04001835#define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
Christian König4c87bc22011-10-19 19:02:21 +02001836#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
1837#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
Alex Deucher27cd7762012-02-23 17:53:42 -05001838#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
1839#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
1840#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
1841#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
1842#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
1843#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
Alex Deucher798bcf72012-02-23 17:53:48 -05001844#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
1845#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
1846#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
1847#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
1848#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
1849#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
1850#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001851#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
1852#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
Alex Deucherc79a49c2012-02-23 17:53:47 -05001853#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
Alex Deucher901ea572012-02-23 17:53:39 -05001854#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
1855#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
1856#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
1857#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
Alex Deucherdef9ba92010-04-22 12:39:58 -04001858#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera02fa392012-02-23 17:53:41 -05001859#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
1860#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
1861#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
1862#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
1863#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
Alex Deucher69b62ad2012-08-03 11:50:54 -04001864#define radeon_pre_page_flip(rdev, crtc) (rdev)->asic->pflip.pre_page_flip((rdev), (crtc))
1865#define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
1866#define radeon_post_page_flip(rdev, crtc) (rdev)->asic->pflip.post_page_flip((rdev), (crtc))
1867#define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
1868#define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
Alex Deucher454d2e22013-02-14 10:04:02 -05001869#define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
Alex Deucherd0418892013-01-24 10:35:23 -05001870#define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001871
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001872/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001873/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001874extern int radeon_gpu_reset(struct radeon_device *rdev);
Alex Deucher410a3412013-01-18 13:05:39 -05001875extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001876extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001877extern int radeon_modeset_init(struct radeon_device *rdev);
1878extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001879extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04001880extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04001881extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10001882extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001883extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001884extern void radeon_wb_fini(struct radeon_device *rdev);
1885extern int radeon_wb_init(struct radeon_device *rdev);
1886extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001887extern void radeon_surface_init(struct radeon_device *rdev);
1888extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001889extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001890extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01001891extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01001892extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00001893extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1894extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001895extern int radeon_resume_kms(struct drm_device *dev);
1896extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Dave Airlie53595332011-03-14 09:47:24 +10001897extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001898
Daniel Vetter3574dda2011-02-18 17:59:19 +01001899/*
Jerome Glisse721604a2012-01-05 22:11:05 -05001900 * vm
1901 */
1902int radeon_vm_manager_init(struct radeon_device *rdev);
1903void radeon_vm_manager_fini(struct radeon_device *rdev);
Christian Königd72d43c2012-10-09 13:31:18 +02001904void radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
Jerome Glisse721604a2012-01-05 22:11:05 -05001905void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königddf03f52012-08-09 20:02:28 +02001906int radeon_vm_alloc_pt(struct radeon_device *rdev, struct radeon_vm *vm);
Christian König13e55c32012-10-09 13:31:19 +02001907void radeon_vm_add_to_lru(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königee60e292012-08-09 16:21:08 +02001908struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
1909 struct radeon_vm *vm, int ring);
1910void radeon_vm_fence(struct radeon_device *rdev,
1911 struct radeon_vm *vm,
1912 struct radeon_fence *fence);
Christian Königdce34bf2012-09-17 19:36:18 +02001913uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
Jerome Glisse721604a2012-01-05 22:11:05 -05001914int radeon_vm_bo_update_pte(struct radeon_device *rdev,
1915 struct radeon_vm *vm,
1916 struct radeon_bo *bo,
1917 struct ttm_mem_reg *mem);
1918void radeon_vm_bo_invalidate(struct radeon_device *rdev,
1919 struct radeon_bo *bo);
Christian König421ca7a2012-09-11 16:10:00 +02001920struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
1921 struct radeon_bo *bo);
Christian Könige971bd52012-09-11 16:10:04 +02001922struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
1923 struct radeon_vm *vm,
1924 struct radeon_bo *bo);
1925int radeon_vm_bo_set_addr(struct radeon_device *rdev,
1926 struct radeon_bo_va *bo_va,
1927 uint64_t offset,
1928 uint32_t flags);
Jerome Glisse721604a2012-01-05 22:11:05 -05001929int radeon_vm_bo_rmv(struct radeon_device *rdev,
Christian Könige971bd52012-09-11 16:10:04 +02001930 struct radeon_bo_va *bo_va);
Jerome Glisse721604a2012-01-05 22:11:05 -05001931
Alex Deucherf122c612012-03-30 08:59:57 -04001932/* audio */
1933void r600_audio_update_hdmi(struct work_struct *work);
Jerome Glisse721604a2012-01-05 22:11:05 -05001934
1935/*
Alex Deucher16cdf042011-10-28 10:30:02 -04001936 * R600 vram scratch functions
1937 */
1938int r600_vram_scratch_init(struct radeon_device *rdev);
1939void r600_vram_scratch_fini(struct radeon_device *rdev);
1940
1941/*
Jerome Glisse285484e2011-12-16 17:03:42 -05001942 * r600 cs checking helper
1943 */
1944unsigned r600_mip_minify(unsigned size, unsigned level);
1945bool r600_fmt_is_valid_color(u32 format);
1946bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
1947int r600_fmt_get_blocksize(u32 format);
1948int r600_fmt_get_nblocksx(u32 format, u32 w);
1949int r600_fmt_get_nblocksy(u32 format, u32 h);
1950
1951/*
Daniel Vetter3574dda2011-02-18 17:59:19 +01001952 * r600 functions used by radeon_encoder.c
1953 */
Rafał Miłecki1b688d082012-04-30 15:44:54 +02001954struct radeon_hdmi_acr {
1955 u32 clock;
1956
1957 int n_32khz;
1958 int cts_32khz;
1959
1960 int n_44_1khz;
1961 int cts_44_1khz;
1962
1963 int n_48khz;
1964 int cts_48khz;
1965
1966};
1967
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02001968extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
1969
Rafał Miłecki2cd6218c2010-03-08 22:14:01 +00001970extern void r600_hdmi_enable(struct drm_encoder *encoder);
1971extern void r600_hdmi_disable(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001972extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucher416a2bd2012-05-31 19:00:25 -04001973extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
1974 u32 tiling_pipe_num,
1975 u32 max_rb_num,
1976 u32 total_max_rb_num,
1977 u32 enabled_rb_mask);
Alex Deucherfe251e22010-03-24 13:36:43 -04001978
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02001979/*
1980 * evergreen functions used by radeon_encoder.c
1981 */
1982
1983extern void evergreen_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
1984
Alex Deucher0af62b02011-01-06 21:19:31 -05001985extern int ni_init_microcode(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05001986extern int ni_mc_load_microcode(struct radeon_device *rdev);
Alex Deucher0af62b02011-01-06 21:19:31 -05001987
Alex Deucherc4917072012-07-31 17:14:35 -04001988/* radeon_acpi.c */
1989#if defined(CONFIG_ACPI)
1990extern int radeon_acpi_init(struct radeon_device *rdev);
1991extern void radeon_acpi_fini(struct radeon_device *rdev);
1992#else
1993static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
1994static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
1995#endif
Alberto Miloned7a29522010-07-06 11:40:24 -04001996
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05001997int radeon_cs_packet_parse(struct radeon_cs_parser *p,
1998 struct radeon_cs_packet *pkt,
1999 unsigned idx);
Ilija Hadzic9ffb7a62013-01-02 18:27:42 -05002000bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05002001void radeon_cs_dump_packet(struct radeon_cs_parser *p,
2002 struct radeon_cs_packet *pkt);
Ilija Hadzice9716992013-01-02 18:27:46 -05002003int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
2004 struct radeon_cs_reloc **cs_reloc,
2005 int nomm);
Ilija Hadzic40592a12013-01-02 18:27:43 -05002006int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
2007 uint32_t *vline_start_end,
2008 uint32_t *vline_status);
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002009
Jerome Glisse4c788672009-11-20 14:29:23 +01002010#include "radeon_object.h"
2011
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002012#endif