blob: c7bc93d28d84ec4356c0c5f5c4e4cd67296df709 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Oscar Mateo48d82382014-07-24 17:04:23 +010036bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
Chris Wilson18393f62014-04-09 09:19:40 +010040
Oscar Mateo48d82382014-07-24 17:04:23 +010041 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
52
Oscar Mateo82e104c2014-07-24 17:04:26 +010053int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010054{
55 int space = head - (tail + I915_RING_FREE_SPACE);
56 if (space < 0)
57 space += size;
58 return space;
59}
60
Oscar Mateo82e104c2014-07-24 17:04:26 +010061int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000062{
Oscar Mateo82e104c2014-07-24 17:04:26 +010063 return __intel_ring_space(ringbuf->head & HEAD_ADDR,
64 ringbuf->tail, ringbuf->size);
Chris Wilsonc7dca472011-01-20 17:00:10 +000065}
66
Oscar Mateo82e104c2014-07-24 17:04:26 +010067bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010068{
69 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020070 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
71}
Chris Wilson09246732013-08-10 22:16:32 +010072
Oscar Mateoa4872ba2014-05-22 14:13:33 +010073void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020074{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010075 struct intel_ringbuffer *ringbuf = ring->buffer;
76 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020077 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010078 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010079 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010080}
81
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000082static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010083gen2_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010084 u32 invalidate_domains,
85 u32 flush_domains)
86{
87 u32 cmd;
88 int ret;
89
90 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020091 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010092 cmd |= MI_NO_WRITE_FLUSH;
93
94 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
95 cmd |= MI_READ_FLUSH;
96
97 ret = intel_ring_begin(ring, 2);
98 if (ret)
99 return ret;
100
101 intel_ring_emit(ring, cmd);
102 intel_ring_emit(ring, MI_NOOP);
103 intel_ring_advance(ring);
104
105 return 0;
106}
107
108static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100109gen4_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100110 u32 invalidate_domains,
111 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700112{
Chris Wilson78501ea2010-10-27 12:18:21 +0100113 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100114 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000115 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100116
Chris Wilson36d527d2011-03-19 22:26:49 +0000117 /*
118 * read/write caches:
119 *
120 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
121 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
122 * also flushed at 2d versus 3d pipeline switches.
123 *
124 * read-only caches:
125 *
126 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
127 * MI_READ_FLUSH is set, and is always flushed on 965.
128 *
129 * I915_GEM_DOMAIN_COMMAND may not exist?
130 *
131 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
132 * invalidated when MI_EXE_FLUSH is set.
133 *
134 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
135 * invalidated with every MI_FLUSH.
136 *
137 * TLBs:
138 *
139 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
140 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
141 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
142 * are flushed at any MI_FLUSH.
143 */
144
145 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100146 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000147 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000148 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
149 cmd |= MI_EXE_FLUSH;
150
151 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
152 (IS_G4X(dev) || IS_GEN5(dev)))
153 cmd |= MI_INVALIDATE_ISP;
154
155 ret = intel_ring_begin(ring, 2);
156 if (ret)
157 return ret;
158
159 intel_ring_emit(ring, cmd);
160 intel_ring_emit(ring, MI_NOOP);
161 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000162
163 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800164}
165
Jesse Barnes8d315282011-10-16 10:23:31 +0200166/**
167 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
168 * implementing two workarounds on gen6. From section 1.4.7.1
169 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
170 *
171 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
172 * produced by non-pipelined state commands), software needs to first
173 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
174 * 0.
175 *
176 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
177 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
178 *
179 * And the workaround for these two requires this workaround first:
180 *
181 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
182 * BEFORE the pipe-control with a post-sync op and no write-cache
183 * flushes.
184 *
185 * And this last workaround is tricky because of the requirements on
186 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
187 * volume 2 part 1:
188 *
189 * "1 of the following must also be set:
190 * - Render Target Cache Flush Enable ([12] of DW1)
191 * - Depth Cache Flush Enable ([0] of DW1)
192 * - Stall at Pixel Scoreboard ([1] of DW1)
193 * - Depth Stall ([13] of DW1)
194 * - Post-Sync Operation ([13] of DW1)
195 * - Notify Enable ([8] of DW1)"
196 *
197 * The cache flushes require the workaround flush that triggered this
198 * one, so we can't use it. Depth stall would trigger the same.
199 * Post-sync nonzero is what triggered this second workaround, so we
200 * can't use that one either. Notify enable is IRQs, which aren't
201 * really our business. That leaves only stall at scoreboard.
202 */
203static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100204intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
Jesse Barnes8d315282011-10-16 10:23:31 +0200205{
Chris Wilson18393f62014-04-09 09:19:40 +0100206 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200207 int ret;
208
209
210 ret = intel_ring_begin(ring, 6);
211 if (ret)
212 return ret;
213
214 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
215 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
216 PIPE_CONTROL_STALL_AT_SCOREBOARD);
217 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
218 intel_ring_emit(ring, 0); /* low dword */
219 intel_ring_emit(ring, 0); /* high dword */
220 intel_ring_emit(ring, MI_NOOP);
221 intel_ring_advance(ring);
222
223 ret = intel_ring_begin(ring, 6);
224 if (ret)
225 return ret;
226
227 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
228 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
229 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
230 intel_ring_emit(ring, 0);
231 intel_ring_emit(ring, 0);
232 intel_ring_emit(ring, MI_NOOP);
233 intel_ring_advance(ring);
234
235 return 0;
236}
237
238static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100239gen6_render_ring_flush(struct intel_engine_cs *ring,
Jesse Barnes8d315282011-10-16 10:23:31 +0200240 u32 invalidate_domains, u32 flush_domains)
241{
242 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100243 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200244 int ret;
245
Paulo Zanonib3111502012-08-17 18:35:42 -0300246 /* Force SNB workarounds for PIPE_CONTROL flushes */
247 ret = intel_emit_post_sync_nonzero_flush(ring);
248 if (ret)
249 return ret;
250
Jesse Barnes8d315282011-10-16 10:23:31 +0200251 /* Just flush everything. Experiments have shown that reducing the
252 * number of bits based on the write domains has little performance
253 * impact.
254 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100255 if (flush_domains) {
256 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
257 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
258 /*
259 * Ensure that any following seqno writes only happen
260 * when the render cache is indeed flushed.
261 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200262 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100263 }
264 if (invalidate_domains) {
265 flags |= PIPE_CONTROL_TLB_INVALIDATE;
266 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
267 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
268 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
269 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
270 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
271 /*
272 * TLB invalidate requires a post-sync write.
273 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700274 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100275 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200276
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100277 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200278 if (ret)
279 return ret;
280
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100281 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200282 intel_ring_emit(ring, flags);
283 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100284 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200285 intel_ring_advance(ring);
286
287 return 0;
288}
289
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100290static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100291gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
Paulo Zanonif3987632012-08-17 18:35:43 -0300292{
293 int ret;
294
295 ret = intel_ring_begin(ring, 4);
296 if (ret)
297 return ret;
298
299 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
300 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
301 PIPE_CONTROL_STALL_AT_SCOREBOARD);
302 intel_ring_emit(ring, 0);
303 intel_ring_emit(ring, 0);
304 intel_ring_advance(ring);
305
306 return 0;
307}
308
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100309static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300310{
311 int ret;
312
313 if (!ring->fbc_dirty)
314 return 0;
315
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200316 ret = intel_ring_begin(ring, 6);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300317 if (ret)
318 return ret;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300319 /* WaFbcNukeOn3DBlt:ivb/hsw */
320 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
321 intel_ring_emit(ring, MSG_FBC_REND_STATE);
322 intel_ring_emit(ring, value);
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200323 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
324 intel_ring_emit(ring, MSG_FBC_REND_STATE);
325 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300326 intel_ring_advance(ring);
327
328 ring->fbc_dirty = false;
329 return 0;
330}
331
Paulo Zanonif3987632012-08-17 18:35:43 -0300332static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100333gen7_render_ring_flush(struct intel_engine_cs *ring,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300334 u32 invalidate_domains, u32 flush_domains)
335{
336 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100337 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300338 int ret;
339
Paulo Zanonif3987632012-08-17 18:35:43 -0300340 /*
341 * Ensure that any following seqno writes only happen when the render
342 * cache is indeed flushed.
343 *
344 * Workaround: 4th PIPE_CONTROL command (except the ones with only
345 * read-cache invalidate bits set) must have the CS_STALL bit set. We
346 * don't try to be clever and just set it unconditionally.
347 */
348 flags |= PIPE_CONTROL_CS_STALL;
349
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300350 /* Just flush everything. Experiments have shown that reducing the
351 * number of bits based on the write domains has little performance
352 * impact.
353 */
354 if (flush_domains) {
355 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
356 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300357 }
358 if (invalidate_domains) {
359 flags |= PIPE_CONTROL_TLB_INVALIDATE;
360 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
361 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
362 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
363 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
364 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
Chris Wilson148b83d2014-12-16 08:44:31 +0000365 flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300366 /*
367 * TLB invalidate requires a post-sync write.
368 */
369 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200370 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300371
Chris Wilsonadd284a2014-12-16 08:44:32 +0000372 flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
373
Paulo Zanonif3987632012-08-17 18:35:43 -0300374 /* Workaround: we must issue a pipe_control with CS-stall bit
375 * set before a pipe_control command that has the state cache
376 * invalidate bit set. */
377 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300378 }
379
380 ret = intel_ring_begin(ring, 4);
381 if (ret)
382 return ret;
383
384 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
385 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200386 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300387 intel_ring_emit(ring, 0);
388 intel_ring_advance(ring);
389
Ville Syrjälä9688eca2013-11-06 23:02:19 +0200390 if (!invalidate_domains && flush_domains)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300391 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
392
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300393 return 0;
394}
395
Ben Widawskya5f3d682013-11-02 21:07:27 -0700396static int
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300397gen8_emit_pipe_control(struct intel_engine_cs *ring,
398 u32 flags, u32 scratch_addr)
399{
400 int ret;
401
402 ret = intel_ring_begin(ring, 6);
403 if (ret)
404 return ret;
405
406 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
407 intel_ring_emit(ring, flags);
408 intel_ring_emit(ring, scratch_addr);
409 intel_ring_emit(ring, 0);
410 intel_ring_emit(ring, 0);
411 intel_ring_emit(ring, 0);
412 intel_ring_advance(ring);
413
414 return 0;
415}
416
417static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100418gen8_render_ring_flush(struct intel_engine_cs *ring,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700419 u32 invalidate_domains, u32 flush_domains)
420{
421 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100422 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800423 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700424
425 flags |= PIPE_CONTROL_CS_STALL;
426
427 if (flush_domains) {
428 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
429 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
430 }
431 if (invalidate_domains) {
432 flags |= PIPE_CONTROL_TLB_INVALIDATE;
433 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
434 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
435 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
436 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
437 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
438 flags |= PIPE_CONTROL_QW_WRITE;
439 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800440
441 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
442 ret = gen8_emit_pipe_control(ring,
443 PIPE_CONTROL_CS_STALL |
444 PIPE_CONTROL_STALL_AT_SCOREBOARD,
445 0);
446 if (ret)
447 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700448 }
449
Rodrigo Vivic5ad0112014-08-04 03:51:38 -0700450 ret = gen8_emit_pipe_control(ring, flags, scratch_addr);
451 if (ret)
452 return ret;
453
454 if (!invalidate_domains && flush_domains)
455 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
456
457 return 0;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700458}
459
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100460static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100461 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800462{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300463 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100464 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800465}
466
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100467u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800468{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300469 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000470 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800471
Chris Wilson50877442014-03-21 12:41:53 +0000472 if (INTEL_INFO(ring->dev)->gen >= 8)
473 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
474 RING_ACTHD_UDW(ring->mmio_base));
475 else if (INTEL_INFO(ring->dev)->gen >= 4)
476 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
477 else
478 acthd = I915_READ(ACTHD);
479
480 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800481}
482
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100483static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200484{
485 struct drm_i915_private *dev_priv = ring->dev->dev_private;
486 u32 addr;
487
488 addr = dev_priv->status_page_dmah->busaddr;
489 if (INTEL_INFO(ring->dev)->gen >= 4)
490 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
491 I915_WRITE(HWS_PGA, addr);
492}
493
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100494static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100495{
496 struct drm_i915_private *dev_priv = to_i915(ring->dev);
497
498 if (!IS_GEN2(ring->dev)) {
499 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200500 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
501 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100502 /* Sometimes we observe that the idle flag is not
503 * set even though the ring is empty. So double
504 * check before giving up.
505 */
506 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
507 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100508 }
509 }
510
511 I915_WRITE_CTL(ring, 0);
512 I915_WRITE_HEAD(ring, 0);
513 ring->write_tail(ring, 0);
514
515 if (!IS_GEN2(ring->dev)) {
516 (void)I915_READ_CTL(ring);
517 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
518 }
519
520 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
521}
522
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100523static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800524{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200525 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300526 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100527 struct intel_ringbuffer *ringbuf = ring->buffer;
528 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200529 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800530
Deepak Sc8d9a592013-11-23 14:55:42 +0530531 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200532
Chris Wilson9991ae72014-04-02 16:36:07 +0100533 if (!stop_ring(ring)) {
534 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000535 DRM_DEBUG_KMS("%s head not reset to zero "
536 "ctl %08x head %08x tail %08x start %08x\n",
537 ring->name,
538 I915_READ_CTL(ring),
539 I915_READ_HEAD(ring),
540 I915_READ_TAIL(ring),
541 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800542
Chris Wilson9991ae72014-04-02 16:36:07 +0100543 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000544 DRM_ERROR("failed to set %s head to zero "
545 "ctl %08x head %08x tail %08x start %08x\n",
546 ring->name,
547 I915_READ_CTL(ring),
548 I915_READ_HEAD(ring),
549 I915_READ_TAIL(ring),
550 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100551 ret = -EIO;
552 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000553 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700554 }
555
Chris Wilson9991ae72014-04-02 16:36:07 +0100556 if (I915_NEED_GFX_HWS(dev))
557 intel_ring_setup_status_page(ring);
558 else
559 ring_setup_phys_status_page(ring);
560
Jiri Kosinaece4a172014-08-07 16:29:53 +0200561 /* Enforce ordering by reading HEAD register back */
562 I915_READ_HEAD(ring);
563
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200564 /* Initialize the ring. This must happen _after_ we've cleared the ring
565 * registers with the above sequence (the readback of the HEAD registers
566 * also enforces ordering), otherwise the hw might lose the new ring
567 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700568 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100569
570 /* WaClearRingBufHeadRegAtInit:ctg,elk */
571 if (I915_READ_HEAD(ring))
572 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
573 ring->name, I915_READ_HEAD(ring));
574 I915_WRITE_HEAD(ring, 0);
575 (void)I915_READ_HEAD(ring);
576
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200577 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100578 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000579 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800580
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800581 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400582 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700583 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400584 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000585 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100586 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
587 ring->name,
588 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
589 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
590 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200591 ret = -EIO;
592 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800593 }
594
Chris Wilson5c6c6002014-09-06 10:28:27 +0100595 ringbuf->head = I915_READ_HEAD(ring);
596 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
597 ringbuf->space = intel_ring_space(ringbuf);
598 ringbuf->last_retired_head = -1;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000599
Chris Wilson50f018d2013-06-10 11:20:19 +0100600 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
601
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200602out:
Deepak Sc8d9a592013-11-23 14:55:42 +0530603 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200604
605 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700606}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800607
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100608void
609intel_fini_pipe_control(struct intel_engine_cs *ring)
610{
611 struct drm_device *dev = ring->dev;
612
613 if (ring->scratch.obj == NULL)
614 return;
615
616 if (INTEL_INFO(dev)->gen >= 5) {
617 kunmap(sg_page(ring->scratch.obj->pages->sgl));
618 i915_gem_object_ggtt_unpin(ring->scratch.obj);
619 }
620
621 drm_gem_object_unreference(&ring->scratch.obj->base);
622 ring->scratch.obj = NULL;
623}
624
625int
626intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000627{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000628 int ret;
629
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100630 if (ring->scratch.obj)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000631 return 0;
632
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100633 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
634 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000635 DRM_ERROR("Failed to allocate seqno page\n");
636 ret = -ENOMEM;
637 goto err;
638 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100639
Daniel Vettera9cc7262014-02-14 14:01:13 +0100640 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
641 if (ret)
642 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000643
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100644 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000645 if (ret)
646 goto err_unref;
647
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100648 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
649 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
650 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800651 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000652 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800653 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000654
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200655 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100656 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000657 return 0;
658
659err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800660 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000661err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100662 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000663err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000664 return ret;
665}
666
Michel Thierry771b9a52014-11-11 16:47:33 +0000667static int intel_ring_workarounds_emit(struct intel_engine_cs *ring,
668 struct intel_context *ctx)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100669{
Mika Kuoppala72253422014-10-07 17:21:26 +0300670 int ret, i;
Arun Siluvery888b5992014-08-26 14:44:51 +0100671 struct drm_device *dev = ring->dev;
672 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300673 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100674
Mika Kuoppala72253422014-10-07 17:21:26 +0300675 if (WARN_ON(w->count == 0))
676 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100677
Mika Kuoppala72253422014-10-07 17:21:26 +0300678 ring->gpu_caches_dirty = true;
679 ret = intel_ring_flush_all_caches(ring);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100680 if (ret)
681 return ret;
682
Arun Siluvery22a916a2014-10-22 18:59:52 +0100683 ret = intel_ring_begin(ring, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300684 if (ret)
685 return ret;
686
Arun Siluvery22a916a2014-10-22 18:59:52 +0100687 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300688 for (i = 0; i < w->count; i++) {
Mika Kuoppala72253422014-10-07 17:21:26 +0300689 intel_ring_emit(ring, w->reg[i].addr);
690 intel_ring_emit(ring, w->reg[i].value);
691 }
Arun Siluvery22a916a2014-10-22 18:59:52 +0100692 intel_ring_emit(ring, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300693
694 intel_ring_advance(ring);
695
696 ring->gpu_caches_dirty = true;
697 ret = intel_ring_flush_all_caches(ring);
698 if (ret)
699 return ret;
700
701 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
702
703 return 0;
704}
705
706static int wa_add(struct drm_i915_private *dev_priv,
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000707 const u32 addr, const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300708{
709 const u32 idx = dev_priv->workarounds.count;
710
711 if (WARN_ON(idx >= I915_MAX_WA_REGS))
712 return -ENOSPC;
713
714 dev_priv->workarounds.reg[idx].addr = addr;
715 dev_priv->workarounds.reg[idx].value = val;
716 dev_priv->workarounds.reg[idx].mask = mask;
717
718 dev_priv->workarounds.count++;
719
720 return 0;
721}
722
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000723#define WA_REG(addr, mask, val) { \
724 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300725 if (r) \
726 return r; \
727 }
728
729#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000730 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300731
732#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiau26459342014-12-08 17:35:38 +0000733 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300734
Damien Lespiau98533252014-12-08 17:33:51 +0000735#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000736 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Damien Lespiau98533252014-12-08 17:33:51 +0000737
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000738#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
739#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300740
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000741#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300742
743static int bdw_init_workarounds(struct intel_engine_cs *ring)
744{
745 struct drm_device *dev = ring->dev;
746 struct drm_i915_private *dev_priv = dev->dev_private;
747
Arun Siluvery86d7f232014-08-26 14:44:50 +0100748 /* WaDisablePartialInstShootdown:bdw */
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700749 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300750 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
751 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
752 STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100753
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700754 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300755 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
756 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100757
Mika Kuoppala72253422014-10-07 17:21:26 +0300758 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
759 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100760
761 /* Use Force Non-Coherent whenever executing a 3D context. This is a
762 * workaround for for a possible hang in the unlikely event a TLB
763 * invalidation occurs during a PSD flush.
764 */
Rodrigo Vivida096542014-09-19 20:16:27 -0400765 /* WaDisableFenceDestinationToSLM:bdw (GT3 pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300766 WA_SET_BIT_MASKED(HDC_CHICKEN0,
767 HDC_FORCE_NON_COHERENT |
768 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100769
770 /* Wa4x4STCOptimizationDisable:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300771 WA_SET_BIT_MASKED(CACHE_MODE_1,
772 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100773
774 /*
775 * BSpec recommends 8x4 when MSAA is used,
776 * however in practice 16x4 seems fastest.
777 *
778 * Note that PS/WM thread counts depend on the WIZ hashing
779 * disable bit, which we don't touch here, but it's good
780 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
781 */
Damien Lespiau98533252014-12-08 17:33:51 +0000782 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
783 GEN6_WIZ_HASHING_MASK,
784 GEN6_WIZ_HASHING_16x4);
Arun Siluvery888b5992014-08-26 14:44:51 +0100785
Arun Siluvery86d7f232014-08-26 14:44:50 +0100786 return 0;
787}
788
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300789static int chv_init_workarounds(struct intel_engine_cs *ring)
790{
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300791 struct drm_device *dev = ring->dev;
792 struct drm_i915_private *dev_priv = dev->dev_private;
793
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300794 /* WaDisablePartialInstShootdown:chv */
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300795 /* WaDisableThreadStallDopClockGating:chv */
Mika Kuoppala72253422014-10-07 17:21:26 +0300796 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Arun Siluvery605f1432014-10-28 18:33:13 +0000797 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
798 STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300799
Arun Siluvery952890092014-10-28 18:33:14 +0000800 /* Use Force Non-Coherent whenever executing a 3D context. This is a
801 * workaround for a possible hang in the unlikely event a TLB
802 * invalidation occurs during a PSD flush.
803 */
804 /* WaForceEnableNonCoherent:chv */
805 /* WaHdcDisableFetchWhenMasked:chv */
806 WA_SET_BIT_MASKED(HDC_CHICKEN0,
807 HDC_FORCE_NON_COHERENT |
808 HDC_DONOT_FETCH_MEM_WHEN_MASKED);
809
Mika Kuoppala72253422014-10-07 17:21:26 +0300810 return 0;
811}
812
Michel Thierry771b9a52014-11-11 16:47:33 +0000813int init_workarounds_ring(struct intel_engine_cs *ring)
Mika Kuoppala72253422014-10-07 17:21:26 +0300814{
815 struct drm_device *dev = ring->dev;
816 struct drm_i915_private *dev_priv = dev->dev_private;
817
818 WARN_ON(ring->id != RCS);
819
820 dev_priv->workarounds.count = 0;
821
822 if (IS_BROADWELL(dev))
823 return bdw_init_workarounds(ring);
824
825 if (IS_CHERRYVIEW(dev))
826 return chv_init_workarounds(ring);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300827
828 return 0;
829}
830
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100831static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800832{
Chris Wilson78501ea2010-10-27 12:18:21 +0100833 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000834 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100835 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +0200836 if (ret)
837 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800838
Akash Goel61a563a2014-03-25 18:01:50 +0530839 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
840 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200841 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000842
843 /* We need to disable the AsyncFlip performance optimisations in order
844 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
845 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100846 *
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300847 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000848 */
Imre Deakfbdcb062013-02-13 15:27:34 +0000849 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000850 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
851
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000852 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +0530853 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000854 if (INTEL_INFO(dev)->gen == 6)
855 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +0000856 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000857
Akash Goel01fa0302014-03-24 23:00:04 +0530858 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000859 if (IS_GEN7(dev))
860 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +0530861 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000862 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100863
Jesse Barnes8d315282011-10-16 10:23:31 +0200864 if (INTEL_INFO(dev)->gen >= 5) {
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100865 ret = intel_init_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000866 if (ret)
867 return ret;
868 }
869
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200870 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700871 /* From the Sandybridge PRM, volume 1 part 3, page 24:
872 * "If this bit is set, STCunit will have LRA as replacement
873 * policy. [...] This bit must be reset. LRA replacement
874 * policy is not supported."
875 */
876 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200877 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -0800878 }
879
Daniel Vetter6b26c862012-04-24 14:04:12 +0200880 if (INTEL_INFO(dev)->gen >= 6)
881 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000882
Ben Widawsky040d2ba2013-09-19 11:01:40 -0700883 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700884 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -0700885
Mika Kuoppala72253422014-10-07 17:21:26 +0300886 return init_workarounds_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800887}
888
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100889static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000890{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100891 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -0700892 struct drm_i915_private *dev_priv = dev->dev_private;
893
894 if (dev_priv->semaphore_obj) {
895 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
896 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
897 dev_priv->semaphore_obj = NULL;
898 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100899
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100900 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000901}
902
Ben Widawsky3e789982014-06-30 09:53:37 -0700903static int gen8_rcs_signal(struct intel_engine_cs *signaller,
904 unsigned int num_dwords)
905{
906#define MBOX_UPDATE_DWORDS 8
907 struct drm_device *dev = signaller->dev;
908 struct drm_i915_private *dev_priv = dev->dev_private;
909 struct intel_engine_cs *waiter;
910 int i, ret, num_rings;
911
912 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
913 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
914#undef MBOX_UPDATE_DWORDS
915
916 ret = intel_ring_begin(signaller, num_dwords);
917 if (ret)
918 return ret;
919
920 for_each_ring(waiter, dev_priv, i) {
921 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
922 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
923 continue;
924
925 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
926 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
927 PIPE_CONTROL_QW_WRITE |
928 PIPE_CONTROL_FLUSH_ENABLE);
929 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
930 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
931 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
932 intel_ring_emit(signaller, 0);
933 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
934 MI_SEMAPHORE_TARGET(waiter->id));
935 intel_ring_emit(signaller, 0);
936 }
937
938 return 0;
939}
940
941static int gen8_xcs_signal(struct intel_engine_cs *signaller,
942 unsigned int num_dwords)
943{
944#define MBOX_UPDATE_DWORDS 6
945 struct drm_device *dev = signaller->dev;
946 struct drm_i915_private *dev_priv = dev->dev_private;
947 struct intel_engine_cs *waiter;
948 int i, ret, num_rings;
949
950 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
951 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
952#undef MBOX_UPDATE_DWORDS
953
954 ret = intel_ring_begin(signaller, num_dwords);
955 if (ret)
956 return ret;
957
958 for_each_ring(waiter, dev_priv, i) {
959 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
960 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
961 continue;
962
963 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
964 MI_FLUSH_DW_OP_STOREDW);
965 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
966 MI_FLUSH_DW_USE_GTT);
967 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
968 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
969 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
970 MI_SEMAPHORE_TARGET(waiter->id));
971 intel_ring_emit(signaller, 0);
972 }
973
974 return 0;
975}
976
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100977static int gen6_signal(struct intel_engine_cs *signaller,
Ben Widawsky024a43e2014-04-29 14:52:30 -0700978 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000979{
Ben Widawsky024a43e2014-04-29 14:52:30 -0700980 struct drm_device *dev = signaller->dev;
981 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100982 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -0700983 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -0700984
Ben Widawskya1444b72014-06-30 09:53:35 -0700985#define MBOX_UPDATE_DWORDS 3
986 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
987 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
988#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -0700989
990 ret = intel_ring_begin(signaller, num_dwords);
991 if (ret)
992 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -0700993
Ben Widawsky78325f22014-04-29 14:52:29 -0700994 for_each_ring(useless, dev_priv, i) {
995 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
996 if (mbox_reg != GEN6_NOSYNC) {
997 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
998 intel_ring_emit(signaller, mbox_reg);
999 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001000 }
1001 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001002
Ben Widawskya1444b72014-06-30 09:53:35 -07001003 /* If num_dwords was rounded, make sure the tail pointer is correct */
1004 if (num_rings % 2 == 0)
1005 intel_ring_emit(signaller, MI_NOOP);
1006
Ben Widawsky024a43e2014-04-29 14:52:30 -07001007 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001008}
1009
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001010/**
1011 * gen6_add_request - Update the semaphore mailbox registers
1012 *
1013 * @ring - ring that is adding a request
1014 * @seqno - return seqno stuck into the ring
1015 *
1016 * Update the mailbox registers in the *other* rings with the current seqno.
1017 * This acts like a signal in the canonical semaphore.
1018 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001019static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001020gen6_add_request(struct intel_engine_cs *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001021{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001022 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001023
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001024 if (ring->semaphore.signal)
1025 ret = ring->semaphore.signal(ring, 4);
1026 else
1027 ret = intel_ring_begin(ring, 4);
1028
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001029 if (ret)
1030 return ret;
1031
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001032 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1033 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +01001034 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001035 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001036 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001037
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001038 return 0;
1039}
1040
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001041static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1042 u32 seqno)
1043{
1044 struct drm_i915_private *dev_priv = dev->dev_private;
1045 return dev_priv->last_seqno < seqno;
1046}
1047
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001048/**
1049 * intel_ring_sync - sync the waiter to the signaller on seqno
1050 *
1051 * @waiter - ring that is waiting
1052 * @signaller - ring which has, or will signal
1053 * @seqno - seqno which the waiter will block on
1054 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001055
1056static int
1057gen8_ring_sync(struct intel_engine_cs *waiter,
1058 struct intel_engine_cs *signaller,
1059 u32 seqno)
1060{
1061 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1062 int ret;
1063
1064 ret = intel_ring_begin(waiter, 4);
1065 if (ret)
1066 return ret;
1067
1068 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1069 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001070 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001071 MI_SEMAPHORE_SAD_GTE_SDD);
1072 intel_ring_emit(waiter, seqno);
1073 intel_ring_emit(waiter,
1074 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1075 intel_ring_emit(waiter,
1076 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1077 intel_ring_advance(waiter);
1078 return 0;
1079}
1080
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001081static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001082gen6_ring_sync(struct intel_engine_cs *waiter,
1083 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001084 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001085{
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001086 u32 dw1 = MI_SEMAPHORE_MBOX |
1087 MI_SEMAPHORE_COMPARE |
1088 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001089 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1090 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001091
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001092 /* Throughout all of the GEM code, seqno passed implies our current
1093 * seqno is >= the last seqno executed. However for hardware the
1094 * comparison is strictly greater than.
1095 */
1096 seqno -= 1;
1097
Ben Widawskyebc348b2014-04-29 14:52:28 -07001098 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001099
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001100 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001101 if (ret)
1102 return ret;
1103
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001104 /* If seqno wrap happened, omit the wait with no-ops */
1105 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001106 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001107 intel_ring_emit(waiter, seqno);
1108 intel_ring_emit(waiter, 0);
1109 intel_ring_emit(waiter, MI_NOOP);
1110 } else {
1111 intel_ring_emit(waiter, MI_NOOP);
1112 intel_ring_emit(waiter, MI_NOOP);
1113 intel_ring_emit(waiter, MI_NOOP);
1114 intel_ring_emit(waiter, MI_NOOP);
1115 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001116 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001117
1118 return 0;
1119}
1120
Chris Wilsonc6df5412010-12-15 09:56:50 +00001121#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1122do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001123 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1124 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001125 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1126 intel_ring_emit(ring__, 0); \
1127 intel_ring_emit(ring__, 0); \
1128} while (0)
1129
1130static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001131pc_render_add_request(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001132{
Chris Wilson18393f62014-04-09 09:19:40 +01001133 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001134 int ret;
1135
1136 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1137 * incoherent with writes to memory, i.e. completely fubar,
1138 * so we need to use PIPE_NOTIFY instead.
1139 *
1140 * However, we also need to workaround the qword write
1141 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1142 * memory before requesting an interrupt.
1143 */
1144 ret = intel_ring_begin(ring, 32);
1145 if (ret)
1146 return ret;
1147
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001148 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001149 PIPE_CONTROL_WRITE_FLUSH |
1150 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001151 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +01001152 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001153 intel_ring_emit(ring, 0);
1154 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001155 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001156 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001157 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001158 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001159 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001160 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001161 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001162 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001163 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001164 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001165
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001166 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001167 PIPE_CONTROL_WRITE_FLUSH |
1168 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001169 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001170 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +01001171 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001172 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001173 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001174
Chris Wilsonc6df5412010-12-15 09:56:50 +00001175 return 0;
1176}
1177
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001178static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001179gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001180{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001181 /* Workaround to force correct ordering between irq and seqno writes on
1182 * ivb (and maybe also on snb) by reading from a CS register (like
1183 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001184 if (!lazy_coherency) {
1185 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1186 POSTING_READ(RING_ACTHD(ring->mmio_base));
1187 }
1188
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001189 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1190}
1191
1192static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001193ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001194{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001195 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1196}
1197
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001198static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001199ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001200{
1201 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1202}
1203
Chris Wilsonc6df5412010-12-15 09:56:50 +00001204static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001205pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001206{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001207 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001208}
1209
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001210static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001211pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001212{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001213 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001214}
1215
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001216static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001217gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001218{
1219 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001220 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001221 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001222
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001223 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001224 return false;
1225
Chris Wilson7338aef2012-04-24 21:48:47 +01001226 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001227 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001228 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001229 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001230
1231 return true;
1232}
1233
1234static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001235gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001236{
1237 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001238 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001239 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001240
Chris Wilson7338aef2012-04-24 21:48:47 +01001241 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001242 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001243 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001244 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001245}
1246
1247static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001248i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001249{
Chris Wilson78501ea2010-10-27 12:18:21 +01001250 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001251 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001252 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001253
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001254 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001255 return false;
1256
Chris Wilson7338aef2012-04-24 21:48:47 +01001257 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001258 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001259 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1260 I915_WRITE(IMR, dev_priv->irq_mask);
1261 POSTING_READ(IMR);
1262 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001263 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001264
1265 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001266}
1267
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001268static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001269i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001270{
Chris Wilson78501ea2010-10-27 12:18:21 +01001271 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001272 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001273 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001274
Chris Wilson7338aef2012-04-24 21:48:47 +01001275 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001276 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001277 dev_priv->irq_mask |= ring->irq_enable_mask;
1278 I915_WRITE(IMR, dev_priv->irq_mask);
1279 POSTING_READ(IMR);
1280 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001281 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001282}
1283
Chris Wilsonc2798b12012-04-22 21:13:57 +01001284static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001285i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001286{
1287 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001288 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001289 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001290
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001291 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001292 return false;
1293
Chris Wilson7338aef2012-04-24 21:48:47 +01001294 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001295 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001296 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1297 I915_WRITE16(IMR, dev_priv->irq_mask);
1298 POSTING_READ16(IMR);
1299 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001300 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001301
1302 return true;
1303}
1304
1305static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001306i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001307{
1308 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001309 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001310 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001311
Chris Wilson7338aef2012-04-24 21:48:47 +01001312 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001313 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001314 dev_priv->irq_mask |= ring->irq_enable_mask;
1315 I915_WRITE16(IMR, dev_priv->irq_mask);
1316 POSTING_READ16(IMR);
1317 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001318 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001319}
1320
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001321void intel_ring_setup_status_page(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001322{
Eric Anholt45930102011-05-06 17:12:35 -07001323 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001324 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -07001325 u32 mmio = 0;
1326
1327 /* The ring status page addresses are no longer next to the rest of
1328 * the ring registers as of gen7.
1329 */
1330 if (IS_GEN7(dev)) {
1331 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +01001332 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -07001333 mmio = RENDER_HWS_PGA_GEN7;
1334 break;
Daniel Vetter96154f22011-12-14 13:57:00 +01001335 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -07001336 mmio = BLT_HWS_PGA_GEN7;
1337 break;
Zhao Yakui77fe2ff2014-04-17 10:37:39 +08001338 /*
1339 * VCS2 actually doesn't exist on Gen7. Only shut up
1340 * gcc switch check warning
1341 */
1342 case VCS2:
Daniel Vetter96154f22011-12-14 13:57:00 +01001343 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -07001344 mmio = BSD_HWS_PGA_GEN7;
1345 break;
Ben Widawsky4a3dd192013-05-28 19:22:19 -07001346 case VECS:
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001347 mmio = VEBOX_HWS_PGA_GEN7;
1348 break;
Eric Anholt45930102011-05-06 17:12:35 -07001349 }
1350 } else if (IS_GEN6(ring->dev)) {
1351 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
1352 } else {
Ben Widawskyeb0d4b72013-11-07 21:40:50 -08001353 /* XXX: gen8 returns to sanity */
Eric Anholt45930102011-05-06 17:12:35 -07001354 mmio = RING_HWS_PGA(ring->mmio_base);
1355 }
1356
Chris Wilson78501ea2010-10-27 12:18:21 +01001357 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
1358 POSTING_READ(mmio);
Chris Wilson884020b2013-08-06 19:01:14 +01001359
Damien Lespiaudc616b82014-03-13 01:40:28 +00001360 /*
1361 * Flush the TLB for this page
1362 *
1363 * FIXME: These two bits have disappeared on gen8, so a question
1364 * arises: do we still need this and if so how should we go about
1365 * invalidating the TLB?
1366 */
1367 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Chris Wilson884020b2013-08-06 19:01:14 +01001368 u32 reg = RING_INSTPM(ring->mmio_base);
Naresh Kumar Kachhi02f6a1e2014-03-12 16:39:42 +05301369
1370 /* ring should be idle before issuing a sync flush*/
1371 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
1372
Chris Wilson884020b2013-08-06 19:01:14 +01001373 I915_WRITE(reg,
1374 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
1375 INSTPM_SYNC_FLUSH));
1376 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
1377 1000))
1378 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
1379 ring->name);
1380 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001381}
1382
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001383static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001384bsd_ring_flush(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +01001385 u32 invalidate_domains,
1386 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001387{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001388 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001389
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001390 ret = intel_ring_begin(ring, 2);
1391 if (ret)
1392 return ret;
1393
1394 intel_ring_emit(ring, MI_FLUSH);
1395 intel_ring_emit(ring, MI_NOOP);
1396 intel_ring_advance(ring);
1397 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001398}
1399
Chris Wilson3cce4692010-10-27 16:11:02 +01001400static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001401i9xx_add_request(struct intel_engine_cs *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001402{
Chris Wilson3cce4692010-10-27 16:11:02 +01001403 int ret;
1404
1405 ret = intel_ring_begin(ring, 4);
1406 if (ret)
1407 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001408
Chris Wilson3cce4692010-10-27 16:11:02 +01001409 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1410 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +01001411 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson3cce4692010-10-27 16:11:02 +01001412 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001413 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001414
Chris Wilson3cce4692010-10-27 16:11:02 +01001415 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001416}
1417
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001418static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001419gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001420{
1421 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001422 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001423 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001424
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001425 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1426 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001427
Chris Wilson7338aef2012-04-24 21:48:47 +01001428 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001429 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001430 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001431 I915_WRITE_IMR(ring,
1432 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001433 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001434 else
1435 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001436 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001437 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001438 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001439
1440 return true;
1441}
1442
1443static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001444gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001445{
1446 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001447 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001448 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001449
Chris Wilson7338aef2012-04-24 21:48:47 +01001450 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001451 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001452 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001453 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001454 else
1455 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001456 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001457 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001458 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001459}
1460
Ben Widawskya19d2932013-05-28 19:22:30 -07001461static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001462hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001463{
1464 struct drm_device *dev = ring->dev;
1465 struct drm_i915_private *dev_priv = dev->dev_private;
1466 unsigned long flags;
1467
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001468 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001469 return false;
1470
Daniel Vetter59cdb632013-07-04 23:35:28 +02001471 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001472 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001473 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001474 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001475 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001476 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001477
1478 return true;
1479}
1480
1481static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001482hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001483{
1484 struct drm_device *dev = ring->dev;
1485 struct drm_i915_private *dev_priv = dev->dev_private;
1486 unsigned long flags;
1487
Daniel Vetter59cdb632013-07-04 23:35:28 +02001488 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001489 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001490 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001491 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001492 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001493 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001494}
1495
Ben Widawskyabd58f02013-11-02 21:07:09 -07001496static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001497gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001498{
1499 struct drm_device *dev = ring->dev;
1500 struct drm_i915_private *dev_priv = dev->dev_private;
1501 unsigned long flags;
1502
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001503 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001504 return false;
1505
1506 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1507 if (ring->irq_refcount++ == 0) {
1508 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1509 I915_WRITE_IMR(ring,
1510 ~(ring->irq_enable_mask |
1511 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1512 } else {
1513 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1514 }
1515 POSTING_READ(RING_IMR(ring->mmio_base));
1516 }
1517 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1518
1519 return true;
1520}
1521
1522static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001523gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001524{
1525 struct drm_device *dev = ring->dev;
1526 struct drm_i915_private *dev_priv = dev->dev_private;
1527 unsigned long flags;
1528
1529 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1530 if (--ring->irq_refcount == 0) {
1531 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1532 I915_WRITE_IMR(ring,
1533 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1534 } else {
1535 I915_WRITE_IMR(ring, ~0);
1536 }
1537 POSTING_READ(RING_IMR(ring->mmio_base));
1538 }
1539 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1540}
1541
Zou Nan haid1b851f2010-05-21 09:08:57 +08001542static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001543i965_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001544 u64 offset, u32 length,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001545 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001546{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001547 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001548
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001549 ret = intel_ring_begin(ring, 2);
1550 if (ret)
1551 return ret;
1552
Chris Wilson78501ea2010-10-27 12:18:21 +01001553 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001554 MI_BATCH_BUFFER_START |
1555 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001556 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001557 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001558 intel_ring_advance(ring);
1559
Zou Nan haid1b851f2010-05-21 09:08:57 +08001560 return 0;
1561}
1562
Daniel Vetterb45305f2012-12-17 16:21:27 +01001563/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1564#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001565#define I830_TLB_ENTRIES (2)
1566#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001567static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001568i830_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001569 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001570 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001571{
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001572 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001573 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001574
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001575 ret = intel_ring_begin(ring, 6);
1576 if (ret)
1577 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001578
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001579 /* Evict the invalid PTE TLBs */
1580 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1581 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1582 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1583 intel_ring_emit(ring, cs_offset);
1584 intel_ring_emit(ring, 0xdeadbeef);
1585 intel_ring_emit(ring, MI_NOOP);
1586 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001587
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001588 if ((flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001589 if (len > I830_BATCH_LIMIT)
1590 return -ENOSPC;
1591
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001592 ret = intel_ring_begin(ring, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001593 if (ret)
1594 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001595
1596 /* Blit the batch (which has now all relocs applied) to the
1597 * stable batch scratch bo area (so that the CS never
1598 * stumbles over its tlb invalidation bug) ...
1599 */
1600 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1601 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
Chris Wilson611a7a42014-09-12 07:37:42 +01001602 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001603 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001604 intel_ring_emit(ring, 4096);
1605 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001606
Daniel Vetterb45305f2012-12-17 16:21:27 +01001607 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001608 intel_ring_emit(ring, MI_NOOP);
1609 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001610
1611 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001612 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001613 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001614
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001615 ret = intel_ring_begin(ring, 4);
1616 if (ret)
1617 return ret;
1618
1619 intel_ring_emit(ring, MI_BATCH_BUFFER);
1620 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1621 intel_ring_emit(ring, offset + len - 8);
1622 intel_ring_emit(ring, MI_NOOP);
1623 intel_ring_advance(ring);
1624
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001625 return 0;
1626}
1627
1628static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001629i915_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001630 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001631 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001632{
1633 int ret;
1634
1635 ret = intel_ring_begin(ring, 2);
1636 if (ret)
1637 return ret;
1638
Chris Wilson65f56872012-04-17 16:38:12 +01001639 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001640 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001641 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001642
Eric Anholt62fdfea2010-05-21 13:26:39 -07001643 return 0;
1644}
1645
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001646static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001647{
Chris Wilson05394f32010-11-08 19:18:58 +00001648 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001649
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001650 obj = ring->status_page.obj;
1651 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001652 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001653
Chris Wilson9da3da62012-06-01 15:20:22 +01001654 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001655 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001656 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001657 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001658}
1659
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001660static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001661{
Chris Wilson05394f32010-11-08 19:18:58 +00001662 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001663
Chris Wilsone3efda42014-04-09 09:19:41 +01001664 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001665 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001666 int ret;
1667
1668 obj = i915_gem_alloc_object(ring->dev, 4096);
1669 if (obj == NULL) {
1670 DRM_ERROR("Failed to allocate status page\n");
1671 return -ENOMEM;
1672 }
1673
1674 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1675 if (ret)
1676 goto err_unref;
1677
Chris Wilson1f767e02014-07-03 17:33:03 -04001678 flags = 0;
1679 if (!HAS_LLC(ring->dev))
1680 /* On g33, we cannot place HWS above 256MiB, so
1681 * restrict its pinning to the low mappable arena.
1682 * Though this restriction is not documented for
1683 * gen4, gen5, or byt, they also behave similarly
1684 * and hang if the HWS is placed at the top of the
1685 * GTT. To generalise, it appears that all !llc
1686 * platforms have issues with us placing the HWS
1687 * above the mappable region (even though we never
1688 * actualy map it).
1689 */
1690 flags |= PIN_MAPPABLE;
1691 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001692 if (ret) {
1693err_unref:
1694 drm_gem_object_unreference(&obj->base);
1695 return ret;
1696 }
1697
1698 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001699 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001700
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001701 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001702 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001703 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001704
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001705 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1706 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001707
1708 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001709}
1710
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001711static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001712{
1713 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001714
1715 if (!dev_priv->status_page_dmah) {
1716 dev_priv->status_page_dmah =
1717 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1718 if (!dev_priv->status_page_dmah)
1719 return -ENOMEM;
1720 }
1721
Chris Wilson6b8294a2012-11-16 11:43:20 +00001722 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1723 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1724
1725 return 0;
1726}
1727
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001728void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1729{
1730 iounmap(ringbuf->virtual_start);
1731 ringbuf->virtual_start = NULL;
1732 i915_gem_object_ggtt_unpin(ringbuf->obj);
1733}
1734
1735int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
1736 struct intel_ringbuffer *ringbuf)
1737{
1738 struct drm_i915_private *dev_priv = to_i915(dev);
1739 struct drm_i915_gem_object *obj = ringbuf->obj;
1740 int ret;
1741
1742 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1743 if (ret)
1744 return ret;
1745
1746 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1747 if (ret) {
1748 i915_gem_object_ggtt_unpin(obj);
1749 return ret;
1750 }
1751
1752 ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
1753 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
1754 if (ringbuf->virtual_start == NULL) {
1755 i915_gem_object_ggtt_unpin(obj);
1756 return -EINVAL;
1757 }
1758
1759 return 0;
1760}
1761
Oscar Mateo84c23772014-07-24 17:04:15 +01001762void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01001763{
Oscar Mateo2919d292014-07-03 16:28:02 +01001764 drm_gem_object_unreference(&ringbuf->obj->base);
1765 ringbuf->obj = NULL;
1766}
1767
Oscar Mateo84c23772014-07-24 17:04:15 +01001768int intel_alloc_ringbuffer_obj(struct drm_device *dev,
1769 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01001770{
Chris Wilsone3efda42014-04-09 09:19:41 +01001771 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001772
1773 obj = NULL;
1774 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001775 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001776 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001777 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001778 if (obj == NULL)
1779 return -ENOMEM;
1780
Akash Goel24f3a8c2014-06-17 10:59:42 +05301781 /* mark ring buffers as read-only from GPU side by default */
1782 obj->gt_ro = 1;
1783
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001784 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001785
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001786 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01001787}
1788
Ben Widawskyc43b5632012-04-16 14:07:40 -07001789static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001790 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001791{
Oscar Mateo8ee14972014-05-22 14:13:34 +01001792 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsondd785e32010-08-07 11:01:34 +01001793 int ret;
1794
Oscar Mateo8ee14972014-05-22 14:13:34 +01001795 if (ringbuf == NULL) {
1796 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
1797 if (!ringbuf)
1798 return -ENOMEM;
1799 ring->buffer = ringbuf;
1800 }
1801
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001802 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001803 INIT_LIST_HEAD(&ring->active_list);
1804 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01001805 INIT_LIST_HEAD(&ring->execlist_queue);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001806 ringbuf->size = 32 * PAGE_SIZE;
Daniel Vetter0c7dd532014-08-11 16:17:44 +02001807 ringbuf->ring = ring;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001808 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001809
Chris Wilsonb259f672011-03-29 13:19:09 +01001810 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001811
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001812 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001813 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001814 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001815 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001816 } else {
1817 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001818 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001819 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001820 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001821 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001822
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001823 if (ringbuf->obj == NULL) {
1824 ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
1825 if (ret) {
1826 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
1827 ring->name, ret);
1828 goto error;
1829 }
1830
1831 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
1832 if (ret) {
1833 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
1834 ring->name, ret);
1835 intel_destroy_ringbuffer_obj(ringbuf);
1836 goto error;
1837 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001838 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001839
Chris Wilson55249ba2010-12-22 14:04:47 +00001840 /* Workaround an erratum on the i830 which causes a hang if
1841 * the TAIL pointer points to within the last 2 cachelines
1842 * of the buffer.
1843 */
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001844 ringbuf->effective_size = ringbuf->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01001845 if (IS_I830(dev) || IS_845G(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001846 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00001847
Brad Volkin44e895a2014-05-10 14:10:43 -07001848 ret = i915_cmd_parser_init_ring(ring);
1849 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001850 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08001851
Oscar Mateo8ee14972014-05-22 14:13:34 +01001852 ret = ring->init(ring);
1853 if (ret)
1854 goto error;
1855
1856 return 0;
1857
1858error:
1859 kfree(ringbuf);
1860 ring->buffer = NULL;
1861 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001862}
1863
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001864void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001865{
John Harrison6402c332014-10-31 12:00:26 +00001866 struct drm_i915_private *dev_priv;
1867 struct intel_ringbuffer *ringbuf;
Chris Wilson33626e62010-10-29 16:18:36 +01001868
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001869 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07001870 return;
1871
John Harrison6402c332014-10-31 12:00:26 +00001872 dev_priv = to_i915(ring->dev);
1873 ringbuf = ring->buffer;
1874
Chris Wilsone3efda42014-04-09 09:19:41 +01001875 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03001876 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01001877
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001878 intel_unpin_ringbuffer_obj(ringbuf);
Oscar Mateo2919d292014-07-03 16:28:02 +01001879 intel_destroy_ringbuffer_obj(ringbuf);
Ben Widawsky3d57e5b2013-10-14 10:01:36 -07001880 ring->preallocated_lazy_request = NULL;
1881 ring->outstanding_lazy_seqno = 0;
Chris Wilson78501ea2010-10-27 12:18:21 +01001882
Zou Nan hai8d192152010-11-02 16:31:01 +08001883 if (ring->cleanup)
1884 ring->cleanup(ring);
1885
Chris Wilson78501ea2010-10-27 12:18:21 +01001886 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07001887
1888 i915_cmd_parser_fini_ring(ring);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001889
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001890 kfree(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001891 ring->buffer = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001892}
1893
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001894static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001895{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001896 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001897 struct drm_i915_gem_request *request;
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001898 u32 seqno = 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001899 int ret;
1900
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001901 if (ringbuf->last_retired_head != -1) {
1902 ringbuf->head = ringbuf->last_retired_head;
1903 ringbuf->last_retired_head = -1;
Chris Wilson1f709992014-01-27 22:43:07 +00001904
Oscar Mateo82e104c2014-07-24 17:04:26 +01001905 ringbuf->space = intel_ring_space(ringbuf);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001906 if (ringbuf->space >= n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001907 return 0;
1908 }
1909
1910 list_for_each_entry(request, &ring->request_list, list) {
Oscar Mateo82e104c2014-07-24 17:04:26 +01001911 if (__intel_ring_space(request->tail, ringbuf->tail,
1912 ringbuf->size) >= n) {
Chris Wilsona71d8d92012-02-15 11:25:36 +00001913 seqno = request->seqno;
1914 break;
1915 }
Chris Wilsona71d8d92012-02-15 11:25:36 +00001916 }
1917
1918 if (seqno == 0)
1919 return -ENOSPC;
1920
Chris Wilson1f709992014-01-27 22:43:07 +00001921 ret = i915_wait_seqno(ring, seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001922 if (ret)
1923 return ret;
1924
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001925 i915_gem_retire_requests_ring(ring);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001926 ringbuf->head = ringbuf->last_retired_head;
1927 ringbuf->last_retired_head = -1;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001928
Oscar Mateo82e104c2014-07-24 17:04:26 +01001929 ringbuf->space = intel_ring_space(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001930 return 0;
1931}
1932
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001933static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001934{
Chris Wilson78501ea2010-10-27 12:18:21 +01001935 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001936 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001937 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson78501ea2010-10-27 12:18:21 +01001938 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001939 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001940
Chris Wilsona71d8d92012-02-15 11:25:36 +00001941 ret = intel_ring_wait_request(ring, n);
1942 if (ret != -ENOSPC)
1943 return ret;
1944
Chris Wilson09246732013-08-10 22:16:32 +01001945 /* force the tail write in case we have been skipping them */
1946 __intel_ring_advance(ring);
1947
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001948 /* With GEM the hangcheck timer should kick us out of the loop,
1949 * leaving it early runs the risk of corrupting GEM state (due
1950 * to running on almost untested codepaths). But on resume
1951 * timers don't work yet, so prevent a complete hang in that
1952 * case by choosing an insanely large timeout. */
1953 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001954
Chris Wilsondcfe0502014-05-05 09:07:32 +01001955 trace_i915_ring_wait_begin(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001956 do {
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001957 ringbuf->head = I915_READ_HEAD(ring);
Oscar Mateo82e104c2014-07-24 17:04:26 +01001958 ringbuf->space = intel_ring_space(ringbuf);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001959 if (ringbuf->space >= n) {
Chris Wilsondcfe0502014-05-05 09:07:32 +01001960 ret = 0;
1961 break;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001962 }
1963
Chris Wilsone60a0b12010-10-13 10:09:14 +01001964 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001965
Chris Wilsondcfe0502014-05-05 09:07:32 +01001966 if (dev_priv->mm.interruptible && signal_pending(current)) {
1967 ret = -ERESTARTSYS;
1968 break;
1969 }
1970
Daniel Vetter33196de2012-11-14 17:14:05 +01001971 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1972 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001973 if (ret)
Chris Wilsondcfe0502014-05-05 09:07:32 +01001974 break;
1975
1976 if (time_after(jiffies, end)) {
1977 ret = -EBUSY;
1978 break;
1979 }
1980 } while (1);
Chris Wilsondb53a302011-02-03 11:57:46 +00001981 trace_i915_ring_wait_end(ring);
Chris Wilsondcfe0502014-05-05 09:07:32 +01001982 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001983}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001984
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001985static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00001986{
1987 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001988 struct intel_ringbuffer *ringbuf = ring->buffer;
1989 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001990
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001991 if (ringbuf->space < rem) {
Chris Wilson3e960502012-11-27 16:22:54 +00001992 int ret = ring_wait_for_space(ring, rem);
1993 if (ret)
1994 return ret;
1995 }
1996
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001997 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001998 rem /= 4;
1999 while (rem--)
2000 iowrite32(MI_NOOP, virt++);
2001
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002002 ringbuf->tail = 0;
Oscar Mateo82e104c2014-07-24 17:04:26 +01002003 ringbuf->space = intel_ring_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00002004
2005 return 0;
2006}
2007
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002008int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002009{
2010 u32 seqno;
2011 int ret;
2012
2013 /* We need to add any requests required to flush the objects and ring */
Chris Wilson18235212013-09-04 10:45:51 +01002014 if (ring->outstanding_lazy_seqno) {
Mika Kuoppala0025c072013-06-12 12:35:30 +03002015 ret = i915_add_request(ring, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00002016 if (ret)
2017 return ret;
2018 }
2019
2020 /* Wait upon the last request to be completed */
2021 if (list_empty(&ring->request_list))
2022 return 0;
2023
2024 seqno = list_entry(ring->request_list.prev,
2025 struct drm_i915_gem_request,
2026 list)->seqno;
2027
2028 return i915_wait_seqno(ring, seqno);
2029}
2030
Chris Wilson9d7730912012-11-27 16:22:52 +00002031static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002032intel_ring_alloc_seqno(struct intel_engine_cs *ring)
Chris Wilson9d7730912012-11-27 16:22:52 +00002033{
Chris Wilson18235212013-09-04 10:45:51 +01002034 if (ring->outstanding_lazy_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002035 return 0;
2036
Chris Wilson3c0e2342013-09-04 10:45:52 +01002037 if (ring->preallocated_lazy_request == NULL) {
2038 struct drm_i915_gem_request *request;
2039
2040 request = kmalloc(sizeof(*request), GFP_KERNEL);
2041 if (request == NULL)
2042 return -ENOMEM;
2043
2044 ring->preallocated_lazy_request = request;
2045 }
2046
Chris Wilson18235212013-09-04 10:45:51 +01002047 return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
Chris Wilson9d7730912012-11-27 16:22:52 +00002048}
2049
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002050static int __intel_ring_prepare(struct intel_engine_cs *ring,
Chris Wilson304d6952014-01-02 14:32:35 +00002051 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002052{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002053 struct intel_ringbuffer *ringbuf = ring->buffer;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002054 int ret;
2055
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002056 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002057 ret = intel_wrap_ring_buffer(ring);
2058 if (unlikely(ret))
2059 return ret;
2060 }
2061
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002062 if (unlikely(ringbuf->space < bytes)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002063 ret = ring_wait_for_space(ring, bytes);
2064 if (unlikely(ret))
2065 return ret;
2066 }
2067
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002068 return 0;
2069}
2070
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002071int intel_ring_begin(struct intel_engine_cs *ring,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002072 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002073{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002074 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002075 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002076
Daniel Vetter33196de2012-11-14 17:14:05 +01002077 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2078 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002079 if (ret)
2080 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002081
Chris Wilson304d6952014-01-02 14:32:35 +00002082 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2083 if (ret)
2084 return ret;
2085
Chris Wilson9d7730912012-11-27 16:22:52 +00002086 /* Preallocate the olr before touching the ring */
2087 ret = intel_ring_alloc_seqno(ring);
2088 if (ret)
2089 return ret;
2090
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002091 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002092 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002093}
2094
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002095/* Align the ring tail to a cacheline boundary */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002096int intel_ring_cacheline_align(struct intel_engine_cs *ring)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002097{
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002098 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002099 int ret;
2100
2101 if (num_dwords == 0)
2102 return 0;
2103
Chris Wilson18393f62014-04-09 09:19:40 +01002104 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002105 ret = intel_ring_begin(ring, num_dwords);
2106 if (ret)
2107 return ret;
2108
2109 while (num_dwords--)
2110 intel_ring_emit(ring, MI_NOOP);
2111
2112 intel_ring_advance(ring);
2113
2114 return 0;
2115}
2116
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002117void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002118{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002119 struct drm_device *dev = ring->dev;
2120 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002121
Chris Wilson18235212013-09-04 10:45:51 +01002122 BUG_ON(ring->outstanding_lazy_seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002123
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002124 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002125 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2126 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002127 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002128 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002129 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002130
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002131 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002132 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002133}
2134
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002135static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002136 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002137{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002138 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002139
2140 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002141
Chris Wilson12f55812012-07-05 17:14:01 +01002142 /* Disable notification that the ring is IDLE. The GT
2143 * will then assume that it is busy and bring it out of rc6.
2144 */
2145 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2146 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2147
2148 /* Clear the context id. Here be magic! */
2149 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2150
2151 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002152 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002153 GEN6_BSD_SLEEP_INDICATOR) == 0,
2154 50))
2155 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002156
Chris Wilson12f55812012-07-05 17:14:01 +01002157 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002158 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002159 POSTING_READ(RING_TAIL(ring->mmio_base));
2160
2161 /* Let the ring send IDLE messages to the GT again,
2162 * and so let it sleep to conserve power when idle.
2163 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002164 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002165 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002166}
2167
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002168static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002169 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002170{
Chris Wilson71a77e02011-02-02 12:13:49 +00002171 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002172 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002173
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002174 ret = intel_ring_begin(ring, 4);
2175 if (ret)
2176 return ret;
2177
Chris Wilson71a77e02011-02-02 12:13:49 +00002178 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002179 if (INTEL_INFO(ring->dev)->gen >= 8)
2180 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002181 /*
2182 * Bspec vol 1c.5 - video engine command streamer:
2183 * "If ENABLED, all TLBs will be invalidated once the flush
2184 * operation is complete. This bit is only valid when the
2185 * Post-Sync Operation field is a value of 1h or 3h."
2186 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002187 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07002188 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
2189 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002190 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002191 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002192 if (INTEL_INFO(ring->dev)->gen >= 8) {
2193 intel_ring_emit(ring, 0); /* upper addr */
2194 intel_ring_emit(ring, 0); /* value */
2195 } else {
2196 intel_ring_emit(ring, 0);
2197 intel_ring_emit(ring, MI_NOOP);
2198 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002199 intel_ring_advance(ring);
2200 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002201}
2202
2203static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002204gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002205 u64 offset, u32 len,
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002206 unsigned flags)
2207{
Daniel Vetter896ab1a2014-08-06 15:04:51 +02002208 bool ppgtt = USES_PPGTT(ring->dev) && !(flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002209 int ret;
2210
2211 ret = intel_ring_begin(ring, 4);
2212 if (ret)
2213 return ret;
2214
2215 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07002216 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002217 intel_ring_emit(ring, lower_32_bits(offset));
2218 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002219 intel_ring_emit(ring, MI_NOOP);
2220 intel_ring_advance(ring);
2221
2222 return 0;
2223}
2224
2225static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002226hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002227 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002228 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002229{
Akshay Joshi0206e352011-08-16 15:34:10 -04002230 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002231
Akshay Joshi0206e352011-08-16 15:34:10 -04002232 ret = intel_ring_begin(ring, 2);
2233 if (ret)
2234 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002235
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002236 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002237 MI_BATCH_BUFFER_START |
2238 (flags & I915_DISPATCH_SECURE ?
2239 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002240 /* bit0-7 is the length on GEN6+ */
2241 intel_ring_emit(ring, offset);
2242 intel_ring_advance(ring);
2243
2244 return 0;
2245}
2246
2247static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002248gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002249 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002250 unsigned flags)
2251{
2252 int ret;
2253
2254 ret = intel_ring_begin(ring, 2);
2255 if (ret)
2256 return ret;
2257
2258 intel_ring_emit(ring,
2259 MI_BATCH_BUFFER_START |
2260 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002261 /* bit0-7 is the length on GEN6+ */
2262 intel_ring_emit(ring, offset);
2263 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002264
Akshay Joshi0206e352011-08-16 15:34:10 -04002265 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002266}
2267
Chris Wilson549f7362010-10-19 11:19:32 +01002268/* Blitter support (SandyBridge+) */
2269
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002270static int gen6_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002271 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002272{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002273 struct drm_device *dev = ring->dev;
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002274 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson71a77e02011-02-02 12:13:49 +00002275 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002276 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002277
Daniel Vetter6a233c72011-12-14 13:57:07 +01002278 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002279 if (ret)
2280 return ret;
2281
Chris Wilson71a77e02011-02-02 12:13:49 +00002282 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002283 if (INTEL_INFO(ring->dev)->gen >= 8)
2284 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002285 /*
2286 * Bspec vol 1c.3 - blitter engine command streamer:
2287 * "If ENABLED, all TLBs will be invalidated once the flush
2288 * operation is complete. This bit is only valid when the
2289 * Post-Sync Operation field is a value of 1h or 3h."
2290 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002291 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07002292 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01002293 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002294 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002295 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002296 if (INTEL_INFO(ring->dev)->gen >= 8) {
2297 intel_ring_emit(ring, 0); /* upper addr */
2298 intel_ring_emit(ring, 0); /* value */
2299 } else {
2300 intel_ring_emit(ring, 0);
2301 intel_ring_emit(ring, MI_NOOP);
2302 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002303 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002304
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002305 if (!invalidate && flush) {
2306 if (IS_GEN7(dev))
2307 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
2308 else if (IS_BROADWELL(dev))
2309 dev_priv->fbc.need_sw_cache_clean = true;
2310 }
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002311
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002312 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002313}
2314
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002315int intel_init_render_ring_buffer(struct drm_device *dev)
2316{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002317 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002318 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002319 struct drm_i915_gem_object *obj;
2320 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002321
Daniel Vetter59465b52012-04-11 22:12:48 +02002322 ring->name = "render ring";
2323 ring->id = RCS;
2324 ring->mmio_base = RENDER_RING_BASE;
2325
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002326 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002327 if (i915_semaphore_is_enabled(dev)) {
2328 obj = i915_gem_alloc_object(dev, 4096);
2329 if (obj == NULL) {
2330 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2331 i915.semaphores = 0;
2332 } else {
2333 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2334 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2335 if (ret != 0) {
2336 drm_gem_object_unreference(&obj->base);
2337 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2338 i915.semaphores = 0;
2339 } else
2340 dev_priv->semaphore_obj = obj;
2341 }
2342 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002343
2344 ring->init_context = intel_ring_workarounds_emit;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002345 ring->add_request = gen6_add_request;
2346 ring->flush = gen8_render_ring_flush;
2347 ring->irq_get = gen8_ring_get_irq;
2348 ring->irq_put = gen8_ring_put_irq;
2349 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2350 ring->get_seqno = gen6_ring_get_seqno;
2351 ring->set_seqno = ring_set_seqno;
2352 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002353 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002354 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002355 ring->semaphore.signal = gen8_rcs_signal;
2356 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002357 }
2358 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002359 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002360 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002361 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002362 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002363 ring->irq_get = gen6_ring_get_irq;
2364 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002365 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002366 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002367 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002368 if (i915_semaphore_is_enabled(dev)) {
2369 ring->semaphore.sync_to = gen6_ring_sync;
2370 ring->semaphore.signal = gen6_signal;
2371 /*
2372 * The current semaphore is only applied on pre-gen8
2373 * platform. And there is no VCS2 ring on the pre-gen8
2374 * platform. So the semaphore between RCS and VCS2 is
2375 * initialized as INVALID. Gen8 will initialize the
2376 * sema between VCS2 and RCS later.
2377 */
2378 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2379 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2380 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2381 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2382 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2383 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2384 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2385 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2386 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2387 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2388 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002389 } else if (IS_GEN5(dev)) {
2390 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002391 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002392 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002393 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002394 ring->irq_get = gen5_ring_get_irq;
2395 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002396 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2397 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002398 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002399 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002400 if (INTEL_INFO(dev)->gen < 4)
2401 ring->flush = gen2_render_ring_flush;
2402 else
2403 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002404 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002405 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002406 if (IS_GEN2(dev)) {
2407 ring->irq_get = i8xx_ring_get_irq;
2408 ring->irq_put = i8xx_ring_put_irq;
2409 } else {
2410 ring->irq_get = i9xx_ring_get_irq;
2411 ring->irq_put = i9xx_ring_put_irq;
2412 }
Daniel Vettere3670312012-04-11 22:12:53 +02002413 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002414 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002415 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002416
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002417 if (IS_HASWELL(dev))
2418 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002419 else if (IS_GEN8(dev))
2420 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002421 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002422 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2423 else if (INTEL_INFO(dev)->gen >= 4)
2424 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2425 else if (IS_I830(dev) || IS_845G(dev))
2426 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2427 else
2428 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02002429 ring->init = init_render_ring;
2430 ring->cleanup = render_ring_cleanup;
2431
Daniel Vetterb45305f2012-12-17 16:21:27 +01002432 /* Workaround batchbuffer to combat CS tlb bug. */
2433 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002434 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002435 if (obj == NULL) {
2436 DRM_ERROR("Failed to allocate batch bo\n");
2437 return -ENOMEM;
2438 }
2439
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002440 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002441 if (ret != 0) {
2442 drm_gem_object_unreference(&obj->base);
2443 DRM_ERROR("Failed to ping batch bo\n");
2444 return ret;
2445 }
2446
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002447 ring->scratch.obj = obj;
2448 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002449 }
2450
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002451 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002452}
2453
2454int intel_init_bsd_ring_buffer(struct drm_device *dev)
2455{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002456 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002457 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002458
Daniel Vetter58fa3832012-04-11 22:12:49 +02002459 ring->name = "bsd ring";
2460 ring->id = VCS;
2461
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002462 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002463 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002464 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002465 /* gen6 bsd needs a special wa for tail updates */
2466 if (IS_GEN6(dev))
2467 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002468 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002469 ring->add_request = gen6_add_request;
2470 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002471 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002472 if (INTEL_INFO(dev)->gen >= 8) {
2473 ring->irq_enable_mask =
2474 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2475 ring->irq_get = gen8_ring_get_irq;
2476 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002477 ring->dispatch_execbuffer =
2478 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002479 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002480 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002481 ring->semaphore.signal = gen8_xcs_signal;
2482 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002483 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002484 } else {
2485 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2486 ring->irq_get = gen6_ring_get_irq;
2487 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002488 ring->dispatch_execbuffer =
2489 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002490 if (i915_semaphore_is_enabled(dev)) {
2491 ring->semaphore.sync_to = gen6_ring_sync;
2492 ring->semaphore.signal = gen6_signal;
2493 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2494 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2495 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2496 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2497 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2498 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2499 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2500 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2501 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2502 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2503 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002504 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002505 } else {
2506 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002507 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002508 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002509 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002510 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002511 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002512 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002513 ring->irq_get = gen5_ring_get_irq;
2514 ring->irq_put = gen5_ring_put_irq;
2515 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002516 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002517 ring->irq_get = i9xx_ring_get_irq;
2518 ring->irq_put = i9xx_ring_put_irq;
2519 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002520 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002521 }
2522 ring->init = init_ring_common;
2523
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002524 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002525}
Chris Wilson549f7362010-10-19 11:19:32 +01002526
Zhao Yakui845f74a2014-04-17 10:37:37 +08002527/**
2528 * Initialize the second BSD ring for Broadwell GT3.
2529 * It is noted that this only exists on Broadwell GT3.
2530 */
2531int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2532{
2533 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002534 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002535
2536 if ((INTEL_INFO(dev)->gen != 8)) {
2537 DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
2538 return -EINVAL;
2539 }
2540
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002541 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002542 ring->id = VCS2;
2543
2544 ring->write_tail = ring_write_tail;
2545 ring->mmio_base = GEN8_BSD2_RING_BASE;
2546 ring->flush = gen6_bsd_ring_flush;
2547 ring->add_request = gen6_add_request;
2548 ring->get_seqno = gen6_ring_get_seqno;
2549 ring->set_seqno = ring_set_seqno;
2550 ring->irq_enable_mask =
2551 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2552 ring->irq_get = gen8_ring_get_irq;
2553 ring->irq_put = gen8_ring_put_irq;
2554 ring->dispatch_execbuffer =
2555 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002556 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002557 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002558 ring->semaphore.signal = gen8_xcs_signal;
2559 GEN8_RING_SEMAPHORE_INIT;
2560 }
Zhao Yakui845f74a2014-04-17 10:37:37 +08002561 ring->init = init_ring_common;
2562
2563 return intel_init_ring_buffer(dev, ring);
2564}
2565
Chris Wilson549f7362010-10-19 11:19:32 +01002566int intel_init_blt_ring_buffer(struct drm_device *dev)
2567{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002568 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002569 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002570
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002571 ring->name = "blitter ring";
2572 ring->id = BCS;
2573
2574 ring->mmio_base = BLT_RING_BASE;
2575 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002576 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002577 ring->add_request = gen6_add_request;
2578 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002579 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002580 if (INTEL_INFO(dev)->gen >= 8) {
2581 ring->irq_enable_mask =
2582 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2583 ring->irq_get = gen8_ring_get_irq;
2584 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002585 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002586 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002587 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002588 ring->semaphore.signal = gen8_xcs_signal;
2589 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002590 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002591 } else {
2592 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2593 ring->irq_get = gen6_ring_get_irq;
2594 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002595 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002596 if (i915_semaphore_is_enabled(dev)) {
2597 ring->semaphore.signal = gen6_signal;
2598 ring->semaphore.sync_to = gen6_ring_sync;
2599 /*
2600 * The current semaphore is only applied on pre-gen8
2601 * platform. And there is no VCS2 ring on the pre-gen8
2602 * platform. So the semaphore between BCS and VCS2 is
2603 * initialized as INVALID. Gen8 will initialize the
2604 * sema between BCS and VCS2 later.
2605 */
2606 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2607 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2608 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2609 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2610 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2611 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2612 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2613 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2614 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2615 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2616 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002617 }
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002618 ring->init = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002619
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002620 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002621}
Chris Wilsona7b97612012-07-20 12:41:08 +01002622
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002623int intel_init_vebox_ring_buffer(struct drm_device *dev)
2624{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002625 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002626 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002627
2628 ring->name = "video enhancement ring";
2629 ring->id = VECS;
2630
2631 ring->mmio_base = VEBOX_RING_BASE;
2632 ring->write_tail = ring_write_tail;
2633 ring->flush = gen6_ring_flush;
2634 ring->add_request = gen6_add_request;
2635 ring->get_seqno = gen6_ring_get_seqno;
2636 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002637
2638 if (INTEL_INFO(dev)->gen >= 8) {
2639 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002640 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002641 ring->irq_get = gen8_ring_get_irq;
2642 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002643 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002644 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002645 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002646 ring->semaphore.signal = gen8_xcs_signal;
2647 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002648 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002649 } else {
2650 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2651 ring->irq_get = hsw_vebox_get_irq;
2652 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002653 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002654 if (i915_semaphore_is_enabled(dev)) {
2655 ring->semaphore.sync_to = gen6_ring_sync;
2656 ring->semaphore.signal = gen6_signal;
2657 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2658 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2659 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2660 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2661 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2662 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2663 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2664 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2665 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2666 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2667 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002668 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002669 ring->init = init_ring_common;
2670
2671 return intel_init_ring_buffer(dev, ring);
2672}
2673
Chris Wilsona7b97612012-07-20 12:41:08 +01002674int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002675intel_ring_flush_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002676{
2677 int ret;
2678
2679 if (!ring->gpu_caches_dirty)
2680 return 0;
2681
2682 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2683 if (ret)
2684 return ret;
2685
2686 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2687
2688 ring->gpu_caches_dirty = false;
2689 return 0;
2690}
2691
2692int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002693intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002694{
2695 uint32_t flush_domains;
2696 int ret;
2697
2698 flush_domains = 0;
2699 if (ring->gpu_caches_dirty)
2700 flush_domains = I915_GEM_GPU_DOMAINS;
2701
2702 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2703 if (ret)
2704 return ret;
2705
2706 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2707
2708 ring->gpu_caches_dirty = false;
2709 return 0;
2710}
Chris Wilsone3efda42014-04-09 09:19:41 +01002711
2712void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002713intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002714{
2715 int ret;
2716
2717 if (!intel_ring_initialized(ring))
2718 return;
2719
2720 ret = intel_ring_idle(ring);
2721 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2722 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2723 ring->name, ret);
2724
2725 stop_ring(ring);
2726}