blob: eb3316bb4c3c0227f9c03cc19ee8c0785320ed21 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070034#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090035#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070036#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020038#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070039
Chris Wilson05394f32010-11-08 19:18:58 +000040static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
41static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000042static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
43 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +010044 bool map_and_fenceable,
45 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +000046static int i915_gem_phys_pwrite(struct drm_device *dev,
47 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100048 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000049 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070050
Chris Wilson61050802012-04-17 15:31:31 +010051static void i915_gem_write_fence(struct drm_device *dev, int reg,
52 struct drm_i915_gem_object *obj);
53static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
54 struct drm_i915_fence_reg *fence,
55 bool enable);
56
Chris Wilson17250b72010-10-28 12:51:39 +010057static int i915_gem_inactive_shrink(struct shrinker *shrinker,
Ying Han1495f232011-05-24 17:12:27 -070058 struct shrink_control *sc);
Chris Wilson6c085a72012-08-20 11:40:46 +020059static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
60static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Daniel Vetter8c599672011-12-14 13:57:31 +010061static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010062
Chris Wilson61050802012-04-17 15:31:31 +010063static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
64{
65 if (obj->tiling_mode)
66 i915_gem_release_mmap(obj);
67
68 /* As we do not have an associated fence register, we will force
69 * a tiling change if we ever need to acquire one.
70 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010071 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010072 obj->fence_reg = I915_FENCE_REG_NONE;
73}
74
Chris Wilson73aa8082010-09-30 11:46:12 +010075/* some bookkeeping */
76static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
77 size_t size)
78{
79 dev_priv->mm.object_count++;
80 dev_priv->mm.object_memory += size;
81}
82
83static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
84 size_t size)
85{
86 dev_priv->mm.object_count--;
87 dev_priv->mm.object_memory -= size;
88}
89
Chris Wilson21dd3732011-01-26 15:55:56 +000090static int
91i915_gem_wait_for_error(struct drm_device *dev)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010092{
93 struct drm_i915_private *dev_priv = dev->dev_private;
94 struct completion *x = &dev_priv->error_completion;
95 unsigned long flags;
96 int ret;
97
98 if (!atomic_read(&dev_priv->mm.wedged))
99 return 0;
100
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200101 /*
102 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
103 * userspace. If it takes that long something really bad is going on and
104 * we should simply try to bail out and fail as gracefully as possible.
105 */
106 ret = wait_for_completion_interruptible_timeout(x, 10*HZ);
107 if (ret == 0) {
108 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
109 return -EIO;
110 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100111 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200112 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100113
Chris Wilson21dd3732011-01-26 15:55:56 +0000114 if (atomic_read(&dev_priv->mm.wedged)) {
115 /* GPU is hung, bump the completion count to account for
116 * the token we just consumed so that we never hit zero and
117 * end up waiting upon a subsequent completion event that
118 * will never happen.
119 */
120 spin_lock_irqsave(&x->wait.lock, flags);
121 x->done++;
122 spin_unlock_irqrestore(&x->wait.lock, flags);
123 }
124 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100125}
126
Chris Wilson54cf91d2010-11-25 18:00:26 +0000127int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100128{
Chris Wilson76c1dec2010-09-25 11:22:51 +0100129 int ret;
130
Chris Wilson21dd3732011-01-26 15:55:56 +0000131 ret = i915_gem_wait_for_error(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100132 if (ret)
133 return ret;
134
135 ret = mutex_lock_interruptible(&dev->struct_mutex);
136 if (ret)
137 return ret;
138
Chris Wilson23bc5982010-09-29 16:10:57 +0100139 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100140 return 0;
141}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100142
Chris Wilson7d1c4802010-08-07 21:45:03 +0100143static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000144i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100145{
Chris Wilson6c085a72012-08-20 11:40:46 +0200146 return obj->gtt_space && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100147}
148
Eric Anholt673a3942008-07-30 12:06:12 -0700149int
150i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000151 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700152{
Eric Anholt673a3942008-07-30 12:06:12 -0700153 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000154
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200155 if (drm_core_check_feature(dev, DRIVER_MODESET))
156 return -ENODEV;
157
Chris Wilson20217462010-11-23 15:26:33 +0000158 if (args->gtt_start >= args->gtt_end ||
159 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
160 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700161
Daniel Vetterf534bc02012-03-26 22:37:04 +0200162 /* GEM with user mode setting was never supported on ilk and later. */
163 if (INTEL_INFO(dev)->gen >= 5)
164 return -ENODEV;
165
Eric Anholt673a3942008-07-30 12:06:12 -0700166 mutex_lock(&dev->struct_mutex);
Daniel Vetter644ec022012-03-26 09:45:40 +0200167 i915_gem_init_global_gtt(dev, args->gtt_start,
168 args->gtt_end, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700169 mutex_unlock(&dev->struct_mutex);
170
Chris Wilson20217462010-11-23 15:26:33 +0000171 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700172}
173
Eric Anholt5a125c32008-10-22 21:40:13 -0700174int
175i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000176 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700177{
Chris Wilson73aa8082010-09-30 11:46:12 +0100178 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700179 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000180 struct drm_i915_gem_object *obj;
181 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700182
Chris Wilson6299f992010-11-24 12:23:44 +0000183 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100184 mutex_lock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +0200185 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilson1b502472012-04-24 15:47:30 +0100186 if (obj->pin_count)
187 pinned += obj->gtt_space->size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100188 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700189
Chris Wilson6299f992010-11-24 12:23:44 +0000190 args->aper_size = dev_priv->mm.gtt_total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400191 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000192
Eric Anholt5a125c32008-10-22 21:40:13 -0700193 return 0;
194}
195
Dave Airlieff72145b2011-02-07 12:16:14 +1000196static int
197i915_gem_create(struct drm_file *file,
198 struct drm_device *dev,
199 uint64_t size,
200 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700201{
Chris Wilson05394f32010-11-08 19:18:58 +0000202 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300203 int ret;
204 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700205
Dave Airlieff72145b2011-02-07 12:16:14 +1000206 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200207 if (size == 0)
208 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700209
210 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000211 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700212 if (obj == NULL)
213 return -ENOMEM;
214
Chris Wilson05394f32010-11-08 19:18:58 +0000215 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100216 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000217 drm_gem_object_release(&obj->base);
218 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100219 kfree(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700220 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100221 }
222
Chris Wilson202f2fe2010-10-14 13:20:40 +0100223 /* drop reference from allocate - handle holds it now */
Chris Wilson05394f32010-11-08 19:18:58 +0000224 drm_gem_object_unreference(&obj->base);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100225 trace_i915_gem_object_create(obj);
226
Dave Airlieff72145b2011-02-07 12:16:14 +1000227 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700228 return 0;
229}
230
Dave Airlieff72145b2011-02-07 12:16:14 +1000231int
232i915_gem_dumb_create(struct drm_file *file,
233 struct drm_device *dev,
234 struct drm_mode_create_dumb *args)
235{
236 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000237 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000238 args->size = args->pitch * args->height;
239 return i915_gem_create(file, dev,
240 args->size, &args->handle);
241}
242
243int i915_gem_dumb_destroy(struct drm_file *file,
244 struct drm_device *dev,
245 uint32_t handle)
246{
247 return drm_gem_handle_delete(file, handle);
248}
249
250/**
251 * Creates a new mm object and returns a handle to it.
252 */
253int
254i915_gem_create_ioctl(struct drm_device *dev, void *data,
255 struct drm_file *file)
256{
257 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200258
Dave Airlieff72145b2011-02-07 12:16:14 +1000259 return i915_gem_create(file, dev,
260 args->size, &args->handle);
261}
262
Chris Wilson05394f32010-11-08 19:18:58 +0000263static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Eric Anholt280b7132009-03-12 16:56:27 -0700264{
Chris Wilson05394f32010-11-08 19:18:58 +0000265 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt280b7132009-03-12 16:56:27 -0700266
267 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson05394f32010-11-08 19:18:58 +0000268 obj->tiling_mode != I915_TILING_NONE;
Eric Anholt280b7132009-03-12 16:56:27 -0700269}
270
Daniel Vetter8c599672011-12-14 13:57:31 +0100271static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100272__copy_to_user_swizzled(char __user *cpu_vaddr,
273 const char *gpu_vaddr, int gpu_offset,
274 int length)
275{
276 int ret, cpu_offset = 0;
277
278 while (length > 0) {
279 int cacheline_end = ALIGN(gpu_offset + 1, 64);
280 int this_length = min(cacheline_end - gpu_offset, length);
281 int swizzled_gpu_offset = gpu_offset ^ 64;
282
283 ret = __copy_to_user(cpu_vaddr + cpu_offset,
284 gpu_vaddr + swizzled_gpu_offset,
285 this_length);
286 if (ret)
287 return ret + length;
288
289 cpu_offset += this_length;
290 gpu_offset += this_length;
291 length -= this_length;
292 }
293
294 return 0;
295}
296
297static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700298__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
299 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100300 int length)
301{
302 int ret, cpu_offset = 0;
303
304 while (length > 0) {
305 int cacheline_end = ALIGN(gpu_offset + 1, 64);
306 int this_length = min(cacheline_end - gpu_offset, length);
307 int swizzled_gpu_offset = gpu_offset ^ 64;
308
309 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
310 cpu_vaddr + cpu_offset,
311 this_length);
312 if (ret)
313 return ret + length;
314
315 cpu_offset += this_length;
316 gpu_offset += this_length;
317 length -= this_length;
318 }
319
320 return 0;
321}
322
Daniel Vetterd174bd62012-03-25 19:47:40 +0200323/* Per-page copy function for the shmem pread fastpath.
324 * Flushes invalid cachelines before reading the target if
325 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700326static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200327shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
328 char __user *user_data,
329 bool page_do_bit17_swizzling, bool needs_clflush)
330{
331 char *vaddr;
332 int ret;
333
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200334 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200335 return -EINVAL;
336
337 vaddr = kmap_atomic(page);
338 if (needs_clflush)
339 drm_clflush_virt_range(vaddr + shmem_page_offset,
340 page_length);
341 ret = __copy_to_user_inatomic(user_data,
342 vaddr + shmem_page_offset,
343 page_length);
344 kunmap_atomic(vaddr);
345
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100346 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200347}
348
Daniel Vetter23c18c72012-03-25 19:47:42 +0200349static void
350shmem_clflush_swizzled_range(char *addr, unsigned long length,
351 bool swizzled)
352{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200353 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200354 unsigned long start = (unsigned long) addr;
355 unsigned long end = (unsigned long) addr + length;
356
357 /* For swizzling simply ensure that we always flush both
358 * channels. Lame, but simple and it works. Swizzled
359 * pwrite/pread is far from a hotpath - current userspace
360 * doesn't use it at all. */
361 start = round_down(start, 128);
362 end = round_up(end, 128);
363
364 drm_clflush_virt_range((void *)start, end - start);
365 } else {
366 drm_clflush_virt_range(addr, length);
367 }
368
369}
370
Daniel Vetterd174bd62012-03-25 19:47:40 +0200371/* Only difference to the fast-path function is that this can handle bit17
372 * and uses non-atomic copy and kmap functions. */
373static int
374shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
375 char __user *user_data,
376 bool page_do_bit17_swizzling, bool needs_clflush)
377{
378 char *vaddr;
379 int ret;
380
381 vaddr = kmap(page);
382 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200383 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
384 page_length,
385 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200386
387 if (page_do_bit17_swizzling)
388 ret = __copy_to_user_swizzled(user_data,
389 vaddr, shmem_page_offset,
390 page_length);
391 else
392 ret = __copy_to_user(user_data,
393 vaddr + shmem_page_offset,
394 page_length);
395 kunmap(page);
396
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100397 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200398}
399
Eric Anholteb014592009-03-10 11:44:52 -0700400static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200401i915_gem_shmem_pread(struct drm_device *dev,
402 struct drm_i915_gem_object *obj,
403 struct drm_i915_gem_pread *args,
404 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700405{
Daniel Vetter8461d222011-12-14 13:57:32 +0100406 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700407 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100408 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100409 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100410 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200411 int hit_slowpath = 0;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200412 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200413 int needs_clflush = 0;
Chris Wilson9da3da62012-06-01 15:20:22 +0100414 struct scatterlist *sg;
415 int i;
Eric Anholteb014592009-03-10 11:44:52 -0700416
Daniel Vetter8461d222011-12-14 13:57:32 +0100417 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholteb014592009-03-10 11:44:52 -0700418 remain = args->size;
419
Daniel Vetter8461d222011-12-14 13:57:32 +0100420 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700421
Daniel Vetter84897312012-03-25 19:47:31 +0200422 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
423 /* If we're not in the cpu read domain, set ourself into the gtt
424 * read domain and manually flush cachelines (if required). This
425 * optimizes for the case when the gpu will dirty the data
426 * anyway again before the next pread happens. */
427 if (obj->cache_level == I915_CACHE_NONE)
428 needs_clflush = 1;
Chris Wilson6c085a72012-08-20 11:40:46 +0200429 if (obj->gtt_space) {
430 ret = i915_gem_object_set_to_gtt_domain(obj, false);
431 if (ret)
432 return ret;
433 }
Daniel Vetter84897312012-03-25 19:47:31 +0200434 }
Eric Anholteb014592009-03-10 11:44:52 -0700435
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100436 ret = i915_gem_object_get_pages(obj);
437 if (ret)
438 return ret;
439
440 i915_gem_object_pin_pages(obj);
441
Eric Anholteb014592009-03-10 11:44:52 -0700442 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100443
Chris Wilson9da3da62012-06-01 15:20:22 +0100444 for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100445 struct page *page;
446
Chris Wilson9da3da62012-06-01 15:20:22 +0100447 if (i < offset >> PAGE_SHIFT)
448 continue;
449
450 if (remain <= 0)
451 break;
452
Eric Anholteb014592009-03-10 11:44:52 -0700453 /* Operation in this page
454 *
Eric Anholteb014592009-03-10 11:44:52 -0700455 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700456 * page_length = bytes to copy for this page
457 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100458 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700459 page_length = remain;
460 if ((shmem_page_offset + page_length) > PAGE_SIZE)
461 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700462
Chris Wilson9da3da62012-06-01 15:20:22 +0100463 page = sg_page(sg);
Daniel Vetter8461d222011-12-14 13:57:32 +0100464 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
465 (page_to_phys(page) & (1 << 17)) != 0;
466
Daniel Vetterd174bd62012-03-25 19:47:40 +0200467 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
468 user_data, page_do_bit17_swizzling,
469 needs_clflush);
470 if (ret == 0)
471 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700472
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200473 hit_slowpath = 1;
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200474 mutex_unlock(&dev->struct_mutex);
475
Daniel Vetter96d79b52012-03-25 19:47:36 +0200476 if (!prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200477 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200478 /* Userspace is tricking us, but we've already clobbered
479 * its pages with the prefault and promised to write the
480 * data up to the first fault. Hence ignore any errors
481 * and just continue. */
482 (void)ret;
483 prefaulted = 1;
484 }
485
Daniel Vetterd174bd62012-03-25 19:47:40 +0200486 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
487 user_data, page_do_bit17_swizzling,
488 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700489
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200490 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100491
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200492next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100493 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100494
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100495 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100496 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100497
Eric Anholteb014592009-03-10 11:44:52 -0700498 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100499 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700500 offset += page_length;
501 }
502
Chris Wilson4f27b752010-10-14 15:26:45 +0100503out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100504 i915_gem_object_unpin_pages(obj);
505
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200506 if (hit_slowpath) {
507 /* Fixup: Kill any reinstated backing storage pages */
508 if (obj->madv == __I915_MADV_PURGED)
509 i915_gem_object_truncate(obj);
510 }
Eric Anholteb014592009-03-10 11:44:52 -0700511
512 return ret;
513}
514
Eric Anholt673a3942008-07-30 12:06:12 -0700515/**
516 * Reads data from the object referenced by handle.
517 *
518 * On error, the contents of *data are undefined.
519 */
520int
521i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000522 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700523{
524 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000525 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100526 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700527
Chris Wilson51311d02010-11-17 09:10:42 +0000528 if (args->size == 0)
529 return 0;
530
531 if (!access_ok(VERIFY_WRITE,
532 (char __user *)(uintptr_t)args->data_ptr,
533 args->size))
534 return -EFAULT;
535
Chris Wilson4f27b752010-10-14 15:26:45 +0100536 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100537 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100538 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700539
Chris Wilson05394f32010-11-08 19:18:58 +0000540 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000541 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100542 ret = -ENOENT;
543 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100544 }
Eric Anholt673a3942008-07-30 12:06:12 -0700545
Chris Wilson7dcd2492010-09-26 20:21:44 +0100546 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000547 if (args->offset > obj->base.size ||
548 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100549 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100550 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100551 }
552
Daniel Vetter1286ff72012-05-10 15:25:09 +0200553 /* prime objects have no backing filp to GEM pread/pwrite
554 * pages from.
555 */
556 if (!obj->base.filp) {
557 ret = -EINVAL;
558 goto out;
559 }
560
Chris Wilsondb53a302011-02-03 11:57:46 +0000561 trace_i915_gem_object_pread(obj, args->offset, args->size);
562
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200563 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700564
Chris Wilson35b62a82010-09-26 20:23:38 +0100565out:
Chris Wilson05394f32010-11-08 19:18:58 +0000566 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100567unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100568 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700569 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700570}
571
Keith Packard0839ccb2008-10-30 19:38:48 -0700572/* This is the fast write path which cannot handle
573 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700574 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700575
Keith Packard0839ccb2008-10-30 19:38:48 -0700576static inline int
577fast_user_write(struct io_mapping *mapping,
578 loff_t page_base, int page_offset,
579 char __user *user_data,
580 int length)
581{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700582 void __iomem *vaddr_atomic;
583 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700584 unsigned long unwritten;
585
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700586 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700587 /* We can use the cpu mem copy function because this is X86. */
588 vaddr = (void __force*)vaddr_atomic + page_offset;
589 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700590 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700591 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100592 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700593}
594
Eric Anholt3de09aa2009-03-09 09:42:23 -0700595/**
596 * This is the fast pwrite path, where we copy the data directly from the
597 * user into the GTT, uncached.
598 */
Eric Anholt673a3942008-07-30 12:06:12 -0700599static int
Chris Wilson05394f32010-11-08 19:18:58 +0000600i915_gem_gtt_pwrite_fast(struct drm_device *dev,
601 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700602 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000603 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700604{
Keith Packard0839ccb2008-10-30 19:38:48 -0700605 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700606 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700607 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700608 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200609 int page_offset, page_length, ret;
610
Chris Wilson86a1ee22012-08-11 15:41:04 +0100611 ret = i915_gem_object_pin(obj, 0, true, true);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200612 if (ret)
613 goto out;
614
615 ret = i915_gem_object_set_to_gtt_domain(obj, true);
616 if (ret)
617 goto out_unpin;
618
619 ret = i915_gem_object_put_fence(obj);
620 if (ret)
621 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700622
623 user_data = (char __user *) (uintptr_t) args->data_ptr;
624 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700625
Chris Wilson05394f32010-11-08 19:18:58 +0000626 offset = obj->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700627
628 while (remain > 0) {
629 /* Operation in this page
630 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700631 * page_base = page offset within aperture
632 * page_offset = offset within page
633 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700634 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100635 page_base = offset & PAGE_MASK;
636 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700637 page_length = remain;
638 if ((page_offset + remain) > PAGE_SIZE)
639 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700640
Keith Packard0839ccb2008-10-30 19:38:48 -0700641 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700642 * source page isn't available. Return the error and we'll
643 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700644 */
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100645 if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200646 page_offset, user_data, page_length)) {
647 ret = -EFAULT;
648 goto out_unpin;
649 }
Eric Anholt673a3942008-07-30 12:06:12 -0700650
Keith Packard0839ccb2008-10-30 19:38:48 -0700651 remain -= page_length;
652 user_data += page_length;
653 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700654 }
Eric Anholt673a3942008-07-30 12:06:12 -0700655
Daniel Vetter935aaa62012-03-25 19:47:35 +0200656out_unpin:
657 i915_gem_object_unpin(obj);
658out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700659 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700660}
661
Daniel Vetterd174bd62012-03-25 19:47:40 +0200662/* Per-page copy function for the shmem pwrite fastpath.
663 * Flushes invalid cachelines before writing to the target if
664 * needs_clflush_before is set and flushes out any written cachelines after
665 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700666static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200667shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
668 char __user *user_data,
669 bool page_do_bit17_swizzling,
670 bool needs_clflush_before,
671 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700672{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200673 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700674 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700675
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200676 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200677 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700678
Daniel Vetterd174bd62012-03-25 19:47:40 +0200679 vaddr = kmap_atomic(page);
680 if (needs_clflush_before)
681 drm_clflush_virt_range(vaddr + shmem_page_offset,
682 page_length);
683 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
684 user_data,
685 page_length);
686 if (needs_clflush_after)
687 drm_clflush_virt_range(vaddr + shmem_page_offset,
688 page_length);
689 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700690
Chris Wilson755d2212012-09-04 21:02:55 +0100691 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700692}
693
Daniel Vetterd174bd62012-03-25 19:47:40 +0200694/* Only difference to the fast-path function is that this can handle bit17
695 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700696static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200697shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
698 char __user *user_data,
699 bool page_do_bit17_swizzling,
700 bool needs_clflush_before,
701 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700702{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200703 char *vaddr;
704 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700705
Daniel Vetterd174bd62012-03-25 19:47:40 +0200706 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200707 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200708 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
709 page_length,
710 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200711 if (page_do_bit17_swizzling)
712 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100713 user_data,
714 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200715 else
716 ret = __copy_from_user(vaddr + shmem_page_offset,
717 user_data,
718 page_length);
719 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200720 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
721 page_length,
722 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200723 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100724
Chris Wilson755d2212012-09-04 21:02:55 +0100725 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700726}
727
Eric Anholt40123c12009-03-09 13:42:30 -0700728static int
Daniel Vettere244a442012-03-25 19:47:28 +0200729i915_gem_shmem_pwrite(struct drm_device *dev,
730 struct drm_i915_gem_object *obj,
731 struct drm_i915_gem_pwrite *args,
732 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700733{
Eric Anholt40123c12009-03-09 13:42:30 -0700734 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100735 loff_t offset;
736 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100737 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100738 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200739 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200740 int needs_clflush_after = 0;
741 int needs_clflush_before = 0;
Chris Wilson9da3da62012-06-01 15:20:22 +0100742 int i;
743 struct scatterlist *sg;
Eric Anholt40123c12009-03-09 13:42:30 -0700744
Daniel Vetter8c599672011-12-14 13:57:31 +0100745 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholt40123c12009-03-09 13:42:30 -0700746 remain = args->size;
747
Daniel Vetter8c599672011-12-14 13:57:31 +0100748 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700749
Daniel Vetter58642882012-03-25 19:47:37 +0200750 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
751 /* If we're not in the cpu write domain, set ourself into the gtt
752 * write domain and manually flush cachelines (if required). This
753 * optimizes for the case when the gpu will use the data
754 * right away and we therefore have to clflush anyway. */
755 if (obj->cache_level == I915_CACHE_NONE)
756 needs_clflush_after = 1;
Chris Wilson6c085a72012-08-20 11:40:46 +0200757 if (obj->gtt_space) {
758 ret = i915_gem_object_set_to_gtt_domain(obj, true);
759 if (ret)
760 return ret;
761 }
Daniel Vetter58642882012-03-25 19:47:37 +0200762 }
763 /* Same trick applies for invalidate partially written cachelines before
764 * writing. */
765 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
766 && obj->cache_level == I915_CACHE_NONE)
767 needs_clflush_before = 1;
768
Chris Wilson755d2212012-09-04 21:02:55 +0100769 ret = i915_gem_object_get_pages(obj);
770 if (ret)
771 return ret;
772
773 i915_gem_object_pin_pages(obj);
774
Eric Anholt40123c12009-03-09 13:42:30 -0700775 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000776 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700777
Chris Wilson9da3da62012-06-01 15:20:22 +0100778 for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100779 struct page *page;
Daniel Vetter58642882012-03-25 19:47:37 +0200780 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100781
Chris Wilson9da3da62012-06-01 15:20:22 +0100782 if (i < offset >> PAGE_SHIFT)
783 continue;
784
785 if (remain <= 0)
786 break;
787
Eric Anholt40123c12009-03-09 13:42:30 -0700788 /* Operation in this page
789 *
Eric Anholt40123c12009-03-09 13:42:30 -0700790 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700791 * page_length = bytes to copy for this page
792 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100793 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700794
795 page_length = remain;
796 if ((shmem_page_offset + page_length) > PAGE_SIZE)
797 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700798
Daniel Vetter58642882012-03-25 19:47:37 +0200799 /* If we don't overwrite a cacheline completely we need to be
800 * careful to have up-to-date data by first clflushing. Don't
801 * overcomplicate things and flush the entire patch. */
802 partial_cacheline_write = needs_clflush_before &&
803 ((shmem_page_offset | page_length)
804 & (boot_cpu_data.x86_clflush_size - 1));
805
Chris Wilson9da3da62012-06-01 15:20:22 +0100806 page = sg_page(sg);
Daniel Vetter8c599672011-12-14 13:57:31 +0100807 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
808 (page_to_phys(page) & (1 << 17)) != 0;
809
Daniel Vetterd174bd62012-03-25 19:47:40 +0200810 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
811 user_data, page_do_bit17_swizzling,
812 partial_cacheline_write,
813 needs_clflush_after);
814 if (ret == 0)
815 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700816
Daniel Vettere244a442012-03-25 19:47:28 +0200817 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200818 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200819 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
820 user_data, page_do_bit17_swizzling,
821 partial_cacheline_write,
822 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700823
Daniel Vettere244a442012-03-25 19:47:28 +0200824 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100825
Daniel Vettere244a442012-03-25 19:47:28 +0200826next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100827 set_page_dirty(page);
828 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100829
Chris Wilson755d2212012-09-04 21:02:55 +0100830 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100831 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100832
Eric Anholt40123c12009-03-09 13:42:30 -0700833 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100834 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700835 offset += page_length;
836 }
837
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100838out:
Chris Wilson755d2212012-09-04 21:02:55 +0100839 i915_gem_object_unpin_pages(obj);
840
Daniel Vettere244a442012-03-25 19:47:28 +0200841 if (hit_slowpath) {
842 /* Fixup: Kill any reinstated backing storage pages */
843 if (obj->madv == __I915_MADV_PURGED)
844 i915_gem_object_truncate(obj);
845 /* and flush dirty cachelines in case the object isn't in the cpu write
846 * domain anymore. */
847 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
848 i915_gem_clflush_object(obj);
849 intel_gtt_chipset_flush();
850 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100851 }
Eric Anholt40123c12009-03-09 13:42:30 -0700852
Daniel Vetter58642882012-03-25 19:47:37 +0200853 if (needs_clflush_after)
854 intel_gtt_chipset_flush();
855
Eric Anholt40123c12009-03-09 13:42:30 -0700856 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700857}
858
859/**
860 * Writes data to the object referenced by handle.
861 *
862 * On error, the contents of the buffer that were to be modified are undefined.
863 */
864int
865i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100866 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700867{
868 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000869 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000870 int ret;
871
872 if (args->size == 0)
873 return 0;
874
875 if (!access_ok(VERIFY_READ,
876 (char __user *)(uintptr_t)args->data_ptr,
877 args->size))
878 return -EFAULT;
879
Daniel Vetterf56f8212012-03-25 19:47:41 +0200880 ret = fault_in_multipages_readable((char __user *)(uintptr_t)args->data_ptr,
881 args->size);
Chris Wilson51311d02010-11-17 09:10:42 +0000882 if (ret)
883 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700884
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100885 ret = i915_mutex_lock_interruptible(dev);
886 if (ret)
887 return ret;
888
Chris Wilson05394f32010-11-08 19:18:58 +0000889 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000890 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100891 ret = -ENOENT;
892 goto unlock;
893 }
Eric Anholt673a3942008-07-30 12:06:12 -0700894
Chris Wilson7dcd2492010-09-26 20:21:44 +0100895 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000896 if (args->offset > obj->base.size ||
897 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100898 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100899 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100900 }
901
Daniel Vetter1286ff72012-05-10 15:25:09 +0200902 /* prime objects have no backing filp to GEM pread/pwrite
903 * pages from.
904 */
905 if (!obj->base.filp) {
906 ret = -EINVAL;
907 goto out;
908 }
909
Chris Wilsondb53a302011-02-03 11:57:46 +0000910 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
911
Daniel Vetter935aaa62012-03-25 19:47:35 +0200912 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700913 /* We can only do the GTT pwrite on untiled buffers, as otherwise
914 * it would end up going through the fenced access, and we'll get
915 * different detiling behavior between reading and writing.
916 * pread/pwrite currently are reading and writing from the CPU
917 * perspective, requiring manual detiling by the client.
918 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100919 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100920 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100921 goto out;
922 }
923
Chris Wilson86a1ee22012-08-11 15:41:04 +0100924 if (obj->cache_level == I915_CACHE_NONE &&
Daniel Vetterc07496f2012-04-13 15:51:51 +0200925 obj->tiling_mode == I915_TILING_NONE &&
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100926 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100927 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200928 /* Note that the gtt paths might fail with non-page-backed user
929 * pointers (e.g. gtt mappings when moving data between
930 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700931 }
Eric Anholt673a3942008-07-30 12:06:12 -0700932
Chris Wilson86a1ee22012-08-11 15:41:04 +0100933 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200934 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100935
Chris Wilson35b62a82010-09-26 20:23:38 +0100936out:
Chris Wilson05394f32010-11-08 19:18:58 +0000937 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100938unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100939 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700940 return ret;
941}
942
Chris Wilsonb3612372012-08-24 09:35:08 +0100943int
944i915_gem_check_wedge(struct drm_i915_private *dev_priv,
945 bool interruptible)
946{
947 if (atomic_read(&dev_priv->mm.wedged)) {
948 struct completion *x = &dev_priv->error_completion;
949 bool recovery_complete;
950 unsigned long flags;
951
952 /* Give the error handler a chance to run. */
953 spin_lock_irqsave(&x->wait.lock, flags);
954 recovery_complete = x->done > 0;
955 spin_unlock_irqrestore(&x->wait.lock, flags);
956
957 /* Non-interruptible callers can't handle -EAGAIN, hence return
958 * -EIO unconditionally for these. */
959 if (!interruptible)
960 return -EIO;
961
962 /* Recovery complete, but still wedged means reset failure. */
963 if (recovery_complete)
964 return -EIO;
965
966 return -EAGAIN;
967 }
968
969 return 0;
970}
971
972/*
973 * Compare seqno against outstanding lazy request. Emit a request if they are
974 * equal.
975 */
976static int
977i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
978{
979 int ret;
980
981 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
982
983 ret = 0;
984 if (seqno == ring->outstanding_lazy_request)
985 ret = i915_add_request(ring, NULL, NULL);
986
987 return ret;
988}
989
990/**
991 * __wait_seqno - wait until execution of seqno has finished
992 * @ring: the ring expected to report seqno
993 * @seqno: duh!
994 * @interruptible: do an interruptible wait (normally yes)
995 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
996 *
997 * Returns 0 if the seqno was found within the alloted time. Else returns the
998 * errno with remaining time filled in timeout argument.
999 */
1000static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
1001 bool interruptible, struct timespec *timeout)
1002{
1003 drm_i915_private_t *dev_priv = ring->dev->dev_private;
1004 struct timespec before, now, wait_time={1,0};
1005 unsigned long timeout_jiffies;
1006 long end;
1007 bool wait_forever = true;
1008 int ret;
1009
1010 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
1011 return 0;
1012
1013 trace_i915_gem_request_wait_begin(ring, seqno);
1014
1015 if (timeout != NULL) {
1016 wait_time = *timeout;
1017 wait_forever = false;
1018 }
1019
1020 timeout_jiffies = timespec_to_jiffies(&wait_time);
1021
1022 if (WARN_ON(!ring->irq_get(ring)))
1023 return -ENODEV;
1024
1025 /* Record current time in case interrupted by signal, or wedged * */
1026 getrawmonotonic(&before);
1027
1028#define EXIT_COND \
1029 (i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
1030 atomic_read(&dev_priv->mm.wedged))
1031 do {
1032 if (interruptible)
1033 end = wait_event_interruptible_timeout(ring->irq_queue,
1034 EXIT_COND,
1035 timeout_jiffies);
1036 else
1037 end = wait_event_timeout(ring->irq_queue, EXIT_COND,
1038 timeout_jiffies);
1039
1040 ret = i915_gem_check_wedge(dev_priv, interruptible);
1041 if (ret)
1042 end = ret;
1043 } while (end == 0 && wait_forever);
1044
1045 getrawmonotonic(&now);
1046
1047 ring->irq_put(ring);
1048 trace_i915_gem_request_wait_end(ring, seqno);
1049#undef EXIT_COND
1050
1051 if (timeout) {
1052 struct timespec sleep_time = timespec_sub(now, before);
1053 *timeout = timespec_sub(*timeout, sleep_time);
1054 }
1055
1056 switch (end) {
1057 case -EIO:
1058 case -EAGAIN: /* Wedged */
1059 case -ERESTARTSYS: /* Signal */
1060 return (int)end;
1061 case 0: /* Timeout */
1062 if (timeout)
1063 set_normalized_timespec(timeout, 0, 0);
1064 return -ETIME;
1065 default: /* Completed */
1066 WARN_ON(end < 0); /* We're not aware of other errors */
1067 return 0;
1068 }
1069}
1070
1071/**
1072 * Waits for a sequence number to be signaled, and cleans up the
1073 * request and object lists appropriately for that event.
1074 */
1075int
1076i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
1077{
1078 struct drm_device *dev = ring->dev;
1079 struct drm_i915_private *dev_priv = dev->dev_private;
1080 bool interruptible = dev_priv->mm.interruptible;
1081 int ret;
1082
1083 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1084 BUG_ON(seqno == 0);
1085
1086 ret = i915_gem_check_wedge(dev_priv, interruptible);
1087 if (ret)
1088 return ret;
1089
1090 ret = i915_gem_check_olr(ring, seqno);
1091 if (ret)
1092 return ret;
1093
1094 return __wait_seqno(ring, seqno, interruptible, NULL);
1095}
1096
1097/**
1098 * Ensures that all rendering to the object has completed and the object is
1099 * safe to unbind from the GTT or access from the CPU.
1100 */
1101static __must_check int
1102i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1103 bool readonly)
1104{
1105 struct intel_ring_buffer *ring = obj->ring;
1106 u32 seqno;
1107 int ret;
1108
1109 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1110 if (seqno == 0)
1111 return 0;
1112
1113 ret = i915_wait_seqno(ring, seqno);
1114 if (ret)
1115 return ret;
1116
1117 i915_gem_retire_requests_ring(ring);
1118
1119 /* Manually manage the write flush as we may have not yet
1120 * retired the buffer.
1121 */
1122 if (obj->last_write_seqno &&
1123 i915_seqno_passed(seqno, obj->last_write_seqno)) {
1124 obj->last_write_seqno = 0;
1125 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1126 }
1127
1128 return 0;
1129}
1130
Chris Wilson3236f572012-08-24 09:35:09 +01001131/* A nonblocking variant of the above wait. This is a highly dangerous routine
1132 * as the object state may change during this call.
1133 */
1134static __must_check int
1135i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
1136 bool readonly)
1137{
1138 struct drm_device *dev = obj->base.dev;
1139 struct drm_i915_private *dev_priv = dev->dev_private;
1140 struct intel_ring_buffer *ring = obj->ring;
1141 u32 seqno;
1142 int ret;
1143
1144 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1145 BUG_ON(!dev_priv->mm.interruptible);
1146
1147 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1148 if (seqno == 0)
1149 return 0;
1150
1151 ret = i915_gem_check_wedge(dev_priv, true);
1152 if (ret)
1153 return ret;
1154
1155 ret = i915_gem_check_olr(ring, seqno);
1156 if (ret)
1157 return ret;
1158
1159 mutex_unlock(&dev->struct_mutex);
1160 ret = __wait_seqno(ring, seqno, true, NULL);
1161 mutex_lock(&dev->struct_mutex);
1162
1163 i915_gem_retire_requests_ring(ring);
1164
1165 /* Manually manage the write flush as we may have not yet
1166 * retired the buffer.
1167 */
1168 if (obj->last_write_seqno &&
1169 i915_seqno_passed(seqno, obj->last_write_seqno)) {
1170 obj->last_write_seqno = 0;
1171 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1172 }
1173
1174 return ret;
1175}
1176
Eric Anholt673a3942008-07-30 12:06:12 -07001177/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001178 * Called when user space prepares to use an object with the CPU, either
1179 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001180 */
1181int
1182i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001183 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001184{
1185 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001186 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001187 uint32_t read_domains = args->read_domains;
1188 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001189 int ret;
1190
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001191 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001192 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001193 return -EINVAL;
1194
Chris Wilson21d509e2009-06-06 09:46:02 +01001195 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001196 return -EINVAL;
1197
1198 /* Having something in the write domain implies it's in the read
1199 * domain, and only that read domain. Enforce that in the request.
1200 */
1201 if (write_domain != 0 && read_domains != write_domain)
1202 return -EINVAL;
1203
Chris Wilson76c1dec2010-09-25 11:22:51 +01001204 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001205 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001206 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001207
Chris Wilson05394f32010-11-08 19:18:58 +00001208 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001209 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001210 ret = -ENOENT;
1211 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001212 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001213
Chris Wilson3236f572012-08-24 09:35:09 +01001214 /* Try to flush the object off the GPU without holding the lock.
1215 * We will repeat the flush holding the lock in the normal manner
1216 * to catch cases where we are gazumped.
1217 */
1218 ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
1219 if (ret)
1220 goto unref;
1221
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001222 if (read_domains & I915_GEM_DOMAIN_GTT) {
1223 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001224
1225 /* Silently promote "you're not bound, there was nothing to do"
1226 * to success, since the client was just asking us to
1227 * make sure everything was done.
1228 */
1229 if (ret == -EINVAL)
1230 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001231 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001232 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001233 }
1234
Chris Wilson3236f572012-08-24 09:35:09 +01001235unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001236 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001237unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001238 mutex_unlock(&dev->struct_mutex);
1239 return ret;
1240}
1241
1242/**
1243 * Called when user space has done writes to this buffer
1244 */
1245int
1246i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001247 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001248{
1249 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001250 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001251 int ret = 0;
1252
Chris Wilson76c1dec2010-09-25 11:22:51 +01001253 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001254 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001255 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001256
Chris Wilson05394f32010-11-08 19:18:58 +00001257 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001258 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001259 ret = -ENOENT;
1260 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001261 }
1262
Eric Anholt673a3942008-07-30 12:06:12 -07001263 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +00001264 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001265 i915_gem_object_flush_cpu_write_domain(obj);
1266
Chris Wilson05394f32010-11-08 19:18:58 +00001267 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001268unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001269 mutex_unlock(&dev->struct_mutex);
1270 return ret;
1271}
1272
1273/**
1274 * Maps the contents of an object, returning the address it is mapped
1275 * into.
1276 *
1277 * While the mapping holds a reference on the contents of the object, it doesn't
1278 * imply a ref on the object itself.
1279 */
1280int
1281i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001282 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001283{
1284 struct drm_i915_gem_mmap *args = data;
1285 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001286 unsigned long addr;
1287
Chris Wilson05394f32010-11-08 19:18:58 +00001288 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001289 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001290 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001291
Daniel Vetter1286ff72012-05-10 15:25:09 +02001292 /* prime objects have no backing filp to GEM mmap
1293 * pages from.
1294 */
1295 if (!obj->filp) {
1296 drm_gem_object_unreference_unlocked(obj);
1297 return -EINVAL;
1298 }
1299
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001300 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001301 PROT_READ | PROT_WRITE, MAP_SHARED,
1302 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001303 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001304 if (IS_ERR((void *)addr))
1305 return addr;
1306
1307 args->addr_ptr = (uint64_t) addr;
1308
1309 return 0;
1310}
1311
Jesse Barnesde151cf2008-11-12 10:03:55 -08001312/**
1313 * i915_gem_fault - fault a page into the GTT
1314 * vma: VMA in question
1315 * vmf: fault info
1316 *
1317 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1318 * from userspace. The fault handler takes care of binding the object to
1319 * the GTT (if needed), allocating and programming a fence register (again,
1320 * only if needed based on whether the old reg is still valid or the object
1321 * is tiled) and inserting a new PTE into the faulting process.
1322 *
1323 * Note that the faulting process may involve evicting existing objects
1324 * from the GTT and/or fence registers to make room. So performance may
1325 * suffer if the GTT working set is large or there are few fence registers
1326 * left.
1327 */
1328int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1329{
Chris Wilson05394f32010-11-08 19:18:58 +00001330 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1331 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001332 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001333 pgoff_t page_offset;
1334 unsigned long pfn;
1335 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001336 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001337
1338 /* We don't use vmf->pgoff since that has the fake offset */
1339 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1340 PAGE_SHIFT;
1341
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001342 ret = i915_mutex_lock_interruptible(dev);
1343 if (ret)
1344 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001345
Chris Wilsondb53a302011-02-03 11:57:46 +00001346 trace_i915_gem_object_fault(obj, page_offset, true, write);
1347
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001348 /* Now bind it into the GTT if needed */
Chris Wilson919926a2010-11-12 13:42:53 +00001349 if (!obj->map_and_fenceable) {
1350 ret = i915_gem_object_unbind(obj);
1351 if (ret)
1352 goto unlock;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001353 }
Chris Wilson05394f32010-11-08 19:18:58 +00001354 if (!obj->gtt_space) {
Chris Wilson86a1ee22012-08-11 15:41:04 +01001355 ret = i915_gem_object_bind_to_gtt(obj, 0, true, false);
Chris Wilsonc7150892009-09-23 00:43:56 +01001356 if (ret)
1357 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001358
Eric Anholte92d03b2011-06-14 16:43:09 -07001359 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1360 if (ret)
1361 goto unlock;
1362 }
Chris Wilson4a684a42010-10-28 14:44:08 +01001363
Daniel Vetter74898d72012-02-15 23:50:22 +01001364 if (!obj->has_global_gtt_mapping)
1365 i915_gem_gtt_bind_object(obj, obj->cache_level);
1366
Chris Wilson06d98132012-04-17 15:31:24 +01001367 ret = i915_gem_object_get_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001368 if (ret)
1369 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001370
Chris Wilson05394f32010-11-08 19:18:58 +00001371 if (i915_gem_object_is_inactive(obj))
1372 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilson7d1c4802010-08-07 21:45:03 +01001373
Chris Wilson6299f992010-11-24 12:23:44 +00001374 obj->fault_mappable = true;
1375
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001376 pfn = ((dev_priv->mm.gtt_base_addr + obj->gtt_offset) >> PAGE_SHIFT) +
Jesse Barnesde151cf2008-11-12 10:03:55 -08001377 page_offset;
1378
1379 /* Finally, remap it using the new GTT offset */
1380 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc7150892009-09-23 00:43:56 +01001381unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001382 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001383out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001384 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001385 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001386 /* If this -EIO is due to a gpu hang, give the reset code a
1387 * chance to clean up the mess. Otherwise return the proper
1388 * SIGBUS. */
1389 if (!atomic_read(&dev_priv->mm.wedged))
1390 return VM_FAULT_SIGBUS;
Chris Wilson045e7692010-11-07 09:18:22 +00001391 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001392 /* Give the error handler a chance to run and move the
1393 * objects off the GPU active list. Next time we service the
1394 * fault, we should be able to transition the page into the
1395 * GTT without touching the GPU (and so avoid further
1396 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1397 * with coherency, just lost writes.
1398 */
Chris Wilson045e7692010-11-07 09:18:22 +00001399 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001400 case 0:
1401 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001402 case -EINTR:
Chris Wilsonc7150892009-09-23 00:43:56 +01001403 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001404 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001405 return VM_FAULT_OOM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001406 default:
Chris Wilsonc7150892009-09-23 00:43:56 +01001407 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001408 }
1409}
1410
1411/**
Chris Wilson901782b2009-07-10 08:18:50 +01001412 * i915_gem_release_mmap - remove physical page mappings
1413 * @obj: obj in question
1414 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001415 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001416 * relinquish ownership of the pages back to the system.
1417 *
1418 * It is vital that we remove the page mapping if we have mapped a tiled
1419 * object through the GTT and then lose the fence register due to
1420 * resource pressure. Similarly if the object has been moved out of the
1421 * aperture, than pages mapped into userspace must be revoked. Removing the
1422 * mapping will then trigger a page fault on the next user access, allowing
1423 * fixup by i915_gem_fault().
1424 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001425void
Chris Wilson05394f32010-11-08 19:18:58 +00001426i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001427{
Chris Wilson6299f992010-11-24 12:23:44 +00001428 if (!obj->fault_mappable)
1429 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001430
Chris Wilsonf6e47882011-03-20 21:09:12 +00001431 if (obj->base.dev->dev_mapping)
1432 unmap_mapping_range(obj->base.dev->dev_mapping,
1433 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1434 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001435
Chris Wilson6299f992010-11-24 12:23:44 +00001436 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001437}
1438
Chris Wilson92b88ae2010-11-09 11:47:32 +00001439static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001440i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001441{
Chris Wilsone28f8712011-07-18 13:11:49 -07001442 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001443
1444 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001445 tiling_mode == I915_TILING_NONE)
1446 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001447
1448 /* Previous chips need a power-of-two fence region when tiling */
1449 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001450 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001451 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001452 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001453
Chris Wilsone28f8712011-07-18 13:11:49 -07001454 while (gtt_size < size)
1455 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001456
Chris Wilsone28f8712011-07-18 13:11:49 -07001457 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001458}
1459
Jesse Barnesde151cf2008-11-12 10:03:55 -08001460/**
1461 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1462 * @obj: object to check
1463 *
1464 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001465 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001466 */
1467static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001468i915_gem_get_gtt_alignment(struct drm_device *dev,
1469 uint32_t size,
1470 int tiling_mode)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001471{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001472 /*
1473 * Minimum alignment is 4k (GTT page size), but might be greater
1474 * if a fence register is needed for the object.
1475 */
Chris Wilsona00b10c2010-09-24 21:15:47 +01001476 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001477 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001478 return 4096;
1479
1480 /*
1481 * Previous chips need to be aligned to the size of the smallest
1482 * fence register that can contain the object.
1483 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001484 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001485}
1486
Daniel Vetter5e783302010-11-14 22:32:36 +01001487/**
1488 * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
1489 * unfenced object
Chris Wilsone28f8712011-07-18 13:11:49 -07001490 * @dev: the device
1491 * @size: size of the object
1492 * @tiling_mode: tiling mode of the object
Daniel Vetter5e783302010-11-14 22:32:36 +01001493 *
1494 * Return the required GTT alignment for an object, only taking into account
1495 * unfenced tiled surface requirements.
1496 */
Chris Wilson467cffb2011-03-07 10:42:03 +00001497uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001498i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1499 uint32_t size,
1500 int tiling_mode)
Daniel Vetter5e783302010-11-14 22:32:36 +01001501{
Daniel Vetter5e783302010-11-14 22:32:36 +01001502 /*
1503 * Minimum alignment is 4k (GTT page size) for sane hw.
1504 */
1505 if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001506 tiling_mode == I915_TILING_NONE)
Daniel Vetter5e783302010-11-14 22:32:36 +01001507 return 4096;
1508
Chris Wilsone28f8712011-07-18 13:11:49 -07001509 /* Previous hardware however needs to be aligned to a power-of-two
1510 * tile height. The simplest method for determining this is to reuse
1511 * the power-of-tile object size.
Daniel Vetter5e783302010-11-14 22:32:36 +01001512 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001513 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Daniel Vetter5e783302010-11-14 22:32:36 +01001514}
1515
Chris Wilsond8cb5082012-08-11 15:41:03 +01001516static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1517{
1518 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1519 int ret;
1520
1521 if (obj->base.map_list.map)
1522 return 0;
1523
1524 ret = drm_gem_create_mmap_offset(&obj->base);
1525 if (ret != -ENOSPC)
1526 return ret;
1527
1528 /* Badly fragmented mmap space? The only way we can recover
1529 * space is by destroying unwanted objects. We can't randomly release
1530 * mmap_offsets as userspace expects them to be persistent for the
1531 * lifetime of the objects. The closest we can is to release the
1532 * offsets on purgeable objects by truncating it and marking it purged,
1533 * which prevents userspace from ever using that object again.
1534 */
1535 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1536 ret = drm_gem_create_mmap_offset(&obj->base);
1537 if (ret != -ENOSPC)
1538 return ret;
1539
1540 i915_gem_shrink_all(dev_priv);
1541 return drm_gem_create_mmap_offset(&obj->base);
1542}
1543
1544static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1545{
1546 if (!obj->base.map_list.map)
1547 return;
1548
1549 drm_gem_free_mmap_offset(&obj->base);
1550}
1551
Jesse Barnesde151cf2008-11-12 10:03:55 -08001552int
Dave Airlieff72145b2011-02-07 12:16:14 +10001553i915_gem_mmap_gtt(struct drm_file *file,
1554 struct drm_device *dev,
1555 uint32_t handle,
1556 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001557{
Chris Wilsonda761a62010-10-27 17:37:08 +01001558 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001559 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001560 int ret;
1561
Chris Wilson76c1dec2010-09-25 11:22:51 +01001562 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001563 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001564 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001565
Dave Airlieff72145b2011-02-07 12:16:14 +10001566 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001567 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001568 ret = -ENOENT;
1569 goto unlock;
1570 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001571
Chris Wilson05394f32010-11-08 19:18:58 +00001572 if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001573 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001574 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001575 }
1576
Chris Wilson05394f32010-11-08 19:18:58 +00001577 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001578 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001579 ret = -EINVAL;
1580 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001581 }
1582
Chris Wilsond8cb5082012-08-11 15:41:03 +01001583 ret = i915_gem_object_create_mmap_offset(obj);
1584 if (ret)
1585 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001586
Dave Airlieff72145b2011-02-07 12:16:14 +10001587 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001588
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001589out:
Chris Wilson05394f32010-11-08 19:18:58 +00001590 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001591unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001592 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001593 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001594}
1595
Dave Airlieff72145b2011-02-07 12:16:14 +10001596/**
1597 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1598 * @dev: DRM device
1599 * @data: GTT mapping ioctl data
1600 * @file: GEM object info
1601 *
1602 * Simply returns the fake offset to userspace so it can mmap it.
1603 * The mmap call will end up in drm_gem_mmap(), which will set things
1604 * up so we can get faults in the handler above.
1605 *
1606 * The fault handler will take care of binding the object into the GTT
1607 * (since it may have been evicted to make room for something), allocating
1608 * a fence register, and mapping the appropriate aperture address into
1609 * userspace.
1610 */
1611int
1612i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1613 struct drm_file *file)
1614{
1615 struct drm_i915_gem_mmap_gtt *args = data;
1616
Dave Airlieff72145b2011-02-07 12:16:14 +10001617 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1618}
1619
Daniel Vetter225067e2012-08-20 10:23:20 +02001620/* Immediately discard the backing storage */
1621static void
1622i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001623{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001624 struct inode *inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001625
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001626 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001627
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001628 if (obj->base.filp == NULL)
1629 return;
1630
Daniel Vetter225067e2012-08-20 10:23:20 +02001631 /* Our goal here is to return as much of the memory as
1632 * is possible back to the system as we are called from OOM.
1633 * To do this we must instruct the shmfs to drop all of its
1634 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001635 */
Chris Wilson05394f32010-11-08 19:18:58 +00001636 inode = obj->base.filp->f_path.dentry->d_inode;
Daniel Vetter225067e2012-08-20 10:23:20 +02001637 shmem_truncate_range(inode, 0, (loff_t)-1);
Hugh Dickins5949eac2011-06-27 16:18:18 -07001638
Daniel Vetter225067e2012-08-20 10:23:20 +02001639 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001640}
1641
Daniel Vetter225067e2012-08-20 10:23:20 +02001642static inline int
1643i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1644{
1645 return obj->madv == I915_MADV_DONTNEED;
1646}
1647
Chris Wilson37e680a2012-06-07 15:38:42 +01001648static void
Chris Wilson05394f32010-11-08 19:18:58 +00001649i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001650{
Chris Wilson05394f32010-11-08 19:18:58 +00001651 int page_count = obj->base.size / PAGE_SIZE;
Chris Wilson9da3da62012-06-01 15:20:22 +01001652 struct scatterlist *sg;
Chris Wilson6c085a72012-08-20 11:40:46 +02001653 int ret, i;
Eric Anholt673a3942008-07-30 12:06:12 -07001654
Chris Wilson05394f32010-11-08 19:18:58 +00001655 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001656
Chris Wilson6c085a72012-08-20 11:40:46 +02001657 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1658 if (ret) {
1659 /* In the event of a disaster, abandon all caches and
1660 * hope for the best.
1661 */
1662 WARN_ON(ret != -EIO);
1663 i915_gem_clflush_object(obj);
1664 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1665 }
1666
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001667 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001668 i915_gem_object_save_bit_17_swizzle(obj);
1669
Chris Wilson05394f32010-11-08 19:18:58 +00001670 if (obj->madv == I915_MADV_DONTNEED)
1671 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001672
Chris Wilson9da3da62012-06-01 15:20:22 +01001673 for_each_sg(obj->pages->sgl, sg, page_count, i) {
1674 struct page *page = sg_page(sg);
1675
Chris Wilson05394f32010-11-08 19:18:58 +00001676 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001677 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001678
Chris Wilson05394f32010-11-08 19:18:58 +00001679 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001680 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001681
Chris Wilson9da3da62012-06-01 15:20:22 +01001682 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001683 }
Chris Wilson05394f32010-11-08 19:18:58 +00001684 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001685
Chris Wilson9da3da62012-06-01 15:20:22 +01001686 sg_free_table(obj->pages);
1687 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001688}
1689
1690static int
1691i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1692{
1693 const struct drm_i915_gem_object_ops *ops = obj->ops;
1694
Chris Wilson2f745ad2012-09-04 21:02:58 +01001695 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001696 return 0;
1697
1698 BUG_ON(obj->gtt_space);
1699
Chris Wilsona5570172012-09-04 21:02:54 +01001700 if (obj->pages_pin_count)
1701 return -EBUSY;
1702
Chris Wilson37e680a2012-06-07 15:38:42 +01001703 ops->put_pages(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001704 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001705
1706 list_del(&obj->gtt_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02001707 if (i915_gem_object_is_purgeable(obj))
1708 i915_gem_object_truncate(obj);
1709
1710 return 0;
1711}
1712
1713static long
1714i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1715{
1716 struct drm_i915_gem_object *obj, *next;
1717 long count = 0;
1718
1719 list_for_each_entry_safe(obj, next,
1720 &dev_priv->mm.unbound_list,
1721 gtt_list) {
1722 if (i915_gem_object_is_purgeable(obj) &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001723 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001724 count += obj->base.size >> PAGE_SHIFT;
1725 if (count >= target)
1726 return count;
1727 }
1728 }
1729
1730 list_for_each_entry_safe(obj, next,
1731 &dev_priv->mm.inactive_list,
1732 mm_list) {
1733 if (i915_gem_object_is_purgeable(obj) &&
1734 i915_gem_object_unbind(obj) == 0 &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001735 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001736 count += obj->base.size >> PAGE_SHIFT;
1737 if (count >= target)
1738 return count;
1739 }
1740 }
1741
1742 return count;
1743}
1744
1745static void
1746i915_gem_shrink_all(struct drm_i915_private *dev_priv)
1747{
1748 struct drm_i915_gem_object *obj, *next;
1749
1750 i915_gem_evict_everything(dev_priv->dev);
1751
1752 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list, gtt_list)
Chris Wilson37e680a2012-06-07 15:38:42 +01001753 i915_gem_object_put_pages(obj);
Daniel Vetter225067e2012-08-20 10:23:20 +02001754}
1755
Chris Wilson37e680a2012-06-07 15:38:42 +01001756static int
Chris Wilson6c085a72012-08-20 11:40:46 +02001757i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001758{
Chris Wilson6c085a72012-08-20 11:40:46 +02001759 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001760 int page_count, i;
1761 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01001762 struct sg_table *st;
1763 struct scatterlist *sg;
Eric Anholt673a3942008-07-30 12:06:12 -07001764 struct page *page;
Chris Wilson6c085a72012-08-20 11:40:46 +02001765 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07001766
Chris Wilson6c085a72012-08-20 11:40:46 +02001767 /* Assert that the object is not currently in any GPU domain. As it
1768 * wasn't in the GTT, there shouldn't be any way it could have been in
1769 * a GPU cache
1770 */
1771 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
1772 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
1773
Chris Wilson9da3da62012-06-01 15:20:22 +01001774 st = kmalloc(sizeof(*st), GFP_KERNEL);
1775 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07001776 return -ENOMEM;
1777
Chris Wilson9da3da62012-06-01 15:20:22 +01001778 page_count = obj->base.size / PAGE_SIZE;
1779 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
1780 sg_free_table(st);
1781 kfree(st);
1782 return -ENOMEM;
1783 }
1784
1785 /* Get the list of pages out of our struct file. They'll be pinned
1786 * at this point until we release them.
1787 *
1788 * Fail silently without starting the shrinker
1789 */
Chris Wilson6c085a72012-08-20 11:40:46 +02001790 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
1791 gfp = mapping_gfp_mask(mapping);
Sedat Dilekd7c3b932012-08-27 14:02:37 +02001792 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Chris Wilson6c085a72012-08-20 11:40:46 +02001793 gfp &= ~(__GFP_IO | __GFP_WAIT);
Chris Wilson9da3da62012-06-01 15:20:22 +01001794 for_each_sg(st->sgl, sg, page_count, i) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001795 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1796 if (IS_ERR(page)) {
1797 i915_gem_purge(dev_priv, page_count);
1798 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1799 }
1800 if (IS_ERR(page)) {
1801 /* We've tried hard to allocate the memory by reaping
1802 * our own buffer, now let the real VM do its job and
1803 * go down in flames if truly OOM.
1804 */
Sedat Dilekd7c3b932012-08-27 14:02:37 +02001805 gfp &= ~(__GFP_NORETRY | __GFP_NOWARN);
Chris Wilson6c085a72012-08-20 11:40:46 +02001806 gfp |= __GFP_IO | __GFP_WAIT;
1807
1808 i915_gem_shrink_all(dev_priv);
1809 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1810 if (IS_ERR(page))
1811 goto err_pages;
1812
Sedat Dilekd7c3b932012-08-27 14:02:37 +02001813 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Chris Wilson6c085a72012-08-20 11:40:46 +02001814 gfp &= ~(__GFP_IO | __GFP_WAIT);
1815 }
Eric Anholt673a3942008-07-30 12:06:12 -07001816
Chris Wilson9da3da62012-06-01 15:20:22 +01001817 sg_set_page(sg, page, PAGE_SIZE, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07001818 }
1819
1820 if (i915_gem_object_needs_bit17_swizzle(obj))
1821 i915_gem_object_do_bit_17_swizzle(obj);
1822
Chris Wilson9da3da62012-06-01 15:20:22 +01001823 obj->pages = st;
Eric Anholt673a3942008-07-30 12:06:12 -07001824 return 0;
1825
1826err_pages:
Chris Wilson9da3da62012-06-01 15:20:22 +01001827 for_each_sg(st->sgl, sg, i, page_count)
1828 page_cache_release(sg_page(sg));
1829 sg_free_table(st);
1830 kfree(st);
Eric Anholt673a3942008-07-30 12:06:12 -07001831 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001832}
1833
Chris Wilson37e680a2012-06-07 15:38:42 +01001834/* Ensure that the associated pages are gathered from the backing storage
1835 * and pinned into our object. i915_gem_object_get_pages() may be called
1836 * multiple times before they are released by a single call to
1837 * i915_gem_object_put_pages() - once the pages are no longer referenced
1838 * either as a result of memory pressure (reaping pages under the shrinker)
1839 * or as the object is itself released.
1840 */
1841int
1842i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
1843{
1844 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1845 const struct drm_i915_gem_object_ops *ops = obj->ops;
1846 int ret;
1847
Chris Wilson2f745ad2012-09-04 21:02:58 +01001848 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01001849 return 0;
1850
Chris Wilsona5570172012-09-04 21:02:54 +01001851 BUG_ON(obj->pages_pin_count);
1852
Chris Wilson37e680a2012-06-07 15:38:42 +01001853 ret = ops->get_pages(obj);
1854 if (ret)
1855 return ret;
1856
1857 list_add_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
1858 return 0;
1859}
1860
Chris Wilson54cf91d2010-11-25 18:00:26 +00001861void
Chris Wilson05394f32010-11-08 19:18:58 +00001862i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001863 struct intel_ring_buffer *ring,
1864 u32 seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07001865{
Chris Wilson05394f32010-11-08 19:18:58 +00001866 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001867 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter617dbe22010-02-11 22:16:02 +01001868
Zou Nan hai852835f2010-05-21 09:08:56 +08001869 BUG_ON(ring == NULL);
Chris Wilson05394f32010-11-08 19:18:58 +00001870 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001871
1872 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001873 if (!obj->active) {
1874 drm_gem_object_reference(&obj->base);
1875 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001876 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001877
Eric Anholt673a3942008-07-30 12:06:12 -07001878 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson05394f32010-11-08 19:18:58 +00001879 list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
1880 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001881
Chris Wilson0201f1e2012-07-20 12:41:01 +01001882 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00001883
Chris Wilsoncaea7472010-11-12 13:53:37 +00001884 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00001885 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001886
Chris Wilson7dd49062012-03-21 10:48:18 +00001887 /* Bump MRU to take account of the delayed flush */
1888 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1889 struct drm_i915_fence_reg *reg;
1890
1891 reg = &dev_priv->fence_regs[obj->fence_reg];
1892 list_move_tail(&reg->lru_list,
1893 &dev_priv->mm.fence_list);
1894 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00001895 }
1896}
1897
1898static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00001899i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1900{
1901 struct drm_device *dev = obj->base.dev;
1902 struct drm_i915_private *dev_priv = dev->dev_private;
1903
Chris Wilson65ce3022012-07-20 12:41:02 +01001904 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001905 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01001906
Chris Wilsonf047e392012-07-21 12:31:41 +01001907 if (obj->pin_count) /* are we a framebuffer? */
1908 intel_mark_fb_idle(obj);
1909
1910 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1911
Chris Wilson65ce3022012-07-20 12:41:02 +01001912 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001913 obj->ring = NULL;
1914
Chris Wilson65ce3022012-07-20 12:41:02 +01001915 obj->last_read_seqno = 0;
1916 obj->last_write_seqno = 0;
1917 obj->base.write_domain = 0;
1918
1919 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001920 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001921
1922 obj->active = 0;
1923 drm_gem_object_unreference(&obj->base);
1924
1925 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001926}
Eric Anholt673a3942008-07-30 12:06:12 -07001927
Daniel Vetter53d227f2012-01-25 16:32:49 +01001928static u32
1929i915_gem_get_seqno(struct drm_device *dev)
1930{
1931 drm_i915_private_t *dev_priv = dev->dev_private;
1932 u32 seqno = dev_priv->next_seqno;
1933
1934 /* reserve 0 for non-seqno */
1935 if (++dev_priv->next_seqno == 0)
1936 dev_priv->next_seqno = 1;
1937
1938 return seqno;
1939}
1940
1941u32
1942i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
1943{
1944 if (ring->outstanding_lazy_request == 0)
1945 ring->outstanding_lazy_request = i915_gem_get_seqno(ring->dev);
1946
1947 return ring->outstanding_lazy_request;
1948}
1949
Chris Wilson3cce4692010-10-27 16:11:02 +01001950int
Chris Wilsondb53a302011-02-03 11:57:46 +00001951i915_add_request(struct intel_ring_buffer *ring,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001952 struct drm_file *file,
Chris Wilsondb53a302011-02-03 11:57:46 +00001953 struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001954{
Chris Wilsondb53a302011-02-03 11:57:46 +00001955 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001956 uint32_t seqno;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001957 u32 request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07001958 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01001959 int ret;
1960
Daniel Vettercc889e02012-06-13 20:45:19 +02001961 /*
1962 * Emit any outstanding flushes - execbuf can fail to emit the flush
1963 * after having emitted the batchbuffer command. Hence we need to fix
1964 * things up similar to emitting the lazy request. The difference here
1965 * is that the flush _must_ happen before the next request, no matter
1966 * what.
1967 */
Chris Wilsona7b97612012-07-20 12:41:08 +01001968 ret = intel_ring_flush_all_caches(ring);
1969 if (ret)
1970 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02001971
Chris Wilson3bb73ab2012-07-20 12:40:59 +01001972 if (request == NULL) {
1973 request = kmalloc(sizeof(*request), GFP_KERNEL);
1974 if (request == NULL)
1975 return -ENOMEM;
1976 }
1977
Daniel Vetter53d227f2012-01-25 16:32:49 +01001978 seqno = i915_gem_next_request_seqno(ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001979
Chris Wilsona71d8d92012-02-15 11:25:36 +00001980 /* Record the position of the start of the request so that
1981 * should we detect the updated seqno part-way through the
1982 * GPU processing the request, we never over-estimate the
1983 * position of the head.
1984 */
1985 request_ring_position = intel_ring_get_tail(ring);
1986
Chris Wilson3cce4692010-10-27 16:11:02 +01001987 ret = ring->add_request(ring, &seqno);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01001988 if (ret) {
1989 kfree(request);
1990 return ret;
1991 }
Eric Anholt673a3942008-07-30 12:06:12 -07001992
Chris Wilsondb53a302011-02-03 11:57:46 +00001993 trace_i915_gem_request_add(ring, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001994
1995 request->seqno = seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08001996 request->ring = ring;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001997 request->tail = request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07001998 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08001999 was_empty = list_empty(&ring->request_list);
2000 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002001 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002002
Chris Wilsondb53a302011-02-03 11:57:46 +00002003 if (file) {
2004 struct drm_i915_file_private *file_priv = file->driver_priv;
2005
Chris Wilson1c255952010-09-26 11:03:27 +01002006 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002007 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002008 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002009 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002010 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002011 }
Eric Anholt673a3942008-07-30 12:06:12 -07002012
Daniel Vetter5391d0c2012-01-25 14:03:57 +01002013 ring->outstanding_lazy_request = 0;
Chris Wilsondb53a302011-02-03 11:57:46 +00002014
Ben Gamarif65d9422009-09-14 17:48:44 -04002015 if (!dev_priv->mm.suspended) {
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002016 if (i915_enable_hangcheck) {
2017 mod_timer(&dev_priv->hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +01002018 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002019 }
Chris Wilsonf047e392012-07-21 12:31:41 +01002020 if (was_empty) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01002021 queue_delayed_work(dev_priv->wq,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002022 &dev_priv->mm.retire_work,
2023 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002024 intel_mark_busy(dev_priv->dev);
2025 }
Ben Gamarif65d9422009-09-14 17:48:44 -04002026 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002027
Chris Wilson3cce4692010-10-27 16:11:02 +01002028 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002029}
2030
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002031static inline void
2032i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002033{
Chris Wilson1c255952010-09-26 11:03:27 +01002034 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002035
Chris Wilson1c255952010-09-26 11:03:27 +01002036 if (!file_priv)
2037 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002038
Chris Wilson1c255952010-09-26 11:03:27 +01002039 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00002040 if (request->file_priv) {
2041 list_del(&request->client_list);
2042 request->file_priv = NULL;
2043 }
Chris Wilson1c255952010-09-26 11:03:27 +01002044 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002045}
2046
Chris Wilsondfaae392010-09-22 10:31:52 +01002047static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
2048 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002049{
Chris Wilsondfaae392010-09-22 10:31:52 +01002050 while (!list_empty(&ring->request_list)) {
2051 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01002052
Chris Wilsondfaae392010-09-22 10:31:52 +01002053 request = list_first_entry(&ring->request_list,
2054 struct drm_i915_gem_request,
2055 list);
2056
2057 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002058 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01002059 kfree(request);
2060 }
2061
2062 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002063 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002064
Chris Wilson05394f32010-11-08 19:18:58 +00002065 obj = list_first_entry(&ring->active_list,
2066 struct drm_i915_gem_object,
2067 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002068
Chris Wilson05394f32010-11-08 19:18:58 +00002069 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002070 }
Eric Anholt673a3942008-07-30 12:06:12 -07002071}
2072
Chris Wilson312817a2010-11-22 11:50:11 +00002073static void i915_gem_reset_fences(struct drm_device *dev)
2074{
2075 struct drm_i915_private *dev_priv = dev->dev_private;
2076 int i;
2077
Daniel Vetter4b9de732011-10-09 21:52:02 +02002078 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002079 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002080
Chris Wilsonada726c2012-04-17 15:31:32 +01002081 i915_gem_write_fence(dev, i, NULL);
Chris Wilson7d2cb392010-11-27 17:38:29 +00002082
Chris Wilsonada726c2012-04-17 15:31:32 +01002083 if (reg->obj)
2084 i915_gem_object_fence_lost(reg->obj);
Chris Wilson7d2cb392010-11-27 17:38:29 +00002085
Chris Wilsonada726c2012-04-17 15:31:32 +01002086 reg->pin_count = 0;
2087 reg->obj = NULL;
2088 INIT_LIST_HEAD(&reg->lru_list);
Chris Wilson312817a2010-11-22 11:50:11 +00002089 }
Chris Wilsonada726c2012-04-17 15:31:32 +01002090
2091 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson312817a2010-11-22 11:50:11 +00002092}
2093
Chris Wilson069efc12010-09-30 16:53:18 +01002094void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002095{
Chris Wilsondfaae392010-09-22 10:31:52 +01002096 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002097 struct drm_i915_gem_object *obj;
Chris Wilsonb4519512012-05-11 14:29:30 +01002098 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002099 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002100
Chris Wilsonb4519512012-05-11 14:29:30 +01002101 for_each_ring(ring, dev_priv, i)
2102 i915_gem_reset_ring_lists(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002103
Chris Wilsondfaae392010-09-22 10:31:52 +01002104 /* Move everything out of the GPU domains to ensure we do any
2105 * necessary invalidation upon reuse.
2106 */
Chris Wilson05394f32010-11-08 19:18:58 +00002107 list_for_each_entry(obj,
Chris Wilson77f01232010-09-19 12:31:36 +01002108 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01002109 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01002110 {
Chris Wilson05394f32010-11-08 19:18:58 +00002111 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson77f01232010-09-19 12:31:36 +01002112 }
Chris Wilson069efc12010-09-30 16:53:18 +01002113
2114 /* The fence registers are invalidated so clear them out */
Chris Wilson312817a2010-11-22 11:50:11 +00002115 i915_gem_reset_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002116}
2117
2118/**
2119 * This function clears the request list as sequence numbers are passed.
2120 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002121void
Chris Wilsondb53a302011-02-03 11:57:46 +00002122i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002123{
Eric Anholt673a3942008-07-30 12:06:12 -07002124 uint32_t seqno;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002125 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002126
Chris Wilsondb53a302011-02-03 11:57:46 +00002127 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002128 return;
2129
Chris Wilsondb53a302011-02-03 11:57:46 +00002130 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002131
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002132 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002133
Chris Wilson076e2c02011-01-21 10:07:18 +00002134 for (i = 0; i < ARRAY_SIZE(ring->sync_seqno); i++)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002135 if (seqno >= ring->sync_seqno[i])
2136 ring->sync_seqno[i] = 0;
2137
Zou Nan hai852835f2010-05-21 09:08:56 +08002138 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002139 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002140
Zou Nan hai852835f2010-05-21 09:08:56 +08002141 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002142 struct drm_i915_gem_request,
2143 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002144
Chris Wilsondfaae392010-09-22 10:31:52 +01002145 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002146 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002147
Chris Wilsondb53a302011-02-03 11:57:46 +00002148 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002149 /* We know the GPU must have read the request to have
2150 * sent us the seqno + interrupt, so use the position
2151 * of tail of the request to update the last known position
2152 * of the GPU head.
2153 */
2154 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002155
2156 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002157 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002158 kfree(request);
2159 }
2160
2161 /* Move any buffers on the active list that are no longer referenced
2162 * by the ringbuffer to the flushing/inactive lists as appropriate.
2163 */
2164 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002165 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002166
Akshay Joshi0206e352011-08-16 15:34:10 -04002167 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00002168 struct drm_i915_gem_object,
2169 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002170
Chris Wilson0201f1e2012-07-20 12:41:01 +01002171 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002172 break;
2173
Chris Wilson65ce3022012-07-20 12:41:02 +01002174 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002175 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002176
Chris Wilsondb53a302011-02-03 11:57:46 +00002177 if (unlikely(ring->trace_irq_seqno &&
2178 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002179 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002180 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002181 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002182
Chris Wilsondb53a302011-02-03 11:57:46 +00002183 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002184}
2185
2186void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002187i915_gem_retire_requests(struct drm_device *dev)
2188{
2189 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002190 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002191 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002192
Chris Wilsonb4519512012-05-11 14:29:30 +01002193 for_each_ring(ring, dev_priv, i)
2194 i915_gem_retire_requests_ring(ring);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002195}
2196
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002197static void
Eric Anholt673a3942008-07-30 12:06:12 -07002198i915_gem_retire_work_handler(struct work_struct *work)
2199{
2200 drm_i915_private_t *dev_priv;
2201 struct drm_device *dev;
Chris Wilsonb4519512012-05-11 14:29:30 +01002202 struct intel_ring_buffer *ring;
Chris Wilson0a587052011-01-09 21:05:44 +00002203 bool idle;
2204 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002205
2206 dev_priv = container_of(work, drm_i915_private_t,
2207 mm.retire_work.work);
2208 dev = dev_priv->dev;
2209
Chris Wilson891b48c2010-09-29 12:26:37 +01002210 /* Come back later if the device is busy... */
2211 if (!mutex_trylock(&dev->struct_mutex)) {
Chris Wilsonbcb45082012-10-05 17:02:57 +01002212 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2213 round_jiffies_up_relative(HZ));
Chris Wilson891b48c2010-09-29 12:26:37 +01002214 return;
2215 }
2216
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002217 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002218
Chris Wilson0a587052011-01-09 21:05:44 +00002219 /* Send a periodic flush down the ring so we don't hold onto GEM
2220 * objects indefinitely.
2221 */
2222 idle = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002223 for_each_ring(ring, dev_priv, i) {
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002224 if (ring->gpu_caches_dirty)
2225 i915_add_request(ring, NULL, NULL);
Chris Wilson0a587052011-01-09 21:05:44 +00002226
2227 idle &= list_empty(&ring->request_list);
2228 }
2229
2230 if (!dev_priv->mm.suspended && !idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002231 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2232 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002233 if (idle)
2234 intel_mark_idle(dev);
Chris Wilson0a587052011-01-09 21:05:44 +00002235
Eric Anholt673a3942008-07-30 12:06:12 -07002236 mutex_unlock(&dev->struct_mutex);
2237}
2238
Ben Widawsky5816d642012-04-11 11:18:19 -07002239/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002240 * Ensures that an object will eventually get non-busy by flushing any required
2241 * write domains, emitting any outstanding lazy request and retiring and
2242 * completed requests.
2243 */
2244static int
2245i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2246{
2247 int ret;
2248
2249 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002250 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002251 if (ret)
2252 return ret;
Chris Wilson0201f1e2012-07-20 12:41:01 +01002253
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002254 i915_gem_retire_requests_ring(obj->ring);
2255 }
2256
2257 return 0;
2258}
2259
2260/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002261 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2262 * @DRM_IOCTL_ARGS: standard ioctl arguments
2263 *
2264 * Returns 0 if successful, else an error is returned with the remaining time in
2265 * the timeout parameter.
2266 * -ETIME: object is still busy after timeout
2267 * -ERESTARTSYS: signal interrupted the wait
2268 * -ENONENT: object doesn't exist
2269 * Also possible, but rare:
2270 * -EAGAIN: GPU wedged
2271 * -ENOMEM: damn
2272 * -ENODEV: Internal IRQ fail
2273 * -E?: The add request failed
2274 *
2275 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2276 * non-zero timeout parameter the wait ioctl will wait for the given number of
2277 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2278 * without holding struct_mutex the object may become re-busied before this
2279 * function completes. A similar but shorter * race condition exists in the busy
2280 * ioctl
2281 */
2282int
2283i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2284{
2285 struct drm_i915_gem_wait *args = data;
2286 struct drm_i915_gem_object *obj;
2287 struct intel_ring_buffer *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002288 struct timespec timeout_stack, *timeout = NULL;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002289 u32 seqno = 0;
2290 int ret = 0;
2291
Ben Widawskyeac1f142012-06-05 15:24:24 -07002292 if (args->timeout_ns >= 0) {
2293 timeout_stack = ns_to_timespec(args->timeout_ns);
2294 timeout = &timeout_stack;
2295 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002296
2297 ret = i915_mutex_lock_interruptible(dev);
2298 if (ret)
2299 return ret;
2300
2301 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2302 if (&obj->base == NULL) {
2303 mutex_unlock(&dev->struct_mutex);
2304 return -ENOENT;
2305 }
2306
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002307 /* Need to make sure the object gets inactive eventually. */
2308 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002309 if (ret)
2310 goto out;
2311
2312 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002313 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002314 ring = obj->ring;
2315 }
2316
2317 if (seqno == 0)
2318 goto out;
2319
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002320 /* Do this after OLR check to make sure we make forward progress polling
2321 * on this IOCTL with a 0 timeout (like busy ioctl)
2322 */
2323 if (!args->timeout_ns) {
2324 ret = -ETIME;
2325 goto out;
2326 }
2327
2328 drm_gem_object_unreference(&obj->base);
2329 mutex_unlock(&dev->struct_mutex);
2330
Ben Widawskyeac1f142012-06-05 15:24:24 -07002331 ret = __wait_seqno(ring, seqno, true, timeout);
2332 if (timeout) {
2333 WARN_ON(!timespec_valid(timeout));
2334 args->timeout_ns = timespec_to_ns(timeout);
2335 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002336 return ret;
2337
2338out:
2339 drm_gem_object_unreference(&obj->base);
2340 mutex_unlock(&dev->struct_mutex);
2341 return ret;
2342}
2343
2344/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002345 * i915_gem_object_sync - sync an object to a ring.
2346 *
2347 * @obj: object which may be in use on another ring.
2348 * @to: ring we wish to use the object on. May be NULL.
2349 *
2350 * This code is meant to abstract object synchronization with the GPU.
2351 * Calling with NULL implies synchronizing the object with the CPU
2352 * rather than a particular GPU ring.
2353 *
2354 * Returns 0 if successful, else propagates up the lower layer error.
2355 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002356int
2357i915_gem_object_sync(struct drm_i915_gem_object *obj,
2358 struct intel_ring_buffer *to)
2359{
2360 struct intel_ring_buffer *from = obj->ring;
2361 u32 seqno;
2362 int ret, idx;
2363
2364 if (from == NULL || to == from)
2365 return 0;
2366
Ben Widawsky5816d642012-04-11 11:18:19 -07002367 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002368 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002369
2370 idx = intel_ring_sync_index(from, to);
2371
Chris Wilson0201f1e2012-07-20 12:41:01 +01002372 seqno = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002373 if (seqno <= from->sync_seqno[idx])
2374 return 0;
2375
Ben Widawskyb4aca012012-04-25 20:50:12 -07002376 ret = i915_gem_check_olr(obj->ring, seqno);
2377 if (ret)
2378 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002379
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002380 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002381 if (!ret)
2382 from->sync_seqno[idx] = seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002383
Ben Widawskye3a5a222012-04-11 11:18:20 -07002384 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002385}
2386
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002387static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2388{
2389 u32 old_write_domain, old_read_domains;
2390
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002391 /* Act a barrier for all accesses through the GTT */
2392 mb();
2393
2394 /* Force a pagefault for domain tracking on next user access */
2395 i915_gem_release_mmap(obj);
2396
Keith Packardb97c3d92011-06-24 21:02:59 -07002397 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2398 return;
2399
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002400 old_read_domains = obj->base.read_domains;
2401 old_write_domain = obj->base.write_domain;
2402
2403 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2404 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2405
2406 trace_i915_gem_object_change_domain(obj,
2407 old_read_domains,
2408 old_write_domain);
2409}
2410
Eric Anholt673a3942008-07-30 12:06:12 -07002411/**
2412 * Unbinds an object from the GTT aperture.
2413 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002414int
Chris Wilson05394f32010-11-08 19:18:58 +00002415i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002416{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002417 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002418 int ret = 0;
2419
Chris Wilson05394f32010-11-08 19:18:58 +00002420 if (obj->gtt_space == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002421 return 0;
2422
Chris Wilson31d8d652012-05-24 19:11:20 +01002423 if (obj->pin_count)
2424 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002425
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002426 BUG_ON(obj->pages == NULL);
2427
Chris Wilsona8198ee2011-04-13 22:04:09 +01002428 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002429 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002430 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002431 /* Continue on if we fail due to EIO, the GPU is hung so we
2432 * should be safe and we need to cleanup or else we might
2433 * cause memory corruption through use-after-free.
2434 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002435
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002436 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002437
Daniel Vetter96b47b62009-12-15 17:50:00 +01002438 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002439 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002440 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002441 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002442
Chris Wilsondb53a302011-02-03 11:57:46 +00002443 trace_i915_gem_object_unbind(obj);
2444
Daniel Vetter74898d72012-02-15 23:50:22 +01002445 if (obj->has_global_gtt_mapping)
2446 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002447 if (obj->has_aliasing_ppgtt_mapping) {
2448 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2449 obj->has_aliasing_ppgtt_mapping = 0;
2450 }
Daniel Vetter74163902012-02-15 23:50:21 +01002451 i915_gem_gtt_finish_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002452
Chris Wilson6c085a72012-08-20 11:40:46 +02002453 list_del(&obj->mm_list);
2454 list_move_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002455 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002456 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002457
Chris Wilson05394f32010-11-08 19:18:58 +00002458 drm_mm_put_block(obj->gtt_space);
2459 obj->gtt_space = NULL;
2460 obj->gtt_offset = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002461
Chris Wilson6c085a72012-08-20 11:40:46 +02002462 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002463}
2464
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002465static int i915_ring_idle(struct intel_ring_buffer *ring)
Chris Wilsona56ba562010-09-28 10:07:56 +01002466{
Chris Wilson69c2fc82012-07-20 12:41:03 +01002467 if (list_empty(&ring->active_list))
Chris Wilson64193402010-10-24 12:38:05 +01002468 return 0;
2469
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002470 return i915_wait_seqno(ring, i915_gem_next_request_seqno(ring));
Chris Wilsona56ba562010-09-28 10:07:56 +01002471}
2472
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002473int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002474{
2475 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002476 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002477 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002478
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002479 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002480 for_each_ring(ring, dev_priv, i) {
Ben Widawskyb6c74882012-08-14 14:35:14 -07002481 ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002482 if (ret)
2483 return ret;
Chris Wilsonb4519512012-05-11 14:29:30 +01002484
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002485 ret = i915_ring_idle(ring);
Ben Widawskyf2ef6eb2012-06-04 14:42:53 -07002486 if (ret)
2487 return ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002488 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002489
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002490 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002491}
2492
Chris Wilson9ce079e2012-04-17 15:31:30 +01002493static void sandybridge_write_fence_reg(struct drm_device *dev, int reg,
2494 struct drm_i915_gem_object *obj)
Eric Anholt4e901fd2009-10-26 16:44:17 -07002495{
Eric Anholt4e901fd2009-10-26 16:44:17 -07002496 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002497 uint64_t val;
2498
Chris Wilson9ce079e2012-04-17 15:31:30 +01002499 if (obj) {
2500 u32 size = obj->gtt_space->size;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002501
Chris Wilson9ce079e2012-04-17 15:31:30 +01002502 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2503 0xfffff000) << 32;
2504 val |= obj->gtt_offset & 0xfffff000;
2505 val |= (uint64_t)((obj->stride / 128) - 1) <<
2506 SANDYBRIDGE_FENCE_PITCH_SHIFT;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002507
Chris Wilson9ce079e2012-04-17 15:31:30 +01002508 if (obj->tiling_mode == I915_TILING_Y)
2509 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2510 val |= I965_FENCE_REG_VALID;
2511 } else
2512 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002513
Chris Wilson9ce079e2012-04-17 15:31:30 +01002514 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + reg * 8, val);
2515 POSTING_READ(FENCE_REG_SANDYBRIDGE_0 + reg * 8);
Eric Anholt4e901fd2009-10-26 16:44:17 -07002516}
2517
Chris Wilson9ce079e2012-04-17 15:31:30 +01002518static void i965_write_fence_reg(struct drm_device *dev, int reg,
2519 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002520{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002521 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002522 uint64_t val;
2523
Chris Wilson9ce079e2012-04-17 15:31:30 +01002524 if (obj) {
2525 u32 size = obj->gtt_space->size;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002526
Chris Wilson9ce079e2012-04-17 15:31:30 +01002527 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2528 0xfffff000) << 32;
2529 val |= obj->gtt_offset & 0xfffff000;
2530 val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2531 if (obj->tiling_mode == I915_TILING_Y)
2532 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2533 val |= I965_FENCE_REG_VALID;
2534 } else
2535 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002536
Chris Wilson9ce079e2012-04-17 15:31:30 +01002537 I915_WRITE64(FENCE_REG_965_0 + reg * 8, val);
2538 POSTING_READ(FENCE_REG_965_0 + reg * 8);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002539}
2540
Chris Wilson9ce079e2012-04-17 15:31:30 +01002541static void i915_write_fence_reg(struct drm_device *dev, int reg,
2542 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002543{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002544 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002545 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002546
Chris Wilson9ce079e2012-04-17 15:31:30 +01002547 if (obj) {
2548 u32 size = obj->gtt_space->size;
2549 int pitch_val;
2550 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002551
Chris Wilson9ce079e2012-04-17 15:31:30 +01002552 WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
2553 (size & -size) != size ||
2554 (obj->gtt_offset & (size - 1)),
2555 "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2556 obj->gtt_offset, obj->map_and_fenceable, size);
2557
2558 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2559 tile_width = 128;
2560 else
2561 tile_width = 512;
2562
2563 /* Note: pitch better be a power of two tile widths */
2564 pitch_val = obj->stride / tile_width;
2565 pitch_val = ffs(pitch_val) - 1;
2566
2567 val = obj->gtt_offset;
2568 if (obj->tiling_mode == I915_TILING_Y)
2569 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2570 val |= I915_FENCE_SIZE_BITS(size);
2571 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2572 val |= I830_FENCE_REG_VALID;
2573 } else
2574 val = 0;
2575
2576 if (reg < 8)
2577 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002578 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002579 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002580
Chris Wilson9ce079e2012-04-17 15:31:30 +01002581 I915_WRITE(reg, val);
2582 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002583}
2584
Chris Wilson9ce079e2012-04-17 15:31:30 +01002585static void i830_write_fence_reg(struct drm_device *dev, int reg,
2586 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002587{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002588 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002589 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002590
Chris Wilson9ce079e2012-04-17 15:31:30 +01002591 if (obj) {
2592 u32 size = obj->gtt_space->size;
2593 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002594
Chris Wilson9ce079e2012-04-17 15:31:30 +01002595 WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
2596 (size & -size) != size ||
2597 (obj->gtt_offset & (size - 1)),
2598 "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
2599 obj->gtt_offset, size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002600
Chris Wilson9ce079e2012-04-17 15:31:30 +01002601 pitch_val = obj->stride / 128;
2602 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002603
Chris Wilson9ce079e2012-04-17 15:31:30 +01002604 val = obj->gtt_offset;
2605 if (obj->tiling_mode == I915_TILING_Y)
2606 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2607 val |= I830_FENCE_SIZE_BITS(size);
2608 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2609 val |= I830_FENCE_REG_VALID;
2610 } else
2611 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002612
Chris Wilson9ce079e2012-04-17 15:31:30 +01002613 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2614 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2615}
2616
2617static void i915_gem_write_fence(struct drm_device *dev, int reg,
2618 struct drm_i915_gem_object *obj)
2619{
2620 switch (INTEL_INFO(dev)->gen) {
2621 case 7:
2622 case 6: sandybridge_write_fence_reg(dev, reg, obj); break;
2623 case 5:
2624 case 4: i965_write_fence_reg(dev, reg, obj); break;
2625 case 3: i915_write_fence_reg(dev, reg, obj); break;
2626 case 2: i830_write_fence_reg(dev, reg, obj); break;
2627 default: break;
2628 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002629}
2630
Chris Wilson61050802012-04-17 15:31:31 +01002631static inline int fence_number(struct drm_i915_private *dev_priv,
2632 struct drm_i915_fence_reg *fence)
2633{
2634 return fence - dev_priv->fence_regs;
2635}
2636
2637static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2638 struct drm_i915_fence_reg *fence,
2639 bool enable)
2640{
2641 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2642 int reg = fence_number(dev_priv, fence);
2643
2644 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
2645
2646 if (enable) {
2647 obj->fence_reg = reg;
2648 fence->obj = obj;
2649 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2650 } else {
2651 obj->fence_reg = I915_FENCE_REG_NONE;
2652 fence->obj = NULL;
2653 list_del_init(&fence->lru_list);
2654 }
2655}
2656
Chris Wilsond9e86c02010-11-10 16:40:20 +00002657static int
Chris Wilsona360bb12012-04-17 15:31:25 +01002658i915_gem_object_flush_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002659{
Chris Wilson1c293ea2012-04-17 15:31:27 +01002660 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01002661 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01002662 if (ret)
2663 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002664
2665 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002666 }
2667
Chris Wilson63256ec2011-01-04 18:42:07 +00002668 /* Ensure that all CPU reads are completed before installing a fence
2669 * and all writes before removing the fence.
2670 */
2671 if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
2672 mb();
2673
Chris Wilson86d5bc32012-07-20 12:41:04 +01002674 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002675 return 0;
2676}
2677
2678int
2679i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2680{
Chris Wilson61050802012-04-17 15:31:31 +01002681 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002682 int ret;
2683
Chris Wilsona360bb12012-04-17 15:31:25 +01002684 ret = i915_gem_object_flush_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002685 if (ret)
2686 return ret;
2687
Chris Wilson61050802012-04-17 15:31:31 +01002688 if (obj->fence_reg == I915_FENCE_REG_NONE)
2689 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002690
Chris Wilson61050802012-04-17 15:31:31 +01002691 i915_gem_object_update_fence(obj,
2692 &dev_priv->fence_regs[obj->fence_reg],
2693 false);
2694 i915_gem_object_fence_lost(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002695
2696 return 0;
2697}
2698
2699static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01002700i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01002701{
Daniel Vetterae3db242010-02-19 11:51:58 +01002702 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01002703 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002704 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002705
2706 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002707 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002708 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2709 reg = &dev_priv->fence_regs[i];
2710 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002711 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002712
Chris Wilson1690e1e2011-12-14 13:57:08 +01002713 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002714 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002715 }
2716
Chris Wilsond9e86c02010-11-10 16:40:20 +00002717 if (avail == NULL)
2718 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002719
2720 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002721 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002722 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002723 continue;
2724
Chris Wilson8fe301a2012-04-17 15:31:28 +01002725 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002726 }
2727
Chris Wilson8fe301a2012-04-17 15:31:28 +01002728 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002729}
2730
Jesse Barnesde151cf2008-11-12 10:03:55 -08002731/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002732 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002733 * @obj: object to map through a fence reg
2734 *
2735 * When mapping objects through the GTT, userspace wants to be able to write
2736 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002737 * This function walks the fence regs looking for a free one for @obj,
2738 * stealing one if it can't find any.
2739 *
2740 * It then sets up the reg based on the object's properties: address, pitch
2741 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002742 *
2743 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002744 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002745int
Chris Wilson06d98132012-04-17 15:31:24 +01002746i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002747{
Chris Wilson05394f32010-11-08 19:18:58 +00002748 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002749 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01002750 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002751 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002752 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002753
Chris Wilson14415742012-04-17 15:31:33 +01002754 /* Have we updated the tiling parameters upon the object and so
2755 * will need to serialise the write to the associated fence register?
2756 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002757 if (obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002758 ret = i915_gem_object_flush_fence(obj);
2759 if (ret)
2760 return ret;
2761 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002762
Chris Wilsond9e86c02010-11-10 16:40:20 +00002763 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002764 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2765 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002766 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002767 list_move_tail(&reg->lru_list,
2768 &dev_priv->mm.fence_list);
2769 return 0;
2770 }
2771 } else if (enable) {
2772 reg = i915_find_fence_reg(dev);
2773 if (reg == NULL)
2774 return -EDEADLK;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002775
Chris Wilson14415742012-04-17 15:31:33 +01002776 if (reg->obj) {
2777 struct drm_i915_gem_object *old = reg->obj;
2778
2779 ret = i915_gem_object_flush_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002780 if (ret)
2781 return ret;
2782
Chris Wilson14415742012-04-17 15:31:33 +01002783 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002784 }
Chris Wilson14415742012-04-17 15:31:33 +01002785 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07002786 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07002787
Chris Wilson14415742012-04-17 15:31:33 +01002788 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002789 obj->fence_dirty = false;
Chris Wilson14415742012-04-17 15:31:33 +01002790
Chris Wilson9ce079e2012-04-17 15:31:30 +01002791 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002792}
2793
Chris Wilson42d6ab42012-07-26 11:49:32 +01002794static bool i915_gem_valid_gtt_space(struct drm_device *dev,
2795 struct drm_mm_node *gtt_space,
2796 unsigned long cache_level)
2797{
2798 struct drm_mm_node *other;
2799
2800 /* On non-LLC machines we have to be careful when putting differing
2801 * types of snoopable memory together to avoid the prefetcher
2802 * crossing memory domains and dieing.
2803 */
2804 if (HAS_LLC(dev))
2805 return true;
2806
2807 if (gtt_space == NULL)
2808 return true;
2809
2810 if (list_empty(&gtt_space->node_list))
2811 return true;
2812
2813 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
2814 if (other->allocated && !other->hole_follows && other->color != cache_level)
2815 return false;
2816
2817 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
2818 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
2819 return false;
2820
2821 return true;
2822}
2823
2824static void i915_gem_verify_gtt(struct drm_device *dev)
2825{
2826#if WATCH_GTT
2827 struct drm_i915_private *dev_priv = dev->dev_private;
2828 struct drm_i915_gem_object *obj;
2829 int err = 0;
2830
2831 list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
2832 if (obj->gtt_space == NULL) {
2833 printk(KERN_ERR "object found on GTT list with no space reserved\n");
2834 err++;
2835 continue;
2836 }
2837
2838 if (obj->cache_level != obj->gtt_space->color) {
2839 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
2840 obj->gtt_space->start,
2841 obj->gtt_space->start + obj->gtt_space->size,
2842 obj->cache_level,
2843 obj->gtt_space->color);
2844 err++;
2845 continue;
2846 }
2847
2848 if (!i915_gem_valid_gtt_space(dev,
2849 obj->gtt_space,
2850 obj->cache_level)) {
2851 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
2852 obj->gtt_space->start,
2853 obj->gtt_space->start + obj->gtt_space->size,
2854 obj->cache_level);
2855 err++;
2856 continue;
2857 }
2858 }
2859
2860 WARN_ON(err);
2861#endif
2862}
2863
Jesse Barnesde151cf2008-11-12 10:03:55 -08002864/**
Eric Anholt673a3942008-07-30 12:06:12 -07002865 * Finds free space in the GTT aperture and binds the object there.
2866 */
2867static int
Chris Wilson05394f32010-11-08 19:18:58 +00002868i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02002869 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002870 bool map_and_fenceable,
2871 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07002872{
Chris Wilson05394f32010-11-08 19:18:58 +00002873 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07002874 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002875 struct drm_mm_node *free_space;
Daniel Vetter5e783302010-11-14 22:32:36 +01002876 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002877 bool mappable, fenceable;
Chris Wilson07f73f62009-09-14 16:50:30 +01002878 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002879
Chris Wilson05394f32010-11-08 19:18:58 +00002880 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002881 DRM_ERROR("Attempting to bind a purgeable object\n");
2882 return -EINVAL;
2883 }
2884
Chris Wilsone28f8712011-07-18 13:11:49 -07002885 fence_size = i915_gem_get_gtt_size(dev,
2886 obj->base.size,
2887 obj->tiling_mode);
2888 fence_alignment = i915_gem_get_gtt_alignment(dev,
2889 obj->base.size,
2890 obj->tiling_mode);
2891 unfenced_alignment =
2892 i915_gem_get_unfenced_gtt_alignment(dev,
2893 obj->base.size,
2894 obj->tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002895
Eric Anholt673a3942008-07-30 12:06:12 -07002896 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01002897 alignment = map_and_fenceable ? fence_alignment :
2898 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002899 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002900 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2901 return -EINVAL;
2902 }
2903
Chris Wilson05394f32010-11-08 19:18:58 +00002904 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002905
Chris Wilson654fc602010-05-27 13:18:21 +01002906 /* If the object is bigger than the entire aperture, reject it early
2907 * before evicting everything in a vain attempt to find space.
2908 */
Chris Wilson05394f32010-11-08 19:18:58 +00002909 if (obj->base.size >
Daniel Vetter75e9e912010-11-04 17:11:09 +01002910 (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
Chris Wilson654fc602010-05-27 13:18:21 +01002911 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2912 return -E2BIG;
2913 }
2914
Chris Wilson37e680a2012-06-07 15:38:42 +01002915 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002916 if (ret)
2917 return ret;
2918
Eric Anholt673a3942008-07-30 12:06:12 -07002919 search_free:
Daniel Vetter75e9e912010-11-04 17:11:09 +01002920 if (map_and_fenceable)
Daniel Vetter920afa72010-09-16 17:54:23 +02002921 free_space =
Chris Wilson42d6ab42012-07-26 11:49:32 +01002922 drm_mm_search_free_in_range_color(&dev_priv->mm.gtt_space,
2923 size, alignment, obj->cache_level,
2924 0, dev_priv->mm.gtt_mappable_end,
2925 false);
Daniel Vetter920afa72010-09-16 17:54:23 +02002926 else
Chris Wilson42d6ab42012-07-26 11:49:32 +01002927 free_space = drm_mm_search_free_color(&dev_priv->mm.gtt_space,
2928 size, alignment, obj->cache_level,
2929 false);
Daniel Vetter920afa72010-09-16 17:54:23 +02002930
2931 if (free_space != NULL) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002932 if (map_and_fenceable)
Chris Wilson05394f32010-11-08 19:18:58 +00002933 obj->gtt_space =
Daniel Vetter920afa72010-09-16 17:54:23 +02002934 drm_mm_get_block_range_generic(free_space,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002935 size, alignment, obj->cache_level,
Chris Wilson6b9d89b2012-07-10 11:15:23 +01002936 0, dev_priv->mm.gtt_mappable_end,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002937 false);
Daniel Vetter920afa72010-09-16 17:54:23 +02002938 else
Chris Wilson05394f32010-11-08 19:18:58 +00002939 obj->gtt_space =
Chris Wilson42d6ab42012-07-26 11:49:32 +01002940 drm_mm_get_block_generic(free_space,
2941 size, alignment, obj->cache_level,
2942 false);
Daniel Vetter920afa72010-09-16 17:54:23 +02002943 }
Chris Wilson05394f32010-11-08 19:18:58 +00002944 if (obj->gtt_space == NULL) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002945 ret = i915_gem_evict_something(dev, size, alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002946 obj->cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002947 map_and_fenceable,
2948 nonblocking);
Chris Wilson97311292009-09-21 00:22:34 +01002949 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002950 return ret;
Chris Wilson97311292009-09-21 00:22:34 +01002951
Eric Anholt673a3942008-07-30 12:06:12 -07002952 goto search_free;
2953 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01002954 if (WARN_ON(!i915_gem_valid_gtt_space(dev,
2955 obj->gtt_space,
2956 obj->cache_level))) {
2957 drm_mm_put_block(obj->gtt_space);
2958 obj->gtt_space = NULL;
2959 return -EINVAL;
2960 }
Eric Anholt673a3942008-07-30 12:06:12 -07002961
Eric Anholt673a3942008-07-30 12:06:12 -07002962
Daniel Vetter74163902012-02-15 23:50:21 +01002963 ret = i915_gem_gtt_prepare_object(obj);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002964 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00002965 drm_mm_put_block(obj->gtt_space);
2966 obj->gtt_space = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002967 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002968 }
Eric Anholt673a3942008-07-30 12:06:12 -07002969
Daniel Vetter0ebb9822012-02-15 23:50:24 +01002970 if (!dev_priv->mm.aliasing_ppgtt)
2971 i915_gem_gtt_bind_object(obj, obj->cache_level);
Eric Anholt673a3942008-07-30 12:06:12 -07002972
Chris Wilson6c085a72012-08-20 11:40:46 +02002973 list_move_tail(&obj->gtt_list, &dev_priv->mm.bound_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002974 list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002975
Chris Wilson6299f992010-11-24 12:23:44 +00002976 obj->gtt_offset = obj->gtt_space->start;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002977
Daniel Vetter75e9e912010-11-04 17:11:09 +01002978 fenceable =
Chris Wilson05394f32010-11-08 19:18:58 +00002979 obj->gtt_space->size == fence_size &&
Akshay Joshi0206e352011-08-16 15:34:10 -04002980 (obj->gtt_space->start & (fence_alignment - 1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002981
Daniel Vetter75e9e912010-11-04 17:11:09 +01002982 mappable =
Chris Wilson05394f32010-11-08 19:18:58 +00002983 obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002984
Chris Wilson05394f32010-11-08 19:18:58 +00002985 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002986
Chris Wilsondb53a302011-02-03 11:57:46 +00002987 trace_i915_gem_object_bind(obj, map_and_fenceable);
Chris Wilson42d6ab42012-07-26 11:49:32 +01002988 i915_gem_verify_gtt(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002989 return 0;
2990}
2991
2992void
Chris Wilson05394f32010-11-08 19:18:58 +00002993i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002994{
Eric Anholt673a3942008-07-30 12:06:12 -07002995 /* If we don't have a page list set up, then we're not pinned
2996 * to GPU, and we can ignore the cache flush because it'll happen
2997 * again at bind time.
2998 */
Chris Wilson05394f32010-11-08 19:18:58 +00002999 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07003000 return;
3001
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003002 /* If the GPU is snooping the contents of the CPU cache,
3003 * we do not need to manually clear the CPU cache lines. However,
3004 * the caches are only snooped when the render cache is
3005 * flushed/invalidated. As we always have to emit invalidations
3006 * and flushes when moving into and out of the RENDER domain, correct
3007 * snooping behaviour occurs naturally as the result of our domain
3008 * tracking.
3009 */
3010 if (obj->cache_level != I915_CACHE_NONE)
3011 return;
3012
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003013 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07003014
Chris Wilson9da3da62012-06-01 15:20:22 +01003015 drm_clflush_sg(obj->pages);
Eric Anholt673a3942008-07-30 12:06:12 -07003016}
3017
Eric Anholte47c68e2008-11-14 13:35:19 -08003018/** Flushes the GTT write domain for the object if it's dirty. */
3019static void
Chris Wilson05394f32010-11-08 19:18:58 +00003020i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003021{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003022 uint32_t old_write_domain;
3023
Chris Wilson05394f32010-11-08 19:18:58 +00003024 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003025 return;
3026
Chris Wilson63256ec2011-01-04 18:42:07 +00003027 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003028 * to it immediately go to main memory as far as we know, so there's
3029 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003030 *
3031 * However, we do have to enforce the order so that all writes through
3032 * the GTT land before any writes to the device, such as updates to
3033 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003034 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003035 wmb();
3036
Chris Wilson05394f32010-11-08 19:18:58 +00003037 old_write_domain = obj->base.write_domain;
3038 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003039
3040 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003041 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003042 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003043}
3044
3045/** Flushes the CPU write domain for the object if it's dirty. */
3046static void
Chris Wilson05394f32010-11-08 19:18:58 +00003047i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003048{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003049 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003050
Chris Wilson05394f32010-11-08 19:18:58 +00003051 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003052 return;
3053
3054 i915_gem_clflush_object(obj);
Daniel Vetter40ce6572010-11-05 18:12:18 +01003055 intel_gtt_chipset_flush();
Chris Wilson05394f32010-11-08 19:18:58 +00003056 old_write_domain = obj->base.write_domain;
3057 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003058
3059 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003060 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003061 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003062}
3063
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003064/**
3065 * Moves a single object to the GTT read, and possibly write domain.
3066 *
3067 * This function returns when the move is complete, including waiting on
3068 * flushes to occur.
3069 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003070int
Chris Wilson20217462010-11-23 15:26:33 +00003071i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003072{
Chris Wilson8325a092012-04-24 15:52:35 +01003073 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003074 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003075 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003076
Eric Anholt02354392008-11-26 13:58:13 -08003077 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00003078 if (obj->gtt_space == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08003079 return -EINVAL;
3080
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003081 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3082 return 0;
3083
Chris Wilson0201f1e2012-07-20 12:41:01 +01003084 ret = i915_gem_object_wait_rendering(obj, !write);
3085 if (ret)
3086 return ret;
Chris Wilson2dafb1e2010-06-07 14:03:05 +01003087
Chris Wilson72133422010-09-13 23:56:38 +01003088 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003089
Chris Wilson05394f32010-11-08 19:18:58 +00003090 old_write_domain = obj->base.write_domain;
3091 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003092
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003093 /* It should now be out of any other write domains, and we can update
3094 * the domain values for our changes.
3095 */
Chris Wilson05394f32010-11-08 19:18:58 +00003096 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3097 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003098 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003099 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3100 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3101 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003102 }
3103
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003104 trace_i915_gem_object_change_domain(obj,
3105 old_read_domains,
3106 old_write_domain);
3107
Chris Wilson8325a092012-04-24 15:52:35 +01003108 /* And bump the LRU for this access */
3109 if (i915_gem_object_is_inactive(obj))
3110 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
3111
Eric Anholte47c68e2008-11-14 13:35:19 -08003112 return 0;
3113}
3114
Chris Wilsone4ffd172011-04-04 09:44:39 +01003115int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3116 enum i915_cache_level cache_level)
3117{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003118 struct drm_device *dev = obj->base.dev;
3119 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003120 int ret;
3121
3122 if (obj->cache_level == cache_level)
3123 return 0;
3124
3125 if (obj->pin_count) {
3126 DRM_DEBUG("can not change the cache level of pinned objects\n");
3127 return -EBUSY;
3128 }
3129
Chris Wilson42d6ab42012-07-26 11:49:32 +01003130 if (!i915_gem_valid_gtt_space(dev, obj->gtt_space, cache_level)) {
3131 ret = i915_gem_object_unbind(obj);
3132 if (ret)
3133 return ret;
3134 }
3135
Chris Wilsone4ffd172011-04-04 09:44:39 +01003136 if (obj->gtt_space) {
3137 ret = i915_gem_object_finish_gpu(obj);
3138 if (ret)
3139 return ret;
3140
3141 i915_gem_object_finish_gtt(obj);
3142
3143 /* Before SandyBridge, you could not use tiling or fence
3144 * registers with snooped memory, so relinquish any fences
3145 * currently pointing to our region in the aperture.
3146 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003147 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003148 ret = i915_gem_object_put_fence(obj);
3149 if (ret)
3150 return ret;
3151 }
3152
Daniel Vetter74898d72012-02-15 23:50:22 +01003153 if (obj->has_global_gtt_mapping)
3154 i915_gem_gtt_bind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01003155 if (obj->has_aliasing_ppgtt_mapping)
3156 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
3157 obj, cache_level);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003158
3159 obj->gtt_space->color = cache_level;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003160 }
3161
3162 if (cache_level == I915_CACHE_NONE) {
3163 u32 old_read_domains, old_write_domain;
3164
3165 /* If we're coming from LLC cached, then we haven't
3166 * actually been tracking whether the data is in the
3167 * CPU cache or not, since we only allow one bit set
3168 * in obj->write_domain and have been skipping the clflushes.
3169 * Just set it to the CPU cache for now.
3170 */
3171 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
3172 WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
3173
3174 old_read_domains = obj->base.read_domains;
3175 old_write_domain = obj->base.write_domain;
3176
3177 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3178 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3179
3180 trace_i915_gem_object_change_domain(obj,
3181 old_read_domains,
3182 old_write_domain);
3183 }
3184
3185 obj->cache_level = cache_level;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003186 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003187 return 0;
3188}
3189
Chris Wilsone6994ae2012-07-10 10:27:08 +01003190int i915_gem_get_cacheing_ioctl(struct drm_device *dev, void *data,
3191 struct drm_file *file)
3192{
3193 struct drm_i915_gem_cacheing *args = data;
3194 struct drm_i915_gem_object *obj;
3195 int ret;
3196
3197 ret = i915_mutex_lock_interruptible(dev);
3198 if (ret)
3199 return ret;
3200
3201 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3202 if (&obj->base == NULL) {
3203 ret = -ENOENT;
3204 goto unlock;
3205 }
3206
3207 args->cacheing = obj->cache_level != I915_CACHE_NONE;
3208
3209 drm_gem_object_unreference(&obj->base);
3210unlock:
3211 mutex_unlock(&dev->struct_mutex);
3212 return ret;
3213}
3214
3215int i915_gem_set_cacheing_ioctl(struct drm_device *dev, void *data,
3216 struct drm_file *file)
3217{
3218 struct drm_i915_gem_cacheing *args = data;
3219 struct drm_i915_gem_object *obj;
3220 enum i915_cache_level level;
3221 int ret;
3222
3223 ret = i915_mutex_lock_interruptible(dev);
3224 if (ret)
3225 return ret;
3226
3227 switch (args->cacheing) {
3228 case I915_CACHEING_NONE:
3229 level = I915_CACHE_NONE;
3230 break;
3231 case I915_CACHEING_CACHED:
3232 level = I915_CACHE_LLC;
3233 break;
3234 default:
3235 return -EINVAL;
3236 }
3237
3238 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3239 if (&obj->base == NULL) {
3240 ret = -ENOENT;
3241 goto unlock;
3242 }
3243
3244 ret = i915_gem_object_set_cache_level(obj, level);
3245
3246 drm_gem_object_unreference(&obj->base);
3247unlock:
3248 mutex_unlock(&dev->struct_mutex);
3249 return ret;
3250}
3251
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003252/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003253 * Prepare buffer for display plane (scanout, cursors, etc).
3254 * Can be called from an uninterruptible phase (modesetting) and allows
3255 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003256 */
3257int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003258i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3259 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003260 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003261{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003262 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003263 int ret;
3264
Chris Wilson0be73282010-12-06 14:36:27 +00003265 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003266 ret = i915_gem_object_sync(obj, pipelined);
3267 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003268 return ret;
3269 }
3270
Eric Anholta7ef0642011-03-29 16:59:54 -07003271 /* The display engine is not coherent with the LLC cache on gen6. As
3272 * a result, we make sure that the pinning that is about to occur is
3273 * done with uncached PTEs. This is lowest common denominator for all
3274 * chipsets.
3275 *
3276 * However for gen6+, we could do better by using the GFDT bit instead
3277 * of uncaching, which would allow us to flush all the LLC-cached data
3278 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3279 */
3280 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
3281 if (ret)
3282 return ret;
3283
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003284 /* As the user may map the buffer once pinned in the display plane
3285 * (e.g. libkms for the bootup splash), we have to ensure that we
3286 * always use map_and_fenceable for all scanout buffers.
3287 */
Chris Wilson86a1ee22012-08-11 15:41:04 +01003288 ret = i915_gem_object_pin(obj, alignment, true, false);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003289 if (ret)
3290 return ret;
3291
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003292 i915_gem_object_flush_cpu_write_domain(obj);
3293
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003294 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003295 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003296
3297 /* It should now be out of any other write domains, and we can update
3298 * the domain values for our changes.
3299 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003300 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003301 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003302
3303 trace_i915_gem_object_change_domain(obj,
3304 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003305 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003306
3307 return 0;
3308}
3309
Chris Wilson85345512010-11-13 09:49:11 +00003310int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003311i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003312{
Chris Wilson88241782011-01-07 17:09:48 +00003313 int ret;
3314
Chris Wilsona8198ee2011-04-13 22:04:09 +01003315 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003316 return 0;
3317
Chris Wilson0201f1e2012-07-20 12:41:01 +01003318 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003319 if (ret)
3320 return ret;
3321
Chris Wilsona8198ee2011-04-13 22:04:09 +01003322 /* Ensure that we invalidate the GPU's caches and TLBs. */
3323 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003324 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003325}
3326
Eric Anholte47c68e2008-11-14 13:35:19 -08003327/**
3328 * Moves a single object to the CPU read, and possibly write domain.
3329 *
3330 * This function returns when the move is complete, including waiting on
3331 * flushes to occur.
3332 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003333int
Chris Wilson919926a2010-11-12 13:42:53 +00003334i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003335{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003336 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003337 int ret;
3338
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003339 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3340 return 0;
3341
Chris Wilson0201f1e2012-07-20 12:41:01 +01003342 ret = i915_gem_object_wait_rendering(obj, !write);
3343 if (ret)
3344 return ret;
Eric Anholte47c68e2008-11-14 13:35:19 -08003345
3346 i915_gem_object_flush_gtt_write_domain(obj);
3347
Chris Wilson05394f32010-11-08 19:18:58 +00003348 old_write_domain = obj->base.write_domain;
3349 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003350
Eric Anholte47c68e2008-11-14 13:35:19 -08003351 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003352 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003353 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003354
Chris Wilson05394f32010-11-08 19:18:58 +00003355 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003356 }
3357
3358 /* It should now be out of any other write domains, and we can update
3359 * the domain values for our changes.
3360 */
Chris Wilson05394f32010-11-08 19:18:58 +00003361 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003362
3363 /* If we're writing through the CPU, then the GPU read domains will
3364 * need to be invalidated at next use.
3365 */
3366 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003367 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3368 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003369 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003370
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003371 trace_i915_gem_object_change_domain(obj,
3372 old_read_domains,
3373 old_write_domain);
3374
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003375 return 0;
3376}
3377
Eric Anholt673a3942008-07-30 12:06:12 -07003378/* Throttle our rendering by waiting until the ring has completed our requests
3379 * emitted over 20 msec ago.
3380 *
Eric Anholtb9624422009-06-03 07:27:35 +00003381 * Note that if we were to use the current jiffies each time around the loop,
3382 * we wouldn't escape the function with any frames outstanding if the time to
3383 * render a frame was over 20ms.
3384 *
Eric Anholt673a3942008-07-30 12:06:12 -07003385 * This should get us reasonable parallelism between CPU and GPU but also
3386 * relatively low latency when blocking on a particular request to finish.
3387 */
3388static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003389i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003390{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003391 struct drm_i915_private *dev_priv = dev->dev_private;
3392 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003393 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003394 struct drm_i915_gem_request *request;
3395 struct intel_ring_buffer *ring = NULL;
3396 u32 seqno = 0;
3397 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003398
Chris Wilsone110e8d2011-01-26 15:39:14 +00003399 if (atomic_read(&dev_priv->mm.wedged))
3400 return -EIO;
3401
Chris Wilson1c255952010-09-26 11:03:27 +01003402 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003403 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003404 if (time_after_eq(request->emitted_jiffies, recent_enough))
3405 break;
3406
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003407 ring = request->ring;
3408 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003409 }
Chris Wilson1c255952010-09-26 11:03:27 +01003410 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003411
3412 if (seqno == 0)
3413 return 0;
3414
Ben Widawsky5c81fe852012-05-24 15:03:08 -07003415 ret = __wait_seqno(ring, seqno, true, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003416 if (ret == 0)
3417 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003418
Eric Anholt673a3942008-07-30 12:06:12 -07003419 return ret;
3420}
3421
Eric Anholt673a3942008-07-30 12:06:12 -07003422int
Chris Wilson05394f32010-11-08 19:18:58 +00003423i915_gem_object_pin(struct drm_i915_gem_object *obj,
3424 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003425 bool map_and_fenceable,
3426 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003427{
Eric Anholt673a3942008-07-30 12:06:12 -07003428 int ret;
3429
Chris Wilson7e81a422012-09-15 09:41:57 +01003430 if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3431 return -EBUSY;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003432
Chris Wilson05394f32010-11-08 19:18:58 +00003433 if (obj->gtt_space != NULL) {
3434 if ((alignment && obj->gtt_offset & (alignment - 1)) ||
3435 (map_and_fenceable && !obj->map_and_fenceable)) {
3436 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003437 "bo is already pinned with incorrect alignment:"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003438 " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
3439 " obj->map_and_fenceable=%d\n",
Chris Wilson05394f32010-11-08 19:18:58 +00003440 obj->gtt_offset, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003441 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003442 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003443 ret = i915_gem_object_unbind(obj);
3444 if (ret)
3445 return ret;
3446 }
3447 }
3448
Chris Wilson05394f32010-11-08 19:18:58 +00003449 if (obj->gtt_space == NULL) {
Chris Wilsona00b10c2010-09-24 21:15:47 +01003450 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003451 map_and_fenceable,
3452 nonblocking);
Chris Wilson97311292009-09-21 00:22:34 +01003453 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003454 return ret;
Chris Wilson22c344e2009-02-11 14:26:45 +00003455 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003456
Daniel Vetter74898d72012-02-15 23:50:22 +01003457 if (!obj->has_global_gtt_mapping && map_and_fenceable)
3458 i915_gem_gtt_bind_object(obj, obj->cache_level);
3459
Chris Wilson1b502472012-04-24 15:47:30 +01003460 obj->pin_count++;
Chris Wilson6299f992010-11-24 12:23:44 +00003461 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003462
3463 return 0;
3464}
3465
3466void
Chris Wilson05394f32010-11-08 19:18:58 +00003467i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003468{
Chris Wilson05394f32010-11-08 19:18:58 +00003469 BUG_ON(obj->pin_count == 0);
3470 BUG_ON(obj->gtt_space == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003471
Chris Wilson1b502472012-04-24 15:47:30 +01003472 if (--obj->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003473 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003474}
3475
3476int
3477i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003478 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003479{
3480 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003481 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003482 int ret;
3483
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003484 ret = i915_mutex_lock_interruptible(dev);
3485 if (ret)
3486 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003487
Chris Wilson05394f32010-11-08 19:18:58 +00003488 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003489 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003490 ret = -ENOENT;
3491 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003492 }
Eric Anholt673a3942008-07-30 12:06:12 -07003493
Chris Wilson05394f32010-11-08 19:18:58 +00003494 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003495 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003496 ret = -EINVAL;
3497 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003498 }
3499
Chris Wilson05394f32010-11-08 19:18:58 +00003500 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003501 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3502 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003503 ret = -EINVAL;
3504 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003505 }
3506
Chris Wilson05394f32010-11-08 19:18:58 +00003507 obj->user_pin_count++;
3508 obj->pin_filp = file;
3509 if (obj->user_pin_count == 1) {
Chris Wilson86a1ee22012-08-11 15:41:04 +01003510 ret = i915_gem_object_pin(obj, args->alignment, true, false);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003511 if (ret)
3512 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003513 }
3514
3515 /* XXX - flush the CPU caches for pinned objects
3516 * as the X server doesn't manage domains yet
3517 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003518 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003519 args->offset = obj->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003520out:
Chris Wilson05394f32010-11-08 19:18:58 +00003521 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003522unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003523 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003524 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003525}
3526
3527int
3528i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003529 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003530{
3531 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003532 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003533 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003534
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003535 ret = i915_mutex_lock_interruptible(dev);
3536 if (ret)
3537 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003538
Chris Wilson05394f32010-11-08 19:18:58 +00003539 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003540 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003541 ret = -ENOENT;
3542 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003543 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003544
Chris Wilson05394f32010-11-08 19:18:58 +00003545 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003546 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3547 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003548 ret = -EINVAL;
3549 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003550 }
Chris Wilson05394f32010-11-08 19:18:58 +00003551 obj->user_pin_count--;
3552 if (obj->user_pin_count == 0) {
3553 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003554 i915_gem_object_unpin(obj);
3555 }
Eric Anholt673a3942008-07-30 12:06:12 -07003556
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003557out:
Chris Wilson05394f32010-11-08 19:18:58 +00003558 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003559unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003560 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003561 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003562}
3563
3564int
3565i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003566 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003567{
3568 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003569 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003570 int ret;
3571
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003572 ret = i915_mutex_lock_interruptible(dev);
3573 if (ret)
3574 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003575
Chris Wilson05394f32010-11-08 19:18:58 +00003576 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003577 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003578 ret = -ENOENT;
3579 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003580 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003581
Chris Wilson0be555b2010-08-04 15:36:30 +01003582 /* Count all active objects as busy, even if they are currently not used
3583 * by the gpu. Users of this interface expect objects to eventually
3584 * become non-busy without any further actions, therefore emit any
3585 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003586 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003587 ret = i915_gem_object_flush_active(obj);
3588
Chris Wilson05394f32010-11-08 19:18:58 +00003589 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01003590 if (obj->ring) {
3591 BUILD_BUG_ON(I915_NUM_RINGS > 16);
3592 args->busy |= intel_ring_flag(obj->ring) << 16;
3593 }
Eric Anholt673a3942008-07-30 12:06:12 -07003594
Chris Wilson05394f32010-11-08 19:18:58 +00003595 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003596unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003597 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003598 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003599}
3600
3601int
3602i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3603 struct drm_file *file_priv)
3604{
Akshay Joshi0206e352011-08-16 15:34:10 -04003605 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003606}
3607
Chris Wilson3ef94da2009-09-14 16:50:29 +01003608int
3609i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3610 struct drm_file *file_priv)
3611{
3612 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003613 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003614 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003615
3616 switch (args->madv) {
3617 case I915_MADV_DONTNEED:
3618 case I915_MADV_WILLNEED:
3619 break;
3620 default:
3621 return -EINVAL;
3622 }
3623
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003624 ret = i915_mutex_lock_interruptible(dev);
3625 if (ret)
3626 return ret;
3627
Chris Wilson05394f32010-11-08 19:18:58 +00003628 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003629 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003630 ret = -ENOENT;
3631 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003632 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003633
Chris Wilson05394f32010-11-08 19:18:58 +00003634 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003635 ret = -EINVAL;
3636 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003637 }
3638
Chris Wilson05394f32010-11-08 19:18:58 +00003639 if (obj->madv != __I915_MADV_PURGED)
3640 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003641
Chris Wilson6c085a72012-08-20 11:40:46 +02003642 /* if the object is no longer attached, discard its backing storage */
3643 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003644 i915_gem_object_truncate(obj);
3645
Chris Wilson05394f32010-11-08 19:18:58 +00003646 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003647
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003648out:
Chris Wilson05394f32010-11-08 19:18:58 +00003649 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003650unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003651 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003652 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003653}
3654
Chris Wilson37e680a2012-06-07 15:38:42 +01003655void i915_gem_object_init(struct drm_i915_gem_object *obj,
3656 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01003657{
Chris Wilson0327d6b2012-08-11 15:41:06 +01003658 INIT_LIST_HEAD(&obj->mm_list);
3659 INIT_LIST_HEAD(&obj->gtt_list);
3660 INIT_LIST_HEAD(&obj->ring_list);
3661 INIT_LIST_HEAD(&obj->exec_list);
3662
Chris Wilson37e680a2012-06-07 15:38:42 +01003663 obj->ops = ops;
3664
Chris Wilson0327d6b2012-08-11 15:41:06 +01003665 obj->fence_reg = I915_FENCE_REG_NONE;
3666 obj->madv = I915_MADV_WILLNEED;
3667 /* Avoid an unnecessary call to unbind on the first bind. */
3668 obj->map_and_fenceable = true;
3669
3670 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
3671}
3672
Chris Wilson37e680a2012-06-07 15:38:42 +01003673static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
3674 .get_pages = i915_gem_object_get_pages_gtt,
3675 .put_pages = i915_gem_object_put_pages_gtt,
3676};
3677
Chris Wilson05394f32010-11-08 19:18:58 +00003678struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3679 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003680{
Daniel Vetterc397b902010-04-09 19:05:07 +00003681 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003682 struct address_space *mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003683 u32 mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00003684
3685 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
3686 if (obj == NULL)
3687 return NULL;
3688
3689 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
3690 kfree(obj);
3691 return NULL;
3692 }
3693
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003694 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
3695 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
3696 /* 965gm cannot relocate objects above 4GiB. */
3697 mask &= ~__GFP_HIGHMEM;
3698 mask |= __GFP_DMA32;
3699 }
3700
Hugh Dickins5949eac2011-06-27 16:18:18 -07003701 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003702 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07003703
Chris Wilson37e680a2012-06-07 15:38:42 +01003704 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01003705
Daniel Vetterc397b902010-04-09 19:05:07 +00003706 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3707 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3708
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003709 if (HAS_LLC(dev)) {
3710 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003711 * cache) for about a 10% performance improvement
3712 * compared to uncached. Graphics requests other than
3713 * display scanout are coherent with the CPU in
3714 * accessing this cache. This means in this mode we
3715 * don't need to clflush on the CPU side, and on the
3716 * GPU side we only need to flush internal caches to
3717 * get data visible to the CPU.
3718 *
3719 * However, we maintain the display planes as UC, and so
3720 * need to rebind when first used as such.
3721 */
3722 obj->cache_level = I915_CACHE_LLC;
3723 } else
3724 obj->cache_level = I915_CACHE_NONE;
3725
Chris Wilson05394f32010-11-08 19:18:58 +00003726 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003727}
3728
Eric Anholt673a3942008-07-30 12:06:12 -07003729int i915_gem_init_object(struct drm_gem_object *obj)
3730{
Daniel Vetterc397b902010-04-09 19:05:07 +00003731 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003732
Eric Anholt673a3942008-07-30 12:06:12 -07003733 return 0;
3734}
3735
Chris Wilson1488fc02012-04-24 15:47:31 +01003736void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003737{
Chris Wilson1488fc02012-04-24 15:47:31 +01003738 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003739 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01003740 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01003741
Chris Wilson26e12f892011-03-20 11:20:19 +00003742 trace_i915_gem_object_destroy(obj);
3743
Chris Wilson1488fc02012-04-24 15:47:31 +01003744 if (obj->phys_obj)
3745 i915_gem_detach_phys_object(dev, obj);
3746
3747 obj->pin_count = 0;
3748 if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
3749 bool was_interruptible;
3750
3751 was_interruptible = dev_priv->mm.interruptible;
3752 dev_priv->mm.interruptible = false;
3753
3754 WARN_ON(i915_gem_object_unbind(obj));
3755
3756 dev_priv->mm.interruptible = was_interruptible;
3757 }
3758
Chris Wilsona5570172012-09-04 21:02:54 +01003759 obj->pages_pin_count = 0;
Chris Wilson37e680a2012-06-07 15:38:42 +01003760 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01003761 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003762
Chris Wilson9da3da62012-06-01 15:20:22 +01003763 BUG_ON(obj->pages);
3764
Chris Wilson2f745ad2012-09-04 21:02:58 +01003765 if (obj->base.import_attach)
3766 drm_prime_gem_destroy(&obj->base, NULL);
3767
Chris Wilson05394f32010-11-08 19:18:58 +00003768 drm_gem_object_release(&obj->base);
3769 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01003770
Chris Wilson05394f32010-11-08 19:18:58 +00003771 kfree(obj->bit_17);
3772 kfree(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003773}
3774
Jesse Barnes5669fca2009-02-17 15:13:31 -08003775int
Eric Anholt673a3942008-07-30 12:06:12 -07003776i915_gem_idle(struct drm_device *dev)
3777{
3778 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00003779 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003780
Keith Packard6dbe2772008-10-14 21:41:13 -07003781 mutex_lock(&dev->struct_mutex);
3782
Chris Wilson87acb0a2010-10-19 10:13:00 +01003783 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07003784 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003785 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07003786 }
Eric Anholt673a3942008-07-30 12:06:12 -07003787
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003788 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003789 if (ret) {
3790 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003791 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07003792 }
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003793 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003794
Chris Wilson29105cc2010-01-07 10:39:13 +00003795 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01003796 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02003797 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003798
Chris Wilson312817a2010-11-22 11:50:11 +00003799 i915_gem_reset_fences(dev);
3800
Chris Wilson29105cc2010-01-07 10:39:13 +00003801 /* Hack! Don't let anybody do execbuf while we don't control the chip.
3802 * We need to replace this with a semaphore, or something.
3803 * And not confound mm.suspended!
3804 */
3805 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02003806 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00003807
3808 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003809 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003810
Keith Packard6dbe2772008-10-14 21:41:13 -07003811 mutex_unlock(&dev->struct_mutex);
3812
Chris Wilson29105cc2010-01-07 10:39:13 +00003813 /* Cancel the retire work handler, which should be idle now. */
3814 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
3815
Eric Anholt673a3942008-07-30 12:06:12 -07003816 return 0;
3817}
3818
Ben Widawskyb9524a12012-05-25 16:56:24 -07003819void i915_gem_l3_remap(struct drm_device *dev)
3820{
3821 drm_i915_private_t *dev_priv = dev->dev_private;
3822 u32 misccpctl;
3823 int i;
3824
3825 if (!IS_IVYBRIDGE(dev))
3826 return;
3827
3828 if (!dev_priv->mm.l3_remap_info)
3829 return;
3830
3831 misccpctl = I915_READ(GEN7_MISCCPCTL);
3832 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
3833 POSTING_READ(GEN7_MISCCPCTL);
3834
3835 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
3836 u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
3837 if (remap && remap != dev_priv->mm.l3_remap_info[i/4])
3838 DRM_DEBUG("0x%x was already programmed to %x\n",
3839 GEN7_L3LOG_BASE + i, remap);
3840 if (remap && !dev_priv->mm.l3_remap_info[i/4])
3841 DRM_DEBUG_DRIVER("Clearing remapped register\n");
3842 I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->mm.l3_remap_info[i/4]);
3843 }
3844
3845 /* Make sure all the writes land before disabling dop clock gating */
3846 POSTING_READ(GEN7_L3LOG_BASE);
3847
3848 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
3849}
3850
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003851void i915_gem_init_swizzling(struct drm_device *dev)
3852{
3853 drm_i915_private_t *dev_priv = dev->dev_private;
3854
Daniel Vetter11782b02012-01-31 16:47:55 +01003855 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003856 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
3857 return;
3858
3859 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
3860 DISP_TILE_SURFACE_SWIZZLING);
3861
Daniel Vetter11782b02012-01-31 16:47:55 +01003862 if (IS_GEN5(dev))
3863 return;
3864
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003865 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
3866 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02003867 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003868 else
Daniel Vetter6b26c862012-04-24 14:04:12 +02003869 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003870}
Daniel Vettere21af882012-02-09 20:53:27 +01003871
3872void i915_gem_init_ppgtt(struct drm_device *dev)
3873{
3874 drm_i915_private_t *dev_priv = dev->dev_private;
3875 uint32_t pd_offset;
3876 struct intel_ring_buffer *ring;
Daniel Vetter55a254a2012-03-22 00:14:43 +01003877 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
3878 uint32_t __iomem *pd_addr;
3879 uint32_t pd_entry;
Daniel Vettere21af882012-02-09 20:53:27 +01003880 int i;
3881
3882 if (!dev_priv->mm.aliasing_ppgtt)
3883 return;
3884
Daniel Vetter55a254a2012-03-22 00:14:43 +01003885
3886 pd_addr = dev_priv->mm.gtt->gtt + ppgtt->pd_offset/sizeof(uint32_t);
3887 for (i = 0; i < ppgtt->num_pd_entries; i++) {
3888 dma_addr_t pt_addr;
3889
3890 if (dev_priv->mm.gtt->needs_dmar)
3891 pt_addr = ppgtt->pt_dma_addr[i];
3892 else
3893 pt_addr = page_to_phys(ppgtt->pt_pages[i]);
3894
3895 pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
3896 pd_entry |= GEN6_PDE_VALID;
3897
3898 writel(pd_entry, pd_addr + i);
3899 }
3900 readl(pd_addr);
3901
3902 pd_offset = ppgtt->pd_offset;
Daniel Vettere21af882012-02-09 20:53:27 +01003903 pd_offset /= 64; /* in cachelines, */
3904 pd_offset <<= 16;
3905
3906 if (INTEL_INFO(dev)->gen == 6) {
Daniel Vetter48ecfa12012-04-11 20:42:40 +02003907 uint32_t ecochk, gab_ctl, ecobits;
3908
3909 ecobits = I915_READ(GAC_ECO_BITS);
3910 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
Daniel Vetterbe901a52012-04-11 20:42:39 +02003911
3912 gab_ctl = I915_READ(GAB_CTL);
3913 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
3914
3915 ecochk = I915_READ(GAM_ECOCHK);
Daniel Vettere21af882012-02-09 20:53:27 +01003916 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
3917 ECOCHK_PPGTT_CACHE64B);
Daniel Vetter6b26c862012-04-24 14:04:12 +02003918 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Daniel Vettere21af882012-02-09 20:53:27 +01003919 } else if (INTEL_INFO(dev)->gen >= 7) {
3920 I915_WRITE(GAM_ECOCHK, ECOCHK_PPGTT_CACHE64B);
3921 /* GFX_MODE is per-ring on gen7+ */
3922 }
3923
Chris Wilsonb4519512012-05-11 14:29:30 +01003924 for_each_ring(ring, dev_priv, i) {
Daniel Vettere21af882012-02-09 20:53:27 +01003925 if (INTEL_INFO(dev)->gen >= 7)
3926 I915_WRITE(RING_MODE_GEN7(ring),
Daniel Vetter6b26c862012-04-24 14:04:12 +02003927 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Daniel Vettere21af882012-02-09 20:53:27 +01003928
3929 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
3930 I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
3931 }
3932}
3933
Chris Wilson67b1b572012-07-05 23:49:40 +01003934static bool
3935intel_enable_blt(struct drm_device *dev)
3936{
3937 if (!HAS_BLT(dev))
3938 return false;
3939
3940 /* The blitter was dysfunctional on early prototypes */
3941 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
3942 DRM_INFO("BLT not supported on this pre-production hardware;"
3943 " graphics performance will be degraded.\n");
3944 return false;
3945 }
3946
3947 return true;
3948}
3949
Eric Anholt673a3942008-07-30 12:06:12 -07003950int
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003951i915_gem_init_hw(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003952{
3953 drm_i915_private_t *dev_priv = dev->dev_private;
3954 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003955
Daniel Vetter8ecd1a62012-06-07 15:56:03 +02003956 if (!intel_enable_gtt())
3957 return -EIO;
3958
Ben Widawskyb9524a12012-05-25 16:56:24 -07003959 i915_gem_l3_remap(dev);
3960
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003961 i915_gem_init_swizzling(dev);
3962
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003963 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003964 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00003965 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003966
3967 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003968 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003969 if (ret)
3970 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003971 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01003972
Chris Wilson67b1b572012-07-05 23:49:40 +01003973 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01003974 ret = intel_init_blt_ring_buffer(dev);
3975 if (ret)
3976 goto cleanup_bsd_ring;
3977 }
3978
Chris Wilson6f392d5482010-08-07 11:01:22 +01003979 dev_priv->next_seqno = 1;
3980
Ben Widawsky254f9652012-06-04 14:42:42 -07003981 /*
3982 * XXX: There was some w/a described somewhere suggesting loading
3983 * contexts before PPGTT.
3984 */
3985 i915_gem_context_init(dev);
Daniel Vettere21af882012-02-09 20:53:27 +01003986 i915_gem_init_ppgtt(dev);
3987
Chris Wilson68f95ba2010-05-27 13:18:22 +01003988 return 0;
3989
Chris Wilson549f7362010-10-19 11:19:32 +01003990cleanup_bsd_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003991 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003992cleanup_render_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003993 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003994 return ret;
3995}
3996
Chris Wilson1070a422012-04-24 15:47:41 +01003997static bool
3998intel_enable_ppgtt(struct drm_device *dev)
3999{
4000 if (i915_enable_ppgtt >= 0)
4001 return i915_enable_ppgtt;
4002
4003#ifdef CONFIG_INTEL_IOMMU
4004 /* Disable ppgtt on SNB if VT-d is on. */
4005 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
4006 return false;
4007#endif
4008
4009 return true;
4010}
4011
4012int i915_gem_init(struct drm_device *dev)
4013{
4014 struct drm_i915_private *dev_priv = dev->dev_private;
4015 unsigned long gtt_size, mappable_size;
4016 int ret;
4017
4018 gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT;
4019 mappable_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
4020
4021 mutex_lock(&dev->struct_mutex);
4022 if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
4023 /* PPGTT pdes are stolen from global gtt ptes, so shrink the
4024 * aperture accordingly when using aliasing ppgtt. */
4025 gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
4026
4027 i915_gem_init_global_gtt(dev, 0, mappable_size, gtt_size);
4028
4029 ret = i915_gem_init_aliasing_ppgtt(dev);
4030 if (ret) {
4031 mutex_unlock(&dev->struct_mutex);
4032 return ret;
4033 }
4034 } else {
4035 /* Let GEM Manage all of the aperture.
4036 *
4037 * However, leave one page at the end still bound to the scratch
4038 * page. There are a number of places where the hardware
4039 * apparently prefetches past the end of the object, and we've
4040 * seen multiple hangs with the GPU head pointer stuck in a
4041 * batchbuffer bound at the last page of the aperture. One page
4042 * should be enough to keep any prefetching inside of the
4043 * aperture.
4044 */
4045 i915_gem_init_global_gtt(dev, 0, mappable_size,
4046 gtt_size);
4047 }
4048
4049 ret = i915_gem_init_hw(dev);
4050 mutex_unlock(&dev->struct_mutex);
4051 if (ret) {
4052 i915_gem_cleanup_aliasing_ppgtt(dev);
4053 return ret;
4054 }
4055
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004056 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4057 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4058 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson1070a422012-04-24 15:47:41 +01004059 return 0;
4060}
4061
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004062void
4063i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4064{
4065 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004066 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004067 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004068
Chris Wilsonb4519512012-05-11 14:29:30 +01004069 for_each_ring(ring, dev_priv, i)
4070 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004071}
4072
4073int
Eric Anholt673a3942008-07-30 12:06:12 -07004074i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4075 struct drm_file *file_priv)
4076{
4077 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004078 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004079
Jesse Barnes79e53942008-11-07 14:24:08 -08004080 if (drm_core_check_feature(dev, DRIVER_MODESET))
4081 return 0;
4082
Ben Gamariba1234d2009-09-14 17:48:47 -04004083 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004084 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04004085 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004086 }
4087
Eric Anholt673a3942008-07-30 12:06:12 -07004088 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004089 dev_priv->mm.suspended = 0;
4090
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004091 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004092 if (ret != 0) {
4093 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004094 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004095 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004096
Chris Wilson69dc4982010-10-19 10:36:51 +01004097 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004098 BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004099 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004100
Chris Wilson5f353082010-06-07 14:03:03 +01004101 ret = drm_irq_install(dev);
4102 if (ret)
4103 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004104
Eric Anholt673a3942008-07-30 12:06:12 -07004105 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004106
4107cleanup_ringbuffer:
4108 mutex_lock(&dev->struct_mutex);
4109 i915_gem_cleanup_ringbuffer(dev);
4110 dev_priv->mm.suspended = 1;
4111 mutex_unlock(&dev->struct_mutex);
4112
4113 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004114}
4115
4116int
4117i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4118 struct drm_file *file_priv)
4119{
Jesse Barnes79e53942008-11-07 14:24:08 -08004120 if (drm_core_check_feature(dev, DRIVER_MODESET))
4121 return 0;
4122
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004123 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07004124 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004125}
4126
4127void
4128i915_gem_lastclose(struct drm_device *dev)
4129{
4130 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004131
Eric Anholte806b492009-01-22 09:56:58 -08004132 if (drm_core_check_feature(dev, DRIVER_MODESET))
4133 return;
4134
Keith Packard6dbe2772008-10-14 21:41:13 -07004135 ret = i915_gem_idle(dev);
4136 if (ret)
4137 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004138}
4139
Chris Wilson64193402010-10-24 12:38:05 +01004140static void
4141init_ring_lists(struct intel_ring_buffer *ring)
4142{
4143 INIT_LIST_HEAD(&ring->active_list);
4144 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004145}
4146
Eric Anholt673a3942008-07-30 12:06:12 -07004147void
4148i915_gem_load(struct drm_device *dev)
4149{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004150 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07004151 drm_i915_private_t *dev_priv = dev->dev_private;
4152
Chris Wilson69dc4982010-10-19 10:36:51 +01004153 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004154 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004155 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4156 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004157 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004158 for (i = 0; i < I915_NUM_RINGS; i++)
4159 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004160 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004161 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004162 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4163 i915_gem_retire_work_handler);
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004164 init_completion(&dev_priv->error_completion);
Chris Wilson31169712009-09-14 16:50:28 +01004165
Dave Airlie94400122010-07-20 13:15:31 +10004166 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4167 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004168 I915_WRITE(MI_ARB_STATE,
4169 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004170 }
4171
Chris Wilson72bfa192010-12-19 11:42:05 +00004172 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4173
Jesse Barnesde151cf2008-11-12 10:03:55 -08004174 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004175 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4176 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004177
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004178 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004179 dev_priv->num_fence_regs = 16;
4180 else
4181 dev_priv->num_fence_regs = 8;
4182
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004183 /* Initialize fence registers to zero */
Chris Wilsonada726c2012-04-17 15:31:32 +01004184 i915_gem_reset_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004185
Eric Anholt673a3942008-07-30 12:06:12 -07004186 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004187 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004188
Chris Wilsonce453d82011-02-21 14:43:56 +00004189 dev_priv->mm.interruptible = true;
4190
Chris Wilson17250b72010-10-28 12:51:39 +01004191 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
4192 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4193 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07004194}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004195
4196/*
4197 * Create a physically contiguous memory object for this object
4198 * e.g. for cursor + overlay regs
4199 */
Chris Wilson995b6762010-08-20 13:23:26 +01004200static int i915_gem_init_phys_object(struct drm_device *dev,
4201 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004202{
4203 drm_i915_private_t *dev_priv = dev->dev_private;
4204 struct drm_i915_gem_phys_object *phys_obj;
4205 int ret;
4206
4207 if (dev_priv->mm.phys_objs[id - 1] || !size)
4208 return 0;
4209
Eric Anholt9a298b22009-03-24 12:23:04 -07004210 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004211 if (!phys_obj)
4212 return -ENOMEM;
4213
4214 phys_obj->id = id;
4215
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004216 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004217 if (!phys_obj->handle) {
4218 ret = -ENOMEM;
4219 goto kfree_obj;
4220 }
4221#ifdef CONFIG_X86
4222 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4223#endif
4224
4225 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4226
4227 return 0;
4228kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004229 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004230 return ret;
4231}
4232
Chris Wilson995b6762010-08-20 13:23:26 +01004233static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004234{
4235 drm_i915_private_t *dev_priv = dev->dev_private;
4236 struct drm_i915_gem_phys_object *phys_obj;
4237
4238 if (!dev_priv->mm.phys_objs[id - 1])
4239 return;
4240
4241 phys_obj = dev_priv->mm.phys_objs[id - 1];
4242 if (phys_obj->cur_obj) {
4243 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4244 }
4245
4246#ifdef CONFIG_X86
4247 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4248#endif
4249 drm_pci_free(dev, phys_obj->handle);
4250 kfree(phys_obj);
4251 dev_priv->mm.phys_objs[id - 1] = NULL;
4252}
4253
4254void i915_gem_free_all_phys_object(struct drm_device *dev)
4255{
4256 int i;
4257
Dave Airlie260883c2009-01-22 17:58:49 +10004258 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004259 i915_gem_free_phys_object(dev, i);
4260}
4261
4262void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004263 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004264{
Chris Wilson05394f32010-11-08 19:18:58 +00004265 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004266 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004267 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004268 int page_count;
4269
Chris Wilson05394f32010-11-08 19:18:58 +00004270 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004271 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004272 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004273
Chris Wilson05394f32010-11-08 19:18:58 +00004274 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004275 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004276 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004277 if (!IS_ERR(page)) {
4278 char *dst = kmap_atomic(page);
4279 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4280 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004281
Chris Wilsone5281cc2010-10-28 13:45:36 +01004282 drm_clflush_pages(&page, 1);
4283
4284 set_page_dirty(page);
4285 mark_page_accessed(page);
4286 page_cache_release(page);
4287 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004288 }
Daniel Vetter40ce6572010-11-05 18:12:18 +01004289 intel_gtt_chipset_flush();
Chris Wilsond78b47b2009-06-17 21:52:49 +01004290
Chris Wilson05394f32010-11-08 19:18:58 +00004291 obj->phys_obj->cur_obj = NULL;
4292 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004293}
4294
4295int
4296i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004297 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004298 int id,
4299 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004300{
Chris Wilson05394f32010-11-08 19:18:58 +00004301 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004302 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004303 int ret = 0;
4304 int page_count;
4305 int i;
4306
4307 if (id > I915_MAX_PHYS_OBJECT)
4308 return -EINVAL;
4309
Chris Wilson05394f32010-11-08 19:18:58 +00004310 if (obj->phys_obj) {
4311 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004312 return 0;
4313 i915_gem_detach_phys_object(dev, obj);
4314 }
4315
Dave Airlie71acb5e2008-12-30 20:31:46 +10004316 /* create a new object */
4317 if (!dev_priv->mm.phys_objs[id - 1]) {
4318 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004319 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004320 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004321 DRM_ERROR("failed to init phys object %d size: %zu\n",
4322 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004323 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004324 }
4325 }
4326
4327 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004328 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4329 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004330
Chris Wilson05394f32010-11-08 19:18:58 +00004331 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004332
4333 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004334 struct page *page;
4335 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004336
Hugh Dickins5949eac2011-06-27 16:18:18 -07004337 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004338 if (IS_ERR(page))
4339 return PTR_ERR(page);
4340
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004341 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004342 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004343 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004344 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004345
4346 mark_page_accessed(page);
4347 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004348 }
4349
4350 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004351}
4352
4353static int
Chris Wilson05394f32010-11-08 19:18:58 +00004354i915_gem_phys_pwrite(struct drm_device *dev,
4355 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004356 struct drm_i915_gem_pwrite *args,
4357 struct drm_file *file_priv)
4358{
Chris Wilson05394f32010-11-08 19:18:58 +00004359 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004360 char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004361
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004362 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4363 unsigned long unwritten;
4364
4365 /* The physical object once assigned is fixed for the lifetime
4366 * of the obj, so we can safely drop the lock and continue
4367 * to access vaddr.
4368 */
4369 mutex_unlock(&dev->struct_mutex);
4370 unwritten = copy_from_user(vaddr, user_data, args->size);
4371 mutex_lock(&dev->struct_mutex);
4372 if (unwritten)
4373 return -EFAULT;
4374 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004375
Daniel Vetter40ce6572010-11-05 18:12:18 +01004376 intel_gtt_chipset_flush();
Dave Airlie71acb5e2008-12-30 20:31:46 +10004377 return 0;
4378}
Eric Anholtb9624422009-06-03 07:27:35 +00004379
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004380void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004381{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004382 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004383
4384 /* Clean up our request list when the client is going away, so that
4385 * later retire_requests won't dereference our soon-to-be-gone
4386 * file_priv.
4387 */
Chris Wilson1c255952010-09-26 11:03:27 +01004388 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004389 while (!list_empty(&file_priv->mm.request_list)) {
4390 struct drm_i915_gem_request *request;
4391
4392 request = list_first_entry(&file_priv->mm.request_list,
4393 struct drm_i915_gem_request,
4394 client_list);
4395 list_del(&request->client_list);
4396 request->file_priv = NULL;
4397 }
Chris Wilson1c255952010-09-26 11:03:27 +01004398 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004399}
Chris Wilson31169712009-09-14 16:50:28 +01004400
Chris Wilson31169712009-09-14 16:50:28 +01004401static int
Ying Han1495f232011-05-24 17:12:27 -07004402i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004403{
Chris Wilson17250b72010-10-28 12:51:39 +01004404 struct drm_i915_private *dev_priv =
4405 container_of(shrinker,
4406 struct drm_i915_private,
4407 mm.inactive_shrinker);
4408 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02004409 struct drm_i915_gem_object *obj;
Ying Han1495f232011-05-24 17:12:27 -07004410 int nr_to_scan = sc->nr_to_scan;
Chris Wilson17250b72010-10-28 12:51:39 +01004411 int cnt;
4412
4413 if (!mutex_trylock(&dev->struct_mutex))
Chris Wilsonbbe2e112010-10-28 22:35:07 +01004414 return 0;
Chris Wilson31169712009-09-14 16:50:28 +01004415
Chris Wilson6c085a72012-08-20 11:40:46 +02004416 if (nr_to_scan) {
4417 nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
4418 if (nr_to_scan > 0)
4419 i915_gem_shrink_all(dev_priv);
Chris Wilson31169712009-09-14 16:50:28 +01004420 }
4421
Chris Wilson17250b72010-10-28 12:51:39 +01004422 cnt = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02004423 list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004424 if (obj->pages_pin_count == 0)
4425 cnt += obj->base.size >> PAGE_SHIFT;
Chris Wilson6c085a72012-08-20 11:40:46 +02004426 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004427 if (obj->pin_count == 0 && obj->pages_pin_count == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02004428 cnt += obj->base.size >> PAGE_SHIFT;
Chris Wilson31169712009-09-14 16:50:28 +01004429
Chris Wilson17250b72010-10-28 12:51:39 +01004430 mutex_unlock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +02004431 return cnt;
Chris Wilson31169712009-09-14 16:50:28 +01004432}