blob: 2cd97d1cc920dbf1555af5d28d97d7cf893f6567 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010036#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Zhenyu Wang036a4a72009-06-08 14:40:19 +080039/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010040static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050041ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080042{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000043 if ((dev_priv->irq_mask & mask) != 0) {
44 dev_priv->irq_mask &= ~mask;
45 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000046 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080047 }
48}
49
50static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050051ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080052{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000053 if ((dev_priv->irq_mask & mask) != mask) {
54 dev_priv->irq_mask |= mask;
55 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000056 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080057 }
58}
59
Keith Packard7c463582008-11-04 02:03:27 -080060void
61i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
62{
63 if ((dev_priv->pipestat[pipe] & mask) != mask) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080064 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080065
66 dev_priv->pipestat[pipe] |= mask;
67 /* Enable the interrupt, clear any pending status */
68 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
Chris Wilson3143a2b2010-11-16 15:55:10 +000069 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080070 }
71}
72
73void
74i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
75{
76 if ((dev_priv->pipestat[pipe] & mask) != 0) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080077 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080078
79 dev_priv->pipestat[pipe] &= ~mask;
80 I915_WRITE(reg, dev_priv->pipestat[pipe]);
Chris Wilson3143a2b2010-11-16 15:55:10 +000081 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080082 }
83}
84
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +100085/**
Zhao Yakui01c66882009-10-28 05:10:00 +000086 * intel_enable_asle - enable ASLE interrupt for OpRegion
87 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +000088void intel_enable_asle(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +000089{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000090 drm_i915_private_t *dev_priv = dev->dev_private;
91 unsigned long irqflags;
92
Jesse Barnes7e231dbe2012-03-28 13:39:38 -070093 /* FIXME: opregion/asle for VLV */
94 if (IS_VALLEYVIEW(dev))
95 return;
96
Chris Wilson1ec14ad2010-12-04 11:30:53 +000097 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +000098
Eric Anholtc619eed2010-01-28 16:45:52 -080099 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500100 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800101 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000102 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700103 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100104 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800105 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700106 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800107 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000108
109 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000110}
111
112/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700113 * i915_pipe_enabled - check if a pipe is enabled
114 * @dev: DRM device
115 * @pipe: pipe to check
116 *
117 * Reading certain registers when the pipe is disabled can hang the chip.
118 * Use this routine to make sure the PLL is running and the pipe is active
119 * before reading such registers if unsure.
120 */
121static int
122i915_pipe_enabled(struct drm_device *dev, int pipe)
123{
124 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200125 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
126 pipe);
127
128 return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700129}
130
Keith Packard42f52ef2008-10-18 19:39:29 -0700131/* Called from drm generic code, passed a 'crtc', which
132 * we use as a pipe index
133 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700134static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700135{
136 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
137 unsigned long high_frame;
138 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100139 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700140
141 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800142 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800143 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700144 return 0;
145 }
146
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800147 high_frame = PIPEFRAME(pipe);
148 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100149
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700150 /*
151 * High & low register fields aren't synchronized, so make sure
152 * we get a low value that's stable across two reads of the high
153 * register.
154 */
155 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100156 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
157 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
158 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700159 } while (high1 != high2);
160
Chris Wilson5eddb702010-09-11 13:48:45 +0100161 high1 >>= PIPE_FRAME_HIGH_SHIFT;
162 low >>= PIPE_FRAME_LOW_SHIFT;
163 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700164}
165
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700166static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800167{
168 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800169 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800170
171 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800172 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800173 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800174 return 0;
175 }
176
177 return I915_READ(reg);
178}
179
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700180static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100181 int *vpos, int *hpos)
182{
183 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
184 u32 vbl = 0, position = 0;
185 int vbl_start, vbl_end, htotal, vtotal;
186 bool in_vbl = true;
187 int ret = 0;
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200188 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
189 pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100190
191 if (!i915_pipe_enabled(dev, pipe)) {
192 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800193 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100194 return 0;
195 }
196
197 /* Get vtotal. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200198 vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100199
200 if (INTEL_INFO(dev)->gen >= 4) {
201 /* No obvious pixelcount register. Only query vertical
202 * scanout position from Display scan line register.
203 */
204 position = I915_READ(PIPEDSL(pipe));
205
206 /* Decode into vertical scanout position. Don't have
207 * horizontal scanout position.
208 */
209 *vpos = position & 0x1fff;
210 *hpos = 0;
211 } else {
212 /* Have access to pixelcount since start of frame.
213 * We can split this into vertical and horizontal
214 * scanout position.
215 */
216 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
217
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200218 htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100219 *vpos = position / htotal;
220 *hpos = position - (*vpos * htotal);
221 }
222
223 /* Query vblank area. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200224 vbl = I915_READ(VBLANK(cpu_transcoder));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100225
226 /* Test position against vblank region. */
227 vbl_start = vbl & 0x1fff;
228 vbl_end = (vbl >> 16) & 0x1fff;
229
230 if ((*vpos < vbl_start) || (*vpos > vbl_end))
231 in_vbl = false;
232
233 /* Inside "upper part" of vblank area? Apply corrective offset: */
234 if (in_vbl && (*vpos >= vbl_start))
235 *vpos = *vpos - vtotal;
236
237 /* Readouts valid? */
238 if (vbl > 0)
239 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
240
241 /* In vblank? */
242 if (in_vbl)
243 ret |= DRM_SCANOUTPOS_INVBL;
244
245 return ret;
246}
247
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700248static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100249 int *max_error,
250 struct timeval *vblank_time,
251 unsigned flags)
252{
Chris Wilson4041b852011-01-22 10:07:56 +0000253 struct drm_i915_private *dev_priv = dev->dev_private;
254 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100255
Chris Wilson4041b852011-01-22 10:07:56 +0000256 if (pipe < 0 || pipe >= dev_priv->num_pipe) {
257 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100258 return -EINVAL;
259 }
260
261 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000262 crtc = intel_get_crtc_for_pipe(dev, pipe);
263 if (crtc == NULL) {
264 DRM_ERROR("Invalid crtc %d\n", pipe);
265 return -EINVAL;
266 }
267
268 if (!crtc->enabled) {
269 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
270 return -EBUSY;
271 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100272
273 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000274 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
275 vblank_time, flags,
276 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100277}
278
Jesse Barnes5ca58282009-03-31 14:11:15 -0700279/*
280 * Handle hotplug events outside the interrupt handler proper.
281 */
282static void i915_hotplug_work_func(struct work_struct *work)
283{
284 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
285 hotplug_work);
286 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700287 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100288 struct intel_encoder *encoder;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700289
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100290 /* HPD irq before everything is fully set up. */
291 if (!dev_priv->enable_hotplug_processing)
292 return;
293
Keith Packarda65e34c2011-07-25 10:04:56 -0700294 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800295 DRM_DEBUG_KMS("running encoder hotplug functions\n");
296
Chris Wilson4ef69c72010-09-09 15:14:28 +0100297 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
298 if (encoder->hot_plug)
299 encoder->hot_plug(encoder);
300
Keith Packard40ee3382011-07-28 15:31:19 -0700301 mutex_unlock(&mode_config->mutex);
302
Jesse Barnes5ca58282009-03-31 14:11:15 -0700303 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000304 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700305}
306
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200307static void ironlake_handle_rps_change(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800308{
309 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000310 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200311 u8 new_delay;
312 unsigned long flags;
313
314 spin_lock_irqsave(&mchdev_lock, flags);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800315
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200316 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
317
Daniel Vetter20e4d402012-08-08 23:35:39 +0200318 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200319
Jesse Barnes7648fa92010-05-20 14:28:11 -0700320 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000321 busy_up = I915_READ(RCPREVBSYTUPAVG);
322 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800323 max_avg = I915_READ(RCBMAXAVG);
324 min_avg = I915_READ(RCBMINAVG);
325
326 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000327 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200328 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
329 new_delay = dev_priv->ips.cur_delay - 1;
330 if (new_delay < dev_priv->ips.max_delay)
331 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000332 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200333 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
334 new_delay = dev_priv->ips.cur_delay + 1;
335 if (new_delay > dev_priv->ips.min_delay)
336 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800337 }
338
Jesse Barnes7648fa92010-05-20 14:28:11 -0700339 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200340 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800341
Daniel Vetter92703882012-08-09 16:46:01 +0200342 spin_unlock_irqrestore(&mchdev_lock, flags);
343
Jesse Barnesf97108d2010-01-29 11:27:07 -0800344 return;
345}
346
Chris Wilson549f7362010-10-19 11:19:32 +0100347static void notify_ring(struct drm_device *dev,
348 struct intel_ring_buffer *ring)
349{
350 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9862e602011-01-04 22:22:17 +0000351
Chris Wilson475553d2011-01-20 09:52:56 +0000352 if (ring->obj == NULL)
353 return;
354
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100355 trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
Chris Wilson9862e602011-01-04 22:22:17 +0000356
Chris Wilson549f7362010-10-19 11:19:32 +0100357 wake_up_all(&ring->irq_queue);
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700358 if (i915_enable_hangcheck) {
Daniel Vetter99584db2012-11-14 17:14:04 +0100359 dev_priv->gpu_error.hangcheck_count = 0;
360 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +0100361 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700362 }
Chris Wilson549f7362010-10-19 11:19:32 +0100363}
364
Ben Widawsky4912d042011-04-25 11:25:20 -0700365static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800366{
Ben Widawsky4912d042011-04-25 11:25:20 -0700367 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200368 rps.work);
Ben Widawsky4912d042011-04-25 11:25:20 -0700369 u32 pm_iir, pm_imr;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100370 u8 new_delay;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800371
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200372 spin_lock_irq(&dev_priv->rps.lock);
373 pm_iir = dev_priv->rps.pm_iir;
374 dev_priv->rps.pm_iir = 0;
Ben Widawsky4912d042011-04-25 11:25:20 -0700375 pm_imr = I915_READ(GEN6_PMIMR);
Daniel Vettera9e26412011-09-08 14:00:21 +0200376 I915_WRITE(GEN6_PMIMR, 0);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200377 spin_unlock_irq(&dev_priv->rps.lock);
Ben Widawsky4912d042011-04-25 11:25:20 -0700378
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100379 if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800380 return;
381
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700382 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100383
384 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200385 new_delay = dev_priv->rps.cur_delay + 1;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100386 else
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200387 new_delay = dev_priv->rps.cur_delay - 1;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800388
Ben Widawsky79249632012-09-07 19:43:42 -0700389 /* sysfs frequency interfaces may have snuck in while servicing the
390 * interrupt
391 */
392 if (!(new_delay > dev_priv->rps.max_delay ||
393 new_delay < dev_priv->rps.min_delay)) {
394 gen6_set_rps(dev_priv->dev, new_delay);
395 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800396
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700397 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800398}
399
Ben Widawskye3689192012-05-25 16:56:22 -0700400
401/**
402 * ivybridge_parity_work - Workqueue called when a parity error interrupt
403 * occurred.
404 * @work: workqueue struct
405 *
406 * Doesn't actually do anything except notify userspace. As a consequence of
407 * this event, userspace should try to remap the bad rows since statistically
408 * it is likely the same row is more likely to go bad again.
409 */
410static void ivybridge_parity_work(struct work_struct *work)
411{
412 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100413 l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700414 u32 error_status, row, bank, subbank;
415 char *parity_event[5];
416 uint32_t misccpctl;
417 unsigned long flags;
418
419 /* We must turn off DOP level clock gating to access the L3 registers.
420 * In order to prevent a get/put style interface, acquire struct mutex
421 * any time we access those registers.
422 */
423 mutex_lock(&dev_priv->dev->struct_mutex);
424
425 misccpctl = I915_READ(GEN7_MISCCPCTL);
426 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
427 POSTING_READ(GEN7_MISCCPCTL);
428
429 error_status = I915_READ(GEN7_L3CDERRST1);
430 row = GEN7_PARITY_ERROR_ROW(error_status);
431 bank = GEN7_PARITY_ERROR_BANK(error_status);
432 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
433
434 I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
435 GEN7_L3CDERRST1_ENABLE);
436 POSTING_READ(GEN7_L3CDERRST1);
437
438 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
439
440 spin_lock_irqsave(&dev_priv->irq_lock, flags);
441 dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
442 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
443 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
444
445 mutex_unlock(&dev_priv->dev->struct_mutex);
446
447 parity_event[0] = "L3_PARITY_ERROR=1";
448 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
449 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
450 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
451 parity_event[4] = NULL;
452
453 kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
454 KOBJ_CHANGE, parity_event);
455
456 DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
457 row, bank, subbank);
458
459 kfree(parity_event[3]);
460 kfree(parity_event[2]);
461 kfree(parity_event[1]);
462}
463
Daniel Vetterd2ba8472012-05-31 14:57:41 +0200464static void ivybridge_handle_parity_error(struct drm_device *dev)
Ben Widawskye3689192012-05-25 16:56:22 -0700465{
466 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
467 unsigned long flags;
468
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700469 if (!HAS_L3_GPU_CACHE(dev))
Ben Widawskye3689192012-05-25 16:56:22 -0700470 return;
471
472 spin_lock_irqsave(&dev_priv->irq_lock, flags);
473 dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
474 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
475 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
476
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100477 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700478}
479
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200480static void snb_gt_irq_handler(struct drm_device *dev,
481 struct drm_i915_private *dev_priv,
482 u32 gt_iir)
483{
484
485 if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
486 GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
487 notify_ring(dev, &dev_priv->ring[RCS]);
488 if (gt_iir & GEN6_BSD_USER_INTERRUPT)
489 notify_ring(dev, &dev_priv->ring[VCS]);
490 if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
491 notify_ring(dev, &dev_priv->ring[BCS]);
492
493 if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
494 GT_GEN6_BSD_CS_ERROR_INTERRUPT |
495 GT_RENDER_CS_ERROR_INTERRUPT)) {
496 DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
497 i915_handle_error(dev, false);
498 }
Ben Widawskye3689192012-05-25 16:56:22 -0700499
500 if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
501 ivybridge_handle_parity_error(dev);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200502}
503
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100504static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
505 u32 pm_iir)
506{
507 unsigned long flags;
508
509 /*
510 * IIR bits should never already be set because IMR should
511 * prevent an interrupt from being shown in IIR. The warning
512 * displays a case where we've unsafely cleared
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200513 * dev_priv->rps.pm_iir. Although missing an interrupt of the same
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100514 * type is not a problem, it displays a problem in the logic.
515 *
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200516 * The mask bit in IMR is cleared by dev_priv->rps.work.
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100517 */
518
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200519 spin_lock_irqsave(&dev_priv->rps.lock, flags);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200520 dev_priv->rps.pm_iir |= pm_iir;
521 I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100522 POSTING_READ(GEN6_PMIMR);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200523 spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100524
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200525 queue_work(dev_priv->wq, &dev_priv->rps.work);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100526}
527
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100528static void gmbus_irq_handler(struct drm_device *dev)
529{
Daniel Vetter28c70f12012-12-01 13:53:45 +0100530 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
531
Daniel Vetter28c70f12012-12-01 13:53:45 +0100532 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100533}
534
Daniel Vetterce99c252012-12-01 13:53:47 +0100535static void dp_aux_irq_handler(struct drm_device *dev)
536{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100537 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
538
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100539 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +0100540}
541
Daniel Vetterff1f5252012-10-02 15:10:55 +0200542static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700543{
544 struct drm_device *dev = (struct drm_device *) arg;
545 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
546 u32 iir, gt_iir, pm_iir;
547 irqreturn_t ret = IRQ_NONE;
548 unsigned long irqflags;
549 int pipe;
550 u32 pipe_stats[I915_MAX_PIPES];
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700551
552 atomic_inc(&dev_priv->irq_received);
553
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700554 while (true) {
555 iir = I915_READ(VLV_IIR);
556 gt_iir = I915_READ(GTIIR);
557 pm_iir = I915_READ(GEN6_PMIIR);
558
559 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
560 goto out;
561
562 ret = IRQ_HANDLED;
563
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200564 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700565
566 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
567 for_each_pipe(pipe) {
568 int reg = PIPESTAT(pipe);
569 pipe_stats[pipe] = I915_READ(reg);
570
571 /*
572 * Clear the PIPE*STAT regs before the IIR
573 */
574 if (pipe_stats[pipe] & 0x8000ffff) {
575 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
576 DRM_DEBUG_DRIVER("pipe %c underrun\n",
577 pipe_name(pipe));
578 I915_WRITE(reg, pipe_stats[pipe]);
579 }
580 }
581 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
582
Jesse Barnes31acc7f2012-06-20 10:53:11 -0700583 for_each_pipe(pipe) {
584 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
585 drm_handle_vblank(dev, pipe);
586
587 if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
588 intel_prepare_page_flip(dev, pipe);
589 intel_finish_page_flip(dev, pipe);
590 }
591 }
592
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700593 /* Consume port. Then clear IIR or we'll miss events */
594 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
595 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
596
597 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
598 hotplug_status);
599 if (hotplug_status & dev_priv->hotplug_supported_mask)
600 queue_work(dev_priv->wq,
601 &dev_priv->hotplug_work);
602
603 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
604 I915_READ(PORT_HOTPLUG_STAT);
605 }
606
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100607 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
608 gmbus_irq_handler(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700609
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100610 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
611 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700612
613 I915_WRITE(GTIIR, gt_iir);
614 I915_WRITE(GEN6_PMIIR, pm_iir);
615 I915_WRITE(VLV_IIR, iir);
616 }
617
618out:
619 return ret;
620}
621
Adam Jackson23e81d62012-06-06 15:45:44 -0400622static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -0800623{
624 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800625 int pipe;
Jesse Barnes776ad802011-01-04 15:09:39 -0800626
Daniel Vetter76e43832012-10-12 20:14:05 +0200627 if (pch_iir & SDE_HOTPLUG_MASK)
628 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
629
Jesse Barnes776ad802011-01-04 15:09:39 -0800630 if (pch_iir & SDE_AUDIO_POWER_MASK)
631 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
632 (pch_iir & SDE_AUDIO_POWER_MASK) >>
633 SDE_AUDIO_POWER_SHIFT);
634
Daniel Vetterce99c252012-12-01 13:53:47 +0100635 if (pch_iir & SDE_AUX_MASK)
636 dp_aux_irq_handler(dev);
637
Jesse Barnes776ad802011-01-04 15:09:39 -0800638 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100639 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -0800640
641 if (pch_iir & SDE_AUDIO_HDCP_MASK)
642 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
643
644 if (pch_iir & SDE_AUDIO_TRANS_MASK)
645 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
646
647 if (pch_iir & SDE_POISON)
648 DRM_ERROR("PCH poison interrupt\n");
649
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800650 if (pch_iir & SDE_FDI_MASK)
651 for_each_pipe(pipe)
652 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
653 pipe_name(pipe),
654 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -0800655
656 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
657 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
658
659 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
660 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
661
662 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
663 DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
664 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
665 DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
666}
667
Adam Jackson23e81d62012-06-06 15:45:44 -0400668static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
669{
670 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
671 int pipe;
672
Daniel Vetter76e43832012-10-12 20:14:05 +0200673 if (pch_iir & SDE_HOTPLUG_MASK_CPT)
674 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
675
Adam Jackson23e81d62012-06-06 15:45:44 -0400676 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT)
677 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
678 (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
679 SDE_AUDIO_POWER_SHIFT_CPT);
680
681 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +0100682 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -0400683
684 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100685 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -0400686
687 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
688 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
689
690 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
691 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
692
693 if (pch_iir & SDE_FDI_MASK_CPT)
694 for_each_pipe(pipe)
695 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
696 pipe_name(pipe),
697 I915_READ(FDI_RX_IIR(pipe)));
698}
699
Daniel Vetterff1f5252012-10-02 15:10:55 +0200700static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700701{
702 struct drm_device *dev = (struct drm_device *) arg;
703 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson0e434062012-05-09 21:45:44 +0100704 u32 de_iir, gt_iir, de_ier, pm_iir;
705 irqreturn_t ret = IRQ_NONE;
706 int i;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700707
708 atomic_inc(&dev_priv->irq_received);
709
710 /* disable master interrupt before clearing iir */
711 de_ier = I915_READ(DEIER);
712 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson0e434062012-05-09 21:45:44 +0100713
714 gt_iir = I915_READ(GTIIR);
715 if (gt_iir) {
716 snb_gt_irq_handler(dev, dev_priv, gt_iir);
717 I915_WRITE(GTIIR, gt_iir);
718 ret = IRQ_HANDLED;
719 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700720
721 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100722 if (de_iir) {
Daniel Vetterce99c252012-12-01 13:53:47 +0100723 if (de_iir & DE_AUX_CHANNEL_A_IVB)
724 dp_aux_irq_handler(dev);
725
Chris Wilson0e434062012-05-09 21:45:44 +0100726 if (de_iir & DE_GSE_IVB)
727 intel_opregion_gse_intr(dev);
728
729 for (i = 0; i < 3; i++) {
Daniel Vetter74d44442012-10-02 17:54:35 +0200730 if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
731 drm_handle_vblank(dev, i);
Chris Wilson0e434062012-05-09 21:45:44 +0100732 if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
733 intel_prepare_page_flip(dev, i);
734 intel_finish_page_flip_plane(dev, i);
735 }
Chris Wilson0e434062012-05-09 21:45:44 +0100736 }
737
738 /* check event from PCH */
739 if (de_iir & DE_PCH_EVENT_IVB) {
740 u32 pch_iir = I915_READ(SDEIIR);
741
Adam Jackson23e81d62012-06-06 15:45:44 -0400742 cpt_irq_handler(dev, pch_iir);
Chris Wilson0e434062012-05-09 21:45:44 +0100743
744 /* clear PCH hotplug event before clear CPU irq */
745 I915_WRITE(SDEIIR, pch_iir);
746 }
747
748 I915_WRITE(DEIIR, de_iir);
749 ret = IRQ_HANDLED;
750 }
751
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700752 pm_iir = I915_READ(GEN6_PMIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100753 if (pm_iir) {
754 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
755 gen6_queue_rps_work(dev_priv, pm_iir);
756 I915_WRITE(GEN6_PMIIR, pm_iir);
757 ret = IRQ_HANDLED;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700758 }
759
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700760 I915_WRITE(DEIER, de_ier);
761 POSTING_READ(DEIER);
762
763 return ret;
764}
765
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200766static void ilk_gt_irq_handler(struct drm_device *dev,
767 struct drm_i915_private *dev_priv,
768 u32 gt_iir)
769{
770 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
771 notify_ring(dev, &dev_priv->ring[RCS]);
772 if (gt_iir & GT_BSD_USER_INTERRUPT)
773 notify_ring(dev, &dev_priv->ring[VCS]);
774}
775
Daniel Vetterff1f5252012-10-02 15:10:55 +0200776static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800777{
Jesse Barnes46979952011-04-07 13:53:55 -0700778 struct drm_device *dev = (struct drm_device *) arg;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800779 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
780 int ret = IRQ_NONE;
Daniel Vetteracd15b62012-11-30 11:24:50 +0100781 u32 de_iir, gt_iir, de_ier, pm_iir;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100782
Jesse Barnes46979952011-04-07 13:53:55 -0700783 atomic_inc(&dev_priv->irq_received);
784
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000785 /* disable master interrupt before clearing iir */
786 de_ier = I915_READ(DEIER);
787 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000788 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000789
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800790 de_iir = I915_READ(DEIIR);
791 gt_iir = I915_READ(GTIIR);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800792 pm_iir = I915_READ(GEN6_PMIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800793
Daniel Vetteracd15b62012-11-30 11:24:50 +0100794 if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
Zou Nan haic7c85102010-01-15 10:29:06 +0800795 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800796
Zou Nan haic7c85102010-01-15 10:29:06 +0800797 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800798
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200799 if (IS_GEN5(dev))
800 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
801 else
802 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800803
Daniel Vetterce99c252012-12-01 13:53:47 +0100804 if (de_iir & DE_AUX_CHANNEL_A)
805 dp_aux_irq_handler(dev);
806
Zou Nan haic7c85102010-01-15 10:29:06 +0800807 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +0100808 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +0800809
Daniel Vetter74d44442012-10-02 17:54:35 +0200810 if (de_iir & DE_PIPEA_VBLANK)
811 drm_handle_vblank(dev, 0);
812
813 if (de_iir & DE_PIPEB_VBLANK)
814 drm_handle_vblank(dev, 1);
815
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800816 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800817 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +0100818 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800819 }
820
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800821 if (de_iir & DE_PLANEB_FLIP_DONE) {
822 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +0100823 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800824 }
Li Pengc062df62010-01-23 00:12:58 +0800825
Zou Nan haic7c85102010-01-15 10:29:06 +0800826 /* check event from PCH */
Jesse Barnes776ad802011-01-04 15:09:39 -0800827 if (de_iir & DE_PCH_EVENT) {
Daniel Vetteracd15b62012-11-30 11:24:50 +0100828 u32 pch_iir = I915_READ(SDEIIR);
829
Adam Jackson23e81d62012-06-06 15:45:44 -0400830 if (HAS_PCH_CPT(dev))
831 cpt_irq_handler(dev, pch_iir);
832 else
833 ibx_irq_handler(dev, pch_iir);
Daniel Vetteracd15b62012-11-30 11:24:50 +0100834
835 /* should clear PCH hotplug event before clear CPU irq */
836 I915_WRITE(SDEIIR, pch_iir);
Jesse Barnes776ad802011-01-04 15:09:39 -0800837 }
Zou Nan haic7c85102010-01-15 10:29:06 +0800838
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200839 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
840 ironlake_handle_rps_change(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800841
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100842 if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
843 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800844
Zou Nan haic7c85102010-01-15 10:29:06 +0800845 I915_WRITE(GTIIR, gt_iir);
846 I915_WRITE(DEIIR, de_iir);
Ben Widawsky4912d042011-04-25 11:25:20 -0700847 I915_WRITE(GEN6_PMIIR, pm_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800848
849done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000850 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000851 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000852
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800853 return ret;
854}
855
Jesse Barnes8a905232009-07-11 16:48:03 -0400856/**
857 * i915_error_work_func - do process context error handling work
858 * @work: work struct
859 *
860 * Fire an error uevent so userspace can see that a hang or error
861 * was detected.
862 */
863static void i915_error_work_func(struct work_struct *work)
864{
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100865 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
866 work);
867 drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
868 gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -0400869 struct drm_device *dev = dev_priv->dev;
Daniel Vetterf69061b2012-12-06 09:01:42 +0100870 struct intel_ring_buffer *ring;
Ben Gamarif316a422009-09-14 17:48:46 -0400871 char *error_event[] = { "ERROR=1", NULL };
872 char *reset_event[] = { "RESET=1", NULL };
873 char *reset_done_event[] = { "ERROR=0", NULL };
Daniel Vetterf69061b2012-12-06 09:01:42 +0100874 int i, ret;
Jesse Barnes8a905232009-07-11 16:48:03 -0400875
Ben Gamarif316a422009-09-14 17:48:46 -0400876 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400877
Daniel Vetter7db0ba22012-12-06 16:23:37 +0100878 /*
879 * Note that there's only one work item which does gpu resets, so we
880 * need not worry about concurrent gpu resets potentially incrementing
881 * error->reset_counter twice. We only need to take care of another
882 * racing irq/hangcheck declaring the gpu dead for a second time. A
883 * quick check for that is good enough: schedule_work ensures the
884 * correct ordering between hang detection and this work item, and since
885 * the reset in-progress bit is only ever set by code outside of this
886 * work we don't need to worry about any other races.
887 */
888 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100889 DRM_DEBUG_DRIVER("resetting chip\n");
Daniel Vetter7db0ba22012-12-06 16:23:37 +0100890 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
891 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100892
Daniel Vetterf69061b2012-12-06 09:01:42 +0100893 ret = i915_reset(dev);
894
895 if (ret == 0) {
896 /*
897 * After all the gem state is reset, increment the reset
898 * counter and wake up everyone waiting for the reset to
899 * complete.
900 *
901 * Since unlock operations are a one-sided barrier only,
902 * we need to insert a barrier here to order any seqno
903 * updates before
904 * the counter increment.
905 */
906 smp_mb__before_atomic_inc();
907 atomic_inc(&dev_priv->gpu_error.reset_counter);
908
909 kobject_uevent_env(&dev->primary->kdev.kobj,
910 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100911 } else {
912 atomic_set(&error->reset_counter, I915_WEDGED);
Ben Gamarif316a422009-09-14 17:48:46 -0400913 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100914
Daniel Vetterf69061b2012-12-06 09:01:42 +0100915 for_each_ring(ring, dev_priv, i)
916 wake_up_all(&ring->irq_queue);
917
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100918 wake_up_all(&dev_priv->gpu_error.reset_queue);
Ben Gamarif316a422009-09-14 17:48:46 -0400919 }
Jesse Barnes8a905232009-07-11 16:48:03 -0400920}
921
Daniel Vetter85f9e502012-08-31 21:42:26 +0200922/* NB: please notice the memset */
923static void i915_get_extra_instdone(struct drm_device *dev,
924 uint32_t *instdone)
925{
926 struct drm_i915_private *dev_priv = dev->dev_private;
927 memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
928
929 switch(INTEL_INFO(dev)->gen) {
930 case 2:
931 case 3:
932 instdone[0] = I915_READ(INSTDONE);
933 break;
934 case 4:
935 case 5:
936 case 6:
937 instdone[0] = I915_READ(INSTDONE_I965);
938 instdone[1] = I915_READ(INSTDONE1);
939 break;
940 default:
941 WARN_ONCE(1, "Unsupported platform\n");
942 case 7:
943 instdone[0] = I915_READ(GEN7_INSTDONE_1);
944 instdone[1] = I915_READ(GEN7_SC_INSTDONE);
945 instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
946 instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
947 break;
948 }
949}
950
Chris Wilson3bd3c932010-08-19 08:19:30 +0100951#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +0000952static struct drm_i915_error_object *
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000953i915_error_object_create(struct drm_i915_private *dev_priv,
Chris Wilson05394f32010-11-08 19:18:58 +0000954 struct drm_i915_gem_object *src)
Chris Wilson9df30792010-02-18 10:24:56 +0000955{
956 struct drm_i915_error_object *dst;
Chris Wilson9da3da62012-06-01 15:20:22 +0100957 int i, count;
Chris Wilsone56660d2010-08-07 11:01:26 +0100958 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000959
Chris Wilson05394f32010-11-08 19:18:58 +0000960 if (src == NULL || src->pages == NULL)
Chris Wilson9df30792010-02-18 10:24:56 +0000961 return NULL;
962
Chris Wilson9da3da62012-06-01 15:20:22 +0100963 count = src->base.size / PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000964
Chris Wilson9da3da62012-06-01 15:20:22 +0100965 dst = kmalloc(sizeof(*dst) + count * sizeof(u32 *), GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000966 if (dst == NULL)
967 return NULL;
968
Chris Wilson05394f32010-11-08 19:18:58 +0000969 reloc_offset = src->gtt_offset;
Chris Wilson9da3da62012-06-01 15:20:22 +0100970 for (i = 0; i < count; i++) {
Andrew Morton788885a2010-05-11 14:07:05 -0700971 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +0100972 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -0700973
Chris Wilsone56660d2010-08-07 11:01:26 +0100974 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000975 if (d == NULL)
976 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +0100977
Andrew Morton788885a2010-05-11 14:07:05 -0700978 local_irq_save(flags);
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800979 if (reloc_offset < dev_priv->gtt.mappable_end &&
Daniel Vetter74898d72012-02-15 23:50:22 +0100980 src->has_global_gtt_mapping) {
Chris Wilson172975aa2011-12-14 13:57:25 +0100981 void __iomem *s;
982
983 /* Simply ignore tiling or any overlapping fence.
984 * It's part of the error state, and this hopefully
985 * captures what the GPU read.
986 */
987
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800988 s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
Chris Wilson172975aa2011-12-14 13:57:25 +0100989 reloc_offset);
990 memcpy_fromio(d, s, PAGE_SIZE);
991 io_mapping_unmap_atomic(s);
Chris Wilson960e3562012-11-15 11:32:23 +0000992 } else if (src->stolen) {
993 unsigned long offset;
994
995 offset = dev_priv->mm.stolen_base;
996 offset += src->stolen->start;
997 offset += i << PAGE_SHIFT;
998
Daniel Vetter1a240d42012-11-29 22:18:51 +0100999 memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
Chris Wilson172975aa2011-12-14 13:57:25 +01001000 } else {
Chris Wilson9da3da62012-06-01 15:20:22 +01001001 struct page *page;
Chris Wilson172975aa2011-12-14 13:57:25 +01001002 void *s;
1003
Chris Wilson9da3da62012-06-01 15:20:22 +01001004 page = i915_gem_object_get_page(src, i);
Chris Wilson172975aa2011-12-14 13:57:25 +01001005
Chris Wilson9da3da62012-06-01 15:20:22 +01001006 drm_clflush_pages(&page, 1);
1007
1008 s = kmap_atomic(page);
Chris Wilson172975aa2011-12-14 13:57:25 +01001009 memcpy(d, s, PAGE_SIZE);
1010 kunmap_atomic(s);
1011
Chris Wilson9da3da62012-06-01 15:20:22 +01001012 drm_clflush_pages(&page, 1);
Chris Wilson172975aa2011-12-14 13:57:25 +01001013 }
Andrew Morton788885a2010-05-11 14:07:05 -07001014 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +01001015
Chris Wilson9da3da62012-06-01 15:20:22 +01001016 dst->pages[i] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +01001017
1018 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +00001019 }
Chris Wilson9da3da62012-06-01 15:20:22 +01001020 dst->page_count = count;
Chris Wilson05394f32010-11-08 19:18:58 +00001021 dst->gtt_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +00001022
1023 return dst;
1024
1025unwind:
Chris Wilson9da3da62012-06-01 15:20:22 +01001026 while (i--)
1027 kfree(dst->pages[i]);
Chris Wilson9df30792010-02-18 10:24:56 +00001028 kfree(dst);
1029 return NULL;
1030}
1031
1032static void
1033i915_error_object_free(struct drm_i915_error_object *obj)
1034{
1035 int page;
1036
1037 if (obj == NULL)
1038 return;
1039
1040 for (page = 0; page < obj->page_count; page++)
1041 kfree(obj->pages[page]);
1042
1043 kfree(obj);
1044}
1045
Daniel Vetter742cbee2012-04-27 15:17:39 +02001046void
1047i915_error_state_free(struct kref *error_ref)
Chris Wilson9df30792010-02-18 10:24:56 +00001048{
Daniel Vetter742cbee2012-04-27 15:17:39 +02001049 struct drm_i915_error_state *error = container_of(error_ref,
1050 typeof(*error), ref);
Chris Wilsone2f973d2011-01-27 19:15:11 +00001051 int i;
1052
Chris Wilson52d39a22012-02-15 11:25:37 +00001053 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
1054 i915_error_object_free(error->ring[i].batchbuffer);
1055 i915_error_object_free(error->ring[i].ringbuffer);
1056 kfree(error->ring[i].requests);
1057 }
Chris Wilsone2f973d2011-01-27 19:15:11 +00001058
Chris Wilson9df30792010-02-18 10:24:56 +00001059 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001060 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +00001061 kfree(error);
1062}
Chris Wilson1b502472012-04-24 15:47:30 +01001063static void capture_bo(struct drm_i915_error_buffer *err,
1064 struct drm_i915_gem_object *obj)
1065{
1066 err->size = obj->base.size;
1067 err->name = obj->base.name;
Chris Wilson0201f1e2012-07-20 12:41:01 +01001068 err->rseqno = obj->last_read_seqno;
1069 err->wseqno = obj->last_write_seqno;
Chris Wilson1b502472012-04-24 15:47:30 +01001070 err->gtt_offset = obj->gtt_offset;
1071 err->read_domains = obj->base.read_domains;
1072 err->write_domain = obj->base.write_domain;
1073 err->fence_reg = obj->fence_reg;
1074 err->pinned = 0;
1075 if (obj->pin_count > 0)
1076 err->pinned = 1;
1077 if (obj->user_pin_count > 0)
1078 err->pinned = -1;
1079 err->tiling = obj->tiling_mode;
1080 err->dirty = obj->dirty;
1081 err->purgeable = obj->madv != I915_MADV_WILLNEED;
1082 err->ring = obj->ring ? obj->ring->id : -1;
1083 err->cache_level = obj->cache_level;
1084}
Chris Wilson9df30792010-02-18 10:24:56 +00001085
Chris Wilson1b502472012-04-24 15:47:30 +01001086static u32 capture_active_bo(struct drm_i915_error_buffer *err,
1087 int count, struct list_head *head)
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001088{
1089 struct drm_i915_gem_object *obj;
1090 int i = 0;
1091
1092 list_for_each_entry(obj, head, mm_list) {
Chris Wilson1b502472012-04-24 15:47:30 +01001093 capture_bo(err++, obj);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001094 if (++i == count)
1095 break;
Chris Wilson1b502472012-04-24 15:47:30 +01001096 }
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001097
Chris Wilson1b502472012-04-24 15:47:30 +01001098 return i;
1099}
1100
1101static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
1102 int count, struct list_head *head)
1103{
1104 struct drm_i915_gem_object *obj;
1105 int i = 0;
1106
1107 list_for_each_entry(obj, head, gtt_list) {
1108 if (obj->pin_count == 0)
1109 continue;
1110
1111 capture_bo(err++, obj);
1112 if (++i == count)
1113 break;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001114 }
1115
1116 return i;
1117}
1118
Chris Wilson748ebc62010-10-24 10:28:47 +01001119static void i915_gem_record_fences(struct drm_device *dev,
1120 struct drm_i915_error_state *error)
1121{
1122 struct drm_i915_private *dev_priv = dev->dev_private;
1123 int i;
1124
1125 /* Fences */
1126 switch (INTEL_INFO(dev)->gen) {
Daniel Vetter775d17b2011-10-09 21:52:01 +02001127 case 7:
Chris Wilson748ebc62010-10-24 10:28:47 +01001128 case 6:
1129 for (i = 0; i < 16; i++)
1130 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
1131 break;
1132 case 5:
1133 case 4:
1134 for (i = 0; i < 16; i++)
1135 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
1136 break;
1137 case 3:
1138 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
1139 for (i = 0; i < 8; i++)
1140 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
1141 case 2:
1142 for (i = 0; i < 8; i++)
1143 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
1144 break;
1145
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08001146 default:
1147 BUG();
Chris Wilson748ebc62010-10-24 10:28:47 +01001148 }
1149}
1150
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001151static struct drm_i915_error_object *
1152i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
1153 struct intel_ring_buffer *ring)
1154{
1155 struct drm_i915_gem_object *obj;
1156 u32 seqno;
1157
1158 if (!ring->get_seqno)
1159 return NULL;
1160
Daniel Vetterb45305f2012-12-17 16:21:27 +01001161 if (HAS_BROKEN_CS_TLB(dev_priv->dev)) {
1162 u32 acthd = I915_READ(ACTHD);
1163
1164 if (WARN_ON(ring->id != RCS))
1165 return NULL;
1166
1167 obj = ring->private;
1168 if (acthd >= obj->gtt_offset &&
1169 acthd < obj->gtt_offset + obj->base.size)
1170 return i915_error_object_create(dev_priv, obj);
1171 }
1172
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001173 seqno = ring->get_seqno(ring, false);
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001174 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
1175 if (obj->ring != ring)
1176 continue;
1177
Chris Wilson0201f1e2012-07-20 12:41:01 +01001178 if (i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001179 continue;
1180
1181 if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
1182 continue;
1183
1184 /* We need to copy these to an anonymous buffer as the simplest
1185 * method to avoid being overwritten by userspace.
1186 */
1187 return i915_error_object_create(dev_priv, obj);
1188 }
1189
1190 return NULL;
1191}
1192
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001193static void i915_record_ring_state(struct drm_device *dev,
1194 struct drm_i915_error_state *error,
1195 struct intel_ring_buffer *ring)
1196{
1197 struct drm_i915_private *dev_priv = dev->dev_private;
1198
Daniel Vetter33f3f512011-12-14 13:57:39 +01001199 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson12f55812012-07-05 17:14:01 +01001200 error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001201 error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001202 error->semaphore_mboxes[ring->id][0]
1203 = I915_READ(RING_SYNC_0(ring->mmio_base));
1204 error->semaphore_mboxes[ring->id][1]
1205 = I915_READ(RING_SYNC_1(ring->mmio_base));
Chris Wilsondf2b23d2012-11-27 17:06:54 +00001206 error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
1207 error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
Daniel Vetter33f3f512011-12-14 13:57:39 +01001208 }
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001209
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001210 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001211 error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001212 error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
1213 error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
1214 error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001215 error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
Ben Widawsky050ee912012-08-22 11:32:15 -07001216 if (ring->id == RCS)
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001217 error->bbaddr = I915_READ64(BB_ADDR);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001218 } else {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001219 error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001220 error->ipeir[ring->id] = I915_READ(IPEIR);
1221 error->ipehr[ring->id] = I915_READ(IPEHR);
1222 error->instdone[ring->id] = I915_READ(INSTDONE);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001223 }
1224
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001225 error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001226 error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001227 error->seqno[ring->id] = ring->get_seqno(ring, false);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001228 error->acthd[ring->id] = intel_ring_get_active_head(ring);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001229 error->head[ring->id] = I915_READ_HEAD(ring);
1230 error->tail[ring->id] = I915_READ_TAIL(ring);
Chris Wilson0f3b6842013-01-15 12:05:55 +00001231 error->ctl[ring->id] = I915_READ_CTL(ring);
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001232
1233 error->cpu_ring_head[ring->id] = ring->head;
1234 error->cpu_ring_tail[ring->id] = ring->tail;
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001235}
1236
Chris Wilson52d39a22012-02-15 11:25:37 +00001237static void i915_gem_record_rings(struct drm_device *dev,
1238 struct drm_i915_error_state *error)
1239{
1240 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001241 struct intel_ring_buffer *ring;
Chris Wilson52d39a22012-02-15 11:25:37 +00001242 struct drm_i915_gem_request *request;
1243 int i, count;
1244
Chris Wilsonb4519512012-05-11 14:29:30 +01001245 for_each_ring(ring, dev_priv, i) {
Chris Wilson52d39a22012-02-15 11:25:37 +00001246 i915_record_ring_state(dev, error, ring);
1247
1248 error->ring[i].batchbuffer =
1249 i915_error_first_batchbuffer(dev_priv, ring);
1250
1251 error->ring[i].ringbuffer =
1252 i915_error_object_create(dev_priv, ring->obj);
1253
1254 count = 0;
1255 list_for_each_entry(request, &ring->request_list, list)
1256 count++;
1257
1258 error->ring[i].num_requests = count;
1259 error->ring[i].requests =
1260 kmalloc(count*sizeof(struct drm_i915_error_request),
1261 GFP_ATOMIC);
1262 if (error->ring[i].requests == NULL) {
1263 error->ring[i].num_requests = 0;
1264 continue;
1265 }
1266
1267 count = 0;
1268 list_for_each_entry(request, &ring->request_list, list) {
1269 struct drm_i915_error_request *erq;
1270
1271 erq = &error->ring[i].requests[count++];
1272 erq->seqno = request->seqno;
1273 erq->jiffies = request->emitted_jiffies;
Chris Wilsonee4f42b2012-02-15 11:25:38 +00001274 erq->tail = request->tail;
Chris Wilson52d39a22012-02-15 11:25:37 +00001275 }
1276 }
1277}
1278
Jesse Barnes8a905232009-07-11 16:48:03 -04001279/**
1280 * i915_capture_error_state - capture an error record for later analysis
1281 * @dev: drm device
1282 *
1283 * Should be called when an error is detected (either a hang or an error
1284 * interrupt) to capture error state from the time of the error. Fills
1285 * out a structure which becomes available in debugfs for user level tools
1286 * to pick up.
1287 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001288static void i915_capture_error_state(struct drm_device *dev)
1289{
1290 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001291 struct drm_i915_gem_object *obj;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001292 struct drm_i915_error_state *error;
1293 unsigned long flags;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001294 int i, pipe;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001295
Daniel Vetter99584db2012-11-14 17:14:04 +01001296 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1297 error = dev_priv->gpu_error.first_error;
1298 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001299 if (error)
1300 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001301
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001302 /* Account for pipe specific data like PIPE*STAT */
Daniel Vetter33f3f512011-12-14 13:57:39 +01001303 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001304 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +00001305 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
1306 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001307 }
1308
Ben Widawsky2f86f192013-01-28 15:32:15 -08001309 DRM_INFO("capturing error event; look for more information in"
1310 "/sys/kernel/debug/dri/%d/i915_error_state\n",
Chris Wilsonb6f78332011-02-01 14:15:55 +00001311 dev->primary->index);
Chris Wilson2fa772f2010-10-01 13:23:27 +01001312
Daniel Vetter742cbee2012-04-27 15:17:39 +02001313 kref_init(&error->ref);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001314 error->eir = I915_READ(EIR);
1315 error->pgtbl_er = I915_READ(PGTBL_ER);
Ben Widawskyb9a39062012-06-04 14:42:52 -07001316 error->ccid = I915_READ(CCID);
Ben Widawskybe998e22012-04-26 16:03:00 -07001317
1318 if (HAS_PCH_SPLIT(dev))
1319 error->ier = I915_READ(DEIER) | I915_READ(GTIER);
1320 else if (IS_VALLEYVIEW(dev))
1321 error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
1322 else if (IS_GEN2(dev))
1323 error->ier = I915_READ16(IER);
1324 else
1325 error->ier = I915_READ(IER);
1326
Chris Wilson0f3b6842013-01-15 12:05:55 +00001327 if (INTEL_INFO(dev)->gen >= 6)
1328 error->derrmr = I915_READ(DERRMR);
1329
1330 if (IS_VALLEYVIEW(dev))
1331 error->forcewake = I915_READ(FORCEWAKE_VLV);
1332 else if (INTEL_INFO(dev)->gen >= 7)
1333 error->forcewake = I915_READ(FORCEWAKE_MT);
1334 else if (INTEL_INFO(dev)->gen == 6)
1335 error->forcewake = I915_READ(FORCEWAKE);
1336
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001337 for_each_pipe(pipe)
1338 error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001339
Daniel Vetter33f3f512011-12-14 13:57:39 +01001340 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsonf4068392010-10-27 20:36:41 +01001341 error->error = I915_READ(ERROR_GEN6);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001342 error->done_reg = I915_READ(DONE_REG);
1343 }
Chris Wilsonadd354d2010-10-29 19:00:51 +01001344
Ben Widawsky71e172e2012-08-20 16:15:13 -07001345 if (INTEL_INFO(dev)->gen == 7)
1346 error->err_int = I915_READ(GEN7_ERR_INT);
1347
Ben Widawsky050ee912012-08-22 11:32:15 -07001348 i915_get_extra_instdone(dev, error->extra_instdone);
1349
Chris Wilson748ebc62010-10-24 10:28:47 +01001350 i915_gem_record_fences(dev, error);
Chris Wilson52d39a22012-02-15 11:25:37 +00001351 i915_gem_record_rings(dev, error);
Chris Wilson9df30792010-02-18 10:24:56 +00001352
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001353 /* Record buffers on the active and pinned lists. */
Chris Wilson9df30792010-02-18 10:24:56 +00001354 error->active_bo = NULL;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001355 error->pinned_bo = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +00001356
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001357 i = 0;
1358 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
1359 i++;
1360 error->active_bo_count = i;
Chris Wilson6c085a72012-08-20 11:40:46 +02001361 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilson1b502472012-04-24 15:47:30 +01001362 if (obj->pin_count)
1363 i++;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001364 error->pinned_bo_count = i - error->active_bo_count;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001365
Chris Wilson8e934db2011-01-24 12:34:00 +00001366 error->active_bo = NULL;
1367 error->pinned_bo = NULL;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001368 if (i) {
1369 error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
Chris Wilson9df30792010-02-18 10:24:56 +00001370 GFP_ATOMIC);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001371 if (error->active_bo)
1372 error->pinned_bo =
1373 error->active_bo + error->active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001374 }
1375
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001376 if (error->active_bo)
1377 error->active_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001378 capture_active_bo(error->active_bo,
1379 error->active_bo_count,
1380 &dev_priv->mm.active_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001381
1382 if (error->pinned_bo)
1383 error->pinned_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001384 capture_pinned_bo(error->pinned_bo,
1385 error->pinned_bo_count,
Chris Wilson6c085a72012-08-20 11:40:46 +02001386 &dev_priv->mm.bound_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001387
Jesse Barnes8a905232009-07-11 16:48:03 -04001388 do_gettimeofday(&error->time);
1389
Chris Wilson6ef3d422010-08-04 20:26:07 +01001390 error->overlay = intel_overlay_capture_error_state(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001391 error->display = intel_display_capture_error_state(dev);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001392
Daniel Vetter99584db2012-11-14 17:14:04 +01001393 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1394 if (dev_priv->gpu_error.first_error == NULL) {
1395 dev_priv->gpu_error.first_error = error;
Chris Wilson9df30792010-02-18 10:24:56 +00001396 error = NULL;
1397 }
Daniel Vetter99584db2012-11-14 17:14:04 +01001398 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001399
1400 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001401 i915_error_state_free(&error->ref);
Chris Wilson9df30792010-02-18 10:24:56 +00001402}
1403
1404void i915_destroy_error_state(struct drm_device *dev)
1405{
1406 struct drm_i915_private *dev_priv = dev->dev_private;
1407 struct drm_i915_error_state *error;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001408 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +00001409
Daniel Vetter99584db2012-11-14 17:14:04 +01001410 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1411 error = dev_priv->gpu_error.first_error;
1412 dev_priv->gpu_error.first_error = NULL;
1413 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001414
1415 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001416 kref_put(&error->ref, i915_error_state_free);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001417}
Chris Wilson3bd3c932010-08-19 08:19:30 +01001418#else
1419#define i915_capture_error_state(x)
1420#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001421
Chris Wilson35aed2e2010-05-27 13:18:12 +01001422static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04001423{
1424 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001425 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04001426 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07001427 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04001428
Chris Wilson35aed2e2010-05-27 13:18:12 +01001429 if (!eir)
1430 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04001431
Joe Perchesa70491c2012-03-18 13:00:11 -07001432 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04001433
Ben Widawskybd9854f2012-08-23 15:18:09 -07001434 i915_get_extra_instdone(dev, instdone);
1435
Jesse Barnes8a905232009-07-11 16:48:03 -04001436 if (IS_G4X(dev)) {
1437 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
1438 u32 ipeir = I915_READ(IPEIR_I965);
1439
Joe Perchesa70491c2012-03-18 13:00:11 -07001440 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1441 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07001442 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1443 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07001444 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001445 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001446 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001447 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001448 }
1449 if (eir & GM45_ERROR_PAGE_TABLE) {
1450 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001451 pr_err("page table error\n");
1452 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001453 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001454 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001455 }
1456 }
1457
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001458 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001459 if (eir & I915_ERROR_PAGE_TABLE) {
1460 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001461 pr_err("page table error\n");
1462 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001463 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001464 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001465 }
1466 }
1467
1468 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001469 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001470 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07001471 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001472 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04001473 /* pipestat has already been acked */
1474 }
1475 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001476 pr_err("instruction error\n");
1477 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07001478 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1479 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001480 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001481 u32 ipeir = I915_READ(IPEIR);
1482
Joe Perchesa70491c2012-03-18 13:00:11 -07001483 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
1484 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07001485 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04001486 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001487 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001488 } else {
1489 u32 ipeir = I915_READ(IPEIR_I965);
1490
Joe Perchesa70491c2012-03-18 13:00:11 -07001491 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1492 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07001493 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001494 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001495 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001496 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001497 }
1498 }
1499
1500 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001501 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001502 eir = I915_READ(EIR);
1503 if (eir) {
1504 /*
1505 * some errors might have become stuck,
1506 * mask them.
1507 */
1508 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1509 I915_WRITE(EMR, I915_READ(EMR) | eir);
1510 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1511 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01001512}
1513
1514/**
1515 * i915_handle_error - handle an error interrupt
1516 * @dev: drm device
1517 *
1518 * Do some basic checking of regsiter state at error interrupt time and
1519 * dump it to the syslog. Also call i915_capture_error_state() to make
1520 * sure we get a record and make it available in debugfs. Fire a uevent
1521 * so userspace knows something bad happened (should trigger collection
1522 * of a ring dump etc.).
1523 */
Chris Wilson527f9e92010-11-11 01:16:58 +00001524void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01001525{
1526 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001527 struct intel_ring_buffer *ring;
1528 int i;
Chris Wilson35aed2e2010-05-27 13:18:12 +01001529
1530 i915_capture_error_state(dev);
1531 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04001532
Ben Gamariba1234d2009-09-14 17:48:47 -04001533 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01001534 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
1535 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04001536
Ben Gamari11ed50e2009-09-14 17:48:45 -04001537 /*
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001538 * Wakeup waiting processes so that the reset work item
1539 * doesn't deadlock trying to grab various locks.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001540 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001541 for_each_ring(ring, dev_priv, i)
1542 wake_up_all(&ring->irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001543 }
1544
Daniel Vetter99584db2012-11-14 17:14:04 +01001545 queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04001546}
1547
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001548static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
1549{
1550 drm_i915_private_t *dev_priv = dev->dev_private;
1551 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1552 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00001553 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001554 struct intel_unpin_work *work;
1555 unsigned long flags;
1556 bool stall_detected;
1557
1558 /* Ignore early vblank irqs */
1559 if (intel_crtc == NULL)
1560 return;
1561
1562 spin_lock_irqsave(&dev->event_lock, flags);
1563 work = intel_crtc->unpin_work;
1564
Chris Wilsone7d841c2012-12-03 11:36:30 +00001565 if (work == NULL ||
1566 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
1567 !work->enable_stall_check) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001568 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1569 spin_unlock_irqrestore(&dev->event_lock, flags);
1570 return;
1571 }
1572
1573 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00001574 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001575 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001576 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07001577 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
1578 obj->gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001579 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001580 int dspaddr = DSPADDR(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00001581 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001582 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001583 crtc->x * crtc->fb->bits_per_pixel/8);
1584 }
1585
1586 spin_unlock_irqrestore(&dev->event_lock, flags);
1587
1588 if (stall_detected) {
1589 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1590 intel_prepare_page_flip(dev, intel_crtc->plane);
1591 }
1592}
1593
Keith Packard42f52ef2008-10-18 19:39:29 -07001594/* Called from drm generic code, passed 'crtc' which
1595 * we use as a pipe index
1596 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001597static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001598{
1599 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001600 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001601
Chris Wilson5eddb702010-09-11 13:48:45 +01001602 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001603 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001604
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001605 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001606 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001607 i915_enable_pipestat(dev_priv, pipe,
1608 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001609 else
Keith Packard7c463582008-11-04 02:03:27 -08001610 i915_enable_pipestat(dev_priv, pipe,
1611 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001612
1613 /* maintain vblank delivery even in deep C-states */
1614 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001615 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001616 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001617
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001618 return 0;
1619}
1620
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001621static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001622{
1623 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1624 unsigned long irqflags;
1625
1626 if (!i915_pipe_enabled(dev, pipe))
1627 return -EINVAL;
1628
1629 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1630 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001631 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001632 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1633
1634 return 0;
1635}
1636
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001637static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001638{
1639 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1640 unsigned long irqflags;
1641
1642 if (!i915_pipe_enabled(dev, pipe))
1643 return -EINVAL;
1644
1645 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001646 ironlake_enable_display_irq(dev_priv,
1647 DE_PIPEA_VBLANK_IVB << (5 * pipe));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001648 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1649
1650 return 0;
1651}
1652
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001653static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
1654{
1655 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1656 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001657 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001658
1659 if (!i915_pipe_enabled(dev, pipe))
1660 return -EINVAL;
1661
1662 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001663 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001664 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001665 imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001666 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001667 imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001668 I915_WRITE(VLV_IMR, imr);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001669 i915_enable_pipestat(dev_priv, pipe,
1670 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001671 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1672
1673 return 0;
1674}
1675
Keith Packard42f52ef2008-10-18 19:39:29 -07001676/* Called from drm generic code, passed 'crtc' which
1677 * we use as a pipe index
1678 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001679static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001680{
1681 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001682 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001683
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001684 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001685 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001686 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00001687
Jesse Barnesf796cf82011-04-07 13:58:17 -07001688 i915_disable_pipestat(dev_priv, pipe,
1689 PIPE_VBLANK_INTERRUPT_ENABLE |
1690 PIPE_START_VBLANK_INTERRUPT_ENABLE);
1691 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1692}
1693
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001694static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001695{
1696 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1697 unsigned long irqflags;
1698
1699 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1700 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001701 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001702 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001703}
1704
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001705static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001706{
1707 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1708 unsigned long irqflags;
1709
1710 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001711 ironlake_disable_display_irq(dev_priv,
1712 DE_PIPEA_VBLANK_IVB << (pipe * 5));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001713 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1714}
1715
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001716static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
1717{
1718 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1719 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001720 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001721
1722 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001723 i915_disable_pipestat(dev_priv, pipe,
1724 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001725 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001726 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001727 imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001728 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001729 imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001730 I915_WRITE(VLV_IMR, imr);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001731 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1732}
1733
Chris Wilson893eead2010-10-27 14:44:35 +01001734static u32
1735ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08001736{
Chris Wilson893eead2010-10-27 14:44:35 +01001737 return list_entry(ring->request_list.prev,
1738 struct drm_i915_gem_request, list)->seqno;
1739}
1740
1741static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1742{
1743 if (list_empty(&ring->request_list) ||
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001744 i915_seqno_passed(ring->get_seqno(ring, false),
1745 ring_last_seqno(ring))) {
Chris Wilson893eead2010-10-27 14:44:35 +01001746 /* Issue a wake-up to catch stuck h/w. */
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001747 if (waitqueue_active(&ring->irq_queue)) {
1748 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
1749 ring->name);
Chris Wilson893eead2010-10-27 14:44:35 +01001750 wake_up_all(&ring->irq_queue);
1751 *err = true;
1752 }
1753 return true;
1754 }
1755 return false;
Ben Gamarif65d9422009-09-14 17:48:44 -04001756}
1757
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001758static bool kick_ring(struct intel_ring_buffer *ring)
1759{
1760 struct drm_device *dev = ring->dev;
1761 struct drm_i915_private *dev_priv = dev->dev_private;
1762 u32 tmp = I915_READ_CTL(ring);
1763 if (tmp & RING_WAIT) {
1764 DRM_ERROR("Kicking stuck wait on %s\n",
1765 ring->name);
1766 I915_WRITE_CTL(ring, tmp);
1767 return true;
1768 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001769 return false;
1770}
1771
Chris Wilsond1e61e72012-04-10 17:00:41 +01001772static bool i915_hangcheck_hung(struct drm_device *dev)
1773{
1774 drm_i915_private_t *dev_priv = dev->dev_private;
1775
Daniel Vetter99584db2012-11-14 17:14:04 +01001776 if (dev_priv->gpu_error.hangcheck_count++ > 1) {
Chris Wilsonb4519512012-05-11 14:29:30 +01001777 bool hung = true;
1778
Chris Wilsond1e61e72012-04-10 17:00:41 +01001779 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
1780 i915_handle_error(dev, true);
1781
1782 if (!IS_GEN2(dev)) {
Chris Wilsonb4519512012-05-11 14:29:30 +01001783 struct intel_ring_buffer *ring;
1784 int i;
1785
Chris Wilsond1e61e72012-04-10 17:00:41 +01001786 /* Is the chip hanging on a WAIT_FOR_EVENT?
1787 * If so we can simply poke the RB_WAIT bit
1788 * and break the hang. This should work on
1789 * all but the second generation chipsets.
1790 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001791 for_each_ring(ring, dev_priv, i)
1792 hung &= !kick_ring(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01001793 }
1794
Chris Wilsonb4519512012-05-11 14:29:30 +01001795 return hung;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001796 }
1797
1798 return false;
1799}
1800
Ben Gamarif65d9422009-09-14 17:48:44 -04001801/**
1802 * This is called when the chip hasn't reported back with completed
1803 * batchbuffers in a long time. The first time this is called we simply record
1804 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1805 * again, we assume the chip is wedged and try to fix it.
1806 */
1807void i915_hangcheck_elapsed(unsigned long data)
1808{
1809 struct drm_device *dev = (struct drm_device *)data;
1810 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001811 uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG];
Chris Wilsonb4519512012-05-11 14:29:30 +01001812 struct intel_ring_buffer *ring;
1813 bool err = false, idle;
1814 int i;
Chris Wilson893eead2010-10-27 14:44:35 +01001815
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001816 if (!i915_enable_hangcheck)
1817 return;
1818
Chris Wilsonb4519512012-05-11 14:29:30 +01001819 memset(acthd, 0, sizeof(acthd));
1820 idle = true;
1821 for_each_ring(ring, dev_priv, i) {
1822 idle &= i915_hangcheck_ring_idle(ring, &err);
1823 acthd[i] = intel_ring_get_active_head(ring);
1824 }
1825
Chris Wilson893eead2010-10-27 14:44:35 +01001826 /* If all work is done then ACTHD clearly hasn't advanced. */
Chris Wilsonb4519512012-05-11 14:29:30 +01001827 if (idle) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001828 if (err) {
1829 if (i915_hangcheck_hung(dev))
1830 return;
1831
Chris Wilson893eead2010-10-27 14:44:35 +01001832 goto repeat;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001833 }
1834
Daniel Vetter99584db2012-11-14 17:14:04 +01001835 dev_priv->gpu_error.hangcheck_count = 0;
Chris Wilson893eead2010-10-27 14:44:35 +01001836 return;
1837 }
Eric Anholtb9201c12010-01-08 14:25:16 -08001838
Ben Widawskybd9854f2012-08-23 15:18:09 -07001839 i915_get_extra_instdone(dev, instdone);
Daniel Vetter99584db2012-11-14 17:14:04 +01001840 if (memcmp(dev_priv->gpu_error.last_acthd, acthd,
1841 sizeof(acthd)) == 0 &&
1842 memcmp(dev_priv->gpu_error.prev_instdone, instdone,
1843 sizeof(instdone)) == 0) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001844 if (i915_hangcheck_hung(dev))
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001845 return;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001846 } else {
Daniel Vetter99584db2012-11-14 17:14:04 +01001847 dev_priv->gpu_error.hangcheck_count = 0;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001848
Daniel Vetter99584db2012-11-14 17:14:04 +01001849 memcpy(dev_priv->gpu_error.last_acthd, acthd,
1850 sizeof(acthd));
1851 memcpy(dev_priv->gpu_error.prev_instdone, instdone,
1852 sizeof(instdone));
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001853 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001854
Chris Wilson893eead2010-10-27 14:44:35 +01001855repeat:
Ben Gamarif65d9422009-09-14 17:48:44 -04001856 /* Reset timer case chip hangs without another request being added */
Daniel Vetter99584db2012-11-14 17:14:04 +01001857 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +01001858 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04001859}
1860
Linus Torvalds1da177e2005-04-16 15:20:36 -07001861/* drm_dma.h hooks
1862*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001863static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001864{
1865 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1866
Jesse Barnes46979952011-04-07 13:53:55 -07001867 atomic_set(&dev_priv->irq_received, 0);
1868
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001869 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01001870
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001871 /* XXX hotplug from PCH */
1872
1873 I915_WRITE(DEIMR, 0xffffffff);
1874 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001875 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001876
1877 /* and GT */
1878 I915_WRITE(GTIMR, 0xffffffff);
1879 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001880 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001881
1882 /* south display irq */
1883 I915_WRITE(SDEIMR, 0xffffffff);
1884 I915_WRITE(SDEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001885 POSTING_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001886}
1887
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001888static void valleyview_irq_preinstall(struct drm_device *dev)
1889{
1890 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1891 int pipe;
1892
1893 atomic_set(&dev_priv->irq_received, 0);
1894
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001895 /* VLV magic */
1896 I915_WRITE(VLV_IMR, 0);
1897 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
1898 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
1899 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
1900
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001901 /* and GT */
1902 I915_WRITE(GTIIR, I915_READ(GTIIR));
1903 I915_WRITE(GTIIR, I915_READ(GTIIR));
1904 I915_WRITE(GTIMR, 0xffffffff);
1905 I915_WRITE(GTIER, 0x0);
1906 POSTING_READ(GTIER);
1907
1908 I915_WRITE(DPINVGTT, 0xff);
1909
1910 I915_WRITE(PORT_HOTPLUG_EN, 0);
1911 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1912 for_each_pipe(pipe)
1913 I915_WRITE(PIPESTAT(pipe), 0xffff);
1914 I915_WRITE(VLV_IIR, 0xffffffff);
1915 I915_WRITE(VLV_IMR, 0xffffffff);
1916 I915_WRITE(VLV_IER, 0x0);
1917 POSTING_READ(VLV_IER);
1918}
1919
Keith Packard7fe0b972011-09-19 13:31:02 -07001920/*
1921 * Enable digital hotplug on the PCH, and configure the DP short pulse
1922 * duration to 2ms (which is the minimum in the Display Port spec)
1923 *
1924 * This register is the same on all known PCH chips.
1925 */
1926
Paulo Zanonid46da432013-02-08 17:35:15 -02001927static void ibx_enable_hotplug(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07001928{
1929 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1930 u32 hotplug;
1931
1932 hotplug = I915_READ(PCH_PORT_HOTPLUG);
1933 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
1934 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
1935 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
1936 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
1937 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
1938}
1939
Paulo Zanonid46da432013-02-08 17:35:15 -02001940static void ibx_irq_postinstall(struct drm_device *dev)
1941{
1942 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1943 u32 mask;
1944
1945 if (HAS_PCH_IBX(dev))
1946 mask = SDE_HOTPLUG_MASK |
1947 SDE_GMBUS |
1948 SDE_AUX_MASK;
1949 else
1950 mask = SDE_HOTPLUG_MASK_CPT |
1951 SDE_GMBUS_CPT |
1952 SDE_AUX_MASK_CPT;
1953
1954 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1955 I915_WRITE(SDEIMR, ~mask);
1956 I915_WRITE(SDEIER, mask);
1957 POSTING_READ(SDEIER);
1958
1959 ibx_enable_hotplug(dev);
1960}
1961
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001962static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001963{
1964 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1965 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001966 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
Daniel Vetterce99c252012-12-01 13:53:47 +01001967 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
1968 DE_AUX_CHANNEL_A;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001969 u32 render_irqs;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001970
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001971 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001972
1973 /* should always can generate irq */
1974 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001975 I915_WRITE(DEIMR, dev_priv->irq_mask);
1976 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001977 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001978
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001979 dev_priv->gt_irq_mask = ~0;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001980
1981 I915_WRITE(GTIIR, I915_READ(GTIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001982 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001983
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001984 if (IS_GEN6(dev))
1985 render_irqs =
1986 GT_USER_INTERRUPT |
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07001987 GEN6_BSD_USER_INTERRUPT |
1988 GEN6_BLITTER_USER_INTERRUPT;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001989 else
1990 render_irqs =
Chris Wilson88f23b82010-12-05 15:08:31 +00001991 GT_USER_INTERRUPT |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001992 GT_PIPE_NOTIFY |
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001993 GT_BSD_USER_INTERRUPT;
1994 I915_WRITE(GTIER, render_irqs);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001995 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001996
Paulo Zanonid46da432013-02-08 17:35:15 -02001997 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07001998
Jesse Barnesf97108d2010-01-29 11:27:07 -08001999 if (IS_IRONLAKE_M(dev)) {
2000 /* Clear & enable PCU event interrupts */
2001 I915_WRITE(DEIIR, DE_PCU_EVENT);
2002 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
2003 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
2004 }
2005
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002006 return 0;
2007}
2008
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002009static int ivybridge_irq_postinstall(struct drm_device *dev)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002010{
2011 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2012 /* enable kind of interrupts always enabled */
Chris Wilsonb615b572012-05-02 09:52:12 +01002013 u32 display_mask =
2014 DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
2015 DE_PLANEC_FLIP_DONE_IVB |
2016 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetterce99c252012-12-01 13:53:47 +01002017 DE_PLANEA_FLIP_DONE_IVB |
2018 DE_AUX_CHANNEL_A_IVB;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002019 u32 render_irqs;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002020
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002021 dev_priv->irq_mask = ~display_mask;
2022
2023 /* should always can generate irq */
2024 I915_WRITE(DEIIR, I915_READ(DEIIR));
2025 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilsonb615b572012-05-02 09:52:12 +01002026 I915_WRITE(DEIER,
2027 display_mask |
2028 DE_PIPEC_VBLANK_IVB |
2029 DE_PIPEB_VBLANK_IVB |
2030 DE_PIPEA_VBLANK_IVB);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002031 POSTING_READ(DEIER);
2032
Ben Widawsky15b9f802012-05-25 16:56:23 -07002033 dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002034
2035 I915_WRITE(GTIIR, I915_READ(GTIIR));
2036 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2037
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07002038 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
Ben Widawsky15b9f802012-05-25 16:56:23 -07002039 GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002040 I915_WRITE(GTIER, render_irqs);
2041 POSTING_READ(GTIER);
2042
Paulo Zanonid46da432013-02-08 17:35:15 -02002043 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07002044
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002045 return 0;
2046}
2047
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002048static int valleyview_irq_postinstall(struct drm_device *dev)
2049{
2050 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002051 u32 enable_mask;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002052 u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
Jesse Barnes3bcedbe2012-09-19 13:29:01 -07002053 u32 render_irqs;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002054 u16 msid;
2055
2056 enable_mask = I915_DISPLAY_PORT_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002057 enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2058 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2059 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002060 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
2061
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002062 /*
2063 *Leave vblank interrupts masked initially. enable/disable will
2064 * toggle them based on usage.
2065 */
2066 dev_priv->irq_mask = (~enable_mask) |
2067 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2068 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002069
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002070 dev_priv->pipestat[0] = 0;
2071 dev_priv->pipestat[1] = 0;
2072
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002073 /* Hack for broken MSIs on VLV */
2074 pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
2075 pci_read_config_word(dev->pdev, 0x98, &msid);
2076 msid &= 0xff; /* mask out delivery bits */
2077 msid |= (1<<14);
2078 pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
2079
Daniel Vetter20afbda2012-12-11 14:05:07 +01002080 I915_WRITE(PORT_HOTPLUG_EN, 0);
2081 POSTING_READ(PORT_HOTPLUG_EN);
2082
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002083 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
2084 I915_WRITE(VLV_IER, enable_mask);
2085 I915_WRITE(VLV_IIR, 0xffffffff);
2086 I915_WRITE(PIPESTAT(0), 0xffff);
2087 I915_WRITE(PIPESTAT(1), 0xffff);
2088 POSTING_READ(VLV_IER);
2089
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002090 i915_enable_pipestat(dev_priv, 0, pipestat_enable);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002091 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002092 i915_enable_pipestat(dev_priv, 1, pipestat_enable);
2093
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002094 I915_WRITE(VLV_IIR, 0xffffffff);
2095 I915_WRITE(VLV_IIR, 0xffffffff);
2096
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002097 I915_WRITE(GTIIR, I915_READ(GTIIR));
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002098 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Jesse Barnes3bcedbe2012-09-19 13:29:01 -07002099
2100 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
2101 GEN6_BLITTER_USER_INTERRUPT;
2102 I915_WRITE(GTIER, render_irqs);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002103 POSTING_READ(GTIER);
2104
2105 /* ack & enable invalid PTE error interrupts */
2106#if 0 /* FIXME: add support to irq handler for checking these bits */
2107 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2108 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
2109#endif
2110
2111 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002112
2113 return 0;
2114}
2115
2116static void valleyview_hpd_irq_setup(struct drm_device *dev)
2117{
2118 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2119 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2120
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002121 /* Note HDMI and DP share bits */
Daniel Vetter26739f12013-02-07 12:42:32 +01002122 if (dev_priv->hotplug_supported_mask & PORTB_HOTPLUG_INT_STATUS)
2123 hotplug_en |= PORTB_HOTPLUG_INT_EN;
2124 if (dev_priv->hotplug_supported_mask & PORTC_HOTPLUG_INT_STATUS)
2125 hotplug_en |= PORTC_HOTPLUG_INT_EN;
2126 if (dev_priv->hotplug_supported_mask & PORTD_HOTPLUG_INT_STATUS)
2127 hotplug_en |= PORTD_HOTPLUG_INT_EN;
Vijay Purushothamanae33cdcf2012-09-27 19:13:02 +05302128 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002129 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
Vijay Purushothamanae33cdcf2012-09-27 19:13:02 +05302130 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002131 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2132 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2133 hotplug_en |= CRT_HOTPLUG_INT_EN;
2134 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2135 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002136
2137 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002138}
2139
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002140static void valleyview_irq_uninstall(struct drm_device *dev)
2141{
2142 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2143 int pipe;
2144
2145 if (!dev_priv)
2146 return;
2147
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002148 for_each_pipe(pipe)
2149 I915_WRITE(PIPESTAT(pipe), 0xffff);
2150
2151 I915_WRITE(HWSTAM, 0xffffffff);
2152 I915_WRITE(PORT_HOTPLUG_EN, 0);
2153 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2154 for_each_pipe(pipe)
2155 I915_WRITE(PIPESTAT(pipe), 0xffff);
2156 I915_WRITE(VLV_IIR, 0xffffffff);
2157 I915_WRITE(VLV_IMR, 0xffffffff);
2158 I915_WRITE(VLV_IER, 0x0);
2159 POSTING_READ(VLV_IER);
2160}
2161
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002162static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002163{
2164 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07002165
2166 if (!dev_priv)
2167 return;
2168
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002169 I915_WRITE(HWSTAM, 0xffffffff);
2170
2171 I915_WRITE(DEIMR, 0xffffffff);
2172 I915_WRITE(DEIER, 0x0);
2173 I915_WRITE(DEIIR, I915_READ(DEIIR));
2174
2175 I915_WRITE(GTIMR, 0xffffffff);
2176 I915_WRITE(GTIER, 0x0);
2177 I915_WRITE(GTIIR, I915_READ(GTIIR));
Keith Packard192aac1f2011-09-20 10:12:44 -07002178
2179 I915_WRITE(SDEIMR, 0xffffffff);
2180 I915_WRITE(SDEIER, 0x0);
2181 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002182}
2183
Chris Wilsonc2798b12012-04-22 21:13:57 +01002184static void i8xx_irq_preinstall(struct drm_device * dev)
2185{
2186 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2187 int pipe;
2188
2189 atomic_set(&dev_priv->irq_received, 0);
2190
2191 for_each_pipe(pipe)
2192 I915_WRITE(PIPESTAT(pipe), 0);
2193 I915_WRITE16(IMR, 0xffff);
2194 I915_WRITE16(IER, 0x0);
2195 POSTING_READ16(IER);
2196}
2197
2198static int i8xx_irq_postinstall(struct drm_device *dev)
2199{
2200 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2201
Chris Wilsonc2798b12012-04-22 21:13:57 +01002202 dev_priv->pipestat[0] = 0;
2203 dev_priv->pipestat[1] = 0;
2204
2205 I915_WRITE16(EMR,
2206 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2207
2208 /* Unmask the interrupts that we always want on. */
2209 dev_priv->irq_mask =
2210 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2211 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2212 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2213 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2214 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2215 I915_WRITE16(IMR, dev_priv->irq_mask);
2216
2217 I915_WRITE16(IER,
2218 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2219 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2220 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2221 I915_USER_INTERRUPT);
2222 POSTING_READ16(IER);
2223
2224 return 0;
2225}
2226
Daniel Vetterff1f5252012-10-02 15:10:55 +02002227static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01002228{
2229 struct drm_device *dev = (struct drm_device *) arg;
2230 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002231 u16 iir, new_iir;
2232 u32 pipe_stats[2];
2233 unsigned long irqflags;
2234 int irq_received;
2235 int pipe;
2236 u16 flip_mask =
2237 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2238 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2239
2240 atomic_inc(&dev_priv->irq_received);
2241
2242 iir = I915_READ16(IIR);
2243 if (iir == 0)
2244 return IRQ_NONE;
2245
2246 while (iir & ~flip_mask) {
2247 /* Can't rely on pipestat interrupt bit in iir as it might
2248 * have been cleared after the pipestat interrupt was received.
2249 * It doesn't set the bit in iir again, but it still produces
2250 * interrupts (for non-MSI).
2251 */
2252 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2253 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2254 i915_handle_error(dev, false);
2255
2256 for_each_pipe(pipe) {
2257 int reg = PIPESTAT(pipe);
2258 pipe_stats[pipe] = I915_READ(reg);
2259
2260 /*
2261 * Clear the PIPE*STAT regs before the IIR
2262 */
2263 if (pipe_stats[pipe] & 0x8000ffff) {
2264 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2265 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2266 pipe_name(pipe));
2267 I915_WRITE(reg, pipe_stats[pipe]);
2268 irq_received = 1;
2269 }
2270 }
2271 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2272
2273 I915_WRITE16(IIR, iir & ~flip_mask);
2274 new_iir = I915_READ16(IIR); /* Flush posted writes */
2275
Daniel Vetterd05c6172012-04-26 23:28:09 +02002276 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002277
2278 if (iir & I915_USER_INTERRUPT)
2279 notify_ring(dev, &dev_priv->ring[RCS]);
2280
2281 if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
2282 drm_handle_vblank(dev, 0)) {
2283 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
2284 intel_prepare_page_flip(dev, 0);
2285 intel_finish_page_flip(dev, 0);
2286 flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT;
2287 }
2288 }
2289
2290 if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
2291 drm_handle_vblank(dev, 1)) {
2292 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
2293 intel_prepare_page_flip(dev, 1);
2294 intel_finish_page_flip(dev, 1);
2295 flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2296 }
2297 }
2298
2299 iir = new_iir;
2300 }
2301
2302 return IRQ_HANDLED;
2303}
2304
2305static void i8xx_irq_uninstall(struct drm_device * dev)
2306{
2307 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2308 int pipe;
2309
Chris Wilsonc2798b12012-04-22 21:13:57 +01002310 for_each_pipe(pipe) {
2311 /* Clear enable bits; then clear status bits */
2312 I915_WRITE(PIPESTAT(pipe), 0);
2313 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2314 }
2315 I915_WRITE16(IMR, 0xffff);
2316 I915_WRITE16(IER, 0x0);
2317 I915_WRITE16(IIR, I915_READ16(IIR));
2318}
2319
Chris Wilsona266c7d2012-04-24 22:59:44 +01002320static void i915_irq_preinstall(struct drm_device * dev)
2321{
2322 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2323 int pipe;
2324
2325 atomic_set(&dev_priv->irq_received, 0);
2326
2327 if (I915_HAS_HOTPLUG(dev)) {
2328 I915_WRITE(PORT_HOTPLUG_EN, 0);
2329 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2330 }
2331
Chris Wilson00d98eb2012-04-24 22:59:48 +01002332 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002333 for_each_pipe(pipe)
2334 I915_WRITE(PIPESTAT(pipe), 0);
2335 I915_WRITE(IMR, 0xffffffff);
2336 I915_WRITE(IER, 0x0);
2337 POSTING_READ(IER);
2338}
2339
2340static int i915_irq_postinstall(struct drm_device *dev)
2341{
2342 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01002343 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002344
Chris Wilsona266c7d2012-04-24 22:59:44 +01002345 dev_priv->pipestat[0] = 0;
2346 dev_priv->pipestat[1] = 0;
2347
Chris Wilson38bde182012-04-24 22:59:50 +01002348 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2349
2350 /* Unmask the interrupts that we always want on. */
2351 dev_priv->irq_mask =
2352 ~(I915_ASLE_INTERRUPT |
2353 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2354 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2355 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2356 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2357 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2358
2359 enable_mask =
2360 I915_ASLE_INTERRUPT |
2361 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2362 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2363 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2364 I915_USER_INTERRUPT;
2365
Chris Wilsona266c7d2012-04-24 22:59:44 +01002366 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01002367 I915_WRITE(PORT_HOTPLUG_EN, 0);
2368 POSTING_READ(PORT_HOTPLUG_EN);
2369
Chris Wilsona266c7d2012-04-24 22:59:44 +01002370 /* Enable in IER... */
2371 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2372 /* and unmask in IMR */
2373 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2374 }
2375
Chris Wilsona266c7d2012-04-24 22:59:44 +01002376 I915_WRITE(IMR, dev_priv->irq_mask);
2377 I915_WRITE(IER, enable_mask);
2378 POSTING_READ(IER);
2379
Daniel Vetter20afbda2012-12-11 14:05:07 +01002380 intel_opregion_enable_asle(dev);
2381
2382 return 0;
2383}
2384
2385static void i915_hpd_irq_setup(struct drm_device *dev)
2386{
2387 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2388 u32 hotplug_en;
2389
Chris Wilsona266c7d2012-04-24 22:59:44 +01002390 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01002391 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002392
Daniel Vetter26739f12013-02-07 12:42:32 +01002393 if (dev_priv->hotplug_supported_mask & PORTB_HOTPLUG_INT_STATUS)
2394 hotplug_en |= PORTB_HOTPLUG_INT_EN;
2395 if (dev_priv->hotplug_supported_mask & PORTC_HOTPLUG_INT_STATUS)
2396 hotplug_en |= PORTC_HOTPLUG_INT_EN;
2397 if (dev_priv->hotplug_supported_mask & PORTD_HOTPLUG_INT_STATUS)
2398 hotplug_en |= PORTD_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002399 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002400 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002401 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002402 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2403 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2404 hotplug_en |= CRT_HOTPLUG_INT_EN;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002405 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2406 }
2407
2408 /* Ignore TV since it's buggy */
2409
2410 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2411 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002412}
2413
Daniel Vetterff1f5252012-10-02 15:10:55 +02002414static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002415{
2416 struct drm_device *dev = (struct drm_device *) arg;
2417 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01002418 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002419 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01002420 u32 flip_mask =
2421 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2422 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2423 u32 flip[2] = {
2424 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT,
2425 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT
2426 };
2427 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002428
2429 atomic_inc(&dev_priv->irq_received);
2430
2431 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01002432 do {
2433 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01002434 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002435
2436 /* Can't rely on pipestat interrupt bit in iir as it might
2437 * have been cleared after the pipestat interrupt was received.
2438 * It doesn't set the bit in iir again, but it still produces
2439 * interrupts (for non-MSI).
2440 */
2441 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2442 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2443 i915_handle_error(dev, false);
2444
2445 for_each_pipe(pipe) {
2446 int reg = PIPESTAT(pipe);
2447 pipe_stats[pipe] = I915_READ(reg);
2448
Chris Wilson38bde182012-04-24 22:59:50 +01002449 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002450 if (pipe_stats[pipe] & 0x8000ffff) {
2451 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2452 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2453 pipe_name(pipe));
2454 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01002455 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002456 }
2457 }
2458 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2459
2460 if (!irq_received)
2461 break;
2462
Chris Wilsona266c7d2012-04-24 22:59:44 +01002463 /* Consume port. Then clear IIR or we'll miss events */
2464 if ((I915_HAS_HOTPLUG(dev)) &&
2465 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2466 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2467
2468 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2469 hotplug_status);
2470 if (hotplug_status & dev_priv->hotplug_supported_mask)
2471 queue_work(dev_priv->wq,
2472 &dev_priv->hotplug_work);
2473
2474 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
Chris Wilson38bde182012-04-24 22:59:50 +01002475 POSTING_READ(PORT_HOTPLUG_STAT);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002476 }
2477
Chris Wilson38bde182012-04-24 22:59:50 +01002478 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002479 new_iir = I915_READ(IIR); /* Flush posted writes */
2480
Chris Wilsona266c7d2012-04-24 22:59:44 +01002481 if (iir & I915_USER_INTERRUPT)
2482 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002483
Chris Wilsona266c7d2012-04-24 22:59:44 +01002484 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01002485 int plane = pipe;
2486 if (IS_MOBILE(dev))
2487 plane = !plane;
Chris Wilson8291ee92012-04-24 22:59:47 +01002488 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Chris Wilsona266c7d2012-04-24 22:59:44 +01002489 drm_handle_vblank(dev, pipe)) {
Chris Wilson38bde182012-04-24 22:59:50 +01002490 if (iir & flip[plane]) {
2491 intel_prepare_page_flip(dev, plane);
2492 intel_finish_page_flip(dev, pipe);
2493 flip_mask &= ~flip[plane];
2494 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002495 }
2496
2497 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2498 blc_event = true;
2499 }
2500
Chris Wilsona266c7d2012-04-24 22:59:44 +01002501 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2502 intel_opregion_asle_intr(dev);
2503
2504 /* With MSI, interrupts are only generated when iir
2505 * transitions from zero to nonzero. If another bit got
2506 * set while we were handling the existing iir bits, then
2507 * we would never get another interrupt.
2508 *
2509 * This is fine on non-MSI as well, as if we hit this path
2510 * we avoid exiting the interrupt handler only to generate
2511 * another one.
2512 *
2513 * Note that for MSI this could cause a stray interrupt report
2514 * if an interrupt landed in the time between writing IIR and
2515 * the posting read. This should be rare enough to never
2516 * trigger the 99% of 100,000 interrupts test for disabling
2517 * stray interrupts.
2518 */
Chris Wilson38bde182012-04-24 22:59:50 +01002519 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002520 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01002521 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002522
Daniel Vetterd05c6172012-04-26 23:28:09 +02002523 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01002524
Chris Wilsona266c7d2012-04-24 22:59:44 +01002525 return ret;
2526}
2527
2528static void i915_irq_uninstall(struct drm_device * dev)
2529{
2530 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2531 int pipe;
2532
Chris Wilsona266c7d2012-04-24 22:59:44 +01002533 if (I915_HAS_HOTPLUG(dev)) {
2534 I915_WRITE(PORT_HOTPLUG_EN, 0);
2535 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2536 }
2537
Chris Wilson00d98eb2012-04-24 22:59:48 +01002538 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01002539 for_each_pipe(pipe) {
2540 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002541 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01002542 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2543 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002544 I915_WRITE(IMR, 0xffffffff);
2545 I915_WRITE(IER, 0x0);
2546
Chris Wilsona266c7d2012-04-24 22:59:44 +01002547 I915_WRITE(IIR, I915_READ(IIR));
2548}
2549
2550static void i965_irq_preinstall(struct drm_device * dev)
2551{
2552 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2553 int pipe;
2554
2555 atomic_set(&dev_priv->irq_received, 0);
2556
Chris Wilsonadca4732012-05-11 18:01:31 +01002557 I915_WRITE(PORT_HOTPLUG_EN, 0);
2558 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002559
2560 I915_WRITE(HWSTAM, 0xeffe);
2561 for_each_pipe(pipe)
2562 I915_WRITE(PIPESTAT(pipe), 0);
2563 I915_WRITE(IMR, 0xffffffff);
2564 I915_WRITE(IER, 0x0);
2565 POSTING_READ(IER);
2566}
2567
2568static int i965_irq_postinstall(struct drm_device *dev)
2569{
2570 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002571 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002572 u32 error_mask;
2573
Chris Wilsona266c7d2012-04-24 22:59:44 +01002574 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002575 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01002576 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002577 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2578 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2579 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2580 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2581 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2582
2583 enable_mask = ~dev_priv->irq_mask;
2584 enable_mask |= I915_USER_INTERRUPT;
2585
2586 if (IS_G4X(dev))
2587 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002588
2589 dev_priv->pipestat[0] = 0;
2590 dev_priv->pipestat[1] = 0;
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002591 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002592
Chris Wilsona266c7d2012-04-24 22:59:44 +01002593 /*
2594 * Enable some error detection, note the instruction error mask
2595 * bit is reserved, so we leave it masked.
2596 */
2597 if (IS_G4X(dev)) {
2598 error_mask = ~(GM45_ERROR_PAGE_TABLE |
2599 GM45_ERROR_MEM_PRIV |
2600 GM45_ERROR_CP_PRIV |
2601 I915_ERROR_MEMORY_REFRESH);
2602 } else {
2603 error_mask = ~(I915_ERROR_PAGE_TABLE |
2604 I915_ERROR_MEMORY_REFRESH);
2605 }
2606 I915_WRITE(EMR, error_mask);
2607
2608 I915_WRITE(IMR, dev_priv->irq_mask);
2609 I915_WRITE(IER, enable_mask);
2610 POSTING_READ(IER);
2611
Daniel Vetter20afbda2012-12-11 14:05:07 +01002612 I915_WRITE(PORT_HOTPLUG_EN, 0);
2613 POSTING_READ(PORT_HOTPLUG_EN);
2614
2615 intel_opregion_enable_asle(dev);
2616
2617 return 0;
2618}
2619
2620static void i965_hpd_irq_setup(struct drm_device *dev)
2621{
2622 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2623 u32 hotplug_en;
2624
Chris Wilsonadca4732012-05-11 18:01:31 +01002625 /* Note HDMI and DP share hotplug bits */
2626 hotplug_en = 0;
Daniel Vetter26739f12013-02-07 12:42:32 +01002627 if (dev_priv->hotplug_supported_mask & PORTB_HOTPLUG_INT_STATUS)
2628 hotplug_en |= PORTB_HOTPLUG_INT_EN;
2629 if (dev_priv->hotplug_supported_mask & PORTC_HOTPLUG_INT_STATUS)
2630 hotplug_en |= PORTC_HOTPLUG_INT_EN;
2631 if (dev_priv->hotplug_supported_mask & PORTD_HOTPLUG_INT_STATUS)
2632 hotplug_en |= PORTD_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002633 if (IS_G4X(dev)) {
2634 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X)
2635 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2636 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X)
2637 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2638 } else {
2639 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965)
2640 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2641 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965)
2642 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2643 }
Chris Wilsonadca4732012-05-11 18:01:31 +01002644 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2645 hotplug_en |= CRT_HOTPLUG_INT_EN;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002646
Chris Wilsonadca4732012-05-11 18:01:31 +01002647 /* Programming the CRT detection parameters tends
2648 to generate a spurious hotplug event about three
2649 seconds later. So just do it once.
2650 */
2651 if (IS_G4X(dev))
2652 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
2653 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002654 }
2655
Chris Wilsonadca4732012-05-11 18:01:31 +01002656 /* Ignore TV since it's buggy */
2657
2658 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002659}
2660
Daniel Vetterff1f5252012-10-02 15:10:55 +02002661static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002662{
2663 struct drm_device *dev = (struct drm_device *) arg;
2664 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002665 u32 iir, new_iir;
2666 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002667 unsigned long irqflags;
2668 int irq_received;
2669 int ret = IRQ_NONE, pipe;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002670
2671 atomic_inc(&dev_priv->irq_received);
2672
2673 iir = I915_READ(IIR);
2674
Chris Wilsona266c7d2012-04-24 22:59:44 +01002675 for (;;) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002676 bool blc_event = false;
2677
Chris Wilsona266c7d2012-04-24 22:59:44 +01002678 irq_received = iir != 0;
2679
2680 /* Can't rely on pipestat interrupt bit in iir as it might
2681 * have been cleared after the pipestat interrupt was received.
2682 * It doesn't set the bit in iir again, but it still produces
2683 * interrupts (for non-MSI).
2684 */
2685 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2686 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2687 i915_handle_error(dev, false);
2688
2689 for_each_pipe(pipe) {
2690 int reg = PIPESTAT(pipe);
2691 pipe_stats[pipe] = I915_READ(reg);
2692
2693 /*
2694 * Clear the PIPE*STAT regs before the IIR
2695 */
2696 if (pipe_stats[pipe] & 0x8000ffff) {
2697 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2698 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2699 pipe_name(pipe));
2700 I915_WRITE(reg, pipe_stats[pipe]);
2701 irq_received = 1;
2702 }
2703 }
2704 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2705
2706 if (!irq_received)
2707 break;
2708
2709 ret = IRQ_HANDLED;
2710
2711 /* Consume port. Then clear IIR or we'll miss events */
Chris Wilsonadca4732012-05-11 18:01:31 +01002712 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002713 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2714
2715 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2716 hotplug_status);
2717 if (hotplug_status & dev_priv->hotplug_supported_mask)
2718 queue_work(dev_priv->wq,
2719 &dev_priv->hotplug_work);
2720
2721 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2722 I915_READ(PORT_HOTPLUG_STAT);
2723 }
2724
2725 I915_WRITE(IIR, iir);
2726 new_iir = I915_READ(IIR); /* Flush posted writes */
2727
Chris Wilsona266c7d2012-04-24 22:59:44 +01002728 if (iir & I915_USER_INTERRUPT)
2729 notify_ring(dev, &dev_priv->ring[RCS]);
2730 if (iir & I915_BSD_USER_INTERRUPT)
2731 notify_ring(dev, &dev_priv->ring[VCS]);
2732
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002733 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002734 intel_prepare_page_flip(dev, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002735
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002736 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002737 intel_prepare_page_flip(dev, 1);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002738
2739 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002740 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Chris Wilsona266c7d2012-04-24 22:59:44 +01002741 drm_handle_vblank(dev, pipe)) {
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002742 i915_pageflip_stall_check(dev, pipe);
2743 intel_finish_page_flip(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002744 }
2745
2746 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2747 blc_event = true;
2748 }
2749
2750
2751 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2752 intel_opregion_asle_intr(dev);
2753
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002754 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
2755 gmbus_irq_handler(dev);
2756
Chris Wilsona266c7d2012-04-24 22:59:44 +01002757 /* With MSI, interrupts are only generated when iir
2758 * transitions from zero to nonzero. If another bit got
2759 * set while we were handling the existing iir bits, then
2760 * we would never get another interrupt.
2761 *
2762 * This is fine on non-MSI as well, as if we hit this path
2763 * we avoid exiting the interrupt handler only to generate
2764 * another one.
2765 *
2766 * Note that for MSI this could cause a stray interrupt report
2767 * if an interrupt landed in the time between writing IIR and
2768 * the posting read. This should be rare enough to never
2769 * trigger the 99% of 100,000 interrupts test for disabling
2770 * stray interrupts.
2771 */
2772 iir = new_iir;
2773 }
2774
Daniel Vetterd05c6172012-04-26 23:28:09 +02002775 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01002776
Chris Wilsona266c7d2012-04-24 22:59:44 +01002777 return ret;
2778}
2779
2780static void i965_irq_uninstall(struct drm_device * dev)
2781{
2782 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2783 int pipe;
2784
2785 if (!dev_priv)
2786 return;
2787
Chris Wilsonadca4732012-05-11 18:01:31 +01002788 I915_WRITE(PORT_HOTPLUG_EN, 0);
2789 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002790
2791 I915_WRITE(HWSTAM, 0xffffffff);
2792 for_each_pipe(pipe)
2793 I915_WRITE(PIPESTAT(pipe), 0);
2794 I915_WRITE(IMR, 0xffffffff);
2795 I915_WRITE(IER, 0x0);
2796
2797 for_each_pipe(pipe)
2798 I915_WRITE(PIPESTAT(pipe),
2799 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
2800 I915_WRITE(IIR, I915_READ(IIR));
2801}
2802
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002803void intel_irq_init(struct drm_device *dev)
2804{
Chris Wilson8b2e3262012-04-24 22:59:41 +01002805 struct drm_i915_private *dev_priv = dev->dev_private;
2806
2807 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01002808 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002809 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01002810 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01002811
Daniel Vetter99584db2012-11-14 17:14:04 +01002812 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
2813 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01002814 (unsigned long) dev);
2815
Tomas Janousek97a19a22012-12-08 13:48:13 +01002816 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01002817
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002818 dev->driver->get_vblank_counter = i915_get_vblank_counter;
2819 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Eugeni Dodonov7d4e1462012-05-09 15:37:09 -03002820 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002821 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
2822 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
2823 }
2824
Keith Packardc3613de2011-08-12 17:05:54 -07002825 if (drm_core_check_feature(dev, DRIVER_MODESET))
2826 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
2827 else
2828 dev->driver->get_vblank_timestamp = NULL;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002829 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
2830
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002831 if (IS_VALLEYVIEW(dev)) {
2832 dev->driver->irq_handler = valleyview_irq_handler;
2833 dev->driver->irq_preinstall = valleyview_irq_preinstall;
2834 dev->driver->irq_postinstall = valleyview_irq_postinstall;
2835 dev->driver->irq_uninstall = valleyview_irq_uninstall;
2836 dev->driver->enable_vblank = valleyview_enable_vblank;
2837 dev->driver->disable_vblank = valleyview_disable_vblank;
Daniel Vetter20afbda2012-12-11 14:05:07 +01002838 dev_priv->display.hpd_irq_setup = valleyview_hpd_irq_setup;
Daniel Vetter4a06e202012-12-01 13:53:40 +01002839 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002840 /* Share pre & uninstall handlers with ILK/SNB */
2841 dev->driver->irq_handler = ivybridge_irq_handler;
2842 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2843 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2844 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2845 dev->driver->enable_vblank = ivybridge_enable_vblank;
2846 dev->driver->disable_vblank = ivybridge_disable_vblank;
2847 } else if (HAS_PCH_SPLIT(dev)) {
2848 dev->driver->irq_handler = ironlake_irq_handler;
2849 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2850 dev->driver->irq_postinstall = ironlake_irq_postinstall;
2851 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2852 dev->driver->enable_vblank = ironlake_enable_vblank;
2853 dev->driver->disable_vblank = ironlake_disable_vblank;
2854 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01002855 if (INTEL_INFO(dev)->gen == 2) {
2856 dev->driver->irq_preinstall = i8xx_irq_preinstall;
2857 dev->driver->irq_postinstall = i8xx_irq_postinstall;
2858 dev->driver->irq_handler = i8xx_irq_handler;
2859 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002860 } else if (INTEL_INFO(dev)->gen == 3) {
2861 dev->driver->irq_preinstall = i915_irq_preinstall;
2862 dev->driver->irq_postinstall = i915_irq_postinstall;
2863 dev->driver->irq_uninstall = i915_irq_uninstall;
2864 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01002865 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002866 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002867 dev->driver->irq_preinstall = i965_irq_preinstall;
2868 dev->driver->irq_postinstall = i965_irq_postinstall;
2869 dev->driver->irq_uninstall = i965_irq_uninstall;
2870 dev->driver->irq_handler = i965_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01002871 dev_priv->display.hpd_irq_setup = i965_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002872 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002873 dev->driver->enable_vblank = i915_enable_vblank;
2874 dev->driver->disable_vblank = i915_disable_vblank;
2875 }
2876}
Daniel Vetter20afbda2012-12-11 14:05:07 +01002877
2878void intel_hpd_init(struct drm_device *dev)
2879{
2880 struct drm_i915_private *dev_priv = dev->dev_private;
2881
2882 if (dev_priv->display.hpd_irq_setup)
2883 dev_priv->display.hpd_irq_setup(dev);
2884}