blob: ec0a22119e09e2a49b54c9a23995e200a2d780a9 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Joe Perchesada1db52010-02-17 15:01:59 +000025#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
26
Stephen Hemminger793b8832005-09-14 16:06:14 -070027#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070028#include <linux/kernel.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070029#include <linux/module.h>
30#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080031#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070032#include <linux/etherdevice.h>
33#include <linux/ethtool.h>
34#include <linux/pci.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000035#include <linux/interrupt.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070036#include <linux/ip.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090037#include <linux/slab.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030038#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070039#include <linux/tcp.h>
40#include <linux/in.h>
41#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080042#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070043#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080044#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070045#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080046#include <linux/mii.h>
Tim Harvey3ee2f8c2014-03-07 20:59:53 -080047#include <linux/of_device.h>
48#include <linux/of_net.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070049
50#include <asm/irq.h>
51
52#include "sky2.h"
53
54#define DRV_NAME "sky2"
stephen hemmingerd9fa7c82011-11-16 13:43:00 +000055#define DRV_VERSION "1.30"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070056
57/*
58 * The Yukon II chipset takes 64 bit command blocks (called list elements)
59 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070060 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070061 */
62
Stephen Hemminger14d02632006-09-26 11:57:43 -070063#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070064#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070065#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080066#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070067
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +000068/* This is the worst case number of transmit list elements for a single skb:
Stephen Hemminger07e31632009-09-14 06:12:55 +000069 VLAN:GSO + CKSUM + Data + skb_frags * DMA */
70#define MAX_SKB_TX_LE (2 + (sizeof(dma_addr_t)/sizeof(u32))*(MAX_SKB_FRAGS+1))
Stephen Hemmingere9c1be82009-06-17 07:30:37 +000071#define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
stephen hemmingerefe91932010-04-22 13:42:56 +000072#define TX_MAX_PENDING 1024
stephen hemmingerb1cb8252011-11-16 13:42:58 +000073#define TX_DEF_PENDING 63
Stephen Hemminger793b8832005-09-14 16:06:14 -070074
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070075#define TX_WATCHDOG (5 * HZ)
76#define NAPI_WEIGHT 64
77#define PHY_RETRIES 1000
78
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070079#define SKY2_EEPROM_MAGIC 0x9955aabb
80
Mike McCormack060b9462010-07-29 03:34:52 +000081#define RING_NEXT(x, s) (((x)+1) & ((s)-1))
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070082
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070083static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070084 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
85 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080086 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070087
Stephen Hemminger793b8832005-09-14 16:06:14 -070088static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070089module_param(debug, int, 0);
90MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
91
Stephen Hemminger14d02632006-09-26 11:57:43 -070092static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080093module_param(copybreak, int, 0);
94MODULE_PARM_DESC(copybreak, "Receive copy threshold");
95
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080096static int disable_msi = 0;
97module_param(disable_msi, int, 0);
98MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
99
stephen hemminger5676cc72012-03-21 05:32:05 +0000100static int legacy_pme = 0;
101module_param(legacy_pme, int, 0);
102MODULE_PARM_DESC(legacy_pme, "Legacy power management");
103
Benoit Taine9baa3c32014-08-08 15:56:03 +0200104static const struct pci_device_id sky2_id_table[] = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800105 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
106 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemmingere30a4ac2009-10-29 06:37:05 +0000107 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E01) }, /* SK-9E21M */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700108 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700109 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800110 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800111 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
Stephen Hemmingera3b4fce2008-06-14 10:32:15 -0700125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
137 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800138 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
139 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700140 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800141 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800142 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
143 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700144 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
Stephen Hemminger0f5aac72009-10-29 06:37:09 +0000145 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4381) }, /* 88E8059 */
Mirko Lindner0e767322012-07-03 23:38:41 +0000146 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4382) }, /* 88E8079 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700147 { 0 }
148};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700149
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700150MODULE_DEVICE_TABLE(pci, sky2_id_table);
151
152/* Avoid conditionals by using array */
153static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
154static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700155static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700156
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100157static void sky2_set_multicast(struct net_device *dev);
stephen hemminger0bdb0bd2011-09-23 11:13:40 +0000158static irqreturn_t sky2_intr(int irq, void *dev_id);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100159
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800160/* Access to PHY via serial interconnect */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800161static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700162{
163 int i;
164
165 gma_write16(hw, port, GM_SMI_DATA, val);
166 gma_write16(hw, port, GM_SMI_CTRL,
167 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
168
169 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800170 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
171 if (ctrl == 0xffff)
172 goto io_error;
173
174 if (!(ctrl & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800175 return 0;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800176
177 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700178 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800179
Mike McCormack060b9462010-07-29 03:34:52 +0000180 dev_warn(&hw->pdev->dev, "%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800181 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800182
183io_error:
184 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
185 return -EIO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700186}
187
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800188static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700189{
190 int i;
191
Stephen Hemminger793b8832005-09-14 16:06:14 -0700192 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700193 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
194
195 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800196 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
197 if (ctrl == 0xffff)
198 goto io_error;
199
200 if (ctrl & GM_SMI_CT_RD_VAL) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800201 *val = gma_read16(hw, port, GM_SMI_DATA);
202 return 0;
203 }
204
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800205 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700206 }
207
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800208 dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800209 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800210io_error:
211 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
212 return -EIO;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800213}
214
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800215static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800216{
217 u16 v;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800218 __gm_phy_read(hw, port, reg, &v);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800219 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700220}
221
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800222
223static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700224{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800225 /* switch power to VCC (WA for VAUX problem) */
226 sky2_write8(hw, B0_POWER_CTRL,
227 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700228
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800229 /* disable Core Clock Division, */
230 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700231
stephen hemminger4b7c47a2010-03-29 07:36:19 +0000232 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800233 /* enable bits are inverted */
234 sky2_write8(hw, B2_Y2_CLK_GATE,
235 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
236 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
237 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
238 else
239 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700240
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700241 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700242 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700243
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800244 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700245
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800246 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700247 /* set all bits to 0 except bits 15..12 and 8 */
248 reg &= P_ASPM_CONTROL_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800249 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700250
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800251 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700252 /* set all bits to 0 except bits 28 & 27 */
253 reg &= P_CTL_TIM_VMAIN_AV_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800254 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700255
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800256 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700257
stephen hemminger5f8ae5c2010-02-12 06:57:59 +0000258 sky2_write16(hw, B0_CTST, Y2_HW_WOL_ON);
259
Stephen Hemminger8f709202007-06-04 17:23:25 -0700260 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
261 reg = sky2_read32(hw, B2_GP_IO);
262 reg |= GLB_GPIO_STAT_RACE_DIS;
263 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700264
265 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700266 }
Stephen Hemminger10547ae2009-08-31 07:31:41 +0000267
268 /* Turn on "driver loaded" LED */
269 sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800270}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700271
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800272static void sky2_power_aux(struct sky2_hw *hw)
273{
stephen hemminger4b7c47a2010-03-29 07:36:19 +0000274 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800275 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
276 else
277 /* enable bits are inverted */
278 sky2_write8(hw, B2_Y2_CLK_GATE,
279 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
280 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
281 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
282
Stephen Hemmingerc23ddf82009-09-03 06:16:25 +0000283 /* switch power to VAUX if supported and PME from D3cold */
284 if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
285 pci_pme_capable(hw->pdev, PCI_D3cold))
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800286 sky2_write8(hw, B0_POWER_CTRL,
287 (PC_VAUX_ENA | PC_VCC_ENA |
288 PC_VAUX_ON | PC_VCC_OFF));
Stephen Hemminger10547ae2009-08-31 07:31:41 +0000289
290 /* turn off "driver loaded LED" */
291 sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700292}
293
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700294static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700295{
296 u16 reg;
297
298 /* disable all GMAC IRQ's */
299 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700300
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700301 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
302 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
303 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
304 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
305
306 reg = gma_read16(hw, port, GM_RX_CTRL);
307 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
308 gma_write16(hw, port, GM_RX_CTRL, reg);
309}
310
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700311/* flow control to advertise bits */
312static const u16 copper_fc_adv[] = {
313 [FC_NONE] = 0,
314 [FC_TX] = PHY_M_AN_ASP,
315 [FC_RX] = PHY_M_AN_PC,
316 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
317};
318
319/* flow control to advertise bits when using 1000BaseX */
320static const u16 fiber_fc_adv[] = {
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700321 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700322 [FC_TX] = PHY_M_P_ASYM_MD_X,
323 [FC_RX] = PHY_M_P_SYM_MD_X,
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700324 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700325};
326
327/* flow control to GMA disable bits */
328static const u16 gm_fc_disable[] = {
329 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
330 [FC_TX] = GM_GPCR_FC_RX_DIS,
331 [FC_RX] = GM_GPCR_FC_TX_DIS,
332 [FC_BOTH] = 0,
333};
334
335
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700336static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
337{
338 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700339 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700340
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700341 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700342 !(hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700343 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
344
345 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700346 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700347 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
348
Stephen Hemminger53419c62007-05-14 12:38:11 -0700349 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700350 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700351 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700352 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
353 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700354 /* set master & slave downshift counter to 1x */
355 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700356
357 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
358 }
359
360 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700361 if (sky2_is_copper(hw)) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700362 if (!(hw->flags & SKY2_HW_GIGABIT)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700363 /* enable automatic crossover */
364 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
Stephen Hemminger6d3105d2007-09-24 19:34:51 -0700365
366 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
367 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
368 u16 spec;
369
370 /* Enable Class A driver for FE+ A0 */
371 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
372 spec |= PHY_M_FESC_SEL_CL_A;
373 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
374 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700375 } else {
376 /* disable energy detect */
377 ctrl &= ~PHY_M_PC_EN_DET_MSK;
378
379 /* enable automatic crossover */
380 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
381
Stephen Hemminger53419c62007-05-14 12:38:11 -0700382 /* downshift on PHY 88E1112 and 88E1149 is changed */
Joe Perches8e95a202009-12-03 07:58:21 +0000383 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
384 (hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700385 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700386 ctrl &= ~PHY_M_PC_DSC_MSK;
387 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
388 }
389 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700390 } else {
391 /* workaround for deviation #4.88 (CRC errors) */
392 /* disable Automatic Crossover */
393
394 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700395 }
396
397 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
398
399 /* special setup for PHY 88E1112 Fiber */
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700400 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700401 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
402
403 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
404 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
405 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
406 ctrl &= ~PHY_M_MAC_MD_MSK;
407 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700408 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
409
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700410 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700411 /* select page 1 to access Fiber registers */
412 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700413
414 /* for SFP-module set SIGDET polarity to low */
415 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
416 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700417 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700418 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700419
420 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700421 }
422
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700423 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700424 ct1000 = 0;
425 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700426 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700427
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700428 if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700429 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700430 if (sky2->advertising & ADVERTISED_1000baseT_Full)
431 ct1000 |= PHY_M_1000C_AFD;
432 if (sky2->advertising & ADVERTISED_1000baseT_Half)
433 ct1000 |= PHY_M_1000C_AHD;
434 if (sky2->advertising & ADVERTISED_100baseT_Full)
435 adv |= PHY_M_AN_100_FD;
436 if (sky2->advertising & ADVERTISED_100baseT_Half)
437 adv |= PHY_M_AN_100_HD;
438 if (sky2->advertising & ADVERTISED_10baseT_Full)
439 adv |= PHY_M_AN_10_FD;
440 if (sky2->advertising & ADVERTISED_10baseT_Half)
441 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700442
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700443 } else { /* special defines for FIBER (88E1040S only) */
444 if (sky2->advertising & ADVERTISED_1000baseT_Full)
445 adv |= PHY_M_AN_1000X_AFD;
446 if (sky2->advertising & ADVERTISED_1000baseT_Half)
447 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700448 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700449
450 /* Restart Auto-negotiation */
451 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
452 } else {
453 /* forced speed/duplex settings */
454 ct1000 = PHY_M_1000C_MSE;
455
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700456 /* Disable auto update for duplex flow control and duplex */
457 reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700458
459 switch (sky2->speed) {
460 case SPEED_1000:
461 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700462 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700463 break;
464 case SPEED_100:
465 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700466 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700467 break;
468 }
469
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700470 if (sky2->duplex == DUPLEX_FULL) {
471 reg |= GM_GPCR_DUP_FULL;
472 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700473 } else if (sky2->speed < SPEED_1000)
474 sky2->flow_mode = FC_NONE;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700475 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700476
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700477 if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
478 if (sky2_is_copper(hw))
479 adv |= copper_fc_adv[sky2->flow_mode];
480 else
481 adv |= fiber_fc_adv[sky2->flow_mode];
482 } else {
483 reg |= GM_GPCR_AU_FCT_DIS;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700484 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700485
486 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700487 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700488 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
489 else
490 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700491 }
492
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700493 gma_write16(hw, port, GM_GP_CTRL, reg);
494
Stephen Hemminger05745c42007-09-19 15:36:45 -0700495 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700496 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
497
498 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
499 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
500
501 /* Setup Phy LED's */
502 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
503 ledover = 0;
504
505 switch (hw->chip_id) {
506 case CHIP_ID_YUKON_FE:
507 /* on 88E3082 these bits are at 11..9 (shifted left) */
508 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
509
510 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
511
512 /* delete ACT LED control bits */
513 ctrl &= ~PHY_M_FELP_LED1_MSK;
514 /* change ACT LED control to blink mode */
515 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
516 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
517 break;
518
Stephen Hemminger05745c42007-09-19 15:36:45 -0700519 case CHIP_ID_YUKON_FE_P:
520 /* Enable Link Partner Next Page */
521 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
522 ctrl |= PHY_M_PC_ENA_LIP_NP;
523
524 /* disable Energy Detect and enable scrambler */
525 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
526 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
527
528 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
529 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
530 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
531 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
532
533 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
534 break;
535
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700536 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700537 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700538
539 /* select page 3 to access LED control register */
540 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
541
542 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700543 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
544 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
545 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
546 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
547 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700548
549 /* set Polarity Control register */
550 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700551 (PHY_M_POLC_LS1_P_MIX(4) |
552 PHY_M_POLC_IS0_P_MIX(4) |
553 PHY_M_POLC_LOS_CTRL(2) |
554 PHY_M_POLC_INIT_CTRL(2) |
555 PHY_M_POLC_STA1_CTRL(2) |
556 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700557
558 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700559 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700560 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800561
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700562 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800563 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800564 case CHIP_ID_YUKON_SUPR:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700565 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
566
567 /* select page 3 to access LED control register */
568 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
569
570 /* set LED Function Control register */
571 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
572 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
573 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
574 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
575 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
576
577 /* set Blink Rate in LED Timer Control Register */
578 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
579 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
580 /* restore page register */
581 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
582 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700583
584 default:
585 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
586 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800587
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700588 /* turn off the Rx LED (LED_RX) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800589 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700590 }
591
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700592 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800593 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700594 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
595
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800596 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700597 gm_phy_write(hw, port, 0x18, 0xaa99);
598 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700599
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700600 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
601 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
602 gm_phy_write(hw, port, 0x18, 0xa204);
603 gm_phy_write(hw, port, 0x17, 0x2002);
604 }
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800605
606 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700607 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700608 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
609 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
610 /* apply workaround for integrated resistors calibration */
611 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
612 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +0000613 } else if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
614 /* apply fixes in PHY AFE */
615 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
616
617 /* apply RDAC termination workaround */
618 gm_phy_write(hw, port, 24, 0x2800);
619 gm_phy_write(hw, port, 23, 0x2001);
620
621 /* set page register back to 0 */
622 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingere1a74b32008-06-17 09:04:24 -0700623 } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
624 hw->chip_id < CHIP_ID_YUKON_SUPR) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700625 /* no effect on Yukon-XL */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800626 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
627
Joe Perches8e95a202009-12-03 07:58:21 +0000628 if (!(sky2->flags & SKY2_FLAG_AUTO_SPEED) ||
629 sky2->speed == SPEED_100) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800630 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800631 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800632 }
633
634 if (ledover)
635 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
636
stephen hemminger4fb99cd2011-07-07 05:50:59 +0000637 } else if (hw->chip_id == CHIP_ID_YUKON_PRM &&
638 (sky2_read8(hw, B2_MAC_CFG) & 0xf) == 0x7) {
639 int i;
640 /* This a phy register setup workaround copied from vendor driver. */
641 static const struct {
642 u16 reg, val;
643 } eee_afe[] = {
644 { 0x156, 0x58ce },
645 { 0x153, 0x99eb },
646 { 0x141, 0x8064 },
647 /* { 0x155, 0x130b },*/
648 { 0x000, 0x0000 },
649 { 0x151, 0x8433 },
650 { 0x14b, 0x8c44 },
651 { 0x14c, 0x0f90 },
652 { 0x14f, 0x39aa },
653 /* { 0x154, 0x2f39 },*/
654 { 0x14d, 0xba33 },
655 { 0x144, 0x0048 },
656 { 0x152, 0x2010 },
657 /* { 0x158, 0x1223 },*/
658 { 0x140, 0x4444 },
659 { 0x154, 0x2f3b },
660 { 0x158, 0xb203 },
661 { 0x157, 0x2029 },
662 };
663
664 /* Start Workaround for OptimaEEE Rev.Z0 */
665 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00fb);
666
667 gm_phy_write(hw, port, 1, 0x4099);
668 gm_phy_write(hw, port, 3, 0x1120);
669 gm_phy_write(hw, port, 11, 0x113c);
670 gm_phy_write(hw, port, 14, 0x8100);
671 gm_phy_write(hw, port, 15, 0x112a);
672 gm_phy_write(hw, port, 17, 0x1008);
673
674 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00fc);
675 gm_phy_write(hw, port, 1, 0x20b0);
676
677 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
678
679 for (i = 0; i < ARRAY_SIZE(eee_afe); i++) {
680 /* apply AFE settings */
681 gm_phy_write(hw, port, 17, eee_afe[i].val);
682 gm_phy_write(hw, port, 16, eee_afe[i].reg | 1u<<13);
683 }
684
685 /* End Workaround for OptimaEEE */
686 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
687
688 /* Enable 10Base-Te (EEE) */
689 if (hw->chip_id >= CHIP_ID_YUKON_PRM) {
690 reg = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
691 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL,
692 reg | PHY_M_10B_TE_ENABLE);
693 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700694 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700695
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700696 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700697 if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700698 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
699 else
700 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
701}
702
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700703static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
704static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
705
706static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700707{
708 u32 reg1;
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700709
stephen hemmingera40ccc62010-01-24 18:46:06 +0000710 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800711 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700712 reg1 &= ~phy_power[port];
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700713
stephen hemminger4b7c47a2010-03-29 07:36:19 +0000714 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700715 reg1 |= coma_mode[port];
716
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800717 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
stephen hemmingera40ccc62010-01-24 18:46:06 +0000718 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger82637e82008-01-23 19:16:04 -0800719 sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -0700720
721 if (hw->chip_id == CHIP_ID_YUKON_FE)
722 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
723 else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
724 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700725}
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700726
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700727static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
728{
729 u32 reg1;
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700730 u16 ctrl;
731
732 /* release GPHY Control reset */
733 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
734
735 /* release GMAC reset */
736 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
737
738 if (hw->flags & SKY2_HW_NEWER_PHY) {
739 /* select page 2 to access MAC control register */
740 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
741
742 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
743 /* allow GMII Power Down */
744 ctrl &= ~PHY_M_MAC_GMIF_PUP;
745 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
746
747 /* set page register back to 0 */
748 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
749 }
750
751 /* setup General Purpose Control Register */
752 gma_write16(hw, port, GM_GP_CTRL,
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700753 GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
754 GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
755 GM_GPCR_AU_SPD_DIS);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700756
757 if (hw->chip_id != CHIP_ID_YUKON_EC) {
758 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200759 /* select page 2 to access MAC control register */
760 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700761
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200762 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700763 /* enable Power Down */
764 ctrl |= PHY_M_PC_POW_D_ENA;
765 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200766
767 /* set page register back to 0 */
768 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700769 }
770
771 /* set IEEE compatible Power Down Mode (dev. #4.99) */
772 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
773 }
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700774
stephen hemmingera40ccc62010-01-24 18:46:06 +0000775 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700776 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700777 reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700778 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
stephen hemmingera40ccc62010-01-24 18:46:06 +0000779 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700780}
781
stephen hemminger8e116802011-07-07 05:50:58 +0000782/* configure IPG according to used link speed */
783static void sky2_set_ipg(struct sky2_port *sky2)
784{
785 u16 reg;
786
787 reg = gma_read16(sky2->hw, sky2->port, GM_SERIAL_MODE);
788 reg &= ~GM_SMOD_IPG_MSK;
789 if (sky2->speed > SPEED_100)
790 reg |= IPG_DATA_VAL(IPG_DATA_DEF_1000);
791 else
792 reg |= IPG_DATA_VAL(IPG_DATA_DEF_10_100);
793 gma_write16(sky2->hw, sky2->port, GM_SERIAL_MODE, reg);
794}
795
Brandon Philips38000a92010-06-16 16:21:58 +0000796/* Enable Rx/Tx */
797static void sky2_enable_rx_tx(struct sky2_port *sky2)
798{
799 struct sky2_hw *hw = sky2->hw;
800 unsigned port = sky2->port;
801 u16 reg;
802
803 reg = gma_read16(hw, port, GM_GP_CTRL);
804 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
805 gma_write16(hw, port, GM_GP_CTRL, reg);
806}
807
Stephen Hemminger1b537562005-12-20 15:08:07 -0800808/* Force a renegotiation */
809static void sky2_phy_reinit(struct sky2_port *sky2)
810{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800811 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800812 sky2_phy_init(sky2->hw, sky2->port);
Brandon Philips38000a92010-06-16 16:21:58 +0000813 sky2_enable_rx_tx(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800814 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800815}
816
Stephen Hemmingere3173832007-02-06 10:45:39 -0800817/* Put device in state to listen for Wake On Lan */
818static void sky2_wol_init(struct sky2_port *sky2)
819{
820 struct sky2_hw *hw = sky2->hw;
821 unsigned port = sky2->port;
822 enum flow_control save_mode;
823 u16 ctrl;
Stephen Hemmingere3173832007-02-06 10:45:39 -0800824
825 /* Bring hardware out of reset */
826 sky2_write16(hw, B0_CTST, CS_RST_CLR);
827 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
828
829 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
830 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
831
832 /* Force to 10/100
833 * sky2_reset will re-enable on resume
834 */
835 save_mode = sky2->flow_mode;
836 ctrl = sky2->advertising;
837
838 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
839 sky2->flow_mode = FC_NONE;
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700840
841 spin_lock_bh(&sky2->phy_lock);
842 sky2_phy_power_up(hw, port);
843 sky2_phy_init(hw, port);
844 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800845
846 sky2->flow_mode = save_mode;
847 sky2->advertising = ctrl;
848
849 /* Set GMAC to no flow control and auto update for speed/duplex */
850 gma_write16(hw, port, GM_GP_CTRL,
851 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
852 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
853
854 /* Set WOL address */
855 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
856 sky2->netdev->dev_addr, ETH_ALEN);
857
858 /* Turn on appropriate WOL control bits */
859 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
860 ctrl = 0;
861 if (sky2->wol & WAKE_PHY)
862 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
863 else
864 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
865
866 if (sky2->wol & WAKE_MAGIC)
867 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
868 else
Joe Perchesa419aef2009-08-18 11:18:35 -0700869 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
Stephen Hemmingere3173832007-02-06 10:45:39 -0800870
871 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
872 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
873
stephen hemminger5f8ae5c2010-02-12 06:57:59 +0000874 /* Disable PiG firmware */
875 sky2_write16(hw, B0_CTST, Y2_HW_WOL_OFF);
876
stephen hemminger5676cc72012-03-21 05:32:05 +0000877 /* Needed by some broken BIOSes, use PCI rather than PCI-e for WOL */
878 if (legacy_pme) {
879 u32 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
880 reg1 |= PCI_Y2_PME_LEGACY;
881 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
882 }
883
Stephen Hemmingere3173832007-02-06 10:45:39 -0800884 /* block receiver */
885 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
stephen hemmingerf9687c42011-11-16 13:42:56 +0000886 sky2_read32(hw, B0_CTST);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800887}
888
Stephen Hemminger69161612007-06-04 17:23:26 -0700889static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
890{
Stephen Hemminger05745c42007-09-19 15:36:45 -0700891 struct net_device *dev = hw->dev[port];
892
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800893 if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
894 hw->chip_rev != CHIP_REV_YU_EX_A0) ||
Stephen Hemminger877c8572009-10-29 06:37:08 +0000895 hw->chip_id >= CHIP_ID_YUKON_FE_P) {
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800896 /* Yukon-Extreme B0 and further Extreme devices */
stephen hemminger44dde562010-02-12 06:58:01 +0000897 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
898 } else if (dev->mtu > ETH_DATA_LEN) {
899 /* set Tx GMAC FIFO Almost Empty Threshold */
900 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
901 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
Stephen Hemminger69161612007-06-04 17:23:26 -0700902
stephen hemminger44dde562010-02-12 06:58:01 +0000903 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
904 } else
905 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
Stephen Hemminger69161612007-06-04 17:23:26 -0700906}
907
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700908static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
909{
910 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
911 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100912 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700913 int i;
914 const u8 *addr = hw->dev[port]->dev_addr;
915
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700916 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
917 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700918
919 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
920
stephen hemminger4b7c47a2010-03-29 07:36:19 +0000921 if (hw->chip_id == CHIP_ID_YUKON_XL &&
922 hw->chip_rev == CHIP_REV_YU_XL_A0 &&
923 port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700924 /* WA DEV_472 -- looks like crossed wires on port 2 */
925 /* clear GMAC 1 Control reset */
926 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
927 do {
928 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
929 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
930 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
931 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
932 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
933 }
934
Stephen Hemminger793b8832005-09-14 16:06:14 -0700935 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700936
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700937 /* Enable Transmit FIFO Underrun */
938 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
939
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800940 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700941 sky2_phy_power_up(hw, port);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700942 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800943 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700944
945 /* MIB clear */
946 reg = gma_read16(hw, port, GM_PHY_ADDR);
947 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
948
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700949 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
950 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700951 gma_write16(hw, port, GM_PHY_ADDR, reg);
952
953 /* transmit control */
954 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
955
956 /* receive control reg: unicast + multicast + no FCS */
957 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700958 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700959
960 /* transmit flow control */
961 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
962
963 /* transmit parameter */
964 gma_write16(hw, port, GM_TX_PARAM,
965 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
966 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
967 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
968 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
969
970 /* serial mode register */
971 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
stephen hemminger8e116802011-07-07 05:50:58 +0000972 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF_1000);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700973
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700974 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700975 reg |= GM_SMOD_JUMBO_ENA;
976
stephen hemmingerc1cd0a82010-03-29 07:36:18 +0000977 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
978 hw->chip_rev == CHIP_REV_YU_EC_U_B1)
979 reg |= GM_NEW_FLOW_CTRL;
980
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700981 gma_write16(hw, port, GM_SERIAL_MODE, reg);
982
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700983 /* virtual address for data */
984 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
985
Stephen Hemminger793b8832005-09-14 16:06:14 -0700986 /* physical address: used for pause frames */
987 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
988
989 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700990 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
991 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
992 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
993
994 /* Configure Rx MAC FIFO */
995 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100996 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger05745c42007-09-19 15:36:45 -0700997 if (hw->chip_id == CHIP_ID_YUKON_EX ||
998 hw->chip_id == CHIP_ID_YUKON_FE_P)
Al Viro25cccec2007-07-20 16:07:33 +0100999 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -07001000
Al Viro25cccec2007-07-20 16:07:33 +01001001 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001002
Stephen Hemminger798fdd02007-12-07 15:22:15 -08001003 if (hw->chip_id == CHIP_ID_YUKON_XL) {
1004 /* Hardware errata - clear flush mask */
1005 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
1006 } else {
1007 /* Flush Rx MAC FIFO on any flow control or error */
1008 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
1009 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001010
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001011 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
Stephen Hemminger05745c42007-09-19 15:36:45 -07001012 reg = RX_GMF_FL_THR_DEF + 1;
1013 /* Another magic mystery workaround from sk98lin */
1014 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
1015 hw->chip_rev == CHIP_REV_YU_FE2_A0)
1016 reg = 0x178;
1017 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001018
1019 /* Configure Tx MAC FIFO */
1020 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
1021 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001022
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001023 /* On chips without ram buffer, pause is controlled by MAC level */
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001024 if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
Stephen Hemmingerd6b54d22009-10-29 06:37:07 +00001025 /* Pause threshold is scaled by 8 in bytes */
Joe Perches8e95a202009-12-03 07:58:21 +00001026 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
1027 hw->chip_rev == CHIP_REV_YU_FE2_A0)
Stephen Hemmingerd6b54d22009-10-29 06:37:07 +00001028 reg = 1568 / 8;
1029 else
1030 reg = 1024 / 8;
1031 sky2_write16(hw, SK_REG(port, RX_GMF_UP_THR), reg);
1032 sky2_write16(hw, SK_REG(port, RX_GMF_LP_THR), 768 / 8);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001033
Stephen Hemminger69161612007-06-04 17:23:26 -07001034 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001035 }
1036
Stephen Hemmingere970d1f2007-11-27 11:02:07 -08001037 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
1038 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
1039 /* disable dynamic watermark */
1040 reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
1041 reg &= ~TX_DYN_WM_ENA;
1042 sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
1043 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001044}
1045
Stephen Hemminger67712902006-12-04 15:53:45 -08001046/* Assign Ram Buffer allocation to queue */
1047static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001048{
Stephen Hemminger67712902006-12-04 15:53:45 -08001049 u32 end;
1050
1051 /* convert from K bytes to qwords used for hw register */
1052 start *= 1024/8;
1053 space *= 1024/8;
1054 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001055
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001056 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
1057 sky2_write32(hw, RB_ADDR(q, RB_START), start);
1058 sky2_write32(hw, RB_ADDR(q, RB_END), end);
1059 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
1060 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
1061
1062 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001063 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001064
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001065 /* On receive queue's set the thresholds
1066 * give receiver priority when > 3/4 full
1067 * send pause when down to 2K
1068 */
1069 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
1070 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001071
Mirko Lindner74f9f422013-03-26 06:38:42 +00001072 tp = space - 8192/8;
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001073 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
1074 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001075 } else {
1076 /* Enable store & forward on Tx queue's because
1077 * Tx FIFO is only 1K on Yukon
1078 */
1079 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
1080 }
1081
1082 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001083 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001084}
1085
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001086/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001087static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001088{
1089 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
1090 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
1091 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001092 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001093}
1094
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001095/* Setup prefetch unit registers. This is the interface between
1096 * hardware and driver list elements
1097 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001098static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001099 dma_addr_t addr, u32 last)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001100{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001101 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1102 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001103 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
1104 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001105 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
1106 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001107
1108 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001109}
1110
Mike McCormack9b289c32009-08-14 05:15:12 +00001111static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001112{
Mike McCormack9b289c32009-08-14 05:15:12 +00001113 struct sky2_tx_le *le = sky2->tx_le + *slot;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001114
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001115 *slot = RING_NEXT(*slot, sky2->tx_ring_size);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001116 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001117 return le;
1118}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001119
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001120static void tx_init(struct sky2_port *sky2)
1121{
1122 struct sky2_tx_le *le;
1123
1124 sky2->tx_prod = sky2->tx_cons = 0;
1125 sky2->tx_tcpsum = 0;
1126 sky2->tx_last_mss = 0;
stephen hemmingerec2a5462011-11-29 15:15:33 +00001127 netdev_reset_queue(sky2->netdev);
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001128
Mike McCormack9b289c32009-08-14 05:15:12 +00001129 le = get_tx_le(sky2, &sky2->tx_prod);
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001130 le->addr = 0;
1131 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001132 sky2->tx_last_upper = 0;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001133}
1134
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001135/* Update chip's next pointer */
1136static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001137{
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001138 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -08001139 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001140 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
1141
1142 /* Synchronize I/O on since next processor may write to tail */
1143 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001144}
1145
Stephen Hemminger793b8832005-09-14 16:06:14 -07001146
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001147static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
1148{
1149 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001150 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001151 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001152 return le;
1153}
1154
Mike McCormack060b9462010-07-29 03:34:52 +00001155static unsigned sky2_get_rx_threshold(struct sky2_port *sky2)
Mike McCormack39ef1102010-02-12 06:58:02 +00001156{
1157 unsigned size;
1158
1159 /* Space needed for frame data + headers rounded up */
1160 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
1161
1162 /* Stopping point for hardware truncation */
1163 return (size - 8) / sizeof(u32);
1164}
1165
Mike McCormack060b9462010-07-29 03:34:52 +00001166static unsigned sky2_get_rx_data_size(struct sky2_port *sky2)
Mike McCormack39ef1102010-02-12 06:58:02 +00001167{
1168 struct rx_ring_info *re;
1169 unsigned size;
1170
1171 /* Space needed for frame data + headers rounded up */
1172 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
1173
1174 sky2->rx_nfrags = size >> PAGE_SHIFT;
1175 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1176
1177 /* Compute residue after pages */
1178 size -= sky2->rx_nfrags << PAGE_SHIFT;
1179
1180 /* Optimize to handle small packets and headers */
1181 if (size < copybreak)
1182 size = copybreak;
1183 if (size < ETH_HLEN)
1184 size = ETH_HLEN;
1185
1186 return size;
1187}
1188
Stephen Hemminger14d02632006-09-26 11:57:43 -07001189/* Build description to hardware for one receive segment */
Mike McCormack060b9462010-07-29 03:34:52 +00001190static void sky2_rx_add(struct sky2_port *sky2, u8 op,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001191 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001192{
1193 struct sky2_rx_le *le;
1194
Stephen Hemminger86c68872008-01-10 16:14:12 -08001195 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001196 le = sky2_next_rx(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001197 le->addr = cpu_to_le32(upper_32_bits(map));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001198 le->opcode = OP_ADDR64 | HW_OWNER;
1199 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001200
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001201 le = sky2_next_rx(sky2);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001202 le->addr = cpu_to_le32(lower_32_bits(map));
Stephen Hemminger734d1862005-12-09 11:35:00 -08001203 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001204 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001205}
1206
Stephen Hemminger14d02632006-09-26 11:57:43 -07001207/* Build description to hardware for one possibly fragmented skb */
1208static void sky2_rx_submit(struct sky2_port *sky2,
1209 const struct rx_ring_info *re)
1210{
1211 int i;
1212
1213 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
1214
1215 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
1216 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
1217}
1218
1219
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001220static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001221 unsigned size)
1222{
1223 struct sk_buff *skb = re->skb;
1224 int i;
1225
1226 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
stephen hemminger3fbd9182010-02-01 13:45:41 +00001227 if (pci_dma_mapping_error(pdev, re->data_addr))
1228 goto mapping_error;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001229
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001230 dma_unmap_len_set(re, data_size, size);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001231
stephen hemminger3fbd9182010-02-01 13:45:41 +00001232 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00001233 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
stephen hemminger3fbd9182010-02-01 13:45:41 +00001234
Ian Campbell950a5a42011-09-21 21:53:18 +00001235 re->frag_addr[i] = skb_frag_dma_map(&pdev->dev, frag, 0,
Eric Dumazet9e903e02011-10-18 21:00:24 +00001236 skb_frag_size(frag),
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01001237 DMA_FROM_DEVICE);
stephen hemminger3fbd9182010-02-01 13:45:41 +00001238
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01001239 if (dma_mapping_error(&pdev->dev, re->frag_addr[i]))
stephen hemminger3fbd9182010-02-01 13:45:41 +00001240 goto map_page_error;
1241 }
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001242 return 0;
stephen hemminger3fbd9182010-02-01 13:45:41 +00001243
1244map_page_error:
1245 while (--i >= 0) {
1246 pci_unmap_page(pdev, re->frag_addr[i],
Eric Dumazet9e903e02011-10-18 21:00:24 +00001247 skb_frag_size(&skb_shinfo(skb)->frags[i]),
stephen hemminger3fbd9182010-02-01 13:45:41 +00001248 PCI_DMA_FROMDEVICE);
1249 }
1250
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001251 pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
stephen hemminger3fbd9182010-02-01 13:45:41 +00001252 PCI_DMA_FROMDEVICE);
1253
1254mapping_error:
1255 if (net_ratelimit())
1256 dev_warn(&pdev->dev, "%s: rx mapping error\n",
1257 skb->dev->name);
1258 return -EIO;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001259}
1260
1261static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1262{
1263 struct sk_buff *skb = re->skb;
1264 int i;
1265
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001266 pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
Stephen Hemminger14d02632006-09-26 11:57:43 -07001267 PCI_DMA_FROMDEVICE);
1268
1269 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1270 pci_unmap_page(pdev, re->frag_addr[i],
Eric Dumazet9e903e02011-10-18 21:00:24 +00001271 skb_frag_size(&skb_shinfo(skb)->frags[i]),
Stephen Hemminger14d02632006-09-26 11:57:43 -07001272 PCI_DMA_FROMDEVICE);
1273}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001274
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001275/* Tell chip where to start receive checksum.
1276 * Actually has two checksums, but set both same to avoid possible byte
1277 * order problems.
1278 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001279static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001280{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001281 struct sky2_rx_le *le = sky2_next_rx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001282
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001283 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1284 le->ctrl = 0;
1285 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001286
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001287 sky2_write32(sky2->hw,
1288 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
Michał Mirosławf5d64032011-04-10 03:13:21 +00001289 (sky2->netdev->features & NETIF_F_RXCSUM)
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07001290 ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001291}
1292
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001293/* Enable/disable receive hash calculation (RSS) */
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001294static void rx_set_rss(struct net_device *dev, netdev_features_t features)
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001295{
1296 struct sky2_port *sky2 = netdev_priv(dev);
1297 struct sky2_hw *hw = sky2->hw;
1298 int i, nkeys = 4;
1299
1300 /* Supports IPv6 and other modes */
1301 if (hw->flags & SKY2_HW_NEW_LE) {
1302 nkeys = 10;
1303 sky2_write32(hw, SK_REG(sky2->port, RSS_CFG), HASH_ALL);
1304 }
1305
1306 /* Program RSS initial values */
Michał Mirosławf5d64032011-04-10 03:13:21 +00001307 if (features & NETIF_F_RXHASH) {
Ian Morris2e95b2a2014-11-19 09:06:51 +00001308 u32 rss_key[10];
1309
1310 netdev_rss_key_fill(rss_key, sizeof(rss_key));
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001311 for (i = 0; i < nkeys; i++)
1312 sky2_write32(hw, SK_REG(sky2->port, RSS_KEY + i * 4),
Ian Morris2e95b2a2014-11-19 09:06:51 +00001313 rss_key[i]);
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001314
1315 /* Need to turn on (undocumented) flag to make hashing work */
1316 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T),
1317 RX_STFW_ENA);
1318
1319 sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1320 BMU_ENA_RX_RSS_HASH);
1321 } else
1322 sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1323 BMU_DIS_RX_RSS_HASH);
1324}
1325
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001326/*
1327 * The RX Stop command will not work for Yukon-2 if the BMU does not
1328 * reach the end of packet and since we can't make sure that we have
1329 * incoming data, we must reset the BMU while it is not doing a DMA
1330 * transfer. Since it is possible that the RX path is still active,
1331 * the RX RAM buffer will be stopped first, so any possible incoming
1332 * data will not trigger a DMA. After the RAM buffer is stopped, the
1333 * BMU is polled until any DMA in progress is ended and only then it
1334 * will be reset.
1335 */
1336static void sky2_rx_stop(struct sky2_port *sky2)
1337{
1338 struct sky2_hw *hw = sky2->hw;
1339 unsigned rxq = rxqaddr[sky2->port];
1340 int i;
1341
1342 /* disable the RAM Buffer receive queue */
1343 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1344
1345 for (i = 0; i < 0xffff; i++)
1346 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1347 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1348 goto stopped;
1349
Joe Perchesada1db52010-02-17 15:01:59 +00001350 netdev_warn(sky2->netdev, "receiver stop failed\n");
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001351stopped:
1352 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1353
1354 /* reset the Rx prefetch unit */
1355 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger3d1454dd2009-07-16 13:20:57 +00001356 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001357}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001358
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001359/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001360static void sky2_rx_clean(struct sky2_port *sky2)
1361{
1362 unsigned i;
1363
Mirko Lindner799d2ff2014-11-26 15:13:38 +01001364 if (sky2->rx_le)
1365 memset(sky2->rx_le, 0, RX_LE_BYTES);
1366
Stephen Hemminger793b8832005-09-14 16:06:14 -07001367 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001368 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001369
1370 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001371 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001372 kfree_skb(re->skb);
1373 re->skb = NULL;
1374 }
1375 }
1376}
1377
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001378/* Basic MII support */
1379static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1380{
1381 struct mii_ioctl_data *data = if_mii(ifr);
1382 struct sky2_port *sky2 = netdev_priv(dev);
1383 struct sky2_hw *hw = sky2->hw;
1384 int err = -EOPNOTSUPP;
1385
1386 if (!netif_running(dev))
1387 return -ENODEV; /* Phy still in reset */
1388
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001389 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001390 case SIOCGMIIPHY:
1391 data->phy_id = PHY_ADDR_MARV;
1392
1393 /* fallthru */
1394 case SIOCGMIIREG: {
1395 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001396
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001397 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001398 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001399 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001400
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001401 data->val_out = val;
1402 break;
1403 }
1404
1405 case SIOCSMIIREG:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001406 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001407 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1408 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001409 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001410 break;
1411 }
1412 return err;
1413}
1414
Michał Mirosławf5d64032011-04-10 03:13:21 +00001415#define SKY2_VLAN_OFFLOADS (NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO)
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001416
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001417static void sky2_vlan_mode(struct net_device *dev, netdev_features_t features)
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001418{
1419 struct sky2_port *sky2 = netdev_priv(dev);
1420 struct sky2_hw *hw = sky2->hw;
1421 u16 port = sky2->port;
1422
Patrick McHardyf6469682013-04-19 02:04:27 +00001423 if (features & NETIF_F_HW_VLAN_CTAG_RX)
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001424 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1425 RX_VLAN_STRIP_ON);
1426 else
1427 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1428 RX_VLAN_STRIP_OFF);
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001429
Patrick McHardyf6469682013-04-19 02:04:27 +00001430 if (features & NETIF_F_HW_VLAN_CTAG_TX) {
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001431 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1432 TX_VLAN_TAG_ON);
Michał Mirosławf5d64032011-04-10 03:13:21 +00001433
1434 dev->vlan_features |= SKY2_VLAN_OFFLOADS;
1435 } else {
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001436 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1437 TX_VLAN_TAG_OFF);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001438
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001439 /* Can't do transmit offload of vlan without hw vlan */
Michał Mirosławf5d64032011-04-10 03:13:21 +00001440 dev->vlan_features &= ~SKY2_VLAN_OFFLOADS;
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001441 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001442}
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001443
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001444/* Amount of required worst case padding in rx buffer */
1445static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
1446{
1447 return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
1448}
1449
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001450/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001451 * Allocate an skb for receiving. If the MTU is large enough
1452 * make the skb non-linear with a fragment list of pages.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001453 */
Eric Dumazet68ac3192011-07-07 06:13:32 -07001454static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2, gfp_t gfp)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001455{
1456 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001457 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001458
Eric Dumazet68ac3192011-07-07 06:13:32 -07001459 skb = __netdev_alloc_skb(sky2->netdev,
1460 sky2->rx_data_size + sky2_rx_pad(sky2->hw),
1461 gfp);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001462 if (!skb)
1463 goto nomem;
1464
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001465 if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001466 unsigned char *start;
1467 /*
1468 * Workaround for a bug in FIFO that cause hang
1469 * if the FIFO if the receive buffer is not 64 byte aligned.
1470 * The buffer returned from netdev_alloc_skb is
1471 * aligned except if slab debugging is enabled.
1472 */
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001473 start = PTR_ALIGN(skb->data, 8);
1474 skb_reserve(skb, start - skb->data);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001475 } else
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001476 skb_reserve(skb, NET_IP_ALIGN);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001477
1478 for (i = 0; i < sky2->rx_nfrags; i++) {
Eric Dumazet68ac3192011-07-07 06:13:32 -07001479 struct page *page = alloc_page(gfp);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001480
1481 if (!page)
1482 goto free_partial;
1483 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001484 }
1485
1486 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001487free_partial:
1488 kfree_skb(skb);
1489nomem:
1490 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001491}
1492
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001493static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1494{
1495 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1496}
1497
Mike McCormack200ac492010-02-12 06:58:03 +00001498static int sky2_alloc_rx_skbs(struct sky2_port *sky2)
1499{
1500 struct sky2_hw *hw = sky2->hw;
1501 unsigned i;
1502
1503 sky2->rx_data_size = sky2_get_rx_data_size(sky2);
1504
1505 /* Fill Rx ring */
1506 for (i = 0; i < sky2->rx_pending; i++) {
1507 struct rx_ring_info *re = sky2->rx_ring + i;
1508
Eric Dumazet68ac3192011-07-07 06:13:32 -07001509 re->skb = sky2_rx_alloc(sky2, GFP_KERNEL);
Mike McCormack200ac492010-02-12 06:58:03 +00001510 if (!re->skb)
1511 return -ENOMEM;
1512
1513 if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
1514 dev_kfree_skb(re->skb);
1515 re->skb = NULL;
1516 return -ENOMEM;
1517 }
1518 }
1519 return 0;
1520}
1521
Stephen Hemminger82788c72006-01-17 13:43:10 -08001522/*
Mike McCormack200ac492010-02-12 06:58:03 +00001523 * Setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001524 * Normal case this ends up creating one list element for skb
1525 * in the receive ring. Worst case if using large MTU and each
1526 * allocation falls on a different 64 bit region, that results
1527 * in 6 list elements per ring entry.
1528 * One element is used for checksum enable/disable, and one
1529 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001530 */
Mike McCormack200ac492010-02-12 06:58:03 +00001531static void sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001532{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001533 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001534 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001535 unsigned rxq = rxqaddr[sky2->port];
Mike McCormack39ef1102010-02-12 06:58:02 +00001536 unsigned i, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001537
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001538 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001539 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001540
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001541 /* On PCI express lowering the watermark gives better performance */
Jon Mason1a10cca2011-06-27 07:46:56 +00001542 if (pci_is_pcie(hw->pdev))
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001543 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1544
1545 /* These chips have no ram buffer?
1546 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001547 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
stephen hemmingerc1cd0a82010-03-29 07:36:18 +00001548 hw->chip_rev > CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001549 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001550
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001551 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1552
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001553 if (!(hw->flags & SKY2_HW_NEW_LE))
1554 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001555
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001556 if (!(hw->flags & SKY2_HW_RSS_BROKEN))
Michał Mirosławf5d64032011-04-10 03:13:21 +00001557 rx_set_rss(sky2->netdev, sky2->netdev->features);
Stephen Hemmingerbf731302010-04-24 20:04:12 -07001558
Mike McCormack200ac492010-02-12 06:58:03 +00001559 /* submit Rx ring */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001560 for (i = 0; i < sky2->rx_pending; i++) {
1561 re = sky2->rx_ring + i;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001562 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001563 }
1564
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001565 /*
1566 * The receiver hangs if it receives frames larger than the
1567 * packet buffer. As a workaround, truncate oversize frames, but
1568 * the register is limited to 9 bits, so if you do frames > 2052
1569 * you better get the MTU right!
1570 */
Mike McCormack39ef1102010-02-12 06:58:02 +00001571 thresh = sky2_get_rx_threshold(sky2);
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001572 if (thresh > 0x1ff)
1573 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1574 else {
1575 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1576 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1577 }
1578
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001579 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001580 sky2_rx_update(sky2, rxq);
Stephen Hemminger877c8572009-10-29 06:37:08 +00001581
1582 if (hw->chip_id == CHIP_ID_YUKON_EX ||
1583 hw->chip_id == CHIP_ID_YUKON_SUPR) {
1584 /*
1585 * Disable flushing of non ASF packets;
1586 * must be done after initializing the BMUs;
1587 * drivers without ASF support should do this too, otherwise
1588 * it may happen that they cannot run on ASF devices;
1589 * remember that the MAC FIFO isn't reset during initialization.
1590 */
1591 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_MACSEC_FLUSH_OFF);
1592 }
1593
1594 if (hw->chip_id >= CHIP_ID_YUKON_SUPR) {
1595 /* Enable RX Home Address & Routing Header checksum fix */
1596 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_FL_CTRL),
1597 RX_IPV6_SA_MOB_ENA | RX_IPV6_DA_MOB_ENA);
1598
1599 /* Enable TX Home Address & Routing Header checksum fix */
1600 sky2_write32(hw, Q_ADDR(txqaddr[sky2->port], Q_TEST),
1601 TBMU_TEST_HOME_ADD_FIX_EN | TBMU_TEST_ROUTING_ADD_FIX_EN);
1602 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001603}
1604
Mike McCormack90bbebb2009-09-01 03:21:35 +00001605static int sky2_alloc_buffers(struct sky2_port *sky2)
1606{
1607 struct sky2_hw *hw = sky2->hw;
1608
1609 /* must be power of 2 */
1610 sky2->tx_le = pci_alloc_consistent(hw->pdev,
1611 sky2->tx_ring_size *
1612 sizeof(struct sky2_tx_le),
1613 &sky2->tx_le_map);
1614 if (!sky2->tx_le)
1615 goto nomem;
1616
1617 sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
1618 GFP_KERNEL);
1619 if (!sky2->tx_ring)
1620 goto nomem;
1621
Joe Perches12fe08b2014-08-08 14:24:29 -07001622 sky2->rx_le = pci_zalloc_consistent(hw->pdev, RX_LE_BYTES,
1623 &sky2->rx_le_map);
Mike McCormack90bbebb2009-09-01 03:21:35 +00001624 if (!sky2->rx_le)
1625 goto nomem;
Mike McCormack90bbebb2009-09-01 03:21:35 +00001626
1627 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
1628 GFP_KERNEL);
1629 if (!sky2->rx_ring)
1630 goto nomem;
1631
Mike McCormack200ac492010-02-12 06:58:03 +00001632 return sky2_alloc_rx_skbs(sky2);
Mike McCormack90bbebb2009-09-01 03:21:35 +00001633nomem:
1634 return -ENOMEM;
1635}
1636
1637static void sky2_free_buffers(struct sky2_port *sky2)
1638{
1639 struct sky2_hw *hw = sky2->hw;
1640
Mike McCormack200ac492010-02-12 06:58:03 +00001641 sky2_rx_clean(sky2);
1642
Mike McCormack90bbebb2009-09-01 03:21:35 +00001643 if (sky2->rx_le) {
1644 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1645 sky2->rx_le, sky2->rx_le_map);
1646 sky2->rx_le = NULL;
1647 }
1648 if (sky2->tx_le) {
1649 pci_free_consistent(hw->pdev,
1650 sky2->tx_ring_size * sizeof(struct sky2_tx_le),
1651 sky2->tx_le, sky2->tx_le_map);
1652 sky2->tx_le = NULL;
1653 }
1654 kfree(sky2->tx_ring);
1655 kfree(sky2->rx_ring);
1656
1657 sky2->tx_ring = NULL;
1658 sky2->rx_ring = NULL;
1659}
1660
Mike McCormackea0f71e2010-02-12 06:58:04 +00001661static void sky2_hw_up(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001662{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001663 struct sky2_hw *hw = sky2->hw;
1664 unsigned port = sky2->port;
Mike McCormackea0f71e2010-02-12 06:58:04 +00001665 u32 ramsize;
1666 int cap;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001667 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001668
Mike McCormackea0f71e2010-02-12 06:58:04 +00001669 tx_init(sky2);
1670
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001671 /*
1672 * On dual port PCI-X card, there is an problem where status
1673 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001674 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001675 if (otherdev && netif_running(otherdev) &&
1676 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001677 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001678
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001679 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001680 cmd &= ~PCI_X_CMD_MAX_SPLIT;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001681 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
Mike McCormackea0f71e2010-02-12 06:58:04 +00001682 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001683
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001684 sky2_mac_init(hw, port);
1685
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001686 /* Register is number of 4K blocks on internal RAM buffer. */
1687 ramsize = sky2_read8(hw, B2_E_0) * 4;
1688 if (ramsize > 0) {
Stephen Hemminger67712902006-12-04 15:53:45 -08001689 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001690
Joe Perchesada1db52010-02-17 15:01:59 +00001691 netdev_dbg(sky2->netdev, "ram buffer %dK\n", ramsize);
Stephen Hemminger67712902006-12-04 15:53:45 -08001692 if (ramsize < 16)
1693 rxspace = ramsize / 2;
1694 else
1695 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001696
Stephen Hemminger67712902006-12-04 15:53:45 -08001697 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1698 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1699
1700 /* Make sure SyncQ is disabled */
1701 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1702 RB_RST_SET);
1703 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001704
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001705 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001706
Stephen Hemminger69161612007-06-04 17:23:26 -07001707 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1708 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1709 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1710
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001711 /* Set almost empty threshold */
Joe Perches8e95a202009-12-03 07:58:21 +00001712 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
1713 hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001714 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001715
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001716 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001717 sky2->tx_ring_size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001718
Michał Mirosławf5d64032011-04-10 03:13:21 +00001719 sky2_vlan_mode(sky2->netdev, sky2->netdev->features);
1720 netdev_update_features(sky2->netdev);
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001721
Mike McCormack200ac492010-02-12 06:58:03 +00001722 sky2_rx_start(sky2);
Mike McCormackea0f71e2010-02-12 06:58:04 +00001723}
1724
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00001725/* Setup device IRQ and enable napi to process */
1726static int sky2_setup_irq(struct sky2_hw *hw, const char *name)
1727{
1728 struct pci_dev *pdev = hw->pdev;
1729 int err;
1730
1731 err = request_irq(pdev->irq, sky2_intr,
1732 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
1733 name, hw);
1734 if (err)
1735 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
1736 else {
stephen hemminger282edce2011-11-17 14:37:35 +00001737 hw->flags |= SKY2_HW_IRQ_SETUP;
1738
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00001739 napi_enable(&hw->napi);
1740 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
1741 sky2_read32(hw, B0_IMSK);
1742 }
1743
1744 return err;
1745}
1746
1747
Mike McCormackea0f71e2010-02-12 06:58:04 +00001748/* Bring up network interface. */
stephen hemminger926d0972011-11-16 13:42:57 +00001749static int sky2_open(struct net_device *dev)
Mike McCormackea0f71e2010-02-12 06:58:04 +00001750{
1751 struct sky2_port *sky2 = netdev_priv(dev);
1752 struct sky2_hw *hw = sky2->hw;
1753 unsigned port = sky2->port;
1754 u32 imask;
1755 int err;
1756
1757 netif_carrier_off(dev);
1758
1759 err = sky2_alloc_buffers(sky2);
1760 if (err)
1761 goto err_out;
1762
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00001763 /* With single port, IRQ is setup when device is brought up */
1764 if (hw->ports == 1 && (err = sky2_setup_irq(hw, dev->name)))
1765 goto err_out;
1766
Mike McCormackea0f71e2010-02-12 06:58:04 +00001767 sky2_hw_up(sky2);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001768
Lino Sanfilippo2240eb42012-03-30 07:28:59 +00001769 /* Enable interrupts from phy/mac for port */
1770 imask = sky2_read32(hw, B0_IMSK);
1771
stephen hemminger1401a802011-11-16 13:42:55 +00001772 if (hw->chip_id == CHIP_ID_YUKON_OPT ||
1773 hw->chip_id == CHIP_ID_YUKON_PRM ||
1774 hw->chip_id == CHIP_ID_YUKON_OP_2)
1775 imask |= Y2_IS_PHY_QLNK; /* enable PHY Quick Link */
1776
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001777 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001778 sky2_write32(hw, B0_IMSK, imask);
Stephen Hemminger1fd82f32009-06-17 07:30:34 +00001779 sky2_read32(hw, B0_IMSK);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001780
Joe Perches6c35aba2010-02-15 08:34:21 +00001781 netif_info(sky2, ifup, dev, "enabling interface\n");
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07001782
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001783 return 0;
1784
1785err_out:
Mike McCormack90bbebb2009-09-01 03:21:35 +00001786 sky2_free_buffers(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001787 return err;
1788}
1789
Stephen Hemminger793b8832005-09-14 16:06:14 -07001790/* Modular subtraction in ring */
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001791static inline int tx_inuse(const struct sky2_port *sky2)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001792{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001793 return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001794}
1795
1796/* Number of list elements available for next tx */
1797static inline int tx_avail(const struct sky2_port *sky2)
1798{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001799 return sky2->tx_pending - tx_inuse(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001800}
1801
1802/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001803static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001804{
1805 unsigned count;
1806
Stephen Hemminger07e31632009-09-14 06:12:55 +00001807 count = (skb_shinfo(skb)->nr_frags + 1)
1808 * (sizeof(dma_addr_t) / sizeof(u32));
Stephen Hemminger793b8832005-09-14 16:06:14 -07001809
Herbert Xu89114af2006-07-08 13:34:32 -07001810 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001811 ++count;
Stephen Hemminger07e31632009-09-14 06:12:55 +00001812 else if (sizeof(dma_addr_t) == sizeof(u32))
1813 ++count; /* possible vlan */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001814
Patrick McHardy84fa7932006-08-29 16:44:56 -07001815 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001816 ++count;
1817
1818 return count;
1819}
1820
stephen hemmingerf6815072010-02-01 13:41:47 +00001821static void sky2_tx_unmap(struct pci_dev *pdev, struct tx_ring_info *re)
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001822{
1823 if (re->flags & TX_MAP_SINGLE)
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001824 pci_unmap_single(pdev, dma_unmap_addr(re, mapaddr),
1825 dma_unmap_len(re, maplen),
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001826 PCI_DMA_TODEVICE);
1827 else if (re->flags & TX_MAP_PAGE)
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001828 pci_unmap_page(pdev, dma_unmap_addr(re, mapaddr),
1829 dma_unmap_len(re, maplen),
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001830 PCI_DMA_TODEVICE);
stephen hemmingerf6815072010-02-01 13:41:47 +00001831 re->flags = 0;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001832}
1833
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001834/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001835 * Put one packet in ring for transmit.
1836 * A single packet can generate multiple list elements, and
1837 * the number of ring elements will probably be less than the number
1838 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001839 */
Stephen Hemminger613573252009-08-31 19:50:58 +00001840static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
1841 struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001842{
1843 struct sky2_port *sky2 = netdev_priv(dev);
1844 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001845 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001846 struct tx_ring_info *re;
Mike McCormack9b289c32009-08-14 05:15:12 +00001847 unsigned i, len;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001848 dma_addr_t mapping;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001849 u32 upper;
1850 u16 slot;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001851 u16 mss;
1852 u8 ctrl;
1853
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001854 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1855 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001856
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001857 len = skb_headlen(skb);
1858 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001859
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001860 if (pci_dma_mapping_error(hw->pdev, mapping))
1861 goto mapping_error;
1862
Mike McCormack9b289c32009-08-14 05:15:12 +00001863 slot = sky2->tx_prod;
Joe Perches6c35aba2010-02-15 08:34:21 +00001864 netif_printk(sky2, tx_queued, KERN_DEBUG, dev,
1865 "tx queued, slot %u, len %d\n", slot, skb->len);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001866
Stephen Hemminger86c68872008-01-10 16:14:12 -08001867 /* Send high bits if needed */
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001868 upper = upper_32_bits(mapping);
1869 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001870 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001871 le->addr = cpu_to_le32(upper);
1872 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001873 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001874 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001875
1876 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001877 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001878 if (mss != 0) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001879
1880 if (!(hw->flags & SKY2_HW_NEW_LE))
Stephen Hemminger69161612007-06-04 17:23:26 -07001881 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001882
Stephen Hemminger69161612007-06-04 17:23:26 -07001883 if (mss != sky2->tx_last_mss) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001884 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001885 le->addr = cpu_to_le32(mss);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001886
1887 if (hw->flags & SKY2_HW_NEW_LE)
Stephen Hemminger69161612007-06-04 17:23:26 -07001888 le->opcode = OP_MSS | HW_OWNER;
1889 else
1890 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001891 sky2->tx_last_mss = mss;
1892 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001893 }
1894
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001895 ctrl = 0;
Stephen Hemminger86aa7782011-01-09 15:54:15 -08001896
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001897 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001898 if (skb_vlan_tag_present(skb)) {
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001899 if (!le) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001900 le = get_tx_le(sky2, &slot);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001901 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001902 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001903 } else
1904 le->opcode |= OP_VLAN;
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001905 le->length = cpu_to_be16(skb_vlan_tag_get(skb));
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001906 ctrl |= INS_VLAN;
1907 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001908
1909 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001910 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001911 /* On Yukon EX (some versions) encoding change. */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001912 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
Stephen Hemminger69161612007-06-04 17:23:26 -07001913 ctrl |= CALSUM; /* auto checksum */
1914 else {
1915 const unsigned offset = skb_transport_offset(skb);
1916 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001917
Stephen Hemminger69161612007-06-04 17:23:26 -07001918 tcpsum = offset << 16; /* sum start */
1919 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001920
Stephen Hemminger69161612007-06-04 17:23:26 -07001921 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1922 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1923 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001924
Stephen Hemminger69161612007-06-04 17:23:26 -07001925 if (tcpsum != sky2->tx_tcpsum) {
1926 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001927
Mike McCormack9b289c32009-08-14 05:15:12 +00001928 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001929 le->addr = cpu_to_le32(tcpsum);
1930 le->length = 0; /* initial checksum value */
1931 le->ctrl = 1; /* one packet */
1932 le->opcode = OP_TCPLISW | HW_OWNER;
1933 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001934 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001935 }
1936
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001937 re = sky2->tx_ring + slot;
1938 re->flags = TX_MAP_SINGLE;
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001939 dma_unmap_addr_set(re, mapaddr, mapping);
1940 dma_unmap_len_set(re, maplen, len);
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001941
Mike McCormack9b289c32009-08-14 05:15:12 +00001942 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001943 le->addr = cpu_to_le32(lower_32_bits(mapping));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001944 le->length = cpu_to_le16(len);
1945 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001946 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001947
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001948
1949 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001950 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001951
Ian Campbell950a5a42011-09-21 21:53:18 +00001952 mapping = skb_frag_dma_map(&hw->pdev->dev, frag, 0,
Eric Dumazet9e903e02011-10-18 21:00:24 +00001953 skb_frag_size(frag), DMA_TO_DEVICE);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001954
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01001955 if (dma_mapping_error(&hw->pdev->dev, mapping))
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001956 goto mapping_unwind;
1957
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001958 upper = upper_32_bits(mapping);
1959 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001960 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001961 le->addr = cpu_to_le32(upper);
1962 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001963 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001964 }
1965
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001966 re = sky2->tx_ring + slot;
1967 re->flags = TX_MAP_PAGE;
FUJITA Tomonori7cd26ce2010-04-27 14:57:05 +00001968 dma_unmap_addr_set(re, mapaddr, mapping);
Eric Dumazet9e903e02011-10-18 21:00:24 +00001969 dma_unmap_len_set(re, maplen, skb_frag_size(frag));
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001970
Mike McCormack9b289c32009-08-14 05:15:12 +00001971 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001972 le->addr = cpu_to_le32(lower_32_bits(mapping));
Eric Dumazet9e903e02011-10-18 21:00:24 +00001973 le->length = cpu_to_le16(skb_frag_size(frag));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001974 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001975 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001976 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001977
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001978 re->skb = skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001979 le->ctrl |= EOP;
1980
Mike McCormack9b289c32009-08-14 05:15:12 +00001981 sky2->tx_prod = slot;
1982
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001983 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1984 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001985
stephen hemmingerec2a5462011-11-29 15:15:33 +00001986 netdev_sent_queue(dev, skb->len);
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001987 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001988
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001989 return NETDEV_TX_OK;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001990
1991mapping_unwind:
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001992 for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001993 re = sky2->tx_ring + i;
1994
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001995 sky2_tx_unmap(hw->pdev, re);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001996 }
1997
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001998mapping_error:
1999 if (net_ratelimit())
2000 dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
Eric W. Biederman2d4186c2014-03-15 17:40:17 -07002001 dev_kfree_skb_any(skb);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00002002 return NETDEV_TX_OK;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002003}
2004
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002005/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07002006 * Free ring elements from starting at tx_cons until "done"
2007 *
Stephen Hemminger481cea42009-08-14 15:33:19 -07002008 * NB:
2009 * 1. The hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07002010 * buffers so make sure not to free skb to early.
Stephen Hemminger481cea42009-08-14 15:33:19 -07002011 * 2. This may run in parallel start_xmit because the it only
2012 * looks at the tail of the queue of FIFO (tx_cons), not
2013 * the head (tx_prod)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002014 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07002015static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002016{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07002017 struct net_device *dev = sky2->netdev;
stephen hemmingerec2a5462011-11-29 15:15:33 +00002018 u16 idx;
2019 unsigned int bytes_compl = 0, pkts_compl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002020
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00002021 BUG_ON(done >= sky2->tx_ring_size);
shemminger@osdl.org22247952005-11-30 11:45:19 -08002022
Stephen Hemminger291ea612006-09-26 11:57:41 -07002023 for (idx = sky2->tx_cons; idx != done;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00002024 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07002025 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00002026 struct sk_buff *skb = re->skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002027
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00002028 sky2_tx_unmap(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002029
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00002030 if (skb) {
Joe Perches6c35aba2010-02-15 08:34:21 +00002031 netif_printk(sky2, tx_done, KERN_DEBUG, dev,
2032 "tx done %u\n", idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07002033
stephen hemmingerec2a5462011-11-29 15:15:33 +00002034 pkts_compl++;
2035 bytes_compl += skb->len;
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08002036
stephen hemmingerf6815072010-02-01 13:41:47 +00002037 re->skb = NULL;
Stephen Hemminger724b6942009-08-18 15:17:10 +00002038 dev_kfree_skb_any(skb);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00002039
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00002040 sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002041 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002042 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002043
Stephen Hemminger291ea612006-09-26 11:57:41 -07002044 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07002045 smp_mb();
stephen hemmingerec2a5462011-11-29 15:15:33 +00002046
2047 netdev_completed_queue(dev, pkts_compl, bytes_compl);
2048
2049 u64_stats_update_begin(&sky2->tx_stats.syncp);
2050 sky2->tx_stats.packets += pkts_compl;
2051 sky2->tx_stats.bytes += bytes_compl;
2052 u64_stats_update_end(&sky2->tx_stats.syncp);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002053}
2054
Mike McCormack264bb4f2009-08-14 05:15:14 +00002055static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
Mike McCormacka5109962009-08-14 05:15:13 +00002056{
Mike McCormacka5109962009-08-14 05:15:13 +00002057 /* Disable Force Sync bit and Enable Alloc bit */
2058 sky2_write8(hw, SK_REG(port, TXA_CTRL),
2059 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
2060
2061 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
2062 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
2063 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
2064
2065 /* Reset the PCI FIFO of the async Tx queue */
2066 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
2067 BMU_RST_SET | BMU_FIFO_RST);
2068
2069 /* Reset the Tx prefetch units */
2070 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
2071 PREF_UNIT_RST_SET);
2072
2073 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
2074 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
stephen hemmingerf9687c42011-11-16 13:42:56 +00002075
2076 sky2_read32(hw, B0_CTST);
Mike McCormacka5109962009-08-14 05:15:13 +00002077}
2078
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002079static void sky2_hw_down(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002080{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002081 struct sky2_hw *hw = sky2->hw;
2082 unsigned port = sky2->port;
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002083 u16 ctrl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002084
Stephen Hemmingerd104aca2009-06-17 07:30:32 +00002085 /* Force flow control off */
2086 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002087
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002088 /* Stop transmitter */
2089 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
2090 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
2091
2092 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07002093 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002094
2095 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002096 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002097 gma_write16(hw, port, GM_GP_CTRL, ctrl);
2098
2099 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
2100
2101 /* Workaround shared GMAC reset */
Joe Perches8e95a202009-12-03 07:58:21 +00002102 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 &&
2103 port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002104 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
2105
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002106 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002107
Linus Torvalds8a9ea322011-10-25 13:25:22 +02002108 /* Force any delayed status interrupt and NAPI */
Stephen Hemminger6c835042009-06-17 07:30:35 +00002109 sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
2110 sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
2111 sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
2112 sky2_read8(hw, STAT_ISR_TIMER_CTRL);
2113
Mike McCormacka947a392009-07-21 20:57:56 -07002114 sky2_rx_stop(sky2);
2115
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00002116 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -07002117 sky2_phy_power_down(hw, port);
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00002118 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07002119
Mike McCormack264bb4f2009-08-14 05:15:14 +00002120 sky2_tx_reset(hw, port);
2121
Stephen Hemminger481cea42009-08-14 15:33:19 -07002122 /* Free any pending frames stuck in HW queue */
2123 sky2_tx_complete(sky2, sky2->tx_prod);
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002124}
2125
2126/* Network shutdown */
stephen hemminger926d0972011-11-16 13:42:57 +00002127static int sky2_close(struct net_device *dev)
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002128{
2129 struct sky2_port *sky2 = netdev_priv(dev);
Mike McCormack8a0c9222010-02-12 06:58:06 +00002130 struct sky2_hw *hw = sky2->hw;
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002131
2132 /* Never really got started! */
2133 if (!sky2->tx_le)
2134 return 0;
2135
Joe Perches6c35aba2010-02-15 08:34:21 +00002136 netif_info(sky2, ifdown, dev, "disabling interface\n");
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002137
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00002138 if (hw->ports == 1) {
stephen hemminger1401a802011-11-16 13:42:55 +00002139 sky2_write32(hw, B0_IMSK, 0);
2140 sky2_read32(hw, B0_IMSK);
2141
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00002142 napi_disable(&hw->napi);
2143 free_irq(hw->pdev->irq, hw);
stephen hemminger282edce2011-11-17 14:37:35 +00002144 hw->flags &= ~SKY2_HW_IRQ_SETUP;
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00002145 } else {
stephen hemminger1401a802011-11-16 13:42:55 +00002146 u32 imask;
2147
2148 /* Disable port IRQ */
2149 imask = sky2_read32(hw, B0_IMSK);
2150 imask &= ~portirq_msk[sky2->port];
2151 sky2_write32(hw, B0_IMSK, imask);
2152 sky2_read32(hw, B0_IMSK);
2153
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00002154 synchronize_irq(hw->pdev->irq);
2155 napi_synchronize(&hw->napi);
2156 }
Mike McCormack8a0c9222010-02-12 06:58:06 +00002157
Mike McCormackf2b31cb2010-02-12 06:58:05 +00002158 sky2_hw_down(sky2);
Stephen Hemminger481cea42009-08-14 15:33:19 -07002159
Mike McCormack90bbebb2009-09-01 03:21:35 +00002160 sky2_free_buffers(sky2);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002161
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002162 return 0;
2163}
2164
2165static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
2166{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002167 if (hw->flags & SKY2_HW_FIBRE_PHY)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002168 return SPEED_1000;
2169
Stephen Hemminger05745c42007-09-19 15:36:45 -07002170 if (!(hw->flags & SKY2_HW_GIGABIT)) {
2171 if (aux & PHY_M_PS_SPEED_100)
2172 return SPEED_100;
2173 else
2174 return SPEED_10;
2175 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002176
2177 switch (aux & PHY_M_PS_SPEED_MSK) {
2178 case PHY_M_PS_SPEED_1000:
2179 return SPEED_1000;
2180 case PHY_M_PS_SPEED_100:
2181 return SPEED_100;
2182 default:
2183 return SPEED_10;
2184 }
2185}
2186
2187static void sky2_link_up(struct sky2_port *sky2)
2188{
2189 struct sky2_hw *hw = sky2->hw;
2190 unsigned port = sky2->port;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002191 static const char *fc_name[] = {
2192 [FC_NONE] = "none",
2193 [FC_TX] = "tx",
2194 [FC_RX] = "rx",
2195 [FC_BOTH] = "both",
2196 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002197
stephen hemminger8e116802011-07-07 05:50:58 +00002198 sky2_set_ipg(sky2);
2199
Brandon Philips38000a92010-06-16 16:21:58 +00002200 sky2_enable_rx_tx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002201
2202 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
2203
2204 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002205
Stephen Hemminger75e80682007-09-19 15:36:46 -07002206 mod_timer(&hw->watchdog_timer, jiffies + 1);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002207
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002208 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002209 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002210 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
2211
Joe Perches6c35aba2010-02-15 08:34:21 +00002212 netif_info(sky2, link, sky2->netdev,
2213 "Link is up at %d Mbps, %s duplex, flow control %s\n",
2214 sky2->speed,
2215 sky2->duplex == DUPLEX_FULL ? "full" : "half",
2216 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002217}
2218
2219static void sky2_link_down(struct sky2_port *sky2)
2220{
2221 struct sky2_hw *hw = sky2->hw;
2222 unsigned port = sky2->port;
2223 u16 reg;
2224
2225 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
2226
2227 reg = gma_read16(hw, port, GM_GP_CTRL);
2228 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
2229 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002230
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002231 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002232
Brandon Philips809aaaa2009-10-29 17:01:49 -07002233 /* Turn off link LED */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002234 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
2235
Joe Perches6c35aba2010-02-15 08:34:21 +00002236 netif_info(sky2, link, sky2->netdev, "Link is down\n");
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002237
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002238 sky2_phy_init(hw, port);
2239}
2240
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002241static enum flow_control sky2_flow(int rx, int tx)
2242{
2243 if (rx)
2244 return tx ? FC_BOTH : FC_RX;
2245 else
2246 return tx ? FC_TX : FC_NONE;
2247}
2248
Stephen Hemminger793b8832005-09-14 16:06:14 -07002249static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
2250{
2251 struct sky2_hw *hw = sky2->hw;
2252 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002253 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002254
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002255 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002256 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002257 if (lpa & PHY_M_AN_RF) {
Joe Perchesada1db52010-02-17 15:01:59 +00002258 netdev_err(sky2->netdev, "remote fault\n");
Stephen Hemminger793b8832005-09-14 16:06:14 -07002259 return -1;
2260 }
2261
Stephen Hemminger793b8832005-09-14 16:06:14 -07002262 if (!(aux & PHY_M_PS_SPDUP_RES)) {
Joe Perchesada1db52010-02-17 15:01:59 +00002263 netdev_err(sky2->netdev, "speed/duplex mismatch\n");
Stephen Hemminger793b8832005-09-14 16:06:14 -07002264 return -1;
2265 }
2266
Stephen Hemminger793b8832005-09-14 16:06:14 -07002267 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07002268 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002269
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002270 /* Since the pause result bits seem to in different positions on
2271 * different chips. look at registers.
2272 */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002273 if (hw->flags & SKY2_HW_FIBRE_PHY) {
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002274 /* Shift for bits in fiber PHY */
2275 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
2276 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002277
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002278 if (advert & ADVERTISE_1000XPAUSE)
2279 advert |= ADVERTISE_PAUSE_CAP;
2280 if (advert & ADVERTISE_1000XPSE_ASYM)
2281 advert |= ADVERTISE_PAUSE_ASYM;
2282 if (lpa & LPA_1000XPAUSE)
2283 lpa |= LPA_PAUSE_CAP;
2284 if (lpa & LPA_1000XPAUSE_ASYM)
2285 lpa |= LPA_PAUSE_ASYM;
2286 }
2287
2288 sky2->flow_status = FC_NONE;
2289 if (advert & ADVERTISE_PAUSE_CAP) {
2290 if (lpa & LPA_PAUSE_CAP)
2291 sky2->flow_status = FC_BOTH;
2292 else if (advert & ADVERTISE_PAUSE_ASYM)
2293 sky2->flow_status = FC_RX;
2294 } else if (advert & ADVERTISE_PAUSE_ASYM) {
2295 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
2296 sky2->flow_status = FC_TX;
2297 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002298
Joe Perches8e95a202009-12-03 07:58:21 +00002299 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000 &&
2300 !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002301 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002302
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002303 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002304 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
2305 else
2306 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2307
2308 return 0;
2309}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002310
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002311/* Interrupt from PHY */
2312static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002313{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002314 struct net_device *dev = hw->dev[port];
2315 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002316 u16 istatus, phystat;
2317
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07002318 if (!netif_running(dev))
2319 return;
2320
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002321 spin_lock(&sky2->phy_lock);
2322 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2323 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
2324
Joe Perches6c35aba2010-02-15 08:34:21 +00002325 netif_info(sky2, intr, sky2->netdev, "phy interrupt status 0x%x 0x%x\n",
2326 istatus, phystat);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002327
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002328 if (istatus & PHY_M_IS_AN_COMPL) {
stephen hemminger9badba22010-03-29 07:36:20 +00002329 if (sky2_autoneg_done(sky2, phystat) == 0 &&
2330 !netif_carrier_ok(dev))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002331 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002332 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002333 }
2334
Stephen Hemminger793b8832005-09-14 16:06:14 -07002335 if (istatus & PHY_M_IS_LSP_CHANGE)
2336 sky2->speed = sky2_phy_speed(hw, phystat);
2337
2338 if (istatus & PHY_M_IS_DUP_CHANGE)
2339 sky2->duplex =
2340 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2341
2342 if (istatus & PHY_M_IS_LST_CHANGE) {
2343 if (phystat & PHY_M_PS_LINK_UP)
2344 sky2_link_up(sky2);
2345 else
2346 sky2_link_down(sky2);
2347 }
2348out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002349 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002350}
2351
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002352/* Special quick link interrupt (Yukon-2 Optima only) */
2353static void sky2_qlink_intr(struct sky2_hw *hw)
2354{
2355 struct sky2_port *sky2 = netdev_priv(hw->dev[0]);
2356 u32 imask;
2357 u16 phy;
2358
2359 /* disable irq */
2360 imask = sky2_read32(hw, B0_IMSK);
2361 imask &= ~Y2_IS_PHY_QLNK;
2362 sky2_write32(hw, B0_IMSK, imask);
2363
2364 /* reset PHY Link Detect */
2365 phy = sky2_pci_read16(hw, PSM_CONFIG_REG4);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002366 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002367 sky2_pci_write16(hw, PSM_CONFIG_REG4, phy | 1);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002368 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002369
2370 sky2_link_up(sky2);
2371}
2372
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002373/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08002374 * and tx queue is full (stopped).
2375 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002376static void sky2_tx_timeout(struct net_device *dev)
2377{
2378 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002379 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002380
Joe Perches6c35aba2010-02-15 08:34:21 +00002381 netif_err(sky2, timer, dev, "tx timeout\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002382
Joe Perchesada1db52010-02-17 15:01:59 +00002383 netdev_printk(KERN_DEBUG, dev, "transmit ring %u .. %u report=%u done=%u\n",
2384 sky2->tx_cons, sky2->tx_prod,
2385 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
2386 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002387
Stephen Hemminger81906792007-02-15 16:40:33 -08002388 /* can't restart safely under softirq */
2389 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002390}
2391
2392static int sky2_change_mtu(struct net_device *dev, int new_mtu)
2393{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002394 struct sky2_port *sky2 = netdev_priv(dev);
2395 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002396 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002397 int err;
2398 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002399 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002400
stephen hemminger44dde562010-02-12 06:58:01 +00002401 /* MTU size outside the spec */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002402 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
2403 return -EINVAL;
2404
stephen hemminger44dde562010-02-12 06:58:01 +00002405 /* MTU > 1500 on yukon FE and FE+ not allowed */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002406 if (new_mtu > ETH_DATA_LEN &&
2407 (hw->chip_id == CHIP_ID_YUKON_FE ||
2408 hw->chip_id == CHIP_ID_YUKON_FE_P))
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07002409 return -EINVAL;
2410
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002411 if (!netif_running(dev)) {
2412 dev->mtu = new_mtu;
Michał Mirosławf5d64032011-04-10 03:13:21 +00002413 netdev_update_features(dev);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002414 return 0;
2415 }
2416
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002417 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002418 sky2_write32(hw, B0_IMSK, 0);
Lino Sanfilippoea589e92014-11-30 12:56:51 +01002419 sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002420
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002421 dev->trans_start = jiffies; /* prevent tx timeout */
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002422 napi_disable(&hw->napi);
Mike McCormackdf010932010-05-13 06:12:49 +00002423 netif_tx_disable(dev);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002424
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002425 synchronize_irq(hw->pdev->irq);
2426
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002427 if (!(hw->flags & SKY2_HW_RAM_BUFFER))
Stephen Hemminger69161612007-06-04 17:23:26 -07002428 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002429
2430 ctl = gma_read16(hw, port, GM_GP_CTRL);
2431 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002432 sky2_rx_stop(sky2);
2433 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002434
2435 dev->mtu = new_mtu;
Michał Mirosławf5d64032011-04-10 03:13:21 +00002436 netdev_update_features(dev);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002437
stephen hemminger8e116802011-07-07 05:50:58 +00002438 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) | GM_SMOD_VLAN_ENA;
2439 if (sky2->speed > SPEED_100)
2440 mode |= IPG_DATA_VAL(IPG_DATA_DEF_1000);
2441 else
2442 mode |= IPG_DATA_VAL(IPG_DATA_DEF_10_100);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002443
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002444 if (dev->mtu > ETH_DATA_LEN)
2445 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002446
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002447 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002448
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002449 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002450
Mike McCormack200ac492010-02-12 06:58:03 +00002451 err = sky2_alloc_rx_skbs(sky2);
2452 if (!err)
2453 sky2_rx_start(sky2);
2454 else
2455 sky2_rx_clean(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002456 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002457
David S. Millerd1d08d12008-01-07 20:53:33 -08002458 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002459 napi_enable(&hw->napi);
2460
Stephen Hemminger1b537562005-12-20 15:08:07 -08002461 if (err)
2462 dev_close(dev);
2463 else {
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002464 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002465
Stephen Hemminger1b537562005-12-20 15:08:07 -08002466 netif_wake_queue(dev);
2467 }
2468
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002469 return err;
2470}
2471
stephen hemminger857504d2012-04-04 12:10:27 +00002472static inline bool needs_copy(const struct rx_ring_info *re,
2473 unsigned length)
2474{
2475#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2476 /* Some architectures need the IP header to be aligned */
2477 if (!IS_ALIGNED(re->data_addr + ETH_HLEN, sizeof(u32)))
2478 return true;
2479#endif
2480 return length < copybreak;
2481}
2482
Stephen Hemminger14d02632006-09-26 11:57:43 -07002483/* For small just reuse existing skb for next receive */
2484static struct sk_buff *receive_copy(struct sky2_port *sky2,
2485 const struct rx_ring_info *re,
2486 unsigned length)
2487{
2488 struct sk_buff *skb;
2489
Eric Dumazet89d71a62009-10-13 05:34:20 +00002490 skb = netdev_alloc_skb_ip_align(sky2->netdev, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002491 if (likely(skb)) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07002492 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2493 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002494 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002495 skb->ip_summed = re->skb->ip_summed;
2496 skb->csum = re->skb->csum;
Tom Herbertb408f942013-12-17 23:28:13 -08002497 skb_copy_hash(skb, re->skb);
Kirill Smelkov88dccf52013-05-03 04:22:04 +00002498 skb->vlan_proto = re->skb->vlan_proto;
stephen hemmingere072b3f2012-04-30 06:47:37 +00002499 skb->vlan_tci = re->skb->vlan_tci;
stephen hemminger3f429412012-04-30 05:49:45 +00002500
Stephen Hemminger14d02632006-09-26 11:57:43 -07002501 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2502 length, PCI_DMA_FROMDEVICE);
Kirill Smelkov88dccf52013-05-03 04:22:04 +00002503 re->skb->vlan_proto = 0;
stephen hemmingere072b3f2012-04-30 06:47:37 +00002504 re->skb->vlan_tci = 0;
Tom Herbertb408f942013-12-17 23:28:13 -08002505 skb_clear_hash(re->skb);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002506 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002507 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002508 }
2509 return skb;
2510}
2511
2512/* Adjust length of skb with fragments to match received data */
2513static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2514 unsigned int length)
2515{
2516 int i, num_frags;
2517 unsigned int size;
2518
2519 /* put header into skb */
2520 size = min(length, hdr_space);
2521 skb->tail += size;
2522 skb->len += size;
2523 length -= size;
2524
2525 num_frags = skb_shinfo(skb)->nr_frags;
2526 for (i = 0; i < num_frags; i++) {
2527 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2528
2529 if (length == 0) {
2530 /* don't need this page */
Ian Campbell950a5a42011-09-21 21:53:18 +00002531 __skb_frag_unref(frag);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002532 --skb_shinfo(skb)->nr_frags;
2533 } else {
2534 size = min(length, (unsigned) PAGE_SIZE);
2535
Eric Dumazet9e903e02011-10-18 21:00:24 +00002536 skb_frag_size_set(frag, size);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002537 skb->data_len += size;
Eric Dumazet7ae60b32011-10-13 17:12:46 -04002538 skb->truesize += PAGE_SIZE;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002539 skb->len += size;
2540 length -= size;
2541 }
2542 }
2543}
2544
2545/* Normal packet - take skb from ring element and put in a new one */
2546static struct sk_buff *receive_new(struct sky2_port *sky2,
2547 struct rx_ring_info *re,
2548 unsigned int length)
2549{
stephen hemminger3fbd9182010-02-01 13:45:41 +00002550 struct sk_buff *skb;
2551 struct rx_ring_info nre;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002552 unsigned hdr_space = sky2->rx_data_size;
2553
Eric Dumazet68ac3192011-07-07 06:13:32 -07002554 nre.skb = sky2_rx_alloc(sky2, GFP_ATOMIC);
stephen hemminger3fbd9182010-02-01 13:45:41 +00002555 if (unlikely(!nre.skb))
2556 goto nobuf;
2557
2558 if (sky2_rx_map_skb(sky2->hw->pdev, &nre, hdr_space))
2559 goto nomap;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002560
2561 skb = re->skb;
2562 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002563 prefetch(skb->data);
stephen hemminger3fbd9182010-02-01 13:45:41 +00002564 *re = nre;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002565
2566 if (skb_shinfo(skb)->nr_frags)
2567 skb_put_frags(skb, hdr_space, length);
2568 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002569 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002570 return skb;
stephen hemminger3fbd9182010-02-01 13:45:41 +00002571
2572nomap:
2573 dev_kfree_skb(nre.skb);
2574nobuf:
2575 return NULL;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002576}
2577
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002578/*
2579 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002580 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002581 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002582static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002583 u16 length, u32 status)
2584{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002585 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002586 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002587 struct sk_buff *skb = NULL;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002588 u16 count = (status & GMR_FS_LEN) >> 16;
2589
Joe Perches6c35aba2010-02-15 08:34:21 +00002590 netif_printk(sky2, rx_status, KERN_DEBUG, dev,
2591 "rx slot %u status 0x%x len %d\n",
2592 sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002593
Stephen Hemminger793b8832005-09-14 16:06:14 -07002594 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002595 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002596
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01002597 if (skb_vlan_tag_present(re->skb))
stephen hemmingere072b3f2012-04-30 06:47:37 +00002598 count -= VLAN_HLEN; /* Account for vlan tag */
2599
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002600 /* This chip has hardware problems that generates bogus status.
2601 * So do only marginal checking and expect higher level protocols
2602 * to handle crap frames.
2603 */
2604 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2605 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2606 length != count)
2607 goto okay;
2608
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002609 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002610 goto error;
2611
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002612 if (!(status & GMR_FS_RX_OK))
2613 goto resubmit;
2614
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002615 /* if length reported by DMA does not match PHY, packet was truncated */
2616 if (length != count)
stephen hemminger0885a302010-12-31 15:34:27 +00002617 goto error;
Stephen Hemminger71749532007-07-09 15:33:40 -07002618
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002619okay:
stephen hemminger857504d2012-04-04 12:10:27 +00002620 if (needs_copy(re, length))
Stephen Hemminger14d02632006-09-26 11:57:43 -07002621 skb = receive_copy(sky2, re, length);
2622 else
2623 skb = receive_new(sky2, re, length);
Stephen Hemminger90c30332010-02-03 08:31:12 +00002624
2625 dev->stats.rx_dropped += (skb == NULL);
2626
Stephen Hemminger793b8832005-09-14 16:06:14 -07002627resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002628 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002629
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002630 return skb;
2631
2632error:
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002633 ++dev->stats.rx_errors;
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002634
Joe Perches6c35aba2010-02-15 08:34:21 +00002635 if (net_ratelimit())
2636 netif_info(sky2, rx_err, dev,
2637 "rx error, status 0x%x length %d\n", status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002638
Stephen Hemminger793b8832005-09-14 16:06:14 -07002639 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002640}
2641
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002642/* Transmit complete */
2643static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002644{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002645 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002646
Mike McCormack8a0c9222010-02-12 06:58:06 +00002647 if (netif_running(dev)) {
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002648 sky2_tx_complete(sky2, last);
Mike McCormack8a0c9222010-02-12 06:58:06 +00002649
stephen hemminger926d0972011-11-16 13:42:57 +00002650 /* Wake unless it's detached, and called e.g. from sky2_close() */
Mike McCormack8a0c9222010-02-12 06:58:06 +00002651 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
2652 netif_wake_queue(dev);
2653 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002654}
2655
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002656static inline void sky2_skb_rx(const struct sky2_port *sky2,
stephen hemmingere072b3f2012-04-30 06:47:37 +00002657 struct sk_buff *skb)
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002658{
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002659 if (skb->ip_summed == CHECKSUM_NONE)
2660 netif_receive_skb(skb);
2661 else
2662 napi_gro_receive(&sky2->hw->napi, skb);
2663}
2664
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002665static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
2666 unsigned packets, unsigned bytes)
2667{
stephen hemminger0885a302010-12-31 15:34:27 +00002668 struct net_device *dev = hw->dev[port];
2669 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002670
stephen hemminger0885a302010-12-31 15:34:27 +00002671 if (packets == 0)
2672 return;
2673
2674 u64_stats_update_begin(&sky2->rx_stats.syncp);
2675 sky2->rx_stats.packets += packets;
2676 sky2->rx_stats.bytes += bytes;
2677 u64_stats_update_end(&sky2->rx_stats.syncp);
2678
2679 dev->last_rx = jiffies;
2680 sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002681}
2682
stephen hemminger375c5682010-02-07 06:28:36 +00002683static void sky2_rx_checksum(struct sky2_port *sky2, u32 status)
2684{
2685 /* If this happens then driver assuming wrong format for chip type */
2686 BUG_ON(sky2->hw->flags & SKY2_HW_NEW_LE);
2687
2688 /* Both checksum counters are programmed to start at
2689 * the same offset, so unless there is a problem they
2690 * should match. This failure is an early indication that
2691 * hardware receive checksumming won't work.
2692 */
2693 if (likely((u16)(status >> 16) == (u16)status)) {
2694 struct sk_buff *skb = sky2->rx_ring[sky2->rx_next].skb;
2695 skb->ip_summed = CHECKSUM_COMPLETE;
2696 skb->csum = le16_to_cpu(status);
2697 } else {
2698 dev_notice(&sky2->hw->pdev->dev,
2699 "%s: receive checksum problem (status = %#x)\n",
2700 sky2->netdev->name, status);
2701
Michał Mirosławf5d64032011-04-10 03:13:21 +00002702 /* Disable checksum offload
2703 * It will be reenabled on next ndo_set_features, but if it's
2704 * really broken, will get disabled again
2705 */
2706 sky2->netdev->features &= ~NETIF_F_RXCSUM;
stephen hemminger375c5682010-02-07 06:28:36 +00002707 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2708 BMU_DIS_RX_CHKSUM);
2709 }
2710}
2711
stephen hemmingere072b3f2012-04-30 06:47:37 +00002712static void sky2_rx_tag(struct sky2_port *sky2, u16 length)
2713{
2714 struct sk_buff *skb;
2715
2716 skb = sky2->rx_ring[sky2->rx_next].skb;
Patrick McHardy86a9bad2013-04-19 02:04:30 +00002717 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), be16_to_cpu(length));
stephen hemmingere072b3f2012-04-30 06:47:37 +00002718}
2719
Stephen Hemmingerbf731302010-04-24 20:04:12 -07002720static void sky2_rx_hash(struct sky2_port *sky2, u32 status)
2721{
2722 struct sk_buff *skb;
2723
2724 skb = sky2->rx_ring[sky2->rx_next].skb;
Tom Herbertb408f942013-12-17 23:28:13 -08002725 skb_set_hash(skb, le32_to_cpu(status), PKT_HASH_TYPE_L3);
Stephen Hemmingerbf731302010-04-24 20:04:12 -07002726}
2727
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002728/* Process status response ring */
Stephen Hemminger26691832007-10-11 18:31:13 -07002729static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002730{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002731 int work_done = 0;
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002732 unsigned int total_bytes[2] = { 0 };
2733 unsigned int total_packets[2] = { 0 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002734
Eric W. Biederman21ceda22014-03-14 18:05:26 -07002735 if (to_do <= 0)
2736 return work_done;
2737
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002738 rmb();
Stephen Hemminger26691832007-10-11 18:31:13 -07002739 do {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002740 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002741 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002742 unsigned port;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002743 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002744 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002745 u32 status;
2746 u16 length;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002747 u8 opcode = le->opcode;
2748
2749 if (!(opcode & HW_OWNER))
2750 break;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002751
stephen hemmingerefe91932010-04-22 13:42:56 +00002752 hw->st_idx = RING_NEXT(hw->st_idx, hw->st_size);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002753
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002754 port = le->css & CSS_LINK_BIT;
Stephen Hemminger69161612007-06-04 17:23:26 -07002755 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002756 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002757 length = le16_to_cpu(le->length);
2758 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002759
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002760 le->opcode = 0;
2761 switch (opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002762 case OP_RXSTAT:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002763 total_packets[port]++;
2764 total_bytes[port] += length;
Stephen Hemminger90c30332010-02-03 08:31:12 +00002765
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002766 skb = sky2_receive(dev, length, status);
Stephen Hemminger90c30332010-02-03 08:31:12 +00002767 if (!skb)
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002768 break;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002769
Stephen Hemminger69161612007-06-04 17:23:26 -07002770 /* This chip reports checksum status differently */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002771 if (hw->flags & SKY2_HW_NEW_LE) {
Michał Mirosławf5d64032011-04-10 03:13:21 +00002772 if ((dev->features & NETIF_F_RXCSUM) &&
Stephen Hemminger69161612007-06-04 17:23:26 -07002773 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2774 (le->css & CSS_TCPUDPCSOK))
2775 skb->ip_summed = CHECKSUM_UNNECESSARY;
2776 else
2777 skb->ip_summed = CHECKSUM_NONE;
2778 }
2779
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002780 skb->protocol = eth_type_trans(skb, dev);
stephen hemmingere072b3f2012-04-30 06:47:37 +00002781 sky2_skb_rx(sky2, skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002782
Stephen Hemminger22e11702006-07-12 15:23:48 -07002783 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002784 if (++work_done >= to_do)
2785 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002786 break;
2787
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002788 case OP_RXVLAN:
stephen hemmingere072b3f2012-04-30 06:47:37 +00002789 sky2_rx_tag(sky2, length);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002790 break;
2791
2792 case OP_RXCHKSVLAN:
stephen hemmingere072b3f2012-04-30 06:47:37 +00002793 sky2_rx_tag(sky2, length);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002794 /* fall through */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002795 case OP_RXCHKS:
Michał Mirosławf5d64032011-04-10 03:13:21 +00002796 if (likely(dev->features & NETIF_F_RXCSUM))
stephen hemminger375c5682010-02-07 06:28:36 +00002797 sky2_rx_checksum(sky2, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002798 break;
2799
Stephen Hemmingerbf731302010-04-24 20:04:12 -07002800 case OP_RSS_HASH:
2801 sky2_rx_hash(sky2, status);
2802 break;
2803
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002804 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002805 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002806 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002807 if (hw->dev[1])
2808 sky2_tx_done(hw->dev[1],
2809 ((status >> 24) & 0xff)
2810 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002811 break;
2812
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002813 default:
2814 if (net_ratelimit())
Joe Perchesfe3881c2014-09-09 20:27:44 -07002815 pr_warn("unknown status opcode 0x%x\n", opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002816 }
Stephen Hemminger26691832007-10-11 18:31:13 -07002817 } while (hw->st_idx != idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002818
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002819 /* Fully processed status ring so clear irq */
2820 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2821
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002822exit_loop:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002823 sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
2824 sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002825
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002826 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002827}
2828
2829static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2830{
2831 struct net_device *dev = hw->dev[port];
2832
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002833 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002834 netdev_info(dev, "hw error interrupt status 0x%x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002835
2836 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002837 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002838 netdev_err(dev, "ram data read parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002839 /* Clear IRQ */
2840 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2841 }
2842
2843 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002844 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002845 netdev_err(dev, "ram data write parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002846
2847 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2848 }
2849
2850 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002851 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002852 netdev_err(dev, "MAC parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002853 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2854 }
2855
2856 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002857 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002858 netdev_err(dev, "RX parity error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002859 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2860 }
2861
2862 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002863 if (net_ratelimit())
Joe Perchesada1db52010-02-17 15:01:59 +00002864 netdev_err(dev, "TCP segmentation error\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002865 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2866 }
2867}
2868
2869static void sky2_hw_intr(struct sky2_hw *hw)
2870{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002871 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002872 u32 status = sky2_read32(hw, B0_HWE_ISRC);
Stephen Hemminger555382c2007-08-29 12:58:14 -07002873 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2874
2875 status &= hwmsk;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002876
Stephen Hemminger793b8832005-09-14 16:06:14 -07002877 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002878 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002879
2880 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002881 u16 pci_err;
2882
stephen hemmingera40ccc62010-01-24 18:46:06 +00002883 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002884 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002885 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002886 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002887 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002888
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002889 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002890 pci_err | PCI_STATUS_ERROR_BITS);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002891 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002892 }
2893
2894 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002895 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger555382c2007-08-29 12:58:14 -07002896 u32 err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002897
stephen hemmingera40ccc62010-01-24 18:46:06 +00002898 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002899 err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2900 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2901 0xfffffffful);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002902 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002903 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
Stephen Hemmingercf06ffb2007-11-05 15:52:13 -08002904
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002905 sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002906 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002907 }
2908
2909 if (status & Y2_HWE_L1_MASK)
2910 sky2_hw_error(hw, 0, status);
2911 status >>= 8;
2912 if (status & Y2_HWE_L1_MASK)
2913 sky2_hw_error(hw, 1, status);
2914}
2915
2916static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2917{
2918 struct net_device *dev = hw->dev[port];
2919 struct sky2_port *sky2 = netdev_priv(dev);
2920 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2921
Joe Perches6c35aba2010-02-15 08:34:21 +00002922 netif_info(sky2, intr, dev, "mac interrupt status 0x%x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002923
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002924 if (status & GM_IS_RX_CO_OV)
2925 gma_read16(hw, port, GM_RX_IRQ_SRC);
2926
2927 if (status & GM_IS_TX_CO_OV)
2928 gma_read16(hw, port, GM_TX_IRQ_SRC);
2929
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002930 if (status & GM_IS_RX_FF_OR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002931 ++dev->stats.rx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002932 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2933 }
2934
2935 if (status & GM_IS_TX_FF_UR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002936 ++dev->stats.tx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002937 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2938 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002939}
2940
Stephen Hemminger40b01722007-04-11 14:47:59 -07002941/* This should never happen it is a bug. */
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002942static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002943{
2944 struct net_device *dev = hw->dev[port];
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002945 u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002946
Joe Perchesada1db52010-02-17 15:01:59 +00002947 dev_err(&hw->pdev->dev, "%s: descriptor error q=%#x get=%u put=%u\n",
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002948 dev->name, (unsigned) q, (unsigned) idx,
2949 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002950
Stephen Hemminger40b01722007-04-11 14:47:59 -07002951 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002952}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002953
Stephen Hemminger75e80682007-09-19 15:36:46 -07002954static int sky2_rx_hung(struct net_device *dev)
2955{
2956 struct sky2_port *sky2 = netdev_priv(dev);
2957 struct sky2_hw *hw = sky2->hw;
2958 unsigned port = sky2->port;
2959 unsigned rxq = rxqaddr[port];
2960 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2961 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2962 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2963 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2964
2965 /* If idle and MAC or PCI is stuck */
2966 if (sky2->check.last == dev->last_rx &&
2967 ((mac_rp == sky2->check.mac_rp &&
2968 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2969 /* Check if the PCI RX hang */
2970 (fifo_rp == sky2->check.fifo_rp &&
2971 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
Joe Perchesada1db52010-02-17 15:01:59 +00002972 netdev_printk(KERN_DEBUG, dev,
2973 "hung mac %d:%d fifo %d (%d:%d)\n",
2974 mac_lev, mac_rp, fifo_lev,
2975 fifo_rp, sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
Stephen Hemminger75e80682007-09-19 15:36:46 -07002976 return 1;
2977 } else {
2978 sky2->check.last = dev->last_rx;
2979 sky2->check.mac_rp = mac_rp;
2980 sky2->check.mac_lev = mac_lev;
2981 sky2->check.fifo_rp = fifo_rp;
2982 sky2->check.fifo_lev = fifo_lev;
2983 return 0;
2984 }
2985}
2986
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002987static void sky2_watchdog(unsigned long arg)
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002988{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002989 struct sky2_hw *hw = (struct sky2_hw *) arg;
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002990
Stephen Hemminger75e80682007-09-19 15:36:46 -07002991 /* Check for lost IRQ once a second */
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002992 if (sky2_read32(hw, B0_ISRC)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002993 napi_schedule(&hw->napi);
Stephen Hemminger75e80682007-09-19 15:36:46 -07002994 } else {
2995 int i, active = 0;
2996
2997 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002998 struct net_device *dev = hw->dev[i];
Stephen Hemminger75e80682007-09-19 15:36:46 -07002999 if (!netif_running(dev))
3000 continue;
3001 ++active;
3002
3003 /* For chips with Rx FIFO, check if stuck */
Stephen Hemminger39dbd952008-02-04 19:45:13 -08003004 if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
Stephen Hemminger75e80682007-09-19 15:36:46 -07003005 sky2_rx_hung(dev)) {
Joe Perchesada1db52010-02-17 15:01:59 +00003006 netdev_info(dev, "receiver hang detected\n");
Stephen Hemminger75e80682007-09-19 15:36:46 -07003007 schedule_work(&hw->restart_work);
3008 return;
3009 }
3010 }
3011
3012 if (active == 0)
3013 return;
Stephen Hemminger32c2c302007-08-21 14:34:03 -07003014 }
3015
Stephen Hemminger75e80682007-09-19 15:36:46 -07003016 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07003017}
3018
Stephen Hemminger40b01722007-04-11 14:47:59 -07003019/* Hardware/software error handling */
3020static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003021{
Stephen Hemminger40b01722007-04-11 14:47:59 -07003022 if (net_ratelimit())
3023 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003024
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07003025 if (status & Y2_IS_HW_ERR)
3026 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003027
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07003028 if (status & Y2_IS_IRQ_MAC1)
3029 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003030
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07003031 if (status & Y2_IS_IRQ_MAC2)
3032 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08003033
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07003034 if (status & Y2_IS_CHK_RX1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00003035 sky2_le_error(hw, 0, Q_R1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08003036
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07003037 if (status & Y2_IS_CHK_RX2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00003038 sky2_le_error(hw, 1, Q_R2);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08003039
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07003040 if (status & Y2_IS_CHK_TXA1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00003041 sky2_le_error(hw, 0, Q_XA1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08003042
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07003043 if (status & Y2_IS_CHK_TXA2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00003044 sky2_le_error(hw, 1, Q_XA2);
Stephen Hemminger40b01722007-04-11 14:47:59 -07003045}
3046
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003047static int sky2_poll(struct napi_struct *napi, int work_limit)
Stephen Hemminger40b01722007-04-11 14:47:59 -07003048{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003049 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
Stephen Hemminger40b01722007-04-11 14:47:59 -07003050 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
David S. Miller6f535762007-10-11 18:08:29 -07003051 int work_done = 0;
Stephen Hemminger26691832007-10-11 18:31:13 -07003052 u16 idx;
Stephen Hemminger40b01722007-04-11 14:47:59 -07003053
3054 if (unlikely(status & Y2_IS_ERROR))
3055 sky2_err_intr(hw, status);
3056
3057 if (status & Y2_IS_IRQ_PHY1)
3058 sky2_phy_intr(hw, 0);
3059
3060 if (status & Y2_IS_IRQ_PHY2)
3061 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003062
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003063 if (status & Y2_IS_PHY_QLNK)
3064 sky2_qlink_intr(hw);
3065
Stephen Hemminger26691832007-10-11 18:31:13 -07003066 while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
3067 work_done += sky2_status_intr(hw, work_limit - work_done, idx);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07003068
David S. Miller6f535762007-10-11 18:08:29 -07003069 if (work_done >= work_limit)
Stephen Hemminger26691832007-10-11 18:31:13 -07003070 goto done;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07003071 }
David S. Miller6f535762007-10-11 18:08:29 -07003072
Stephen Hemminger26691832007-10-11 18:31:13 -07003073 napi_complete(napi);
3074 sky2_read32(hw, B0_Y2_SP_LISR);
3075done:
3076
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003077 return work_done;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003078}
3079
David Howells7d12e782006-10-05 14:55:46 +01003080static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003081{
3082 struct sky2_hw *hw = dev_id;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003083 u32 status;
3084
3085 /* Reading this mask interrupts as side effect */
3086 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
Mirko Lindnerd663d182012-07-03 23:38:46 +00003087 if (status == 0 || status == ~0) {
3088 sky2_write32(hw, B0_Y2_SP_ICR, 2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003089 return IRQ_NONE;
Mirko Lindnerd663d182012-07-03 23:38:46 +00003090 }
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003091
3092 prefetch(&hw->st_le[hw->st_idx]);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003093
3094 napi_schedule(&hw->napi);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003095
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003096 return IRQ_HANDLED;
3097}
3098
3099#ifdef CONFIG_NET_POLL_CONTROLLER
3100static void sky2_netpoll(struct net_device *dev)
3101{
3102 struct sky2_port *sky2 = netdev_priv(dev);
3103
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003104 napi_schedule(&sky2->hw->napi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003105}
3106#endif
3107
3108/* Chip internal frequency for clock calculations */
Stephen Hemminger05745c42007-09-19 15:36:45 -07003109static u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003110{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003111 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003112 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08003113 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08003114 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003115 case CHIP_ID_YUKON_SUPR:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003116 case CHIP_ID_YUKON_UL_2:
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003117 case CHIP_ID_YUKON_OPT:
stephen hemminger4fb99cd2011-07-07 05:50:59 +00003118 case CHIP_ID_YUKON_PRM:
3119 case CHIP_ID_YUKON_OP_2:
Stephen Hemminger05745c42007-09-19 15:36:45 -07003120 return 125;
3121
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003122 case CHIP_ID_YUKON_FE:
Stephen Hemminger05745c42007-09-19 15:36:45 -07003123 return 100;
3124
3125 case CHIP_ID_YUKON_FE_P:
3126 return 50;
3127
3128 case CHIP_ID_YUKON_XL:
3129 return 156;
3130
3131 default:
3132 BUG();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003133 }
3134}
3135
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003136static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
3137{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003138 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003139}
3140
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003141static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
3142{
3143 return clk / sky2_mhz(hw);
3144}
3145
3146
Bill Pemberton853e3f42012-12-03 09:23:14 -05003147static int sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003148{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003149 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003150
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003151 /* Enable all clocks and check for bad PCI access */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003152 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger451af332007-06-04 17:23:24 -07003153
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003154 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003155
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003156 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003157 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
3158
Mike McCormack060b9462010-07-29 03:34:52 +00003159 switch (hw->chip_id) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003160 case CHIP_ID_YUKON_XL:
Stephen Hemminger39dbd952008-02-04 19:45:13 -08003161 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
Stephen Hemmingerbf731302010-04-24 20:04:12 -07003162 if (hw->chip_rev < CHIP_REV_YU_XL_A2)
3163 hw->flags |= SKY2_HW_RSS_BROKEN;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003164 break;
3165
3166 case CHIP_ID_YUKON_EC_U:
3167 hw->flags = SKY2_HW_GIGABIT
3168 | SKY2_HW_NEWER_PHY
3169 | SKY2_HW_ADV_POWER_CTL;
3170 break;
3171
3172 case CHIP_ID_YUKON_EX:
3173 hw->flags = SKY2_HW_GIGABIT
3174 | SKY2_HW_NEWER_PHY
3175 | SKY2_HW_NEW_LE
stephen hemmingeraa5ca962011-07-07 13:40:00 +00003176 | SKY2_HW_ADV_POWER_CTL
3177 | SKY2_HW_RSS_CHKSUM;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003178
3179 /* New transmit checksum */
3180 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
3181 hw->flags |= SKY2_HW_AUTO_TX_SUM;
3182 break;
3183
3184 case CHIP_ID_YUKON_EC:
3185 /* This rev is really old, and requires untested workarounds */
3186 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
3187 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
3188 return -EOPNOTSUPP;
3189 }
Stephen Hemmingerbf731302010-04-24 20:04:12 -07003190 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_RSS_BROKEN;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003191 break;
3192
3193 case CHIP_ID_YUKON_FE:
Stephen Hemmingerbf731302010-04-24 20:04:12 -07003194 hw->flags = SKY2_HW_RSS_BROKEN;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003195 break;
3196
Stephen Hemminger05745c42007-09-19 15:36:45 -07003197 case CHIP_ID_YUKON_FE_P:
3198 hw->flags = SKY2_HW_NEWER_PHY
3199 | SKY2_HW_NEW_LE
3200 | SKY2_HW_AUTO_TX_SUM
3201 | SKY2_HW_ADV_POWER_CTL;
Stephen Hemminger86aa7782011-01-09 15:54:15 -08003202
3203 /* The workaround for status conflicts VLAN tag detection. */
3204 if (hw->chip_rev == CHIP_REV_YU_FE2_A0)
stephen hemmingeraa5ca962011-07-07 13:40:00 +00003205 hw->flags |= SKY2_HW_VLAN_BROKEN | SKY2_HW_RSS_CHKSUM;
Stephen Hemminger05745c42007-09-19 15:36:45 -07003206 break;
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003207
3208 case CHIP_ID_YUKON_SUPR:
3209 hw->flags = SKY2_HW_GIGABIT
3210 | SKY2_HW_NEWER_PHY
3211 | SKY2_HW_NEW_LE
3212 | SKY2_HW_AUTO_TX_SUM
3213 | SKY2_HW_ADV_POWER_CTL;
stephen hemmingeraa5ca962011-07-07 13:40:00 +00003214
3215 if (hw->chip_rev == CHIP_REV_YU_SU_A0)
3216 hw->flags |= SKY2_HW_RSS_CHKSUM;
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003217 break;
3218
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003219 case CHIP_ID_YUKON_UL_2:
Takashi Iwaib3386822009-12-03 05:12:01 +00003220 hw->flags = SKY2_HW_GIGABIT
3221 | SKY2_HW_ADV_POWER_CTL;
3222 break;
3223
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003224 case CHIP_ID_YUKON_OPT:
stephen hemminger4fb99cd2011-07-07 05:50:59 +00003225 case CHIP_ID_YUKON_PRM:
3226 case CHIP_ID_YUKON_OP_2:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003227 hw->flags = SKY2_HW_GIGABIT
Takashi Iwaib3386822009-12-03 05:12:01 +00003228 | SKY2_HW_NEW_LE
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003229 | SKY2_HW_ADV_POWER_CTL;
3230 break;
3231
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003232 default:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003233 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
3234 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003235 return -EOPNOTSUPP;
3236 }
3237
Stephen Hemmingere3173832007-02-06 10:45:39 -08003238 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003239 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
3240 hw->flags |= SKY2_HW_FIBRE_PHY;
3241
Stephen Hemmingere3173832007-02-06 10:45:39 -08003242 hw->ports = 1;
3243 t8 = sky2_read8(hw, B2_Y2_HW_RES);
3244 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
3245 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
3246 ++hw->ports;
3247 }
3248
Mike McCormack74a61eb2009-09-21 04:08:52 +00003249 if (sky2_read8(hw, B2_E_0))
3250 hw->flags |= SKY2_HW_RAM_BUFFER;
3251
Stephen Hemmingere3173832007-02-06 10:45:39 -08003252 return 0;
3253}
3254
3255static void sky2_reset(struct sky2_hw *hw)
3256{
Stephen Hemminger555382c2007-08-29 12:58:14 -07003257 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003258 u16 status;
Jon Mason1a10cca2011-06-27 07:46:56 +00003259 int i;
Stephen Hemminger555382c2007-08-29 12:58:14 -07003260 u32 hwe_mask = Y2_HWE_ALL_MASK;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003261
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003262 /* disable ASF */
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003263 if (hw->chip_id == CHIP_ID_YUKON_EX
3264 || hw->chip_id == CHIP_ID_YUKON_SUPR) {
3265 sky2_write32(hw, CPU_WDOG, 0);
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003266 status = sky2_read16(hw, HCU_CCSR);
3267 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
3268 HCU_CCSR_UC_STATE_MSK);
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003269 /*
3270 * CPU clock divider shouldn't be used because
3271 * - ASF firmware may malfunction
3272 * - Yukon-Supreme: Parallel FLASH doesn't support divided clocks
3273 */
3274 status &= ~HCU_CCSR_CPU_CLK_DIVIDE_MSK;
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003275 sky2_write16(hw, HCU_CCSR, status);
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003276 sky2_write32(hw, CPU_WDOG, 0);
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003277 } else
3278 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
3279 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003280
3281 /* do a SW reset */
3282 sky2_write8(hw, B0_CTST, CS_RST_SET);
3283 sky2_write8(hw, B0_CTST, CS_RST_CLR);
3284
Stephen Hemmingerac93a392007-11-05 15:52:08 -08003285 /* allow writes to PCI config */
3286 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3287
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003288 /* clear PCI errors, if any */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003289 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003290 status |= PCI_STATUS_ERROR_BITS;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003291 sky2_pci_write16(hw, PCI_STATUS, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003292
3293 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
3294
Jon Mason1a10cca2011-06-27 07:46:56 +00003295 if (pci_is_pcie(pdev)) {
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08003296 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
3297 0xfffffffful);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07003298
Stephen Hemminger555382c2007-08-29 12:58:14 -07003299 /* If error bit is stuck on ignore it */
3300 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
3301 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08003302 else
Stephen Hemminger555382c2007-08-29 12:58:14 -07003303 hwe_mask |= Y2_IS_PCI_EXP;
3304 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003305
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08003306 sky2_power_on(hw);
stephen hemmingera40ccc62010-01-24 18:46:06 +00003307 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003308
3309 for (i = 0; i < hw->ports; i++) {
3310 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
3311 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07003312
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003313 if (hw->chip_id == CHIP_ID_YUKON_EX ||
3314 hw->chip_id == CHIP_ID_YUKON_SUPR)
Stephen Hemminger69161612007-06-04 17:23:26 -07003315 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
3316 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
3317 | GMC_BYP_RETR_ON);
Stephen Hemminger877c8572009-10-29 06:37:08 +00003318
3319 }
3320
3321 if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev > CHIP_REV_YU_SU_B0) {
3322 /* enable MACSec clock gating */
3323 sky2_pci_write32(hw, PCI_DEV_REG3, P_CLK_MACSEC_DIS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003324 }
3325
stephen hemminger4fb99cd2011-07-07 05:50:59 +00003326 if (hw->chip_id == CHIP_ID_YUKON_OPT ||
3327 hw->chip_id == CHIP_ID_YUKON_PRM ||
3328 hw->chip_id == CHIP_ID_YUKON_OP_2) {
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003329 u16 reg;
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003330
stephen hemminger4fb99cd2011-07-07 05:50:59 +00003331 if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003332 /* disable PCI-E PHY power down (set PHY reg 0x80, bit 7 */
3333 sky2_write32(hw, Y2_PEX_PHY_DATA, (0x80UL << 16) | (1 << 7));
3334
3335 /* set PHY Link Detect Timer to 1.1 second (11x 100ms) */
3336 reg = 10;
stephen hemminger4fb99cd2011-07-07 05:50:59 +00003337
3338 /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
3339 sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003340 } else {
3341 /* set PHY Link Detect Timer to 0.4 second (4x 100ms) */
3342 reg = 3;
3343 }
3344
3345 reg <<= PSM_CONFIG_REG4_TIMER_PHY_LINK_DETECT_BASE;
stephen hemminger4fb99cd2011-07-07 05:50:59 +00003346 reg |= PSM_CONFIG_REG4_RST_PHY_LINK_DETECT;
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003347
3348 /* reset PHY Link Detect */
stephen hemmingera40ccc62010-01-24 18:46:06 +00003349 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003350 sky2_pci_write16(hw, PSM_CONFIG_REG4, reg);
3351
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003352 /* check if PSMv2 was running before */
3353 reg = sky2_pci_read16(hw, PSM_CONFIG_REG3);
Jon Mason1a10cca2011-06-27 07:46:56 +00003354 if (reg & PCI_EXP_LNKCTL_ASPMC)
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003355 /* restore the PCIe Link Control register */
Jon Mason1a10cca2011-06-27 07:46:56 +00003356 sky2_pci_write16(hw, pdev->pcie_cap + PCI_EXP_LNKCTL,
3357 reg);
3358
Mirko Lindner0e767322012-07-03 23:38:41 +00003359 if (hw->chip_id == CHIP_ID_YUKON_PRM &&
3360 hw->chip_rev == CHIP_REV_YU_PRM_A0) {
3361 /* change PHY Interrupt polarity to low active */
3362 reg = sky2_read16(hw, GPHY_CTRL);
3363 sky2_write16(hw, GPHY_CTRL, reg | GPC_INTPOL);
3364
3365 /* adapt HW for low active PHY Interrupt */
3366 reg = sky2_read16(hw, Y2_CFG_SPC + PCI_LDO_CTRL);
3367 sky2_write16(hw, Y2_CFG_SPC + PCI_LDO_CTRL, reg | PHY_M_UNDOC1);
3368 }
3369
stephen hemmingera40ccc62010-01-24 18:46:06 +00003370 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003371
3372 /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
3373 sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
3374 }
3375
Stephen Hemminger793b8832005-09-14 16:06:14 -07003376 /* Clear I2C IRQ noise */
3377 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003378
3379 /* turn off hardware timer (unused) */
3380 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
3381 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003382
Stephen Hemminger69634ee2005-12-09 11:35:06 -08003383 /* Turn off descriptor polling */
3384 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003385
3386 /* Turn off receive timestamp */
3387 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003388 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003389
3390 /* enable the Tx Arbiters */
3391 for (i = 0; i < hw->ports; i++)
3392 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
3393
3394 /* Initialize ram interface */
3395 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003396 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003397
3398 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
3399 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
3400 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
3401 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
3402 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
3403 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
3404 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
3405 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
3406 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
3407 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
3408 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
3409 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
3410 }
3411
Stephen Hemminger555382c2007-08-29 12:58:14 -07003412 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003413
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003414 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07003415 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003416
stephen hemmingerefe91932010-04-22 13:42:56 +00003417 memset(hw->st_le, 0, hw->st_size * sizeof(struct sky2_status_le));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003418 hw->st_idx = 0;
3419
3420 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
3421 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
3422
3423 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003424 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003425
3426 /* Set the list last index */
stephen hemmingerefe91932010-04-22 13:42:56 +00003427 sky2_write16(hw, STAT_LAST_IDX, hw->st_size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003428
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003429 sky2_write16(hw, STAT_TX_IDX_TH, 10);
3430 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003431
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003432 /* set Status-FIFO ISR watermark */
3433 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
3434 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
3435 else
3436 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003437
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003438 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003439 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
3440 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003441
Stephen Hemminger793b8832005-09-14 16:06:14 -07003442 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003443 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
3444
3445 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3446 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3447 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08003448}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003449
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003450/* Take device down (offline).
3451 * Equivalent to doing dev_stop() but this does not
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003452 * inform upper layers of the transition.
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003453 */
3454static void sky2_detach(struct net_device *dev)
3455{
3456 if (netif_running(dev)) {
Mike McCormackc36531b2009-12-31 00:55:31 +00003457 netif_tx_lock(dev);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003458 netif_device_detach(dev); /* stop txq */
Mike McCormackc36531b2009-12-31 00:55:31 +00003459 netif_tx_unlock(dev);
stephen hemminger926d0972011-11-16 13:42:57 +00003460 sky2_close(dev);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003461 }
3462}
3463
3464/* Bring device back after doing sky2_detach */
3465static int sky2_reattach(struct net_device *dev)
3466{
3467 int err = 0;
3468
3469 if (netif_running(dev)) {
stephen hemminger926d0972011-11-16 13:42:57 +00003470 err = sky2_open(dev);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003471 if (err) {
Joe Perchesada1db52010-02-17 15:01:59 +00003472 netdev_info(dev, "could not restart %d\n", err);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003473 dev_close(dev);
3474 } else {
3475 netif_device_attach(dev);
3476 sky2_set_multicast(dev);
3477 }
3478 }
3479
3480 return err;
3481}
3482
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003483static void sky2_all_down(struct sky2_hw *hw)
Stephen Hemminger81906792007-02-15 16:40:33 -08003484{
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003485 int i;
Stephen Hemminger81906792007-02-15 16:40:33 -08003486
stephen hemminger282edce2011-11-17 14:37:35 +00003487 if (hw->flags & SKY2_HW_IRQ_SETUP) {
stephen hemminger282edce2011-11-17 14:37:35 +00003488 sky2_write32(hw, B0_IMSK, 0);
Lino Sanfilippoea589e92014-11-30 12:56:51 +01003489 sky2_read32(hw, B0_IMSK);
stephen hemminger1401a802011-11-16 13:42:55 +00003490
stephen hemminger1401a802011-11-16 13:42:55 +00003491 synchronize_irq(hw->pdev->irq);
stephen hemminger282edce2011-11-17 14:37:35 +00003492 napi_disable(&hw->napi);
3493 }
Stephen Hemminger81906792007-02-15 16:40:33 -08003494
Mike McCormack8a0c9222010-02-12 06:58:06 +00003495 for (i = 0; i < hw->ports; i++) {
3496 struct net_device *dev = hw->dev[i];
3497 struct sky2_port *sky2 = netdev_priv(dev);
3498
3499 if (!netif_running(dev))
3500 continue;
3501
3502 netif_carrier_off(dev);
3503 netif_tx_disable(dev);
3504 sky2_hw_down(sky2);
3505 }
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003506}
Mike McCormack8a0c9222010-02-12 06:58:06 +00003507
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003508static void sky2_all_up(struct sky2_hw *hw)
3509{
3510 u32 imask = Y2_IS_BASE;
3511 int i;
Mike McCormack8a0c9222010-02-12 06:58:06 +00003512
3513 for (i = 0; i < hw->ports; i++) {
3514 struct net_device *dev = hw->dev[i];
3515 struct sky2_port *sky2 = netdev_priv(dev);
3516
3517 if (!netif_running(dev))
3518 continue;
3519
3520 sky2_hw_up(sky2);
Mike McCormack37652522010-05-13 06:12:48 +00003521 sky2_set_multicast(dev);
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003522 imask |= portirq_msk[i];
Mike McCormack8a0c9222010-02-12 06:58:06 +00003523 netif_wake_queue(dev);
3524 }
3525
stephen hemminger282edce2011-11-17 14:37:35 +00003526 if (hw->flags & SKY2_HW_IRQ_SETUP) {
stephen hemminger1401a802011-11-16 13:42:55 +00003527 sky2_write32(hw, B0_IMSK, imask);
3528 sky2_read32(hw, B0_IMSK);
3529 sky2_read32(hw, B0_Y2_SP_LISR);
3530 napi_enable(&hw->napi);
3531 }
Mike McCormackd72ff8f2010-05-13 06:12:51 +00003532}
3533
3534static void sky2_restart(struct work_struct *work)
3535{
3536 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
3537
3538 rtnl_lock();
3539
3540 sky2_all_down(hw);
3541 sky2_reset(hw);
3542 sky2_all_up(hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08003543
Stephen Hemminger81906792007-02-15 16:40:33 -08003544 rtnl_unlock();
3545}
3546
Stephen Hemmingere3173832007-02-06 10:45:39 -08003547static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
3548{
3549 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
3550}
3551
3552static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3553{
3554 const struct sky2_port *sky2 = netdev_priv(dev);
3555
3556 wol->supported = sky2_wol_supported(sky2->hw);
3557 wol->wolopts = sky2->wol;
3558}
3559
3560static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3561{
3562 struct sky2_port *sky2 = netdev_priv(dev);
3563 struct sky2_hw *hw = sky2->hw;
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00003564 bool enable_wakeup = false;
3565 int i;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003566
Joe Perches8e95a202009-12-03 07:58:21 +00003567 if ((wol->wolopts & ~sky2_wol_supported(sky2->hw)) ||
3568 !device_can_wakeup(&hw->pdev->dev))
Stephen Hemmingere3173832007-02-06 10:45:39 -08003569 return -EOPNOTSUPP;
3570
3571 sky2->wol = wol->wolopts;
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00003572
3573 for (i = 0; i < hw->ports; i++) {
3574 struct net_device *dev = hw->dev[i];
3575 struct sky2_port *sky2 = netdev_priv(dev);
3576
3577 if (sky2->wol)
3578 enable_wakeup = true;
3579 }
3580 device_set_wakeup_enable(&hw->pdev->dev, enable_wakeup);
3581
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003582 return 0;
3583}
3584
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003585static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003586{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003587 if (sky2_is_copper(hw)) {
3588 u32 modes = SUPPORTED_10baseT_Half
3589 | SUPPORTED_10baseT_Full
3590 | SUPPORTED_100baseT_Half
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003591 | SUPPORTED_100baseT_Full;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003592
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003593 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003594 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003595 | SUPPORTED_1000baseT_Full;
3596 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003597 } else
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003598 return SUPPORTED_1000baseT_Half
3599 | SUPPORTED_1000baseT_Full;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003600}
3601
Stephen Hemminger793b8832005-09-14 16:06:14 -07003602static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003603{
3604 struct sky2_port *sky2 = netdev_priv(dev);
3605 struct sky2_hw *hw = sky2->hw;
3606
3607 ecmd->transceiver = XCVR_INTERNAL;
3608 ecmd->supported = sky2_supported_modes(hw);
3609 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003610 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003611 ecmd->port = PORT_TP;
David Decotigny70739492011-04-27 18:32:40 +00003612 ethtool_cmd_speed_set(ecmd, sky2->speed);
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003613 ecmd->supported |= SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003614 } else {
David Decotigny70739492011-04-27 18:32:40 +00003615 ethtool_cmd_speed_set(ecmd, SPEED_1000);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003616 ecmd->port = PORT_FIBRE;
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003617 ecmd->supported |= SUPPORTED_Autoneg | SUPPORTED_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003618 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003619
3620 ecmd->advertising = sky2->advertising;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003621 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
3622 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003623 ecmd->duplex = sky2->duplex;
3624 return 0;
3625}
3626
3627static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3628{
3629 struct sky2_port *sky2 = netdev_priv(dev);
3630 const struct sky2_hw *hw = sky2->hw;
3631 u32 supported = sky2_supported_modes(hw);
3632
3633 if (ecmd->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger2aca31e2011-01-06 18:40:36 +00003634 if (ecmd->advertising & ~supported)
3635 return -EINVAL;
3636
3637 if (sky2_is_copper(hw))
3638 sky2->advertising = ecmd->advertising |
3639 ADVERTISED_TP |
3640 ADVERTISED_Autoneg;
3641 else
3642 sky2->advertising = ecmd->advertising |
3643 ADVERTISED_FIBRE |
3644 ADVERTISED_Autoneg;
3645
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003646 sky2->flags |= SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003647 sky2->duplex = -1;
3648 sky2->speed = -1;
3649 } else {
3650 u32 setting;
David Decotigny25db0332011-04-27 18:32:39 +00003651 u32 speed = ethtool_cmd_speed(ecmd);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003652
David Decotigny25db0332011-04-27 18:32:39 +00003653 switch (speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003654 case SPEED_1000:
3655 if (ecmd->duplex == DUPLEX_FULL)
3656 setting = SUPPORTED_1000baseT_Full;
3657 else if (ecmd->duplex == DUPLEX_HALF)
3658 setting = SUPPORTED_1000baseT_Half;
3659 else
3660 return -EINVAL;
3661 break;
3662 case SPEED_100:
3663 if (ecmd->duplex == DUPLEX_FULL)
3664 setting = SUPPORTED_100baseT_Full;
3665 else if (ecmd->duplex == DUPLEX_HALF)
3666 setting = SUPPORTED_100baseT_Half;
3667 else
3668 return -EINVAL;
3669 break;
3670
3671 case SPEED_10:
3672 if (ecmd->duplex == DUPLEX_FULL)
3673 setting = SUPPORTED_10baseT_Full;
3674 else if (ecmd->duplex == DUPLEX_HALF)
3675 setting = SUPPORTED_10baseT_Half;
3676 else
3677 return -EINVAL;
3678 break;
3679 default:
3680 return -EINVAL;
3681 }
3682
3683 if ((setting & supported) == 0)
3684 return -EINVAL;
3685
David Decotigny25db0332011-04-27 18:32:39 +00003686 sky2->speed = speed;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003687 sky2->duplex = ecmd->duplex;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003688 sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003689 }
3690
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003691 if (netif_running(dev)) {
Stephen Hemminger1b537562005-12-20 15:08:07 -08003692 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003693 sky2_set_multicast(dev);
3694 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003695
3696 return 0;
3697}
3698
3699static void sky2_get_drvinfo(struct net_device *dev,
3700 struct ethtool_drvinfo *info)
3701{
3702 struct sky2_port *sky2 = netdev_priv(dev);
3703
Rick Jones68aad782011-11-07 13:29:27 +00003704 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
3705 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
Rick Jones68aad782011-11-07 13:29:27 +00003706 strlcpy(info->bus_info, pci_name(sky2->hw->pdev),
3707 sizeof(info->bus_info));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003708}
3709
3710static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003711 char name[ETH_GSTRING_LEN];
3712 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003713} sky2_stats[] = {
3714 { "tx_bytes", GM_TXO_OK_HI },
3715 { "rx_bytes", GM_RXO_OK_HI },
3716 { "tx_broadcast", GM_TXF_BC_OK },
3717 { "rx_broadcast", GM_RXF_BC_OK },
3718 { "tx_multicast", GM_TXF_MC_OK },
3719 { "rx_multicast", GM_RXF_MC_OK },
3720 { "tx_unicast", GM_TXF_UC_OK },
3721 { "rx_unicast", GM_RXF_UC_OK },
3722 { "tx_mac_pause", GM_TXF_MPAUSE },
3723 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003724 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003725 { "late_collision",GM_TXF_LAT_COL },
3726 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003727 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003728 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003729
Stephen Hemmingerd2604542006-03-23 08:51:36 -08003730 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003731 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003732 { "rx_64_byte_packets", GM_RXF_64B },
3733 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3734 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3735 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3736 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3737 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3738 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003739 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003740 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3741 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003742 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003743
3744 { "tx_64_byte_packets", GM_TXF_64B },
3745 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3746 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3747 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3748 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3749 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3750 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3751 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003752};
3753
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003754static u32 sky2_get_msglevel(struct net_device *netdev)
3755{
3756 struct sky2_port *sky2 = netdev_priv(netdev);
3757 return sky2->msg_enable;
3758}
3759
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003760static int sky2_nway_reset(struct net_device *dev)
3761{
3762 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003763
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003764 if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003765 return -EINVAL;
3766
Stephen Hemminger1b537562005-12-20 15:08:07 -08003767 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003768 sky2_set_multicast(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003769
3770 return 0;
3771}
3772
Stephen Hemminger793b8832005-09-14 16:06:14 -07003773static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003774{
3775 struct sky2_hw *hw = sky2->hw;
3776 unsigned port = sky2->port;
3777 int i;
3778
stephen hemminger0885a302010-12-31 15:34:27 +00003779 data[0] = get_stats64(hw, port, GM_TXO_OK_LO);
3780 data[1] = get_stats64(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003781
Stephen Hemminger793b8832005-09-14 16:06:14 -07003782 for (i = 2; i < count; i++)
stephen hemminger0885a302010-12-31 15:34:27 +00003783 data[i] = get_stats32(hw, port, sky2_stats[i].offset);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003784}
3785
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003786static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3787{
3788 struct sky2_port *sky2 = netdev_priv(netdev);
3789 sky2->msg_enable = value;
3790}
3791
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003792static int sky2_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003793{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003794 switch (sset) {
3795 case ETH_SS_STATS:
3796 return ARRAY_SIZE(sky2_stats);
3797 default:
3798 return -EOPNOTSUPP;
3799 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003800}
3801
3802static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003803 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003804{
3805 struct sky2_port *sky2 = netdev_priv(dev);
3806
Stephen Hemminger793b8832005-09-14 16:06:14 -07003807 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003808}
3809
Stephen Hemminger793b8832005-09-14 16:06:14 -07003810static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003811{
3812 int i;
3813
3814 switch (stringset) {
3815 case ETH_SS_STATS:
3816 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3817 memcpy(data + i * ETH_GSTRING_LEN,
3818 sky2_stats[i].name, ETH_GSTRING_LEN);
3819 break;
3820 }
3821}
3822
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003823static int sky2_set_mac_address(struct net_device *dev, void *p)
3824{
3825 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003826 struct sky2_hw *hw = sky2->hw;
3827 unsigned port = sky2->port;
3828 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003829
3830 if (!is_valid_ether_addr(addr->sa_data))
3831 return -EADDRNOTAVAIL;
3832
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003833 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003834 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003835 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003836 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003837 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003838
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003839 /* virtual address for data */
3840 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3841
3842 /* physical address: used for pause frames */
3843 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003844
3845 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003846}
3847
Mike McCormack060b9462010-07-29 03:34:52 +00003848static inline void sky2_add_filter(u8 filter[8], const u8 *addr)
Stephen Hemmingera052b522006-10-17 10:24:23 -07003849{
3850 u32 bit;
3851
3852 bit = ether_crc(ETH_ALEN, addr) & 63;
3853 filter[bit >> 3] |= 1 << (bit & 7);
3854}
3855
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003856static void sky2_set_multicast(struct net_device *dev)
3857{
3858 struct sky2_port *sky2 = netdev_priv(dev);
3859 struct sky2_hw *hw = sky2->hw;
3860 unsigned port = sky2->port;
Jiri Pirko22bedad32010-04-01 21:22:57 +00003861 struct netdev_hw_addr *ha;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003862 u16 reg;
3863 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003864 int rx_pause;
3865 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003866
Stephen Hemmingera052b522006-10-17 10:24:23 -07003867 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003868 memset(filter, 0, sizeof(filter));
3869
3870 reg = gma_read16(hw, port, GM_RX_CTRL);
3871 reg |= GM_RXCR_UCF_ENA;
3872
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003873 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003874 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003875 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003876 memset(filter, 0xff, sizeof(filter));
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003877 else if (netdev_mc_empty(dev) && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003878 reg &= ~GM_RXCR_MCF_ENA;
3879 else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003880 reg |= GM_RXCR_MCF_ENA;
3881
Stephen Hemmingera052b522006-10-17 10:24:23 -07003882 if (rx_pause)
3883 sky2_add_filter(filter, pause_mc_addr);
3884
Jiri Pirko22bedad32010-04-01 21:22:57 +00003885 netdev_for_each_mc_addr(ha, dev)
3886 sky2_add_filter(filter, ha->addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003887 }
3888
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003889 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003890 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003891 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003892 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003893 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003894 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003895 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003896 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003897
3898 gma_write16(hw, port, GM_RX_CTRL, reg);
3899}
3900
stephen hemminger0885a302010-12-31 15:34:27 +00003901static struct rtnl_link_stats64 *sky2_get_stats(struct net_device *dev,
3902 struct rtnl_link_stats64 *stats)
3903{
3904 struct sky2_port *sky2 = netdev_priv(dev);
3905 struct sky2_hw *hw = sky2->hw;
3906 unsigned port = sky2->port;
3907 unsigned int start;
3908 u64 _bytes, _packets;
3909
3910 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07003911 start = u64_stats_fetch_begin_irq(&sky2->rx_stats.syncp);
stephen hemminger0885a302010-12-31 15:34:27 +00003912 _bytes = sky2->rx_stats.bytes;
3913 _packets = sky2->rx_stats.packets;
Eric W. Biederman57a77442014-03-13 21:26:42 -07003914 } while (u64_stats_fetch_retry_irq(&sky2->rx_stats.syncp, start));
stephen hemminger0885a302010-12-31 15:34:27 +00003915
3916 stats->rx_packets = _packets;
3917 stats->rx_bytes = _bytes;
3918
3919 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07003920 start = u64_stats_fetch_begin_irq(&sky2->tx_stats.syncp);
stephen hemminger0885a302010-12-31 15:34:27 +00003921 _bytes = sky2->tx_stats.bytes;
3922 _packets = sky2->tx_stats.packets;
Eric W. Biederman57a77442014-03-13 21:26:42 -07003923 } while (u64_stats_fetch_retry_irq(&sky2->tx_stats.syncp, start));
stephen hemminger0885a302010-12-31 15:34:27 +00003924
3925 stats->tx_packets = _packets;
3926 stats->tx_bytes = _bytes;
3927
3928 stats->multicast = get_stats32(hw, port, GM_RXF_MC_OK)
3929 + get_stats32(hw, port, GM_RXF_BC_OK);
3930
3931 stats->collisions = get_stats32(hw, port, GM_TXF_COL);
3932
3933 stats->rx_length_errors = get_stats32(hw, port, GM_RXF_LNG_ERR);
3934 stats->rx_crc_errors = get_stats32(hw, port, GM_RXF_FCS_ERR);
3935 stats->rx_frame_errors = get_stats32(hw, port, GM_RXF_SHT)
3936 + get_stats32(hw, port, GM_RXE_FRAG);
3937 stats->rx_over_errors = get_stats32(hw, port, GM_RXE_FIFO_OV);
3938
3939 stats->rx_dropped = dev->stats.rx_dropped;
3940 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
3941 stats->tx_fifo_errors = dev->stats.tx_fifo_errors;
3942
3943 return stats;
3944}
3945
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003946/* Can have one global because blinking is controlled by
3947 * ethtool and that is always under RTNL mutex
3948 */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003949static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003950{
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003951 struct sky2_hw *hw = sky2->hw;
3952 unsigned port = sky2->port;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003953
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003954 spin_lock_bh(&sky2->phy_lock);
3955 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3956 hw->chip_id == CHIP_ID_YUKON_EX ||
3957 hw->chip_id == CHIP_ID_YUKON_SUPR) {
3958 u16 pg;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003959 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3960 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003961
3962 switch (mode) {
3963 case MO_LED_OFF:
3964 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3965 PHY_M_LEDC_LOS_CTRL(8) |
3966 PHY_M_LEDC_INIT_CTRL(8) |
3967 PHY_M_LEDC_STA1_CTRL(8) |
3968 PHY_M_LEDC_STA0_CTRL(8));
3969 break;
3970 case MO_LED_ON:
3971 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3972 PHY_M_LEDC_LOS_CTRL(9) |
3973 PHY_M_LEDC_INIT_CTRL(9) |
3974 PHY_M_LEDC_STA1_CTRL(9) |
3975 PHY_M_LEDC_STA0_CTRL(9));
3976 break;
3977 case MO_LED_BLINK:
3978 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3979 PHY_M_LEDC_LOS_CTRL(0xa) |
3980 PHY_M_LEDC_INIT_CTRL(0xa) |
3981 PHY_M_LEDC_STA1_CTRL(0xa) |
3982 PHY_M_LEDC_STA0_CTRL(0xa));
3983 break;
3984 case MO_LED_NORM:
3985 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3986 PHY_M_LEDC_LOS_CTRL(1) |
3987 PHY_M_LEDC_INIT_CTRL(8) |
3988 PHY_M_LEDC_STA1_CTRL(7) |
3989 PHY_M_LEDC_STA0_CTRL(7));
3990 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003991
3992 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003993 } else
Jeff Garzik7d2e3cb2008-05-13 01:41:58 -04003994 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003995 PHY_M_LED_MO_DUP(mode) |
3996 PHY_M_LED_MO_10(mode) |
3997 PHY_M_LED_MO_100(mode) |
3998 PHY_M_LED_MO_1000(mode) |
3999 PHY_M_LED_MO_RX(mode) |
4000 PHY_M_LED_MO_TX(mode));
4001
4002 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004003}
4004
4005/* blink LED's for finding board */
stephen hemminger74e532f2011-04-04 08:43:41 +00004006static int sky2_set_phys_id(struct net_device *dev,
4007 enum ethtool_phys_id_state state)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004008{
4009 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004010
stephen hemminger74e532f2011-04-04 08:43:41 +00004011 switch (state) {
4012 case ETHTOOL_ID_ACTIVE:
Allan, Bruce Wfce55922011-04-13 13:09:10 +00004013 return 1; /* cycle on/off once per second */
stephen hemminger74e532f2011-04-04 08:43:41 +00004014 case ETHTOOL_ID_INACTIVE:
4015 sky2_led(sky2, MO_LED_NORM);
4016 break;
4017 case ETHTOOL_ID_ON:
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08004018 sky2_led(sky2, MO_LED_ON);
stephen hemminger74e532f2011-04-04 08:43:41 +00004019 break;
4020 case ETHTOOL_ID_OFF:
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08004021 sky2_led(sky2, MO_LED_OFF);
stephen hemminger74e532f2011-04-04 08:43:41 +00004022 break;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004023 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004024
4025 return 0;
4026}
4027
4028static void sky2_get_pauseparam(struct net_device *dev,
4029 struct ethtool_pauseparam *ecmd)
4030{
4031 struct sky2_port *sky2 = netdev_priv(dev);
4032
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004033 switch (sky2->flow_mode) {
4034 case FC_NONE:
4035 ecmd->tx_pause = ecmd->rx_pause = 0;
4036 break;
4037 case FC_TX:
4038 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
4039 break;
4040 case FC_RX:
4041 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
4042 break;
4043 case FC_BOTH:
4044 ecmd->tx_pause = ecmd->rx_pause = 1;
4045 }
4046
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004047 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
4048 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004049}
4050
4051static int sky2_set_pauseparam(struct net_device *dev,
4052 struct ethtool_pauseparam *ecmd)
4053{
4054 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004055
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004056 if (ecmd->autoneg == AUTONEG_ENABLE)
4057 sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
4058 else
4059 sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
4060
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004061 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004062
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004063 if (netif_running(dev))
4064 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004065
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07004066 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004067}
4068
Stephen Hemmingerfb173582005-12-09 11:34:56 -08004069static int sky2_get_coalesce(struct net_device *dev,
4070 struct ethtool_coalesce *ecmd)
4071{
4072 struct sky2_port *sky2 = netdev_priv(dev);
4073 struct sky2_hw *hw = sky2->hw;
4074
4075 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
4076 ecmd->tx_coalesce_usecs = 0;
4077 else {
4078 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
4079 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
4080 }
4081 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
4082
4083 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
4084 ecmd->rx_coalesce_usecs = 0;
4085 else {
4086 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
4087 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
4088 }
4089 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
4090
4091 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
4092 ecmd->rx_coalesce_usecs_irq = 0;
4093 else {
4094 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
4095 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
4096 }
4097
4098 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
4099
4100 return 0;
4101}
4102
4103/* Note: this affect both ports */
4104static int sky2_set_coalesce(struct net_device *dev,
4105 struct ethtool_coalesce *ecmd)
4106{
4107 struct sky2_port *sky2 = netdev_priv(dev);
4108 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08004109 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08004110
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08004111 if (ecmd->tx_coalesce_usecs > tmax ||
4112 ecmd->rx_coalesce_usecs > tmax ||
4113 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08004114 return -EINVAL;
4115
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004116 if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08004117 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08004118 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08004119 return -EINVAL;
Mike McCormack060b9462010-07-29 03:34:52 +00004120 if (ecmd->rx_max_coalesced_frames_irq > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08004121 return -EINVAL;
4122
4123 if (ecmd->tx_coalesce_usecs == 0)
4124 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
4125 else {
4126 sky2_write32(hw, STAT_TX_TIMER_INI,
4127 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
4128 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
4129 }
4130 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
4131
4132 if (ecmd->rx_coalesce_usecs == 0)
4133 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
4134 else {
4135 sky2_write32(hw, STAT_LEV_TIMER_INI,
4136 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
4137 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
4138 }
4139 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
4140
4141 if (ecmd->rx_coalesce_usecs_irq == 0)
4142 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
4143 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08004144 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08004145 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
4146 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
4147 }
4148 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
4149 return 0;
4150}
4151
stephen hemminger738a8492011-11-17 14:37:23 +00004152/*
4153 * Hardware is limited to min of 128 and max of 2048 for ring size
4154 * and rounded up to next power of two
4155 * to avoid division in modulus calclation
4156 */
4157static unsigned long roundup_ring_size(unsigned long pending)
4158{
4159 return max(128ul, roundup_pow_of_two(pending+1));
4160}
4161
Stephen Hemminger793b8832005-09-14 16:06:14 -07004162static void sky2_get_ringparam(struct net_device *dev,
4163 struct ethtool_ringparam *ering)
4164{
4165 struct sky2_port *sky2 = netdev_priv(dev);
4166
4167 ering->rx_max_pending = RX_MAX_PENDING;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004168 ering->tx_max_pending = TX_MAX_PENDING;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004169
4170 ering->rx_pending = sky2->rx_pending;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004171 ering->tx_pending = sky2->tx_pending;
4172}
4173
4174static int sky2_set_ringparam(struct net_device *dev,
4175 struct ethtool_ringparam *ering)
4176{
4177 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004178
4179 if (ering->rx_pending > RX_MAX_PENDING ||
4180 ering->rx_pending < 8 ||
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004181 ering->tx_pending < TX_MIN_PENDING ||
4182 ering->tx_pending > TX_MAX_PENDING)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004183 return -EINVAL;
4184
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004185 sky2_detach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004186
4187 sky2->rx_pending = ering->rx_pending;
4188 sky2->tx_pending = ering->tx_pending;
stephen hemminger738a8492011-11-17 14:37:23 +00004189 sky2->tx_ring_size = roundup_ring_size(sky2->tx_pending);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004190
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004191 return sky2_reattach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004192}
4193
Stephen Hemminger793b8832005-09-14 16:06:14 -07004194static int sky2_get_regs_len(struct net_device *dev)
4195{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07004196 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004197}
4198
Mike McCormackc32bbff2009-12-31 00:49:43 +00004199static int sky2_reg_access_ok(struct sky2_hw *hw, unsigned int b)
4200{
4201 /* This complicated switch statement is to make sure and
4202 * only access regions that are unreserved.
4203 * Some blocks are only valid on dual port cards.
4204 */
4205 switch (b) {
4206 /* second port */
4207 case 5: /* Tx Arbiter 2 */
4208 case 9: /* RX2 */
4209 case 14 ... 15: /* TX2 */
4210 case 17: case 19: /* Ram Buffer 2 */
4211 case 22 ... 23: /* Tx Ram Buffer 2 */
4212 case 25: /* Rx MAC Fifo 1 */
4213 case 27: /* Tx MAC Fifo 2 */
4214 case 31: /* GPHY 2 */
4215 case 40 ... 47: /* Pattern Ram 2 */
4216 case 52: case 54: /* TCP Segmentation 2 */
4217 case 112 ... 116: /* GMAC 2 */
4218 return hw->ports > 1;
4219
4220 case 0: /* Control */
4221 case 2: /* Mac address */
4222 case 4: /* Tx Arbiter 1 */
4223 case 7: /* PCI express reg */
4224 case 8: /* RX1 */
4225 case 12 ... 13: /* TX1 */
4226 case 16: case 18:/* Rx Ram Buffer 1 */
4227 case 20 ... 21: /* Tx Ram Buffer 1 */
4228 case 24: /* Rx MAC Fifo 1 */
4229 case 26: /* Tx MAC Fifo 1 */
4230 case 28 ... 29: /* Descriptor and status unit */
4231 case 30: /* GPHY 1*/
4232 case 32 ... 39: /* Pattern Ram 1 */
4233 case 48: case 50: /* TCP Segmentation 1 */
4234 case 56 ... 60: /* PCI space */
4235 case 80 ... 84: /* GMAC 1 */
4236 return 1;
4237
4238 default:
4239 return 0;
4240 }
4241}
4242
Stephen Hemminger793b8832005-09-14 16:06:14 -07004243/*
4244 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07004245 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07004246 */
4247static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
4248 void *p)
4249{
4250 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004251 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004252 unsigned int b;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004253
4254 regs->version = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004255
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004256 for (b = 0; b < 128; b++) {
Mike McCormackc32bbff2009-12-31 00:49:43 +00004257 /* skip poisonous diagnostic ram region in block 3 */
4258 if (b == 3)
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004259 memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
Mike McCormackc32bbff2009-12-31 00:49:43 +00004260 else if (sky2_reg_access_ok(sky2->hw, b))
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004261 memcpy_fromio(p, io, 128);
Mike McCormackc32bbff2009-12-31 00:49:43 +00004262 else
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004263 memset(p, 0, 128);
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07004264
Stephen Hemminger295b54c2007-10-11 19:47:22 -07004265 p += 128;
4266 io += 128;
4267 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07004268}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004269
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004270static int sky2_get_eeprom_len(struct net_device *dev)
4271{
4272 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004273 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004274 u16 reg2;
4275
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004276 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004277 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4278}
4279
Stephen Hemminger14132352008-08-27 20:46:26 -07004280static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004281{
Stephen Hemminger14132352008-08-27 20:46:26 -07004282 unsigned long start = jiffies;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004283
Stephen Hemminger14132352008-08-27 20:46:26 -07004284 while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
4285 /* Can take up to 10.6 ms for write */
4286 if (time_after(jiffies, start + HZ/4)) {
Joe Perchesada1db52010-02-17 15:01:59 +00004287 dev_err(&hw->pdev->dev, "VPD cycle timed out\n");
Stephen Hemminger14132352008-08-27 20:46:26 -07004288 return -ETIMEDOUT;
4289 }
4290 mdelay(1);
4291 }
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004292
Stephen Hemminger14132352008-08-27 20:46:26 -07004293 return 0;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004294}
4295
Stephen Hemminger14132352008-08-27 20:46:26 -07004296static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
4297 u16 offset, size_t length)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004298{
Stephen Hemminger14132352008-08-27 20:46:26 -07004299 int rc = 0;
4300
4301 while (length > 0) {
4302 u32 val;
4303
4304 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
4305 rc = sky2_vpd_wait(hw, cap, 0);
4306 if (rc)
4307 break;
4308
4309 val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
4310
4311 memcpy(data, &val, min(sizeof(val), length));
4312 offset += sizeof(u32);
4313 data += sizeof(u32);
4314 length -= sizeof(u32);
4315 }
4316
4317 return rc;
4318}
4319
4320static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
4321 u16 offset, unsigned int length)
4322{
4323 unsigned int i;
4324 int rc = 0;
4325
4326 for (i = 0; i < length; i += sizeof(u32)) {
4327 u32 val = *(u32 *)(data + i);
4328
4329 sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
4330 sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
4331
4332 rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
4333 if (rc)
4334 break;
4335 }
4336 return rc;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004337}
4338
4339static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
4340 u8 *data)
4341{
4342 struct sky2_port *sky2 = netdev_priv(dev);
4343 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004344
4345 if (!cap)
4346 return -EINVAL;
4347
4348 eeprom->magic = SKY2_EEPROM_MAGIC;
4349
Stephen Hemminger14132352008-08-27 20:46:26 -07004350 return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004351}
4352
4353static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
4354 u8 *data)
4355{
4356 struct sky2_port *sky2 = netdev_priv(dev);
4357 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004358
4359 if (!cap)
4360 return -EINVAL;
4361
4362 if (eeprom->magic != SKY2_EEPROM_MAGIC)
4363 return -EINVAL;
4364
Stephen Hemminger14132352008-08-27 20:46:26 -07004365 /* Partial writes not supported */
4366 if ((eeprom->offset & 3) || (eeprom->len & 3))
4367 return -EINVAL;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004368
Stephen Hemminger14132352008-08-27 20:46:26 -07004369 return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004370}
4371
Michał Mirosławc8f44af2011-11-15 15:29:55 +00004372static netdev_features_t sky2_fix_features(struct net_device *dev,
4373 netdev_features_t features)
Michał Mirosławf5d64032011-04-10 03:13:21 +00004374{
4375 const struct sky2_port *sky2 = netdev_priv(dev);
4376 const struct sky2_hw *hw = sky2->hw;
4377
4378 /* In order to do Jumbo packets on these chips, need to turn off the
4379 * transmit store/forward. Therefore checksum offload won't work.
4380 */
stephen hemmingeraa5ca962011-07-07 13:40:00 +00004381 if (dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U) {
4382 netdev_info(dev, "checksum offload not possible with jumbo frames\n");
Tom Herberta1882222015-12-14 11:19:43 -08004383 features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_CSUM_MASK);
stephen hemmingeraa5ca962011-07-07 13:40:00 +00004384 }
4385
4386 /* Some hardware requires receive checksum for RSS to work. */
4387 if ( (features & NETIF_F_RXHASH) &&
4388 !(features & NETIF_F_RXCSUM) &&
4389 (sky2->hw->flags & SKY2_HW_RSS_CHKSUM)) {
4390 netdev_info(dev, "receive hashing forces receive checksum\n");
4391 features |= NETIF_F_RXCSUM;
4392 }
Michał Mirosławf5d64032011-04-10 03:13:21 +00004393
4394 return features;
4395}
4396
Michał Mirosławc8f44af2011-11-15 15:29:55 +00004397static int sky2_set_features(struct net_device *dev, netdev_features_t features)
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004398{
4399 struct sky2_port *sky2 = netdev_priv(dev);
Michał Mirosławc8f44af2011-11-15 15:29:55 +00004400 netdev_features_t changed = dev->features ^ features;
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004401
stephen hemminger5ff0fea2012-06-06 10:01:30 +00004402 if ((changed & NETIF_F_RXCSUM) &&
4403 !(sky2->hw->flags & SKY2_HW_NEW_LE)) {
4404 sky2_write32(sky2->hw,
4405 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
4406 (features & NETIF_F_RXCSUM)
4407 ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Michał Mirosławf5d64032011-04-10 03:13:21 +00004408 }
Stephen Hemminger86aa7782011-01-09 15:54:15 -08004409
Michał Mirosławf5d64032011-04-10 03:13:21 +00004410 if (changed & NETIF_F_RXHASH)
4411 rx_set_rss(dev, features);
Stephen Hemminger86aa7782011-01-09 15:54:15 -08004412
Patrick McHardyf6469682013-04-19 02:04:27 +00004413 if (changed & (NETIF_F_HW_VLAN_CTAG_TX|NETIF_F_HW_VLAN_CTAG_RX))
Michał Mirosławf5d64032011-04-10 03:13:21 +00004414 sky2_vlan_mode(dev, features);
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004415
4416 return 0;
4417}
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004418
Jeff Garzik7282d492006-09-13 14:30:00 -04004419static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004420 .get_settings = sky2_get_settings,
4421 .set_settings = sky2_set_settings,
4422 .get_drvinfo = sky2_get_drvinfo,
4423 .get_wol = sky2_get_wol,
4424 .set_wol = sky2_set_wol,
4425 .get_msglevel = sky2_get_msglevel,
4426 .set_msglevel = sky2_set_msglevel,
4427 .nway_reset = sky2_nway_reset,
4428 .get_regs_len = sky2_get_regs_len,
4429 .get_regs = sky2_get_regs,
4430 .get_link = ethtool_op_get_link,
4431 .get_eeprom_len = sky2_get_eeprom_len,
4432 .get_eeprom = sky2_get_eeprom,
4433 .set_eeprom = sky2_set_eeprom,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004434 .get_strings = sky2_get_strings,
4435 .get_coalesce = sky2_get_coalesce,
4436 .set_coalesce = sky2_set_coalesce,
4437 .get_ringparam = sky2_get_ringparam,
4438 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004439 .get_pauseparam = sky2_get_pauseparam,
4440 .set_pauseparam = sky2_set_pauseparam,
stephen hemminger74e532f2011-04-04 08:43:41 +00004441 .set_phys_id = sky2_set_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004442 .get_sset_count = sky2_get_sset_count,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004443 .get_ethtool_stats = sky2_get_ethtool_stats,
4444};
4445
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004446#ifdef CONFIG_SKY2_DEBUG
4447
4448static struct dentry *sky2_debug;
4449
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004450
4451/*
4452 * Read and parse the first part of Vital Product Data
4453 */
4454#define VPD_SIZE 128
4455#define VPD_MAGIC 0x82
4456
4457static const struct vpd_tag {
4458 char tag[2];
4459 char *label;
4460} vpd_tags[] = {
4461 { "PN", "Part Number" },
4462 { "EC", "Engineering Level" },
4463 { "MN", "Manufacturer" },
4464 { "SN", "Serial Number" },
4465 { "YA", "Asset Tag" },
4466 { "VL", "First Error Log Message" },
4467 { "VF", "Second Error Log Message" },
4468 { "VB", "Boot Agent ROM Configuration" },
4469 { "VE", "EFI UNDI Configuration" },
4470};
4471
4472static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
4473{
4474 size_t vpd_size;
4475 loff_t offs;
4476 u8 len;
4477 unsigned char *buf;
4478 u16 reg2;
4479
4480 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
4481 vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4482
4483 seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
4484 buf = kmalloc(vpd_size, GFP_KERNEL);
4485 if (!buf) {
4486 seq_puts(seq, "no memory!\n");
4487 return;
4488 }
4489
4490 if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
4491 seq_puts(seq, "VPD read failed\n");
4492 goto out;
4493 }
4494
4495 if (buf[0] != VPD_MAGIC) {
4496 seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
4497 goto out;
4498 }
4499 len = buf[1];
4500 if (len == 0 || len > vpd_size - 4) {
4501 seq_printf(seq, "Invalid id length: %d\n", len);
4502 goto out;
4503 }
4504
4505 seq_printf(seq, "%.*s\n", len, buf + 3);
4506 offs = len + 3;
4507
4508 while (offs < vpd_size - 4) {
4509 int i;
4510
4511 if (!memcmp("RW", buf + offs, 2)) /* end marker */
4512 break;
4513 len = buf[offs + 2];
4514 if (offs + len + 3 >= vpd_size)
4515 break;
4516
4517 for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
4518 if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
4519 seq_printf(seq, " %s: %.*s\n",
4520 vpd_tags[i].label, len, buf + offs + 3);
4521 break;
4522 }
4523 }
4524 offs += len + 3;
4525 }
4526out:
4527 kfree(buf);
4528}
4529
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004530static int sky2_debug_show(struct seq_file *seq, void *v)
4531{
4532 struct net_device *dev = seq->private;
4533 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004534 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004535 unsigned port = sky2->port;
4536 unsigned idx, last;
4537 int sop;
4538
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004539 sky2_show_vpd(seq, hw);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004540
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004541 seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004542 sky2_read32(hw, B0_ISRC),
4543 sky2_read32(hw, B0_IMSK),
4544 sky2_read32(hw, B0_Y2_SP_ICR));
4545
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004546 if (!netif_running(dev)) {
4547 seq_printf(seq, "network not running\n");
4548 return 0;
4549 }
4550
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004551 napi_disable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004552 last = sky2_read16(hw, STAT_PUT_IDX);
4553
stephen hemmingerefe91932010-04-22 13:42:56 +00004554 seq_printf(seq, "Status ring %u\n", hw->st_size);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004555 if (hw->st_idx == last)
4556 seq_puts(seq, "Status ring (empty)\n");
4557 else {
4558 seq_puts(seq, "Status ring\n");
stephen hemmingerefe91932010-04-22 13:42:56 +00004559 for (idx = hw->st_idx; idx != last && idx < hw->st_size;
4560 idx = RING_NEXT(idx, hw->st_size)) {
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004561 const struct sky2_status_le *le = hw->st_le + idx;
4562 seq_printf(seq, "[%d] %#x %d %#x\n",
4563 idx, le->opcode, le->length, le->status);
4564 }
4565 seq_puts(seq, "\n");
4566 }
4567
4568 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
4569 sky2->tx_cons, sky2->tx_prod,
4570 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
4571 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
4572
4573 /* Dump contents of tx ring */
4574 sop = 1;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004575 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
4576 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004577 const struct sky2_tx_le *le = sky2->tx_le + idx;
4578 u32 a = le32_to_cpu(le->addr);
4579
4580 if (sop)
4581 seq_printf(seq, "%u:", idx);
4582 sop = 0;
4583
Mike McCormack060b9462010-07-29 03:34:52 +00004584 switch (le->opcode & ~HW_OWNER) {
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004585 case OP_ADDR64:
4586 seq_printf(seq, " %#x:", a);
4587 break;
4588 case OP_LRGLEN:
4589 seq_printf(seq, " mtu=%d", a);
4590 break;
4591 case OP_VLAN:
4592 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
4593 break;
4594 case OP_TCPLISW:
4595 seq_printf(seq, " csum=%#x", a);
4596 break;
4597 case OP_LARGESEND:
4598 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
4599 break;
4600 case OP_PACKET:
4601 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
4602 break;
4603 case OP_BUFFER:
4604 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
4605 break;
4606 default:
4607 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
4608 a, le16_to_cpu(le->length));
4609 }
4610
4611 if (le->ctrl & EOP) {
4612 seq_putc(seq, '\n');
4613 sop = 1;
4614 }
4615 }
4616
4617 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
4618 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
Mike McCormackc409c342009-07-21 14:51:20 +00004619 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004620 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
4621
David S. Millerd1d08d12008-01-07 20:53:33 -08004622 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004623 napi_enable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004624 return 0;
4625}
4626
4627static int sky2_debug_open(struct inode *inode, struct file *file)
4628{
4629 return single_open(file, sky2_debug_show, inode->i_private);
4630}
4631
4632static const struct file_operations sky2_debug_fops = {
4633 .owner = THIS_MODULE,
4634 .open = sky2_debug_open,
4635 .read = seq_read,
4636 .llseek = seq_lseek,
4637 .release = single_release,
4638};
4639
4640/*
4641 * Use network device events to create/remove/rename
4642 * debugfs file entries
4643 */
4644static int sky2_device_event(struct notifier_block *unused,
4645 unsigned long event, void *ptr)
4646{
Jiri Pirko351638e2013-05-28 01:30:21 +00004647 struct net_device *dev = netdev_notifier_info_to_dev(ptr);
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004648 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004649
stephen hemminger926d0972011-11-16 13:42:57 +00004650 if (dev->netdev_ops->ndo_open != sky2_open || !sky2_debug)
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004651 return NOTIFY_DONE;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004652
Mike McCormack060b9462010-07-29 03:34:52 +00004653 switch (event) {
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004654 case NETDEV_CHANGENAME:
4655 if (sky2->debugfs) {
4656 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
4657 sky2_debug, dev->name);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004658 }
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004659 break;
4660
4661 case NETDEV_GOING_DOWN:
4662 if (sky2->debugfs) {
Joe Perchesada1db52010-02-17 15:01:59 +00004663 netdev_printk(KERN_DEBUG, dev, "remove debugfs\n");
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004664 debugfs_remove(sky2->debugfs);
4665 sky2->debugfs = NULL;
4666 }
4667 break;
4668
4669 case NETDEV_UP:
4670 sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
4671 sky2_debug, dev,
4672 &sky2_debug_fops);
4673 if (IS_ERR(sky2->debugfs))
4674 sky2->debugfs = NULL;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004675 }
4676
4677 return NOTIFY_DONE;
4678}
4679
4680static struct notifier_block sky2_notifier = {
4681 .notifier_call = sky2_device_event,
4682};
4683
4684
4685static __init void sky2_debug_init(void)
4686{
4687 struct dentry *ent;
4688
4689 ent = debugfs_create_dir("sky2", NULL);
4690 if (!ent || IS_ERR(ent))
4691 return;
4692
4693 sky2_debug = ent;
4694 register_netdevice_notifier(&sky2_notifier);
4695}
4696
4697static __exit void sky2_debug_cleanup(void)
4698{
4699 if (sky2_debug) {
4700 unregister_netdevice_notifier(&sky2_notifier);
4701 debugfs_remove(sky2_debug);
4702 sky2_debug = NULL;
4703 }
4704}
4705
4706#else
4707#define sky2_debug_init()
4708#define sky2_debug_cleanup()
4709#endif
4710
Stephen Hemminger1436b302008-11-19 21:59:54 -08004711/* Two copies of network device operations to handle special case of
4712 not allowing netpoll on second port */
4713static const struct net_device_ops sky2_netdev_ops[2] = {
4714 {
stephen hemminger926d0972011-11-16 13:42:57 +00004715 .ndo_open = sky2_open,
4716 .ndo_stop = sky2_close,
Stephen Hemminger00829822008-11-20 20:14:53 -08004717 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004718 .ndo_do_ioctl = sky2_ioctl,
4719 .ndo_validate_addr = eth_validate_addr,
4720 .ndo_set_mac_address = sky2_set_mac_address,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00004721 .ndo_set_rx_mode = sky2_set_multicast,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004722 .ndo_change_mtu = sky2_change_mtu,
Michał Mirosławf5d64032011-04-10 03:13:21 +00004723 .ndo_fix_features = sky2_fix_features,
4724 .ndo_set_features = sky2_set_features,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004725 .ndo_tx_timeout = sky2_tx_timeout,
stephen hemminger0885a302010-12-31 15:34:27 +00004726 .ndo_get_stats64 = sky2_get_stats,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004727#ifdef CONFIG_NET_POLL_CONTROLLER
4728 .ndo_poll_controller = sky2_netpoll,
4729#endif
4730 },
4731 {
stephen hemminger926d0972011-11-16 13:42:57 +00004732 .ndo_open = sky2_open,
4733 .ndo_stop = sky2_close,
Stephen Hemminger00829822008-11-20 20:14:53 -08004734 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004735 .ndo_do_ioctl = sky2_ioctl,
4736 .ndo_validate_addr = eth_validate_addr,
4737 .ndo_set_mac_address = sky2_set_mac_address,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00004738 .ndo_set_rx_mode = sky2_set_multicast,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004739 .ndo_change_mtu = sky2_change_mtu,
Michał Mirosławf5d64032011-04-10 03:13:21 +00004740 .ndo_fix_features = sky2_fix_features,
4741 .ndo_set_features = sky2_set_features,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004742 .ndo_tx_timeout = sky2_tx_timeout,
stephen hemminger0885a302010-12-31 15:34:27 +00004743 .ndo_get_stats64 = sky2_get_stats,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004744 },
4745};
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004746
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004747/* Initialize network device */
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00004748static struct net_device *sky2_init_netdev(struct sky2_hw *hw, unsigned port,
4749 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004750{
4751 struct sky2_port *sky2;
4752 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
Tim Harvey3ee2f8c2014-03-07 20:59:53 -08004753 const void *iap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004754
Joe Perches41de8d42012-01-29 13:47:52 +00004755 if (!dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004756 return NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004757
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004758 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08004759 dev->irq = hw->pdev->irq;
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00004760 dev->ethtool_ops = &sky2_ethtool_ops;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004761 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemminger1436b302008-11-19 21:59:54 -08004762 dev->netdev_ops = &sky2_netdev_ops[port];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004763
4764 sky2 = netdev_priv(dev);
4765 sky2->netdev = dev;
4766 sky2->hw = hw;
4767 sky2->msg_enable = netif_msg_init(debug, default_msg);
4768
John Stultz827da442013-10-07 15:51:58 -07004769 u64_stats_init(&sky2->tx_stats.syncp);
4770 u64_stats_init(&sky2->rx_stats.syncp);
4771
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004772 /* Auto speed and flow control */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004773 sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
4774 if (hw->chip_id != CHIP_ID_YUKON_XL)
Michał Mirosławf5d64032011-04-10 03:13:21 +00004775 dev->hw_features |= NETIF_F_RXCSUM;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004776
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004777 sky2->flow_mode = FC_BOTH;
4778
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004779 sky2->duplex = -1;
4780 sky2->speed = -1;
4781 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004782 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08004783
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08004784 spin_lock_init(&sky2->phy_lock);
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004785
Stephen Hemminger793b8832005-09-14 16:06:14 -07004786 sky2->tx_pending = TX_DEF_PENDING;
stephen hemminger738a8492011-11-17 14:37:23 +00004787 sky2->tx_ring_size = roundup_ring_size(TX_DEF_PENDING);
Stephen Hemminger290d4de2006-03-20 15:48:15 -08004788 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004789
4790 hw->dev[port] = dev;
4791
4792 sky2->port = port;
4793
Michał Mirosławf5d64032011-04-10 03:13:21 +00004794 dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO;
Stephen Hemminger86aa7782011-01-09 15:54:15 -08004795
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004796 if (highmem)
4797 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004798
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004799 /* Enable receive hashing unless hardware is known broken */
4800 if (!(hw->flags & SKY2_HW_RSS_BROKEN))
Michał Mirosławf5d64032011-04-10 03:13:21 +00004801 dev->hw_features |= NETIF_F_RXHASH;
Stephen Hemmingerbf731302010-04-24 20:04:12 -07004802
Michał Mirosławf5d64032011-04-10 03:13:21 +00004803 if (!(hw->flags & SKY2_HW_VLAN_BROKEN)) {
Patrick McHardyf6469682013-04-19 02:04:27 +00004804 dev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX |
4805 NETIF_F_HW_VLAN_CTAG_RX;
Michał Mirosławf5d64032011-04-10 03:13:21 +00004806 dev->vlan_features |= SKY2_VLAN_OFFLOADS;
4807 }
4808
4809 dev->features |= dev->hw_features;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004810
Tim Harvey3ee2f8c2014-03-07 20:59:53 -08004811 /* try to get mac address in the following order:
4812 * 1) from device tree data
4813 * 2) from internal registers set by bootloader
4814 */
4815 iap = of_get_mac_address(hw->pdev->dev.of_node);
4816 if (iap)
4817 memcpy(dev->dev_addr, iap, ETH_ALEN);
4818 else
4819 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8,
4820 ETH_ALEN);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004821
Liviu Dudau0f50c102015-09-28 17:51:51 +01004822 /* if the address is invalid, use a random value */
4823 if (!is_valid_ether_addr(dev->dev_addr)) {
4824 struct sockaddr sa = { AF_UNSPEC };
4825
4826 netdev_warn(dev,
4827 "Invalid MAC address, defaulting to random\n");
4828 eth_hw_addr_random(dev);
4829 memcpy(sa.sa_data, dev->dev_addr, ETH_ALEN);
4830 if (sky2_set_mac_address(dev, &sa))
4831 netdev_warn(dev, "Failed to set MAC address.\n");
4832 }
4833
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004834 return dev;
4835}
4836
Bill Pemberton853e3f42012-12-03 09:23:14 -05004837static void sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004838{
4839 const struct sky2_port *sky2 = netdev_priv(dev);
4840
Joe Perches6c35aba2010-02-15 08:34:21 +00004841 netif_info(sky2, probe, dev, "addr %pM\n", dev->dev_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004842}
4843
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004844/* Handle software interrupt used during MSI test */
Bill Pemberton853e3f42012-12-03 09:23:14 -05004845static irqreturn_t sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004846{
4847 struct sky2_hw *hw = dev_id;
4848 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4849
4850 if (status == 0)
4851 return IRQ_NONE;
4852
4853 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004854 hw->flags |= SKY2_HW_USE_MSI;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004855 wake_up(&hw->msi_wait);
4856 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4857 }
4858 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4859
4860 return IRQ_HANDLED;
4861}
4862
4863/* Test interrupt path by forcing a a software IRQ */
Bill Pemberton853e3f42012-12-03 09:23:14 -05004864static int sky2_test_msi(struct sky2_hw *hw)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004865{
4866 struct pci_dev *pdev = hw->pdev;
4867 int err;
4868
Mike McCormack060b9462010-07-29 03:34:52 +00004869 init_waitqueue_head(&hw->msi_wait);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004870
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004871 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004872 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004873 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004874 return err;
4875 }
4876
Lino Sanfilippoede71932012-03-30 07:36:16 +00004877 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4878
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004879 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004880 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004881
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004882 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004883
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004884 if (!(hw->flags & SKY2_HW_USE_MSI)) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004885 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004886 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4887 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004888
4889 err = -EOPNOTSUPP;
4890 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4891 }
4892
4893 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07004894 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004895
4896 free_irq(pdev->irq, hw);
4897
4898 return err;
4899}
4900
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004901/* This driver supports yukon2 chipset only */
4902static const char *sky2_name(u8 chipid, char *buf, int sz)
4903{
4904 const char *name[] = {
4905 "XL", /* 0xb3 */
4906 "EC Ultra", /* 0xb4 */
4907 "Extreme", /* 0xb5 */
4908 "EC", /* 0xb6 */
4909 "FE", /* 0xb7 */
4910 "FE+", /* 0xb8 */
4911 "Supreme", /* 0xb9 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07004912 "UL 2", /* 0xba */
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00004913 "Unknown", /* 0xbb */
4914 "Optima", /* 0xbc */
Mirko Lindner0e767322012-07-03 23:38:41 +00004915 "OptimaEEE", /* 0xbd */
stephen hemminger4fb99cd2011-07-07 05:50:59 +00004916 "Optima 2", /* 0xbe */
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004917 };
4918
stephen hemminger4fb99cd2011-07-07 05:50:59 +00004919 if (chipid >= CHIP_ID_YUKON_XL && chipid <= CHIP_ID_YUKON_OP_2)
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004920 strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
4921 else
4922 snprintf(buf, sz, "(chip %#x)", chipid);
4923 return buf;
4924}
4925
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00004926static int sky2_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004927{
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00004928 struct net_device *dev, *dev1;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004929 struct sky2_hw *hw;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004930 int err, using_dac = 0, wol_default;
Stephen Hemminger38345072009-02-03 11:27:30 +00004931 u32 reg;
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004932 char buf1[16];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004933
Stephen Hemminger793b8832005-09-14 16:06:14 -07004934 err = pci_enable_device(pdev);
4935 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004936 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004937 goto err_out;
4938 }
4939
Stephen Hemminger6cc90a52009-06-11 07:03:47 +00004940 /* Get configuration information
4941 * Note: only regular PCI config access once to test for HW issues
4942 * other PCI access through shared memory for speed and to
4943 * avoid MMCONFIG problems.
4944 */
4945 err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
4946 if (err) {
4947 dev_err(&pdev->dev, "PCI read config failed\n");
Lino Sanfilippo1c853822012-12-01 02:39:28 +00004948 goto err_out_disable;
Stephen Hemminger6cc90a52009-06-11 07:03:47 +00004949 }
4950
4951 if (~reg == 0) {
4952 dev_err(&pdev->dev, "PCI configuration read error\n");
Peter Senna Tschudin0bd8ba12012-10-05 12:40:56 +00004953 err = -EIO;
Lino Sanfilippo1c853822012-12-01 02:39:28 +00004954 goto err_out_disable;
Stephen Hemminger6cc90a52009-06-11 07:03:47 +00004955 }
4956
Stephen Hemminger793b8832005-09-14 16:06:14 -07004957 err = pci_request_regions(pdev, DRV_NAME);
4958 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004959 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004960 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004961 }
4962
4963 pci_set_master(pdev);
4964
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004965 if (sizeof(dma_addr_t) > sizeof(u32) &&
Yang Hongyang6a355282009-04-06 19:01:13 -07004966 !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004967 using_dac = 1;
Yang Hongyang6a355282009-04-06 19:01:13 -07004968 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004969 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004970 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4971 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004972 goto err_out_free_regions;
4973 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004974 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -07004975 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004976 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004977 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004978 goto err_out_free_regions;
4979 }
4980 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004981
Stephen Hemminger38345072009-02-03 11:27:30 +00004982
4983#ifdef __BIG_ENDIAN
4984 /* The sk98lin vendor driver uses hardware byte swapping but
4985 * this driver uses software swapping.
4986 */
4987 reg &= ~PCI_REV_DESC;
Mike McCormack060b9462010-07-29 03:34:52 +00004988 err = pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
Stephen Hemminger38345072009-02-03 11:27:30 +00004989 if (err) {
4990 dev_err(&pdev->dev, "PCI write config failed\n");
4991 goto err_out_free_regions;
4992 }
4993#endif
4994
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07004995 wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004996
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004997 err = -ENOMEM;
Stephen Hemminger66466792009-10-01 07:11:46 +00004998
4999 hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
5000 + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
Joe Perchesb2adaca2013-02-03 17:43:58 +00005001 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005002 goto err_out_free_regions;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005003
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005004 hw->pdev = pdev;
Stephen Hemminger66466792009-10-01 07:11:46 +00005005 sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005006
5007 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
5008 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08005009 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005010 goto err_out_free_hw;
5011 }
5012
Stephen Hemmingere3173832007-02-06 10:45:39 -08005013 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005014 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07005015 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005016
stephen hemmingerefe91932010-04-22 13:42:56 +00005017 /* ring for status responses */
Stephen Hemmingerbf731302010-04-24 20:04:12 -07005018 hw->st_size = hw->ports * roundup_pow_of_two(3*RX_MAX_PENDING + TX_MAX_PENDING);
stephen hemmingerefe91932010-04-22 13:42:56 +00005019 hw->st_le = pci_alloc_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
5020 &hw->st_dma);
Peter Senna Tschudin0bd8ba12012-10-05 12:40:56 +00005021 if (!hw->st_le) {
5022 err = -ENOMEM;
stephen hemmingerefe91932010-04-22 13:42:56 +00005023 goto err_out_reset;
Peter Senna Tschudin0bd8ba12012-10-05 12:40:56 +00005024 }
stephen hemmingerefe91932010-04-22 13:42:56 +00005025
Stephen Hemmingerc844d482008-08-27 20:48:23 -07005026 dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
5027 sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005028
Stephen Hemmingere3173832007-02-06 10:45:39 -08005029 sky2_reset(hw);
5030
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08005031 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08005032 if (!dev) {
5033 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005034 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08005035 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005036
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07005037 if (!disable_msi && pci_enable_msi(pdev) == 0) {
5038 err = sky2_test_msi(hw);
Lino Sanfilippo1c853822012-12-01 02:39:28 +00005039 if (err) {
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07005040 pci_disable_msi(pdev);
Lino Sanfilippo1c853822012-12-01 02:39:28 +00005041 if (err != -EOPNOTSUPP)
5042 goto err_out_free_netdev;
5043 }
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07005044 }
5045
Stanislaw Gruszka731073b2014-01-25 11:34:54 +01005046 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
5047
Stephen Hemminger793b8832005-09-14 16:06:14 -07005048 err = register_netdev(dev);
5049 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08005050 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005051 goto err_out_free_netdev;
5052 }
5053
Brandon Philips33cb7d32009-10-29 13:58:07 +00005054 netif_carrier_off(dev);
5055
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005056 sky2_show_addr(dev);
5057
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08005058 if (hw->ports > 1) {
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08005059 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00005060 if (!dev1) {
5061 err = -ENOMEM;
5062 goto err_out_unregister;
Stephen Hemmingerca519272009-09-14 06:22:29 +00005063 }
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00005064
5065 err = register_netdev(dev1);
5066 if (err) {
5067 dev_err(&pdev->dev, "cannot register second net device\n");
5068 goto err_out_free_dev1;
5069 }
5070
5071 err = sky2_setup_irq(hw, hw->irq_name);
5072 if (err)
5073 goto err_out_unregister_dev1;
5074
5075 sky2_show_addr(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005076 }
5077
Stephen Hemminger32c2c302007-08-21 14:34:03 -07005078 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08005079 INIT_WORK(&hw->restart_work, sky2_restart);
5080
Stephen Hemminger793b8832005-09-14 16:06:14 -07005081 pci_set_drvdata(pdev, hw);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01005082 pdev->d3_delay = 150;
Stephen Hemminger793b8832005-09-14 16:06:14 -07005083
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005084 return 0;
5085
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00005086err_out_unregister_dev1:
5087 unregister_netdev(dev1);
5088err_out_free_dev1:
5089 free_netdev(dev1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07005090err_out_unregister:
Stephen Hemminger793b8832005-09-14 16:06:14 -07005091 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005092err_out_free_netdev:
Lino Sanfilippo1c853822012-12-01 02:39:28 +00005093 if (hw->flags & SKY2_HW_USE_MSI)
5094 pci_disable_msi(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005095 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005096err_out_free_pci:
stephen hemmingerefe91932010-04-22 13:42:56 +00005097 pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
5098 hw->st_le, hw->st_dma);
5099err_out_reset:
Stephen Hemminger793b8832005-09-14 16:06:14 -07005100 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005101err_out_iounmap:
5102 iounmap(hw->regs);
5103err_out_free_hw:
5104 kfree(hw);
5105err_out_free_regions:
5106 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07005107err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005108 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005109err_out:
5110 return err;
5111}
5112
Bill Pemberton853e3f42012-12-03 09:23:14 -05005113static void sky2_remove(struct pci_dev *pdev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005114{
Stephen Hemminger793b8832005-09-14 16:06:14 -07005115 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger6de16232007-10-17 13:26:42 -07005116 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005117
Stephen Hemminger793b8832005-09-14 16:06:14 -07005118 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005119 return;
5120
Stephen Hemminger32c2c302007-08-21 14:34:03 -07005121 del_timer_sync(&hw->watchdog_timer);
Stephen Hemminger6de16232007-10-17 13:26:42 -07005122 cancel_work_sync(&hw->restart_work);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07005123
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07005124 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07005125 unregister_netdev(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08005126
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07005127 sky2_write32(hw, B0_IMSK, 0);
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00005128 sky2_read32(hw, B0_IMSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005129
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08005130 sky2_power_aux(hw);
5131
Stephen Hemminger793b8832005-09-14 16:06:14 -07005132 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07005133 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005134
stephen hemminger0bdb0bd2011-09-23 11:13:40 +00005135 if (hw->ports > 1) {
5136 napi_disable(&hw->napi);
5137 free_irq(pdev->irq, hw);
5138 }
5139
Stephen Hemmingerea76e632007-09-19 15:36:44 -07005140 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08005141 pci_disable_msi(pdev);
stephen hemmingerefe91932010-04-22 13:42:56 +00005142 pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
5143 hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005144 pci_release_regions(pdev);
5145 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07005146
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07005147 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07005148 free_netdev(hw->dev[i]);
5149
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005150 iounmap(hw->regs);
5151 kfree(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005152}
5153
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005154static int sky2_suspend(struct device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005155{
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005156 struct pci_dev *pdev = to_pci_dev(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07005157 struct sky2_hw *hw = pci_get_drvdata(pdev);
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005158 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005159
Stephen Hemminger549a68c2007-05-11 11:21:44 -07005160 if (!hw)
5161 return 0;
5162
Stephen Hemminger063a0b32008-04-02 09:03:23 -07005163 del_timer_sync(&hw->watchdog_timer);
5164 cancel_work_sync(&hw->restart_work);
5165
Stephen Hemminger19720732009-08-14 05:15:16 +00005166 rtnl_lock();
Mike McCormack3403aca2010-05-13 06:12:52 +00005167
5168 sky2_all_down(hw);
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09005169 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005170 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08005171 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005172
Stephen Hemmingere3173832007-02-06 10:45:39 -08005173 if (sky2->wol)
5174 sky2_wol_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005175 }
5176
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08005177 sky2_power_aux(hw);
Stephen Hemminger19720732009-08-14 05:15:16 +00005178 rtnl_unlock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08005179
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09005180 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005181}
5182
Michel Lespinasse94252762011-03-06 16:14:50 +00005183#ifdef CONFIG_PM_SLEEP
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005184static int sky2_resume(struct device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005185{
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005186 struct pci_dev *pdev = to_pci_dev(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07005187 struct sky2_hw *hw = pci_get_drvdata(pdev);
Mike McCormack3403aca2010-05-13 06:12:52 +00005188 int err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005189
Stephen Hemminger549a68c2007-05-11 11:21:44 -07005190 if (!hw)
5191 return 0;
5192
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07005193 /* Re-enable all clocks */
stephen hemmingera0db28b2010-02-07 06:23:53 +00005194 err = pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
5195 if (err) {
5196 dev_err(&pdev->dev, "PCI write config failed\n");
5197 goto out;
5198 }
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07005199
Mike McCormack3403aca2010-05-13 06:12:52 +00005200 rtnl_lock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08005201 sky2_reset(hw);
Mike McCormack3403aca2010-05-13 06:12:52 +00005202 sky2_all_up(hw);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07005203 rtnl_unlock();
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09005204
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08005205 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08005206out:
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07005207
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08005208 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08005209 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08005210 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005211}
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005212
5213static SIMPLE_DEV_PM_OPS(sky2_pm_ops, sky2_suspend, sky2_resume);
5214#define SKY2_PM_OPS (&sky2_pm_ops)
5215
5216#else
5217
5218#define SKY2_PM_OPS NULL
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005219#endif
5220
Stephen Hemmingere3173832007-02-06 10:45:39 -08005221static void sky2_shutdown(struct pci_dev *pdev)
5222{
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005223 sky2_suspend(&pdev->dev);
5224 pci_wake_from_d3(pdev, device_may_wakeup(&pdev->dev));
5225 pci_set_power_state(pdev, PCI_D3hot);
Stephen Hemmingere3173832007-02-06 10:45:39 -08005226}
5227
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005228static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07005229 .name = DRV_NAME,
5230 .id_table = sky2_id_table,
5231 .probe = sky2_probe,
Bill Pemberton853e3f42012-12-03 09:23:14 -05005232 .remove = sky2_remove,
Stephen Hemmingere3173832007-02-06 10:45:39 -08005233 .shutdown = sky2_shutdown,
Rafael J. Wysocki0f333d12010-12-26 08:44:32 +00005234 .driver.pm = SKY2_PM_OPS,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005235};
5236
5237static int __init sky2_init_module(void)
5238{
Joe Perchesada1db52010-02-17 15:01:59 +00005239 pr_info("driver version " DRV_VERSION "\n");
Stephen Hemmingerc844d482008-08-27 20:48:23 -07005240
Stephen Hemminger3cf26752007-07-09 15:33:35 -07005241 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08005242 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005243}
5244
5245static void __exit sky2_cleanup_module(void)
5246{
5247 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07005248 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005249}
5250
5251module_init(sky2_init_module);
5252module_exit(sky2_cleanup_module);
5253
5254MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -08005255MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07005256MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08005257MODULE_VERSION(DRV_VERSION);