blob: 9e4ced583ef02bdcea9d44d47e5a8924335eb242 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010049static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010050 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070052 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070054};
55
56/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010062 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
70 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010071 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070072 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_XBGR2101010,
Matt Roper465c1202014-05-29 08:06:54 -070075};
76
Matt Roper3d7d6512014-06-10 08:28:13 -070077/* Cursor formats */
78static const uint32_t intel_cursor_formats[] = {
79 DRM_FORMAT_ARGB8888,
80};
81
Chris Wilson6b383a72010-09-13 13:54:26 +010082static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080083
Jesse Barnesf1f644d2013-06-27 00:39:25 +030084static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020085 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030086static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020087 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088
Jesse Barneseb1bfe82014-02-12 12:26:25 -080089static int intel_framebuffer_init(struct drm_device *dev,
90 struct intel_framebuffer *ifb,
91 struct drm_mode_fb_cmd2 *mode_cmd,
92 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020093static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
94static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020095static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070096 struct intel_link_m_n *m_n,
97 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020098static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +020099static void haswell_set_pipeconf(struct drm_crtc *crtc);
100static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200101static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200102 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200103static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200104 const struct intel_crtc_state *pipe_config);
Matt Roperea2c67b2014-12-23 10:41:52 -0800105static void intel_begin_crtc_commit(struct drm_crtc *crtc);
106static void intel_finish_crtc_commit(struct drm_crtc *crtc);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700107static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
108 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200109static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
110 int num_connectors);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200111static void intel_modeset_setup_hw_state(struct drm_device *dev);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100112
Jesse Barnes79e53942008-11-07 14:24:08 -0800113typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400114 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800115} intel_range_t;
116
117typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400118 int dot_limit;
119 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800120} intel_p2_t;
121
Ma Lingd4906092009-03-18 20:13:27 +0800122typedef struct intel_limit intel_limit_t;
123struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400124 intel_range_t dot, vco, n, m, m1, m2, p, p1;
125 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800126};
Jesse Barnes79e53942008-11-07 14:24:08 -0800127
Daniel Vetterd2acd212012-10-20 20:57:43 +0200128int
129intel_pch_rawclk(struct drm_device *dev)
130{
131 struct drm_i915_private *dev_priv = dev->dev_private;
132
133 WARN_ON(!HAS_PCH_SPLIT(dev));
134
135 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
136}
137
Chris Wilson021357a2010-09-07 20:54:59 +0100138static inline u32 /* units of 100MHz */
139intel_fdi_link_freq(struct drm_device *dev)
140{
Chris Wilson8b99e682010-10-13 09:59:17 +0100141 if (IS_GEN5(dev)) {
142 struct drm_i915_private *dev_priv = dev->dev_private;
143 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
144 } else
145 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100146}
147
Daniel Vetter5d536e22013-07-06 12:52:06 +0200148static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400149 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200150 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200151 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400152 .m = { .min = 96, .max = 140 },
153 .m1 = { .min = 18, .max = 26 },
154 .m2 = { .min = 6, .max = 16 },
155 .p = { .min = 4, .max = 128 },
156 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700157 .p2 = { .dot_limit = 165000,
158 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700159};
160
Daniel Vetter5d536e22013-07-06 12:52:06 +0200161static const intel_limit_t intel_limits_i8xx_dvo = {
162 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200163 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200164 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200165 .m = { .min = 96, .max = 140 },
166 .m1 = { .min = 18, .max = 26 },
167 .m2 = { .min = 6, .max = 16 },
168 .p = { .min = 4, .max = 128 },
169 .p1 = { .min = 2, .max = 33 },
170 .p2 = { .dot_limit = 165000,
171 .p2_slow = 4, .p2_fast = 4 },
172};
173
Keith Packarde4b36692009-06-05 19:22:17 -0700174static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400175 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200176 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200177 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400178 .m = { .min = 96, .max = 140 },
179 .m1 = { .min = 18, .max = 26 },
180 .m2 = { .min = 6, .max = 16 },
181 .p = { .min = 4, .max = 128 },
182 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700183 .p2 = { .dot_limit = 165000,
184 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700185};
Eric Anholt273e27c2011-03-30 13:01:10 -0700186
Keith Packarde4b36692009-06-05 19:22:17 -0700187static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400188 .dot = { .min = 20000, .max = 400000 },
189 .vco = { .min = 1400000, .max = 2800000 },
190 .n = { .min = 1, .max = 6 },
191 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100192 .m1 = { .min = 8, .max = 18 },
193 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400194 .p = { .min = 5, .max = 80 },
195 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700196 .p2 = { .dot_limit = 200000,
197 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700198};
199
200static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400201 .dot = { .min = 20000, .max = 400000 },
202 .vco = { .min = 1400000, .max = 2800000 },
203 .n = { .min = 1, .max = 6 },
204 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100205 .m1 = { .min = 8, .max = 18 },
206 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400207 .p = { .min = 7, .max = 98 },
208 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700209 .p2 = { .dot_limit = 112000,
210 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
Eric Anholt273e27c2011-03-30 13:01:10 -0700213
Keith Packarde4b36692009-06-05 19:22:17 -0700214static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700215 .dot = { .min = 25000, .max = 270000 },
216 .vco = { .min = 1750000, .max = 3500000},
217 .n = { .min = 1, .max = 4 },
218 .m = { .min = 104, .max = 138 },
219 .m1 = { .min = 17, .max = 23 },
220 .m2 = { .min = 5, .max = 11 },
221 .p = { .min = 10, .max = 30 },
222 .p1 = { .min = 1, .max = 3},
223 .p2 = { .dot_limit = 270000,
224 .p2_slow = 10,
225 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800226 },
Keith Packarde4b36692009-06-05 19:22:17 -0700227};
228
229static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700230 .dot = { .min = 22000, .max = 400000 },
231 .vco = { .min = 1750000, .max = 3500000},
232 .n = { .min = 1, .max = 4 },
233 .m = { .min = 104, .max = 138 },
234 .m1 = { .min = 16, .max = 23 },
235 .m2 = { .min = 5, .max = 11 },
236 .p = { .min = 5, .max = 80 },
237 .p1 = { .min = 1, .max = 8},
238 .p2 = { .dot_limit = 165000,
239 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
242static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .dot = { .min = 20000, .max = 115000 },
244 .vco = { .min = 1750000, .max = 3500000 },
245 .n = { .min = 1, .max = 3 },
246 .m = { .min = 104, .max = 138 },
247 .m1 = { .min = 17, .max = 23 },
248 .m2 = { .min = 5, .max = 11 },
249 .p = { .min = 28, .max = 112 },
250 .p1 = { .min = 2, .max = 8 },
251 .p2 = { .dot_limit = 0,
252 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800253 },
Keith Packarde4b36692009-06-05 19:22:17 -0700254};
255
256static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700257 .dot = { .min = 80000, .max = 224000 },
258 .vco = { .min = 1750000, .max = 3500000 },
259 .n = { .min = 1, .max = 3 },
260 .m = { .min = 104, .max = 138 },
261 .m1 = { .min = 17, .max = 23 },
262 .m2 = { .min = 5, .max = 11 },
263 .p = { .min = 14, .max = 42 },
264 .p1 = { .min = 2, .max = 6 },
265 .p2 = { .dot_limit = 0,
266 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800267 },
Keith Packarde4b36692009-06-05 19:22:17 -0700268};
269
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500270static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400271 .dot = { .min = 20000, .max = 400000},
272 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400274 .n = { .min = 3, .max = 6 },
275 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700276 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .m1 = { .min = 0, .max = 0 },
278 .m2 = { .min = 0, .max = 254 },
279 .p = { .min = 5, .max = 80 },
280 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700281 .p2 = { .dot_limit = 200000,
282 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700283};
284
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500285static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400286 .dot = { .min = 20000, .max = 400000 },
287 .vco = { .min = 1700000, .max = 3500000 },
288 .n = { .min = 3, .max = 6 },
289 .m = { .min = 2, .max = 256 },
290 .m1 = { .min = 0, .max = 0 },
291 .m2 = { .min = 0, .max = 254 },
292 .p = { .min = 7, .max = 112 },
293 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700294 .p2 = { .dot_limit = 112000,
295 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700296};
297
Eric Anholt273e27c2011-03-30 13:01:10 -0700298/* Ironlake / Sandybridge
299 *
300 * We calculate clock using (register_value + 2) for N/M1/M2, so here
301 * the range value for them is (actual_value - 2).
302 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800303static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700304 .dot = { .min = 25000, .max = 350000 },
305 .vco = { .min = 1760000, .max = 3510000 },
306 .n = { .min = 1, .max = 5 },
307 .m = { .min = 79, .max = 127 },
308 .m1 = { .min = 12, .max = 22 },
309 .m2 = { .min = 5, .max = 9 },
310 .p = { .min = 5, .max = 80 },
311 .p1 = { .min = 1, .max = 8 },
312 .p2 = { .dot_limit = 225000,
313 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700314};
315
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800316static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700317 .dot = { .min = 25000, .max = 350000 },
318 .vco = { .min = 1760000, .max = 3510000 },
319 .n = { .min = 1, .max = 3 },
320 .m = { .min = 79, .max = 118 },
321 .m1 = { .min = 12, .max = 22 },
322 .m2 = { .min = 5, .max = 9 },
323 .p = { .min = 28, .max = 112 },
324 .p1 = { .min = 2, .max = 8 },
325 .p2 = { .dot_limit = 225000,
326 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800327};
328
329static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 25000, .max = 350000 },
331 .vco = { .min = 1760000, .max = 3510000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 79, .max = 127 },
334 .m1 = { .min = 12, .max = 22 },
335 .m2 = { .min = 5, .max = 9 },
336 .p = { .min = 14, .max = 56 },
337 .p1 = { .min = 2, .max = 8 },
338 .p2 = { .dot_limit = 225000,
339 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800340};
341
Eric Anholt273e27c2011-03-30 13:01:10 -0700342/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800343static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .dot = { .min = 25000, .max = 350000 },
345 .vco = { .min = 1760000, .max = 3510000 },
346 .n = { .min = 1, .max = 2 },
347 .m = { .min = 79, .max = 126 },
348 .m1 = { .min = 12, .max = 22 },
349 .m2 = { .min = 5, .max = 9 },
350 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400351 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700352 .p2 = { .dot_limit = 225000,
353 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800354};
355
356static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700357 .dot = { .min = 25000, .max = 350000 },
358 .vco = { .min = 1760000, .max = 3510000 },
359 .n = { .min = 1, .max = 3 },
360 .m = { .min = 79, .max = 126 },
361 .m1 = { .min = 12, .max = 22 },
362 .m2 = { .min = 5, .max = 9 },
363 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700365 .p2 = { .dot_limit = 225000,
366 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800367};
368
Ville Syrjälädc730512013-09-24 21:26:30 +0300369static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300370 /*
371 * These are the data rate limits (measured in fast clocks)
372 * since those are the strictest limits we have. The fast
373 * clock and actual rate limits are more relaxed, so checking
374 * them would make no difference.
375 */
376 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200377 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700378 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700379 .m1 = { .min = 2, .max = 3 },
380 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300381 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300382 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700383};
384
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300385static const intel_limit_t intel_limits_chv = {
386 /*
387 * These are the data rate limits (measured in fast clocks)
388 * since those are the strictest limits we have. The fast
389 * clock and actual rate limits are more relaxed, so checking
390 * them would make no difference.
391 */
392 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200393 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300394 .n = { .min = 1, .max = 1 },
395 .m1 = { .min = 2, .max = 2 },
396 .m2 = { .min = 24 << 22, .max = 175 << 22 },
397 .p1 = { .min = 2, .max = 4 },
398 .p2 = { .p2_slow = 1, .p2_fast = 14 },
399};
400
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200401static const intel_limit_t intel_limits_bxt = {
402 /* FIXME: find real dot limits */
403 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530404 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200405 .n = { .min = 1, .max = 1 },
406 .m1 = { .min = 2, .max = 2 },
407 /* FIXME: find real m2 limits */
408 .m2 = { .min = 2 << 22, .max = 255 << 22 },
409 .p1 = { .min = 2, .max = 4 },
410 .p2 = { .p2_slow = 1, .p2_fast = 20 },
411};
412
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200413static bool
414needs_modeset(struct drm_crtc_state *state)
415{
416 return state->mode_changed || state->active_changed;
417}
418
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300419/**
420 * Returns whether any output on the specified pipe is of the specified type
421 */
Damien Lespiau40935612014-10-29 11:16:59 +0000422bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300423{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300424 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300425 struct intel_encoder *encoder;
426
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300427 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300428 if (encoder->type == type)
429 return true;
430
431 return false;
432}
433
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200434/**
435 * Returns whether any output on the specified pipe will have the specified
436 * type after a staged modeset is complete, i.e., the same as
437 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
438 * encoder->crtc.
439 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200440static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
441 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200442{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200443 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300444 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200445 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200446 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200447 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200448
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300449 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200450 if (connector_state->crtc != crtc_state->base.crtc)
451 continue;
452
453 num_connectors++;
454
455 encoder = to_intel_encoder(connector_state->best_encoder);
456 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200457 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200458 }
459
460 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200461
462 return false;
463}
464
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200465static const intel_limit_t *
466intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800467{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200468 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800469 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800470
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200471 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100472 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000473 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800474 limit = &intel_limits_ironlake_dual_lvds_100m;
475 else
476 limit = &intel_limits_ironlake_dual_lvds;
477 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000478 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800479 limit = &intel_limits_ironlake_single_lvds_100m;
480 else
481 limit = &intel_limits_ironlake_single_lvds;
482 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200483 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800484 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800485
486 return limit;
487}
488
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200489static const intel_limit_t *
490intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800491{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200492 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800493 const intel_limit_t *limit;
494
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200495 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100496 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700497 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800498 else
Keith Packarde4b36692009-06-05 19:22:17 -0700499 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200500 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
501 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700502 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200503 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700504 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800505 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700506 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800507
508 return limit;
509}
510
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200511static const intel_limit_t *
512intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800513{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200514 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800515 const intel_limit_t *limit;
516
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200517 if (IS_BROXTON(dev))
518 limit = &intel_limits_bxt;
519 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200520 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800521 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200522 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500523 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200524 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500525 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800526 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500527 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300528 } else if (IS_CHERRYVIEW(dev)) {
529 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700530 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300531 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100532 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200533 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100534 limit = &intel_limits_i9xx_lvds;
535 else
536 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800537 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200538 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700539 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200540 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700541 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200542 else
543 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800544 }
545 return limit;
546}
547
Imre Deakdccbea32015-06-22 23:35:51 +0300548/*
549 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
550 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
551 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
552 * The helpers' return value is the rate of the clock that is fed to the
553 * display engine's pipe which can be the above fast dot clock rate or a
554 * divided-down version of it.
555 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500556/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300557static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800558{
Shaohua Li21778322009-02-23 15:19:16 +0800559 clock->m = clock->m2 + 2;
560 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200561 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300562 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300563 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
564 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300565
566 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800567}
568
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200569static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
570{
571 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
572}
573
Imre Deakdccbea32015-06-22 23:35:51 +0300574static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800575{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200576 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800577 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200578 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300579 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300580 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
581 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300582
583 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800584}
585
Imre Deakdccbea32015-06-22 23:35:51 +0300586static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300587{
588 clock->m = clock->m1 * clock->m2;
589 clock->p = clock->p1 * clock->p2;
590 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300591 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300592 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
593 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300594
595 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300596}
597
Imre Deakdccbea32015-06-22 23:35:51 +0300598int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300599{
600 clock->m = clock->m1 * clock->m2;
601 clock->p = clock->p1 * clock->p2;
602 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300603 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300604 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
605 clock->n << 22);
606 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300607
608 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300609}
610
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800611#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800612/**
613 * Returns whether the given set of divisors are valid for a given refclk with
614 * the given connectors.
615 */
616
Chris Wilson1b894b52010-12-14 20:04:54 +0000617static bool intel_PLL_is_valid(struct drm_device *dev,
618 const intel_limit_t *limit,
619 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800620{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300621 if (clock->n < limit->n.min || limit->n.max < clock->n)
622 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800623 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400624 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800625 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400626 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800627 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400628 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300629
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200630 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300631 if (clock->m1 <= clock->m2)
632 INTELPllInvalid("m1 <= m2\n");
633
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200634 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300635 if (clock->p < limit->p.min || limit->p.max < clock->p)
636 INTELPllInvalid("p out of range\n");
637 if (clock->m < limit->m.min || limit->m.max < clock->m)
638 INTELPllInvalid("m out of range\n");
639 }
640
Jesse Barnes79e53942008-11-07 14:24:08 -0800641 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400642 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800643 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
644 * connector, etc., rather than just a single range.
645 */
646 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400647 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800648
649 return true;
650}
651
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300652static int
653i9xx_select_p2_div(const intel_limit_t *limit,
654 const struct intel_crtc_state *crtc_state,
655 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800656{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300657 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800658
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200659 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800660 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100661 * For LVDS just rely on its current settings for dual-channel.
662 * We haven't figured out how to reliably set up different
663 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800664 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100665 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300666 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800667 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300668 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800669 } else {
670 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300671 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800672 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300673 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800674 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300675}
676
677static bool
678i9xx_find_best_dpll(const intel_limit_t *limit,
679 struct intel_crtc_state *crtc_state,
680 int target, int refclk, intel_clock_t *match_clock,
681 intel_clock_t *best_clock)
682{
683 struct drm_device *dev = crtc_state->base.crtc->dev;
684 intel_clock_t clock;
685 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800686
Akshay Joshi0206e352011-08-16 15:34:10 -0400687 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800688
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300689 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
690
Zhao Yakui42158662009-11-20 11:24:18 +0800691 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
692 clock.m1++) {
693 for (clock.m2 = limit->m2.min;
694 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200695 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800696 break;
697 for (clock.n = limit->n.min;
698 clock.n <= limit->n.max; clock.n++) {
699 for (clock.p1 = limit->p1.min;
700 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800701 int this_err;
702
Imre Deakdccbea32015-06-22 23:35:51 +0300703 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000704 if (!intel_PLL_is_valid(dev, limit,
705 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800706 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800707 if (match_clock &&
708 clock.p != match_clock->p)
709 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800710
711 this_err = abs(clock.dot - target);
712 if (this_err < err) {
713 *best_clock = clock;
714 err = this_err;
715 }
716 }
717 }
718 }
719 }
720
721 return (err != target);
722}
723
Ma Lingd4906092009-03-18 20:13:27 +0800724static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200725pnv_find_best_dpll(const intel_limit_t *limit,
726 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200727 int target, int refclk, intel_clock_t *match_clock,
728 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200729{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300730 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200731 intel_clock_t clock;
732 int err = target;
733
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200734 memset(best_clock, 0, sizeof(*best_clock));
735
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300736 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
737
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200738 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
739 clock.m1++) {
740 for (clock.m2 = limit->m2.min;
741 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200742 for (clock.n = limit->n.min;
743 clock.n <= limit->n.max; clock.n++) {
744 for (clock.p1 = limit->p1.min;
745 clock.p1 <= limit->p1.max; clock.p1++) {
746 int this_err;
747
Imre Deakdccbea32015-06-22 23:35:51 +0300748 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800749 if (!intel_PLL_is_valid(dev, limit,
750 &clock))
751 continue;
752 if (match_clock &&
753 clock.p != match_clock->p)
754 continue;
755
756 this_err = abs(clock.dot - target);
757 if (this_err < err) {
758 *best_clock = clock;
759 err = this_err;
760 }
761 }
762 }
763 }
764 }
765
766 return (err != target);
767}
768
Ma Lingd4906092009-03-18 20:13:27 +0800769static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200770g4x_find_best_dpll(const intel_limit_t *limit,
771 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200772 int target, int refclk, intel_clock_t *match_clock,
773 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800774{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300775 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800776 intel_clock_t clock;
777 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300778 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400779 /* approximately equals target * 0.00585 */
780 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800781
782 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300783
784 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
785
Ma Lingd4906092009-03-18 20:13:27 +0800786 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200787 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800788 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200789 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800790 for (clock.m1 = limit->m1.max;
791 clock.m1 >= limit->m1.min; clock.m1--) {
792 for (clock.m2 = limit->m2.max;
793 clock.m2 >= limit->m2.min; clock.m2--) {
794 for (clock.p1 = limit->p1.max;
795 clock.p1 >= limit->p1.min; clock.p1--) {
796 int this_err;
797
Imre Deakdccbea32015-06-22 23:35:51 +0300798 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000799 if (!intel_PLL_is_valid(dev, limit,
800 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800801 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000802
803 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800804 if (this_err < err_most) {
805 *best_clock = clock;
806 err_most = this_err;
807 max_n = clock.n;
808 found = true;
809 }
810 }
811 }
812 }
813 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800814 return found;
815}
Ma Lingd4906092009-03-18 20:13:27 +0800816
Imre Deakd5dd62b2015-03-17 11:40:03 +0200817/*
818 * Check if the calculated PLL configuration is more optimal compared to the
819 * best configuration and error found so far. Return the calculated error.
820 */
821static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
822 const intel_clock_t *calculated_clock,
823 const intel_clock_t *best_clock,
824 unsigned int best_error_ppm,
825 unsigned int *error_ppm)
826{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200827 /*
828 * For CHV ignore the error and consider only the P value.
829 * Prefer a bigger P value based on HW requirements.
830 */
831 if (IS_CHERRYVIEW(dev)) {
832 *error_ppm = 0;
833
834 return calculated_clock->p > best_clock->p;
835 }
836
Imre Deak24be4e42015-03-17 11:40:04 +0200837 if (WARN_ON_ONCE(!target_freq))
838 return false;
839
Imre Deakd5dd62b2015-03-17 11:40:03 +0200840 *error_ppm = div_u64(1000000ULL *
841 abs(target_freq - calculated_clock->dot),
842 target_freq);
843 /*
844 * Prefer a better P value over a better (smaller) error if the error
845 * is small. Ensure this preference for future configurations too by
846 * setting the error to 0.
847 */
848 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
849 *error_ppm = 0;
850
851 return true;
852 }
853
854 return *error_ppm + 10 < best_error_ppm;
855}
856
Zhenyu Wang2c072452009-06-05 15:38:42 +0800857static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200858vlv_find_best_dpll(const intel_limit_t *limit,
859 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200860 int target, int refclk, intel_clock_t *match_clock,
861 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700862{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200863 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300864 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300865 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300866 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300867 /* min update 19.2 MHz */
868 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300869 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700870
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300871 target *= 5; /* fast clock */
872
873 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700874
875 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300876 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300877 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300878 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300879 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300880 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700881 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300882 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200883 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300884
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300885 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
886 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300887
Imre Deakdccbea32015-06-22 23:35:51 +0300888 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300889
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300890 if (!intel_PLL_is_valid(dev, limit,
891 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300892 continue;
893
Imre Deakd5dd62b2015-03-17 11:40:03 +0200894 if (!vlv_PLL_is_optimal(dev, target,
895 &clock,
896 best_clock,
897 bestppm, &ppm))
898 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300899
Imre Deakd5dd62b2015-03-17 11:40:03 +0200900 *best_clock = clock;
901 bestppm = ppm;
902 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700903 }
904 }
905 }
906 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700907
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300908 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700909}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700910
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300911static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200912chv_find_best_dpll(const intel_limit_t *limit,
913 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300914 int target, int refclk, intel_clock_t *match_clock,
915 intel_clock_t *best_clock)
916{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200917 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300918 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200919 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300920 intel_clock_t clock;
921 uint64_t m2;
922 int found = false;
923
924 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200925 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300926
927 /*
928 * Based on hardware doc, the n always set to 1, and m1 always
929 * set to 2. If requires to support 200Mhz refclk, we need to
930 * revisit this because n may not 1 anymore.
931 */
932 clock.n = 1, clock.m1 = 2;
933 target *= 5; /* fast clock */
934
935 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
936 for (clock.p2 = limit->p2.p2_fast;
937 clock.p2 >= limit->p2.p2_slow;
938 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200939 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300940
941 clock.p = clock.p1 * clock.p2;
942
943 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
944 clock.n) << 22, refclk * clock.m1);
945
946 if (m2 > INT_MAX/clock.m1)
947 continue;
948
949 clock.m2 = m2;
950
Imre Deakdccbea32015-06-22 23:35:51 +0300951 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300952
953 if (!intel_PLL_is_valid(dev, limit, &clock))
954 continue;
955
Imre Deak9ca3ba02015-03-17 11:40:05 +0200956 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
957 best_error_ppm, &error_ppm))
958 continue;
959
960 *best_clock = clock;
961 best_error_ppm = error_ppm;
962 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300963 }
964 }
965
966 return found;
967}
968
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200969bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
970 intel_clock_t *best_clock)
971{
972 int refclk = i9xx_get_refclk(crtc_state, 0);
973
974 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
975 target_clock, refclk, NULL, best_clock);
976}
977
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300978bool intel_crtc_active(struct drm_crtc *crtc)
979{
980 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
981
982 /* Be paranoid as we can arrive here with only partial
983 * state retrieved from the hardware during setup.
984 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100985 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300986 * as Haswell has gained clock readout/fastboot support.
987 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000988 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300989 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700990 *
991 * FIXME: The intel_crtc->active here should be switched to
992 * crtc->state->active once we have proper CRTC states wired up
993 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300994 */
Matt Roperc3d1f432015-03-09 10:19:23 -0700995 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200996 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300997}
998
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200999enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1000 enum pipe pipe)
1001{
1002 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1003 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1004
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001005 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001006}
1007
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001008static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1009{
1010 struct drm_i915_private *dev_priv = dev->dev_private;
1011 u32 reg = PIPEDSL(pipe);
1012 u32 line1, line2;
1013 u32 line_mask;
1014
1015 if (IS_GEN2(dev))
1016 line_mask = DSL_LINEMASK_GEN2;
1017 else
1018 line_mask = DSL_LINEMASK_GEN3;
1019
1020 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001021 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001022 line2 = I915_READ(reg) & line_mask;
1023
1024 return line1 == line2;
1025}
1026
Keith Packardab7ad7f2010-10-03 00:33:06 -07001027/*
1028 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001029 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001030 *
1031 * After disabling a pipe, we can't wait for vblank in the usual way,
1032 * spinning on the vblank interrupt status bit, since we won't actually
1033 * see an interrupt when the pipe is disabled.
1034 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001035 * On Gen4 and above:
1036 * wait for the pipe register state bit to turn off
1037 *
1038 * Otherwise:
1039 * wait for the display line value to settle (it usually
1040 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001041 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001042 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001043static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001044{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001045 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001046 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001047 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001048 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001049
Keith Packardab7ad7f2010-10-03 00:33:06 -07001050 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001051 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001052
Keith Packardab7ad7f2010-10-03 00:33:06 -07001053 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001054 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1055 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001056 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001057 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001058 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001059 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001060 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001061 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001062}
1063
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001064/*
1065 * ibx_digital_port_connected - is the specified port connected?
1066 * @dev_priv: i915 private structure
1067 * @port: the port to test
1068 *
1069 * Returns true if @port is connected, false otherwise.
1070 */
1071bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1072 struct intel_digital_port *port)
1073{
1074 u32 bit;
1075
Damien Lespiauc36346e2012-12-13 16:09:03 +00001076 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001077 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001078 case PORT_B:
1079 bit = SDE_PORTB_HOTPLUG;
1080 break;
1081 case PORT_C:
1082 bit = SDE_PORTC_HOTPLUG;
1083 break;
1084 case PORT_D:
1085 bit = SDE_PORTD_HOTPLUG;
1086 break;
1087 default:
1088 return true;
1089 }
1090 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001091 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001092 case PORT_B:
1093 bit = SDE_PORTB_HOTPLUG_CPT;
1094 break;
1095 case PORT_C:
1096 bit = SDE_PORTC_HOTPLUG_CPT;
1097 break;
1098 case PORT_D:
1099 bit = SDE_PORTD_HOTPLUG_CPT;
1100 break;
1101 default:
1102 return true;
1103 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001104 }
1105
1106 return I915_READ(SDEISR) & bit;
1107}
1108
Jesse Barnesb24e7172011-01-04 15:09:30 -08001109static const char *state_string(bool enabled)
1110{
1111 return enabled ? "on" : "off";
1112}
1113
1114/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001115void assert_pll(struct drm_i915_private *dev_priv,
1116 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001117{
1118 int reg;
1119 u32 val;
1120 bool cur_state;
1121
1122 reg = DPLL(pipe);
1123 val = I915_READ(reg);
1124 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001125 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001126 "PLL state assertion failure (expected %s, current %s)\n",
1127 state_string(state), state_string(cur_state));
1128}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001129
Jani Nikula23538ef2013-08-27 15:12:22 +03001130/* XXX: the dsi pll is shared between MIPI DSI ports */
1131static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1132{
1133 u32 val;
1134 bool cur_state;
1135
Ville Syrjäläa5805162015-05-26 20:42:30 +03001136 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001137 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001138 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001139
1140 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001141 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001142 "DSI PLL state assertion failure (expected %s, current %s)\n",
1143 state_string(state), state_string(cur_state));
1144}
1145#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1146#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1147
Daniel Vetter55607e82013-06-16 21:42:39 +02001148struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001149intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001150{
Daniel Vettere2b78262013-06-07 23:10:03 +02001151 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1152
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001153 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001154 return NULL;
1155
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001156 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001157}
1158
Jesse Barnesb24e7172011-01-04 15:09:30 -08001159/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001160void assert_shared_dpll(struct drm_i915_private *dev_priv,
1161 struct intel_shared_dpll *pll,
1162 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001163{
Jesse Barnes040484a2011-01-03 12:14:26 -08001164 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001165 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001166
Chris Wilson92b27b02012-05-20 18:10:50 +01001167 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001168 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001169 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001170
Daniel Vetter53589012013-06-05 13:34:16 +02001171 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001172 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001173 "%s assertion failure (expected %s, current %s)\n",
1174 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001175}
Jesse Barnes040484a2011-01-03 12:14:26 -08001176
1177static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1178 enum pipe pipe, bool state)
1179{
1180 int reg;
1181 u32 val;
1182 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001183 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1184 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001185
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001186 if (HAS_DDI(dev_priv->dev)) {
1187 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001188 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001189 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001190 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001191 } else {
1192 reg = FDI_TX_CTL(pipe);
1193 val = I915_READ(reg);
1194 cur_state = !!(val & FDI_TX_ENABLE);
1195 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001196 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001197 "FDI TX state assertion failure (expected %s, current %s)\n",
1198 state_string(state), state_string(cur_state));
1199}
1200#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1201#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1202
1203static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1204 enum pipe pipe, bool state)
1205{
1206 int reg;
1207 u32 val;
1208 bool cur_state;
1209
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001210 reg = FDI_RX_CTL(pipe);
1211 val = I915_READ(reg);
1212 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001213 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001214 "FDI RX state assertion failure (expected %s, current %s)\n",
1215 state_string(state), state_string(cur_state));
1216}
1217#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1218#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1219
1220static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1221 enum pipe pipe)
1222{
1223 int reg;
1224 u32 val;
1225
1226 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001227 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001228 return;
1229
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001230 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001231 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001232 return;
1233
Jesse Barnes040484a2011-01-03 12:14:26 -08001234 reg = FDI_TX_CTL(pipe);
1235 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001236 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001237}
1238
Daniel Vetter55607e82013-06-16 21:42:39 +02001239void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1240 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001241{
1242 int reg;
1243 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001244 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001245
1246 reg = FDI_RX_CTL(pipe);
1247 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001248 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001249 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001250 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1251 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001252}
1253
Daniel Vetterb680c372014-09-19 18:27:27 +02001254void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1255 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001256{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001257 struct drm_device *dev = dev_priv->dev;
1258 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001259 u32 val;
1260 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001261 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001262
Jani Nikulabedd4db2014-08-22 15:04:13 +03001263 if (WARN_ON(HAS_DDI(dev)))
1264 return;
1265
1266 if (HAS_PCH_SPLIT(dev)) {
1267 u32 port_sel;
1268
Jesse Barnesea0760c2011-01-04 15:09:32 -08001269 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001270 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1271
1272 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1273 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1274 panel_pipe = PIPE_B;
1275 /* XXX: else fix for eDP */
1276 } else if (IS_VALLEYVIEW(dev)) {
1277 /* presumably write lock depends on pipe, not port select */
1278 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1279 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001280 } else {
1281 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001282 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1283 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001284 }
1285
1286 val = I915_READ(pp_reg);
1287 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001288 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001289 locked = false;
1290
Rob Clarke2c719b2014-12-15 13:56:32 -05001291 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001292 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001293 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001294}
1295
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001296static void assert_cursor(struct drm_i915_private *dev_priv,
1297 enum pipe pipe, bool state)
1298{
1299 struct drm_device *dev = dev_priv->dev;
1300 bool cur_state;
1301
Paulo Zanonid9d82082014-02-27 16:30:56 -03001302 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001303 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001304 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001305 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001306
Rob Clarke2c719b2014-12-15 13:56:32 -05001307 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001308 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1309 pipe_name(pipe), state_string(state), state_string(cur_state));
1310}
1311#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1312#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1313
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001314void assert_pipe(struct drm_i915_private *dev_priv,
1315 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001316{
1317 int reg;
1318 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001319 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001320 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1321 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001322
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001323 /* if we need the pipe quirk it must be always on */
1324 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1325 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001326 state = true;
1327
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001328 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001329 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001330 cur_state = false;
1331 } else {
1332 reg = PIPECONF(cpu_transcoder);
1333 val = I915_READ(reg);
1334 cur_state = !!(val & PIPECONF_ENABLE);
1335 }
1336
Rob Clarke2c719b2014-12-15 13:56:32 -05001337 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001338 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001339 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001340}
1341
Chris Wilson931872f2012-01-16 23:01:13 +00001342static void assert_plane(struct drm_i915_private *dev_priv,
1343 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001344{
1345 int reg;
1346 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001347 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001348
1349 reg = DSPCNTR(plane);
1350 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001351 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001352 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001353 "plane %c assertion failure (expected %s, current %s)\n",
1354 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001355}
1356
Chris Wilson931872f2012-01-16 23:01:13 +00001357#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1358#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1359
Jesse Barnesb24e7172011-01-04 15:09:30 -08001360static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1361 enum pipe pipe)
1362{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001363 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001364 int reg, i;
1365 u32 val;
1366 int cur_pipe;
1367
Ville Syrjälä653e1022013-06-04 13:49:05 +03001368 /* Primary planes are fixed to pipes on gen4+ */
1369 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001370 reg = DSPCNTR(pipe);
1371 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001372 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001373 "plane %c assertion failure, should be disabled but not\n",
1374 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001375 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001376 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001377
Jesse Barnesb24e7172011-01-04 15:09:30 -08001378 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001379 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001380 reg = DSPCNTR(i);
1381 val = I915_READ(reg);
1382 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1383 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001384 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001385 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1386 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001387 }
1388}
1389
Jesse Barnes19332d72013-03-28 09:55:38 -07001390static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1391 enum pipe pipe)
1392{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001393 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001394 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001395 u32 val;
1396
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001397 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001398 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001399 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001400 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001401 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1402 sprite, pipe_name(pipe));
1403 }
1404 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001405 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001406 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001407 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001408 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001409 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001410 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001411 }
1412 } else if (INTEL_INFO(dev)->gen >= 7) {
1413 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001414 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001415 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001416 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001417 plane_name(pipe), pipe_name(pipe));
1418 } else if (INTEL_INFO(dev)->gen >= 5) {
1419 reg = DVSCNTR(pipe);
1420 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001421 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001422 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1423 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001424 }
1425}
1426
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001427static void assert_vblank_disabled(struct drm_crtc *crtc)
1428{
Rob Clarke2c719b2014-12-15 13:56:32 -05001429 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001430 drm_crtc_vblank_put(crtc);
1431}
1432
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001433static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001434{
1435 u32 val;
1436 bool enabled;
1437
Rob Clarke2c719b2014-12-15 13:56:32 -05001438 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001439
Jesse Barnes92f25842011-01-04 15:09:34 -08001440 val = I915_READ(PCH_DREF_CONTROL);
1441 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1442 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001443 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001444}
1445
Daniel Vetterab9412b2013-05-03 11:49:46 +02001446static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1447 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001448{
1449 int reg;
1450 u32 val;
1451 bool enabled;
1452
Daniel Vetterab9412b2013-05-03 11:49:46 +02001453 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001454 val = I915_READ(reg);
1455 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001456 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001457 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1458 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001459}
1460
Keith Packard4e634382011-08-06 10:39:45 -07001461static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1462 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001463{
1464 if ((val & DP_PORT_EN) == 0)
1465 return false;
1466
1467 if (HAS_PCH_CPT(dev_priv->dev)) {
1468 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1469 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1470 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1471 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001472 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1473 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1474 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001475 } else {
1476 if ((val & DP_PIPE_MASK) != (pipe << 30))
1477 return false;
1478 }
1479 return true;
1480}
1481
Keith Packard1519b992011-08-06 10:35:34 -07001482static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1483 enum pipe pipe, u32 val)
1484{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001485 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001486 return false;
1487
1488 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001489 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001490 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001491 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1492 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1493 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001494 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001495 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001496 return false;
1497 }
1498 return true;
1499}
1500
1501static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1502 enum pipe pipe, u32 val)
1503{
1504 if ((val & LVDS_PORT_EN) == 0)
1505 return false;
1506
1507 if (HAS_PCH_CPT(dev_priv->dev)) {
1508 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1509 return false;
1510 } else {
1511 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1512 return false;
1513 }
1514 return true;
1515}
1516
1517static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1518 enum pipe pipe, u32 val)
1519{
1520 if ((val & ADPA_DAC_ENABLE) == 0)
1521 return false;
1522 if (HAS_PCH_CPT(dev_priv->dev)) {
1523 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1524 return false;
1525 } else {
1526 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1527 return false;
1528 }
1529 return true;
1530}
1531
Jesse Barnes291906f2011-02-02 12:28:03 -08001532static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001533 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001534{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001535 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001536 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001537 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001538 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001539
Rob Clarke2c719b2014-12-15 13:56:32 -05001540 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001541 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001542 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001543}
1544
1545static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1546 enum pipe pipe, int reg)
1547{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001548 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001549 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001550 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001551 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001552
Rob Clarke2c719b2014-12-15 13:56:32 -05001553 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001554 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001555 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001556}
1557
1558static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1559 enum pipe pipe)
1560{
1561 int reg;
1562 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001563
Keith Packardf0575e92011-07-25 22:12:43 -07001564 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1565 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1566 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001567
1568 reg = PCH_ADPA;
1569 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001570 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001571 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001572 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001573
1574 reg = PCH_LVDS;
1575 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001576 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001577 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001578 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001579
Paulo Zanonie2debe92013-02-18 19:00:27 -03001580 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1581 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1582 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001583}
1584
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001585static void intel_init_dpio(struct drm_device *dev)
1586{
1587 struct drm_i915_private *dev_priv = dev->dev_private;
1588
1589 if (!IS_VALLEYVIEW(dev))
1590 return;
1591
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001592 /*
1593 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1594 * CHV x1 PHY (DP/HDMI D)
1595 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1596 */
1597 if (IS_CHERRYVIEW(dev)) {
1598 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1599 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1600 } else {
1601 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1602 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001603}
1604
Ville Syrjäläd288f652014-10-28 13:20:22 +02001605static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001606 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001607{
Daniel Vetter426115c2013-07-11 22:13:42 +02001608 struct drm_device *dev = crtc->base.dev;
1609 struct drm_i915_private *dev_priv = dev->dev_private;
1610 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001611 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001612
Daniel Vetter426115c2013-07-11 22:13:42 +02001613 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001614
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001615 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001616 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1617
1618 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001619 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001620 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001621
Daniel Vetter426115c2013-07-11 22:13:42 +02001622 I915_WRITE(reg, dpll);
1623 POSTING_READ(reg);
1624 udelay(150);
1625
1626 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1627 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1628
Ville Syrjäläd288f652014-10-28 13:20:22 +02001629 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001630 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001631
1632 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001633 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001634 POSTING_READ(reg);
1635 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001636 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001637 POSTING_READ(reg);
1638 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001639 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001640 POSTING_READ(reg);
1641 udelay(150); /* wait for warmup */
1642}
1643
Ville Syrjäläd288f652014-10-28 13:20:22 +02001644static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001645 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001646{
1647 struct drm_device *dev = crtc->base.dev;
1648 struct drm_i915_private *dev_priv = dev->dev_private;
1649 int pipe = crtc->pipe;
1650 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001651 u32 tmp;
1652
1653 assert_pipe_disabled(dev_priv, crtc->pipe);
1654
1655 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1656
Ville Syrjäläa5805162015-05-26 20:42:30 +03001657 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001658
1659 /* Enable back the 10bit clock to display controller */
1660 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1661 tmp |= DPIO_DCLKP_EN;
1662 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1663
Ville Syrjälä54433e92015-05-26 20:42:31 +03001664 mutex_unlock(&dev_priv->sb_lock);
1665
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001666 /*
1667 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1668 */
1669 udelay(1);
1670
1671 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001672 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001673
1674 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001675 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001676 DRM_ERROR("PLL %d failed to lock\n", pipe);
1677
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001678 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001679 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001680 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001681}
1682
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001683static int intel_num_dvo_pipes(struct drm_device *dev)
1684{
1685 struct intel_crtc *crtc;
1686 int count = 0;
1687
1688 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001689 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001690 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001691
1692 return count;
1693}
1694
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001695static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001696{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001697 struct drm_device *dev = crtc->base.dev;
1698 struct drm_i915_private *dev_priv = dev->dev_private;
1699 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001700 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001701
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001702 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001703
1704 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001705 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001706
1707 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001708 if (IS_MOBILE(dev) && !IS_I830(dev))
1709 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001710
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001711 /* Enable DVO 2x clock on both PLLs if necessary */
1712 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1713 /*
1714 * It appears to be important that we don't enable this
1715 * for the current pipe before otherwise configuring the
1716 * PLL. No idea how this should be handled if multiple
1717 * DVO outputs are enabled simultaneosly.
1718 */
1719 dpll |= DPLL_DVO_2X_MODE;
1720 I915_WRITE(DPLL(!crtc->pipe),
1721 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1722 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001723
1724 /* Wait for the clocks to stabilize. */
1725 POSTING_READ(reg);
1726 udelay(150);
1727
1728 if (INTEL_INFO(dev)->gen >= 4) {
1729 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001730 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001731 } else {
1732 /* The pixel multiplier can only be updated once the
1733 * DPLL is enabled and the clocks are stable.
1734 *
1735 * So write it again.
1736 */
1737 I915_WRITE(reg, dpll);
1738 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001739
1740 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001741 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001742 POSTING_READ(reg);
1743 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001744 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001745 POSTING_READ(reg);
1746 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001747 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001748 POSTING_READ(reg);
1749 udelay(150); /* wait for warmup */
1750}
1751
1752/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001753 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001754 * @dev_priv: i915 private structure
1755 * @pipe: pipe PLL to disable
1756 *
1757 * Disable the PLL for @pipe, making sure the pipe is off first.
1758 *
1759 * Note! This is for pre-ILK only.
1760 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001761static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001762{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001763 struct drm_device *dev = crtc->base.dev;
1764 struct drm_i915_private *dev_priv = dev->dev_private;
1765 enum pipe pipe = crtc->pipe;
1766
1767 /* Disable DVO 2x clock on both PLLs if necessary */
1768 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001769 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001770 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001771 I915_WRITE(DPLL(PIPE_B),
1772 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1773 I915_WRITE(DPLL(PIPE_A),
1774 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1775 }
1776
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001777 /* Don't disable pipe or pipe PLLs if needed */
1778 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1779 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001780 return;
1781
1782 /* Make sure the pipe isn't still relying on us */
1783 assert_pipe_disabled(dev_priv, pipe);
1784
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001785 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001786 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001787}
1788
Jesse Barnesf6071162013-10-01 10:41:38 -07001789static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1790{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001791 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001792
1793 /* Make sure the pipe isn't still relying on us */
1794 assert_pipe_disabled(dev_priv, pipe);
1795
Imre Deake5cbfbf2014-01-09 17:08:16 +02001796 /*
1797 * Leave integrated clock source and reference clock enabled for pipe B.
1798 * The latter is needed for VGA hotplug / manual detection.
1799 */
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001800 val = DPLL_VGA_MODE_DIS;
Jesse Barnesf6071162013-10-01 10:41:38 -07001801 if (pipe == PIPE_B)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001802 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001803 I915_WRITE(DPLL(pipe), val);
1804 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001805
1806}
1807
1808static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1809{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001810 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001811 u32 val;
1812
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001813 /* Make sure the pipe isn't still relying on us */
1814 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001815
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001816 /* Set PLL en = 0 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001817 val = DPLL_SSC_REF_CLK_CHV |
1818 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001819 if (pipe != PIPE_A)
1820 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1821 I915_WRITE(DPLL(pipe), val);
1822 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001823
Ville Syrjäläa5805162015-05-26 20:42:30 +03001824 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001825
1826 /* Disable 10bit clock to display controller */
1827 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1828 val &= ~DPIO_DCLKP_EN;
1829 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1830
Ville Syrjälä61407f62014-05-27 16:32:55 +03001831 /* disable left/right clock distribution */
1832 if (pipe != PIPE_B) {
1833 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1834 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1835 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1836 } else {
1837 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1838 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1839 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1840 }
1841
Ville Syrjäläa5805162015-05-26 20:42:30 +03001842 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001843}
1844
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001845void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001846 struct intel_digital_port *dport,
1847 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001848{
1849 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001850 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001851
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001852 switch (dport->port) {
1853 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001854 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001855 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001856 break;
1857 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001858 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001859 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001860 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001861 break;
1862 case PORT_D:
1863 port_mask = DPLL_PORTD_READY_MASK;
1864 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001865 break;
1866 default:
1867 BUG();
1868 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001869
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001870 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1871 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1872 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001873}
1874
Daniel Vetterb14b1052014-04-24 23:55:13 +02001875static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1876{
1877 struct drm_device *dev = crtc->base.dev;
1878 struct drm_i915_private *dev_priv = dev->dev_private;
1879 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1880
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001881 if (WARN_ON(pll == NULL))
1882 return;
1883
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001884 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001885 if (pll->active == 0) {
1886 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1887 WARN_ON(pll->on);
1888 assert_shared_dpll_disabled(dev_priv, pll);
1889
1890 pll->mode_set(dev_priv, pll);
1891 }
1892}
1893
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001894/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001895 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001896 * @dev_priv: i915 private structure
1897 * @pipe: pipe PLL to enable
1898 *
1899 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1900 * drives the transcoder clock.
1901 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001902static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001903{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001904 struct drm_device *dev = crtc->base.dev;
1905 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001906 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001907
Daniel Vetter87a875b2013-06-05 13:34:19 +02001908 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001909 return;
1910
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001911 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001912 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001913
Damien Lespiau74dd6922014-07-29 18:06:17 +01001914 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001915 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001916 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001917
Daniel Vettercdbd2312013-06-05 13:34:03 +02001918 if (pll->active++) {
1919 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001920 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001921 return;
1922 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001923 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001924
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001925 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1926
Daniel Vetter46edb022013-06-05 13:34:12 +02001927 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001928 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001929 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001930}
1931
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001932static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001933{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001934 struct drm_device *dev = crtc->base.dev;
1935 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001936 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001937
Jesse Barnes92f25842011-01-04 15:09:34 -08001938 /* PCH only available on ILK+ */
Jesse Barnes80aa9312015-08-03 13:09:11 -07001939 if (INTEL_INFO(dev)->gen < 5)
1940 return;
1941
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001942 if (pll == NULL)
1943 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001944
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001945 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001946 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001947
Daniel Vetter46edb022013-06-05 13:34:12 +02001948 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1949 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001950 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001951
Chris Wilson48da64a2012-05-13 20:16:12 +01001952 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001953 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001954 return;
1955 }
1956
Daniel Vettere9d69442013-06-05 13:34:15 +02001957 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001958 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001959 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001960 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001961
Daniel Vetter46edb022013-06-05 13:34:12 +02001962 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001963 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001964 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001965
1966 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001967}
1968
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001969static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1970 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001971{
Daniel Vetter23670b322012-11-01 09:15:30 +01001972 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001973 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001974 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001975 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001976
1977 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001978 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001979
1980 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001981 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001982 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001983
1984 /* FDI must be feeding us bits for PCH ports */
1985 assert_fdi_tx_enabled(dev_priv, pipe);
1986 assert_fdi_rx_enabled(dev_priv, pipe);
1987
Daniel Vetter23670b322012-11-01 09:15:30 +01001988 if (HAS_PCH_CPT(dev)) {
1989 /* Workaround: Set the timing override bit before enabling the
1990 * pch transcoder. */
1991 reg = TRANS_CHICKEN2(pipe);
1992 val = I915_READ(reg);
1993 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1994 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001995 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001996
Daniel Vetterab9412b2013-05-03 11:49:46 +02001997 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001998 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001999 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07002000
2001 if (HAS_PCH_IBX(dev_priv->dev)) {
2002 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03002003 * Make the BPC in transcoder be consistent with
2004 * that in pipeconf reg. For HDMI we must use 8bpc
2005 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07002006 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002007 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03002008 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
2009 val |= PIPECONF_8BPC;
2010 else
2011 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07002012 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002013
2014 val &= ~TRANS_INTERLACE_MASK;
2015 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002016 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002017 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002018 val |= TRANS_LEGACY_INTERLACED_ILK;
2019 else
2020 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002021 else
2022 val |= TRANS_PROGRESSIVE;
2023
Jesse Barnes040484a2011-01-03 12:14:26 -08002024 I915_WRITE(reg, val | TRANS_ENABLE);
2025 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002026 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002027}
2028
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002029static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002030 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002031{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002032 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002033
2034 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002035 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002036
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002037 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002038 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002039 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002040
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002041 /* Workaround: set timing override bit. */
2042 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002043 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002044 I915_WRITE(_TRANSA_CHICKEN2, val);
2045
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002046 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002047 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002048
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002049 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2050 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002051 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002052 else
2053 val |= TRANS_PROGRESSIVE;
2054
Daniel Vetterab9412b2013-05-03 11:49:46 +02002055 I915_WRITE(LPT_TRANSCONF, val);
2056 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002057 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002058}
2059
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002060static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2061 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002062{
Daniel Vetter23670b322012-11-01 09:15:30 +01002063 struct drm_device *dev = dev_priv->dev;
2064 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002065
2066 /* FDI relies on the transcoder */
2067 assert_fdi_tx_disabled(dev_priv, pipe);
2068 assert_fdi_rx_disabled(dev_priv, pipe);
2069
Jesse Barnes291906f2011-02-02 12:28:03 -08002070 /* Ports must be off as well */
2071 assert_pch_ports_disabled(dev_priv, pipe);
2072
Daniel Vetterab9412b2013-05-03 11:49:46 +02002073 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002074 val = I915_READ(reg);
2075 val &= ~TRANS_ENABLE;
2076 I915_WRITE(reg, val);
2077 /* wait for PCH transcoder off, transcoder state */
2078 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002079 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002080
2081 if (!HAS_PCH_IBX(dev)) {
2082 /* Workaround: Clear the timing override chicken bit again. */
2083 reg = TRANS_CHICKEN2(pipe);
2084 val = I915_READ(reg);
2085 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2086 I915_WRITE(reg, val);
2087 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002088}
2089
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002090static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002091{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002092 u32 val;
2093
Daniel Vetterab9412b2013-05-03 11:49:46 +02002094 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002095 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002096 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002097 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002098 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002099 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002100
2101 /* Workaround: clear timing override bit. */
2102 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002103 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002104 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002105}
2106
2107/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002108 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002109 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002110 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002111 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002112 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002113 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002114static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002115{
Paulo Zanoni03722642014-01-17 13:51:09 -02002116 struct drm_device *dev = crtc->base.dev;
2117 struct drm_i915_private *dev_priv = dev->dev_private;
2118 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002119 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2120 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002121 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002122 int reg;
2123 u32 val;
2124
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002125 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2126
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002127 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002128 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002129 assert_sprites_disabled(dev_priv, pipe);
2130
Paulo Zanoni681e5812012-12-06 11:12:38 -02002131 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002132 pch_transcoder = TRANSCODER_A;
2133 else
2134 pch_transcoder = pipe;
2135
Jesse Barnesb24e7172011-01-04 15:09:30 -08002136 /*
2137 * A pipe without a PLL won't actually be able to drive bits from
2138 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2139 * need the check.
2140 */
Imre Deak50360402015-01-16 00:55:16 -08002141 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002142 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002143 assert_dsi_pll_enabled(dev_priv);
2144 else
2145 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002146 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002147 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002148 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002149 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002150 assert_fdi_tx_pll_enabled(dev_priv,
2151 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002152 }
2153 /* FIXME: assert CPU port conditions for SNB+ */
2154 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002155
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002156 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002157 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002158 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002159 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2160 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002161 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002162 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002163
2164 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002165 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002166}
2167
2168/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002169 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002170 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002171 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002172 * Disable the pipe of @crtc, making sure that various hardware
2173 * specific requirements are met, if applicable, e.g. plane
2174 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002175 *
2176 * Will wait until the pipe has shut down before returning.
2177 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002178static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002179{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002180 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002181 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002182 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002183 int reg;
2184 u32 val;
2185
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002186 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2187
Jesse Barnesb24e7172011-01-04 15:09:30 -08002188 /*
2189 * Make sure planes won't keep trying to pump pixels to us,
2190 * or we might hang the display.
2191 */
2192 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002193 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002194 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002195
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002196 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002197 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002198 if ((val & PIPECONF_ENABLE) == 0)
2199 return;
2200
Ville Syrjälä67adc642014-08-15 01:21:57 +03002201 /*
2202 * Double wide has implications for planes
2203 * so best keep it disabled when not needed.
2204 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002205 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002206 val &= ~PIPECONF_DOUBLE_WIDE;
2207
2208 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002209 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2210 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002211 val &= ~PIPECONF_ENABLE;
2212
2213 I915_WRITE(reg, val);
2214 if ((val & PIPECONF_ENABLE) == 0)
2215 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002216}
2217
Chris Wilson693db182013-03-05 14:52:39 +00002218static bool need_vtd_wa(struct drm_device *dev)
2219{
2220#ifdef CONFIG_INTEL_IOMMU
2221 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2222 return true;
2223#endif
2224 return false;
2225}
2226
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002227unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002228intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
2229 uint64_t fb_format_modifier)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002230{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002231 unsigned int tile_height;
2232 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002233
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002234 switch (fb_format_modifier) {
2235 case DRM_FORMAT_MOD_NONE:
2236 tile_height = 1;
2237 break;
2238 case I915_FORMAT_MOD_X_TILED:
2239 tile_height = IS_GEN2(dev) ? 16 : 8;
2240 break;
2241 case I915_FORMAT_MOD_Y_TILED:
2242 tile_height = 32;
2243 break;
2244 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002245 pixel_bytes = drm_format_plane_cpp(pixel_format, 0);
2246 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002247 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002248 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002249 tile_height = 64;
2250 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002251 case 2:
2252 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002253 tile_height = 32;
2254 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002255 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002256 tile_height = 16;
2257 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002258 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002259 WARN_ONCE(1,
2260 "128-bit pixels are not supported for display!");
2261 tile_height = 16;
2262 break;
2263 }
2264 break;
2265 default:
2266 MISSING_CASE(fb_format_modifier);
2267 tile_height = 1;
2268 break;
2269 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002270
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002271 return tile_height;
2272}
2273
2274unsigned int
2275intel_fb_align_height(struct drm_device *dev, unsigned int height,
2276 uint32_t pixel_format, uint64_t fb_format_modifier)
2277{
2278 return ALIGN(height, intel_tile_height(dev, pixel_format,
2279 fb_format_modifier));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002280}
2281
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002282static int
2283intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2284 const struct drm_plane_state *plane_state)
2285{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002286 struct intel_rotation_info *info = &view->rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002287 unsigned int tile_height, tile_pitch;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002288
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002289 *view = i915_ggtt_view_normal;
2290
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002291 if (!plane_state)
2292 return 0;
2293
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002294 if (!intel_rotation_90_or_270(plane_state->rotation))
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002295 return 0;
2296
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002297 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002298
2299 info->height = fb->height;
2300 info->pixel_format = fb->pixel_format;
2301 info->pitch = fb->pitches[0];
2302 info->fb_modifier = fb->modifier[0];
2303
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002304 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2305 fb->modifier[0]);
2306 tile_pitch = PAGE_SIZE / tile_height;
2307 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2308 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2309 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2310
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002311 return 0;
2312}
2313
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002314static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2315{
2316 if (INTEL_INFO(dev_priv)->gen >= 9)
2317 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002318 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2319 IS_VALLEYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002320 return 128 * 1024;
2321 else if (INTEL_INFO(dev_priv)->gen >= 4)
2322 return 4 * 1024;
2323 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002324 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002325}
2326
Chris Wilson127bd2a2010-07-23 23:32:05 +01002327int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002328intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2329 struct drm_framebuffer *fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002330 const struct drm_plane_state *plane_state,
John Harrison91af1272015-06-18 13:14:56 +01002331 struct intel_engine_cs *pipelined,
2332 struct drm_i915_gem_request **pipelined_request)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002333{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002334 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002335 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002336 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002337 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002338 u32 alignment;
2339 int ret;
2340
Matt Roperebcdd392014-07-09 16:22:11 -07002341 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2342
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002343 switch (fb->modifier[0]) {
2344 case DRM_FORMAT_MOD_NONE:
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002345 alignment = intel_linear_alignment(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002346 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002347 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002348 if (INTEL_INFO(dev)->gen >= 9)
2349 alignment = 256 * 1024;
2350 else {
2351 /* pin() will align the object as required by fence */
2352 alignment = 0;
2353 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002354 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002355 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002356 case I915_FORMAT_MOD_Yf_TILED:
2357 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2358 "Y tiling bo slipped through, driver bug!\n"))
2359 return -EINVAL;
2360 alignment = 1 * 1024 * 1024;
2361 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002362 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002363 MISSING_CASE(fb->modifier[0]);
2364 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002365 }
2366
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002367 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2368 if (ret)
2369 return ret;
2370
Chris Wilson693db182013-03-05 14:52:39 +00002371 /* Note that the w/a also requires 64 PTE of padding following the
2372 * bo. We currently fill all unused PTE with the shadow page and so
2373 * we should always have valid PTE following the scanout preventing
2374 * the VT-d warning.
2375 */
2376 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2377 alignment = 256 * 1024;
2378
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002379 /*
2380 * Global gtt pte registers are special registers which actually forward
2381 * writes to a chunk of system memory. Which means that there is no risk
2382 * that the register values disappear as soon as we call
2383 * intel_runtime_pm_put(), so it is correct to wrap only the
2384 * pin/unpin/fence and not more.
2385 */
2386 intel_runtime_pm_get(dev_priv);
2387
Chris Wilsonce453d82011-02-21 14:43:56 +00002388 dev_priv->mm.interruptible = false;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002389 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
John Harrison91af1272015-06-18 13:14:56 +01002390 pipelined_request, &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002391 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002392 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002393
2394 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2395 * fence, whereas 965+ only requires a fence if using
2396 * framebuffer compression. For simplicity, we always install
2397 * a fence as the cost is not that onerous.
2398 */
Chris Wilson06d98132012-04-17 15:31:24 +01002399 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002400 if (ret)
2401 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002402
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002403 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002404
Chris Wilsonce453d82011-02-21 14:43:56 +00002405 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002406 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002407 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002408
2409err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002410 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilsonce453d82011-02-21 14:43:56 +00002411err_interruptible:
2412 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002413 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002414 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002415}
2416
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002417static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2418 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002419{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002420 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002421 struct i915_ggtt_view view;
2422 int ret;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002423
Matt Roperebcdd392014-07-09 16:22:11 -07002424 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2425
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002426 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2427 WARN_ONCE(ret, "Couldn't get view from plane state!");
2428
Chris Wilson1690e1e2011-12-14 13:57:08 +01002429 i915_gem_object_unpin_fence(obj);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002430 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002431}
2432
Daniel Vetterc2c75132012-07-05 12:17:30 +02002433/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2434 * is assumed to be a power-of-two. */
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002435unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2436 int *x, int *y,
Chris Wilsonbc752862013-02-21 20:04:31 +00002437 unsigned int tiling_mode,
2438 unsigned int cpp,
2439 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002440{
Chris Wilsonbc752862013-02-21 20:04:31 +00002441 if (tiling_mode != I915_TILING_NONE) {
2442 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002443
Chris Wilsonbc752862013-02-21 20:04:31 +00002444 tile_rows = *y / 8;
2445 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002446
Chris Wilsonbc752862013-02-21 20:04:31 +00002447 tiles = *x / (512/cpp);
2448 *x %= 512/cpp;
2449
2450 return tile_rows * pitch * 8 + tiles * 4096;
2451 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002452 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002453 unsigned int offset;
2454
2455 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002456 *y = (offset & alignment) / pitch;
2457 *x = ((offset & alignment) - *y * pitch) / cpp;
2458 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002459 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002460}
2461
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002462static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002463{
2464 switch (format) {
2465 case DISPPLANE_8BPP:
2466 return DRM_FORMAT_C8;
2467 case DISPPLANE_BGRX555:
2468 return DRM_FORMAT_XRGB1555;
2469 case DISPPLANE_BGRX565:
2470 return DRM_FORMAT_RGB565;
2471 default:
2472 case DISPPLANE_BGRX888:
2473 return DRM_FORMAT_XRGB8888;
2474 case DISPPLANE_RGBX888:
2475 return DRM_FORMAT_XBGR8888;
2476 case DISPPLANE_BGRX101010:
2477 return DRM_FORMAT_XRGB2101010;
2478 case DISPPLANE_RGBX101010:
2479 return DRM_FORMAT_XBGR2101010;
2480 }
2481}
2482
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002483static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2484{
2485 switch (format) {
2486 case PLANE_CTL_FORMAT_RGB_565:
2487 return DRM_FORMAT_RGB565;
2488 default:
2489 case PLANE_CTL_FORMAT_XRGB_8888:
2490 if (rgb_order) {
2491 if (alpha)
2492 return DRM_FORMAT_ABGR8888;
2493 else
2494 return DRM_FORMAT_XBGR8888;
2495 } else {
2496 if (alpha)
2497 return DRM_FORMAT_ARGB8888;
2498 else
2499 return DRM_FORMAT_XRGB8888;
2500 }
2501 case PLANE_CTL_FORMAT_XRGB_2101010:
2502 if (rgb_order)
2503 return DRM_FORMAT_XBGR2101010;
2504 else
2505 return DRM_FORMAT_XRGB2101010;
2506 }
2507}
2508
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002509static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002510intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2511 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002512{
2513 struct drm_device *dev = crtc->base.dev;
2514 struct drm_i915_gem_object *obj = NULL;
2515 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002516 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002517 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2518 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2519 PAGE_SIZE);
2520
2521 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002522
Chris Wilsonff2652e2014-03-10 08:07:02 +00002523 if (plane_config->size == 0)
2524 return false;
2525
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002526 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2527 base_aligned,
2528 base_aligned,
2529 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002530 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002531 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002532
Damien Lespiau49af4492015-01-20 12:51:44 +00002533 obj->tiling_mode = plane_config->tiling;
2534 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002535 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002536
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002537 mode_cmd.pixel_format = fb->pixel_format;
2538 mode_cmd.width = fb->width;
2539 mode_cmd.height = fb->height;
2540 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002541 mode_cmd.modifier[0] = fb->modifier[0];
2542 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002543
2544 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002545 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002546 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002547 DRM_DEBUG_KMS("intel fb init failed\n");
2548 goto out_unref_obj;
2549 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002550 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002551
Daniel Vetterf6936e22015-03-26 12:17:05 +01002552 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002553 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002554
2555out_unref_obj:
2556 drm_gem_object_unreference(&obj->base);
2557 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002558 return false;
2559}
2560
Matt Roperafd65eb2015-02-03 13:10:04 -08002561/* Update plane->state->fb to match plane->fb after driver-internal updates */
2562static void
2563update_state_fb(struct drm_plane *plane)
2564{
2565 if (plane->fb == plane->state->fb)
2566 return;
2567
2568 if (plane->state->fb)
2569 drm_framebuffer_unreference(plane->state->fb);
2570 plane->state->fb = plane->fb;
2571 if (plane->state->fb)
2572 drm_framebuffer_reference(plane->state->fb);
2573}
2574
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002575static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002576intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2577 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002578{
2579 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002580 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002581 struct drm_crtc *c;
2582 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002583 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002584 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002585 struct drm_plane_state *plane_state = primary->state;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002586 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002587
Damien Lespiau2d140302015-02-05 17:22:18 +00002588 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002589 return;
2590
Daniel Vetterf6936e22015-03-26 12:17:05 +01002591 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002592 fb = &plane_config->fb->base;
2593 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002594 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002595
Damien Lespiau2d140302015-02-05 17:22:18 +00002596 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002597
2598 /*
2599 * Failed to alloc the obj, check to see if we should share
2600 * an fb with another CRTC instead
2601 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002602 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002603 i = to_intel_crtc(c);
2604
2605 if (c == &intel_crtc->base)
2606 continue;
2607
Matt Roper2ff8fde2014-07-08 07:50:07 -07002608 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002609 continue;
2610
Daniel Vetter88595ac2015-03-26 12:42:24 +01002611 fb = c->primary->fb;
2612 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002613 continue;
2614
Daniel Vetter88595ac2015-03-26 12:42:24 +01002615 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002616 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002617 drm_framebuffer_reference(fb);
2618 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002619 }
2620 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002621
2622 return;
2623
2624valid_fb:
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002625 plane_state->src_x = plane_state->src_y = 0;
2626 plane_state->src_w = fb->width << 16;
2627 plane_state->src_h = fb->height << 16;
2628
2629 plane_state->crtc_x = plane_state->src_y = 0;
2630 plane_state->crtc_w = fb->width;
2631 plane_state->crtc_h = fb->height;
2632
Daniel Vetter88595ac2015-03-26 12:42:24 +01002633 obj = intel_fb_obj(fb);
2634 if (obj->tiling_mode != I915_TILING_NONE)
2635 dev_priv->preserve_bios_swizzle = true;
2636
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002637 drm_framebuffer_reference(fb);
2638 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002639 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002640 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002641 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002642}
2643
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002644static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2645 struct drm_framebuffer *fb,
2646 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002647{
2648 struct drm_device *dev = crtc->dev;
2649 struct drm_i915_private *dev_priv = dev->dev_private;
2650 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002651 struct drm_plane *primary = crtc->primary;
2652 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002653 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002654 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002655 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002656 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002657 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302658 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002659
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002660 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002661 I915_WRITE(reg, 0);
2662 if (INTEL_INFO(dev)->gen >= 4)
2663 I915_WRITE(DSPSURF(plane), 0);
2664 else
2665 I915_WRITE(DSPADDR(plane), 0);
2666 POSTING_READ(reg);
2667 return;
2668 }
2669
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002670 obj = intel_fb_obj(fb);
2671 if (WARN_ON(obj == NULL))
2672 return;
2673
2674 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2675
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002676 dspcntr = DISPPLANE_GAMMA_ENABLE;
2677
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002678 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002679
2680 if (INTEL_INFO(dev)->gen < 4) {
2681 if (intel_crtc->pipe == PIPE_B)
2682 dspcntr |= DISPPLANE_SEL_PIPE_B;
2683
2684 /* pipesrc and dspsize control the size that is scaled from,
2685 * which should always be the user's requested size.
2686 */
2687 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002688 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2689 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002690 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002691 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2692 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002693 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2694 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002695 I915_WRITE(PRIMPOS(plane), 0);
2696 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002697 }
2698
Ville Syrjälä57779d02012-10-31 17:50:14 +02002699 switch (fb->pixel_format) {
2700 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002701 dspcntr |= DISPPLANE_8BPP;
2702 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002703 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002704 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002705 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002706 case DRM_FORMAT_RGB565:
2707 dspcntr |= DISPPLANE_BGRX565;
2708 break;
2709 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002710 dspcntr |= DISPPLANE_BGRX888;
2711 break;
2712 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002713 dspcntr |= DISPPLANE_RGBX888;
2714 break;
2715 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002716 dspcntr |= DISPPLANE_BGRX101010;
2717 break;
2718 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002719 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002720 break;
2721 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002722 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002723 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002724
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002725 if (INTEL_INFO(dev)->gen >= 4 &&
2726 obj->tiling_mode != I915_TILING_NONE)
2727 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002728
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002729 if (IS_G4X(dev))
2730 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2731
Ville Syrjäläb98971272014-08-27 16:51:22 +03002732 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002733
Daniel Vetterc2c75132012-07-05 12:17:30 +02002734 if (INTEL_INFO(dev)->gen >= 4) {
2735 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002736 intel_gen4_compute_page_offset(dev_priv,
2737 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002738 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002739 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002740 linear_offset -= intel_crtc->dspaddr_offset;
2741 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002742 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002743 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002744
Matt Roper8e7d6882015-01-21 16:35:41 -08002745 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302746 dspcntr |= DISPPLANE_ROTATE_180;
2747
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002748 x += (intel_crtc->config->pipe_src_w - 1);
2749 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302750
2751 /* Finding the last pixel of the last line of the display
2752 data and adding to linear_offset*/
2753 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002754 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2755 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302756 }
2757
2758 I915_WRITE(reg, dspcntr);
2759
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002760 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002761 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002762 I915_WRITE(DSPSURF(plane),
2763 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002764 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002765 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002766 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002767 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002768 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002769}
2770
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002771static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2772 struct drm_framebuffer *fb,
2773 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002774{
2775 struct drm_device *dev = crtc->dev;
2776 struct drm_i915_private *dev_priv = dev->dev_private;
2777 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002778 struct drm_plane *primary = crtc->primary;
2779 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002780 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002781 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002782 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002783 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002784 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302785 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002786
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002787 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002788 I915_WRITE(reg, 0);
2789 I915_WRITE(DSPSURF(plane), 0);
2790 POSTING_READ(reg);
2791 return;
2792 }
2793
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002794 obj = intel_fb_obj(fb);
2795 if (WARN_ON(obj == NULL))
2796 return;
2797
2798 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2799
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002800 dspcntr = DISPPLANE_GAMMA_ENABLE;
2801
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002802 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002803
2804 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2805 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2806
Ville Syrjälä57779d02012-10-31 17:50:14 +02002807 switch (fb->pixel_format) {
2808 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002809 dspcntr |= DISPPLANE_8BPP;
2810 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002811 case DRM_FORMAT_RGB565:
2812 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002813 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002814 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002815 dspcntr |= DISPPLANE_BGRX888;
2816 break;
2817 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002818 dspcntr |= DISPPLANE_RGBX888;
2819 break;
2820 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002821 dspcntr |= DISPPLANE_BGRX101010;
2822 break;
2823 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002824 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002825 break;
2826 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002827 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002828 }
2829
2830 if (obj->tiling_mode != I915_TILING_NONE)
2831 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002832
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002833 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002834 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002835
Ville Syrjäläb98971272014-08-27 16:51:22 +03002836 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002837 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002838 intel_gen4_compute_page_offset(dev_priv,
2839 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002840 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002841 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002842 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002843 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302844 dspcntr |= DISPPLANE_ROTATE_180;
2845
2846 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002847 x += (intel_crtc->config->pipe_src_w - 1);
2848 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302849
2850 /* Finding the last pixel of the last line of the display
2851 data and adding to linear_offset*/
2852 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002853 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2854 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302855 }
2856 }
2857
2858 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002859
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002860 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002861 I915_WRITE(DSPSURF(plane),
2862 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002863 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002864 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2865 } else {
2866 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2867 I915_WRITE(DSPLINOFF(plane), linear_offset);
2868 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002869 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002870}
2871
Damien Lespiaub3218032015-02-27 11:15:18 +00002872u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2873 uint32_t pixel_format)
2874{
2875 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2876
2877 /*
2878 * The stride is either expressed as a multiple of 64 bytes
2879 * chunks for linear buffers or in number of tiles for tiled
2880 * buffers.
2881 */
2882 switch (fb_modifier) {
2883 case DRM_FORMAT_MOD_NONE:
2884 return 64;
2885 case I915_FORMAT_MOD_X_TILED:
2886 if (INTEL_INFO(dev)->gen == 2)
2887 return 128;
2888 return 512;
2889 case I915_FORMAT_MOD_Y_TILED:
2890 /* No need to check for old gens and Y tiling since this is
2891 * about the display engine and those will be blocked before
2892 * we get here.
2893 */
2894 return 128;
2895 case I915_FORMAT_MOD_Yf_TILED:
2896 if (bits_per_pixel == 8)
2897 return 64;
2898 else
2899 return 128;
2900 default:
2901 MISSING_CASE(fb_modifier);
2902 return 64;
2903 }
2904}
2905
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002906unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
2907 struct drm_i915_gem_object *obj)
2908{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002909 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002910
2911 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002912 view = &i915_ggtt_view_rotated;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002913
2914 return i915_gem_obj_ggtt_offset_view(obj, view);
2915}
2916
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002917static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2918{
2919 struct drm_device *dev = intel_crtc->base.dev;
2920 struct drm_i915_private *dev_priv = dev->dev_private;
2921
2922 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2923 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2924 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
2925 DRM_DEBUG_KMS("CRTC:%d Disabled scaler id %u.%u\n",
2926 intel_crtc->base.base.id, intel_crtc->pipe, id);
2927}
2928
Chandra Kondurua1b22782015-04-07 15:28:45 -07002929/*
2930 * This function detaches (aka. unbinds) unused scalers in hardware
2931 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002932static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002933{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002934 struct intel_crtc_scaler_state *scaler_state;
2935 int i;
2936
Chandra Kondurua1b22782015-04-07 15:28:45 -07002937 scaler_state = &intel_crtc->config->scaler_state;
2938
2939 /* loop through and disable scalers that aren't in use */
2940 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002941 if (!scaler_state->scalers[i].in_use)
2942 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002943 }
2944}
2945
Chandra Konduru6156a452015-04-27 13:48:39 -07002946u32 skl_plane_ctl_format(uint32_t pixel_format)
2947{
Chandra Konduru6156a452015-04-27 13:48:39 -07002948 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002949 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002950 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002951 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002952 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002953 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002954 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002955 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002956 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002957 /*
2958 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2959 * to be already pre-multiplied. We need to add a knob (or a different
2960 * DRM_FORMAT) for user-space to configure that.
2961 */
2962 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002963 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002964 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002965 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002966 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002967 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002968 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002969 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002970 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002971 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002972 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002973 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07002974 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002975 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07002976 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002977 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002978 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002979 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002980 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01002981 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07002982 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002983
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002984 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002985}
2986
2987u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2988{
Chandra Konduru6156a452015-04-27 13:48:39 -07002989 switch (fb_modifier) {
2990 case DRM_FORMAT_MOD_NONE:
2991 break;
2992 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002993 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07002994 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002995 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07002996 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002997 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07002998 default:
2999 MISSING_CASE(fb_modifier);
3000 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003001
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003002 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003003}
3004
3005u32 skl_plane_ctl_rotation(unsigned int rotation)
3006{
Chandra Konduru6156a452015-04-27 13:48:39 -07003007 switch (rotation) {
3008 case BIT(DRM_ROTATE_0):
3009 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303010 /*
3011 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3012 * while i915 HW rotation is clockwise, thats why this swapping.
3013 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003014 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303015 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003016 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003017 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003018 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303019 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003020 default:
3021 MISSING_CASE(rotation);
3022 }
3023
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003024 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003025}
3026
Damien Lespiau70d21f02013-07-03 21:06:04 +01003027static void skylake_update_primary_plane(struct drm_crtc *crtc,
3028 struct drm_framebuffer *fb,
3029 int x, int y)
3030{
3031 struct drm_device *dev = crtc->dev;
3032 struct drm_i915_private *dev_priv = dev->dev_private;
3033 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003034 struct drm_plane *plane = crtc->primary;
3035 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003036 struct drm_i915_gem_object *obj;
3037 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303038 u32 plane_ctl, stride_div, stride;
3039 u32 tile_height, plane_offset, plane_size;
3040 unsigned int rotation;
3041 int x_offset, y_offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003042 unsigned long surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003043 struct intel_crtc_state *crtc_state = intel_crtc->config;
3044 struct intel_plane_state *plane_state;
3045 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3046 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3047 int scaler_id = -1;
3048
Chandra Konduru6156a452015-04-27 13:48:39 -07003049 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003050
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003051 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003052 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3053 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3054 POSTING_READ(PLANE_CTL(pipe, 0));
3055 return;
3056 }
3057
3058 plane_ctl = PLANE_CTL_ENABLE |
3059 PLANE_CTL_PIPE_GAMMA_ENABLE |
3060 PLANE_CTL_PIPE_CSC_ENABLE;
3061
Chandra Konduru6156a452015-04-27 13:48:39 -07003062 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3063 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003064 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303065
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303066 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003067 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003068
Damien Lespiaub3218032015-02-27 11:15:18 +00003069 obj = intel_fb_obj(fb);
3070 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3071 fb->pixel_format);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303072 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj);
3073
Chandra Konduru6156a452015-04-27 13:48:39 -07003074 /*
3075 * FIXME: intel_plane_state->src, dst aren't set when transitional
3076 * update_plane helpers are called from legacy paths.
3077 * Once full atomic crtc is available, below check can be avoided.
3078 */
3079 if (drm_rect_width(&plane_state->src)) {
3080 scaler_id = plane_state->scaler_id;
3081 src_x = plane_state->src.x1 >> 16;
3082 src_y = plane_state->src.y1 >> 16;
3083 src_w = drm_rect_width(&plane_state->src) >> 16;
3084 src_h = drm_rect_height(&plane_state->src) >> 16;
3085 dst_x = plane_state->dst.x1;
3086 dst_y = plane_state->dst.y1;
3087 dst_w = drm_rect_width(&plane_state->dst);
3088 dst_h = drm_rect_height(&plane_state->dst);
3089
3090 WARN_ON(x != src_x || y != src_y);
3091 } else {
3092 src_w = intel_crtc->config->pipe_src_w;
3093 src_h = intel_crtc->config->pipe_src_h;
3094 }
3095
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303096 if (intel_rotation_90_or_270(rotation)) {
3097 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003098 tile_height = intel_tile_height(dev, fb->pixel_format,
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303099 fb->modifier[0]);
3100 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003101 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303102 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003103 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303104 } else {
3105 stride = fb->pitches[0] / stride_div;
3106 x_offset = x;
3107 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003108 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303109 }
3110 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003111
Damien Lespiau70d21f02013-07-03 21:06:04 +01003112 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303113 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3114 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3115 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003116
3117 if (scaler_id >= 0) {
3118 uint32_t ps_ctrl = 0;
3119
3120 WARN_ON(!dst_w || !dst_h);
3121 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3122 crtc_state->scaler_state.scalers[scaler_id].mode;
3123 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3124 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3125 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3126 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3127 I915_WRITE(PLANE_POS(pipe, 0), 0);
3128 } else {
3129 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3130 }
3131
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003132 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003133
3134 POSTING_READ(PLANE_SURF(pipe, 0));
3135}
3136
Jesse Barnes17638cd2011-06-24 12:19:23 -07003137/* Assume fb object is pinned & idle & fenced and just update base pointers */
3138static int
3139intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3140 int x, int y, enum mode_set_atomic state)
3141{
3142 struct drm_device *dev = crtc->dev;
3143 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003144
Paulo Zanoniff2a3112015-07-07 15:26:03 -03003145 if (dev_priv->fbc.disable_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03003146 dev_priv->fbc.disable_fbc(dev_priv);
Jesse Barnes81255562010-08-02 12:07:50 -07003147
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003148 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3149
3150 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003151}
3152
Ville Syrjälä75147472014-11-24 18:28:11 +02003153static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003154{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003155 struct drm_crtc *crtc;
3156
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003157 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003158 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3159 enum plane plane = intel_crtc->plane;
3160
3161 intel_prepare_page_flip(dev, plane);
3162 intel_finish_page_flip_plane(dev, plane);
3163 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003164}
3165
3166static void intel_update_primary_planes(struct drm_device *dev)
3167{
3168 struct drm_i915_private *dev_priv = dev->dev_private;
3169 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003170
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003171 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003172 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3173
Rob Clark51fd3712013-11-19 12:10:12 -05003174 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003175 /*
3176 * FIXME: Once we have proper support for primary planes (and
3177 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10003178 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003179 */
Matt Roperf4510a22014-04-01 15:22:40 -07003180 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07003181 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10003182 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07003183 crtc->x,
3184 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05003185 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003186 }
3187}
3188
Ville Syrjälä75147472014-11-24 18:28:11 +02003189void intel_prepare_reset(struct drm_device *dev)
3190{
3191 /* no reset support for gen2 */
3192 if (IS_GEN2(dev))
3193 return;
3194
3195 /* reset doesn't touch the display */
3196 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3197 return;
3198
3199 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003200 /*
3201 * Disabling the crtcs gracefully seems nicer. Also the
3202 * g33 docs say we should at least disable all the planes.
3203 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003204 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003205}
3206
3207void intel_finish_reset(struct drm_device *dev)
3208{
3209 struct drm_i915_private *dev_priv = to_i915(dev);
3210
3211 /*
3212 * Flips in the rings will be nuked by the reset,
3213 * so complete all pending flips so that user space
3214 * will get its events and not get stuck.
3215 */
3216 intel_complete_page_flips(dev);
3217
3218 /* no reset support for gen2 */
3219 if (IS_GEN2(dev))
3220 return;
3221
3222 /* reset doesn't touch the display */
3223 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3224 /*
3225 * Flips in the rings have been nuked by the reset,
3226 * so update the base address of all primary
3227 * planes to the the last fb to make sure we're
3228 * showing the correct fb after a reset.
3229 */
3230 intel_update_primary_planes(dev);
3231 return;
3232 }
3233
3234 /*
3235 * The display has been reset as well,
3236 * so need a full re-initialization.
3237 */
3238 intel_runtime_pm_disable_interrupts(dev_priv);
3239 intel_runtime_pm_enable_interrupts(dev_priv);
3240
3241 intel_modeset_init_hw(dev);
3242
3243 spin_lock_irq(&dev_priv->irq_lock);
3244 if (dev_priv->display.hpd_irq_setup)
3245 dev_priv->display.hpd_irq_setup(dev);
3246 spin_unlock_irq(&dev_priv->irq_lock);
3247
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003248 intel_display_resume(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003249
3250 intel_hpd_init(dev_priv);
3251
3252 drm_modeset_unlock_all(dev);
3253}
3254
Chris Wilson2e2f3512015-04-27 13:41:14 +01003255static void
Chris Wilson14667a42012-04-03 17:58:35 +01003256intel_finish_fb(struct drm_framebuffer *old_fb)
3257{
Matt Roper2ff8fde2014-07-08 07:50:07 -07003258 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson2e2f3512015-04-27 13:41:14 +01003259 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson14667a42012-04-03 17:58:35 +01003260 bool was_interruptible = dev_priv->mm.interruptible;
3261 int ret;
3262
Chris Wilson14667a42012-04-03 17:58:35 +01003263 /* Big Hammer, we also need to ensure that any pending
3264 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3265 * current scanout is retired before unpinning the old
Chris Wilson2e2f3512015-04-27 13:41:14 +01003266 * framebuffer. Note that we rely on userspace rendering
3267 * into the buffer attached to the pipe they are waiting
3268 * on. If not, userspace generates a GPU hang with IPEHR
3269 * point to the MI_WAIT_FOR_EVENT.
Chris Wilson14667a42012-04-03 17:58:35 +01003270 *
3271 * This should only fail upon a hung GPU, in which case we
3272 * can safely continue.
3273 */
3274 dev_priv->mm.interruptible = false;
Chris Wilson2e2f3512015-04-27 13:41:14 +01003275 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson14667a42012-04-03 17:58:35 +01003276 dev_priv->mm.interruptible = was_interruptible;
3277
Chris Wilson2e2f3512015-04-27 13:41:14 +01003278 WARN_ON(ret);
Chris Wilson14667a42012-04-03 17:58:35 +01003279}
3280
Chris Wilson7d5e3792014-03-04 13:15:08 +00003281static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3282{
3283 struct drm_device *dev = crtc->dev;
3284 struct drm_i915_private *dev_priv = dev->dev_private;
3285 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003286 bool pending;
3287
3288 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3289 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3290 return false;
3291
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003292 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003293 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003294 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003295
3296 return pending;
3297}
3298
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003299static void intel_update_pipe_size(struct intel_crtc *crtc)
3300{
3301 struct drm_device *dev = crtc->base.dev;
3302 struct drm_i915_private *dev_priv = dev->dev_private;
3303 const struct drm_display_mode *adjusted_mode;
3304
3305 if (!i915.fastboot)
3306 return;
3307
3308 /*
3309 * Update pipe size and adjust fitter if needed: the reason for this is
3310 * that in compute_mode_changes we check the native mode (not the pfit
3311 * mode) to see if we can flip rather than do a full mode set. In the
3312 * fastboot case, we'll flip, but if we don't update the pipesrc and
3313 * pfit state, we'll end up with a big fb scanned out into the wrong
3314 * sized surface.
3315 *
3316 * To fix this properly, we need to hoist the checks up into
3317 * compute_mode_changes (or above), check the actual pfit state and
3318 * whether the platform allows pfit disable with pipe active, and only
3319 * then update the pipesrc and pfit state, even on the flip path.
3320 */
3321
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003322 adjusted_mode = &crtc->config->base.adjusted_mode;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003323
3324 I915_WRITE(PIPESRC(crtc->pipe),
3325 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3326 (adjusted_mode->crtc_vdisplay - 1));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003327 if (!crtc->config->pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03003328 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3329 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003330 I915_WRITE(PF_CTL(crtc->pipe), 0);
3331 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3332 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3333 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003334 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3335 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003336}
3337
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003338static void intel_fdi_normal_train(struct drm_crtc *crtc)
3339{
3340 struct drm_device *dev = crtc->dev;
3341 struct drm_i915_private *dev_priv = dev->dev_private;
3342 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3343 int pipe = intel_crtc->pipe;
3344 u32 reg, temp;
3345
3346 /* enable normal train */
3347 reg = FDI_TX_CTL(pipe);
3348 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003349 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003350 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3351 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003352 } else {
3353 temp &= ~FDI_LINK_TRAIN_NONE;
3354 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003355 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003356 I915_WRITE(reg, temp);
3357
3358 reg = FDI_RX_CTL(pipe);
3359 temp = I915_READ(reg);
3360 if (HAS_PCH_CPT(dev)) {
3361 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3362 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3363 } else {
3364 temp &= ~FDI_LINK_TRAIN_NONE;
3365 temp |= FDI_LINK_TRAIN_NONE;
3366 }
3367 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3368
3369 /* wait one idle pattern time */
3370 POSTING_READ(reg);
3371 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003372
3373 /* IVB wants error correction enabled */
3374 if (IS_IVYBRIDGE(dev))
3375 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3376 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003377}
3378
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003379/* The FDI link training functions for ILK/Ibexpeak. */
3380static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3381{
3382 struct drm_device *dev = crtc->dev;
3383 struct drm_i915_private *dev_priv = dev->dev_private;
3384 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3385 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003386 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003387
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003388 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003389 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003390
Adam Jacksone1a44742010-06-25 15:32:14 -04003391 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3392 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003393 reg = FDI_RX_IMR(pipe);
3394 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003395 temp &= ~FDI_RX_SYMBOL_LOCK;
3396 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003397 I915_WRITE(reg, temp);
3398 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003399 udelay(150);
3400
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003401 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003402 reg = FDI_TX_CTL(pipe);
3403 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003404 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003405 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003406 temp &= ~FDI_LINK_TRAIN_NONE;
3407 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003408 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003409
Chris Wilson5eddb702010-09-11 13:48:45 +01003410 reg = FDI_RX_CTL(pipe);
3411 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003412 temp &= ~FDI_LINK_TRAIN_NONE;
3413 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003414 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3415
3416 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003417 udelay(150);
3418
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003419 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003420 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3421 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3422 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003423
Chris Wilson5eddb702010-09-11 13:48:45 +01003424 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003425 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003426 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003427 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3428
3429 if ((temp & FDI_RX_BIT_LOCK)) {
3430 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003431 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003432 break;
3433 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003434 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003435 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003436 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003437
3438 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003439 reg = FDI_TX_CTL(pipe);
3440 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003441 temp &= ~FDI_LINK_TRAIN_NONE;
3442 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003443 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003444
Chris Wilson5eddb702010-09-11 13:48:45 +01003445 reg = FDI_RX_CTL(pipe);
3446 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003447 temp &= ~FDI_LINK_TRAIN_NONE;
3448 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003449 I915_WRITE(reg, temp);
3450
3451 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003452 udelay(150);
3453
Chris Wilson5eddb702010-09-11 13:48:45 +01003454 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003455 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003456 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003457 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3458
3459 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003460 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003461 DRM_DEBUG_KMS("FDI train 2 done.\n");
3462 break;
3463 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003464 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003465 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003466 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003467
3468 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003469
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003470}
3471
Akshay Joshi0206e352011-08-16 15:34:10 -04003472static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003473 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3474 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3475 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3476 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3477};
3478
3479/* The FDI link training functions for SNB/Cougarpoint. */
3480static void gen6_fdi_link_train(struct drm_crtc *crtc)
3481{
3482 struct drm_device *dev = crtc->dev;
3483 struct drm_i915_private *dev_priv = dev->dev_private;
3484 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3485 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003486 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003487
Adam Jacksone1a44742010-06-25 15:32:14 -04003488 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3489 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003490 reg = FDI_RX_IMR(pipe);
3491 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003492 temp &= ~FDI_RX_SYMBOL_LOCK;
3493 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003494 I915_WRITE(reg, temp);
3495
3496 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003497 udelay(150);
3498
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003499 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003500 reg = FDI_TX_CTL(pipe);
3501 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003502 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003503 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003504 temp &= ~FDI_LINK_TRAIN_NONE;
3505 temp |= FDI_LINK_TRAIN_PATTERN_1;
3506 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3507 /* SNB-B */
3508 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003509 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003510
Daniel Vetterd74cf322012-10-26 10:58:13 +02003511 I915_WRITE(FDI_RX_MISC(pipe),
3512 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3513
Chris Wilson5eddb702010-09-11 13:48:45 +01003514 reg = FDI_RX_CTL(pipe);
3515 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003516 if (HAS_PCH_CPT(dev)) {
3517 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3518 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3519 } else {
3520 temp &= ~FDI_LINK_TRAIN_NONE;
3521 temp |= FDI_LINK_TRAIN_PATTERN_1;
3522 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003523 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3524
3525 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003526 udelay(150);
3527
Akshay Joshi0206e352011-08-16 15:34:10 -04003528 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003529 reg = FDI_TX_CTL(pipe);
3530 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003531 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3532 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003533 I915_WRITE(reg, temp);
3534
3535 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003536 udelay(500);
3537
Sean Paulfa37d392012-03-02 12:53:39 -05003538 for (retry = 0; retry < 5; retry++) {
3539 reg = FDI_RX_IIR(pipe);
3540 temp = I915_READ(reg);
3541 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3542 if (temp & FDI_RX_BIT_LOCK) {
3543 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3544 DRM_DEBUG_KMS("FDI train 1 done.\n");
3545 break;
3546 }
3547 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003548 }
Sean Paulfa37d392012-03-02 12:53:39 -05003549 if (retry < 5)
3550 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003551 }
3552 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003553 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003554
3555 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003556 reg = FDI_TX_CTL(pipe);
3557 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003558 temp &= ~FDI_LINK_TRAIN_NONE;
3559 temp |= FDI_LINK_TRAIN_PATTERN_2;
3560 if (IS_GEN6(dev)) {
3561 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3562 /* SNB-B */
3563 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3564 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003565 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003566
Chris Wilson5eddb702010-09-11 13:48:45 +01003567 reg = FDI_RX_CTL(pipe);
3568 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003569 if (HAS_PCH_CPT(dev)) {
3570 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3571 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3572 } else {
3573 temp &= ~FDI_LINK_TRAIN_NONE;
3574 temp |= FDI_LINK_TRAIN_PATTERN_2;
3575 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003576 I915_WRITE(reg, temp);
3577
3578 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003579 udelay(150);
3580
Akshay Joshi0206e352011-08-16 15:34:10 -04003581 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003582 reg = FDI_TX_CTL(pipe);
3583 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003584 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3585 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003586 I915_WRITE(reg, temp);
3587
3588 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003589 udelay(500);
3590
Sean Paulfa37d392012-03-02 12:53:39 -05003591 for (retry = 0; retry < 5; retry++) {
3592 reg = FDI_RX_IIR(pipe);
3593 temp = I915_READ(reg);
3594 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3595 if (temp & FDI_RX_SYMBOL_LOCK) {
3596 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3597 DRM_DEBUG_KMS("FDI train 2 done.\n");
3598 break;
3599 }
3600 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003601 }
Sean Paulfa37d392012-03-02 12:53:39 -05003602 if (retry < 5)
3603 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003604 }
3605 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003606 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003607
3608 DRM_DEBUG_KMS("FDI train done.\n");
3609}
3610
Jesse Barnes357555c2011-04-28 15:09:55 -07003611/* Manual link training for Ivy Bridge A0 parts */
3612static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3613{
3614 struct drm_device *dev = crtc->dev;
3615 struct drm_i915_private *dev_priv = dev->dev_private;
3616 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3617 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003618 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003619
3620 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3621 for train result */
3622 reg = FDI_RX_IMR(pipe);
3623 temp = I915_READ(reg);
3624 temp &= ~FDI_RX_SYMBOL_LOCK;
3625 temp &= ~FDI_RX_BIT_LOCK;
3626 I915_WRITE(reg, temp);
3627
3628 POSTING_READ(reg);
3629 udelay(150);
3630
Daniel Vetter01a415f2012-10-27 15:58:40 +02003631 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3632 I915_READ(FDI_RX_IIR(pipe)));
3633
Jesse Barnes139ccd32013-08-19 11:04:55 -07003634 /* Try each vswing and preemphasis setting twice before moving on */
3635 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3636 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003637 reg = FDI_TX_CTL(pipe);
3638 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003639 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3640 temp &= ~FDI_TX_ENABLE;
3641 I915_WRITE(reg, temp);
3642
3643 reg = FDI_RX_CTL(pipe);
3644 temp = I915_READ(reg);
3645 temp &= ~FDI_LINK_TRAIN_AUTO;
3646 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3647 temp &= ~FDI_RX_ENABLE;
3648 I915_WRITE(reg, temp);
3649
3650 /* enable CPU FDI TX and PCH FDI RX */
3651 reg = FDI_TX_CTL(pipe);
3652 temp = I915_READ(reg);
3653 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003654 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003655 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003656 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003657 temp |= snb_b_fdi_train_param[j/2];
3658 temp |= FDI_COMPOSITE_SYNC;
3659 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3660
3661 I915_WRITE(FDI_RX_MISC(pipe),
3662 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3663
3664 reg = FDI_RX_CTL(pipe);
3665 temp = I915_READ(reg);
3666 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3667 temp |= FDI_COMPOSITE_SYNC;
3668 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3669
3670 POSTING_READ(reg);
3671 udelay(1); /* should be 0.5us */
3672
3673 for (i = 0; i < 4; i++) {
3674 reg = FDI_RX_IIR(pipe);
3675 temp = I915_READ(reg);
3676 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3677
3678 if (temp & FDI_RX_BIT_LOCK ||
3679 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3680 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3681 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3682 i);
3683 break;
3684 }
3685 udelay(1); /* should be 0.5us */
3686 }
3687 if (i == 4) {
3688 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3689 continue;
3690 }
3691
3692 /* Train 2 */
3693 reg = FDI_TX_CTL(pipe);
3694 temp = I915_READ(reg);
3695 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3696 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3697 I915_WRITE(reg, temp);
3698
3699 reg = FDI_RX_CTL(pipe);
3700 temp = I915_READ(reg);
3701 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3702 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003703 I915_WRITE(reg, temp);
3704
3705 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003706 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003707
Jesse Barnes139ccd32013-08-19 11:04:55 -07003708 for (i = 0; i < 4; i++) {
3709 reg = FDI_RX_IIR(pipe);
3710 temp = I915_READ(reg);
3711 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003712
Jesse Barnes139ccd32013-08-19 11:04:55 -07003713 if (temp & FDI_RX_SYMBOL_LOCK ||
3714 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3715 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3716 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3717 i);
3718 goto train_done;
3719 }
3720 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003721 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003722 if (i == 4)
3723 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003724 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003725
Jesse Barnes139ccd32013-08-19 11:04:55 -07003726train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003727 DRM_DEBUG_KMS("FDI train done.\n");
3728}
3729
Daniel Vetter88cefb62012-08-12 19:27:14 +02003730static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003731{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003732 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003733 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003734 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003735 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003736
Jesse Barnesc64e3112010-09-10 11:27:03 -07003737
Jesse Barnes0e23b992010-09-10 11:10:00 -07003738 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003739 reg = FDI_RX_CTL(pipe);
3740 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003741 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003742 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003743 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003744 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3745
3746 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003747 udelay(200);
3748
3749 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003750 temp = I915_READ(reg);
3751 I915_WRITE(reg, temp | FDI_PCDCLK);
3752
3753 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003754 udelay(200);
3755
Paulo Zanoni20749732012-11-23 15:30:38 -02003756 /* Enable CPU FDI TX PLL, always on for Ironlake */
3757 reg = FDI_TX_CTL(pipe);
3758 temp = I915_READ(reg);
3759 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3760 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003761
Paulo Zanoni20749732012-11-23 15:30:38 -02003762 POSTING_READ(reg);
3763 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003764 }
3765}
3766
Daniel Vetter88cefb62012-08-12 19:27:14 +02003767static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3768{
3769 struct drm_device *dev = intel_crtc->base.dev;
3770 struct drm_i915_private *dev_priv = dev->dev_private;
3771 int pipe = intel_crtc->pipe;
3772 u32 reg, temp;
3773
3774 /* Switch from PCDclk to Rawclk */
3775 reg = FDI_RX_CTL(pipe);
3776 temp = I915_READ(reg);
3777 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3778
3779 /* Disable CPU FDI TX PLL */
3780 reg = FDI_TX_CTL(pipe);
3781 temp = I915_READ(reg);
3782 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3783
3784 POSTING_READ(reg);
3785 udelay(100);
3786
3787 reg = FDI_RX_CTL(pipe);
3788 temp = I915_READ(reg);
3789 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3790
3791 /* Wait for the clocks to turn off. */
3792 POSTING_READ(reg);
3793 udelay(100);
3794}
3795
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003796static void ironlake_fdi_disable(struct drm_crtc *crtc)
3797{
3798 struct drm_device *dev = crtc->dev;
3799 struct drm_i915_private *dev_priv = dev->dev_private;
3800 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3801 int pipe = intel_crtc->pipe;
3802 u32 reg, temp;
3803
3804 /* disable CPU FDI tx and PCH FDI rx */
3805 reg = FDI_TX_CTL(pipe);
3806 temp = I915_READ(reg);
3807 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3808 POSTING_READ(reg);
3809
3810 reg = FDI_RX_CTL(pipe);
3811 temp = I915_READ(reg);
3812 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003813 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003814 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3815
3816 POSTING_READ(reg);
3817 udelay(100);
3818
3819 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003820 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003821 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003822
3823 /* still set train pattern 1 */
3824 reg = FDI_TX_CTL(pipe);
3825 temp = I915_READ(reg);
3826 temp &= ~FDI_LINK_TRAIN_NONE;
3827 temp |= FDI_LINK_TRAIN_PATTERN_1;
3828 I915_WRITE(reg, temp);
3829
3830 reg = FDI_RX_CTL(pipe);
3831 temp = I915_READ(reg);
3832 if (HAS_PCH_CPT(dev)) {
3833 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3834 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3835 } else {
3836 temp &= ~FDI_LINK_TRAIN_NONE;
3837 temp |= FDI_LINK_TRAIN_PATTERN_1;
3838 }
3839 /* BPC in FDI rx is consistent with that in PIPECONF */
3840 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003841 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003842 I915_WRITE(reg, temp);
3843
3844 POSTING_READ(reg);
3845 udelay(100);
3846}
3847
Chris Wilson5dce5b932014-01-20 10:17:36 +00003848bool intel_has_pending_fb_unpin(struct drm_device *dev)
3849{
3850 struct intel_crtc *crtc;
3851
3852 /* Note that we don't need to be called with mode_config.lock here
3853 * as our list of CRTC objects is static for the lifetime of the
3854 * device and so cannot disappear as we iterate. Similarly, we can
3855 * happily treat the predicates as racy, atomic checks as userspace
3856 * cannot claim and pin a new fb without at least acquring the
3857 * struct_mutex and so serialising with us.
3858 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003859 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003860 if (atomic_read(&crtc->unpin_work_count) == 0)
3861 continue;
3862
3863 if (crtc->unpin_work)
3864 intel_wait_for_vblank(dev, crtc->pipe);
3865
3866 return true;
3867 }
3868
3869 return false;
3870}
3871
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003872static void page_flip_completed(struct intel_crtc *intel_crtc)
3873{
3874 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3875 struct intel_unpin_work *work = intel_crtc->unpin_work;
3876
3877 /* ensure that the unpin work is consistent wrt ->pending. */
3878 smp_rmb();
3879 intel_crtc->unpin_work = NULL;
3880
3881 if (work->event)
3882 drm_send_vblank_event(intel_crtc->base.dev,
3883 intel_crtc->pipe,
3884 work->event);
3885
3886 drm_crtc_vblank_put(&intel_crtc->base);
3887
3888 wake_up_all(&dev_priv->pending_flip_queue);
3889 queue_work(dev_priv->wq, &work->work);
3890
3891 trace_i915_flip_complete(intel_crtc->plane,
3892 work->pending_flip_obj);
3893}
3894
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003895void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003896{
Chris Wilson0f911282012-04-17 10:05:38 +01003897 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003898 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003899
Daniel Vetter2c10d572012-12-20 21:24:07 +01003900 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003901 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3902 !intel_crtc_has_pending_flip(crtc),
3903 60*HZ) == 0)) {
3904 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003905
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003906 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003907 if (intel_crtc->unpin_work) {
3908 WARN_ONCE(1, "Removing stuck page flip\n");
3909 page_flip_completed(intel_crtc);
3910 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003911 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003912 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003913
Chris Wilson975d5682014-08-20 13:13:34 +01003914 if (crtc->primary->fb) {
3915 mutex_lock(&dev->struct_mutex);
3916 intel_finish_fb(crtc->primary->fb);
3917 mutex_unlock(&dev->struct_mutex);
3918 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003919}
3920
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003921/* Program iCLKIP clock to the desired frequency */
3922static void lpt_program_iclkip(struct drm_crtc *crtc)
3923{
3924 struct drm_device *dev = crtc->dev;
3925 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003926 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003927 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3928 u32 temp;
3929
Ville Syrjäläa5805162015-05-26 20:42:30 +03003930 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01003931
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003932 /* It is necessary to ungate the pixclk gate prior to programming
3933 * the divisors, and gate it back when it is done.
3934 */
3935 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3936
3937 /* Disable SSCCTL */
3938 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003939 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3940 SBI_SSCCTL_DISABLE,
3941 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003942
3943 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003944 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003945 auxdiv = 1;
3946 divsel = 0x41;
3947 phaseinc = 0x20;
3948 } else {
3949 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003950 * but the adjusted_mode->crtc_clock in in KHz. To get the
3951 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003952 * convert the virtual clock precision to KHz here for higher
3953 * precision.
3954 */
3955 u32 iclk_virtual_root_freq = 172800 * 1000;
3956 u32 iclk_pi_range = 64;
3957 u32 desired_divisor, msb_divisor_value, pi_value;
3958
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003959 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003960 msb_divisor_value = desired_divisor / iclk_pi_range;
3961 pi_value = desired_divisor % iclk_pi_range;
3962
3963 auxdiv = 0;
3964 divsel = msb_divisor_value - 2;
3965 phaseinc = pi_value;
3966 }
3967
3968 /* This should not happen with any sane values */
3969 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3970 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3971 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3972 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3973
3974 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003975 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003976 auxdiv,
3977 divsel,
3978 phasedir,
3979 phaseinc);
3980
3981 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003982 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003983 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3984 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3985 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3986 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3987 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3988 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003989 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003990
3991 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003992 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003993 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3994 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003995 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003996
3997 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003998 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003999 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004000 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004001
4002 /* Wait for initialization time */
4003 udelay(24);
4004
4005 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01004006
Ville Syrjäläa5805162015-05-26 20:42:30 +03004007 mutex_unlock(&dev_priv->sb_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004008}
4009
Daniel Vetter275f01b22013-05-03 11:49:47 +02004010static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4011 enum pipe pch_transcoder)
4012{
4013 struct drm_device *dev = crtc->base.dev;
4014 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004015 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004016
4017 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4018 I915_READ(HTOTAL(cpu_transcoder)));
4019 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4020 I915_READ(HBLANK(cpu_transcoder)));
4021 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4022 I915_READ(HSYNC(cpu_transcoder)));
4023
4024 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4025 I915_READ(VTOTAL(cpu_transcoder)));
4026 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4027 I915_READ(VBLANK(cpu_transcoder)));
4028 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4029 I915_READ(VSYNC(cpu_transcoder)));
4030 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4031 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4032}
4033
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004034static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004035{
4036 struct drm_i915_private *dev_priv = dev->dev_private;
4037 uint32_t temp;
4038
4039 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004040 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004041 return;
4042
4043 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4044 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4045
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004046 temp &= ~FDI_BC_BIFURCATION_SELECT;
4047 if (enable)
4048 temp |= FDI_BC_BIFURCATION_SELECT;
4049
4050 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004051 I915_WRITE(SOUTH_CHICKEN1, temp);
4052 POSTING_READ(SOUTH_CHICKEN1);
4053}
4054
4055static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4056{
4057 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004058
4059 switch (intel_crtc->pipe) {
4060 case PIPE_A:
4061 break;
4062 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004063 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004064 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004065 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004066 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004067
4068 break;
4069 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004070 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004071
4072 break;
4073 default:
4074 BUG();
4075 }
4076}
4077
Jesse Barnesf67a5592011-01-05 10:31:48 -08004078/*
4079 * Enable PCH resources required for PCH ports:
4080 * - PCH PLLs
4081 * - FDI training & RX/TX
4082 * - update transcoder timings
4083 * - DP transcoding bits
4084 * - transcoder
4085 */
4086static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004087{
4088 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004089 struct drm_i915_private *dev_priv = dev->dev_private;
4090 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4091 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004092 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004093
Daniel Vetterab9412b2013-05-03 11:49:46 +02004094 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004095
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004096 if (IS_IVYBRIDGE(dev))
4097 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4098
Daniel Vettercd986ab2012-10-26 10:58:12 +02004099 /* Write the TU size bits before fdi link training, so that error
4100 * detection works. */
4101 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4102 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4103
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004104 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004105 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004106
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004107 /* We need to program the right clock selection before writing the pixel
4108 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004109 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004110 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004111
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004112 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004113 temp |= TRANS_DPLL_ENABLE(pipe);
4114 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004115 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004116 temp |= sel;
4117 else
4118 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004119 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004120 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004121
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004122 /* XXX: pch pll's can be enabled any time before we enable the PCH
4123 * transcoder, and we actually should do this to not upset any PCH
4124 * transcoder that already use the clock when we share it.
4125 *
4126 * Note that enable_shared_dpll tries to do the right thing, but
4127 * get_shared_dpll unconditionally resets the pll - we need that to have
4128 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004129 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004130
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004131 /* set transcoder timing, panel must allow it */
4132 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004133 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004134
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004135 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004136
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004137 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004138 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004139 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01004140 reg = TRANS_DP_CTL(pipe);
4141 temp = I915_READ(reg);
4142 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004143 TRANS_DP_SYNC_MASK |
4144 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004145 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004146 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004147
4148 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004149 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004150 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004151 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004152
4153 switch (intel_trans_dp_port_sel(crtc)) {
4154 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004155 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004156 break;
4157 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004158 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004159 break;
4160 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004161 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004162 break;
4163 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004164 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004165 }
4166
Chris Wilson5eddb702010-09-11 13:48:45 +01004167 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004168 }
4169
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004170 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004171}
4172
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004173static void lpt_pch_enable(struct drm_crtc *crtc)
4174{
4175 struct drm_device *dev = crtc->dev;
4176 struct drm_i915_private *dev_priv = dev->dev_private;
4177 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004178 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004179
Daniel Vetterab9412b2013-05-03 11:49:46 +02004180 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004181
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004182 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004183
Paulo Zanoni0540e482012-10-31 18:12:40 -02004184 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004185 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004186
Paulo Zanoni937bb612012-10-31 18:12:47 -02004187 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004188}
4189
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004190struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4191 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004192{
Daniel Vettere2b78262013-06-07 23:10:03 +02004193 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004194 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004195 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004196 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004197
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004198 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4199
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004200 if (HAS_PCH_IBX(dev_priv->dev)) {
4201 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004202 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004203 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004204
Daniel Vetter46edb022013-06-05 13:34:12 +02004205 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4206 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004207
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004208 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004209
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004210 goto found;
4211 }
4212
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304213 if (IS_BROXTON(dev_priv->dev)) {
4214 /* PLL is attached to port in bxt */
4215 struct intel_encoder *encoder;
4216 struct intel_digital_port *intel_dig_port;
4217
4218 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4219 if (WARN_ON(!encoder))
4220 return NULL;
4221
4222 intel_dig_port = enc_to_dig_port(&encoder->base);
4223 /* 1:1 mapping between ports and PLLs */
4224 i = (enum intel_dpll_id)intel_dig_port->port;
4225 pll = &dev_priv->shared_dplls[i];
4226 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4227 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004228 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304229
4230 goto found;
4231 }
4232
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004233 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4234 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004235
4236 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004237 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004238 continue;
4239
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004240 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004241 &shared_dpll[i].hw_state,
4242 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004243 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004244 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004245 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004246 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004247 goto found;
4248 }
4249 }
4250
4251 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004252 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4253 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004254 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004255 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4256 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004257 goto found;
4258 }
4259 }
4260
4261 return NULL;
4262
4263found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004264 if (shared_dpll[i].crtc_mask == 0)
4265 shared_dpll[i].hw_state =
4266 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004267
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004268 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004269 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4270 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004271
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004272 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004273
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004274 return pll;
4275}
4276
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004277static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004278{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004279 struct drm_i915_private *dev_priv = to_i915(state->dev);
4280 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004281 struct intel_shared_dpll *pll;
4282 enum intel_dpll_id i;
4283
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004284 if (!to_intel_atomic_state(state)->dpll_set)
4285 return;
4286
4287 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004288 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4289 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004290 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004291 }
4292}
4293
Daniel Vettera1520312013-05-03 11:49:50 +02004294static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004295{
4296 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004297 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004298 u32 temp;
4299
4300 temp = I915_READ(dslreg);
4301 udelay(500);
4302 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004303 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004304 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004305 }
4306}
4307
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004308static int
4309skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4310 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4311 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004312{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004313 struct intel_crtc_scaler_state *scaler_state =
4314 &crtc_state->scaler_state;
4315 struct intel_crtc *intel_crtc =
4316 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004317 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004318
4319 need_scaling = intel_rotation_90_or_270(rotation) ?
4320 (src_h != dst_w || src_w != dst_h):
4321 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004322
4323 /*
4324 * if plane is being disabled or scaler is no more required or force detach
4325 * - free scaler binded to this plane/crtc
4326 * - in order to do this, update crtc->scaler_usage
4327 *
4328 * Here scaler state in crtc_state is set free so that
4329 * scaler can be assigned to other user. Actual register
4330 * update to free the scaler is done in plane/panel-fit programming.
4331 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4332 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004333 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004334 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004335 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004336 scaler_state->scalers[*scaler_id].in_use = 0;
4337
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004338 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4339 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4340 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004341 scaler_state->scaler_users);
4342 *scaler_id = -1;
4343 }
4344 return 0;
4345 }
4346
4347 /* range checks */
4348 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4349 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4350
4351 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4352 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004353 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004354 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004355 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004356 return -EINVAL;
4357 }
4358
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004359 /* mark this plane as a scaler user in crtc_state */
4360 scaler_state->scaler_users |= (1 << scaler_user);
4361 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4362 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4363 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4364 scaler_state->scaler_users);
4365
4366 return 0;
4367}
4368
4369/**
4370 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4371 *
4372 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004373 *
4374 * Return
4375 * 0 - scaler_usage updated successfully
4376 * error - requested scaling cannot be supported or other error condition
4377 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004378int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004379{
4380 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
4381 struct drm_display_mode *adjusted_mode =
4382 &state->base.adjusted_mode;
4383
4384 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4385 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4386
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004387 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004388 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4389 state->pipe_src_w, state->pipe_src_h,
Imre Deak8c6cda22015-06-23 20:40:27 +03004390 adjusted_mode->hdisplay, adjusted_mode->vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004391}
4392
4393/**
4394 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4395 *
4396 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004397 * @plane_state: atomic plane state to update
4398 *
4399 * Return
4400 * 0 - scaler_usage updated successfully
4401 * error - requested scaling cannot be supported or other error condition
4402 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004403static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4404 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004405{
4406
4407 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004408 struct intel_plane *intel_plane =
4409 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004410 struct drm_framebuffer *fb = plane_state->base.fb;
4411 int ret;
4412
4413 bool force_detach = !fb || !plane_state->visible;
4414
4415 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4416 intel_plane->base.base.id, intel_crtc->pipe,
4417 drm_plane_index(&intel_plane->base));
4418
4419 ret = skl_update_scaler(crtc_state, force_detach,
4420 drm_plane_index(&intel_plane->base),
4421 &plane_state->scaler_id,
4422 plane_state->base.rotation,
4423 drm_rect_width(&plane_state->src) >> 16,
4424 drm_rect_height(&plane_state->src) >> 16,
4425 drm_rect_width(&plane_state->dst),
4426 drm_rect_height(&plane_state->dst));
4427
4428 if (ret || plane_state->scaler_id < 0)
4429 return ret;
4430
Chandra Kondurua1b22782015-04-07 15:28:45 -07004431 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004432 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004433 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004434 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004435 return -EINVAL;
4436 }
4437
4438 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004439 switch (fb->pixel_format) {
4440 case DRM_FORMAT_RGB565:
4441 case DRM_FORMAT_XBGR8888:
4442 case DRM_FORMAT_XRGB8888:
4443 case DRM_FORMAT_ABGR8888:
4444 case DRM_FORMAT_ARGB8888:
4445 case DRM_FORMAT_XRGB2101010:
4446 case DRM_FORMAT_XBGR2101010:
4447 case DRM_FORMAT_YUYV:
4448 case DRM_FORMAT_YVYU:
4449 case DRM_FORMAT_UYVY:
4450 case DRM_FORMAT_VYUY:
4451 break;
4452 default:
4453 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4454 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4455 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004456 }
4457
Chandra Kondurua1b22782015-04-07 15:28:45 -07004458 return 0;
4459}
4460
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004461static void skylake_scaler_disable(struct intel_crtc *crtc)
4462{
4463 int i;
4464
4465 for (i = 0; i < crtc->num_scalers; i++)
4466 skl_detach_scaler(crtc, i);
4467}
4468
4469static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004470{
4471 struct drm_device *dev = crtc->base.dev;
4472 struct drm_i915_private *dev_priv = dev->dev_private;
4473 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004474 struct intel_crtc_scaler_state *scaler_state =
4475 &crtc->config->scaler_state;
4476
4477 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4478
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004479 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004480 int id;
4481
4482 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4483 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4484 return;
4485 }
4486
4487 id = scaler_state->scaler_id;
4488 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4489 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4490 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4491 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4492
4493 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004494 }
4495}
4496
Jesse Barnesb074cec2013-04-25 12:55:02 -07004497static void ironlake_pfit_enable(struct intel_crtc *crtc)
4498{
4499 struct drm_device *dev = crtc->base.dev;
4500 struct drm_i915_private *dev_priv = dev->dev_private;
4501 int pipe = crtc->pipe;
4502
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004503 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004504 /* Force use of hard-coded filter coefficients
4505 * as some pre-programmed values are broken,
4506 * e.g. x201.
4507 */
4508 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4509 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4510 PF_PIPE_SEL_IVB(pipe));
4511 else
4512 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004513 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4514 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004515 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004516}
4517
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004518void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004519{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004520 struct drm_device *dev = crtc->base.dev;
4521 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004522
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004523 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004524 return;
4525
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004526 /* We can only enable IPS after we enable a plane and wait for a vblank */
4527 intel_wait_for_vblank(dev, crtc->pipe);
4528
Paulo Zanonid77e4532013-09-24 13:52:55 -03004529 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004530 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004531 mutex_lock(&dev_priv->rps.hw_lock);
4532 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4533 mutex_unlock(&dev_priv->rps.hw_lock);
4534 /* Quoting Art Runyan: "its not safe to expect any particular
4535 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004536 * mailbox." Moreover, the mailbox may return a bogus state,
4537 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004538 */
4539 } else {
4540 I915_WRITE(IPS_CTL, IPS_ENABLE);
4541 /* The bit only becomes 1 in the next vblank, so this wait here
4542 * is essentially intel_wait_for_vblank. If we don't have this
4543 * and don't wait for vblanks until the end of crtc_enable, then
4544 * the HW state readout code will complain that the expected
4545 * IPS_CTL value is not the one we read. */
4546 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4547 DRM_ERROR("Timed out waiting for IPS enable\n");
4548 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004549}
4550
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004551void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004552{
4553 struct drm_device *dev = crtc->base.dev;
4554 struct drm_i915_private *dev_priv = dev->dev_private;
4555
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004556 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004557 return;
4558
4559 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004560 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004561 mutex_lock(&dev_priv->rps.hw_lock);
4562 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4563 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004564 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4565 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4566 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004567 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004568 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004569 POSTING_READ(IPS_CTL);
4570 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004571
4572 /* We need to wait for a vblank before we can disable the plane. */
4573 intel_wait_for_vblank(dev, crtc->pipe);
4574}
4575
4576/** Loads the palette/gamma unit for the CRTC with the prepared values */
4577static void intel_crtc_load_lut(struct drm_crtc *crtc)
4578{
4579 struct drm_device *dev = crtc->dev;
4580 struct drm_i915_private *dev_priv = dev->dev_private;
4581 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4582 enum pipe pipe = intel_crtc->pipe;
4583 int palreg = PALETTE(pipe);
4584 int i;
4585 bool reenable_ips = false;
4586
4587 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004588 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004589 return;
4590
Imre Deak50360402015-01-16 00:55:16 -08004591 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004592 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004593 assert_dsi_pll_enabled(dev_priv);
4594 else
4595 assert_pll_enabled(dev_priv, pipe);
4596 }
4597
4598 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304599 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004600 palreg = LGC_PALETTE(pipe);
4601
4602 /* Workaround : Do not read or write the pipe palette/gamma data while
4603 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4604 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004605 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004606 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4607 GAMMA_MODE_MODE_SPLIT)) {
4608 hsw_disable_ips(intel_crtc);
4609 reenable_ips = true;
4610 }
4611
4612 for (i = 0; i < 256; i++) {
4613 I915_WRITE(palreg + 4 * i,
4614 (intel_crtc->lut_r[i] << 16) |
4615 (intel_crtc->lut_g[i] << 8) |
4616 intel_crtc->lut_b[i]);
4617 }
4618
4619 if (reenable_ips)
4620 hsw_enable_ips(intel_crtc);
4621}
4622
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004623static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004624{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004625 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004626 struct drm_device *dev = intel_crtc->base.dev;
4627 struct drm_i915_private *dev_priv = dev->dev_private;
4628
4629 mutex_lock(&dev->struct_mutex);
4630 dev_priv->mm.interruptible = false;
4631 (void) intel_overlay_switch_off(intel_crtc->overlay);
4632 dev_priv->mm.interruptible = true;
4633 mutex_unlock(&dev->struct_mutex);
4634 }
4635
4636 /* Let userspace switch the overlay on again. In most cases userspace
4637 * has to recompute where to put it anyway.
4638 */
4639}
4640
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004641/**
4642 * intel_post_enable_primary - Perform operations after enabling primary plane
4643 * @crtc: the CRTC whose primary plane was just enabled
4644 *
4645 * Performs potentially sleeping operations that must be done after the primary
4646 * plane is enabled, such as updating FBC and IPS. Note that this may be
4647 * called due to an explicit primary plane update, or due to an implicit
4648 * re-enable that is caused when a sprite plane is updated to no longer
4649 * completely hide the primary plane.
4650 */
4651static void
4652intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004653{
4654 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004655 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004656 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4657 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004658
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004659 /*
4660 * BDW signals flip done immediately if the plane
4661 * is disabled, even if the plane enable is already
4662 * armed to occur at the next vblank :(
4663 */
4664 if (IS_BROADWELL(dev))
4665 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004666
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004667 /*
4668 * FIXME IPS should be fine as long as one plane is
4669 * enabled, but in practice it seems to have problems
4670 * when going from primary only to sprite only and vice
4671 * versa.
4672 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004673 hsw_enable_ips(intel_crtc);
4674
Daniel Vetterf99d7062014-06-19 16:01:59 +02004675 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004676 * Gen2 reports pipe underruns whenever all planes are disabled.
4677 * So don't enable underrun reporting before at least some planes
4678 * are enabled.
4679 * FIXME: Need to fix the logic to work when we turn off all planes
4680 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004681 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004682 if (IS_GEN2(dev))
4683 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4684
4685 /* Underruns don't raise interrupts, so check manually. */
4686 if (HAS_GMCH_DISPLAY(dev))
4687 i9xx_check_fifo_underruns(dev_priv);
4688}
4689
4690/**
4691 * intel_pre_disable_primary - Perform operations before disabling primary plane
4692 * @crtc: the CRTC whose primary plane is to be disabled
4693 *
4694 * Performs potentially sleeping operations that must be done before the
4695 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4696 * be called due to an explicit primary plane update, or due to an implicit
4697 * disable that is caused when a sprite plane completely hides the primary
4698 * plane.
4699 */
4700static void
4701intel_pre_disable_primary(struct drm_crtc *crtc)
4702{
4703 struct drm_device *dev = crtc->dev;
4704 struct drm_i915_private *dev_priv = dev->dev_private;
4705 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4706 int pipe = intel_crtc->pipe;
4707
4708 /*
4709 * Gen2 reports pipe underruns whenever all planes are disabled.
4710 * So diasble underrun reporting before all the planes get disabled.
4711 * FIXME: Need to fix the logic to work when we turn off all planes
4712 * but leave the pipe running.
4713 */
4714 if (IS_GEN2(dev))
4715 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4716
4717 /*
4718 * Vblank time updates from the shadow to live plane control register
4719 * are blocked if the memory self-refresh mode is active at that
4720 * moment. So to make sure the plane gets truly disabled, disable
4721 * first the self-refresh mode. The self-refresh enable bit in turn
4722 * will be checked/applied by the HW only at the next frame start
4723 * event which is after the vblank start event, so we need to have a
4724 * wait-for-vblank between disabling the plane and the pipe.
4725 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004726 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004727 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004728 dev_priv->wm.vlv.cxsr = false;
4729 intel_wait_for_vblank(dev, pipe);
4730 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004731
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004732 /*
4733 * FIXME IPS should be fine as long as one plane is
4734 * enabled, but in practice it seems to have problems
4735 * when going from primary only to sprite only and vice
4736 * versa.
4737 */
4738 hsw_disable_ips(intel_crtc);
4739}
4740
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004741static void intel_post_plane_update(struct intel_crtc *crtc)
4742{
4743 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4744 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni7733b492015-07-07 15:26:04 -03004745 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004746 struct drm_plane *plane;
4747
4748 if (atomic->wait_vblank)
4749 intel_wait_for_vblank(dev, crtc->pipe);
4750
4751 intel_frontbuffer_flip(dev, atomic->fb_bits);
4752
Ville Syrjälä852eb002015-06-24 22:00:07 +03004753 if (atomic->disable_cxsr)
4754 crtc->wm.cxsr_allowed = true;
4755
Ville Syrjäläf015c552015-06-24 22:00:02 +03004756 if (crtc->atomic.update_wm_post)
4757 intel_update_watermarks(&crtc->base);
4758
Paulo Zanonic80ac852015-07-02 19:25:13 -03004759 if (atomic->update_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03004760 intel_fbc_update(dev_priv);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004761
4762 if (atomic->post_enable_primary)
4763 intel_post_enable_primary(&crtc->base);
4764
4765 drm_for_each_plane_mask(plane, dev, atomic->update_sprite_watermarks)
4766 intel_update_sprite_watermarks(plane, &crtc->base,
4767 0, 0, 0, false, false);
4768
4769 memset(atomic, 0, sizeof(*atomic));
4770}
4771
4772static void intel_pre_plane_update(struct intel_crtc *crtc)
4773{
4774 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004775 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004776 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4777 struct drm_plane *p;
4778
4779 /* Track fb's for any planes being disabled */
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004780 drm_for_each_plane_mask(p, dev, atomic->disabled_planes) {
4781 struct intel_plane *plane = to_intel_plane(p);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004782
4783 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03004784 i915_gem_track_fb(intel_fb_obj(plane->base.fb), NULL,
4785 plane->frontbuffer_bit);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004786 mutex_unlock(&dev->struct_mutex);
4787 }
4788
4789 if (atomic->wait_for_flips)
4790 intel_crtc_wait_for_pending_flips(&crtc->base);
4791
Paulo Zanonic80ac852015-07-02 19:25:13 -03004792 if (atomic->disable_fbc)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03004793 intel_fbc_disable_crtc(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004794
Rodrigo Vivi066cf552015-06-26 13:55:54 -07004795 if (crtc->atomic.disable_ips)
4796 hsw_disable_ips(crtc);
4797
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004798 if (atomic->pre_disable_primary)
4799 intel_pre_disable_primary(&crtc->base);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004800
4801 if (atomic->disable_cxsr) {
4802 crtc->wm.cxsr_allowed = false;
4803 intel_set_memory_cxsr(dev_priv, false);
4804 }
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004805}
4806
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004807static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004808{
4809 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004810 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004811 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004812 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004813
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004814 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004815
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004816 drm_for_each_plane_mask(p, dev, plane_mask)
4817 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004818
Daniel Vetterf99d7062014-06-19 16:01:59 +02004819 /*
4820 * FIXME: Once we grow proper nuclear flip support out of this we need
4821 * to compute the mask of flip planes precisely. For the time being
4822 * consider this a flip to a NULL plane.
4823 */
4824 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004825}
4826
Jesse Barnesf67a5592011-01-05 10:31:48 -08004827static void ironlake_crtc_enable(struct drm_crtc *crtc)
4828{
4829 struct drm_device *dev = crtc->dev;
4830 struct drm_i915_private *dev_priv = dev->dev_private;
4831 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004832 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004833 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004834
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004835 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004836 return;
4837
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004838 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004839 intel_prepare_shared_dpll(intel_crtc);
4840
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004841 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304842 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004843
4844 intel_set_pipe_timings(intel_crtc);
4845
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004846 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004847 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004848 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004849 }
4850
4851 ironlake_set_pipeconf(crtc);
4852
Jesse Barnesf67a5592011-01-05 10:31:48 -08004853 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004854
Daniel Vettera72e4c92014-09-30 10:56:47 +02004855 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4856 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004857
Daniel Vetterf6736a12013-06-05 13:34:30 +02004858 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004859 if (encoder->pre_enable)
4860 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004861
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004862 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004863 /* Note: FDI PLL enabling _must_ be done before we enable the
4864 * cpu pipes, hence this is separate from all the other fdi/pch
4865 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004866 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004867 } else {
4868 assert_fdi_tx_disabled(dev_priv, pipe);
4869 assert_fdi_rx_disabled(dev_priv, pipe);
4870 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004871
Jesse Barnesb074cec2013-04-25 12:55:02 -07004872 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004873
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004874 /*
4875 * On ILK+ LUT must be loaded before the pipe is running but with
4876 * clocks enabled
4877 */
4878 intel_crtc_load_lut(crtc);
4879
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004880 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004881 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004882
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004883 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004884 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004885
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004886 assert_vblank_disabled(crtc);
4887 drm_crtc_vblank_on(crtc);
4888
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004889 for_each_encoder_on_crtc(dev, crtc, encoder)
4890 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004891
4892 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004893 cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004894}
4895
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004896/* IPS only exists on ULT machines and is tied to pipe A. */
4897static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4898{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004899 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004900}
4901
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004902static void haswell_crtc_enable(struct drm_crtc *crtc)
4903{
4904 struct drm_device *dev = crtc->dev;
4905 struct drm_i915_private *dev_priv = dev->dev_private;
4906 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4907 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004908 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4909 struct intel_crtc_state *pipe_config =
4910 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004911
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004912 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004913 return;
4914
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004915 if (intel_crtc_to_shared_dpll(intel_crtc))
4916 intel_enable_shared_dpll(intel_crtc);
4917
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004918 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304919 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004920
4921 intel_set_pipe_timings(intel_crtc);
4922
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004923 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4924 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4925 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004926 }
4927
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004928 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004929 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004930 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004931 }
4932
4933 haswell_set_pipeconf(crtc);
4934
4935 intel_set_pipe_csc(crtc);
4936
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004937 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004938
Daniel Vettera72e4c92014-09-30 10:56:47 +02004939 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004940 for_each_encoder_on_crtc(dev, crtc, encoder)
4941 if (encoder->pre_enable)
4942 encoder->pre_enable(encoder);
4943
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004944 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004945 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4946 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004947 dev_priv->display.fdi_link_train(crtc);
4948 }
4949
Paulo Zanoni1f544382012-10-24 11:32:00 -02004950 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004951
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004952 if (INTEL_INFO(dev)->gen == 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004953 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004954 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004955 ironlake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004956 else
4957 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004958
4959 /*
4960 * On ILK+ LUT must be loaded before the pipe is running but with
4961 * clocks enabled
4962 */
4963 intel_crtc_load_lut(crtc);
4964
Paulo Zanoni1f544382012-10-24 11:32:00 -02004965 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004966 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004967
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004968 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004969 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004970
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004971 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004972 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004973
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004974 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004975 intel_ddi_set_vc_payload_alloc(crtc, true);
4976
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004977 assert_vblank_disabled(crtc);
4978 drm_crtc_vblank_on(crtc);
4979
Jani Nikula8807e552013-08-30 19:40:32 +03004980 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004981 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004982 intel_opregion_notify_encoder(encoder, true);
4983 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004984
Paulo Zanonie4916942013-09-20 16:21:19 -03004985 /* If we change the relative order between pipe/planes enabling, we need
4986 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004987 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
4988 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
4989 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4990 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4991 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004992}
4993
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004994static void ironlake_pfit_disable(struct intel_crtc *crtc)
4995{
4996 struct drm_device *dev = crtc->base.dev;
4997 struct drm_i915_private *dev_priv = dev->dev_private;
4998 int pipe = crtc->pipe;
4999
5000 /* To avoid upsetting the power well on haswell only disable the pfit if
5001 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005002 if (crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005003 I915_WRITE(PF_CTL(pipe), 0);
5004 I915_WRITE(PF_WIN_POS(pipe), 0);
5005 I915_WRITE(PF_WIN_SZ(pipe), 0);
5006 }
5007}
5008
Jesse Barnes6be4a602010-09-10 10:26:01 -07005009static void ironlake_crtc_disable(struct drm_crtc *crtc)
5010{
5011 struct drm_device *dev = crtc->dev;
5012 struct drm_i915_private *dev_priv = dev->dev_private;
5013 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005014 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005015 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01005016 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005017
Daniel Vetterea9d7582012-07-10 10:42:52 +02005018 for_each_encoder_on_crtc(dev, crtc, encoder)
5019 encoder->disable(encoder);
5020
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005021 drm_crtc_vblank_off(crtc);
5022 assert_vblank_disabled(crtc);
5023
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005024 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005025 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02005026
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005027 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005028
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005029 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005030
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005031 if (intel_crtc->config->has_pch_encoder)
5032 ironlake_fdi_disable(crtc);
5033
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005034 for_each_encoder_on_crtc(dev, crtc, encoder)
5035 if (encoder->post_disable)
5036 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005037
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005038 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005039 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005040
Daniel Vetterd925c592013-06-05 13:34:04 +02005041 if (HAS_PCH_CPT(dev)) {
5042 /* disable TRANS_DP_CTL */
5043 reg = TRANS_DP_CTL(pipe);
5044 temp = I915_READ(reg);
5045 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5046 TRANS_DP_PORT_SEL_MASK);
5047 temp |= TRANS_DP_PORT_SEL_NONE;
5048 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005049
Daniel Vetterd925c592013-06-05 13:34:04 +02005050 /* disable DPLL_SEL */
5051 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005052 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005053 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005054 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005055
Daniel Vetterd925c592013-06-05 13:34:04 +02005056 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005057 }
Patrik Jakobssone4ca0612015-07-08 15:31:52 +02005058
5059 intel_crtc->active = false;
5060 intel_update_watermarks(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005061}
5062
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005063static void haswell_crtc_disable(struct drm_crtc *crtc)
5064{
5065 struct drm_device *dev = crtc->dev;
5066 struct drm_i915_private *dev_priv = dev->dev_private;
5067 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5068 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005069 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005070
Jani Nikula8807e552013-08-30 19:40:32 +03005071 for_each_encoder_on_crtc(dev, crtc, encoder) {
5072 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005073 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005074 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005075
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005076 drm_crtc_vblank_off(crtc);
5077 assert_vblank_disabled(crtc);
5078
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005079 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005080 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5081 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005082 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005083
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005084 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005085 intel_ddi_set_vc_payload_alloc(crtc, false);
5086
Paulo Zanoniad80a812012-10-24 16:06:19 -02005087 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005088
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005089 if (INTEL_INFO(dev)->gen == 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005090 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005091 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005092 ironlake_pfit_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005093 else
5094 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005095
Paulo Zanoni1f544382012-10-24 11:32:00 -02005096 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005097
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005098 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02005099 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02005100 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02005101 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005102
Imre Deak97b040a2014-06-25 22:01:50 +03005103 for_each_encoder_on_crtc(dev, crtc, encoder)
5104 if (encoder->post_disable)
5105 encoder->post_disable(encoder);
Patrik Jakobssone4ca0612015-07-08 15:31:52 +02005106
5107 intel_crtc->active = false;
5108 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005109}
5110
Jesse Barnes2dd24552013-04-25 12:55:01 -07005111static void i9xx_pfit_enable(struct intel_crtc *crtc)
5112{
5113 struct drm_device *dev = crtc->base.dev;
5114 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005115 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005116
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005117 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005118 return;
5119
Daniel Vetterc0b03412013-05-28 12:05:54 +02005120 /*
5121 * The panel fitter should only be adjusted whilst the pipe is disabled,
5122 * according to register description and PRM.
5123 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005124 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5125 assert_pipe_disabled(dev_priv, crtc->pipe);
5126
Jesse Barnesb074cec2013-04-25 12:55:02 -07005127 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5128 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005129
5130 /* Border color in case we don't scale up to the full screen. Black by
5131 * default, change to something else for debugging. */
5132 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005133}
5134
Dave Airlied05410f2014-06-05 13:22:59 +10005135static enum intel_display_power_domain port_to_power_domain(enum port port)
5136{
5137 switch (port) {
5138 case PORT_A:
5139 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5140 case PORT_B:
5141 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5142 case PORT_C:
5143 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5144 case PORT_D:
5145 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
5146 default:
5147 WARN_ON_ONCE(1);
5148 return POWER_DOMAIN_PORT_OTHER;
5149 }
5150}
5151
Imre Deak77d22dc2014-03-05 16:20:52 +02005152#define for_each_power_domain(domain, mask) \
5153 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5154 if ((1 << (domain)) & (mask))
5155
Imre Deak319be8a2014-03-04 19:22:57 +02005156enum intel_display_power_domain
5157intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005158{
Imre Deak319be8a2014-03-04 19:22:57 +02005159 struct drm_device *dev = intel_encoder->base.dev;
5160 struct intel_digital_port *intel_dig_port;
5161
5162 switch (intel_encoder->type) {
5163 case INTEL_OUTPUT_UNKNOWN:
5164 /* Only DDI platforms should ever use this output type */
5165 WARN_ON_ONCE(!HAS_DDI(dev));
5166 case INTEL_OUTPUT_DISPLAYPORT:
5167 case INTEL_OUTPUT_HDMI:
5168 case INTEL_OUTPUT_EDP:
5169 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005170 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005171 case INTEL_OUTPUT_DP_MST:
5172 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5173 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005174 case INTEL_OUTPUT_ANALOG:
5175 return POWER_DOMAIN_PORT_CRT;
5176 case INTEL_OUTPUT_DSI:
5177 return POWER_DOMAIN_PORT_DSI;
5178 default:
5179 return POWER_DOMAIN_PORT_OTHER;
5180 }
5181}
5182
5183static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5184{
5185 struct drm_device *dev = crtc->dev;
5186 struct intel_encoder *intel_encoder;
5187 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5188 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005189 unsigned long mask;
5190 enum transcoder transcoder;
5191
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005192 if (!crtc->state->active)
5193 return 0;
5194
Imre Deak77d22dc2014-03-05 16:20:52 +02005195 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5196
5197 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5198 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005199 if (intel_crtc->config->pch_pfit.enabled ||
5200 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005201 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5202
Imre Deak319be8a2014-03-04 19:22:57 +02005203 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5204 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5205
Imre Deak77d22dc2014-03-05 16:20:52 +02005206 return mask;
5207}
5208
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005209static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
5210{
5211 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5212 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5213 enum intel_display_power_domain domain;
5214 unsigned long domains, new_domains, old_domains;
5215
5216 old_domains = intel_crtc->enabled_power_domains;
5217 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
5218
5219 domains = new_domains & ~old_domains;
5220
5221 for_each_power_domain(domain, domains)
5222 intel_display_power_get(dev_priv, domain);
5223
5224 return old_domains & ~new_domains;
5225}
5226
5227static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5228 unsigned long domains)
5229{
5230 enum intel_display_power_domain domain;
5231
5232 for_each_power_domain(domain, domains)
5233 intel_display_power_put(dev_priv, domain);
5234}
5235
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005236static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005237{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005238 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005239 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005240 unsigned long put_domains[I915_MAX_PIPES] = {};
5241 struct drm_crtc_state *crtc_state;
5242 struct drm_crtc *crtc;
5243 int i;
Imre Deak77d22dc2014-03-05 16:20:52 +02005244
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005245 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5246 if (needs_modeset(crtc->state))
5247 put_domains[to_intel_crtc(crtc)->pipe] =
5248 modeset_get_crtc_power_domains(crtc);
Imre Deak77d22dc2014-03-05 16:20:52 +02005249 }
5250
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005251 if (dev_priv->display.modeset_commit_cdclk) {
5252 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5253
5254 if (cdclk != dev_priv->cdclk_freq &&
5255 !WARN_ON(!state->allow_modeset))
5256 dev_priv->display.modeset_commit_cdclk(state);
5257 }
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005258
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005259 for (i = 0; i < I915_MAX_PIPES; i++)
5260 if (put_domains[i])
5261 modeset_put_power_domains(dev_priv, put_domains[i]);
Imre Deak77d22dc2014-03-05 16:20:52 +02005262}
5263
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005264static void intel_update_max_cdclk(struct drm_device *dev)
5265{
5266 struct drm_i915_private *dev_priv = dev->dev_private;
5267
5268 if (IS_SKYLAKE(dev)) {
5269 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5270
5271 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5272 dev_priv->max_cdclk_freq = 675000;
5273 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5274 dev_priv->max_cdclk_freq = 540000;
5275 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5276 dev_priv->max_cdclk_freq = 450000;
5277 else
5278 dev_priv->max_cdclk_freq = 337500;
5279 } else if (IS_BROADWELL(dev)) {
5280 /*
5281 * FIXME with extra cooling we can allow
5282 * 540 MHz for ULX and 675 Mhz for ULT.
5283 * How can we know if extra cooling is
5284 * available? PCI ID, VTB, something else?
5285 */
5286 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5287 dev_priv->max_cdclk_freq = 450000;
5288 else if (IS_BDW_ULX(dev))
5289 dev_priv->max_cdclk_freq = 450000;
5290 else if (IS_BDW_ULT(dev))
5291 dev_priv->max_cdclk_freq = 540000;
5292 else
5293 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005294 } else if (IS_CHERRYVIEW(dev)) {
5295 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005296 } else if (IS_VALLEYVIEW(dev)) {
5297 dev_priv->max_cdclk_freq = 400000;
5298 } else {
5299 /* otherwise assume cdclk is fixed */
5300 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5301 }
5302
5303 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5304 dev_priv->max_cdclk_freq);
5305}
5306
5307static void intel_update_cdclk(struct drm_device *dev)
5308{
5309 struct drm_i915_private *dev_priv = dev->dev_private;
5310
5311 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5312 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5313 dev_priv->cdclk_freq);
5314
5315 /*
5316 * Program the gmbus_freq based on the cdclk frequency.
5317 * BSpec erroneously claims we should aim for 4MHz, but
5318 * in fact 1MHz is the correct frequency.
5319 */
5320 if (IS_VALLEYVIEW(dev)) {
5321 /*
5322 * Program the gmbus_freq based on the cdclk frequency.
5323 * BSpec erroneously claims we should aim for 4MHz, but
5324 * in fact 1MHz is the correct frequency.
5325 */
5326 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5327 }
5328
5329 if (dev_priv->max_cdclk_freq == 0)
5330 intel_update_max_cdclk(dev);
5331}
5332
Damien Lespiau70d0c572015-06-04 18:21:29 +01005333static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305334{
5335 struct drm_i915_private *dev_priv = dev->dev_private;
5336 uint32_t divider;
5337 uint32_t ratio;
5338 uint32_t current_freq;
5339 int ret;
5340
5341 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5342 switch (frequency) {
5343 case 144000:
5344 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5345 ratio = BXT_DE_PLL_RATIO(60);
5346 break;
5347 case 288000:
5348 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5349 ratio = BXT_DE_PLL_RATIO(60);
5350 break;
5351 case 384000:
5352 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5353 ratio = BXT_DE_PLL_RATIO(60);
5354 break;
5355 case 576000:
5356 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5357 ratio = BXT_DE_PLL_RATIO(60);
5358 break;
5359 case 624000:
5360 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5361 ratio = BXT_DE_PLL_RATIO(65);
5362 break;
5363 case 19200:
5364 /*
5365 * Bypass frequency with DE PLL disabled. Init ratio, divider
5366 * to suppress GCC warning.
5367 */
5368 ratio = 0;
5369 divider = 0;
5370 break;
5371 default:
5372 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5373
5374 return;
5375 }
5376
5377 mutex_lock(&dev_priv->rps.hw_lock);
5378 /* Inform power controller of upcoming frequency change */
5379 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5380 0x80000000);
5381 mutex_unlock(&dev_priv->rps.hw_lock);
5382
5383 if (ret) {
5384 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5385 ret, frequency);
5386 return;
5387 }
5388
5389 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5390 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5391 current_freq = current_freq * 500 + 1000;
5392
5393 /*
5394 * DE PLL has to be disabled when
5395 * - setting to 19.2MHz (bypass, PLL isn't used)
5396 * - before setting to 624MHz (PLL needs toggling)
5397 * - before setting to any frequency from 624MHz (PLL needs toggling)
5398 */
5399 if (frequency == 19200 || frequency == 624000 ||
5400 current_freq == 624000) {
5401 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5402 /* Timeout 200us */
5403 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5404 1))
5405 DRM_ERROR("timout waiting for DE PLL unlock\n");
5406 }
5407
5408 if (frequency != 19200) {
5409 uint32_t val;
5410
5411 val = I915_READ(BXT_DE_PLL_CTL);
5412 val &= ~BXT_DE_PLL_RATIO_MASK;
5413 val |= ratio;
5414 I915_WRITE(BXT_DE_PLL_CTL, val);
5415
5416 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5417 /* Timeout 200us */
5418 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5419 DRM_ERROR("timeout waiting for DE PLL lock\n");
5420
5421 val = I915_READ(CDCLK_CTL);
5422 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5423 val |= divider;
5424 /*
5425 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5426 * enable otherwise.
5427 */
5428 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5429 if (frequency >= 500000)
5430 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5431
5432 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5433 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5434 val |= (frequency - 1000) / 500;
5435 I915_WRITE(CDCLK_CTL, val);
5436 }
5437
5438 mutex_lock(&dev_priv->rps.hw_lock);
5439 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5440 DIV_ROUND_UP(frequency, 25000));
5441 mutex_unlock(&dev_priv->rps.hw_lock);
5442
5443 if (ret) {
5444 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5445 ret, frequency);
5446 return;
5447 }
5448
Damien Lespiaua47871b2015-06-04 18:21:34 +01005449 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305450}
5451
5452void broxton_init_cdclk(struct drm_device *dev)
5453{
5454 struct drm_i915_private *dev_priv = dev->dev_private;
5455 uint32_t val;
5456
5457 /*
5458 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5459 * or else the reset will hang because there is no PCH to respond.
5460 * Move the handshake programming to initialization sequence.
5461 * Previously was left up to BIOS.
5462 */
5463 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5464 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5465 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5466
5467 /* Enable PG1 for cdclk */
5468 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5469
5470 /* check if cd clock is enabled */
5471 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5472 DRM_DEBUG_KMS("Display already initialized\n");
5473 return;
5474 }
5475
5476 /*
5477 * FIXME:
5478 * - The initial CDCLK needs to be read from VBT.
5479 * Need to make this change after VBT has changes for BXT.
5480 * - check if setting the max (or any) cdclk freq is really necessary
5481 * here, it belongs to modeset time
5482 */
5483 broxton_set_cdclk(dev, 624000);
5484
5485 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005486 POSTING_READ(DBUF_CTL);
5487
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305488 udelay(10);
5489
5490 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5491 DRM_ERROR("DBuf power enable timeout!\n");
5492}
5493
5494void broxton_uninit_cdclk(struct drm_device *dev)
5495{
5496 struct drm_i915_private *dev_priv = dev->dev_private;
5497
5498 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005499 POSTING_READ(DBUF_CTL);
5500
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305501 udelay(10);
5502
5503 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5504 DRM_ERROR("DBuf power disable timeout!\n");
5505
5506 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5507 broxton_set_cdclk(dev, 19200);
5508
5509 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5510}
5511
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005512static const struct skl_cdclk_entry {
5513 unsigned int freq;
5514 unsigned int vco;
5515} skl_cdclk_frequencies[] = {
5516 { .freq = 308570, .vco = 8640 },
5517 { .freq = 337500, .vco = 8100 },
5518 { .freq = 432000, .vco = 8640 },
5519 { .freq = 450000, .vco = 8100 },
5520 { .freq = 540000, .vco = 8100 },
5521 { .freq = 617140, .vco = 8640 },
5522 { .freq = 675000, .vco = 8100 },
5523};
5524
5525static unsigned int skl_cdclk_decimal(unsigned int freq)
5526{
5527 return (freq - 1000) / 500;
5528}
5529
5530static unsigned int skl_cdclk_get_vco(unsigned int freq)
5531{
5532 unsigned int i;
5533
5534 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5535 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5536
5537 if (e->freq == freq)
5538 return e->vco;
5539 }
5540
5541 return 8100;
5542}
5543
5544static void
5545skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5546{
5547 unsigned int min_freq;
5548 u32 val;
5549
5550 /* select the minimum CDCLK before enabling DPLL 0 */
5551 val = I915_READ(CDCLK_CTL);
5552 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5553 val |= CDCLK_FREQ_337_308;
5554
5555 if (required_vco == 8640)
5556 min_freq = 308570;
5557 else
5558 min_freq = 337500;
5559
5560 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5561
5562 I915_WRITE(CDCLK_CTL, val);
5563 POSTING_READ(CDCLK_CTL);
5564
5565 /*
5566 * We always enable DPLL0 with the lowest link rate possible, but still
5567 * taking into account the VCO required to operate the eDP panel at the
5568 * desired frequency. The usual DP link rates operate with a VCO of
5569 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5570 * The modeset code is responsible for the selection of the exact link
5571 * rate later on, with the constraint of choosing a frequency that
5572 * works with required_vco.
5573 */
5574 val = I915_READ(DPLL_CTRL1);
5575
5576 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5577 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5578 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5579 if (required_vco == 8640)
5580 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5581 SKL_DPLL0);
5582 else
5583 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5584 SKL_DPLL0);
5585
5586 I915_WRITE(DPLL_CTRL1, val);
5587 POSTING_READ(DPLL_CTRL1);
5588
5589 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5590
5591 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5592 DRM_ERROR("DPLL0 not locked\n");
5593}
5594
5595static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5596{
5597 int ret;
5598 u32 val;
5599
5600 /* inform PCU we want to change CDCLK */
5601 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5602 mutex_lock(&dev_priv->rps.hw_lock);
5603 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5604 mutex_unlock(&dev_priv->rps.hw_lock);
5605
5606 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5607}
5608
5609static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5610{
5611 unsigned int i;
5612
5613 for (i = 0; i < 15; i++) {
5614 if (skl_cdclk_pcu_ready(dev_priv))
5615 return true;
5616 udelay(10);
5617 }
5618
5619 return false;
5620}
5621
5622static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5623{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005624 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005625 u32 freq_select, pcu_ack;
5626
5627 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5628
5629 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5630 DRM_ERROR("failed to inform PCU about cdclk change\n");
5631 return;
5632 }
5633
5634 /* set CDCLK_CTL */
5635 switch(freq) {
5636 case 450000:
5637 case 432000:
5638 freq_select = CDCLK_FREQ_450_432;
5639 pcu_ack = 1;
5640 break;
5641 case 540000:
5642 freq_select = CDCLK_FREQ_540;
5643 pcu_ack = 2;
5644 break;
5645 case 308570:
5646 case 337500:
5647 default:
5648 freq_select = CDCLK_FREQ_337_308;
5649 pcu_ack = 0;
5650 break;
5651 case 617140:
5652 case 675000:
5653 freq_select = CDCLK_FREQ_675_617;
5654 pcu_ack = 3;
5655 break;
5656 }
5657
5658 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5659 POSTING_READ(CDCLK_CTL);
5660
5661 /* inform PCU of the change */
5662 mutex_lock(&dev_priv->rps.hw_lock);
5663 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5664 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005665
5666 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005667}
5668
5669void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5670{
5671 /* disable DBUF power */
5672 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5673 POSTING_READ(DBUF_CTL);
5674
5675 udelay(10);
5676
5677 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5678 DRM_ERROR("DBuf power disable timeout\n");
5679
5680 /* disable DPLL0 */
5681 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5682 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5683 DRM_ERROR("Couldn't disable DPLL0\n");
5684
5685 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5686}
5687
5688void skl_init_cdclk(struct drm_i915_private *dev_priv)
5689{
5690 u32 val;
5691 unsigned int required_vco;
5692
5693 /* enable PCH reset handshake */
5694 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5695 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5696
5697 /* enable PG1 and Misc I/O */
5698 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5699
5700 /* DPLL0 already enabed !? */
5701 if (I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE) {
5702 DRM_DEBUG_DRIVER("DPLL0 already running\n");
5703 return;
5704 }
5705
5706 /* enable DPLL0 */
5707 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5708 skl_dpll0_enable(dev_priv, required_vco);
5709
5710 /* set CDCLK to the frequency the BIOS chose */
5711 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5712
5713 /* enable DBUF power */
5714 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5715 POSTING_READ(DBUF_CTL);
5716
5717 udelay(10);
5718
5719 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5720 DRM_ERROR("DBuf power enable timeout\n");
5721}
5722
Ville Syrjälädfcab172014-06-13 13:37:47 +03005723/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005724static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005725{
Jesse Barnes586f49d2013-11-04 16:06:59 -08005726 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08005727
Jesse Barnes586f49d2013-11-04 16:06:59 -08005728 /* Obtain SKU information */
Ville Syrjäläa5805162015-05-26 20:42:30 +03005729 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes586f49d2013-11-04 16:06:59 -08005730 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
5731 CCK_FUSE_HPLL_FREQ_MASK;
Ville Syrjäläa5805162015-05-26 20:42:30 +03005732 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005733
Ville Syrjälädfcab172014-06-13 13:37:47 +03005734 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005735}
5736
5737/* Adjust CDclk dividers to allow high res or save power if possible */
5738static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5739{
5740 struct drm_i915_private *dev_priv = dev->dev_private;
5741 u32 val, cmd;
5742
Vandana Kannan164dfd22014-11-24 13:37:41 +05305743 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5744 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005745
Ville Syrjälädfcab172014-06-13 13:37:47 +03005746 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005747 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005748 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005749 cmd = 1;
5750 else
5751 cmd = 0;
5752
5753 mutex_lock(&dev_priv->rps.hw_lock);
5754 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5755 val &= ~DSPFREQGUAR_MASK;
5756 val |= (cmd << DSPFREQGUAR_SHIFT);
5757 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5758 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5759 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5760 50)) {
5761 DRM_ERROR("timed out waiting for CDclk change\n");
5762 }
5763 mutex_unlock(&dev_priv->rps.hw_lock);
5764
Ville Syrjälä54433e92015-05-26 20:42:31 +03005765 mutex_lock(&dev_priv->sb_lock);
5766
Ville Syrjälädfcab172014-06-13 13:37:47 +03005767 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005768 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005769
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005770 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005771
Jesse Barnes30a970c2013-11-04 13:48:12 -08005772 /* adjust cdclk divider */
5773 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03005774 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005775 val |= divider;
5776 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005777
5778 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
5779 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5780 50))
5781 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005782 }
5783
Jesse Barnes30a970c2013-11-04 13:48:12 -08005784 /* adjust self-refresh exit latency value */
5785 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5786 val &= ~0x7f;
5787
5788 /*
5789 * For high bandwidth configs, we set a higher latency in the bunit
5790 * so that the core display fetch happens in time to avoid underruns.
5791 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005792 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005793 val |= 4500 / 250; /* 4.5 usec */
5794 else
5795 val |= 3000 / 250; /* 3.0 usec */
5796 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005797
Ville Syrjäläa5805162015-05-26 20:42:30 +03005798 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005799
Ville Syrjäläb6283052015-06-03 15:45:07 +03005800 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005801}
5802
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005803static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5804{
5805 struct drm_i915_private *dev_priv = dev->dev_private;
5806 u32 val, cmd;
5807
Vandana Kannan164dfd22014-11-24 13:37:41 +05305808 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5809 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005810
5811 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005812 case 333333:
5813 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005814 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005815 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005816 break;
5817 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005818 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005819 return;
5820 }
5821
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005822 /*
5823 * Specs are full of misinformation, but testing on actual
5824 * hardware has shown that we just need to write the desired
5825 * CCK divider into the Punit register.
5826 */
5827 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5828
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005829 mutex_lock(&dev_priv->rps.hw_lock);
5830 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5831 val &= ~DSPFREQGUAR_MASK_CHV;
5832 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5833 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5834 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5835 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5836 50)) {
5837 DRM_ERROR("timed out waiting for CDclk change\n");
5838 }
5839 mutex_unlock(&dev_priv->rps.hw_lock);
5840
Ville Syrjäläb6283052015-06-03 15:45:07 +03005841 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005842}
5843
Jesse Barnes30a970c2013-11-04 13:48:12 -08005844static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5845 int max_pixclk)
5846{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005847 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005848 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005849
Jesse Barnes30a970c2013-11-04 13:48:12 -08005850 /*
5851 * Really only a few cases to deal with, as only 4 CDclks are supported:
5852 * 200MHz
5853 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005854 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005855 * 400MHz (VLV only)
5856 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5857 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005858 *
5859 * We seem to get an unstable or solid color picture at 200MHz.
5860 * Not sure what's wrong. For now use 200MHz only when all pipes
5861 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005862 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005863 if (!IS_CHERRYVIEW(dev_priv) &&
5864 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005865 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005866 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005867 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005868 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005869 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005870 else
5871 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005872}
5873
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305874static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5875 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005876{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305877 /*
5878 * FIXME:
5879 * - remove the guardband, it's not needed on BXT
5880 * - set 19.2MHz bypass frequency if there are no active pipes
5881 */
5882 if (max_pixclk > 576000*9/10)
5883 return 624000;
5884 else if (max_pixclk > 384000*9/10)
5885 return 576000;
5886 else if (max_pixclk > 288000*9/10)
5887 return 384000;
5888 else if (max_pixclk > 144000*9/10)
5889 return 288000;
5890 else
5891 return 144000;
5892}
5893
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005894/* Compute the max pixel clock for new configuration. Uses atomic state if
5895 * that's non-NULL, look at current state otherwise. */
5896static int intel_mode_max_pixclk(struct drm_device *dev,
5897 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005898{
Jesse Barnes30a970c2013-11-04 13:48:12 -08005899 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005900 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005901 int max_pixclk = 0;
5902
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005903 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005904 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005905 if (IS_ERR(crtc_state))
5906 return PTR_ERR(crtc_state);
5907
5908 if (!crtc_state->base.enable)
5909 continue;
5910
5911 max_pixclk = max(max_pixclk,
5912 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005913 }
5914
5915 return max_pixclk;
5916}
5917
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005918static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005919{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005920 struct drm_device *dev = state->dev;
5921 struct drm_i915_private *dev_priv = dev->dev_private;
5922 int max_pixclk = intel_mode_max_pixclk(dev, state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005923
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005924 if (max_pixclk < 0)
5925 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005926
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005927 to_intel_atomic_state(state)->cdclk =
5928 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305929
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005930 return 0;
5931}
Jesse Barnes30a970c2013-11-04 13:48:12 -08005932
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005933static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5934{
5935 struct drm_device *dev = state->dev;
5936 struct drm_i915_private *dev_priv = dev->dev_private;
5937 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005938
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005939 if (max_pixclk < 0)
5940 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005941
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005942 to_intel_atomic_state(state)->cdclk =
5943 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005944
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005945 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005946}
5947
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005948static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5949{
5950 unsigned int credits, default_credits;
5951
5952 if (IS_CHERRYVIEW(dev_priv))
5953 default_credits = PFI_CREDIT(12);
5954 else
5955 default_credits = PFI_CREDIT(8);
5956
Vandana Kannan164dfd22014-11-24 13:37:41 +05305957 if (DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 1000) >= dev_priv->rps.cz_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005958 /* CHV suggested value is 31 or 63 */
5959 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03005960 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005961 else
5962 credits = PFI_CREDIT(15);
5963 } else {
5964 credits = default_credits;
5965 }
5966
5967 /*
5968 * WA - write default credits before re-programming
5969 * FIXME: should we also set the resend bit here?
5970 */
5971 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5972 default_credits);
5973
5974 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5975 credits | PFI_CREDIT_RESEND);
5976
5977 /*
5978 * FIXME is this guaranteed to clear
5979 * immediately or should we poll for it?
5980 */
5981 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
5982}
5983
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005984static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005985{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005986 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005987 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005988 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005989
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005990 /*
5991 * FIXME: We can end up here with all power domains off, yet
5992 * with a CDCLK frequency other than the minimum. To account
5993 * for this take the PIPE-A power domain, which covers the HW
5994 * blocks needed for the following programming. This can be
5995 * removed once it's guaranteed that we get here either with
5996 * the minimum CDCLK set, or the required power domains
5997 * enabled.
5998 */
5999 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006000
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006001 if (IS_CHERRYVIEW(dev))
6002 cherryview_set_cdclk(dev, req_cdclk);
6003 else
6004 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006005
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006006 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006007
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006008 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006009}
6010
Jesse Barnes89b667f2013-04-18 14:51:36 -07006011static void valleyview_crtc_enable(struct drm_crtc *crtc)
6012{
6013 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006014 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006015 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6016 struct intel_encoder *encoder;
6017 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03006018 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006019
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006020 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006021 return;
6022
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006023 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05306024
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006025 if (!is_dsi) {
6026 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006027 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006028 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006029 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006030 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02006031
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006032 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306033 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006034
6035 intel_set_pipe_timings(intel_crtc);
6036
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006037 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6038 struct drm_i915_private *dev_priv = dev->dev_private;
6039
6040 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6041 I915_WRITE(CHV_CANVAS(pipe), 0);
6042 }
6043
Daniel Vetter5b18e572014-04-24 23:55:06 +02006044 i9xx_set_pipeconf(intel_crtc);
6045
Jesse Barnes89b667f2013-04-18 14:51:36 -07006046 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006047
Daniel Vettera72e4c92014-09-30 10:56:47 +02006048 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006049
Jesse Barnes89b667f2013-04-18 14:51:36 -07006050 for_each_encoder_on_crtc(dev, crtc, encoder)
6051 if (encoder->pre_pll_enable)
6052 encoder->pre_pll_enable(encoder);
6053
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006054 if (!is_dsi) {
6055 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006056 chv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006057 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006058 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006059 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006060
6061 for_each_encoder_on_crtc(dev, crtc, encoder)
6062 if (encoder->pre_enable)
6063 encoder->pre_enable(encoder);
6064
Jesse Barnes2dd24552013-04-25 12:55:01 -07006065 i9xx_pfit_enable(intel_crtc);
6066
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006067 intel_crtc_load_lut(crtc);
6068
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006069 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006070
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006071 assert_vblank_disabled(crtc);
6072 drm_crtc_vblank_on(crtc);
6073
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006074 for_each_encoder_on_crtc(dev, crtc, encoder)
6075 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006076}
6077
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006078static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6079{
6080 struct drm_device *dev = crtc->base.dev;
6081 struct drm_i915_private *dev_priv = dev->dev_private;
6082
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006083 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6084 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006085}
6086
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006087static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006088{
6089 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006090 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006091 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006092 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006093 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006094
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006095 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006096 return;
6097
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006098 i9xx_set_pll_dividers(intel_crtc);
6099
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006100 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306101 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006102
6103 intel_set_pipe_timings(intel_crtc);
6104
Daniel Vetter5b18e572014-04-24 23:55:06 +02006105 i9xx_set_pipeconf(intel_crtc);
6106
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006107 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006108
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006109 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006110 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006111
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006112 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006113 if (encoder->pre_enable)
6114 encoder->pre_enable(encoder);
6115
Daniel Vetterf6736a12013-06-05 13:34:30 +02006116 i9xx_enable_pll(intel_crtc);
6117
Jesse Barnes2dd24552013-04-25 12:55:01 -07006118 i9xx_pfit_enable(intel_crtc);
6119
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006120 intel_crtc_load_lut(crtc);
6121
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006122 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006123 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006124
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006125 assert_vblank_disabled(crtc);
6126 drm_crtc_vblank_on(crtc);
6127
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006128 for_each_encoder_on_crtc(dev, crtc, encoder)
6129 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006130}
6131
Daniel Vetter87476d62013-04-11 16:29:06 +02006132static void i9xx_pfit_disable(struct intel_crtc *crtc)
6133{
6134 struct drm_device *dev = crtc->base.dev;
6135 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006136
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006137 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006138 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006139
6140 assert_pipe_disabled(dev_priv, crtc->pipe);
6141
Daniel Vetter328d8e82013-05-08 10:36:31 +02006142 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6143 I915_READ(PFIT_CONTROL));
6144 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006145}
6146
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006147static void i9xx_crtc_disable(struct drm_crtc *crtc)
6148{
6149 struct drm_device *dev = crtc->dev;
6150 struct drm_i915_private *dev_priv = dev->dev_private;
6151 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006152 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006153 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006154
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006155 /*
6156 * On gen2 planes are double buffered but the pipe isn't, so we must
6157 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006158 * We also need to wait on all gmch platforms because of the
6159 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006160 */
Imre Deak564ed192014-06-13 14:54:21 +03006161 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006162
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006163 for_each_encoder_on_crtc(dev, crtc, encoder)
6164 encoder->disable(encoder);
6165
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006166 drm_crtc_vblank_off(crtc);
6167 assert_vblank_disabled(crtc);
6168
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006169 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006170
Daniel Vetter87476d62013-04-11 16:29:06 +02006171 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006172
Jesse Barnes89b667f2013-04-18 14:51:36 -07006173 for_each_encoder_on_crtc(dev, crtc, encoder)
6174 if (encoder->post_disable)
6175 encoder->post_disable(encoder);
6176
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006177 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006178 if (IS_CHERRYVIEW(dev))
6179 chv_disable_pll(dev_priv, pipe);
6180 else if (IS_VALLEYVIEW(dev))
6181 vlv_disable_pll(dev_priv, pipe);
6182 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006183 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006184 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006185
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006186 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006187 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Patrik Jakobssone4ca0612015-07-08 15:31:52 +02006188
6189 intel_crtc->active = false;
6190 intel_update_watermarks(crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006191}
6192
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006193static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006194{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006195 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006196 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006197 enum intel_display_power_domain domain;
6198 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006199
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006200 if (!intel_crtc->active)
6201 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006202
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006203 if (to_intel_plane_state(crtc->primary->state)->visible) {
6204 intel_crtc_wait_for_pending_flips(crtc);
6205 intel_pre_disable_primary(crtc);
6206 }
6207
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02006208 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006209 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006210 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006211
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006212 domains = intel_crtc->enabled_power_domains;
6213 for_each_power_domain(domain, domains)
6214 intel_display_power_put(dev_priv, domain);
6215 intel_crtc->enabled_power_domains = 0;
6216}
6217
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006218/*
6219 * turn all crtc's off, but do not adjust state
6220 * This has to be paired with a call to intel_modeset_setup_hw_state.
6221 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006222int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006223{
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006224 struct drm_mode_config *config = &dev->mode_config;
6225 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6226 struct drm_atomic_state *state;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006227 struct drm_crtc *crtc;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006228 unsigned crtc_mask = 0;
6229 int ret = 0;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006230
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006231 if (WARN_ON(!ctx))
6232 return 0;
6233
6234 lockdep_assert_held(&ctx->ww_ctx);
6235 state = drm_atomic_state_alloc(dev);
6236 if (WARN_ON(!state))
6237 return -ENOMEM;
6238
6239 state->acquire_ctx = ctx;
6240 state->allow_modeset = true;
6241
6242 for_each_crtc(dev, crtc) {
6243 struct drm_crtc_state *crtc_state =
6244 drm_atomic_get_crtc_state(state, crtc);
6245
6246 ret = PTR_ERR_OR_ZERO(crtc_state);
6247 if (ret)
6248 goto free;
6249
6250 if (!crtc_state->active)
6251 continue;
6252
6253 crtc_state->active = false;
6254 crtc_mask |= 1 << drm_crtc_index(crtc);
6255 }
6256
6257 if (crtc_mask) {
Maarten Lankhorst74c090b2015-07-13 16:30:30 +02006258 ret = drm_atomic_commit(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006259
6260 if (!ret) {
6261 for_each_crtc(dev, crtc)
6262 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6263 crtc->state->active = true;
6264
6265 return ret;
6266 }
6267 }
6268
6269free:
6270 if (ret)
6271 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6272 drm_atomic_state_free(state);
6273 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006274}
6275
Chris Wilsoncdd59982010-09-08 16:30:16 +01006276/* Master function to enable/disable CRTC and corresponding power wells */
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006277int intel_crtc_control(struct drm_crtc *crtc, bool enable)
Daniel Vetter976f8a22012-07-08 22:34:21 +02006278{
6279 struct drm_device *dev = crtc->dev;
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006280 struct drm_mode_config *config = &dev->mode_config;
6281 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006282 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006283 struct intel_crtc_state *pipe_config;
6284 struct drm_atomic_state *state;
6285 int ret;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006286
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006287 if (enable == intel_crtc->active)
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006288 return 0;
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006289
6290 if (enable && !crtc->state->enable)
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006291 return 0;
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006292
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006293 /* this function should be called with drm_modeset_lock_all for now */
6294 if (WARN_ON(!ctx))
6295 return -EIO;
6296 lockdep_assert_held(&ctx->ww_ctx);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006297
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006298 state = drm_atomic_state_alloc(dev);
6299 if (WARN_ON(!state))
6300 return -ENOMEM;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006301
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006302 state->acquire_ctx = ctx;
6303 state->allow_modeset = true;
6304
6305 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
6306 if (IS_ERR(pipe_config)) {
6307 ret = PTR_ERR(pipe_config);
6308 goto err;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006309 }
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006310 pipe_config->base.active = enable;
6311
Maarten Lankhorst74c090b2015-07-13 16:30:30 +02006312 ret = drm_atomic_commit(state);
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006313 if (!ret)
6314 return ret;
6315
6316err:
6317 DRM_ERROR("Updating crtc active failed with %i\n", ret);
6318 drm_atomic_state_free(state);
6319 return ret;
Borun Fub04c5bd2014-07-12 10:02:27 +05306320}
6321
6322/**
6323 * Sets the power management mode of the pipe and plane.
6324 */
6325void intel_crtc_update_dpms(struct drm_crtc *crtc)
6326{
6327 struct drm_device *dev = crtc->dev;
6328 struct intel_encoder *intel_encoder;
6329 bool enable = false;
6330
6331 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
6332 enable |= intel_encoder->connectors_active;
6333
6334 intel_crtc_control(crtc, enable);
Chris Wilsoncdd59982010-09-08 16:30:16 +01006335}
6336
Chris Wilsonea5b2132010-08-04 13:50:23 +01006337void intel_encoder_destroy(struct drm_encoder *encoder)
6338{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006339 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006340
Chris Wilsonea5b2132010-08-04 13:50:23 +01006341 drm_encoder_cleanup(encoder);
6342 kfree(intel_encoder);
6343}
6344
Damien Lespiau92373292013-08-08 22:28:57 +01006345/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006346 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
6347 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01006348static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006349{
6350 if (mode == DRM_MODE_DPMS_ON) {
6351 encoder->connectors_active = true;
6352
Daniel Vetterb2cabb02012-07-01 22:42:24 +02006353 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006354 } else {
6355 encoder->connectors_active = false;
6356
Daniel Vetterb2cabb02012-07-01 22:42:24 +02006357 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006358 }
6359}
6360
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006361/* Cross check the actual hw state with our own modeset state tracking (and it's
6362 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006363static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006364{
6365 if (connector->get_hw_state(connector)) {
6366 struct intel_encoder *encoder = connector->encoder;
6367 struct drm_crtc *crtc;
6368 bool encoder_enabled;
6369 enum pipe pipe;
6370
6371 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6372 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03006373 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006374
Dave Airlie0e32b392014-05-02 14:02:48 +10006375 /* there is no real hw state for MST connectors */
6376 if (connector->mst_port)
6377 return;
6378
Rob Clarke2c719b2014-12-15 13:56:32 -05006379 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006380 "wrong connector dpms state\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05006381 I915_STATE_WARN(connector->base.encoder != &encoder->base,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006382 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006383
Dave Airlie36cd7442014-05-02 13:44:18 +10006384 if (encoder) {
Rob Clarke2c719b2014-12-15 13:56:32 -05006385 I915_STATE_WARN(!encoder->connectors_active,
Dave Airlie36cd7442014-05-02 13:44:18 +10006386 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006387
Dave Airlie36cd7442014-05-02 13:44:18 +10006388 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -05006389 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
6390 if (I915_STATE_WARN_ON(!encoder->base.crtc))
Dave Airlie36cd7442014-05-02 13:44:18 +10006391 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006392
Dave Airlie36cd7442014-05-02 13:44:18 +10006393 crtc = encoder->base.crtc;
6394
Matt Roper83d65732015-02-25 13:12:16 -08006395 I915_STATE_WARN(!crtc->state->enable,
6396 "crtc not enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05006397 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
6398 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
Dave Airlie36cd7442014-05-02 13:44:18 +10006399 "encoder active on the wrong pipe\n");
6400 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006401 }
6402}
6403
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006404int intel_connector_init(struct intel_connector *connector)
6405{
6406 struct drm_connector_state *connector_state;
6407
6408 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6409 if (!connector_state)
6410 return -ENOMEM;
6411
6412 connector->base.state = connector_state;
6413 return 0;
6414}
6415
6416struct intel_connector *intel_connector_alloc(void)
6417{
6418 struct intel_connector *connector;
6419
6420 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6421 if (!connector)
6422 return NULL;
6423
6424 if (intel_connector_init(connector) < 0) {
6425 kfree(connector);
6426 return NULL;
6427 }
6428
6429 return connector;
6430}
6431
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006432/* Even simpler default implementation, if there's really no special case to
6433 * consider. */
6434void intel_connector_dpms(struct drm_connector *connector, int mode)
6435{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006436 /* All the simple cases only support two dpms states. */
6437 if (mode != DRM_MODE_DPMS_ON)
6438 mode = DRM_MODE_DPMS_OFF;
6439
6440 if (mode == connector->dpms)
6441 return;
6442
6443 connector->dpms = mode;
6444
6445 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dcf2013-09-29 19:15:07 +01006446 if (connector->encoder)
6447 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006448
Daniel Vetterb9805142012-08-31 17:37:33 +02006449 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006450}
6451
Daniel Vetterf0947c32012-07-02 13:10:34 +02006452/* Simple connector->get_hw_state implementation for encoders that support only
6453 * one connector and no cloning and hence the encoder state determines the state
6454 * of the connector. */
6455bool intel_connector_get_hw_state(struct intel_connector *connector)
6456{
Daniel Vetter24929352012-07-02 20:28:59 +02006457 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006458 struct intel_encoder *encoder = connector->encoder;
6459
6460 return encoder->get_hw_state(encoder, &pipe);
6461}
6462
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006463static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006464{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006465 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6466 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006467
6468 return 0;
6469}
6470
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006471static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006472 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006473{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006474 struct drm_atomic_state *state = pipe_config->base.state;
6475 struct intel_crtc *other_crtc;
6476 struct intel_crtc_state *other_crtc_state;
6477
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006478 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6479 pipe_name(pipe), pipe_config->fdi_lanes);
6480 if (pipe_config->fdi_lanes > 4) {
6481 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6482 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006483 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006484 }
6485
Paulo Zanonibafb6552013-11-02 21:07:44 -07006486 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006487 if (pipe_config->fdi_lanes > 2) {
6488 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6489 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006490 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006491 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006492 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006493 }
6494 }
6495
6496 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006497 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006498
6499 /* Ivybridge 3 pipe is really complicated */
6500 switch (pipe) {
6501 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006502 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006503 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006504 if (pipe_config->fdi_lanes <= 2)
6505 return 0;
6506
6507 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6508 other_crtc_state =
6509 intel_atomic_get_crtc_state(state, other_crtc);
6510 if (IS_ERR(other_crtc_state))
6511 return PTR_ERR(other_crtc_state);
6512
6513 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006514 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6515 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006516 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006517 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006518 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006519 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006520 if (pipe_config->fdi_lanes > 2) {
6521 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6522 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006523 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006524 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006525
6526 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6527 other_crtc_state =
6528 intel_atomic_get_crtc_state(state, other_crtc);
6529 if (IS_ERR(other_crtc_state))
6530 return PTR_ERR(other_crtc_state);
6531
6532 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006533 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006534 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006535 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006536 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006537 default:
6538 BUG();
6539 }
6540}
6541
Daniel Vettere29c22c2013-02-21 00:00:16 +01006542#define RETRY 1
6543static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006544 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006545{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006546 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006547 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006548 int lane, link_bw, fdi_dotclock, ret;
6549 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006550
Daniel Vettere29c22c2013-02-21 00:00:16 +01006551retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006552 /* FDI is a binary signal running at ~2.7GHz, encoding
6553 * each output octet as 10 bits. The actual frequency
6554 * is stored as a divider into a 100MHz clock, and the
6555 * mode pixel clock is stored in units of 1KHz.
6556 * Hence the bw of each lane in terms of the mode signal
6557 * is:
6558 */
6559 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6560
Damien Lespiau241bfc32013-09-25 16:45:37 +01006561 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006562
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006563 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006564 pipe_config->pipe_bpp);
6565
6566 pipe_config->fdi_lanes = lane;
6567
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006568 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006569 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006570
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006571 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6572 intel_crtc->pipe, pipe_config);
6573 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006574 pipe_config->pipe_bpp -= 2*3;
6575 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6576 pipe_config->pipe_bpp);
6577 needs_recompute = true;
6578 pipe_config->bw_constrained = true;
6579
6580 goto retry;
6581 }
6582
6583 if (needs_recompute)
6584 return RETRY;
6585
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006586 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006587}
6588
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006589static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6590 struct intel_crtc_state *pipe_config)
6591{
6592 if (pipe_config->pipe_bpp > 24)
6593 return false;
6594
6595 /* HSW can handle pixel rate up to cdclk? */
6596 if (IS_HASWELL(dev_priv->dev))
6597 return true;
6598
6599 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006600 * We compare against max which means we must take
6601 * the increased cdclk requirement into account when
6602 * calculating the new cdclk.
6603 *
6604 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006605 */
6606 return ilk_pipe_pixel_rate(pipe_config) <=
6607 dev_priv->max_cdclk_freq * 95 / 100;
6608}
6609
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006610static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006611 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006612{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006613 struct drm_device *dev = crtc->base.dev;
6614 struct drm_i915_private *dev_priv = dev->dev_private;
6615
Jani Nikulad330a952014-01-21 11:24:25 +02006616 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006617 hsw_crtc_supports_ips(crtc) &&
6618 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006619}
6620
Daniel Vettera43f6e02013-06-07 23:10:32 +02006621static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006622 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006623{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006624 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006625 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006626 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006627
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006628 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006629 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä44913152015-06-03 15:45:10 +03006630 int clock_limit = dev_priv->max_cdclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006631
6632 /*
6633 * Enable pixel doubling when the dot clock
6634 * is > 90% of the (display) core speed.
6635 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03006636 * GDG double wide on either pipe,
6637 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006638 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03006639 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01006640 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006641 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006642 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006643 }
6644
Damien Lespiau241bfc32013-09-25 16:45:37 +01006645 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006646 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006647 }
Chris Wilson89749352010-09-12 18:25:19 +01006648
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006649 /*
6650 * Pipe horizontal size must be even in:
6651 * - DVO ganged mode
6652 * - LVDS dual channel mode
6653 * - Double wide pipe
6654 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006655 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006656 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6657 pipe_config->pipe_src_w &= ~1;
6658
Damien Lespiau8693a822013-05-03 18:48:11 +01006659 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6660 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006661 */
6662 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
6663 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006664 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006665
Damien Lespiauf5adf942013-06-24 18:29:34 +01006666 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006667 hsw_compute_ips_config(crtc, pipe_config);
6668
Daniel Vetter877d48d2013-04-19 11:24:43 +02006669 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006670 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006671
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006672 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006673}
6674
Ville Syrjälä1652d192015-03-31 14:12:01 +03006675static int skylake_get_display_clock_speed(struct drm_device *dev)
6676{
6677 struct drm_i915_private *dev_priv = to_i915(dev);
6678 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6679 uint32_t cdctl = I915_READ(CDCLK_CTL);
6680 uint32_t linkrate;
6681
Damien Lespiau414355a2015-06-04 18:21:31 +01006682 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006683 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006684
6685 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6686 return 540000;
6687
6688 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006689 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006690
Damien Lespiau71cd8422015-04-30 16:39:17 +01006691 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6692 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006693 /* vco 8640 */
6694 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6695 case CDCLK_FREQ_450_432:
6696 return 432000;
6697 case CDCLK_FREQ_337_308:
6698 return 308570;
6699 case CDCLK_FREQ_675_617:
6700 return 617140;
6701 default:
6702 WARN(1, "Unknown cd freq selection\n");
6703 }
6704 } else {
6705 /* vco 8100 */
6706 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6707 case CDCLK_FREQ_450_432:
6708 return 450000;
6709 case CDCLK_FREQ_337_308:
6710 return 337500;
6711 case CDCLK_FREQ_675_617:
6712 return 675000;
6713 default:
6714 WARN(1, "Unknown cd freq selection\n");
6715 }
6716 }
6717
6718 /* error case, do as if DPLL0 isn't enabled */
6719 return 24000;
6720}
6721
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006722static int broxton_get_display_clock_speed(struct drm_device *dev)
6723{
6724 struct drm_i915_private *dev_priv = to_i915(dev);
6725 uint32_t cdctl = I915_READ(CDCLK_CTL);
6726 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6727 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6728 int cdclk;
6729
6730 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6731 return 19200;
6732
6733 cdclk = 19200 * pll_ratio / 2;
6734
6735 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6736 case BXT_CDCLK_CD2X_DIV_SEL_1:
6737 return cdclk; /* 576MHz or 624MHz */
6738 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6739 return cdclk * 2 / 3; /* 384MHz */
6740 case BXT_CDCLK_CD2X_DIV_SEL_2:
6741 return cdclk / 2; /* 288MHz */
6742 case BXT_CDCLK_CD2X_DIV_SEL_4:
6743 return cdclk / 4; /* 144MHz */
6744 }
6745
6746 /* error case, do as if DE PLL isn't enabled */
6747 return 19200;
6748}
6749
Ville Syrjälä1652d192015-03-31 14:12:01 +03006750static int broadwell_get_display_clock_speed(struct drm_device *dev)
6751{
6752 struct drm_i915_private *dev_priv = dev->dev_private;
6753 uint32_t lcpll = I915_READ(LCPLL_CTL);
6754 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6755
6756 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6757 return 800000;
6758 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6759 return 450000;
6760 else if (freq == LCPLL_CLK_FREQ_450)
6761 return 450000;
6762 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6763 return 540000;
6764 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6765 return 337500;
6766 else
6767 return 675000;
6768}
6769
6770static int haswell_get_display_clock_speed(struct drm_device *dev)
6771{
6772 struct drm_i915_private *dev_priv = dev->dev_private;
6773 uint32_t lcpll = I915_READ(LCPLL_CTL);
6774 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6775
6776 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6777 return 800000;
6778 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6779 return 450000;
6780 else if (freq == LCPLL_CLK_FREQ_450)
6781 return 450000;
6782 else if (IS_HSW_ULT(dev))
6783 return 337500;
6784 else
6785 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006786}
6787
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006788static int valleyview_get_display_clock_speed(struct drm_device *dev)
6789{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006790 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006791 u32 val;
6792 int divider;
6793
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006794 if (dev_priv->hpll_freq == 0)
6795 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
6796
Ville Syrjäläa5805162015-05-26 20:42:30 +03006797 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006798 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006799 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006800
6801 divider = val & DISPLAY_FREQUENCY_VALUES;
6802
Ville Syrjälä7d007f42014-06-13 13:37:53 +03006803 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
6804 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
6805 "cdclk change in progress\n");
6806
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006807 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006808}
6809
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006810static int ilk_get_display_clock_speed(struct drm_device *dev)
6811{
6812 return 450000;
6813}
6814
Jesse Barnese70236a2009-09-21 10:42:27 -07006815static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006816{
Jesse Barnese70236a2009-09-21 10:42:27 -07006817 return 400000;
6818}
Jesse Barnes79e53942008-11-07 14:24:08 -08006819
Jesse Barnese70236a2009-09-21 10:42:27 -07006820static int i915_get_display_clock_speed(struct drm_device *dev)
6821{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006822 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006823}
Jesse Barnes79e53942008-11-07 14:24:08 -08006824
Jesse Barnese70236a2009-09-21 10:42:27 -07006825static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6826{
6827 return 200000;
6828}
Jesse Barnes79e53942008-11-07 14:24:08 -08006829
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006830static int pnv_get_display_clock_speed(struct drm_device *dev)
6831{
6832 u16 gcfgc = 0;
6833
6834 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6835
6836 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6837 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006838 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006839 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006840 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006841 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006842 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006843 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6844 return 200000;
6845 default:
6846 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6847 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006848 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006849 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006850 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006851 }
6852}
6853
Jesse Barnese70236a2009-09-21 10:42:27 -07006854static int i915gm_get_display_clock_speed(struct drm_device *dev)
6855{
6856 u16 gcfgc = 0;
6857
6858 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6859
6860 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006861 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006862 else {
6863 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6864 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006865 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006866 default:
6867 case GC_DISPLAY_CLOCK_190_200_MHZ:
6868 return 190000;
6869 }
6870 }
6871}
Jesse Barnes79e53942008-11-07 14:24:08 -08006872
Jesse Barnese70236a2009-09-21 10:42:27 -07006873static int i865_get_display_clock_speed(struct drm_device *dev)
6874{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006875 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006876}
6877
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006878static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006879{
6880 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006881
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006882 /*
6883 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6884 * encoding is different :(
6885 * FIXME is this the right way to detect 852GM/852GMV?
6886 */
6887 if (dev->pdev->revision == 0x1)
6888 return 133333;
6889
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006890 pci_bus_read_config_word(dev->pdev->bus,
6891 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6892
Jesse Barnese70236a2009-09-21 10:42:27 -07006893 /* Assume that the hardware is in the high speed state. This
6894 * should be the default.
6895 */
6896 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6897 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006898 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006899 case GC_CLOCK_100_200:
6900 return 200000;
6901 case GC_CLOCK_166_250:
6902 return 250000;
6903 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006904 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006905 case GC_CLOCK_133_266:
6906 case GC_CLOCK_133_266_2:
6907 case GC_CLOCK_166_266:
6908 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006909 }
6910
6911 /* Shouldn't happen */
6912 return 0;
6913}
6914
6915static int i830_get_display_clock_speed(struct drm_device *dev)
6916{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006917 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006918}
6919
Ville Syrjälä34edce22015-05-22 11:22:33 +03006920static unsigned int intel_hpll_vco(struct drm_device *dev)
6921{
6922 struct drm_i915_private *dev_priv = dev->dev_private;
6923 static const unsigned int blb_vco[8] = {
6924 [0] = 3200000,
6925 [1] = 4000000,
6926 [2] = 5333333,
6927 [3] = 4800000,
6928 [4] = 6400000,
6929 };
6930 static const unsigned int pnv_vco[8] = {
6931 [0] = 3200000,
6932 [1] = 4000000,
6933 [2] = 5333333,
6934 [3] = 4800000,
6935 [4] = 2666667,
6936 };
6937 static const unsigned int cl_vco[8] = {
6938 [0] = 3200000,
6939 [1] = 4000000,
6940 [2] = 5333333,
6941 [3] = 6400000,
6942 [4] = 3333333,
6943 [5] = 3566667,
6944 [6] = 4266667,
6945 };
6946 static const unsigned int elk_vco[8] = {
6947 [0] = 3200000,
6948 [1] = 4000000,
6949 [2] = 5333333,
6950 [3] = 4800000,
6951 };
6952 static const unsigned int ctg_vco[8] = {
6953 [0] = 3200000,
6954 [1] = 4000000,
6955 [2] = 5333333,
6956 [3] = 6400000,
6957 [4] = 2666667,
6958 [5] = 4266667,
6959 };
6960 const unsigned int *vco_table;
6961 unsigned int vco;
6962 uint8_t tmp = 0;
6963
6964 /* FIXME other chipsets? */
6965 if (IS_GM45(dev))
6966 vco_table = ctg_vco;
6967 else if (IS_G4X(dev))
6968 vco_table = elk_vco;
6969 else if (IS_CRESTLINE(dev))
6970 vco_table = cl_vco;
6971 else if (IS_PINEVIEW(dev))
6972 vco_table = pnv_vco;
6973 else if (IS_G33(dev))
6974 vco_table = blb_vco;
6975 else
6976 return 0;
6977
6978 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6979
6980 vco = vco_table[tmp & 0x7];
6981 if (vco == 0)
6982 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6983 else
6984 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6985
6986 return vco;
6987}
6988
6989static int gm45_get_display_clock_speed(struct drm_device *dev)
6990{
6991 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6992 uint16_t tmp = 0;
6993
6994 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6995
6996 cdclk_sel = (tmp >> 12) & 0x1;
6997
6998 switch (vco) {
6999 case 2666667:
7000 case 4000000:
7001 case 5333333:
7002 return cdclk_sel ? 333333 : 222222;
7003 case 3200000:
7004 return cdclk_sel ? 320000 : 228571;
7005 default:
7006 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7007 return 222222;
7008 }
7009}
7010
7011static int i965gm_get_display_clock_speed(struct drm_device *dev)
7012{
7013 static const uint8_t div_3200[] = { 16, 10, 8 };
7014 static const uint8_t div_4000[] = { 20, 12, 10 };
7015 static const uint8_t div_5333[] = { 24, 16, 14 };
7016 const uint8_t *div_table;
7017 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7018 uint16_t tmp = 0;
7019
7020 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7021
7022 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7023
7024 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7025 goto fail;
7026
7027 switch (vco) {
7028 case 3200000:
7029 div_table = div_3200;
7030 break;
7031 case 4000000:
7032 div_table = div_4000;
7033 break;
7034 case 5333333:
7035 div_table = div_5333;
7036 break;
7037 default:
7038 goto fail;
7039 }
7040
7041 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7042
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007043fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007044 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7045 return 200000;
7046}
7047
7048static int g33_get_display_clock_speed(struct drm_device *dev)
7049{
7050 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7051 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7052 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7053 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7054 const uint8_t *div_table;
7055 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7056 uint16_t tmp = 0;
7057
7058 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7059
7060 cdclk_sel = (tmp >> 4) & 0x7;
7061
7062 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7063 goto fail;
7064
7065 switch (vco) {
7066 case 3200000:
7067 div_table = div_3200;
7068 break;
7069 case 4000000:
7070 div_table = div_4000;
7071 break;
7072 case 4800000:
7073 div_table = div_4800;
7074 break;
7075 case 5333333:
7076 div_table = div_5333;
7077 break;
7078 default:
7079 goto fail;
7080 }
7081
7082 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7083
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007084fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007085 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7086 return 190476;
7087}
7088
Zhenyu Wang2c072452009-06-05 15:38:42 +08007089static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007090intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007091{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007092 while (*num > DATA_LINK_M_N_MASK ||
7093 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007094 *num >>= 1;
7095 *den >>= 1;
7096 }
7097}
7098
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007099static void compute_m_n(unsigned int m, unsigned int n,
7100 uint32_t *ret_m, uint32_t *ret_n)
7101{
7102 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7103 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7104 intel_reduce_m_n_ratio(ret_m, ret_n);
7105}
7106
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007107void
7108intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7109 int pixel_clock, int link_clock,
7110 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007111{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007112 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007113
7114 compute_m_n(bits_per_pixel * pixel_clock,
7115 link_clock * nlanes * 8,
7116 &m_n->gmch_m, &m_n->gmch_n);
7117
7118 compute_m_n(pixel_clock, link_clock,
7119 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007120}
7121
Chris Wilsona7615032011-01-12 17:04:08 +00007122static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7123{
Jani Nikulad330a952014-01-21 11:24:25 +02007124 if (i915.panel_use_ssc >= 0)
7125 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007126 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007127 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007128}
7129
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007130static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7131 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007132{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007133 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007134 struct drm_i915_private *dev_priv = dev->dev_private;
7135 int refclk;
7136
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007137 WARN_ON(!crtc_state->base.state);
7138
Imre Deak5ab7b0b2015-03-06 03:29:25 +02007139 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007140 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007141 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007142 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007143 refclk = dev_priv->vbt.lvds_ssc_freq;
7144 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007145 } else if (!IS_GEN2(dev)) {
7146 refclk = 96000;
7147 } else {
7148 refclk = 48000;
7149 }
7150
7151 return refclk;
7152}
7153
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007154static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007155{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007156 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007157}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007158
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007159static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7160{
7161 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007162}
7163
Daniel Vetterf47709a2013-03-28 10:42:02 +01007164static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007165 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007166 intel_clock_t *reduced_clock)
7167{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007168 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007169 u32 fp, fp2 = 0;
7170
7171 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007172 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007173 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007174 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007175 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007176 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007177 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007178 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007179 }
7180
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007181 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007182
Daniel Vetterf47709a2013-03-28 10:42:02 +01007183 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007184 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007185 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007186 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007187 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007188 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007189 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007190 }
7191}
7192
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007193static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7194 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007195{
7196 u32 reg_val;
7197
7198 /*
7199 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7200 * and set it to a reasonable value instead.
7201 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007202 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007203 reg_val &= 0xffffff00;
7204 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007205 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007206
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007207 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007208 reg_val &= 0x8cffffff;
7209 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007210 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007211
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007212 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007213 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007214 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007215
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007216 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007217 reg_val &= 0x00ffffff;
7218 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007219 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007220}
7221
Daniel Vetterb5518422013-05-03 11:49:48 +02007222static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7223 struct intel_link_m_n *m_n)
7224{
7225 struct drm_device *dev = crtc->base.dev;
7226 struct drm_i915_private *dev_priv = dev->dev_private;
7227 int pipe = crtc->pipe;
7228
Daniel Vettere3b95f12013-05-03 11:49:49 +02007229 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7230 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7231 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7232 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007233}
7234
7235static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007236 struct intel_link_m_n *m_n,
7237 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007238{
7239 struct drm_device *dev = crtc->base.dev;
7240 struct drm_i915_private *dev_priv = dev->dev_private;
7241 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007242 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007243
7244 if (INTEL_INFO(dev)->gen >= 5) {
7245 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7246 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7247 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7248 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007249 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7250 * for gen < 8) and if DRRS is supported (to make sure the
7251 * registers are not unnecessarily accessed).
7252 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307253 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007254 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007255 I915_WRITE(PIPE_DATA_M2(transcoder),
7256 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7257 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7258 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7259 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7260 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007261 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007262 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7263 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7264 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7265 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007266 }
7267}
7268
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307269void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007270{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307271 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7272
7273 if (m_n == M1_N1) {
7274 dp_m_n = &crtc->config->dp_m_n;
7275 dp_m2_n2 = &crtc->config->dp_m2_n2;
7276 } else if (m_n == M2_N2) {
7277
7278 /*
7279 * M2_N2 registers are not supported. Hence m2_n2 divider value
7280 * needs to be programmed into M1_N1.
7281 */
7282 dp_m_n = &crtc->config->dp_m2_n2;
7283 } else {
7284 DRM_ERROR("Unsupported divider value\n");
7285 return;
7286 }
7287
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007288 if (crtc->config->has_pch_encoder)
7289 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007290 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307291 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007292}
7293
Daniel Vetter251ac862015-06-18 10:30:24 +02007294static void vlv_compute_dpll(struct intel_crtc *crtc,
7295 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007296{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007297 u32 dpll, dpll_md;
7298
7299 /*
7300 * Enable DPIO clock input. We should never disable the reference
7301 * clock for pipe B, since VGA hotplug / manual detection depends
7302 * on it.
7303 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007304 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7305 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007306 /* We should never disable this, set it here for state tracking */
7307 if (crtc->pipe == PIPE_B)
7308 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7309 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007310 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007311
Ville Syrjäläd288f652014-10-28 13:20:22 +02007312 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007313 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007314 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007315}
7316
Ville Syrjäläd288f652014-10-28 13:20:22 +02007317static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007318 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007319{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007320 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007321 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007322 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007323 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007324 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007325 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007326
Ville Syrjäläa5805162015-05-26 20:42:30 +03007327 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007328
Ville Syrjäläd288f652014-10-28 13:20:22 +02007329 bestn = pipe_config->dpll.n;
7330 bestm1 = pipe_config->dpll.m1;
7331 bestm2 = pipe_config->dpll.m2;
7332 bestp1 = pipe_config->dpll.p1;
7333 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007334
Jesse Barnes89b667f2013-04-18 14:51:36 -07007335 /* See eDP HDMI DPIO driver vbios notes doc */
7336
7337 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007338 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007339 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007340
7341 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007342 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007343
7344 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007345 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007346 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007347 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007348
7349 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007350 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007351
7352 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007353 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7354 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7355 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007356 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007357
7358 /*
7359 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7360 * but we don't support that).
7361 * Note: don't use the DAC post divider as it seems unstable.
7362 */
7363 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007364 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007365
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007366 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007367 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007368
Jesse Barnes89b667f2013-04-18 14:51:36 -07007369 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007370 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007371 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7372 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007373 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03007374 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007375 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007376 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007377 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007378
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007379 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007380 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007381 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007382 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007383 0x0df40000);
7384 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007385 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007386 0x0df70000);
7387 } else { /* HDMI or VGA */
7388 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007389 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007390 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007391 0x0df70000);
7392 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007393 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007394 0x0df40000);
7395 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007396
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007397 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007398 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007399 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7400 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007401 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007402 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007403
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007404 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007405 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007406}
7407
Daniel Vetter251ac862015-06-18 10:30:24 +02007408static void chv_compute_dpll(struct intel_crtc *crtc,
7409 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007410{
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007411 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7412 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007413 DPLL_VCO_ENABLE;
7414 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007415 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007416
Ville Syrjäläd288f652014-10-28 13:20:22 +02007417 pipe_config->dpll_hw_state.dpll_md =
7418 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007419}
7420
Ville Syrjäläd288f652014-10-28 13:20:22 +02007421static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007422 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007423{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007424 struct drm_device *dev = crtc->base.dev;
7425 struct drm_i915_private *dev_priv = dev->dev_private;
7426 int pipe = crtc->pipe;
7427 int dpll_reg = DPLL(crtc->pipe);
7428 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307429 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007430 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307431 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307432 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007433
Ville Syrjäläd288f652014-10-28 13:20:22 +02007434 bestn = pipe_config->dpll.n;
7435 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7436 bestm1 = pipe_config->dpll.m1;
7437 bestm2 = pipe_config->dpll.m2 >> 22;
7438 bestp1 = pipe_config->dpll.p1;
7439 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307440 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307441 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307442 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007443
7444 /*
7445 * Enable Refclk and SSC
7446 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007447 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007448 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007449
Ville Syrjäläa5805162015-05-26 20:42:30 +03007450 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007451
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007452 /* p1 and p2 divider */
7453 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7454 5 << DPIO_CHV_S1_DIV_SHIFT |
7455 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7456 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7457 1 << DPIO_CHV_K_DIV_SHIFT);
7458
7459 /* Feedback post-divider - m2 */
7460 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7461
7462 /* Feedback refclk divider - n and m1 */
7463 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7464 DPIO_CHV_M1_DIV_BY_2 |
7465 1 << DPIO_CHV_N_DIV_SHIFT);
7466
7467 /* M2 fraction division */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307468 if (bestm2_frac)
7469 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007470
7471 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307472 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7473 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7474 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7475 if (bestm2_frac)
7476 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7477 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007478
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307479 /* Program digital lock detect threshold */
7480 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7481 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7482 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7483 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7484 if (!bestm2_frac)
7485 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7486 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7487
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007488 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307489 if (vco == 5400000) {
7490 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7491 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7492 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7493 tribuf_calcntr = 0x9;
7494 } else if (vco <= 6200000) {
7495 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7496 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7497 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7498 tribuf_calcntr = 0x9;
7499 } else if (vco <= 6480000) {
7500 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7501 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7502 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7503 tribuf_calcntr = 0x8;
7504 } else {
7505 /* Not supported. Apply the same limits as in the max case */
7506 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7507 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7508 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7509 tribuf_calcntr = 0;
7510 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007511 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7512
Ville Syrjälä968040b2015-03-11 22:52:08 +02007513 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307514 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7515 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7516 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7517
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007518 /* AFC Recal */
7519 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7520 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7521 DPIO_AFC_RECAL);
7522
Ville Syrjäläa5805162015-05-26 20:42:30 +03007523 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007524}
7525
Ville Syrjäläd288f652014-10-28 13:20:22 +02007526/**
7527 * vlv_force_pll_on - forcibly enable just the PLL
7528 * @dev_priv: i915 private structure
7529 * @pipe: pipe PLL to enable
7530 * @dpll: PLL configuration
7531 *
7532 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7533 * in cases where we need the PLL enabled even when @pipe is not going to
7534 * be enabled.
7535 */
7536void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7537 const struct dpll *dpll)
7538{
7539 struct intel_crtc *crtc =
7540 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007541 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007542 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007543 .pixel_multiplier = 1,
7544 .dpll = *dpll,
7545 };
7546
7547 if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007548 chv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007549 chv_prepare_pll(crtc, &pipe_config);
7550 chv_enable_pll(crtc, &pipe_config);
7551 } else {
Daniel Vetter251ac862015-06-18 10:30:24 +02007552 vlv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007553 vlv_prepare_pll(crtc, &pipe_config);
7554 vlv_enable_pll(crtc, &pipe_config);
7555 }
7556}
7557
7558/**
7559 * vlv_force_pll_off - forcibly disable just the PLL
7560 * @dev_priv: i915 private structure
7561 * @pipe: pipe PLL to disable
7562 *
7563 * Disable the PLL for @pipe. To be used in cases where we need
7564 * the PLL enabled even when @pipe is not going to be enabled.
7565 */
7566void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7567{
7568 if (IS_CHERRYVIEW(dev))
7569 chv_disable_pll(to_i915(dev), pipe);
7570 else
7571 vlv_disable_pll(to_i915(dev), pipe);
7572}
7573
Daniel Vetter251ac862015-06-18 10:30:24 +02007574static void i9xx_compute_dpll(struct intel_crtc *crtc,
7575 struct intel_crtc_state *crtc_state,
7576 intel_clock_t *reduced_clock,
7577 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007578{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007579 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007580 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007581 u32 dpll;
7582 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007583 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007584
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007585 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307586
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007587 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7588 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007589
7590 dpll = DPLL_VGA_MODE_DIS;
7591
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007592 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007593 dpll |= DPLLB_MODE_LVDS;
7594 else
7595 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007596
Daniel Vetteref1b4602013-06-01 17:17:04 +02007597 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007598 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007599 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007600 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007601
7602 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007603 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007604
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007605 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007606 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007607
7608 /* compute bitmask from p1 value */
7609 if (IS_PINEVIEW(dev))
7610 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7611 else {
7612 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7613 if (IS_G4X(dev) && reduced_clock)
7614 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7615 }
7616 switch (clock->p2) {
7617 case 5:
7618 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7619 break;
7620 case 7:
7621 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7622 break;
7623 case 10:
7624 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7625 break;
7626 case 14:
7627 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7628 break;
7629 }
7630 if (INTEL_INFO(dev)->gen >= 4)
7631 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7632
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007633 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007634 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007635 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007636 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7637 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7638 else
7639 dpll |= PLL_REF_INPUT_DREFCLK;
7640
7641 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007642 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007643
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007644 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007645 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007646 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007647 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007648 }
7649}
7650
Daniel Vetter251ac862015-06-18 10:30:24 +02007651static void i8xx_compute_dpll(struct intel_crtc *crtc,
7652 struct intel_crtc_state *crtc_state,
7653 intel_clock_t *reduced_clock,
7654 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007655{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007656 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007657 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007658 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007659 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007660
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007661 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307662
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007663 dpll = DPLL_VGA_MODE_DIS;
7664
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007665 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007666 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7667 } else {
7668 if (clock->p1 == 2)
7669 dpll |= PLL_P1_DIVIDE_BY_TWO;
7670 else
7671 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7672 if (clock->p2 == 4)
7673 dpll |= PLL_P2_DIVIDE_BY_4;
7674 }
7675
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007676 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007677 dpll |= DPLL_DVO_2X_MODE;
7678
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007679 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007680 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7681 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7682 else
7683 dpll |= PLL_REF_INPUT_DREFCLK;
7684
7685 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007686 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007687}
7688
Daniel Vetter8a654f32013-06-01 17:16:22 +02007689static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007690{
7691 struct drm_device *dev = intel_crtc->base.dev;
7692 struct drm_i915_private *dev_priv = dev->dev_private;
7693 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007694 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02007695 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007696 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007697 uint32_t crtc_vtotal, crtc_vblank_end;
7698 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007699
7700 /* We need to be careful not to changed the adjusted mode, for otherwise
7701 * the hw state checker will get angry at the mismatch. */
7702 crtc_vtotal = adjusted_mode->crtc_vtotal;
7703 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007704
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007705 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007706 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007707 crtc_vtotal -= 1;
7708 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007709
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007710 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007711 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7712 else
7713 vsyncshift = adjusted_mode->crtc_hsync_start -
7714 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007715 if (vsyncshift < 0)
7716 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007717 }
7718
7719 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007720 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007721
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007722 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007723 (adjusted_mode->crtc_hdisplay - 1) |
7724 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007725 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007726 (adjusted_mode->crtc_hblank_start - 1) |
7727 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007728 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007729 (adjusted_mode->crtc_hsync_start - 1) |
7730 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7731
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007732 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007733 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007734 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007735 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007736 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007737 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007738 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007739 (adjusted_mode->crtc_vsync_start - 1) |
7740 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7741
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007742 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7743 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7744 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7745 * bits. */
7746 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7747 (pipe == PIPE_B || pipe == PIPE_C))
7748 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7749
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007750 /* pipesrc controls the size that is scaled from, which should
7751 * always be the user's requested size.
7752 */
7753 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007754 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7755 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007756}
7757
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007758static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007759 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007760{
7761 struct drm_device *dev = crtc->base.dev;
7762 struct drm_i915_private *dev_priv = dev->dev_private;
7763 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7764 uint32_t tmp;
7765
7766 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007767 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7768 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007769 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007770 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7771 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007772 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007773 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7774 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007775
7776 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007777 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7778 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007779 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007780 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7781 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007782 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007783 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7784 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007785
7786 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007787 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7788 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7789 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007790 }
7791
7792 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007793 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7794 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7795
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007796 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7797 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007798}
7799
Daniel Vetterf6a83282014-02-11 15:28:57 -08007800void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007801 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007802{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007803 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7804 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7805 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7806 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007807
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007808 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7809 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7810 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7811 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007812
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007813 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007814 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007815
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007816 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7817 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007818
7819 mode->hsync = drm_mode_hsync(mode);
7820 mode->vrefresh = drm_mode_vrefresh(mode);
7821 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007822}
7823
Daniel Vetter84b046f2013-02-19 18:48:54 +01007824static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7825{
7826 struct drm_device *dev = intel_crtc->base.dev;
7827 struct drm_i915_private *dev_priv = dev->dev_private;
7828 uint32_t pipeconf;
7829
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007830 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007831
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007832 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7833 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7834 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007835
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007836 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007837 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007838
Daniel Vetterff9ce462013-04-24 14:57:17 +02007839 /* only g4x and later have fancy bpc/dither controls */
7840 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007841 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007842 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007843 pipeconf |= PIPECONF_DITHER_EN |
7844 PIPECONF_DITHER_TYPE_SP;
7845
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007846 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007847 case 18:
7848 pipeconf |= PIPECONF_6BPC;
7849 break;
7850 case 24:
7851 pipeconf |= PIPECONF_8BPC;
7852 break;
7853 case 30:
7854 pipeconf |= PIPECONF_10BPC;
7855 break;
7856 default:
7857 /* Case prevented by intel_choose_pipe_bpp_dither. */
7858 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007859 }
7860 }
7861
7862 if (HAS_PIPE_CXSR(dev)) {
7863 if (intel_crtc->lowfreq_avail) {
7864 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7865 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7866 } else {
7867 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007868 }
7869 }
7870
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007871 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007872 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007873 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007874 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7875 else
7876 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7877 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007878 pipeconf |= PIPECONF_PROGRESSIVE;
7879
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007880 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007881 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007882
Daniel Vetter84b046f2013-02-19 18:48:54 +01007883 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7884 POSTING_READ(PIPECONF(intel_crtc->pipe));
7885}
7886
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007887static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7888 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007889{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007890 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007891 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007892 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007893 intel_clock_t clock;
7894 bool ok;
7895 bool is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01007896 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08007897 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007898 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007899 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007900 struct drm_connector_state *connector_state;
7901 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007902
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007903 memset(&crtc_state->dpll_hw_state, 0,
7904 sizeof(crtc_state->dpll_hw_state));
7905
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007906 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007907 if (connector_state->crtc != &crtc->base)
7908 continue;
7909
7910 encoder = to_intel_encoder(connector_state->best_encoder);
7911
Chris Wilson5eddb702010-09-11 13:48:45 +01007912 switch (encoder->type) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007913 case INTEL_OUTPUT_DSI:
7914 is_dsi = true;
7915 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007916 default:
7917 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007918 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007919
Eric Anholtc751ce42010-03-25 11:48:48 -07007920 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08007921 }
7922
Jani Nikulaf2335332013-09-13 11:03:09 +03007923 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007924 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007925
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007926 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007927 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007928
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007929 /*
7930 * Returns a set of divisors for the desired target clock with
7931 * the given refclk, or FALSE. The returned values represent
7932 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7933 * 2) / p1 / p2.
7934 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007935 limit = intel_limit(crtc_state, refclk);
7936 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007937 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007938 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007939 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007940 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7941 return -EINVAL;
7942 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007943
Jani Nikulaf2335332013-09-13 11:03:09 +03007944 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007945 crtc_state->dpll.n = clock.n;
7946 crtc_state->dpll.m1 = clock.m1;
7947 crtc_state->dpll.m2 = clock.m2;
7948 crtc_state->dpll.p1 = clock.p1;
7949 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007950 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007951
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007952 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007953 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007954 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007955 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007956 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007957 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007958 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007959 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007960 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007961 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007962 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007963
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007964 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007965}
7966
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007967static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007968 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007969{
7970 struct drm_device *dev = crtc->base.dev;
7971 struct drm_i915_private *dev_priv = dev->dev_private;
7972 uint32_t tmp;
7973
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007974 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7975 return;
7976
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007977 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007978 if (!(tmp & PFIT_ENABLE))
7979 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007980
Daniel Vetter06922822013-07-11 13:35:40 +02007981 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007982 if (INTEL_INFO(dev)->gen < 4) {
7983 if (crtc->pipe != PIPE_B)
7984 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007985 } else {
7986 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7987 return;
7988 }
7989
Daniel Vetter06922822013-07-11 13:35:40 +02007990 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007991 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7992 if (INTEL_INFO(dev)->gen < 5)
7993 pipe_config->gmch_pfit.lvds_border_bits =
7994 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7995}
7996
Jesse Barnesacbec812013-09-20 11:29:32 -07007997static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007998 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007999{
8000 struct drm_device *dev = crtc->base.dev;
8001 struct drm_i915_private *dev_priv = dev->dev_private;
8002 int pipe = pipe_config->cpu_transcoder;
8003 intel_clock_t clock;
8004 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008005 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008006
Shobhit Kumarf573de52014-07-30 20:32:37 +05308007 /* In case of MIPI DPLL will not even be used */
8008 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
8009 return;
8010
Ville Syrjäläa5805162015-05-26 20:42:30 +03008011 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008012 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008013 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008014
8015 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8016 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8017 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8018 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8019 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8020
Imre Deakdccbea32015-06-22 23:35:51 +03008021 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008022}
8023
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008024static void
8025i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8026 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008027{
8028 struct drm_device *dev = crtc->base.dev;
8029 struct drm_i915_private *dev_priv = dev->dev_private;
8030 u32 val, base, offset;
8031 int pipe = crtc->pipe, plane = crtc->plane;
8032 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008033 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008034 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008035 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008036
Damien Lespiau42a7b082015-02-05 19:35:13 +00008037 val = I915_READ(DSPCNTR(plane));
8038 if (!(val & DISPLAY_PLANE_ENABLE))
8039 return;
8040
Damien Lespiaud9806c92015-01-21 14:07:19 +00008041 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008042 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008043 DRM_DEBUG_KMS("failed to alloc fb\n");
8044 return;
8045 }
8046
Damien Lespiau1b842c82015-01-21 13:50:54 +00008047 fb = &intel_fb->base;
8048
Daniel Vetter18c52472015-02-10 17:16:09 +00008049 if (INTEL_INFO(dev)->gen >= 4) {
8050 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008051 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008052 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8053 }
8054 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008055
8056 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008057 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008058 fb->pixel_format = fourcc;
8059 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008060
8061 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008062 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008063 offset = I915_READ(DSPTILEOFF(plane));
8064 else
8065 offset = I915_READ(DSPLINOFF(plane));
8066 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8067 } else {
8068 base = I915_READ(DSPADDR(plane));
8069 }
8070 plane_config->base = base;
8071
8072 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008073 fb->width = ((val >> 16) & 0xfff) + 1;
8074 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008075
8076 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008077 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008078
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008079 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008080 fb->pixel_format,
8081 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008082
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008083 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008084
Damien Lespiau2844a922015-01-20 12:51:48 +00008085 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8086 pipe_name(pipe), plane, fb->width, fb->height,
8087 fb->bits_per_pixel, base, fb->pitches[0],
8088 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008089
Damien Lespiau2d140302015-02-05 17:22:18 +00008090 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008091}
8092
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008093static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008094 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008095{
8096 struct drm_device *dev = crtc->base.dev;
8097 struct drm_i915_private *dev_priv = dev->dev_private;
8098 int pipe = pipe_config->cpu_transcoder;
8099 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8100 intel_clock_t clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008101 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008102 int refclk = 100000;
8103
Ville Syrjäläa5805162015-05-26 20:42:30 +03008104 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008105 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8106 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8107 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8108 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008109 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008110 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008111
8112 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008113 clock.m2 = (pll_dw0 & 0xff) << 22;
8114 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8115 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008116 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8117 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8118 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8119
Imre Deakdccbea32015-06-22 23:35:51 +03008120 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008121}
8122
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008123static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008124 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008125{
8126 struct drm_device *dev = crtc->base.dev;
8127 struct drm_i915_private *dev_priv = dev->dev_private;
8128 uint32_t tmp;
8129
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008130 if (!intel_display_power_is_enabled(dev_priv,
8131 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008132 return false;
8133
Daniel Vettere143a212013-07-04 12:01:15 +02008134 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008135 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008136
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008137 tmp = I915_READ(PIPECONF(crtc->pipe));
8138 if (!(tmp & PIPECONF_ENABLE))
8139 return false;
8140
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008141 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8142 switch (tmp & PIPECONF_BPC_MASK) {
8143 case PIPECONF_6BPC:
8144 pipe_config->pipe_bpp = 18;
8145 break;
8146 case PIPECONF_8BPC:
8147 pipe_config->pipe_bpp = 24;
8148 break;
8149 case PIPECONF_10BPC:
8150 pipe_config->pipe_bpp = 30;
8151 break;
8152 default:
8153 break;
8154 }
8155 }
8156
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008157 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8158 pipe_config->limited_color_range = true;
8159
Ville Syrjälä282740f2013-09-04 18:30:03 +03008160 if (INTEL_INFO(dev)->gen < 4)
8161 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8162
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008163 intel_get_pipe_timings(crtc, pipe_config);
8164
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008165 i9xx_get_pfit_config(crtc, pipe_config);
8166
Daniel Vetter6c49f242013-06-06 12:45:25 +02008167 if (INTEL_INFO(dev)->gen >= 4) {
8168 tmp = I915_READ(DPLL_MD(crtc->pipe));
8169 pipe_config->pixel_multiplier =
8170 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8171 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008172 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008173 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8174 tmp = I915_READ(DPLL(crtc->pipe));
8175 pipe_config->pixel_multiplier =
8176 ((tmp & SDVO_MULTIPLIER_MASK)
8177 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8178 } else {
8179 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8180 * port and will be fixed up in the encoder->get_config
8181 * function. */
8182 pipe_config->pixel_multiplier = 1;
8183 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008184 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8185 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008186 /*
8187 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8188 * on 830. Filter it out here so that we don't
8189 * report errors due to that.
8190 */
8191 if (IS_I830(dev))
8192 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8193
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008194 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8195 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008196 } else {
8197 /* Mask out read-only status bits. */
8198 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8199 DPLL_PORTC_READY_MASK |
8200 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008201 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008202
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008203 if (IS_CHERRYVIEW(dev))
8204 chv_crtc_clock_get(crtc, pipe_config);
8205 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008206 vlv_crtc_clock_get(crtc, pipe_config);
8207 else
8208 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008209
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008210 return true;
8211}
8212
Paulo Zanonidde86e22012-12-01 12:04:25 -02008213static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008214{
8215 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008216 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008217 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008218 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008219 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008220 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008221 bool has_ck505 = false;
8222 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008223
8224 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008225 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008226 switch (encoder->type) {
8227 case INTEL_OUTPUT_LVDS:
8228 has_panel = true;
8229 has_lvds = true;
8230 break;
8231 case INTEL_OUTPUT_EDP:
8232 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008233 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008234 has_cpu_edp = true;
8235 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008236 default:
8237 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008238 }
8239 }
8240
Keith Packard99eb6a02011-09-26 14:29:12 -07008241 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008242 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008243 can_ssc = has_ck505;
8244 } else {
8245 has_ck505 = false;
8246 can_ssc = true;
8247 }
8248
Imre Deak2de69052013-05-08 13:14:04 +03008249 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8250 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008251
8252 /* Ironlake: try to setup display ref clock before DPLL
8253 * enabling. This is only under driver's control after
8254 * PCH B stepping, previous chipset stepping should be
8255 * ignoring this setting.
8256 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008257 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008258
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008259 /* As we must carefully and slowly disable/enable each source in turn,
8260 * compute the final state we want first and check if we need to
8261 * make any changes at all.
8262 */
8263 final = val;
8264 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008265 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008266 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008267 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008268 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8269
8270 final &= ~DREF_SSC_SOURCE_MASK;
8271 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8272 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008273
Keith Packard199e5d72011-09-22 12:01:57 -07008274 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008275 final |= DREF_SSC_SOURCE_ENABLE;
8276
8277 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8278 final |= DREF_SSC1_ENABLE;
8279
8280 if (has_cpu_edp) {
8281 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8282 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8283 else
8284 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8285 } else
8286 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8287 } else {
8288 final |= DREF_SSC_SOURCE_DISABLE;
8289 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8290 }
8291
8292 if (final == val)
8293 return;
8294
8295 /* Always enable nonspread source */
8296 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8297
8298 if (has_ck505)
8299 val |= DREF_NONSPREAD_CK505_ENABLE;
8300 else
8301 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8302
8303 if (has_panel) {
8304 val &= ~DREF_SSC_SOURCE_MASK;
8305 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008306
Keith Packard199e5d72011-09-22 12:01:57 -07008307 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008308 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008309 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008310 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008311 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008312 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008313
8314 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008315 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008316 POSTING_READ(PCH_DREF_CONTROL);
8317 udelay(200);
8318
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008319 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008320
8321 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008322 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008323 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008324 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008325 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008326 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008327 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008328 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008329 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008330
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008331 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008332 POSTING_READ(PCH_DREF_CONTROL);
8333 udelay(200);
8334 } else {
8335 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8336
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008337 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008338
8339 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008340 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008341
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008342 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008343 POSTING_READ(PCH_DREF_CONTROL);
8344 udelay(200);
8345
8346 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008347 val &= ~DREF_SSC_SOURCE_MASK;
8348 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008349
8350 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008351 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008352
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008353 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008354 POSTING_READ(PCH_DREF_CONTROL);
8355 udelay(200);
8356 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008357
8358 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008359}
8360
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008361static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008362{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008363 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008364
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008365 tmp = I915_READ(SOUTH_CHICKEN2);
8366 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8367 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008368
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008369 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8370 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8371 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008372
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008373 tmp = I915_READ(SOUTH_CHICKEN2);
8374 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8375 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008376
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008377 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8378 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8379 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008380}
8381
8382/* WaMPhyProgramming:hsw */
8383static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8384{
8385 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008386
8387 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8388 tmp &= ~(0xFF << 24);
8389 tmp |= (0x12 << 24);
8390 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8391
Paulo Zanonidde86e22012-12-01 12:04:25 -02008392 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8393 tmp |= (1 << 11);
8394 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8395
8396 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8397 tmp |= (1 << 11);
8398 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8399
Paulo Zanonidde86e22012-12-01 12:04:25 -02008400 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8401 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8402 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8403
8404 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8405 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8406 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8407
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008408 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8409 tmp &= ~(7 << 13);
8410 tmp |= (5 << 13);
8411 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008412
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008413 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8414 tmp &= ~(7 << 13);
8415 tmp |= (5 << 13);
8416 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008417
8418 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8419 tmp &= ~0xFF;
8420 tmp |= 0x1C;
8421 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8422
8423 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8424 tmp &= ~0xFF;
8425 tmp |= 0x1C;
8426 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8427
8428 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8429 tmp &= ~(0xFF << 16);
8430 tmp |= (0x1C << 16);
8431 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8432
8433 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8434 tmp &= ~(0xFF << 16);
8435 tmp |= (0x1C << 16);
8436 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8437
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008438 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8439 tmp |= (1 << 27);
8440 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008441
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008442 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8443 tmp |= (1 << 27);
8444 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008445
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008446 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8447 tmp &= ~(0xF << 28);
8448 tmp |= (4 << 28);
8449 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008450
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008451 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8452 tmp &= ~(0xF << 28);
8453 tmp |= (4 << 28);
8454 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008455}
8456
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008457/* Implements 3 different sequences from BSpec chapter "Display iCLK
8458 * Programming" based on the parameters passed:
8459 * - Sequence to enable CLKOUT_DP
8460 * - Sequence to enable CLKOUT_DP without spread
8461 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8462 */
8463static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8464 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008465{
8466 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008467 uint32_t reg, tmp;
8468
8469 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8470 with_spread = true;
8471 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
8472 with_fdi, "LP PCH doesn't have FDI\n"))
8473 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008474
Ville Syrjäläa5805162015-05-26 20:42:30 +03008475 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008476
8477 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8478 tmp &= ~SBI_SSCCTL_DISABLE;
8479 tmp |= SBI_SSCCTL_PATHALT;
8480 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8481
8482 udelay(24);
8483
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008484 if (with_spread) {
8485 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8486 tmp &= ~SBI_SSCCTL_PATHALT;
8487 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008488
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008489 if (with_fdi) {
8490 lpt_reset_fdi_mphy(dev_priv);
8491 lpt_program_fdi_mphy(dev_priv);
8492 }
8493 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008494
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008495 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8496 SBI_GEN0 : SBI_DBUFF0;
8497 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8498 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8499 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008500
Ville Syrjäläa5805162015-05-26 20:42:30 +03008501 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008502}
8503
Paulo Zanoni47701c32013-07-23 11:19:25 -03008504/* Sequence to disable CLKOUT_DP */
8505static void lpt_disable_clkout_dp(struct drm_device *dev)
8506{
8507 struct drm_i915_private *dev_priv = dev->dev_private;
8508 uint32_t reg, tmp;
8509
Ville Syrjäläa5805162015-05-26 20:42:30 +03008510 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008511
8512 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8513 SBI_GEN0 : SBI_DBUFF0;
8514 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8515 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8516 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8517
8518 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8519 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8520 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8521 tmp |= SBI_SSCCTL_PATHALT;
8522 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8523 udelay(32);
8524 }
8525 tmp |= SBI_SSCCTL_DISABLE;
8526 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8527 }
8528
Ville Syrjäläa5805162015-05-26 20:42:30 +03008529 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008530}
8531
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008532static void lpt_init_pch_refclk(struct drm_device *dev)
8533{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008534 struct intel_encoder *encoder;
8535 bool has_vga = false;
8536
Damien Lespiaub2784e12014-08-05 11:29:37 +01008537 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008538 switch (encoder->type) {
8539 case INTEL_OUTPUT_ANALOG:
8540 has_vga = true;
8541 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008542 default:
8543 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008544 }
8545 }
8546
Paulo Zanoni47701c32013-07-23 11:19:25 -03008547 if (has_vga)
8548 lpt_enable_clkout_dp(dev, true, true);
8549 else
8550 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008551}
8552
Paulo Zanonidde86e22012-12-01 12:04:25 -02008553/*
8554 * Initialize reference clocks when the driver loads
8555 */
8556void intel_init_pch_refclk(struct drm_device *dev)
8557{
8558 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8559 ironlake_init_pch_refclk(dev);
8560 else if (HAS_PCH_LPT(dev))
8561 lpt_init_pch_refclk(dev);
8562}
8563
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008564static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008565{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008566 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008567 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008568 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008569 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008570 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008571 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008572 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008573 bool is_lvds = false;
8574
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008575 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008576 if (connector_state->crtc != crtc_state->base.crtc)
8577 continue;
8578
8579 encoder = to_intel_encoder(connector_state->best_encoder);
8580
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008581 switch (encoder->type) {
8582 case INTEL_OUTPUT_LVDS:
8583 is_lvds = true;
8584 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008585 default:
8586 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008587 }
8588 num_connectors++;
8589 }
8590
8591 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008592 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008593 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008594 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008595 }
8596
8597 return 120000;
8598}
8599
Daniel Vetter6ff93602013-04-19 11:24:36 +02008600static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008601{
8602 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8603 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8604 int pipe = intel_crtc->pipe;
8605 uint32_t val;
8606
Daniel Vetter78114072013-06-13 00:54:57 +02008607 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008608
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008609 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008610 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008611 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008612 break;
8613 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008614 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008615 break;
8616 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008617 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008618 break;
8619 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008620 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008621 break;
8622 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008623 /* Case prevented by intel_choose_pipe_bpp_dither. */
8624 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008625 }
8626
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008627 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008628 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8629
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008630 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008631 val |= PIPECONF_INTERLACED_ILK;
8632 else
8633 val |= PIPECONF_PROGRESSIVE;
8634
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008635 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008636 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008637
Paulo Zanonic8203562012-09-12 10:06:29 -03008638 I915_WRITE(PIPECONF(pipe), val);
8639 POSTING_READ(PIPECONF(pipe));
8640}
8641
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008642/*
8643 * Set up the pipe CSC unit.
8644 *
8645 * Currently only full range RGB to limited range RGB conversion
8646 * is supported, but eventually this should handle various
8647 * RGB<->YCbCr scenarios as well.
8648 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008649static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008650{
8651 struct drm_device *dev = crtc->dev;
8652 struct drm_i915_private *dev_priv = dev->dev_private;
8653 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8654 int pipe = intel_crtc->pipe;
8655 uint16_t coeff = 0x7800; /* 1.0 */
8656
8657 /*
8658 * TODO: Check what kind of values actually come out of the pipe
8659 * with these coeff/postoff values and adjust to get the best
8660 * accuracy. Perhaps we even need to take the bpc value into
8661 * consideration.
8662 */
8663
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008664 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008665 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8666
8667 /*
8668 * GY/GU and RY/RU should be the other way around according
8669 * to BSpec, but reality doesn't agree. Just set them up in
8670 * a way that results in the correct picture.
8671 */
8672 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8673 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8674
8675 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8676 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8677
8678 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8679 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8680
8681 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8682 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8683 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8684
8685 if (INTEL_INFO(dev)->gen > 6) {
8686 uint16_t postoff = 0;
8687
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008688 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008689 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008690
8691 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8692 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8693 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8694
8695 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8696 } else {
8697 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8698
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008699 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008700 mode |= CSC_BLACK_SCREEN_OFFSET;
8701
8702 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8703 }
8704}
8705
Daniel Vetter6ff93602013-04-19 11:24:36 +02008706static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008707{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008708 struct drm_device *dev = crtc->dev;
8709 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008710 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008711 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008712 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008713 uint32_t val;
8714
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008715 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008716
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008717 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008718 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8719
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008720 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008721 val |= PIPECONF_INTERLACED_ILK;
8722 else
8723 val |= PIPECONF_PROGRESSIVE;
8724
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008725 I915_WRITE(PIPECONF(cpu_transcoder), val);
8726 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008727
8728 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8729 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008730
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05308731 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008732 val = 0;
8733
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008734 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008735 case 18:
8736 val |= PIPEMISC_DITHER_6_BPC;
8737 break;
8738 case 24:
8739 val |= PIPEMISC_DITHER_8_BPC;
8740 break;
8741 case 30:
8742 val |= PIPEMISC_DITHER_10_BPC;
8743 break;
8744 case 36:
8745 val |= PIPEMISC_DITHER_12_BPC;
8746 break;
8747 default:
8748 /* Case prevented by pipe_config_set_bpp. */
8749 BUG();
8750 }
8751
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008752 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008753 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8754
8755 I915_WRITE(PIPEMISC(pipe), val);
8756 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008757}
8758
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008759static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008760 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008761 intel_clock_t *clock,
8762 bool *has_reduced_clock,
8763 intel_clock_t *reduced_clock)
8764{
8765 struct drm_device *dev = crtc->dev;
8766 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008767 int refclk;
8768 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008769 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008770
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008771 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008772
8773 /*
8774 * Returns a set of divisors for the desired target clock with the given
8775 * refclk, or FALSE. The returned values represent the clock equation:
8776 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8777 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008778 limit = intel_limit(crtc_state, refclk);
8779 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008780 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008781 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008782 if (!ret)
8783 return false;
8784
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008785 return true;
8786}
8787
Paulo Zanonid4b19312012-11-29 11:29:32 -02008788int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8789{
8790 /*
8791 * Account for spread spectrum to avoid
8792 * oversubscribing the link. Max center spread
8793 * is 2.5%; use 5% for safety's sake.
8794 */
8795 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008796 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008797}
8798
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008799static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008800{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008801 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008802}
8803
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008804static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008805 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008806 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008807 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008808{
8809 struct drm_crtc *crtc = &intel_crtc->base;
8810 struct drm_device *dev = crtc->dev;
8811 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008812 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008813 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008814 struct drm_connector_state *connector_state;
8815 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008816 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008817 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008818 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008819
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008820 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008821 if (connector_state->crtc != crtc_state->base.crtc)
8822 continue;
8823
8824 encoder = to_intel_encoder(connector_state->best_encoder);
8825
8826 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008827 case INTEL_OUTPUT_LVDS:
8828 is_lvds = true;
8829 break;
8830 case INTEL_OUTPUT_SDVO:
8831 case INTEL_OUTPUT_HDMI:
8832 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008833 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008834 default:
8835 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008836 }
8837
8838 num_connectors++;
8839 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008840
Chris Wilsonc1858122010-12-03 21:35:48 +00008841 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008842 factor = 21;
8843 if (is_lvds) {
8844 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008845 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008846 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008847 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008848 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008849 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008850
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008851 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008852 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008853
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008854 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8855 *fp2 |= FP_CB_TUNE;
8856
Chris Wilson5eddb702010-09-11 13:48:45 +01008857 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008858
Eric Anholta07d6782011-03-30 13:01:08 -07008859 if (is_lvds)
8860 dpll |= DPLLB_MODE_LVDS;
8861 else
8862 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008863
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008864 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008865 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008866
8867 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008868 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008869 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008870 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008871
Eric Anholta07d6782011-03-30 13:01:08 -07008872 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008873 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008874 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008875 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008876
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008877 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008878 case 5:
8879 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8880 break;
8881 case 7:
8882 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8883 break;
8884 case 10:
8885 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8886 break;
8887 case 14:
8888 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8889 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008890 }
8891
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008892 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008893 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008894 else
8895 dpll |= PLL_REF_INPUT_DREFCLK;
8896
Daniel Vetter959e16d2013-06-05 13:34:21 +02008897 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008898}
8899
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008900static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8901 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008902{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008903 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008904 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008905 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008906 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008907 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008908 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008909
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008910 memset(&crtc_state->dpll_hw_state, 0,
8911 sizeof(crtc_state->dpll_hw_state));
8912
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008913 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008914
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008915 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8916 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8917
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008918 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008919 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008920 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008921 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8922 return -EINVAL;
8923 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008924 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008925 if (!crtc_state->clock_set) {
8926 crtc_state->dpll.n = clock.n;
8927 crtc_state->dpll.m1 = clock.m1;
8928 crtc_state->dpll.m2 = clock.m2;
8929 crtc_state->dpll.p1 = clock.p1;
8930 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008931 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008932
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008933 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008934 if (crtc_state->has_pch_encoder) {
8935 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008936 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008937 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008938
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008939 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008940 &fp, &reduced_clock,
8941 has_reduced_clock ? &fp2 : NULL);
8942
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008943 crtc_state->dpll_hw_state.dpll = dpll;
8944 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008945 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008946 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008947 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008948 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008949
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008950 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008951 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03008952 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008953 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07008954 return -EINVAL;
8955 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008956 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008957
Rodrigo Viviab585de2015-03-24 12:40:09 -07008958 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008959 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02008960 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008961 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008962
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008963 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008964}
8965
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008966static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8967 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008968{
8969 struct drm_device *dev = crtc->base.dev;
8970 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008971 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008972
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008973 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8974 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8975 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8976 & ~TU_SIZE_MASK;
8977 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8978 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8979 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8980}
8981
8982static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8983 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008984 struct intel_link_m_n *m_n,
8985 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008986{
8987 struct drm_device *dev = crtc->base.dev;
8988 struct drm_i915_private *dev_priv = dev->dev_private;
8989 enum pipe pipe = crtc->pipe;
8990
8991 if (INTEL_INFO(dev)->gen >= 5) {
8992 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8993 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8994 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8995 & ~TU_SIZE_MASK;
8996 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8997 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8998 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008999 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9000 * gen < 8) and if DRRS is supported (to make sure the
9001 * registers are not unnecessarily read).
9002 */
9003 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009004 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009005 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9006 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9007 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9008 & ~TU_SIZE_MASK;
9009 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9010 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9011 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9012 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009013 } else {
9014 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9015 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9016 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9017 & ~TU_SIZE_MASK;
9018 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9019 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9020 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9021 }
9022}
9023
9024void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009025 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009026{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009027 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009028 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9029 else
9030 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009031 &pipe_config->dp_m_n,
9032 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009033}
9034
Daniel Vetter72419202013-04-04 13:28:53 +02009035static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009036 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009037{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009038 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009039 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009040}
9041
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009042static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009043 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009044{
9045 struct drm_device *dev = crtc->base.dev;
9046 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07009047 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9048 uint32_t ps_ctrl = 0;
9049 int id = -1;
9050 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009051
Chandra Kondurua1b22782015-04-07 15:28:45 -07009052 /* find scaler attached to this pipe */
9053 for (i = 0; i < crtc->num_scalers; i++) {
9054 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9055 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9056 id = i;
9057 pipe_config->pch_pfit.enabled = true;
9058 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9059 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9060 break;
9061 }
9062 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009063
Chandra Kondurua1b22782015-04-07 15:28:45 -07009064 scaler_state->scaler_id = id;
9065 if (id >= 0) {
9066 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9067 } else {
9068 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009069 }
9070}
9071
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009072static void
9073skylake_get_initial_plane_config(struct intel_crtc *crtc,
9074 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009075{
9076 struct drm_device *dev = crtc->base.dev;
9077 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009078 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009079 int pipe = crtc->pipe;
9080 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009081 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009082 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009083 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009084
Damien Lespiaud9806c92015-01-21 14:07:19 +00009085 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009086 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009087 DRM_DEBUG_KMS("failed to alloc fb\n");
9088 return;
9089 }
9090
Damien Lespiau1b842c82015-01-21 13:50:54 +00009091 fb = &intel_fb->base;
9092
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009093 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009094 if (!(val & PLANE_CTL_ENABLE))
9095 goto error;
9096
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009097 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9098 fourcc = skl_format_to_fourcc(pixel_format,
9099 val & PLANE_CTL_ORDER_RGBX,
9100 val & PLANE_CTL_ALPHA_MASK);
9101 fb->pixel_format = fourcc;
9102 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9103
Damien Lespiau40f46282015-02-27 11:15:21 +00009104 tiling = val & PLANE_CTL_TILED_MASK;
9105 switch (tiling) {
9106 case PLANE_CTL_TILED_LINEAR:
9107 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9108 break;
9109 case PLANE_CTL_TILED_X:
9110 plane_config->tiling = I915_TILING_X;
9111 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9112 break;
9113 case PLANE_CTL_TILED_Y:
9114 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9115 break;
9116 case PLANE_CTL_TILED_YF:
9117 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9118 break;
9119 default:
9120 MISSING_CASE(tiling);
9121 goto error;
9122 }
9123
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009124 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9125 plane_config->base = base;
9126
9127 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9128
9129 val = I915_READ(PLANE_SIZE(pipe, 0));
9130 fb->height = ((val >> 16) & 0xfff) + 1;
9131 fb->width = ((val >> 0) & 0x1fff) + 1;
9132
9133 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00009134 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9135 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009136 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9137
9138 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009139 fb->pixel_format,
9140 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009141
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009142 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009143
9144 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9145 pipe_name(pipe), fb->width, fb->height,
9146 fb->bits_per_pixel, base, fb->pitches[0],
9147 plane_config->size);
9148
Damien Lespiau2d140302015-02-05 17:22:18 +00009149 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009150 return;
9151
9152error:
9153 kfree(fb);
9154}
9155
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009156static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009157 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009158{
9159 struct drm_device *dev = crtc->base.dev;
9160 struct drm_i915_private *dev_priv = dev->dev_private;
9161 uint32_t tmp;
9162
9163 tmp = I915_READ(PF_CTL(crtc->pipe));
9164
9165 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009166 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009167 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9168 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009169
9170 /* We currently do not free assignements of panel fitters on
9171 * ivb/hsw (since we don't use the higher upscaling modes which
9172 * differentiates them) so just WARN about this case for now. */
9173 if (IS_GEN7(dev)) {
9174 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9175 PF_PIPE_SEL_IVB(crtc->pipe));
9176 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009177 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009178}
9179
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009180static void
9181ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9182 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009183{
9184 struct drm_device *dev = crtc->base.dev;
9185 struct drm_i915_private *dev_priv = dev->dev_private;
9186 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009187 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009188 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009189 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009190 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009191 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009192
Damien Lespiau42a7b082015-02-05 19:35:13 +00009193 val = I915_READ(DSPCNTR(pipe));
9194 if (!(val & DISPLAY_PLANE_ENABLE))
9195 return;
9196
Damien Lespiaud9806c92015-01-21 14:07:19 +00009197 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009198 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009199 DRM_DEBUG_KMS("failed to alloc fb\n");
9200 return;
9201 }
9202
Damien Lespiau1b842c82015-01-21 13:50:54 +00009203 fb = &intel_fb->base;
9204
Daniel Vetter18c52472015-02-10 17:16:09 +00009205 if (INTEL_INFO(dev)->gen >= 4) {
9206 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009207 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009208 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9209 }
9210 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009211
9212 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009213 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009214 fb->pixel_format = fourcc;
9215 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009216
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009217 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009218 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009219 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009220 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009221 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009222 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009223 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009224 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009225 }
9226 plane_config->base = base;
9227
9228 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009229 fb->width = ((val >> 16) & 0xfff) + 1;
9230 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009231
9232 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009233 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009234
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009235 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009236 fb->pixel_format,
9237 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009238
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009239 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009240
Damien Lespiau2844a922015-01-20 12:51:48 +00009241 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9242 pipe_name(pipe), fb->width, fb->height,
9243 fb->bits_per_pixel, base, fb->pitches[0],
9244 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009245
Damien Lespiau2d140302015-02-05 17:22:18 +00009246 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009247}
9248
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009249static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009250 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009251{
9252 struct drm_device *dev = crtc->base.dev;
9253 struct drm_i915_private *dev_priv = dev->dev_private;
9254 uint32_t tmp;
9255
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009256 if (!intel_display_power_is_enabled(dev_priv,
9257 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009258 return false;
9259
Daniel Vettere143a212013-07-04 12:01:15 +02009260 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009261 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009262
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009263 tmp = I915_READ(PIPECONF(crtc->pipe));
9264 if (!(tmp & PIPECONF_ENABLE))
9265 return false;
9266
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009267 switch (tmp & PIPECONF_BPC_MASK) {
9268 case PIPECONF_6BPC:
9269 pipe_config->pipe_bpp = 18;
9270 break;
9271 case PIPECONF_8BPC:
9272 pipe_config->pipe_bpp = 24;
9273 break;
9274 case PIPECONF_10BPC:
9275 pipe_config->pipe_bpp = 30;
9276 break;
9277 case PIPECONF_12BPC:
9278 pipe_config->pipe_bpp = 36;
9279 break;
9280 default:
9281 break;
9282 }
9283
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009284 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9285 pipe_config->limited_color_range = true;
9286
Daniel Vetterab9412b2013-05-03 11:49:46 +02009287 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009288 struct intel_shared_dpll *pll;
9289
Daniel Vetter88adfff2013-03-28 10:42:01 +01009290 pipe_config->has_pch_encoder = true;
9291
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009292 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9293 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9294 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009295
9296 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009297
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009298 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009299 pipe_config->shared_dpll =
9300 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009301 } else {
9302 tmp = I915_READ(PCH_DPLL_SEL);
9303 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9304 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9305 else
9306 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9307 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009308
9309 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9310
9311 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9312 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009313
9314 tmp = pipe_config->dpll_hw_state.dpll;
9315 pipe_config->pixel_multiplier =
9316 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9317 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009318
9319 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009320 } else {
9321 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009322 }
9323
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009324 intel_get_pipe_timings(crtc, pipe_config);
9325
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009326 ironlake_get_pfit_config(crtc, pipe_config);
9327
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009328 return true;
9329}
9330
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009331static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9332{
9333 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009334 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009335
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009336 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009337 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009338 pipe_name(crtc->pipe));
9339
Rob Clarke2c719b2014-12-15 13:56:32 -05009340 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9341 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
9342 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9343 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
9344 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9345 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009346 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009347 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009348 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009349 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009350 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009351 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009352 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009353 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009354 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009355
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009356 /*
9357 * In theory we can still leave IRQs enabled, as long as only the HPD
9358 * interrupts remain enabled. We used to check for that, but since it's
9359 * gen-specific and since we only disable LCPLL after we fully disable
9360 * the interrupts, the check below should be enough.
9361 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009362 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009363}
9364
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009365static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9366{
9367 struct drm_device *dev = dev_priv->dev;
9368
9369 if (IS_HASWELL(dev))
9370 return I915_READ(D_COMP_HSW);
9371 else
9372 return I915_READ(D_COMP_BDW);
9373}
9374
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009375static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9376{
9377 struct drm_device *dev = dev_priv->dev;
9378
9379 if (IS_HASWELL(dev)) {
9380 mutex_lock(&dev_priv->rps.hw_lock);
9381 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9382 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009383 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009384 mutex_unlock(&dev_priv->rps.hw_lock);
9385 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009386 I915_WRITE(D_COMP_BDW, val);
9387 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009388 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009389}
9390
9391/*
9392 * This function implements pieces of two sequences from BSpec:
9393 * - Sequence for display software to disable LCPLL
9394 * - Sequence for display software to allow package C8+
9395 * The steps implemented here are just the steps that actually touch the LCPLL
9396 * register. Callers should take care of disabling all the display engine
9397 * functions, doing the mode unset, fixing interrupts, etc.
9398 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009399static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9400 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009401{
9402 uint32_t val;
9403
9404 assert_can_disable_lcpll(dev_priv);
9405
9406 val = I915_READ(LCPLL_CTL);
9407
9408 if (switch_to_fclk) {
9409 val |= LCPLL_CD_SOURCE_FCLK;
9410 I915_WRITE(LCPLL_CTL, val);
9411
9412 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9413 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9414 DRM_ERROR("Switching to FCLK failed\n");
9415
9416 val = I915_READ(LCPLL_CTL);
9417 }
9418
9419 val |= LCPLL_PLL_DISABLE;
9420 I915_WRITE(LCPLL_CTL, val);
9421 POSTING_READ(LCPLL_CTL);
9422
9423 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9424 DRM_ERROR("LCPLL still locked\n");
9425
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009426 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009427 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009428 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009429 ndelay(100);
9430
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009431 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9432 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009433 DRM_ERROR("D_COMP RCOMP still in progress\n");
9434
9435 if (allow_power_down) {
9436 val = I915_READ(LCPLL_CTL);
9437 val |= LCPLL_POWER_DOWN_ALLOW;
9438 I915_WRITE(LCPLL_CTL, val);
9439 POSTING_READ(LCPLL_CTL);
9440 }
9441}
9442
9443/*
9444 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9445 * source.
9446 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009447static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009448{
9449 uint32_t val;
9450
9451 val = I915_READ(LCPLL_CTL);
9452
9453 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9454 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9455 return;
9456
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009457 /*
9458 * Make sure we're not on PC8 state before disabling PC8, otherwise
9459 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009460 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009461 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009462
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009463 if (val & LCPLL_POWER_DOWN_ALLOW) {
9464 val &= ~LCPLL_POWER_DOWN_ALLOW;
9465 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009466 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009467 }
9468
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009469 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009470 val |= D_COMP_COMP_FORCE;
9471 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009472 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009473
9474 val = I915_READ(LCPLL_CTL);
9475 val &= ~LCPLL_PLL_DISABLE;
9476 I915_WRITE(LCPLL_CTL, val);
9477
9478 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9479 DRM_ERROR("LCPLL not locked yet\n");
9480
9481 if (val & LCPLL_CD_SOURCE_FCLK) {
9482 val = I915_READ(LCPLL_CTL);
9483 val &= ~LCPLL_CD_SOURCE_FCLK;
9484 I915_WRITE(LCPLL_CTL, val);
9485
9486 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9487 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9488 DRM_ERROR("Switching back to LCPLL failed\n");
9489 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009490
Mika Kuoppala59bad942015-01-16 11:34:40 +02009491 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009492 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009493}
9494
Paulo Zanoni765dab672014-03-07 20:08:18 -03009495/*
9496 * Package states C8 and deeper are really deep PC states that can only be
9497 * reached when all the devices on the system allow it, so even if the graphics
9498 * device allows PC8+, it doesn't mean the system will actually get to these
9499 * states. Our driver only allows PC8+ when going into runtime PM.
9500 *
9501 * The requirements for PC8+ are that all the outputs are disabled, the power
9502 * well is disabled and most interrupts are disabled, and these are also
9503 * requirements for runtime PM. When these conditions are met, we manually do
9504 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9505 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9506 * hang the machine.
9507 *
9508 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9509 * the state of some registers, so when we come back from PC8+ we need to
9510 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9511 * need to take care of the registers kept by RC6. Notice that this happens even
9512 * if we don't put the device in PCI D3 state (which is what currently happens
9513 * because of the runtime PM support).
9514 *
9515 * For more, read "Display Sequences for Package C8" on the hardware
9516 * documentation.
9517 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009518void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009519{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009520 struct drm_device *dev = dev_priv->dev;
9521 uint32_t val;
9522
Paulo Zanonic67a4702013-08-19 13:18:09 -03009523 DRM_DEBUG_KMS("Enabling package C8+\n");
9524
Paulo Zanonic67a4702013-08-19 13:18:09 -03009525 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9526 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9527 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9528 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9529 }
9530
9531 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009532 hsw_disable_lcpll(dev_priv, true, true);
9533}
9534
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009535void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009536{
9537 struct drm_device *dev = dev_priv->dev;
9538 uint32_t val;
9539
Paulo Zanonic67a4702013-08-19 13:18:09 -03009540 DRM_DEBUG_KMS("Disabling package C8+\n");
9541
9542 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009543 lpt_init_pch_refclk(dev);
9544
9545 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9546 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9547 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9548 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9549 }
9550
9551 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009552}
9553
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009554static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309555{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009556 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009557 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309558
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009559 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309560}
9561
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009562/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009563static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009564{
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009565 struct intel_crtc *intel_crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009566 struct intel_crtc_state *crtc_state;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009567 int max_pixel_rate = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009568
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009569 for_each_intel_crtc(state->dev, intel_crtc) {
9570 int pixel_rate;
9571
9572 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9573 if (IS_ERR(crtc_state))
9574 return PTR_ERR(crtc_state);
9575
9576 if (!crtc_state->base.enable)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009577 continue;
9578
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009579 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009580
9581 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009582 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009583 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9584
9585 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9586 }
9587
9588 return max_pixel_rate;
9589}
9590
9591static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9592{
9593 struct drm_i915_private *dev_priv = dev->dev_private;
9594 uint32_t val, data;
9595 int ret;
9596
9597 if (WARN((I915_READ(LCPLL_CTL) &
9598 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9599 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9600 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9601 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9602 "trying to change cdclk frequency with cdclk not enabled\n"))
9603 return;
9604
9605 mutex_lock(&dev_priv->rps.hw_lock);
9606 ret = sandybridge_pcode_write(dev_priv,
9607 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9608 mutex_unlock(&dev_priv->rps.hw_lock);
9609 if (ret) {
9610 DRM_ERROR("failed to inform pcode about cdclk change\n");
9611 return;
9612 }
9613
9614 val = I915_READ(LCPLL_CTL);
9615 val |= LCPLL_CD_SOURCE_FCLK;
9616 I915_WRITE(LCPLL_CTL, val);
9617
9618 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9619 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9620 DRM_ERROR("Switching to FCLK failed\n");
9621
9622 val = I915_READ(LCPLL_CTL);
9623 val &= ~LCPLL_CLK_FREQ_MASK;
9624
9625 switch (cdclk) {
9626 case 450000:
9627 val |= LCPLL_CLK_FREQ_450;
9628 data = 0;
9629 break;
9630 case 540000:
9631 val |= LCPLL_CLK_FREQ_54O_BDW;
9632 data = 1;
9633 break;
9634 case 337500:
9635 val |= LCPLL_CLK_FREQ_337_5_BDW;
9636 data = 2;
9637 break;
9638 case 675000:
9639 val |= LCPLL_CLK_FREQ_675_BDW;
9640 data = 3;
9641 break;
9642 default:
9643 WARN(1, "invalid cdclk frequency\n");
9644 return;
9645 }
9646
9647 I915_WRITE(LCPLL_CTL, val);
9648
9649 val = I915_READ(LCPLL_CTL);
9650 val &= ~LCPLL_CD_SOURCE_FCLK;
9651 I915_WRITE(LCPLL_CTL, val);
9652
9653 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9654 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9655 DRM_ERROR("Switching back to LCPLL failed\n");
9656
9657 mutex_lock(&dev_priv->rps.hw_lock);
9658 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9659 mutex_unlock(&dev_priv->rps.hw_lock);
9660
9661 intel_update_cdclk(dev);
9662
9663 WARN(cdclk != dev_priv->cdclk_freq,
9664 "cdclk requested %d kHz but got %d kHz\n",
9665 cdclk, dev_priv->cdclk_freq);
9666}
9667
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009668static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009669{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009670 struct drm_i915_private *dev_priv = to_i915(state->dev);
9671 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009672 int cdclk;
9673
9674 /*
9675 * FIXME should also account for plane ratio
9676 * once 64bpp pixel formats are supported.
9677 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009678 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009679 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009680 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009681 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009682 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009683 cdclk = 450000;
9684 else
9685 cdclk = 337500;
9686
9687 /*
9688 * FIXME move the cdclk caclulation to
9689 * compute_config() so we can fail gracegully.
9690 */
9691 if (cdclk > dev_priv->max_cdclk_freq) {
9692 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9693 cdclk, dev_priv->max_cdclk_freq);
9694 cdclk = dev_priv->max_cdclk_freq;
9695 }
9696
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009697 to_intel_atomic_state(state)->cdclk = cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009698
9699 return 0;
9700}
9701
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009702static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009703{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009704 struct drm_device *dev = old_state->dev;
9705 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009706
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009707 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009708}
9709
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009710static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9711 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009712{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009713 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009714 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009715
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009716 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009717
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009718 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009719}
9720
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309721static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9722 enum port port,
9723 struct intel_crtc_state *pipe_config)
9724{
9725 switch (port) {
9726 case PORT_A:
9727 pipe_config->ddi_pll_sel = SKL_DPLL0;
9728 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9729 break;
9730 case PORT_B:
9731 pipe_config->ddi_pll_sel = SKL_DPLL1;
9732 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9733 break;
9734 case PORT_C:
9735 pipe_config->ddi_pll_sel = SKL_DPLL2;
9736 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9737 break;
9738 default:
9739 DRM_ERROR("Incorrect port type\n");
9740 }
9741}
9742
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009743static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9744 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009745 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009746{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009747 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009748
9749 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9750 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9751
9752 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009753 case SKL_DPLL0:
9754 /*
9755 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9756 * of the shared DPLL framework and thus needs to be read out
9757 * separately
9758 */
9759 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9760 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9761 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009762 case SKL_DPLL1:
9763 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9764 break;
9765 case SKL_DPLL2:
9766 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9767 break;
9768 case SKL_DPLL3:
9769 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9770 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009771 }
9772}
9773
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009774static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9775 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009776 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009777{
9778 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9779
9780 switch (pipe_config->ddi_pll_sel) {
9781 case PORT_CLK_SEL_WRPLL1:
9782 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9783 break;
9784 case PORT_CLK_SEL_WRPLL2:
9785 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9786 break;
9787 }
9788}
9789
Daniel Vetter26804af2014-06-25 22:01:55 +03009790static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009791 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009792{
9793 struct drm_device *dev = crtc->base.dev;
9794 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009795 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009796 enum port port;
9797 uint32_t tmp;
9798
9799 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9800
9801 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9802
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009803 if (IS_SKYLAKE(dev))
9804 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309805 else if (IS_BROXTON(dev))
9806 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009807 else
9808 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009809
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009810 if (pipe_config->shared_dpll >= 0) {
9811 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9812
9813 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9814 &pipe_config->dpll_hw_state));
9815 }
9816
Daniel Vetter26804af2014-06-25 22:01:55 +03009817 /*
9818 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9819 * DDI E. So just check whether this pipe is wired to DDI E and whether
9820 * the PCH transcoder is on.
9821 */
Damien Lespiauca370452013-12-03 13:56:24 +00009822 if (INTEL_INFO(dev)->gen < 9 &&
9823 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009824 pipe_config->has_pch_encoder = true;
9825
9826 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9827 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9828 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9829
9830 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9831 }
9832}
9833
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009834static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009835 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009836{
9837 struct drm_device *dev = crtc->base.dev;
9838 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009839 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009840 uint32_t tmp;
9841
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009842 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009843 POWER_DOMAIN_PIPE(crtc->pipe)))
9844 return false;
9845
Daniel Vettere143a212013-07-04 12:01:15 +02009846 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009847 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9848
Daniel Vettereccb1402013-05-22 00:50:22 +02009849 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9850 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9851 enum pipe trans_edp_pipe;
9852 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9853 default:
9854 WARN(1, "unknown pipe linked to edp transcoder\n");
9855 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9856 case TRANS_DDI_EDP_INPUT_A_ON:
9857 trans_edp_pipe = PIPE_A;
9858 break;
9859 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9860 trans_edp_pipe = PIPE_B;
9861 break;
9862 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9863 trans_edp_pipe = PIPE_C;
9864 break;
9865 }
9866
9867 if (trans_edp_pipe == crtc->pipe)
9868 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9869 }
9870
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009871 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009872 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009873 return false;
9874
Daniel Vettereccb1402013-05-22 00:50:22 +02009875 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009876 if (!(tmp & PIPECONF_ENABLE))
9877 return false;
9878
Daniel Vetter26804af2014-06-25 22:01:55 +03009879 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009880
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009881 intel_get_pipe_timings(crtc, pipe_config);
9882
Chandra Kondurua1b22782015-04-07 15:28:45 -07009883 if (INTEL_INFO(dev)->gen >= 9) {
9884 skl_init_scalers(dev, crtc, pipe_config);
9885 }
9886
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009887 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009888
9889 if (INTEL_INFO(dev)->gen >= 9) {
9890 pipe_config->scaler_state.scaler_id = -1;
9891 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9892 }
9893
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009894 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009895 if (INTEL_INFO(dev)->gen == 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009896 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009897 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009898 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009899 else
9900 MISSING_CASE(INTEL_INFO(dev)->gen);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009901 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009902
Jesse Barnese59150d2014-01-07 13:30:45 -08009903 if (IS_HASWELL(dev))
9904 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9905 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009906
Clint Taylorebb69c92014-09-30 10:30:22 -07009907 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9908 pipe_config->pixel_multiplier =
9909 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9910 } else {
9911 pipe_config->pixel_multiplier = 1;
9912 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009913
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009914 return true;
9915}
9916
Chris Wilson560b85b2010-08-07 11:01:38 +01009917static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9918{
9919 struct drm_device *dev = crtc->dev;
9920 struct drm_i915_private *dev_priv = dev->dev_private;
9921 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009922 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009923
Ville Syrjälädc41c152014-08-13 11:57:05 +03009924 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009925 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9926 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009927 unsigned int stride = roundup_pow_of_two(width) * 4;
9928
9929 switch (stride) {
9930 default:
9931 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9932 width, stride);
9933 stride = 256;
9934 /* fallthrough */
9935 case 256:
9936 case 512:
9937 case 1024:
9938 case 2048:
9939 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009940 }
9941
Ville Syrjälädc41c152014-08-13 11:57:05 +03009942 cntl |= CURSOR_ENABLE |
9943 CURSOR_GAMMA_ENABLE |
9944 CURSOR_FORMAT_ARGB |
9945 CURSOR_STRIDE(stride);
9946
9947 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009948 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009949
Ville Syrjälädc41c152014-08-13 11:57:05 +03009950 if (intel_crtc->cursor_cntl != 0 &&
9951 (intel_crtc->cursor_base != base ||
9952 intel_crtc->cursor_size != size ||
9953 intel_crtc->cursor_cntl != cntl)) {
9954 /* On these chipsets we can only modify the base/size/stride
9955 * whilst the cursor is disabled.
9956 */
9957 I915_WRITE(_CURACNTR, 0);
9958 POSTING_READ(_CURACNTR);
9959 intel_crtc->cursor_cntl = 0;
9960 }
9961
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009962 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03009963 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009964 intel_crtc->cursor_base = base;
9965 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009966
9967 if (intel_crtc->cursor_size != size) {
9968 I915_WRITE(CURSIZE, size);
9969 intel_crtc->cursor_size = size;
9970 }
9971
Chris Wilson4b0e3332014-05-30 16:35:26 +03009972 if (intel_crtc->cursor_cntl != cntl) {
9973 I915_WRITE(_CURACNTR, cntl);
9974 POSTING_READ(_CURACNTR);
9975 intel_crtc->cursor_cntl = cntl;
9976 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009977}
9978
9979static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
9980{
9981 struct drm_device *dev = crtc->dev;
9982 struct drm_i915_private *dev_priv = dev->dev_private;
9983 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9984 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009985 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01009986
Chris Wilson4b0e3332014-05-30 16:35:26 +03009987 cntl = 0;
9988 if (base) {
9989 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -08009990 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309991 case 64:
9992 cntl |= CURSOR_MODE_64_ARGB_AX;
9993 break;
9994 case 128:
9995 cntl |= CURSOR_MODE_128_ARGB_AX;
9996 break;
9997 case 256:
9998 cntl |= CURSOR_MODE_256_ARGB_AX;
9999 break;
10000 default:
Matt Roper3dd512f2015-02-27 10:12:00 -080010001 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010002 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010003 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010004 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010005
10006 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
10007 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +010010008 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010009
Matt Roper8e7d6882015-01-21 16:35:41 -080010010 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010011 cntl |= CURSOR_ROTATE_180;
10012
Chris Wilson4b0e3332014-05-30 16:35:26 +030010013 if (intel_crtc->cursor_cntl != cntl) {
10014 I915_WRITE(CURCNTR(pipe), cntl);
10015 POSTING_READ(CURCNTR(pipe));
10016 intel_crtc->cursor_cntl = cntl;
10017 }
10018
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010019 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010020 I915_WRITE(CURBASE(pipe), base);
10021 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010022
10023 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010024}
10025
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010026/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010027static void intel_crtc_update_cursor(struct drm_crtc *crtc,
10028 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010029{
10030 struct drm_device *dev = crtc->dev;
10031 struct drm_i915_private *dev_priv = dev->dev_private;
10032 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10033 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -070010034 int x = crtc->cursor_x;
10035 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010036 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010037
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010038 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010039 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010040
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010041 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +030010042 base = 0;
10043
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010044 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010045 base = 0;
10046
10047 if (x < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -080010048 if (x + intel_crtc->base.cursor->state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010049 base = 0;
10050
10051 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10052 x = -x;
10053 }
10054 pos |= x << CURSOR_X_SHIFT;
10055
10056 if (y < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -080010057 if (y + intel_crtc->base.cursor->state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010058 base = 0;
10059
10060 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10061 y = -y;
10062 }
10063 pos |= y << CURSOR_Y_SHIFT;
10064
Chris Wilson4b0e3332014-05-30 16:35:26 +030010065 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010066 return;
10067
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010068 I915_WRITE(CURPOS(pipe), pos);
10069
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010070 /* ILK+ do this automagically */
10071 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -080010072 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Matt Roper3dd512f2015-02-27 10:12:00 -080010073 base += (intel_crtc->base.cursor->state->crtc_h *
10074 intel_crtc->base.cursor->state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010075 }
10076
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010077 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010078 i845_update_cursor(crtc, base);
10079 else
10080 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010081}
10082
Ville Syrjälädc41c152014-08-13 11:57:05 +030010083static bool cursor_size_ok(struct drm_device *dev,
10084 uint32_t width, uint32_t height)
10085{
10086 if (width == 0 || height == 0)
10087 return false;
10088
10089 /*
10090 * 845g/865g are special in that they are only limited by
10091 * the width of their cursors, the height is arbitrary up to
10092 * the precision of the register. Everything else requires
10093 * square cursors, limited to a few power-of-two sizes.
10094 */
10095 if (IS_845G(dev) || IS_I865G(dev)) {
10096 if ((width & 63) != 0)
10097 return false;
10098
10099 if (width > (IS_845G(dev) ? 64 : 512))
10100 return false;
10101
10102 if (height > 1023)
10103 return false;
10104 } else {
10105 switch (width | height) {
10106 case 256:
10107 case 128:
10108 if (IS_GEN2(dev))
10109 return false;
10110 case 64:
10111 break;
10112 default:
10113 return false;
10114 }
10115 }
10116
10117 return true;
10118}
10119
Jesse Barnes79e53942008-11-07 14:24:08 -080010120static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010121 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010122{
James Simmons72034252010-08-03 01:33:19 +010010123 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010124 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010125
James Simmons72034252010-08-03 01:33:19 +010010126 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010127 intel_crtc->lut_r[i] = red[i] >> 8;
10128 intel_crtc->lut_g[i] = green[i] >> 8;
10129 intel_crtc->lut_b[i] = blue[i] >> 8;
10130 }
10131
10132 intel_crtc_load_lut(crtc);
10133}
10134
Jesse Barnes79e53942008-11-07 14:24:08 -080010135/* VESA 640x480x72Hz mode to set on the pipe */
10136static struct drm_display_mode load_detect_mode = {
10137 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10138 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10139};
10140
Daniel Vettera8bb6812014-02-10 18:00:39 +010010141struct drm_framebuffer *
10142__intel_framebuffer_create(struct drm_device *dev,
10143 struct drm_mode_fb_cmd2 *mode_cmd,
10144 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010145{
10146 struct intel_framebuffer *intel_fb;
10147 int ret;
10148
10149 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
10150 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010151 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +010010152 return ERR_PTR(-ENOMEM);
10153 }
10154
10155 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010156 if (ret)
10157 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010158
10159 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010160err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010161 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010162 kfree(intel_fb);
10163
10164 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010165}
10166
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010167static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010168intel_framebuffer_create(struct drm_device *dev,
10169 struct drm_mode_fb_cmd2 *mode_cmd,
10170 struct drm_i915_gem_object *obj)
10171{
10172 struct drm_framebuffer *fb;
10173 int ret;
10174
10175 ret = i915_mutex_lock_interruptible(dev);
10176 if (ret)
10177 return ERR_PTR(ret);
10178 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10179 mutex_unlock(&dev->struct_mutex);
10180
10181 return fb;
10182}
10183
Chris Wilsond2dff872011-04-19 08:36:26 +010010184static u32
10185intel_framebuffer_pitch_for_width(int width, int bpp)
10186{
10187 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10188 return ALIGN(pitch, 64);
10189}
10190
10191static u32
10192intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10193{
10194 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010195 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010196}
10197
10198static struct drm_framebuffer *
10199intel_framebuffer_create_for_mode(struct drm_device *dev,
10200 struct drm_display_mode *mode,
10201 int depth, int bpp)
10202{
10203 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010204 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010205
10206 obj = i915_gem_alloc_object(dev,
10207 intel_framebuffer_size_for_mode(mode, bpp));
10208 if (obj == NULL)
10209 return ERR_PTR(-ENOMEM);
10210
10211 mode_cmd.width = mode->hdisplay;
10212 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010213 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10214 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010215 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010216
10217 return intel_framebuffer_create(dev, &mode_cmd, obj);
10218}
10219
10220static struct drm_framebuffer *
10221mode_fits_in_fbdev(struct drm_device *dev,
10222 struct drm_display_mode *mode)
10223{
Daniel Vetter4520f532013-10-09 09:18:51 +020010224#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +010010225 struct drm_i915_private *dev_priv = dev->dev_private;
10226 struct drm_i915_gem_object *obj;
10227 struct drm_framebuffer *fb;
10228
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010229 if (!dev_priv->fbdev)
10230 return NULL;
10231
10232 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010233 return NULL;
10234
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010235 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010236 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010237
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010238 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010239 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10240 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010241 return NULL;
10242
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010243 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010244 return NULL;
10245
10246 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010247#else
10248 return NULL;
10249#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010250}
10251
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010252static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10253 struct drm_crtc *crtc,
10254 struct drm_display_mode *mode,
10255 struct drm_framebuffer *fb,
10256 int x, int y)
10257{
10258 struct drm_plane_state *plane_state;
10259 int hdisplay, vdisplay;
10260 int ret;
10261
10262 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10263 if (IS_ERR(plane_state))
10264 return PTR_ERR(plane_state);
10265
10266 if (mode)
10267 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10268 else
10269 hdisplay = vdisplay = 0;
10270
10271 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10272 if (ret)
10273 return ret;
10274 drm_atomic_set_fb_for_plane(plane_state, fb);
10275 plane_state->crtc_x = 0;
10276 plane_state->crtc_y = 0;
10277 plane_state->crtc_w = hdisplay;
10278 plane_state->crtc_h = vdisplay;
10279 plane_state->src_x = x << 16;
10280 plane_state->src_y = y << 16;
10281 plane_state->src_w = hdisplay << 16;
10282 plane_state->src_h = vdisplay << 16;
10283
10284 return 0;
10285}
10286
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010287bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010288 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010289 struct intel_load_detect_pipe *old,
10290 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010291{
10292 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010293 struct intel_encoder *intel_encoder =
10294 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010295 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010296 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010297 struct drm_crtc *crtc = NULL;
10298 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010299 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010300 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010301 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010302 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010303 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010304 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010305
Chris Wilsond2dff872011-04-19 08:36:26 +010010306 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010307 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010308 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010309
Rob Clark51fd3712013-11-19 12:10:12 -050010310retry:
10311 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10312 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010313 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010314
Jesse Barnes79e53942008-11-07 14:24:08 -080010315 /*
10316 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010317 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010318 * - if the connector already has an assigned crtc, use it (but make
10319 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010320 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010321 * - try to find the first unused crtc that can drive this connector,
10322 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010323 */
10324
10325 /* See if we already have a CRTC for this connector */
10326 if (encoder->crtc) {
10327 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010328
Rob Clark51fd3712013-11-19 12:10:12 -050010329 ret = drm_modeset_lock(&crtc->mutex, ctx);
10330 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010331 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010332 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10333 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010334 goto fail;
Daniel Vetter7b240562012-12-12 00:35:33 +010010335
Daniel Vetter24218aa2012-08-12 19:27:11 +020010336 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010337 old->load_detect_temp = false;
10338
10339 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010340 if (connector->dpms != DRM_MODE_DPMS_ON)
10341 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010342
Chris Wilson71731882011-04-19 23:10:58 +010010343 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010344 }
10345
10346 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010347 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010348 i++;
10349 if (!(encoder->possible_crtcs & (1 << i)))
10350 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010351 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010352 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +030010353
10354 crtc = possible_crtc;
10355 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010356 }
10357
10358 /*
10359 * If we didn't find an unused CRTC, don't use any.
10360 */
10361 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010362 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010363 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010364 }
10365
Rob Clark51fd3712013-11-19 12:10:12 -050010366 ret = drm_modeset_lock(&crtc->mutex, ctx);
10367 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010368 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010369 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10370 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010371 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010372
10373 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +020010374 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010375 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010376 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010377
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010378 state = drm_atomic_state_alloc(dev);
10379 if (!state)
10380 return false;
10381
10382 state->acquire_ctx = ctx;
10383
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010384 connector_state = drm_atomic_get_connector_state(state, connector);
10385 if (IS_ERR(connector_state)) {
10386 ret = PTR_ERR(connector_state);
10387 goto fail;
10388 }
10389
10390 connector_state->crtc = crtc;
10391 connector_state->best_encoder = &intel_encoder->base;
10392
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010393 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10394 if (IS_ERR(crtc_state)) {
10395 ret = PTR_ERR(crtc_state);
10396 goto fail;
10397 }
10398
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010399 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010400
Chris Wilson64927112011-04-20 07:25:26 +010010401 if (!mode)
10402 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010403
Chris Wilsond2dff872011-04-19 08:36:26 +010010404 /* We need a framebuffer large enough to accommodate all accesses
10405 * that the plane may generate whilst we perform load detection.
10406 * We can not rely on the fbcon either being present (we get called
10407 * during its initialisation to detect all boot displays, or it may
10408 * not even exist) or that it is large enough to satisfy the
10409 * requested mode.
10410 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010411 fb = mode_fits_in_fbdev(dev, mode);
10412 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010413 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010414 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10415 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010416 } else
10417 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010418 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010419 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010420 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010421 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010422
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010423 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10424 if (ret)
10425 goto fail;
10426
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010427 drm_mode_copy(&crtc_state->base.mode, mode);
10428
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010429 if (drm_atomic_commit(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010430 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010431 if (old->release_fb)
10432 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010433 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010434 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010435 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010436
Jesse Barnes79e53942008-11-07 14:24:08 -080010437 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010438 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010439 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010440
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010441fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010442 drm_atomic_state_free(state);
10443 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010444
Rob Clark51fd3712013-11-19 12:10:12 -050010445 if (ret == -EDEADLK) {
10446 drm_modeset_backoff(ctx);
10447 goto retry;
10448 }
10449
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010450 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010451}
10452
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010453void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010454 struct intel_load_detect_pipe *old,
10455 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010456{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010457 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010458 struct intel_encoder *intel_encoder =
10459 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010460 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010461 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010462 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010463 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010464 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010465 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010466 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010467
Chris Wilsond2dff872011-04-19 08:36:26 +010010468 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010469 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010470 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010471
Chris Wilson8261b192011-04-19 23:18:09 +010010472 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010473 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010474 if (!state)
10475 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010476
10477 state->acquire_ctx = ctx;
10478
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010479 connector_state = drm_atomic_get_connector_state(state, connector);
10480 if (IS_ERR(connector_state))
10481 goto fail;
10482
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010483 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10484 if (IS_ERR(crtc_state))
10485 goto fail;
10486
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010487 connector_state->best_encoder = NULL;
10488 connector_state->crtc = NULL;
10489
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010490 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010491
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010492 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10493 0, 0);
10494 if (ret)
10495 goto fail;
10496
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010497 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010498 if (ret)
10499 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010500
Daniel Vetter36206362012-12-10 20:42:17 +010010501 if (old->release_fb) {
10502 drm_framebuffer_unregister_private(old->release_fb);
10503 drm_framebuffer_unreference(old->release_fb);
10504 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010505
Chris Wilson0622a532011-04-21 09:32:11 +010010506 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010507 }
10508
Eric Anholtc751ce42010-03-25 11:48:48 -070010509 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010510 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10511 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010512
10513 return;
10514fail:
10515 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10516 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010517}
10518
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010519static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010520 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010521{
10522 struct drm_i915_private *dev_priv = dev->dev_private;
10523 u32 dpll = pipe_config->dpll_hw_state.dpll;
10524
10525 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010526 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010527 else if (HAS_PCH_SPLIT(dev))
10528 return 120000;
10529 else if (!IS_GEN2(dev))
10530 return 96000;
10531 else
10532 return 48000;
10533}
10534
Jesse Barnes79e53942008-11-07 14:24:08 -080010535/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010536static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010537 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010538{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010539 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010540 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010541 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010542 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010543 u32 fp;
10544 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010545 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010546 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010547
10548 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010549 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010550 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010551 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010552
10553 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010554 if (IS_PINEVIEW(dev)) {
10555 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10556 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010557 } else {
10558 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10559 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10560 }
10561
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010562 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010563 if (IS_PINEVIEW(dev))
10564 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10565 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010566 else
10567 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010568 DPLL_FPA01_P1_POST_DIV_SHIFT);
10569
10570 switch (dpll & DPLL_MODE_MASK) {
10571 case DPLLB_MODE_DAC_SERIAL:
10572 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10573 5 : 10;
10574 break;
10575 case DPLLB_MODE_LVDS:
10576 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10577 7 : 14;
10578 break;
10579 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010580 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010581 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010582 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010583 }
10584
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010585 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010586 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010587 else
Imre Deakdccbea32015-06-22 23:35:51 +030010588 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010589 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010590 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010591 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010592
10593 if (is_lvds) {
10594 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10595 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010596
10597 if (lvds & LVDS_CLKB_POWER_UP)
10598 clock.p2 = 7;
10599 else
10600 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010601 } else {
10602 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10603 clock.p1 = 2;
10604 else {
10605 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10606 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10607 }
10608 if (dpll & PLL_P2_DIVIDE_BY_4)
10609 clock.p2 = 4;
10610 else
10611 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010612 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010613
Imre Deakdccbea32015-06-22 23:35:51 +030010614 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010615 }
10616
Ville Syrjälä18442d02013-09-13 16:00:08 +030010617 /*
10618 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010619 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010620 * encoder's get_config() function.
10621 */
Imre Deakdccbea32015-06-22 23:35:51 +030010622 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010623}
10624
Ville Syrjälä6878da02013-09-13 15:59:11 +030010625int intel_dotclock_calculate(int link_freq,
10626 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010627{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010628 /*
10629 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010630 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010631 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010632 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010633 *
10634 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010635 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010636 */
10637
Ville Syrjälä6878da02013-09-13 15:59:11 +030010638 if (!m_n->link_n)
10639 return 0;
10640
10641 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10642}
10643
Ville Syrjälä18442d02013-09-13 16:00:08 +030010644static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010645 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010646{
10647 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010648
10649 /* read out port_clock from the DPLL */
10650 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010651
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010652 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010653 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010654 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010655 * agree once we know their relationship in the encoder's
10656 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010657 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010658 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010659 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10660 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010661}
10662
10663/** Returns the currently programmed mode of the given pipe. */
10664struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10665 struct drm_crtc *crtc)
10666{
Jesse Barnes548f2452011-02-17 10:40:53 -080010667 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010668 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010669 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010670 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010671 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010672 int htot = I915_READ(HTOTAL(cpu_transcoder));
10673 int hsync = I915_READ(HSYNC(cpu_transcoder));
10674 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10675 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010676 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010677
10678 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10679 if (!mode)
10680 return NULL;
10681
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010682 /*
10683 * Construct a pipe_config sufficient for getting the clock info
10684 * back out of crtc_clock_get.
10685 *
10686 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10687 * to use a real value here instead.
10688 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010689 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010690 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010691 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10692 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10693 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010694 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10695
Ville Syrjälä773ae032013-09-23 17:48:20 +030010696 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010697 mode->hdisplay = (htot & 0xffff) + 1;
10698 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10699 mode->hsync_start = (hsync & 0xffff) + 1;
10700 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10701 mode->vdisplay = (vtot & 0xffff) + 1;
10702 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10703 mode->vsync_start = (vsync & 0xffff) + 1;
10704 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10705
10706 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010707
10708 return mode;
10709}
10710
Chris Wilsonf047e392012-07-21 12:31:41 +010010711void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010712{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010713 struct drm_i915_private *dev_priv = dev->dev_private;
10714
Chris Wilsonf62a0072014-02-21 17:55:39 +000010715 if (dev_priv->mm.busy)
10716 return;
10717
Paulo Zanoni43694d62014-03-07 20:08:08 -030010718 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010719 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010720 if (INTEL_INFO(dev)->gen >= 6)
10721 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010722 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010723}
10724
10725void intel_mark_idle(struct drm_device *dev)
10726{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010727 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010728
Chris Wilsonf62a0072014-02-21 17:55:39 +000010729 if (!dev_priv->mm.busy)
10730 return;
10731
10732 dev_priv->mm.busy = false;
10733
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010734 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010735 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010736
Paulo Zanoni43694d62014-03-07 20:08:08 -030010737 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010738}
10739
Jesse Barnes79e53942008-11-07 14:24:08 -080010740static void intel_crtc_destroy(struct drm_crtc *crtc)
10741{
10742 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010743 struct drm_device *dev = crtc->dev;
10744 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010745
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010746 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010747 work = intel_crtc->unpin_work;
10748 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010749 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010750
10751 if (work) {
10752 cancel_work_sync(&work->work);
10753 kfree(work);
10754 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010755
10756 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010757
Jesse Barnes79e53942008-11-07 14:24:08 -080010758 kfree(intel_crtc);
10759}
10760
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010761static void intel_unpin_work_fn(struct work_struct *__work)
10762{
10763 struct intel_unpin_work *work =
10764 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010765 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10766 struct drm_device *dev = crtc->base.dev;
10767 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010768
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010769 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010770 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010771 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010772
John Harrisonf06cc1b2014-11-24 18:49:37 +000010773 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010774 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010775 mutex_unlock(&dev->struct_mutex);
10776
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010777 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010778 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010779
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010780 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10781 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010782
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010783 kfree(work);
10784}
10785
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010786static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010787 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010788{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010789 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10790 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010791 unsigned long flags;
10792
10793 /* Ignore early vblank irqs */
10794 if (intel_crtc == NULL)
10795 return;
10796
Daniel Vetterf3260382014-09-15 14:55:23 +020010797 /*
10798 * This is called both by irq handlers and the reset code (to complete
10799 * lost pageflips) so needs the full irqsave spinlocks.
10800 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010801 spin_lock_irqsave(&dev->event_lock, flags);
10802 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010803
10804 /* Ensure we don't miss a work->pending update ... */
10805 smp_rmb();
10806
10807 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010808 spin_unlock_irqrestore(&dev->event_lock, flags);
10809 return;
10810 }
10811
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010812 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010813
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010814 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010815}
10816
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010817void intel_finish_page_flip(struct drm_device *dev, int pipe)
10818{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010819 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010820 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10821
Mario Kleiner49b14a52010-12-09 07:00:07 +010010822 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010823}
10824
10825void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10826{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010827 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010828 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10829
Mario Kleiner49b14a52010-12-09 07:00:07 +010010830 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010831}
10832
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010833/* Is 'a' after or equal to 'b'? */
10834static bool g4x_flip_count_after_eq(u32 a, u32 b)
10835{
10836 return !((a - b) & 0x80000000);
10837}
10838
10839static bool page_flip_finished(struct intel_crtc *crtc)
10840{
10841 struct drm_device *dev = crtc->base.dev;
10842 struct drm_i915_private *dev_priv = dev->dev_private;
10843
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010844 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10845 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10846 return true;
10847
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010848 /*
10849 * The relevant registers doen't exist on pre-ctg.
10850 * As the flip done interrupt doesn't trigger for mmio
10851 * flips on gmch platforms, a flip count check isn't
10852 * really needed there. But since ctg has the registers,
10853 * include it in the check anyway.
10854 */
10855 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10856 return true;
10857
10858 /*
10859 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10860 * used the same base address. In that case the mmio flip might
10861 * have completed, but the CS hasn't even executed the flip yet.
10862 *
10863 * A flip count check isn't enough as the CS might have updated
10864 * the base address just after start of vblank, but before we
10865 * managed to process the interrupt. This means we'd complete the
10866 * CS flip too soon.
10867 *
10868 * Combining both checks should get us a good enough result. It may
10869 * still happen that the CS flip has been executed, but has not
10870 * yet actually completed. But in case the base address is the same
10871 * anyway, we don't really care.
10872 */
10873 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10874 crtc->unpin_work->gtt_offset &&
10875 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
10876 crtc->unpin_work->flip_count);
10877}
10878
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010879void intel_prepare_page_flip(struct drm_device *dev, int plane)
10880{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010881 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010882 struct intel_crtc *intel_crtc =
10883 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10884 unsigned long flags;
10885
Daniel Vetterf3260382014-09-15 14:55:23 +020010886
10887 /*
10888 * This is called both by irq handlers and the reset code (to complete
10889 * lost pageflips) so needs the full irqsave spinlocks.
10890 *
10891 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010892 * generate a page-flip completion irq, i.e. every modeset
10893 * is also accompanied by a spurious intel_prepare_page_flip().
10894 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010895 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010896 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010897 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010898 spin_unlock_irqrestore(&dev->event_lock, flags);
10899}
10900
Robin Schroereba905b2014-05-18 02:24:50 +020010901static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010902{
10903 /* Ensure that the work item is consistent when activating it ... */
10904 smp_wmb();
10905 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
10906 /* and that it is marked active as soon as the irq could fire. */
10907 smp_wmb();
10908}
10909
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010910static int intel_gen2_queue_flip(struct drm_device *dev,
10911 struct drm_crtc *crtc,
10912 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010913 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010914 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010915 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010916{
John Harrison6258fbe2015-05-29 17:43:48 +010010917 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010918 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010919 u32 flip_mask;
10920 int ret;
10921
John Harrison5fb9de12015-05-29 17:44:07 +010010922 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010923 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010924 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010925
10926 /* Can't queue multiple flips, so wait for the previous
10927 * one to finish before executing the next.
10928 */
10929 if (intel_crtc->plane)
10930 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10931 else
10932 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010933 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10934 intel_ring_emit(ring, MI_NOOP);
10935 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10936 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10937 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010938 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010939 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000010940
10941 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010942 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010943}
10944
10945static int intel_gen3_queue_flip(struct drm_device *dev,
10946 struct drm_crtc *crtc,
10947 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010948 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010949 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010950 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010951{
John Harrison6258fbe2015-05-29 17:43:48 +010010952 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010953 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010954 u32 flip_mask;
10955 int ret;
10956
John Harrison5fb9de12015-05-29 17:44:07 +010010957 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010958 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010959 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010960
10961 if (intel_crtc->plane)
10962 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10963 else
10964 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010965 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10966 intel_ring_emit(ring, MI_NOOP);
10967 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10968 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10969 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010970 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010971 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010972
Chris Wilsone7d841c2012-12-03 11:36:30 +000010973 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010974 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010975}
10976
10977static int intel_gen4_queue_flip(struct drm_device *dev,
10978 struct drm_crtc *crtc,
10979 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010980 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010981 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010982 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010983{
John Harrison6258fbe2015-05-29 17:43:48 +010010984 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010985 struct drm_i915_private *dev_priv = dev->dev_private;
10986 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10987 uint32_t pf, pipesrc;
10988 int ret;
10989
John Harrison5fb9de12015-05-29 17:44:07 +010010990 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010991 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010992 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010993
10994 /* i965+ uses the linear or tiled offsets from the
10995 * Display Registers (which do not change across a page-flip)
10996 * so we need only reprogram the base address.
10997 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020010998 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10999 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11000 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011001 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020011002 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011003
11004 /* XXX Enabling the panel-fitter across page-flip is so far
11005 * untested on non-native modes, so ignore it for now.
11006 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11007 */
11008 pf = 0;
11009 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011010 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011011
11012 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010011013 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011014}
11015
11016static int intel_gen6_queue_flip(struct drm_device *dev,
11017 struct drm_crtc *crtc,
11018 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011019 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011020 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011021 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011022{
John Harrison6258fbe2015-05-29 17:43:48 +010011023 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011024 struct drm_i915_private *dev_priv = dev->dev_private;
11025 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11026 uint32_t pf, pipesrc;
11027 int ret;
11028
John Harrison5fb9de12015-05-29 17:44:07 +010011029 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011030 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011031 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011032
Daniel Vetter6d90c952012-04-26 23:28:05 +020011033 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11034 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11035 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011036 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011037
Chris Wilson99d9acd2012-04-17 20:37:00 +010011038 /* Contrary to the suggestions in the documentation,
11039 * "Enable Panel Fitter" does not seem to be required when page
11040 * flipping with a non-native mode, and worse causes a normal
11041 * modeset to fail.
11042 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11043 */
11044 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011045 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011046 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011047
11048 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010011049 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011050}
11051
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011052static int intel_gen7_queue_flip(struct drm_device *dev,
11053 struct drm_crtc *crtc,
11054 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011055 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011056 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011057 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011058{
John Harrison6258fbe2015-05-29 17:43:48 +010011059 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011060 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011061 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010011062 int len, ret;
11063
Robin Schroereba905b2014-05-18 02:24:50 +020011064 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011065 case PLANE_A:
11066 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11067 break;
11068 case PLANE_B:
11069 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11070 break;
11071 case PLANE_C:
11072 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11073 break;
11074 default:
11075 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011076 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011077 }
11078
Chris Wilsonffe74d72013-08-26 20:58:12 +010011079 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011080 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011081 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011082 /*
11083 * On Gen 8, SRM is now taking an extra dword to accommodate
11084 * 48bits addresses, and we need a NOOP for the batch size to
11085 * stay even.
11086 */
11087 if (IS_GEN8(dev))
11088 len += 2;
11089 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011090
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011091 /*
11092 * BSpec MI_DISPLAY_FLIP for IVB:
11093 * "The full packet must be contained within the same cache line."
11094 *
11095 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11096 * cacheline, if we ever start emitting more commands before
11097 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11098 * then do the cacheline alignment, and finally emit the
11099 * MI_DISPLAY_FLIP.
11100 */
John Harrisonbba09b12015-05-29 17:44:06 +010011101 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011102 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011103 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011104
John Harrison5fb9de12015-05-29 17:44:07 +010011105 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011106 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011107 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011108
Chris Wilsonffe74d72013-08-26 20:58:12 +010011109 /* Unmask the flip-done completion message. Note that the bspec says that
11110 * we should do this for both the BCS and RCS, and that we must not unmask
11111 * more than one flip event at any time (or ensure that one flip message
11112 * can be sent by waiting for flip-done prior to queueing new flips).
11113 * Experimentation says that BCS works despite DERRMR masking all
11114 * flip-done completion events and that unmasking all planes at once
11115 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11116 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11117 */
11118 if (ring->id == RCS) {
11119 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11120 intel_ring_emit(ring, DERRMR);
11121 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11122 DERRMR_PIPEB_PRI_FLIP_DONE |
11123 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011124 if (IS_GEN8(dev))
11125 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
11126 MI_SRM_LRM_GLOBAL_GTT);
11127 else
11128 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
11129 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011130 intel_ring_emit(ring, DERRMR);
11131 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011132 if (IS_GEN8(dev)) {
11133 intel_ring_emit(ring, 0);
11134 intel_ring_emit(ring, MI_NOOP);
11135 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011136 }
11137
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011138 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011139 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011140 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011141 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011142
11143 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010011144 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011145}
11146
Sourab Gupta84c33a62014-06-02 16:47:17 +053011147static bool use_mmio_flip(struct intel_engine_cs *ring,
11148 struct drm_i915_gem_object *obj)
11149{
11150 /*
11151 * This is not being used for older platforms, because
11152 * non-availability of flip done interrupt forces us to use
11153 * CS flips. Older platforms derive flip done using some clever
11154 * tricks involving the flip_pending status bits and vblank irqs.
11155 * So using MMIO flips there would disrupt this mechanism.
11156 */
11157
Chris Wilson8e09bf82014-07-08 10:40:30 +010011158 if (ring == NULL)
11159 return true;
11160
Sourab Gupta84c33a62014-06-02 16:47:17 +053011161 if (INTEL_INFO(ring->dev)->gen < 5)
11162 return false;
11163
11164 if (i915.use_mmio_flip < 0)
11165 return false;
11166 else if (i915.use_mmio_flip > 0)
11167 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011168 else if (i915.enable_execlists)
11169 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011170 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011171 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011172}
11173
Damien Lespiauff944562014-11-20 14:58:16 +000011174static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
11175{
11176 struct drm_device *dev = intel_crtc->base.dev;
11177 struct drm_i915_private *dev_priv = dev->dev_private;
11178 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011179 const enum pipe pipe = intel_crtc->pipe;
11180 u32 ctl, stride;
11181
11182 ctl = I915_READ(PLANE_CTL(pipe, 0));
11183 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011184 switch (fb->modifier[0]) {
11185 case DRM_FORMAT_MOD_NONE:
11186 break;
11187 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011188 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011189 break;
11190 case I915_FORMAT_MOD_Y_TILED:
11191 ctl |= PLANE_CTL_TILED_Y;
11192 break;
11193 case I915_FORMAT_MOD_Yf_TILED:
11194 ctl |= PLANE_CTL_TILED_YF;
11195 break;
11196 default:
11197 MISSING_CASE(fb->modifier[0]);
11198 }
Damien Lespiauff944562014-11-20 14:58:16 +000011199
11200 /*
11201 * The stride is either expressed as a multiple of 64 bytes chunks for
11202 * linear buffers or in number of tiles for tiled buffers.
11203 */
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011204 stride = fb->pitches[0] /
11205 intel_fb_stride_alignment(dev, fb->modifier[0],
11206 fb->pixel_format);
Damien Lespiauff944562014-11-20 14:58:16 +000011207
11208 /*
11209 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11210 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11211 */
11212 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11213 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11214
11215 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
11216 POSTING_READ(PLANE_SURF(pipe, 0));
11217}
11218
11219static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011220{
11221 struct drm_device *dev = intel_crtc->base.dev;
11222 struct drm_i915_private *dev_priv = dev->dev_private;
11223 struct intel_framebuffer *intel_fb =
11224 to_intel_framebuffer(intel_crtc->base.primary->fb);
11225 struct drm_i915_gem_object *obj = intel_fb->obj;
11226 u32 dspcntr;
11227 u32 reg;
11228
Sourab Gupta84c33a62014-06-02 16:47:17 +053011229 reg = DSPCNTR(intel_crtc->plane);
11230 dspcntr = I915_READ(reg);
11231
Damien Lespiauc5d97472014-10-25 00:11:11 +010011232 if (obj->tiling_mode != I915_TILING_NONE)
11233 dspcntr |= DISPPLANE_TILED;
11234 else
11235 dspcntr &= ~DISPPLANE_TILED;
11236
Sourab Gupta84c33a62014-06-02 16:47:17 +053011237 I915_WRITE(reg, dspcntr);
11238
11239 I915_WRITE(DSPSURF(intel_crtc->plane),
11240 intel_crtc->unpin_work->gtt_offset);
11241 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011242
Damien Lespiauff944562014-11-20 14:58:16 +000011243}
11244
11245/*
11246 * XXX: This is the temporary way to update the plane registers until we get
11247 * around to using the usual plane update functions for MMIO flips
11248 */
11249static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
11250{
11251 struct drm_device *dev = intel_crtc->base.dev;
Damien Lespiauff944562014-11-20 14:58:16 +000011252 u32 start_vbl_count;
11253
11254 intel_mark_page_flip_active(intel_crtc);
11255
Maarten Lankhorst8f539a82015-07-13 16:30:32 +020011256 intel_pipe_update_start(intel_crtc, &start_vbl_count);
Damien Lespiauff944562014-11-20 14:58:16 +000011257
11258 if (INTEL_INFO(dev)->gen >= 9)
11259 skl_do_mmio_flip(intel_crtc);
11260 else
11261 /* use_mmio_flip() retricts MMIO flips to ilk+ */
11262 ilk_do_mmio_flip(intel_crtc);
11263
Maarten Lankhorst8f539a82015-07-13 16:30:32 +020011264 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011265}
11266
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011267static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011268{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011269 struct intel_mmio_flip *mmio_flip =
11270 container_of(work, struct intel_mmio_flip, work);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011271
Daniel Vettereed29a52015-05-21 14:21:25 +020011272 if (mmio_flip->req)
11273 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011274 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011275 false, NULL,
11276 &mmio_flip->i915->rps.mmioflips));
Sourab Gupta84c33a62014-06-02 16:47:17 +053011277
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011278 intel_do_mmio_flip(mmio_flip->crtc);
11279
Daniel Vettereed29a52015-05-21 14:21:25 +020011280 i915_gem_request_unreference__unlocked(mmio_flip->req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011281 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011282}
11283
11284static int intel_queue_mmio_flip(struct drm_device *dev,
11285 struct drm_crtc *crtc,
11286 struct drm_framebuffer *fb,
11287 struct drm_i915_gem_object *obj,
11288 struct intel_engine_cs *ring,
11289 uint32_t flags)
11290{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011291 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011292
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011293 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11294 if (mmio_flip == NULL)
11295 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011296
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011297 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011298 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011299 mmio_flip->crtc = to_intel_crtc(crtc);
11300
11301 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11302 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011303
Sourab Gupta84c33a62014-06-02 16:47:17 +053011304 return 0;
11305}
11306
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011307static int intel_default_queue_flip(struct drm_device *dev,
11308 struct drm_crtc *crtc,
11309 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011310 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011311 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011312 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011313{
11314 return -ENODEV;
11315}
11316
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011317static bool __intel_pageflip_stall_check(struct drm_device *dev,
11318 struct drm_crtc *crtc)
11319{
11320 struct drm_i915_private *dev_priv = dev->dev_private;
11321 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11322 struct intel_unpin_work *work = intel_crtc->unpin_work;
11323 u32 addr;
11324
11325 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11326 return true;
11327
11328 if (!work->enable_stall_check)
11329 return false;
11330
11331 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011332 if (work->flip_queued_req &&
11333 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011334 return false;
11335
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011336 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011337 }
11338
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011339 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011340 return false;
11341
11342 /* Potential stall - if we see that the flip has happened,
11343 * assume a missed interrupt. */
11344 if (INTEL_INFO(dev)->gen >= 4)
11345 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11346 else
11347 addr = I915_READ(DSPADDR(intel_crtc->plane));
11348
11349 /* There is a potential issue here with a false positive after a flip
11350 * to the same address. We could address this by checking for a
11351 * non-incrementing frame counter.
11352 */
11353 return addr == work->gtt_offset;
11354}
11355
11356void intel_check_page_flip(struct drm_device *dev, int pipe)
11357{
11358 struct drm_i915_private *dev_priv = dev->dev_private;
11359 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11360 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011361 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011362
Dave Gordon6c51d462015-03-06 15:34:26 +000011363 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011364
11365 if (crtc == NULL)
11366 return;
11367
Daniel Vetterf3260382014-09-15 14:55:23 +020011368 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011369 work = intel_crtc->unpin_work;
11370 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011371 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011372 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011373 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011374 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011375 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011376 if (work != NULL &&
11377 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11378 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011379 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011380}
11381
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011382static int intel_crtc_page_flip(struct drm_crtc *crtc,
11383 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011384 struct drm_pending_vblank_event *event,
11385 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011386{
11387 struct drm_device *dev = crtc->dev;
11388 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011389 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011390 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011391 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011392 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011393 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011394 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011395 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011396 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011397 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011398 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011399
Matt Roper2ff8fde2014-07-08 07:50:07 -070011400 /*
11401 * drm_mode_page_flip_ioctl() should already catch this, but double
11402 * check to be safe. In the future we may enable pageflipping from
11403 * a disabled primary plane.
11404 */
11405 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11406 return -EBUSY;
11407
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011408 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011409 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011410 return -EINVAL;
11411
11412 /*
11413 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11414 * Note that pitch changes could also affect these register.
11415 */
11416 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011417 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11418 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011419 return -EINVAL;
11420
Chris Wilsonf900db42014-02-20 09:26:13 +000011421 if (i915_terminally_wedged(&dev_priv->gpu_error))
11422 goto out_hang;
11423
Daniel Vetterb14c5672013-09-19 12:18:32 +020011424 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011425 if (work == NULL)
11426 return -ENOMEM;
11427
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011428 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011429 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011430 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011431 INIT_WORK(&work->work, intel_unpin_work_fn);
11432
Daniel Vetter87b6b102014-05-15 15:33:46 +020011433 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011434 if (ret)
11435 goto free_work;
11436
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011437 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011438 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011439 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011440 /* Before declaring the flip queue wedged, check if
11441 * the hardware completed the operation behind our backs.
11442 */
11443 if (__intel_pageflip_stall_check(dev, crtc)) {
11444 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11445 page_flip_completed(intel_crtc);
11446 } else {
11447 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011448 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011449
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011450 drm_crtc_vblank_put(crtc);
11451 kfree(work);
11452 return -EBUSY;
11453 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011454 }
11455 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011456 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011457
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011458 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11459 flush_workqueue(dev_priv->wq);
11460
Jesse Barnes75dfca82010-02-10 15:09:44 -080011461 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011462 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011463 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011464
Matt Roperf4510a22014-04-01 15:22:40 -070011465 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011466 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011467
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011468 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011469
Chris Wilson89ed88b2015-02-16 14:31:49 +000011470 ret = i915_mutex_lock_interruptible(dev);
11471 if (ret)
11472 goto cleanup;
11473
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011474 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011475 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011476
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011477 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +020011478 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011479
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011480 if (IS_VALLEYVIEW(dev)) {
11481 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011482 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011483 /* vlv: DISPLAY_FLIP fails to change tiling */
11484 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011485 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011486 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011487 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011488 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011489 if (ring == NULL || ring->id != RCS)
11490 ring = &dev_priv->ring[BCS];
11491 } else {
11492 ring = &dev_priv->ring[RCS];
11493 }
11494
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011495 mmio_flip = use_mmio_flip(ring, obj);
11496
11497 /* When using CS flips, we want to emit semaphores between rings.
11498 * However, when using mmio flips we will create a task to do the
11499 * synchronisation, so all we want here is to pin the framebuffer
11500 * into the display plane and skip any waits.
11501 */
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011502 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011503 crtc->primary->state,
John Harrison91af1272015-06-18 13:14:56 +010011504 mmio_flip ? i915_gem_request_get_ring(obj->last_write_req) : ring, &request);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011505 if (ret)
11506 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011507
Tvrtko Ursulin121920f2015-03-23 11:10:37 +000011508 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary), obj)
11509 + intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011510
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011511 if (mmio_flip) {
Sourab Gupta84c33a62014-06-02 16:47:17 +053011512 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
11513 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011514 if (ret)
11515 goto cleanup_unpin;
11516
John Harrisonf06cc1b2014-11-24 18:49:37 +000011517 i915_gem_request_assign(&work->flip_queued_req,
11518 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011519 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011520 if (!request) {
11521 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11522 if (ret)
11523 goto cleanup_unpin;
11524 }
11525
11526 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011527 page_flip_flags);
11528 if (ret)
11529 goto cleanup_unpin;
11530
John Harrison6258fbe2015-05-29 17:43:48 +010011531 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011532 }
11533
John Harrison91af1272015-06-18 13:14:56 +010011534 if (request)
John Harrison75289872015-05-29 17:43:49 +010011535 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011536
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011537 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011538 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011539
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011540 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011541 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011542 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011543
Paulo Zanoni4e1e26f2015-07-14 16:29:13 -030011544 intel_fbc_disable_crtc(intel_crtc);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011545 intel_frontbuffer_flip_prepare(dev,
11546 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011547
Jesse Barnese5510fa2010-07-01 16:48:37 -070011548 trace_i915_flip_request(intel_crtc->plane, obj);
11549
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011550 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011551
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011552cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011553 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011554cleanup_pending:
John Harrison91af1272015-06-18 13:14:56 +010011555 if (request)
11556 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011557 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011558 mutex_unlock(&dev->struct_mutex);
11559cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011560 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011561 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011562
Chris Wilson89ed88b2015-02-16 14:31:49 +000011563 drm_gem_object_unreference_unlocked(&obj->base);
11564 drm_framebuffer_unreference(work->old_fb);
11565
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011566 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011567 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011568 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011569
Daniel Vetter87b6b102014-05-15 15:33:46 +020011570 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011571free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011572 kfree(work);
11573
Chris Wilsonf900db42014-02-20 09:26:13 +000011574 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011575 struct drm_atomic_state *state;
11576 struct drm_plane_state *plane_state;
11577
Chris Wilsonf900db42014-02-20 09:26:13 +000011578out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011579 state = drm_atomic_state_alloc(dev);
11580 if (!state)
11581 return -ENOMEM;
11582 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11583
11584retry:
11585 plane_state = drm_atomic_get_plane_state(state, primary);
11586 ret = PTR_ERR_OR_ZERO(plane_state);
11587 if (!ret) {
11588 drm_atomic_set_fb_for_plane(plane_state, fb);
11589
11590 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11591 if (!ret)
11592 ret = drm_atomic_commit(state);
11593 }
11594
11595 if (ret == -EDEADLK) {
11596 drm_modeset_backoff(state->acquire_ctx);
11597 drm_atomic_state_clear(state);
11598 goto retry;
11599 }
11600
11601 if (ret)
11602 drm_atomic_state_free(state);
11603
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011604 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011605 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011606 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011607 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011608 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011609 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011610 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011611}
11612
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011613
11614/**
11615 * intel_wm_need_update - Check whether watermarks need updating
11616 * @plane: drm plane
11617 * @state: new plane state
11618 *
11619 * Check current plane state versus the new one to determine whether
11620 * watermarks need to be recalculated.
11621 *
11622 * Returns true or false.
11623 */
11624static bool intel_wm_need_update(struct drm_plane *plane,
11625 struct drm_plane_state *state)
11626{
11627 /* Update watermarks on tiling changes. */
11628 if (!plane->state->fb || !state->fb ||
11629 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
11630 plane->state->rotation != state->rotation)
11631 return true;
11632
11633 if (plane->state->crtc_w != state->crtc_w)
11634 return true;
11635
11636 return false;
11637}
11638
11639int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11640 struct drm_plane_state *plane_state)
11641{
11642 struct drm_crtc *crtc = crtc_state->crtc;
11643 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11644 struct drm_plane *plane = plane_state->plane;
11645 struct drm_device *dev = crtc->dev;
11646 struct drm_i915_private *dev_priv = dev->dev_private;
11647 struct intel_plane_state *old_plane_state =
11648 to_intel_plane_state(plane->state);
11649 int idx = intel_crtc->base.base.id, ret;
11650 int i = drm_plane_index(plane);
11651 bool mode_changed = needs_modeset(crtc_state);
11652 bool was_crtc_enabled = crtc->state->active;
11653 bool is_crtc_enabled = crtc_state->active;
11654
11655 bool turn_off, turn_on, visible, was_visible;
11656 struct drm_framebuffer *fb = plane_state->fb;
11657
11658 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11659 plane->type != DRM_PLANE_TYPE_CURSOR) {
11660 ret = skl_update_scaler_plane(
11661 to_intel_crtc_state(crtc_state),
11662 to_intel_plane_state(plane_state));
11663 if (ret)
11664 return ret;
11665 }
11666
11667 /*
11668 * Disabling a plane is always okay; we just need to update
11669 * fb tracking in a special way since cleanup_fb() won't
11670 * get called by the plane helpers.
11671 */
11672 if (old_plane_state->base.fb && !fb)
11673 intel_crtc->atomic.disabled_planes |= 1 << i;
11674
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011675 was_visible = old_plane_state->visible;
11676 visible = to_intel_plane_state(plane_state)->visible;
11677
11678 if (!was_crtc_enabled && WARN_ON(was_visible))
11679 was_visible = false;
11680
11681 if (!is_crtc_enabled && WARN_ON(visible))
11682 visible = false;
11683
11684 if (!was_visible && !visible)
11685 return 0;
11686
11687 turn_off = was_visible && (!visible || mode_changed);
11688 turn_on = visible && (!was_visible || mode_changed);
11689
11690 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11691 plane->base.id, fb ? fb->base.id : -1);
11692
11693 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11694 plane->base.id, was_visible, visible,
11695 turn_off, turn_on, mode_changed);
11696
Ville Syrjälä852eb002015-06-24 22:00:07 +030011697 if (turn_on) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011698 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011699 /* must disable cxsr around plane enable/disable */
11700 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11701 intel_crtc->atomic.disable_cxsr = true;
11702 /* to potentially re-enable cxsr */
11703 intel_crtc->atomic.wait_vblank = true;
11704 intel_crtc->atomic.update_wm_post = true;
11705 }
11706 } else if (turn_off) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011707 intel_crtc->atomic.update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011708 /* must disable cxsr around plane enable/disable */
11709 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11710 if (is_crtc_enabled)
11711 intel_crtc->atomic.wait_vblank = true;
11712 intel_crtc->atomic.disable_cxsr = true;
11713 }
11714 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011715 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011716 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011717
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011718 if (visible)
11719 intel_crtc->atomic.fb_bits |=
11720 to_intel_plane(plane)->frontbuffer_bit;
11721
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011722 switch (plane->type) {
11723 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011724 intel_crtc->atomic.wait_for_flips = true;
11725 intel_crtc->atomic.pre_disable_primary = turn_off;
11726 intel_crtc->atomic.post_enable_primary = turn_on;
11727
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011728 if (turn_off) {
11729 /*
11730 * FIXME: Actually if we will still have any other
11731 * plane enabled on the pipe we could let IPS enabled
11732 * still, but for now lets consider that when we make
11733 * primary invisible by setting DSPCNTR to 0 on
11734 * update_primary_plane function IPS needs to be
11735 * disable.
11736 */
11737 intel_crtc->atomic.disable_ips = true;
11738
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011739 intel_crtc->atomic.disable_fbc = true;
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011740 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011741
11742 /*
11743 * FBC does not work on some platforms for rotated
11744 * planes, so disable it when rotation is not 0 and
11745 * update it when rotation is set back to 0.
11746 *
11747 * FIXME: This is redundant with the fbc update done in
11748 * the primary plane enable function except that that
11749 * one is done too late. We eventually need to unify
11750 * this.
11751 */
11752
11753 if (visible &&
11754 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11755 dev_priv->fbc.crtc == intel_crtc &&
11756 plane_state->rotation != BIT(DRM_ROTATE_0))
11757 intel_crtc->atomic.disable_fbc = true;
11758
11759 /*
11760 * BDW signals flip done immediately if the plane
11761 * is disabled, even if the plane enable is already
11762 * armed to occur at the next vblank :(
11763 */
11764 if (turn_on && IS_BROADWELL(dev))
11765 intel_crtc->atomic.wait_vblank = true;
11766
11767 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11768 break;
11769 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011770 break;
11771 case DRM_PLANE_TYPE_OVERLAY:
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020011772 if (turn_off && !mode_changed) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011773 intel_crtc->atomic.wait_vblank = true;
11774 intel_crtc->atomic.update_sprite_watermarks |=
11775 1 << i;
11776 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011777 }
11778 return 0;
11779}
11780
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011781static bool encoders_cloneable(const struct intel_encoder *a,
11782 const struct intel_encoder *b)
11783{
11784 /* masks could be asymmetric, so check both ways */
11785 return a == b || (a->cloneable & (1 << b->type) &&
11786 b->cloneable & (1 << a->type));
11787}
11788
11789static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11790 struct intel_crtc *crtc,
11791 struct intel_encoder *encoder)
11792{
11793 struct intel_encoder *source_encoder;
11794 struct drm_connector *connector;
11795 struct drm_connector_state *connector_state;
11796 int i;
11797
11798 for_each_connector_in_state(state, connector, connector_state, i) {
11799 if (connector_state->crtc != &crtc->base)
11800 continue;
11801
11802 source_encoder =
11803 to_intel_encoder(connector_state->best_encoder);
11804 if (!encoders_cloneable(encoder, source_encoder))
11805 return false;
11806 }
11807
11808 return true;
11809}
11810
11811static bool check_encoder_cloning(struct drm_atomic_state *state,
11812 struct intel_crtc *crtc)
11813{
11814 struct intel_encoder *encoder;
11815 struct drm_connector *connector;
11816 struct drm_connector_state *connector_state;
11817 int i;
11818
11819 for_each_connector_in_state(state, connector, connector_state, i) {
11820 if (connector_state->crtc != &crtc->base)
11821 continue;
11822
11823 encoder = to_intel_encoder(connector_state->best_encoder);
11824 if (!check_single_encoder_cloning(state, crtc, encoder))
11825 return false;
11826 }
11827
11828 return true;
11829}
11830
11831static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11832 struct drm_crtc_state *crtc_state)
11833{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011834 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011835 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011836 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011837 struct intel_crtc_state *pipe_config =
11838 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011839 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011840 int ret, idx = crtc->base.id;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011841 bool mode_changed = needs_modeset(crtc_state);
11842
11843 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11844 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11845 return -EINVAL;
11846 }
11847
11848 I915_STATE_WARN(crtc->state->active != intel_crtc->active,
11849 "[CRTC:%i] mismatch between state->active(%i) and crtc->active(%i)\n",
11850 idx, crtc->state->active, intel_crtc->active);
11851
Ville Syrjälä852eb002015-06-24 22:00:07 +030011852 if (mode_changed && !crtc_state->active)
11853 intel_crtc->atomic.update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011854
Maarten Lankhorstad421372015-06-15 12:33:42 +020011855 if (mode_changed && crtc_state->enable &&
11856 dev_priv->display.crtc_compute_clock &&
11857 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11858 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11859 pipe_config);
11860 if (ret)
11861 return ret;
11862 }
11863
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011864 ret = 0;
11865 if (INTEL_INFO(dev)->gen >= 9) {
11866 if (mode_changed)
11867 ret = skl_update_scaler_crtc(pipe_config);
11868
11869 if (!ret)
11870 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11871 pipe_config);
11872 }
11873
11874 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011875}
11876
Jani Nikula65b38e02015-04-13 11:26:56 +030011877static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011878 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11879 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011880 .atomic_begin = intel_begin_crtc_commit,
11881 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011882 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011883};
11884
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011885static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11886{
11887 struct intel_connector *connector;
11888
11889 for_each_intel_connector(dev, connector) {
11890 if (connector->base.encoder) {
11891 connector->base.state->best_encoder =
11892 connector->base.encoder;
11893 connector->base.state->crtc =
11894 connector->base.encoder->crtc;
11895 } else {
11896 connector->base.state->best_encoder = NULL;
11897 connector->base.state->crtc = NULL;
11898 }
11899 }
11900}
11901
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011902static void
Robin Schroereba905b2014-05-18 02:24:50 +020011903connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011904 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011905{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011906 int bpp = pipe_config->pipe_bpp;
11907
11908 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11909 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011910 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011911
11912 /* Don't use an invalid EDID bpc value */
11913 if (connector->base.display_info.bpc &&
11914 connector->base.display_info.bpc * 3 < bpp) {
11915 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11916 bpp, connector->base.display_info.bpc*3);
11917 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11918 }
11919
11920 /* Clamp bpp to 8 on screens without EDID 1.4 */
11921 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11922 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11923 bpp);
11924 pipe_config->pipe_bpp = 24;
11925 }
11926}
11927
11928static int
11929compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011930 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011931{
11932 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011933 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011934 struct drm_connector *connector;
11935 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011936 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011937
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011938 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011939 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011940 else if (INTEL_INFO(dev)->gen >= 5)
11941 bpp = 12*3;
11942 else
11943 bpp = 8*3;
11944
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011945
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011946 pipe_config->pipe_bpp = bpp;
11947
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011948 state = pipe_config->base.state;
11949
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011950 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011951 for_each_connector_in_state(state, connector, connector_state, i) {
11952 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011953 continue;
11954
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011955 connected_sink_compute_bpp(to_intel_connector(connector),
11956 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011957 }
11958
11959 return bpp;
11960}
11961
Daniel Vetter644db712013-09-19 14:53:58 +020011962static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11963{
11964 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11965 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011966 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011967 mode->crtc_hdisplay, mode->crtc_hsync_start,
11968 mode->crtc_hsync_end, mode->crtc_htotal,
11969 mode->crtc_vdisplay, mode->crtc_vsync_start,
11970 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11971}
11972
Daniel Vetterc0b03412013-05-28 12:05:54 +020011973static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011974 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011975 const char *context)
11976{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011977 struct drm_device *dev = crtc->base.dev;
11978 struct drm_plane *plane;
11979 struct intel_plane *intel_plane;
11980 struct intel_plane_state *state;
11981 struct drm_framebuffer *fb;
11982
11983 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11984 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020011985
11986 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11987 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11988 pipe_config->pipe_bpp, pipe_config->dither);
11989 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11990 pipe_config->has_pch_encoder,
11991 pipe_config->fdi_lanes,
11992 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11993 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11994 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011995 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11996 pipe_config->has_dp_encoder,
11997 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11998 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11999 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012000
12001 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
12002 pipe_config->has_dp_encoder,
12003 pipe_config->dp_m2_n2.gmch_m,
12004 pipe_config->dp_m2_n2.gmch_n,
12005 pipe_config->dp_m2_n2.link_m,
12006 pipe_config->dp_m2_n2.link_n,
12007 pipe_config->dp_m2_n2.tu);
12008
Daniel Vetter55072d12014-11-20 16:10:28 +010012009 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12010 pipe_config->has_audio,
12011 pipe_config->has_infoframe);
12012
Daniel Vetterc0b03412013-05-28 12:05:54 +020012013 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012014 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012015 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012016 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12017 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012018 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012019 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12020 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012021 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12022 crtc->num_scalers,
12023 pipe_config->scaler_state.scaler_users,
12024 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012025 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12026 pipe_config->gmch_pfit.control,
12027 pipe_config->gmch_pfit.pgm_ratios,
12028 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012029 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012030 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012031 pipe_config->pch_pfit.size,
12032 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012033 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012034 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012035
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012036 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030012037 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012038 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012039 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012040 pipe_config->ddi_pll_sel,
12041 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012042 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012043 pipe_config->dpll_hw_state.pll0,
12044 pipe_config->dpll_hw_state.pll1,
12045 pipe_config->dpll_hw_state.pll2,
12046 pipe_config->dpll_hw_state.pll3,
12047 pipe_config->dpll_hw_state.pll6,
12048 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012049 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012050 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012051 pipe_config->dpll_hw_state.pcsdw12);
12052 } else if (IS_SKYLAKE(dev)) {
12053 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12054 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12055 pipe_config->ddi_pll_sel,
12056 pipe_config->dpll_hw_state.ctrl1,
12057 pipe_config->dpll_hw_state.cfgcr1,
12058 pipe_config->dpll_hw_state.cfgcr2);
12059 } else if (HAS_DDI(dev)) {
12060 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
12061 pipe_config->ddi_pll_sel,
12062 pipe_config->dpll_hw_state.wrpll);
12063 } else {
12064 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12065 "fp0: 0x%x, fp1: 0x%x\n",
12066 pipe_config->dpll_hw_state.dpll,
12067 pipe_config->dpll_hw_state.dpll_md,
12068 pipe_config->dpll_hw_state.fp0,
12069 pipe_config->dpll_hw_state.fp1);
12070 }
12071
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012072 DRM_DEBUG_KMS("planes on this crtc\n");
12073 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12074 intel_plane = to_intel_plane(plane);
12075 if (intel_plane->pipe != crtc->pipe)
12076 continue;
12077
12078 state = to_intel_plane_state(plane->state);
12079 fb = state->base.fb;
12080 if (!fb) {
12081 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12082 "disabled, scaler_id = %d\n",
12083 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12084 plane->base.id, intel_plane->pipe,
12085 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12086 drm_plane_index(plane), state->scaler_id);
12087 continue;
12088 }
12089
12090 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12091 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12092 plane->base.id, intel_plane->pipe,
12093 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12094 drm_plane_index(plane));
12095 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12096 fb->base.id, fb->width, fb->height, fb->pixel_format);
12097 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12098 state->scaler_id,
12099 state->src.x1 >> 16, state->src.y1 >> 16,
12100 drm_rect_width(&state->src) >> 16,
12101 drm_rect_height(&state->src) >> 16,
12102 state->dst.x1, state->dst.y1,
12103 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12104 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012105}
12106
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012107static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012108{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012109 struct drm_device *dev = state->dev;
12110 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012111 struct drm_connector *connector;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012112 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012113 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012114 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012115
12116 /*
12117 * Walk the connector list instead of the encoder
12118 * list to detect the problem on ddi platforms
12119 * where there's just one encoder per digital port.
12120 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012121 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012122 if (!connector_state->best_encoder)
12123 continue;
12124
12125 encoder = to_intel_encoder(connector_state->best_encoder);
12126
12127 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012128
12129 switch (encoder->type) {
12130 unsigned int port_mask;
12131 case INTEL_OUTPUT_UNKNOWN:
12132 if (WARN_ON(!HAS_DDI(dev)))
12133 break;
12134 case INTEL_OUTPUT_DISPLAYPORT:
12135 case INTEL_OUTPUT_HDMI:
12136 case INTEL_OUTPUT_EDP:
12137 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12138
12139 /* the same port mustn't appear more than once */
12140 if (used_ports & port_mask)
12141 return false;
12142
12143 used_ports |= port_mask;
12144 default:
12145 break;
12146 }
12147 }
12148
12149 return true;
12150}
12151
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012152static void
12153clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12154{
12155 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012156 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012157 struct intel_dpll_hw_state dpll_hw_state;
12158 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012159 uint32_t ddi_pll_sel;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012160
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012161 /* FIXME: before the switch to atomic started, a new pipe_config was
12162 * kzalloc'd. Code that depends on any field being zero should be
12163 * fixed, so that the crtc_state can be safely duplicated. For now,
12164 * only fields that are know to not cause problems are preserved. */
12165
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012166 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012167 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012168 shared_dpll = crtc_state->shared_dpll;
12169 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012170 ddi_pll_sel = crtc_state->ddi_pll_sel;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012171
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012172 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012173
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012174 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012175 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012176 crtc_state->shared_dpll = shared_dpll;
12177 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012178 crtc_state->ddi_pll_sel = ddi_pll_sel;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012179}
12180
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012181static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012182intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012183 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012184{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012185 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012186 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012187 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012188 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012189 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012190 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012191 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012192
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012193 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012194
Daniel Vettere143a212013-07-04 12:01:15 +020012195 pipe_config->cpu_transcoder =
12196 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012197
Imre Deak2960bc92013-07-30 13:36:32 +030012198 /*
12199 * Sanitize sync polarity flags based on requested ones. If neither
12200 * positive or negative polarity is requested, treat this as meaning
12201 * negative polarity.
12202 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012203 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012204 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012205 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012206
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012207 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012208 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012209 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012210
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012211 /* Compute a starting value for pipe_config->pipe_bpp taking the source
12212 * plane pixel format and any sink constraints into account. Returns the
12213 * source plane bpp so that dithering can be selected on mismatches
12214 * after encoders and crtc also have had their say. */
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012215 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12216 pipe_config);
12217 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012218 goto fail;
12219
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012220 /*
12221 * Determine the real pipe dimensions. Note that stereo modes can
12222 * increase the actual pipe size due to the frame doubling and
12223 * insertion of additional space for blanks between the frame. This
12224 * is stored in the crtc timings. We use the requested mode to do this
12225 * computation to clearly distinguish it from the adjusted mode, which
12226 * can be changed by the connectors in the below retry loop.
12227 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012228 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012229 &pipe_config->pipe_src_w,
12230 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012231
Daniel Vettere29c22c2013-02-21 00:00:16 +010012232encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012233 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012234 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012235 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012236
Daniel Vetter135c81b2013-07-21 21:37:09 +020012237 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012238 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12239 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012240
Daniel Vetter7758a112012-07-08 19:40:39 +020012241 /* Pass our mode to the connectors and the CRTC to give them a chance to
12242 * adjust it according to limitations or connector properties, and also
12243 * a chance to reject the mode entirely.
12244 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012245 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012246 if (connector_state->crtc != crtc)
12247 continue;
12248
12249 encoder = to_intel_encoder(connector_state->best_encoder);
12250
Daniel Vetterefea6e82013-07-21 21:36:59 +020012251 if (!(encoder->compute_config(encoder, pipe_config))) {
12252 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012253 goto fail;
12254 }
12255 }
12256
Daniel Vetterff9a6752013-06-01 17:16:21 +020012257 /* Set default port clock if not overwritten by the encoder. Needs to be
12258 * done afterwards in case the encoder adjusts the mode. */
12259 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012260 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012261 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012262
Daniel Vettera43f6e02013-06-07 23:10:32 +020012263 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012264 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012265 DRM_DEBUG_KMS("CRTC fixup failed\n");
12266 goto fail;
12267 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012268
12269 if (ret == RETRY) {
12270 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12271 ret = -EINVAL;
12272 goto fail;
12273 }
12274
12275 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12276 retry = false;
12277 goto encoder_retry;
12278 }
12279
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012280 pipe_config->dither = pipe_config->pipe_bpp != base_bpp;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012281 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012282 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012283
Daniel Vetter7758a112012-07-08 19:40:39 +020012284fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012285 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012286}
12287
Daniel Vetterea9d7582012-07-10 10:42:52 +020012288static bool intel_crtc_in_use(struct drm_crtc *crtc)
12289{
12290 struct drm_encoder *encoder;
12291 struct drm_device *dev = crtc->dev;
12292
12293 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
12294 if (encoder->crtc == crtc)
12295 return true;
12296
12297 return false;
12298}
12299
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012300static void
12301intel_modeset_update_state(struct drm_atomic_state *state)
12302{
12303 struct drm_device *dev = state->dev;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012304 struct intel_encoder *intel_encoder;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012305 struct drm_crtc *crtc;
12306 struct drm_crtc_state *crtc_state;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012307 struct drm_connector *connector;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012308 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012309
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020012310 intel_shared_dpll_commit(state);
Daniel Vetterba41c0de2014-11-03 15:04:55 +010012311
Damien Lespiaub2784e12014-08-05 11:29:37 +010012312 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020012313 if (!intel_encoder->base.crtc)
12314 continue;
12315
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012316 crtc = intel_encoder->base.crtc;
12317 crtc_state = drm_atomic_get_existing_crtc_state(state, crtc);
12318 if (!crtc_state || !needs_modeset(crtc->state))
12319 continue;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012320
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012321 intel_encoder->connectors_active = false;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012322 }
12323
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012324 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012325
Ville Syrjälä76688512014-01-10 11:28:06 +020012326 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012327 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012328 WARN_ON(crtc->state->enable != intel_crtc_in_use(crtc));
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012329
12330 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012331
12332 /* Update hwmode for vblank functions */
12333 if (crtc->state->active)
12334 crtc->hwmode = crtc->state->adjusted_mode;
12335 else
12336 crtc->hwmode.crtc_clock = 0;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012337 }
12338
12339 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
12340 if (!connector->encoder || !connector->encoder->crtc)
12341 continue;
12342
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012343 crtc = connector->encoder->crtc;
12344 crtc_state = drm_atomic_get_existing_crtc_state(state, crtc);
12345 if (!crtc_state || !needs_modeset(crtc->state))
12346 continue;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012347
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020012348 if (crtc->state->active) {
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012349 struct drm_property *dpms_property =
12350 dev->mode_config.dpms_property;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012351
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012352 connector->dpms = DRM_MODE_DPMS_ON;
12353 drm_object_property_set_value(&connector->base, dpms_property, DRM_MODE_DPMS_ON);
Daniel Vetter68d34722012-09-06 22:08:35 +020012354
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012355 intel_encoder = to_intel_encoder(connector->encoder);
12356 intel_encoder->connectors_active = true;
12357 } else
12358 connector->dpms = DRM_MODE_DPMS_OFF;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012359 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012360}
12361
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012362static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012363{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012364 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012365
12366 if (clock1 == clock2)
12367 return true;
12368
12369 if (!clock1 || !clock2)
12370 return false;
12371
12372 diff = abs(clock1 - clock2);
12373
12374 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12375 return true;
12376
12377 return false;
12378}
12379
Daniel Vetter25c5b262012-07-08 22:08:04 +020012380#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12381 list_for_each_entry((intel_crtc), \
12382 &(dev)->mode_config.crtc_list, \
12383 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020012384 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012385
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012386
12387static bool
12388intel_compare_m_n(unsigned int m, unsigned int n,
12389 unsigned int m2, unsigned int n2,
12390 bool exact)
12391{
12392 if (m == m2 && n == n2)
12393 return true;
12394
12395 if (exact || !m || !n || !m2 || !n2)
12396 return false;
12397
12398 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12399
12400 if (m > m2) {
12401 while (m > m2) {
12402 m2 <<= 1;
12403 n2 <<= 1;
12404 }
12405 } else if (m < m2) {
12406 while (m < m2) {
12407 m <<= 1;
12408 n <<= 1;
12409 }
12410 }
12411
12412 return m == m2 && n == n2;
12413}
12414
12415static bool
12416intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12417 struct intel_link_m_n *m2_n2,
12418 bool adjust)
12419{
12420 if (m_n->tu == m2_n2->tu &&
12421 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12422 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12423 intel_compare_m_n(m_n->link_m, m_n->link_n,
12424 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12425 if (adjust)
12426 *m2_n2 = *m_n;
12427
12428 return true;
12429 }
12430
12431 return false;
12432}
12433
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012434static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012435intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012436 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012437 struct intel_crtc_state *pipe_config,
12438 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012439{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012440 bool ret = true;
12441
12442#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12443 do { \
12444 if (!adjust) \
12445 DRM_ERROR(fmt, ##__VA_ARGS__); \
12446 else \
12447 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12448 } while (0)
12449
Daniel Vetter66e985c2013-06-05 13:34:20 +020012450#define PIPE_CONF_CHECK_X(name) \
12451 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012452 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012453 "(expected 0x%08x, found 0x%08x)\n", \
12454 current_config->name, \
12455 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012456 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012457 }
12458
Daniel Vetter08a24032013-04-19 11:25:34 +020012459#define PIPE_CONF_CHECK_I(name) \
12460 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012461 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012462 "(expected %i, found %i)\n", \
12463 current_config->name, \
12464 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012465 ret = false; \
12466 }
12467
12468#define PIPE_CONF_CHECK_M_N(name) \
12469 if (!intel_compare_link_m_n(&current_config->name, \
12470 &pipe_config->name,\
12471 adjust)) { \
12472 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12473 "(expected tu %i gmch %i/%i link %i/%i, " \
12474 "found tu %i, gmch %i/%i link %i/%i)\n", \
12475 current_config->name.tu, \
12476 current_config->name.gmch_m, \
12477 current_config->name.gmch_n, \
12478 current_config->name.link_m, \
12479 current_config->name.link_n, \
12480 pipe_config->name.tu, \
12481 pipe_config->name.gmch_m, \
12482 pipe_config->name.gmch_n, \
12483 pipe_config->name.link_m, \
12484 pipe_config->name.link_n); \
12485 ret = false; \
12486 }
12487
12488#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12489 if (!intel_compare_link_m_n(&current_config->name, \
12490 &pipe_config->name, adjust) && \
12491 !intel_compare_link_m_n(&current_config->alt_name, \
12492 &pipe_config->name, adjust)) { \
12493 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12494 "(expected tu %i gmch %i/%i link %i/%i, " \
12495 "or tu %i gmch %i/%i link %i/%i, " \
12496 "found tu %i, gmch %i/%i link %i/%i)\n", \
12497 current_config->name.tu, \
12498 current_config->name.gmch_m, \
12499 current_config->name.gmch_n, \
12500 current_config->name.link_m, \
12501 current_config->name.link_n, \
12502 current_config->alt_name.tu, \
12503 current_config->alt_name.gmch_m, \
12504 current_config->alt_name.gmch_n, \
12505 current_config->alt_name.link_m, \
12506 current_config->alt_name.link_n, \
12507 pipe_config->name.tu, \
12508 pipe_config->name.gmch_m, \
12509 pipe_config->name.gmch_n, \
12510 pipe_config->name.link_m, \
12511 pipe_config->name.link_n); \
12512 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012513 }
12514
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012515/* This is required for BDW+ where there is only one set of registers for
12516 * switching between high and low RR.
12517 * This macro can be used whenever a comparison has to be made between one
12518 * hw state and multiple sw state variables.
12519 */
12520#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12521 if ((current_config->name != pipe_config->name) && \
12522 (current_config->alt_name != pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012523 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012524 "(expected %i or %i, found %i)\n", \
12525 current_config->name, \
12526 current_config->alt_name, \
12527 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012528 ret = false; \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012529 }
12530
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012531#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12532 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012533 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012534 "(expected %i, found %i)\n", \
12535 current_config->name & (mask), \
12536 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012537 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012538 }
12539
Ville Syrjälä5e550652013-09-06 23:29:07 +030012540#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12541 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012542 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012543 "(expected %i, found %i)\n", \
12544 current_config->name, \
12545 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012546 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012547 }
12548
Daniel Vetterbb760062013-06-06 14:55:52 +020012549#define PIPE_CONF_QUIRK(quirk) \
12550 ((current_config->quirks | pipe_config->quirks) & (quirk))
12551
Daniel Vettereccb1402013-05-22 00:50:22 +020012552 PIPE_CONF_CHECK_I(cpu_transcoder);
12553
Daniel Vetter08a24032013-04-19 11:25:34 +020012554 PIPE_CONF_CHECK_I(has_pch_encoder);
12555 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012556 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012557
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012558 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012559
12560 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012561 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012562
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012563 PIPE_CONF_CHECK_I(has_drrs);
12564 if (current_config->has_drrs)
12565 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12566 } else
12567 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012568
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012569 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12570 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12571 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12572 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12573 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12574 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012575
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012576 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12577 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12578 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12579 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12580 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12581 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012582
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012583 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020012584 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012585 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12586 IS_VALLEYVIEW(dev))
12587 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012588 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012589
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012590 PIPE_CONF_CHECK_I(has_audio);
12591
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012592 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012593 DRM_MODE_FLAG_INTERLACE);
12594
Daniel Vetterbb760062013-06-06 14:55:52 +020012595 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012596 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012597 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012598 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012599 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012600 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012601 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012602 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012603 DRM_MODE_FLAG_NVSYNC);
12604 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012605
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012606 PIPE_CONF_CHECK_I(pipe_src_w);
12607 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012608
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012609 PIPE_CONF_CHECK_I(gmch_pfit.control);
12610 /* pfit ratios are autocomputed by the hw on gen4+ */
12611 if (INTEL_INFO(dev)->gen < 4)
12612 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
12613 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012614
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012615 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12616 if (current_config->pch_pfit.enabled) {
12617 PIPE_CONF_CHECK_I(pch_pfit.pos);
12618 PIPE_CONF_CHECK_I(pch_pfit.size);
12619 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012620
Chandra Kondurua1b22782015-04-07 15:28:45 -070012621 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12622
Jesse Barnese59150d2014-01-07 13:30:45 -080012623 /* BDW+ don't expose a synchronous way to read the state */
12624 if (IS_HASWELL(dev))
12625 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012626
Ville Syrjälä282740f2013-09-04 18:30:03 +030012627 PIPE_CONF_CHECK_I(double_wide);
12628
Daniel Vetter26804af2014-06-25 22:01:55 +030012629 PIPE_CONF_CHECK_X(ddi_pll_sel);
12630
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012631 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012632 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012633 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012634 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12635 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012636 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012637 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12638 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12639 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012640
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012641 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12642 PIPE_CONF_CHECK_I(pipe_bpp);
12643
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012644 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012645 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012646
Daniel Vetter66e985c2013-06-05 13:34:20 +020012647#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012648#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012649#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012650#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012651#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012652#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012653#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012654
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012655 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012656}
12657
Damien Lespiau08db6652014-11-04 17:06:52 +000012658static void check_wm_state(struct drm_device *dev)
12659{
12660 struct drm_i915_private *dev_priv = dev->dev_private;
12661 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12662 struct intel_crtc *intel_crtc;
12663 int plane;
12664
12665 if (INTEL_INFO(dev)->gen < 9)
12666 return;
12667
12668 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12669 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12670
12671 for_each_intel_crtc(dev, intel_crtc) {
12672 struct skl_ddb_entry *hw_entry, *sw_entry;
12673 const enum pipe pipe = intel_crtc->pipe;
12674
12675 if (!intel_crtc->active)
12676 continue;
12677
12678 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012679 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012680 hw_entry = &hw_ddb.plane[pipe][plane];
12681 sw_entry = &sw_ddb->plane[pipe][plane];
12682
12683 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12684 continue;
12685
12686 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12687 "(expected (%u,%u), found (%u,%u))\n",
12688 pipe_name(pipe), plane + 1,
12689 sw_entry->start, sw_entry->end,
12690 hw_entry->start, hw_entry->end);
12691 }
12692
12693 /* cursor */
12694 hw_entry = &hw_ddb.cursor[pipe];
12695 sw_entry = &sw_ddb->cursor[pipe];
12696
12697 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12698 continue;
12699
12700 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12701 "(expected (%u,%u), found (%u,%u))\n",
12702 pipe_name(pipe),
12703 sw_entry->start, sw_entry->end,
12704 hw_entry->start, hw_entry->end);
12705 }
12706}
12707
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012708static void
12709check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012710{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012711 struct intel_connector *connector;
12712
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012713 for_each_intel_connector(dev, connector) {
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012714 struct drm_encoder *encoder = connector->base.encoder;
12715 struct drm_connector_state *state = connector->base.state;
12716
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012717 /* This also checks the encoder/connector hw state with the
12718 * ->get_hw_state callbacks. */
12719 intel_connector_check_state(connector);
12720
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012721 I915_STATE_WARN(state->best_encoder != encoder,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012722 "connector's staged encoder doesn't match current encoder\n");
12723 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012724}
12725
12726static void
12727check_encoder_state(struct drm_device *dev)
12728{
12729 struct intel_encoder *encoder;
12730 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012731
Damien Lespiaub2784e12014-08-05 11:29:37 +010012732 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012733 bool enabled = false;
12734 bool active = false;
12735 enum pipe pipe, tracked_pipe;
12736
12737 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12738 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012739 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012740
Rob Clarke2c719b2014-12-15 13:56:32 -050012741 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012742 "encoder's active_connectors set, but no crtc\n");
12743
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012744 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012745 if (connector->base.encoder != &encoder->base)
12746 continue;
12747 enabled = true;
12748 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
12749 active = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012750
12751 I915_STATE_WARN(connector->base.state->crtc !=
12752 encoder->base.crtc,
12753 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012754 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012755 /*
12756 * for MST connectors if we unplug the connector is gone
12757 * away but the encoder is still connected to a crtc
12758 * until a modeset happens in response to the hotplug.
12759 */
12760 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
12761 continue;
12762
Rob Clarke2c719b2014-12-15 13:56:32 -050012763 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012764 "encoder's enabled state mismatch "
12765 "(expected %i, found %i)\n",
12766 !!encoder->base.crtc, enabled);
Rob Clarke2c719b2014-12-15 13:56:32 -050012767 I915_STATE_WARN(active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012768 "active encoder with no crtc\n");
12769
Rob Clarke2c719b2014-12-15 13:56:32 -050012770 I915_STATE_WARN(encoder->connectors_active != active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012771 "encoder's computed active state doesn't match tracked active state "
12772 "(expected %i, found %i)\n", active, encoder->connectors_active);
12773
12774 active = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -050012775 I915_STATE_WARN(active != encoder->connectors_active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012776 "encoder's hw state doesn't match sw tracking "
12777 "(expected %i, found %i)\n",
12778 encoder->connectors_active, active);
12779
12780 if (!encoder->base.crtc)
12781 continue;
12782
12783 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Rob Clarke2c719b2014-12-15 13:56:32 -050012784 I915_STATE_WARN(active && pipe != tracked_pipe,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012785 "active encoder's pipe doesn't match"
12786 "(expected %i, found %i)\n",
12787 tracked_pipe, pipe);
12788
12789 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012790}
12791
12792static void
12793check_crtc_state(struct drm_device *dev)
12794{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012795 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012796 struct intel_crtc *crtc;
12797 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012798 struct intel_crtc_state pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012799
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012800 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012801 bool enabled = false;
12802 bool active = false;
12803
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012804 memset(&pipe_config, 0, sizeof(pipe_config));
12805
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012806 DRM_DEBUG_KMS("[CRTC:%d]\n",
12807 crtc->base.base.id);
12808
Matt Roper83d65732015-02-25 13:12:16 -080012809 I915_STATE_WARN(crtc->active && !crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012810 "active crtc, but not enabled in sw tracking\n");
12811
Damien Lespiaub2784e12014-08-05 11:29:37 +010012812 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012813 if (encoder->base.crtc != &crtc->base)
12814 continue;
12815 enabled = true;
12816 if (encoder->connectors_active)
12817 active = true;
12818 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020012819
Rob Clarke2c719b2014-12-15 13:56:32 -050012820 I915_STATE_WARN(active != crtc->active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012821 "crtc's computed active state doesn't match tracked active state "
12822 "(expected %i, found %i)\n", active, crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080012823 I915_STATE_WARN(enabled != crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012824 "crtc's computed enabled state doesn't match tracked enabled state "
Matt Roper83d65732015-02-25 13:12:16 -080012825 "(expected %i, found %i)\n", enabled,
12826 crtc->base.state->enable);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012827
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012828 active = dev_priv->display.get_pipe_config(crtc,
12829 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020012830
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012831 /* hw state is inconsistent with the pipe quirk */
12832 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12833 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020012834 active = crtc->active;
12835
Damien Lespiaub2784e12014-08-05 11:29:37 +010012836 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030012837 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020012838 if (encoder->base.crtc != &crtc->base)
12839 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010012840 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020012841 encoder->get_config(encoder, &pipe_config);
12842 }
12843
Rob Clarke2c719b2014-12-15 13:56:32 -050012844 I915_STATE_WARN(crtc->active != active,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012845 "crtc active state doesn't match with hw state "
12846 "(expected %i, found %i)\n", crtc->active, active);
12847
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020012848 I915_STATE_WARN(crtc->active != crtc->base.state->active,
12849 "transitional active state does not match atomic hw state "
12850 "(expected %i, found %i)\n", crtc->base.state->active, crtc->active);
12851
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012852 if (!active)
12853 continue;
12854
12855 if (!intel_pipe_config_compare(dev, crtc->config,
12856 &pipe_config, false)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012857 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Daniel Vetterc0b03412013-05-28 12:05:54 +020012858 intel_dump_pipe_config(crtc, &pipe_config,
12859 "[hw state]");
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012860 intel_dump_pipe_config(crtc, crtc->config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012861 "[sw state]");
12862 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012863 }
12864}
12865
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012866static void
12867check_shared_dpll_state(struct drm_device *dev)
12868{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012869 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012870 struct intel_crtc *crtc;
12871 struct intel_dpll_hw_state dpll_hw_state;
12872 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012873
12874 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12875 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12876 int enabled_crtcs = 0, active_crtcs = 0;
12877 bool active;
12878
12879 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12880
12881 DRM_DEBUG_KMS("%s\n", pll->name);
12882
12883 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12884
Rob Clarke2c719b2014-12-15 13:56:32 -050012885 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012886 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012887 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012888 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012889 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012890 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012891 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012892 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012893 "pll on state mismatch (expected %i, found %i)\n",
12894 pll->on, active);
12895
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012896 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012897 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012898 enabled_crtcs++;
12899 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12900 active_crtcs++;
12901 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012902 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012903 "pll active crtcs mismatch (expected %i, found %i)\n",
12904 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012905 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012906 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012907 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012908
Rob Clarke2c719b2014-12-15 13:56:32 -050012909 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012910 sizeof(dpll_hw_state)),
12911 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012912 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012913}
12914
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012915void
12916intel_modeset_check_state(struct drm_device *dev)
12917{
Damien Lespiau08db6652014-11-04 17:06:52 +000012918 check_wm_state(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012919 check_connector_state(dev);
12920 check_encoder_state(dev);
12921 check_crtc_state(dev);
12922 check_shared_dpll_state(dev);
12923}
12924
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012925void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030012926 int dotclock)
12927{
12928 /*
12929 * FDI already provided one idea for the dotclock.
12930 * Yell if the encoder disagrees.
12931 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012932 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030012933 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012934 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030012935}
12936
Ville Syrjälä80715b22014-05-15 20:23:23 +030012937static void update_scanline_offset(struct intel_crtc *crtc)
12938{
12939 struct drm_device *dev = crtc->base.dev;
12940
12941 /*
12942 * The scanline counter increments at the leading edge of hsync.
12943 *
12944 * On most platforms it starts counting from vtotal-1 on the
12945 * first active line. That means the scanline counter value is
12946 * always one less than what we would expect. Ie. just after
12947 * start of vblank, which also occurs at start of hsync (on the
12948 * last active line), the scanline counter will read vblank_start-1.
12949 *
12950 * On gen2 the scanline counter starts counting from 1 instead
12951 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12952 * to keep the value positive), instead of adding one.
12953 *
12954 * On HSW+ the behaviour of the scanline counter depends on the output
12955 * type. For DP ports it behaves like most other platforms, but on HDMI
12956 * there's an extra 1 line difference. So we need to add two instead of
12957 * one to the value.
12958 */
12959 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012960 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012961 int vtotal;
12962
12963 vtotal = mode->crtc_vtotal;
12964 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
12965 vtotal /= 2;
12966
12967 crtc->scanline_offset = vtotal - 1;
12968 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030012969 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012970 crtc->scanline_offset = 2;
12971 } else
12972 crtc->scanline_offset = 1;
12973}
12974
Maarten Lankhorstad421372015-06-15 12:33:42 +020012975static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012976{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012977 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012978 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012979 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012980 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012981 struct intel_crtc_state *intel_crtc_state;
12982 struct drm_crtc *crtc;
12983 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012984 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012985
12986 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012987 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012988
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012989 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012990 int dpll;
12991
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012992 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012993 intel_crtc_state = to_intel_crtc_state(crtc_state);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012994 dpll = intel_crtc_state->shared_dpll;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012995
Maarten Lankhorstad421372015-06-15 12:33:42 +020012996 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012997 continue;
12998
Maarten Lankhorstad421372015-06-15 12:33:42 +020012999 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013000
Maarten Lankhorstad421372015-06-15 12:33:42 +020013001 if (!shared_dpll)
13002 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13003
13004 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013005 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013006}
13007
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013008/*
13009 * This implements the workaround described in the "notes" section of the mode
13010 * set sequence documentation. When going from no pipes or single pipe to
13011 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13012 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13013 */
13014static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13015{
13016 struct drm_crtc_state *crtc_state;
13017 struct intel_crtc *intel_crtc;
13018 struct drm_crtc *crtc;
13019 struct intel_crtc_state *first_crtc_state = NULL;
13020 struct intel_crtc_state *other_crtc_state = NULL;
13021 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13022 int i;
13023
13024 /* look at all crtc's that are going to be enabled in during modeset */
13025 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13026 intel_crtc = to_intel_crtc(crtc);
13027
13028 if (!crtc_state->active || !needs_modeset(crtc_state))
13029 continue;
13030
13031 if (first_crtc_state) {
13032 other_crtc_state = to_intel_crtc_state(crtc_state);
13033 break;
13034 } else {
13035 first_crtc_state = to_intel_crtc_state(crtc_state);
13036 first_pipe = intel_crtc->pipe;
13037 }
13038 }
13039
13040 /* No workaround needed? */
13041 if (!first_crtc_state)
13042 return 0;
13043
13044 /* w/a possibly needed, check how many crtc's are already enabled. */
13045 for_each_intel_crtc(state->dev, intel_crtc) {
13046 struct intel_crtc_state *pipe_config;
13047
13048 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13049 if (IS_ERR(pipe_config))
13050 return PTR_ERR(pipe_config);
13051
13052 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13053
13054 if (!pipe_config->base.active ||
13055 needs_modeset(&pipe_config->base))
13056 continue;
13057
13058 /* 2 or more enabled crtcs means no need for w/a */
13059 if (enabled_pipe != INVALID_PIPE)
13060 return 0;
13061
13062 enabled_pipe = intel_crtc->pipe;
13063 }
13064
13065 if (enabled_pipe != INVALID_PIPE)
13066 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13067 else if (other_crtc_state)
13068 other_crtc_state->hsw_workaround_pipe = first_pipe;
13069
13070 return 0;
13071}
13072
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013073static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13074{
13075 struct drm_crtc *crtc;
13076 struct drm_crtc_state *crtc_state;
13077 int ret = 0;
13078
13079 /* add all active pipes to the state */
13080 for_each_crtc(state->dev, crtc) {
13081 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13082 if (IS_ERR(crtc_state))
13083 return PTR_ERR(crtc_state);
13084
13085 if (!crtc_state->active || needs_modeset(crtc_state))
13086 continue;
13087
13088 crtc_state->mode_changed = true;
13089
13090 ret = drm_atomic_add_affected_connectors(state, crtc);
13091 if (ret)
13092 break;
13093
13094 ret = drm_atomic_add_affected_planes(state, crtc);
13095 if (ret)
13096 break;
13097 }
13098
13099 return ret;
13100}
13101
13102
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013103static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013104{
13105 struct drm_device *dev = state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013106 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013107 int ret;
13108
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013109 if (!check_digital_port_conflicts(state)) {
13110 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13111 return -EINVAL;
13112 }
13113
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013114 /*
13115 * See if the config requires any additional preparation, e.g.
13116 * to adjust global state with pipes off. We need to do this
13117 * here so we can get the modeset_pipe updated config for the new
13118 * mode set on this crtc. For other crtcs we need to use the
13119 * adjusted_mode bits in the crtc directly.
13120 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013121 if (dev_priv->display.modeset_calc_cdclk) {
13122 unsigned int cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030013123
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013124 ret = dev_priv->display.modeset_calc_cdclk(state);
13125
13126 cdclk = to_intel_atomic_state(state)->cdclk;
13127 if (!ret && cdclk != dev_priv->cdclk_freq)
13128 ret = intel_modeset_all_pipes(state);
13129
13130 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013131 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013132 } else
13133 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013134
Maarten Lankhorstad421372015-06-15 12:33:42 +020013135 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013136
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013137 if (IS_HASWELL(dev))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013138 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013139
Maarten Lankhorstad421372015-06-15 12:33:42 +020013140 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013141}
13142
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013143/**
13144 * intel_atomic_check - validate state object
13145 * @dev: drm device
13146 * @state: state to validate
13147 */
13148static int intel_atomic_check(struct drm_device *dev,
13149 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013150{
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013151 struct drm_crtc *crtc;
13152 struct drm_crtc_state *crtc_state;
13153 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013154 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013155
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013156 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013157 if (ret)
13158 return ret;
13159
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013160 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013161 struct intel_crtc_state *pipe_config =
13162 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013163
13164 /* Catch I915_MODE_FLAG_INHERITED */
13165 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13166 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013167
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013168 if (!crtc_state->enable) {
13169 if (needs_modeset(crtc_state))
13170 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013171 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013172 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013173
Daniel Vetter26495482015-07-15 14:15:52 +020013174 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013175 continue;
13176
Daniel Vetter26495482015-07-15 14:15:52 +020013177 /* FIXME: For only active_changed we shouldn't need to do any
13178 * state recomputation at all. */
13179
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013180 ret = drm_atomic_add_affected_connectors(state, crtc);
13181 if (ret)
13182 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013183
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013184 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013185 if (ret)
13186 return ret;
13187
Daniel Vetter26495482015-07-15 14:15:52 +020013188 if (i915.fastboot &&
13189 intel_pipe_config_compare(state->dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013190 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013191 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013192 crtc_state->mode_changed = false;
13193 }
13194
13195 if (needs_modeset(crtc_state)) {
13196 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013197
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013198 ret = drm_atomic_add_affected_planes(state, crtc);
13199 if (ret)
13200 return ret;
13201 }
13202
Daniel Vetter26495482015-07-15 14:15:52 +020013203 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13204 needs_modeset(crtc_state) ?
13205 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013206 }
13207
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013208 if (any_ms) {
13209 ret = intel_modeset_checks(state);
13210
13211 if (ret)
13212 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013213 } else
13214 to_intel_atomic_state(state)->cdclk =
13215 to_i915(state->dev)->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013216
13217 return drm_atomic_helper_check_planes(state->dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013218}
13219
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013220/**
13221 * intel_atomic_commit - commit validated state object
13222 * @dev: DRM device
13223 * @state: the top-level driver state object
13224 * @async: asynchronous commit
13225 *
13226 * This function commits a top-level state object that has been validated
13227 * with drm_atomic_helper_check().
13228 *
13229 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13230 * we can only handle plane-related operations and do not yet support
13231 * asynchronous commit.
13232 *
13233 * RETURNS
13234 * Zero for success or -errno.
13235 */
13236static int intel_atomic_commit(struct drm_device *dev,
13237 struct drm_atomic_state *state,
13238 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013239{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013240 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013241 struct drm_crtc *crtc;
13242 struct drm_crtc_state *crtc_state;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013243 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013244 int i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013245 bool any_ms = false;
Daniel Vettera6778b32012-07-02 09:56:42 +020013246
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013247 if (async) {
13248 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13249 return -EINVAL;
13250 }
13251
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013252 ret = drm_atomic_helper_prepare_planes(dev, state);
13253 if (ret)
13254 return ret;
13255
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013256 drm_atomic_helper_swap_state(dev, state);
13257
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013258 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013259 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13260
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013261 if (!needs_modeset(crtc->state))
13262 continue;
13263
13264 any_ms = true;
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013265 intel_pre_plane_update(intel_crtc);
Daniel Vetter460da9162013-03-27 00:44:51 +010013266
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013267 if (crtc_state->active) {
13268 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13269 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013270 intel_crtc->active = false;
13271 intel_disable_shared_dpll(intel_crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013272 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013273 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013274
Daniel Vetterea9d7582012-07-10 10:42:52 +020013275 /* Only after disabling all output pipelines that will be changed can we
13276 * update the the output configuration. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013277 intel_modeset_update_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013278
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030013279 /* The state has been swaped above, so state actually contains the
13280 * old state now. */
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013281 if (any_ms)
13282 modeset_update_crtc_power_domains(state);
Daniel Vetter47fab732012-10-26 10:58:18 +020013283
Daniel Vettera6778b32012-07-02 09:56:42 +020013284 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013285 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013286 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13287 bool modeset = needs_modeset(crtc->state);
13288
13289 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013290 update_scanline_offset(to_intel_crtc(crtc));
13291 dev_priv->display.crtc_enable(crtc);
13292 }
13293
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013294 if (!modeset)
13295 intel_pre_plane_update(intel_crtc);
13296
Maarten Lankhorst5ac1c4b2015-06-01 12:50:01 +020013297 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013298 intel_post_plane_update(intel_crtc);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013299 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013300
Daniel Vettera6778b32012-07-02 09:56:42 +020013301 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013302
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013303 drm_atomic_helper_wait_for_vblanks(dev, state);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013304 drm_atomic_helper_cleanup_planes(dev, state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013305 drm_atomic_state_free(state);
13306
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013307 if (any_ms)
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013308 intel_modeset_check_state(dev);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013309
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013310 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013311}
13312
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013313void intel_crtc_restore_mode(struct drm_crtc *crtc)
13314{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013315 struct drm_device *dev = crtc->dev;
13316 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013317 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013318 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013319
13320 state = drm_atomic_state_alloc(dev);
13321 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013322 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013323 crtc->base.id);
13324 return;
13325 }
13326
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013327 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013328
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013329retry:
13330 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13331 ret = PTR_ERR_OR_ZERO(crtc_state);
13332 if (!ret) {
13333 if (!crtc_state->active)
13334 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013335
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013336 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013337 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013338 }
13339
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013340 if (ret == -EDEADLK) {
13341 drm_atomic_state_clear(state);
13342 drm_modeset_backoff(state->acquire_ctx);
13343 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013344 }
13345
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013346 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013347out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013348 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013349}
13350
Daniel Vetter25c5b262012-07-08 22:08:04 +020013351#undef for_each_intel_crtc_masked
13352
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013353static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013354 .gamma_set = intel_crtc_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013355 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013356 .destroy = intel_crtc_destroy,
13357 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013358 .atomic_duplicate_state = intel_crtc_duplicate_state,
13359 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013360};
13361
Daniel Vetter53589012013-06-05 13:34:16 +020013362static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13363 struct intel_shared_dpll *pll,
13364 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013365{
Daniel Vetter53589012013-06-05 13:34:16 +020013366 uint32_t val;
13367
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013368 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013369 return false;
13370
Daniel Vetter53589012013-06-05 13:34:16 +020013371 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013372 hw_state->dpll = val;
13373 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13374 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013375
13376 return val & DPLL_VCO_ENABLE;
13377}
13378
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013379static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13380 struct intel_shared_dpll *pll)
13381{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013382 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13383 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013384}
13385
Daniel Vettere7b903d2013-06-05 13:34:14 +020013386static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13387 struct intel_shared_dpll *pll)
13388{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013389 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013390 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013391
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013392 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013393
13394 /* Wait for the clocks to stabilize. */
13395 POSTING_READ(PCH_DPLL(pll->id));
13396 udelay(150);
13397
13398 /* The pixel multiplier can only be updated once the
13399 * DPLL is enabled and the clocks are stable.
13400 *
13401 * So write it again.
13402 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013403 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013404 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013405 udelay(200);
13406}
13407
13408static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13409 struct intel_shared_dpll *pll)
13410{
13411 struct drm_device *dev = dev_priv->dev;
13412 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013413
13414 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013415 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013416 if (intel_crtc_to_shared_dpll(crtc) == pll)
13417 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13418 }
13419
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013420 I915_WRITE(PCH_DPLL(pll->id), 0);
13421 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013422 udelay(200);
13423}
13424
Daniel Vetter46edb022013-06-05 13:34:12 +020013425static char *ibx_pch_dpll_names[] = {
13426 "PCH DPLL A",
13427 "PCH DPLL B",
13428};
13429
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013430static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013431{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013432 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013433 int i;
13434
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013435 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013436
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013437 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013438 dev_priv->shared_dplls[i].id = i;
13439 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013440 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013441 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13442 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013443 dev_priv->shared_dplls[i].get_hw_state =
13444 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013445 }
13446}
13447
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013448static void intel_shared_dpll_init(struct drm_device *dev)
13449{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013450 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013451
Ville Syrjäläb6283052015-06-03 15:45:07 +030013452 intel_update_cdclk(dev);
13453
Daniel Vetter9cd86932014-06-25 22:01:57 +030013454 if (HAS_DDI(dev))
13455 intel_ddi_pll_init(dev);
13456 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013457 ibx_pch_dpll_init(dev);
13458 else
13459 dev_priv->num_shared_dpll = 0;
13460
13461 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013462}
13463
Matt Roper6beb8c232014-12-01 15:40:14 -080013464/**
13465 * intel_prepare_plane_fb - Prepare fb for usage on plane
13466 * @plane: drm plane to prepare for
13467 * @fb: framebuffer to prepare for presentation
13468 *
13469 * Prepares a framebuffer for usage on a display plane. Generally this
13470 * involves pinning the underlying object and updating the frontbuffer tracking
13471 * bits. Some older platforms need special physical address handling for
13472 * cursor planes.
13473 *
13474 * Returns 0 on success, negative error code on failure.
13475 */
13476int
13477intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013478 struct drm_framebuffer *fb,
13479 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013480{
13481 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080013482 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013483 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13484 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013485 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013486
Matt Roperea2c67b2014-12-23 10:41:52 -080013487 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070013488 return 0;
13489
Matt Roper4c345742014-07-09 16:22:10 -070013490 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070013491
Matt Roper6beb8c232014-12-01 15:40:14 -080013492 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13493 INTEL_INFO(dev)->cursor_needs_physical) {
13494 int align = IS_I830(dev) ? 16 * 1024 : 256;
13495 ret = i915_gem_object_attach_phys(obj, align);
13496 if (ret)
13497 DRM_DEBUG_KMS("failed to attach phys object\n");
13498 } else {
John Harrison91af1272015-06-18 13:14:56 +010013499 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL, NULL);
Matt Roper6beb8c232014-12-01 15:40:14 -080013500 }
13501
13502 if (ret == 0)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013503 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Matt Roper6beb8c232014-12-01 15:40:14 -080013504
13505 mutex_unlock(&dev->struct_mutex);
13506
13507 return ret;
13508}
13509
Matt Roper38f3ce32014-12-02 07:45:25 -080013510/**
13511 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13512 * @plane: drm plane to clean up for
13513 * @fb: old framebuffer that was on plane
13514 *
13515 * Cleans up a framebuffer that has just been removed from a plane.
13516 */
13517void
13518intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013519 struct drm_framebuffer *fb,
13520 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013521{
13522 struct drm_device *dev = plane->dev;
13523 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13524
13525 if (WARN_ON(!obj))
13526 return;
13527
13528 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
13529 !INTEL_INFO(dev)->cursor_needs_physical) {
13530 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000013531 intel_unpin_fb_obj(fb, old_state);
Matt Roper38f3ce32014-12-02 07:45:25 -080013532 mutex_unlock(&dev->struct_mutex);
13533 }
Matt Roper465c1202014-05-29 08:06:54 -070013534}
13535
Chandra Konduru6156a452015-04-27 13:48:39 -070013536int
13537skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13538{
13539 int max_scale;
13540 struct drm_device *dev;
13541 struct drm_i915_private *dev_priv;
13542 int crtc_clock, cdclk;
13543
13544 if (!intel_crtc || !crtc_state)
13545 return DRM_PLANE_HELPER_NO_SCALING;
13546
13547 dev = intel_crtc->base.dev;
13548 dev_priv = dev->dev_private;
13549 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013550 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013551
13552 if (!crtc_clock || !cdclk)
13553 return DRM_PLANE_HELPER_NO_SCALING;
13554
13555 /*
13556 * skl max scale is lower of:
13557 * close to 3 but not 3, -1 is for that purpose
13558 * or
13559 * cdclk/crtc_clock
13560 */
13561 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13562
13563 return max_scale;
13564}
13565
Matt Roper465c1202014-05-29 08:06:54 -070013566static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013567intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013568 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013569 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013570{
Matt Roper2b875c22014-12-01 15:40:13 -080013571 struct drm_crtc *crtc = state->base.crtc;
13572 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013573 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013574 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13575 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013576
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013577 /* use scaler when colorkey is not required */
13578 if (INTEL_INFO(plane->dev)->gen >= 9 &&
Maarten Lankhorst818ed962015-06-15 12:33:54 +020013579 state->ckey.flags == I915_SET_COLORKEY_NONE) {
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013580 min_scale = 1;
13581 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
Sonika Jindald8106362015-04-10 14:37:28 +053013582 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013583 }
Sonika Jindald8106362015-04-10 14:37:28 +053013584
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013585 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13586 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013587 min_scale, max_scale,
13588 can_position, true,
13589 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013590}
13591
Gustavo Padovan14af2932014-10-24 14:51:31 +010013592static void
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013593intel_commit_primary_plane(struct drm_plane *plane,
13594 struct intel_plane_state *state)
13595{
Matt Roper2b875c22014-12-01 15:40:13 -080013596 struct drm_crtc *crtc = state->base.crtc;
13597 struct drm_framebuffer *fb = state->base.fb;
13598 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053013599 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080013600 struct intel_crtc *intel_crtc;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013601 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080013602
Matt Roperea2c67b2014-12-23 10:41:52 -080013603 crtc = crtc ? crtc : plane->crtc;
13604 intel_crtc = to_intel_crtc(crtc);
13605
Matt Ropercf4c7c12014-12-04 10:27:42 -080013606 plane->fb = fb;
Matt Roper9dc806f2014-11-17 18:10:38 -080013607 crtc->x = src->x1 >> 16;
13608 crtc->y = src->y1 >> 16;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013609
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013610 if (!crtc->state->active)
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013611 return;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013612
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013613 if (state->visible)
13614 /* FIXME: kill this fastboot hack */
13615 intel_update_pipe_size(intel_crtc);
13616
13617 dev_priv->display.update_primary_plane(crtc, fb, crtc->x, crtc->y);
Matt Roper32b7eee2014-12-24 07:59:06 -080013618}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013619
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013620static void
13621intel_disable_primary_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013622 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013623{
13624 struct drm_device *dev = plane->dev;
13625 struct drm_i915_private *dev_priv = dev->dev_private;
13626
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013627 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13628}
13629
Matt Roper32b7eee2014-12-24 07:59:06 -080013630static void intel_begin_crtc_commit(struct drm_crtc *crtc)
13631{
13632 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080013633 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013634
Ville Syrjäläf015c552015-06-24 22:00:02 +030013635 if (intel_crtc->atomic.update_wm_pre)
Matt Roper32b7eee2014-12-24 07:59:06 -080013636 intel_update_watermarks(crtc);
13637
Matt Roperc34c9ee2014-12-23 10:41:50 -080013638 /* Perform vblank evasion around commit operation */
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013639 if (crtc->state->active)
Maarten Lankhorst8f539a82015-07-13 16:30:32 +020013640 intel_pipe_update_start(intel_crtc, &intel_crtc->start_vbl_count);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013641
13642 if (!needs_modeset(crtc->state) && INTEL_INFO(dev)->gen >= 9)
13643 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013644}
13645
13646static void intel_finish_crtc_commit(struct drm_crtc *crtc)
13647{
Matt Roper32b7eee2014-12-24 07:59:06 -080013648 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013649
Maarten Lankhorst8f539a82015-07-13 16:30:32 +020013650 if (crtc->state->active)
13651 intel_pipe_update_end(intel_crtc, intel_crtc->start_vbl_count);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013652}
13653
Matt Ropercf4c7c12014-12-04 10:27:42 -080013654/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013655 * intel_plane_destroy - destroy a plane
13656 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013657 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013658 * Common destruction function for all types of planes (primary, cursor,
13659 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013660 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013661void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013662{
13663 struct intel_plane *intel_plane = to_intel_plane(plane);
13664 drm_plane_cleanup(plane);
13665 kfree(intel_plane);
13666}
13667
Matt Roper65a3fea2015-01-21 16:35:42 -080013668const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013669 .update_plane = drm_atomic_helper_update_plane,
13670 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013671 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013672 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013673 .atomic_get_property = intel_plane_atomic_get_property,
13674 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013675 .atomic_duplicate_state = intel_plane_duplicate_state,
13676 .atomic_destroy_state = intel_plane_destroy_state,
13677
Matt Roper465c1202014-05-29 08:06:54 -070013678};
13679
13680static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13681 int pipe)
13682{
13683 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013684 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013685 const uint32_t *intel_primary_formats;
13686 int num_formats;
13687
13688 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13689 if (primary == NULL)
13690 return NULL;
13691
Matt Roper8e7d6882015-01-21 16:35:41 -080013692 state = intel_create_plane_state(&primary->base);
13693 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013694 kfree(primary);
13695 return NULL;
13696 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013697 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013698
Matt Roper465c1202014-05-29 08:06:54 -070013699 primary->can_scale = false;
13700 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013701 if (INTEL_INFO(dev)->gen >= 9) {
13702 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013703 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013704 }
Matt Roper465c1202014-05-29 08:06:54 -070013705 primary->pipe = pipe;
13706 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013707 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013708 primary->check_plane = intel_check_primary_plane;
13709 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013710 primary->disable_plane = intel_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013711 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13712 primary->plane = !pipe;
13713
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013714 if (INTEL_INFO(dev)->gen >= 9) {
13715 intel_primary_formats = skl_primary_formats;
13716 num_formats = ARRAY_SIZE(skl_primary_formats);
13717 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013718 intel_primary_formats = i965_primary_formats;
13719 num_formats = ARRAY_SIZE(i965_primary_formats);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013720 } else {
13721 intel_primary_formats = i8xx_primary_formats;
13722 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070013723 }
13724
13725 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013726 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070013727 intel_primary_formats, num_formats,
13728 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053013729
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013730 if (INTEL_INFO(dev)->gen >= 4)
13731 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013732
Matt Roperea2c67b2014-12-23 10:41:52 -080013733 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13734
Matt Roper465c1202014-05-29 08:06:54 -070013735 return &primary->base;
13736}
13737
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013738void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13739{
13740 if (!dev->mode_config.rotation_property) {
13741 unsigned long flags = BIT(DRM_ROTATE_0) |
13742 BIT(DRM_ROTATE_180);
13743
13744 if (INTEL_INFO(dev)->gen >= 9)
13745 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13746
13747 dev->mode_config.rotation_property =
13748 drm_mode_create_rotation_property(dev, flags);
13749 }
13750 if (dev->mode_config.rotation_property)
13751 drm_object_attach_property(&plane->base.base,
13752 dev->mode_config.rotation_property,
13753 plane->base.state->rotation);
13754}
13755
Matt Roper3d7d6512014-06-10 08:28:13 -070013756static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013757intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013758 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013759 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013760{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013761 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013762 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013763 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013764 unsigned stride;
13765 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013766
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013767 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13768 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013769 DRM_PLANE_HELPER_NO_SCALING,
13770 DRM_PLANE_HELPER_NO_SCALING,
13771 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013772 if (ret)
13773 return ret;
13774
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013775 /* if we want to turn off the cursor ignore width and height */
13776 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013777 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013778
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013779 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013780 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013781 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13782 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013783 return -EINVAL;
13784 }
13785
Matt Roperea2c67b2014-12-23 10:41:52 -080013786 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13787 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013788 DRM_DEBUG_KMS("buffer is too small\n");
13789 return -ENOMEM;
13790 }
13791
Ville Syrjälä3a656b52015-03-09 21:08:37 +020013792 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013793 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013794 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013795 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013796
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013797 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013798}
13799
Matt Roperf4a2cf22014-12-01 15:40:12 -080013800static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013801intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013802 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013803{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013804 intel_crtc_update_cursor(crtc, false);
13805}
13806
13807static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030013808intel_commit_cursor_plane(struct drm_plane *plane,
13809 struct intel_plane_state *state)
13810{
Matt Roper2b875c22014-12-01 15:40:13 -080013811 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013812 struct drm_device *dev = plane->dev;
13813 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013814 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013815 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013816
Matt Roperea2c67b2014-12-23 10:41:52 -080013817 crtc = crtc ? crtc : plane->crtc;
13818 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070013819
Matt Roperea2c67b2014-12-23 10:41:52 -080013820 plane->fb = state->base.fb;
13821 crtc->cursor_x = state->base.crtc_x;
13822 crtc->cursor_y = state->base.crtc_y;
13823
Gustavo Padovana912f122014-12-01 15:40:10 -080013824 if (intel_crtc->cursor_bo == obj)
13825 goto update;
13826
Matt Roperf4a2cf22014-12-01 15:40:12 -080013827 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013828 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080013829 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080013830 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013831 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013832 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013833
Gustavo Padovana912f122014-12-01 15:40:10 -080013834 intel_crtc->cursor_addr = addr;
13835 intel_crtc->cursor_bo = obj;
Gustavo Padovana912f122014-12-01 15:40:10 -080013836
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013837update:
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013838 if (crtc->state->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030013839 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070013840}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013841
Matt Roper3d7d6512014-06-10 08:28:13 -070013842static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13843 int pipe)
13844{
13845 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080013846 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070013847
13848 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13849 if (cursor == NULL)
13850 return NULL;
13851
Matt Roper8e7d6882015-01-21 16:35:41 -080013852 state = intel_create_plane_state(&cursor->base);
13853 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013854 kfree(cursor);
13855 return NULL;
13856 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013857 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013858
Matt Roper3d7d6512014-06-10 08:28:13 -070013859 cursor->can_scale = false;
13860 cursor->max_downscale = 1;
13861 cursor->pipe = pipe;
13862 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013863 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013864 cursor->check_plane = intel_check_cursor_plane;
13865 cursor->commit_plane = intel_commit_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013866 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070013867
13868 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013869 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070013870 intel_cursor_formats,
13871 ARRAY_SIZE(intel_cursor_formats),
13872 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013873
13874 if (INTEL_INFO(dev)->gen >= 4) {
13875 if (!dev->mode_config.rotation_property)
13876 dev->mode_config.rotation_property =
13877 drm_mode_create_rotation_property(dev,
13878 BIT(DRM_ROTATE_0) |
13879 BIT(DRM_ROTATE_180));
13880 if (dev->mode_config.rotation_property)
13881 drm_object_attach_property(&cursor->base.base,
13882 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080013883 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013884 }
13885
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013886 if (INTEL_INFO(dev)->gen >=9)
13887 state->scaler_id = -1;
13888
Matt Roperea2c67b2014-12-23 10:41:52 -080013889 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13890
Matt Roper3d7d6512014-06-10 08:28:13 -070013891 return &cursor->base;
13892}
13893
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013894static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
13895 struct intel_crtc_state *crtc_state)
13896{
13897 int i;
13898 struct intel_scaler *intel_scaler;
13899 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
13900
13901 for (i = 0; i < intel_crtc->num_scalers; i++) {
13902 intel_scaler = &scaler_state->scalers[i];
13903 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013904 intel_scaler->mode = PS_SCALER_MODE_DYN;
13905 }
13906
13907 scaler_state->scaler_id = -1;
13908}
13909
Hannes Ederb358d0a2008-12-18 21:18:47 +010013910static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013911{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013912 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080013913 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013914 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070013915 struct drm_plane *primary = NULL;
13916 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013917 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013918
Daniel Vetter955382f2013-09-19 14:05:45 +020013919 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080013920 if (intel_crtc == NULL)
13921 return;
13922
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013923 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
13924 if (!crtc_state)
13925 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013926 intel_crtc->config = crtc_state;
13927 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013928 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013929
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013930 /* initialize shared scalers */
13931 if (INTEL_INFO(dev)->gen >= 9) {
13932 if (pipe == PIPE_C)
13933 intel_crtc->num_scalers = 1;
13934 else
13935 intel_crtc->num_scalers = SKL_NUM_SCALERS;
13936
13937 skl_init_scalers(dev, intel_crtc, crtc_state);
13938 }
13939
Matt Roper465c1202014-05-29 08:06:54 -070013940 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013941 if (!primary)
13942 goto fail;
13943
13944 cursor = intel_cursor_plane_create(dev, pipe);
13945 if (!cursor)
13946 goto fail;
13947
Matt Roper465c1202014-05-29 08:06:54 -070013948 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070013949 cursor, &intel_crtc_funcs);
13950 if (ret)
13951 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013952
13953 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080013954 for (i = 0; i < 256; i++) {
13955 intel_crtc->lut_r[i] = i;
13956 intel_crtc->lut_g[i] = i;
13957 intel_crtc->lut_b[i] = i;
13958 }
13959
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013960 /*
13961 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020013962 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013963 */
Jesse Barnes80824002009-09-10 15:28:06 -070013964 intel_crtc->pipe = pipe;
13965 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010013966 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080013967 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010013968 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070013969 }
13970
Chris Wilson4b0e3332014-05-30 16:35:26 +030013971 intel_crtc->cursor_base = ~0;
13972 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030013973 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030013974
Ville Syrjälä852eb002015-06-24 22:00:07 +030013975 intel_crtc->wm.cxsr_allowed = true;
13976
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013977 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13978 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
13979 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
13980 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
13981
Jesse Barnes79e53942008-11-07 14:24:08 -080013982 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013983
13984 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013985 return;
13986
13987fail:
13988 if (primary)
13989 drm_plane_cleanup(primary);
13990 if (cursor)
13991 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013992 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013993 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080013994}
13995
Jesse Barnes752aa882013-10-31 18:55:49 +020013996enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13997{
13998 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013999 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014000
Rob Clark51fd3712013-11-19 12:10:12 -050014001 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014002
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014003 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014004 return INVALID_PIPE;
14005
14006 return to_intel_crtc(encoder->crtc)->pipe;
14007}
14008
Carl Worth08d7b3d2009-04-29 14:43:54 -070014009int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014010 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014011{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014012 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014013 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014014 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014015
Rob Clark7707e652014-07-17 23:30:04 -040014016 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014017
Rob Clark7707e652014-07-17 23:30:04 -040014018 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014019 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014020 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014021 }
14022
Rob Clark7707e652014-07-17 23:30:04 -040014023 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014024 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014025
Daniel Vetterc05422d2009-08-11 16:05:30 +020014026 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014027}
14028
Daniel Vetter66a92782012-07-12 20:08:18 +020014029static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014030{
Daniel Vetter66a92782012-07-12 20:08:18 +020014031 struct drm_device *dev = encoder->base.dev;
14032 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014033 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014034 int entry = 0;
14035
Damien Lespiaub2784e12014-08-05 11:29:37 +010014036 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014037 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014038 index_mask |= (1 << entry);
14039
Jesse Barnes79e53942008-11-07 14:24:08 -080014040 entry++;
14041 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014042
Jesse Barnes79e53942008-11-07 14:24:08 -080014043 return index_mask;
14044}
14045
Chris Wilson4d302442010-12-14 19:21:29 +000014046static bool has_edp_a(struct drm_device *dev)
14047{
14048 struct drm_i915_private *dev_priv = dev->dev_private;
14049
14050 if (!IS_MOBILE(dev))
14051 return false;
14052
14053 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14054 return false;
14055
Damien Lespiaue3589902014-02-07 19:12:50 +000014056 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014057 return false;
14058
14059 return true;
14060}
14061
Jesse Barnes84b4e042014-06-25 08:24:29 -070014062static bool intel_crt_present(struct drm_device *dev)
14063{
14064 struct drm_i915_private *dev_priv = dev->dev_private;
14065
Damien Lespiau884497e2013-12-03 13:56:23 +000014066 if (INTEL_INFO(dev)->gen >= 9)
14067 return false;
14068
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014069 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014070 return false;
14071
14072 if (IS_CHERRYVIEW(dev))
14073 return false;
14074
14075 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
14076 return false;
14077
14078 return true;
14079}
14080
Jesse Barnes79e53942008-11-07 14:24:08 -080014081static void intel_setup_outputs(struct drm_device *dev)
14082{
Eric Anholt725e30a2009-01-22 13:01:02 -080014083 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014084 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014085 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014086
Daniel Vetterc9093352013-06-06 22:22:47 +020014087 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014088
Jesse Barnes84b4e042014-06-25 08:24:29 -070014089 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014090 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014091
Vandana Kannanc776eb22014-08-19 12:05:01 +053014092 if (IS_BROXTON(dev)) {
14093 /*
14094 * FIXME: Broxton doesn't support port detection via the
14095 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14096 * detect the ports.
14097 */
14098 intel_ddi_init(dev, PORT_A);
14099 intel_ddi_init(dev, PORT_B);
14100 intel_ddi_init(dev, PORT_C);
14101 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014102 int found;
14103
Jesse Barnesde31fac2015-03-06 15:53:32 -080014104 /*
14105 * Haswell uses DDI functions to detect digital outputs.
14106 * On SKL pre-D0 the strap isn't connected, so we assume
14107 * it's there.
14108 */
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014109 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014110 /* WaIgnoreDDIAStrap: skl */
14111 if (found ||
14112 (IS_SKYLAKE(dev) && INTEL_REVID(dev) < SKL_REVID_D0))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014113 intel_ddi_init(dev, PORT_A);
14114
14115 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14116 * register */
14117 found = I915_READ(SFUSE_STRAP);
14118
14119 if (found & SFUSE_STRAP_DDIB_DETECTED)
14120 intel_ddi_init(dev, PORT_B);
14121 if (found & SFUSE_STRAP_DDIC_DETECTED)
14122 intel_ddi_init(dev, PORT_C);
14123 if (found & SFUSE_STRAP_DDID_DETECTED)
14124 intel_ddi_init(dev, PORT_D);
14125 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014126 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014127 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014128
14129 if (has_edp_a(dev))
14130 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014131
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014132 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014133 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010014134 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014135 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014136 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014137 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014138 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014139 }
14140
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014141 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014142 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014143
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014144 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014145 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014146
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014147 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014148 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014149
Daniel Vetter270b3042012-10-27 15:52:05 +020014150 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014151 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070014152 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014153 /*
14154 * The DP_DETECTED bit is the latched state of the DDC
14155 * SDA pin at boot. However since eDP doesn't require DDC
14156 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14157 * eDP ports may have been muxed to an alternate function.
14158 * Thus we can't rely on the DP_DETECTED bit alone to detect
14159 * eDP ports. Consult the VBT as well as DP_DETECTED to
14160 * detect eDP ports.
14161 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014162 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
14163 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014164 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
14165 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014166 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
14167 intel_dp_is_edp(dev, PORT_B))
14168 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014169
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014170 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
14171 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070014172 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
14173 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014174 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
14175 intel_dp_is_edp(dev, PORT_C))
14176 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014177
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014178 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014179 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014180 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
14181 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014182 /* eDP not supported on port D, so don't check VBT */
14183 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
14184 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014185 }
14186
Jani Nikula3cfca972013-08-27 15:12:26 +030014187 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014188 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014189 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014190
Paulo Zanonie2debe92013-02-18 19:00:27 -030014191 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014192 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014193 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014194 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014195 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014196 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014197 }
Ma Ling27185ae2009-08-24 13:50:23 +080014198
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014199 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014200 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014201 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014202
14203 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014204
Paulo Zanonie2debe92013-02-18 19:00:27 -030014205 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014206 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014207 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014208 }
Ma Ling27185ae2009-08-24 13:50:23 +080014209
Paulo Zanonie2debe92013-02-18 19:00:27 -030014210 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014211
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014212 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014213 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014214 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014215 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014216 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014217 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014218 }
Ma Ling27185ae2009-08-24 13:50:23 +080014219
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014220 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014221 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014222 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014223 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014224 intel_dvo_init(dev);
14225
Zhenyu Wang103a1962009-11-27 11:44:36 +080014226 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014227 intel_tv_init(dev);
14228
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014229 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014230
Damien Lespiaub2784e12014-08-05 11:29:37 +010014231 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014232 encoder->base.possible_crtcs = encoder->crtc_mask;
14233 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014234 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014235 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014236
Paulo Zanonidde86e22012-12-01 12:04:25 -020014237 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014238
14239 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014240}
14241
14242static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14243{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014244 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014245 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014246
Daniel Vetteref2d6332014-02-10 18:00:38 +010014247 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014248 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014249 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014250 drm_gem_object_unreference(&intel_fb->obj->base);
14251 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014252 kfree(intel_fb);
14253}
14254
14255static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014256 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014257 unsigned int *handle)
14258{
14259 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014260 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014261
Chris Wilson05394f32010-11-08 19:18:58 +000014262 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014263}
14264
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014265static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14266 struct drm_file *file,
14267 unsigned flags, unsigned color,
14268 struct drm_clip_rect *clips,
14269 unsigned num_clips)
14270{
14271 struct drm_device *dev = fb->dev;
14272 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14273 struct drm_i915_gem_object *obj = intel_fb->obj;
14274
14275 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014276 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014277 mutex_unlock(&dev->struct_mutex);
14278
14279 return 0;
14280}
14281
Jesse Barnes79e53942008-11-07 14:24:08 -080014282static const struct drm_framebuffer_funcs intel_fb_funcs = {
14283 .destroy = intel_user_framebuffer_destroy,
14284 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014285 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014286};
14287
Damien Lespiaub3218032015-02-27 11:15:18 +000014288static
14289u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14290 uint32_t pixel_format)
14291{
14292 u32 gen = INTEL_INFO(dev)->gen;
14293
14294 if (gen >= 9) {
14295 /* "The stride in bytes must not exceed the of the size of 8K
14296 * pixels and 32K bytes."
14297 */
14298 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14299 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14300 return 32*1024;
14301 } else if (gen >= 4) {
14302 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14303 return 16*1024;
14304 else
14305 return 32*1024;
14306 } else if (gen >= 3) {
14307 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14308 return 8*1024;
14309 else
14310 return 16*1024;
14311 } else {
14312 /* XXX DSPC is limited to 4k tiled */
14313 return 8*1024;
14314 }
14315}
14316
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014317static int intel_framebuffer_init(struct drm_device *dev,
14318 struct intel_framebuffer *intel_fb,
14319 struct drm_mode_fb_cmd2 *mode_cmd,
14320 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014321{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014322 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014323 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014324 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014325
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014326 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14327
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014328 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14329 /* Enforce that fb modifier and tiling mode match, but only for
14330 * X-tiled. This is needed for FBC. */
14331 if (!!(obj->tiling_mode == I915_TILING_X) !=
14332 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14333 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14334 return -EINVAL;
14335 }
14336 } else {
14337 if (obj->tiling_mode == I915_TILING_X)
14338 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14339 else if (obj->tiling_mode == I915_TILING_Y) {
14340 DRM_DEBUG("No Y tiling for legacy addfb\n");
14341 return -EINVAL;
14342 }
14343 }
14344
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014345 /* Passed in modifier sanity checking. */
14346 switch (mode_cmd->modifier[0]) {
14347 case I915_FORMAT_MOD_Y_TILED:
14348 case I915_FORMAT_MOD_Yf_TILED:
14349 if (INTEL_INFO(dev)->gen < 9) {
14350 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14351 mode_cmd->modifier[0]);
14352 return -EINVAL;
14353 }
14354 case DRM_FORMAT_MOD_NONE:
14355 case I915_FORMAT_MOD_X_TILED:
14356 break;
14357 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014358 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14359 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014360 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014361 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014362
Damien Lespiaub3218032015-02-27 11:15:18 +000014363 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14364 mode_cmd->pixel_format);
14365 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14366 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14367 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014368 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014369 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014370
Damien Lespiaub3218032015-02-27 11:15:18 +000014371 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14372 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014373 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014374 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14375 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014376 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014377 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014378 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014379 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014380
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014381 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014382 mode_cmd->pitches[0] != obj->stride) {
14383 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14384 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014385 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014386 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014387
Ville Syrjälä57779d02012-10-31 17:50:14 +020014388 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014389 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014390 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014391 case DRM_FORMAT_RGB565:
14392 case DRM_FORMAT_XRGB8888:
14393 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014394 break;
14395 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014396 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014397 DRM_DEBUG("unsupported pixel format: %s\n",
14398 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014399 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014400 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014401 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014402 case DRM_FORMAT_ABGR8888:
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014403 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14404 DRM_DEBUG("unsupported pixel format: %s\n",
14405 drm_get_format_name(mode_cmd->pixel_format));
14406 return -EINVAL;
14407 }
14408 break;
14409 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014410 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014411 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014412 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014413 DRM_DEBUG("unsupported pixel format: %s\n",
14414 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014415 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014416 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014417 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014418 case DRM_FORMAT_ABGR2101010:
14419 if (!IS_VALLEYVIEW(dev)) {
14420 DRM_DEBUG("unsupported pixel format: %s\n",
14421 drm_get_format_name(mode_cmd->pixel_format));
14422 return -EINVAL;
14423 }
14424 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014425 case DRM_FORMAT_YUYV:
14426 case DRM_FORMAT_UYVY:
14427 case DRM_FORMAT_YVYU:
14428 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014429 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014430 DRM_DEBUG("unsupported pixel format: %s\n",
14431 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014432 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014433 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014434 break;
14435 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014436 DRM_DEBUG("unsupported pixel format: %s\n",
14437 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014438 return -EINVAL;
14439 }
14440
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014441 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14442 if (mode_cmd->offsets[0] != 0)
14443 return -EINVAL;
14444
Damien Lespiauec2c9812015-01-20 12:51:45 +000014445 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014446 mode_cmd->pixel_format,
14447 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014448 /* FIXME drm helper for size checks (especially planar formats)? */
14449 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14450 return -EINVAL;
14451
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014452 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14453 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014454 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014455
Jesse Barnes79e53942008-11-07 14:24:08 -080014456 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14457 if (ret) {
14458 DRM_ERROR("framebuffer init failed %d\n", ret);
14459 return ret;
14460 }
14461
Jesse Barnes79e53942008-11-07 14:24:08 -080014462 return 0;
14463}
14464
Jesse Barnes79e53942008-11-07 14:24:08 -080014465static struct drm_framebuffer *
14466intel_user_framebuffer_create(struct drm_device *dev,
14467 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014468 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014469{
Chris Wilson05394f32010-11-08 19:18:58 +000014470 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014471
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014472 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14473 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014474 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014475 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014476
Chris Wilsond2dff872011-04-19 08:36:26 +010014477 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080014478}
14479
Daniel Vetter4520f532013-10-09 09:18:51 +020014480#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020014481static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014482{
14483}
14484#endif
14485
Jesse Barnes79e53942008-11-07 14:24:08 -080014486static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014487 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014488 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014489 .atomic_check = intel_atomic_check,
14490 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014491 .atomic_state_alloc = intel_atomic_state_alloc,
14492 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014493};
14494
Jesse Barnese70236a2009-09-21 10:42:27 -070014495/* Set up chip specific display functions */
14496static void intel_init_display(struct drm_device *dev)
14497{
14498 struct drm_i915_private *dev_priv = dev->dev_private;
14499
Daniel Vetteree9300b2013-06-03 22:40:22 +020014500 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14501 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014502 else if (IS_CHERRYVIEW(dev))
14503 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014504 else if (IS_VALLEYVIEW(dev))
14505 dev_priv->display.find_dpll = vlv_find_best_dpll;
14506 else if (IS_PINEVIEW(dev))
14507 dev_priv->display.find_dpll = pnv_find_best_dpll;
14508 else
14509 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14510
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014511 if (INTEL_INFO(dev)->gen >= 9) {
14512 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014513 dev_priv->display.get_initial_plane_config =
14514 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014515 dev_priv->display.crtc_compute_clock =
14516 haswell_crtc_compute_clock;
14517 dev_priv->display.crtc_enable = haswell_crtc_enable;
14518 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014519 dev_priv->display.update_primary_plane =
14520 skylake_update_primary_plane;
14521 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014522 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014523 dev_priv->display.get_initial_plane_config =
14524 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014525 dev_priv->display.crtc_compute_clock =
14526 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014527 dev_priv->display.crtc_enable = haswell_crtc_enable;
14528 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014529 dev_priv->display.update_primary_plane =
14530 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014531 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014532 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014533 dev_priv->display.get_initial_plane_config =
14534 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014535 dev_priv->display.crtc_compute_clock =
14536 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014537 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14538 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014539 dev_priv->display.update_primary_plane =
14540 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014541 } else if (IS_VALLEYVIEW(dev)) {
14542 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014543 dev_priv->display.get_initial_plane_config =
14544 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014545 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014546 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14547 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014548 dev_priv->display.update_primary_plane =
14549 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014550 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014551 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014552 dev_priv->display.get_initial_plane_config =
14553 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014554 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014555 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14556 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014557 dev_priv->display.update_primary_plane =
14558 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014559 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014560
Jesse Barnese70236a2009-09-21 10:42:27 -070014561 /* Returns the core display clock speed */
Ville Syrjälä1652d192015-03-31 14:12:01 +030014562 if (IS_SKYLAKE(dev))
14563 dev_priv->display.get_display_clock_speed =
14564 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014565 else if (IS_BROXTON(dev))
14566 dev_priv->display.get_display_clock_speed =
14567 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030014568 else if (IS_BROADWELL(dev))
14569 dev_priv->display.get_display_clock_speed =
14570 broadwell_get_display_clock_speed;
14571 else if (IS_HASWELL(dev))
14572 dev_priv->display.get_display_clock_speed =
14573 haswell_get_display_clock_speed;
14574 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014575 dev_priv->display.get_display_clock_speed =
14576 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014577 else if (IS_GEN5(dev))
14578 dev_priv->display.get_display_clock_speed =
14579 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014580 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014581 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014582 dev_priv->display.get_display_clock_speed =
14583 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014584 else if (IS_GM45(dev))
14585 dev_priv->display.get_display_clock_speed =
14586 gm45_get_display_clock_speed;
14587 else if (IS_CRESTLINE(dev))
14588 dev_priv->display.get_display_clock_speed =
14589 i965gm_get_display_clock_speed;
14590 else if (IS_PINEVIEW(dev))
14591 dev_priv->display.get_display_clock_speed =
14592 pnv_get_display_clock_speed;
14593 else if (IS_G33(dev) || IS_G4X(dev))
14594 dev_priv->display.get_display_clock_speed =
14595 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014596 else if (IS_I915G(dev))
14597 dev_priv->display.get_display_clock_speed =
14598 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014599 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014600 dev_priv->display.get_display_clock_speed =
14601 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014602 else if (IS_PINEVIEW(dev))
14603 dev_priv->display.get_display_clock_speed =
14604 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014605 else if (IS_I915GM(dev))
14606 dev_priv->display.get_display_clock_speed =
14607 i915gm_get_display_clock_speed;
14608 else if (IS_I865G(dev))
14609 dev_priv->display.get_display_clock_speed =
14610 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014611 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014612 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014613 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014614 else { /* 830 */
14615 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014616 dev_priv->display.get_display_clock_speed =
14617 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014618 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014619
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014620 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014621 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014622 } else if (IS_GEN6(dev)) {
14623 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014624 } else if (IS_IVYBRIDGE(dev)) {
14625 /* FIXME: detect B0+ stepping and use auto training */
14626 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014627 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014628 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014629 if (IS_BROADWELL(dev)) {
14630 dev_priv->display.modeset_commit_cdclk =
14631 broadwell_modeset_commit_cdclk;
14632 dev_priv->display.modeset_calc_cdclk =
14633 broadwell_modeset_calc_cdclk;
14634 }
Jesse Barnes30a970c2013-11-04 13:48:12 -080014635 } else if (IS_VALLEYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014636 dev_priv->display.modeset_commit_cdclk =
14637 valleyview_modeset_commit_cdclk;
14638 dev_priv->display.modeset_calc_cdclk =
14639 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014640 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014641 dev_priv->display.modeset_commit_cdclk =
14642 broxton_modeset_commit_cdclk;
14643 dev_priv->display.modeset_calc_cdclk =
14644 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070014645 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014646
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014647 switch (INTEL_INFO(dev)->gen) {
14648 case 2:
14649 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14650 break;
14651
14652 case 3:
14653 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14654 break;
14655
14656 case 4:
14657 case 5:
14658 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14659 break;
14660
14661 case 6:
14662 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14663 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014664 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014665 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014666 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14667 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014668 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014669 /* Drop through - unsupported since execlist only. */
14670 default:
14671 /* Default just returns -ENODEV to indicate unsupported */
14672 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014673 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014674
14675 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014676
14677 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014678}
14679
Jesse Barnesb690e962010-07-19 13:53:12 -070014680/*
14681 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14682 * resume, or other times. This quirk makes sure that's the case for
14683 * affected systems.
14684 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014685static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014686{
14687 struct drm_i915_private *dev_priv = dev->dev_private;
14688
14689 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014690 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014691}
14692
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014693static void quirk_pipeb_force(struct drm_device *dev)
14694{
14695 struct drm_i915_private *dev_priv = dev->dev_private;
14696
14697 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14698 DRM_INFO("applying pipe b force quirk\n");
14699}
14700
Keith Packard435793d2011-07-12 14:56:22 -070014701/*
14702 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14703 */
14704static void quirk_ssc_force_disable(struct drm_device *dev)
14705{
14706 struct drm_i915_private *dev_priv = dev->dev_private;
14707 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014708 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014709}
14710
Carsten Emde4dca20e2012-03-15 15:56:26 +010014711/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014712 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14713 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014714 */
14715static void quirk_invert_brightness(struct drm_device *dev)
14716{
14717 struct drm_i915_private *dev_priv = dev->dev_private;
14718 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014719 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014720}
14721
Scot Doyle9c72cc62014-07-03 23:27:50 +000014722/* Some VBT's incorrectly indicate no backlight is present */
14723static void quirk_backlight_present(struct drm_device *dev)
14724{
14725 struct drm_i915_private *dev_priv = dev->dev_private;
14726 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14727 DRM_INFO("applying backlight present quirk\n");
14728}
14729
Jesse Barnesb690e962010-07-19 13:53:12 -070014730struct intel_quirk {
14731 int device;
14732 int subsystem_vendor;
14733 int subsystem_device;
14734 void (*hook)(struct drm_device *dev);
14735};
14736
Egbert Eich5f85f172012-10-14 15:46:38 +020014737/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14738struct intel_dmi_quirk {
14739 void (*hook)(struct drm_device *dev);
14740 const struct dmi_system_id (*dmi_id_list)[];
14741};
14742
14743static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14744{
14745 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14746 return 1;
14747}
14748
14749static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14750 {
14751 .dmi_id_list = &(const struct dmi_system_id[]) {
14752 {
14753 .callback = intel_dmi_reverse_brightness,
14754 .ident = "NCR Corporation",
14755 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14756 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14757 },
14758 },
14759 { } /* terminating entry */
14760 },
14761 .hook = quirk_invert_brightness,
14762 },
14763};
14764
Ben Widawskyc43b5632012-04-16 14:07:40 -070014765static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014766 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14767 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14768
Jesse Barnesb690e962010-07-19 13:53:12 -070014769 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14770 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14771
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014772 /* 830 needs to leave pipe A & dpll A up */
14773 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14774
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014775 /* 830 needs to leave pipe B & dpll B up */
14776 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14777
Keith Packard435793d2011-07-12 14:56:22 -070014778 /* Lenovo U160 cannot use SSC on LVDS */
14779 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014780
14781 /* Sony Vaio Y cannot use SSC on LVDS */
14782 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014783
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014784 /* Acer Aspire 5734Z must invert backlight brightness */
14785 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14786
14787 /* Acer/eMachines G725 */
14788 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14789
14790 /* Acer/eMachines e725 */
14791 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14792
14793 /* Acer/Packard Bell NCL20 */
14794 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14795
14796 /* Acer Aspire 4736Z */
14797 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014798
14799 /* Acer Aspire 5336 */
14800 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014801
14802 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14803 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014804
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014805 /* Acer C720 Chromebook (Core i3 4005U) */
14806 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14807
jens steinb2a96012014-10-28 20:25:53 +010014808 /* Apple Macbook 2,1 (Core 2 T7400) */
14809 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14810
Scot Doyled4967d82014-07-03 23:27:52 +000014811 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14812 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014813
14814 /* HP Chromebook 14 (Celeron 2955U) */
14815 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014816
14817 /* Dell Chromebook 11 */
14818 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014819};
14820
14821static void intel_init_quirks(struct drm_device *dev)
14822{
14823 struct pci_dev *d = dev->pdev;
14824 int i;
14825
14826 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14827 struct intel_quirk *q = &intel_quirks[i];
14828
14829 if (d->device == q->device &&
14830 (d->subsystem_vendor == q->subsystem_vendor ||
14831 q->subsystem_vendor == PCI_ANY_ID) &&
14832 (d->subsystem_device == q->subsystem_device ||
14833 q->subsystem_device == PCI_ANY_ID))
14834 q->hook(dev);
14835 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014836 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14837 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14838 intel_dmi_quirks[i].hook(dev);
14839 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014840}
14841
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014842/* Disable the VGA plane that we never use */
14843static void i915_disable_vga(struct drm_device *dev)
14844{
14845 struct drm_i915_private *dev_priv = dev->dev_private;
14846 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020014847 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014848
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014849 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014850 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014851 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014852 sr1 = inb(VGA_SR_DATA);
14853 outb(sr1 | 1<<5, VGA_SR_DATA);
14854 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14855 udelay(300);
14856
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014857 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014858 POSTING_READ(vga_reg);
14859}
14860
Daniel Vetterf8175862012-04-10 15:50:11 +020014861void intel_modeset_init_hw(struct drm_device *dev)
14862{
Ville Syrjäläb6283052015-06-03 15:45:07 +030014863 intel_update_cdclk(dev);
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030014864 intel_prepare_ddi(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014865 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020014866 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014867}
14868
Jesse Barnes79e53942008-11-07 14:24:08 -080014869void intel_modeset_init(struct drm_device *dev)
14870{
Jesse Barnes652c3932009-08-17 13:31:43 -070014871 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000014872 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014873 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014874 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014875
14876 drm_mode_config_init(dev);
14877
14878 dev->mode_config.min_width = 0;
14879 dev->mode_config.min_height = 0;
14880
Dave Airlie019d96c2011-09-29 16:20:42 +010014881 dev->mode_config.preferred_depth = 24;
14882 dev->mode_config.prefer_shadow = 1;
14883
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014884 dev->mode_config.allow_fb_modifiers = true;
14885
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014886 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014887
Jesse Barnesb690e962010-07-19 13:53:12 -070014888 intel_init_quirks(dev);
14889
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014890 intel_init_pm(dev);
14891
Ben Widawskye3c74752013-04-05 13:12:39 -070014892 if (INTEL_INFO(dev)->num_pipes == 0)
14893 return;
14894
Jesse Barnese70236a2009-09-21 10:42:27 -070014895 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014896 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070014897
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014898 if (IS_GEN2(dev)) {
14899 dev->mode_config.max_width = 2048;
14900 dev->mode_config.max_height = 2048;
14901 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014902 dev->mode_config.max_width = 4096;
14903 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014904 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014905 dev->mode_config.max_width = 8192;
14906 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014907 }
Damien Lespiau068be562014-03-28 14:17:49 +000014908
Ville Syrjälädc41c152014-08-13 11:57:05 +030014909 if (IS_845G(dev) || IS_I865G(dev)) {
14910 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
14911 dev->mode_config.cursor_height = 1023;
14912 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014913 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14914 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14915 } else {
14916 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14917 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14918 }
14919
Ben Widawsky5d4545a2013-01-17 12:45:15 -080014920 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080014921
Zhao Yakui28c97732009-10-09 11:39:41 +080014922 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014923 INTEL_INFO(dev)->num_pipes,
14924 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080014925
Damien Lespiau055e3932014-08-18 13:49:10 +010014926 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014927 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000014928 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000014929 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014930 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030014931 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000014932 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014933 }
Jesse Barnes79e53942008-11-07 14:24:08 -080014934 }
14935
Jesse Barnesf42bb702013-12-16 16:34:23 -080014936 intel_init_dpio(dev);
14937
Daniel Vettere72f9fb2013-06-05 13:34:06 +020014938 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014939
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014940 /* Just disable it once at startup */
14941 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014942 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000014943
14944 /* Just in case the BIOS is doing something questionable. */
Paulo Zanoni7733b492015-07-07 15:26:04 -030014945 intel_fbc_disable(dev_priv);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080014946
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014947 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020014948 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014949 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014950
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014951 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014952 struct intel_initial_plane_config plane_config = {};
14953
Jesse Barnes46f297f2014-03-07 08:57:48 -080014954 if (!crtc->active)
14955 continue;
14956
Jesse Barnes46f297f2014-03-07 08:57:48 -080014957 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080014958 * Note that reserving the BIOS fb up front prevents us
14959 * from stuffing other stolen allocations like the ring
14960 * on top. This prevents some ugliness at boot time, and
14961 * can even allow for smooth boot transitions if the BIOS
14962 * fb is large enough for the active pipe configuration.
14963 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014964 dev_priv->display.get_initial_plane_config(crtc,
14965 &plane_config);
14966
14967 /*
14968 * If the fb is shared between multiple heads, we'll
14969 * just get the first one.
14970 */
14971 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014972 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010014973}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080014974
Daniel Vetter7fad7982012-07-04 17:51:47 +020014975static void intel_enable_pipe_a(struct drm_device *dev)
14976{
14977 struct intel_connector *connector;
14978 struct drm_connector *crt = NULL;
14979 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014980 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020014981
14982 /* We can't just switch on the pipe A, we need to set things up with a
14983 * proper mode and output configuration. As a gross hack, enable pipe A
14984 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014985 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020014986 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
14987 crt = &connector->base;
14988 break;
14989 }
14990 }
14991
14992 if (!crt)
14993 return;
14994
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014995 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020014996 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020014997}
14998
Daniel Vetterfa555832012-10-10 23:14:00 +020014999static bool
15000intel_check_plane_mapping(struct intel_crtc *crtc)
15001{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015002 struct drm_device *dev = crtc->base.dev;
15003 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020015004 u32 reg, val;
15005
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015006 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015007 return true;
15008
15009 reg = DSPCNTR(!crtc->plane);
15010 val = I915_READ(reg);
15011
15012 if ((val & DISPLAY_PLANE_ENABLE) &&
15013 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15014 return false;
15015
15016 return true;
15017}
15018
Daniel Vetter24929352012-07-02 20:28:59 +020015019static void intel_sanitize_crtc(struct intel_crtc *crtc)
15020{
15021 struct drm_device *dev = crtc->base.dev;
15022 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015023 struct intel_encoder *encoder;
Daniel Vetterfa555832012-10-10 23:14:00 +020015024 u32 reg;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015025 bool enable;
Daniel Vetter24929352012-07-02 20:28:59 +020015026
Daniel Vetter24929352012-07-02 20:28:59 +020015027 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015028 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015029 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15030
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015031 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015032 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015033 if (crtc->active) {
Maarten Lankhorst3a03dfb2015-07-14 13:46:40 +020015034 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015035 update_scanline_offset(crtc);
Daniel Vetter96256042015-02-13 21:03:42 +010015036 drm_crtc_vblank_on(&crtc->base);
15037 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015038
Daniel Vetter24929352012-07-02 20:28:59 +020015039 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015040 * disable the crtc (and hence change the state) if it is wrong. Note
15041 * that gen4+ has a fixed plane -> pipe mapping. */
15042 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015043 bool plane;
15044
Daniel Vetter24929352012-07-02 20:28:59 +020015045 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15046 crtc->base.base.id);
15047
15048 /* Pipe has the wrong plane attached and the plane is active.
15049 * Temporarily change the plane mapping and disable everything
15050 * ... */
15051 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015052 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015053 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015054 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015055 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015056 }
Daniel Vetter24929352012-07-02 20:28:59 +020015057
Daniel Vetter7fad7982012-07-04 17:51:47 +020015058 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15059 crtc->pipe == PIPE_A && !crtc->active) {
15060 /* BIOS forgot to enable pipe A, this mostly happens after
15061 * resume. Force-enable the pipe to fix this, the update_dpms
15062 * call below we restore the pipe to the right state, but leave
15063 * the required bits on. */
15064 intel_enable_pipe_a(dev);
15065 }
15066
Daniel Vetter24929352012-07-02 20:28:59 +020015067 /* Adjust the state of the output pipe according to whether we
15068 * have active connectors/encoders. */
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015069 enable = false;
15070 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15071 enable |= encoder->connectors_active;
Daniel Vetter24929352012-07-02 20:28:59 +020015072
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015073 if (!enable)
15074 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015075
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020015076 if (crtc->active != crtc->base.state->active) {
Daniel Vetter24929352012-07-02 20:28:59 +020015077
15078 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015079 * functions or because of calls to intel_crtc_disable_noatomic,
15080 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020015081 * pipe A quirk. */
15082 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15083 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015084 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015085 crtc->active ? "enabled" : "disabled");
15086
Maarten Lankhorst4be40c92015-07-14 13:45:32 +020015087 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015088 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015089 crtc->base.enabled = crtc->active;
15090
15091 /* Because we only establish the connector -> encoder ->
15092 * crtc links if something is active, this means the
15093 * crtc is now deactivated. Break the links. connector
15094 * -> encoder links are only establish when things are
15095 * actually up, hence no need to break them. */
15096 WARN_ON(crtc->active);
15097
15098 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
15099 WARN_ON(encoder->connectors_active);
15100 encoder->base.crtc = NULL;
15101 }
15102 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015103
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015104 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015105 /*
15106 * We start out with underrun reporting disabled to avoid races.
15107 * For correct bookkeeping mark this on active crtcs.
15108 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015109 * Also on gmch platforms we dont have any hardware bits to
15110 * disable the underrun reporting. Which means we need to start
15111 * out with underrun reporting disabled also on inactive pipes,
15112 * since otherwise we'll complain about the garbage we read when
15113 * e.g. coming up after runtime pm.
15114 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015115 * No protection against concurrent access is required - at
15116 * worst a fifo underrun happens which also sets this to false.
15117 */
15118 crtc->cpu_fifo_underrun_disabled = true;
15119 crtc->pch_fifo_underrun_disabled = true;
15120 }
Daniel Vetter24929352012-07-02 20:28:59 +020015121}
15122
15123static void intel_sanitize_encoder(struct intel_encoder *encoder)
15124{
15125 struct intel_connector *connector;
15126 struct drm_device *dev = encoder->base.dev;
15127
15128 /* We need to check both for a crtc link (meaning that the
15129 * encoder is active and trying to read from a pipe) and the
15130 * pipe itself being active. */
15131 bool has_active_crtc = encoder->base.crtc &&
15132 to_intel_crtc(encoder->base.crtc)->active;
15133
15134 if (encoder->connectors_active && !has_active_crtc) {
15135 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15136 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015137 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015138
15139 /* Connector is active, but has no active pipe. This is
15140 * fallout from our resume register restoring. Disable
15141 * the encoder manually again. */
15142 if (encoder->base.crtc) {
15143 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15144 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015145 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015146 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015147 if (encoder->post_disable)
15148 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015149 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015150 encoder->base.crtc = NULL;
15151 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015152
15153 /* Inconsistent output/port/pipe state happens presumably due to
15154 * a bug in one of the get_hw_state functions. Or someplace else
15155 * in our code, like the register restore mess on resume. Clamp
15156 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015157 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015158 if (connector->encoder != encoder)
15159 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015160 connector->base.dpms = DRM_MODE_DPMS_OFF;
15161 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015162 }
15163 }
15164 /* Enabled encoders without active connectors will be fixed in
15165 * the crtc fixup. */
15166}
15167
Imre Deak04098752014-02-18 00:02:16 +020015168void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015169{
15170 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020015171 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015172
Imre Deak04098752014-02-18 00:02:16 +020015173 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15174 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15175 i915_disable_vga(dev);
15176 }
15177}
15178
15179void i915_redisable_vga(struct drm_device *dev)
15180{
15181 struct drm_i915_private *dev_priv = dev->dev_private;
15182
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015183 /* This function can be called both from intel_modeset_setup_hw_state or
15184 * at a very early point in our resume sequence, where the power well
15185 * structures are not yet restored. Since this function is at a very
15186 * paranoid "someone might have enabled VGA while we were not looking"
15187 * level, just check if the power well is enabled instead of trying to
15188 * follow the "don't touch the power well if we don't need it" policy
15189 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015190 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015191 return;
15192
Imre Deak04098752014-02-18 00:02:16 +020015193 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015194}
15195
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015196static bool primary_get_hw_state(struct intel_crtc *crtc)
15197{
15198 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
15199
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015200 return !!(I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE);
15201}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015202
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015203static void readout_plane_state(struct intel_crtc *crtc,
15204 struct intel_crtc_state *crtc_state)
15205{
15206 struct intel_plane *p;
Maarten Lankhorst4cf0ebb2015-07-13 16:30:20 +020015207 struct intel_plane_state *plane_state;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015208 bool active = crtc_state->base.active;
15209
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015210 for_each_intel_plane(crtc->base.dev, p) {
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015211 if (crtc->pipe != p->pipe)
15212 continue;
15213
Maarten Lankhorst4cf0ebb2015-07-13 16:30:20 +020015214 plane_state = to_intel_plane_state(p->base.state);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020015215
Maarten Lankhorst4cf0ebb2015-07-13 16:30:20 +020015216 if (p->base.type == DRM_PLANE_TYPE_PRIMARY)
15217 plane_state->visible = primary_get_hw_state(crtc);
15218 else {
15219 if (active)
15220 p->disable_plane(&p->base, &crtc->base);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020015221
Maarten Lankhorst4cf0ebb2015-07-13 16:30:20 +020015222 plane_state->visible = false;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015223 }
15224 }
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015225}
15226
Daniel Vetter30e984d2013-06-05 13:34:17 +020015227static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015228{
15229 struct drm_i915_private *dev_priv = dev->dev_private;
15230 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015231 struct intel_crtc *crtc;
15232 struct intel_encoder *encoder;
15233 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015234 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015235
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015236 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstb06f8b02015-07-14 13:42:49 +020015237 __drm_atomic_helper_crtc_destroy_state(&crtc->base, crtc->base.state);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015238 memset(crtc->config, 0, sizeof(*crtc->config));
Maarten Lankhorstf7217902015-06-10 10:24:20 +020015239 crtc->config->base.crtc = &crtc->base;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015240
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015241 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015242 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015243
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015244 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015245 crtc->base.enabled = crtc->active;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015246
Maarten Lankhorst5c1e3422015-07-14 15:58:28 +020015247 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15248 if (crtc->base.state->active) {
15249 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15250 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15251 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15252
15253 /*
15254 * The initial mode needs to be set in order to keep
15255 * the atomic core happy. It wants a valid mode if the
15256 * crtc's enabled, so we do the above call.
15257 *
15258 * At this point some state updated by the connectors
15259 * in their ->detect() callback has not run yet, so
15260 * no recalculation can be done yet.
15261 *
15262 * Even if we could do a recalculation and modeset
15263 * right now it would cause a double modeset if
15264 * fbdev or userspace chooses a different initial mode.
15265 *
Maarten Lankhorst5c1e3422015-07-14 15:58:28 +020015266 * If that happens, someone indicated they wanted a
15267 * mode change, which means it's safe to do a full
15268 * recalculation.
15269 */
Daniel Vetter1ed51de2015-07-15 14:15:51 +020015270 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Maarten Lankhorst5c1e3422015-07-14 15:58:28 +020015271 }
15272
15273 crtc->base.hwmode = crtc->config->base.adjusted_mode;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015274 readout_plane_state(crtc, to_intel_crtc_state(crtc->base.state));
Daniel Vetter24929352012-07-02 20:28:59 +020015275
15276 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15277 crtc->base.base.id,
15278 crtc->active ? "enabled" : "disabled");
15279 }
15280
Daniel Vetter53589012013-06-05 13:34:16 +020015281 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15282 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15283
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015284 pll->on = pll->get_hw_state(dev_priv, pll,
15285 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015286 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015287 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015288 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015289 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015290 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015291 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015292 }
Daniel Vetter53589012013-06-05 13:34:16 +020015293 }
Daniel Vetter53589012013-06-05 13:34:16 +020015294
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015295 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015296 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015297
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015298 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015299 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015300 }
15301
Damien Lespiaub2784e12014-08-05 11:29:37 +010015302 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015303 pipe = 0;
15304
15305 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015306 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15307 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015308 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015309 } else {
15310 encoder->base.crtc = NULL;
15311 }
15312
15313 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015314 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015315 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015316 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015317 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015318 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015319 }
15320
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015321 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015322 if (connector->get_hw_state(connector)) {
15323 connector->base.dpms = DRM_MODE_DPMS_ON;
15324 connector->encoder->connectors_active = true;
15325 connector->base.encoder = &connector->encoder->base;
15326 } else {
15327 connector->base.dpms = DRM_MODE_DPMS_OFF;
15328 connector->base.encoder = NULL;
15329 }
15330 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15331 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015332 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015333 connector->base.encoder ? "enabled" : "disabled");
15334 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015335}
15336
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015337/* Scan out the current hw modeset state,
15338 * and sanitizes it to the current state
15339 */
15340static void
15341intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015342{
15343 struct drm_i915_private *dev_priv = dev->dev_private;
15344 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015345 struct intel_crtc *crtc;
15346 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015347 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015348
15349 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015350
15351 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015352 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015353 intel_sanitize_encoder(encoder);
15354 }
15355
Damien Lespiau055e3932014-08-18 13:49:10 +010015356 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015357 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15358 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015359 intel_dump_pipe_config(crtc, crtc->config,
15360 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015361 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015362
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015363 intel_modeset_update_connector_atomic_state(dev);
15364
Daniel Vetter35c95372013-07-17 06:55:04 +020015365 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15366 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15367
15368 if (!pll->on || pll->active)
15369 continue;
15370
15371 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15372
15373 pll->disable(dev_priv, pll);
15374 pll->on = false;
15375 }
15376
Ville Syrjälä26e1fe42015-06-24 22:00:06 +030015377 if (IS_VALLEYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015378 vlv_wm_get_hw_state(dev);
15379 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015380 skl_wm_get_hw_state(dev);
15381 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015382 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015383
15384 for_each_intel_crtc(dev, crtc) {
15385 unsigned long put_domains;
15386
15387 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15388 if (WARN_ON(put_domains))
15389 modeset_put_power_domains(dev_priv, put_domains);
15390 }
15391 intel_display_set_init_power(dev_priv, false);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015392}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015393
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015394void intel_display_resume(struct drm_device *dev)
15395{
15396 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15397 struct intel_connector *conn;
15398 struct intel_plane *plane;
15399 struct drm_crtc *crtc;
15400 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015401
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015402 if (!state)
15403 return;
15404
15405 state->acquire_ctx = dev->mode_config.acquire_ctx;
15406
15407 /* preserve complete old state, including dpll */
15408 intel_atomic_get_shared_dpll_state(state);
15409
15410 for_each_crtc(dev, crtc) {
15411 struct drm_crtc_state *crtc_state =
15412 drm_atomic_get_crtc_state(state, crtc);
15413
15414 ret = PTR_ERR_OR_ZERO(crtc_state);
15415 if (ret)
15416 goto err;
15417
15418 /* force a restore */
15419 crtc_state->mode_changed = true;
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015420 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015421
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015422 for_each_intel_plane(dev, plane) {
15423 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15424 if (ret)
15425 goto err;
15426 }
15427
15428 for_each_intel_connector(dev, conn) {
15429 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15430 if (ret)
15431 goto err;
15432 }
15433
15434 intel_modeset_setup_hw_state(dev);
15435
15436 i915_redisable_vga(dev);
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020015437 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015438 if (!ret)
15439 return;
15440
15441err:
15442 DRM_ERROR("Restoring old state failed with %i\n", ret);
15443 drm_atomic_state_free(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015444}
15445
15446void intel_modeset_gem_init(struct drm_device *dev)
15447{
Jesse Barnes92122782014-10-09 12:57:42 -070015448 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015449 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015450 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015451 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015452
Imre Deakae484342014-03-31 15:10:44 +030015453 mutex_lock(&dev->struct_mutex);
15454 intel_init_gt_powersave(dev);
15455 mutex_unlock(&dev->struct_mutex);
15456
Jesse Barnes92122782014-10-09 12:57:42 -070015457 /*
15458 * There may be no VBT; and if the BIOS enabled SSC we can
15459 * just keep using it to avoid unnecessary flicker. Whereas if the
15460 * BIOS isn't using it, don't assume it will work even if the VBT
15461 * indicates as much.
15462 */
15463 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
15464 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15465 DREF_SSC1_ENABLE);
15466
Chris Wilson1833b132012-05-09 11:56:28 +010015467 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015468
15469 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015470
15471 /*
15472 * Make sure any fbs we allocated at startup are properly
15473 * pinned & fenced. When we do the allocation it's too early
15474 * for this.
15475 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015476 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015477 obj = intel_fb_obj(c->primary->fb);
15478 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015479 continue;
15480
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015481 mutex_lock(&dev->struct_mutex);
15482 ret = intel_pin_and_fence_fb_obj(c->primary,
15483 c->primary->fb,
15484 c->primary->state,
John Harrison91af1272015-06-18 13:14:56 +010015485 NULL, NULL);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015486 mutex_unlock(&dev->struct_mutex);
15487 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015488 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15489 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015490 drm_framebuffer_unreference(c->primary->fb);
15491 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015492 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015493 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015494 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015495 }
15496 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015497
15498 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015499}
15500
Imre Deak4932e2c2014-02-11 17:12:48 +020015501void intel_connector_unregister(struct intel_connector *intel_connector)
15502{
15503 struct drm_connector *connector = &intel_connector->base;
15504
15505 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015506 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015507}
15508
Jesse Barnes79e53942008-11-07 14:24:08 -080015509void intel_modeset_cleanup(struct drm_device *dev)
15510{
Jesse Barnes652c3932009-08-17 13:31:43 -070015511 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030015512 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015513
Imre Deak2eb52522014-11-19 15:30:05 +020015514 intel_disable_gt_powersave(dev);
15515
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015516 intel_backlight_unregister(dev);
15517
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015518 /*
15519 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015520 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015521 * experience fancy races otherwise.
15522 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015523 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015524
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015525 /*
15526 * Due to the hpd irq storm handling the hotplug work can re-arm the
15527 * poll handlers. Hence disable polling after hpd handling is shut down.
15528 */
Keith Packardf87ea762010-10-03 19:36:26 -070015529 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015530
Jesse Barnes723bfd72010-10-07 16:01:13 -070015531 intel_unregister_dsm_handler();
15532
Paulo Zanoni7733b492015-07-07 15:26:04 -030015533 intel_fbc_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015534
Chris Wilson1630fe72011-07-08 12:22:42 +010015535 /* flush any delayed tasks or pending work */
15536 flush_scheduled_work();
15537
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015538 /* destroy the backlight and sysfs files before encoders/connectors */
15539 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020015540 struct intel_connector *intel_connector;
15541
15542 intel_connector = to_intel_connector(connector);
15543 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015544 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030015545
Jesse Barnes79e53942008-11-07 14:24:08 -080015546 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015547
15548 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015549
15550 mutex_lock(&dev->struct_mutex);
15551 intel_cleanup_gt_powersave(dev);
15552 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015553}
15554
Dave Airlie28d52042009-09-21 14:33:58 +100015555/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015556 * Return which encoder is currently attached for connector.
15557 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015558struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015559{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015560 return &intel_attached_encoder(connector)->base;
15561}
Jesse Barnes79e53942008-11-07 14:24:08 -080015562
Chris Wilsondf0e9242010-09-09 16:20:55 +010015563void intel_connector_attach_encoder(struct intel_connector *connector,
15564 struct intel_encoder *encoder)
15565{
15566 connector->encoder = encoder;
15567 drm_mode_connector_attach_encoder(&connector->base,
15568 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015569}
Dave Airlie28d52042009-09-21 14:33:58 +100015570
15571/*
15572 * set vga decode state - true == enable VGA decode
15573 */
15574int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15575{
15576 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015577 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015578 u16 gmch_ctrl;
15579
Chris Wilson75fa0412014-02-07 18:37:02 -020015580 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15581 DRM_ERROR("failed to read control word\n");
15582 return -EIO;
15583 }
15584
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015585 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15586 return 0;
15587
Dave Airlie28d52042009-09-21 14:33:58 +100015588 if (state)
15589 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15590 else
15591 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015592
15593 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15594 DRM_ERROR("failed to write control word\n");
15595 return -EIO;
15596 }
15597
Dave Airlie28d52042009-09-21 14:33:58 +100015598 return 0;
15599}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015600
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015601struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015602
15603 u32 power_well_driver;
15604
Chris Wilson63b66e52013-08-08 15:12:06 +020015605 int num_transcoders;
15606
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015607 struct intel_cursor_error_state {
15608 u32 control;
15609 u32 position;
15610 u32 base;
15611 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015612 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015613
15614 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015615 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015616 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030015617 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015618 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015619
15620 struct intel_plane_error_state {
15621 u32 control;
15622 u32 stride;
15623 u32 size;
15624 u32 pos;
15625 u32 addr;
15626 u32 surface;
15627 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015628 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015629
15630 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015631 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015632 enum transcoder cpu_transcoder;
15633
15634 u32 conf;
15635
15636 u32 htotal;
15637 u32 hblank;
15638 u32 hsync;
15639 u32 vtotal;
15640 u32 vblank;
15641 u32 vsync;
15642 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015643};
15644
15645struct intel_display_error_state *
15646intel_display_capture_error_state(struct drm_device *dev)
15647{
Jani Nikulafbee40d2014-03-31 14:27:18 +030015648 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015649 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015650 int transcoders[] = {
15651 TRANSCODER_A,
15652 TRANSCODER_B,
15653 TRANSCODER_C,
15654 TRANSCODER_EDP,
15655 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015656 int i;
15657
Chris Wilson63b66e52013-08-08 15:12:06 +020015658 if (INTEL_INFO(dev)->num_pipes == 0)
15659 return NULL;
15660
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015661 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015662 if (error == NULL)
15663 return NULL;
15664
Imre Deak190be112013-11-25 17:15:31 +020015665 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015666 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15667
Damien Lespiau055e3932014-08-18 13:49:10 +010015668 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015669 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015670 __intel_display_power_is_enabled(dev_priv,
15671 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015672 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015673 continue;
15674
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015675 error->cursor[i].control = I915_READ(CURCNTR(i));
15676 error->cursor[i].position = I915_READ(CURPOS(i));
15677 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015678
15679 error->plane[i].control = I915_READ(DSPCNTR(i));
15680 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015681 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015682 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015683 error->plane[i].pos = I915_READ(DSPPOS(i));
15684 }
Paulo Zanonica291362013-03-06 20:03:14 -030015685 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15686 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015687 if (INTEL_INFO(dev)->gen >= 4) {
15688 error->plane[i].surface = I915_READ(DSPSURF(i));
15689 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15690 }
15691
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015692 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030015693
Sonika Jindal3abfce72014-07-21 15:23:43 +053015694 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030015695 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015696 }
15697
15698 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15699 if (HAS_DDI(dev_priv->dev))
15700 error->num_transcoders++; /* Account for eDP. */
15701
15702 for (i = 0; i < error->num_transcoders; i++) {
15703 enum transcoder cpu_transcoder = transcoders[i];
15704
Imre Deakddf9c532013-11-27 22:02:02 +020015705 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015706 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015707 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015708 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015709 continue;
15710
Chris Wilson63b66e52013-08-08 15:12:06 +020015711 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15712
15713 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15714 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15715 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15716 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15717 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15718 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15719 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015720 }
15721
15722 return error;
15723}
15724
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015725#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15726
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015727void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015728intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015729 struct drm_device *dev,
15730 struct intel_display_error_state *error)
15731{
Damien Lespiau055e3932014-08-18 13:49:10 +010015732 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015733 int i;
15734
Chris Wilson63b66e52013-08-08 15:12:06 +020015735 if (!error)
15736 return;
15737
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015738 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020015739 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015740 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015741 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015742 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015743 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015744 err_printf(m, " Power: %s\n",
15745 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015746 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030015747 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015748
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015749 err_printf(m, "Plane [%d]:\n", i);
15750 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15751 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015752 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015753 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15754 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015755 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030015756 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015757 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015758 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015759 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15760 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015761 }
15762
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015763 err_printf(m, "Cursor [%d]:\n", i);
15764 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15765 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15766 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015767 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015768
15769 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010015770 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015771 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015772 err_printf(m, " Power: %s\n",
15773 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020015774 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15775 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15776 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15777 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15778 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15779 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15780 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15781 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015782}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015783
15784void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15785{
15786 struct intel_crtc *crtc;
15787
15788 for_each_intel_crtc(dev, crtc) {
15789 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015790
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015791 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015792
15793 work = crtc->unpin_work;
15794
15795 if (work && work->event &&
15796 work->event->base.file_priv == file) {
15797 kfree(work->event);
15798 work->event = NULL;
15799 }
15800
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015801 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015802 }
15803}