Frank Barchard | 1a95305 | 2020-11-16 18:44:58 -0800 | [diff] [blame] | 1 | # Copyright 2020 Google LLC |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 2 | # |
| 3 | # This source code is licensed under the BSD-style license found in the |
| 4 | # LICENSE file in the root directory of this source tree. |
| 5 | # |
| 6 | # Description: |
| 7 | # XNNPACK - optimized floating-point neural network operators library |
| 8 | |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 9 | load(":build_defs.bzl", "xnnpack_aggregate_library", "xnnpack_benchmark", "xnnpack_binary", "xnnpack_cc_library", "xnnpack_gcc_std_copts", "xnnpack_min_size_copts", "xnnpack_msvc_std_copts", "xnnpack_optional_armcl_copts", "xnnpack_optional_armcl_deps", "xnnpack_optional_dnnl_copts", "xnnpack_optional_dnnl_deps", "xnnpack_optional_gemmlowp_copts", "xnnpack_optional_gemmlowp_deps", "xnnpack_optional_ruy_copts", "xnnpack_optional_ruy_deps", "xnnpack_optional_tflite_copts", "xnnpack_optional_tflite_deps", "xnnpack_std_cxxopts", "xnnpack_unit_test", "xnnpack_visibility") |
Marat Dukhan | 69c3f2c | 2019-11-06 12:30:01 -0800 | [diff] [blame] | 10 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11 | licenses(["notice"]) |
| 12 | |
| 13 | exports_files(["LICENSE"]) |
| 14 | |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 15 | OPERATOR_BENCHMARK_DEPS = [ |
| 16 | ":XNNPACK", |
| 17 | ":bench_utils", |
| 18 | "@cpuinfo", |
Frank Barchard | 0c84973 | 2020-06-12 13:31:32 -0700 | [diff] [blame] | 19 | "@FP16", |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 20 | "@pthreadpool", |
| 21 | ] |
| 22 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 23 | MICROKERNEL_BENCHMARK_DEPS = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 24 | ":bench_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 25 | ":bench_utils", |
Frank Barchard | 7e95597 | 2019-10-11 10:34:25 -0700 | [diff] [blame] | 26 | ":enable_assembly", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 27 | "@cpuinfo", |
| 28 | "@FP16", |
| 29 | "@pthreadpool", |
| 30 | ] |
| 31 | |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 32 | ACCURACY_EVAL_DEPS = [ |
| 33 | ":XNNPACK", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 34 | ":bench_microkernels", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 35 | "@FP16", |
| 36 | "@pthreadpool", |
| 37 | ] |
| 38 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 39 | MICROKERNEL_TEST_DEPS = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 40 | ":test_microkernels", |
Frank Barchard | 7e95597 | 2019-10-11 10:34:25 -0700 | [diff] [blame] | 41 | ":enable_assembly", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 42 | "@cpuinfo", |
| 43 | "@FP16", |
| 44 | "@pthreadpool", |
| 45 | ] |
| 46 | |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 47 | OPERATOR_TEST_DEPS = [ |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 48 | ":XNNPACK_test_mode", |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 49 | "@pthreadpool", |
| 50 | "@FP16", |
| 51 | ] |
| 52 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 53 | OPERATOR_SRCS = [ |
Marat Dukhan | e826543 | 2020-04-28 18:42:59 -0700 | [diff] [blame] | 54 | "src/operators/argmax-pooling-nhwc.c", |
| 55 | "src/operators/average-pooling-nhwc.c", |
| 56 | "src/operators/binary-elementwise-nd.c", |
Marat Dukhan | e826543 | 2020-04-28 18:42:59 -0700 | [diff] [blame] | 57 | "src/operators/channel-shuffle-nc.c", |
Marat Dukhan | 065b11e | 2020-05-22 09:49:41 -0700 | [diff] [blame] | 58 | "src/operators/constant-pad-nd.c", |
Marat Dukhan | e826543 | 2020-04-28 18:42:59 -0700 | [diff] [blame] | 59 | "src/operators/convolution-nchw.c", |
| 60 | "src/operators/convolution-nhwc.c", |
| 61 | "src/operators/deconvolution-nhwc.c", |
Marat Dukhan | 13b68f2 | 2020-11-12 11:55:19 -0800 | [diff] [blame] | 62 | "src/operators/depth-to-space-nchw2nhwc.c", |
Marat Dukhan | 0e52117 | 2020-11-25 13:10:04 -0800 | [diff] [blame] | 63 | "src/operators/depth-to-space-nhwc.c", |
Marat Dukhan | e826543 | 2020-04-28 18:42:59 -0700 | [diff] [blame] | 64 | "src/operators/fully-connected-nc.c", |
| 65 | "src/operators/global-average-pooling-ncw.c", |
| 66 | "src/operators/global-average-pooling-nwc.c", |
Marat Dukhan | e826543 | 2020-04-28 18:42:59 -0700 | [diff] [blame] | 67 | "src/operators/leaky-relu-nc.c", |
| 68 | "src/operators/max-pooling-nhwc.c", |
| 69 | "src/operators/prelu-nc.c", |
Artsiom Ablavatski | 9791810 | 2020-10-27 15:52:59 -0700 | [diff] [blame] | 70 | "src/operators/resize-bilinear-nchw.c", |
Marat Dukhan | e826543 | 2020-04-28 18:42:59 -0700 | [diff] [blame] | 71 | "src/operators/resize-bilinear-nhwc.c", |
| 72 | "src/operators/sigmoid-nc.c", |
| 73 | "src/operators/softmax-nc.c", |
Marat Dukhan | c3065f5 | 2020-06-04 13:33:32 -0700 | [diff] [blame] | 74 | "src/operators/unary-elementwise-nc.c", |
Marat Dukhan | e826543 | 2020-04-28 18:42:59 -0700 | [diff] [blame] | 75 | "src/operators/unpooling-nhwc.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 76 | ] |
| 77 | |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 78 | SUBGRAPH_SRCS = [ |
Marat Dukhan | 5fab409 | 2020-06-10 01:28:28 -0700 | [diff] [blame] | 79 | "src/subgraph/abs.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 80 | "src/subgraph/add2.c", |
| 81 | "src/subgraph/argmax-pooling-2d.c", |
| 82 | "src/subgraph/average-pooling-2d.c", |
Marat Dukhan | 5fab409 | 2020-06-10 01:28:28 -0700 | [diff] [blame] | 83 | "src/subgraph/bankers-rounding.c", |
| 84 | "src/subgraph/ceiling.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 85 | "src/subgraph/clamp.c", |
| 86 | "src/subgraph/convolution-2d.c", |
| 87 | "src/subgraph/deconvolution-2d.c", |
Artsiom Ablavatski | bbe8506 | 2020-11-05 14:07:37 -0800 | [diff] [blame] | 88 | "src/subgraph/depth-to-space.c", |
Frank Barchard | 9cef5ea | 2020-11-18 14:52:08 -0800 | [diff] [blame] | 89 | "src/subgraph/depthwise-convolution-2d.c", |
Marat Dukhan | 9d3a459 | 2020-06-05 16:52:42 -0700 | [diff] [blame] | 90 | "src/subgraph/divide.c", |
Marat Dukhan | a160020 | 2020-12-01 22:17:16 -0800 | [diff] [blame] | 91 | "src/subgraph/elu.c", |
Marat Dukhan | 5fab409 | 2020-06-10 01:28:28 -0700 | [diff] [blame] | 92 | "src/subgraph/floor.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 93 | "src/subgraph/fully-connected.c", |
Marat Dukhan | a059b7d | 2020-06-11 11:41:27 -0700 | [diff] [blame] | 94 | "src/subgraph/global-average-pooling-2d.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 95 | "src/subgraph/hardswish.c", |
Marat Dukhan | 5bbebac | 2020-06-10 19:42:15 -0700 | [diff] [blame] | 96 | "src/subgraph/leaky-relu.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 97 | "src/subgraph/max-pooling-2d.c", |
Marat Dukhan | 9d3a459 | 2020-06-05 16:52:42 -0700 | [diff] [blame] | 98 | "src/subgraph/maximum2.c", |
| 99 | "src/subgraph/minimum2.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 100 | "src/subgraph/multiply2.c", |
Marat Dukhan | 5fab409 | 2020-06-10 01:28:28 -0700 | [diff] [blame] | 101 | "src/subgraph/negate.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 102 | "src/subgraph/prelu.c", |
| 103 | "src/subgraph/sigmoid.c", |
| 104 | "src/subgraph/softmax.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 105 | "src/subgraph/square-root.c", |
| 106 | "src/subgraph/square.c", |
| 107 | "src/subgraph/squared-difference.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 108 | "src/subgraph/static-constant-pad.c", |
Marat Dukhan | d27202d | 2020-07-09 23:43:40 -0700 | [diff] [blame] | 109 | "src/subgraph/static-reshape.c", |
Marat Dukhan | aff24e2 | 2020-07-23 01:43:58 -0700 | [diff] [blame] | 110 | "src/subgraph/static-resize-bilinear-2d.c", |
Marat Dukhan | 9d3a459 | 2020-06-05 16:52:42 -0700 | [diff] [blame] | 111 | "src/subgraph/subtract.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 112 | "src/subgraph/unpooling-2d.c", |
| 113 | ] |
| 114 | |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 115 | TABLE_SRCS = [ |
| 116 | "src/tables/exp2-k-over-64.c", |
| 117 | "src/tables/exp2-k-over-2048.c", |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 118 | "src/tables/exp2minus-k-over-4.c", |
| 119 | "src/tables/exp2minus-k-over-8.c", |
Marat Dukhan | c60742b | 2020-11-23 12:33:27 -0800 | [diff] [blame] | 120 | "src/tables/exp2minus-k-over-16.c", |
Marat Dukhan | 1f256fc | 2020-09-24 21:27:14 -0700 | [diff] [blame] | 121 | "src/tables/exp2minus-k-over-64.c", |
| 122 | "src/tables/exp2minus-k-over-2048.c", |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 123 | ] |
| 124 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 125 | PROD_SCALAR_MICROKERNEL_SRCS = [ |
| 126 | "src/f32-argmaxpool/4x-scalar-c1.c", |
| 127 | "src/f32-argmaxpool/9p8x-scalar-c1.c", |
| 128 | "src/f32-argmaxpool/9x-scalar-c1.c", |
| 129 | "src/f32-avgpool/9p8x-minmax-scalar-c1.c", |
| 130 | "src/f32-avgpool/9x-minmax-scalar-c1.c", |
| 131 | "src/f32-conv-hwc/3x3s2p0p1c3x4-scalar-1x1.c", |
| 132 | "src/f32-conv-hwc/3x3s2p1c3x4-scalar-1x1.c", |
| 133 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-scalar-1x1.c", |
| 134 | "src/f32-dwconv/gen/up1x4-minmax-scalar-acc2.c", |
| 135 | "src/f32-dwconv/gen/up1x4-scalar-acc2.c", |
| 136 | "src/f32-dwconv/gen/up1x9-minmax-scalar-acc2.c", |
| 137 | "src/f32-dwconv/gen/up1x9-scalar-acc2.c", |
| 138 | "src/f32-dwconv/gen/up1x25-minmax-scalar-acc2.c", |
| 139 | "src/f32-dwconv/gen/up1x25-scalar-acc2.c", |
| 140 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-2x1-acc2.c", |
| 141 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-4x1.c", |
| 142 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-1x1-acc2.c", |
| 143 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-2x1-acc2.c", |
| 144 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-1x1-acc5.c", |
| 145 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-2x1-acc2.c", |
| 146 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-1x1-acc5.c", |
| 147 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-2x1-acc2.c", |
| 148 | "src/f32-gavgpool-cw/scalar-x1.c", |
| 149 | "src/f32-gavgpool/7p7x-minmax-scalar-c1.c", |
| 150 | "src/f32-gavgpool/7x-minmax-scalar-c1.c", |
| 151 | "src/f32-gemm/gen/1x4-minmax-scalar.c", |
| 152 | "src/f32-gemm/gen/1x4-relu-scalar.c", |
| 153 | "src/f32-gemm/gen/1x4-scalar.c", |
| 154 | "src/f32-gemm/gen/2x4-minmax-scalar.c", |
| 155 | "src/f32-gemm/gen/2x4-relu-scalar.c", |
| 156 | "src/f32-gemm/gen/2x4-scalar.c", |
| 157 | "src/f32-gemm/gen/4x2-minmax-scalar.c", |
| 158 | "src/f32-gemm/gen/4x2-relu-scalar.c", |
| 159 | "src/f32-gemm/gen/4x2-scalar.c", |
| 160 | "src/f32-gemm/gen/4x4-minmax-scalar.c", |
| 161 | "src/f32-gemm/gen/4x4-relu-scalar.c", |
| 162 | "src/f32-gemm/gen/4x4-scalar.c", |
| 163 | "src/f32-ibilinear-chw/gen/scalar-p4.c", |
| 164 | "src/f32-ibilinear/gen/scalar-c2.c", |
| 165 | "src/f32-igemm/gen/1x4-minmax-scalar.c", |
| 166 | "src/f32-igemm/gen/1x4-relu-scalar.c", |
| 167 | "src/f32-igemm/gen/1x4-scalar.c", |
| 168 | "src/f32-igemm/gen/2x4-minmax-scalar.c", |
| 169 | "src/f32-igemm/gen/2x4-relu-scalar.c", |
| 170 | "src/f32-igemm/gen/2x4-scalar.c", |
| 171 | "src/f32-igemm/gen/4x2-minmax-scalar.c", |
| 172 | "src/f32-igemm/gen/4x2-relu-scalar.c", |
| 173 | "src/f32-igemm/gen/4x2-scalar.c", |
| 174 | "src/f32-igemm/gen/4x4-minmax-scalar.c", |
| 175 | "src/f32-igemm/gen/4x4-relu-scalar.c", |
| 176 | "src/f32-igemm/gen/4x4-scalar.c", |
| 177 | "src/f32-maxpool/9p8x-minmax-scalar-c1.c", |
| 178 | "src/f32-pavgpool/9p8x-minmax-scalar-c1.c", |
| 179 | "src/f32-pavgpool/9x-minmax-scalar-c1.c", |
| 180 | "src/f32-prelu/gen/scalar-2x4.c", |
| 181 | "src/f32-raddstoreexpminusmax/gen/scalar-p5-x4-acc2.c", |
| 182 | "src/f32-rmax/scalar.c", |
| 183 | "src/f32-spmm/gen/8x1-minmax-scalar.c", |
| 184 | "src/f32-spmm/gen/8x2-minmax-scalar.c", |
| 185 | "src/f32-spmm/gen/8x4-minmax-scalar.c", |
| 186 | "src/f32-vbinary/gen/vadd-minmax-scalar-x8.c", |
| 187 | "src/f32-vbinary/gen/vaddc-minmax-scalar-x8.c", |
| 188 | "src/f32-vbinary/gen/vdiv-minmax-scalar-x2.c", |
| 189 | "src/f32-vbinary/gen/vdiv-minmax-scalar-x8.c", |
| 190 | "src/f32-vbinary/gen/vdivc-minmax-scalar-x2.c", |
| 191 | "src/f32-vbinary/gen/vdivc-minmax-scalar-x8.c", |
| 192 | "src/f32-vbinary/gen/vmax-scalar-x8.c", |
| 193 | "src/f32-vbinary/gen/vmaxc-scalar-x8.c", |
| 194 | "src/f32-vbinary/gen/vmin-scalar-x8.c", |
| 195 | "src/f32-vbinary/gen/vminc-scalar-x8.c", |
| 196 | "src/f32-vbinary/gen/vmul-minmax-scalar-x8.c", |
| 197 | "src/f32-vbinary/gen/vmulc-minmax-scalar-x8.c", |
| 198 | "src/f32-vbinary/gen/vrdivc-minmax-scalar-x2.c", |
| 199 | "src/f32-vbinary/gen/vrdivc-minmax-scalar-x8.c", |
| 200 | "src/f32-vbinary/gen/vrsubc-minmax-scalar-x8.c", |
| 201 | "src/f32-vbinary/gen/vsqrdiff-scalar-x8.c", |
| 202 | "src/f32-vbinary/gen/vsqrdiffc-scalar-x8.c", |
| 203 | "src/f32-vbinary/gen/vsub-minmax-scalar-x8.c", |
| 204 | "src/f32-vbinary/gen/vsubc-minmax-scalar-x8.c", |
| 205 | "src/f32-vclamp/gen/vclamp-scalar-x4.c", |
| 206 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x2.c", |
| 207 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x4.c", |
| 208 | "src/f32-vhswish/gen/vhswish-scalar-x4.c", |
| 209 | "src/f32-vlrelu/gen/vlrelu-scalar-x4.c", |
| 210 | "src/f32-vmulcaddc/gen/c1-minmax-scalar-2x.c", |
| 211 | "src/f32-vrelu/gen/vrelu-scalar-x8.c", |
| 212 | "src/f32-vrnd/gen/vrndd-scalar-libm-x1.c", |
| 213 | "src/f32-vrnd/gen/vrndd-scalar-libm-x4.c", |
| 214 | "src/f32-vrnd/gen/vrndne-scalar-libm-x1.c", |
| 215 | "src/f32-vrnd/gen/vrndne-scalar-libm-x4.c", |
| 216 | "src/f32-vrnd/gen/vrndu-scalar-libm-x1.c", |
| 217 | "src/f32-vrnd/gen/vrndu-scalar-libm-x4.c", |
| 218 | "src/f32-vrnd/gen/vrndz-scalar-libm-x1.c", |
| 219 | "src/f32-vrnd/gen/vrndz-scalar-libm-x4.c", |
| 220 | "src/f32-vsigmoid/gen/vsigmoid-scalar-lut64-p2-div-x2.c", |
| 221 | "src/f32-vsqrt/gen/scalar-sqrt-x1.c", |
| 222 | "src/f32-vunary/gen/vabs-scalar-x4.c", |
| 223 | "src/f32-vunary/gen/vneg-scalar-x4.c", |
| 224 | "src/f32-vunary/gen/vsqr-scalar-x4.c", |
| 225 | "src/params-init.c", |
| 226 | "src/qc8-dwconv/gen/up2x9-minmax-fp32-scalar-magic.c", |
| 227 | "src/qc8-dwconv/gen/up2x25-minmax-fp32-scalar-magic.c", |
| 228 | "src/qc8-gemm/gen/1x2-minmax-fp32-scalar-magic.c", |
| 229 | "src/qc8-gemm/gen/1x4-minmax-fp32-scalar-magic.c", |
| 230 | "src/qc8-gemm/gen/2x2-minmax-fp32-scalar-magic.c", |
| 231 | "src/qc8-gemm/gen/4x4-minmax-fp32-scalar-magic.c", |
| 232 | "src/qc8-igemm/gen/1x2-minmax-fp32-scalar-magic.c", |
| 233 | "src/qc8-igemm/gen/1x4-minmax-fp32-scalar-magic.c", |
| 234 | "src/qc8-igemm/gen/2x2-minmax-fp32-scalar-magic.c", |
| 235 | "src/qc8-igemm/gen/4x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | 66a3ca1 | 2021-08-06 18:24:19 -0700 | [diff] [blame] | 236 | "src/qs8-dwconv/gen/up1x9-minmax-fp32-scalar-magic.c", |
| 237 | "src/qs8-dwconv/gen/up1x25-minmax-fp32-scalar-magic.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 238 | "src/qs8-dwconv/gen/up2x9-minmax-fp32-scalar-magic.c", |
| 239 | "src/qs8-dwconv/gen/up2x25-minmax-fp32-scalar-magic.c", |
| 240 | "src/qs8-gavgpool/gen/7p7x-minmax-scalar-c1.c", |
| 241 | "src/qs8-gavgpool/gen/7p7x-minmax-scalar-c4.c", |
| 242 | "src/qs8-gavgpool/gen/7x-minmax-scalar-c1.c", |
| 243 | "src/qs8-gavgpool/gen/7x-minmax-scalar-c4.c", |
| 244 | "src/qs8-gemm/gen/1x2-minmax-fp32-scalar-magic.c", |
| 245 | "src/qs8-gemm/gen/1x4-minmax-fp32-scalar-magic.c", |
| 246 | "src/qs8-gemm/gen/1x4-minmax-rndnu-scalar.c", |
| 247 | "src/qs8-gemm/gen/2x2-minmax-fp32-scalar-magic.c", |
| 248 | "src/qs8-gemm/gen/3x4-minmax-rndnu-scalar.c", |
| 249 | "src/qs8-gemm/gen/4x4-minmax-fp32-scalar-magic.c", |
| 250 | "src/qs8-igemm/gen/1x2-minmax-fp32-scalar-magic.c", |
| 251 | "src/qs8-igemm/gen/1x4-minmax-fp32-scalar-magic.c", |
| 252 | "src/qs8-igemm/gen/1x4-minmax-rndnu-scalar.c", |
| 253 | "src/qs8-igemm/gen/2x2-minmax-fp32-scalar-magic.c", |
| 254 | "src/qs8-igemm/gen/3x4-minmax-rndnu-scalar.c", |
| 255 | "src/qs8-igemm/gen/4x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | 66a3ca1 | 2021-08-06 18:24:19 -0700 | [diff] [blame] | 256 | "src/qs8-vadd/gen/minmax-scalar-x1.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 257 | "src/qs8-vadd/gen/minmax-scalar-x4.c", |
Marat Dukhan | 66a3ca1 | 2021-08-06 18:24:19 -0700 | [diff] [blame] | 258 | "src/qs8-vaddc/gen/minmax-scalar-x1.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 259 | "src/qs8-vaddc/gen/minmax-scalar-x4.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 260 | "src/qs8-vmul/gen/minmax-fp32-scalar-x4.c", |
| 261 | "src/qs8-vmulc/gen/minmax-fp32-scalar-x4.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 262 | "src/qu8-avgpool/9p8x-minmax-scalar-c1.c", |
| 263 | "src/qu8-avgpool/9x-minmax-scalar-c1.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 264 | "src/qu8-dwconv/gen/up1x9-minmax-fp32-scalar-magic.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 265 | "src/qu8-dwconv/gen/up1x25-minmax-fp32-scalar-magic.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 266 | "src/qu8-dwconv/gen/up2x9-minmax-fp32-scalar-magic.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 267 | "src/qu8-dwconv/gen/up2x25-minmax-fp32-scalar-magic.c", |
| 268 | "src/qu8-gavgpool/7p7x-minmax-scalar-c1.c", |
| 269 | "src/qu8-gavgpool/7x-minmax-scalar-c1.c", |
| 270 | "src/qu8-gemm/gen/1x2-minmax-fp32-scalar-magic.c", |
| 271 | "src/qu8-gemm/gen/1x4-minmax-fp32-scalar-magic.c", |
| 272 | "src/qu8-gemm/gen/2x2-minmax-fp32-scalar-magic.c", |
| 273 | "src/qu8-gemm/gen/4x4-minmax-fp32-scalar-magic.c", |
| 274 | "src/qu8-igemm/gen/1x2-minmax-fp32-scalar-magic.c", |
| 275 | "src/qu8-igemm/gen/1x4-minmax-fp32-scalar-magic.c", |
| 276 | "src/qu8-igemm/gen/2x2-minmax-fp32-scalar-magic.c", |
| 277 | "src/qu8-igemm/gen/4x4-minmax-fp32-scalar-magic.c", |
| 278 | "src/qu8-vadd/gen/minmax-scalar-x1.c", |
| 279 | "src/qu8-vadd/gen/minmax-scalar-x4.c", |
| 280 | "src/qu8-vaddc/gen/minmax-scalar-x1.c", |
| 281 | "src/qu8-vaddc/gen/minmax-scalar-x4.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 282 | "src/qu8-vmul/gen/minmax-fp32-scalar-x4.c", |
| 283 | "src/qu8-vmulc/gen/minmax-fp32-scalar-x4.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 284 | "src/u8-lut32norm/scalar.c", |
| 285 | "src/u8-maxpool/9p8x-minmax-scalar-c1.c", |
| 286 | "src/u8-rmax/scalar.c", |
| 287 | "src/u8-vclamp/scalar-x4.c", |
| 288 | "src/x8-lut/scalar.c", |
| 289 | "src/x8-zip/x2-scalar.c", |
| 290 | "src/x8-zip/x3-scalar.c", |
| 291 | "src/x8-zip/x4-scalar.c", |
| 292 | "src/x8-zip/xm-scalar.c", |
| 293 | "src/x32-depthtospace2d-chw2hwc/scalar.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 294 | "src/x32-packx/x2-scalar.c", |
| 295 | "src/x32-packx/x3-scalar.c", |
| 296 | "src/x32-packx/x4-scalar.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 297 | "src/x32-unpool/scalar.c", |
| 298 | "src/x32-zip/x2-scalar.c", |
| 299 | "src/x32-zip/x3-scalar.c", |
| 300 | "src/x32-zip/x4-scalar.c", |
| 301 | "src/x32-zip/xm-scalar.c", |
| 302 | "src/xx-copy/memcpy.c", |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 303 | "src/xx-fill/scalar-x16.c", |
Marat Dukhan | 0461f2d | 2021-08-08 12:36:29 -0700 | [diff] [blame^] | 304 | "src/xx-pad/scalar.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 305 | ] |
| 306 | |
| 307 | ALL_SCALAR_MICROKERNEL_SRCS = [ |
Marat Dukhan | 329da64 | 2019-11-19 21:44:39 -0800 | [diff] [blame] | 308 | "src/f32-argmaxpool/4x-scalar-c1.c", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 309 | "src/f32-argmaxpool/9p8x-scalar-c1.c", |
Marat Dukhan | 329da64 | 2019-11-19 21:44:39 -0800 | [diff] [blame] | 310 | "src/f32-argmaxpool/9x-scalar-c1.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 311 | "src/f32-avgpool/9p8x-minmax-scalar-c1.c", |
| 312 | "src/f32-avgpool/9x-minmax-scalar-c1.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 313 | "src/f32-conv-hwc/3x3s2p0p1c3x4-scalar-1x1.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 314 | "src/f32-conv-hwc/3x3s2p1c3x4-scalar-1x1.c", |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 315 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-scalar-1x1.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 316 | "src/f32-dwconv/gen/up1x4-minmax-scalar-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 317 | "src/f32-dwconv/gen/up1x4-minmax-scalar.c", |
| 318 | "src/f32-dwconv/gen/up1x4-scalar-acc2.c", |
| 319 | "src/f32-dwconv/gen/up1x4-scalar.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 320 | "src/f32-dwconv/gen/up1x9-minmax-scalar-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 321 | "src/f32-dwconv/gen/up1x9-minmax-scalar.c", |
| 322 | "src/f32-dwconv/gen/up1x9-scalar-acc2.c", |
| 323 | "src/f32-dwconv/gen/up1x9-scalar.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 324 | "src/f32-dwconv/gen/up1x25-minmax-scalar-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 325 | "src/f32-dwconv/gen/up1x25-minmax-scalar.c", |
| 326 | "src/f32-dwconv/gen/up1x25-scalar-acc2.c", |
| 327 | "src/f32-dwconv/gen/up1x25-scalar.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 328 | "src/f32-dwconv/gen/up2x4-minmax-scalar-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 329 | "src/f32-dwconv/gen/up2x4-minmax-scalar.c", |
| 330 | "src/f32-dwconv/gen/up2x4-scalar-acc2.c", |
| 331 | "src/f32-dwconv/gen/up2x4-scalar.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 332 | "src/f32-dwconv/gen/up2x9-minmax-scalar-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 333 | "src/f32-dwconv/gen/up2x9-minmax-scalar.c", |
| 334 | "src/f32-dwconv/gen/up2x9-scalar-acc2.c", |
| 335 | "src/f32-dwconv/gen/up2x9-scalar.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 336 | "src/f32-dwconv/gen/up2x25-minmax-scalar-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 337 | "src/f32-dwconv/gen/up2x25-minmax-scalar.c", |
| 338 | "src/f32-dwconv/gen/up2x25-scalar-acc2.c", |
| 339 | "src/f32-dwconv/gen/up2x25-scalar.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 340 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-1x1-acc2.c", |
| 341 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-1x1-acc3.c", |
| 342 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-1x1-acc4.c", |
Marat Dukhan | 91249d2 | 2020-10-24 12:02:51 -0700 | [diff] [blame] | 343 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-1x1.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 344 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-2x1-acc2.c", |
Marat Dukhan | 91249d2 | 2020-10-24 12:02:51 -0700 | [diff] [blame] | 345 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-2x1.c", |
| 346 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-3x1.c", |
| 347 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-4x1.c", |
| 348 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-5x1.c", |
| 349 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-6x1.c", |
Marat Dukhan | cf5b3c3 | 2020-10-25 19:21:10 -0700 | [diff] [blame] | 350 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-1x1-acc2.c", |
| 351 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-1x1-acc3.c", |
| 352 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-1x1-acc4.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 353 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-1x1.c", |
Marat Dukhan | cf5b3c3 | 2020-10-25 19:21:10 -0700 | [diff] [blame] | 354 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-2x1-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 355 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-2x1.c", |
| 356 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-3x1.c", |
| 357 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-4x1.c", |
Marat Dukhan | c4efb00 | 2020-10-25 23:14:47 -0700 | [diff] [blame] | 358 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-1x1-acc2.c", |
| 359 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-1x1-acc3.c", |
| 360 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-1x1-acc4.c", |
| 361 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-1x1-acc5.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 362 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-1x1.c", |
Marat Dukhan | c4efb00 | 2020-10-25 23:14:47 -0700 | [diff] [blame] | 363 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-2x1-acc2.c", |
| 364 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-2x1-acc3.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 365 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-2x1.c", |
Marat Dukhan | c4efb00 | 2020-10-25 23:14:47 -0700 | [diff] [blame] | 366 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-3x1-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 367 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-3x1.c", |
Marat Dukhan | 29c0c33 | 2020-10-28 22:11:00 -0700 | [diff] [blame] | 368 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-1x1-acc2.c", |
| 369 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-1x1-acc3.c", |
| 370 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-1x1-acc4.c", |
| 371 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-1x1-acc5.c", |
| 372 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-1x1.c", |
| 373 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-2x1-acc2.c", |
| 374 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-2x1-acc3.c", |
| 375 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-2x1.c", |
| 376 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-3x1-acc2.c", |
| 377 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-3x1.c", |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 378 | "src/f32-gavgpool-cw/scalar-x1.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 379 | "src/f32-gavgpool/7p7x-minmax-scalar-c1.c", |
| 380 | "src/f32-gavgpool/7x-minmax-scalar-c1.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 381 | "src/f32-gemm/gen-inc/1x4inc-minmax-scalar.c", |
| 382 | "src/f32-gemm/gen-inc/2x4inc-minmax-scalar.c", |
| 383 | "src/f32-gemm/gen-inc/4x4inc-minmax-scalar.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 384 | "src/f32-gemm/gen/1x4-minmax-scalar.c", |
| 385 | "src/f32-gemm/gen/1x4-relu-scalar.c", |
| 386 | "src/f32-gemm/gen/1x4-scalar.c", |
| 387 | "src/f32-gemm/gen/2x4-minmax-scalar.c", |
| 388 | "src/f32-gemm/gen/2x4-relu-scalar.c", |
| 389 | "src/f32-gemm/gen/2x4-scalar.c", |
| 390 | "src/f32-gemm/gen/4x2-minmax-scalar.c", |
| 391 | "src/f32-gemm/gen/4x2-relu-scalar.c", |
| 392 | "src/f32-gemm/gen/4x2-scalar.c", |
| 393 | "src/f32-gemm/gen/4x4-minmax-scalar.c", |
| 394 | "src/f32-gemm/gen/4x4-relu-scalar.c", |
| 395 | "src/f32-gemm/gen/4x4-scalar.c", |
XNNPACK Team | 2143267 | 2020-10-19 19:58:48 -0700 | [diff] [blame] | 396 | "src/f32-ibilinear-chw/gen/scalar-p1.c", |
| 397 | "src/f32-ibilinear-chw/gen/scalar-p2.c", |
| 398 | "src/f32-ibilinear-chw/gen/scalar-p4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 399 | "src/f32-ibilinear/gen/scalar-c1.c", |
| 400 | "src/f32-ibilinear/gen/scalar-c2.c", |
| 401 | "src/f32-ibilinear/gen/scalar-c4.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 402 | "src/f32-igemm/gen/1x4-minmax-scalar.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 403 | "src/f32-igemm/gen/1x4-relu-scalar.c", |
| 404 | "src/f32-igemm/gen/1x4-scalar.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 405 | "src/f32-igemm/gen/2x4-minmax-scalar.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 406 | "src/f32-igemm/gen/2x4-relu-scalar.c", |
| 407 | "src/f32-igemm/gen/2x4-scalar.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 408 | "src/f32-igemm/gen/4x2-minmax-scalar.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 409 | "src/f32-igemm/gen/4x2-relu-scalar.c", |
| 410 | "src/f32-igemm/gen/4x2-scalar.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 411 | "src/f32-igemm/gen/4x4-minmax-scalar.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 412 | "src/f32-igemm/gen/4x4-relu-scalar.c", |
| 413 | "src/f32-igemm/gen/4x4-scalar.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 414 | "src/f32-maxpool/9p8x-minmax-scalar-c1.c", |
| 415 | "src/f32-pavgpool/9p8x-minmax-scalar-c1.c", |
| 416 | "src/f32-pavgpool/9x-minmax-scalar-c1.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 417 | "src/f32-ppmm/gen/2x4-minmax-scalar.c", |
| 418 | "src/f32-ppmm/gen/3x3-minmax-scalar.c", |
| 419 | "src/f32-ppmm/gen/4x2-minmax-scalar.c", |
| 420 | "src/f32-ppmm/gen/4x4-minmax-scalar.c", |
Marat Dukhan | 40a672f | 2019-11-25 03:08:22 -0800 | [diff] [blame] | 421 | "src/f32-prelu/gen/scalar-2x1.c", |
| 422 | "src/f32-prelu/gen/scalar-2x4.c", |
Marat Dukhan | f46f675 | 2020-01-21 11:03:49 -0800 | [diff] [blame] | 423 | "src/f32-raddstoreexpminusmax/gen/scalar-lut64-p2-x1.c", |
Marat Dukhan | f46f675 | 2020-01-21 11:03:49 -0800 | [diff] [blame] | 424 | "src/f32-raddstoreexpminusmax/gen/scalar-lut64-p2-x2-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 425 | "src/f32-raddstoreexpminusmax/gen/scalar-lut64-p2-x2.c", |
Marat Dukhan | f46f675 | 2020-01-21 11:03:49 -0800 | [diff] [blame] | 426 | "src/f32-raddstoreexpminusmax/gen/scalar-lut64-p2-x4-acc2.c", |
| 427 | "src/f32-raddstoreexpminusmax/gen/scalar-lut64-p2-x4-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 428 | "src/f32-raddstoreexpminusmax/gen/scalar-lut64-p2-x4.c", |
Marat Dukhan | f46f675 | 2020-01-21 11:03:49 -0800 | [diff] [blame] | 429 | "src/f32-raddstoreexpminusmax/gen/scalar-p5-x1.c", |
Marat Dukhan | f46f675 | 2020-01-21 11:03:49 -0800 | [diff] [blame] | 430 | "src/f32-raddstoreexpminusmax/gen/scalar-p5-x2-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 431 | "src/f32-raddstoreexpminusmax/gen/scalar-p5-x2.c", |
Marat Dukhan | f46f675 | 2020-01-21 11:03:49 -0800 | [diff] [blame] | 432 | "src/f32-raddstoreexpminusmax/gen/scalar-p5-x4-acc2.c", |
| 433 | "src/f32-raddstoreexpminusmax/gen/scalar-p5-x4-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 434 | "src/f32-raddstoreexpminusmax/gen/scalar-p5-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 435 | "src/f32-rmax/scalar.c", |
Marat Dukhan | 355ab43 | 2020-04-09 19:01:52 -0700 | [diff] [blame] | 436 | "src/f32-spmm/gen/1x1-minmax-scalar-pipelined.c", |
| 437 | "src/f32-spmm/gen/1x1-minmax-scalar.c", |
| 438 | "src/f32-spmm/gen/2x1-minmax-scalar-pipelined.c", |
| 439 | "src/f32-spmm/gen/2x1-minmax-scalar.c", |
| 440 | "src/f32-spmm/gen/4x1-minmax-scalar-pipelined.c", |
| 441 | "src/f32-spmm/gen/4x1-minmax-scalar.c", |
| 442 | "src/f32-spmm/gen/8x1-minmax-scalar-pipelined.c", |
| 443 | "src/f32-spmm/gen/8x1-minmax-scalar.c", |
| 444 | "src/f32-spmm/gen/8x2-minmax-scalar.c", |
| 445 | "src/f32-spmm/gen/8x4-minmax-scalar.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 446 | "src/f32-vbinary/gen/vadd-minmax-scalar-x1.c", |
| 447 | "src/f32-vbinary/gen/vadd-minmax-scalar-x2.c", |
| 448 | "src/f32-vbinary/gen/vadd-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 449 | "src/f32-vbinary/gen/vadd-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 450 | "src/f32-vbinary/gen/vadd-relu-scalar-x1.c", |
| 451 | "src/f32-vbinary/gen/vadd-relu-scalar-x2.c", |
| 452 | "src/f32-vbinary/gen/vadd-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 453 | "src/f32-vbinary/gen/vadd-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 454 | "src/f32-vbinary/gen/vadd-scalar-x1.c", |
| 455 | "src/f32-vbinary/gen/vadd-scalar-x2.c", |
| 456 | "src/f32-vbinary/gen/vadd-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 457 | "src/f32-vbinary/gen/vadd-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 458 | "src/f32-vbinary/gen/vaddc-minmax-scalar-x1.c", |
| 459 | "src/f32-vbinary/gen/vaddc-minmax-scalar-x2.c", |
| 460 | "src/f32-vbinary/gen/vaddc-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 461 | "src/f32-vbinary/gen/vaddc-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 462 | "src/f32-vbinary/gen/vaddc-relu-scalar-x1.c", |
| 463 | "src/f32-vbinary/gen/vaddc-relu-scalar-x2.c", |
| 464 | "src/f32-vbinary/gen/vaddc-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 465 | "src/f32-vbinary/gen/vaddc-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 466 | "src/f32-vbinary/gen/vaddc-scalar-x1.c", |
| 467 | "src/f32-vbinary/gen/vaddc-scalar-x2.c", |
| 468 | "src/f32-vbinary/gen/vaddc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 469 | "src/f32-vbinary/gen/vaddc-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 470 | "src/f32-vbinary/gen/vdiv-minmax-scalar-x1.c", |
| 471 | "src/f32-vbinary/gen/vdiv-minmax-scalar-x2.c", |
| 472 | "src/f32-vbinary/gen/vdiv-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 473 | "src/f32-vbinary/gen/vdiv-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 474 | "src/f32-vbinary/gen/vdiv-relu-scalar-x1.c", |
| 475 | "src/f32-vbinary/gen/vdiv-relu-scalar-x2.c", |
| 476 | "src/f32-vbinary/gen/vdiv-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 477 | "src/f32-vbinary/gen/vdiv-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 478 | "src/f32-vbinary/gen/vdiv-scalar-x1.c", |
| 479 | "src/f32-vbinary/gen/vdiv-scalar-x2.c", |
| 480 | "src/f32-vbinary/gen/vdiv-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 481 | "src/f32-vbinary/gen/vdiv-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 482 | "src/f32-vbinary/gen/vdivc-minmax-scalar-x1.c", |
| 483 | "src/f32-vbinary/gen/vdivc-minmax-scalar-x2.c", |
| 484 | "src/f32-vbinary/gen/vdivc-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 485 | "src/f32-vbinary/gen/vdivc-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 486 | "src/f32-vbinary/gen/vdivc-relu-scalar-x1.c", |
| 487 | "src/f32-vbinary/gen/vdivc-relu-scalar-x2.c", |
| 488 | "src/f32-vbinary/gen/vdivc-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 489 | "src/f32-vbinary/gen/vdivc-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 490 | "src/f32-vbinary/gen/vdivc-scalar-x1.c", |
| 491 | "src/f32-vbinary/gen/vdivc-scalar-x2.c", |
| 492 | "src/f32-vbinary/gen/vdivc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 493 | "src/f32-vbinary/gen/vdivc-scalar-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 494 | "src/f32-vbinary/gen/vmax-scalar-x1.c", |
| 495 | "src/f32-vbinary/gen/vmax-scalar-x2.c", |
| 496 | "src/f32-vbinary/gen/vmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 497 | "src/f32-vbinary/gen/vmax-scalar-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 498 | "src/f32-vbinary/gen/vmaxc-scalar-x1.c", |
| 499 | "src/f32-vbinary/gen/vmaxc-scalar-x2.c", |
| 500 | "src/f32-vbinary/gen/vmaxc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 501 | "src/f32-vbinary/gen/vmaxc-scalar-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 502 | "src/f32-vbinary/gen/vmin-scalar-x1.c", |
| 503 | "src/f32-vbinary/gen/vmin-scalar-x2.c", |
| 504 | "src/f32-vbinary/gen/vmin-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 505 | "src/f32-vbinary/gen/vmin-scalar-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 506 | "src/f32-vbinary/gen/vminc-scalar-x1.c", |
| 507 | "src/f32-vbinary/gen/vminc-scalar-x2.c", |
| 508 | "src/f32-vbinary/gen/vminc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 509 | "src/f32-vbinary/gen/vminc-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 510 | "src/f32-vbinary/gen/vmul-minmax-scalar-x1.c", |
| 511 | "src/f32-vbinary/gen/vmul-minmax-scalar-x2.c", |
| 512 | "src/f32-vbinary/gen/vmul-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 513 | "src/f32-vbinary/gen/vmul-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 514 | "src/f32-vbinary/gen/vmul-relu-scalar-x1.c", |
| 515 | "src/f32-vbinary/gen/vmul-relu-scalar-x2.c", |
| 516 | "src/f32-vbinary/gen/vmul-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 517 | "src/f32-vbinary/gen/vmul-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 518 | "src/f32-vbinary/gen/vmul-scalar-x1.c", |
| 519 | "src/f32-vbinary/gen/vmul-scalar-x2.c", |
| 520 | "src/f32-vbinary/gen/vmul-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 521 | "src/f32-vbinary/gen/vmul-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 522 | "src/f32-vbinary/gen/vmulc-minmax-scalar-x1.c", |
| 523 | "src/f32-vbinary/gen/vmulc-minmax-scalar-x2.c", |
| 524 | "src/f32-vbinary/gen/vmulc-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 525 | "src/f32-vbinary/gen/vmulc-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 526 | "src/f32-vbinary/gen/vmulc-relu-scalar-x1.c", |
| 527 | "src/f32-vbinary/gen/vmulc-relu-scalar-x2.c", |
| 528 | "src/f32-vbinary/gen/vmulc-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 529 | "src/f32-vbinary/gen/vmulc-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 530 | "src/f32-vbinary/gen/vmulc-scalar-x1.c", |
| 531 | "src/f32-vbinary/gen/vmulc-scalar-x2.c", |
| 532 | "src/f32-vbinary/gen/vmulc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 533 | "src/f32-vbinary/gen/vmulc-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 534 | "src/f32-vbinary/gen/vrdivc-minmax-scalar-x1.c", |
| 535 | "src/f32-vbinary/gen/vrdivc-minmax-scalar-x2.c", |
| 536 | "src/f32-vbinary/gen/vrdivc-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 537 | "src/f32-vbinary/gen/vrdivc-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 538 | "src/f32-vbinary/gen/vrdivc-relu-scalar-x1.c", |
| 539 | "src/f32-vbinary/gen/vrdivc-relu-scalar-x2.c", |
| 540 | "src/f32-vbinary/gen/vrdivc-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 541 | "src/f32-vbinary/gen/vrdivc-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 542 | "src/f32-vbinary/gen/vrdivc-scalar-x1.c", |
| 543 | "src/f32-vbinary/gen/vrdivc-scalar-x2.c", |
| 544 | "src/f32-vbinary/gen/vrdivc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 545 | "src/f32-vbinary/gen/vrdivc-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 546 | "src/f32-vbinary/gen/vrsubc-minmax-scalar-x1.c", |
| 547 | "src/f32-vbinary/gen/vrsubc-minmax-scalar-x2.c", |
| 548 | "src/f32-vbinary/gen/vrsubc-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 549 | "src/f32-vbinary/gen/vrsubc-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 550 | "src/f32-vbinary/gen/vrsubc-relu-scalar-x1.c", |
| 551 | "src/f32-vbinary/gen/vrsubc-relu-scalar-x2.c", |
| 552 | "src/f32-vbinary/gen/vrsubc-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 553 | "src/f32-vbinary/gen/vrsubc-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 554 | "src/f32-vbinary/gen/vrsubc-scalar-x1.c", |
| 555 | "src/f32-vbinary/gen/vrsubc-scalar-x2.c", |
| 556 | "src/f32-vbinary/gen/vrsubc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 557 | "src/f32-vbinary/gen/vrsubc-scalar-x8.c", |
Marat Dukhan | 13bafb0 | 2020-06-05 00:43:11 -0700 | [diff] [blame] | 558 | "src/f32-vbinary/gen/vsqrdiff-scalar-x1.c", |
| 559 | "src/f32-vbinary/gen/vsqrdiff-scalar-x2.c", |
| 560 | "src/f32-vbinary/gen/vsqrdiff-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 561 | "src/f32-vbinary/gen/vsqrdiff-scalar-x8.c", |
Marat Dukhan | 13bafb0 | 2020-06-05 00:43:11 -0700 | [diff] [blame] | 562 | "src/f32-vbinary/gen/vsqrdiffc-scalar-x1.c", |
| 563 | "src/f32-vbinary/gen/vsqrdiffc-scalar-x2.c", |
| 564 | "src/f32-vbinary/gen/vsqrdiffc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 565 | "src/f32-vbinary/gen/vsqrdiffc-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 566 | "src/f32-vbinary/gen/vsub-minmax-scalar-x1.c", |
| 567 | "src/f32-vbinary/gen/vsub-minmax-scalar-x2.c", |
| 568 | "src/f32-vbinary/gen/vsub-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 569 | "src/f32-vbinary/gen/vsub-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 570 | "src/f32-vbinary/gen/vsub-relu-scalar-x1.c", |
| 571 | "src/f32-vbinary/gen/vsub-relu-scalar-x2.c", |
| 572 | "src/f32-vbinary/gen/vsub-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 573 | "src/f32-vbinary/gen/vsub-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 574 | "src/f32-vbinary/gen/vsub-scalar-x1.c", |
| 575 | "src/f32-vbinary/gen/vsub-scalar-x2.c", |
| 576 | "src/f32-vbinary/gen/vsub-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 577 | "src/f32-vbinary/gen/vsub-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 578 | "src/f32-vbinary/gen/vsubc-minmax-scalar-x1.c", |
| 579 | "src/f32-vbinary/gen/vsubc-minmax-scalar-x2.c", |
| 580 | "src/f32-vbinary/gen/vsubc-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 581 | "src/f32-vbinary/gen/vsubc-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 582 | "src/f32-vbinary/gen/vsubc-relu-scalar-x1.c", |
| 583 | "src/f32-vbinary/gen/vsubc-relu-scalar-x2.c", |
| 584 | "src/f32-vbinary/gen/vsubc-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 585 | "src/f32-vbinary/gen/vsubc-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 586 | "src/f32-vbinary/gen/vsubc-scalar-x1.c", |
| 587 | "src/f32-vbinary/gen/vsubc-scalar-x2.c", |
| 588 | "src/f32-vbinary/gen/vsubc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 589 | "src/f32-vbinary/gen/vsubc-scalar-x8.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 590 | "src/f32-vclamp/gen/vclamp-scalar-x1.c", |
| 591 | "src/f32-vclamp/gen/vclamp-scalar-x2.c", |
| 592 | "src/f32-vclamp/gen/vclamp-scalar-x4.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 593 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x1.c", |
| 594 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x2.c", |
| 595 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x3.c", |
| 596 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x4.c", |
| 597 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x5.c", |
| 598 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x6.c", |
| 599 | "src/f32-velu/gen/velu-scalar-rr2-p6-x1.c", |
| 600 | "src/f32-velu/gen/velu-scalar-rr2-p6-x2.c", |
| 601 | "src/f32-velu/gen/velu-scalar-rr2-p6-x3.c", |
| 602 | "src/f32-velu/gen/velu-scalar-rr2-p6-x4.c", |
| 603 | "src/f32-velu/gen/velu-scalar-rr2-p6-x5.c", |
| 604 | "src/f32-velu/gen/velu-scalar-rr2-p6-x6.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 605 | "src/f32-vhswish/gen/vhswish-scalar-x1.c", |
| 606 | "src/f32-vhswish/gen/vhswish-scalar-x2.c", |
| 607 | "src/f32-vhswish/gen/vhswish-scalar-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 608 | "src/f32-vlrelu/gen/vlrelu-scalar-x1.c", |
| 609 | "src/f32-vlrelu/gen/vlrelu-scalar-x2.c", |
| 610 | "src/f32-vlrelu/gen/vlrelu-scalar-x4.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 611 | "src/f32-vmulcaddc/gen/c1-minmax-scalar-2x.c", |
| 612 | "src/f32-vmulcaddc/gen/c2-minmax-scalar-2x.c", |
| 613 | "src/f32-vmulcaddc/gen/c4-minmax-scalar-2x.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 614 | "src/f32-vrelu/gen/vrelu-scalar-x1.c", |
| 615 | "src/f32-vrelu/gen/vrelu-scalar-x2.c", |
| 616 | "src/f32-vrelu/gen/vrelu-scalar-x4.c", |
| 617 | "src/f32-vrelu/gen/vrelu-scalar-x8.c", |
Marat Dukhan | eecf8fd | 2020-06-09 08:59:37 -0700 | [diff] [blame] | 618 | "src/f32-vrnd/gen/vrndd-scalar-libm-x1.c", |
| 619 | "src/f32-vrnd/gen/vrndd-scalar-libm-x2.c", |
| 620 | "src/f32-vrnd/gen/vrndd-scalar-libm-x4.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 621 | "src/f32-vrnd/gen/vrndne-scalar-libm-x1.c", |
| 622 | "src/f32-vrnd/gen/vrndne-scalar-libm-x2.c", |
| 623 | "src/f32-vrnd/gen/vrndne-scalar-libm-x4.c", |
| 624 | "src/f32-vrnd/gen/vrndu-scalar-libm-x1.c", |
| 625 | "src/f32-vrnd/gen/vrndu-scalar-libm-x2.c", |
| 626 | "src/f32-vrnd/gen/vrndu-scalar-libm-x4.c", |
| 627 | "src/f32-vrnd/gen/vrndz-scalar-libm-x1.c", |
| 628 | "src/f32-vrnd/gen/vrndz-scalar-libm-x2.c", |
| 629 | "src/f32-vrnd/gen/vrndz-scalar-libm-x4.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 630 | "src/f32-vsigmoid/gen/vsigmoid-scalar-lut64-p2-div-x1.c", |
| 631 | "src/f32-vsigmoid/gen/vsigmoid-scalar-lut64-p2-div-x2.c", |
| 632 | "src/f32-vsigmoid/gen/vsigmoid-scalar-lut64-p2-div-x4.c", |
| 633 | "src/f32-vsigmoid/gen/vsigmoid-scalar-lut2048-p1-div-x1.c", |
| 634 | "src/f32-vsigmoid/gen/vsigmoid-scalar-lut2048-p1-div-x2.c", |
| 635 | "src/f32-vsigmoid/gen/vsigmoid-scalar-lut2048-p1-div-x4.c", |
| 636 | "src/f32-vsigmoid/gen/vsigmoid-scalar-p5-div-x1.c", |
| 637 | "src/f32-vsigmoid/gen/vsigmoid-scalar-p5-div-x2.c", |
| 638 | "src/f32-vsigmoid/gen/vsigmoid-scalar-p5-div-x4.c", |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 639 | "src/f32-vsqrt/gen/scalar-sqrt-x1.c", |
| 640 | "src/f32-vsqrt/gen/scalar-sqrt-x2.c", |
| 641 | "src/f32-vsqrt/gen/scalar-sqrt-x4.c", |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 642 | "src/f32-vunary/gen/vabs-scalar-x1.c", |
| 643 | "src/f32-vunary/gen/vabs-scalar-x2.c", |
| 644 | "src/f32-vunary/gen/vabs-scalar-x4.c", |
| 645 | "src/f32-vunary/gen/vneg-scalar-x1.c", |
| 646 | "src/f32-vunary/gen/vneg-scalar-x2.c", |
| 647 | "src/f32-vunary/gen/vneg-scalar-x4.c", |
| 648 | "src/f32-vunary/gen/vsqr-scalar-x1.c", |
| 649 | "src/f32-vunary/gen/vsqr-scalar-x2.c", |
| 650 | "src/f32-vunary/gen/vsqr-scalar-x4.c", |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 651 | "src/math/expm1minus-scalar-rr2-lut4-p4.c", |
| 652 | "src/math/expm1minus-scalar-rr2-lut8-p3.c", |
| 653 | "src/math/expm1minus-scalar-rr2-lut8-p4.c", |
Marat Dukhan | c60742b | 2020-11-23 12:33:27 -0800 | [diff] [blame] | 654 | "src/math/expm1minus-scalar-rr2-lut16-p3.c", |
| 655 | "src/math/expm1minus-scalar-rr2-lut16-p4.c", |
| 656 | "src/math/expm1minus-scalar-rr2-p5.c", |
| 657 | "src/math/expm1minus-scalar-rr2-p6.c", |
Frank Barchard | 2213606 | 2020-11-24 18:44:46 -0800 | [diff] [blame] | 658 | "src/math/expminus-scalar-rr2-lut64-p2.c", |
| 659 | "src/math/expminus-scalar-rr2-lut2048-p1.c", |
| 660 | "src/math/expminus-scalar-rr2-p5.c", |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 661 | "src/math/roundd-scalar-addsub.c", |
| 662 | "src/math/roundd-scalar-cvt.c", |
Marat Dukhan | ffbf96a | 2020-05-14 02:59:08 -0700 | [diff] [blame] | 663 | "src/math/roundd-scalar-floor.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 664 | "src/math/roundne-scalar-addsub.c", |
| 665 | "src/math/roundne-scalar-nearbyint.c", |
| 666 | "src/math/roundne-scalar-rint.c", |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 667 | "src/math/roundu-scalar-addsub.c", |
Marat Dukhan | ffbf96a | 2020-05-14 02:59:08 -0700 | [diff] [blame] | 668 | "src/math/roundu-scalar-ceil.c", |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 669 | "src/math/roundu-scalar-cvt.c", |
Marat Dukhan | 2dbb944 | 2020-05-12 20:43:43 -0700 | [diff] [blame] | 670 | "src/math/roundz-scalar-addsub.c", |
| 671 | "src/math/roundz-scalar-cvt.c", |
Marat Dukhan | ffbf96a | 2020-05-14 02:59:08 -0700 | [diff] [blame] | 672 | "src/math/roundz-scalar-trunc.c", |
Marat Dukhan | f8475d6 | 2020-09-17 15:01:43 -0700 | [diff] [blame] | 673 | "src/math/sigmoid-scalar-rr2-lut64-p2-div.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 674 | "src/math/sigmoid-scalar-rr2-lut2048-p1-div.c", |
Marat Dukhan | f8475d6 | 2020-09-17 15:01:43 -0700 | [diff] [blame] | 675 | "src/math/sigmoid-scalar-rr2-p5-div.c", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 676 | "src/params-init.c", |
Marat Dukhan | 5754706 | 2021-06-30 16:53:29 -0700 | [diff] [blame] | 677 | "src/qc8-dwconv/gen/up1x9-minmax-fp32-scalar-lrint.c", |
| 678 | "src/qc8-dwconv/gen/up1x9-minmax-fp32-scalar-magic.c", |
| 679 | "src/qc8-dwconv/gen/up1x25-minmax-fp32-scalar-lrint.c", |
| 680 | "src/qc8-dwconv/gen/up1x25-minmax-fp32-scalar-magic.c", |
| 681 | "src/qc8-dwconv/gen/up2x9-minmax-fp32-scalar-lrint.c", |
| 682 | "src/qc8-dwconv/gen/up2x9-minmax-fp32-scalar-magic.c", |
| 683 | "src/qc8-dwconv/gen/up2x25-minmax-fp32-scalar-lrint.c", |
| 684 | "src/qc8-dwconv/gen/up2x25-minmax-fp32-scalar-magic.c", |
| 685 | "src/qc8-dwconv/gen/up4x9-minmax-fp32-scalar-lrint.c", |
| 686 | "src/qc8-dwconv/gen/up4x9-minmax-fp32-scalar-magic.c", |
| 687 | "src/qc8-dwconv/gen/up4x25-minmax-fp32-scalar-lrint.c", |
| 688 | "src/qc8-dwconv/gen/up4x25-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d602154 | 2021-06-30 09:04:20 -0700 | [diff] [blame] | 689 | "src/qc8-gemm/gen/1x2-minmax-fp32-scalar-lrint.c", |
| 690 | "src/qc8-gemm/gen/1x2-minmax-fp32-scalar-magic.c", |
| 691 | "src/qc8-gemm/gen/1x4-minmax-fp32-scalar-lrint.c", |
| 692 | "src/qc8-gemm/gen/1x4-minmax-fp32-scalar-magic.c", |
| 693 | "src/qc8-gemm/gen/2x2-minmax-fp32-scalar-lrint.c", |
| 694 | "src/qc8-gemm/gen/2x2-minmax-fp32-scalar-magic.c", |
| 695 | "src/qc8-gemm/gen/2x4-minmax-fp32-scalar-lrint.c", |
| 696 | "src/qc8-gemm/gen/2x4-minmax-fp32-scalar-magic.c", |
| 697 | "src/qc8-gemm/gen/3x2-minmax-fp32-scalar-lrint.c", |
| 698 | "src/qc8-gemm/gen/3x2-minmax-fp32-scalar-magic.c", |
| 699 | "src/qc8-gemm/gen/3x4-minmax-fp32-scalar-lrint.c", |
| 700 | "src/qc8-gemm/gen/3x4-minmax-fp32-scalar-magic.c", |
| 701 | "src/qc8-gemm/gen/4x2-minmax-fp32-scalar-lrint.c", |
| 702 | "src/qc8-gemm/gen/4x2-minmax-fp32-scalar-magic.c", |
| 703 | "src/qc8-gemm/gen/4x4-minmax-fp32-scalar-lrint.c", |
| 704 | "src/qc8-gemm/gen/4x4-minmax-fp32-scalar-magic.c", |
| 705 | "src/qc8-igemm/gen/1x2-minmax-fp32-scalar-lrint.c", |
| 706 | "src/qc8-igemm/gen/1x2-minmax-fp32-scalar-magic.c", |
| 707 | "src/qc8-igemm/gen/1x4-minmax-fp32-scalar-lrint.c", |
| 708 | "src/qc8-igemm/gen/1x4-minmax-fp32-scalar-magic.c", |
| 709 | "src/qc8-igemm/gen/2x2-minmax-fp32-scalar-lrint.c", |
| 710 | "src/qc8-igemm/gen/2x2-minmax-fp32-scalar-magic.c", |
| 711 | "src/qc8-igemm/gen/2x4-minmax-fp32-scalar-lrint.c", |
| 712 | "src/qc8-igemm/gen/2x4-minmax-fp32-scalar-magic.c", |
| 713 | "src/qc8-igemm/gen/3x2-minmax-fp32-scalar-lrint.c", |
| 714 | "src/qc8-igemm/gen/3x2-minmax-fp32-scalar-magic.c", |
| 715 | "src/qc8-igemm/gen/3x4-minmax-fp32-scalar-lrint.c", |
| 716 | "src/qc8-igemm/gen/3x4-minmax-fp32-scalar-magic.c", |
| 717 | "src/qc8-igemm/gen/4x2-minmax-fp32-scalar-lrint.c", |
| 718 | "src/qc8-igemm/gen/4x2-minmax-fp32-scalar-magic.c", |
| 719 | "src/qc8-igemm/gen/4x4-minmax-fp32-scalar-lrint.c", |
| 720 | "src/qc8-igemm/gen/4x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | 85d772b | 2021-06-30 11:02:42 -0700 | [diff] [blame] | 721 | "src/qs8-dwconv/gen/up1x9-minmax-fp32-scalar-lrint.c", |
| 722 | "src/qs8-dwconv/gen/up1x9-minmax-fp32-scalar-magic.c", |
| 723 | "src/qs8-dwconv/gen/up1x9-minmax-gemmlowp-scalar.c", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 724 | "src/qs8-dwconv/gen/up1x25-minmax-fp32-scalar-lrint.c", |
| 725 | "src/qs8-dwconv/gen/up1x25-minmax-fp32-scalar-magic.c", |
| 726 | "src/qs8-dwconv/gen/up1x25-minmax-gemmlowp-scalar.c", |
Marat Dukhan | 85d772b | 2021-06-30 11:02:42 -0700 | [diff] [blame] | 727 | "src/qs8-dwconv/gen/up2x9-minmax-fp32-scalar-lrint.c", |
| 728 | "src/qs8-dwconv/gen/up2x9-minmax-fp32-scalar-magic.c", |
| 729 | "src/qs8-dwconv/gen/up2x9-minmax-gemmlowp-scalar.c", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 730 | "src/qs8-dwconv/gen/up2x25-minmax-fp32-scalar-lrint.c", |
| 731 | "src/qs8-dwconv/gen/up2x25-minmax-fp32-scalar-magic.c", |
| 732 | "src/qs8-dwconv/gen/up2x25-minmax-gemmlowp-scalar.c", |
Marat Dukhan | 85d772b | 2021-06-30 11:02:42 -0700 | [diff] [blame] | 733 | "src/qs8-dwconv/gen/up4x9-minmax-fp32-scalar-lrint.c", |
| 734 | "src/qs8-dwconv/gen/up4x9-minmax-fp32-scalar-magic.c", |
| 735 | "src/qs8-dwconv/gen/up4x9-minmax-gemmlowp-scalar.c", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 736 | "src/qs8-dwconv/gen/up4x25-minmax-fp32-scalar-lrint.c", |
| 737 | "src/qs8-dwconv/gen/up4x25-minmax-fp32-scalar-magic.c", |
| 738 | "src/qs8-dwconv/gen/up4x25-minmax-gemmlowp-scalar.c", |
Marat Dukhan | 047b620 | 2021-05-11 20:32:25 -0700 | [diff] [blame] | 739 | "src/qs8-gavgpool/gen/7p7x-minmax-scalar-c1.c", |
| 740 | "src/qs8-gavgpool/gen/7p7x-minmax-scalar-c2.c", |
| 741 | "src/qs8-gavgpool/gen/7p7x-minmax-scalar-c4.c", |
| 742 | "src/qs8-gavgpool/gen/7x-minmax-scalar-c1.c", |
| 743 | "src/qs8-gavgpool/gen/7x-minmax-scalar-c2.c", |
| 744 | "src/qs8-gavgpool/gen/7x-minmax-scalar-c4.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 745 | "src/qs8-gemm/gen/1x2-minmax-fp32-scalar-lrint.c", |
| 746 | "src/qs8-gemm/gen/1x2-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 747 | "src/qs8-gemm/gen/1x2-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 748 | "src/qs8-gemm/gen/1x2-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 749 | "src/qs8-gemm/gen/1x4-minmax-fp32-scalar-lrint.c", |
| 750 | "src/qs8-gemm/gen/1x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 751 | "src/qs8-gemm/gen/1x4-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 752 | "src/qs8-gemm/gen/1x4-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 753 | "src/qs8-gemm/gen/2x2-minmax-fp32-scalar-lrint.c", |
| 754 | "src/qs8-gemm/gen/2x2-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 755 | "src/qs8-gemm/gen/2x2-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 756 | "src/qs8-gemm/gen/2x2-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 757 | "src/qs8-gemm/gen/2x4-minmax-fp32-scalar-lrint.c", |
| 758 | "src/qs8-gemm/gen/2x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 759 | "src/qs8-gemm/gen/2x4-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 760 | "src/qs8-gemm/gen/2x4-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 761 | "src/qs8-gemm/gen/3x2-minmax-fp32-scalar-lrint.c", |
| 762 | "src/qs8-gemm/gen/3x2-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 763 | "src/qs8-gemm/gen/3x2-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 764 | "src/qs8-gemm/gen/3x2-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 765 | "src/qs8-gemm/gen/3x4-minmax-fp32-scalar-lrint.c", |
| 766 | "src/qs8-gemm/gen/3x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 767 | "src/qs8-gemm/gen/3x4-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 768 | "src/qs8-gemm/gen/3x4-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 769 | "src/qs8-gemm/gen/4x2-minmax-fp32-scalar-lrint.c", |
| 770 | "src/qs8-gemm/gen/4x2-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 771 | "src/qs8-gemm/gen/4x2-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 772 | "src/qs8-gemm/gen/4x2-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 773 | "src/qs8-gemm/gen/4x4-minmax-fp32-scalar-lrint.c", |
| 774 | "src/qs8-gemm/gen/4x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 775 | "src/qs8-gemm/gen/4x4-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 776 | "src/qs8-gemm/gen/4x4-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 777 | "src/qs8-igemm/gen/1x2-minmax-fp32-scalar-lrint.c", |
| 778 | "src/qs8-igemm/gen/1x2-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 779 | "src/qs8-igemm/gen/1x2-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 780 | "src/qs8-igemm/gen/1x2-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 781 | "src/qs8-igemm/gen/1x4-minmax-fp32-scalar-lrint.c", |
| 782 | "src/qs8-igemm/gen/1x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 783 | "src/qs8-igemm/gen/1x4-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 784 | "src/qs8-igemm/gen/1x4-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 785 | "src/qs8-igemm/gen/2x2-minmax-fp32-scalar-lrint.c", |
| 786 | "src/qs8-igemm/gen/2x2-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 787 | "src/qs8-igemm/gen/2x2-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 788 | "src/qs8-igemm/gen/2x2-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 789 | "src/qs8-igemm/gen/2x4-minmax-fp32-scalar-lrint.c", |
| 790 | "src/qs8-igemm/gen/2x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 791 | "src/qs8-igemm/gen/2x4-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 792 | "src/qs8-igemm/gen/2x4-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 793 | "src/qs8-igemm/gen/3x2-minmax-fp32-scalar-lrint.c", |
| 794 | "src/qs8-igemm/gen/3x2-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 795 | "src/qs8-igemm/gen/3x2-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 796 | "src/qs8-igemm/gen/3x2-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 797 | "src/qs8-igemm/gen/3x4-minmax-fp32-scalar-lrint.c", |
| 798 | "src/qs8-igemm/gen/3x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 799 | "src/qs8-igemm/gen/3x4-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 800 | "src/qs8-igemm/gen/3x4-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 801 | "src/qs8-igemm/gen/4x2-minmax-fp32-scalar-lrint.c", |
| 802 | "src/qs8-igemm/gen/4x2-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 803 | "src/qs8-igemm/gen/4x2-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 804 | "src/qs8-igemm/gen/4x2-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 805 | "src/qs8-igemm/gen/4x4-minmax-fp32-scalar-lrint.c", |
| 806 | "src/qs8-igemm/gen/4x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 807 | "src/qs8-igemm/gen/4x4-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 808 | "src/qs8-igemm/gen/4x4-minmax-rndnu-scalar.c", |
Marat Dukhan | 2e23d2b | 2020-07-29 16:01:37 -0700 | [diff] [blame] | 809 | "src/qs8-requantization/fp32-scalar-lrintf.c", |
| 810 | "src/qs8-requantization/fp32-scalar-magic.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 811 | "src/qs8-requantization/gemmlowp-scalar.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 812 | "src/qs8-requantization/rndna-scalar-signed64.c", |
| 813 | "src/qs8-requantization/rndna-scalar-unsigned32.c", |
| 814 | "src/qs8-requantization/rndna-scalar-unsigned64.c", |
Marat Dukhan | 062bee3 | 2021-05-27 20:31:07 -0700 | [diff] [blame] | 815 | "src/qs8-requantization/rndnu-scalar.c", |
Marat Dukhan | d481c28 | 2021-05-11 23:48:31 -0700 | [diff] [blame] | 816 | "src/qs8-vadd/gen/minmax-scalar-x1.c", |
| 817 | "src/qs8-vadd/gen/minmax-scalar-x2.c", |
| 818 | "src/qs8-vadd/gen/minmax-scalar-x4.c", |
| 819 | "src/qs8-vaddc/gen/minmax-scalar-x1.c", |
| 820 | "src/qs8-vaddc/gen/minmax-scalar-x2.c", |
| 821 | "src/qs8-vaddc/gen/minmax-scalar-x4.c", |
Marat Dukhan | 7999341 | 2021-08-02 15:02:57 -0700 | [diff] [blame] | 822 | "src/qs8-vmul/gen/minmax-fp32-scalar-x1.c", |
| 823 | "src/qs8-vmul/gen/minmax-fp32-scalar-x2.c", |
| 824 | "src/qs8-vmul/gen/minmax-fp32-scalar-x4.c", |
| 825 | "src/qs8-vmulc/gen/minmax-fp32-scalar-x1.c", |
| 826 | "src/qs8-vmulc/gen/minmax-fp32-scalar-x2.c", |
| 827 | "src/qs8-vmulc/gen/minmax-fp32-scalar-x4.c", |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 828 | "src/qu8-avgpool/9p8x-minmax-scalar-c1.c", |
| 829 | "src/qu8-avgpool/9x-minmax-scalar-c1.c", |
Marat Dukhan | 1f71428 | 2021-07-15 15:41:32 -0700 | [diff] [blame] | 830 | "src/qu8-dwconv/gen/up1x9-minmax-fp32-scalar-lrint.c", |
| 831 | "src/qu8-dwconv/gen/up1x9-minmax-fp32-scalar-magic.c", |
| 832 | "src/qu8-dwconv/gen/up1x25-minmax-fp32-scalar-lrint.c", |
| 833 | "src/qu8-dwconv/gen/up1x25-minmax-fp32-scalar-magic.c", |
| 834 | "src/qu8-dwconv/gen/up2x9-minmax-fp32-scalar-lrint.c", |
| 835 | "src/qu8-dwconv/gen/up2x9-minmax-fp32-scalar-magic.c", |
| 836 | "src/qu8-dwconv/gen/up2x25-minmax-fp32-scalar-lrint.c", |
| 837 | "src/qu8-dwconv/gen/up2x25-minmax-fp32-scalar-magic.c", |
| 838 | "src/qu8-dwconv/gen/up4x9-minmax-fp32-scalar-lrint.c", |
| 839 | "src/qu8-dwconv/gen/up4x9-minmax-fp32-scalar-magic.c", |
| 840 | "src/qu8-dwconv/gen/up4x25-minmax-fp32-scalar-lrint.c", |
| 841 | "src/qu8-dwconv/gen/up4x25-minmax-fp32-scalar-magic.c", |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 842 | "src/qu8-gavgpool/7p7x-minmax-scalar-c1.c", |
| 843 | "src/qu8-gavgpool/7x-minmax-scalar-c1.c", |
Marat Dukhan | 927d474 | 2021-07-15 13:42:49 -0700 | [diff] [blame] | 844 | "src/qu8-gemm/gen/1x2-minmax-fp32-scalar-lrint.c", |
| 845 | "src/qu8-gemm/gen/1x2-minmax-fp32-scalar-magic.c", |
| 846 | "src/qu8-gemm/gen/1x4-minmax-fp32-scalar-lrint.c", |
| 847 | "src/qu8-gemm/gen/1x4-minmax-fp32-scalar-magic.c", |
| 848 | "src/qu8-gemm/gen/2x2-minmax-fp32-scalar-lrint.c", |
| 849 | "src/qu8-gemm/gen/2x2-minmax-fp32-scalar-magic.c", |
| 850 | "src/qu8-gemm/gen/2x4-minmax-fp32-scalar-lrint.c", |
| 851 | "src/qu8-gemm/gen/2x4-minmax-fp32-scalar-magic.c", |
| 852 | "src/qu8-gemm/gen/3x2-minmax-fp32-scalar-lrint.c", |
| 853 | "src/qu8-gemm/gen/3x2-minmax-fp32-scalar-magic.c", |
| 854 | "src/qu8-gemm/gen/3x4-minmax-fp32-scalar-lrint.c", |
| 855 | "src/qu8-gemm/gen/3x4-minmax-fp32-scalar-magic.c", |
| 856 | "src/qu8-gemm/gen/4x2-minmax-fp32-scalar-lrint.c", |
| 857 | "src/qu8-gemm/gen/4x2-minmax-fp32-scalar-magic.c", |
| 858 | "src/qu8-gemm/gen/4x4-minmax-fp32-scalar-lrint.c", |
| 859 | "src/qu8-gemm/gen/4x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | 927d474 | 2021-07-15 13:42:49 -0700 | [diff] [blame] | 860 | "src/qu8-igemm/gen/1x2-minmax-fp32-scalar-lrint.c", |
| 861 | "src/qu8-igemm/gen/1x2-minmax-fp32-scalar-magic.c", |
| 862 | "src/qu8-igemm/gen/1x4-minmax-fp32-scalar-lrint.c", |
| 863 | "src/qu8-igemm/gen/1x4-minmax-fp32-scalar-magic.c", |
| 864 | "src/qu8-igemm/gen/2x2-minmax-fp32-scalar-lrint.c", |
| 865 | "src/qu8-igemm/gen/2x2-minmax-fp32-scalar-magic.c", |
| 866 | "src/qu8-igemm/gen/2x4-minmax-fp32-scalar-lrint.c", |
| 867 | "src/qu8-igemm/gen/2x4-minmax-fp32-scalar-magic.c", |
| 868 | "src/qu8-igemm/gen/3x2-minmax-fp32-scalar-lrint.c", |
| 869 | "src/qu8-igemm/gen/3x2-minmax-fp32-scalar-magic.c", |
| 870 | "src/qu8-igemm/gen/3x4-minmax-fp32-scalar-lrint.c", |
| 871 | "src/qu8-igemm/gen/3x4-minmax-fp32-scalar-magic.c", |
| 872 | "src/qu8-igemm/gen/4x2-minmax-fp32-scalar-lrint.c", |
| 873 | "src/qu8-igemm/gen/4x2-minmax-fp32-scalar-magic.c", |
| 874 | "src/qu8-igemm/gen/4x4-minmax-fp32-scalar-lrint.c", |
| 875 | "src/qu8-igemm/gen/4x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | 5b69f8b | 2020-07-24 15:26:48 -0700 | [diff] [blame] | 876 | "src/qu8-requantization/fp32-scalar-lrintf.c", |
| 877 | "src/qu8-requantization/fp32-scalar-magic.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 878 | "src/qu8-requantization/gemmlowp-scalar.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 879 | "src/qu8-requantization/rndna-scalar-signed64.c", |
| 880 | "src/qu8-requantization/rndna-scalar-unsigned32.c", |
| 881 | "src/qu8-requantization/rndna-scalar-unsigned64.c", |
Marat Dukhan | 76e78c8 | 2021-07-20 21:11:23 -0700 | [diff] [blame] | 882 | "src/qu8-vadd/gen/minmax-scalar-x1.c", |
| 883 | "src/qu8-vadd/gen/minmax-scalar-x2.c", |
| 884 | "src/qu8-vadd/gen/minmax-scalar-x4.c", |
| 885 | "src/qu8-vaddc/gen/minmax-scalar-x1.c", |
| 886 | "src/qu8-vaddc/gen/minmax-scalar-x2.c", |
| 887 | "src/qu8-vaddc/gen/minmax-scalar-x4.c", |
Marat Dukhan | 7999341 | 2021-08-02 15:02:57 -0700 | [diff] [blame] | 888 | "src/qu8-vmul/gen/minmax-fp32-scalar-x1.c", |
| 889 | "src/qu8-vmul/gen/minmax-fp32-scalar-x2.c", |
| 890 | "src/qu8-vmul/gen/minmax-fp32-scalar-x4.c", |
| 891 | "src/qu8-vmulc/gen/minmax-fp32-scalar-x1.c", |
| 892 | "src/qu8-vmulc/gen/minmax-fp32-scalar-x2.c", |
| 893 | "src/qu8-vmulc/gen/minmax-fp32-scalar-x4.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 894 | "src/u8-lut32norm/scalar.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 895 | "src/u8-maxpool/9p8x-minmax-scalar-c1.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 896 | "src/u8-rmax/scalar.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 897 | "src/u8-vclamp/scalar-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 898 | "src/x8-lut/scalar.c", |
| 899 | "src/x8-zip/x2-scalar.c", |
| 900 | "src/x8-zip/x3-scalar.c", |
| 901 | "src/x8-zip/x4-scalar.c", |
| 902 | "src/x8-zip/xm-scalar.c", |
Marat Dukhan | ad71b9a | 2020-11-20 00:01:51 -0800 | [diff] [blame] | 903 | "src/x32-depthtospace2d-chw2hwc/scalar.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 904 | "src/x32-packx/x2-scalar.c", |
| 905 | "src/x32-packx/x3-scalar.c", |
| 906 | "src/x32-packx/x4-scalar.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 907 | "src/x32-unpool/scalar.c", |
| 908 | "src/x32-zip/x2-scalar.c", |
| 909 | "src/x32-zip/x3-scalar.c", |
| 910 | "src/x32-zip/x4-scalar.c", |
| 911 | "src/x32-zip/xm-scalar.c", |
Marat Dukhan | 048931b | 2020-11-24 20:53:54 -0800 | [diff] [blame] | 912 | "src/xx-copy/memcpy.c", |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 913 | "src/xx-fill/scalar-x16.c", |
Marat Dukhan | 0461f2d | 2021-08-08 12:36:29 -0700 | [diff] [blame^] | 914 | "src/xx-pad/scalar.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 915 | ] |
| 916 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 917 | ALL_WASM_MICROKERNEL_SRCS = [ |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 918 | "src/f32-avgpool/9p8x-minmax-wasm-c1.c", |
| 919 | "src/f32-avgpool/9x-minmax-wasm-c1.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 920 | "src/f32-dwconv/gen/up1x4-minmax-wasm-acc2.c", |
| 921 | "src/f32-dwconv/gen/up1x4-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 922 | "src/f32-dwconv/gen/up1x4-wasm-acc2.c", |
| 923 | "src/f32-dwconv/gen/up1x4-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 924 | "src/f32-dwconv/gen/up1x9-minmax-wasm-acc2.c", |
| 925 | "src/f32-dwconv/gen/up1x9-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 926 | "src/f32-dwconv/gen/up1x9-wasm-acc2.c", |
| 927 | "src/f32-dwconv/gen/up1x9-wasm.c", |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 928 | "src/f32-dwconv/gen/up1x25-minmax-wasm-acc2.c", |
| 929 | "src/f32-dwconv/gen/up1x25-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 930 | "src/f32-dwconv/gen/up1x25-wasm-acc2.c", |
| 931 | "src/f32-dwconv/gen/up1x25-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 932 | "src/f32-dwconv/gen/up2x4-minmax-wasm-acc2.c", |
| 933 | "src/f32-dwconv/gen/up2x4-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 934 | "src/f32-dwconv/gen/up2x4-wasm-acc2.c", |
| 935 | "src/f32-dwconv/gen/up2x4-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 936 | "src/f32-dwconv/gen/up2x9-minmax-wasm-acc2.c", |
| 937 | "src/f32-dwconv/gen/up2x9-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 938 | "src/f32-dwconv/gen/up2x9-wasm-acc2.c", |
| 939 | "src/f32-dwconv/gen/up2x9-wasm.c", |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 940 | "src/f32-dwconv/gen/up2x25-minmax-wasm-acc2.c", |
| 941 | "src/f32-dwconv/gen/up2x25-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 942 | "src/f32-dwconv/gen/up2x25-wasm-acc2.c", |
| 943 | "src/f32-dwconv/gen/up2x25-wasm.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 944 | "src/f32-gavgpool/7p7x-minmax-wasm-c1.c", |
| 945 | "src/f32-gavgpool/7x-minmax-wasm-c1.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 946 | "src/f32-gemm/gen-inc/1x4inc-minmax-wasm.c", |
| 947 | "src/f32-gemm/gen-inc/2x4inc-minmax-wasm.c", |
| 948 | "src/f32-gemm/gen-inc/4x4inc-minmax-wasm.c", |
| 949 | "src/f32-gemm/gen/1x4-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 950 | "src/f32-gemm/gen/1x4-relu-wasm.c", |
| 951 | "src/f32-gemm/gen/1x4-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 952 | "src/f32-gemm/gen/2x4-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 953 | "src/f32-gemm/gen/2x4-relu-wasm.c", |
| 954 | "src/f32-gemm/gen/2x4-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 955 | "src/f32-gemm/gen/4x2-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 956 | "src/f32-gemm/gen/4x2-relu-wasm.c", |
| 957 | "src/f32-gemm/gen/4x2-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 958 | "src/f32-gemm/gen/4x4-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 959 | "src/f32-gemm/gen/4x4-relu-wasm.c", |
| 960 | "src/f32-gemm/gen/4x4-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 961 | "src/f32-igemm/gen/1x4-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 962 | "src/f32-igemm/gen/1x4-relu-wasm.c", |
| 963 | "src/f32-igemm/gen/1x4-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 964 | "src/f32-igemm/gen/2x4-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 965 | "src/f32-igemm/gen/2x4-relu-wasm.c", |
| 966 | "src/f32-igemm/gen/2x4-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 967 | "src/f32-igemm/gen/4x2-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 968 | "src/f32-igemm/gen/4x2-relu-wasm.c", |
| 969 | "src/f32-igemm/gen/4x2-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 970 | "src/f32-igemm/gen/4x4-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 971 | "src/f32-igemm/gen/4x4-relu-wasm.c", |
| 972 | "src/f32-igemm/gen/4x4-wasm.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 973 | "src/f32-maxpool/9p8x-minmax-wasm-c1.c", |
| 974 | "src/f32-pavgpool/9p8x-minmax-wasm-c1.c", |
| 975 | "src/f32-pavgpool/9x-minmax-wasm-c1.c", |
Marat Dukhan | 7c1f808 | 2020-06-25 13:26:20 -0700 | [diff] [blame] | 976 | "src/f32-prelu/gen/wasm-2x1.c", |
| 977 | "src/f32-prelu/gen/wasm-2x4.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 978 | "src/f32-vbinary/gen/vadd-minmax-wasm-x1.c", |
| 979 | "src/f32-vbinary/gen/vadd-minmax-wasm-x2.c", |
| 980 | "src/f32-vbinary/gen/vadd-minmax-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 981 | "src/f32-vbinary/gen/vadd-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 982 | "src/f32-vbinary/gen/vadd-relu-wasm-x1.c", |
| 983 | "src/f32-vbinary/gen/vadd-relu-wasm-x2.c", |
| 984 | "src/f32-vbinary/gen/vadd-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 985 | "src/f32-vbinary/gen/vadd-relu-wasm-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 986 | "src/f32-vbinary/gen/vaddc-minmax-wasm-x1.c", |
| 987 | "src/f32-vbinary/gen/vaddc-minmax-wasm-x2.c", |
| 988 | "src/f32-vbinary/gen/vaddc-minmax-wasm-x4.c", |
| 989 | "src/f32-vbinary/gen/vaddc-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 990 | "src/f32-vbinary/gen/vaddc-relu-wasm-x1.c", |
| 991 | "src/f32-vbinary/gen/vaddc-relu-wasm-x2.c", |
| 992 | "src/f32-vbinary/gen/vaddc-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 993 | "src/f32-vbinary/gen/vaddc-relu-wasm-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 994 | "src/f32-vbinary/gen/vdiv-minmax-wasm-x1.c", |
| 995 | "src/f32-vbinary/gen/vdiv-minmax-wasm-x2.c", |
| 996 | "src/f32-vbinary/gen/vdiv-minmax-wasm-x4.c", |
| 997 | "src/f32-vbinary/gen/vdiv-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 998 | "src/f32-vbinary/gen/vdiv-relu-wasm-x1.c", |
| 999 | "src/f32-vbinary/gen/vdiv-relu-wasm-x2.c", |
| 1000 | "src/f32-vbinary/gen/vdiv-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1001 | "src/f32-vbinary/gen/vdiv-relu-wasm-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1002 | "src/f32-vbinary/gen/vdivc-minmax-wasm-x1.c", |
| 1003 | "src/f32-vbinary/gen/vdivc-minmax-wasm-x2.c", |
| 1004 | "src/f32-vbinary/gen/vdivc-minmax-wasm-x4.c", |
| 1005 | "src/f32-vbinary/gen/vdivc-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1006 | "src/f32-vbinary/gen/vdivc-relu-wasm-x1.c", |
| 1007 | "src/f32-vbinary/gen/vdivc-relu-wasm-x2.c", |
| 1008 | "src/f32-vbinary/gen/vdivc-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1009 | "src/f32-vbinary/gen/vdivc-relu-wasm-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 1010 | "src/f32-vbinary/gen/vmax-wasm-x1.c", |
| 1011 | "src/f32-vbinary/gen/vmax-wasm-x2.c", |
| 1012 | "src/f32-vbinary/gen/vmax-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1013 | "src/f32-vbinary/gen/vmax-wasm-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 1014 | "src/f32-vbinary/gen/vmaxc-wasm-x1.c", |
| 1015 | "src/f32-vbinary/gen/vmaxc-wasm-x2.c", |
| 1016 | "src/f32-vbinary/gen/vmaxc-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1017 | "src/f32-vbinary/gen/vmaxc-wasm-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 1018 | "src/f32-vbinary/gen/vmin-wasm-x1.c", |
| 1019 | "src/f32-vbinary/gen/vmin-wasm-x2.c", |
| 1020 | "src/f32-vbinary/gen/vmin-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1021 | "src/f32-vbinary/gen/vmin-wasm-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 1022 | "src/f32-vbinary/gen/vminc-wasm-x1.c", |
| 1023 | "src/f32-vbinary/gen/vminc-wasm-x2.c", |
| 1024 | "src/f32-vbinary/gen/vminc-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1025 | "src/f32-vbinary/gen/vminc-wasm-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 1026 | "src/f32-vbinary/gen/vmul-minmax-wasm-x1.c", |
| 1027 | "src/f32-vbinary/gen/vmul-minmax-wasm-x2.c", |
| 1028 | "src/f32-vbinary/gen/vmul-minmax-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1029 | "src/f32-vbinary/gen/vmul-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1030 | "src/f32-vbinary/gen/vmul-relu-wasm-x1.c", |
| 1031 | "src/f32-vbinary/gen/vmul-relu-wasm-x2.c", |
| 1032 | "src/f32-vbinary/gen/vmul-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1033 | "src/f32-vbinary/gen/vmul-relu-wasm-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1034 | "src/f32-vbinary/gen/vmulc-minmax-wasm-x1.c", |
| 1035 | "src/f32-vbinary/gen/vmulc-minmax-wasm-x2.c", |
| 1036 | "src/f32-vbinary/gen/vmulc-minmax-wasm-x4.c", |
| 1037 | "src/f32-vbinary/gen/vmulc-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1038 | "src/f32-vbinary/gen/vmulc-relu-wasm-x1.c", |
| 1039 | "src/f32-vbinary/gen/vmulc-relu-wasm-x2.c", |
| 1040 | "src/f32-vbinary/gen/vmulc-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1041 | "src/f32-vbinary/gen/vmulc-relu-wasm-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1042 | "src/f32-vbinary/gen/vrdivc-minmax-wasm-x1.c", |
| 1043 | "src/f32-vbinary/gen/vrdivc-minmax-wasm-x2.c", |
| 1044 | "src/f32-vbinary/gen/vrdivc-minmax-wasm-x4.c", |
| 1045 | "src/f32-vbinary/gen/vrdivc-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1046 | "src/f32-vbinary/gen/vrdivc-relu-wasm-x1.c", |
| 1047 | "src/f32-vbinary/gen/vrdivc-relu-wasm-x2.c", |
| 1048 | "src/f32-vbinary/gen/vrdivc-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1049 | "src/f32-vbinary/gen/vrdivc-relu-wasm-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1050 | "src/f32-vbinary/gen/vrsubc-minmax-wasm-x1.c", |
| 1051 | "src/f32-vbinary/gen/vrsubc-minmax-wasm-x2.c", |
| 1052 | "src/f32-vbinary/gen/vrsubc-minmax-wasm-x4.c", |
| 1053 | "src/f32-vbinary/gen/vrsubc-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1054 | "src/f32-vbinary/gen/vrsubc-relu-wasm-x1.c", |
| 1055 | "src/f32-vbinary/gen/vrsubc-relu-wasm-x2.c", |
| 1056 | "src/f32-vbinary/gen/vrsubc-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1057 | "src/f32-vbinary/gen/vrsubc-relu-wasm-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1058 | "src/f32-vbinary/gen/vsub-minmax-wasm-x1.c", |
| 1059 | "src/f32-vbinary/gen/vsub-minmax-wasm-x2.c", |
| 1060 | "src/f32-vbinary/gen/vsub-minmax-wasm-x4.c", |
| 1061 | "src/f32-vbinary/gen/vsub-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1062 | "src/f32-vbinary/gen/vsub-relu-wasm-x1.c", |
| 1063 | "src/f32-vbinary/gen/vsub-relu-wasm-x2.c", |
| 1064 | "src/f32-vbinary/gen/vsub-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1065 | "src/f32-vbinary/gen/vsub-relu-wasm-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1066 | "src/f32-vbinary/gen/vsubc-minmax-wasm-x1.c", |
| 1067 | "src/f32-vbinary/gen/vsubc-minmax-wasm-x2.c", |
| 1068 | "src/f32-vbinary/gen/vsubc-minmax-wasm-x4.c", |
| 1069 | "src/f32-vbinary/gen/vsubc-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1070 | "src/f32-vbinary/gen/vsubc-relu-wasm-x1.c", |
| 1071 | "src/f32-vbinary/gen/vsubc-relu-wasm-x2.c", |
| 1072 | "src/f32-vbinary/gen/vsubc-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1073 | "src/f32-vbinary/gen/vsubc-relu-wasm-x8.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 1074 | "src/f32-vclamp/gen/vclamp-wasm-x1.c", |
| 1075 | "src/f32-vclamp/gen/vclamp-wasm-x2.c", |
| 1076 | "src/f32-vclamp/gen/vclamp-wasm-x4.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 1077 | "src/f32-velu/gen/velu-wasm-rr2-lut16-p3-x1.c", |
| 1078 | "src/f32-velu/gen/velu-wasm-rr2-lut16-p3-x2.c", |
| 1079 | "src/f32-velu/gen/velu-wasm-rr2-lut16-p3-x3.c", |
| 1080 | "src/f32-velu/gen/velu-wasm-rr2-lut16-p3-x4.c", |
| 1081 | "src/f32-velu/gen/velu-wasm-rr2-lut16-p3-x5.c", |
| 1082 | "src/f32-velu/gen/velu-wasm-rr2-lut16-p3-x6.c", |
| 1083 | "src/f32-velu/gen/velu-wasm-rr2-p6-x1.c", |
| 1084 | "src/f32-velu/gen/velu-wasm-rr2-p6-x2.c", |
| 1085 | "src/f32-velu/gen/velu-wasm-rr2-p6-x3.c", |
| 1086 | "src/f32-velu/gen/velu-wasm-rr2-p6-x4.c", |
| 1087 | "src/f32-velu/gen/velu-wasm-rr2-p6-x5.c", |
| 1088 | "src/f32-velu/gen/velu-wasm-rr2-p6-x6.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 1089 | "src/f32-vhswish/gen/vhswish-wasm-x1.c", |
| 1090 | "src/f32-vhswish/gen/vhswish-wasm-x2.c", |
| 1091 | "src/f32-vhswish/gen/vhswish-wasm-x4.c", |
Marat Dukhan | 19dd91d | 2020-07-16 11:12:44 -0700 | [diff] [blame] | 1092 | "src/f32-vlrelu/gen/vlrelu-wasm-x1.c", |
| 1093 | "src/f32-vlrelu/gen/vlrelu-wasm-x2.c", |
| 1094 | "src/f32-vlrelu/gen/vlrelu-wasm-x4.c", |
Frank Barchard | d4416d6 | 2021-05-17 15:51:37 -0700 | [diff] [blame] | 1095 | "src/f32-vmulcaddc/gen/c1-minmax-wasm-2x.c", |
| 1096 | "src/f32-vmulcaddc/gen/c2-minmax-wasm-2x.c", |
| 1097 | "src/f32-vmulcaddc/gen/c4-minmax-wasm-2x.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 1098 | "src/f32-vrelu/gen/vrelu-wasm-x1.c", |
| 1099 | "src/f32-vrelu/gen/vrelu-wasm-x2.c", |
| 1100 | "src/f32-vrelu/gen/vrelu-wasm-x4.c", |
| 1101 | "src/f32-vrelu/gen/vrelu-wasm-x8.c", |
Marat Dukhan | 436ebe6 | 2019-12-04 15:10:12 -0800 | [diff] [blame] | 1102 | ] |
| 1103 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 1104 | ALL_WASMSIMD_MICROKERNEL_SRCS = [ |
Marat Dukhan | 40f0552 | 2020-07-16 22:33:12 -0700 | [diff] [blame] | 1105 | "src/f32-argmaxpool/4x-wasmsimd-c4.c", |
| 1106 | "src/f32-argmaxpool/9p8x-wasmsimd-c4.c", |
| 1107 | "src/f32-argmaxpool/9x-wasmsimd-c4.c", |
Marat Dukhan | 3b7432d | 2020-07-16 17:46:32 -0700 | [diff] [blame] | 1108 | "src/f32-avgpool/9p8x-minmax-wasmsimd-arm-c4.c", |
| 1109 | "src/f32-avgpool/9p8x-minmax-wasmsimd-x86-c4.c", |
| 1110 | "src/f32-avgpool/9x-minmax-wasmsimd-arm-c4.c", |
| 1111 | "src/f32-avgpool/9x-minmax-wasmsimd-x86-c4.c", |
Frank Barchard | 2213606 | 2020-11-24 18:44:46 -0800 | [diff] [blame] | 1112 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-wasmsimd-2x2.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1113 | "src/f32-dwconv/gen/up4x4-minmax-wasmsimd-arm-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1114 | "src/f32-dwconv/gen/up4x4-minmax-wasmsimd-arm.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1115 | "src/f32-dwconv/gen/up4x4-minmax-wasmsimd-x86-acc2.c", |
Marat Dukhan | ac014d7 | 2020-06-16 08:36:47 -0700 | [diff] [blame] | 1116 | "src/f32-dwconv/gen/up4x4-minmax-wasmsimd-x86.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1117 | "src/f32-dwconv/gen/up4x4-wasmsimd.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1118 | "src/f32-dwconv/gen/up4x9-minmax-wasmsimd-arm-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1119 | "src/f32-dwconv/gen/up4x9-minmax-wasmsimd-arm.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1120 | "src/f32-dwconv/gen/up4x9-minmax-wasmsimd-x86-acc2.c", |
Marat Dukhan | ac014d7 | 2020-06-16 08:36:47 -0700 | [diff] [blame] | 1121 | "src/f32-dwconv/gen/up4x9-minmax-wasmsimd-x86.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1122 | "src/f32-dwconv/gen/up4x9-wasmsimd.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1123 | "src/f32-dwconv/gen/up4x25-minmax-wasmsimd-arm-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1124 | "src/f32-dwconv/gen/up4x25-minmax-wasmsimd-arm.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1125 | "src/f32-dwconv/gen/up4x25-minmax-wasmsimd-x86-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1126 | "src/f32-dwconv/gen/up4x25-minmax-wasmsimd-x86.c", |
| 1127 | "src/f32-dwconv/gen/up4x25-wasmsimd.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1128 | "src/f32-dwconv/gen/up8x4-minmax-wasmsimd-arm-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1129 | "src/f32-dwconv/gen/up8x4-minmax-wasmsimd-arm.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1130 | "src/f32-dwconv/gen/up8x4-minmax-wasmsimd-x86-acc2.c", |
Marat Dukhan | ac014d7 | 2020-06-16 08:36:47 -0700 | [diff] [blame] | 1131 | "src/f32-dwconv/gen/up8x4-minmax-wasmsimd-x86.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1132 | "src/f32-dwconv/gen/up8x4-wasmsimd.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1133 | "src/f32-dwconv/gen/up8x9-minmax-wasmsimd-arm-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1134 | "src/f32-dwconv/gen/up8x9-minmax-wasmsimd-arm.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1135 | "src/f32-dwconv/gen/up8x9-minmax-wasmsimd-x86-acc2.c", |
Marat Dukhan | ac014d7 | 2020-06-16 08:36:47 -0700 | [diff] [blame] | 1136 | "src/f32-dwconv/gen/up8x9-minmax-wasmsimd-x86.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1137 | "src/f32-dwconv/gen/up8x9-wasmsimd.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1138 | "src/f32-dwconv/gen/up8x25-minmax-wasmsimd-arm-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1139 | "src/f32-dwconv/gen/up8x25-minmax-wasmsimd-arm.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1140 | "src/f32-dwconv/gen/up8x25-minmax-wasmsimd-x86-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1141 | "src/f32-dwconv/gen/up8x25-minmax-wasmsimd-x86.c", |
| 1142 | "src/f32-dwconv/gen/up8x25-wasmsimd.c", |
Frank Barchard | 412e2f4 | 2020-12-11 11:40:50 -0800 | [diff] [blame] | 1143 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-1x4-acc2.c", |
| 1144 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-1x4-acc3.c", |
| 1145 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-1x4-acc4.c", |
| 1146 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-1x4.c", |
| 1147 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-2x4-acc2.c", |
| 1148 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-2x4.c", |
| 1149 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-3x4.c", |
| 1150 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-4x4.c", |
| 1151 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-5x4.c", |
| 1152 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-6x4.c", |
Frank Barchard | 02bb429 | 2020-12-15 18:25:32 -0800 | [diff] [blame] | 1153 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-1x4-acc2.c", |
| 1154 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-1x4-acc3.c", |
| 1155 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-1x4-acc4.c", |
| 1156 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-1x4.c", |
| 1157 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-2x4-acc2.c", |
| 1158 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-2x4.c", |
| 1159 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-3x4.c", |
| 1160 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-4x4.c", |
| 1161 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-5x4.c", |
| 1162 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-6x4.c", |
Frank Barchard | 412e2f4 | 2020-12-11 11:40:50 -0800 | [diff] [blame] | 1163 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-1x4-acc2.c", |
| 1164 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-1x4-acc3.c", |
| 1165 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-1x4-acc4.c", |
| 1166 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-1x4.c", |
| 1167 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-2x4-acc2.c", |
| 1168 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-2x4.c", |
| 1169 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-3x4.c", |
| 1170 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-4x4.c", |
| 1171 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-5x4.c", |
| 1172 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-6x4.c", |
Frank Barchard | 02bb429 | 2020-12-15 18:25:32 -0800 | [diff] [blame] | 1173 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-1x4-acc2.c", |
| 1174 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-1x4-acc3.c", |
| 1175 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-1x4-acc4.c", |
| 1176 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-1x4.c", |
| 1177 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-2x4-acc2.c", |
| 1178 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-2x4.c", |
| 1179 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-3x4.c", |
| 1180 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-4x4.c", |
| 1181 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-5x4.c", |
| 1182 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-6x4.c", |
Frank Barchard | c5704bf | 2020-12-21 23:09:00 -0800 | [diff] [blame] | 1183 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-loadsplat-1x4-acc2.c", |
| 1184 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-loadsplat-1x4-acc3.c", |
| 1185 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-loadsplat-1x4-acc4.c", |
| 1186 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-loadsplat-1x4.c", |
| 1187 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-loadsplat-2x4-acc2.c", |
| 1188 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-loadsplat-2x4.c", |
| 1189 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-loadsplat-3x4.c", |
| 1190 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-loadsplat-4x4.c", |
Frank Barchard | 412e2f4 | 2020-12-11 11:40:50 -0800 | [diff] [blame] | 1191 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-splat-1x4-acc2.c", |
| 1192 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-splat-1x4-acc3.c", |
| 1193 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-splat-1x4-acc4.c", |
| 1194 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-splat-1x4.c", |
| 1195 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-splat-2x4-acc2.c", |
| 1196 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-splat-2x4.c", |
| 1197 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-splat-3x4.c", |
| 1198 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-splat-4x4.c", |
Frank Barchard | cadd422 | 2021-01-20 16:27:25 -0800 | [diff] [blame] | 1199 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-loadsplat-1x4-acc2.c", |
| 1200 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-loadsplat-1x4-acc3.c", |
| 1201 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-loadsplat-1x4-acc4.c", |
| 1202 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-loadsplat-1x4.c", |
| 1203 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-loadsplat-2x4-acc2.c", |
| 1204 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-loadsplat-2x4.c", |
| 1205 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-loadsplat-3x4.c", |
| 1206 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-loadsplat-4x4.c", |
Frank Barchard | 412e2f4 | 2020-12-11 11:40:50 -0800 | [diff] [blame] | 1207 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-splat-1x4-acc2.c", |
| 1208 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-splat-1x4-acc3.c", |
| 1209 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-splat-1x4-acc4.c", |
| 1210 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-splat-1x4.c", |
| 1211 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-splat-2x4-acc2.c", |
| 1212 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-splat-2x4.c", |
| 1213 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-splat-3x4.c", |
| 1214 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-splat-4x4.c", |
Frank Barchard | b20dcd6 | 2020-12-15 16:46:14 -0800 | [diff] [blame] | 1215 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-1x4-acc2.c", |
| 1216 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-1x4-acc3.c", |
| 1217 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-1x4-acc4.c", |
| 1218 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-1x4-acc5.c", |
| 1219 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-1x4.c", |
| 1220 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-2x4-acc2.c", |
| 1221 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-2x4-acc3.c", |
| 1222 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-2x4.c", |
| 1223 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-3x4-acc2.c", |
| 1224 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-3x4.c", |
| 1225 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-4x4-acc2.c", |
| 1226 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-4x4.c", |
| 1227 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-5x4.c", |
Frank Barchard | 412e2f4 | 2020-12-11 11:40:50 -0800 | [diff] [blame] | 1228 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-1x4-acc2.c", |
| 1229 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-1x4-acc3.c", |
| 1230 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-1x4-acc4.c", |
| 1231 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-1x4-acc5.c", |
| 1232 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-1x4.c", |
| 1233 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-2x4-acc2.c", |
| 1234 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-2x4-acc3.c", |
| 1235 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-2x4.c", |
| 1236 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-3x4-acc2.c", |
| 1237 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-3x4.c", |
| 1238 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-4x4-acc2.c", |
| 1239 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-4x4.c", |
| 1240 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-5x4.c", |
Frank Barchard | b20dcd6 | 2020-12-15 16:46:14 -0800 | [diff] [blame] | 1241 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-1x4-acc2.c", |
| 1242 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-1x4-acc3.c", |
| 1243 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-1x4-acc4.c", |
| 1244 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-1x4-acc5.c", |
| 1245 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-1x4.c", |
| 1246 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-2x4-acc2.c", |
| 1247 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-2x4-acc3.c", |
| 1248 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-2x4.c", |
| 1249 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-3x4-acc2.c", |
| 1250 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-3x4.c", |
| 1251 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-4x4-acc2.c", |
| 1252 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-4x4.c", |
| 1253 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-5x4.c", |
Frank Barchard | 412e2f4 | 2020-12-11 11:40:50 -0800 | [diff] [blame] | 1254 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-1x4-acc2.c", |
| 1255 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-1x4-acc3.c", |
| 1256 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-1x4-acc4.c", |
| 1257 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-1x4-acc5.c", |
| 1258 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-1x4.c", |
| 1259 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-2x4-acc2.c", |
| 1260 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-2x4-acc3.c", |
| 1261 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-2x4.c", |
| 1262 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-3x4-acc2.c", |
| 1263 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-3x4.c", |
| 1264 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-4x4-acc2.c", |
| 1265 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-4x4.c", |
| 1266 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-5x4.c", |
Frank Barchard | c6889b3 | 2020-12-21 11:27:22 -0800 | [diff] [blame] | 1267 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-1x4-acc2.c", |
| 1268 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-1x4-acc3.c", |
| 1269 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-1x4-acc4.c", |
| 1270 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-1x4-acc5.c", |
| 1271 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-1x4.c", |
| 1272 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-2x4-acc2.c", |
| 1273 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-2x4-acc3.c", |
| 1274 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-2x4.c", |
| 1275 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-3x4-acc2.c", |
| 1276 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-3x4.c", |
Frank Barchard | 412e2f4 | 2020-12-11 11:40:50 -0800 | [diff] [blame] | 1277 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-1x4-acc2.c", |
| 1278 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-1x4-acc3.c", |
| 1279 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-1x4-acc4.c", |
| 1280 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-1x4-acc5.c", |
| 1281 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-1x4.c", |
| 1282 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-2x4-acc2.c", |
| 1283 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-2x4-acc3.c", |
| 1284 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-2x4.c", |
| 1285 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-3x4-acc2.c", |
| 1286 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-3x4.c", |
Frank Barchard | c6889b3 | 2020-12-21 11:27:22 -0800 | [diff] [blame] | 1287 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-1x4-acc2.c", |
| 1288 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-1x4-acc3.c", |
| 1289 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-1x4-acc4.c", |
| 1290 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-1x4-acc5.c", |
| 1291 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-1x4.c", |
| 1292 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-2x4-acc2.c", |
| 1293 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-2x4-acc3.c", |
| 1294 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-2x4.c", |
| 1295 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-3x4-acc2.c", |
| 1296 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-3x4.c", |
Frank Barchard | 412e2f4 | 2020-12-11 11:40:50 -0800 | [diff] [blame] | 1297 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-1x4-acc2.c", |
| 1298 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-1x4-acc3.c", |
| 1299 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-1x4-acc4.c", |
| 1300 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-1x4-acc5.c", |
| 1301 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-1x4.c", |
| 1302 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-2x4-acc2.c", |
| 1303 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-2x4-acc3.c", |
| 1304 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-2x4.c", |
| 1305 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-3x4-acc2.c", |
| 1306 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-3x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1307 | "src/f32-gavgpool-cw/wasmsimd-arm-x4.c", |
| 1308 | "src/f32-gavgpool-cw/wasmsimd-x86-x4.c", |
Marat Dukhan | c601680 | 2020-07-16 18:51:28 -0700 | [diff] [blame] | 1309 | "src/f32-gavgpool/7p7x-minmax-wasmsimd-arm-c4.c", |
| 1310 | "src/f32-gavgpool/7p7x-minmax-wasmsimd-x86-c4.c", |
| 1311 | "src/f32-gavgpool/7x-minmax-wasmsimd-arm-c4.c", |
| 1312 | "src/f32-gavgpool/7x-minmax-wasmsimd-x86-c4.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1313 | "src/f32-gemm/gen-inc/1x8inc-minmax-wasmsimd-arm-loadsplat.c", |
| 1314 | "src/f32-gemm/gen-inc/1x8inc-minmax-wasmsimd-arm-splat.c", |
| 1315 | "src/f32-gemm/gen-inc/1x8inc-minmax-wasmsimd-x86-loadsplat.c", |
| 1316 | "src/f32-gemm/gen-inc/1x8inc-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1317 | "src/f32-gemm/gen-inc/1x8s4inc-minmax-wasmsimd-arm.c", |
| 1318 | "src/f32-gemm/gen-inc/1x8s4inc-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1319 | "src/f32-gemm/gen-inc/3x8inc-minmax-wasmsimd-arm-loadsplat.c", |
| 1320 | "src/f32-gemm/gen-inc/3x8inc-minmax-wasmsimd-arm-splat.c", |
| 1321 | "src/f32-gemm/gen-inc/3x8inc-minmax-wasmsimd-x86-loadsplat.c", |
| 1322 | "src/f32-gemm/gen-inc/3x8inc-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1323 | "src/f32-gemm/gen-inc/3x8s4inc-minmax-wasmsimd-arm.c", |
| 1324 | "src/f32-gemm/gen-inc/3x8s4inc-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1325 | "src/f32-gemm/gen-inc/4x8inc-minmax-wasmsimd-arm-loadsplat.c", |
| 1326 | "src/f32-gemm/gen-inc/4x8inc-minmax-wasmsimd-arm-splat.c", |
| 1327 | "src/f32-gemm/gen-inc/4x8inc-minmax-wasmsimd-x86-loadsplat.c", |
| 1328 | "src/f32-gemm/gen-inc/4x8inc-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1329 | "src/f32-gemm/gen-inc/4x8s4inc-minmax-wasmsimd-arm.c", |
| 1330 | "src/f32-gemm/gen-inc/4x8s4inc-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1331 | "src/f32-gemm/gen-inc/5x8inc-minmax-wasmsimd-arm-loadsplat.c", |
| 1332 | "src/f32-gemm/gen-inc/5x8inc-minmax-wasmsimd-arm-splat.c", |
| 1333 | "src/f32-gemm/gen-inc/5x8inc-minmax-wasmsimd-x86-loadsplat.c", |
| 1334 | "src/f32-gemm/gen-inc/5x8inc-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1335 | "src/f32-gemm/gen-inc/5x8s4inc-minmax-wasmsimd-arm.c", |
| 1336 | "src/f32-gemm/gen-inc/5x8s4inc-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1337 | "src/f32-gemm/gen-inc/6x8inc-minmax-wasmsimd-arm-loadsplat.c", |
| 1338 | "src/f32-gemm/gen-inc/6x8inc-minmax-wasmsimd-arm-splat.c", |
| 1339 | "src/f32-gemm/gen-inc/6x8inc-minmax-wasmsimd-x86-loadsplat.c", |
| 1340 | "src/f32-gemm/gen-inc/6x8inc-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1341 | "src/f32-gemm/gen-inc/6x8s4inc-minmax-wasmsimd-arm.c", |
| 1342 | "src/f32-gemm/gen-inc/6x8s4inc-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1343 | "src/f32-gemm/gen/1x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1344 | "src/f32-gemm/gen/1x8-minmax-wasmsimd-arm-splat.c", |
| 1345 | "src/f32-gemm/gen/1x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1346 | "src/f32-gemm/gen/1x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1347 | "src/f32-gemm/gen/1x8-relu-wasmsimd-splat.c", |
| 1348 | "src/f32-gemm/gen/1x8-wasmsimd-splat.c", |
| 1349 | "src/f32-gemm/gen/1x8s4-minmax-wasmsimd-arm.c", |
| 1350 | "src/f32-gemm/gen/1x8s4-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1351 | "src/f32-gemm/gen/3x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1352 | "src/f32-gemm/gen/3x8-minmax-wasmsimd-arm-splat.c", |
| 1353 | "src/f32-gemm/gen/3x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1354 | "src/f32-gemm/gen/3x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1355 | "src/f32-gemm/gen/3x8s4-minmax-wasmsimd-arm.c", |
| 1356 | "src/f32-gemm/gen/3x8s4-minmax-wasmsimd-x86.c", |
| 1357 | "src/f32-gemm/gen/4x2c4-minmax-wasmsimd-arm.c", |
| 1358 | "src/f32-gemm/gen/4x2c4-minmax-wasmsimd-x86.c", |
| 1359 | "src/f32-gemm/gen/4x2c4-relu-wasmsimd.c", |
| 1360 | "src/f32-gemm/gen/4x2c4-wasmsimd.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1361 | "src/f32-gemm/gen/4x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1362 | "src/f32-gemm/gen/4x8-minmax-wasmsimd-arm-splat.c", |
| 1363 | "src/f32-gemm/gen/4x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1364 | "src/f32-gemm/gen/4x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1365 | "src/f32-gemm/gen/4x8-relu-wasmsimd-splat.c", |
| 1366 | "src/f32-gemm/gen/4x8-wasmsimd-splat.c", |
| 1367 | "src/f32-gemm/gen/4x8s4-minmax-wasmsimd-arm.c", |
| 1368 | "src/f32-gemm/gen/4x8s4-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1369 | "src/f32-gemm/gen/5x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1370 | "src/f32-gemm/gen/5x8-minmax-wasmsimd-arm-splat.c", |
| 1371 | "src/f32-gemm/gen/5x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1372 | "src/f32-gemm/gen/5x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1373 | "src/f32-gemm/gen/5x8-relu-wasmsimd-splat.c", |
| 1374 | "src/f32-gemm/gen/5x8-wasmsimd-splat.c", |
| 1375 | "src/f32-gemm/gen/5x8s4-minmax-wasmsimd-arm.c", |
| 1376 | "src/f32-gemm/gen/5x8s4-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1377 | "src/f32-gemm/gen/6x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1378 | "src/f32-gemm/gen/6x8-minmax-wasmsimd-arm-splat.c", |
| 1379 | "src/f32-gemm/gen/6x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1380 | "src/f32-gemm/gen/6x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1381 | "src/f32-gemm/gen/6x8s4-minmax-wasmsimd-arm.c", |
| 1382 | "src/f32-gemm/gen/6x8s4-minmax-wasmsimd-x86.c", |
XNNPACK Team | 965272b | 2020-10-23 21:10:15 -0700 | [diff] [blame] | 1383 | "src/f32-ibilinear-chw/gen/wasmsimd-p4.c", |
| 1384 | "src/f32-ibilinear-chw/gen/wasmsimd-p8.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 1385 | "src/f32-ibilinear/gen/wasmsimd-c4.c", |
| 1386 | "src/f32-ibilinear/gen/wasmsimd-c8.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1387 | "src/f32-igemm/gen/1x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1388 | "src/f32-igemm/gen/1x8-minmax-wasmsimd-arm-splat.c", |
| 1389 | "src/f32-igemm/gen/1x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1390 | "src/f32-igemm/gen/1x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1391 | "src/f32-igemm/gen/1x8-relu-wasmsimd-splat.c", |
| 1392 | "src/f32-igemm/gen/1x8-wasmsimd-splat.c", |
| 1393 | "src/f32-igemm/gen/1x8s4-minmax-wasmsimd-arm.c", |
| 1394 | "src/f32-igemm/gen/1x8s4-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1395 | "src/f32-igemm/gen/3x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1396 | "src/f32-igemm/gen/3x8-minmax-wasmsimd-arm-splat.c", |
| 1397 | "src/f32-igemm/gen/3x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1398 | "src/f32-igemm/gen/3x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1399 | "src/f32-igemm/gen/3x8s4-minmax-wasmsimd-arm.c", |
| 1400 | "src/f32-igemm/gen/3x8s4-minmax-wasmsimd-x86.c", |
| 1401 | "src/f32-igemm/gen/4x2c4-minmax-wasmsimd-arm.c", |
| 1402 | "src/f32-igemm/gen/4x2c4-minmax-wasmsimd-x86.c", |
| 1403 | "src/f32-igemm/gen/4x2c4-relu-wasmsimd.c", |
| 1404 | "src/f32-igemm/gen/4x2c4-wasmsimd.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1405 | "src/f32-igemm/gen/4x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1406 | "src/f32-igemm/gen/4x8-minmax-wasmsimd-arm-splat.c", |
| 1407 | "src/f32-igemm/gen/4x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1408 | "src/f32-igemm/gen/4x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1409 | "src/f32-igemm/gen/4x8-relu-wasmsimd-splat.c", |
| 1410 | "src/f32-igemm/gen/4x8-wasmsimd-splat.c", |
| 1411 | "src/f32-igemm/gen/4x8s4-minmax-wasmsimd-arm.c", |
| 1412 | "src/f32-igemm/gen/4x8s4-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1413 | "src/f32-igemm/gen/5x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1414 | "src/f32-igemm/gen/5x8-minmax-wasmsimd-arm-splat.c", |
| 1415 | "src/f32-igemm/gen/5x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1416 | "src/f32-igemm/gen/5x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1417 | "src/f32-igemm/gen/5x8-relu-wasmsimd-splat.c", |
| 1418 | "src/f32-igemm/gen/5x8-wasmsimd-splat.c", |
| 1419 | "src/f32-igemm/gen/5x8s4-minmax-wasmsimd-arm.c", |
| 1420 | "src/f32-igemm/gen/5x8s4-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1421 | "src/f32-igemm/gen/6x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1422 | "src/f32-igemm/gen/6x8-minmax-wasmsimd-arm-splat.c", |
| 1423 | "src/f32-igemm/gen/6x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1424 | "src/f32-igemm/gen/6x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1425 | "src/f32-igemm/gen/6x8s4-minmax-wasmsimd-arm.c", |
| 1426 | "src/f32-igemm/gen/6x8s4-minmax-wasmsimd-x86.c", |
Marat Dukhan | f6e2480 | 2020-07-08 22:20:40 -0700 | [diff] [blame] | 1427 | "src/f32-maxpool/9p8x-minmax-wasmsimd-arm-c4.c", |
| 1428 | "src/f32-maxpool/9p8x-minmax-wasmsimd-x86-c4.c", |
Marat Dukhan | 1483c53 | 2020-07-16 18:08:19 -0700 | [diff] [blame] | 1429 | "src/f32-pavgpool/9p8x-minmax-wasmsimd-arm-c4.c", |
| 1430 | "src/f32-pavgpool/9p8x-minmax-wasmsimd-x86-c4.c", |
| 1431 | "src/f32-pavgpool/9x-minmax-wasmsimd-arm-c4.c", |
| 1432 | "src/f32-pavgpool/9x-minmax-wasmsimd-x86-c4.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1433 | "src/f32-ppmm/gen/4x8-minmax-wasmsimd-arm-splat.c", |
| 1434 | "src/f32-ppmm/gen/4x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | a531698 | 2020-07-23 13:19:28 -0700 | [diff] [blame] | 1435 | "src/f32-prelu/gen/wasmsimd-bitselect-1x4.c", |
| 1436 | "src/f32-prelu/gen/wasmsimd-bitselect-1x8.c", |
| 1437 | "src/f32-prelu/gen/wasmsimd-bitselect-1x16.c", |
Marat Dukhan | 195f8eb | 2020-06-25 12:50:57 -0700 | [diff] [blame] | 1438 | "src/f32-prelu/gen/wasmsimd-bitselect-2x4.c", |
| 1439 | "src/f32-prelu/gen/wasmsimd-bitselect-2x8.c", |
Frank Barchard | a531698 | 2020-07-23 13:19:28 -0700 | [diff] [blame] | 1440 | "src/f32-prelu/gen/wasmsimd-bitselect-2x16.c", |
| 1441 | "src/f32-prelu/gen/wasmsimd-bitselect-4x4.c", |
| 1442 | "src/f32-prelu/gen/wasmsimd-bitselect-4x8.c", |
| 1443 | "src/f32-prelu/gen/wasmsimd-bitselect-4x16.c", |
| 1444 | "src/f32-prelu/gen/wasmsimd-minmax-1x4.c", |
| 1445 | "src/f32-prelu/gen/wasmsimd-minmax-1x8.c", |
| 1446 | "src/f32-prelu/gen/wasmsimd-minmax-1x16.c", |
Marat Dukhan | 195f8eb | 2020-06-25 12:50:57 -0700 | [diff] [blame] | 1447 | "src/f32-prelu/gen/wasmsimd-minmax-2x4.c", |
| 1448 | "src/f32-prelu/gen/wasmsimd-minmax-2x8.c", |
Frank Barchard | a531698 | 2020-07-23 13:19:28 -0700 | [diff] [blame] | 1449 | "src/f32-prelu/gen/wasmsimd-minmax-2x16.c", |
| 1450 | "src/f32-prelu/gen/wasmsimd-minmax-4x4.c", |
| 1451 | "src/f32-prelu/gen/wasmsimd-minmax-4x8.c", |
| 1452 | "src/f32-prelu/gen/wasmsimd-minmax-4x16.c", |
Marat Dukhan | 52238f0 | 2020-07-16 15:30:28 -0700 | [diff] [blame] | 1453 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-p5-x4.c", |
Marat Dukhan | 52238f0 | 2020-07-16 15:30:28 -0700 | [diff] [blame] | 1454 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-p5-x8-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1455 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-p5-x8.c", |
Marat Dukhan | 52238f0 | 2020-07-16 15:30:28 -0700 | [diff] [blame] | 1456 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-p5-x12-acc2.c", |
| 1457 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-p5-x12-acc3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1458 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-p5-x12.c", |
Marat Dukhan | 52238f0 | 2020-07-16 15:30:28 -0700 | [diff] [blame] | 1459 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-p5-x16-acc2.c", |
| 1460 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-p5-x16-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1461 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-p5-x16.c", |
Marat Dukhan | 52238f0 | 2020-07-16 15:30:28 -0700 | [diff] [blame] | 1462 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-p5-x20-acc2.c", |
| 1463 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-p5-x20-acc5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1464 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-p5-x20.c", |
Marat Dukhan | 8c41796 | 2020-07-08 12:27:50 -0700 | [diff] [blame] | 1465 | "src/f32-rmax/wasmsimd-arm.c", |
| 1466 | "src/f32-rmax/wasmsimd-x86.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 1467 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-arm-pipelined-x2.c", |
| 1468 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-arm-pipelined.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 1469 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-arm-x2.c", |
| 1470 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-arm-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1471 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-arm.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 1472 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-x86-pipelined-x2.c", |
| 1473 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-x86-pipelined.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 1474 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-x86-x2.c", |
| 1475 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-x86-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1476 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-x86.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 1477 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-arm-pipelined-x2.c", |
| 1478 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-arm-pipelined.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 1479 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-arm-x2.c", |
| 1480 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-arm-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1481 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-arm.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 1482 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-x86-pipelined-x2.c", |
| 1483 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-x86-pipelined.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 1484 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-x86-x2.c", |
| 1485 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-x86-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1486 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-x86.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 1487 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-arm-pipelined-x2.c", |
| 1488 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-arm-pipelined.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 1489 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-arm-x2.c", |
| 1490 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-arm-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1491 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-arm.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 1492 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-x86-pipelined-x2.c", |
| 1493 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-x86-pipelined.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 1494 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-x86-x2.c", |
| 1495 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-x86-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1496 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-x86.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 1497 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-arm-pipelined-x2.c", |
| 1498 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-arm-pipelined.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 1499 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-arm-x2.c", |
| 1500 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-arm-x4.c", |
Frank Barchard | 846c0c6 | 2020-10-26 15:01:39 -0700 | [diff] [blame] | 1501 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-arm.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 1502 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-x86-pipelined-x2.c", |
| 1503 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-x86-pipelined.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 1504 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-x86-x2.c", |
| 1505 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-x86-x4.c", |
Frank Barchard | 846c0c6 | 2020-10-26 15:01:39 -0700 | [diff] [blame] | 1506 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-x86.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1507 | "src/f32-vbinary/gen/vadd-minmax-wasmsimd-arm-x4.c", |
| 1508 | "src/f32-vbinary/gen/vadd-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1509 | "src/f32-vbinary/gen/vadd-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1510 | "src/f32-vbinary/gen/vadd-minmax-wasmsimd-x86-x4.c", |
| 1511 | "src/f32-vbinary/gen/vadd-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1512 | "src/f32-vbinary/gen/vadd-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1513 | "src/f32-vbinary/gen/vadd-relu-wasmsimd-x4.c", |
| 1514 | "src/f32-vbinary/gen/vadd-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1515 | "src/f32-vbinary/gen/vadd-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 1516 | "src/f32-vbinary/gen/vadd-wasmsimd-x4.c", |
| 1517 | "src/f32-vbinary/gen/vadd-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1518 | "src/f32-vbinary/gen/vadd-wasmsimd-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1519 | "src/f32-vbinary/gen/vaddc-minmax-wasmsimd-arm-x4.c", |
| 1520 | "src/f32-vbinary/gen/vaddc-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1521 | "src/f32-vbinary/gen/vaddc-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1522 | "src/f32-vbinary/gen/vaddc-minmax-wasmsimd-x86-x4.c", |
| 1523 | "src/f32-vbinary/gen/vaddc-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1524 | "src/f32-vbinary/gen/vaddc-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1525 | "src/f32-vbinary/gen/vaddc-relu-wasmsimd-x4.c", |
| 1526 | "src/f32-vbinary/gen/vaddc-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1527 | "src/f32-vbinary/gen/vaddc-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 1528 | "src/f32-vbinary/gen/vaddc-wasmsimd-x4.c", |
| 1529 | "src/f32-vbinary/gen/vaddc-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1530 | "src/f32-vbinary/gen/vaddc-wasmsimd-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1531 | "src/f32-vbinary/gen/vdiv-minmax-wasmsimd-arm-x4.c", |
| 1532 | "src/f32-vbinary/gen/vdiv-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1533 | "src/f32-vbinary/gen/vdiv-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1534 | "src/f32-vbinary/gen/vdiv-minmax-wasmsimd-x86-x4.c", |
| 1535 | "src/f32-vbinary/gen/vdiv-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1536 | "src/f32-vbinary/gen/vdiv-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1537 | "src/f32-vbinary/gen/vdiv-relu-wasmsimd-x4.c", |
| 1538 | "src/f32-vbinary/gen/vdiv-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1539 | "src/f32-vbinary/gen/vdiv-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 1540 | "src/f32-vbinary/gen/vdiv-wasmsimd-x4.c", |
| 1541 | "src/f32-vbinary/gen/vdiv-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1542 | "src/f32-vbinary/gen/vdiv-wasmsimd-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1543 | "src/f32-vbinary/gen/vdivc-minmax-wasmsimd-arm-x4.c", |
| 1544 | "src/f32-vbinary/gen/vdivc-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1545 | "src/f32-vbinary/gen/vdivc-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1546 | "src/f32-vbinary/gen/vdivc-minmax-wasmsimd-x86-x4.c", |
| 1547 | "src/f32-vbinary/gen/vdivc-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1548 | "src/f32-vbinary/gen/vdivc-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1549 | "src/f32-vbinary/gen/vdivc-relu-wasmsimd-x4.c", |
| 1550 | "src/f32-vbinary/gen/vdivc-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1551 | "src/f32-vbinary/gen/vdivc-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 1552 | "src/f32-vbinary/gen/vdivc-wasmsimd-x4.c", |
| 1553 | "src/f32-vbinary/gen/vdivc-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1554 | "src/f32-vbinary/gen/vdivc-wasmsimd-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1555 | "src/f32-vbinary/gen/vmax-wasmsimd-arm-x4.c", |
| 1556 | "src/f32-vbinary/gen/vmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1557 | "src/f32-vbinary/gen/vmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1558 | "src/f32-vbinary/gen/vmax-wasmsimd-x86-x4.c", |
| 1559 | "src/f32-vbinary/gen/vmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1560 | "src/f32-vbinary/gen/vmax-wasmsimd-x86-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1561 | "src/f32-vbinary/gen/vmaxc-wasmsimd-arm-x4.c", |
| 1562 | "src/f32-vbinary/gen/vmaxc-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1563 | "src/f32-vbinary/gen/vmaxc-wasmsimd-arm-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1564 | "src/f32-vbinary/gen/vmaxc-wasmsimd-x86-x4.c", |
| 1565 | "src/f32-vbinary/gen/vmaxc-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1566 | "src/f32-vbinary/gen/vmaxc-wasmsimd-x86-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1567 | "src/f32-vbinary/gen/vmin-wasmsimd-arm-x4.c", |
| 1568 | "src/f32-vbinary/gen/vmin-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1569 | "src/f32-vbinary/gen/vmin-wasmsimd-arm-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1570 | "src/f32-vbinary/gen/vmin-wasmsimd-x86-x4.c", |
| 1571 | "src/f32-vbinary/gen/vmin-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1572 | "src/f32-vbinary/gen/vmin-wasmsimd-x86-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1573 | "src/f32-vbinary/gen/vminc-wasmsimd-arm-x4.c", |
| 1574 | "src/f32-vbinary/gen/vminc-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1575 | "src/f32-vbinary/gen/vminc-wasmsimd-arm-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1576 | "src/f32-vbinary/gen/vminc-wasmsimd-x86-x4.c", |
| 1577 | "src/f32-vbinary/gen/vminc-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1578 | "src/f32-vbinary/gen/vminc-wasmsimd-x86-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1579 | "src/f32-vbinary/gen/vmul-minmax-wasmsimd-arm-x4.c", |
| 1580 | "src/f32-vbinary/gen/vmul-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1581 | "src/f32-vbinary/gen/vmul-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1582 | "src/f32-vbinary/gen/vmul-minmax-wasmsimd-x86-x4.c", |
| 1583 | "src/f32-vbinary/gen/vmul-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1584 | "src/f32-vbinary/gen/vmul-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1585 | "src/f32-vbinary/gen/vmul-relu-wasmsimd-x4.c", |
| 1586 | "src/f32-vbinary/gen/vmul-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1587 | "src/f32-vbinary/gen/vmul-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 1588 | "src/f32-vbinary/gen/vmul-wasmsimd-x4.c", |
| 1589 | "src/f32-vbinary/gen/vmul-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1590 | "src/f32-vbinary/gen/vmul-wasmsimd-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1591 | "src/f32-vbinary/gen/vmulc-minmax-wasmsimd-arm-x4.c", |
| 1592 | "src/f32-vbinary/gen/vmulc-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1593 | "src/f32-vbinary/gen/vmulc-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1594 | "src/f32-vbinary/gen/vmulc-minmax-wasmsimd-x86-x4.c", |
| 1595 | "src/f32-vbinary/gen/vmulc-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1596 | "src/f32-vbinary/gen/vmulc-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1597 | "src/f32-vbinary/gen/vmulc-relu-wasmsimd-x4.c", |
| 1598 | "src/f32-vbinary/gen/vmulc-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1599 | "src/f32-vbinary/gen/vmulc-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 1600 | "src/f32-vbinary/gen/vmulc-wasmsimd-x4.c", |
| 1601 | "src/f32-vbinary/gen/vmulc-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1602 | "src/f32-vbinary/gen/vmulc-wasmsimd-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1603 | "src/f32-vbinary/gen/vrdivc-minmax-wasmsimd-arm-x4.c", |
| 1604 | "src/f32-vbinary/gen/vrdivc-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1605 | "src/f32-vbinary/gen/vrdivc-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1606 | "src/f32-vbinary/gen/vrdivc-minmax-wasmsimd-x86-x4.c", |
| 1607 | "src/f32-vbinary/gen/vrdivc-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1608 | "src/f32-vbinary/gen/vrdivc-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1609 | "src/f32-vbinary/gen/vrdivc-relu-wasmsimd-x4.c", |
| 1610 | "src/f32-vbinary/gen/vrdivc-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1611 | "src/f32-vbinary/gen/vrdivc-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 1612 | "src/f32-vbinary/gen/vrdivc-wasmsimd-x4.c", |
| 1613 | "src/f32-vbinary/gen/vrdivc-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1614 | "src/f32-vbinary/gen/vrdivc-wasmsimd-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1615 | "src/f32-vbinary/gen/vrsubc-minmax-wasmsimd-arm-x4.c", |
| 1616 | "src/f32-vbinary/gen/vrsubc-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1617 | "src/f32-vbinary/gen/vrsubc-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1618 | "src/f32-vbinary/gen/vrsubc-minmax-wasmsimd-x86-x4.c", |
| 1619 | "src/f32-vbinary/gen/vrsubc-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1620 | "src/f32-vbinary/gen/vrsubc-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1621 | "src/f32-vbinary/gen/vrsubc-relu-wasmsimd-x4.c", |
| 1622 | "src/f32-vbinary/gen/vrsubc-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1623 | "src/f32-vbinary/gen/vrsubc-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 1624 | "src/f32-vbinary/gen/vrsubc-wasmsimd-x4.c", |
| 1625 | "src/f32-vbinary/gen/vrsubc-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1626 | "src/f32-vbinary/gen/vrsubc-wasmsimd-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1627 | "src/f32-vbinary/gen/vsqrdiff-wasmsimd-x4.c", |
| 1628 | "src/f32-vbinary/gen/vsqrdiff-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1629 | "src/f32-vbinary/gen/vsqrdiff-wasmsimd-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1630 | "src/f32-vbinary/gen/vsqrdiffc-wasmsimd-x4.c", |
| 1631 | "src/f32-vbinary/gen/vsqrdiffc-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1632 | "src/f32-vbinary/gen/vsqrdiffc-wasmsimd-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1633 | "src/f32-vbinary/gen/vsub-minmax-wasmsimd-arm-x4.c", |
| 1634 | "src/f32-vbinary/gen/vsub-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1635 | "src/f32-vbinary/gen/vsub-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1636 | "src/f32-vbinary/gen/vsub-minmax-wasmsimd-x86-x4.c", |
| 1637 | "src/f32-vbinary/gen/vsub-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1638 | "src/f32-vbinary/gen/vsub-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1639 | "src/f32-vbinary/gen/vsub-relu-wasmsimd-x4.c", |
| 1640 | "src/f32-vbinary/gen/vsub-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1641 | "src/f32-vbinary/gen/vsub-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 1642 | "src/f32-vbinary/gen/vsub-wasmsimd-x4.c", |
| 1643 | "src/f32-vbinary/gen/vsub-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1644 | "src/f32-vbinary/gen/vsub-wasmsimd-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1645 | "src/f32-vbinary/gen/vsubc-minmax-wasmsimd-arm-x4.c", |
| 1646 | "src/f32-vbinary/gen/vsubc-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1647 | "src/f32-vbinary/gen/vsubc-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1648 | "src/f32-vbinary/gen/vsubc-minmax-wasmsimd-x86-x4.c", |
| 1649 | "src/f32-vbinary/gen/vsubc-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1650 | "src/f32-vbinary/gen/vsubc-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1651 | "src/f32-vbinary/gen/vsubc-relu-wasmsimd-x4.c", |
| 1652 | "src/f32-vbinary/gen/vsubc-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1653 | "src/f32-vbinary/gen/vsubc-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 1654 | "src/f32-vbinary/gen/vsubc-wasmsimd-x4.c", |
| 1655 | "src/f32-vbinary/gen/vsubc-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1656 | "src/f32-vbinary/gen/vsubc-wasmsimd-x16.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 1657 | "src/f32-vclamp/gen/vclamp-wasmsimd-arm-x4.c", |
| 1658 | "src/f32-vclamp/gen/vclamp-wasmsimd-arm-x8.c", |
| 1659 | "src/f32-vclamp/gen/vclamp-wasmsimd-x86-x4.c", |
| 1660 | "src/f32-vclamp/gen/vclamp-wasmsimd-x86-x8.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 1661 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-lut16-p3-x4.c", |
| 1662 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-lut16-p3-x8.c", |
| 1663 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-lut16-p3-x12.c", |
| 1664 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-lut16-p3-x16.c", |
| 1665 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-lut16-p3-x20.c", |
| 1666 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-lut16-p3-x24.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 1667 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-p6-x4.c", |
| 1668 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-p6-x8.c", |
| 1669 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-p6-x12.c", |
| 1670 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-p6-x16.c", |
| 1671 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-p6-x20.c", |
| 1672 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-p6-x24.c", |
Frank Barchard | e7223ee | 2020-12-04 19:04:01 -0800 | [diff] [blame] | 1673 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-lut16-p3-x4.c", |
| 1674 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-lut16-p3-x8.c", |
| 1675 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-lut16-p3-x12.c", |
| 1676 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-lut16-p3-x16.c", |
| 1677 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-lut16-p3-x20.c", |
| 1678 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-lut16-p3-x24.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 1679 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-p6-x4.c", |
| 1680 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-p6-x8.c", |
| 1681 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-p6-x12.c", |
| 1682 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-p6-x16.c", |
| 1683 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-p6-x20.c", |
| 1684 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-p6-x24.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 1685 | "src/f32-vhswish/gen/vhswish-wasmsimd-x4.c", |
| 1686 | "src/f32-vhswish/gen/vhswish-wasmsimd-x8.c", |
| 1687 | "src/f32-vhswish/gen/vhswish-wasmsimd-x16.c", |
Marat Dukhan | 19dd91d | 2020-07-16 11:12:44 -0700 | [diff] [blame] | 1688 | "src/f32-vlrelu/gen/vlrelu-wasmsimd-bitselect-x4.c", |
| 1689 | "src/f32-vlrelu/gen/vlrelu-wasmsimd-bitselect-x8.c", |
| 1690 | "src/f32-vlrelu/gen/vlrelu-wasmsimd-minmax-x4.c", |
| 1691 | "src/f32-vlrelu/gen/vlrelu-wasmsimd-minmax-x8.c", |
Marat Dukhan | d816f62 | 2020-07-15 10:14:39 -0700 | [diff] [blame] | 1692 | "src/f32-vmulcaddc/gen/c4-minmax-wasmsimd-arm-2x.c", |
Marat Dukhan | d816f62 | 2020-07-15 10:14:39 -0700 | [diff] [blame] | 1693 | "src/f32-vmulcaddc/gen/c4-minmax-wasmsimd-x86-2x.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1694 | "src/f32-vmulcaddc/gen/c8-minmax-wasmsimd-arm-2x.c", |
Marat Dukhan | d816f62 | 2020-07-15 10:14:39 -0700 | [diff] [blame] | 1695 | "src/f32-vmulcaddc/gen/c8-minmax-wasmsimd-x86-2x.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 1696 | "src/f32-vrelu/gen/vrelu-wasmsimd-x4.c", |
| 1697 | "src/f32-vrelu/gen/vrelu-wasmsimd-x8.c", |
| 1698 | "src/f32-vrelu/gen/vrelu-wasmsimd-x16.c", |
Marat Dukhan | b82b2cd | 2020-07-16 02:23:42 -0700 | [diff] [blame] | 1699 | "src/f32-vrnd/gen/vrndd-wasmsimd-addsub-x4.c", |
| 1700 | "src/f32-vrnd/gen/vrndd-wasmsimd-addsub-x8.c", |
| 1701 | "src/f32-vrnd/gen/vrndd-wasmsimd-cvt-x4.c", |
| 1702 | "src/f32-vrnd/gen/vrndd-wasmsimd-cvt-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1703 | "src/f32-vrnd/gen/vrndne-wasmsimd-addsub-x4.c", |
| 1704 | "src/f32-vrnd/gen/vrndne-wasmsimd-addsub-x8.c", |
| 1705 | "src/f32-vrnd/gen/vrndu-wasmsimd-addsub-x4.c", |
| 1706 | "src/f32-vrnd/gen/vrndu-wasmsimd-addsub-x8.c", |
| 1707 | "src/f32-vrnd/gen/vrndu-wasmsimd-cvt-x4.c", |
| 1708 | "src/f32-vrnd/gen/vrndu-wasmsimd-cvt-x8.c", |
| 1709 | "src/f32-vrnd/gen/vrndz-wasmsimd-addsub-x4.c", |
| 1710 | "src/f32-vrnd/gen/vrndz-wasmsimd-addsub-x8.c", |
| 1711 | "src/f32-vrnd/gen/vrndz-wasmsimd-cvt-x4.c", |
| 1712 | "src/f32-vrnd/gen/vrndz-wasmsimd-cvt-x8.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 1713 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-lut64-p2-div-x4.c", |
| 1714 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-lut64-p2-div-x8.c", |
| 1715 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-lut64-p2-div-x12.c", |
| 1716 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-lut64-p2-div-x16.c", |
| 1717 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-lut64-p2-div-x20.c", |
| 1718 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-lut64-p2-div-x24.c", |
| 1719 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-p5-div-x4.c", |
| 1720 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-p5-div-x8.c", |
| 1721 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-p5-div-x12.c", |
| 1722 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-p5-div-x16.c", |
| 1723 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-p5-div-x20.c", |
| 1724 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-p5-div-x24.c", |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 1725 | "src/f32-vsqrt/gen/wasmsimd-sqrt-x4.c", |
| 1726 | "src/f32-vsqrt/gen/wasmsimd-sqrt-x8.c", |
Marat Dukhan | 37c8351 | 2020-06-29 13:25:53 -0700 | [diff] [blame] | 1727 | "src/f32-vunary/gen/vabs-wasmsimd-x4.c", |
| 1728 | "src/f32-vunary/gen/vabs-wasmsimd-x8.c", |
| 1729 | "src/f32-vunary/gen/vneg-wasmsimd-x4.c", |
| 1730 | "src/f32-vunary/gen/vneg-wasmsimd-x8.c", |
| 1731 | "src/f32-vunary/gen/vsqr-wasmsimd-x4.c", |
| 1732 | "src/f32-vunary/gen/vsqr-wasmsimd-x8.c", |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 1733 | "src/math/expm1minus-wasmsimd-rr2-lut16-p3-andnot.c", |
| 1734 | "src/math/expm1minus-wasmsimd-rr2-lut16-p3-max.c", |
| 1735 | "src/math/expm1minus-wasmsimd-rr2-p6-andnot.c", |
| 1736 | "src/math/expm1minus-wasmsimd-rr2-p6-max.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1737 | "src/math/roundd-wasmsimd-addsub.c", |
| 1738 | "src/math/roundd-wasmsimd-cvt.c", |
| 1739 | "src/math/roundne-wasmsimd-addsub.c", |
| 1740 | "src/math/roundu-wasmsimd-addsub.c", |
| 1741 | "src/math/roundu-wasmsimd-cvt.c", |
| 1742 | "src/math/roundz-wasmsimd-addsub.c", |
| 1743 | "src/math/roundz-wasmsimd-cvt.c", |
| 1744 | "src/math/sigmoid-wasmsimd-rr2-lut64-p2-div.c", |
| 1745 | "src/math/sigmoid-wasmsimd-rr2-p5-div.c", |
Marat Dukhan | 313eef7 | 2021-06-30 16:11:31 -0700 | [diff] [blame] | 1746 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-wasmsimd-mul16.c", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 1747 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-wasmsimd-mul16.c", |
| 1748 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-wasmsimd-mul16.c", |
| 1749 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-wasmsimd-mul16.c", |
| 1750 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-wasmsimd-mul16.c", |
| 1751 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 47c1220 | 2021-06-30 15:09:34 -0700 | [diff] [blame] | 1752 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-ld64.c", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 1753 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-ld128.c", |
Marat Dukhan | 47c1220 | 2021-06-30 15:09:34 -0700 | [diff] [blame] | 1754 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-ld64.c", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 1755 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-ld128.c", |
Marat Dukhan | 47c1220 | 2021-06-30 15:09:34 -0700 | [diff] [blame] | 1756 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-ld64.c", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 1757 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-ld128.c", |
Marat Dukhan | 47c1220 | 2021-06-30 15:09:34 -0700 | [diff] [blame] | 1758 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-ld64.c", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 1759 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-ld128.c", |
Marat Dukhan | 47c1220 | 2021-06-30 15:09:34 -0700 | [diff] [blame] | 1760 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-ld64.c", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 1761 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-ld128.c", |
Marat Dukhan | 47c1220 | 2021-06-30 15:09:34 -0700 | [diff] [blame] | 1762 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-ld64.c", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 1763 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-ld128.c", |
Marat Dukhan | 69aa623 | 2021-06-30 14:17:26 -0700 | [diff] [blame] | 1764 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-wasmsimd-mul16.c", |
| 1765 | "src/qs8-dwconv/gen/up8x9-minmax-gemmlowp-wasmsimd-mul16.c", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 1766 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-wasmsimd-mul16.c", |
| 1767 | "src/qs8-dwconv/gen/up8x25-minmax-gemmlowp-wasmsimd-mul16.c", |
| 1768 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-wasmsimd-mul16.c", |
| 1769 | "src/qs8-dwconv/gen/up16x9-minmax-gemmlowp-wasmsimd-mul16.c", |
| 1770 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-wasmsimd-mul16.c", |
| 1771 | "src/qs8-dwconv/gen/up16x25-minmax-gemmlowp-wasmsimd-mul16.c", |
| 1772 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-wasmsimd-mul16.c", |
| 1773 | "src/qs8-dwconv/gen/up24x9-minmax-gemmlowp-wasmsimd-mul16.c", |
| 1774 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-wasmsimd-mul16.c", |
| 1775 | "src/qs8-dwconv/gen/up24x25-minmax-gemmlowp-wasmsimd-mul16.c", |
Marat Dukhan | b5e3d17 | 2020-08-06 13:29:53 -0700 | [diff] [blame] | 1776 | "src/qs8-gavgpool/gen/7p7x-minmax-wasmsimd-c8-acc2.c", |
| 1777 | "src/qs8-gavgpool/gen/7p7x-minmax-wasmsimd-c16-acc2.c", |
| 1778 | "src/qs8-gavgpool/gen/7p7x-minmax-wasmsimd-c24-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1779 | "src/qs8-gavgpool/gen/7x-minmax-wasmsimd-c8-acc2.c", |
| 1780 | "src/qs8-gavgpool/gen/7x-minmax-wasmsimd-c16-acc2.c", |
| 1781 | "src/qs8-gavgpool/gen/7x-minmax-wasmsimd-c24-acc2.c", |
Marat Dukhan | 4741e41 | 2021-06-30 13:38:06 -0700 | [diff] [blame] | 1782 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-ld64.c", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 1783 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-ld128.c", |
Marat Dukhan | 8674629 | 2021-08-06 17:27:18 -0700 | [diff] [blame] | 1784 | "src/qs8-gemm/gen/1x4c8-xw-minmax-fp32-wasmsimd.c", |
Marat Dukhan | 4741e41 | 2021-06-30 13:38:06 -0700 | [diff] [blame] | 1785 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-ld64.c", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 1786 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-ld128.c", |
Marat Dukhan | 8674629 | 2021-08-06 17:27:18 -0700 | [diff] [blame] | 1787 | "src/qs8-gemm/gen/2x4c8-xw-minmax-fp32-wasmsimd.c", |
Marat Dukhan | 4741e41 | 2021-06-30 13:38:06 -0700 | [diff] [blame] | 1788 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-ld64.c", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 1789 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-ld128.c", |
Marat Dukhan | 8674629 | 2021-08-06 17:27:18 -0700 | [diff] [blame] | 1790 | "src/qs8-gemm/gen/3x4c8-xw-minmax-fp32-wasmsimd.c", |
Marat Dukhan | 4741e41 | 2021-06-30 13:38:06 -0700 | [diff] [blame] | 1791 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-ld64.c", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 1792 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-ld128.c", |
Marat Dukhan | 4741e41 | 2021-06-30 13:38:06 -0700 | [diff] [blame] | 1793 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-ld64.c", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 1794 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-ld128.c", |
Marat Dukhan | 4741e41 | 2021-06-30 13:38:06 -0700 | [diff] [blame] | 1795 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-ld64.c", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 1796 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-ld128.c", |
Marat Dukhan | 2e23d2b | 2020-07-29 16:01:37 -0700 | [diff] [blame] | 1797 | "src/qs8-requantization/fp32-wasmsimd.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 1798 | "src/qs8-requantization/gemmlowp-wasmsimd.c", |
Marat Dukhan | 5df27f8 | 2020-09-02 23:59:21 -0700 | [diff] [blame] | 1799 | "src/qs8-vadd/gen/minmax-wasmsimd-x8.c", |
| 1800 | "src/qs8-vadd/gen/minmax-wasmsimd-x16.c", |
| 1801 | "src/qs8-vadd/gen/minmax-wasmsimd-x24.c", |
| 1802 | "src/qs8-vadd/gen/minmax-wasmsimd-x32.c", |
| 1803 | "src/qs8-vaddc/gen/minmax-wasmsimd-x8.c", |
| 1804 | "src/qs8-vaddc/gen/minmax-wasmsimd-x16.c", |
| 1805 | "src/qs8-vaddc/gen/minmax-wasmsimd-x24.c", |
| 1806 | "src/qs8-vaddc/gen/minmax-wasmsimd-x32.c", |
Marat Dukhan | 661ea6d | 2021-08-02 11:25:41 -0700 | [diff] [blame] | 1807 | "src/qs8-vmul/gen/minmax-fp32-wasmsimd-mul32-ld64-x8.c", |
| 1808 | "src/qs8-vmul/gen/minmax-fp32-wasmsimd-mul32-ld64-x16.c", |
| 1809 | "src/qs8-vmulc/gen/minmax-fp32-wasmsimd-mul32-ld64-x8.c", |
| 1810 | "src/qs8-vmulc/gen/minmax-fp32-wasmsimd-mul32-ld64-x16.c", |
Marat Dukhan | f601135 | 2021-07-15 15:11:14 -0700 | [diff] [blame] | 1811 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-wasmsimd-mul16.c", |
| 1812 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-wasmsimd-mul16.c", |
| 1813 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-wasmsimd-mul16.c", |
| 1814 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-wasmsimd-mul16.c", |
| 1815 | "src/qu8-dwconv/gen/up24x9-minmax-fp32-wasmsimd-mul16.c", |
| 1816 | "src/qu8-dwconv/gen/up24x25-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 43bee05 | 2021-07-14 20:57:18 -0700 | [diff] [blame] | 1817 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-ld64.c", |
| 1818 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-ld128.c", |
| 1819 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-ld64.c", |
| 1820 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-ld128.c", |
| 1821 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-ld64.c", |
| 1822 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-ld128.c", |
| 1823 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-ld64.c", |
| 1824 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-ld128.c", |
| 1825 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-ld64.c", |
| 1826 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-ld128.c", |
| 1827 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-ld64.c", |
| 1828 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-ld128.c", |
Marat Dukhan | 5b69f8b | 2020-07-24 15:26:48 -0700 | [diff] [blame] | 1829 | "src/qu8-requantization/fp32-wasmsimd.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 1830 | "src/qu8-requantization/gemmlowp-wasmsimd.c", |
Marat Dukhan | 76e78c8 | 2021-07-20 21:11:23 -0700 | [diff] [blame] | 1831 | "src/qu8-vadd/gen/minmax-wasmsimd-x8.c", |
| 1832 | "src/qu8-vadd/gen/minmax-wasmsimd-x16.c", |
| 1833 | "src/qu8-vaddc/gen/minmax-wasmsimd-x8.c", |
| 1834 | "src/qu8-vaddc/gen/minmax-wasmsimd-x16.c", |
Marat Dukhan | 661ea6d | 2021-08-02 11:25:41 -0700 | [diff] [blame] | 1835 | "src/qu8-vmul/gen/minmax-fp32-wasmsimd-mul32-ld64-x8.c", |
| 1836 | "src/qu8-vmul/gen/minmax-fp32-wasmsimd-mul32-ld64-x16.c", |
| 1837 | "src/qu8-vmulc/gen/minmax-fp32-wasmsimd-mul32-ld64-x8.c", |
| 1838 | "src/qu8-vmulc/gen/minmax-fp32-wasmsimd-mul32-ld64-x16.c", |
Marat Dukhan | 66d99e9 | 2020-07-16 12:56:21 -0700 | [diff] [blame] | 1839 | "src/x32-packx/x4-wasmsimd.c", |
Marat Dukhan | 9d4bfa2 | 2020-07-16 19:07:04 -0700 | [diff] [blame] | 1840 | "src/x32-unpool/wasmsimd.c", |
Marat Dukhan | e3b7876 | 2020-07-16 20:02:58 -0700 | [diff] [blame] | 1841 | "src/x32-zip/x2-wasmsimd.c", |
| 1842 | "src/x32-zip/x3-wasmsimd.c", |
| 1843 | "src/x32-zip/x4-wasmsimd.c", |
| 1844 | "src/x32-zip/xm-wasmsimd.c", |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 1845 | "src/xx-fill/wasmsimd-x64.c", |
Marat Dukhan | 0461f2d | 2021-08-08 12:36:29 -0700 | [diff] [blame^] | 1846 | "src/xx-pad/wasmsimd.c", |
Marat Dukhan | 290055c | 2020-06-09 12:24:29 -0700 | [diff] [blame] | 1847 | ] |
| 1848 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 1849 | # ISA-specific micro-kernels |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 1850 | PROD_NEON_MICROKERNEL_SRCS = [ |
| 1851 | "src/f32-argmaxpool/4x-neon-c4.c", |
| 1852 | "src/f32-argmaxpool/9p8x-neon-c4.c", |
| 1853 | "src/f32-argmaxpool/9x-neon-c4.c", |
| 1854 | "src/f32-avgpool/9p8x-minmax-neon-c4.c", |
| 1855 | "src/f32-avgpool/9x-minmax-neon-c4.c", |
| 1856 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-neon-2x2.c", |
| 1857 | "src/f32-dwconv/gen/up4x4-minmax-neon.c", |
| 1858 | "src/f32-dwconv/gen/up4x9-minmax-neon.c", |
| 1859 | "src/f32-dwconv/gen/up4x25-minmax-neon-acc2.c", |
| 1860 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-2x4.c", |
| 1861 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-1x4.c", |
| 1862 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-1x4.c", |
| 1863 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-1x4.c", |
| 1864 | "src/f32-gavgpool-cw/neon-x4.c", |
| 1865 | "src/f32-gavgpool/7p7x-minmax-neon-c4.c", |
| 1866 | "src/f32-gavgpool/7x-minmax-neon-c4.c", |
| 1867 | "src/f32-gemm/gen/1x8-minmax-neon-lane-ld64.c", |
| 1868 | "src/f32-gemm/gen/4x2-minmax-neon-lane-ld64.c", |
| 1869 | "src/f32-gemm/gen/4x8-minmax-neon-lane-ld64.c", |
| 1870 | "src/f32-ibilinear-chw/gen/neon-p8.c", |
| 1871 | "src/f32-ibilinear/gen/neon-c8.c", |
| 1872 | "src/f32-igemm/gen/1x8-minmax-neon-lane-ld64.c", |
| 1873 | "src/f32-igemm/gen/4x2-minmax-neon-lane-ld64.c", |
| 1874 | "src/f32-igemm/gen/4x8-minmax-neon-lane-ld64.c", |
| 1875 | "src/f32-maxpool/9p8x-minmax-neon-c4.c", |
| 1876 | "src/f32-pavgpool/9p8x-minmax-neon-c4.c", |
| 1877 | "src/f32-pavgpool/9x-minmax-neon-c4.c", |
| 1878 | "src/f32-prelu/gen/neon-2x8.c", |
| 1879 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x8.c", |
| 1880 | "src/f32-rmax/neon.c", |
| 1881 | "src/f32-spmm/gen/32x1-minmax-neon.c", |
| 1882 | "src/f32-vbinary/gen/vadd-minmax-neon-x8.c", |
| 1883 | "src/f32-vbinary/gen/vaddc-minmax-neon-x8.c", |
| 1884 | "src/f32-vbinary/gen/vmax-neon-x8.c", |
| 1885 | "src/f32-vbinary/gen/vmaxc-neon-x8.c", |
| 1886 | "src/f32-vbinary/gen/vmin-neon-x8.c", |
| 1887 | "src/f32-vbinary/gen/vminc-neon-x8.c", |
| 1888 | "src/f32-vbinary/gen/vmul-minmax-neon-x8.c", |
| 1889 | "src/f32-vbinary/gen/vmulc-minmax-neon-x8.c", |
| 1890 | "src/f32-vbinary/gen/vrsubc-minmax-neon-x8.c", |
| 1891 | "src/f32-vbinary/gen/vsqrdiff-neon-x8.c", |
| 1892 | "src/f32-vbinary/gen/vsqrdiffc-neon-x8.c", |
| 1893 | "src/f32-vbinary/gen/vsub-minmax-neon-x8.c", |
| 1894 | "src/f32-vbinary/gen/vsubc-minmax-neon-x8.c", |
| 1895 | "src/f32-vclamp/gen/vclamp-neon-x8.c", |
| 1896 | "src/f32-velu/gen/velu-neon-rr2-lut16-p3-x8.c", |
| 1897 | "src/f32-vhswish/gen/vhswish-neon-x16.c", |
| 1898 | "src/f32-vlrelu/gen/vlrelu-neon-x8.c", |
| 1899 | "src/f32-vmulcaddc/gen/c4-minmax-neon-2x.c", |
| 1900 | "src/f32-vrnd/gen/vrndd-neon-x8.c", |
| 1901 | "src/f32-vrnd/gen/vrndne-neon-x8.c", |
| 1902 | "src/f32-vrnd/gen/vrndu-neon-x8.c", |
| 1903 | "src/f32-vrnd/gen/vrndz-neon-x8.c", |
| 1904 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut64-p2-nr2recps-x8.c", |
| 1905 | "src/f32-vunary/gen/vabs-neon-x8.c", |
| 1906 | "src/f32-vunary/gen/vneg-neon-x8.c", |
| 1907 | "src/f32-vunary/gen/vsqr-neon-x8.c", |
| 1908 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-neon-mla8-ld64.c", |
| 1909 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-neon-mla8-ld64.c", |
| 1910 | "src/qc8-gemm/gen/1x8c2-minmax-fp32-neon-mlal-padal-dup.c", |
| 1911 | "src/qc8-gemm/gen/2x8c2-minmax-fp32-neon-mlal-padal-dup.c", |
| 1912 | "src/qc8-igemm/gen/1x8c2-minmax-fp32-neon-mlal-padal-dup.c", |
| 1913 | "src/qc8-igemm/gen/2x8c2-minmax-fp32-neon-mlal-padal-dup.c", |
| 1914 | "src/qs8-dwconv/gen/up8x9-minmax-rndnu-neon-mla8-ld64.c", |
| 1915 | "src/qs8-dwconv/gen/up8x25-minmax-rndnu-neon-mla8-ld64.c", |
| 1916 | "src/qs8-gavgpool/gen/7p7x-minmax-neon-c8-acc2.c", |
| 1917 | "src/qs8-gavgpool/gen/7x-minmax-neon-c8-acc2.c", |
| 1918 | "src/qs8-gemm/gen/1x8c2-minmax-rndnu-neon-mlal-padal-dup.c", |
| 1919 | "src/qs8-gemm/gen/1x16-minmax-rndnu-neon-mlal-lane.c", |
| 1920 | "src/qs8-gemm/gen/2x8c2-minmax-rndnu-neon-mlal-padal-dup.c", |
| 1921 | "src/qs8-igemm/gen/1x8c2-minmax-rndnu-neon-mlal-padal-dup.c", |
| 1922 | "src/qs8-igemm/gen/1x16-minmax-rndnu-neon-mlal-lane.c", |
| 1923 | "src/qs8-igemm/gen/2x8c2-minmax-rndnu-neon-mlal-padal-dup.c", |
Marat Dukhan | 01debd9 | 2021-07-29 18:14:21 -0700 | [diff] [blame] | 1924 | "src/qs8-vadd/gen/minmax-neon-ld64-x16.c", |
| 1925 | "src/qs8-vadd/gen/minmax-neon-ld64-x32.c", |
| 1926 | "src/qs8-vaddc/gen/minmax-neon-ld64-x16.c", |
| 1927 | "src/qs8-vaddc/gen/minmax-neon-ld64-x32.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 1928 | "src/qs8-vmul/gen/minmax-fp32-neon-ld64-x16.c", |
| 1929 | "src/qs8-vmulc/gen/minmax-fp32-neon-ld64-x16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 1930 | "src/qu8-avgpool/9p8x-minmax-neon-c8.c", |
| 1931 | "src/qu8-avgpool/9x-minmax-neon-c8.c", |
| 1932 | "src/qu8-dwconv/gen/up8x9-minmax-rndnu-neon-mul16.c", |
| 1933 | "src/qu8-dwconv/gen/up8x25-minmax-rndnu-neon-mul16.c", |
| 1934 | "src/qu8-gavgpool/7p7x-minmax-neon-c8.c", |
| 1935 | "src/qu8-gavgpool/7x-minmax-neon-c8.c", |
| 1936 | "src/qu8-gemm/gen/1x8-minmax-rndnu-neon-mlal-lane.c", |
| 1937 | "src/qu8-gemm/gen/1x16-minmax-rndnu-neon-mlal-lane.c", |
| 1938 | "src/qu8-gemm/gen/4x8-minmax-rndnu-neon-mlal-lane.c", |
| 1939 | "src/qu8-gemm/gen/4x16-minmax-rndnu-neon-mlal-lane.c", |
| 1940 | "src/qu8-igemm/gen/1x8-minmax-rndnu-neon-mlal-lane.c", |
| 1941 | "src/qu8-igemm/gen/1x16-minmax-rndnu-neon-mlal-lane.c", |
| 1942 | "src/qu8-igemm/gen/4x8-minmax-rndnu-neon-mlal-lane.c", |
| 1943 | "src/qu8-igemm/gen/4x16-minmax-rndnu-neon-mlal-lane.c", |
| 1944 | "src/qu8-vadd/gen/minmax-neon-ld64-x8.c", |
| 1945 | "src/qu8-vaddc/gen/minmax-neon-ld64-x8.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 1946 | "src/qu8-vmul/gen/minmax-fp32-neon-ld64-x16.c", |
| 1947 | "src/qu8-vmulc/gen/minmax-fp32-neon-ld64-x16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 1948 | "src/u8-maxpool/9p8x-minmax-neon-c16.c", |
| 1949 | "src/u8-rmax/neon.c", |
| 1950 | "src/u8-vclamp/neon-x64.c", |
| 1951 | "src/x8-zip/x2-neon.c", |
| 1952 | "src/x8-zip/x3-neon.c", |
| 1953 | "src/x8-zip/x4-neon.c", |
| 1954 | "src/x8-zip/xm-neon.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 1955 | "src/x32-packx/x4-neon-st4.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 1956 | "src/x32-unpool/neon.c", |
| 1957 | "src/x32-zip/x2-neon.c", |
| 1958 | "src/x32-zip/x3-neon.c", |
| 1959 | "src/x32-zip/x4-neon.c", |
| 1960 | "src/x32-zip/xm-neon.c", |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 1961 | "src/xx-fill/neon-x64.c", |
Marat Dukhan | 0461f2d | 2021-08-08 12:36:29 -0700 | [diff] [blame^] | 1962 | "src/xx-pad/neon.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 1963 | ] |
| 1964 | |
| 1965 | ALL_NEON_MICROKERNEL_SRCS = [ |
Marat Dukhan | ef25c6d | 2020-07-24 00:59:40 -0700 | [diff] [blame] | 1966 | "src/f32-argmaxpool/4x-neon-c4.c", |
| 1967 | "src/f32-argmaxpool/9p8x-neon-c4.c", |
| 1968 | "src/f32-argmaxpool/9x-neon-c4.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 1969 | "src/f32-avgpool/9p8x-minmax-neon-c4.c", |
| 1970 | "src/f32-avgpool/9x-minmax-neon-c4.c", |
Marat Dukhan | 56b10cd | 2020-05-18 09:35:49 -0700 | [diff] [blame] | 1971 | "src/f32-conv-hwc/gen/3x3s2p0p1c3x4-neon-2x1.c", |
Marat Dukhan | ce7a3f8 | 2020-05-17 21:46:44 -0700 | [diff] [blame] | 1972 | "src/f32-conv-hwc/gen/3x3s2p0p1c3x4-neon-2x2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1973 | "src/f32-conv-hwc/gen/3x3s2p0p1c3x8-neon-2x1.c", |
Marat Dukhan | ce7a3f8 | 2020-05-17 21:46:44 -0700 | [diff] [blame] | 1974 | "src/f32-conv-hwc/gen/3x3s2p0p1c3x8-neon-2x2.c", |
Marat Dukhan | 56b10cd | 2020-05-18 09:35:49 -0700 | [diff] [blame] | 1975 | "src/f32-conv-hwc/gen/3x3s2p1c3x4-neon-2x1.c", |
Marat Dukhan | ce7a3f8 | 2020-05-17 21:46:44 -0700 | [diff] [blame] | 1976 | "src/f32-conv-hwc/gen/3x3s2p1c3x4-neon-2x2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1977 | "src/f32-conv-hwc/gen/3x3s2p1c3x8-neon-2x1.c", |
Marat Dukhan | ce7a3f8 | 2020-05-17 21:46:44 -0700 | [diff] [blame] | 1978 | "src/f32-conv-hwc/gen/3x3s2p1c3x8-neon-2x2.c", |
Marat Dukhan | c763488 | 2020-12-07 15:11:12 -0800 | [diff] [blame] | 1979 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-neon-2x2.c", |
Marat Dukhan | f5425ea | 2020-04-24 01:46:00 -0700 | [diff] [blame] | 1980 | "src/f32-dwconv/gen/up4x4-minmax-neon-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1981 | "src/f32-dwconv/gen/up4x4-minmax-neon.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 1982 | "src/f32-dwconv/gen/up4x9-minmax-neon-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1983 | "src/f32-dwconv/gen/up4x9-minmax-neon.c", |
Marat Dukhan | f5425ea | 2020-04-24 01:46:00 -0700 | [diff] [blame] | 1984 | "src/f32-dwconv/gen/up4x25-minmax-neon-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1985 | "src/f32-dwconv/gen/up4x25-minmax-neon.c", |
| 1986 | "src/f32-dwconv/gen/up8x4-minmax-neon-acc2.c", |
| 1987 | "src/f32-dwconv/gen/up8x4-minmax-neon.c", |
| 1988 | "src/f32-dwconv/gen/up8x9-minmax-neon-acc2.c", |
| 1989 | "src/f32-dwconv/gen/up8x9-minmax-neon.c", |
Marat Dukhan | f5425ea | 2020-04-24 01:46:00 -0700 | [diff] [blame] | 1990 | "src/f32-dwconv/gen/up8x25-minmax-neon-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1991 | "src/f32-dwconv/gen/up8x25-minmax-neon.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 1992 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-1x4-acc2.c", |
| 1993 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-1x4-acc3.c", |
| 1994 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-1x4-acc4.c", |
Marat Dukhan | c581e48 | 2020-10-24 01:28:11 -0700 | [diff] [blame] | 1995 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-1x4.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 1996 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-2x4-acc2.c", |
Marat Dukhan | c581e48 | 2020-10-24 01:28:11 -0700 | [diff] [blame] | 1997 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-2x4.c", |
| 1998 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-3x4.c", |
| 1999 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-4x4.c", |
| 2000 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-5x4.c", |
| 2001 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-6x4.c", |
Marat Dukhan | 82f0c32 | 2020-10-25 19:17:35 -0700 | [diff] [blame] | 2002 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-1x4-acc2.c", |
| 2003 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-1x4-acc3.c", |
| 2004 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-1x4-acc4.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2005 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-1x4.c", |
Marat Dukhan | 82f0c32 | 2020-10-25 19:17:35 -0700 | [diff] [blame] | 2006 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-2x4-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2007 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-2x4.c", |
| 2008 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-3x4.c", |
| 2009 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-4x4.c", |
Marat Dukhan | 149f0ea | 2020-10-26 12:50:33 -0700 | [diff] [blame] | 2010 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-1x4-acc2.c", |
| 2011 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-1x4-acc3.c", |
| 2012 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-1x4-acc4.c", |
| 2013 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-1x4-acc5.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2014 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-1x4.c", |
Marat Dukhan | 149f0ea | 2020-10-26 12:50:33 -0700 | [diff] [blame] | 2015 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-2x4-acc2.c", |
| 2016 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-2x4-acc3.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2017 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-2x4.c", |
Marat Dukhan | 149f0ea | 2020-10-26 12:50:33 -0700 | [diff] [blame] | 2018 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-3x4-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2019 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-3x4.c", |
Marat Dukhan | 149f0ea | 2020-10-26 12:50:33 -0700 | [diff] [blame] | 2020 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-4x4-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2021 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-4x4.c", |
| 2022 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-5x4.c", |
Marat Dukhan | 30d4b25 | 2020-10-29 16:33:22 -0700 | [diff] [blame] | 2023 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-1x4-acc2.c", |
| 2024 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-1x4-acc3.c", |
| 2025 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-1x4-acc4.c", |
| 2026 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-1x4-acc5.c", |
| 2027 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-1x4.c", |
| 2028 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-2x4-acc2.c", |
| 2029 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-2x4-acc3.c", |
| 2030 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-2x4.c", |
Marat Dukhan | 30d4b25 | 2020-10-29 16:33:22 -0700 | [diff] [blame] | 2031 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-3x4-acc2.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 2032 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-3x4.c", |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 2033 | "src/f32-gavgpool-cw/neon-x4.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 2034 | "src/f32-gavgpool/7p7x-minmax-neon-c4.c", |
| 2035 | "src/f32-gavgpool/7x-minmax-neon-c4.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2036 | "src/f32-gemm/gen-inc/1x8inc-minmax-neon-dup-ld64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2037 | "src/f32-gemm/gen-inc/1x8inc-minmax-neon-lane-ld64.c", |
| 2038 | "src/f32-gemm/gen-inc/1x8s4inc-minmax-neon.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2039 | "src/f32-gemm/gen-inc/4x8inc-minmax-neon-dup-ld64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2040 | "src/f32-gemm/gen-inc/4x8inc-minmax-neon-dup-ld128.c", |
| 2041 | "src/f32-gemm/gen-inc/4x8inc-minmax-neon-lane-ld64.c", |
| 2042 | "src/f32-gemm/gen-inc/4x8inc-minmax-neon-lane-ld128.c", |
| 2043 | "src/f32-gemm/gen-inc/4x8s4inc-minmax-neon.c", |
| 2044 | "src/f32-gemm/gen-inc/5x8inc-minmax-neon-lane-ld64.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2045 | "src/f32-gemm/gen-inc/6x8inc-minmax-neon-dup-ld64.c", |
| 2046 | "src/f32-gemm/gen-inc/6x8inc-minmax-neon-dup-ld128.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2047 | "src/f32-gemm/gen-inc/6x8inc-minmax-neon-lane-ld64.c", |
| 2048 | "src/f32-gemm/gen-inc/6x8inc-minmax-neon-lane-ld128.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2049 | "src/f32-gemm/gen-inc/6x8s4inc-minmax-neon.c", |
| 2050 | "src/f32-gemm/gen-inc/8x8s4inc-minmax-neon.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2051 | "src/f32-gemm/gen/1x8-minmax-neon-dup-ld64.c", |
| 2052 | "src/f32-gemm/gen/1x8-minmax-neon-lane-ld64.c", |
| 2053 | "src/f32-gemm/gen/1x8s4-minmax-neon.c", |
| 2054 | "src/f32-gemm/gen/4x2-minmax-neon-lane-ld64.c", |
| 2055 | "src/f32-gemm/gen/4x8-minmax-neon-dup-ld64.c", |
| 2056 | "src/f32-gemm/gen/4x8-minmax-neon-dup-ld128.c", |
| 2057 | "src/f32-gemm/gen/4x8-minmax-neon-lane-ld64.c", |
| 2058 | "src/f32-gemm/gen/4x8-minmax-neon-lane-ld128.c", |
| 2059 | "src/f32-gemm/gen/4x8s4-minmax-neon.c", |
| 2060 | "src/f32-gemm/gen/5x8-minmax-neon-lane-ld64.c", |
| 2061 | "src/f32-gemm/gen/6x8-minmax-neon-dup-ld64.c", |
| 2062 | "src/f32-gemm/gen/6x8-minmax-neon-dup-ld128.c", |
| 2063 | "src/f32-gemm/gen/6x8-minmax-neon-lane-ld64.c", |
| 2064 | "src/f32-gemm/gen/6x8-minmax-neon-lane-ld128.c", |
| 2065 | "src/f32-gemm/gen/6x8s4-minmax-neon.c", |
| 2066 | "src/f32-gemm/gen/8x8s4-minmax-neon.c", |
Artsiom Ablavatski | 2202c81 | 2021-01-22 14:16:43 -0800 | [diff] [blame] | 2067 | "src/f32-ibilinear-chw/gen/neon-p4.c", |
| 2068 | "src/f32-ibilinear-chw/gen/neon-p8.c", |
Frank Barchard | 8247e21 | 2021-02-03 18:12:33 -0800 | [diff] [blame] | 2069 | "src/f32-ibilinear/gen/neon-c4.c", |
| 2070 | "src/f32-ibilinear/gen/neon-c8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2071 | "src/f32-igemm/gen/1x8-minmax-neon-dup-ld64.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2072 | "src/f32-igemm/gen/1x8-minmax-neon-lane-ld64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2073 | "src/f32-igemm/gen/1x8s4-minmax-neon.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2074 | "src/f32-igemm/gen/4x2-minmax-neon-lane-ld64.c", |
| 2075 | "src/f32-igemm/gen/4x4-minmax-neon-lane-ld64.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2076 | "src/f32-igemm/gen/4x8-minmax-neon-dup-ld64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2077 | "src/f32-igemm/gen/4x8-minmax-neon-dup-ld128.c", |
| 2078 | "src/f32-igemm/gen/4x8-minmax-neon-lane-ld64.c", |
| 2079 | "src/f32-igemm/gen/4x8-minmax-neon-lane-ld128.c", |
| 2080 | "src/f32-igemm/gen/4x8s4-minmax-neon.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2081 | "src/f32-igemm/gen/6x8-minmax-neon-dup-ld64.c", |
| 2082 | "src/f32-igemm/gen/6x8-minmax-neon-dup-ld128.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2083 | "src/f32-igemm/gen/6x8-minmax-neon-lane-ld64.c", |
| 2084 | "src/f32-igemm/gen/6x8-minmax-neon-lane-ld128.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2085 | "src/f32-igemm/gen/6x8s4-minmax-neon.c", |
| 2086 | "src/f32-igemm/gen/8x8s4-minmax-neon.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 2087 | "src/f32-maxpool/9p8x-minmax-neon-c4.c", |
| 2088 | "src/f32-pavgpool/9p8x-minmax-neon-c4.c", |
| 2089 | "src/f32-pavgpool/9x-minmax-neon-c4.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2090 | "src/f32-ppmm/gen/4x8-minmax-neon.c", |
| 2091 | "src/f32-ppmm/gen/8x8-minmax-neon.c", |
Frank Barchard | a531698 | 2020-07-23 13:19:28 -0700 | [diff] [blame] | 2092 | "src/f32-prelu/gen/neon-1x4.c", |
| 2093 | "src/f32-prelu/gen/neon-1x8.c", |
| 2094 | "src/f32-prelu/gen/neon-1x16.c", |
Marat Dukhan | 40a672f | 2019-11-25 03:08:22 -0800 | [diff] [blame] | 2095 | "src/f32-prelu/gen/neon-2x4.c", |
| 2096 | "src/f32-prelu/gen/neon-2x8.c", |
Frank Barchard | a531698 | 2020-07-23 13:19:28 -0700 | [diff] [blame] | 2097 | "src/f32-prelu/gen/neon-2x16.c", |
| 2098 | "src/f32-prelu/gen/neon-4x4.c", |
| 2099 | "src/f32-prelu/gen/neon-4x8.c", |
| 2100 | "src/f32-prelu/gen/neon-4x16.c", |
Marat Dukhan | 8137e4c | 2020-01-25 12:56:58 -0800 | [diff] [blame] | 2101 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x4.c", |
Marat Dukhan | 8137e4c | 2020-01-25 12:56:58 -0800 | [diff] [blame] | 2102 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x8-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2103 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x8.c", |
Marat Dukhan | 8137e4c | 2020-01-25 12:56:58 -0800 | [diff] [blame] | 2104 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x12-acc2.c", |
| 2105 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x12-acc3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2106 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x12.c", |
Marat Dukhan | 8137e4c | 2020-01-25 12:56:58 -0800 | [diff] [blame] | 2107 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x16-acc2.c", |
| 2108 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x16-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2109 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x16.c", |
Marat Dukhan | 8137e4c | 2020-01-25 12:56:58 -0800 | [diff] [blame] | 2110 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x20-acc2.c", |
| 2111 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x20-acc5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2112 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x20.c", |
| 2113 | "src/f32-raddstoreexpminusmax/gen/neon-p5-x4.c", |
| 2114 | "src/f32-raddstoreexpminusmax/gen/neon-p5-x8-acc2.c", |
| 2115 | "src/f32-raddstoreexpminusmax/gen/neon-p5-x8.c", |
| 2116 | "src/f32-raddstoreexpminusmax/gen/neon-p5-x12-acc2.c", |
| 2117 | "src/f32-raddstoreexpminusmax/gen/neon-p5-x12-acc3.c", |
| 2118 | "src/f32-raddstoreexpminusmax/gen/neon-p5-x12.c", |
| 2119 | "src/f32-raddstoreexpminusmax/gen/neon-p5-x16-acc2.c", |
| 2120 | "src/f32-raddstoreexpminusmax/gen/neon-p5-x16-acc4.c", |
| 2121 | "src/f32-raddstoreexpminusmax/gen/neon-p5-x16.c", |
| 2122 | "src/f32-raddstoreexpminusmax/gen/neon-p5-x20-acc2.c", |
| 2123 | "src/f32-raddstoreexpminusmax/gen/neon-p5-x20-acc5.c", |
| 2124 | "src/f32-raddstoreexpminusmax/gen/neon-p5-x20.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 2125 | "src/f32-rmax/neon.c", |
Marat Dukhan | 5b86c43 | 2020-12-06 19:15:03 -0800 | [diff] [blame] | 2126 | "src/f32-spmm/gen/4x1-minmax-neon-pipelined.c", |
| 2127 | "src/f32-spmm/gen/4x1-minmax-neon-x2.c", |
| 2128 | "src/f32-spmm/gen/4x1-minmax-neon.c", |
| 2129 | "src/f32-spmm/gen/8x1-minmax-neon-pipelined.c", |
| 2130 | "src/f32-spmm/gen/8x1-minmax-neon-x2.c", |
| 2131 | "src/f32-spmm/gen/8x1-minmax-neon.c", |
| 2132 | "src/f32-spmm/gen/12x1-minmax-neon.c", |
| 2133 | "src/f32-spmm/gen/16x1-minmax-neon-pipelined.c", |
| 2134 | "src/f32-spmm/gen/16x1-minmax-neon-x2.c", |
| 2135 | "src/f32-spmm/gen/16x1-minmax-neon.c", |
| 2136 | "src/f32-spmm/gen/32x1-minmax-neon-pipelined.c", |
| 2137 | "src/f32-spmm/gen/32x1-minmax-neon-x2.c", |
| 2138 | "src/f32-spmm/gen/32x1-minmax-neon.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 2139 | "src/f32-vbinary/gen/vadd-minmax-neon-x4.c", |
| 2140 | "src/f32-vbinary/gen/vadd-minmax-neon-x8.c", |
| 2141 | "src/f32-vbinary/gen/vaddc-minmax-neon-x4.c", |
| 2142 | "src/f32-vbinary/gen/vaddc-minmax-neon-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 2143 | "src/f32-vbinary/gen/vmax-neon-x4.c", |
| 2144 | "src/f32-vbinary/gen/vmax-neon-x8.c", |
| 2145 | "src/f32-vbinary/gen/vmaxc-neon-x4.c", |
| 2146 | "src/f32-vbinary/gen/vmaxc-neon-x8.c", |
| 2147 | "src/f32-vbinary/gen/vmin-neon-x4.c", |
| 2148 | "src/f32-vbinary/gen/vmin-neon-x8.c", |
| 2149 | "src/f32-vbinary/gen/vminc-neon-x4.c", |
| 2150 | "src/f32-vbinary/gen/vminc-neon-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 2151 | "src/f32-vbinary/gen/vmul-minmax-neon-x4.c", |
| 2152 | "src/f32-vbinary/gen/vmul-minmax-neon-x8.c", |
| 2153 | "src/f32-vbinary/gen/vmulc-minmax-neon-x4.c", |
| 2154 | "src/f32-vbinary/gen/vmulc-minmax-neon-x8.c", |
| 2155 | "src/f32-vbinary/gen/vrsubc-minmax-neon-x4.c", |
| 2156 | "src/f32-vbinary/gen/vrsubc-minmax-neon-x8.c", |
Marat Dukhan | 13bafb0 | 2020-06-05 00:43:11 -0700 | [diff] [blame] | 2157 | "src/f32-vbinary/gen/vsqrdiff-neon-x4.c", |
| 2158 | "src/f32-vbinary/gen/vsqrdiff-neon-x8.c", |
| 2159 | "src/f32-vbinary/gen/vsqrdiffc-neon-x4.c", |
| 2160 | "src/f32-vbinary/gen/vsqrdiffc-neon-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 2161 | "src/f32-vbinary/gen/vsub-minmax-neon-x4.c", |
| 2162 | "src/f32-vbinary/gen/vsub-minmax-neon-x8.c", |
| 2163 | "src/f32-vbinary/gen/vsubc-minmax-neon-x4.c", |
| 2164 | "src/f32-vbinary/gen/vsubc-minmax-neon-x8.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 2165 | "src/f32-vclamp/gen/vclamp-neon-x4.c", |
| 2166 | "src/f32-vclamp/gen/vclamp-neon-x8.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 2167 | "src/f32-velu/gen/velu-neon-rr2-lut16-p3-x4.c", |
| 2168 | "src/f32-velu/gen/velu-neon-rr2-lut16-p3-x8.c", |
| 2169 | "src/f32-velu/gen/velu-neon-rr2-lut16-p3-x12.c", |
| 2170 | "src/f32-velu/gen/velu-neon-rr2-lut16-p3-x16.c", |
| 2171 | "src/f32-velu/gen/velu-neon-rr2-lut16-p3-x20.c", |
| 2172 | "src/f32-velu/gen/velu-neon-rr2-lut16-p3-x24.c", |
| 2173 | "src/f32-velu/gen/velu-neon-rr2-p6-x4.c", |
| 2174 | "src/f32-velu/gen/velu-neon-rr2-p6-x8.c", |
| 2175 | "src/f32-velu/gen/velu-neon-rr2-p6-x12.c", |
| 2176 | "src/f32-velu/gen/velu-neon-rr2-p6-x16.c", |
| 2177 | "src/f32-velu/gen/velu-neon-rr2-p6-x20.c", |
| 2178 | "src/f32-velu/gen/velu-neon-rr2-p6-x24.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 2179 | "src/f32-vhswish/gen/vhswish-neon-x4.c", |
| 2180 | "src/f32-vhswish/gen/vhswish-neon-x8.c", |
| 2181 | "src/f32-vhswish/gen/vhswish-neon-x16.c", |
Marat Dukhan | 19dd91d | 2020-07-16 11:12:44 -0700 | [diff] [blame] | 2182 | "src/f32-vlrelu/gen/vlrelu-neon-x4.c", |
| 2183 | "src/f32-vlrelu/gen/vlrelu-neon-x8.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 2184 | "src/f32-vmulcaddc/gen/c4-minmax-neon-2x.c", |
| 2185 | "src/f32-vmulcaddc/gen/c8-minmax-neon-2x.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 2186 | "src/f32-vrelu/gen/vrelu-neon-x4.c", |
| 2187 | "src/f32-vrelu/gen/vrelu-neon-x8.c", |
Marat Dukhan | eecf8fd | 2020-06-09 08:59:37 -0700 | [diff] [blame] | 2188 | "src/f32-vrnd/gen/vrndd-neon-x4.c", |
| 2189 | "src/f32-vrnd/gen/vrndd-neon-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2190 | "src/f32-vrnd/gen/vrndne-neon-x4.c", |
| 2191 | "src/f32-vrnd/gen/vrndne-neon-x8.c", |
| 2192 | "src/f32-vrnd/gen/vrndu-neon-x4.c", |
| 2193 | "src/f32-vrnd/gen/vrndu-neon-x8.c", |
| 2194 | "src/f32-vrnd/gen/vrndz-neon-x4.c", |
| 2195 | "src/f32-vrnd/gen/vrndz-neon-x8.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 2196 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut64-p2-nr2recps-x4.c", |
| 2197 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut64-p2-nr2recps-x8.c", |
| 2198 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut64-p2-nr2recps-x12.c", |
| 2199 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut64-p2-nr2recps-x16.c", |
| 2200 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut64-p2-nr2recps-x20.c", |
| 2201 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut64-p2-nr2recps-x24.c", |
| 2202 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut2048-p1-nr2recps-x4.c", |
| 2203 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut2048-p1-nr2recps-x8.c", |
| 2204 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut2048-p1-nr2recps-x12.c", |
| 2205 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut2048-p1-nr2recps-x16.c", |
| 2206 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut2048-p1-nr2recps-x20.c", |
| 2207 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut2048-p1-nr2recps-x24.c", |
| 2208 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-p5-nr2recps-x4.c", |
| 2209 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-p5-nr2recps-x8.c", |
| 2210 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-p5-nr2recps-x12.c", |
| 2211 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-p5-nr2recps-x16.c", |
| 2212 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-p5-nr2recps-x20.c", |
| 2213 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-p5-nr2recps-x24.c", |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 2214 | "src/f32-vunary/gen/vabs-neon-x4.c", |
| 2215 | "src/f32-vunary/gen/vabs-neon-x8.c", |
| 2216 | "src/f32-vunary/gen/vneg-neon-x4.c", |
| 2217 | "src/f32-vunary/gen/vneg-neon-x8.c", |
| 2218 | "src/f32-vunary/gen/vsqr-neon-x4.c", |
| 2219 | "src/f32-vunary/gen/vsqr-neon-x8.c", |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 2220 | "src/math/expm1minus-neon-rr2-lut16-p3.c", |
| 2221 | "src/math/expm1minus-neon-rr2-p6.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2222 | "src/math/roundd-neon-addsub.c", |
| 2223 | "src/math/roundd-neon-cvt.c", |
| 2224 | "src/math/roundne-neon-addsub.c", |
| 2225 | "src/math/roundu-neon-addsub.c", |
| 2226 | "src/math/roundu-neon-cvt.c", |
| 2227 | "src/math/roundz-neon-addsub.c", |
| 2228 | "src/math/roundz-neon-cvt.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2229 | "src/math/sigmoid-neon-rr2-lut64-p2-nr2recps.c", |
| 2230 | "src/math/sigmoid-neon-rr2-lut2048-p1-nr2recps.c", |
| 2231 | "src/math/sigmoid-neon-rr2-p5-nr2recps.c", |
| 2232 | "src/math/sqrt-neon-nr1rsqrts.c", |
| 2233 | "src/math/sqrt-neon-nr2rsqrts.c", |
| 2234 | "src/math/sqrt-neon-nr3rsqrts.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 2235 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-neon-mla8-ld64.c", |
| 2236 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-neon-mul8-ld64.c", |
Marat Dukhan | 59af581 | 2021-06-29 18:09:57 -0700 | [diff] [blame] | 2237 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-neon-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 2238 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-neon-mla8-ld64.c", |
| 2239 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-neon-mul8-ld64.c", |
Marat Dukhan | 59af581 | 2021-06-29 18:09:57 -0700 | [diff] [blame] | 2240 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-neon-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 2241 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neon-mla8-ld64.c", |
| 2242 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neon-mla8-ld128.c", |
| 2243 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neon-mul8-ld64.c", |
| 2244 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neon-mul8-ld128.c", |
Marat Dukhan | 59af581 | 2021-06-29 18:09:57 -0700 | [diff] [blame] | 2245 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neon-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 2246 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neon-mla8-ld64.c", |
| 2247 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neon-mla8-ld128.c", |
| 2248 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neon-mul8-ld64.c", |
| 2249 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neon-mul8-ld128.c", |
Marat Dukhan | 59af581 | 2021-06-29 18:09:57 -0700 | [diff] [blame] | 2250 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neon-mul16.c", |
| 2251 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-neon-mul16.c", |
| 2252 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-neon-mul16.c", |
| 2253 | "src/qc8-dwconv/gen/up32x9-minmax-fp32-neon-mul16.c", |
| 2254 | "src/qc8-dwconv/gen/up32x25-minmax-fp32-neon-mul16.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2255 | "src/qc8-gemm/gen/1x8c2-minmax-fp32-neon-mlal-padal-dup.c", |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 2256 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-neon-mlal-padal.c", |
| 2257 | "src/qc8-gemm/gen/1x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2258 | "src/qc8-gemm/gen/2x8c2-minmax-fp32-neon-mlal-padal-dup.c", |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 2259 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-neon-mlal-padal.c", |
| 2260 | "src/qc8-gemm/gen/4x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2261 | "src/qc8-igemm/gen/1x8c2-minmax-fp32-neon-mlal-padal-dup.c", |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 2262 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-neon-mlal-padal.c", |
| 2263 | "src/qc8-igemm/gen/1x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2264 | "src/qc8-igemm/gen/2x8c2-minmax-fp32-neon-mlal-padal-dup.c", |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 2265 | "src/qc8-igemm/gen/2x8c8-minmax-fp32-neon-mlal-padal.c", |
| 2266 | "src/qc8-igemm/gen/4x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 6f90529 | 2021-06-25 11:12:05 -0700 | [diff] [blame] | 2267 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-neon-mul16.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2268 | "src/qs8-dwconv/gen/up8x9-minmax-gemmlowp-neon-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 2269 | "src/qs8-dwconv/gen/up8x9-minmax-rndnu-neon-mla8-ld64.c", |
| 2270 | "src/qs8-dwconv/gen/up8x9-minmax-rndnu-neon-mul8-ld64.c", |
Marat Dukhan | be18f5c | 2021-07-16 18:46:39 -0700 | [diff] [blame] | 2271 | "src/qs8-dwconv/gen/up8x9-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 6f90529 | 2021-06-25 11:12:05 -0700 | [diff] [blame] | 2272 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-neon-mul16.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2273 | "src/qs8-dwconv/gen/up8x25-minmax-gemmlowp-neon-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 2274 | "src/qs8-dwconv/gen/up8x25-minmax-rndnu-neon-mla8-ld64.c", |
| 2275 | "src/qs8-dwconv/gen/up8x25-minmax-rndnu-neon-mul8-ld64.c", |
Marat Dukhan | be18f5c | 2021-07-16 18:46:39 -0700 | [diff] [blame] | 2276 | "src/qs8-dwconv/gen/up8x25-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 6f90529 | 2021-06-25 11:12:05 -0700 | [diff] [blame] | 2277 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-neon-mul16.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2278 | "src/qs8-dwconv/gen/up16x9-minmax-gemmlowp-neon-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 2279 | "src/qs8-dwconv/gen/up16x9-minmax-rndnu-neon-mla8-ld64.c", |
| 2280 | "src/qs8-dwconv/gen/up16x9-minmax-rndnu-neon-mla8-ld128.c", |
| 2281 | "src/qs8-dwconv/gen/up16x9-minmax-rndnu-neon-mul8-ld64.c", |
| 2282 | "src/qs8-dwconv/gen/up16x9-minmax-rndnu-neon-mul8-ld128.c", |
Marat Dukhan | be18f5c | 2021-07-16 18:46:39 -0700 | [diff] [blame] | 2283 | "src/qs8-dwconv/gen/up16x9-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 6f90529 | 2021-06-25 11:12:05 -0700 | [diff] [blame] | 2284 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-neon-mul16.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2285 | "src/qs8-dwconv/gen/up16x25-minmax-gemmlowp-neon-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 2286 | "src/qs8-dwconv/gen/up16x25-minmax-rndnu-neon-mla8-ld64.c", |
| 2287 | "src/qs8-dwconv/gen/up16x25-minmax-rndnu-neon-mla8-ld128.c", |
| 2288 | "src/qs8-dwconv/gen/up16x25-minmax-rndnu-neon-mul8-ld64.c", |
| 2289 | "src/qs8-dwconv/gen/up16x25-minmax-rndnu-neon-mul8-ld128.c", |
Marat Dukhan | be18f5c | 2021-07-16 18:46:39 -0700 | [diff] [blame] | 2290 | "src/qs8-dwconv/gen/up16x25-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 6f90529 | 2021-06-25 11:12:05 -0700 | [diff] [blame] | 2291 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-neon-mul16.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2292 | "src/qs8-dwconv/gen/up24x9-minmax-gemmlowp-neon-mul16.c", |
Marat Dukhan | 6f90529 | 2021-06-25 11:12:05 -0700 | [diff] [blame] | 2293 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-neon-mul16.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2294 | "src/qs8-dwconv/gen/up24x25-minmax-gemmlowp-neon-mul16.c", |
Marat Dukhan | 6f90529 | 2021-06-25 11:12:05 -0700 | [diff] [blame] | 2295 | "src/qs8-dwconv/gen/up32x9-minmax-fp32-neon-mul16.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2296 | "src/qs8-dwconv/gen/up32x9-minmax-gemmlowp-neon-mul16.c", |
Marat Dukhan | 6f90529 | 2021-06-25 11:12:05 -0700 | [diff] [blame] | 2297 | "src/qs8-dwconv/gen/up32x25-minmax-fp32-neon-mul16.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2298 | "src/qs8-dwconv/gen/up32x25-minmax-gemmlowp-neon-mul16.c", |
Marat Dukhan | 281262d | 2020-08-10 13:23:21 -0700 | [diff] [blame] | 2299 | "src/qs8-gavgpool/gen/7p7x-minmax-neon-c8-acc2.c", |
| 2300 | "src/qs8-gavgpool/gen/7p7x-minmax-neon-c16-acc2.c", |
| 2301 | "src/qs8-gavgpool/gen/7p7x-minmax-neon-c24-acc2.c", |
| 2302 | "src/qs8-gavgpool/gen/7p7x-minmax-neon-c32-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2303 | "src/qs8-gavgpool/gen/7x-minmax-neon-c8-acc2.c", |
| 2304 | "src/qs8-gavgpool/gen/7x-minmax-neon-c16-acc2.c", |
| 2305 | "src/qs8-gavgpool/gen/7x-minmax-neon-c24-acc2.c", |
| 2306 | "src/qs8-gavgpool/gen/7x-minmax-neon-c32-acc2.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2307 | "src/qs8-gemm/gen/1x8-minmax-gemmlowp-neon-mlal-lane.c", |
| 2308 | "src/qs8-gemm/gen/1x8-minmax-gemmlowp-neon-mull-addw-dup.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2309 | "src/qs8-gemm/gen/1x8-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2310 | "src/qs8-gemm/gen/1x8c2-minmax-fp32-neon-mlal-padal-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2311 | "src/qs8-gemm/gen/1x8c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2312 | "src/qs8-gemm/gen/1x8c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 2313 | "src/qs8-gemm/gen/1x8c2-minmax-rndnu-neon-mlal-padal-dup.c", |
Marat Dukhan | 2d3c97c | 2021-06-25 18:00:28 -0700 | [diff] [blame] | 2314 | "src/qs8-gemm/gen/1x8c8-minmax-fp32-neon-mlal-padal.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2315 | "src/qs8-gemm/gen/1x8c8-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2316 | "src/qs8-gemm/gen/1x8c8-minmax-gemmlowp-neon-mull-padal.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 2317 | "src/qs8-gemm/gen/1x8c8-minmax-rndnu-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2318 | "src/qs8-gemm/gen/1x8c16-minmax-gemmlowp-neon-mlal-padal.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2319 | "src/qs8-gemm/gen/1x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2320 | "src/qs8-gemm/gen/1x16-minmax-gemmlowp-neon-mlal-lane.c", |
Frank Barchard | 22fbe77 | 2021-07-20 15:56:32 -0700 | [diff] [blame] | 2321 | "src/qs8-gemm/gen/1x16-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 2322 | "src/qs8-gemm/gen/1x16-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 2323 | "src/qs8-gemm/gen/1x16-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2324 | "src/qs8-gemm/gen/1x16c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2325 | "src/qs8-gemm/gen/1x16c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
| 2326 | "src/qs8-gemm/gen/1x16c8-minmax-gemmlowp-neon-mlal-padal.c", |
| 2327 | "src/qs8-gemm/gen/1x16c8-minmax-gemmlowp-neon-mull-padal.c", |
| 2328 | "src/qs8-gemm/gen/1x16c16-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2329 | "src/qs8-gemm/gen/2x8-minmax-gemmlowp-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2330 | "src/qs8-gemm/gen/2x8-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2331 | "src/qs8-gemm/gen/2x8c2-minmax-fp32-neon-mlal-padal-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2332 | "src/qs8-gemm/gen/2x8c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2333 | "src/qs8-gemm/gen/2x8c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 2334 | "src/qs8-gemm/gen/2x8c2-minmax-rndnu-neon-mlal-padal-dup.c", |
Marat Dukhan | 2d3c97c | 2021-06-25 18:00:28 -0700 | [diff] [blame] | 2335 | "src/qs8-gemm/gen/2x8c8-minmax-fp32-neon-mlal-padal.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2336 | "src/qs8-gemm/gen/2x8c8-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2337 | "src/qs8-gemm/gen/2x8c8-minmax-gemmlowp-neon-mull-padal.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 2338 | "src/qs8-gemm/gen/2x8c8-minmax-rndnu-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2339 | "src/qs8-gemm/gen/2x8c16-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2340 | "src/qs8-gemm/gen/2x16-minmax-gemmlowp-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2341 | "src/qs8-gemm/gen/2x16-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2342 | "src/qs8-gemm/gen/2x16c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2343 | "src/qs8-gemm/gen/2x16c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
| 2344 | "src/qs8-gemm/gen/2x16c8-minmax-gemmlowp-neon-mlal-padal.c", |
| 2345 | "src/qs8-gemm/gen/2x16c8-minmax-gemmlowp-neon-mull-padal.c", |
| 2346 | "src/qs8-gemm/gen/2x16c16-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2347 | "src/qs8-gemm/gen/3x8-minmax-gemmlowp-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2348 | "src/qs8-gemm/gen/3x8-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2349 | "src/qs8-gemm/gen/3x8c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2350 | "src/qs8-gemm/gen/3x8c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
| 2351 | "src/qs8-gemm/gen/3x8c8-minmax-gemmlowp-neon-mlal-padal.c", |
| 2352 | "src/qs8-gemm/gen/3x8c8-minmax-gemmlowp-neon-mull-padal.c", |
| 2353 | "src/qs8-gemm/gen/3x8c16-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2354 | "src/qs8-gemm/gen/3x16-minmax-gemmlowp-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2355 | "src/qs8-gemm/gen/3x16-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2356 | "src/qs8-gemm/gen/3x16c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2357 | "src/qs8-gemm/gen/3x16c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
| 2358 | "src/qs8-gemm/gen/3x16c8-minmax-gemmlowp-neon-mlal-padal.c", |
| 2359 | "src/qs8-gemm/gen/3x16c8-minmax-gemmlowp-neon-mull-padal.c", |
| 2360 | "src/qs8-gemm/gen/3x16c16-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2361 | "src/qs8-gemm/gen/4x8-minmax-gemmlowp-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2362 | "src/qs8-gemm/gen/4x8-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2363 | "src/qs8-gemm/gen/4x8c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2364 | "src/qs8-gemm/gen/4x8c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
| 2365 | "src/qs8-gemm/gen/4x8c8-minmax-gemmlowp-neon-mlal-padal.c", |
| 2366 | "src/qs8-gemm/gen/4x8c8-minmax-gemmlowp-neon-mull-padal.c", |
| 2367 | "src/qs8-gemm/gen/4x8c16-minmax-gemmlowp-neon-mlal-padal.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2368 | "src/qs8-gemm/gen/4x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2369 | "src/qs8-gemm/gen/4x16-minmax-gemmlowp-neon-mlal-lane.c", |
Frank Barchard | 22fbe77 | 2021-07-20 15:56:32 -0700 | [diff] [blame] | 2370 | "src/qs8-gemm/gen/4x16-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 2371 | "src/qs8-gemm/gen/4x16-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 2372 | "src/qs8-gemm/gen/4x16-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2373 | "src/qs8-gemm/gen/4x16c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2374 | "src/qs8-gemm/gen/4x16c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
| 2375 | "src/qs8-gemm/gen/4x16c8-minmax-gemmlowp-neon-mlal-padal.c", |
| 2376 | "src/qs8-gemm/gen/4x16c8-minmax-gemmlowp-neon-mull-padal.c", |
| 2377 | "src/qs8-gemm/gen/4x16c16-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2378 | "src/qs8-gemm/gen/6x8-minmax-gemmlowp-neon-mlal-lane.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2379 | "src/qs8-gemm/gen/6x16-minmax-gemmlowp-neon-mlal-lane.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2380 | "src/qs8-igemm/gen/1x8-minmax-gemmlowp-neon-mlal-lane.c", |
| 2381 | "src/qs8-igemm/gen/1x8-minmax-gemmlowp-neon-mull-addw-dup.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2382 | "src/qs8-igemm/gen/1x8-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2383 | "src/qs8-igemm/gen/1x8c2-minmax-fp32-neon-mlal-padal-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2384 | "src/qs8-igemm/gen/1x8c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2385 | "src/qs8-igemm/gen/1x8c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 2386 | "src/qs8-igemm/gen/1x8c2-minmax-rndnu-neon-mlal-padal-dup.c", |
Marat Dukhan | cf05585 | 2021-06-26 09:05:09 -0700 | [diff] [blame] | 2387 | "src/qs8-igemm/gen/1x8c8-minmax-fp32-neon-mlal-padal.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2388 | "src/qs8-igemm/gen/1x8c8-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2389 | "src/qs8-igemm/gen/1x8c8-minmax-gemmlowp-neon-mull-padal.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 2390 | "src/qs8-igemm/gen/1x8c8-minmax-rndnu-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2391 | "src/qs8-igemm/gen/1x8c16-minmax-gemmlowp-neon-mlal-padal.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2392 | "src/qs8-igemm/gen/1x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2393 | "src/qs8-igemm/gen/1x16-minmax-gemmlowp-neon-mlal-lane.c", |
Frank Barchard | 22fbe77 | 2021-07-20 15:56:32 -0700 | [diff] [blame] | 2394 | "src/qs8-igemm/gen/1x16-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 2395 | "src/qs8-igemm/gen/1x16-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 2396 | "src/qs8-igemm/gen/1x16-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2397 | "src/qs8-igemm/gen/1x16c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2398 | "src/qs8-igemm/gen/1x16c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
| 2399 | "src/qs8-igemm/gen/1x16c8-minmax-gemmlowp-neon-mlal-padal.c", |
| 2400 | "src/qs8-igemm/gen/1x16c8-minmax-gemmlowp-neon-mull-padal.c", |
| 2401 | "src/qs8-igemm/gen/1x16c16-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2402 | "src/qs8-igemm/gen/2x8-minmax-gemmlowp-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2403 | "src/qs8-igemm/gen/2x8-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2404 | "src/qs8-igemm/gen/2x8c2-minmax-fp32-neon-mlal-padal-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2405 | "src/qs8-igemm/gen/2x8c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2406 | "src/qs8-igemm/gen/2x8c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 2407 | "src/qs8-igemm/gen/2x8c2-minmax-rndnu-neon-mlal-padal-dup.c", |
Marat Dukhan | cf05585 | 2021-06-26 09:05:09 -0700 | [diff] [blame] | 2408 | "src/qs8-igemm/gen/2x8c8-minmax-fp32-neon-mlal-padal.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2409 | "src/qs8-igemm/gen/2x8c8-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2410 | "src/qs8-igemm/gen/2x8c8-minmax-gemmlowp-neon-mull-padal.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 2411 | "src/qs8-igemm/gen/2x8c8-minmax-rndnu-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2412 | "src/qs8-igemm/gen/2x8c16-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2413 | "src/qs8-igemm/gen/2x16-minmax-gemmlowp-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2414 | "src/qs8-igemm/gen/2x16-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2415 | "src/qs8-igemm/gen/2x16c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2416 | "src/qs8-igemm/gen/2x16c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
| 2417 | "src/qs8-igemm/gen/2x16c8-minmax-gemmlowp-neon-mlal-padal.c", |
| 2418 | "src/qs8-igemm/gen/2x16c8-minmax-gemmlowp-neon-mull-padal.c", |
| 2419 | "src/qs8-igemm/gen/2x16c16-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2420 | "src/qs8-igemm/gen/3x8-minmax-gemmlowp-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2421 | "src/qs8-igemm/gen/3x8-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2422 | "src/qs8-igemm/gen/3x8c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2423 | "src/qs8-igemm/gen/3x8c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
| 2424 | "src/qs8-igemm/gen/3x8c8-minmax-gemmlowp-neon-mlal-padal.c", |
| 2425 | "src/qs8-igemm/gen/3x8c8-minmax-gemmlowp-neon-mull-padal.c", |
| 2426 | "src/qs8-igemm/gen/3x8c16-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2427 | "src/qs8-igemm/gen/3x16-minmax-gemmlowp-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2428 | "src/qs8-igemm/gen/3x16-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2429 | "src/qs8-igemm/gen/3x16c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2430 | "src/qs8-igemm/gen/3x16c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
| 2431 | "src/qs8-igemm/gen/3x16c8-minmax-gemmlowp-neon-mlal-padal.c", |
| 2432 | "src/qs8-igemm/gen/3x16c8-minmax-gemmlowp-neon-mull-padal.c", |
| 2433 | "src/qs8-igemm/gen/3x16c16-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2434 | "src/qs8-igemm/gen/4x8-minmax-gemmlowp-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2435 | "src/qs8-igemm/gen/4x8-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2436 | "src/qs8-igemm/gen/4x8c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2437 | "src/qs8-igemm/gen/4x8c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
| 2438 | "src/qs8-igemm/gen/4x8c8-minmax-gemmlowp-neon-mlal-padal.c", |
| 2439 | "src/qs8-igemm/gen/4x8c8-minmax-gemmlowp-neon-mull-padal.c", |
| 2440 | "src/qs8-igemm/gen/4x8c16-minmax-gemmlowp-neon-mlal-padal.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2441 | "src/qs8-igemm/gen/4x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2442 | "src/qs8-igemm/gen/4x16-minmax-gemmlowp-neon-mlal-lane.c", |
Frank Barchard | 22fbe77 | 2021-07-20 15:56:32 -0700 | [diff] [blame] | 2443 | "src/qs8-igemm/gen/4x16-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 2444 | "src/qs8-igemm/gen/4x16-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 2445 | "src/qs8-igemm/gen/4x16-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2446 | "src/qs8-igemm/gen/4x16c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2447 | "src/qs8-igemm/gen/4x16c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
| 2448 | "src/qs8-igemm/gen/4x16c8-minmax-gemmlowp-neon-mlal-padal.c", |
| 2449 | "src/qs8-igemm/gen/4x16c8-minmax-gemmlowp-neon-mull-padal.c", |
| 2450 | "src/qs8-igemm/gen/4x16c16-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2451 | "src/qs8-igemm/gen/6x8-minmax-gemmlowp-neon-mlal-lane.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2452 | "src/qs8-igemm/gen/6x16-minmax-gemmlowp-neon-mlal-lane.c", |
Marat Dukhan | 2e23d2b | 2020-07-29 16:01:37 -0700 | [diff] [blame] | 2453 | "src/qs8-requantization/fp32-neon.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 2454 | "src/qs8-requantization/gemmlowp-neon.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 2455 | "src/qs8-requantization/rndna-neon.c", |
Marat Dukhan | d3d818c | 2021-07-16 17:56:54 -0700 | [diff] [blame] | 2456 | "src/qs8-requantization/rndnu-neon-mull.c", |
| 2457 | "src/qs8-requantization/rndnu-neon-qdmulh.c", |
Marat Dukhan | ba7b279 | 2020-09-02 14:26:45 -0700 | [diff] [blame] | 2458 | "src/qs8-vadd/gen/minmax-neon-ld64-x8.c", |
| 2459 | "src/qs8-vadd/gen/minmax-neon-ld64-x16.c", |
| 2460 | "src/qs8-vadd/gen/minmax-neon-ld64-x24.c", |
| 2461 | "src/qs8-vadd/gen/minmax-neon-ld64-x32.c", |
Marat Dukhan | eb3cff3 | 2021-07-30 11:35:27 -0700 | [diff] [blame] | 2462 | "src/qs8-vadd/gen/minmax-neon-ld128-x16.c", |
| 2463 | "src/qs8-vadd/gen/minmax-neon-ld128-x32.c", |
Marat Dukhan | ba7b279 | 2020-09-02 14:26:45 -0700 | [diff] [blame] | 2464 | "src/qs8-vaddc/gen/minmax-neon-ld64-x8.c", |
| 2465 | "src/qs8-vaddc/gen/minmax-neon-ld64-x16.c", |
| 2466 | "src/qs8-vaddc/gen/minmax-neon-ld64-x24.c", |
| 2467 | "src/qs8-vaddc/gen/minmax-neon-ld64-x32.c", |
Marat Dukhan | eb3cff3 | 2021-07-30 11:35:27 -0700 | [diff] [blame] | 2468 | "src/qs8-vaddc/gen/minmax-neon-ld128-x16.c", |
| 2469 | "src/qs8-vaddc/gen/minmax-neon-ld128-x32.c", |
Marat Dukhan | 4a7b70f | 2021-08-02 18:18:10 -0700 | [diff] [blame] | 2470 | "src/qs8-vmul/gen/minmax-fp32-neon-ld64-x8.c", |
| 2471 | "src/qs8-vmul/gen/minmax-fp32-neon-ld64-x16.c", |
| 2472 | "src/qs8-vmul/gen/minmax-fp32-neon-ld128-x16.c", |
| 2473 | "src/qs8-vmulc/gen/minmax-fp32-neon-ld64-x8.c", |
| 2474 | "src/qs8-vmulc/gen/minmax-fp32-neon-ld64-x16.c", |
| 2475 | "src/qs8-vmulc/gen/minmax-fp32-neon-ld128-x16.c", |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 2476 | "src/qu8-avgpool/9p8x-minmax-neon-c8.c", |
| 2477 | "src/qu8-avgpool/9x-minmax-neon-c8.c", |
Marat Dukhan | 605696a | 2021-07-15 18:01:30 -0700 | [diff] [blame] | 2478 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-neon-mul16.c", |
Marat Dukhan | 73a899a | 2021-07-27 00:10:38 -0700 | [diff] [blame] | 2479 | "src/qu8-dwconv/gen/up8x9-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 605696a | 2021-07-15 18:01:30 -0700 | [diff] [blame] | 2480 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-neon-mul16.c", |
Marat Dukhan | 73a899a | 2021-07-27 00:10:38 -0700 | [diff] [blame] | 2481 | "src/qu8-dwconv/gen/up8x25-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 605696a | 2021-07-15 18:01:30 -0700 | [diff] [blame] | 2482 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-neon-mul16.c", |
Marat Dukhan | 73a899a | 2021-07-27 00:10:38 -0700 | [diff] [blame] | 2483 | "src/qu8-dwconv/gen/up16x9-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 605696a | 2021-07-15 18:01:30 -0700 | [diff] [blame] | 2484 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-neon-mul16.c", |
Marat Dukhan | 73a899a | 2021-07-27 00:10:38 -0700 | [diff] [blame] | 2485 | "src/qu8-dwconv/gen/up16x25-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 605696a | 2021-07-15 18:01:30 -0700 | [diff] [blame] | 2486 | "src/qu8-dwconv/gen/up24x9-minmax-fp32-neon-mul16.c", |
| 2487 | "src/qu8-dwconv/gen/up24x25-minmax-fp32-neon-mul16.c", |
| 2488 | "src/qu8-dwconv/gen/up32x9-minmax-fp32-neon-mul16.c", |
| 2489 | "src/qu8-dwconv/gen/up32x25-minmax-fp32-neon-mul16.c", |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 2490 | "src/qu8-gavgpool/7p7x-minmax-neon-c8.c", |
| 2491 | "src/qu8-gavgpool/7x-minmax-neon-c8.c", |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 2492 | "src/qu8-gemm/gen/1x8-minmax-rndnu-neon-mlal-lane.c", |
Marat Dukhan | 69c8a29 | 2021-07-14 19:34:56 -0700 | [diff] [blame] | 2493 | "src/qu8-gemm/gen/1x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 2494 | "src/qu8-gemm/gen/1x16-minmax-rndnu-neon-mlal-lane.c", |
| 2495 | "src/qu8-gemm/gen/4x8-minmax-rndnu-neon-mlal-lane.c", |
Marat Dukhan | 69c8a29 | 2021-07-14 19:34:56 -0700 | [diff] [blame] | 2496 | "src/qu8-gemm/gen/4x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 2497 | "src/qu8-gemm/gen/4x16-minmax-rndnu-neon-mlal-lane.c", |
| 2498 | "src/qu8-igemm/gen/1x8-minmax-rndnu-neon-mlal-lane.c", |
Marat Dukhan | 69c8a29 | 2021-07-14 19:34:56 -0700 | [diff] [blame] | 2499 | "src/qu8-igemm/gen/1x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 2500 | "src/qu8-igemm/gen/1x16-minmax-rndnu-neon-mlal-lane.c", |
| 2501 | "src/qu8-igemm/gen/4x8-minmax-rndnu-neon-mlal-lane.c", |
Marat Dukhan | 69c8a29 | 2021-07-14 19:34:56 -0700 | [diff] [blame] | 2502 | "src/qu8-igemm/gen/4x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 2503 | "src/qu8-igemm/gen/4x16-minmax-rndnu-neon-mlal-lane.c", |
Marat Dukhan | 5b69f8b | 2020-07-24 15:26:48 -0700 | [diff] [blame] | 2504 | "src/qu8-requantization/fp32-neon.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 2505 | "src/qu8-requantization/gemmlowp-neon.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 2506 | "src/qu8-requantization/rndna-neon.c", |
Marat Dukhan | 76e78c8 | 2021-07-20 21:11:23 -0700 | [diff] [blame] | 2507 | "src/qu8-vadd/gen/minmax-neon-ld64-x8.c", |
| 2508 | "src/qu8-vadd/gen/minmax-neon-ld64-x16.c", |
Marat Dukhan | eb3cff3 | 2021-07-30 11:35:27 -0700 | [diff] [blame] | 2509 | "src/qu8-vadd/gen/minmax-neon-ld128-x16.c", |
Marat Dukhan | 76e78c8 | 2021-07-20 21:11:23 -0700 | [diff] [blame] | 2510 | "src/qu8-vaddc/gen/minmax-neon-ld64-x8.c", |
| 2511 | "src/qu8-vaddc/gen/minmax-neon-ld64-x16.c", |
Marat Dukhan | eb3cff3 | 2021-07-30 11:35:27 -0700 | [diff] [blame] | 2512 | "src/qu8-vaddc/gen/minmax-neon-ld128-x16.c", |
Marat Dukhan | 4a7b70f | 2021-08-02 18:18:10 -0700 | [diff] [blame] | 2513 | "src/qu8-vmul/gen/minmax-fp32-neon-ld64-x8.c", |
| 2514 | "src/qu8-vmul/gen/minmax-fp32-neon-ld64-x16.c", |
| 2515 | "src/qu8-vmul/gen/minmax-fp32-neon-ld128-x16.c", |
| 2516 | "src/qu8-vmulc/gen/minmax-fp32-neon-ld64-x8.c", |
| 2517 | "src/qu8-vmulc/gen/minmax-fp32-neon-ld64-x16.c", |
| 2518 | "src/qu8-vmulc/gen/minmax-fp32-neon-ld128-x16.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 2519 | "src/u8-maxpool/9p8x-minmax-neon-c16.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 2520 | "src/u8-rmax/neon.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 2521 | "src/u8-vclamp/neon-x64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2522 | "src/x8-zip/x2-neon.c", |
| 2523 | "src/x8-zip/x3-neon.c", |
| 2524 | "src/x8-zip/x4-neon.c", |
| 2525 | "src/x8-zip/xm-neon.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 2526 | "src/x32-packx/x4-neon-st4.c", |
Marat Dukhan | 57dccd8 | 2020-04-14 00:53:10 -0700 | [diff] [blame] | 2527 | "src/x32-unpool/neon.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 2528 | "src/x32-zip/x2-neon.c", |
| 2529 | "src/x32-zip/x3-neon.c", |
| 2530 | "src/x32-zip/x4-neon.c", |
| 2531 | "src/x32-zip/xm-neon.c", |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 2532 | "src/xx-fill/neon-x64.c", |
Marat Dukhan | 0461f2d | 2021-08-08 12:36:29 -0700 | [diff] [blame^] | 2533 | "src/xx-pad/neon.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 2534 | ] |
| 2535 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2536 | PROD_NEONFMA_MICROKERNEL_SRCS = [ |
| 2537 | "src/f32-dwconv/gen/up4x9-minmax-neonfma.c", |
| 2538 | "src/f32-dwconv/gen/up4x25-minmax-neonfma-acc2.c", |
| 2539 | "src/f32-dwconv/gen/up8x4-minmax-neonfma.c", |
| 2540 | "src/f32-dwconv/gen/up8x9-minmax-neonfma.c", |
| 2541 | "src/f32-gemm/gen/1x8s4-minmax-neonfma.c", |
| 2542 | "src/f32-gemm/gen/6x8s4-minmax-neonfma.c", |
| 2543 | "src/f32-ibilinear-chw/gen/neonfma-p8.c", |
| 2544 | "src/f32-ibilinear/gen/neonfma-c8.c", |
| 2545 | "src/f32-igemm/gen/1x8s4-minmax-neonfma.c", |
| 2546 | "src/f32-igemm/gen/6x8s4-minmax-neonfma.c", |
| 2547 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x16.c", |
| 2548 | "src/f32-spmm/gen/32x1-minmax-neonfma-pipelined.c", |
| 2549 | "src/f32-velu/gen/velu-neonfma-rr1-lut16-p3-x16.c", |
| 2550 | "src/f32-velu/gen/velu-neonfma-rr1-p6-x8.c", |
| 2551 | "src/f32-vmulcaddc/gen/c4-minmax-neonfma-2x.c", |
| 2552 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2recps-x16.c", |
| 2553 | ] |
| 2554 | |
| 2555 | ALL_NEONFMA_MICROKERNEL_SRCS = [ |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2556 | "src/f32-dwconv/gen/up4x4-minmax-neonfma-acc2.c", |
| 2557 | "src/f32-dwconv/gen/up4x4-minmax-neonfma.c", |
| 2558 | "src/f32-dwconv/gen/up4x9-minmax-neonfma-acc2.c", |
| 2559 | "src/f32-dwconv/gen/up4x9-minmax-neonfma.c", |
| 2560 | "src/f32-dwconv/gen/up4x25-minmax-neonfma-acc2.c", |
| 2561 | "src/f32-dwconv/gen/up4x25-minmax-neonfma.c", |
| 2562 | "src/f32-dwconv/gen/up8x4-minmax-neonfma-acc2.c", |
| 2563 | "src/f32-dwconv/gen/up8x4-minmax-neonfma.c", |
| 2564 | "src/f32-dwconv/gen/up8x9-minmax-neonfma-acc2.c", |
| 2565 | "src/f32-dwconv/gen/up8x9-minmax-neonfma.c", |
| 2566 | "src/f32-dwconv/gen/up8x25-minmax-neonfma-acc2.c", |
| 2567 | "src/f32-dwconv/gen/up8x25-minmax-neonfma.c", |
| 2568 | "src/f32-gemm/gen-inc/1x8inc-minmax-neonfma-dup-ld64.c", |
| 2569 | "src/f32-gemm/gen-inc/1x8s4inc-minmax-neonfma.c", |
| 2570 | "src/f32-gemm/gen-inc/4x8inc-minmax-neonfma-dup-ld64.c", |
| 2571 | "src/f32-gemm/gen-inc/4x8inc-minmax-neonfma-dup-ld128.c", |
| 2572 | "src/f32-gemm/gen-inc/4x8s4inc-minmax-neonfma.c", |
| 2573 | "src/f32-gemm/gen-inc/6x8inc-minmax-neonfma-dup-ld64.c", |
| 2574 | "src/f32-gemm/gen-inc/6x8inc-minmax-neonfma-dup-ld128.c", |
| 2575 | "src/f32-gemm/gen-inc/6x8s4inc-minmax-neonfma.c", |
| 2576 | "src/f32-gemm/gen-inc/8x8s4inc-minmax-neonfma.c", |
| 2577 | "src/f32-gemm/gen/1x8-minmax-neonfma-dup-ld64.c", |
| 2578 | "src/f32-gemm/gen/1x8s4-minmax-neonfma.c", |
| 2579 | "src/f32-gemm/gen/4x8-minmax-neonfma-dup-ld64.c", |
| 2580 | "src/f32-gemm/gen/4x8-minmax-neonfma-dup-ld128.c", |
| 2581 | "src/f32-gemm/gen/4x8s4-minmax-neonfma.c", |
| 2582 | "src/f32-gemm/gen/6x8-minmax-neonfma-dup-ld64.c", |
| 2583 | "src/f32-gemm/gen/6x8-minmax-neonfma-dup-ld128.c", |
| 2584 | "src/f32-gemm/gen/6x8s4-minmax-neonfma.c", |
| 2585 | "src/f32-gemm/gen/8x8s4-minmax-neonfma.c", |
Artsiom Ablavatski | 2202c81 | 2021-01-22 14:16:43 -0800 | [diff] [blame] | 2586 | "src/f32-ibilinear-chw/gen/neonfma-p4.c", |
| 2587 | "src/f32-ibilinear-chw/gen/neonfma-p8.c", |
Frank Barchard | 8247e21 | 2021-02-03 18:12:33 -0800 | [diff] [blame] | 2588 | "src/f32-ibilinear/gen/neonfma-c4.c", |
| 2589 | "src/f32-ibilinear/gen/neonfma-c8.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2590 | "src/f32-igemm/gen/1x8-minmax-neonfma-dup-ld64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2591 | "src/f32-igemm/gen/1x8s4-minmax-neonfma.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2592 | "src/f32-igemm/gen/4x8-minmax-neonfma-dup-ld64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2593 | "src/f32-igemm/gen/4x8-minmax-neonfma-dup-ld128.c", |
| 2594 | "src/f32-igemm/gen/4x8s4-minmax-neonfma.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2595 | "src/f32-igemm/gen/6x8-minmax-neonfma-dup-ld64.c", |
| 2596 | "src/f32-igemm/gen/6x8-minmax-neonfma-dup-ld128.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2597 | "src/f32-igemm/gen/6x8s4-minmax-neonfma.c", |
| 2598 | "src/f32-igemm/gen/8x8s4-minmax-neonfma.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2599 | "src/f32-ppmm/gen/4x8-minmax-neonfma.c", |
| 2600 | "src/f32-ppmm/gen/8x8-minmax-neonfma.c", |
Marat Dukhan | 8137e4c | 2020-01-25 12:56:58 -0800 | [diff] [blame] | 2601 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x4.c", |
Marat Dukhan | 8137e4c | 2020-01-25 12:56:58 -0800 | [diff] [blame] | 2602 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x8-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2603 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x8.c", |
Marat Dukhan | 8137e4c | 2020-01-25 12:56:58 -0800 | [diff] [blame] | 2604 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x12-acc2.c", |
| 2605 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x12-acc3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2606 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x12.c", |
Marat Dukhan | 8137e4c | 2020-01-25 12:56:58 -0800 | [diff] [blame] | 2607 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x16-acc2.c", |
| 2608 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x16-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2609 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x16.c", |
Marat Dukhan | 8137e4c | 2020-01-25 12:56:58 -0800 | [diff] [blame] | 2610 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x20-acc2.c", |
| 2611 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x20-acc5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2612 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x20.c", |
| 2613 | "src/f32-raddstoreexpminusmax/gen/neonfma-p5-x4.c", |
| 2614 | "src/f32-raddstoreexpminusmax/gen/neonfma-p5-x8-acc2.c", |
| 2615 | "src/f32-raddstoreexpminusmax/gen/neonfma-p5-x8.c", |
| 2616 | "src/f32-raddstoreexpminusmax/gen/neonfma-p5-x12-acc2.c", |
| 2617 | "src/f32-raddstoreexpminusmax/gen/neonfma-p5-x12-acc3.c", |
| 2618 | "src/f32-raddstoreexpminusmax/gen/neonfma-p5-x12.c", |
| 2619 | "src/f32-raddstoreexpminusmax/gen/neonfma-p5-x16-acc2.c", |
| 2620 | "src/f32-raddstoreexpminusmax/gen/neonfma-p5-x16-acc4.c", |
| 2621 | "src/f32-raddstoreexpminusmax/gen/neonfma-p5-x16.c", |
| 2622 | "src/f32-raddstoreexpminusmax/gen/neonfma-p5-x20-acc2.c", |
| 2623 | "src/f32-raddstoreexpminusmax/gen/neonfma-p5-x20-acc5.c", |
| 2624 | "src/f32-raddstoreexpminusmax/gen/neonfma-p5-x20.c", |
Marat Dukhan | 2fa7a0c | 2020-12-06 19:09:02 -0800 | [diff] [blame] | 2625 | "src/f32-spmm/gen/4x1-minmax-neonfma-pipelined.c", |
| 2626 | "src/f32-spmm/gen/4x1-minmax-neonfma-x2.c", |
| 2627 | "src/f32-spmm/gen/4x1-minmax-neonfma.c", |
| 2628 | "src/f32-spmm/gen/8x1-minmax-neonfma-pipelined.c", |
| 2629 | "src/f32-spmm/gen/8x1-minmax-neonfma-x2.c", |
| 2630 | "src/f32-spmm/gen/8x1-minmax-neonfma.c", |
| 2631 | "src/f32-spmm/gen/12x1-minmax-neonfma.c", |
| 2632 | "src/f32-spmm/gen/16x1-minmax-neonfma-pipelined.c", |
| 2633 | "src/f32-spmm/gen/16x1-minmax-neonfma-x2.c", |
| 2634 | "src/f32-spmm/gen/16x1-minmax-neonfma.c", |
| 2635 | "src/f32-spmm/gen/32x1-minmax-neonfma-pipelined.c", |
| 2636 | "src/f32-spmm/gen/32x1-minmax-neonfma-x2.c", |
| 2637 | "src/f32-spmm/gen/32x1-minmax-neonfma.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 2638 | "src/f32-velu/gen/velu-neonfma-rr1-lut16-p3-x4.c", |
| 2639 | "src/f32-velu/gen/velu-neonfma-rr1-lut16-p3-x8.c", |
| 2640 | "src/f32-velu/gen/velu-neonfma-rr1-lut16-p3-x12.c", |
| 2641 | "src/f32-velu/gen/velu-neonfma-rr1-lut16-p3-x16.c", |
| 2642 | "src/f32-velu/gen/velu-neonfma-rr1-lut16-p3-x20.c", |
| 2643 | "src/f32-velu/gen/velu-neonfma-rr1-lut16-p3-x24.c", |
| 2644 | "src/f32-velu/gen/velu-neonfma-rr1-p6-x4.c", |
| 2645 | "src/f32-velu/gen/velu-neonfma-rr1-p6-x8.c", |
| 2646 | "src/f32-velu/gen/velu-neonfma-rr1-p6-x12.c", |
| 2647 | "src/f32-velu/gen/velu-neonfma-rr1-p6-x16.c", |
| 2648 | "src/f32-velu/gen/velu-neonfma-rr1-p6-x20.c", |
| 2649 | "src/f32-velu/gen/velu-neonfma-rr1-p6-x24.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 2650 | "src/f32-vmulcaddc/gen/c4-minmax-neonfma-2x.c", |
| 2651 | "src/f32-vmulcaddc/gen/c8-minmax-neonfma-2x.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 2652 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr1recps1fma-x4.c", |
| 2653 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr1recps1fma-x8.c", |
| 2654 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr1recps1fma-x12.c", |
| 2655 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr1recps1fma-x16.c", |
| 2656 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr1recps1fma-x20.c", |
| 2657 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr1recps1fma-x24.c", |
| 2658 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2fma-x4.c", |
| 2659 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2fma-x8.c", |
| 2660 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2fma-x12.c", |
| 2661 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2fma-x16.c", |
| 2662 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2fma-x20.c", |
| 2663 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2fma-x24.c", |
| 2664 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2recps-x4.c", |
| 2665 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2recps-x8.c", |
| 2666 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2recps-x12.c", |
| 2667 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2recps-x16.c", |
| 2668 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2recps-x20.c", |
| 2669 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2recps-x24.c", |
| 2670 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr1recps1fma-x4.c", |
| 2671 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr1recps1fma-x8.c", |
| 2672 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr1recps1fma-x12.c", |
| 2673 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr1recps1fma-x16.c", |
| 2674 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr1recps1fma-x20.c", |
| 2675 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr1recps1fma-x24.c", |
| 2676 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2fma-x4.c", |
| 2677 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2fma-x8.c", |
| 2678 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2fma-x12.c", |
| 2679 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2fma-x16.c", |
| 2680 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2fma-x20.c", |
| 2681 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2fma-x24.c", |
| 2682 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2recps-x4.c", |
| 2683 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2recps-x8.c", |
| 2684 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2recps-x12.c", |
| 2685 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2recps-x16.c", |
| 2686 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2recps-x20.c", |
| 2687 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2recps-x24.c", |
| 2688 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr1recps1fma-x4.c", |
| 2689 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr1recps1fma-x8.c", |
| 2690 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr1recps1fma-x12.c", |
| 2691 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr1recps1fma-x16.c", |
| 2692 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr1recps1fma-x20.c", |
| 2693 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr1recps1fma-x24.c", |
| 2694 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2fma-x4.c", |
| 2695 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2fma-x8.c", |
| 2696 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2fma-x12.c", |
| 2697 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2fma-x16.c", |
| 2698 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2fma-x20.c", |
| 2699 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2fma-x24.c", |
| 2700 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2recps-x4.c", |
| 2701 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2recps-x8.c", |
| 2702 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2recps-x12.c", |
| 2703 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2recps-x16.c", |
| 2704 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2recps-x20.c", |
| 2705 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2recps-x24.c", |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 2706 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x4.c", |
| 2707 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x8.c", |
| 2708 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x12.c", |
| 2709 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x16.c", |
| 2710 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x20.c", |
| 2711 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x24.c", |
| 2712 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x28.c", |
| 2713 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x32.c", |
| 2714 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x36.c", |
| 2715 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x40.c", |
| 2716 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x4.c", |
| 2717 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x8.c", |
| 2718 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x12.c", |
| 2719 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x16.c", |
| 2720 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x20.c", |
| 2721 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x24.c", |
| 2722 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x28.c", |
| 2723 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x32.c", |
| 2724 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x36.c", |
| 2725 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x40.c", |
Marat Dukhan | b7633f2 | 2020-11-20 16:34:56 -0800 | [diff] [blame] | 2726 | "src/math/exp-neonfma-rr2-lut64-p2.c", |
| 2727 | "src/math/exp-neonfma-rr2-p5.c", |
Frank Barchard | e7223ee | 2020-12-04 19:04:01 -0800 | [diff] [blame] | 2728 | "src/math/expm1minus-neonfma-rr1-lut16-p3.c", |
| 2729 | "src/math/expm1minus-neonfma-rr1-p6.c", |
Marat Dukhan | 9dd119a | 2020-11-20 18:20:04 -0800 | [diff] [blame] | 2730 | "src/math/expminus-neonfma-rr2-lut64-p2.c", |
| 2731 | "src/math/expminus-neonfma-rr2-lut2048-p1.c", |
| 2732 | "src/math/expminus-neonfma-rr2-p5.c", |
Marat Dukhan | 77221d3 | 2020-01-06 10:04:39 -0800 | [diff] [blame] | 2733 | "src/math/sigmoid-neonfma-rr1-lut64-p2-nr1recps1fma.c", |
| 2734 | "src/math/sigmoid-neonfma-rr1-lut64-p2-nr2fma.c", |
| 2735 | "src/math/sigmoid-neonfma-rr1-lut64-p2-nr2recps.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2736 | "src/math/sigmoid-neonfma-rr1-lut2048-p1-nr1recps1fma.c", |
| 2737 | "src/math/sigmoid-neonfma-rr1-lut2048-p1-nr2fma.c", |
| 2738 | "src/math/sigmoid-neonfma-rr1-lut2048-p1-nr2recps.c", |
Marat Dukhan | 77221d3 | 2020-01-06 10:04:39 -0800 | [diff] [blame] | 2739 | "src/math/sigmoid-neonfma-rr1-p5-nr1recps1fma.c", |
| 2740 | "src/math/sigmoid-neonfma-rr1-p5-nr2fma.c", |
| 2741 | "src/math/sigmoid-neonfma-rr1-p5-nr2recps.c", |
Marat Dukhan | 77221d3 | 2020-01-06 10:04:39 -0800 | [diff] [blame] | 2742 | "src/math/sigmoid-neonfma-rr2-lut64-p2-nr1recps1fma.c", |
| 2743 | "src/math/sigmoid-neonfma-rr2-lut64-p2-nr2fma.c", |
| 2744 | "src/math/sigmoid-neonfma-rr2-lut64-p2-nr2recps.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2745 | "src/math/sigmoid-neonfma-rr2-lut2048-p1-nr1recps1fma.c", |
| 2746 | "src/math/sigmoid-neonfma-rr2-lut2048-p1-nr2fma.c", |
| 2747 | "src/math/sigmoid-neonfma-rr2-lut2048-p1-nr2recps.c", |
Marat Dukhan | 77221d3 | 2020-01-06 10:04:39 -0800 | [diff] [blame] | 2748 | "src/math/sigmoid-neonfma-rr2-p5-nr1recps1fma.c", |
| 2749 | "src/math/sigmoid-neonfma-rr2-p5-nr2fma.c", |
| 2750 | "src/math/sigmoid-neonfma-rr2-p5-nr2recps.c", |
Marat Dukhan | 8400076 | 2020-06-29 18:38:43 -0700 | [diff] [blame] | 2751 | "src/math/sqrt-neonfma-nr1fma.c", |
Marat Dukhan | 8400076 | 2020-06-29 18:38:43 -0700 | [diff] [blame] | 2752 | "src/math/sqrt-neonfma-nr1rsqrts1fma1adj.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2753 | "src/math/sqrt-neonfma-nr2fma.c", |
| 2754 | "src/math/sqrt-neonfma-nr2fma1adj.c", |
| 2755 | "src/math/sqrt-neonfma-nr3fma.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 2756 | ] |
| 2757 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2758 | PROD_AARCH64_NEONFMA_MICROKERNEL_SRCS = [ |
| 2759 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-neonfma-2x2.c", |
| 2760 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-3x4.c", |
| 2761 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-2x4-acc2.c", |
| 2762 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-4x4.c", |
| 2763 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-1x4-acc2.c", |
| 2764 | "src/f32-gemm/gen/1x8-minmax-neonfma-lane-ld64.c", |
| 2765 | "src/f32-gemm/gen/4x2-minmax-neonfma-lane-ld64.c", |
| 2766 | "src/f32-gemm/gen/6x8-minmax-neonfma-lane-ld64.c", |
| 2767 | "src/f32-igemm/gen/1x8-minmax-neonfma-lane-ld64.c", |
| 2768 | "src/f32-igemm/gen/4x2-minmax-neonfma-lane-ld64.c", |
| 2769 | "src/f32-igemm/gen/6x8-minmax-neonfma-lane-ld64.c", |
| 2770 | "src/f32-spmm/gen/32x2-minmax-neonfma.c", |
| 2771 | "src/f32-spmm/gen/32x4-minmax-neonfma.c", |
| 2772 | "src/f32-vbinary/gen/vdiv-minmax-neon-x8.c", |
| 2773 | "src/f32-vbinary/gen/vdivc-minmax-neon-x8.c", |
| 2774 | "src/f32-vbinary/gen/vrdivc-minmax-neon-x8.c", |
| 2775 | "src/f32-vsqrt/gen/neon-sqrt-x4.c", |
| 2776 | ] |
| 2777 | |
| 2778 | ALL_AARCH64_NEONFMA_MICROKERNEL_SRCS = [ |
Marat Dukhan | 56b10cd | 2020-05-18 09:35:49 -0700 | [diff] [blame] | 2779 | "src/f32-conv-hwc/gen/3x3s2p0p1c3x4-neonfma-2x1.c", |
Marat Dukhan | ce7a3f8 | 2020-05-17 21:46:44 -0700 | [diff] [blame] | 2780 | "src/f32-conv-hwc/gen/3x3s2p0p1c3x4-neonfma-2x2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2781 | "src/f32-conv-hwc/gen/3x3s2p0p1c3x8-neonfma-2x1.c", |
Marat Dukhan | ce7a3f8 | 2020-05-17 21:46:44 -0700 | [diff] [blame] | 2782 | "src/f32-conv-hwc/gen/3x3s2p0p1c3x8-neonfma-2x2.c", |
Marat Dukhan | 56b10cd | 2020-05-18 09:35:49 -0700 | [diff] [blame] | 2783 | "src/f32-conv-hwc/gen/3x3s2p1c3x4-neonfma-2x1.c", |
Marat Dukhan | ce7a3f8 | 2020-05-17 21:46:44 -0700 | [diff] [blame] | 2784 | "src/f32-conv-hwc/gen/3x3s2p1c3x4-neonfma-2x2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2785 | "src/f32-conv-hwc/gen/3x3s2p1c3x8-neonfma-2x1.c", |
Marat Dukhan | ce7a3f8 | 2020-05-17 21:46:44 -0700 | [diff] [blame] | 2786 | "src/f32-conv-hwc/gen/3x3s2p1c3x8-neonfma-2x2.c", |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 2787 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-neonfma-2x2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2788 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-1x4-acc2.c", |
| 2789 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-1x4-acc3.c", |
| 2790 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-1x4-acc4.c", |
Marat Dukhan | 1268a24 | 2020-10-24 00:36:32 -0700 | [diff] [blame] | 2791 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-1x4.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2792 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-2x4-acc2.c", |
Marat Dukhan | 1268a24 | 2020-10-24 00:36:32 -0700 | [diff] [blame] | 2793 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-2x4.c", |
| 2794 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-3x4.c", |
| 2795 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-4x4.c", |
| 2796 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-5x4.c", |
| 2797 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-6x4.c", |
Marat Dukhan | 82f0c32 | 2020-10-25 19:17:35 -0700 | [diff] [blame] | 2798 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-1x4-acc2.c", |
| 2799 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-1x4-acc3.c", |
| 2800 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-1x4-acc4.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2801 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-1x4.c", |
Marat Dukhan | 82f0c32 | 2020-10-25 19:17:35 -0700 | [diff] [blame] | 2802 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-2x4-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2803 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-2x4.c", |
| 2804 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-3x4.c", |
| 2805 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-4x4.c", |
Marat Dukhan | 149f0ea | 2020-10-26 12:50:33 -0700 | [diff] [blame] | 2806 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-1x4-acc2.c", |
| 2807 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-1x4-acc3.c", |
| 2808 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-1x4-acc4.c", |
| 2809 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-1x4-acc5.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2810 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-1x4.c", |
Marat Dukhan | 149f0ea | 2020-10-26 12:50:33 -0700 | [diff] [blame] | 2811 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-2x4-acc2.c", |
| 2812 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-2x4-acc3.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2813 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-2x4.c", |
Marat Dukhan | 149f0ea | 2020-10-26 12:50:33 -0700 | [diff] [blame] | 2814 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-3x4-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2815 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-3x4.c", |
Marat Dukhan | 149f0ea | 2020-10-26 12:50:33 -0700 | [diff] [blame] | 2816 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-4x4-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2817 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-4x4.c", |
| 2818 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-5x4.c", |
Marat Dukhan | 30d4b25 | 2020-10-29 16:33:22 -0700 | [diff] [blame] | 2819 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-1x4-acc2.c", |
| 2820 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-1x4-acc3.c", |
| 2821 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-1x4-acc4.c", |
| 2822 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-1x4-acc5.c", |
| 2823 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-1x4.c", |
| 2824 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-2x4-acc2.c", |
| 2825 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-2x4-acc3.c", |
| 2826 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-2x4.c", |
Marat Dukhan | 30d4b25 | 2020-10-29 16:33:22 -0700 | [diff] [blame] | 2827 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-3x4-acc2.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 2828 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-3x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2829 | "src/f32-gemm/gen-inc/1x8inc-minmax-neonfma-lane-ld64.c", |
| 2830 | "src/f32-gemm/gen-inc/4x8inc-minmax-neonfma-lane-ld64.c", |
| 2831 | "src/f32-gemm/gen-inc/4x8inc-minmax-neonfma-lane-ld128.c", |
| 2832 | "src/f32-gemm/gen-inc/5x8inc-minmax-neonfma-lane-ld64.c", |
| 2833 | "src/f32-gemm/gen-inc/6x8inc-minmax-neonfma-lane-ld64.c", |
| 2834 | "src/f32-gemm/gen-inc/6x8inc-minmax-neonfma-lane-ld128.c", |
| 2835 | "src/f32-gemm/gen/1x8-minmax-neonfma-lane-ld64.c", |
| 2836 | "src/f32-gemm/gen/4x2-minmax-neonfma-lane-ld64.c", |
| 2837 | "src/f32-gemm/gen/4x8-minmax-neonfma-lane-ld64.c", |
| 2838 | "src/f32-gemm/gen/4x8-minmax-neonfma-lane-ld128.c", |
| 2839 | "src/f32-gemm/gen/5x8-minmax-neonfma-lane-ld64.c", |
| 2840 | "src/f32-gemm/gen/6x8-minmax-neonfma-lane-ld64.c", |
| 2841 | "src/f32-gemm/gen/6x8-minmax-neonfma-lane-ld128.c", |
| 2842 | "src/f32-igemm/gen/1x8-minmax-neonfma-lane-ld64.c", |
| 2843 | "src/f32-igemm/gen/4x2-minmax-neonfma-lane-ld64.c", |
| 2844 | "src/f32-igemm/gen/4x4-minmax-neonfma-lane-ld64.c", |
| 2845 | "src/f32-igemm/gen/4x8-minmax-neonfma-lane-ld64.c", |
| 2846 | "src/f32-igemm/gen/4x8-minmax-neonfma-lane-ld128.c", |
| 2847 | "src/f32-igemm/gen/6x8-minmax-neonfma-lane-ld64.c", |
| 2848 | "src/f32-igemm/gen/6x8-minmax-neonfma-lane-ld128.c", |
Marat Dukhan | 355ab43 | 2020-04-09 19:01:52 -0700 | [diff] [blame] | 2849 | "src/f32-spmm/gen/4x2-minmax-neonfma.c", |
| 2850 | "src/f32-spmm/gen/4x4-minmax-neonfma.c", |
Marat Dukhan | 355ab43 | 2020-04-09 19:01:52 -0700 | [diff] [blame] | 2851 | "src/f32-spmm/gen/8x2-minmax-neonfma.c", |
| 2852 | "src/f32-spmm/gen/8x4-minmax-neonfma.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2853 | "src/f32-spmm/gen/12x2-minmax-neonfma.c", |
| 2854 | "src/f32-spmm/gen/12x4-minmax-neonfma.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2855 | "src/f32-spmm/gen/16x2-minmax-neonfma.c", |
| 2856 | "src/f32-spmm/gen/16x4-minmax-neonfma.c", |
Frank Barchard | 846c0c6 | 2020-10-26 15:01:39 -0700 | [diff] [blame] | 2857 | "src/f32-spmm/gen/32x2-minmax-neonfma.c", |
| 2858 | "src/f32-spmm/gen/32x4-minmax-neonfma.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2859 | "src/f32-vbinary/gen/vdiv-minmax-neon-x4.c", |
| 2860 | "src/f32-vbinary/gen/vdiv-minmax-neon-x8.c", |
| 2861 | "src/f32-vbinary/gen/vdivc-minmax-neon-x4.c", |
| 2862 | "src/f32-vbinary/gen/vdivc-minmax-neon-x8.c", |
| 2863 | "src/f32-vbinary/gen/vrdivc-minmax-neon-x4.c", |
| 2864 | "src/f32-vbinary/gen/vrdivc-minmax-neon-x8.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 2865 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-div-x4.c", |
| 2866 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-div-x8.c", |
| 2867 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-div-x12.c", |
| 2868 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-div-x16.c", |
| 2869 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-div-x20.c", |
| 2870 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-div-x24.c", |
| 2871 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-div-x4.c", |
| 2872 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-div-x8.c", |
| 2873 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-div-x12.c", |
| 2874 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-div-x16.c", |
| 2875 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-div-x20.c", |
| 2876 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-div-x24.c", |
| 2877 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-div-x4.c", |
| 2878 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-div-x8.c", |
| 2879 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-div-x12.c", |
| 2880 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-div-x16.c", |
| 2881 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-div-x20.c", |
| 2882 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-div-x24.c", |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 2883 | "src/f32-vsqrt/gen/neon-sqrt-x4.c", |
| 2884 | "src/f32-vsqrt/gen/neon-sqrt-x8.c", |
Marat Dukhan | 77221d3 | 2020-01-06 10:04:39 -0800 | [diff] [blame] | 2885 | "src/math/sigmoid-neonfma-rr1-lut64-p2-div.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2886 | "src/math/sigmoid-neonfma-rr1-lut2048-p1-div.c", |
Marat Dukhan | 77221d3 | 2020-01-06 10:04:39 -0800 | [diff] [blame] | 2887 | "src/math/sigmoid-neonfma-rr1-p5-div.c", |
Marat Dukhan | 77221d3 | 2020-01-06 10:04:39 -0800 | [diff] [blame] | 2888 | "src/math/sigmoid-neonfma-rr2-lut64-p2-div.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2889 | "src/math/sigmoid-neonfma-rr2-lut2048-p1-div.c", |
Marat Dukhan | 77221d3 | 2020-01-06 10:04:39 -0800 | [diff] [blame] | 2890 | "src/math/sigmoid-neonfma-rr2-p5-div.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 2891 | ] |
| 2892 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2893 | PROD_NEONV8_MICROKERNEL_SRCS = [ |
| 2894 | "src/f32-vrnd/gen/vrndd-neonv8-x8.c", |
| 2895 | "src/f32-vrnd/gen/vrndne-neonv8-x8.c", |
| 2896 | "src/f32-vrnd/gen/vrndu-neonv8-x8.c", |
| 2897 | "src/f32-vrnd/gen/vrndz-neonv8-x8.c", |
| 2898 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-neonv8-mla8-ld64.c", |
| 2899 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-neonv8-mla8-ld64.c", |
| 2900 | "src/qc8-gemm/gen/1x8c2-minmax-fp32-neonv8-mlal-padal-dup.c", |
| 2901 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-neonv8-mlal-padal.c", |
| 2902 | "src/qc8-gemm/gen/1x16-minmax-fp32-neonv8-mlal-lane.c", |
| 2903 | "src/qc8-gemm/gen/2x8c2-minmax-fp32-neonv8-mlal-padal-dup.c", |
| 2904 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-neonv8-mlal-padal.c", |
| 2905 | "src/qc8-gemm/gen/4x16-minmax-fp32-neonv8-mlal-lane.c", |
| 2906 | "src/qc8-igemm/gen/1x8c2-minmax-fp32-neonv8-mlal-padal-dup.c", |
| 2907 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-neonv8-mlal-padal.c", |
| 2908 | "src/qc8-igemm/gen/1x16-minmax-fp32-neonv8-mlal-lane.c", |
| 2909 | "src/qc8-igemm/gen/2x8c2-minmax-fp32-neonv8-mlal-padal-dup.c", |
| 2910 | "src/qc8-igemm/gen/2x8c8-minmax-fp32-neonv8-mlal-padal.c", |
| 2911 | "src/qc8-igemm/gen/4x16-minmax-fp32-neonv8-mlal-lane.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 2912 | "src/qs8-vmul/gen/minmax-fp32-neonv8-ld64-x16.c", |
| 2913 | "src/qs8-vmulc/gen/minmax-fp32-neonv8-ld64-x16.c", |
| 2914 | "src/qu8-vmul/gen/minmax-fp32-neonv8-ld64-x16.c", |
| 2915 | "src/qu8-vmulc/gen/minmax-fp32-neonv8-ld64-x16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2916 | ] |
| 2917 | |
| 2918 | ALL_NEONV8_MICROKERNEL_SRCS = [ |
Marat Dukhan | eecf8fd | 2020-06-09 08:59:37 -0700 | [diff] [blame] | 2919 | "src/f32-vrnd/gen/vrndd-neonv8-x4.c", |
| 2920 | "src/f32-vrnd/gen/vrndd-neonv8-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2921 | "src/f32-vrnd/gen/vrndne-neonv8-x4.c", |
| 2922 | "src/f32-vrnd/gen/vrndne-neonv8-x8.c", |
| 2923 | "src/f32-vrnd/gen/vrndu-neonv8-x4.c", |
| 2924 | "src/f32-vrnd/gen/vrndu-neonv8-x8.c", |
| 2925 | "src/f32-vrnd/gen/vrndz-neonv8-x4.c", |
| 2926 | "src/f32-vrnd/gen/vrndz-neonv8-x8.c", |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 2927 | "src/math/roundd-neonv8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2928 | "src/math/roundne-neonv8.c", |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 2929 | "src/math/roundu-neonv8.c", |
Marat Dukhan | 2dbb944 | 2020-05-12 20:43:43 -0700 | [diff] [blame] | 2930 | "src/math/roundz-neonv8.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 2931 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-neonv8-mla8-ld64.c", |
| 2932 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-neonv8-mul8-ld64.c", |
Marat Dukhan | 59af581 | 2021-06-29 18:09:57 -0700 | [diff] [blame] | 2933 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-neonv8-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 2934 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-neonv8-mla8-ld64.c", |
| 2935 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-neonv8-mul8-ld64.c", |
Marat Dukhan | 59af581 | 2021-06-29 18:09:57 -0700 | [diff] [blame] | 2936 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-neonv8-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 2937 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neonv8-mla8-ld64.c", |
| 2938 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neonv8-mla8-ld128.c", |
| 2939 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neonv8-mul8-ld64.c", |
| 2940 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neonv8-mul8-ld128.c", |
Marat Dukhan | 59af581 | 2021-06-29 18:09:57 -0700 | [diff] [blame] | 2941 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neonv8-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 2942 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neonv8-mla8-ld64.c", |
| 2943 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neonv8-mla8-ld128.c", |
| 2944 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neonv8-mul8-ld64.c", |
| 2945 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neonv8-mul8-ld128.c", |
Marat Dukhan | 59af581 | 2021-06-29 18:09:57 -0700 | [diff] [blame] | 2946 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neonv8-mul16.c", |
| 2947 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-neonv8-mul16.c", |
| 2948 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-neonv8-mul16.c", |
| 2949 | "src/qc8-dwconv/gen/up32x9-minmax-fp32-neonv8-mul16.c", |
| 2950 | "src/qc8-dwconv/gen/up32x25-minmax-fp32-neonv8-mul16.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2951 | "src/qc8-gemm/gen/1x8c2-minmax-fp32-neonv8-mlal-padal-dup.c", |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 2952 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-neonv8-mlal-padal.c", |
| 2953 | "src/qc8-gemm/gen/1x16-minmax-fp32-neonv8-mlal-lane.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2954 | "src/qc8-gemm/gen/2x8c2-minmax-fp32-neonv8-mlal-padal-dup.c", |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 2955 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-neonv8-mlal-padal.c", |
| 2956 | "src/qc8-gemm/gen/4x16-minmax-fp32-neonv8-mlal-lane.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2957 | "src/qc8-igemm/gen/1x8c2-minmax-fp32-neonv8-mlal-padal-dup.c", |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 2958 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-neonv8-mlal-padal.c", |
| 2959 | "src/qc8-igemm/gen/1x16-minmax-fp32-neonv8-mlal-lane.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2960 | "src/qc8-igemm/gen/2x8c2-minmax-fp32-neonv8-mlal-padal-dup.c", |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 2961 | "src/qc8-igemm/gen/2x8c8-minmax-fp32-neonv8-mlal-padal.c", |
| 2962 | "src/qc8-igemm/gen/4x16-minmax-fp32-neonv8-mlal-lane.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2963 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-neonv8-mul16.c", |
| 2964 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-neonv8-mul16.c", |
| 2965 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-neonv8-mul16.c", |
| 2966 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-neonv8-mul16.c", |
| 2967 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-neonv8-mul16.c", |
| 2968 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-neonv8-mul16.c", |
| 2969 | "src/qs8-dwconv/gen/up32x9-minmax-fp32-neonv8-mul16.c", |
| 2970 | "src/qs8-dwconv/gen/up32x25-minmax-fp32-neonv8-mul16.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2971 | "src/qs8-gemm/gen/1x8c2-minmax-fp32-neonv8-mlal-padal-dup.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2972 | "src/qs8-gemm/gen/1x8c8-minmax-fp32-neonv8-mlal-padal.c", |
| 2973 | "src/qs8-gemm/gen/1x16-minmax-fp32-neonv8-mlal-lane.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2974 | "src/qs8-gemm/gen/2x8c2-minmax-fp32-neonv8-mlal-padal-dup.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2975 | "src/qs8-gemm/gen/2x8c8-minmax-fp32-neonv8-mlal-padal.c", |
| 2976 | "src/qs8-gemm/gen/4x16-minmax-fp32-neonv8-mlal-lane.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2977 | "src/qs8-igemm/gen/1x8c2-minmax-fp32-neonv8-mlal-padal-dup.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2978 | "src/qs8-igemm/gen/1x8c8-minmax-fp32-neonv8-mlal-padal.c", |
| 2979 | "src/qs8-igemm/gen/1x16-minmax-fp32-neonv8-mlal-lane.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2980 | "src/qs8-igemm/gen/2x8c2-minmax-fp32-neonv8-mlal-padal-dup.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2981 | "src/qs8-igemm/gen/2x8c8-minmax-fp32-neonv8-mlal-padal.c", |
| 2982 | "src/qs8-igemm/gen/4x16-minmax-fp32-neonv8-mlal-lane.c", |
Marat Dukhan | 4a7b70f | 2021-08-02 18:18:10 -0700 | [diff] [blame] | 2983 | "src/qs8-vmul/gen/minmax-fp32-neonv8-ld64-x8.c", |
| 2984 | "src/qs8-vmul/gen/minmax-fp32-neonv8-ld64-x16.c", |
| 2985 | "src/qs8-vmul/gen/minmax-fp32-neonv8-ld128-x16.c", |
| 2986 | "src/qs8-vmulc/gen/minmax-fp32-neonv8-ld64-x8.c", |
| 2987 | "src/qs8-vmulc/gen/minmax-fp32-neonv8-ld64-x16.c", |
| 2988 | "src/qs8-vmulc/gen/minmax-fp32-neonv8-ld128-x16.c", |
Marat Dukhan | 605696a | 2021-07-15 18:01:30 -0700 | [diff] [blame] | 2989 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-neonv8-mul16.c", |
| 2990 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-neonv8-mul16.c", |
| 2991 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-neonv8-mul16.c", |
| 2992 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-neonv8-mul16.c", |
| 2993 | "src/qu8-dwconv/gen/up24x9-minmax-fp32-neonv8-mul16.c", |
| 2994 | "src/qu8-dwconv/gen/up24x25-minmax-fp32-neonv8-mul16.c", |
| 2995 | "src/qu8-dwconv/gen/up32x9-minmax-fp32-neonv8-mul16.c", |
| 2996 | "src/qu8-dwconv/gen/up32x25-minmax-fp32-neonv8-mul16.c", |
Marat Dukhan | 69c8a29 | 2021-07-14 19:34:56 -0700 | [diff] [blame] | 2997 | "src/qu8-gemm/gen/1x16-minmax-fp32-neonv8-mlal-lane.c", |
| 2998 | "src/qu8-gemm/gen/4x16-minmax-fp32-neonv8-mlal-lane.c", |
| 2999 | "src/qu8-igemm/gen/1x16-minmax-fp32-neonv8-mlal-lane.c", |
| 3000 | "src/qu8-igemm/gen/4x16-minmax-fp32-neonv8-mlal-lane.c", |
Marat Dukhan | 4a7b70f | 2021-08-02 18:18:10 -0700 | [diff] [blame] | 3001 | "src/qu8-vmul/gen/minmax-fp32-neonv8-ld64-x8.c", |
| 3002 | "src/qu8-vmul/gen/minmax-fp32-neonv8-ld64-x16.c", |
| 3003 | "src/qu8-vmul/gen/minmax-fp32-neonv8-ld128-x16.c", |
| 3004 | "src/qu8-vmulc/gen/minmax-fp32-neonv8-ld64-x8.c", |
| 3005 | "src/qu8-vmulc/gen/minmax-fp32-neonv8-ld64-x16.c", |
| 3006 | "src/qu8-vmulc/gen/minmax-fp32-neonv8-ld128-x16.c", |
Marat Dukhan | 8853b82 | 2020-05-07 12:19:01 -0700 | [diff] [blame] | 3007 | ] |
| 3008 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3009 | PROD_AARCH64_NEONFP16ARITH_MICROKERNEL_SRCS = [ |
| 3010 | "src/f16-dwconv/gen/up8x25-minmax-neonfp16arith-acc2.c", |
| 3011 | "src/f16-dwconv/gen/up16x4-minmax-neonfp16arith.c", |
| 3012 | "src/f16-dwconv/gen/up16x9-minmax-neonfp16arith.c", |
| 3013 | "src/f16-gavgpool/7p7x-minmax-neonfp16arith-c8.c", |
| 3014 | "src/f16-gavgpool/7x-minmax-neonfp16arith-c8.c", |
| 3015 | "src/f16-gemm/gen/1x16-minmax-neonfp16arith-ld64.c", |
| 3016 | "src/f16-gemm/gen/6x16-minmax-neonfp16arith-ld64.c", |
| 3017 | "src/f16-igemm/gen/1x16-minmax-neonfp16arith-ld64.c", |
| 3018 | "src/f16-igemm/gen/6x16-minmax-neonfp16arith-ld64.c", |
| 3019 | "src/f16-vbinary/gen/vadd-minmax-neonfp16arith-x16.c", |
| 3020 | "src/f16-vbinary/gen/vaddc-minmax-neonfp16arith-x16.c", |
| 3021 | "src/f16-vbinary/gen/vmul-minmax-neonfp16arith-x16.c", |
| 3022 | "src/f16-vbinary/gen/vmulc-minmax-neonfp16arith-x16.c", |
| 3023 | "src/f16-vhswish/gen/vhswish-neonfp16arith-x16.c", |
| 3024 | "src/f16-vmulcaddc/gen/c8-minmax-neonfp16arith-2x.c", |
| 3025 | ] |
| 3026 | |
| 3027 | ALL_AARCH64_NEONFP16ARITH_MICROKERNEL_SRCS = [ |
Frank Barchard | 5a599a6 | 2020-06-04 20:12:44 -0700 | [diff] [blame] | 3028 | "src/f16-dwconv/gen/up8x4-minmax-neonfp16arith-acc2.c", |
| 3029 | "src/f16-dwconv/gen/up8x4-minmax-neonfp16arith.c", |
| 3030 | "src/f16-dwconv/gen/up8x9-minmax-neonfp16arith-acc2.c", |
| 3031 | "src/f16-dwconv/gen/up8x9-minmax-neonfp16arith.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3032 | "src/f16-dwconv/gen/up8x25-minmax-neonfp16arith-acc2.c", |
| 3033 | "src/f16-dwconv/gen/up8x25-minmax-neonfp16arith.c", |
| 3034 | "src/f16-dwconv/gen/up16x4-minmax-neonfp16arith-acc2.c", |
| 3035 | "src/f16-dwconv/gen/up16x4-minmax-neonfp16arith.c", |
| 3036 | "src/f16-dwconv/gen/up16x9-minmax-neonfp16arith-acc2.c", |
| 3037 | "src/f16-dwconv/gen/up16x9-minmax-neonfp16arith.c", |
| 3038 | "src/f16-dwconv/gen/up16x25-minmax-neonfp16arith-acc2.c", |
| 3039 | "src/f16-dwconv/gen/up16x25-minmax-neonfp16arith.c", |
Frank Barchard | 0bb49a7 | 2020-06-04 11:35:11 -0700 | [diff] [blame] | 3040 | "src/f16-gavgpool/7p7x-minmax-neonfp16arith-c8.c", |
| 3041 | "src/f16-gavgpool/7x-minmax-neonfp16arith-c8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3042 | "src/f16-gemm/gen-inc/1x8inc-minmax-neonfp16arith-ld64.c", |
| 3043 | "src/f16-gemm/gen-inc/1x16inc-minmax-neonfp16arith-ld64.c", |
| 3044 | "src/f16-gemm/gen-inc/4x8inc-minmax-neonfp16arith-ld64.c", |
| 3045 | "src/f16-gemm/gen-inc/4x16inc-minmax-neonfp16arith-ld64.c", |
| 3046 | "src/f16-gemm/gen-inc/6x8inc-minmax-neonfp16arith-ld64.c", |
| 3047 | "src/f16-gemm/gen-inc/6x16inc-minmax-neonfp16arith-ld64.c", |
| 3048 | "src/f16-gemm/gen-inc/8x8inc-minmax-neonfp16arith-ld64.c", |
| 3049 | "src/f16-gemm/gen-inc/8x16inc-minmax-neonfp16arith-ld64.c", |
| 3050 | "src/f16-gemm/gen/1x8-minmax-neonfp16arith-ld64.c", |
| 3051 | "src/f16-gemm/gen/1x16-minmax-neonfp16arith-ld64.c", |
| 3052 | "src/f16-gemm/gen/4x8-minmax-neonfp16arith-ld64.c", |
| 3053 | "src/f16-gemm/gen/4x16-minmax-neonfp16arith-ld64.c", |
| 3054 | "src/f16-gemm/gen/6x8-minmax-neonfp16arith-ld64.c", |
| 3055 | "src/f16-gemm/gen/6x16-minmax-neonfp16arith-ld64.c", |
| 3056 | "src/f16-gemm/gen/8x8-minmax-neonfp16arith-ld64.c", |
| 3057 | "src/f16-gemm/gen/8x16-minmax-neonfp16arith-ld64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3058 | "src/f16-igemm/gen/1x8-minmax-neonfp16arith-ld64.c", |
| 3059 | "src/f16-igemm/gen/1x16-minmax-neonfp16arith-ld64.c", |
| 3060 | "src/f16-igemm/gen/4x8-minmax-neonfp16arith-ld64.c", |
| 3061 | "src/f16-igemm/gen/4x16-minmax-neonfp16arith-ld64.c", |
| 3062 | "src/f16-igemm/gen/6x8-minmax-neonfp16arith-ld64.c", |
| 3063 | "src/f16-igemm/gen/6x16-minmax-neonfp16arith-ld64.c", |
| 3064 | "src/f16-igemm/gen/8x8-minmax-neonfp16arith-ld64.c", |
| 3065 | "src/f16-igemm/gen/8x16-minmax-neonfp16arith-ld64.c", |
Frank Barchard | b196659 | 2020-05-12 13:47:06 -0700 | [diff] [blame] | 3066 | "src/f16-prelu/gen/neonfp16arith-2x8.c", |
Frank Barchard | a531698 | 2020-07-23 13:19:28 -0700 | [diff] [blame] | 3067 | "src/f16-prelu/gen/neonfp16arith-2x16.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 3068 | "src/f16-spmm/gen/8x1-minmax-neonfp16arith-x2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3069 | "src/f16-spmm/gen/8x1-minmax-neonfp16arith.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 3070 | "src/f16-spmm/gen/16x1-minmax-neonfp16arith-x2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3071 | "src/f16-spmm/gen/16x1-minmax-neonfp16arith.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 3072 | "src/f16-spmm/gen/24x1-minmax-neonfp16arith-x2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3073 | "src/f16-spmm/gen/24x1-minmax-neonfp16arith.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 3074 | "src/f16-spmm/gen/32x1-minmax-neonfp16arith-x2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3075 | "src/f16-spmm/gen/32x1-minmax-neonfp16arith.c", |
| 3076 | "src/f16-vbinary/gen/vadd-minmax-neonfp16arith-x8.c", |
| 3077 | "src/f16-vbinary/gen/vadd-minmax-neonfp16arith-x16.c", |
| 3078 | "src/f16-vbinary/gen/vaddc-minmax-neonfp16arith-x8.c", |
| 3079 | "src/f16-vbinary/gen/vaddc-minmax-neonfp16arith-x16.c", |
| 3080 | "src/f16-vbinary/gen/vdiv-minmax-neonfp16arith-x8.c", |
| 3081 | "src/f16-vbinary/gen/vdiv-minmax-neonfp16arith-x16.c", |
| 3082 | "src/f16-vbinary/gen/vdivc-minmax-neonfp16arith-x8.c", |
| 3083 | "src/f16-vbinary/gen/vdivc-minmax-neonfp16arith-x16.c", |
| 3084 | "src/f16-vbinary/gen/vmax-neonfp16arith-x8.c", |
| 3085 | "src/f16-vbinary/gen/vmax-neonfp16arith-x16.c", |
| 3086 | "src/f16-vbinary/gen/vmaxc-neonfp16arith-x8.c", |
| 3087 | "src/f16-vbinary/gen/vmaxc-neonfp16arith-x16.c", |
| 3088 | "src/f16-vbinary/gen/vmin-neonfp16arith-x8.c", |
| 3089 | "src/f16-vbinary/gen/vmin-neonfp16arith-x16.c", |
| 3090 | "src/f16-vbinary/gen/vminc-neonfp16arith-x8.c", |
| 3091 | "src/f16-vbinary/gen/vminc-neonfp16arith-x16.c", |
| 3092 | "src/f16-vbinary/gen/vmul-minmax-neonfp16arith-x8.c", |
| 3093 | "src/f16-vbinary/gen/vmul-minmax-neonfp16arith-x16.c", |
| 3094 | "src/f16-vbinary/gen/vmulc-minmax-neonfp16arith-x8.c", |
| 3095 | "src/f16-vbinary/gen/vmulc-minmax-neonfp16arith-x16.c", |
| 3096 | "src/f16-vbinary/gen/vrdivc-minmax-neonfp16arith-x8.c", |
| 3097 | "src/f16-vbinary/gen/vrdivc-minmax-neonfp16arith-x16.c", |
| 3098 | "src/f16-vbinary/gen/vrsubc-minmax-neonfp16arith-x8.c", |
| 3099 | "src/f16-vbinary/gen/vrsubc-minmax-neonfp16arith-x16.c", |
| 3100 | "src/f16-vbinary/gen/vsub-minmax-neonfp16arith-x8.c", |
| 3101 | "src/f16-vbinary/gen/vsub-minmax-neonfp16arith-x16.c", |
| 3102 | "src/f16-vbinary/gen/vsubc-minmax-neonfp16arith-x8.c", |
| 3103 | "src/f16-vbinary/gen/vsubc-minmax-neonfp16arith-x16.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 3104 | "src/f16-vclamp/gen/vclamp-neonfp16arith-x8.c", |
| 3105 | "src/f16-vclamp/gen/vclamp-neonfp16arith-x16.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 3106 | "src/f16-vhswish/gen/vhswish-neonfp16arith-x8.c", |
| 3107 | "src/f16-vhswish/gen/vhswish-neonfp16arith-x16.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3108 | "src/f16-vmulcaddc/gen/c8-minmax-neonfp16arith-2x.c", |
| 3109 | "src/f16-vmulcaddc/gen/c16-minmax-neonfp16arith-2x.c", |
Frank Barchard | d4416d6 | 2021-05-17 15:51:37 -0700 | [diff] [blame] | 3110 | "src/f16-vrelu/gen/vrelu-neonfp16arith-x8.c", |
| 3111 | "src/f16-vrelu/gen/vrelu-neonfp16arith-x16.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 3112 | ] |
| 3113 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3114 | PROD_NEONDOT_MICROKERNEL_SRCS = [ |
| 3115 | "src/qc8-gemm/gen/1x8c4-minmax-fp32-neondot.c", |
| 3116 | "src/qc8-gemm/gen/1x16c4-minmax-fp32-neondot.c", |
| 3117 | "src/qc8-gemm/gen/4x8c4-minmax-fp32-neondot.c", |
| 3118 | "src/qc8-gemm/gen/4x16c4-minmax-fp32-neondot.c", |
| 3119 | "src/qc8-igemm/gen/1x8c4-minmax-fp32-neondot.c", |
| 3120 | "src/qc8-igemm/gen/1x16c4-minmax-fp32-neondot.c", |
| 3121 | "src/qc8-igemm/gen/4x8c4-minmax-fp32-neondot.c", |
| 3122 | "src/qc8-igemm/gen/4x16c4-minmax-fp32-neondot.c", |
| 3123 | "src/qs8-gemm/gen/1x8c4-minmax-rndnu-neondot.c", |
| 3124 | "src/qs8-gemm/gen/1x16c4-minmax-rndnu-neondot.c", |
| 3125 | "src/qs8-gemm/gen/4x8c4-minmax-rndnu-neondot.c", |
| 3126 | "src/qs8-gemm/gen/4x16c4-minmax-rndnu-neondot.c", |
| 3127 | "src/qs8-igemm/gen/1x8c4-minmax-rndnu-neondot.c", |
| 3128 | "src/qs8-igemm/gen/1x16c4-minmax-rndnu-neondot.c", |
| 3129 | "src/qs8-igemm/gen/4x8c4-minmax-rndnu-neondot.c", |
| 3130 | "src/qs8-igemm/gen/4x16c4-minmax-rndnu-neondot.c", |
| 3131 | ] |
| 3132 | |
| 3133 | ALL_NEONDOT_MICROKERNEL_SRCS = [ |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 3134 | "src/qc8-gemm/gen/1x8c4-minmax-fp32-neondot.c", |
| 3135 | "src/qc8-gemm/gen/1x16c4-minmax-fp32-neondot.c", |
| 3136 | "src/qc8-gemm/gen/4x8c4-minmax-fp32-neondot.c", |
| 3137 | "src/qc8-gemm/gen/4x16c4-minmax-fp32-neondot.c", |
| 3138 | "src/qc8-gemm/gen/6x8c4-minmax-fp32-neondot.c", |
| 3139 | "src/qc8-gemm/gen/6x16c4-minmax-fp32-neondot.c", |
| 3140 | "src/qc8-gemm/gen/8x8c4-minmax-fp32-neondot.c", |
| 3141 | "src/qc8-gemm/gen/8x16c4-minmax-fp32-neondot.c", |
| 3142 | "src/qc8-igemm/gen/1x8c4-minmax-fp32-neondot.c", |
| 3143 | "src/qc8-igemm/gen/1x16c4-minmax-fp32-neondot.c", |
| 3144 | "src/qc8-igemm/gen/4x8c4-minmax-fp32-neondot.c", |
| 3145 | "src/qc8-igemm/gen/4x16c4-minmax-fp32-neondot.c", |
| 3146 | "src/qc8-igemm/gen/6x8c4-minmax-fp32-neondot.c", |
| 3147 | "src/qc8-igemm/gen/6x16c4-minmax-fp32-neondot.c", |
| 3148 | "src/qc8-igemm/gen/8x8c4-minmax-fp32-neondot.c", |
| 3149 | "src/qc8-igemm/gen/8x16c4-minmax-fp32-neondot.c", |
Marat Dukhan | 18630de | 2021-06-02 22:20:01 -0700 | [diff] [blame] | 3150 | "src/qs8-gemm/gen/1x8c4-minmax-fp32-neondot.c", |
| 3151 | "src/qs8-gemm/gen/1x8c4-minmax-gemmlowp-neondot.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 3152 | "src/qs8-gemm/gen/1x8c4-minmax-rndnu-neondot.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 3153 | "src/qs8-gemm/gen/1x16c4-minmax-rndnu-neondot.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 3154 | "src/qs8-gemm/gen/4x8c4-minmax-rndnu-neondot.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 3155 | "src/qs8-gemm/gen/4x16c4-minmax-rndnu-neondot.c", |
Marat Dukhan | 4486f87 | 2021-08-07 15:22:50 -0700 | [diff] [blame] | 3156 | "src/qs8-gemm/gen/6x8c4-minmax-rndnu-neondot.c", |
| 3157 | "src/qs8-gemm/gen/6x16c4-minmax-rndnu-neondot.c", |
| 3158 | "src/qs8-gemm/gen/8x8c4-minmax-rndnu-neondot.c", |
| 3159 | "src/qs8-gemm/gen/8x16c4-minmax-rndnu-neondot.c", |
Marat Dukhan | 18630de | 2021-06-02 22:20:01 -0700 | [diff] [blame] | 3160 | "src/qs8-igemm/gen/1x8c4-minmax-fp32-neondot.c", |
| 3161 | "src/qs8-igemm/gen/1x8c4-minmax-gemmlowp-neondot.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 3162 | "src/qs8-igemm/gen/1x8c4-minmax-rndnu-neondot.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 3163 | "src/qs8-igemm/gen/1x16c4-minmax-rndnu-neondot.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 3164 | "src/qs8-igemm/gen/4x8c4-minmax-rndnu-neondot.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 3165 | "src/qs8-igemm/gen/4x16c4-minmax-rndnu-neondot.c", |
Marat Dukhan | 4486f87 | 2021-08-07 15:22:50 -0700 | [diff] [blame] | 3166 | "src/qs8-igemm/gen/6x8c4-minmax-rndnu-neondot.c", |
| 3167 | "src/qs8-igemm/gen/6x16c4-minmax-rndnu-neondot.c", |
| 3168 | "src/qs8-igemm/gen/8x8c4-minmax-rndnu-neondot.c", |
| 3169 | "src/qs8-igemm/gen/8x16c4-minmax-rndnu-neondot.c", |
Benoit Jacob | a964473 | 2020-08-13 12:48:55 -0700 | [diff] [blame] | 3170 | ] |
| 3171 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3172 | PROD_SSE_MICROKERNEL_SRCS = [ |
| 3173 | "src/f32-avgpool/9p8x-minmax-sse-c4.c", |
| 3174 | "src/f32-avgpool/9x-minmax-sse-c4.c", |
| 3175 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-sse-2x2.c", |
| 3176 | "src/f32-dwconv/gen/up8x4-minmax-sse.c", |
| 3177 | "src/f32-dwconv/gen/up8x9-minmax-sse.c", |
| 3178 | "src/f32-dwconv/gen/up8x25-minmax-sse.c", |
| 3179 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-2x4-acc2.c", |
| 3180 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-1x4-acc3.c", |
| 3181 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-4x4.c", |
| 3182 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-2x4.c", |
| 3183 | "src/f32-gavgpool-cw/sse-x4.c", |
| 3184 | "src/f32-gavgpool/7p7x-minmax-sse-c4.c", |
| 3185 | "src/f32-gavgpool/7x-minmax-sse-c4.c", |
| 3186 | "src/f32-gemm/gen/1x8-minmax-sse-load1.c", |
| 3187 | "src/f32-gemm/gen/4x2c4-minmax-sse.c", |
| 3188 | "src/f32-gemm/gen/4x8-minmax-sse-load1.c", |
| 3189 | "src/f32-ibilinear-chw/gen/sse-p8.c", |
| 3190 | "src/f32-ibilinear/gen/sse-c8.c", |
| 3191 | "src/f32-igemm/gen/1x8-minmax-sse-load1.c", |
| 3192 | "src/f32-igemm/gen/4x2c4-minmax-sse.c", |
| 3193 | "src/f32-igemm/gen/4x8-minmax-sse-load1.c", |
| 3194 | "src/f32-maxpool/9p8x-minmax-sse-c4.c", |
| 3195 | "src/f32-pavgpool/9p8x-minmax-sse-c4.c", |
| 3196 | "src/f32-pavgpool/9x-minmax-sse-c4.c", |
| 3197 | "src/f32-rmax/sse.c", |
| 3198 | "src/f32-spmm/gen/32x1-minmax-sse.c", |
| 3199 | "src/f32-vbinary/gen/vadd-minmax-sse-x8.c", |
| 3200 | "src/f32-vbinary/gen/vaddc-minmax-sse-x8.c", |
| 3201 | "src/f32-vbinary/gen/vdiv-minmax-sse-x8.c", |
| 3202 | "src/f32-vbinary/gen/vdivc-minmax-sse-x8.c", |
| 3203 | "src/f32-vbinary/gen/vmax-sse-x8.c", |
| 3204 | "src/f32-vbinary/gen/vmaxc-sse-x8.c", |
| 3205 | "src/f32-vbinary/gen/vmin-sse-x8.c", |
| 3206 | "src/f32-vbinary/gen/vminc-sse-x8.c", |
| 3207 | "src/f32-vbinary/gen/vmul-minmax-sse-x8.c", |
| 3208 | "src/f32-vbinary/gen/vmulc-minmax-sse-x8.c", |
| 3209 | "src/f32-vbinary/gen/vrdivc-minmax-sse-x8.c", |
| 3210 | "src/f32-vbinary/gen/vrsubc-minmax-sse-x8.c", |
| 3211 | "src/f32-vbinary/gen/vsqrdiff-sse-x8.c", |
| 3212 | "src/f32-vbinary/gen/vsqrdiffc-sse-x8.c", |
| 3213 | "src/f32-vbinary/gen/vsub-minmax-sse-x8.c", |
| 3214 | "src/f32-vbinary/gen/vsubc-minmax-sse-x8.c", |
| 3215 | "src/f32-vclamp/gen/vclamp-sse-x8.c", |
| 3216 | "src/f32-vhswish/gen/vhswish-sse-x8.c", |
| 3217 | "src/f32-vlrelu/gen/vlrelu-sse-x8.c", |
| 3218 | "src/f32-vmulcaddc/gen/c4-minmax-sse-2x.c", |
| 3219 | "src/f32-vsqrt/gen/sse-sqrt-x4.c", |
| 3220 | "src/f32-vunary/gen/vabs-sse-x8.c", |
| 3221 | "src/f32-vunary/gen/vneg-sse-x8.c", |
| 3222 | "src/f32-vunary/gen/vsqr-sse-x8.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3223 | "src/x32-packx/x4-sse.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3224 | ] |
| 3225 | |
| 3226 | ALL_SSE_MICROKERNEL_SRCS = [ |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 3227 | "src/f32-avgpool/9p8x-minmax-sse-c4.c", |
| 3228 | "src/f32-avgpool/9x-minmax-sse-c4.c", |
Erich Elsen | b123340 | 2020-06-08 15:53:15 -0700 | [diff] [blame] | 3229 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-sse-1x1.c", |
| 3230 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-sse-2x2.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 3231 | "src/f32-dwconv/gen/up4x4-minmax-sse-acc2.c", |
| 3232 | "src/f32-dwconv/gen/up4x4-minmax-sse.c", |
| 3233 | "src/f32-dwconv/gen/up4x9-minmax-sse-acc2.c", |
| 3234 | "src/f32-dwconv/gen/up4x9-minmax-sse.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3235 | "src/f32-dwconv/gen/up4x25-minmax-sse-acc2.c", |
| 3236 | "src/f32-dwconv/gen/up4x25-minmax-sse.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 3237 | "src/f32-dwconv/gen/up8x4-minmax-sse-acc2.c", |
| 3238 | "src/f32-dwconv/gen/up8x4-minmax-sse.c", |
| 3239 | "src/f32-dwconv/gen/up8x9-minmax-sse-acc2.c", |
| 3240 | "src/f32-dwconv/gen/up8x9-minmax-sse.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3241 | "src/f32-dwconv/gen/up8x25-minmax-sse-acc2.c", |
| 3242 | "src/f32-dwconv/gen/up8x25-minmax-sse.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 3243 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-1x4-acc2.c", |
| 3244 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-1x4-acc3.c", |
| 3245 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-1x4-acc4.c", |
Marat Dukhan | 470078a | 2020-10-23 22:36:52 -0700 | [diff] [blame] | 3246 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-1x4.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 3247 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-2x4-acc2.c", |
Marat Dukhan | 470078a | 2020-10-23 22:36:52 -0700 | [diff] [blame] | 3248 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-2x4.c", |
| 3249 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-3x4.c", |
| 3250 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-4x4.c", |
| 3251 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-5x4.c", |
| 3252 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-6x4.c", |
Marat Dukhan | 0ff9718 | 2020-10-25 19:14:03 -0700 | [diff] [blame] | 3253 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-1x4-acc2.c", |
| 3254 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-1x4-acc3.c", |
| 3255 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-1x4-acc4.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 3256 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-1x4.c", |
Marat Dukhan | 0ff9718 | 2020-10-25 19:14:03 -0700 | [diff] [blame] | 3257 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-2x4-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 3258 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-2x4.c", |
| 3259 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-3x4.c", |
| 3260 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-4x4.c", |
Marat Dukhan | d050389 | 2020-10-30 08:22:04 -0700 | [diff] [blame] | 3261 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-1x4-acc2.c", |
| 3262 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-1x4-acc3.c", |
| 3263 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-1x4-acc4.c", |
| 3264 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-1x4-acc5.c", |
| 3265 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-1x4.c", |
| 3266 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-2x4-acc2.c", |
| 3267 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-2x4-acc3.c", |
| 3268 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-2x4.c", |
| 3269 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-3x4-acc2.c", |
| 3270 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-3x4.c", |
| 3271 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-4x4-acc2.c", |
| 3272 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-4x4.c", |
| 3273 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-5x4.c", |
Marat Dukhan | ccca214 | 2020-10-30 17:32:45 -0700 | [diff] [blame] | 3274 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-1x4-acc2.c", |
| 3275 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-1x4-acc3.c", |
| 3276 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-1x4-acc4.c", |
| 3277 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-1x4-acc5.c", |
| 3278 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-1x4.c", |
| 3279 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-2x4-acc2.c", |
| 3280 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-2x4-acc3.c", |
| 3281 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-2x4.c", |
Marat Dukhan | ccca214 | 2020-10-30 17:32:45 -0700 | [diff] [blame] | 3282 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-3x4-acc2.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 3283 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-3x4.c", |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 3284 | "src/f32-gavgpool-cw/sse-x4.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 3285 | "src/f32-gavgpool/7p7x-minmax-sse-c4.c", |
| 3286 | "src/f32-gavgpool/7x-minmax-sse-c4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3287 | "src/f32-gemm/gen-inc/1x8inc-minmax-sse-dup.c", |
| 3288 | "src/f32-gemm/gen-inc/1x8inc-minmax-sse-load1.c", |
| 3289 | "src/f32-gemm/gen-inc/1x8s4inc-minmax-sse.c", |
Marat Dukhan | 802fcae | 2020-12-11 14:37:25 -0800 | [diff] [blame] | 3290 | "src/f32-gemm/gen-inc/3x8inc-minmax-sse-dup.c", |
| 3291 | "src/f32-gemm/gen-inc/3x8inc-minmax-sse-load1.c", |
| 3292 | "src/f32-gemm/gen-inc/3x8s4inc-minmax-sse.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3293 | "src/f32-gemm/gen-inc/4x8inc-minmax-sse-dup.c", |
| 3294 | "src/f32-gemm/gen-inc/4x8inc-minmax-sse-load1.c", |
| 3295 | "src/f32-gemm/gen-inc/4x8s4inc-minmax-sse.c", |
Marat Dukhan | 802fcae | 2020-12-11 14:37:25 -0800 | [diff] [blame] | 3296 | "src/f32-gemm/gen-inc/5x8inc-minmax-sse-dup.c", |
| 3297 | "src/f32-gemm/gen-inc/5x8inc-minmax-sse-load1.c", |
| 3298 | "src/f32-gemm/gen-inc/5x8s4inc-minmax-sse.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 3299 | "src/f32-gemm/gen/1x8-minmax-sse-dup.c", |
| 3300 | "src/f32-gemm/gen/1x8-minmax-sse-load1.c", |
| 3301 | "src/f32-gemm/gen/1x8s4-minmax-sse.c", |
Marat Dukhan | 802fcae | 2020-12-11 14:37:25 -0800 | [diff] [blame] | 3302 | "src/f32-gemm/gen/3x8-minmax-sse-dup.c", |
| 3303 | "src/f32-gemm/gen/3x8-minmax-sse-load1.c", |
| 3304 | "src/f32-gemm/gen/3x8s4-minmax-sse.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 3305 | "src/f32-gemm/gen/4x2c4-minmax-sse.c", |
| 3306 | "src/f32-gemm/gen/4x8-minmax-sse-dup.c", |
| 3307 | "src/f32-gemm/gen/4x8-minmax-sse-load1.c", |
| 3308 | "src/f32-gemm/gen/4x8s4-minmax-sse.c", |
Marat Dukhan | 802fcae | 2020-12-11 14:37:25 -0800 | [diff] [blame] | 3309 | "src/f32-gemm/gen/5x8-minmax-sse-dup.c", |
| 3310 | "src/f32-gemm/gen/5x8-minmax-sse-load1.c", |
| 3311 | "src/f32-gemm/gen/5x8s4-minmax-sse.c", |
Artsiom Ablavatski | b3ffd58 | 2021-03-31 13:00:08 -0700 | [diff] [blame] | 3312 | "src/f32-ibilinear-chw/gen/sse-p4.c", |
| 3313 | "src/f32-ibilinear-chw/gen/sse-p8.c", |
Frank Barchard | 4a35204 | 2021-04-13 15:52:08 -0700 | [diff] [blame] | 3314 | "src/f32-ibilinear/gen/sse-c4.c", |
| 3315 | "src/f32-ibilinear/gen/sse-c8.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 3316 | "src/f32-igemm/gen/1x8-minmax-sse-dup.c", |
| 3317 | "src/f32-igemm/gen/1x8-minmax-sse-load1.c", |
| 3318 | "src/f32-igemm/gen/1x8s4-minmax-sse.c", |
Marat Dukhan | 802fcae | 2020-12-11 14:37:25 -0800 | [diff] [blame] | 3319 | "src/f32-igemm/gen/3x8-minmax-sse-dup.c", |
| 3320 | "src/f32-igemm/gen/3x8-minmax-sse-load1.c", |
| 3321 | "src/f32-igemm/gen/3x8s4-minmax-sse.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 3322 | "src/f32-igemm/gen/4x2c4-minmax-sse.c", |
| 3323 | "src/f32-igemm/gen/4x8-minmax-sse-dup.c", |
| 3324 | "src/f32-igemm/gen/4x8-minmax-sse-load1.c", |
| 3325 | "src/f32-igemm/gen/4x8s4-minmax-sse.c", |
Marat Dukhan | 802fcae | 2020-12-11 14:37:25 -0800 | [diff] [blame] | 3326 | "src/f32-igemm/gen/5x8-minmax-sse-dup.c", |
| 3327 | "src/f32-igemm/gen/5x8-minmax-sse-load1.c", |
| 3328 | "src/f32-igemm/gen/5x8s4-minmax-sse.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 3329 | "src/f32-maxpool/9p8x-minmax-sse-c4.c", |
| 3330 | "src/f32-pavgpool/9p8x-minmax-sse-c4.c", |
| 3331 | "src/f32-pavgpool/9x-minmax-sse-c4.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 3332 | "src/f32-ppmm/gen/4x8-minmax-sse.c", |
Marat Dukhan | 39b5e94 | 2020-06-24 15:03:48 -0700 | [diff] [blame] | 3333 | "src/f32-prelu/gen/sse-2x4.c", |
| 3334 | "src/f32-prelu/gen/sse-2x8.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 3335 | "src/f32-rmax/sse.c", |
Marat Dukhan | 355ab43 | 2020-04-09 19:01:52 -0700 | [diff] [blame] | 3336 | "src/f32-spmm/gen/4x1-minmax-sse.c", |
| 3337 | "src/f32-spmm/gen/8x1-minmax-sse.c", |
Erich Elsen | 6e80fdc | 2020-06-09 15:35:37 -0700 | [diff] [blame] | 3338 | "src/f32-spmm/gen/16x1-minmax-sse.c", |
Frank Barchard | 846c0c6 | 2020-10-26 15:01:39 -0700 | [diff] [blame] | 3339 | "src/f32-spmm/gen/32x1-minmax-sse.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 3340 | "src/f32-vbinary/gen/vadd-minmax-sse-x4.c", |
| 3341 | "src/f32-vbinary/gen/vadd-minmax-sse-x8.c", |
| 3342 | "src/f32-vbinary/gen/vaddc-minmax-sse-x4.c", |
| 3343 | "src/f32-vbinary/gen/vaddc-minmax-sse-x8.c", |
| 3344 | "src/f32-vbinary/gen/vdiv-minmax-sse-x4.c", |
| 3345 | "src/f32-vbinary/gen/vdiv-minmax-sse-x8.c", |
| 3346 | "src/f32-vbinary/gen/vdivc-minmax-sse-x4.c", |
| 3347 | "src/f32-vbinary/gen/vdivc-minmax-sse-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 3348 | "src/f32-vbinary/gen/vmax-sse-x4.c", |
| 3349 | "src/f32-vbinary/gen/vmax-sse-x8.c", |
| 3350 | "src/f32-vbinary/gen/vmaxc-sse-x4.c", |
| 3351 | "src/f32-vbinary/gen/vmaxc-sse-x8.c", |
| 3352 | "src/f32-vbinary/gen/vmin-sse-x4.c", |
| 3353 | "src/f32-vbinary/gen/vmin-sse-x8.c", |
| 3354 | "src/f32-vbinary/gen/vminc-sse-x4.c", |
| 3355 | "src/f32-vbinary/gen/vminc-sse-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 3356 | "src/f32-vbinary/gen/vmul-minmax-sse-x4.c", |
| 3357 | "src/f32-vbinary/gen/vmul-minmax-sse-x8.c", |
| 3358 | "src/f32-vbinary/gen/vmulc-minmax-sse-x4.c", |
| 3359 | "src/f32-vbinary/gen/vmulc-minmax-sse-x8.c", |
| 3360 | "src/f32-vbinary/gen/vrdivc-minmax-sse-x4.c", |
| 3361 | "src/f32-vbinary/gen/vrdivc-minmax-sse-x8.c", |
| 3362 | "src/f32-vbinary/gen/vrsubc-minmax-sse-x4.c", |
| 3363 | "src/f32-vbinary/gen/vrsubc-minmax-sse-x8.c", |
Marat Dukhan | 13bafb0 | 2020-06-05 00:43:11 -0700 | [diff] [blame] | 3364 | "src/f32-vbinary/gen/vsqrdiff-sse-x4.c", |
| 3365 | "src/f32-vbinary/gen/vsqrdiff-sse-x8.c", |
| 3366 | "src/f32-vbinary/gen/vsqrdiffc-sse-x4.c", |
| 3367 | "src/f32-vbinary/gen/vsqrdiffc-sse-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 3368 | "src/f32-vbinary/gen/vsub-minmax-sse-x4.c", |
| 3369 | "src/f32-vbinary/gen/vsub-minmax-sse-x8.c", |
| 3370 | "src/f32-vbinary/gen/vsubc-minmax-sse-x4.c", |
| 3371 | "src/f32-vbinary/gen/vsubc-minmax-sse-x8.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 3372 | "src/f32-vclamp/gen/vclamp-sse-x4.c", |
| 3373 | "src/f32-vclamp/gen/vclamp-sse-x8.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 3374 | "src/f32-vhswish/gen/vhswish-sse-x4.c", |
| 3375 | "src/f32-vhswish/gen/vhswish-sse-x8.c", |
Marat Dukhan | 19dd91d | 2020-07-16 11:12:44 -0700 | [diff] [blame] | 3376 | "src/f32-vlrelu/gen/vlrelu-sse-x4.c", |
| 3377 | "src/f32-vlrelu/gen/vlrelu-sse-x8.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 3378 | "src/f32-vmulcaddc/gen/c4-minmax-sse-2x.c", |
| 3379 | "src/f32-vmulcaddc/gen/c8-minmax-sse-2x.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 3380 | "src/f32-vrelu/gen/vrelu-sse-x4.c", |
| 3381 | "src/f32-vrelu/gen/vrelu-sse-x8.c", |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 3382 | "src/f32-vsqrt/gen/sse-sqrt-x4.c", |
| 3383 | "src/f32-vsqrt/gen/sse-sqrt-x8.c", |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 3384 | "src/f32-vunary/gen/vabs-sse-x4.c", |
| 3385 | "src/f32-vunary/gen/vabs-sse-x8.c", |
| 3386 | "src/f32-vunary/gen/vneg-sse-x4.c", |
| 3387 | "src/f32-vunary/gen/vneg-sse-x8.c", |
| 3388 | "src/f32-vunary/gen/vsqr-sse-x4.c", |
| 3389 | "src/f32-vunary/gen/vsqr-sse-x8.c", |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 3390 | "src/math/roundd-sse-addsub.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3391 | "src/math/roundne-sse-addsub.c", |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 3392 | "src/math/roundu-sse-addsub.c", |
Marat Dukhan | 2dbb944 | 2020-05-12 20:43:43 -0700 | [diff] [blame] | 3393 | "src/math/roundz-sse-addsub.c", |
Marat Dukhan | 8400076 | 2020-06-29 18:38:43 -0700 | [diff] [blame] | 3394 | "src/math/sqrt-sse-hh1mac.c", |
| 3395 | "src/math/sqrt-sse-nr1mac.c", |
| 3396 | "src/math/sqrt-sse-nr2mac.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3397 | "src/x32-packx/x4-sse.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 3398 | ] |
| 3399 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3400 | PROD_SSE2_MICROKERNEL_SRCS = [ |
| 3401 | "src/f32-argmaxpool/4x-sse2-c4.c", |
| 3402 | "src/f32-argmaxpool/9p8x-sse2-c4.c", |
| 3403 | "src/f32-argmaxpool/9x-sse2-c4.c", |
| 3404 | "src/f32-prelu/gen/sse2-2x8.c", |
| 3405 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x20-acc2.c", |
| 3406 | "src/f32-velu/gen/velu-sse2-rr2-lut16-p3-x12.c", |
| 3407 | "src/f32-vlrelu/gen/vlrelu-sse2-x8.c", |
| 3408 | "src/f32-vrnd/gen/vrndd-sse2-x8.c", |
| 3409 | "src/f32-vrnd/gen/vrndne-sse2-x8.c", |
| 3410 | "src/f32-vrnd/gen/vrndu-sse2-x8.c", |
| 3411 | "src/f32-vrnd/gen/vrndz-sse2-x8.c", |
| 3412 | "src/f32-vsigmoid/gen/vsigmoid-sse2-lut64-p2-div-x8.c", |
| 3413 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-sse2-mul16.c", |
| 3414 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-sse2-mul16.c", |
| 3415 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
| 3416 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
| 3417 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
| 3418 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
| 3419 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-sse2-mul16-add16.c", |
| 3420 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-sse2-mul16-add16.c", |
| 3421 | "src/qs8-gavgpool/gen/7p7x-minmax-sse2-c8-acc2.c", |
| 3422 | "src/qs8-gavgpool/gen/7x-minmax-sse2-c8-acc2.c", |
| 3423 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
| 3424 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
| 3425 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
| 3426 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
| 3427 | "src/qs8-vadd/gen/minmax-sse2-mul16-ld64-x8.c", |
| 3428 | "src/qs8-vaddc/gen/minmax-sse2-mul16-ld64-x8.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 3429 | "src/qs8-vmul/gen/minmax-fp32-sse2-mul16-ld64-x8.c", |
| 3430 | "src/qs8-vmulc/gen/minmax-fp32-sse2-mul16-ld64-x8.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3431 | "src/qu8-avgpool/9p8x-minmax-sse2-c8.c", |
| 3432 | "src/qu8-avgpool/9x-minmax-sse2-c8.c", |
| 3433 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-sse2-mul16.c", |
| 3434 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-sse2-mul16.c", |
| 3435 | "src/qu8-gavgpool/7p7x-minmax-sse2-c8.c", |
| 3436 | "src/qu8-gavgpool/7x-minmax-sse2-c8.c", |
| 3437 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
| 3438 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
| 3439 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
| 3440 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
| 3441 | "src/qu8-vadd/gen/minmax-sse2-mul16-ld64-x8.c", |
| 3442 | "src/qu8-vaddc/gen/minmax-sse2-mul16-ld64-x8.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 3443 | "src/qu8-vmul/gen/minmax-fp32-sse2-mul16-ld64-x8.c", |
| 3444 | "src/qu8-vmulc/gen/minmax-fp32-sse2-mul16-ld64-x8.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3445 | "src/u8-maxpool/9p8x-minmax-sse2-c16.c", |
| 3446 | "src/u8-rmax/sse2.c", |
| 3447 | "src/u8-vclamp/sse2-x64.c", |
| 3448 | "src/x8-zip/x2-sse2.c", |
| 3449 | "src/x8-zip/x3-sse2.c", |
| 3450 | "src/x8-zip/x4-sse2.c", |
| 3451 | "src/x8-zip/xm-sse2.c", |
| 3452 | "src/x32-unpool/sse2.c", |
| 3453 | "src/x32-zip/x2-sse2.c", |
| 3454 | "src/x32-zip/x3-sse2.c", |
| 3455 | "src/x32-zip/x4-sse2.c", |
| 3456 | "src/x32-zip/xm-sse2.c", |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 3457 | "src/xx-fill/sse2-x64.c", |
Marat Dukhan | 0461f2d | 2021-08-08 12:36:29 -0700 | [diff] [blame^] | 3458 | "src/xx-pad/sse2.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3459 | ] |
| 3460 | |
| 3461 | ALL_SSE2_MICROKERNEL_SRCS = [ |
Marat Dukhan | 329da64 | 2019-11-19 21:44:39 -0800 | [diff] [blame] | 3462 | "src/f32-argmaxpool/4x-sse2-c4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3463 | "src/f32-argmaxpool/9p8x-sse2-c4.c", |
Marat Dukhan | 329da64 | 2019-11-19 21:44:39 -0800 | [diff] [blame] | 3464 | "src/f32-argmaxpool/9x-sse2-c4.c", |
Marat Dukhan | 802fcae | 2020-12-11 14:37:25 -0800 | [diff] [blame] | 3465 | "src/f32-gemm/gen-inc/1x8inc-minmax-sse2-dup.c", |
| 3466 | "src/f32-gemm/gen-inc/3x8inc-minmax-sse2-dup.c", |
| 3467 | "src/f32-gemm/gen-inc/4x8inc-minmax-sse2-dup.c", |
| 3468 | "src/f32-gemm/gen-inc/5x8inc-minmax-sse2-dup.c", |
| 3469 | "src/f32-gemm/gen/1x8-minmax-sse2-dup.c", |
| 3470 | "src/f32-gemm/gen/3x8-minmax-sse2-dup.c", |
| 3471 | "src/f32-gemm/gen/4x8-minmax-sse2-dup.c", |
| 3472 | "src/f32-gemm/gen/5x8-minmax-sse2-dup.c", |
| 3473 | "src/f32-igemm/gen/1x8-minmax-sse2-dup.c", |
| 3474 | "src/f32-igemm/gen/3x8-minmax-sse2-dup.c", |
| 3475 | "src/f32-igemm/gen/4x8-minmax-sse2-dup.c", |
| 3476 | "src/f32-igemm/gen/5x8-minmax-sse2-dup.c", |
Marat Dukhan | 40a672f | 2019-11-25 03:08:22 -0800 | [diff] [blame] | 3477 | "src/f32-prelu/gen/sse2-2x4.c", |
| 3478 | "src/f32-prelu/gen/sse2-2x8.c", |
Marat Dukhan | b39689d | 2020-01-24 13:32:20 -0800 | [diff] [blame] | 3479 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x4.c", |
Marat Dukhan | b39689d | 2020-01-24 13:32:20 -0800 | [diff] [blame] | 3480 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x8-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3481 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x8.c", |
Marat Dukhan | b39689d | 2020-01-24 13:32:20 -0800 | [diff] [blame] | 3482 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x12-acc2.c", |
| 3483 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x12-acc3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3484 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x12.c", |
Marat Dukhan | b39689d | 2020-01-24 13:32:20 -0800 | [diff] [blame] | 3485 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x16-acc2.c", |
| 3486 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x16-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3487 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x16.c", |
Marat Dukhan | b39689d | 2020-01-24 13:32:20 -0800 | [diff] [blame] | 3488 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x20-acc2.c", |
| 3489 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x20-acc5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3490 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x20.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 3491 | "src/f32-velu/gen/velu-sse2-rr2-lut16-p3-x4.c", |
| 3492 | "src/f32-velu/gen/velu-sse2-rr2-lut16-p3-x8.c", |
| 3493 | "src/f32-velu/gen/velu-sse2-rr2-lut16-p3-x12.c", |
| 3494 | "src/f32-velu/gen/velu-sse2-rr2-lut16-p3-x16.c", |
| 3495 | "src/f32-velu/gen/velu-sse2-rr2-lut16-p3-x20.c", |
| 3496 | "src/f32-velu/gen/velu-sse2-rr2-lut16-p3-x24.c", |
| 3497 | "src/f32-velu/gen/velu-sse2-rr2-p6-x4.c", |
| 3498 | "src/f32-velu/gen/velu-sse2-rr2-p6-x8.c", |
| 3499 | "src/f32-velu/gen/velu-sse2-rr2-p6-x12.c", |
| 3500 | "src/f32-velu/gen/velu-sse2-rr2-p6-x16.c", |
| 3501 | "src/f32-velu/gen/velu-sse2-rr2-p6-x20.c", |
| 3502 | "src/f32-velu/gen/velu-sse2-rr2-p6-x24.c", |
Marat Dukhan | 19dd91d | 2020-07-16 11:12:44 -0700 | [diff] [blame] | 3503 | "src/f32-vlrelu/gen/vlrelu-sse2-x4.c", |
| 3504 | "src/f32-vlrelu/gen/vlrelu-sse2-x8.c", |
Marat Dukhan | eecf8fd | 2020-06-09 08:59:37 -0700 | [diff] [blame] | 3505 | "src/f32-vrnd/gen/vrndd-sse2-x4.c", |
| 3506 | "src/f32-vrnd/gen/vrndd-sse2-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3507 | "src/f32-vrnd/gen/vrndne-sse2-x4.c", |
| 3508 | "src/f32-vrnd/gen/vrndne-sse2-x8.c", |
| 3509 | "src/f32-vrnd/gen/vrndu-sse2-x4.c", |
| 3510 | "src/f32-vrnd/gen/vrndu-sse2-x8.c", |
| 3511 | "src/f32-vrnd/gen/vrndz-sse2-x4.c", |
| 3512 | "src/f32-vrnd/gen/vrndz-sse2-x8.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 3513 | "src/f32-vsigmoid/gen/vsigmoid-sse2-lut64-p2-div-x4.c", |
| 3514 | "src/f32-vsigmoid/gen/vsigmoid-sse2-lut64-p2-div-x8.c", |
| 3515 | "src/f32-vsigmoid/gen/vsigmoid-sse2-lut64-p2-div-x12.c", |
| 3516 | "src/f32-vsigmoid/gen/vsigmoid-sse2-lut64-p2-div-x16.c", |
| 3517 | "src/f32-vsigmoid/gen/vsigmoid-sse2-lut64-p2-div-x20.c", |
| 3518 | "src/f32-vsigmoid/gen/vsigmoid-sse2-lut64-p2-div-x24.c", |
| 3519 | "src/f32-vsigmoid/gen/vsigmoid-sse2-p5-div-x4.c", |
| 3520 | "src/f32-vsigmoid/gen/vsigmoid-sse2-p5-div-x8.c", |
| 3521 | "src/f32-vsigmoid/gen/vsigmoid-sse2-p5-div-x12.c", |
| 3522 | "src/f32-vsigmoid/gen/vsigmoid-sse2-p5-div-x16.c", |
| 3523 | "src/f32-vsigmoid/gen/vsigmoid-sse2-p5-div-x20.c", |
| 3524 | "src/f32-vsigmoid/gen/vsigmoid-sse2-p5-div-x24.c", |
Marat Dukhan | b7633f2 | 2020-11-20 16:34:56 -0800 | [diff] [blame] | 3525 | "src/math/exp-sse2-rr2-lut64-p2.c", |
| 3526 | "src/math/exp-sse2-rr2-p5.c", |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 3527 | "src/math/expm1minus-sse2-rr2-lut16-p3.c", |
Marat Dukhan | a438aca | 2020-11-20 15:45:01 -0800 | [diff] [blame] | 3528 | "src/math/expm1minus-sse2-rr2-p6.c", |
Frank Barchard | 3b80045 | 2020-11-22 12:12:35 -0800 | [diff] [blame] | 3529 | "src/math/expminus-sse2-rr2-p5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3530 | "src/math/roundd-sse2-cvt.c", |
| 3531 | "src/math/roundne-sse2-cvt.c", |
| 3532 | "src/math/roundu-sse2-cvt.c", |
| 3533 | "src/math/roundz-sse2-cvt.c", |
| 3534 | "src/math/sigmoid-sse2-rr2-lut64-p2-div.c", |
| 3535 | "src/math/sigmoid-sse2-rr2-lut64-p2-nr1.c", |
| 3536 | "src/math/sigmoid-sse2-rr2-lut64-p2-nr2.c", |
| 3537 | "src/math/sigmoid-sse2-rr2-p5-div.c", |
| 3538 | "src/math/sigmoid-sse2-rr2-p5-nr1.c", |
| 3539 | "src/math/sigmoid-sse2-rr2-p5-nr2.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3540 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-sse2-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 3541 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3542 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-sse2-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 3543 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3544 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-sse2-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 3545 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3546 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-sse2-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 3547 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 3548 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-sse2-mul16.c", |
| 3549 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3550 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3551 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3552 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3553 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3554 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3555 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3556 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3557 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3558 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3559 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3560 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3561 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3562 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3563 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3564 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3565 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3566 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3567 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3568 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3569 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3570 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3571 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3572 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3573 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3574 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3575 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3576 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3577 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3578 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-sse2-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 3579 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | caf4831 | 2021-06-01 20:20:58 -0700 | [diff] [blame] | 3580 | "src/qs8-dwconv/gen/up8x9-minmax-gemmlowp-sse2-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3581 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-sse2-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 3582 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-sse2-mul16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3583 | "src/qs8-dwconv/gen/up8x25-minmax-gemmlowp-sse2-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3584 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-sse2-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 3585 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-sse2-mul16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3586 | "src/qs8-dwconv/gen/up16x9-minmax-gemmlowp-sse2-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3587 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-sse2-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 3588 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-sse2-mul16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3589 | "src/qs8-dwconv/gen/up16x25-minmax-gemmlowp-sse2-mul16.c", |
| 3590 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-sse2-mul16.c", |
| 3591 | "src/qs8-dwconv/gen/up24x9-minmax-gemmlowp-sse2-mul16.c", |
| 3592 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-sse2-mul16.c", |
| 3593 | "src/qs8-dwconv/gen/up24x25-minmax-gemmlowp-sse2-mul16.c", |
Marat Dukhan | 159688f | 2020-08-06 10:34:29 -0700 | [diff] [blame] | 3594 | "src/qs8-gavgpool/gen/7p7x-minmax-sse2-c8-acc2.c", |
| 3595 | "src/qs8-gavgpool/gen/7p7x-minmax-sse2-c16-acc2.c", |
| 3596 | "src/qs8-gavgpool/gen/7p7x-minmax-sse2-c24-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3597 | "src/qs8-gavgpool/gen/7x-minmax-sse2-c8-acc2.c", |
| 3598 | "src/qs8-gavgpool/gen/7x-minmax-sse2-c16-acc2.c", |
| 3599 | "src/qs8-gavgpool/gen/7x-minmax-sse2-c24-acc2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3600 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3601 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 3602 | "src/qs8-gemm/gen/1x4c2-xw-minmax-fp32-sse2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3603 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3604 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 3605 | "src/qs8-gemm/gen/1x4c8-xw-minmax-fp32-sse2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3606 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3607 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 3608 | "src/qs8-gemm/gen/2x4c2-xw-minmax-fp32-sse2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3609 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3610 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3611 | "src/qs8-gemm/gen/2x4c8-minmax-gemmlowp-sse2-ld64.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 3612 | "src/qs8-gemm/gen/2x4c8-xw-minmax-fp32-sse2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3613 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3614 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 3615 | "src/qs8-gemm/gen/3x4c2-xw-minmax-fp32-sse2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3616 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3617 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 3618 | "src/qs8-gemm/gen/3x4c8-xw-minmax-fp32-sse2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3619 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3620 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3621 | "src/qs8-gemm/gen/4x4c2-minmax-gemmlowp-sse2-ld64.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 3622 | "src/qs8-gemm/gen/4x4c2-xw-minmax-fp32-sse2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3623 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3624 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3625 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3626 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3627 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3628 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3629 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3630 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3631 | "src/qs8-igemm/gen/2x4c8-minmax-gemmlowp-sse2-ld64.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3632 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3633 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3634 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3635 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3636 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3637 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3638 | "src/qs8-igemm/gen/4x4c2-minmax-gemmlowp-sse2-ld64.c", |
Marat Dukhan | f62bbdc | 2020-08-04 13:59:04 -0700 | [diff] [blame] | 3639 | "src/qs8-requantization/fp32-sse2.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 3640 | "src/qs8-requantization/gemmlowp-sse2.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 3641 | "src/qs8-requantization/rndna-sse2.c", |
Marat Dukhan | d9f3ad4 | 2020-08-10 12:30:58 -0700 | [diff] [blame] | 3642 | "src/qs8-vadd/gen/minmax-sse2-mul16-ld64-x8.c", |
| 3643 | "src/qs8-vadd/gen/minmax-sse2-mul16-ld64-x16.c", |
| 3644 | "src/qs8-vadd/gen/minmax-sse2-mul16-ld64-x24.c", |
| 3645 | "src/qs8-vadd/gen/minmax-sse2-mul16-ld64-x32.c", |
Marat Dukhan | 0270d9f | 2020-08-11 00:56:46 -0700 | [diff] [blame] | 3646 | "src/qs8-vaddc/gen/minmax-sse2-mul16-ld64-x8.c", |
| 3647 | "src/qs8-vaddc/gen/minmax-sse2-mul16-ld64-x16.c", |
| 3648 | "src/qs8-vaddc/gen/minmax-sse2-mul16-ld64-x24.c", |
| 3649 | "src/qs8-vaddc/gen/minmax-sse2-mul16-ld64-x32.c", |
Marat Dukhan | a212eac | 2021-08-02 09:58:04 -0700 | [diff] [blame] | 3650 | "src/qs8-vmul/gen/minmax-fp32-sse2-mul16-ld64-x8.c", |
| 3651 | "src/qs8-vmul/gen/minmax-fp32-sse2-mul16-ld64-x16.c", |
| 3652 | "src/qs8-vmulc/gen/minmax-fp32-sse2-mul16-ld64-x8.c", |
| 3653 | "src/qs8-vmulc/gen/minmax-fp32-sse2-mul16-ld64-x16.c", |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 3654 | "src/qu8-avgpool/9p8x-minmax-sse2-c8.c", |
| 3655 | "src/qu8-avgpool/9x-minmax-sse2-c8.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 3656 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-sse2-mul16.c", |
| 3657 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-sse2-mul16.c", |
| 3658 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-sse2-mul16.c", |
| 3659 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 3660 | "src/qu8-gavgpool/7p7x-minmax-sse2-c8.c", |
| 3661 | "src/qu8-gavgpool/7x-minmax-sse2-c8.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 3662 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-sse2-ld64.c", |
| 3663 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-sse2-ld128.c", |
| 3664 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
| 3665 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-sse2-ld128.c", |
| 3666 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-sse2-ld64.c", |
| 3667 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-sse2-ld128.c", |
| 3668 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-sse2-ld64.c", |
| 3669 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | cdbe9a3 | 2021-07-01 23:52:04 -0700 | [diff] [blame] | 3670 | "src/qu8-gemm/gen/2x4c8-minmax-gemmlowp-sse2-ld64.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 3671 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-sse2-ld64.c", |
| 3672 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-sse2-ld128.c", |
| 3673 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
| 3674 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-sse2-ld128.c", |
| 3675 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-sse2-ld64.c", |
| 3676 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | cdbe9a3 | 2021-07-01 23:52:04 -0700 | [diff] [blame] | 3677 | "src/qu8-gemm/gen/4x4c2-minmax-gemmlowp-sse2-ld64.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 3678 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-sse2-ld64.c", |
| 3679 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-sse2-ld128.c", |
| 3680 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
| 3681 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-sse2-ld128.c", |
| 3682 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-sse2-ld64.c", |
| 3683 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-sse2-ld128.c", |
| 3684 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-sse2-ld64.c", |
| 3685 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | cdbe9a3 | 2021-07-01 23:52:04 -0700 | [diff] [blame] | 3686 | "src/qu8-igemm/gen/2x4c8-minmax-gemmlowp-sse2-ld64.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 3687 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-sse2-ld64.c", |
| 3688 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-sse2-ld128.c", |
| 3689 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
| 3690 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-sse2-ld128.c", |
| 3691 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-sse2-ld64.c", |
| 3692 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | cdbe9a3 | 2021-07-01 23:52:04 -0700 | [diff] [blame] | 3693 | "src/qu8-igemm/gen/4x4c2-minmax-gemmlowp-sse2-ld64.c", |
Marat Dukhan | 5b69f8b | 2020-07-24 15:26:48 -0700 | [diff] [blame] | 3694 | "src/qu8-requantization/fp32-sse2.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 3695 | "src/qu8-requantization/gemmlowp-sse2.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 3696 | "src/qu8-requantization/rndna-sse2.c", |
Marat Dukhan | 76e78c8 | 2021-07-20 21:11:23 -0700 | [diff] [blame] | 3697 | "src/qu8-vadd/gen/minmax-sse2-mul16-ld64-x8.c", |
| 3698 | "src/qu8-vadd/gen/minmax-sse2-mul16-ld64-x16.c", |
| 3699 | "src/qu8-vaddc/gen/minmax-sse2-mul16-ld64-x8.c", |
| 3700 | "src/qu8-vaddc/gen/minmax-sse2-mul16-ld64-x16.c", |
Marat Dukhan | a212eac | 2021-08-02 09:58:04 -0700 | [diff] [blame] | 3701 | "src/qu8-vmul/gen/minmax-fp32-sse2-mul16-ld64-x8.c", |
| 3702 | "src/qu8-vmul/gen/minmax-fp32-sse2-mul16-ld64-x16.c", |
| 3703 | "src/qu8-vmulc/gen/minmax-fp32-sse2-mul16-ld64-x8.c", |
| 3704 | "src/qu8-vmulc/gen/minmax-fp32-sse2-mul16-ld64-x16.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 3705 | "src/u8-maxpool/9p8x-minmax-sse2-c16.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 3706 | "src/u8-rmax/sse2.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 3707 | "src/u8-vclamp/sse2-x64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3708 | "src/x8-zip/x2-sse2.c", |
| 3709 | "src/x8-zip/x3-sse2.c", |
| 3710 | "src/x8-zip/x4-sse2.c", |
| 3711 | "src/x8-zip/xm-sse2.c", |
Marat Dukhan | 57dccd8 | 2020-04-14 00:53:10 -0700 | [diff] [blame] | 3712 | "src/x32-unpool/sse2.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 3713 | "src/x32-zip/x2-sse2.c", |
| 3714 | "src/x32-zip/x3-sse2.c", |
| 3715 | "src/x32-zip/x4-sse2.c", |
| 3716 | "src/x32-zip/xm-sse2.c", |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 3717 | "src/xx-fill/sse2-x64.c", |
Marat Dukhan | 0461f2d | 2021-08-08 12:36:29 -0700 | [diff] [blame^] | 3718 | "src/xx-pad/sse2.c", |
Marat Dukhan | fe7acb6 | 2020-03-09 19:30:05 -0700 | [diff] [blame] | 3719 | ] |
| 3720 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3721 | PROD_SSSE3_MICROKERNEL_SRCS = [ |
| 3722 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-2x4-acc2.c", |
| 3723 | "src/qs8-gavgpool/gen/7p7x-minmax-ssse3-c8-acc2.c", |
| 3724 | "src/qs8-gavgpool/gen/7x-minmax-ssse3-c8-acc2.c", |
| 3725 | ] |
| 3726 | |
| 3727 | ALL_SSSE3_MICROKERNEL_SRCS = [ |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 3728 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-1x4-acc2.c", |
| 3729 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-1x4-acc3.c", |
| 3730 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-1x4-acc4.c", |
Marat Dukhan | 98f2eeb | 2020-10-23 23:13:41 -0700 | [diff] [blame] | 3731 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-1x4.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 3732 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-2x4-acc2.c", |
Marat Dukhan | 98f2eeb | 2020-10-23 23:13:41 -0700 | [diff] [blame] | 3733 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-2x4.c", |
| 3734 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-3x4.c", |
| 3735 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-4x4.c", |
| 3736 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-5x4.c", |
| 3737 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-6x4.c", |
Marat Dukhan | caf4831 | 2021-06-01 20:20:58 -0700 | [diff] [blame] | 3738 | "src/qs8-dwconv/gen/up8x9-minmax-gemmlowp-ssse3-mul16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3739 | "src/qs8-dwconv/gen/up8x25-minmax-gemmlowp-ssse3-mul16.c", |
| 3740 | "src/qs8-dwconv/gen/up16x9-minmax-gemmlowp-ssse3-mul16.c", |
| 3741 | "src/qs8-dwconv/gen/up16x25-minmax-gemmlowp-ssse3-mul16.c", |
| 3742 | "src/qs8-dwconv/gen/up24x9-minmax-gemmlowp-ssse3-mul16.c", |
| 3743 | "src/qs8-dwconv/gen/up24x25-minmax-gemmlowp-ssse3-mul16.c", |
Marat Dukhan | 159688f | 2020-08-06 10:34:29 -0700 | [diff] [blame] | 3744 | "src/qs8-gavgpool/gen/7p7x-minmax-ssse3-c8-acc2.c", |
| 3745 | "src/qs8-gavgpool/gen/7p7x-minmax-ssse3-c16-acc2.c", |
| 3746 | "src/qs8-gavgpool/gen/7p7x-minmax-ssse3-c24-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3747 | "src/qs8-gavgpool/gen/7x-minmax-ssse3-c8-acc2.c", |
| 3748 | "src/qs8-gavgpool/gen/7x-minmax-ssse3-c16-acc2.c", |
| 3749 | "src/qs8-gavgpool/gen/7x-minmax-ssse3-c24-acc2.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 3750 | "src/qs8-gemm/gen/1x4c2-xw-minmax-fp32-ssse3.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3751 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-ssse3-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3752 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-ssse3-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 3753 | "src/qs8-gemm/gen/1x4c8-xw-minmax-fp32-ssse3.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3754 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-ssse3-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3755 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-ssse3-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3756 | "src/qs8-gemm/gen/2x4c8-minmax-gemmlowp-ssse3-ld64.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 3757 | "src/qs8-gemm/gen/2x4c8-xw-minmax-fp32-ssse3.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3758 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-ssse3-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3759 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-ssse3-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 3760 | "src/qs8-gemm/gen/3x4c8-xw-minmax-fp32-ssse3.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3761 | "src/qs8-gemm/gen/4x4c2-minmax-gemmlowp-ssse3-ld64.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3762 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-ssse3-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3763 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-ssse3-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3764 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-ssse3-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3765 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-ssse3-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3766 | "src/qs8-igemm/gen/2x4c8-minmax-gemmlowp-ssse3-ld64.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3767 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-ssse3-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3768 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-ssse3-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3769 | "src/qs8-igemm/gen/4x4c2-minmax-gemmlowp-ssse3-ld64.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 3770 | "src/qs8-requantization/gemmlowp-ssse3.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 3771 | "src/qs8-requantization/rndna-ssse3.c", |
Marat Dukhan | cdbe9a3 | 2021-07-01 23:52:04 -0700 | [diff] [blame] | 3772 | "src/qu8-gemm/gen/2x4c8-minmax-gemmlowp-ssse3-ld64.c", |
| 3773 | "src/qu8-gemm/gen/4x4c2-minmax-gemmlowp-ssse3-ld64.c", |
| 3774 | "src/qu8-igemm/gen/2x4c8-minmax-gemmlowp-ssse3-ld64.c", |
| 3775 | "src/qu8-igemm/gen/4x4c2-minmax-gemmlowp-ssse3-ld64.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 3776 | "src/qu8-requantization/gemmlowp-ssse3.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 3777 | "src/qu8-requantization/rndna-ssse3.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 3778 | ] |
| 3779 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3780 | PROD_SSE41_MICROKERNEL_SRCS = [ |
| 3781 | "src/f32-prelu/gen/sse41-2x8.c", |
| 3782 | "src/f32-vlrelu/gen/vlrelu-sse41-x8.c", |
| 3783 | "src/f32-vrnd/gen/vrndd-sse41-x8.c", |
| 3784 | "src/f32-vrnd/gen/vrndne-sse41-x8.c", |
| 3785 | "src/f32-vrnd/gen/vrndu-sse41-x8.c", |
| 3786 | "src/f32-vrnd/gen/vrndz-sse41-x8.c", |
| 3787 | "src/f32-vsigmoid/gen/vsigmoid-sse41-lut64-p2-div-x8.c", |
| 3788 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-sse41-mul16.c", |
| 3789 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-sse41-mul16.c", |
| 3790 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
| 3791 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
| 3792 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
| 3793 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
| 3794 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-sse41-mul16-add16.c", |
| 3795 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-sse41-mul16-add16.c", |
| 3796 | "src/qs8-gavgpool/gen/7p7x-minmax-sse41-c8-acc2.c", |
| 3797 | "src/qs8-gavgpool/gen/7x-minmax-sse41-c8-acc2.c", |
| 3798 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
| 3799 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
| 3800 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
| 3801 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
| 3802 | "src/qs8-vadd/gen/minmax-sse41-mul16-ld64-x8.c", |
| 3803 | "src/qs8-vaddc/gen/minmax-sse41-mul16-ld64-x8.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 3804 | "src/qs8-vmul/gen/minmax-fp32-sse41-mul16-ld64-x16.c", |
| 3805 | "src/qs8-vmulc/gen/minmax-fp32-sse41-mul16-ld64-x16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3806 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-sse41-mul16.c", |
| 3807 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-sse41-mul16.c", |
| 3808 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
| 3809 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
| 3810 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
| 3811 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
| 3812 | "src/qu8-vadd/gen/minmax-sse41-mul16-ld64-x8.c", |
| 3813 | "src/qu8-vaddc/gen/minmax-sse41-mul16-ld64-x8.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 3814 | "src/qu8-vmul/gen/minmax-fp32-sse41-mul16-ld64-x16.c", |
| 3815 | "src/qu8-vmulc/gen/minmax-fp32-sse41-mul16-ld64-x16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3816 | ] |
| 3817 | |
| 3818 | ALL_SSE41_MICROKERNEL_SRCS = [ |
Marat Dukhan | 40a672f | 2019-11-25 03:08:22 -0800 | [diff] [blame] | 3819 | "src/f32-prelu/gen/sse41-2x4.c", |
| 3820 | "src/f32-prelu/gen/sse41-2x8.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 3821 | "src/f32-velu/gen/velu-sse41-rr2-lut16-p3-x4.c", |
| 3822 | "src/f32-velu/gen/velu-sse41-rr2-lut16-p3-x8.c", |
| 3823 | "src/f32-velu/gen/velu-sse41-rr2-lut16-p3-x12.c", |
| 3824 | "src/f32-velu/gen/velu-sse41-rr2-lut16-p3-x16.c", |
| 3825 | "src/f32-velu/gen/velu-sse41-rr2-lut16-p3-x20.c", |
| 3826 | "src/f32-velu/gen/velu-sse41-rr2-lut16-p3-x24.c", |
| 3827 | "src/f32-velu/gen/velu-sse41-rr2-p6-x4.c", |
| 3828 | "src/f32-velu/gen/velu-sse41-rr2-p6-x8.c", |
| 3829 | "src/f32-velu/gen/velu-sse41-rr2-p6-x12.c", |
| 3830 | "src/f32-velu/gen/velu-sse41-rr2-p6-x16.c", |
| 3831 | "src/f32-velu/gen/velu-sse41-rr2-p6-x20.c", |
| 3832 | "src/f32-velu/gen/velu-sse41-rr2-p6-x24.c", |
Marat Dukhan | 19dd91d | 2020-07-16 11:12:44 -0700 | [diff] [blame] | 3833 | "src/f32-vlrelu/gen/vlrelu-sse41-x4.c", |
| 3834 | "src/f32-vlrelu/gen/vlrelu-sse41-x8.c", |
Marat Dukhan | eecf8fd | 2020-06-09 08:59:37 -0700 | [diff] [blame] | 3835 | "src/f32-vrnd/gen/vrndd-sse41-x4.c", |
| 3836 | "src/f32-vrnd/gen/vrndd-sse41-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3837 | "src/f32-vrnd/gen/vrndne-sse41-x4.c", |
| 3838 | "src/f32-vrnd/gen/vrndne-sse41-x8.c", |
| 3839 | "src/f32-vrnd/gen/vrndu-sse41-x4.c", |
| 3840 | "src/f32-vrnd/gen/vrndu-sse41-x8.c", |
| 3841 | "src/f32-vrnd/gen/vrndz-sse41-x4.c", |
| 3842 | "src/f32-vrnd/gen/vrndz-sse41-x8.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 3843 | "src/f32-vsigmoid/gen/vsigmoid-sse41-lut64-p2-div-x4.c", |
| 3844 | "src/f32-vsigmoid/gen/vsigmoid-sse41-lut64-p2-div-x8.c", |
| 3845 | "src/f32-vsigmoid/gen/vsigmoid-sse41-lut64-p2-div-x12.c", |
| 3846 | "src/f32-vsigmoid/gen/vsigmoid-sse41-lut64-p2-div-x16.c", |
| 3847 | "src/f32-vsigmoid/gen/vsigmoid-sse41-lut64-p2-div-x20.c", |
| 3848 | "src/f32-vsigmoid/gen/vsigmoid-sse41-lut64-p2-div-x24.c", |
| 3849 | "src/f32-vsigmoid/gen/vsigmoid-sse41-p5-div-x4.c", |
| 3850 | "src/f32-vsigmoid/gen/vsigmoid-sse41-p5-div-x8.c", |
| 3851 | "src/f32-vsigmoid/gen/vsigmoid-sse41-p5-div-x12.c", |
| 3852 | "src/f32-vsigmoid/gen/vsigmoid-sse41-p5-div-x16.c", |
| 3853 | "src/f32-vsigmoid/gen/vsigmoid-sse41-p5-div-x20.c", |
| 3854 | "src/f32-vsigmoid/gen/vsigmoid-sse41-p5-div-x24.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3855 | "src/math/roundd-sse41.c", |
| 3856 | "src/math/roundne-sse41.c", |
| 3857 | "src/math/roundu-sse41.c", |
| 3858 | "src/math/roundz-sse41.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3859 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-sse41-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 3860 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 3861 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3862 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-sse41-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 3863 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 3864 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3865 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-sse41-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 3866 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 3867 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3868 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-sse41-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 3869 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 3870 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-sse41-mul32.c", |
| 3871 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-sse41-mul16.c", |
| 3872 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-sse41-mul32.c", |
| 3873 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-sse41-mul16.c", |
| 3874 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3875 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3876 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3877 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3878 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3879 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3880 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3881 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3882 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3883 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3884 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3885 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3886 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3887 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3888 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3889 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3890 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3891 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3892 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3893 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3894 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3895 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3896 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3897 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3898 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3899 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3900 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3901 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3902 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3903 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-sse41-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 3904 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | caf4831 | 2021-06-01 20:20:58 -0700 | [diff] [blame] | 3905 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-sse41-mul32.c", |
| 3906 | "src/qs8-dwconv/gen/up8x9-minmax-gemmlowp-sse41-mul16.c", |
| 3907 | "src/qs8-dwconv/gen/up8x9-minmax-gemmlowp-sse41-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3908 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-sse41-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 3909 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-sse41-mul16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3910 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-sse41-mul32.c", |
| 3911 | "src/qs8-dwconv/gen/up8x25-minmax-gemmlowp-sse41-mul16.c", |
| 3912 | "src/qs8-dwconv/gen/up8x25-minmax-gemmlowp-sse41-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3913 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-sse41-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 3914 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-sse41-mul16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3915 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-sse41-mul32.c", |
| 3916 | "src/qs8-dwconv/gen/up16x9-minmax-gemmlowp-sse41-mul16.c", |
| 3917 | "src/qs8-dwconv/gen/up16x9-minmax-gemmlowp-sse41-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3918 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-sse41-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 3919 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-sse41-mul16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3920 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-sse41-mul32.c", |
| 3921 | "src/qs8-dwconv/gen/up16x25-minmax-gemmlowp-sse41-mul16.c", |
| 3922 | "src/qs8-dwconv/gen/up16x25-minmax-gemmlowp-sse41-mul32.c", |
| 3923 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-sse41-mul16.c", |
| 3924 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-sse41-mul32.c", |
| 3925 | "src/qs8-dwconv/gen/up24x9-minmax-gemmlowp-sse41-mul16.c", |
| 3926 | "src/qs8-dwconv/gen/up24x9-minmax-gemmlowp-sse41-mul32.c", |
| 3927 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-sse41-mul16.c", |
| 3928 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-sse41-mul32.c", |
| 3929 | "src/qs8-dwconv/gen/up24x25-minmax-gemmlowp-sse41-mul16.c", |
| 3930 | "src/qs8-dwconv/gen/up24x25-minmax-gemmlowp-sse41-mul32.c", |
Marat Dukhan | 159688f | 2020-08-06 10:34:29 -0700 | [diff] [blame] | 3931 | "src/qs8-gavgpool/gen/7p7x-minmax-sse41-c8-acc2.c", |
| 3932 | "src/qs8-gavgpool/gen/7p7x-minmax-sse41-c16-acc2.c", |
| 3933 | "src/qs8-gavgpool/gen/7p7x-minmax-sse41-c24-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3934 | "src/qs8-gavgpool/gen/7x-minmax-sse41-c8-acc2.c", |
| 3935 | "src/qs8-gavgpool/gen/7x-minmax-sse41-c16-acc2.c", |
| 3936 | "src/qs8-gavgpool/gen/7x-minmax-sse41-c24-acc2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3937 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3938 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 3939 | "src/qs8-gemm/gen/1x4c2-xw-minmax-fp32-sse41.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3940 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3941 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 3942 | "src/qs8-gemm/gen/1x4c8-xw-minmax-fp32-sse41.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3943 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3944 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 3945 | "src/qs8-gemm/gen/2x4c2-xw-minmax-fp32-sse41.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3946 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3947 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3948 | "src/qs8-gemm/gen/2x4c8-minmax-gemmlowp-sse41-ld64.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 3949 | "src/qs8-gemm/gen/2x4c8-xw-minmax-fp32-sse41.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3950 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3951 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 3952 | "src/qs8-gemm/gen/3x4c2-xw-minmax-fp32-sse41.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3953 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3954 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 3955 | "src/qs8-gemm/gen/3x4c8-xw-minmax-fp32-sse41.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3956 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3957 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3958 | "src/qs8-gemm/gen/4x4c2-minmax-gemmlowp-sse41-ld64.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 3959 | "src/qs8-gemm/gen/4x4c2-xw-minmax-fp32-sse41.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3960 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3961 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3962 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3963 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3964 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3965 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3966 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3967 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3968 | "src/qs8-igemm/gen/2x4c8-minmax-gemmlowp-sse41-ld64.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3969 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3970 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3971 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3972 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3973 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3974 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3975 | "src/qs8-igemm/gen/4x4c2-minmax-gemmlowp-sse41-ld64.c", |
Marat Dukhan | 2e23d2b | 2020-07-29 16:01:37 -0700 | [diff] [blame] | 3976 | "src/qs8-requantization/fp32-sse4.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 3977 | "src/qs8-requantization/gemmlowp-sse4.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 3978 | "src/qs8-requantization/rndna-sse4.c", |
Marat Dukhan | 0d979d5 | 2021-06-09 13:21:18 -0700 | [diff] [blame] | 3979 | "src/qs8-requantization/rndnu-sse4-sra.c", |
| 3980 | "src/qs8-requantization/rndnu-sse4-srl.c", |
Marat Dukhan | d9f3ad4 | 2020-08-10 12:30:58 -0700 | [diff] [blame] | 3981 | "src/qs8-vadd/gen/minmax-sse41-mul16-ld64-x8.c", |
| 3982 | "src/qs8-vadd/gen/minmax-sse41-mul16-ld64-x16.c", |
| 3983 | "src/qs8-vadd/gen/minmax-sse41-mul16-ld64-x24.c", |
| 3984 | "src/qs8-vadd/gen/minmax-sse41-mul16-ld64-x32.c", |
Marat Dukhan | bb9225e | 2020-09-06 22:40:56 -0700 | [diff] [blame] | 3985 | "src/qs8-vadd/gen/minmax-sse41-mul32-ld32-x8.c", |
| 3986 | "src/qs8-vadd/gen/minmax-sse41-mul32-ld32-x16.c", |
| 3987 | "src/qs8-vadd/gen/minmax-sse41-mul32-ld32-x24.c", |
| 3988 | "src/qs8-vadd/gen/minmax-sse41-mul32-ld32-x32.c", |
Marat Dukhan | 0270d9f | 2020-08-11 00:56:46 -0700 | [diff] [blame] | 3989 | "src/qs8-vaddc/gen/minmax-sse41-mul16-ld64-x8.c", |
| 3990 | "src/qs8-vaddc/gen/minmax-sse41-mul16-ld64-x16.c", |
| 3991 | "src/qs8-vaddc/gen/minmax-sse41-mul16-ld64-x24.c", |
| 3992 | "src/qs8-vaddc/gen/minmax-sse41-mul16-ld64-x32.c", |
Marat Dukhan | bb9225e | 2020-09-06 22:40:56 -0700 | [diff] [blame] | 3993 | "src/qs8-vaddc/gen/minmax-sse41-mul32-ld32-x8.c", |
| 3994 | "src/qs8-vaddc/gen/minmax-sse41-mul32-ld32-x16.c", |
| 3995 | "src/qs8-vaddc/gen/minmax-sse41-mul32-ld32-x24.c", |
| 3996 | "src/qs8-vaddc/gen/minmax-sse41-mul32-ld32-x32.c", |
Marat Dukhan | a212eac | 2021-08-02 09:58:04 -0700 | [diff] [blame] | 3997 | "src/qs8-vmul/gen/minmax-fp32-sse41-mul16-ld64-x8.c", |
| 3998 | "src/qs8-vmul/gen/minmax-fp32-sse41-mul16-ld64-x16.c", |
| 3999 | "src/qs8-vmulc/gen/minmax-fp32-sse41-mul16-ld64-x8.c", |
| 4000 | "src/qs8-vmulc/gen/minmax-fp32-sse41-mul16-ld64-x16.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 4001 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 4002 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 4003 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 4004 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 4005 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 4006 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 4007 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 4008 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 4009 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-sse41-ld64.c", |
| 4010 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-sse41-ld128.c", |
| 4011 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
| 4012 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-sse41-ld128.c", |
| 4013 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-sse41-ld64.c", |
| 4014 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-sse41-ld128.c", |
| 4015 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-sse41-ld64.c", |
| 4016 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | cdbe9a3 | 2021-07-01 23:52:04 -0700 | [diff] [blame] | 4017 | "src/qu8-gemm/gen/2x4c8-minmax-gemmlowp-sse41-ld64.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 4018 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-sse41-ld64.c", |
| 4019 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-sse41-ld128.c", |
| 4020 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
| 4021 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-sse41-ld128.c", |
| 4022 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-sse41-ld64.c", |
| 4023 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | cdbe9a3 | 2021-07-01 23:52:04 -0700 | [diff] [blame] | 4024 | "src/qu8-gemm/gen/4x4c2-minmax-gemmlowp-sse41-ld64.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 4025 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-sse41-ld64.c", |
| 4026 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-sse41-ld128.c", |
| 4027 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
| 4028 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-sse41-ld128.c", |
| 4029 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-sse41-ld64.c", |
| 4030 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-sse41-ld128.c", |
| 4031 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-sse41-ld64.c", |
| 4032 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | cdbe9a3 | 2021-07-01 23:52:04 -0700 | [diff] [blame] | 4033 | "src/qu8-igemm/gen/2x4c8-minmax-gemmlowp-sse41-ld64.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 4034 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-sse41-ld64.c", |
| 4035 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-sse41-ld128.c", |
| 4036 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
| 4037 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-sse41-ld128.c", |
| 4038 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-sse41-ld64.c", |
| 4039 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | cdbe9a3 | 2021-07-01 23:52:04 -0700 | [diff] [blame] | 4040 | "src/qu8-igemm/gen/4x4c2-minmax-gemmlowp-sse41-ld64.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 4041 | "src/qu8-requantization/gemmlowp-sse4.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 4042 | "src/qu8-requantization/rndna-sse4.c", |
Marat Dukhan | 3eac69c | 2021-07-21 01:42:29 -0700 | [diff] [blame] | 4043 | "src/qu8-vadd/gen/minmax-sse41-mul16-ld64-x8.c", |
| 4044 | "src/qu8-vadd/gen/minmax-sse41-mul16-ld64-x16.c", |
| 4045 | "src/qu8-vadd/gen/minmax-sse41-mul32-ld32-x8.c", |
| 4046 | "src/qu8-vadd/gen/minmax-sse41-mul32-ld32-x16.c", |
| 4047 | "src/qu8-vaddc/gen/minmax-sse41-mul16-ld64-x8.c", |
| 4048 | "src/qu8-vaddc/gen/minmax-sse41-mul16-ld64-x16.c", |
| 4049 | "src/qu8-vaddc/gen/minmax-sse41-mul32-ld32-x8.c", |
| 4050 | "src/qu8-vaddc/gen/minmax-sse41-mul32-ld32-x16.c", |
Marat Dukhan | a212eac | 2021-08-02 09:58:04 -0700 | [diff] [blame] | 4051 | "src/qu8-vmul/gen/minmax-fp32-sse41-mul16-ld64-x8.c", |
| 4052 | "src/qu8-vmul/gen/minmax-fp32-sse41-mul16-ld64-x16.c", |
| 4053 | "src/qu8-vmulc/gen/minmax-fp32-sse41-mul16-ld64-x8.c", |
| 4054 | "src/qu8-vmulc/gen/minmax-fp32-sse41-mul16-ld64-x16.c", |
Marat Dukhan | 69c3f2c | 2019-11-06 12:30:01 -0800 | [diff] [blame] | 4055 | ] |
| 4056 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4057 | PROD_AVX_MICROKERNEL_SRCS = [ |
| 4058 | "src/f32-dwconv/gen/up8x25-minmax-avx.c", |
| 4059 | "src/f32-dwconv/gen/up16x4-minmax-avx.c", |
| 4060 | "src/f32-dwconv/gen/up16x9-minmax-avx.c", |
| 4061 | "src/f32-gemm/gen/1x16-minmax-avx-broadcast.c", |
| 4062 | "src/f32-gemm/gen/5x16-minmax-avx-broadcast.c", |
| 4063 | "src/f32-igemm/gen/1x16-minmax-avx-broadcast.c", |
| 4064 | "src/f32-igemm/gen/5x16-minmax-avx-broadcast.c", |
| 4065 | "src/f32-prelu/gen/avx-2x16.c", |
| 4066 | "src/f32-vbinary/gen/vadd-minmax-avx-x16.c", |
| 4067 | "src/f32-vbinary/gen/vaddc-minmax-avx-x16.c", |
| 4068 | "src/f32-vbinary/gen/vdiv-minmax-avx-x16.c", |
| 4069 | "src/f32-vbinary/gen/vdivc-minmax-avx-x16.c", |
| 4070 | "src/f32-vbinary/gen/vmax-avx-x16.c", |
| 4071 | "src/f32-vbinary/gen/vmaxc-avx-x16.c", |
| 4072 | "src/f32-vbinary/gen/vmin-avx-x16.c", |
| 4073 | "src/f32-vbinary/gen/vminc-avx-x16.c", |
| 4074 | "src/f32-vbinary/gen/vmul-minmax-avx-x16.c", |
| 4075 | "src/f32-vbinary/gen/vmulc-minmax-avx-x16.c", |
| 4076 | "src/f32-vbinary/gen/vrdivc-minmax-avx-x16.c", |
| 4077 | "src/f32-vbinary/gen/vrsubc-minmax-avx-x16.c", |
| 4078 | "src/f32-vbinary/gen/vsqrdiff-avx-x16.c", |
| 4079 | "src/f32-vbinary/gen/vsqrdiffc-avx-x16.c", |
| 4080 | "src/f32-vbinary/gen/vsub-minmax-avx-x16.c", |
| 4081 | "src/f32-vbinary/gen/vsubc-minmax-avx-x16.c", |
| 4082 | "src/f32-vclamp/gen/vclamp-avx-x16.c", |
| 4083 | "src/f32-velu/gen/velu-avx-rr2-lut4-p4-perm-x32.c", |
| 4084 | "src/f32-vhswish/gen/vhswish-avx-x16.c", |
| 4085 | "src/f32-vlrelu/gen/vlrelu-avx-x16.c", |
| 4086 | "src/f32-vrnd/gen/vrndd-avx-x16.c", |
| 4087 | "src/f32-vrnd/gen/vrndne-avx-x16.c", |
| 4088 | "src/f32-vrnd/gen/vrndu-avx-x16.c", |
| 4089 | "src/f32-vrnd/gen/vrndz-avx-x16.c", |
| 4090 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x40.c", |
| 4091 | "src/f32-vsqrt/gen/avx-sqrt-x8.c", |
| 4092 | "src/f32-vunary/gen/vabs-avx-x16.c", |
| 4093 | "src/f32-vunary/gen/vneg-avx-x16.c", |
| 4094 | "src/f32-vunary/gen/vsqr-avx-x16.c", |
Marat Dukhan | 2848059 | 2021-07-27 23:52:27 -0700 | [diff] [blame] | 4095 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx-mul16-add16.c", |
| 4096 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx-mul16-add16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4097 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
| 4098 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
| 4099 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
| 4100 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
| 4101 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx-mul16-add16.c", |
| 4102 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx-mul16-add16.c", |
| 4103 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
| 4104 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
| 4105 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
| 4106 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
| 4107 | "src/qs8-vadd/gen/minmax-avx-mul32-ld32-x8.c", |
| 4108 | "src/qs8-vaddc/gen/minmax-avx-mul32-ld32-x8.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 4109 | "src/qs8-vmul/gen/minmax-fp32-avx-mul16-ld64-x16.c", |
| 4110 | "src/qs8-vmulc/gen/minmax-fp32-avx-mul16-ld64-x16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4111 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-avx-mul16.c", |
| 4112 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-avx-mul16.c", |
| 4113 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
| 4114 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
| 4115 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
| 4116 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
| 4117 | "src/qu8-vadd/gen/minmax-avx-mul32-ld32-x8.c", |
| 4118 | "src/qu8-vaddc/gen/minmax-avx-mul32-ld32-x8.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 4119 | "src/qu8-vmul/gen/minmax-fp32-avx-mul16-ld64-x16.c", |
| 4120 | "src/qu8-vmulc/gen/minmax-fp32-avx-mul16-ld64-x16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4121 | ] |
| 4122 | |
| 4123 | ALL_AVX_MICROKERNEL_SRCS = [ |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4124 | "src/f32-dwconv/gen/up8x4-minmax-avx-acc2.c", |
| 4125 | "src/f32-dwconv/gen/up8x4-minmax-avx.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4126 | "src/f32-dwconv/gen/up8x9-minmax-avx-acc2.c", |
| 4127 | "src/f32-dwconv/gen/up8x9-minmax-avx.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4128 | "src/f32-dwconv/gen/up8x25-minmax-avx-acc2.c", |
| 4129 | "src/f32-dwconv/gen/up8x25-minmax-avx.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4130 | "src/f32-dwconv/gen/up16x4-minmax-avx-acc2.c", |
| 4131 | "src/f32-dwconv/gen/up16x4-minmax-avx.c", |
| 4132 | "src/f32-dwconv/gen/up16x9-minmax-avx-acc2.c", |
| 4133 | "src/f32-dwconv/gen/up16x9-minmax-avx.c", |
| 4134 | "src/f32-dwconv/gen/up16x25-minmax-avx-acc2.c", |
| 4135 | "src/f32-dwconv/gen/up16x25-minmax-avx.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4136 | "src/f32-gemm/gen-inc/1x8inc-minmax-avx-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4137 | "src/f32-gemm/gen-inc/1x16inc-minmax-avx-broadcast.c", |
| 4138 | "src/f32-gemm/gen-inc/3x16inc-minmax-avx-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4139 | "src/f32-gemm/gen-inc/4x8inc-minmax-avx-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4140 | "src/f32-gemm/gen-inc/4x16inc-minmax-avx-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4141 | "src/f32-gemm/gen-inc/5x8inc-minmax-avx-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4142 | "src/f32-gemm/gen-inc/5x16inc-minmax-avx-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4143 | "src/f32-gemm/gen-inc/6x8inc-minmax-avx-broadcast.c", |
| 4144 | "src/f32-gemm/gen-inc/7x8inc-minmax-avx-broadcast.c", |
| 4145 | "src/f32-gemm/gen/1x8-minmax-avx-broadcast.c", |
| 4146 | "src/f32-gemm/gen/1x16-minmax-avx-broadcast.c", |
| 4147 | "src/f32-gemm/gen/3x16-minmax-avx-broadcast.c", |
| 4148 | "src/f32-gemm/gen/4x8-minmax-avx-broadcast.c", |
| 4149 | "src/f32-gemm/gen/4x16-minmax-avx-broadcast.c", |
| 4150 | "src/f32-gemm/gen/5x8-minmax-avx-broadcast.c", |
| 4151 | "src/f32-gemm/gen/5x16-minmax-avx-broadcast.c", |
| 4152 | "src/f32-gemm/gen/6x8-minmax-avx-broadcast.c", |
| 4153 | "src/f32-gemm/gen/7x8-minmax-avx-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4154 | "src/f32-igemm/gen/1x8-minmax-avx-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4155 | "src/f32-igemm/gen/1x16-minmax-avx-broadcast.c", |
| 4156 | "src/f32-igemm/gen/3x16-minmax-avx-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4157 | "src/f32-igemm/gen/4x8-minmax-avx-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4158 | "src/f32-igemm/gen/4x16-minmax-avx-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4159 | "src/f32-igemm/gen/5x8-minmax-avx-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4160 | "src/f32-igemm/gen/5x16-minmax-avx-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4161 | "src/f32-igemm/gen/6x8-minmax-avx-broadcast.c", |
| 4162 | "src/f32-igemm/gen/7x8-minmax-avx-broadcast.c", |
Marat Dukhan | 90eca0a | 2020-03-11 00:52:23 -0700 | [diff] [blame] | 4163 | "src/f32-prelu/gen/avx-2x8.c", |
| 4164 | "src/f32-prelu/gen/avx-2x16.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 4165 | "src/f32-rmax/avx.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 4166 | "src/f32-vbinary/gen/vadd-minmax-avx-x8.c", |
| 4167 | "src/f32-vbinary/gen/vadd-minmax-avx-x16.c", |
| 4168 | "src/f32-vbinary/gen/vaddc-minmax-avx-x8.c", |
| 4169 | "src/f32-vbinary/gen/vaddc-minmax-avx-x16.c", |
| 4170 | "src/f32-vbinary/gen/vdiv-minmax-avx-x8.c", |
| 4171 | "src/f32-vbinary/gen/vdiv-minmax-avx-x16.c", |
| 4172 | "src/f32-vbinary/gen/vdivc-minmax-avx-x8.c", |
| 4173 | "src/f32-vbinary/gen/vdivc-minmax-avx-x16.c", |
Marat Dukhan | 9a88efe | 2019-12-10 15:54:24 -0800 | [diff] [blame] | 4174 | "src/f32-vbinary/gen/vmax-avx-x8.c", |
| 4175 | "src/f32-vbinary/gen/vmax-avx-x16.c", |
| 4176 | "src/f32-vbinary/gen/vmaxc-avx-x8.c", |
| 4177 | "src/f32-vbinary/gen/vmaxc-avx-x16.c", |
| 4178 | "src/f32-vbinary/gen/vmin-avx-x8.c", |
| 4179 | "src/f32-vbinary/gen/vmin-avx-x16.c", |
| 4180 | "src/f32-vbinary/gen/vminc-avx-x8.c", |
| 4181 | "src/f32-vbinary/gen/vminc-avx-x16.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 4182 | "src/f32-vbinary/gen/vmul-minmax-avx-x8.c", |
| 4183 | "src/f32-vbinary/gen/vmul-minmax-avx-x16.c", |
| 4184 | "src/f32-vbinary/gen/vmulc-minmax-avx-x8.c", |
| 4185 | "src/f32-vbinary/gen/vmulc-minmax-avx-x16.c", |
| 4186 | "src/f32-vbinary/gen/vrdivc-minmax-avx-x8.c", |
| 4187 | "src/f32-vbinary/gen/vrdivc-minmax-avx-x16.c", |
| 4188 | "src/f32-vbinary/gen/vrsubc-minmax-avx-x8.c", |
| 4189 | "src/f32-vbinary/gen/vrsubc-minmax-avx-x16.c", |
Marat Dukhan | 13bafb0 | 2020-06-05 00:43:11 -0700 | [diff] [blame] | 4190 | "src/f32-vbinary/gen/vsqrdiff-avx-x8.c", |
| 4191 | "src/f32-vbinary/gen/vsqrdiff-avx-x16.c", |
| 4192 | "src/f32-vbinary/gen/vsqrdiffc-avx-x8.c", |
| 4193 | "src/f32-vbinary/gen/vsqrdiffc-avx-x16.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 4194 | "src/f32-vbinary/gen/vsub-minmax-avx-x8.c", |
| 4195 | "src/f32-vbinary/gen/vsub-minmax-avx-x16.c", |
| 4196 | "src/f32-vbinary/gen/vsubc-minmax-avx-x8.c", |
| 4197 | "src/f32-vbinary/gen/vsubc-minmax-avx-x16.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 4198 | "src/f32-vclamp/gen/vclamp-avx-x8.c", |
| 4199 | "src/f32-vclamp/gen/vclamp-avx-x16.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 4200 | "src/f32-velu/gen/velu-avx-rr2-lut4-p4-perm-x8.c", |
| 4201 | "src/f32-velu/gen/velu-avx-rr2-lut4-p4-perm-x16.c", |
| 4202 | "src/f32-velu/gen/velu-avx-rr2-lut4-p4-perm-x24.c", |
| 4203 | "src/f32-velu/gen/velu-avx-rr2-lut4-p4-perm-x32.c", |
| 4204 | "src/f32-velu/gen/velu-avx-rr2-lut4-p4-perm-x40.c", |
| 4205 | "src/f32-velu/gen/velu-avx-rr2-lut4-p4-perm-x48.c", |
| 4206 | "src/f32-velu/gen/velu-avx-rr2-lut16-p3-x8.c", |
| 4207 | "src/f32-velu/gen/velu-avx-rr2-lut16-p3-x16.c", |
| 4208 | "src/f32-velu/gen/velu-avx-rr2-lut16-p3-x24.c", |
| 4209 | "src/f32-velu/gen/velu-avx-rr2-lut16-p3-x32.c", |
| 4210 | "src/f32-velu/gen/velu-avx-rr2-lut16-p3-x40.c", |
| 4211 | "src/f32-velu/gen/velu-avx-rr2-lut16-p3-x48.c", |
| 4212 | "src/f32-velu/gen/velu-avx-rr2-p6-x8.c", |
| 4213 | "src/f32-velu/gen/velu-avx-rr2-p6-x16.c", |
| 4214 | "src/f32-velu/gen/velu-avx-rr2-p6-x24.c", |
| 4215 | "src/f32-velu/gen/velu-avx-rr2-p6-x32.c", |
| 4216 | "src/f32-velu/gen/velu-avx-rr2-p6-x40.c", |
| 4217 | "src/f32-velu/gen/velu-avx-rr2-p6-x48.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 4218 | "src/f32-vhswish/gen/vhswish-avx-x8.c", |
| 4219 | "src/f32-vhswish/gen/vhswish-avx-x16.c", |
Marat Dukhan | 19dd91d | 2020-07-16 11:12:44 -0700 | [diff] [blame] | 4220 | "src/f32-vlrelu/gen/vlrelu-avx-x8.c", |
| 4221 | "src/f32-vlrelu/gen/vlrelu-avx-x16.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 4222 | "src/f32-vrelu/gen/vrelu-avx-x8.c", |
| 4223 | "src/f32-vrelu/gen/vrelu-avx-x16.c", |
Marat Dukhan | eecf8fd | 2020-06-09 08:59:37 -0700 | [diff] [blame] | 4224 | "src/f32-vrnd/gen/vrndd-avx-x8.c", |
| 4225 | "src/f32-vrnd/gen/vrndd-avx-x16.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4226 | "src/f32-vrnd/gen/vrndne-avx-x8.c", |
| 4227 | "src/f32-vrnd/gen/vrndne-avx-x16.c", |
| 4228 | "src/f32-vrnd/gen/vrndu-avx-x8.c", |
| 4229 | "src/f32-vrnd/gen/vrndu-avx-x16.c", |
| 4230 | "src/f32-vrnd/gen/vrndz-avx-x8.c", |
| 4231 | "src/f32-vrnd/gen/vrndz-avx-x16.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 4232 | "src/f32-vscale/avx-x32.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 4233 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x8.c", |
| 4234 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x16.c", |
| 4235 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x24.c", |
| 4236 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x32.c", |
| 4237 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x40.c", |
| 4238 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x48.c", |
| 4239 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x56.c", |
| 4240 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x64.c", |
| 4241 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x72.c", |
| 4242 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x80.c", |
| 4243 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x8.c", |
| 4244 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x16.c", |
| 4245 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x24.c", |
| 4246 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x32.c", |
| 4247 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x40.c", |
| 4248 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x48.c", |
| 4249 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x56.c", |
| 4250 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x64.c", |
| 4251 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x72.c", |
| 4252 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x80.c", |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 4253 | "src/f32-vsqrt/gen/avx-sqrt-x8.c", |
| 4254 | "src/f32-vsqrt/gen/avx-sqrt-x16.c", |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 4255 | "src/f32-vunary/gen/vabs-avx-x8.c", |
| 4256 | "src/f32-vunary/gen/vabs-avx-x16.c", |
| 4257 | "src/f32-vunary/gen/vneg-avx-x8.c", |
| 4258 | "src/f32-vunary/gen/vneg-avx-x16.c", |
| 4259 | "src/f32-vunary/gen/vsqr-avx-x8.c", |
| 4260 | "src/f32-vunary/gen/vsqr-avx-x16.c", |
Frank Barchard | 4a35204 | 2021-04-13 15:52:08 -0700 | [diff] [blame] | 4261 | "src/math/exp-avx-rr2-p5.c", |
| 4262 | "src/math/expm1minus-avx-rr2-lut4-p4-perm.c", |
| 4263 | "src/math/expm1minus-avx-rr2-lut16-p3.c", |
| 4264 | "src/math/expm1minus-avx-rr2-p6.c", |
| 4265 | "src/math/sigmoid-avx-rr2-lut64-p2-div.c", |
| 4266 | "src/math/sigmoid-avx-rr2-p5-div.c", |
| 4267 | "src/math/sigmoid-avx-rr2-p5-nr1.c", |
| 4268 | "src/math/sigmoid-avx-rr2-p5-nr2.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4269 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-avx-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4270 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 4271 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-avx-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4272 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-avx-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4273 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 4274 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-avx-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4275 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4276 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 4277 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4278 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4279 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 4280 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx-mul32.c", |
| 4281 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-avx-mul16.c", |
| 4282 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-avx-mul32.c", |
| 4283 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-avx-mul16.c", |
| 4284 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-avx-mul32.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4285 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4286 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4287 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4288 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4289 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4290 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4291 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4292 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4293 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4294 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4295 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4296 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4297 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4298 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4299 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4300 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4301 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4302 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4303 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4304 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4305 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4306 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4307 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4308 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4309 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4310 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4311 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4312 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4313 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-avx-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4314 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-avx-mul16.c", |
Marat Dukhan | caf4831 | 2021-06-01 20:20:58 -0700 | [diff] [blame] | 4315 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-avx-mul32.c", |
| 4316 | "src/qs8-dwconv/gen/up8x9-minmax-gemmlowp-avx-mul16.c", |
| 4317 | "src/qs8-dwconv/gen/up8x9-minmax-gemmlowp-avx-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4318 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-avx-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4319 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-avx-mul16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4320 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-avx-mul32.c", |
| 4321 | "src/qs8-dwconv/gen/up8x25-minmax-gemmlowp-avx-mul16.c", |
| 4322 | "src/qs8-dwconv/gen/up8x25-minmax-gemmlowp-avx-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4323 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4324 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx-mul16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4325 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx-mul32.c", |
| 4326 | "src/qs8-dwconv/gen/up16x9-minmax-gemmlowp-avx-mul16.c", |
| 4327 | "src/qs8-dwconv/gen/up16x9-minmax-gemmlowp-avx-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4328 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4329 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx-mul16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4330 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx-mul32.c", |
| 4331 | "src/qs8-dwconv/gen/up16x25-minmax-gemmlowp-avx-mul16.c", |
| 4332 | "src/qs8-dwconv/gen/up16x25-minmax-gemmlowp-avx-mul32.c", |
| 4333 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-avx-mul16.c", |
| 4334 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-avx-mul32.c", |
| 4335 | "src/qs8-dwconv/gen/up24x9-minmax-gemmlowp-avx-mul16.c", |
| 4336 | "src/qs8-dwconv/gen/up24x9-minmax-gemmlowp-avx-mul32.c", |
| 4337 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-avx-mul16.c", |
| 4338 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-avx-mul32.c", |
| 4339 | "src/qs8-dwconv/gen/up24x25-minmax-gemmlowp-avx-mul16.c", |
| 4340 | "src/qs8-dwconv/gen/up24x25-minmax-gemmlowp-avx-mul32.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4341 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4342 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4343 | "src/qs8-gemm/gen/1x4c2-xw-minmax-fp32-avx.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4344 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4345 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4346 | "src/qs8-gemm/gen/1x4c8-xw-minmax-fp32-avx.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4347 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4348 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4349 | "src/qs8-gemm/gen/2x4c2-xw-minmax-fp32-avx.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4350 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4351 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4352 | "src/qs8-gemm/gen/2x4c8-xw-minmax-fp32-avx.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4353 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4354 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4355 | "src/qs8-gemm/gen/3x4c2-xw-minmax-fp32-avx.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4356 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4357 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4358 | "src/qs8-gemm/gen/3x4c8-xw-minmax-fp32-avx.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4359 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4360 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4361 | "src/qs8-gemm/gen/4x4c2-xw-minmax-fp32-avx.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4362 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4363 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4364 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4365 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4366 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4367 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4368 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4369 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4370 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4371 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4372 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4373 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4374 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4375 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | e9c4b96 | 2021-04-02 16:56:55 -0700 | [diff] [blame] | 4376 | "src/qs8-vadd/gen/minmax-avx-mul16-ld64-x8.c", |
| 4377 | "src/qs8-vadd/gen/minmax-avx-mul16-ld64-x16.c", |
| 4378 | "src/qs8-vadd/gen/minmax-avx-mul16-ld64-x24.c", |
| 4379 | "src/qs8-vadd/gen/minmax-avx-mul16-ld64-x32.c", |
| 4380 | "src/qs8-vadd/gen/minmax-avx-mul32-ld32-x8.c", |
| 4381 | "src/qs8-vadd/gen/minmax-avx-mul32-ld32-x16.c", |
| 4382 | "src/qs8-vadd/gen/minmax-avx-mul32-ld32-x24.c", |
| 4383 | "src/qs8-vadd/gen/minmax-avx-mul32-ld32-x32.c", |
| 4384 | "src/qs8-vaddc/gen/minmax-avx-mul16-ld64-x8.c", |
| 4385 | "src/qs8-vaddc/gen/minmax-avx-mul16-ld64-x16.c", |
| 4386 | "src/qs8-vaddc/gen/minmax-avx-mul16-ld64-x24.c", |
| 4387 | "src/qs8-vaddc/gen/minmax-avx-mul16-ld64-x32.c", |
| 4388 | "src/qs8-vaddc/gen/minmax-avx-mul32-ld32-x8.c", |
| 4389 | "src/qs8-vaddc/gen/minmax-avx-mul32-ld32-x16.c", |
| 4390 | "src/qs8-vaddc/gen/minmax-avx-mul32-ld32-x24.c", |
| 4391 | "src/qs8-vaddc/gen/minmax-avx-mul32-ld32-x32.c", |
Marat Dukhan | a212eac | 2021-08-02 09:58:04 -0700 | [diff] [blame] | 4392 | "src/qs8-vmul/gen/minmax-fp32-avx-mul16-ld64-x8.c", |
| 4393 | "src/qs8-vmul/gen/minmax-fp32-avx-mul16-ld64-x16.c", |
| 4394 | "src/qs8-vmulc/gen/minmax-fp32-avx-mul16-ld64-x8.c", |
| 4395 | "src/qs8-vmulc/gen/minmax-fp32-avx-mul16-ld64-x16.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 4396 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 4397 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-avx-mul32.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 4398 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 4399 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-avx-mul32.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 4400 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 4401 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-avx-mul32.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 4402 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 4403 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-avx-mul32.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 4404 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-avx-ld64.c", |
| 4405 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-avx-ld128.c", |
| 4406 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-avx-ld64.c", |
| 4407 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
| 4408 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-avx-ld64.c", |
| 4409 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-avx-ld128.c", |
| 4410 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-avx-ld64.c", |
| 4411 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
| 4412 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-avx-ld64.c", |
| 4413 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-avx-ld128.c", |
| 4414 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-avx-ld64.c", |
| 4415 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-avx-ld128.c", |
| 4416 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-avx-ld64.c", |
| 4417 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-avx-ld128.c", |
| 4418 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-avx-ld64.c", |
| 4419 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-avx-ld128.c", |
| 4420 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-avx-ld64.c", |
| 4421 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
| 4422 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-avx-ld64.c", |
| 4423 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-avx-ld128.c", |
| 4424 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-avx-ld64.c", |
| 4425 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
| 4426 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-avx-ld64.c", |
| 4427 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-avx-ld128.c", |
| 4428 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-avx-ld64.c", |
| 4429 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-avx-ld128.c", |
| 4430 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-avx-ld64.c", |
| 4431 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | 3eac69c | 2021-07-21 01:42:29 -0700 | [diff] [blame] | 4432 | "src/qu8-vadd/gen/minmax-avx-mul16-ld64-x8.c", |
| 4433 | "src/qu8-vadd/gen/minmax-avx-mul16-ld64-x16.c", |
| 4434 | "src/qu8-vadd/gen/minmax-avx-mul32-ld32-x8.c", |
| 4435 | "src/qu8-vadd/gen/minmax-avx-mul32-ld32-x16.c", |
| 4436 | "src/qu8-vaddc/gen/minmax-avx-mul16-ld64-x8.c", |
| 4437 | "src/qu8-vaddc/gen/minmax-avx-mul16-ld64-x16.c", |
| 4438 | "src/qu8-vaddc/gen/minmax-avx-mul32-ld32-x8.c", |
| 4439 | "src/qu8-vaddc/gen/minmax-avx-mul32-ld32-x16.c", |
Marat Dukhan | a212eac | 2021-08-02 09:58:04 -0700 | [diff] [blame] | 4440 | "src/qu8-vmul/gen/minmax-fp32-avx-mul16-ld64-x8.c", |
| 4441 | "src/qu8-vmul/gen/minmax-fp32-avx-mul16-ld64-x16.c", |
| 4442 | "src/qu8-vmulc/gen/minmax-fp32-avx-mul16-ld64-x8.c", |
| 4443 | "src/qu8-vmulc/gen/minmax-fp32-avx-mul16-ld64-x16.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 4444 | ] |
| 4445 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4446 | PROD_XOP_MICROKERNEL_SRCS = [ |
Marat Dukhan | 2848059 | 2021-07-27 23:52:27 -0700 | [diff] [blame] | 4447 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-xop-mul16-add16.c", |
| 4448 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-xop-mul16-add16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4449 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
| 4450 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
| 4451 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
| 4452 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
| 4453 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-xop-mul16-add16.c", |
| 4454 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-xop-mul16-add16.c", |
| 4455 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
| 4456 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
| 4457 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
| 4458 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
| 4459 | "src/qs8-vadd/gen/minmax-xop-mul32-ld32-x8.c", |
| 4460 | "src/qs8-vaddc/gen/minmax-xop-mul32-ld32-x8.c", |
| 4461 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-xop-mul32.c", |
| 4462 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-xop-mul32.c", |
| 4463 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
| 4464 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
| 4465 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
| 4466 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
| 4467 | "src/qu8-vadd/gen/minmax-xop-mul32-ld32-x8.c", |
| 4468 | "src/qu8-vaddc/gen/minmax-xop-mul32-ld32-x8.c", |
| 4469 | ] |
| 4470 | |
| 4471 | ALL_XOP_MICROKERNEL_SRCS = [ |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4472 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-xop-mul16-add16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 4473 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-xop-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4474 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-xop-mul16-add16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 4475 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-xop-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4476 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-xop-mul16-add16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 4477 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-xop-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4478 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-xop-mul16-add16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 4479 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-xop-mul32.c", |
| 4480 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-xop-mul32.c", |
| 4481 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-xop-mul32.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4482 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4483 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4484 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4485 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4486 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4487 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4488 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4489 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4490 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4491 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4492 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4493 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4494 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4495 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4496 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4497 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4498 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4499 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4500 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4501 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4502 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4503 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4504 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4505 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4506 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4507 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4508 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4509 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4510 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-xop-mul16-add16.c", |
Marat Dukhan | caf4831 | 2021-06-01 20:20:58 -0700 | [diff] [blame] | 4511 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-xop-mul32.c", |
| 4512 | "src/qs8-dwconv/gen/up8x9-minmax-gemmlowp-xop-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4513 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-xop-mul16-add16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4514 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-xop-mul32.c", |
| 4515 | "src/qs8-dwconv/gen/up8x25-minmax-gemmlowp-xop-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4516 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-xop-mul16-add16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4517 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-xop-mul32.c", |
| 4518 | "src/qs8-dwconv/gen/up16x9-minmax-gemmlowp-xop-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4519 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-xop-mul16-add16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4520 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-xop-mul32.c", |
| 4521 | "src/qs8-dwconv/gen/up16x25-minmax-gemmlowp-xop-mul32.c", |
| 4522 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-xop-mul32.c", |
| 4523 | "src/qs8-dwconv/gen/up24x9-minmax-gemmlowp-xop-mul32.c", |
| 4524 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-xop-mul32.c", |
| 4525 | "src/qs8-dwconv/gen/up24x25-minmax-gemmlowp-xop-mul32.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4526 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4527 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4528 | "src/qs8-gemm/gen/1x4c2-xw-minmax-fp32-xop.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4529 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4530 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4531 | "src/qs8-gemm/gen/1x4c8-xw-minmax-fp32-xop.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4532 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4533 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4534 | "src/qs8-gemm/gen/2x4c2-xw-minmax-fp32-xop.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4535 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4536 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4537 | "src/qs8-gemm/gen/2x4c8-xw-minmax-fp32-xop.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4538 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4539 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4540 | "src/qs8-gemm/gen/3x4c2-xw-minmax-fp32-xop.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4541 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4542 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4543 | "src/qs8-gemm/gen/3x4c8-xw-minmax-fp32-xop.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4544 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4545 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4546 | "src/qs8-gemm/gen/4x4c2-xw-minmax-fp32-xop.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4547 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4548 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4549 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4550 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4551 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4552 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4553 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4554 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4555 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4556 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4557 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4558 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4559 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4560 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | bb9225e | 2020-09-06 22:40:56 -0700 | [diff] [blame] | 4561 | "src/qs8-vadd/gen/minmax-xop-mul32-ld32-x8.c", |
| 4562 | "src/qs8-vadd/gen/minmax-xop-mul32-ld32-x16.c", |
| 4563 | "src/qs8-vadd/gen/minmax-xop-mul32-ld32-x24.c", |
| 4564 | "src/qs8-vadd/gen/minmax-xop-mul32-ld32-x32.c", |
| 4565 | "src/qs8-vaddc/gen/minmax-xop-mul32-ld32-x8.c", |
| 4566 | "src/qs8-vaddc/gen/minmax-xop-mul32-ld32-x16.c", |
| 4567 | "src/qs8-vaddc/gen/minmax-xop-mul32-ld32-x24.c", |
| 4568 | "src/qs8-vaddc/gen/minmax-xop-mul32-ld32-x32.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 4569 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-xop-mul32.c", |
| 4570 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-xop-mul32.c", |
| 4571 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-xop-mul32.c", |
| 4572 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-xop-mul32.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 4573 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-xop-ld64.c", |
| 4574 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-xop-ld128.c", |
| 4575 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
| 4576 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-xop-ld128.c", |
| 4577 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-xop-ld64.c", |
| 4578 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-xop-ld128.c", |
| 4579 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
| 4580 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-xop-ld128.c", |
| 4581 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-xop-ld64.c", |
| 4582 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-xop-ld128.c", |
| 4583 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-xop-ld64.c", |
| 4584 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-xop-ld128.c", |
| 4585 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-xop-ld64.c", |
| 4586 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-xop-ld128.c", |
| 4587 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-xop-ld64.c", |
| 4588 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-xop-ld128.c", |
| 4589 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
| 4590 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-xop-ld128.c", |
| 4591 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-xop-ld64.c", |
| 4592 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-xop-ld128.c", |
| 4593 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
| 4594 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-xop-ld128.c", |
| 4595 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-xop-ld64.c", |
| 4596 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-xop-ld128.c", |
| 4597 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-xop-ld64.c", |
| 4598 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-xop-ld128.c", |
| 4599 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-xop-ld64.c", |
| 4600 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | 3eac69c | 2021-07-21 01:42:29 -0700 | [diff] [blame] | 4601 | "src/qu8-vadd/gen/minmax-xop-mul32-ld32-x8.c", |
| 4602 | "src/qu8-vadd/gen/minmax-xop-mul32-ld32-x16.c", |
| 4603 | "src/qu8-vaddc/gen/minmax-xop-mul32-ld32-x8.c", |
| 4604 | "src/qu8-vaddc/gen/minmax-xop-mul32-ld32-x16.c", |
Marat Dukhan | 1566fee | 2020-08-02 21:55:41 -0700 | [diff] [blame] | 4605 | ] |
| 4606 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4607 | PROD_FMA3_MICROKERNEL_SRCS = [ |
| 4608 | "src/f32-dwconv/gen/up8x4-minmax-fma3-acc2.c", |
| 4609 | "src/f32-dwconv/gen/up8x4-minmax-fma3.c", |
| 4610 | "src/f32-dwconv/gen/up8x9-minmax-fma3-acc2.c", |
| 4611 | "src/f32-dwconv/gen/up8x9-minmax-fma3.c", |
| 4612 | "src/f32-dwconv/gen/up8x25-minmax-fma3-acc2.c", |
| 4613 | "src/f32-dwconv/gen/up8x25-minmax-fma3.c", |
| 4614 | "src/f32-dwconv/gen/up16x4-minmax-fma3-acc2.c", |
| 4615 | "src/f32-dwconv/gen/up16x4-minmax-fma3.c", |
| 4616 | "src/f32-dwconv/gen/up16x9-minmax-fma3-acc2.c", |
| 4617 | "src/f32-dwconv/gen/up16x9-minmax-fma3.c", |
| 4618 | "src/f32-dwconv/gen/up16x25-minmax-fma3-acc2.c", |
| 4619 | "src/f32-dwconv/gen/up16x25-minmax-fma3.c", |
| 4620 | "src/f32-gemm/gen/1x16-minmax-fma3-broadcast.c", |
| 4621 | "src/f32-gemm/gen/1x16s4-minmax-fma3-broadcast.c", |
| 4622 | "src/f32-gemm/gen/4x16s4-minmax-fma3-broadcast.c", |
| 4623 | "src/f32-gemm/gen/5x16-minmax-fma3-broadcast.c", |
| 4624 | "src/f32-igemm/gen/1x16-minmax-fma3-broadcast.c", |
| 4625 | "src/f32-igemm/gen/1x16s4-minmax-fma3-broadcast.c", |
| 4626 | "src/f32-igemm/gen/4x16s4-minmax-fma3-broadcast.c", |
| 4627 | "src/f32-igemm/gen/5x16-minmax-fma3-broadcast.c", |
| 4628 | "src/f32-vhswish/gen/vhswish-fma3-x16.c", |
| 4629 | ] |
| 4630 | |
| 4631 | ALL_FMA3_MICROKERNEL_SRCS = [ |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4632 | "src/f32-dwconv/gen/up8x4-minmax-fma3-acc2.c", |
| 4633 | "src/f32-dwconv/gen/up8x4-minmax-fma3.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4634 | "src/f32-dwconv/gen/up8x9-minmax-fma3-acc2.c", |
| 4635 | "src/f32-dwconv/gen/up8x9-minmax-fma3.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4636 | "src/f32-dwconv/gen/up8x25-minmax-fma3-acc2.c", |
| 4637 | "src/f32-dwconv/gen/up8x25-minmax-fma3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4638 | "src/f32-dwconv/gen/up16x4-minmax-fma3-acc2.c", |
| 4639 | "src/f32-dwconv/gen/up16x4-minmax-fma3.c", |
| 4640 | "src/f32-dwconv/gen/up16x9-minmax-fma3-acc2.c", |
| 4641 | "src/f32-dwconv/gen/up16x9-minmax-fma3.c", |
| 4642 | "src/f32-dwconv/gen/up16x25-minmax-fma3-acc2.c", |
| 4643 | "src/f32-dwconv/gen/up16x25-minmax-fma3.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4644 | "src/f32-gemm/gen-inc/1x8inc-minmax-fma3-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4645 | "src/f32-gemm/gen-inc/1x16inc-minmax-fma3-broadcast.c", |
| 4646 | "src/f32-gemm/gen-inc/1x16s4inc-minmax-fma3-broadcast.c", |
| 4647 | "src/f32-gemm/gen-inc/3x16inc-minmax-fma3-broadcast.c", |
| 4648 | "src/f32-gemm/gen-inc/3x16s4inc-minmax-fma3-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4649 | "src/f32-gemm/gen-inc/4x8inc-minmax-fma3-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4650 | "src/f32-gemm/gen-inc/4x16inc-minmax-fma3-broadcast.c", |
| 4651 | "src/f32-gemm/gen-inc/4x16s4inc-minmax-fma3-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4652 | "src/f32-gemm/gen-inc/5x8inc-minmax-fma3-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4653 | "src/f32-gemm/gen-inc/5x16inc-minmax-fma3-broadcast.c", |
| 4654 | "src/f32-gemm/gen-inc/5x16s4inc-minmax-fma3-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4655 | "src/f32-gemm/gen-inc/6x8inc-minmax-fma3-broadcast.c", |
| 4656 | "src/f32-gemm/gen-inc/7x8inc-minmax-fma3-broadcast.c", |
| 4657 | "src/f32-gemm/gen-inc/8x8inc-minmax-fma3-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4658 | "src/f32-gemm/gen/1x8-minmax-fma3-broadcast.c", |
| 4659 | "src/f32-gemm/gen/1x16-minmax-fma3-broadcast.c", |
| 4660 | "src/f32-gemm/gen/1x16s4-minmax-fma3-broadcast.c", |
| 4661 | "src/f32-gemm/gen/3x16-minmax-fma3-broadcast.c", |
| 4662 | "src/f32-gemm/gen/3x16s4-minmax-fma3-broadcast.c", |
| 4663 | "src/f32-gemm/gen/4x8-minmax-fma3-broadcast.c", |
| 4664 | "src/f32-gemm/gen/4x16-minmax-fma3-broadcast.c", |
| 4665 | "src/f32-gemm/gen/4x16s4-minmax-fma3-broadcast.c", |
| 4666 | "src/f32-gemm/gen/5x8-minmax-fma3-broadcast.c", |
| 4667 | "src/f32-gemm/gen/5x16-minmax-fma3-broadcast.c", |
| 4668 | "src/f32-gemm/gen/5x16s4-minmax-fma3-broadcast.c", |
| 4669 | "src/f32-gemm/gen/6x8-minmax-fma3-broadcast.c", |
| 4670 | "src/f32-gemm/gen/7x8-minmax-fma3-broadcast.c", |
| 4671 | "src/f32-gemm/gen/8x8-minmax-fma3-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4672 | "src/f32-igemm/gen/1x8-minmax-fma3-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4673 | "src/f32-igemm/gen/1x16-minmax-fma3-broadcast.c", |
| 4674 | "src/f32-igemm/gen/1x16s4-minmax-fma3-broadcast.c", |
| 4675 | "src/f32-igemm/gen/3x16-minmax-fma3-broadcast.c", |
| 4676 | "src/f32-igemm/gen/3x16s4-minmax-fma3-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4677 | "src/f32-igemm/gen/4x8-minmax-fma3-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4678 | "src/f32-igemm/gen/4x16-minmax-fma3-broadcast.c", |
| 4679 | "src/f32-igemm/gen/4x16s4-minmax-fma3-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4680 | "src/f32-igemm/gen/5x8-minmax-fma3-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4681 | "src/f32-igemm/gen/5x16-minmax-fma3-broadcast.c", |
| 4682 | "src/f32-igemm/gen/5x16s4-minmax-fma3-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4683 | "src/f32-igemm/gen/6x8-minmax-fma3-broadcast.c", |
| 4684 | "src/f32-igemm/gen/7x8-minmax-fma3-broadcast.c", |
| 4685 | "src/f32-igemm/gen/8x8-minmax-fma3-broadcast.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 4686 | "src/f32-vhswish/gen/vhswish-fma3-x8.c", |
| 4687 | "src/f32-vhswish/gen/vhswish-fma3-x16.c", |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 4688 | "src/f32-vsqrt/gen/fma3-nr1fma1adj-x8.c", |
| 4689 | "src/f32-vsqrt/gen/fma3-nr1fma1adj-x16.c", |
| 4690 | "src/f32-vsqrt/gen/fma3-nr1fma1adj-x24.c", |
| 4691 | "src/f32-vsqrt/gen/fma3-nr1fma1adj-x32.c", |
| 4692 | "src/f32-vsqrt/gen/fma3-nr1fma1adj-x40.c", |
| 4693 | "src/f32-vsqrt/gen/fma3-nr1fma1adj-x48.c", |
| 4694 | "src/f32-vsqrt/gen/fma3-nr1fma1adj-x56.c", |
| 4695 | "src/f32-vsqrt/gen/fma3-nr1fma1adj-x64.c", |
Marat Dukhan | 8400076 | 2020-06-29 18:38:43 -0700 | [diff] [blame] | 4696 | "src/math/sqrt-fma3-nr1fma.c", |
Marat Dukhan | 8400076 | 2020-06-29 18:38:43 -0700 | [diff] [blame] | 4697 | "src/math/sqrt-fma3-nr1fma1adj.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4698 | "src/math/sqrt-fma3-nr2fma.c", |
Marat Dukhan | fda12b8 | 2019-11-21 12:27:59 -0800 | [diff] [blame] | 4699 | ] |
| 4700 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4701 | PROD_AVX2_MICROKERNEL_SRCS = [ |
| 4702 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x56.c", |
| 4703 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x40.c", |
| 4704 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx2-mul32.c", |
| 4705 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx2-mul32.c", |
| 4706 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 4707 | "src/qc8-gemm/gen/3x8c8-minmax-fp32-avx2.c", |
| 4708 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 4709 | "src/qc8-igemm/gen/3x8c8-minmax-fp32-avx2.c", |
| 4710 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx2-mul32.c", |
| 4711 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx2-mul32.c", |
| 4712 | "src/qs8-gemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 4713 | "src/qs8-gemm/gen/3x8c8-minmax-fp32-avx2.c", |
| 4714 | "src/qs8-igemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 4715 | "src/qs8-igemm/gen/3x8c8-minmax-fp32-avx2.c", |
| 4716 | "src/qs8-vadd/gen/minmax-avx2-mul32-ld64-x16.c", |
| 4717 | "src/qs8-vaddc/gen/minmax-avx2-mul32-ld64-x16.c", |
| 4718 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-avx2-mul32.c", |
| 4719 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-avx2-mul32.c", |
| 4720 | "src/qu8-gemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 4721 | "src/qu8-gemm/gen/3x8c8-minmax-fp32-avx2.c", |
| 4722 | "src/qu8-igemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 4723 | "src/qu8-igemm/gen/3x8c8-minmax-fp32-avx2.c", |
| 4724 | "src/qu8-vadd/gen/minmax-avx2-mul32-ld64-x16.c", |
| 4725 | "src/qu8-vaddc/gen/minmax-avx2-mul32-ld64-x16.c", |
| 4726 | ] |
| 4727 | |
| 4728 | ALL_AVX2_MICROKERNEL_SRCS = [ |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 4729 | "src/f32-raddexpminusmax/gen/avx2-p5-x64-acc2.c", |
| 4730 | "src/f32-raddexpminusmax/gen/avx2-p5-x64-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4731 | "src/f32-raddexpminusmax/gen/avx2-p5-x64.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 4732 | "src/f32-raddexpminusmax/gen/avx2-p5-x72-acc3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4733 | "src/f32-raddexpminusmax/gen/avx2-p5-x72.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 4734 | "src/f32-raddexpminusmax/gen/avx2-p5-x80-acc2.c", |
| 4735 | "src/f32-raddexpminusmax/gen/avx2-p5-x80-acc5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4736 | "src/f32-raddexpminusmax/gen/avx2-p5-x80.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 4737 | "src/f32-raddexpminusmax/gen/avx2-p5-x96-acc2.c", |
| 4738 | "src/f32-raddexpminusmax/gen/avx2-p5-x96-acc3.c", |
| 4739 | "src/f32-raddexpminusmax/gen/avx2-p5-x96-acc6.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4740 | "src/f32-raddexpminusmax/gen/avx2-p5-x96.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 4741 | "src/f32-raddextexp/gen/avx2-p5-x64-acc2.c", |
| 4742 | "src/f32-raddextexp/gen/avx2-p5-x64-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4743 | "src/f32-raddextexp/gen/avx2-p5-x64.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 4744 | "src/f32-raddextexp/gen/avx2-p5-x72-acc3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4745 | "src/f32-raddextexp/gen/avx2-p5-x72.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 4746 | "src/f32-raddextexp/gen/avx2-p5-x80-acc2.c", |
| 4747 | "src/f32-raddextexp/gen/avx2-p5-x80-acc5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4748 | "src/f32-raddextexp/gen/avx2-p5-x80.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 4749 | "src/f32-raddextexp/gen/avx2-p5-x96-acc2.c", |
| 4750 | "src/f32-raddextexp/gen/avx2-p5-x96-acc3.c", |
| 4751 | "src/f32-raddextexp/gen/avx2-p5-x96-acc6.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4752 | "src/f32-raddextexp/gen/avx2-p5-x96.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 4753 | "src/f32-raddstoreexpminusmax/gen/avx2-p5-x64-acc2.c", |
| 4754 | "src/f32-raddstoreexpminusmax/gen/avx2-p5-x64-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4755 | "src/f32-raddstoreexpminusmax/gen/avx2-p5-x64.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 4756 | "src/f32-raddstoreexpminusmax/gen/avx2-p5-x72-acc3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4757 | "src/f32-raddstoreexpminusmax/gen/avx2-p5-x72.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 4758 | "src/f32-raddstoreexpminusmax/gen/avx2-p5-x80-acc2.c", |
| 4759 | "src/f32-raddstoreexpminusmax/gen/avx2-p5-x80-acc5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4760 | "src/f32-raddstoreexpminusmax/gen/avx2-p5-x80.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 4761 | "src/f32-raddstoreexpminusmax/gen/avx2-p5-x96-acc2.c", |
| 4762 | "src/f32-raddstoreexpminusmax/gen/avx2-p5-x96-acc3.c", |
| 4763 | "src/f32-raddstoreexpminusmax/gen/avx2-p5-x96-acc6.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4764 | "src/f32-raddstoreexpminusmax/gen/avx2-p5-x96.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 4765 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x8.c", |
| 4766 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x16.c", |
| 4767 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x24.c", |
| 4768 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x32.c", |
| 4769 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x40.c", |
| 4770 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x48.c", |
| 4771 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x56.c", |
| 4772 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x64.c", |
| 4773 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x72.c", |
| 4774 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x80.c", |
| 4775 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x8.c", |
| 4776 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x16.c", |
| 4777 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x24.c", |
| 4778 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x32.c", |
| 4779 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x40.c", |
| 4780 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x48.c", |
| 4781 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x56.c", |
| 4782 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x64.c", |
| 4783 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x72.c", |
| 4784 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x80.c", |
| 4785 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x8.c", |
| 4786 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x16.c", |
| 4787 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x24.c", |
| 4788 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x32.c", |
| 4789 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x40.c", |
| 4790 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x48.c", |
| 4791 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x56.c", |
| 4792 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x64.c", |
| 4793 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x72.c", |
| 4794 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x80.c", |
| 4795 | "src/f32-velu/gen/velu-avx2-rr1-p6-x8.c", |
| 4796 | "src/f32-velu/gen/velu-avx2-rr1-p6-x16.c", |
| 4797 | "src/f32-velu/gen/velu-avx2-rr1-p6-x24.c", |
| 4798 | "src/f32-velu/gen/velu-avx2-rr1-p6-x32.c", |
| 4799 | "src/f32-velu/gen/velu-avx2-rr1-p6-x40.c", |
| 4800 | "src/f32-velu/gen/velu-avx2-rr1-p6-x48.c", |
| 4801 | "src/f32-velu/gen/velu-avx2-rr1-p6-x56.c", |
| 4802 | "src/f32-velu/gen/velu-avx2-rr1-p6-x64.c", |
| 4803 | "src/f32-velu/gen/velu-avx2-rr1-p6-x72.c", |
| 4804 | "src/f32-velu/gen/velu-avx2-rr1-p6-x80.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 4805 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x8.c", |
| 4806 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x16.c", |
| 4807 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x24.c", |
| 4808 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x32.c", |
| 4809 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x40.c", |
| 4810 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x48.c", |
| 4811 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x56.c", |
| 4812 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x64.c", |
| 4813 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x72.c", |
| 4814 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x80.c", |
| 4815 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x88.c", |
| 4816 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x96.c", |
| 4817 | "src/f32-vscaleextexp/gen/avx2-p5-x8.c", |
| 4818 | "src/f32-vscaleextexp/gen/avx2-p5-x16.c", |
| 4819 | "src/f32-vscaleextexp/gen/avx2-p5-x24.c", |
| 4820 | "src/f32-vscaleextexp/gen/avx2-p5-x32.c", |
| 4821 | "src/f32-vscaleextexp/gen/avx2-p5-x40.c", |
| 4822 | "src/f32-vscaleextexp/gen/avx2-p5-x48.c", |
| 4823 | "src/f32-vscaleextexp/gen/avx2-p5-x56.c", |
| 4824 | "src/f32-vscaleextexp/gen/avx2-p5-x64.c", |
| 4825 | "src/f32-vscaleextexp/gen/avx2-p5-x72.c", |
| 4826 | "src/f32-vscaleextexp/gen/avx2-p5-x80.c", |
| 4827 | "src/f32-vscaleextexp/gen/avx2-p5-x88.c", |
| 4828 | "src/f32-vscaleextexp/gen/avx2-p5-x96.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 4829 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x8.c", |
| 4830 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x16.c", |
| 4831 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x24.c", |
| 4832 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x32.c", |
| 4833 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x40.c", |
| 4834 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x48.c", |
| 4835 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x56.c", |
| 4836 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x64.c", |
| 4837 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x72.c", |
| 4838 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x80.c", |
| 4839 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x8.c", |
| 4840 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x16.c", |
| 4841 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x24.c", |
| 4842 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x32.c", |
| 4843 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x40.c", |
| 4844 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x48.c", |
| 4845 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x56.c", |
| 4846 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x64.c", |
| 4847 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x72.c", |
| 4848 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x80.c", |
| 4849 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x8.c", |
| 4850 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x16.c", |
| 4851 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x24.c", |
| 4852 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x32.c", |
| 4853 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x40.c", |
| 4854 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x48.c", |
| 4855 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x56.c", |
| 4856 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x64.c", |
| 4857 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x72.c", |
| 4858 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x80.c", |
Marat Dukhan | b7633f2 | 2020-11-20 16:34:56 -0800 | [diff] [blame] | 4859 | "src/math/exp-avx2-rr2-lut8-p3-perm.c", |
| 4860 | "src/math/exp-avx2-rr2-lut8-p4-perm.c", |
| 4861 | "src/math/exp-avx2-rr2-p5.c", |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 4862 | "src/math/expm1minus-avx2-rr1-lut4-p4-perm.c", |
| 4863 | "src/math/expm1minus-avx2-rr1-lut8-p4-perm.c", |
| 4864 | "src/math/expm1minus-avx2-rr1-lut16-p3-gather.c", |
| 4865 | "src/math/expm1minus-avx2-rr1-p6.c", |
Frank Barchard | e7223ee | 2020-12-04 19:04:01 -0800 | [diff] [blame] | 4866 | "src/math/expminus-avx2-rr2-p5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4867 | "src/math/extexp-avx2-p5.c", |
| 4868 | "src/math/sigmoid-avx2-rr1-lut64-p2-gather-div.c", |
| 4869 | "src/math/sigmoid-avx2-rr1-lut64-p2-gather-nr1fma.c", |
| 4870 | "src/math/sigmoid-avx2-rr1-lut64-p2-gather-nr2fma.c", |
| 4871 | "src/math/sigmoid-avx2-rr1-lut64-p2-gather-nr2fma1adj.c", |
| 4872 | "src/math/sigmoid-avx2-rr1-p5-div.c", |
| 4873 | "src/math/sigmoid-avx2-rr1-p5-nr1fma.c", |
| 4874 | "src/math/sigmoid-avx2-rr1-p5-nr2fma.c", |
| 4875 | "src/math/sigmoid-avx2-rr2-lut64-p2-gather-div.c", |
| 4876 | "src/math/sigmoid-avx2-rr2-lut64-p2-gather-nr1fma.c", |
| 4877 | "src/math/sigmoid-avx2-rr2-lut64-p2-gather-nr2fma.c", |
| 4878 | "src/math/sigmoid-avx2-rr2-lut64-p2-gather-nr2fma1adj.c", |
| 4879 | "src/math/sigmoid-avx2-rr2-p5-div.c", |
| 4880 | "src/math/sigmoid-avx2-rr2-p5-nr1fma.c", |
| 4881 | "src/math/sigmoid-avx2-rr2-p5-nr2fma.c", |
Marat Dukhan | 8228689 | 2021-06-04 17:27:27 -0700 | [diff] [blame] | 4882 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-avx2-mul32.c", |
| 4883 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-avx2-mul32.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4884 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx2-mul16-add16-vpunpck.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 4885 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx2-mul16-vpmovsx.c", |
| 4886 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx2-mul16-vpunpck.c", |
Marat Dukhan | 8228689 | 2021-06-04 17:27:27 -0700 | [diff] [blame] | 4887 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx2-mul32.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4888 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx2-mul16-add16-vpunpck.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 4889 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx2-mul16-vpmovsx.c", |
| 4890 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx2-mul16-vpunpck.c", |
Marat Dukhan | 8228689 | 2021-06-04 17:27:27 -0700 | [diff] [blame] | 4891 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx2-mul32.c", |
| 4892 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-avx2-mul32.c", |
| 4893 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-avx2-mul32.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4894 | "src/qc8-dwconv/gen/up32x9-minmax-fp32-avx2-mul16-add16-vpunpck.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 4895 | "src/qc8-dwconv/gen/up32x9-minmax-fp32-avx2-mul16-vpmovsx.c", |
| 4896 | "src/qc8-dwconv/gen/up32x9-minmax-fp32-avx2-mul16-vpunpck.c", |
Marat Dukhan | 8228689 | 2021-06-04 17:27:27 -0700 | [diff] [blame] | 4897 | "src/qc8-dwconv/gen/up32x9-minmax-fp32-avx2-mul32.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4898 | "src/qc8-dwconv/gen/up32x25-minmax-fp32-avx2-mul16-add16-vpunpck.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 4899 | "src/qc8-dwconv/gen/up32x25-minmax-fp32-avx2-mul16-vpmovsx.c", |
| 4900 | "src/qc8-dwconv/gen/up32x25-minmax-fp32-avx2-mul16-vpunpck.c", |
Marat Dukhan | 8228689 | 2021-06-04 17:27:27 -0700 | [diff] [blame] | 4901 | "src/qc8-dwconv/gen/up32x25-minmax-fp32-avx2-mul32.c", |
Marat Dukhan | 0b04374 | 2021-06-02 18:29:11 -0700 | [diff] [blame] | 4902 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 4903 | "src/qc8-gemm/gen/1x8c8-xw-minmax-fp32-avx2.c", |
| 4904 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-avx2.c", |
| 4905 | "src/qc8-gemm/gen/2x8c8-xw-minmax-fp32-avx2.c", |
| 4906 | "src/qc8-gemm/gen/3x8c8-minmax-fp32-avx2.c", |
| 4907 | "src/qc8-gemm/gen/3x8c8-xw-minmax-fp32-avx2.c", |
Marat Dukhan | e06c813 | 2021-06-03 08:59:11 -0700 | [diff] [blame] | 4908 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 4909 | "src/qc8-igemm/gen/2x8c8-minmax-fp32-avx2.c", |
| 4910 | "src/qc8-igemm/gen/3x8c8-minmax-fp32-avx2.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 4911 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-avx2-mul32.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 4912 | "src/qs8-dwconv/gen/up8x9-minmax-gemmlowp-avx2-mul32.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 4913 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-avx2-mul32.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 4914 | "src/qs8-dwconv/gen/up8x25-minmax-gemmlowp-avx2-mul32.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4915 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx2-mul16-add16-vpunpck.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 4916 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx2-mul16-vpmovsx.c", |
| 4917 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx2-mul16-vpunpck.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 4918 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx2-mul32.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 4919 | "src/qs8-dwconv/gen/up16x9-minmax-gemmlowp-avx2-mul16-vpmovsx.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 4920 | "src/qs8-dwconv/gen/up16x9-minmax-gemmlowp-avx2-mul32.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4921 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx2-mul16-add16-vpunpck.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 4922 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx2-mul16-vpmovsx.c", |
| 4923 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx2-mul16-vpunpck.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 4924 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx2-mul32.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 4925 | "src/qs8-dwconv/gen/up16x25-minmax-gemmlowp-avx2-mul16-vpmovsx.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 4926 | "src/qs8-dwconv/gen/up16x25-minmax-gemmlowp-avx2-mul32.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 4927 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-avx2-mul32.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 4928 | "src/qs8-dwconv/gen/up24x9-minmax-gemmlowp-avx2-mul32.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 4929 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-avx2-mul32.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 4930 | "src/qs8-dwconv/gen/up24x25-minmax-gemmlowp-avx2-mul32.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4931 | "src/qs8-dwconv/gen/up32x9-minmax-fp32-avx2-mul16-add16-vpunpck.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 4932 | "src/qs8-dwconv/gen/up32x9-minmax-fp32-avx2-mul16-vpmovsx.c", |
| 4933 | "src/qs8-dwconv/gen/up32x9-minmax-fp32-avx2-mul16-vpunpck.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 4934 | "src/qs8-dwconv/gen/up32x9-minmax-fp32-avx2-mul32.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 4935 | "src/qs8-dwconv/gen/up32x9-minmax-gemmlowp-avx2-mul16-vpmovsx.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 4936 | "src/qs8-dwconv/gen/up32x9-minmax-gemmlowp-avx2-mul32.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4937 | "src/qs8-dwconv/gen/up32x25-minmax-fp32-avx2-mul16-add16-vpunpck.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 4938 | "src/qs8-dwconv/gen/up32x25-minmax-fp32-avx2-mul16-vpmovsx.c", |
| 4939 | "src/qs8-dwconv/gen/up32x25-minmax-fp32-avx2-mul16-vpunpck.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 4940 | "src/qs8-dwconv/gen/up32x25-minmax-fp32-avx2-mul32.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 4941 | "src/qs8-dwconv/gen/up32x25-minmax-gemmlowp-avx2-mul16-vpmovsx.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 4942 | "src/qs8-dwconv/gen/up32x25-minmax-gemmlowp-avx2-mul32.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 4943 | "src/qs8-gemm/gen/1x8c8-minmax-fp32-avx2.c", |
Marat Dukhan | 0b04374 | 2021-06-02 18:29:11 -0700 | [diff] [blame] | 4944 | "src/qs8-gemm/gen/1x8c8-xw-minmax-fp32-avx2.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 4945 | "src/qs8-gemm/gen/2x8c8-minmax-fp32-avx2.c", |
Marat Dukhan | 0b04374 | 2021-06-02 18:29:11 -0700 | [diff] [blame] | 4946 | "src/qs8-gemm/gen/2x8c8-xw-minmax-fp32-avx2.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 4947 | "src/qs8-gemm/gen/3x8c8-minmax-fp32-avx2.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 4948 | "src/qs8-gemm/gen/3x8c8-minmax-gemmlowp-avx2.c", |
Marat Dukhan | 0b04374 | 2021-06-02 18:29:11 -0700 | [diff] [blame] | 4949 | "src/qs8-gemm/gen/3x8c8-xw-minmax-fp32-avx2.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 4950 | "src/qs8-igemm/gen/1x8c8-minmax-fp32-avx2.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 4951 | "src/qs8-igemm/gen/2x8c8-minmax-fp32-avx2.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 4952 | "src/qs8-igemm/gen/3x8c8-minmax-fp32-avx2.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 4953 | "src/qs8-igemm/gen/3x8c8-minmax-gemmlowp-avx2.c", |
Marat Dukhan | e6dc0b6 | 2020-09-08 23:57:14 -0700 | [diff] [blame] | 4954 | "src/qs8-vadd/gen/minmax-avx2-mul32-ld64-x8.c", |
| 4955 | "src/qs8-vadd/gen/minmax-avx2-mul32-ld64-x16.c", |
| 4956 | "src/qs8-vadd/gen/minmax-avx2-mul32-ld64-x24.c", |
| 4957 | "src/qs8-vadd/gen/minmax-avx2-mul32-ld64-x32.c", |
| 4958 | "src/qs8-vaddc/gen/minmax-avx2-mul32-ld64-x8.c", |
| 4959 | "src/qs8-vaddc/gen/minmax-avx2-mul32-ld64-x16.c", |
| 4960 | "src/qs8-vaddc/gen/minmax-avx2-mul32-ld64-x24.c", |
| 4961 | "src/qs8-vaddc/gen/minmax-avx2-mul32-ld64-x32.c", |
Marat Dukhan | 09c312b | 2021-07-09 00:45:04 -0700 | [diff] [blame] | 4962 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-avx2-mul32.c", |
| 4963 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-avx2-mul32.c", |
| 4964 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-avx2-mul32.c", |
| 4965 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-avx2-mul32.c", |
| 4966 | "src/qu8-dwconv/gen/up32x9-minmax-fp32-avx2-mul32.c", |
| 4967 | "src/qu8-dwconv/gen/up32x25-minmax-fp32-avx2-mul32.c", |
Marat Dukhan | 902ef7f | 2021-07-02 16:11:06 -0700 | [diff] [blame] | 4968 | "src/qu8-gemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 4969 | "src/qu8-gemm/gen/2x8c8-minmax-fp32-avx2.c", |
| 4970 | "src/qu8-gemm/gen/3x8c8-minmax-fp32-avx2.c", |
| 4971 | "src/qu8-igemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 4972 | "src/qu8-igemm/gen/2x8c8-minmax-fp32-avx2.c", |
| 4973 | "src/qu8-igemm/gen/3x8c8-minmax-fp32-avx2.c", |
Marat Dukhan | 3eac69c | 2021-07-21 01:42:29 -0700 | [diff] [blame] | 4974 | "src/qu8-vadd/gen/minmax-avx2-mul32-ld64-x8.c", |
| 4975 | "src/qu8-vadd/gen/minmax-avx2-mul32-ld64-x16.c", |
| 4976 | "src/qu8-vaddc/gen/minmax-avx2-mul32-ld64-x8.c", |
| 4977 | "src/qu8-vaddc/gen/minmax-avx2-mul32-ld64-x16.c", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 4978 | ] |
| 4979 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4980 | PROD_AVX512F_MICROKERNEL_SRCS = [ |
| 4981 | "src/f32-dwconv/gen/up16x4-minmax-avx512f.c", |
| 4982 | "src/f32-dwconv/gen/up16x9-minmax-avx512f.c", |
| 4983 | "src/f32-dwconv/gen/up16x25-minmax-avx512f.c", |
| 4984 | "src/f32-gemm/gen/1x16-minmax-avx512f-broadcast.c", |
| 4985 | "src/f32-gemm/gen/7x16-minmax-avx512f-broadcast.c", |
| 4986 | "src/f32-igemm/gen/1x16-minmax-avx512f-broadcast.c", |
| 4987 | "src/f32-igemm/gen/7x16-minmax-avx512f-broadcast.c", |
| 4988 | "src/f32-prelu/gen/avx512f-2x16.c", |
| 4989 | "src/f32-vbinary/gen/vadd-minmax-avx512f-x32.c", |
| 4990 | "src/f32-vbinary/gen/vaddc-minmax-avx512f-x32.c", |
| 4991 | "src/f32-vbinary/gen/vdiv-minmax-avx512f-x32.c", |
| 4992 | "src/f32-vbinary/gen/vdivc-minmax-avx512f-x32.c", |
| 4993 | "src/f32-vbinary/gen/vmax-avx512f-x32.c", |
| 4994 | "src/f32-vbinary/gen/vmaxc-avx512f-x32.c", |
| 4995 | "src/f32-vbinary/gen/vmin-avx512f-x32.c", |
| 4996 | "src/f32-vbinary/gen/vminc-avx512f-x32.c", |
| 4997 | "src/f32-vbinary/gen/vmul-minmax-avx512f-x32.c", |
| 4998 | "src/f32-vbinary/gen/vmulc-minmax-avx512f-x32.c", |
| 4999 | "src/f32-vbinary/gen/vrdivc-minmax-avx512f-x32.c", |
| 5000 | "src/f32-vbinary/gen/vrsubc-minmax-avx512f-x32.c", |
| 5001 | "src/f32-vbinary/gen/vsqrdiff-avx512f-x32.c", |
| 5002 | "src/f32-vbinary/gen/vsqrdiffc-avx512f-x32.c", |
| 5003 | "src/f32-vbinary/gen/vsub-minmax-avx512f-x32.c", |
| 5004 | "src/f32-vbinary/gen/vsubc-minmax-avx512f-x32.c", |
| 5005 | "src/f32-vclamp/gen/vclamp-avx512f-x16.c", |
| 5006 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x64.c", |
| 5007 | "src/f32-vhswish/gen/vhswish-avx512f-x16.c", |
| 5008 | "src/f32-vlrelu/gen/vlrelu-avx512f-x16.c", |
| 5009 | "src/f32-vrnd/gen/vrndd-avx512f-x16.c", |
| 5010 | "src/f32-vrnd/gen/vrndne-avx512f-x16.c", |
| 5011 | "src/f32-vrnd/gen/vrndu-avx512f-x16.c", |
| 5012 | "src/f32-vrnd/gen/vrndz-avx512f-x16.c", |
| 5013 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x64.c", |
| 5014 | "src/f32-vunary/gen/vabs-avx512f-x16.c", |
| 5015 | "src/f32-vunary/gen/vneg-avx512f-x16.c", |
| 5016 | "src/f32-vunary/gen/vsqr-avx512f-x16.c", |
| 5017 | ] |
| 5018 | |
| 5019 | ALL_AVX512F_MICROKERNEL_SRCS = [ |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5020 | "src/f32-dwconv/gen/up16x4-minmax-avx512f-acc2.c", |
| 5021 | "src/f32-dwconv/gen/up16x4-minmax-avx512f.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5022 | "src/f32-dwconv/gen/up16x9-minmax-avx512f-acc2.c", |
| 5023 | "src/f32-dwconv/gen/up16x9-minmax-avx512f.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5024 | "src/f32-dwconv/gen/up16x25-minmax-avx512f-acc2.c", |
| 5025 | "src/f32-dwconv/gen/up16x25-minmax-avx512f.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5026 | "src/f32-dwconv/gen/up32x4-minmax-avx512f-acc2.c", |
| 5027 | "src/f32-dwconv/gen/up32x4-minmax-avx512f.c", |
| 5028 | "src/f32-dwconv/gen/up32x9-minmax-avx512f-acc2.c", |
| 5029 | "src/f32-dwconv/gen/up32x9-minmax-avx512f.c", |
| 5030 | "src/f32-dwconv/gen/up32x25-minmax-avx512f-acc2.c", |
| 5031 | "src/f32-dwconv/gen/up32x25-minmax-avx512f.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5032 | "src/f32-gemm/gen-inc/1x16inc-minmax-avx512f-broadcast.c", |
| 5033 | "src/f32-gemm/gen-inc/4x16inc-minmax-avx512f-broadcast.c", |
| 5034 | "src/f32-gemm/gen-inc/5x16inc-minmax-avx512f-broadcast.c", |
| 5035 | "src/f32-gemm/gen-inc/6x16inc-minmax-avx512f-broadcast.c", |
| 5036 | "src/f32-gemm/gen-inc/7x16inc-minmax-avx512f-broadcast.c", |
| 5037 | "src/f32-gemm/gen-inc/8x16inc-minmax-avx512f-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5038 | "src/f32-gemm/gen/1x16-minmax-avx512f-broadcast.c", |
| 5039 | "src/f32-gemm/gen/4x16-minmax-avx512f-broadcast.c", |
| 5040 | "src/f32-gemm/gen/5x16-minmax-avx512f-broadcast.c", |
| 5041 | "src/f32-gemm/gen/6x16-minmax-avx512f-broadcast.c", |
| 5042 | "src/f32-gemm/gen/7x16-minmax-avx512f-broadcast.c", |
| 5043 | "src/f32-gemm/gen/8x16-minmax-avx512f-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5044 | "src/f32-igemm/gen/1x16-minmax-avx512f-broadcast.c", |
| 5045 | "src/f32-igemm/gen/4x16-minmax-avx512f-broadcast.c", |
| 5046 | "src/f32-igemm/gen/5x16-minmax-avx512f-broadcast.c", |
| 5047 | "src/f32-igemm/gen/6x16-minmax-avx512f-broadcast.c", |
| 5048 | "src/f32-igemm/gen/7x16-minmax-avx512f-broadcast.c", |
| 5049 | "src/f32-igemm/gen/8x16-minmax-avx512f-broadcast.c", |
Marat Dukhan | 90eca0a | 2020-03-11 00:52:23 -0700 | [diff] [blame] | 5050 | "src/f32-prelu/gen/avx512f-2x16.c", |
| 5051 | "src/f32-prelu/gen/avx512f-2x32.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5052 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x128-acc2.c", |
| 5053 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x128-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5054 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x128.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5055 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x144-acc3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5056 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x144.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5057 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x160-acc2.c", |
| 5058 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x160-acc5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5059 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x160.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5060 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x192-acc2.c", |
| 5061 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x192-acc3.c", |
| 5062 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x192-acc6.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5063 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x192.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5064 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x128-acc2.c", |
| 5065 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x128-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5066 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x128.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5067 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x144-acc3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5068 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x144.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5069 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x160-acc2.c", |
| 5070 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x160-acc5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5071 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x160.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5072 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x192-acc2.c", |
| 5073 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x192-acc3.c", |
| 5074 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x192-acc6.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5075 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x192.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5076 | "src/f32-raddstoreexpminusmax/gen/avx512f-p5-scalef-x128-acc2.c", |
| 5077 | "src/f32-raddstoreexpminusmax/gen/avx512f-p5-scalef-x128-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5078 | "src/f32-raddstoreexpminusmax/gen/avx512f-p5-scalef-x128.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5079 | "src/f32-raddstoreexpminusmax/gen/avx512f-p5-scalef-x144-acc3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5080 | "src/f32-raddstoreexpminusmax/gen/avx512f-p5-scalef-x144.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5081 | "src/f32-raddstoreexpminusmax/gen/avx512f-p5-scalef-x160-acc2.c", |
| 5082 | "src/f32-raddstoreexpminusmax/gen/avx512f-p5-scalef-x160-acc5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5083 | "src/f32-raddstoreexpminusmax/gen/avx512f-p5-scalef-x160.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5084 | "src/f32-raddstoreexpminusmax/gen/avx512f-p5-scalef-x192-acc2.c", |
| 5085 | "src/f32-raddstoreexpminusmax/gen/avx512f-p5-scalef-x192-acc3.c", |
| 5086 | "src/f32-raddstoreexpminusmax/gen/avx512f-p5-scalef-x192-acc6.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5087 | "src/f32-raddstoreexpminusmax/gen/avx512f-p5-scalef-x192.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5088 | "src/f32-rmax/avx512f.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 5089 | "src/f32-vbinary/gen/vadd-minmax-avx512f-x16.c", |
| 5090 | "src/f32-vbinary/gen/vadd-minmax-avx512f-x32.c", |
| 5091 | "src/f32-vbinary/gen/vaddc-minmax-avx512f-x16.c", |
| 5092 | "src/f32-vbinary/gen/vaddc-minmax-avx512f-x32.c", |
| 5093 | "src/f32-vbinary/gen/vdiv-minmax-avx512f-x16.c", |
| 5094 | "src/f32-vbinary/gen/vdiv-minmax-avx512f-x32.c", |
| 5095 | "src/f32-vbinary/gen/vdivc-minmax-avx512f-x16.c", |
| 5096 | "src/f32-vbinary/gen/vdivc-minmax-avx512f-x32.c", |
Marat Dukhan | 9a88efe | 2019-12-10 15:54:24 -0800 | [diff] [blame] | 5097 | "src/f32-vbinary/gen/vmax-avx512f-x16.c", |
| 5098 | "src/f32-vbinary/gen/vmax-avx512f-x32.c", |
| 5099 | "src/f32-vbinary/gen/vmaxc-avx512f-x16.c", |
| 5100 | "src/f32-vbinary/gen/vmaxc-avx512f-x32.c", |
| 5101 | "src/f32-vbinary/gen/vmin-avx512f-x16.c", |
| 5102 | "src/f32-vbinary/gen/vmin-avx512f-x32.c", |
| 5103 | "src/f32-vbinary/gen/vminc-avx512f-x16.c", |
| 5104 | "src/f32-vbinary/gen/vminc-avx512f-x32.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 5105 | "src/f32-vbinary/gen/vmul-minmax-avx512f-x16.c", |
| 5106 | "src/f32-vbinary/gen/vmul-minmax-avx512f-x32.c", |
| 5107 | "src/f32-vbinary/gen/vmulc-minmax-avx512f-x16.c", |
| 5108 | "src/f32-vbinary/gen/vmulc-minmax-avx512f-x32.c", |
| 5109 | "src/f32-vbinary/gen/vrdivc-minmax-avx512f-x16.c", |
| 5110 | "src/f32-vbinary/gen/vrdivc-minmax-avx512f-x32.c", |
| 5111 | "src/f32-vbinary/gen/vrsubc-minmax-avx512f-x16.c", |
| 5112 | "src/f32-vbinary/gen/vrsubc-minmax-avx512f-x32.c", |
Marat Dukhan | 13bafb0 | 2020-06-05 00:43:11 -0700 | [diff] [blame] | 5113 | "src/f32-vbinary/gen/vsqrdiff-avx512f-x16.c", |
| 5114 | "src/f32-vbinary/gen/vsqrdiff-avx512f-x32.c", |
| 5115 | "src/f32-vbinary/gen/vsqrdiffc-avx512f-x16.c", |
| 5116 | "src/f32-vbinary/gen/vsqrdiffc-avx512f-x32.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 5117 | "src/f32-vbinary/gen/vsub-minmax-avx512f-x16.c", |
| 5118 | "src/f32-vbinary/gen/vsub-minmax-avx512f-x32.c", |
| 5119 | "src/f32-vbinary/gen/vsubc-minmax-avx512f-x16.c", |
| 5120 | "src/f32-vbinary/gen/vsubc-minmax-avx512f-x32.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 5121 | "src/f32-vclamp/gen/vclamp-avx512f-x16.c", |
| 5122 | "src/f32-vclamp/gen/vclamp-avx512f-x32.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 5123 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x16.c", |
| 5124 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x32.c", |
| 5125 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x48.c", |
| 5126 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x64.c", |
| 5127 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x80.c", |
| 5128 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x96.c", |
| 5129 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x112.c", |
| 5130 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x128.c", |
| 5131 | "src/f32-velu/gen/velu-avx512f-rr1-p6-x16.c", |
| 5132 | "src/f32-velu/gen/velu-avx512f-rr1-p6-x32.c", |
| 5133 | "src/f32-velu/gen/velu-avx512f-rr1-p6-x48.c", |
| 5134 | "src/f32-velu/gen/velu-avx512f-rr1-p6-x64.c", |
| 5135 | "src/f32-velu/gen/velu-avx512f-rr1-p6-x80.c", |
| 5136 | "src/f32-velu/gen/velu-avx512f-rr1-p6-x96.c", |
| 5137 | "src/f32-velu/gen/velu-avx512f-rr1-p6-x112.c", |
| 5138 | "src/f32-velu/gen/velu-avx512f-rr1-p6-x128.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 5139 | "src/f32-vhswish/gen/vhswish-avx512f-x16.c", |
| 5140 | "src/f32-vhswish/gen/vhswish-avx512f-x32.c", |
Marat Dukhan | 19dd91d | 2020-07-16 11:12:44 -0700 | [diff] [blame] | 5141 | "src/f32-vlrelu/gen/vlrelu-avx512f-x16.c", |
| 5142 | "src/f32-vlrelu/gen/vlrelu-avx512f-x32.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 5143 | "src/f32-vrelu/gen/vrelu-avx512f-x16.c", |
| 5144 | "src/f32-vrelu/gen/vrelu-avx512f-x32.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5145 | "src/f32-vrnd/gen/vrndd-avx512f-x16.c", |
| 5146 | "src/f32-vrnd/gen/vrndd-avx512f-x32.c", |
| 5147 | "src/f32-vrnd/gen/vrndne-avx512f-x16.c", |
| 5148 | "src/f32-vrnd/gen/vrndne-avx512f-x32.c", |
| 5149 | "src/f32-vrnd/gen/vrndu-avx512f-x16.c", |
| 5150 | "src/f32-vrnd/gen/vrndu-avx512f-x32.c", |
| 5151 | "src/f32-vrnd/gen/vrndz-avx512f-x16.c", |
| 5152 | "src/f32-vrnd/gen/vrndz-avx512f-x32.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 5153 | "src/f32-vscale/avx512f-x64.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5154 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x16.c", |
| 5155 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x32.c", |
| 5156 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x48.c", |
| 5157 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x64.c", |
| 5158 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x80.c", |
| 5159 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x96.c", |
| 5160 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x112.c", |
| 5161 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x128.c", |
| 5162 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x144.c", |
| 5163 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x160.c", |
| 5164 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x176.c", |
| 5165 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x192.c", |
| 5166 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x16.c", |
| 5167 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x32.c", |
| 5168 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x48.c", |
| 5169 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x64.c", |
| 5170 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x80.c", |
| 5171 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x96.c", |
| 5172 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x112.c", |
| 5173 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x128.c", |
| 5174 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x144.c", |
| 5175 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x160.c", |
| 5176 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x176.c", |
| 5177 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x192.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 5178 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-div-x16.c", |
| 5179 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-div-x32.c", |
| 5180 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-div-x48.c", |
| 5181 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-div-x64.c", |
| 5182 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-div-x80.c", |
| 5183 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-div-x96.c", |
| 5184 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-div-x112.c", |
| 5185 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-div-x128.c", |
| 5186 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma-x16.c", |
| 5187 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma-x32.c", |
| 5188 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma-x48.c", |
| 5189 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma-x64.c", |
| 5190 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma-x80.c", |
| 5191 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma-x96.c", |
| 5192 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma-x112.c", |
| 5193 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma-x128.c", |
| 5194 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-div-x16.c", |
| 5195 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-div-x32.c", |
| 5196 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-div-x48.c", |
| 5197 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-div-x64.c", |
| 5198 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-div-x80.c", |
| 5199 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-div-x96.c", |
| 5200 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-div-x112.c", |
| 5201 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-div-x128.c", |
| 5202 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-nr1fma-x16.c", |
| 5203 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-nr1fma-x32.c", |
| 5204 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-nr1fma-x48.c", |
| 5205 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-nr1fma-x64.c", |
| 5206 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-nr1fma-x80.c", |
| 5207 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-nr1fma-x96.c", |
| 5208 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-nr1fma-x112.c", |
| 5209 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-nr1fma-x128.c", |
| 5210 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x16.c", |
| 5211 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x32.c", |
| 5212 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x48.c", |
| 5213 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x64.c", |
| 5214 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x80.c", |
| 5215 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x96.c", |
| 5216 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x112.c", |
| 5217 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x128.c", |
| 5218 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma-x16.c", |
| 5219 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma-x32.c", |
| 5220 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma-x48.c", |
| 5221 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma-x64.c", |
| 5222 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma-x80.c", |
| 5223 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma-x96.c", |
| 5224 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma-x112.c", |
| 5225 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma-x128.c", |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 5226 | "src/f32-vsqrt/gen/avx512f-nr1fma1adj-x16.c", |
| 5227 | "src/f32-vsqrt/gen/avx512f-nr1fma1adj-x32.c", |
| 5228 | "src/f32-vsqrt/gen/avx512f-nr1fma1adj-x48.c", |
| 5229 | "src/f32-vsqrt/gen/avx512f-nr1fma1adj-x64.c", |
| 5230 | "src/f32-vsqrt/gen/avx512f-nr1fma1adj-x80.c", |
| 5231 | "src/f32-vsqrt/gen/avx512f-nr1fma1adj-x96.c", |
| 5232 | "src/f32-vsqrt/gen/avx512f-nr1fma1adj-x112.c", |
| 5233 | "src/f32-vsqrt/gen/avx512f-nr1fma1adj-x128.c", |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 5234 | "src/f32-vunary/gen/vabs-avx512f-x16.c", |
| 5235 | "src/f32-vunary/gen/vabs-avx512f-x32.c", |
| 5236 | "src/f32-vunary/gen/vneg-avx512f-x16.c", |
| 5237 | "src/f32-vunary/gen/vneg-avx512f-x32.c", |
| 5238 | "src/f32-vunary/gen/vsqr-avx512f-x16.c", |
| 5239 | "src/f32-vunary/gen/vsqr-avx512f-x32.c", |
Marat Dukhan | b7633f2 | 2020-11-20 16:34:56 -0800 | [diff] [blame] | 5240 | "src/math/exp-avx512f-rr2-lut16-p3-perm-scalef.c", |
| 5241 | "src/math/exp-avx512f-rr2-lut16-p3-perm.c", |
| 5242 | "src/math/exp-avx512f-rr2-lut32-p2-perm2-scalef.c", |
| 5243 | "src/math/exp-avx512f-rr2-lut32-p2-perm2.c", |
| 5244 | "src/math/exp-avx512f-rr2-p5-scalef.c", |
| 5245 | "src/math/exp-avx512f-rr2-p5.c", |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 5246 | "src/math/expm1minus-avx512f-rr1-lut16-p3-perm.c", |
| 5247 | "src/math/expm1minus-avx512f-rr1-p6.c", |
Marat Dukhan | 98ba441 | 2019-10-23 02:14:28 -0700 | [diff] [blame] | 5248 | "src/math/extexp-avx512f-p5.c", |
Marat Dukhan | 6a34c5f | 2020-09-22 21:44:15 -0700 | [diff] [blame] | 5249 | "src/math/sigmoid-avx512f-rr1-lut16-p3-perm-scalef-div.c", |
Marat Dukhan | 6a34c5f | 2020-09-22 21:44:15 -0700 | [diff] [blame] | 5250 | "src/math/sigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5251 | "src/math/sigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma1adj.c", |
Marat Dukhan | 6a34c5f | 2020-09-22 21:44:15 -0700 | [diff] [blame] | 5252 | "src/math/sigmoid-avx512f-rr1-lut32-p2-perm2-scalef-div.c", |
Marat Dukhan | 6a34c5f | 2020-09-22 21:44:15 -0700 | [diff] [blame] | 5253 | "src/math/sigmoid-avx512f-rr1-lut32-p2-perm2-scalef-nr1fma.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5254 | "src/math/sigmoid-avx512f-rr1-lut32-p2-perm2-scalef-nr1fma1adj.c", |
Marat Dukhan | 36173d2 | 2020-10-15 17:14:26 -0700 | [diff] [blame] | 5255 | "src/math/sigmoid-avx512f-rr1-lut64-p2-gather-scalef-div.c", |
Marat Dukhan | 36173d2 | 2020-10-15 17:14:26 -0700 | [diff] [blame] | 5256 | "src/math/sigmoid-avx512f-rr1-lut64-p2-gather-scalef-nr1fma.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5257 | "src/math/sigmoid-avx512f-rr1-lut64-p2-gather-scalef-nr1fma1adj.c", |
| 5258 | "src/math/sigmoid-avx512f-rr1-p5-scalef-div.c", |
| 5259 | "src/math/sigmoid-avx512f-rr1-p5-scalef-nr1fma.c", |
| 5260 | "src/math/sigmoid-avx512f-rr1-p5-scalef-nr1fma1adj.c", |
| 5261 | "src/math/sigmoid-avx512f-rr2-lut16-p3-perm-scalef-div.c", |
| 5262 | "src/math/sigmoid-avx512f-rr2-lut16-p3-perm-scalef-nr1fma.c", |
| 5263 | "src/math/sigmoid-avx512f-rr2-lut16-p3-perm-scalef-nr1fma1adj.c", |
| 5264 | "src/math/sigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div.c", |
| 5265 | "src/math/sigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma.c", |
| 5266 | "src/math/sigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma1adj.c", |
Marat Dukhan | 36173d2 | 2020-10-15 17:14:26 -0700 | [diff] [blame] | 5267 | "src/math/sigmoid-avx512f-rr2-lut64-p2-gather-scalef-div.c", |
Marat Dukhan | 36173d2 | 2020-10-15 17:14:26 -0700 | [diff] [blame] | 5268 | "src/math/sigmoid-avx512f-rr2-lut64-p2-gather-scalef-nr1fma.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5269 | "src/math/sigmoid-avx512f-rr2-lut64-p2-gather-scalef-nr1fma1adj.c", |
| 5270 | "src/math/sigmoid-avx512f-rr2-p5-scalef-div.c", |
| 5271 | "src/math/sigmoid-avx512f-rr2-p5-scalef-nr1fma.c", |
| 5272 | "src/math/sigmoid-avx512f-rr2-p5-scalef-nr1fma1adj.c", |
Marat Dukhan | 8400076 | 2020-06-29 18:38:43 -0700 | [diff] [blame] | 5273 | "src/math/sqrt-avx512f-nr1fma.c", |
Marat Dukhan | 8400076 | 2020-06-29 18:38:43 -0700 | [diff] [blame] | 5274 | "src/math/sqrt-avx512f-nr1fma1adj.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5275 | "src/math/sqrt-avx512f-nr2fma.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5276 | ] |
| 5277 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5278 | PROD_AVX512SKX_MICROKERNEL_SRCS = [ |
| 5279 | "src/qc8-dwconv/gen/up32x9-minmax-fp32-avx512skx-mul32.c", |
| 5280 | "src/qc8-dwconv/gen/up32x25-minmax-fp32-avx512skx-mul32.c", |
| 5281 | "src/qc8-gemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 5282 | "src/qc8-gemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
| 5283 | "src/qc8-igemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 5284 | "src/qc8-igemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
| 5285 | "src/qs8-dwconv/gen/up32x9-minmax-fp32-avx512skx-mul32.c", |
| 5286 | "src/qs8-dwconv/gen/up32x25-minmax-fp32-avx512skx-mul32.c", |
| 5287 | "src/qs8-gemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 5288 | "src/qs8-gemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
| 5289 | "src/qs8-igemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 5290 | "src/qs8-igemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
| 5291 | "src/qs8-vadd/gen/minmax-avx512skx-mul32-ld128-x16.c", |
| 5292 | "src/qs8-vaddc/gen/minmax-avx512skx-mul32-ld128-x16.c", |
| 5293 | "src/qu8-dwconv/gen/up32x9-minmax-fp32-avx512skx-mul32.c", |
| 5294 | "src/qu8-dwconv/gen/up32x25-minmax-fp32-avx512skx-mul32.c", |
| 5295 | "src/qu8-gemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 5296 | "src/qu8-gemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
| 5297 | "src/qu8-igemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 5298 | "src/qu8-igemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
| 5299 | "src/qu8-vadd/gen/minmax-avx512skx-mul32-ld128-x16.c", |
| 5300 | "src/qu8-vaddc/gen/minmax-avx512skx-mul32-ld128-x16.c", |
| 5301 | ] |
| 5302 | |
| 5303 | ALL_AVX512SKX_MICROKERNEL_SRCS = [ |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 5304 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx512skx-mul32.c", |
| 5305 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx512skx-mul32.c", |
| 5306 | "src/qc8-dwconv/gen/up32x9-minmax-fp32-avx512skx-mul32.c", |
| 5307 | "src/qc8-dwconv/gen/up32x25-minmax-fp32-avx512skx-mul32.c", |
Marat Dukhan | c3e3f1c | 2021-06-03 09:56:16 -0700 | [diff] [blame] | 5308 | "src/qc8-gemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 5309 | "src/qc8-gemm/gen/2x16c8-minmax-fp32-avx512skx.c", |
| 5310 | "src/qc8-gemm/gen/3x16c8-minmax-fp32-avx512skx.c", |
| 5311 | "src/qc8-gemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
| 5312 | "src/qc8-igemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 5313 | "src/qc8-igemm/gen/2x16c8-minmax-fp32-avx512skx.c", |
| 5314 | "src/qc8-igemm/gen/3x16c8-minmax-fp32-avx512skx.c", |
| 5315 | "src/qc8-igemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 5316 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx512skx-mul32.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5317 | "src/qs8-dwconv/gen/up16x9-minmax-gemmlowp-avx512skx-mul32.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 5318 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx512skx-mul32.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5319 | "src/qs8-dwconv/gen/up16x25-minmax-gemmlowp-avx512skx-mul32.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 5320 | "src/qs8-dwconv/gen/up32x9-minmax-fp32-avx512skx-mul32.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5321 | "src/qs8-dwconv/gen/up32x9-minmax-gemmlowp-avx512skx-mul32.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 5322 | "src/qs8-dwconv/gen/up32x25-minmax-fp32-avx512skx-mul32.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5323 | "src/qs8-dwconv/gen/up32x25-minmax-gemmlowp-avx512skx-mul32.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 5324 | "src/qs8-gemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 5325 | "src/qs8-gemm/gen/2x16c8-minmax-fp32-avx512skx.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 5326 | "src/qs8-gemm/gen/3x16c8-minmax-fp32-avx512skx.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 5327 | "src/qs8-gemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5328 | "src/qs8-gemm/gen/4x16c8-minmax-gemmlowp-avx512skx.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 5329 | "src/qs8-igemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 5330 | "src/qs8-igemm/gen/2x16c8-minmax-fp32-avx512skx.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 5331 | "src/qs8-igemm/gen/3x16c8-minmax-fp32-avx512skx.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 5332 | "src/qs8-igemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5333 | "src/qs8-igemm/gen/4x16c8-minmax-gemmlowp-avx512skx.c", |
Marat Dukhan | e76049a | 2021-07-22 14:48:59 -0700 | [diff] [blame] | 5334 | "src/qs8-vadd/gen/minmax-avx512skx-mul32-ld128-x16.c", |
| 5335 | "src/qs8-vadd/gen/minmax-avx512skx-mul32-ld128-x32.c", |
| 5336 | "src/qs8-vaddc/gen/minmax-avx512skx-mul32-ld128-x16.c", |
| 5337 | "src/qs8-vaddc/gen/minmax-avx512skx-mul32-ld128-x32.c", |
Marat Dukhan | cfd606b | 2021-07-09 01:18:45 -0700 | [diff] [blame] | 5338 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-avx512skx-mul32.c", |
| 5339 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-avx512skx-mul32.c", |
| 5340 | "src/qu8-dwconv/gen/up32x9-minmax-fp32-avx512skx-mul32.c", |
| 5341 | "src/qu8-dwconv/gen/up32x25-minmax-fp32-avx512skx-mul32.c", |
Marat Dukhan | 3cf2e22 | 2021-07-08 11:38:45 -0700 | [diff] [blame] | 5342 | "src/qu8-gemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 5343 | "src/qu8-gemm/gen/2x16c8-minmax-fp32-avx512skx.c", |
| 5344 | "src/qu8-gemm/gen/3x16c8-minmax-fp32-avx512skx.c", |
| 5345 | "src/qu8-gemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
| 5346 | "src/qu8-igemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 5347 | "src/qu8-igemm/gen/2x16c8-minmax-fp32-avx512skx.c", |
| 5348 | "src/qu8-igemm/gen/3x16c8-minmax-fp32-avx512skx.c", |
| 5349 | "src/qu8-igemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
Marat Dukhan | e76049a | 2021-07-22 14:48:59 -0700 | [diff] [blame] | 5350 | "src/qu8-vadd/gen/minmax-avx512skx-mul32-ld128-x16.c", |
| 5351 | "src/qu8-vadd/gen/minmax-avx512skx-mul32-ld128-x32.c", |
| 5352 | "src/qu8-vaddc/gen/minmax-avx512skx-mul32-ld128-x16.c", |
| 5353 | "src/qu8-vaddc/gen/minmax-avx512skx-mul32-ld128-x32.c", |
Marat Dukhan | bb00b1d | 2020-08-10 11:37:23 -0700 | [diff] [blame] | 5354 | ] |
| 5355 | |
Marat Dukhan | db3b0a7 | 2021-07-27 08:58:01 -0700 | [diff] [blame] | 5356 | WASM32_ASM_MICROKERNEL_SRCS = [ |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 5357 | "src/f32-vrelu/wasm_shr_x1.S", |
| 5358 | "src/f32-vrelu/wasm_shr_x2.S", |
| 5359 | "src/f32-vrelu/wasm_shr_x4.S", |
Frank Barchard | bcedc08 | 2020-08-17 18:00:51 -0700 | [diff] [blame] | 5360 | ] |
| 5361 | |
Marat Dukhan | db3b0a7 | 2021-07-27 08:58:01 -0700 | [diff] [blame] | 5362 | AARCH32_ASM_MICROKERNEL_SRCS = [ |
Marat Dukhan | 32f9381 | 2020-05-17 20:31:21 -0700 | [diff] [blame] | 5363 | "src/f32-gemm/4x4-aarch32-vfp-ld64.S", |
Marat Dukhan | 3b98f6b | 2020-05-17 10:09:22 -0700 | [diff] [blame] | 5364 | "src/f32-gemm/4x4-minmax-aarch32-vfp-ld64.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5365 | "src/f32-gemm/4x8-minmax-aarch32-neon-cortex-a53.S", |
| 5366 | "src/f32-gemm/4x8-minmax-aarch32-neon-cortex-a55.S", |
Frank Barchard | 490febe | 2020-07-16 18:42:17 -0700 | [diff] [blame] | 5367 | "src/f32-gemm/gen/4x8-minmax-aarch32-neon-cortex-a7.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5368 | "src/f32-gemm/gen/4x8-minmax-aarch32-neon-cortex-a75.S", |
Frank Barchard | 569561d | 2020-06-17 13:11:12 -0700 | [diff] [blame] | 5369 | "src/f32-gemm/gen/4x8-minmax-aarch32-neon-ld64.S", |
Frank Barchard | 490febe | 2020-07-16 18:42:17 -0700 | [diff] [blame] | 5370 | "src/f32-gemm/gen/4x8-minmax-aarch32-neon-pld-cortex-a75.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5371 | "src/f32-igemm/4x8-minmax-aarch32-neon-cortex-a53.S", |
| 5372 | "src/f32-igemm/4x8-minmax-aarch32-neon-cortex-a55.S", |
Frank Barchard | 490febe | 2020-07-16 18:42:17 -0700 | [diff] [blame] | 5373 | "src/f32-igemm/gen/4x8-minmax-aarch32-neon-cortex-a7.S", |
| 5374 | "src/f32-igemm/gen/4x8-minmax-aarch32-neon-cortex-a75.S", |
| 5375 | "src/f32-igemm/gen/4x8-minmax-aarch32-neon-ld64.S", |
| 5376 | "src/f32-igemm/gen/4x8-minmax-aarch32-neon-pld-cortex-a75.S", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5377 | ] |
| 5378 | |
Marat Dukhan | db3b0a7 | 2021-07-27 08:58:01 -0700 | [diff] [blame] | 5379 | AARCH64_ASM_MICROKERNEL_SRCS = [ |
Frank Barchard | bddfbcd | 2020-04-15 12:32:41 -0700 | [diff] [blame] | 5380 | "src/f16-gemm/gen-inc/1x8inc-minmax-aarch64-neonfp16arith-ld64.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5381 | "src/f16-gemm/gen-inc/1x16inc-minmax-aarch64-neonfp16arith-ld32.S", |
Frank Barchard | bddfbcd | 2020-04-15 12:32:41 -0700 | [diff] [blame] | 5382 | "src/f16-gemm/gen-inc/4x8inc-minmax-aarch64-neonfp16arith-ld64.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5383 | "src/f16-gemm/gen-inc/4x16inc-minmax-aarch64-neonfp16arith-ld32.S", |
Frank Barchard | bddfbcd | 2020-04-15 12:32:41 -0700 | [diff] [blame] | 5384 | "src/f16-gemm/gen-inc/6x8inc-minmax-aarch64-neonfp16arith-ld64.S", |
Frank Barchard | 80fc5f4 | 2021-06-07 10:43:16 -0700 | [diff] [blame] | 5385 | "src/f16-gemm/gen-inc/6x16inc-minmax-aarch64-neonfp16arith-cortex-a55.S", |
Frank Barchard | 9737461 | 2021-06-07 11:51:07 -0700 | [diff] [blame] | 5386 | "src/f16-gemm/gen-inc/6x16inc-minmax-aarch64-neonfp16arith-cortex-a75.S", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5387 | "src/f16-gemm/gen-inc/6x16inc-minmax-aarch64-neonfp16arith-ld32.S", |
| 5388 | "src/f16-gemm/gen-inc/8x8inc-minmax-aarch64-neonfp16arith-ld64.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5389 | "src/f16-gemm/gen/1x8-minmax-aarch64-neonfp16arith-ld64.S", |
| 5390 | "src/f16-gemm/gen/1x16-minmax-aarch64-neonfp16arith-ld32.S", |
| 5391 | "src/f16-gemm/gen/4x8-minmax-aarch64-neonfp16arith-ld64.S", |
| 5392 | "src/f16-gemm/gen/4x16-minmax-aarch64-neonfp16arith-ld32.S", |
| 5393 | "src/f16-gemm/gen/6x8-minmax-aarch64-neonfp16arith-ld64.S", |
Frank Barchard | 80fc5f4 | 2021-06-07 10:43:16 -0700 | [diff] [blame] | 5394 | "src/f16-gemm/gen/6x16-minmax-aarch64-neonfp16arith-cortex-a55.S", |
Frank Barchard | 9737461 | 2021-06-07 11:51:07 -0700 | [diff] [blame] | 5395 | "src/f16-gemm/gen/6x16-minmax-aarch64-neonfp16arith-cortex-a75.S", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5396 | "src/f16-gemm/gen/6x16-minmax-aarch64-neonfp16arith-ld32.S", |
| 5397 | "src/f16-gemm/gen/8x8-minmax-aarch64-neonfp16arith-ld64.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5398 | "src/f32-dwconv/up4x9-minmax-aarch64-neonfma-cortex-a55.S", |
| 5399 | "src/f32-dwconv/up4x9-minmax-aarch64-neonfma.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5400 | "src/f32-gemm/gen-inc/1x8inc-minmax-aarch64-neonfma-cortex-a53.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5401 | "src/f32-gemm/gen-inc/1x8inc-minmax-aarch64-neonfma-cortex-a75.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5402 | "src/f32-gemm/gen-inc/1x8inc-minmax-aarch64-neonfma-ld64.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 5403 | "src/f32-gemm/gen-inc/1x8inc-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5404 | "src/f32-gemm/gen-inc/1x12inc-minmax-aarch64-neonfma-cortex-a53.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5405 | "src/f32-gemm/gen-inc/4x8inc-minmax-aarch64-neonfma-cortex-a53.S", |
| 5406 | "src/f32-gemm/gen-inc/4x8inc-minmax-aarch64-neonfma-cortex-a55.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5407 | "src/f32-gemm/gen-inc/4x8inc-minmax-aarch64-neonfma-cortex-a75.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5408 | "src/f32-gemm/gen-inc/4x8inc-minmax-aarch64-neonfma-ld64.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5409 | "src/f32-gemm/gen-inc/4x8inc-minmax-aarch64-neonfma-ld128.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 5410 | "src/f32-gemm/gen-inc/4x8inc-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5411 | "src/f32-gemm/gen-inc/4x12inc-minmax-aarch64-neonfma-cortex-a53.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5412 | "src/f32-gemm/gen-inc/5x8inc-minmax-aarch64-neonfma-cortex-a75.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 5413 | "src/f32-gemm/gen-inc/5x8inc-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5414 | "src/f32-gemm/gen-inc/6x8inc-minmax-aarch64-neonfma-cortex-a53.S", |
| 5415 | "src/f32-gemm/gen-inc/6x8inc-minmax-aarch64-neonfma-cortex-a55.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5416 | "src/f32-gemm/gen-inc/6x8inc-minmax-aarch64-neonfma-cortex-a73.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5417 | "src/f32-gemm/gen-inc/6x8inc-minmax-aarch64-neonfma-cortex-a75.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5418 | "src/f32-gemm/gen-inc/6x8inc-minmax-aarch64-neonfma-ld64.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5419 | "src/f32-gemm/gen-inc/6x8inc-minmax-aarch64-neonfma-ld128.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 5420 | "src/f32-gemm/gen-inc/6x8inc-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5421 | "src/f32-gemm/gen/1x8-minmax-aarch64-neonfma-cortex-a53.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5422 | "src/f32-gemm/gen/1x8-minmax-aarch64-neonfma-cortex-a75.S", |
| 5423 | "src/f32-gemm/gen/1x8-minmax-aarch64-neonfma-ld64.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 5424 | "src/f32-gemm/gen/1x8-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5425 | "src/f32-gemm/gen/1x12-minmax-aarch64-neonfma-cortex-a53.S", |
| 5426 | "src/f32-gemm/gen/4x8-minmax-aarch64-neonfma-cortex-a53.S", |
| 5427 | "src/f32-gemm/gen/4x8-minmax-aarch64-neonfma-cortex-a55.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5428 | "src/f32-gemm/gen/4x8-minmax-aarch64-neonfma-cortex-a75.S", |
| 5429 | "src/f32-gemm/gen/4x8-minmax-aarch64-neonfma-ld64.S", |
| 5430 | "src/f32-gemm/gen/4x8-minmax-aarch64-neonfma-ld128.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 5431 | "src/f32-gemm/gen/4x8-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5432 | "src/f32-gemm/gen/4x12-minmax-aarch64-neonfma-cortex-a53.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5433 | "src/f32-gemm/gen/5x8-minmax-aarch64-neonfma-cortex-a75.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 5434 | "src/f32-gemm/gen/5x8-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5435 | "src/f32-gemm/gen/6x8-minmax-aarch64-neonfma-cortex-a53.S", |
| 5436 | "src/f32-gemm/gen/6x8-minmax-aarch64-neonfma-cortex-a55.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5437 | "src/f32-gemm/gen/6x8-minmax-aarch64-neonfma-cortex-a73.S", |
| 5438 | "src/f32-gemm/gen/6x8-minmax-aarch64-neonfma-cortex-a75.S", |
| 5439 | "src/f32-gemm/gen/6x8-minmax-aarch64-neonfma-ld64.S", |
| 5440 | "src/f32-gemm/gen/6x8-minmax-aarch64-neonfma-ld128.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 5441 | "src/f32-gemm/gen/6x8-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5442 | "src/f32-igemm/1x8-minmax-aarch64-neonfma-cortex-a53.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5443 | "src/f32-igemm/1x12-minmax-aarch64-neonfma-cortex-a53.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5444 | "src/f32-igemm/4x8-minmax-aarch64-neonfma-cortex-a53.S", |
| 5445 | "src/f32-igemm/4x8-minmax-aarch64-neonfma-cortex-a55.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5446 | "src/f32-igemm/4x12-minmax-aarch64-neonfma-cortex-a53.S", |
| 5447 | "src/f32-igemm/6x8-minmax-aarch64-neonfma-cortex-a53.S", |
| 5448 | "src/f32-igemm/6x8-minmax-aarch64-neonfma-cortex-a55.S", |
| 5449 | "src/f32-igemm/6x8-minmax-aarch64-neonfma-cortex-a73.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5450 | "src/f32-igemm/gen/1x8-minmax-aarch64-neonfma-cortex-a75.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 5451 | "src/f32-igemm/gen/1x8-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5452 | "src/f32-igemm/gen/4x8-minmax-aarch64-neonfma-cortex-a75.S", |
Frank Barchard | e349124 | 2021-06-11 14:04:57 -0700 | [diff] [blame] | 5453 | "src/f32-igemm/gen/4x8-minmax-aarch64-neonfma-ld64.S", |
Frank Barchard | 79cd5f9 | 2021-06-21 17:34:59 -0700 | [diff] [blame] | 5454 | "src/f32-igemm/gen/4x8-minmax-aarch64-neonfma-ld128.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 5455 | "src/f32-igemm/gen/4x8-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
| 5456 | "src/f32-igemm/gen/5x8-minmax-aarch64-neonfma-cortex-a75.S", |
| 5457 | "src/f32-igemm/gen/5x8-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
| 5458 | "src/f32-igemm/gen/6x8-minmax-aarch64-neonfma-cortex-a75.S", |
Frank Barchard | e349124 | 2021-06-11 14:04:57 -0700 | [diff] [blame] | 5459 | "src/f32-igemm/gen/6x8-minmax-aarch64-neonfma-ld64.S", |
Frank Barchard | 79cd5f9 | 2021-06-21 17:34:59 -0700 | [diff] [blame] | 5460 | "src/f32-igemm/gen/6x8-minmax-aarch64-neonfma-ld128.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 5461 | "src/f32-igemm/gen/6x8-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Frank Barchard | 960ae34 | 2021-07-01 11:31:11 -0700 | [diff] [blame] | 5462 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5463 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5464 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm.S", |
| 5465 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal.S", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 5466 | "src/qc8-gemm/gen/1x16c4-minmax-fp32-aarch64-neondot-ld32.S", |
| 5467 | "src/qc8-gemm/gen/1x16c4-minmax-fp32-aarch64-neondot-ld64.S", |
Frank Barchard | 960ae34 | 2021-07-01 11:31:11 -0700 | [diff] [blame] | 5468 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5469 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5470 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm.S", |
| 5471 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal.S", |
| 5472 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mull-padal.S", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 5473 | "src/qc8-gemm/gen/2x8c16-minmax-fp32-aarch64-neon-mlal-padal.S", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 5474 | "src/qc8-gemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-cortex-a53.S", |
| 5475 | "src/qc8-gemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
| 5476 | "src/qc8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-cortex-a55.S", |
| 5477 | "src/qc8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld32.S", |
| 5478 | "src/qc8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld64.S", |
| 5479 | "src/qc8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld128.S", |
Frank Barchard | 960ae34 | 2021-07-01 11:31:11 -0700 | [diff] [blame] | 5480 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5481 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5482 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm.S", |
| 5483 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal.S", |
| 5484 | "src/qc8-igemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5485 | "src/qc8-igemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5486 | "src/qc8-igemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm.S", |
| 5487 | "src/qc8-igemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal.S", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 5488 | "src/qc8-igemm/gen/2x8c16-minmax-fp32-aarch64-neon-mlal-padal.S", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 5489 | "src/qc8-igemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-cortex-a53.S", |
| 5490 | "src/qc8-igemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
| 5491 | "src/qc8-igemm/gen/4x16c4-minmax-fp32-aarch64-neondot-cortex-a55.S", |
| 5492 | "src/qc8-igemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld64.S", |
| 5493 | "src/qc8-igemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld128.S", |
Frank Barchard | 960ae34 | 2021-07-01 11:31:11 -0700 | [diff] [blame] | 5494 | "src/qs8-gemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5495 | "src/qs8-gemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5496 | "src/qs8-gemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm.S", |
| 5497 | "src/qs8-gemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal.S", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 5498 | "src/qs8-gemm/gen/1x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5499 | "src/qs8-gemm/gen/1x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5500 | "src/qs8-gemm/gen/1x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal-prfm.S", |
| 5501 | "src/qs8-gemm/gen/1x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 5502 | "src/qs8-gemm/gen/1x8c8-minmax-rndnu-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5503 | "src/qs8-gemm/gen/1x8c8-minmax-rndnu-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5504 | "src/qs8-gemm/gen/1x8c8-minmax-rndnu-aarch64-neon-mlal-padal-prfm.S", |
| 5505 | "src/qs8-gemm/gen/1x8c8-minmax-rndnu-aarch64-neon-mlal-padal.S", |
Frank Barchard | 1a0b276 | 2021-06-29 18:37:59 -0700 | [diff] [blame] | 5506 | "src/qs8-gemm/gen/1x16c4-minmax-fp32-aarch64-neondot-ld32.S", |
| 5507 | "src/qs8-gemm/gen/1x16c4-minmax-fp32-aarch64-neondot-ld64.S", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5508 | "src/qs8-gemm/gen/1x16c4-minmax-gemmlowp-aarch64-neondot-ld32.S", |
| 5509 | "src/qs8-gemm/gen/1x16c4-minmax-gemmlowp-aarch64-neondot-ld64.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 5510 | "src/qs8-gemm/gen/1x16c4-minmax-rndnu-aarch64-neondot-ld32.S", |
| 5511 | "src/qs8-gemm/gen/1x16c4-minmax-rndnu-aarch64-neondot-ld64.S", |
Frank Barchard | 960ae34 | 2021-07-01 11:31:11 -0700 | [diff] [blame] | 5512 | "src/qs8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5513 | "src/qs8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5514 | "src/qs8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm.S", |
| 5515 | "src/qs8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal.S", |
| 5516 | "src/qs8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mull-padal.S", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 5517 | "src/qs8-gemm/gen/2x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5518 | "src/qs8-gemm/gen/2x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5519 | "src/qs8-gemm/gen/2x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal-prfm.S", |
| 5520 | "src/qs8-gemm/gen/2x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal.S", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5521 | "src/qs8-gemm/gen/2x8c8-minmax-gemmlowp-aarch64-neon-mull-padal.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 5522 | "src/qs8-gemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5523 | "src/qs8-gemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5524 | "src/qs8-gemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mlal-padal-prfm.S", |
| 5525 | "src/qs8-gemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mlal-padal.S", |
| 5526 | "src/qs8-gemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mull-padal.S", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 5527 | "src/qs8-gemm/gen/2x8c16-minmax-fp32-aarch64-neon-mlal-padal.S", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5528 | "src/qs8-gemm/gen/2x8c16-minmax-gemmlowp-aarch64-neon-mlal-padal.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 5529 | "src/qs8-gemm/gen/2x8c16-minmax-rndnu-aarch64-neon-mlal-padal.S", |
Frank Barchard | 98af05c | 2021-06-30 12:15:04 -0700 | [diff] [blame] | 5530 | "src/qs8-gemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-cortex-a53.S", |
| 5531 | "src/qs8-gemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 5532 | "src/qs8-gemm/gen/4x16-minmax-gemmlowp-aarch64-neon-mlal-lane-cortex-a53.S", |
| 5533 | "src/qs8-gemm/gen/4x16-minmax-gemmlowp-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 5534 | "src/qs8-gemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-cortex-a53.S", |
| 5535 | "src/qs8-gemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | 1a0b276 | 2021-06-29 18:37:59 -0700 | [diff] [blame] | 5536 | "src/qs8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-cortex-a55.S", |
| 5537 | "src/qs8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld32.S", |
| 5538 | "src/qs8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld64.S", |
| 5539 | "src/qs8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld128.S", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5540 | "src/qs8-gemm/gen/4x16c4-minmax-gemmlowp-aarch64-neondot-cortex-a55.S", |
| 5541 | "src/qs8-gemm/gen/4x16c4-minmax-gemmlowp-aarch64-neondot-ld32.S", |
| 5542 | "src/qs8-gemm/gen/4x16c4-minmax-gemmlowp-aarch64-neondot-ld64.S", |
Frank Barchard | 0ae35f2 | 2021-06-15 17:34:24 -0700 | [diff] [blame] | 5543 | "src/qs8-gemm/gen/4x16c4-minmax-gemmlowp-aarch64-neondot-ld128.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 5544 | "src/qs8-gemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-cortex-a55.S", |
| 5545 | "src/qs8-gemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-ld32.S", |
| 5546 | "src/qs8-gemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-ld64.S", |
Frank Barchard | 60729d0 | 2021-07-20 12:25:09 -0700 | [diff] [blame] | 5547 | "src/qs8-gemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-ld128.S", |
Frank Barchard | 960ae34 | 2021-07-01 11:31:11 -0700 | [diff] [blame] | 5548 | "src/qs8-igemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5549 | "src/qs8-igemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5550 | "src/qs8-igemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm.S", |
| 5551 | "src/qs8-igemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal.S", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 5552 | "src/qs8-igemm/gen/1x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5553 | "src/qs8-igemm/gen/1x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5554 | "src/qs8-igemm/gen/1x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal-prfm.S", |
| 5555 | "src/qs8-igemm/gen/1x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 5556 | "src/qs8-igemm/gen/1x8c8-minmax-rndnu-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5557 | "src/qs8-igemm/gen/1x8c8-minmax-rndnu-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5558 | "src/qs8-igemm/gen/1x8c8-minmax-rndnu-aarch64-neon-mlal-padal-prfm.S", |
| 5559 | "src/qs8-igemm/gen/1x8c8-minmax-rndnu-aarch64-neon-mlal-padal.S", |
Frank Barchard | 960ae34 | 2021-07-01 11:31:11 -0700 | [diff] [blame] | 5560 | "src/qs8-igemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5561 | "src/qs8-igemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5562 | "src/qs8-igemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm.S", |
| 5563 | "src/qs8-igemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal.S", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 5564 | "src/qs8-igemm/gen/2x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5565 | "src/qs8-igemm/gen/2x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5566 | "src/qs8-igemm/gen/2x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal-prfm.S", |
| 5567 | "src/qs8-igemm/gen/2x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 5568 | "src/qs8-igemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5569 | "src/qs8-igemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5570 | "src/qs8-igemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mlal-padal-prfm.S", |
| 5571 | "src/qs8-igemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mlal-padal.S", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 5572 | "src/qs8-igemm/gen/2x8c16-minmax-fp32-aarch64-neon-mlal-padal.S", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5573 | "src/qs8-igemm/gen/2x8c16-minmax-gemmlowp-aarch64-neon-mlal-padal.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 5574 | "src/qs8-igemm/gen/2x8c16-minmax-rndnu-aarch64-neon-mlal-padal.S", |
Frank Barchard | 98af05c | 2021-06-30 12:15:04 -0700 | [diff] [blame] | 5575 | "src/qs8-igemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-cortex-a53.S", |
| 5576 | "src/qs8-igemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 5577 | "src/qs8-igemm/gen/4x16-minmax-gemmlowp-aarch64-neon-mlal-lane-cortex-a53.S", |
| 5578 | "src/qs8-igemm/gen/4x16-minmax-gemmlowp-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 5579 | "src/qs8-igemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-cortex-a53.S", |
| 5580 | "src/qs8-igemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | 1a0b276 | 2021-06-29 18:37:59 -0700 | [diff] [blame] | 5581 | "src/qs8-igemm/gen/4x16c4-minmax-fp32-aarch64-neondot-cortex-a55.S", |
| 5582 | "src/qs8-igemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld64.S", |
| 5583 | "src/qs8-igemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld128.S", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5584 | "src/qs8-igemm/gen/4x16c4-minmax-gemmlowp-aarch64-neondot-cortex-a55.S", |
| 5585 | "src/qs8-igemm/gen/4x16c4-minmax-gemmlowp-aarch64-neondot-ld64.S", |
Frank Barchard | 0ae35f2 | 2021-06-15 17:34:24 -0700 | [diff] [blame] | 5586 | "src/qs8-igemm/gen/4x16c4-minmax-gemmlowp-aarch64-neondot-ld128.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 5587 | "src/qs8-igemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-cortex-a55.S", |
| 5588 | "src/qs8-igemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-ld64.S", |
Frank Barchard | 60729d0 | 2021-07-20 12:25:09 -0700 | [diff] [blame] | 5589 | "src/qs8-igemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-ld128.S", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5590 | "src/qu8-gemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-cortex-a53.S", |
Frank Barchard | fb3a94f | 2021-08-02 20:37:06 -0700 | [diff] [blame] | 5591 | "src/qu8-gemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-cortex-a75.S", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5592 | "src/qu8-gemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | fb3a94f | 2021-08-02 20:37:06 -0700 | [diff] [blame] | 5593 | "src/qu8-gemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-prfm-cortex-a75.S", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5594 | "src/qu8-igemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-cortex-a53.S", |
Frank Barchard | fb3a94f | 2021-08-02 20:37:06 -0700 | [diff] [blame] | 5595 | "src/qu8-igemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-cortex-a75.S", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5596 | "src/qu8-igemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | fb3a94f | 2021-08-02 20:37:06 -0700 | [diff] [blame] | 5597 | "src/qu8-igemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-prfm-cortex-a75.S", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5598 | ] |
| 5599 | |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 5600 | INTERNAL_MICROKERNEL_HDRS = [ |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5601 | "src/xnnpack/argmaxpool.h", |
| 5602 | "src/xnnpack/avgpool.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5603 | "src/xnnpack/common.h", |
| 5604 | "src/xnnpack/conv.h", |
Yury Kartynnik | e784186 | 2020-11-04 18:22:18 -0800 | [diff] [blame] | 5605 | "src/xnnpack/depthtospace.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5606 | "src/xnnpack/dwconv.h", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5607 | "src/xnnpack/fill.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5608 | "src/xnnpack/gavgpool.h", |
| 5609 | "src/xnnpack/gemm.h", |
Marat Dukhan | 660fd19 | 2020-03-10 04:55:30 -0700 | [diff] [blame] | 5610 | "src/xnnpack/ibilinear.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5611 | "src/xnnpack/igemm.h", |
Marat Dukhan | cfb3134 | 2019-12-05 10:42:57 -0800 | [diff] [blame] | 5612 | "src/xnnpack/intrinsics-polyfill.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5613 | "src/xnnpack/lut.h", |
| 5614 | "src/xnnpack/math.h", |
| 5615 | "src/xnnpack/maxpool.h", |
| 5616 | "src/xnnpack/packx.h", |
| 5617 | "src/xnnpack/pad.h", |
| 5618 | "src/xnnpack/params.h", |
| 5619 | "src/xnnpack/pavgpool.h", |
| 5620 | "src/xnnpack/ppmm.h", |
| 5621 | "src/xnnpack/prelu.h", |
Marat Dukhan | 9757953 | 2019-10-18 16:40:39 -0700 | [diff] [blame] | 5622 | "src/xnnpack/raddexpminusmax.h", |
Marat Dukhan | 6f8d4d3 | 2019-10-25 17:07:09 -0700 | [diff] [blame] | 5623 | "src/xnnpack/raddextexp.h", |
Marat Dukhan | 9757953 | 2019-10-18 16:40:39 -0700 | [diff] [blame] | 5624 | "src/xnnpack/raddstoreexpminusmax.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5625 | "src/xnnpack/rmax.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5626 | "src/xnnpack/spmm.h", |
| 5627 | "src/xnnpack/unpool.h", |
| 5628 | "src/xnnpack/vadd.h", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 5629 | "src/xnnpack/vbinary.h", |
Marat Dukhan | a212eac | 2021-08-02 09:58:04 -0700 | [diff] [blame] | 5630 | "src/xnnpack/vmul.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5631 | "src/xnnpack/vmulcaddc.h", |
Marat Dukhan | 05ac8e3 | 2019-10-21 15:39:33 -0700 | [diff] [blame] | 5632 | "src/xnnpack/vscale.h", |
Marat Dukhan | 9757953 | 2019-10-18 16:40:39 -0700 | [diff] [blame] | 5633 | "src/xnnpack/vscaleexpminusmax.h", |
Marat Dukhan | 6f8d4d3 | 2019-10-25 17:07:09 -0700 | [diff] [blame] | 5634 | "src/xnnpack/vscaleextexp.h", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 5635 | "src/xnnpack/vunary.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5636 | "src/xnnpack/zip.h", |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 5637 | ] |
| 5638 | |
| 5639 | INTERNAL_HDRS = INTERNAL_MICROKERNEL_HDRS + [ |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5640 | "include/xnnpack.h", |
| 5641 | "src/xnnpack/allocator.h", |
| 5642 | "src/xnnpack/compute.h", |
| 5643 | "src/xnnpack/im2col.h", |
| 5644 | "src/xnnpack/indirection.h", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 5645 | "src/xnnpack/math-stubs.h", |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 5646 | "src/xnnpack/memory-planner.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5647 | "src/xnnpack/operator.h", |
| 5648 | "src/xnnpack/pack.h", |
Marat Dukhan | eeaa7bd | 2019-10-25 17:31:25 -0700 | [diff] [blame] | 5649 | "src/xnnpack/params-init.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5650 | "src/xnnpack/requantization-stubs.h", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 5651 | "src/xnnpack/requantization.h", |
Marat Dukhan | 1d75a54 | 2020-02-03 12:23:01 -0800 | [diff] [blame] | 5652 | "src/xnnpack/subgraph.h", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 5653 | ] |
| 5654 | |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 5655 | ACCURACY_EVAL_HDRS = INTERNAL_MICROKERNEL_HDRS + [ |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 5656 | "src/xnnpack/math-stubs.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5657 | ] |
| 5658 | |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 5659 | MICROKERNEL_BENCHMARK_HDRS = INTERNAL_MICROKERNEL_HDRS + [ |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5660 | "include/xnnpack.h", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 5661 | "src/xnnpack/params-init.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5662 | ] |
| 5663 | |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 5664 | MICROKERNEL_TEST_HDRS = INTERNAL_MICROKERNEL_HDRS + [ |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 5665 | "include/xnnpack.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5666 | "src/xnnpack/isa-checks.h", |
Marat Dukhan | eeaa7bd | 2019-10-25 17:31:25 -0700 | [diff] [blame] | 5667 | "src/xnnpack/params-init.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5668 | "src/xnnpack/requantization.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5669 | ] |
| 5670 | |
| 5671 | OPERATOR_TEST_PARAMS_HDRS = [ |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5672 | "src/xnnpack/common.h", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5673 | "src/xnnpack/params.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5674 | ] |
| 5675 | |
| 5676 | WEIGHTS_PACK_HDRS = [ |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5677 | "src/xnnpack/compute.h", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5678 | "src/xnnpack/operator.h", |
| 5679 | "src/xnnpack/pack.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5680 | ] |
| 5681 | |
Marat Dukhan | c8e00eb | 2019-10-04 14:55:26 -0700 | [diff] [blame] | 5682 | LOGGING_COPTS = select({ |
| 5683 | # No logging in optimized mode |
| 5684 | ":optimized_build": ["-DXNN_LOG_LEVEL=0"], |
| 5685 | # Full logging in debug mode |
| 5686 | ":debug_build": ["-DXNN_LOG_LEVEL=5"], |
| 5687 | # Error-only logging in default (fastbuild) mode |
| 5688 | "//conditions:default": ["-DXNN_LOG_LEVEL=2"], |
| 5689 | }) |
| 5690 | |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 5691 | LOGGING_SRCS = select({ |
| 5692 | # No logging in optimized mode |
| 5693 | ":optimized_build": [], |
| 5694 | "//conditions:default": [ |
Marat Dukhan | ccd3a1d | 2021-03-29 16:03:12 -0700 | [diff] [blame] | 5695 | "src/datatype-strings.c", |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 5696 | "src/operator-strings.c", |
| 5697 | "src/subgraph-strings.c", |
| 5698 | ], |
| 5699 | }) |
| 5700 | |
Marat Dukhan | c8e00eb | 2019-10-04 14:55:26 -0700 | [diff] [blame] | 5701 | LOGGING_HDRS = [ |
| 5702 | "src/xnnpack/log.h", |
| 5703 | ] |
| 5704 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5705 | xnnpack_cc_library( |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 5706 | name = "tables", |
| 5707 | srcs = TABLE_SRCS, |
| 5708 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 5709 | gcc_copts = xnnpack_gcc_std_copts(), |
| 5710 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 5711 | ) |
| 5712 | |
| 5713 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5714 | name = "scalar_bench_microkernels", |
| 5715 | srcs = ALL_SCALAR_MICROKERNEL_SRCS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5716 | hdrs = INTERNAL_HDRS, |
| 5717 | aarch32_copts = ["-marm"], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 5718 | gcc_copts = xnnpack_gcc_std_copts(), |
| 5719 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5720 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 5721 | ":tables", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5722 | "@FP16", |
| 5723 | "@FXdiv", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 5724 | "@pthreadpool", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5725 | ], |
| 5726 | ) |
| 5727 | |
| 5728 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5729 | name = "scalar_prod_microkernels", |
| 5730 | srcs = PROD_SCALAR_MICROKERNEL_SRCS, |
| 5731 | hdrs = INTERNAL_HDRS, |
| 5732 | aarch32_copts = ["-marm"], |
| 5733 | gcc_copts = xnnpack_gcc_std_copts(), |
| 5734 | msvc_copts = xnnpack_msvc_std_copts(), |
| 5735 | deps = [ |
| 5736 | ":tables", |
| 5737 | "@FP16", |
| 5738 | "@FXdiv", |
| 5739 | "@pthreadpool", |
| 5740 | ], |
| 5741 | ) |
| 5742 | |
| 5743 | xnnpack_cc_library( |
| 5744 | name = "scalar_test_microkernels", |
| 5745 | srcs = ALL_SCALAR_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 5746 | hdrs = INTERNAL_HDRS, |
| 5747 | aarch32_copts = ["-marm"], |
| 5748 | copts = [ |
| 5749 | "-UNDEBUG", |
| 5750 | "-DXNN_TEST_MODE=1", |
| 5751 | ], |
| 5752 | gcc_copts = xnnpack_gcc_std_copts(), |
| 5753 | msvc_copts = xnnpack_msvc_std_copts(), |
| 5754 | deps = [ |
| 5755 | ":tables", |
| 5756 | "@FP16", |
| 5757 | "@FXdiv", |
| 5758 | "@pthreadpool", |
| 5759 | ], |
| 5760 | ) |
| 5761 | |
| 5762 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5763 | name = "wasm_bench_microkernels", |
Marat Dukhan | 436ebe6 | 2019-12-04 15:10:12 -0800 | [diff] [blame] | 5764 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 5765 | gcc_copts = xnnpack_gcc_std_copts(), |
| 5766 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5767 | wasm_srcs = ALL_WASM_MICROKERNEL_SRCS, |
| 5768 | wasmsimd_srcs = ALL_WASM_MICROKERNEL_SRCS + ALL_WASMSIMD_MICROKERNEL_SRCS, |
Marat Dukhan | 436ebe6 | 2019-12-04 15:10:12 -0800 | [diff] [blame] | 5769 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 5770 | ":tables", |
Marat Dukhan | 436ebe6 | 2019-12-04 15:10:12 -0800 | [diff] [blame] | 5771 | "@FP16", |
| 5772 | "@FXdiv", |
| 5773 | "@pthreadpool", |
| 5774 | ], |
| 5775 | ) |
| 5776 | |
| 5777 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5778 | name = "wasm_prod_microkernels", |
| 5779 | hdrs = INTERNAL_HDRS, |
| 5780 | gcc_copts = xnnpack_gcc_std_copts(), |
| 5781 | msvc_copts = xnnpack_msvc_std_copts(), |
| 5782 | wasm_srcs = ALL_WASM_MICROKERNEL_SRCS, |
| 5783 | wasmsimd_srcs = ALL_WASM_MICROKERNEL_SRCS + ALL_WASMSIMD_MICROKERNEL_SRCS, |
| 5784 | deps = [ |
| 5785 | ":tables", |
| 5786 | "@FP16", |
| 5787 | "@FXdiv", |
| 5788 | "@pthreadpool", |
| 5789 | ], |
| 5790 | ) |
| 5791 | |
| 5792 | xnnpack_cc_library( |
| 5793 | name = "wasm_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 5794 | hdrs = INTERNAL_HDRS, |
| 5795 | copts = [ |
| 5796 | "-UNDEBUG", |
| 5797 | "-DXNN_TEST_MODE=1", |
| 5798 | ], |
| 5799 | gcc_copts = xnnpack_gcc_std_copts(), |
| 5800 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5801 | wasm_srcs = ALL_WASM_MICROKERNEL_SRCS, |
| 5802 | wasmsimd_srcs = ALL_WASM_MICROKERNEL_SRCS + ALL_WASMSIMD_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 5803 | deps = [ |
| 5804 | ":tables", |
| 5805 | "@FP16", |
| 5806 | "@FXdiv", |
| 5807 | "@pthreadpool", |
| 5808 | ], |
| 5809 | ) |
| 5810 | |
| 5811 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5812 | name = "neon_bench_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5813 | hdrs = INTERNAL_HDRS, |
| 5814 | aarch32_copts = [ |
| 5815 | "-marm", |
Marat Dukhan | 8853b82 | 2020-05-07 12:19:01 -0700 | [diff] [blame] | 5816 | "-march=armv7-a", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5817 | "-mfpu=neon", |
| 5818 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5819 | aarch32_srcs = ALL_NEON_MICROKERNEL_SRCS, |
| 5820 | aarch64_srcs = ALL_NEON_MICROKERNEL_SRCS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 5821 | gcc_copts = xnnpack_gcc_std_copts(), |
| 5822 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 5823 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 5824 | ":tables", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 5825 | "@FP16", |
| 5826 | "@pthreadpool", |
| 5827 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5828 | ) |
| 5829 | |
| 5830 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5831 | name = "neon_prod_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 5832 | hdrs = INTERNAL_HDRS, |
| 5833 | aarch32_copts = [ |
| 5834 | "-marm", |
| 5835 | "-march=armv7-a", |
| 5836 | "-mfpu=neon", |
| 5837 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5838 | aarch32_srcs = PROD_NEON_MICROKERNEL_SRCS, |
| 5839 | aarch64_srcs = PROD_NEON_MICROKERNEL_SRCS, |
| 5840 | gcc_copts = xnnpack_gcc_std_copts(), |
| 5841 | msvc_copts = xnnpack_msvc_std_copts(), |
| 5842 | deps = [ |
| 5843 | ":tables", |
| 5844 | "@FP16", |
| 5845 | "@pthreadpool", |
| 5846 | ], |
| 5847 | ) |
| 5848 | |
| 5849 | xnnpack_cc_library( |
| 5850 | name = "neon_test_microkernels", |
| 5851 | hdrs = INTERNAL_HDRS, |
| 5852 | aarch32_copts = [ |
| 5853 | "-marm", |
| 5854 | "-march=armv7-a", |
| 5855 | "-mfpu=neon", |
| 5856 | ], |
| 5857 | aarch32_srcs = ALL_NEON_MICROKERNEL_SRCS, |
| 5858 | aarch64_srcs = ALL_NEON_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 5859 | copts = [ |
| 5860 | "-UNDEBUG", |
| 5861 | "-DXNN_TEST_MODE=1", |
| 5862 | ], |
| 5863 | gcc_copts = xnnpack_gcc_std_copts(), |
| 5864 | msvc_copts = xnnpack_msvc_std_copts(), |
| 5865 | deps = [ |
| 5866 | ":tables", |
| 5867 | "@FP16", |
| 5868 | "@pthreadpool", |
| 5869 | ], |
| 5870 | ) |
| 5871 | |
| 5872 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5873 | name = "neonfma_bench_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5874 | hdrs = INTERNAL_HDRS, |
| 5875 | aarch32_copts = [ |
| 5876 | "-marm", |
Marat Dukhan | 8853b82 | 2020-05-07 12:19:01 -0700 | [diff] [blame] | 5877 | "-march=armv7-a", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5878 | "-mfpu=neon-vfpv4", |
| 5879 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5880 | aarch32_srcs = ALL_NEONFMA_MICROKERNEL_SRCS, |
| 5881 | aarch64_srcs = ALL_NEONFMA_MICROKERNEL_SRCS + ALL_AARCH64_NEONFMA_MICROKERNEL_SRCS, |
Marat Dukhan | bc69ed6 | 2020-06-09 21:34:56 -0700 | [diff] [blame] | 5882 | apple_aarch32_copts = [ |
| 5883 | "-mcpu=swift", |
| 5884 | "-mtune=generic", |
| 5885 | ], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 5886 | gcc_copts = xnnpack_gcc_std_copts(), |
| 5887 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 5888 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 5889 | ":tables", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 5890 | "@FP16", |
| 5891 | "@pthreadpool", |
| 5892 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5893 | ) |
| 5894 | |
| 5895 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5896 | name = "neonfma_prod_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 5897 | hdrs = INTERNAL_HDRS, |
| 5898 | aarch32_copts = [ |
| 5899 | "-marm", |
| 5900 | "-march=armv7-a", |
| 5901 | "-mfpu=neon-vfpv4", |
| 5902 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5903 | aarch32_srcs = PROD_NEONFMA_MICROKERNEL_SRCS, |
| 5904 | aarch64_srcs = PROD_NEONFMA_MICROKERNEL_SRCS + PROD_AARCH64_NEONFMA_MICROKERNEL_SRCS, |
| 5905 | apple_aarch32_copts = [ |
| 5906 | "-mcpu=swift", |
| 5907 | "-mtune=generic", |
| 5908 | ], |
| 5909 | gcc_copts = xnnpack_gcc_std_copts(), |
| 5910 | msvc_copts = xnnpack_msvc_std_copts(), |
| 5911 | deps = [ |
| 5912 | ":tables", |
| 5913 | "@FP16", |
| 5914 | "@pthreadpool", |
| 5915 | ], |
| 5916 | ) |
| 5917 | |
| 5918 | xnnpack_cc_library( |
| 5919 | name = "neonfma_test_microkernels", |
| 5920 | hdrs = INTERNAL_HDRS, |
| 5921 | aarch32_copts = [ |
| 5922 | "-marm", |
| 5923 | "-march=armv7-a", |
| 5924 | "-mfpu=neon-vfpv4", |
| 5925 | ], |
| 5926 | aarch32_srcs = ALL_NEONFMA_MICROKERNEL_SRCS, |
| 5927 | aarch64_srcs = ALL_NEONFMA_MICROKERNEL_SRCS + ALL_AARCH64_NEONFMA_MICROKERNEL_SRCS, |
Marat Dukhan | bc69ed6 | 2020-06-09 21:34:56 -0700 | [diff] [blame] | 5928 | apple_aarch32_copts = [ |
| 5929 | "-mcpu=swift", |
| 5930 | "-mtune=generic", |
| 5931 | ], |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 5932 | copts = [ |
| 5933 | "-UNDEBUG", |
| 5934 | "-DXNN_TEST_MODE=1", |
| 5935 | ], |
| 5936 | gcc_copts = xnnpack_gcc_std_copts(), |
| 5937 | msvc_copts = xnnpack_msvc_std_copts(), |
| 5938 | deps = [ |
| 5939 | ":tables", |
| 5940 | "@FP16", |
| 5941 | "@pthreadpool", |
| 5942 | ], |
| 5943 | ) |
| 5944 | |
| 5945 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5946 | name = "neonv8_bench_microkernels", |
Marat Dukhan | 8853b82 | 2020-05-07 12:19:01 -0700 | [diff] [blame] | 5947 | hdrs = INTERNAL_HDRS, |
| 5948 | aarch32_copts = [ |
| 5949 | "-marm", |
| 5950 | "-march=armv8-a", |
| 5951 | "-mfpu=neon-fp-armv8", |
| 5952 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5953 | aarch32_srcs = ALL_NEONV8_MICROKERNEL_SRCS, |
| 5954 | aarch64_srcs = ALL_NEONV8_MICROKERNEL_SRCS, |
Marat Dukhan | bc69ed6 | 2020-06-09 21:34:56 -0700 | [diff] [blame] | 5955 | apple_aarch32_copts = [ |
| 5956 | "-mcpu=cyclone", |
| 5957 | "-mtune=generic", |
| 5958 | ], |
Marat Dukhan | 8853b82 | 2020-05-07 12:19:01 -0700 | [diff] [blame] | 5959 | gcc_copts = xnnpack_gcc_std_copts(), |
| 5960 | msvc_copts = xnnpack_msvc_std_copts(), |
| 5961 | deps = [ |
| 5962 | ":tables", |
| 5963 | "@FP16", |
| 5964 | "@pthreadpool", |
| 5965 | ], |
| 5966 | ) |
| 5967 | |
| 5968 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5969 | name = "neonv8_prod_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 5970 | hdrs = INTERNAL_HDRS, |
| 5971 | aarch32_copts = [ |
| 5972 | "-marm", |
| 5973 | "-march=armv8-a", |
| 5974 | "-mfpu=neon-fp-armv8", |
| 5975 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5976 | aarch32_srcs = PROD_NEONV8_MICROKERNEL_SRCS, |
| 5977 | aarch64_srcs = PROD_NEONV8_MICROKERNEL_SRCS, |
| 5978 | apple_aarch32_copts = [ |
| 5979 | "-mcpu=cyclone", |
| 5980 | "-mtune=generic", |
| 5981 | ], |
| 5982 | gcc_copts = xnnpack_gcc_std_copts(), |
| 5983 | msvc_copts = xnnpack_msvc_std_copts(), |
| 5984 | deps = [ |
| 5985 | ":tables", |
| 5986 | "@FP16", |
| 5987 | "@pthreadpool", |
| 5988 | ], |
| 5989 | ) |
| 5990 | |
| 5991 | xnnpack_cc_library( |
| 5992 | name = "neonv8_test_microkernels", |
| 5993 | hdrs = INTERNAL_HDRS, |
| 5994 | aarch32_copts = [ |
| 5995 | "-marm", |
| 5996 | "-march=armv8-a", |
| 5997 | "-mfpu=neon-fp-armv8", |
| 5998 | ], |
| 5999 | aarch32_srcs = ALL_NEONV8_MICROKERNEL_SRCS, |
| 6000 | aarch64_srcs = ALL_NEONV8_MICROKERNEL_SRCS, |
Marat Dukhan | bc69ed6 | 2020-06-09 21:34:56 -0700 | [diff] [blame] | 6001 | apple_aarch32_copts = [ |
| 6002 | "-mcpu=cyclone", |
| 6003 | "-mtune=generic", |
| 6004 | ], |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6005 | copts = [ |
| 6006 | "-UNDEBUG", |
| 6007 | "-DXNN_TEST_MODE=1", |
| 6008 | ], |
| 6009 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6010 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6011 | deps = [ |
| 6012 | ":tables", |
| 6013 | "@FP16", |
| 6014 | "@pthreadpool", |
| 6015 | ], |
| 6016 | ) |
| 6017 | |
| 6018 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6019 | name = "neonfp16arith_bench_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6020 | hdrs = INTERNAL_HDRS, |
| 6021 | aarch64_copts = ["-march=armv8.2-a+fp16"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6022 | aarch64_srcs = ALL_AARCH64_NEONFP16ARITH_MICROKERNEL_SRCS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6023 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6024 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6025 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 6026 | ":tables", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6027 | "@FP16", |
| 6028 | "@pthreadpool", |
| 6029 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6030 | ) |
| 6031 | |
| 6032 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6033 | name = "neonfp16arith_prod_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6034 | hdrs = INTERNAL_HDRS, |
| 6035 | aarch64_copts = ["-march=armv8.2-a+fp16"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6036 | aarch64_srcs = PROD_AARCH64_NEONFP16ARITH_MICROKERNEL_SRCS, |
| 6037 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6038 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6039 | deps = [ |
| 6040 | ":tables", |
| 6041 | "@FP16", |
| 6042 | "@pthreadpool", |
| 6043 | ], |
| 6044 | ) |
| 6045 | |
| 6046 | xnnpack_cc_library( |
| 6047 | name = "neonfp16arith_test_microkernels", |
| 6048 | hdrs = INTERNAL_HDRS, |
| 6049 | aarch64_copts = ["-march=armv8.2-a+fp16"], |
| 6050 | aarch64_srcs = ALL_AARCH64_NEONFP16ARITH_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6051 | copts = [ |
| 6052 | "-UNDEBUG", |
| 6053 | "-DXNN_TEST_MODE=1", |
| 6054 | ], |
| 6055 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6056 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6057 | deps = [ |
| 6058 | ":tables", |
| 6059 | "@FP16", |
| 6060 | "@pthreadpool", |
| 6061 | ], |
| 6062 | ) |
| 6063 | |
| 6064 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6065 | name = "neondot_bench_microkernels", |
Benoit Jacob | a964473 | 2020-08-13 12:48:55 -0700 | [diff] [blame] | 6066 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 799ac75 | 2020-08-13 16:08:03 -0700 | [diff] [blame] | 6067 | aarch32_copts = [ |
| 6068 | "-marm", |
| 6069 | "-march=armv8.2-a+dotprod", |
| 6070 | "-mfpu=neon-fp-armv8", |
| 6071 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6072 | aarch32_srcs = ALL_NEONDOT_MICROKERNEL_SRCS, |
Benoit Jacob | a964473 | 2020-08-13 12:48:55 -0700 | [diff] [blame] | 6073 | aarch64_copts = ["-march=armv8.2-a+dotprod"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6074 | aarch64_srcs = ALL_NEONDOT_MICROKERNEL_SRCS, |
Benoit Jacob | a964473 | 2020-08-13 12:48:55 -0700 | [diff] [blame] | 6075 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6076 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6077 | deps = [ |
| 6078 | ":tables", |
| 6079 | "@FP16", |
| 6080 | "@pthreadpool", |
| 6081 | ], |
| 6082 | ) |
| 6083 | |
| 6084 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6085 | name = "neondot_prod_microkernels", |
Benoit Jacob | a964473 | 2020-08-13 12:48:55 -0700 | [diff] [blame] | 6086 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 799ac75 | 2020-08-13 16:08:03 -0700 | [diff] [blame] | 6087 | aarch32_copts = [ |
| 6088 | "-marm", |
| 6089 | "-march=armv8.2-a+dotprod", |
| 6090 | "-mfpu=neon-fp-armv8", |
| 6091 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6092 | aarch32_srcs = PROD_NEONDOT_MICROKERNEL_SRCS, |
Benoit Jacob | a964473 | 2020-08-13 12:48:55 -0700 | [diff] [blame] | 6093 | aarch64_copts = ["-march=armv8.2-a+dotprod"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6094 | aarch64_srcs = PROD_NEONDOT_MICROKERNEL_SRCS, |
| 6095 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6096 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6097 | deps = [ |
| 6098 | ":tables", |
| 6099 | "@FP16", |
| 6100 | "@pthreadpool", |
| 6101 | ], |
| 6102 | ) |
| 6103 | |
| 6104 | xnnpack_cc_library( |
| 6105 | name = "neondot_test_microkernels", |
| 6106 | hdrs = INTERNAL_HDRS, |
| 6107 | aarch32_copts = [ |
| 6108 | "-marm", |
| 6109 | "-march=armv8.2-a+dotprod", |
| 6110 | "-mfpu=neon-fp-armv8", |
| 6111 | ], |
| 6112 | aarch32_srcs = ALL_NEONDOT_MICROKERNEL_SRCS, |
| 6113 | aarch64_copts = ["-march=armv8.2-a+dotprod"], |
| 6114 | aarch64_srcs = ALL_NEONDOT_MICROKERNEL_SRCS, |
Benoit Jacob | a964473 | 2020-08-13 12:48:55 -0700 | [diff] [blame] | 6115 | copts = [ |
| 6116 | "-UNDEBUG", |
| 6117 | "-DXNN_TEST_MODE=1", |
| 6118 | ], |
| 6119 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6120 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6121 | deps = [ |
| 6122 | ":tables", |
| 6123 | "@FP16", |
| 6124 | "@pthreadpool", |
| 6125 | ], |
| 6126 | ) |
| 6127 | |
| 6128 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6129 | name = "sse2_bench_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6130 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6131 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6132 | gcc_x86_copts = ["-msse2"], |
| 6133 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6134 | msvc_x86_32_copts = ["/arch:SSE2"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6135 | x86_srcs = ALL_SSE_MICROKERNEL_SRCS + ALL_SSE2_MICROKERNEL_SRCS, |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6136 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 6137 | ":tables", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6138 | "@FP16", |
| 6139 | "@pthreadpool", |
| 6140 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6141 | ) |
| 6142 | |
| 6143 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6144 | name = "sse2_prod_microkernels", |
| 6145 | hdrs = INTERNAL_HDRS, |
| 6146 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6147 | gcc_x86_copts = ["-msse2"], |
| 6148 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6149 | msvc_x86_32_copts = ["/arch:SSE2"], |
| 6150 | x86_srcs = PROD_SSE_MICROKERNEL_SRCS + PROD_SSE2_MICROKERNEL_SRCS, |
| 6151 | deps = [ |
| 6152 | ":tables", |
| 6153 | "@FP16", |
| 6154 | "@pthreadpool", |
| 6155 | ], |
| 6156 | ) |
| 6157 | |
| 6158 | xnnpack_cc_library( |
| 6159 | name = "sse2_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6160 | hdrs = INTERNAL_HDRS, |
| 6161 | copts = [ |
| 6162 | "-UNDEBUG", |
| 6163 | "-DXNN_TEST_MODE=1", |
| 6164 | ], |
| 6165 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6166 | gcc_x86_copts = ["-msse2"], |
| 6167 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6168 | msvc_x86_32_copts = ["/arch:SSE2"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6169 | x86_srcs = ALL_SSE_MICROKERNEL_SRCS + ALL_SSE2_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6170 | deps = [ |
| 6171 | ":tables", |
| 6172 | "@FP16", |
| 6173 | "@pthreadpool", |
| 6174 | ], |
| 6175 | ) |
| 6176 | |
| 6177 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6178 | name = "ssse3_bench_microkernels", |
Marat Dukhan | fe7acb6 | 2020-03-09 19:30:05 -0700 | [diff] [blame] | 6179 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6180 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6181 | gcc_x86_copts = ["-mssse3"], |
| 6182 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6183 | msvc_x86_32_copts = ["/arch:SSE2"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6184 | x86_srcs = ALL_SSSE3_MICROKERNEL_SRCS, |
Marat Dukhan | fe7acb6 | 2020-03-09 19:30:05 -0700 | [diff] [blame] | 6185 | deps = [ |
| 6186 | ":tables", |
| 6187 | "@FP16", |
| 6188 | "@pthreadpool", |
| 6189 | ], |
| 6190 | ) |
| 6191 | |
| 6192 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6193 | name = "ssse3_prod_microkernels", |
| 6194 | hdrs = INTERNAL_HDRS, |
| 6195 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6196 | gcc_x86_copts = ["-mssse3"], |
| 6197 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6198 | msvc_x86_32_copts = ["/arch:SSE2"], |
| 6199 | x86_srcs = PROD_SSSE3_MICROKERNEL_SRCS, |
| 6200 | deps = [ |
| 6201 | ":tables", |
| 6202 | "@FP16", |
| 6203 | "@pthreadpool", |
| 6204 | ], |
| 6205 | ) |
| 6206 | |
| 6207 | xnnpack_cc_library( |
| 6208 | name = "ssse3_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6209 | hdrs = INTERNAL_HDRS, |
| 6210 | copts = [ |
| 6211 | "-UNDEBUG", |
| 6212 | "-DXNN_TEST_MODE=1", |
| 6213 | ], |
| 6214 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6215 | gcc_x86_copts = ["-mssse3"], |
| 6216 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6217 | msvc_x86_32_copts = ["/arch:SSE2"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6218 | x86_srcs = ALL_SSSE3_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6219 | deps = [ |
| 6220 | ":tables", |
| 6221 | "@FP16", |
| 6222 | "@pthreadpool", |
| 6223 | ], |
| 6224 | ) |
| 6225 | |
| 6226 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6227 | name = "sse41_bench_microkernels", |
Marat Dukhan | 69c3f2c | 2019-11-06 12:30:01 -0800 | [diff] [blame] | 6228 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6229 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6230 | gcc_x86_copts = ["-msse4.1"], |
| 6231 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6232 | msvc_x86_32_copts = ["/arch:SSE2"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6233 | x86_srcs = ALL_SSE41_MICROKERNEL_SRCS, |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6234 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 6235 | ":tables", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6236 | "@FP16", |
| 6237 | "@pthreadpool", |
| 6238 | ], |
Marat Dukhan | 69c3f2c | 2019-11-06 12:30:01 -0800 | [diff] [blame] | 6239 | ) |
| 6240 | |
| 6241 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6242 | name = "sse41_prod_microkernels", |
| 6243 | hdrs = INTERNAL_HDRS, |
| 6244 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6245 | gcc_x86_copts = ["-msse4.1"], |
| 6246 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6247 | msvc_x86_32_copts = ["/arch:SSE2"], |
| 6248 | x86_srcs = PROD_SSE41_MICROKERNEL_SRCS, |
| 6249 | deps = [ |
| 6250 | ":tables", |
| 6251 | "@FP16", |
| 6252 | "@pthreadpool", |
| 6253 | ], |
| 6254 | ) |
| 6255 | |
| 6256 | xnnpack_cc_library( |
| 6257 | name = "sse41_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6258 | hdrs = INTERNAL_HDRS, |
| 6259 | copts = [ |
| 6260 | "-UNDEBUG", |
| 6261 | "-DXNN_TEST_MODE=1", |
| 6262 | ], |
| 6263 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6264 | gcc_x86_copts = ["-msse4.1"], |
| 6265 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6266 | msvc_x86_32_copts = ["/arch:SSE2"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6267 | x86_srcs = ALL_SSE41_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6268 | deps = [ |
| 6269 | ":tables", |
| 6270 | "@FP16", |
| 6271 | "@pthreadpool", |
| 6272 | ], |
| 6273 | ) |
| 6274 | |
| 6275 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6276 | name = "avx_bench_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6277 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6278 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6279 | gcc_x86_copts = ["-mavx"], |
| 6280 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6281 | msvc_x86_32_copts = ["/arch:AVX"], |
| 6282 | msvc_x86_64_copts = ["/arch:AVX"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6283 | x86_srcs = ALL_AVX_MICROKERNEL_SRCS, |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6284 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 6285 | ":tables", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6286 | "@FP16", |
| 6287 | "@pthreadpool", |
| 6288 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6289 | ) |
| 6290 | |
| 6291 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6292 | name = "avx_prod_microkernels", |
| 6293 | hdrs = INTERNAL_HDRS, |
| 6294 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6295 | gcc_x86_copts = ["-mavx"], |
| 6296 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6297 | msvc_x86_32_copts = ["/arch:AVX"], |
| 6298 | msvc_x86_64_copts = ["/arch:AVX"], |
| 6299 | x86_srcs = PROD_AVX_MICROKERNEL_SRCS, |
| 6300 | deps = [ |
| 6301 | ":tables", |
| 6302 | "@FP16", |
| 6303 | "@pthreadpool", |
| 6304 | ], |
| 6305 | ) |
| 6306 | |
| 6307 | xnnpack_cc_library( |
| 6308 | name = "avx_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6309 | hdrs = INTERNAL_HDRS, |
| 6310 | copts = [ |
| 6311 | "-UNDEBUG", |
| 6312 | "-DXNN_TEST_MODE=1", |
| 6313 | ], |
| 6314 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6315 | gcc_x86_copts = ["-mavx"], |
| 6316 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6317 | msvc_x86_32_copts = ["/arch:AVX"], |
| 6318 | msvc_x86_64_copts = ["/arch:AVX"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6319 | x86_srcs = ALL_AVX_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6320 | deps = [ |
| 6321 | ":tables", |
| 6322 | "@FP16", |
| 6323 | "@pthreadpool", |
| 6324 | ], |
| 6325 | ) |
| 6326 | |
| 6327 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6328 | name = "xop_bench_microkernels", |
Marat Dukhan | 1566fee | 2020-08-02 21:55:41 -0700 | [diff] [blame] | 6329 | hdrs = INTERNAL_HDRS, |
| 6330 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6331 | gcc_x86_copts = ["-mxop"], |
| 6332 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6333 | msvc_x86_32_copts = ["/arch:AVX"], |
| 6334 | msvc_x86_64_copts = ["/arch:AVX"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6335 | x86_srcs = ALL_XOP_MICROKERNEL_SRCS, |
Marat Dukhan | 1566fee | 2020-08-02 21:55:41 -0700 | [diff] [blame] | 6336 | deps = [ |
| 6337 | ":tables", |
| 6338 | "@FP16", |
| 6339 | "@pthreadpool", |
| 6340 | ], |
| 6341 | ) |
| 6342 | |
| 6343 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6344 | name = "xop_prod_microkernels", |
| 6345 | hdrs = INTERNAL_HDRS, |
| 6346 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6347 | gcc_x86_copts = ["-mxop"], |
| 6348 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6349 | msvc_x86_32_copts = ["/arch:AVX"], |
| 6350 | msvc_x86_64_copts = ["/arch:AVX"], |
| 6351 | x86_srcs = PROD_XOP_MICROKERNEL_SRCS, |
| 6352 | deps = [ |
| 6353 | ":tables", |
| 6354 | "@FP16", |
| 6355 | "@pthreadpool", |
| 6356 | ], |
| 6357 | ) |
| 6358 | |
| 6359 | xnnpack_cc_library( |
| 6360 | name = "xop_test_microkernels", |
Marat Dukhan | 1566fee | 2020-08-02 21:55:41 -0700 | [diff] [blame] | 6361 | hdrs = INTERNAL_HDRS, |
| 6362 | copts = [ |
| 6363 | "-UNDEBUG", |
| 6364 | "-DXNN_TEST_MODE=1", |
| 6365 | ], |
| 6366 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6367 | gcc_x86_copts = ["-mxop"], |
| 6368 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6369 | msvc_x86_32_copts = ["/arch:AVX"], |
| 6370 | msvc_x86_64_copts = ["/arch:AVX"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6371 | x86_srcs = ALL_XOP_MICROKERNEL_SRCS, |
Marat Dukhan | 1566fee | 2020-08-02 21:55:41 -0700 | [diff] [blame] | 6372 | deps = [ |
| 6373 | ":tables", |
| 6374 | "@FP16", |
| 6375 | "@pthreadpool", |
| 6376 | ], |
| 6377 | ) |
| 6378 | |
| 6379 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6380 | name = "fma3_bench_microkernels", |
Marat Dukhan | fda12b8 | 2019-11-21 12:27:59 -0800 | [diff] [blame] | 6381 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6382 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6383 | gcc_x86_copts = ["-mfma"], |
| 6384 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6385 | msvc_x86_32_copts = ["/arch:AVX"], |
| 6386 | msvc_x86_64_copts = ["/arch:AVX"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6387 | x86_srcs = ALL_FMA3_MICROKERNEL_SRCS, |
Marat Dukhan | fda12b8 | 2019-11-21 12:27:59 -0800 | [diff] [blame] | 6388 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 6389 | ":tables", |
Marat Dukhan | fda12b8 | 2019-11-21 12:27:59 -0800 | [diff] [blame] | 6390 | "@FP16", |
| 6391 | "@pthreadpool", |
| 6392 | ], |
| 6393 | ) |
| 6394 | |
| 6395 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6396 | name = "fma3_prod_microkernels", |
| 6397 | hdrs = INTERNAL_HDRS, |
| 6398 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6399 | gcc_x86_copts = ["-mfma"], |
| 6400 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6401 | msvc_x86_32_copts = ["/arch:AVX"], |
| 6402 | msvc_x86_64_copts = ["/arch:AVX"], |
| 6403 | x86_srcs = PROD_FMA3_MICROKERNEL_SRCS, |
| 6404 | deps = [ |
| 6405 | ":tables", |
| 6406 | "@FP16", |
| 6407 | "@pthreadpool", |
| 6408 | ], |
| 6409 | ) |
| 6410 | |
| 6411 | xnnpack_cc_library( |
| 6412 | name = "fma3_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6413 | hdrs = INTERNAL_HDRS, |
| 6414 | copts = [ |
| 6415 | "-UNDEBUG", |
| 6416 | "-DXNN_TEST_MODE=1", |
| 6417 | ], |
| 6418 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6419 | gcc_x86_copts = ["-mfma"], |
| 6420 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6421 | msvc_x86_32_copts = ["/arch:AVX"], |
| 6422 | msvc_x86_64_copts = ["/arch:AVX"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6423 | x86_srcs = ALL_FMA3_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6424 | deps = [ |
| 6425 | ":tables", |
| 6426 | "@FP16", |
| 6427 | "@pthreadpool", |
| 6428 | ], |
| 6429 | ) |
| 6430 | |
| 6431 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6432 | name = "avx2_bench_microkernels", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 6433 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6434 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6435 | gcc_x86_copts = [ |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 6436 | "-mfma", |
| 6437 | "-mavx2", |
| 6438 | ], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6439 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6440 | msvc_x86_32_copts = ["/arch:AVX2"], |
| 6441 | msvc_x86_64_copts = ["/arch:AVX2"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6442 | x86_srcs = ALL_AVX2_MICROKERNEL_SRCS, |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6443 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 6444 | ":tables", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6445 | "@FP16", |
| 6446 | "@pthreadpool", |
| 6447 | ], |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 6448 | ) |
| 6449 | |
| 6450 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6451 | name = "avx2_prod_microkernels", |
| 6452 | hdrs = INTERNAL_HDRS, |
| 6453 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6454 | gcc_x86_copts = [ |
| 6455 | "-mfma", |
| 6456 | "-mavx2", |
| 6457 | ], |
| 6458 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6459 | msvc_x86_32_copts = ["/arch:AVX2"], |
| 6460 | msvc_x86_64_copts = ["/arch:AVX2"], |
| 6461 | x86_srcs = PROD_AVX2_MICROKERNEL_SRCS, |
| 6462 | deps = [ |
| 6463 | ":tables", |
| 6464 | "@FP16", |
| 6465 | "@pthreadpool", |
| 6466 | ], |
| 6467 | ) |
| 6468 | |
| 6469 | xnnpack_cc_library( |
| 6470 | name = "avx2_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6471 | hdrs = INTERNAL_HDRS, |
| 6472 | copts = [ |
| 6473 | "-UNDEBUG", |
| 6474 | "-DXNN_TEST_MODE=1", |
| 6475 | ], |
| 6476 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6477 | gcc_x86_copts = [ |
| 6478 | "-mfma", |
| 6479 | "-mavx2", |
| 6480 | ], |
| 6481 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6482 | msvc_x86_32_copts = ["/arch:AVX2"], |
| 6483 | msvc_x86_64_copts = ["/arch:AVX2"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6484 | x86_srcs = ALL_AVX2_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6485 | deps = [ |
| 6486 | ":tables", |
| 6487 | "@FP16", |
| 6488 | "@pthreadpool", |
| 6489 | ], |
| 6490 | ) |
| 6491 | |
| 6492 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6493 | name = "avx512f_bench_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6494 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6495 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6496 | gcc_x86_copts = ["-mavx512f"], |
| 6497 | mingw_copts = ["-fno-asynchronous-unwind-tables"], |
| 6498 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6499 | msvc_x86_32_copts = ["/arch:AVX512"], |
| 6500 | msvc_x86_64_copts = ["/arch:AVX512"], |
| 6501 | msys_copts = ["-fno-asynchronous-unwind-tables"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6502 | x86_srcs = ALL_AVX512F_MICROKERNEL_SRCS, |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6503 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 6504 | ":tables", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6505 | "@FP16", |
| 6506 | "@pthreadpool", |
| 6507 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6508 | ) |
| 6509 | |
| 6510 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6511 | name = "avx512f_prod_microkernels", |
| 6512 | hdrs = INTERNAL_HDRS, |
| 6513 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6514 | gcc_x86_copts = ["-mavx512f"], |
| 6515 | mingw_copts = ["-fno-asynchronous-unwind-tables"], |
| 6516 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6517 | msvc_x86_32_copts = ["/arch:AVX512"], |
| 6518 | msvc_x86_64_copts = ["/arch:AVX512"], |
| 6519 | msys_copts = ["-fno-asynchronous-unwind-tables"], |
| 6520 | x86_srcs = PROD_AVX512F_MICROKERNEL_SRCS, |
| 6521 | deps = [ |
| 6522 | ":tables", |
| 6523 | "@FP16", |
| 6524 | "@pthreadpool", |
| 6525 | ], |
| 6526 | ) |
| 6527 | |
| 6528 | xnnpack_cc_library( |
| 6529 | name = "avx512f_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6530 | hdrs = INTERNAL_HDRS, |
| 6531 | copts = [ |
| 6532 | "-UNDEBUG", |
| 6533 | "-DXNN_TEST_MODE=1", |
| 6534 | ], |
| 6535 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6536 | gcc_x86_copts = ["-mavx512f"], |
| 6537 | mingw_copts = ["-fno-asynchronous-unwind-tables"], |
| 6538 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6539 | msvc_x86_32_copts = ["/arch:AVX512"], |
| 6540 | msvc_x86_64_copts = ["/arch:AVX512"], |
| 6541 | msys_copts = ["-fno-asynchronous-unwind-tables"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6542 | x86_srcs = ALL_AVX512F_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6543 | deps = [ |
| 6544 | ":tables", |
| 6545 | "@FP16", |
| 6546 | "@pthreadpool", |
| 6547 | ], |
| 6548 | ) |
| 6549 | |
| 6550 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6551 | name = "avx512skx_bench_microkernels", |
Marat Dukhan | bb00b1d | 2020-08-10 11:37:23 -0700 | [diff] [blame] | 6552 | hdrs = INTERNAL_HDRS, |
| 6553 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6554 | gcc_x86_copts = [ |
| 6555 | "-mavx512f", |
| 6556 | "-mavx512cd", |
| 6557 | "-mavx512bw", |
| 6558 | "-mavx512dq", |
| 6559 | "-mavx512vl", |
| 6560 | ], |
| 6561 | mingw_copts = ["-fno-asynchronous-unwind-tables"], |
| 6562 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6563 | msvc_x86_32_copts = ["/arch:AVX512"], |
| 6564 | msvc_x86_64_copts = ["/arch:AVX512"], |
| 6565 | msys_copts = ["-fno-asynchronous-unwind-tables"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6566 | x86_srcs = ALL_AVX512SKX_MICROKERNEL_SRCS, |
Marat Dukhan | bb00b1d | 2020-08-10 11:37:23 -0700 | [diff] [blame] | 6567 | deps = [ |
| 6568 | ":tables", |
| 6569 | "@FP16", |
| 6570 | "@pthreadpool", |
| 6571 | ], |
| 6572 | ) |
| 6573 | |
| 6574 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6575 | name = "avx512skx_prod_microkernels", |
| 6576 | hdrs = INTERNAL_HDRS, |
| 6577 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6578 | gcc_x86_copts = [ |
| 6579 | "-mavx512f", |
| 6580 | "-mavx512cd", |
| 6581 | "-mavx512bw", |
| 6582 | "-mavx512dq", |
| 6583 | "-mavx512vl", |
| 6584 | ], |
| 6585 | mingw_copts = ["-fno-asynchronous-unwind-tables"], |
| 6586 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6587 | msvc_x86_32_copts = ["/arch:AVX512"], |
| 6588 | msvc_x86_64_copts = ["/arch:AVX512"], |
| 6589 | msys_copts = ["-fno-asynchronous-unwind-tables"], |
| 6590 | x86_srcs = PROD_AVX512SKX_MICROKERNEL_SRCS, |
| 6591 | deps = [ |
| 6592 | ":tables", |
| 6593 | "@FP16", |
| 6594 | "@pthreadpool", |
| 6595 | ], |
| 6596 | ) |
| 6597 | |
| 6598 | xnnpack_cc_library( |
| 6599 | name = "avx512skx_test_microkernels", |
Marat Dukhan | bb00b1d | 2020-08-10 11:37:23 -0700 | [diff] [blame] | 6600 | hdrs = INTERNAL_HDRS, |
| 6601 | copts = [ |
| 6602 | "-UNDEBUG", |
| 6603 | "-DXNN_TEST_MODE=1", |
| 6604 | ], |
| 6605 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6606 | gcc_x86_copts = [ |
| 6607 | "-mavx512f", |
| 6608 | "-mavx512cd", |
| 6609 | "-mavx512bw", |
| 6610 | "-mavx512dq", |
| 6611 | "-mavx512vl", |
| 6612 | ], |
| 6613 | mingw_copts = ["-fno-asynchronous-unwind-tables"], |
| 6614 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6615 | msvc_x86_32_copts = ["/arch:AVX512"], |
| 6616 | msvc_x86_64_copts = ["/arch:AVX512"], |
| 6617 | msys_copts = ["-fno-asynchronous-unwind-tables"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6618 | x86_srcs = ALL_AVX512SKX_MICROKERNEL_SRCS, |
Marat Dukhan | bb00b1d | 2020-08-10 11:37:23 -0700 | [diff] [blame] | 6619 | deps = [ |
| 6620 | ":tables", |
| 6621 | "@FP16", |
| 6622 | "@pthreadpool", |
| 6623 | ], |
| 6624 | ) |
| 6625 | |
| 6626 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6627 | name = "asm_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6628 | hdrs = ["src/xnnpack/assembly.h"], |
Marat Dukhan | db3b0a7 | 2021-07-27 08:58:01 -0700 | [diff] [blame] | 6629 | aarch32_srcs = AARCH32_ASM_MICROKERNEL_SRCS, |
Frank Barchard | 31bb45b | 2020-10-06 00:26:33 -0700 | [diff] [blame] | 6630 | aarch64_copts = ["-march=armv8.2-a+fp16+dotprod"], |
Marat Dukhan | db3b0a7 | 2021-07-27 08:58:01 -0700 | [diff] [blame] | 6631 | aarch64_srcs = AARCH64_ASM_MICROKERNEL_SRCS, |
| 6632 | wasm_srcs = WASM32_ASM_MICROKERNEL_SRCS, |
| 6633 | wasmsimd_srcs = WASM32_ASM_MICROKERNEL_SRCS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6634 | ) |
| 6635 | |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 6636 | xnnpack_cc_library( |
| 6637 | name = "logging_utils", |
| 6638 | srcs = LOGGING_SRCS, |
| 6639 | hdrs = INTERNAL_HDRS + LOGGING_HDRS, |
| 6640 | copts = LOGGING_COPTS + [ |
| 6641 | "-Isrc", |
| 6642 | "-Iinclude", |
| 6643 | ] + select({ |
| 6644 | ":debug_build": [], |
| 6645 | "//conditions:default": xnnpack_min_size_copts(), |
| 6646 | }), |
| 6647 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6648 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6649 | visibility = xnnpack_visibility(), |
| 6650 | deps = [ |
| 6651 | "@FP16", |
| 6652 | "@clog", |
| 6653 | "@pthreadpool", |
| 6654 | ], |
| 6655 | ) |
| 6656 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6657 | xnnpack_aggregate_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6658 | name = "bench_microkernels", |
Marat Dukhan | 6e8c0ce | 2021-04-13 14:35:08 -0700 | [diff] [blame] | 6659 | aarch32_ios_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6660 | ":neon_bench_microkernels", |
| 6661 | ":neonfma_bench_microkernels", |
| 6662 | ":neonv8_bench_microkernels", |
| 6663 | ":asm_microkernels", |
Marat Dukhan | 6e8c0ce | 2021-04-13 14:35:08 -0700 | [diff] [blame] | 6664 | ], |
| 6665 | aarch32_nonios_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6666 | ":neon_bench_microkernels", |
| 6667 | ":neonfma_bench_microkernels", |
| 6668 | ":neonv8_bench_microkernels", |
| 6669 | ":neondot_bench_microkernels", |
| 6670 | ":asm_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6671 | ], |
| 6672 | aarch64_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6673 | ":neon_bench_microkernels", |
| 6674 | ":neonfma_bench_microkernels", |
| 6675 | ":neonv8_bench_microkernels", |
| 6676 | ":neonfp16arith_bench_microkernels", |
| 6677 | ":neondot_bench_microkernels", |
| 6678 | ":asm_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6679 | ], |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6680 | generic_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6681 | ":scalar_bench_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6682 | ], |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6683 | wasm_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6684 | ":wasm_bench_microkernels", |
| 6685 | ":asm_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6686 | ], |
| 6687 | wasmsimd_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6688 | ":wasm_bench_microkernels", |
| 6689 | ":asm_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6690 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6691 | x86_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6692 | ":sse2_bench_microkernels", |
| 6693 | ":ssse3_bench_microkernels", |
| 6694 | ":sse41_bench_microkernels", |
| 6695 | ":avx_bench_microkernels", |
| 6696 | ":xop_bench_microkernels", |
| 6697 | ":fma3_bench_microkernels", |
| 6698 | ":avx2_bench_microkernels", |
| 6699 | ":avx512f_bench_microkernels", |
| 6700 | ":avx512skx_bench_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6701 | ], |
| 6702 | ) |
| 6703 | |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6704 | xnnpack_aggregate_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6705 | name = "prod_microkernels", |
Marat Dukhan | 6e8c0ce | 2021-04-13 14:35:08 -0700 | [diff] [blame] | 6706 | aarch32_ios_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6707 | ":neon_prod_microkernels", |
| 6708 | ":neonfma_prod_microkernels", |
| 6709 | ":neonv8_prod_microkernels", |
| 6710 | ":asm_microkernels", |
Marat Dukhan | 6e8c0ce | 2021-04-13 14:35:08 -0700 | [diff] [blame] | 6711 | ], |
| 6712 | aarch32_nonios_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6713 | ":neon_prod_microkernels", |
| 6714 | ":neonfma_prod_microkernels", |
| 6715 | ":neonv8_prod_microkernels", |
| 6716 | ":neondot_prod_microkernels", |
| 6717 | ":asm_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6718 | ], |
| 6719 | aarch64_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6720 | ":neon_prod_microkernels", |
| 6721 | ":neonfma_prod_microkernels", |
| 6722 | ":neonv8_prod_microkernels", |
| 6723 | ":neonfp16arith_prod_microkernels", |
| 6724 | ":neondot_prod_microkernels", |
| 6725 | ":asm_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6726 | ], |
| 6727 | generic_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6728 | ":scalar_prod_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6729 | ], |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6730 | wasm_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6731 | ":wasm_prod_microkernels", |
| 6732 | ":asm_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6733 | ], |
| 6734 | wasmsimd_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6735 | ":wasm_prod_microkernels", |
| 6736 | ":asm_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6737 | ], |
| 6738 | x86_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6739 | ":sse2_prod_microkernels", |
| 6740 | ":ssse3_prod_microkernels", |
| 6741 | ":sse41_prod_microkernels", |
| 6742 | ":avx_prod_microkernels", |
| 6743 | ":xop_prod_microkernels", |
| 6744 | ":fma3_prod_microkernels", |
| 6745 | ":avx2_prod_microkernels", |
| 6746 | ":avx512f_prod_microkernels", |
| 6747 | ":avx512skx_prod_microkernels", |
| 6748 | ], |
| 6749 | ) |
| 6750 | |
| 6751 | xnnpack_aggregate_library( |
| 6752 | name = "test_microkernels", |
| 6753 | aarch32_ios_deps = [ |
| 6754 | ":neon_test_microkernels", |
| 6755 | ":neonfma_test_microkernels", |
| 6756 | ":neonv8_test_microkernels", |
| 6757 | ":asm_microkernels", |
| 6758 | ], |
| 6759 | aarch32_nonios_deps = [ |
| 6760 | ":neon_test_microkernels", |
| 6761 | ":neonfma_test_microkernels", |
| 6762 | ":neonv8_test_microkernels", |
| 6763 | ":neondot_test_microkernels", |
| 6764 | ":asm_microkernels", |
| 6765 | ], |
| 6766 | aarch64_deps = [ |
| 6767 | ":neon_test_microkernels", |
| 6768 | ":neonfma_test_microkernels", |
| 6769 | ":neonv8_test_microkernels", |
| 6770 | ":neonfp16arith_test_microkernels", |
| 6771 | ":neondot_test_microkernels", |
| 6772 | ":asm_microkernels", |
| 6773 | ], |
| 6774 | generic_deps = [ |
| 6775 | ":scalar_test_microkernels", |
| 6776 | ], |
| 6777 | wasm_deps = [ |
| 6778 | ":wasm_test_microkernels", |
| 6779 | ":asm_microkernels", |
| 6780 | ], |
| 6781 | wasmsimd_deps = [ |
| 6782 | ":wasm_test_microkernels", |
| 6783 | ":asm_microkernels", |
| 6784 | ], |
| 6785 | x86_deps = [ |
| 6786 | ":sse2_test_microkernels", |
| 6787 | ":ssse3_test_microkernels", |
| 6788 | ":sse41_test_microkernels", |
| 6789 | ":avx_test_microkernels", |
| 6790 | ":xop_test_microkernels", |
| 6791 | ":fma3_test_microkernels", |
| 6792 | ":avx2_test_microkernels", |
| 6793 | ":avx512f_test_microkernels", |
| 6794 | ":avx512skx_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6795 | ], |
| 6796 | ) |
| 6797 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6798 | xnnpack_cc_library( |
| 6799 | name = "im2col", |
| 6800 | srcs = ["src/im2col.c"], |
| 6801 | hdrs = [ |
| 6802 | "src/xnnpack/common.h", |
| 6803 | "src/xnnpack/im2col.h", |
| 6804 | ], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6805 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6806 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6807 | ) |
| 6808 | |
| 6809 | xnnpack_cc_library( |
| 6810 | name = "indirection", |
| 6811 | srcs = ["src/indirection.c"], |
| 6812 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6813 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6814 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6815 | deps = [ |
| 6816 | "@FP16", |
| 6817 | "@FXdiv", |
| 6818 | "@pthreadpool", |
| 6819 | ], |
| 6820 | ) |
| 6821 | |
| 6822 | xnnpack_cc_library( |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6823 | name = "indirection_test_mode", |
| 6824 | srcs = ["src/indirection.c"], |
| 6825 | hdrs = INTERNAL_HDRS, |
| 6826 | copts = [ |
| 6827 | "-UNDEBUG", |
| 6828 | "-DXNN_TEST_MODE=1", |
| 6829 | ], |
| 6830 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6831 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6832 | deps = [ |
| 6833 | "@FP16", |
| 6834 | "@FXdiv", |
| 6835 | "@pthreadpool", |
| 6836 | ], |
| 6837 | ) |
| 6838 | |
| 6839 | xnnpack_cc_library( |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 6840 | name = "packing", |
| 6841 | srcs = ["src/packing.c"], |
| 6842 | hdrs = INTERNAL_HDRS, |
| 6843 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6844 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6845 | deps = [ |
| 6846 | "@FP16", |
| 6847 | "@FXdiv", |
| 6848 | "@pthreadpool", |
| 6849 | ], |
| 6850 | ) |
| 6851 | |
| 6852 | xnnpack_cc_library( |
| 6853 | name = "packing_test_mode", |
| 6854 | srcs = ["src/packing.c"], |
| 6855 | hdrs = INTERNAL_HDRS, |
| 6856 | copts = [ |
| 6857 | "-UNDEBUG", |
| 6858 | "-DXNN_TEST_MODE=1", |
| 6859 | ], |
| 6860 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6861 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6862 | deps = [ |
| 6863 | "@FP16", |
| 6864 | "@FXdiv", |
| 6865 | "@pthreadpool", |
| 6866 | ], |
| 6867 | ) |
| 6868 | |
| 6869 | xnnpack_cc_library( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6870 | name = "operator_run", |
| 6871 | srcs = ["src/operator-run.c"], |
Marat Dukhan | c8e00eb | 2019-10-04 14:55:26 -0700 | [diff] [blame] | 6872 | hdrs = INTERNAL_HDRS + LOGGING_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6873 | copts = LOGGING_COPTS + select({ |
Marat Dukhan | 05702cf | 2020-03-26 15:41:33 -0700 | [diff] [blame] | 6874 | ":xnn_enable_hmp_explicit_false": ["-DXNN_MAX_UARCH_TYPES=1"], |
| 6875 | "//conditions:default": [], |
| 6876 | }), |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6877 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6878 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6879 | deps = [ |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 6880 | ":logging_utils", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6881 | "@FP16", |
| 6882 | "@FXdiv", |
| 6883 | "@clog", |
| 6884 | "@pthreadpool", |
| 6885 | ], |
| 6886 | ) |
| 6887 | |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 6888 | xnnpack_cc_library( |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6889 | name = "operator_run_test_mode", |
| 6890 | srcs = ["src/operator-run.c"], |
| 6891 | hdrs = INTERNAL_HDRS + LOGGING_HDRS, |
| 6892 | copts = LOGGING_COPTS + [ |
| 6893 | "-UNDEBUG", |
| 6894 | "-DXNN_TEST_MODE=1", |
| 6895 | ] + select({ |
| 6896 | ":xnn_enable_hmp_explicit_false": ["-DXNN_MAX_UARCH_TYPES=1"], |
| 6897 | "//conditions:default": [], |
| 6898 | }), |
| 6899 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6900 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6901 | deps = [ |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 6902 | ":logging_utils", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6903 | "@FP16", |
| 6904 | "@FXdiv", |
| 6905 | "@clog", |
| 6906 | "@pthreadpool", |
| 6907 | ], |
| 6908 | ) |
| 6909 | |
| 6910 | xnnpack_cc_library( |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 6911 | name = "memory_planner", |
| 6912 | srcs = ["src/memory-planner.c"], |
| 6913 | hdrs = INTERNAL_HDRS, |
| 6914 | defines = select({ |
| 6915 | ":xnn_enable_memopt_explicit_true": ["XNN_ENABLE_MEMOPT=1"], |
| 6916 | ":xnn_enable_memopt_explicit_false": ["XNN_ENABLE_MEMOPT=0"], |
| 6917 | "//conditions:default": ["XNN_ENABLE_MEMOPT=1"], |
| 6918 | }), |
| 6919 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6920 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6921 | deps = [ |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 6922 | ":logging_utils", |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 6923 | "@pthreadpool", |
| 6924 | ], |
| 6925 | ) |
| 6926 | |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6927 | xnnpack_cc_library( |
| 6928 | name = "memory_planner_test_mode", |
| 6929 | srcs = ["src/memory-planner.c"], |
| 6930 | hdrs = INTERNAL_HDRS, |
| 6931 | copts = [ |
| 6932 | "-UNDEBUG", |
| 6933 | "-DXNN_TEST_MODE=1", |
| 6934 | ], |
| 6935 | defines = select({ |
| 6936 | ":xnn_enable_memopt_explicit_true": ["XNN_ENABLE_MEMOPT=1"], |
| 6937 | ":xnn_enable_memopt_explicit_false": ["XNN_ENABLE_MEMOPT=0"], |
| 6938 | "//conditions:default": ["XNN_ENABLE_MEMOPT=1"], |
| 6939 | }), |
| 6940 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6941 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6942 | deps = [ |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 6943 | ":logging_utils", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6944 | "@pthreadpool", |
| 6945 | ], |
| 6946 | ) |
| 6947 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6948 | cc_library( |
| 6949 | name = "enable_assembly", |
| 6950 | defines = select({ |
| 6951 | ":xnn_enable_assembly_explicit_true": ["XNN_ENABLE_ASSEMBLY=1"], |
| 6952 | ":xnn_enable_assembly_explicit_false": ["XNN_ENABLE_ASSEMBLY=0"], |
Frank Barchard | 810171d | 2019-10-10 10:34:51 -0700 | [diff] [blame] | 6953 | "//conditions:default": ["XNN_ENABLE_ASSEMBLY=1"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6954 | }), |
| 6955 | ) |
| 6956 | |
Marat Dukhan | 9de90e0 | 2020-06-18 16:04:12 -0700 | [diff] [blame] | 6957 | cc_library( |
| 6958 | name = "enable_sparse", |
| 6959 | defines = select({ |
| 6960 | ":xnn_enable_sparse_explicit_true": ["XNN_ENABLE_SPARSE=1"], |
| 6961 | ":xnn_enable_sparse_explicit_false": ["XNN_ENABLE_SPARSE=0"], |
Marat Dukhan | b36582b | 2020-12-08 11:16:28 -0800 | [diff] [blame] | 6962 | "//conditions:default": ["XNN_ENABLE_SPARSE=1"], |
Marat Dukhan | 9de90e0 | 2020-06-18 16:04:12 -0700 | [diff] [blame] | 6963 | }), |
| 6964 | ) |
| 6965 | |
Marat Dukhan | cf056b2 | 2019-10-07 10:26:29 -0700 | [diff] [blame] | 6966 | xnnpack_cc_library( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6967 | name = "operators", |
| 6968 | srcs = OPERATOR_SRCS + [ |
Marat Dukhan | 496389f | 2021-04-07 15:47:12 -0700 | [diff] [blame] | 6969 | "src/allocator.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6970 | "src/operator-delete.c", |
Marat Dukhan | cf056b2 | 2019-10-07 10:26:29 -0700 | [diff] [blame] | 6971 | ], |
| 6972 | hdrs = INTERNAL_HDRS + LOGGING_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6973 | copts = LOGGING_COPTS + [ |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6974 | "-Isrc", |
| 6975 | "-Iinclude", |
| 6976 | ] + select({ |
| 6977 | ":debug_build": [], |
| 6978 | "//conditions:default": xnnpack_min_size_copts(), |
Marat Dukhan | 05702cf | 2020-03-26 15:41:33 -0700 | [diff] [blame] | 6979 | }) + select({ |
| 6980 | ":xnn_enable_hmp_explicit_false": ["-DXNN_MAX_UARCH_TYPES=1"], |
| 6981 | "//conditions:default": [], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6982 | }), |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6983 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6984 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6985 | deps = [ |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6986 | ":indirection", |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 6987 | ":logging_utils", |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 6988 | ":packing", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6989 | "@FP16", |
| 6990 | "@FXdiv", |
| 6991 | "@clog", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6992 | "@pthreadpool", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 6993 | ], |
| 6994 | ) |
| 6995 | |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6996 | xnnpack_cc_library( |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6997 | name = "operators_test_mode", |
| 6998 | srcs = OPERATOR_SRCS + [ |
Marat Dukhan | 496389f | 2021-04-07 15:47:12 -0700 | [diff] [blame] | 6999 | "src/allocator.c", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7000 | "src/operator-delete.c", |
| 7001 | ], |
| 7002 | hdrs = INTERNAL_HDRS + LOGGING_HDRS, |
| 7003 | copts = LOGGING_COPTS + [ |
| 7004 | "-Isrc", |
| 7005 | "-Iinclude", |
| 7006 | "-UNDEBUG", |
| 7007 | "-DXNN_TEST_MODE=1", |
| 7008 | ] + select({ |
| 7009 | ":debug_build": [], |
| 7010 | "//conditions:default": xnnpack_min_size_copts(), |
| 7011 | }) + select({ |
| 7012 | ":xnn_enable_hmp_explicit_false": ["-DXNN_MAX_UARCH_TYPES=1"], |
| 7013 | "//conditions:default": [], |
| 7014 | }), |
| 7015 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7016 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7017 | deps = [ |
| 7018 | ":indirection_test_mode", |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 7019 | ":logging_utils", |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7020 | ":packing_test_mode", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7021 | "@FP16", |
| 7022 | "@FXdiv", |
| 7023 | "@clog", |
| 7024 | "@pthreadpool", |
| 7025 | ], |
| 7026 | ) |
| 7027 | |
| 7028 | xnnpack_cc_library( |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7029 | name = "XNNPACK", |
| 7030 | srcs = [ |
| 7031 | "src/init.c", |
Marat Dukhan | ccfdbd1 | 2020-02-03 14:27:45 -0800 | [diff] [blame] | 7032 | "src/runtime.c", |
| 7033 | "src/subgraph.c", |
| 7034 | "src/tensor.c", |
Marat Dukhan | f03da0d | 2020-06-10 16:00:20 -0700 | [diff] [blame] | 7035 | ] + SUBGRAPH_SRCS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7036 | hdrs = ["include/xnnpack.h"], |
| 7037 | copts = LOGGING_COPTS + [ |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7038 | "-Isrc", |
| 7039 | "-Iinclude", |
| 7040 | ] + select({ |
| 7041 | ":debug_build": [], |
| 7042 | "//conditions:default": xnnpack_min_size_copts(), |
Marat Dukhan | 05702cf | 2020-03-26 15:41:33 -0700 | [diff] [blame] | 7043 | }) + select({ |
| 7044 | ":xnn_enable_hmp_explicit_false": ["-DXNN_MAX_UARCH_TYPES=1"], |
| 7045 | "//conditions:default": [], |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7046 | }), |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7047 | gcc_copts = xnnpack_gcc_std_copts(), |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7048 | includes = ["include"], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7049 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7050 | visibility = xnnpack_visibility(), |
| 7051 | deps = [ |
| 7052 | ":enable_assembly", |
Marat Dukhan | 9de90e0 | 2020-06-18 16:04:12 -0700 | [diff] [blame] | 7053 | ":enable_sparse", |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 7054 | ":logging_utils", |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 7055 | ":memory_planner", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7056 | ":operator_run", |
| 7057 | ":operators", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7058 | ":prod_microkernels", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7059 | "@clog", |
Marat Dukhan | ab2946c | 2020-05-21 20:04:13 -0700 | [diff] [blame] | 7060 | "@FP16", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7061 | "@pthreadpool", |
Marat Dukhan | d343c22 | 2019-10-07 09:22:14 -0700 | [diff] [blame] | 7062 | ] + select({ |
| 7063 | ":emscripten": [], |
| 7064 | "//conditions:default": ["@cpuinfo"], |
| 7065 | }), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7066 | ) |
| 7067 | |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7068 | xnnpack_cc_library( |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7069 | name = "XNNPACK_test_mode", |
| 7070 | srcs = [ |
| 7071 | "src/init.c", |
| 7072 | "src/runtime.c", |
| 7073 | "src/subgraph.c", |
| 7074 | "src/tensor.c", |
Marat Dukhan | f03da0d | 2020-06-10 16:00:20 -0700 | [diff] [blame] | 7075 | ] + SUBGRAPH_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7076 | hdrs = ["include/xnnpack.h"], |
| 7077 | copts = LOGGING_COPTS + [ |
| 7078 | "-Isrc", |
| 7079 | "-Iinclude", |
| 7080 | "-UNDEBUG", |
| 7081 | "-DXNN_TEST_MODE=1", |
| 7082 | ] + select({ |
| 7083 | ":debug_build": [], |
| 7084 | "//conditions:default": xnnpack_min_size_copts(), |
| 7085 | }) + select({ |
| 7086 | ":xnn_enable_hmp_explicit_false": ["-DXNN_MAX_UARCH_TYPES=1"], |
| 7087 | "//conditions:default": [], |
| 7088 | }), |
| 7089 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7090 | includes = ["include"], |
| 7091 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7092 | visibility = xnnpack_visibility(), |
| 7093 | deps = [ |
| 7094 | ":enable_assembly", |
Marat Dukhan | 9de90e0 | 2020-06-18 16:04:12 -0700 | [diff] [blame] | 7095 | ":enable_sparse", |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 7096 | ":logging_utils", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7097 | ":memory_planner_test_mode", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7098 | ":operator_run_test_mode", |
| 7099 | ":operators_test_mode", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7100 | ":test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7101 | "@clog", |
| 7102 | "@FP16", |
| 7103 | "@pthreadpool", |
| 7104 | ] + select({ |
| 7105 | ":emscripten": [], |
| 7106 | "//conditions:default": ["@cpuinfo"], |
| 7107 | }), |
| 7108 | ) |
| 7109 | |
Marat Dukhan | f0cb70a | 2021-03-30 15:45:15 -0700 | [diff] [blame] | 7110 | # Specialized XNNPACK version for TensorFlow Lite. Excludes operators currently |
| 7111 | # not used by the TensorFlow Lite XNNPACK delegate to minimize code size. |
Marat Dukhan | ae046f5 | 2020-06-15 13:16:14 -0700 | [diff] [blame] | 7112 | xnnpack_cc_library( |
Marat Dukhan | f0cb70a | 2021-03-30 15:45:15 -0700 | [diff] [blame] | 7113 | name = "xnnpack_for_tflite", |
| 7114 | srcs = [ |
| 7115 | "src/init.c", |
| 7116 | "src/runtime.c", |
| 7117 | "src/subgraph.c", |
| 7118 | "src/tensor.c", |
| 7119 | ] + SUBGRAPH_SRCS, |
| 7120 | hdrs = ["include/xnnpack.h"], |
| 7121 | copts = LOGGING_COPTS + [ |
| 7122 | "-Isrc", |
| 7123 | "-Iinclude", |
| 7124 | ] + select({ |
| 7125 | ":debug_build": [], |
| 7126 | "//conditions:default": xnnpack_min_size_copts(), |
| 7127 | }) + select({ |
| 7128 | ":xnn_enable_hmp_explicit_false": ["-DXNN_MAX_UARCH_TYPES=1"], |
| 7129 | "//conditions:default": [], |
| 7130 | }), |
| 7131 | defines = [ |
Marat Dukhan | f0cb70a | 2021-03-30 15:45:15 -0700 | [diff] [blame] | 7132 | "XNN_NO_U8_OPERATORS", |
| 7133 | "XNN_NO_X8_OPERATORS", |
| 7134 | "XNN_NO_F16_OPERATORS", |
| 7135 | "XNN_NO_X16_OPERATORS", |
Marat Dukhan | b939cdb | 2021-03-30 18:51:51 -0700 | [diff] [blame] | 7136 | ] + select({ |
| 7137 | ":xnn_enable_qs8_explicit_true": [], |
Marat Dukhan | 5e35386 | 2021-06-15 09:03:25 -0700 | [diff] [blame] | 7138 | ":xnn_enable_qs8_explicit_false": [ |
| 7139 | "XNN_NO_QC8_OPERATORS", |
| 7140 | "XNN_NO_QS8_OPERATORS", |
| 7141 | ], |
| 7142 | "//conditions:default": [ |
| 7143 | "XNN_NO_QC8_OPERATORS", |
| 7144 | "XNN_NO_QS8_OPERATORS", |
| 7145 | ], |
Marat Dukhan | 8c8c159 | 2021-07-13 13:59:02 -0700 | [diff] [blame] | 7146 | }) + select({ |
| 7147 | ":xnn_enable_qu8_explicit_true": [], |
| 7148 | ":xnn_enable_qu8_explicit_false": [ |
| 7149 | "XNN_NO_QU8_OPERATORS", |
| 7150 | ], |
| 7151 | "//conditions:default": [ |
| 7152 | "XNN_NO_QU8_OPERATORS", |
| 7153 | ], |
Marat Dukhan | b939cdb | 2021-03-30 18:51:51 -0700 | [diff] [blame] | 7154 | }), |
Marat Dukhan | f0cb70a | 2021-03-30 15:45:15 -0700 | [diff] [blame] | 7155 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7156 | includes = ["include"], |
| 7157 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7158 | visibility = xnnpack_visibility(), |
| 7159 | deps = [ |
| 7160 | ":enable_assembly", |
| 7161 | ":enable_sparse", |
| 7162 | ":logging_utils", |
| 7163 | ":memory_planner", |
| 7164 | ":operator_run", |
| 7165 | ":operators", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7166 | ":prod_microkernels", |
Marat Dukhan | f0cb70a | 2021-03-30 15:45:15 -0700 | [diff] [blame] | 7167 | "@clog", |
| 7168 | "@FP16", |
| 7169 | "@pthreadpool", |
| 7170 | ] + select({ |
| 7171 | ":emscripten": [], |
| 7172 | "//conditions:default": ["@cpuinfo"], |
| 7173 | }), |
| 7174 | ) |
| 7175 | |
| 7176 | # Specialized XNNPACK version for TensorFlow.js. Excludes operators currently |
| 7177 | # not used by the TensorFlow.js WebAssembly backend to minimize code size. |
| 7178 | xnnpack_cc_library( |
| 7179 | name = "xnnpack_for_tfjs", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7180 | srcs = [ |
| 7181 | "src/init.c", |
| 7182 | ], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7183 | hdrs = ["include/xnnpack.h"], |
| 7184 | copts = LOGGING_COPTS + [ |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7185 | "-Isrc", |
| 7186 | "-Iinclude", |
| 7187 | ] + select({ |
| 7188 | ":debug_build": [], |
| 7189 | "//conditions:default": xnnpack_min_size_copts(), |
Marat Dukhan | 05702cf | 2020-03-26 15:41:33 -0700 | [diff] [blame] | 7190 | }) + select({ |
| 7191 | ":xnn_enable_hmp_explicit_false": ["-DXNN_MAX_UARCH_TYPES=1"], |
| 7192 | "//conditions:default": [], |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7193 | }), |
| 7194 | defines = [ |
Marat Dukhan | 16f1e1a | 2020-08-04 16:38:22 -0700 | [diff] [blame] | 7195 | "XNN_NO_QS8_OPERATORS", |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 7196 | "XNN_NO_QU8_OPERATORS", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7197 | "XNN_NO_U8_OPERATORS", |
| 7198 | "XNN_NO_X8_OPERATORS", |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 7199 | "XNN_NO_NCHW_OPERATORS", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7200 | ], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7201 | gcc_copts = xnnpack_gcc_std_copts(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7202 | includes = ["include"], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7203 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7204 | visibility = xnnpack_visibility(), |
| 7205 | deps = [ |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7206 | ":enable_assembly", |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 7207 | ":logging_utils", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7208 | ":operator_run", |
| 7209 | ":operators", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7210 | ":prod_microkernels", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7211 | "@clog", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7212 | "@pthreadpool", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7213 | ] + select({ |
| 7214 | ":emscripten": [], |
| 7215 | "//conditions:default": ["@cpuinfo"], |
| 7216 | }), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7217 | ) |
| 7218 | |
Marat Dukhan | cf056b2 | 2019-10-07 10:26:29 -0700 | [diff] [blame] | 7219 | xnnpack_cc_library( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7220 | name = "bench_utils", |
| 7221 | srcs = ["bench/utils.cc"], |
| 7222 | hdrs = ["bench/utils.h"], |
Marat Dukhan | bad48fe | 2019-11-04 10:35:22 -0800 | [diff] [blame] | 7223 | deps = [ |
| 7224 | "@com_google_benchmark//:benchmark", |
| 7225 | "@cpuinfo", |
| 7226 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7227 | ) |
| 7228 | |
Frank Barchard | 7e95597 | 2019-10-11 10:34:25 -0700 | [diff] [blame] | 7229 | ######################### Benchmarks for micro-kernels ######################### |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7230 | |
| 7231 | xnnpack_benchmark( |
Marat Dukhan | 0744fa0 | 2021-07-26 22:56:27 -0700 | [diff] [blame] | 7232 | name = "qs8_dwconv_bench", |
| 7233 | srcs = [ |
| 7234 | "bench/dwconv.h", |
| 7235 | "bench/qs8-dwconv.cc", |
| 7236 | "src/xnnpack/AlignedAllocator.h", |
| 7237 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7238 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 7239 | ":indirection", |
| 7240 | ":packing", |
| 7241 | ], |
| 7242 | ) |
| 7243 | |
| 7244 | xnnpack_benchmark( |
Marat Dukhan | 595e170 | 2020-07-31 10:12:52 -0700 | [diff] [blame] | 7245 | name = "qs8_gemm_bench", |
| 7246 | srcs = [ |
| 7247 | "bench/gemm.h", |
| 7248 | "bench/qs8-gemm.cc", |
| 7249 | "src/xnnpack/AlignedAllocator.h", |
| 7250 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_BENCHMARK_HDRS, |
Frank Barchard | 31328cb | 2020-10-12 11:55:18 -0700 | [diff] [blame] | 7251 | copts = xnnpack_optional_ruy_copts() + xnnpack_optional_gemmlowp_copts(), |
| 7252 | deps = MICROKERNEL_BENCHMARK_DEPS + [":packing"] + xnnpack_optional_ruy_deps() + xnnpack_optional_gemmlowp_deps(), |
Marat Dukhan | 595e170 | 2020-07-31 10:12:52 -0700 | [diff] [blame] | 7253 | ) |
| 7254 | |
| 7255 | xnnpack_benchmark( |
Marat Dukhan | 56bdd4a | 2020-08-03 19:47:04 -0700 | [diff] [blame] | 7256 | name = "qs8_requantization_bench", |
| 7257 | srcs = [ |
| 7258 | "bench/qs8-requantization.cc", |
Marat Dukhan | 56bdd4a | 2020-08-03 19:47:04 -0700 | [diff] [blame] | 7259 | "src/xnnpack/AlignedAllocator.h", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 7260 | "src/xnnpack/requantization-stubs.h", |
Marat Dukhan | 56bdd4a | 2020-08-03 19:47:04 -0700 | [diff] [blame] | 7261 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7262 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7263 | ) |
| 7264 | |
| 7265 | xnnpack_benchmark( |
Marat Dukhan | 83a8d2f | 2021-07-29 16:41:19 -0700 | [diff] [blame] | 7266 | name = "qs8_vadd_bench", |
| 7267 | srcs = [ |
| 7268 | "bench/qs8-vadd.cc", |
| 7269 | "src/xnnpack/AlignedAllocator.h", |
| 7270 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7271 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7272 | ) |
| 7273 | |
| 7274 | xnnpack_benchmark( |
| 7275 | name = "qs8_vaddc_bench", |
| 7276 | srcs = [ |
| 7277 | "bench/qs8-vaddc.cc", |
| 7278 | "src/xnnpack/AlignedAllocator.h", |
| 7279 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7280 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7281 | ) |
| 7282 | |
| 7283 | xnnpack_benchmark( |
Marat Dukhan | 795e5ab | 2021-08-02 19:07:52 -0700 | [diff] [blame] | 7284 | name = "qs8_vmul_bench", |
| 7285 | srcs = [ |
| 7286 | "bench/qs8-vmul.cc", |
| 7287 | "src/xnnpack/AlignedAllocator.h", |
| 7288 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7289 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7290 | ) |
| 7291 | |
| 7292 | xnnpack_benchmark( |
Marat Dukhan | 8b024c9 | 2021-08-03 00:05:14 -0700 | [diff] [blame] | 7293 | name = "qs8_vmulc_bench", |
| 7294 | srcs = [ |
| 7295 | "bench/qs8-vmulc.cc", |
| 7296 | "src/xnnpack/AlignedAllocator.h", |
| 7297 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7298 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7299 | ) |
| 7300 | |
| 7301 | xnnpack_benchmark( |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 7302 | name = "qu8_gemm_bench", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7303 | srcs = [ |
| 7304 | "bench/gemm.h", |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 7305 | "bench/qu8-gemm.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7306 | "src/xnnpack/AlignedAllocator.h", |
| 7307 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7308 | copts = xnnpack_optional_ruy_copts() + xnnpack_optional_gemmlowp_copts(), |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7309 | deps = MICROKERNEL_BENCHMARK_DEPS + [":packing"] + xnnpack_optional_ruy_deps() + xnnpack_optional_gemmlowp_deps(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7310 | ) |
| 7311 | |
| 7312 | xnnpack_benchmark( |
Marat Dukhan | 5b69f8b | 2020-07-24 15:26:48 -0700 | [diff] [blame] | 7313 | name = "qu8_requantization_bench", |
| 7314 | srcs = [ |
| 7315 | "bench/qu8-requantization.cc", |
Marat Dukhan | 5b69f8b | 2020-07-24 15:26:48 -0700 | [diff] [blame] | 7316 | "src/xnnpack/AlignedAllocator.h", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 7317 | "src/xnnpack/requantization-stubs.h", |
Marat Dukhan | 5b69f8b | 2020-07-24 15:26:48 -0700 | [diff] [blame] | 7318 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7319 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7320 | ) |
| 7321 | |
| 7322 | xnnpack_benchmark( |
Marat Dukhan | 1ef9de8 | 2021-07-29 17:15:33 -0700 | [diff] [blame] | 7323 | name = "qu8_vadd_bench", |
| 7324 | srcs = [ |
| 7325 | "bench/qu8-vadd.cc", |
| 7326 | "src/xnnpack/AlignedAllocator.h", |
| 7327 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7328 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7329 | ) |
| 7330 | |
| 7331 | xnnpack_benchmark( |
| 7332 | name = "qu8_vaddc_bench", |
| 7333 | srcs = [ |
| 7334 | "bench/qu8-vaddc.cc", |
| 7335 | "src/xnnpack/AlignedAllocator.h", |
| 7336 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7337 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7338 | ) |
| 7339 | |
| 7340 | xnnpack_benchmark( |
Marat Dukhan | 795e5ab | 2021-08-02 19:07:52 -0700 | [diff] [blame] | 7341 | name = "qu8_vmul_bench", |
| 7342 | srcs = [ |
| 7343 | "bench/qu8-vmul.cc", |
| 7344 | "src/xnnpack/AlignedAllocator.h", |
| 7345 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7346 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7347 | ) |
| 7348 | |
| 7349 | xnnpack_benchmark( |
Marat Dukhan | 8b024c9 | 2021-08-03 00:05:14 -0700 | [diff] [blame] | 7350 | name = "qu8_vmulc_bench", |
| 7351 | srcs = [ |
| 7352 | "bench/qu8-vmulc.cc", |
| 7353 | "src/xnnpack/AlignedAllocator.h", |
| 7354 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7355 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7356 | ) |
| 7357 | |
| 7358 | xnnpack_benchmark( |
Frank Barchard | 40d20fe | 2020-05-05 00:37:45 -0700 | [diff] [blame] | 7359 | name = "f16_igemm_bench", |
| 7360 | srcs = [ |
| 7361 | "bench/f16-igemm.cc", |
| 7362 | "bench/conv.h", |
Frank Barchard | 40d20fe | 2020-05-05 00:37:45 -0700 | [diff] [blame] | 7363 | "src/xnnpack/AlignedAllocator.h", |
| 7364 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7365 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 7366 | ":indirection", |
| 7367 | ":packing", |
| 7368 | ], |
Frank Barchard | 40d20fe | 2020-05-05 00:37:45 -0700 | [diff] [blame] | 7369 | ) |
| 7370 | |
| 7371 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7372 | name = "f16_gemm_bench", |
| 7373 | srcs = [ |
| 7374 | "bench/f16-gemm.cc", |
| 7375 | "bench/gemm.h", |
| 7376 | "src/xnnpack/AlignedAllocator.h", |
| 7377 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7378 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 7379 | ":packing", |
| 7380 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7381 | ) |
| 7382 | |
| 7383 | xnnpack_benchmark( |
Marat Dukhan | bdb56f5 | 2020-02-05 21:42:49 -0800 | [diff] [blame] | 7384 | name = "f16_spmm_bench", |
| 7385 | srcs = [ |
| 7386 | "bench/f16-spmm.cc", |
Marat Dukhan | 1631e3e | 2020-12-06 19:29:31 -0800 | [diff] [blame] | 7387 | "bench/spmm.h", |
Marat Dukhan | bdb56f5 | 2020-02-05 21:42:49 -0800 | [diff] [blame] | 7388 | "src/xnnpack/AlignedAllocator.h", |
| 7389 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | bdb56f5 | 2020-02-05 21:42:49 -0800 | [diff] [blame] | 7390 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7391 | ) |
| 7392 | |
| 7393 | xnnpack_benchmark( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 7394 | name = "f16_vrelu_bench", |
| 7395 | srcs = [ |
| 7396 | "bench/f16-vrelu.cc", |
| 7397 | "src/xnnpack/AlignedAllocator.h", |
| 7398 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7399 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7400 | ) |
| 7401 | |
| 7402 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7403 | name = "f32_igemm_bench", |
| 7404 | srcs = [ |
| 7405 | "bench/f32-igemm.cc", |
| 7406 | "bench/conv.h", |
| 7407 | "src/xnnpack/AlignedAllocator.h", |
| 7408 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7409 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 7410 | ":indirection", |
| 7411 | ":packing", |
| 7412 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7413 | ) |
| 7414 | |
| 7415 | xnnpack_benchmark( |
| 7416 | name = "f32_conv_hwc_bench", |
| 7417 | srcs = [ |
| 7418 | "bench/f32-conv-hwc.cc", |
| 7419 | "bench/dconv.h", |
| 7420 | "src/xnnpack/AlignedAllocator.h", |
| 7421 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7422 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 7423 | ":packing", |
| 7424 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7425 | ) |
| 7426 | |
| 7427 | xnnpack_benchmark( |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 7428 | name = "f32_conv_hwc2chw_bench", |
Erich Elsen | 563df5f | 2019-10-23 08:02:21 -0700 | [diff] [blame] | 7429 | srcs = [ |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 7430 | "bench/f32-conv-hwc2chw.cc", |
Erich Elsen | 563df5f | 2019-10-23 08:02:21 -0700 | [diff] [blame] | 7431 | "bench/dconv.h", |
| 7432 | "src/xnnpack/AlignedAllocator.h", |
| 7433 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7434 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 7435 | ":packing", |
| 7436 | ], |
Erich Elsen | 563df5f | 2019-10-23 08:02:21 -0700 | [diff] [blame] | 7437 | ) |
| 7438 | |
| 7439 | xnnpack_benchmark( |
Frank Barchard | 5a599a6 | 2020-06-04 20:12:44 -0700 | [diff] [blame] | 7440 | name = "f16_dwconv_bench", |
| 7441 | srcs = [ |
| 7442 | "bench/f16-dwconv.cc", |
| 7443 | "bench/dwconv.h", |
Frank Barchard | 5a599a6 | 2020-06-04 20:12:44 -0700 | [diff] [blame] | 7444 | "src/xnnpack/AlignedAllocator.h", |
| 7445 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7446 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 7447 | ":indirection", |
| 7448 | ":packing", |
| 7449 | ], |
Frank Barchard | 5a599a6 | 2020-06-04 20:12:44 -0700 | [diff] [blame] | 7450 | ) |
| 7451 | |
| 7452 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7453 | name = "f32_dwconv_bench", |
| 7454 | srcs = [ |
| 7455 | "bench/f32-dwconv.cc", |
| 7456 | "bench/dwconv.h", |
| 7457 | "src/xnnpack/AlignedAllocator.h", |
| 7458 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7459 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 7460 | ":indirection", |
| 7461 | ":packing", |
| 7462 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7463 | ) |
| 7464 | |
| 7465 | xnnpack_benchmark( |
Marat Dukhan | bf715f9 | 2020-10-23 20:17:00 -0700 | [diff] [blame] | 7466 | name = "f32_dwconv2d_chw_bench", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7467 | srcs = [ |
Marat Dukhan | bf715f9 | 2020-10-23 20:17:00 -0700 | [diff] [blame] | 7468 | "bench/f32-dwconv2d-chw.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7469 | "bench/dwconv.h", |
| 7470 | "src/xnnpack/AlignedAllocator.h", |
| 7471 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7472 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 7473 | ":indirection", |
| 7474 | ":packing", |
| 7475 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7476 | ) |
| 7477 | |
| 7478 | xnnpack_benchmark( |
| 7479 | name = "f32_gemm_bench", |
| 7480 | srcs = [ |
| 7481 | "bench/f32-gemm.cc", |
| 7482 | "bench/gemm.h", |
| 7483 | "src/xnnpack/AlignedAllocator.h", |
| 7484 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7485 | copts = xnnpack_optional_ruy_copts(), |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7486 | deps = MICROKERNEL_BENCHMARK_DEPS + [":packing"] + xnnpack_optional_ruy_deps(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7487 | ) |
| 7488 | |
| 7489 | xnnpack_benchmark( |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 7490 | name = "f32_raddexpminusmax_bench", |
| 7491 | srcs = [ |
| 7492 | "bench/f32-raddexpminusmax.cc", |
| 7493 | "src/xnnpack/AlignedAllocator.h", |
| 7494 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7495 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7496 | ) |
| 7497 | |
| 7498 | xnnpack_benchmark( |
| 7499 | name = "f32_raddextexp_bench", |
| 7500 | srcs = [ |
| 7501 | "bench/f32-raddextexp.cc", |
| 7502 | "src/xnnpack/AlignedAllocator.h", |
| 7503 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7504 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7505 | ) |
| 7506 | |
| 7507 | xnnpack_benchmark( |
| 7508 | name = "f32_raddstoreexpminusmax_bench", |
| 7509 | srcs = [ |
| 7510 | "bench/f32-raddstoreexpminusmax.cc", |
| 7511 | "src/xnnpack/AlignedAllocator.h", |
| 7512 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7513 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7514 | ) |
| 7515 | |
| 7516 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7517 | name = "f32_rmax_bench", |
| 7518 | srcs = [ |
| 7519 | "bench/f32-rmax.cc", |
| 7520 | "src/xnnpack/AlignedAllocator.h", |
| 7521 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7522 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7523 | ) |
| 7524 | |
| 7525 | xnnpack_benchmark( |
| 7526 | name = "f32_spmm_bench", |
| 7527 | srcs = [ |
| 7528 | "bench/f32-spmm.cc", |
Marat Dukhan | 1631e3e | 2020-12-06 19:29:31 -0800 | [diff] [blame] | 7529 | "bench/spmm.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7530 | "src/xnnpack/AlignedAllocator.h", |
| 7531 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7532 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7533 | ) |
| 7534 | |
| 7535 | xnnpack_benchmark( |
Marat Dukhan | fd8e689 | 2020-01-27 15:25:25 -0800 | [diff] [blame] | 7536 | name = "f32_softmax_bench", |
Marat Dukhan | 4a4a7fa | 2019-10-21 13:46:14 -0700 | [diff] [blame] | 7537 | srcs = [ |
Marat Dukhan | fd8e689 | 2020-01-27 15:25:25 -0800 | [diff] [blame] | 7538 | "bench/f32-softmax.cc", |
Marat Dukhan | 4a4a7fa | 2019-10-21 13:46:14 -0700 | [diff] [blame] | 7539 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7540 | copts = xnnpack_optional_dnnl_copts(), |
Marat Dukhan | 8d3c693 | 2020-03-06 20:27:27 -0800 | [diff] [blame] | 7541 | deps = MICROKERNEL_BENCHMARK_DEPS + xnnpack_optional_dnnl_deps(), |
Marat Dukhan | 4a4a7fa | 2019-10-21 13:46:14 -0700 | [diff] [blame] | 7542 | ) |
| 7543 | |
| 7544 | xnnpack_benchmark( |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 7545 | name = "f32_velu_bench", |
| 7546 | srcs = [ |
| 7547 | "bench/f32-velu.cc", |
| 7548 | "src/xnnpack/AlignedAllocator.h", |
| 7549 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7550 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7551 | ) |
| 7552 | |
| 7553 | xnnpack_benchmark( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 7554 | name = "f32_vhswish_bench", |
| 7555 | srcs = [ |
| 7556 | "bench/f32-vhswish.cc", |
| 7557 | "src/xnnpack/AlignedAllocator.h", |
| 7558 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7559 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7560 | ) |
| 7561 | |
| 7562 | xnnpack_benchmark( |
Marat Dukhan | 7c74aff | 2021-08-07 15:44:27 -0700 | [diff] [blame] | 7563 | name = "f32_vlrelu_bench", |
| 7564 | srcs = [ |
| 7565 | "bench/f32-vlrelu.cc", |
| 7566 | "src/xnnpack/AlignedAllocator.h", |
| 7567 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7568 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7569 | ) |
| 7570 | |
| 7571 | xnnpack_benchmark( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 7572 | name = "f32_vrelu_bench", |
| 7573 | srcs = [ |
| 7574 | "bench/f32-vrelu.cc", |
| 7575 | "src/xnnpack/AlignedAllocator.h", |
| 7576 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7577 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7578 | ) |
| 7579 | |
| 7580 | xnnpack_benchmark( |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 7581 | name = "f32_vscaleexpminusmax_bench", |
| 7582 | srcs = [ |
| 7583 | "bench/f32-vscaleexpminusmax.cc", |
| 7584 | "src/xnnpack/AlignedAllocator.h", |
| 7585 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7586 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7587 | ) |
| 7588 | |
| 7589 | xnnpack_benchmark( |
| 7590 | name = "f32_vscaleextexp_bench", |
| 7591 | srcs = [ |
| 7592 | "bench/f32-vscaleextexp.cc", |
| 7593 | "src/xnnpack/AlignedAllocator.h", |
| 7594 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7595 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7596 | ) |
| 7597 | |
| 7598 | xnnpack_benchmark( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 7599 | name = "f32_vsigmoid_bench", |
| 7600 | srcs = [ |
| 7601 | "bench/f32-vsigmoid.cc", |
| 7602 | "src/xnnpack/AlignedAllocator.h", |
| 7603 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7604 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7605 | ) |
| 7606 | |
| 7607 | xnnpack_benchmark( |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 7608 | name = "f32_vsqrt_bench", |
| 7609 | srcs = [ |
| 7610 | "bench/f32-vsqrt.cc", |
| 7611 | "src/xnnpack/AlignedAllocator.h", |
| 7612 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7613 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7614 | ) |
| 7615 | |
| 7616 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7617 | name = "f32_im2col_gemm_bench", |
| 7618 | srcs = [ |
| 7619 | "bench/f32-im2col-gemm.cc", |
| 7620 | "bench/conv.h", |
| 7621 | "src/xnnpack/AlignedAllocator.h", |
| 7622 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7623 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 7624 | ":im2col", |
| 7625 | ":packing", |
| 7626 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7627 | ) |
| 7628 | |
Marat Dukhan | fe7acb6 | 2020-03-09 19:30:05 -0700 | [diff] [blame] | 7629 | xnnpack_benchmark( |
Marat Dukhan | ffbf96a | 2020-05-14 02:59:08 -0700 | [diff] [blame] | 7630 | name = "rounding_bench", |
| 7631 | srcs = [ |
| 7632 | "bench/rounding.cc", |
Marat Dukhan | ffbf96a | 2020-05-14 02:59:08 -0700 | [diff] [blame] | 7633 | "src/xnnpack/AlignedAllocator.h", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 7634 | "src/xnnpack/math-stubs.h", |
Marat Dukhan | ffbf96a | 2020-05-14 02:59:08 -0700 | [diff] [blame] | 7635 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7636 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7637 | ) |
| 7638 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7639 | ########################### Benchmarks for operators ########################### |
| 7640 | |
| 7641 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7642 | name = "average_pooling_bench", |
| 7643 | srcs = ["bench/average-pooling.cc"], |
Marat Dukhan | 7a16d8b | 2020-03-11 04:22:44 -0700 | [diff] [blame] | 7644 | copts = xnnpack_optional_tflite_copts(), |
Marat Dukhan | 8ea0b07 | 2020-04-23 16:12:18 -0700 | [diff] [blame] | 7645 | tags = ["nowin32"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 7646 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7647 | ) |
| 7648 | |
| 7649 | xnnpack_benchmark( |
Marat Dukhan | 8772714 | 2020-06-24 15:24:10 -0700 | [diff] [blame] | 7650 | name = "bankers_rounding_bench", |
| 7651 | srcs = ["bench/bankers-rounding.cc"], |
| 7652 | copts = xnnpack_optional_tflite_copts(), |
| 7653 | tags = ["nowin32"], |
| 7654 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
| 7655 | ) |
| 7656 | |
| 7657 | xnnpack_benchmark( |
| 7658 | name = "ceiling_bench", |
| 7659 | srcs = ["bench/ceiling.cc"], |
| 7660 | copts = xnnpack_optional_tflite_copts(), |
| 7661 | tags = ["nowin32"], |
| 7662 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
| 7663 | ) |
| 7664 | |
| 7665 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7666 | name = "channel_shuffle_bench", |
| 7667 | srcs = ["bench/channel-shuffle.cc"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 7668 | deps = OPERATOR_BENCHMARK_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7669 | ) |
| 7670 | |
| 7671 | xnnpack_benchmark( |
| 7672 | name = "convolution_bench", |
| 7673 | srcs = ["bench/convolution.cc"], |
| 7674 | copts = xnnpack_optional_tflite_copts() + xnnpack_optional_armcl_copts(), |
Marat Dukhan | 8ea0b07 | 2020-04-23 16:12:18 -0700 | [diff] [blame] | 7675 | tags = ["nowin32"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 7676 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps() + xnnpack_optional_armcl_deps(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7677 | ) |
| 7678 | |
| 7679 | xnnpack_benchmark( |
| 7680 | name = "deconvolution_bench", |
| 7681 | srcs = ["bench/deconvolution.cc"], |
| 7682 | copts = xnnpack_optional_tflite_copts(), |
Marat Dukhan | 8ea0b07 | 2020-04-23 16:12:18 -0700 | [diff] [blame] | 7683 | tags = ["nowin32"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 7684 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7685 | ) |
| 7686 | |
| 7687 | xnnpack_benchmark( |
Marat Dukhan | b6bd4bc | 2020-12-01 17:01:40 -0800 | [diff] [blame] | 7688 | name = "elu_bench", |
| 7689 | srcs = ["bench/elu.cc"], |
| 7690 | copts = xnnpack_optional_tflite_copts(), |
| 7691 | tags = ["nowin32"], |
| 7692 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
| 7693 | ) |
| 7694 | |
| 7695 | xnnpack_benchmark( |
Marat Dukhan | 8772714 | 2020-06-24 15:24:10 -0700 | [diff] [blame] | 7696 | name = "floor_bench", |
| 7697 | srcs = ["bench/floor.cc"], |
| 7698 | copts = xnnpack_optional_tflite_copts(), |
| 7699 | tags = ["nowin32"], |
| 7700 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
| 7701 | ) |
| 7702 | |
| 7703 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7704 | name = "global_average_pooling_bench", |
| 7705 | srcs = ["bench/global-average-pooling.cc"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 7706 | deps = OPERATOR_BENCHMARK_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7707 | ) |
| 7708 | |
| 7709 | xnnpack_benchmark( |
Marat Dukhan | ad35260 | 2020-06-25 21:50:54 -0700 | [diff] [blame] | 7710 | name = "hardswish_bench", |
| 7711 | srcs = ["bench/hardswish.cc"], |
| 7712 | copts = xnnpack_optional_tflite_copts(), |
| 7713 | tags = ["nowin32"], |
| 7714 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
| 7715 | ) |
| 7716 | |
| 7717 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7718 | name = "max_pooling_bench", |
| 7719 | srcs = ["bench/max-pooling.cc"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 7720 | deps = OPERATOR_BENCHMARK_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7721 | ) |
| 7722 | |
| 7723 | xnnpack_benchmark( |
| 7724 | name = "sigmoid_bench", |
| 7725 | srcs = ["bench/sigmoid.cc"], |
Marat Dukhan | c3b9e86 | 2019-11-17 13:18:54 -0800 | [diff] [blame] | 7726 | copts = xnnpack_optional_tflite_copts(), |
Marat Dukhan | ca2ba70 | 2020-04-24 01:31:47 -0700 | [diff] [blame] | 7727 | tags = ["nowin32"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 7728 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7729 | ) |
| 7730 | |
| 7731 | xnnpack_benchmark( |
Marat Dukhan | 95b2243 | 2019-10-30 16:30:14 -0700 | [diff] [blame] | 7732 | name = "prelu_bench", |
| 7733 | srcs = ["bench/prelu.cc"], |
| 7734 | copts = xnnpack_optional_tflite_copts(), |
Marat Dukhan | 8ea0b07 | 2020-04-23 16:12:18 -0700 | [diff] [blame] | 7735 | tags = ["nowin32"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 7736 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
Marat Dukhan | 95b2243 | 2019-10-30 16:30:14 -0700 | [diff] [blame] | 7737 | ) |
| 7738 | |
| 7739 | xnnpack_benchmark( |
Marat Dukhan | fd8e689 | 2020-01-27 15:25:25 -0800 | [diff] [blame] | 7740 | name = "softmax_bench", |
| 7741 | srcs = ["bench/softmax.cc"], |
Marat Dukhan | 9c0db96 | 2020-01-28 12:30:14 -0800 | [diff] [blame] | 7742 | copts = xnnpack_optional_tflite_copts(), |
Marat Dukhan | ca2ba70 | 2020-04-24 01:31:47 -0700 | [diff] [blame] | 7743 | tags = ["nowin32"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 7744 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7745 | ) |
| 7746 | |
Marat Dukhan | 8772714 | 2020-06-24 15:24:10 -0700 | [diff] [blame] | 7747 | xnnpack_benchmark( |
Marat Dukhan | 6804bbd | 2020-06-30 19:26:11 -0700 | [diff] [blame] | 7748 | name = "square_root_bench", |
| 7749 | srcs = ["bench/square-root.cc"], |
| 7750 | copts = xnnpack_optional_tflite_copts(), |
| 7751 | tags = ["nowin32"], |
| 7752 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
| 7753 | ) |
| 7754 | |
| 7755 | xnnpack_benchmark( |
Marat Dukhan | 8772714 | 2020-06-24 15:24:10 -0700 | [diff] [blame] | 7756 | name = "truncation_bench", |
| 7757 | srcs = ["bench/truncation.cc"], |
| 7758 | deps = OPERATOR_BENCHMARK_DEPS, |
| 7759 | ) |
| 7760 | |
Marat Dukhan | c068bb6 | 2019-10-04 13:24:39 -0700 | [diff] [blame] | 7761 | ############################# End-to-end benchmarks ############################ |
| 7762 | |
| 7763 | cc_library( |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 7764 | name = "fp32_mobilenet_v1", |
| 7765 | srcs = ["models/fp32-mobilenet-v1.cc"], |
Marat Dukhan | c068bb6 | 2019-10-04 13:24:39 -0700 | [diff] [blame] | 7766 | hdrs = ["models/models.h"], |
Marat Dukhan | a84e40b | 2019-12-11 15:38:03 -0800 | [diff] [blame] | 7767 | copts = xnnpack_std_cxxopts(), |
Marat Dukhan | c068bb6 | 2019-10-04 13:24:39 -0700 | [diff] [blame] | 7768 | linkstatic = True, |
| 7769 | deps = [ |
| 7770 | ":XNNPACK", |
| 7771 | "@pthreadpool", |
| 7772 | ], |
| 7773 | ) |
| 7774 | |
| 7775 | cc_library( |
Marat Dukhan | 4cea232 | 2021-03-09 09:35:36 -0800 | [diff] [blame] | 7776 | name = "fp32_sparse_mobilenet_v1", |
| 7777 | srcs = ["models/fp32-sparse-mobilenet-v1.cc"], |
| 7778 | hdrs = ["models/models.h"], |
| 7779 | copts = xnnpack_std_cxxopts(), |
| 7780 | linkstatic = True, |
| 7781 | deps = [ |
| 7782 | ":XNNPACK", |
| 7783 | "@pthreadpool", |
| 7784 | ], |
| 7785 | ) |
| 7786 | |
| 7787 | cc_library( |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 7788 | name = "fp16_mobilenet_v1", |
| 7789 | srcs = ["models/fp16-mobilenet-v1.cc"], |
| 7790 | hdrs = ["models/models.h"], |
| 7791 | copts = xnnpack_std_cxxopts(), |
| 7792 | linkstatic = True, |
| 7793 | deps = [ |
| 7794 | ":XNNPACK", |
| 7795 | "@FP16", |
| 7796 | "@pthreadpool", |
| 7797 | ], |
| 7798 | ) |
| 7799 | |
| 7800 | cc_library( |
Marat Dukhan | 0743cdf | 2020-08-04 18:52:07 -0700 | [diff] [blame] | 7801 | name = "qs8_mobilenet_v1", |
| 7802 | srcs = ["models/qs8-mobilenet-v1.cc"], |
| 7803 | hdrs = ["models/models.h"], |
| 7804 | copts = xnnpack_std_cxxopts(), |
| 7805 | linkstatic = True, |
| 7806 | deps = [ |
| 7807 | ":XNNPACK", |
| 7808 | "@pthreadpool", |
| 7809 | ], |
| 7810 | ) |
| 7811 | |
| 7812 | cc_library( |
Marat Dukhan | 70a9618 | 2020-09-03 17:13:58 -0700 | [diff] [blame] | 7813 | name = "qs8_mobilenet_v2", |
| 7814 | srcs = ["models/qs8-mobilenet-v2.cc"], |
| 7815 | hdrs = ["models/models.h"], |
| 7816 | copts = xnnpack_std_cxxopts(), |
| 7817 | linkstatic = True, |
| 7818 | deps = [ |
| 7819 | ":XNNPACK", |
| 7820 | "@pthreadpool", |
| 7821 | ], |
| 7822 | ) |
| 7823 | |
| 7824 | cc_library( |
Marat Dukhan | 12a23bb | 2021-03-08 08:13:21 -0800 | [diff] [blame] | 7825 | name = "qu8_mobilenet_v1", |
| 7826 | srcs = ["models/qu8-mobilenet-v1.cc"], |
| 7827 | hdrs = ["models/models.h"], |
| 7828 | copts = xnnpack_std_cxxopts(), |
| 7829 | linkstatic = True, |
| 7830 | deps = [ |
| 7831 | ":XNNPACK", |
| 7832 | "@pthreadpool", |
| 7833 | ], |
| 7834 | ) |
| 7835 | |
| 7836 | cc_library( |
Marat Dukhan | 036b2b1 | 2021-07-21 01:12:58 -0700 | [diff] [blame] | 7837 | name = "qu8_mobilenet_v2", |
| 7838 | srcs = ["models/qu8-mobilenet-v2.cc"], |
| 7839 | hdrs = ["models/models.h"], |
| 7840 | copts = xnnpack_std_cxxopts(), |
| 7841 | linkstatic = True, |
| 7842 | deps = [ |
| 7843 | ":XNNPACK", |
| 7844 | "@pthreadpool", |
| 7845 | ], |
| 7846 | ) |
| 7847 | |
| 7848 | cc_library( |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 7849 | name = "fp32_mobilenet_v2", |
| 7850 | srcs = ["models/fp32-mobilenet-v2.cc"], |
Marat Dukhan | c068bb6 | 2019-10-04 13:24:39 -0700 | [diff] [blame] | 7851 | hdrs = ["models/models.h"], |
Marat Dukhan | a84e40b | 2019-12-11 15:38:03 -0800 | [diff] [blame] | 7852 | copts = xnnpack_std_cxxopts(), |
Marat Dukhan | c068bb6 | 2019-10-04 13:24:39 -0700 | [diff] [blame] | 7853 | linkstatic = True, |
| 7854 | deps = [ |
| 7855 | ":XNNPACK", |
| 7856 | "@pthreadpool", |
| 7857 | ], |
| 7858 | ) |
| 7859 | |
Marat Dukhan | c08cdf5 | 2019-12-09 09:17:51 -0800 | [diff] [blame] | 7860 | cc_library( |
Marat Dukhan | 4cea232 | 2021-03-09 09:35:36 -0800 | [diff] [blame] | 7861 | name = "fp32_sparse_mobilenet_v2", |
| 7862 | srcs = ["models/fp32-sparse-mobilenet-v2.cc"], |
| 7863 | hdrs = ["models/models.h"], |
| 7864 | copts = xnnpack_std_cxxopts(), |
| 7865 | linkstatic = True, |
| 7866 | deps = [ |
| 7867 | ":XNNPACK", |
| 7868 | "@pthreadpool", |
| 7869 | ], |
| 7870 | ) |
| 7871 | |
| 7872 | cc_library( |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 7873 | name = "fp16_mobilenet_v2", |
| 7874 | srcs = ["models/fp16-mobilenet-v2.cc"], |
| 7875 | hdrs = ["models/models.h"], |
| 7876 | copts = xnnpack_std_cxxopts(), |
| 7877 | linkstatic = True, |
| 7878 | deps = [ |
| 7879 | ":XNNPACK", |
| 7880 | "@FP16", |
| 7881 | "@pthreadpool", |
| 7882 | ], |
| 7883 | ) |
| 7884 | |
| 7885 | cc_library( |
| 7886 | name = "fp32_mobilenet_v3_large", |
| 7887 | srcs = ["models/fp32-mobilenet-v3-large.cc"], |
Marat Dukhan | c08cdf5 | 2019-12-09 09:17:51 -0800 | [diff] [blame] | 7888 | hdrs = ["models/models.h"], |
Marat Dukhan | a84e40b | 2019-12-11 15:38:03 -0800 | [diff] [blame] | 7889 | copts = xnnpack_std_cxxopts(), |
Marat Dukhan | c08cdf5 | 2019-12-09 09:17:51 -0800 | [diff] [blame] | 7890 | linkstatic = True, |
| 7891 | deps = [ |
| 7892 | ":XNNPACK", |
| 7893 | "@pthreadpool", |
| 7894 | ], |
| 7895 | ) |
| 7896 | |
| 7897 | cc_library( |
Marat Dukhan | 4cea232 | 2021-03-09 09:35:36 -0800 | [diff] [blame] | 7898 | name = "fp32_sparse_mobilenet_v3_large", |
| 7899 | srcs = ["models/fp32-sparse-mobilenet-v3-large.cc"], |
| 7900 | hdrs = ["models/models.h"], |
| 7901 | copts = xnnpack_std_cxxopts(), |
| 7902 | linkstatic = True, |
| 7903 | deps = [ |
| 7904 | ":XNNPACK", |
| 7905 | "@pthreadpool", |
| 7906 | ], |
| 7907 | ) |
| 7908 | |
| 7909 | cc_library( |
Marat Dukhan | 66f3ccd | 2020-09-14 16:09:38 -0700 | [diff] [blame] | 7910 | name = "fp16_mobilenet_v3_large", |
| 7911 | srcs = ["models/fp16-mobilenet-v3-large.cc"], |
| 7912 | hdrs = ["models/models.h"], |
| 7913 | copts = xnnpack_std_cxxopts(), |
| 7914 | linkstatic = True, |
| 7915 | deps = [ |
| 7916 | ":XNNPACK", |
| 7917 | "@FP16", |
| 7918 | "@pthreadpool", |
| 7919 | ], |
| 7920 | ) |
| 7921 | |
| 7922 | cc_library( |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 7923 | name = "fp32_mobilenet_v3_small", |
| 7924 | srcs = ["models/fp32-mobilenet-v3-small.cc"], |
Marat Dukhan | c08cdf5 | 2019-12-09 09:17:51 -0800 | [diff] [blame] | 7925 | hdrs = ["models/models.h"], |
Marat Dukhan | a84e40b | 2019-12-11 15:38:03 -0800 | [diff] [blame] | 7926 | copts = xnnpack_std_cxxopts(), |
Marat Dukhan | c08cdf5 | 2019-12-09 09:17:51 -0800 | [diff] [blame] | 7927 | linkstatic = True, |
| 7928 | deps = [ |
| 7929 | ":XNNPACK", |
| 7930 | "@pthreadpool", |
| 7931 | ], |
| 7932 | ) |
| 7933 | |
Marat Dukhan | 66f3ccd | 2020-09-14 16:09:38 -0700 | [diff] [blame] | 7934 | cc_library( |
Marat Dukhan | 4cea232 | 2021-03-09 09:35:36 -0800 | [diff] [blame] | 7935 | name = "fp32_sparse_mobilenet_v3_small", |
| 7936 | srcs = ["models/fp32-sparse-mobilenet-v3-small.cc"], |
| 7937 | hdrs = ["models/models.h"], |
| 7938 | copts = xnnpack_std_cxxopts(), |
| 7939 | linkstatic = True, |
| 7940 | deps = [ |
| 7941 | ":XNNPACK", |
| 7942 | "@pthreadpool", |
| 7943 | ], |
| 7944 | ) |
| 7945 | |
| 7946 | cc_library( |
Marat Dukhan | 66f3ccd | 2020-09-14 16:09:38 -0700 | [diff] [blame] | 7947 | name = "fp16_mobilenet_v3_small", |
| 7948 | srcs = ["models/fp16-mobilenet-v3-small.cc"], |
| 7949 | hdrs = ["models/models.h"], |
| 7950 | copts = xnnpack_std_cxxopts(), |
| 7951 | linkstatic = True, |
| 7952 | deps = [ |
| 7953 | ":XNNPACK", |
| 7954 | "@FP16", |
| 7955 | "@pthreadpool", |
| 7956 | ], |
| 7957 | ) |
| 7958 | |
Marat Dukhan | c068bb6 | 2019-10-04 13:24:39 -0700 | [diff] [blame] | 7959 | xnnpack_benchmark( |
Marat Dukhan | ef4416e | 2019-10-31 13:44:40 -0700 | [diff] [blame] | 7960 | name = "f32_dwconv_e2e_bench", |
Marat Dukhan | c08cdf5 | 2019-12-09 09:17:51 -0800 | [diff] [blame] | 7961 | srcs = [ |
| 7962 | "bench/f32-dwconv-e2e.cc", |
| 7963 | "bench/end2end.h", |
| 7964 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ef4416e | 2019-10-31 13:44:40 -0700 | [diff] [blame] | 7965 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 7966 | ":XNNPACK", |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 7967 | ":fp32_mobilenet_v1", |
| 7968 | ":fp32_mobilenet_v2", |
| 7969 | ":fp32_mobilenet_v3_large", |
| 7970 | ":fp32_mobilenet_v3_small", |
Marat Dukhan | ef4416e | 2019-10-31 13:44:40 -0700 | [diff] [blame] | 7971 | ], |
| 7972 | ) |
| 7973 | |
| 7974 | xnnpack_benchmark( |
Marat Dukhan | 5f18d26 | 2019-10-31 10:24:14 -0700 | [diff] [blame] | 7975 | name = "f32_gemm_e2e_bench", |
Marat Dukhan | c08cdf5 | 2019-12-09 09:17:51 -0800 | [diff] [blame] | 7976 | srcs = [ |
| 7977 | "bench/f32-gemm-e2e.cc", |
| 7978 | "bench/end2end.h", |
| 7979 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | 5f18d26 | 2019-10-31 10:24:14 -0700 | [diff] [blame] | 7980 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 7981 | ":XNNPACK", |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 7982 | ":fp32_mobilenet_v1", |
| 7983 | ":fp32_mobilenet_v2", |
| 7984 | ":fp32_mobilenet_v3_large", |
| 7985 | ":fp32_mobilenet_v3_small", |
Marat Dukhan | 5f18d26 | 2019-10-31 10:24:14 -0700 | [diff] [blame] | 7986 | ], |
| 7987 | ) |
| 7988 | |
| 7989 | xnnpack_benchmark( |
Marat Dukhan | bbfc6d3 | 2021-07-26 18:31:02 -0700 | [diff] [blame] | 7990 | name = "qs8_dwconv_e2e_bench", |
| 7991 | srcs = [ |
| 7992 | "bench/qs8-dwconv-e2e.cc", |
| 7993 | "bench/end2end.h", |
| 7994 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7995 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 7996 | ":XNNPACK", |
| 7997 | ":qs8_mobilenet_v1", |
| 7998 | ":qs8_mobilenet_v2", |
| 7999 | ], |
| 8000 | ) |
| 8001 | |
| 8002 | xnnpack_benchmark( |
Frank Barchard | dc909cb | 2021-02-08 13:59:31 -0800 | [diff] [blame] | 8003 | name = "qs8_gemm_e2e_bench", |
| 8004 | srcs = [ |
| 8005 | "bench/qs8-gemm-e2e.cc", |
| 8006 | "bench/end2end.h", |
| 8007 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 8008 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 8009 | ":XNNPACK", |
| 8010 | ":qs8_mobilenet_v1", |
| 8011 | ":qs8_mobilenet_v2", |
| 8012 | ], |
| 8013 | ) |
| 8014 | |
| 8015 | xnnpack_benchmark( |
Marat Dukhan | 6084fb8 | 2021-07-27 07:45:02 -0700 | [diff] [blame] | 8016 | name = "qu8_dwconv_e2e_bench", |
| 8017 | srcs = [ |
| 8018 | "bench/qu8-dwconv-e2e.cc", |
| 8019 | "bench/end2end.h", |
| 8020 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 8021 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 8022 | ":XNNPACK", |
| 8023 | ":qu8_mobilenet_v1", |
| 8024 | ":qu8_mobilenet_v2", |
| 8025 | ], |
| 8026 | ) |
| 8027 | |
| 8028 | xnnpack_benchmark( |
Marat Dukhan | c068bb6 | 2019-10-04 13:24:39 -0700 | [diff] [blame] | 8029 | name = "end2end_bench", |
| 8030 | srcs = ["bench/end2end.cc"], |
| 8031 | deps = [ |
| 8032 | ":XNNPACK", |
Frank Barchard | c712fa4 | 2019-10-31 14:00:21 -0700 | [diff] [blame] | 8033 | ":bench_utils", |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 8034 | ":fp16_mobilenet_v1", |
| 8035 | ":fp16_mobilenet_v2", |
Marat Dukhan | 66f3ccd | 2020-09-14 16:09:38 -0700 | [diff] [blame] | 8036 | ":fp16_mobilenet_v3_large", |
| 8037 | ":fp16_mobilenet_v3_small", |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 8038 | ":fp32_mobilenet_v1", |
| 8039 | ":fp32_mobilenet_v2", |
| 8040 | ":fp32_mobilenet_v3_large", |
| 8041 | ":fp32_mobilenet_v3_small", |
Marat Dukhan | 4cea232 | 2021-03-09 09:35:36 -0800 | [diff] [blame] | 8042 | ":fp32_sparse_mobilenet_v1", |
| 8043 | ":fp32_sparse_mobilenet_v2", |
| 8044 | ":fp32_sparse_mobilenet_v3_large", |
| 8045 | ":fp32_sparse_mobilenet_v3_small", |
Marat Dukhan | 0743cdf | 2020-08-04 18:52:07 -0700 | [diff] [blame] | 8046 | ":qs8_mobilenet_v1", |
Marat Dukhan | 70a9618 | 2020-09-03 17:13:58 -0700 | [diff] [blame] | 8047 | ":qs8_mobilenet_v2", |
Marat Dukhan | 12a23bb | 2021-03-08 08:13:21 -0800 | [diff] [blame] | 8048 | ":qu8_mobilenet_v1", |
Marat Dukhan | 036b2b1 | 2021-07-21 01:12:58 -0700 | [diff] [blame] | 8049 | ":qu8_mobilenet_v2", |
Marat Dukhan | c068bb6 | 2019-10-04 13:24:39 -0700 | [diff] [blame] | 8050 | "@pthreadpool", |
| 8051 | ], |
| 8052 | ) |
| 8053 | |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 8054 | #################### Accuracy evaluation for math functions #################### |
| 8055 | |
| 8056 | xnnpack_benchmark( |
Marat Dukhan | cf67ec6 | 2020-12-14 09:56:37 -0800 | [diff] [blame] | 8057 | name = "f32_exp_ulp_eval", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 8058 | srcs = [ |
Marat Dukhan | cf67ec6 | 2020-12-14 09:56:37 -0800 | [diff] [blame] | 8059 | "eval/f32-exp-ulp.cc", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 8060 | "src/xnnpack/AlignedAllocator.h", |
| 8061 | ] + ACCURACY_EVAL_HDRS, |
Marat Dukhan | 3a30521 | 2020-12-06 19:24:27 -0800 | [diff] [blame] | 8062 | deps = ACCURACY_EVAL_DEPS + [ |
| 8063 | ":bench_utils", |
| 8064 | "@cpuinfo", |
| 8065 | ], |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 8066 | ) |
| 8067 | |
Marat Dukhan | 515c977 | 2019-10-17 18:07:57 -0700 | [diff] [blame] | 8068 | xnnpack_benchmark( |
Marat Dukhan | cf67ec6 | 2020-12-14 09:56:37 -0800 | [diff] [blame] | 8069 | name = "f32_expminus_ulp_eval", |
Marat Dukhan | 515c977 | 2019-10-17 18:07:57 -0700 | [diff] [blame] | 8070 | srcs = [ |
Marat Dukhan | cf67ec6 | 2020-12-14 09:56:37 -0800 | [diff] [blame] | 8071 | "eval/f32-expminus-ulp.cc", |
Marat Dukhan | 515c977 | 2019-10-17 18:07:57 -0700 | [diff] [blame] | 8072 | "src/xnnpack/AlignedAllocator.h", |
| 8073 | ] + ACCURACY_EVAL_HDRS, |
Marat Dukhan | 3a30521 | 2020-12-06 19:24:27 -0800 | [diff] [blame] | 8074 | deps = ACCURACY_EVAL_DEPS + [ |
| 8075 | ":bench_utils", |
| 8076 | "@cpuinfo", |
| 8077 | ], |
Marat Dukhan | 515c977 | 2019-10-17 18:07:57 -0700 | [diff] [blame] | 8078 | ) |
| 8079 | |
Marat Dukhan | 98ba441 | 2019-10-23 02:14:28 -0700 | [diff] [blame] | 8080 | xnnpack_benchmark( |
Marat Dukhan | cf67ec6 | 2020-12-14 09:56:37 -0800 | [diff] [blame] | 8081 | name = "f32_expm1minus_ulp_eval", |
Marat Dukhan | a438aca | 2020-11-20 15:45:01 -0800 | [diff] [blame] | 8082 | srcs = [ |
Marat Dukhan | cf67ec6 | 2020-12-14 09:56:37 -0800 | [diff] [blame] | 8083 | "eval/f32-expm1minus-ulp.cc", |
Marat Dukhan | a438aca | 2020-11-20 15:45:01 -0800 | [diff] [blame] | 8084 | "src/xnnpack/AlignedAllocator.h", |
| 8085 | ] + ACCURACY_EVAL_HDRS, |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 8086 | deps = ACCURACY_EVAL_DEPS + [ |
| 8087 | ":bench_utils", |
Marat Dukhan | 3a30521 | 2020-12-06 19:24:27 -0800 | [diff] [blame] | 8088 | "@cpuinfo", |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 8089 | ], |
Marat Dukhan | a438aca | 2020-11-20 15:45:01 -0800 | [diff] [blame] | 8090 | ) |
| 8091 | |
| 8092 | xnnpack_benchmark( |
Marat Dukhan | cf67ec6 | 2020-12-14 09:56:37 -0800 | [diff] [blame] | 8093 | name = "f32_extexp_ulp_eval", |
Marat Dukhan | 98ba441 | 2019-10-23 02:14:28 -0700 | [diff] [blame] | 8094 | srcs = [ |
Marat Dukhan | cf67ec6 | 2020-12-14 09:56:37 -0800 | [diff] [blame] | 8095 | "eval/f32-extexp-ulp.cc", |
Marat Dukhan | 98ba441 | 2019-10-23 02:14:28 -0700 | [diff] [blame] | 8096 | "src/xnnpack/AlignedAllocator.h", |
| 8097 | ] + ACCURACY_EVAL_HDRS, |
Marat Dukhan | 3a30521 | 2020-12-06 19:24:27 -0800 | [diff] [blame] | 8098 | deps = ACCURACY_EVAL_DEPS + [ |
| 8099 | ":bench_utils", |
| 8100 | "@cpuinfo", |
| 8101 | ], |
Marat Dukhan | 98ba441 | 2019-10-23 02:14:28 -0700 | [diff] [blame] | 8102 | ) |
| 8103 | |
Marat Dukhan | f44f022 | 2020-12-14 11:53:27 -0800 | [diff] [blame] | 8104 | xnnpack_benchmark( |
| 8105 | name = "f32_sigmoid_ulp_eval", |
| 8106 | srcs = [ |
| 8107 | "eval/f32-sigmoid-ulp.cc", |
| 8108 | "src/xnnpack/AlignedAllocator.h", |
| 8109 | ] + ACCURACY_EVAL_HDRS, |
| 8110 | deps = ACCURACY_EVAL_DEPS + [ |
| 8111 | ":bench_utils", |
| 8112 | "@cpuinfo", |
| 8113 | ], |
| 8114 | ) |
| 8115 | |
| 8116 | xnnpack_benchmark( |
| 8117 | name = "f32_sqrt_ulp_eval", |
| 8118 | srcs = [ |
| 8119 | "eval/f32-sqrt-ulp.cc", |
| 8120 | "src/xnnpack/AlignedAllocator.h", |
| 8121 | ] + ACCURACY_EVAL_HDRS, |
| 8122 | deps = ACCURACY_EVAL_DEPS + [ |
| 8123 | ":bench_utils", |
| 8124 | "@cpuinfo", |
| 8125 | ], |
| 8126 | ) |
| 8127 | |
| 8128 | ################### Accuracy verification for math functions ################## |
| 8129 | |
| 8130 | xnnpack_unit_test( |
Marat Dukhan | f7291fc | 2020-12-15 11:02:50 -0800 | [diff] [blame] | 8131 | name = "f32_exp_eval", |
| 8132 | srcs = [ |
| 8133 | "eval/f32-exp.cc", |
| 8134 | "src/xnnpack/AlignedAllocator.h", |
| 8135 | "src/xnnpack/math-stubs.h", |
| 8136 | ] + MICROKERNEL_TEST_HDRS, |
| 8137 | automatic = False, |
| 8138 | deps = MICROKERNEL_TEST_DEPS, |
| 8139 | ) |
| 8140 | |
| 8141 | xnnpack_unit_test( |
Marat Dukhan | f44f022 | 2020-12-14 11:53:27 -0800 | [diff] [blame] | 8142 | name = "f32_expm1minus_eval", |
| 8143 | srcs = [ |
| 8144 | "eval/f32-expm1minus.cc", |
| 8145 | "src/xnnpack/AlignedAllocator.h", |
| 8146 | "src/xnnpack/math-stubs.h", |
| 8147 | ] + MICROKERNEL_TEST_HDRS, |
| 8148 | automatic = False, |
| 8149 | deps = MICROKERNEL_TEST_DEPS, |
| 8150 | ) |
| 8151 | |
Marat Dukhan | 8853b82 | 2020-05-07 12:19:01 -0700 | [diff] [blame] | 8152 | xnnpack_unit_test( |
Marat Dukhan | d28a5a2 | 2020-12-14 15:27:22 -0800 | [diff] [blame] | 8153 | name = "f32_expminus_eval", |
| 8154 | srcs = [ |
| 8155 | "eval/f32-expminus.cc", |
| 8156 | "src/xnnpack/AlignedAllocator.h", |
| 8157 | "src/xnnpack/math-stubs.h", |
| 8158 | ] + MICROKERNEL_TEST_HDRS, |
| 8159 | automatic = False, |
| 8160 | deps = MICROKERNEL_TEST_DEPS, |
| 8161 | ) |
| 8162 | |
| 8163 | xnnpack_unit_test( |
Marat Dukhan | 8853b82 | 2020-05-07 12:19:01 -0700 | [diff] [blame] | 8164 | name = "f32_roundne_eval", |
| 8165 | srcs = [ |
| 8166 | "eval/f32-roundne.cc", |
| 8167 | "src/xnnpack/AlignedAllocator.h", |
| 8168 | "src/xnnpack/math-stubs.h", |
| 8169 | ] + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | 22eed3d | 2020-05-11 20:13:37 -0700 | [diff] [blame] | 8170 | automatic = False, |
Marat Dukhan | 8853b82 | 2020-05-07 12:19:01 -0700 | [diff] [blame] | 8171 | deps = MICROKERNEL_TEST_DEPS, |
| 8172 | ) |
| 8173 | |
Marat Dukhan | 2dbb944 | 2020-05-12 20:43:43 -0700 | [diff] [blame] | 8174 | xnnpack_unit_test( |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 8175 | name = "f32_roundd_eval", |
| 8176 | srcs = [ |
| 8177 | "eval/f32-roundd.cc", |
| 8178 | "src/xnnpack/AlignedAllocator.h", |
| 8179 | "src/xnnpack/math-stubs.h", |
| 8180 | ] + MICROKERNEL_TEST_HDRS, |
| 8181 | automatic = False, |
| 8182 | deps = MICROKERNEL_TEST_DEPS, |
| 8183 | ) |
| 8184 | |
| 8185 | xnnpack_unit_test( |
| 8186 | name = "f32_roundu_eval", |
| 8187 | srcs = [ |
| 8188 | "eval/f32-roundu.cc", |
| 8189 | "src/xnnpack/AlignedAllocator.h", |
| 8190 | "src/xnnpack/math-stubs.h", |
| 8191 | ] + MICROKERNEL_TEST_HDRS, |
| 8192 | automatic = False, |
| 8193 | deps = MICROKERNEL_TEST_DEPS, |
| 8194 | ) |
| 8195 | |
| 8196 | xnnpack_unit_test( |
Marat Dukhan | 2dbb944 | 2020-05-12 20:43:43 -0700 | [diff] [blame] | 8197 | name = "f32_roundz_eval", |
| 8198 | srcs = [ |
| 8199 | "eval/f32-roundz.cc", |
| 8200 | "src/xnnpack/AlignedAllocator.h", |
| 8201 | "src/xnnpack/math-stubs.h", |
| 8202 | ] + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 8203 | automatic = False, |
Marat Dukhan | 2dbb944 | 2020-05-12 20:43:43 -0700 | [diff] [blame] | 8204 | deps = MICROKERNEL_TEST_DEPS, |
| 8205 | ) |
| 8206 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8207 | ######################### Unit tests for micro-kernels ######################### |
| 8208 | |
| 8209 | xnnpack_unit_test( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 8210 | name = "f16_dwconv_minmax_test", |
| 8211 | srcs = [ |
| 8212 | "test/f16-dwconv-minmax.cc", |
| 8213 | "test/dwconv-microkernel-tester.h", |
| 8214 | "src/xnnpack/AlignedAllocator.h", |
| 8215 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 8216 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 8217 | ) |
| 8218 | |
| 8219 | xnnpack_unit_test( |
| 8220 | name = "f16_gavgpool_minmax_test", |
| 8221 | srcs = [ |
| 8222 | "test/f16-gavgpool-minmax.cc", |
| 8223 | "test/gavgpool-microkernel-tester.h", |
| 8224 | "src/xnnpack/AlignedAllocator.h", |
| 8225 | ] + MICROKERNEL_TEST_HDRS, |
| 8226 | deps = MICROKERNEL_TEST_DEPS, |
| 8227 | ) |
| 8228 | |
| 8229 | xnnpack_unit_test( |
Marat Dukhan | de06f49 | 2020-04-09 00:19:31 -0700 | [diff] [blame] | 8230 | name = "f16_gemm_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8231 | srcs = [ |
Marat Dukhan | de06f49 | 2020-04-09 00:19:31 -0700 | [diff] [blame] | 8232 | "test/f16-gemm-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8233 | "test/gemm-microkernel-tester.h", |
| 8234 | "src/xnnpack/AlignedAllocator.h", |
| 8235 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8236 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8237 | ) |
| 8238 | |
| 8239 | xnnpack_unit_test( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 8240 | name = "f16_igemm_minmax_test", |
| 8241 | srcs = [ |
| 8242 | "test/f16-igemm-minmax.cc", |
| 8243 | "test/gemm-microkernel-tester.h", |
| 8244 | "src/xnnpack/AlignedAllocator.h", |
| 8245 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 8246 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 8247 | ) |
| 8248 | |
| 8249 | xnnpack_unit_test( |
Marat Dukhan | 355ab43 | 2020-04-09 19:01:52 -0700 | [diff] [blame] | 8250 | name = "f16_spmm_minmax_test", |
Marat Dukhan | bdb56f5 | 2020-02-05 21:42:49 -0800 | [diff] [blame] | 8251 | srcs = [ |
Marat Dukhan | 355ab43 | 2020-04-09 19:01:52 -0700 | [diff] [blame] | 8252 | "test/f16-spmm-minmax.cc", |
Marat Dukhan | bdb56f5 | 2020-02-05 21:42:49 -0800 | [diff] [blame] | 8253 | "test/spmm-microkernel-tester.h", |
| 8254 | "src/xnnpack/AlignedAllocator.h", |
| 8255 | ] + MICROKERNEL_TEST_HDRS, |
| 8256 | deps = MICROKERNEL_TEST_DEPS, |
| 8257 | ) |
| 8258 | |
| 8259 | xnnpack_unit_test( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 8260 | name = "f16_vadd_minmax_test", |
| 8261 | srcs = [ |
| 8262 | "test/f16-vadd-minmax.cc", |
| 8263 | "test/vbinary-microkernel-tester.h", |
| 8264 | ] + MICROKERNEL_TEST_HDRS, |
| 8265 | deps = MICROKERNEL_TEST_DEPS, |
| 8266 | ) |
| 8267 | |
| 8268 | xnnpack_unit_test( |
| 8269 | name = "f16_vaddc_minmax_test", |
| 8270 | srcs = [ |
| 8271 | "test/f16-vaddc-minmax.cc", |
| 8272 | "test/vbinaryc-microkernel-tester.h", |
| 8273 | ] + MICROKERNEL_TEST_HDRS, |
| 8274 | deps = MICROKERNEL_TEST_DEPS, |
| 8275 | ) |
| 8276 | |
| 8277 | xnnpack_unit_test( |
| 8278 | name = "f16_vclamp_test", |
| 8279 | srcs = [ |
| 8280 | "test/f16-vclamp.cc", |
Marat Dukhan | a6c0516 | 2021-05-13 16:52:02 -0700 | [diff] [blame] | 8281 | "test/vunary-microkernel-tester.h", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 8282 | ] + MICROKERNEL_TEST_HDRS, |
| 8283 | deps = MICROKERNEL_TEST_DEPS, |
| 8284 | ) |
| 8285 | |
| 8286 | xnnpack_unit_test( |
| 8287 | name = "f16_vdiv_minmax_test", |
| 8288 | srcs = [ |
| 8289 | "test/f16-vdiv-minmax.cc", |
| 8290 | "test/vbinary-microkernel-tester.h", |
| 8291 | ] + MICROKERNEL_TEST_HDRS, |
| 8292 | deps = MICROKERNEL_TEST_DEPS, |
| 8293 | ) |
| 8294 | |
| 8295 | xnnpack_unit_test( |
| 8296 | name = "f16_vdivc_minmax_test", |
| 8297 | srcs = [ |
| 8298 | "test/f16-vdivc-minmax.cc", |
| 8299 | "test/vbinaryc-microkernel-tester.h", |
| 8300 | ] + MICROKERNEL_TEST_HDRS, |
| 8301 | deps = MICROKERNEL_TEST_DEPS, |
| 8302 | ) |
| 8303 | |
| 8304 | xnnpack_unit_test( |
| 8305 | name = "f16_vrdivc_minmax_test", |
| 8306 | srcs = [ |
| 8307 | "test/f16-vrdivc-minmax.cc", |
| 8308 | "test/vbinaryc-microkernel-tester.h", |
| 8309 | ] + MICROKERNEL_TEST_HDRS, |
| 8310 | deps = MICROKERNEL_TEST_DEPS, |
| 8311 | ) |
| 8312 | |
| 8313 | xnnpack_unit_test( |
| 8314 | name = "f16_vhswish_test", |
| 8315 | srcs = [ |
| 8316 | "test/f16-vhswish.cc", |
Marat Dukhan | a6c0516 | 2021-05-13 16:52:02 -0700 | [diff] [blame] | 8317 | "test/vunary-microkernel-tester.h", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 8318 | ] + MICROKERNEL_TEST_HDRS, |
| 8319 | deps = MICROKERNEL_TEST_DEPS, |
| 8320 | ) |
| 8321 | |
| 8322 | xnnpack_unit_test( |
| 8323 | name = "f16_vmax_test", |
| 8324 | srcs = [ |
| 8325 | "test/f16-vmax.cc", |
| 8326 | "test/vbinary-microkernel-tester.h", |
| 8327 | ] + MICROKERNEL_TEST_HDRS, |
| 8328 | deps = MICROKERNEL_TEST_DEPS, |
| 8329 | ) |
| 8330 | |
| 8331 | xnnpack_unit_test( |
| 8332 | name = "f16_vmaxc_test", |
| 8333 | srcs = [ |
| 8334 | "test/f16-vmaxc.cc", |
| 8335 | "test/vbinaryc-microkernel-tester.h", |
| 8336 | ] + MICROKERNEL_TEST_HDRS, |
| 8337 | deps = MICROKERNEL_TEST_DEPS, |
| 8338 | ) |
| 8339 | |
| 8340 | xnnpack_unit_test( |
| 8341 | name = "f16_vmin_test", |
| 8342 | srcs = [ |
| 8343 | "test/f16-vmin.cc", |
| 8344 | "test/vbinary-microkernel-tester.h", |
| 8345 | ] + MICROKERNEL_TEST_HDRS, |
| 8346 | deps = MICROKERNEL_TEST_DEPS, |
| 8347 | ) |
| 8348 | |
| 8349 | xnnpack_unit_test( |
| 8350 | name = "f16_vminc_test", |
| 8351 | srcs = [ |
| 8352 | "test/f16-vminc.cc", |
| 8353 | "test/vbinaryc-microkernel-tester.h", |
| 8354 | ] + MICROKERNEL_TEST_HDRS, |
| 8355 | deps = MICROKERNEL_TEST_DEPS, |
| 8356 | ) |
| 8357 | |
| 8358 | xnnpack_unit_test( |
| 8359 | name = "f16_vmul_minmax_test", |
| 8360 | srcs = [ |
| 8361 | "test/f16-vmul-minmax.cc", |
| 8362 | "test/vbinary-microkernel-tester.h", |
| 8363 | ] + MICROKERNEL_TEST_HDRS, |
| 8364 | deps = MICROKERNEL_TEST_DEPS, |
| 8365 | ) |
| 8366 | |
| 8367 | xnnpack_unit_test( |
| 8368 | name = "f16_vmulc_minmax_test", |
| 8369 | srcs = [ |
| 8370 | "test/f16-vmulc-minmax.cc", |
| 8371 | "test/vbinaryc-microkernel-tester.h", |
| 8372 | ] + MICROKERNEL_TEST_HDRS, |
| 8373 | deps = MICROKERNEL_TEST_DEPS, |
| 8374 | ) |
| 8375 | |
| 8376 | xnnpack_unit_test( |
| 8377 | name = "f16_vmulcaddc_minmax_test", |
| 8378 | srcs = [ |
| 8379 | "test/f16-vmulcaddc-minmax.cc", |
| 8380 | "test/vmulcaddc-microkernel-tester.h", |
| 8381 | "src/xnnpack/AlignedAllocator.h", |
| 8382 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 8383 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 8384 | ) |
| 8385 | |
| 8386 | xnnpack_unit_test( |
| 8387 | name = "f16_vsub_minmax_test", |
| 8388 | srcs = [ |
| 8389 | "test/f16-vsub-minmax.cc", |
| 8390 | "test/vbinary-microkernel-tester.h", |
| 8391 | ] + MICROKERNEL_TEST_HDRS, |
| 8392 | deps = MICROKERNEL_TEST_DEPS, |
| 8393 | ) |
| 8394 | |
| 8395 | xnnpack_unit_test( |
| 8396 | name = "f16_vsubc_minmax_test", |
| 8397 | srcs = [ |
| 8398 | "test/f16-vsubc-minmax.cc", |
| 8399 | "test/vbinaryc-microkernel-tester.h", |
| 8400 | ] + MICROKERNEL_TEST_HDRS, |
| 8401 | deps = MICROKERNEL_TEST_DEPS, |
| 8402 | ) |
| 8403 | |
| 8404 | xnnpack_unit_test( |
| 8405 | name = "f16_vrsubc_minmax_test", |
| 8406 | srcs = [ |
| 8407 | "test/f16-vrsubc-minmax.cc", |
| 8408 | "test/vbinaryc-microkernel-tester.h", |
| 8409 | ] + MICROKERNEL_TEST_HDRS, |
| 8410 | deps = MICROKERNEL_TEST_DEPS, |
| 8411 | ) |
| 8412 | |
| 8413 | xnnpack_unit_test( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8414 | name = "f32_argmaxpool_test", |
| 8415 | srcs = [ |
| 8416 | "test/f32-argmaxpool.cc", |
| 8417 | "test/argmaxpool-microkernel-tester.h", |
| 8418 | "src/xnnpack/AlignedAllocator.h", |
| 8419 | ] + MICROKERNEL_TEST_HDRS, |
| 8420 | deps = MICROKERNEL_TEST_DEPS, |
| 8421 | ) |
| 8422 | |
| 8423 | xnnpack_unit_test( |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 8424 | name = "f32_avgpool_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8425 | srcs = [ |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 8426 | "test/f32-avgpool-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8427 | "test/avgpool-microkernel-tester.h", |
| 8428 | "src/xnnpack/AlignedAllocator.h", |
| 8429 | ] + MICROKERNEL_TEST_HDRS, |
| 8430 | deps = MICROKERNEL_TEST_DEPS, |
| 8431 | ) |
| 8432 | |
| 8433 | xnnpack_unit_test( |
Marat Dukhan | 660fd19 | 2020-03-10 04:55:30 -0700 | [diff] [blame] | 8434 | name = "f32_ibilinear_test", |
Marat Dukhan | 35dacfb | 2019-11-07 19:18:16 -0800 | [diff] [blame] | 8435 | srcs = [ |
Marat Dukhan | 660fd19 | 2020-03-10 04:55:30 -0700 | [diff] [blame] | 8436 | "test/f32-ibilinear.cc", |
| 8437 | "test/ibilinear-microkernel-tester.h", |
Marat Dukhan | 35dacfb | 2019-11-07 19:18:16 -0800 | [diff] [blame] | 8438 | "src/xnnpack/AlignedAllocator.h", |
| 8439 | ] + MICROKERNEL_TEST_HDRS, |
| 8440 | deps = MICROKERNEL_TEST_DEPS, |
| 8441 | ) |
| 8442 | |
| 8443 | xnnpack_unit_test( |
XNNPACK Team | 2143267 | 2020-10-19 19:58:48 -0700 | [diff] [blame] | 8444 | name = "f32_ibilinear_chw_test", |
| 8445 | srcs = [ |
| 8446 | "test/f32-ibilinear-chw.cc", |
XNNPACK Team | 6be46b2 | 2020-10-22 23:34:54 -0700 | [diff] [blame] | 8447 | "test/ibilinear-microkernel-tester.h", |
XNNPACK Team | 2143267 | 2020-10-19 19:58:48 -0700 | [diff] [blame] | 8448 | "src/xnnpack/AlignedAllocator.h", |
| 8449 | ] + MICROKERNEL_TEST_HDRS, |
| 8450 | deps = MICROKERNEL_TEST_DEPS, |
| 8451 | ) |
| 8452 | |
| 8453 | xnnpack_unit_test( |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 8454 | name = "f32_igemm_test", |
| 8455 | srcs = [ |
| 8456 | "test/f32-igemm.cc", |
| 8457 | "test/gemm-microkernel-tester.h", |
| 8458 | "src/xnnpack/AlignedAllocator.h", |
| 8459 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8460 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 8461 | ) |
| 8462 | |
| 8463 | xnnpack_unit_test( |
Marat Dukhan | 467f636 | 2020-05-22 23:21:55 -0700 | [diff] [blame] | 8464 | name = "f32_igemm_relu_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8465 | srcs = [ |
Marat Dukhan | 467f636 | 2020-05-22 23:21:55 -0700 | [diff] [blame] | 8466 | "test/f32-igemm-relu.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8467 | "test/gemm-microkernel-tester.h", |
| 8468 | "src/xnnpack/AlignedAllocator.h", |
| 8469 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8470 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8471 | ) |
| 8472 | |
| 8473 | xnnpack_unit_test( |
Marat Dukhan | e207b7b | 2020-05-28 16:27:42 -0700 | [diff] [blame] | 8474 | name = "f32_igemm_minmax_test", |
| 8475 | srcs = [ |
| 8476 | "test/f32-igemm-minmax.cc", |
| 8477 | "test/gemm-microkernel-tester.h", |
| 8478 | "src/xnnpack/AlignedAllocator.h", |
| 8479 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8480 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | e207b7b | 2020-05-28 16:27:42 -0700 | [diff] [blame] | 8481 | ) |
| 8482 | |
| 8483 | xnnpack_unit_test( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8484 | name = "f32_conv_hwc_test", |
| 8485 | srcs = [ |
| 8486 | "test/f32-conv-hwc.cc", |
| 8487 | "test/conv-hwc-microkernel-tester.h", |
| 8488 | "src/xnnpack/AlignedAllocator.h", |
| 8489 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8490 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8491 | ) |
| 8492 | |
| 8493 | xnnpack_unit_test( |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 8494 | name = "f32_conv_hwc2chw_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8495 | srcs = [ |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 8496 | "test/f32-conv-hwc2chw.cc", |
| 8497 | "test/conv-hwc2chw-microkernel-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8498 | "src/xnnpack/AlignedAllocator.h", |
| 8499 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8500 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8501 | ) |
| 8502 | |
| 8503 | xnnpack_unit_test( |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 8504 | name = "f32_dwconv_test", |
| 8505 | srcs = [ |
| 8506 | "test/f32-dwconv.cc", |
| 8507 | "test/dwconv-microkernel-tester.h", |
| 8508 | "src/xnnpack/AlignedAllocator.h", |
| 8509 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8510 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 8511 | ) |
| 8512 | |
| 8513 | xnnpack_unit_test( |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 8514 | name = "f32_dwconv_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8515 | srcs = [ |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 8516 | "test/f32-dwconv-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8517 | "test/dwconv-microkernel-tester.h", |
| 8518 | "src/xnnpack/AlignedAllocator.h", |
| 8519 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8520 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8521 | ) |
| 8522 | |
| 8523 | xnnpack_unit_test( |
Marat Dukhan | bf715f9 | 2020-10-23 20:17:00 -0700 | [diff] [blame] | 8524 | name = "f32_dwconv2d_chw_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8525 | srcs = [ |
Marat Dukhan | bf715f9 | 2020-10-23 20:17:00 -0700 | [diff] [blame] | 8526 | "test/f32-dwconv2d-chw.cc", |
| 8527 | "test/dwconv2d-microkernel-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8528 | "src/xnnpack/AlignedAllocator.h", |
| 8529 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8530 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8531 | ) |
| 8532 | |
| 8533 | xnnpack_unit_test( |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 8534 | name = "f32_gavgpool_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8535 | srcs = [ |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 8536 | "test/f32-gavgpool-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8537 | "test/gavgpool-microkernel-tester.h", |
| 8538 | "src/xnnpack/AlignedAllocator.h", |
| 8539 | ] + MICROKERNEL_TEST_HDRS, |
| 8540 | deps = MICROKERNEL_TEST_DEPS, |
| 8541 | ) |
| 8542 | |
| 8543 | xnnpack_unit_test( |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 8544 | name = "f32_gavgpool_cw_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8545 | srcs = [ |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 8546 | "test/f32-gavgpool-cw.cc", |
| 8547 | "test/gavgpool-cw-microkernel-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8548 | "src/xnnpack/AlignedAllocator.h", |
| 8549 | ] + MICROKERNEL_TEST_HDRS, |
| 8550 | deps = MICROKERNEL_TEST_DEPS, |
| 8551 | ) |
| 8552 | |
| 8553 | xnnpack_unit_test( |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 8554 | name = "f32_gemm_test", |
| 8555 | srcs = [ |
| 8556 | "test/f32-gemm.cc", |
| 8557 | "test/gemm-microkernel-tester.h", |
| 8558 | "src/xnnpack/AlignedAllocator.h", |
| 8559 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8560 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 8561 | ) |
| 8562 | |
| 8563 | xnnpack_unit_test( |
Marat Dukhan | 467f636 | 2020-05-22 23:21:55 -0700 | [diff] [blame] | 8564 | name = "f32_gemm_relu_test", |
| 8565 | srcs = [ |
| 8566 | "test/f32-gemm-relu.cc", |
| 8567 | "test/gemm-microkernel-tester.h", |
| 8568 | "src/xnnpack/AlignedAllocator.h", |
| 8569 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8570 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 467f636 | 2020-05-22 23:21:55 -0700 | [diff] [blame] | 8571 | ) |
| 8572 | |
| 8573 | xnnpack_unit_test( |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 8574 | name = "f32_gemm_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8575 | srcs = [ |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 8576 | "test/f32-gemm-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8577 | "test/gemm-microkernel-tester.h", |
| 8578 | "src/xnnpack/AlignedAllocator.h", |
| 8579 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8580 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8581 | ) |
| 8582 | |
| 8583 | xnnpack_unit_test( |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 8584 | name = "f32_gemminc_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8585 | srcs = [ |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 8586 | "test/f32-gemminc-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8587 | "test/gemm-microkernel-tester.h", |
| 8588 | "src/xnnpack/AlignedAllocator.h", |
| 8589 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8590 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8591 | ) |
| 8592 | |
| 8593 | xnnpack_unit_test( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 8594 | name = "f32_vhswish_test", |
Frank Barchard | b196659 | 2020-05-12 13:47:06 -0700 | [diff] [blame] | 8595 | srcs = [ |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 8596 | "test/f32-vhswish.cc", |
Marat Dukhan | 949b6e7 | 2021-05-13 11:21:06 -0700 | [diff] [blame] | 8597 | "test/vunary-microkernel-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8598 | ] + MICROKERNEL_TEST_HDRS, |
| 8599 | deps = MICROKERNEL_TEST_DEPS, |
| 8600 | ) |
| 8601 | |
| 8602 | xnnpack_unit_test( |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 8603 | name = "f32_maxpool_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8604 | srcs = [ |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 8605 | "test/f32-maxpool-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8606 | "test/maxpool-microkernel-tester.h", |
| 8607 | ] + MICROKERNEL_TEST_HDRS, |
| 8608 | deps = MICROKERNEL_TEST_DEPS, |
| 8609 | ) |
| 8610 | |
| 8611 | xnnpack_unit_test( |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 8612 | name = "f32_pavgpool_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8613 | srcs = [ |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 8614 | "test/f32-pavgpool-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8615 | "test/avgpool-microkernel-tester.h", |
| 8616 | "src/xnnpack/AlignedAllocator.h", |
| 8617 | ] + MICROKERNEL_TEST_HDRS, |
| 8618 | deps = MICROKERNEL_TEST_DEPS, |
| 8619 | ) |
| 8620 | |
| 8621 | xnnpack_unit_test( |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 8622 | name = "f32_ppmm_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8623 | srcs = [ |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 8624 | "test/f32-ppmm-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8625 | "test/gemm-microkernel-tester.h", |
| 8626 | "src/xnnpack/AlignedAllocator.h", |
| 8627 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8628 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8629 | ) |
| 8630 | |
| 8631 | xnnpack_unit_test( |
Frank Barchard | b196659 | 2020-05-12 13:47:06 -0700 | [diff] [blame] | 8632 | name = "f16_prelu_test", |
| 8633 | srcs = [ |
| 8634 | "test/f16-prelu.cc", |
| 8635 | "test/prelu-microkernel-tester.h", |
| 8636 | "src/xnnpack/AlignedAllocator.h", |
| 8637 | ] + MICROKERNEL_TEST_HDRS, |
| 8638 | deps = MICROKERNEL_TEST_DEPS, |
| 8639 | ) |
| 8640 | |
| 8641 | xnnpack_unit_test( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8642 | name = "f32_prelu_test", |
| 8643 | srcs = [ |
| 8644 | "test/f32-prelu.cc", |
| 8645 | "test/prelu-microkernel-tester.h", |
| 8646 | "src/xnnpack/AlignedAllocator.h", |
| 8647 | ] + MICROKERNEL_TEST_HDRS, |
| 8648 | deps = MICROKERNEL_TEST_DEPS, |
| 8649 | ) |
| 8650 | |
| 8651 | xnnpack_unit_test( |
Marat Dukhan | 9757953 | 2019-10-18 16:40:39 -0700 | [diff] [blame] | 8652 | name = "f32_raddexpminusmax_test", |
| 8653 | srcs = [ |
| 8654 | "test/f32-raddexpminusmax.cc", |
| 8655 | "test/raddexpminusmax-microkernel-tester.h", |
| 8656 | ] + MICROKERNEL_TEST_HDRS, |
| 8657 | deps = MICROKERNEL_TEST_DEPS, |
| 8658 | ) |
| 8659 | |
| 8660 | xnnpack_unit_test( |
Marat Dukhan | 6f8d4d3 | 2019-10-25 17:07:09 -0700 | [diff] [blame] | 8661 | name = "f32_raddextexp_test", |
| 8662 | srcs = [ |
| 8663 | "test/f32-raddextexp.cc", |
| 8664 | "test/raddextexp-microkernel-tester.h", |
| 8665 | ] + MICROKERNEL_TEST_HDRS, |
| 8666 | deps = MICROKERNEL_TEST_DEPS, |
| 8667 | ) |
| 8668 | |
| 8669 | xnnpack_unit_test( |
Marat Dukhan | 9757953 | 2019-10-18 16:40:39 -0700 | [diff] [blame] | 8670 | name = "f32_raddstoreexpminusmax_test", |
| 8671 | srcs = [ |
| 8672 | "test/f32-raddstoreexpminusmax.cc", |
| 8673 | "test/raddstoreexpminusmax-microkernel-tester.h", |
| 8674 | ] + MICROKERNEL_TEST_HDRS, |
| 8675 | deps = MICROKERNEL_TEST_DEPS, |
| 8676 | ) |
| 8677 | |
| 8678 | xnnpack_unit_test( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8679 | name = "f32_rmax_test", |
| 8680 | srcs = [ |
| 8681 | "test/f32-rmax.cc", |
| 8682 | "test/rmax-microkernel-tester.h", |
| 8683 | ] + MICROKERNEL_TEST_HDRS, |
| 8684 | deps = MICROKERNEL_TEST_DEPS, |
| 8685 | ) |
| 8686 | |
| 8687 | xnnpack_unit_test( |
Marat Dukhan | 355ab43 | 2020-04-09 19:01:52 -0700 | [diff] [blame] | 8688 | name = "f32_spmm_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8689 | srcs = [ |
Marat Dukhan | 355ab43 | 2020-04-09 19:01:52 -0700 | [diff] [blame] | 8690 | "test/f32-spmm-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8691 | "test/spmm-microkernel-tester.h", |
| 8692 | "src/xnnpack/AlignedAllocator.h", |
| 8693 | ] + MICROKERNEL_TEST_HDRS, |
| 8694 | deps = MICROKERNEL_TEST_DEPS, |
| 8695 | ) |
| 8696 | |
| 8697 | xnnpack_unit_test( |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 8698 | name = "f32_vabs_test", |
| 8699 | srcs = [ |
| 8700 | "test/f32-vabs.cc", |
| 8701 | "test/vunary-microkernel-tester.h", |
| 8702 | ] + MICROKERNEL_TEST_HDRS, |
| 8703 | deps = MICROKERNEL_TEST_DEPS, |
| 8704 | ) |
| 8705 | |
| 8706 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 8707 | name = "f32_vadd_test", |
| 8708 | srcs = [ |
| 8709 | "test/f32-vadd.cc", |
| 8710 | "test/vbinary-microkernel-tester.h", |
| 8711 | ] + MICROKERNEL_TEST_HDRS, |
| 8712 | deps = MICROKERNEL_TEST_DEPS, |
| 8713 | ) |
| 8714 | |
| 8715 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 8716 | name = "f32_vadd_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8717 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 8718 | "test/f32-vadd-minmax.cc", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 8719 | "test/vbinary-microkernel-tester.h", |
Marat Dukhan | c07cb7f | 2019-11-14 15:32:05 -0800 | [diff] [blame] | 8720 | ] + MICROKERNEL_TEST_HDRS, |
| 8721 | deps = MICROKERNEL_TEST_DEPS, |
| 8722 | ) |
| 8723 | |
| 8724 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 8725 | name = "f32_vadd_relu_test", |
| 8726 | srcs = [ |
| 8727 | "test/f32-vadd-relu.cc", |
| 8728 | "test/vbinary-microkernel-tester.h", |
| 8729 | ] + MICROKERNEL_TEST_HDRS, |
| 8730 | deps = MICROKERNEL_TEST_DEPS, |
| 8731 | ) |
| 8732 | |
| 8733 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 8734 | name = "f32_vaddc_test", |
| 8735 | srcs = [ |
| 8736 | "test/f32-vaddc.cc", |
| 8737 | "test/vbinaryc-microkernel-tester.h", |
| 8738 | ] + MICROKERNEL_TEST_HDRS, |
| 8739 | deps = MICROKERNEL_TEST_DEPS, |
| 8740 | ) |
| 8741 | |
| 8742 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 8743 | name = "f32_vaddc_minmax_test", |
Marat Dukhan | c07cb7f | 2019-11-14 15:32:05 -0800 | [diff] [blame] | 8744 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 8745 | "test/f32-vaddc-minmax.cc", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 8746 | "test/vbinaryc-microkernel-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8747 | ] + MICROKERNEL_TEST_HDRS, |
| 8748 | deps = MICROKERNEL_TEST_DEPS, |
| 8749 | ) |
| 8750 | |
| 8751 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 8752 | name = "f32_vaddc_relu_test", |
| 8753 | srcs = [ |
| 8754 | "test/f32-vaddc-relu.cc", |
| 8755 | "test/vbinaryc-microkernel-tester.h", |
| 8756 | ] + MICROKERNEL_TEST_HDRS, |
| 8757 | deps = MICROKERNEL_TEST_DEPS, |
| 8758 | ) |
| 8759 | |
| 8760 | xnnpack_unit_test( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 8761 | name = "f32_vclamp_test", |
| 8762 | srcs = [ |
| 8763 | "test/f32-vclamp.cc", |
Marat Dukhan | 60d3f24 | 2021-05-13 11:59:02 -0700 | [diff] [blame] | 8764 | "test/vunary-microkernel-tester.h", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 8765 | ] + MICROKERNEL_TEST_HDRS, |
| 8766 | deps = MICROKERNEL_TEST_DEPS, |
| 8767 | ) |
| 8768 | |
| 8769 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 8770 | name = "f32_vdiv_test", |
| 8771 | srcs = [ |
| 8772 | "test/f32-vdiv.cc", |
| 8773 | "test/vbinary-microkernel-tester.h", |
| 8774 | ] + MICROKERNEL_TEST_HDRS, |
| 8775 | deps = MICROKERNEL_TEST_DEPS, |
| 8776 | ) |
| 8777 | |
| 8778 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 8779 | name = "f32_vdiv_minmax_test", |
Marat Dukhan | 77ca630 | 2019-12-06 12:48:15 -0800 | [diff] [blame] | 8780 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 8781 | "test/f32-vdiv-minmax.cc", |
Marat Dukhan | 77ca630 | 2019-12-06 12:48:15 -0800 | [diff] [blame] | 8782 | "test/vbinary-microkernel-tester.h", |
| 8783 | ] + MICROKERNEL_TEST_HDRS, |
| 8784 | deps = MICROKERNEL_TEST_DEPS, |
| 8785 | ) |
| 8786 | |
| 8787 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 8788 | name = "f32_vdiv_relu_test", |
| 8789 | srcs = [ |
| 8790 | "test/f32-vdiv-relu.cc", |
| 8791 | "test/vbinary-microkernel-tester.h", |
| 8792 | ] + MICROKERNEL_TEST_HDRS, |
| 8793 | deps = MICROKERNEL_TEST_DEPS, |
| 8794 | ) |
| 8795 | |
| 8796 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 8797 | name = "f32_vdivc_test", |
| 8798 | srcs = [ |
| 8799 | "test/f32-vdivc.cc", |
| 8800 | "test/vbinaryc-microkernel-tester.h", |
| 8801 | ] + MICROKERNEL_TEST_HDRS, |
| 8802 | deps = MICROKERNEL_TEST_DEPS, |
| 8803 | ) |
| 8804 | |
| 8805 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 8806 | name = "f32_vdivc_minmax_test", |
Marat Dukhan | 77ca630 | 2019-12-06 12:48:15 -0800 | [diff] [blame] | 8807 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 8808 | "test/f32-vdivc-minmax.cc", |
Marat Dukhan | 77ca630 | 2019-12-06 12:48:15 -0800 | [diff] [blame] | 8809 | "test/vbinaryc-microkernel-tester.h", |
| 8810 | ] + MICROKERNEL_TEST_HDRS, |
| 8811 | deps = MICROKERNEL_TEST_DEPS, |
| 8812 | ) |
| 8813 | |
| 8814 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 8815 | name = "f32_vdivc_relu_test", |
| 8816 | srcs = [ |
| 8817 | "test/f32-vdivc-relu.cc", |
| 8818 | "test/vbinaryc-microkernel-tester.h", |
| 8819 | ] + MICROKERNEL_TEST_HDRS, |
| 8820 | deps = MICROKERNEL_TEST_DEPS, |
| 8821 | ) |
| 8822 | |
| 8823 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 8824 | name = "f32_vrdivc_test", |
| 8825 | srcs = [ |
| 8826 | "test/f32-vrdivc.cc", |
| 8827 | "test/vbinaryc-microkernel-tester.h", |
| 8828 | ] + MICROKERNEL_TEST_HDRS, |
| 8829 | deps = MICROKERNEL_TEST_DEPS, |
| 8830 | ) |
| 8831 | |
| 8832 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 8833 | name = "f32_vrdivc_minmax_test", |
Marat Dukhan | 77ca630 | 2019-12-06 12:48:15 -0800 | [diff] [blame] | 8834 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 8835 | "test/f32-vrdivc-minmax.cc", |
Marat Dukhan | 77ca630 | 2019-12-06 12:48:15 -0800 | [diff] [blame] | 8836 | "test/vbinaryc-microkernel-tester.h", |
| 8837 | ] + MICROKERNEL_TEST_HDRS, |
| 8838 | deps = MICROKERNEL_TEST_DEPS, |
| 8839 | ) |
| 8840 | |
| 8841 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 8842 | name = "f32_vrdivc_relu_test", |
| 8843 | srcs = [ |
| 8844 | "test/f32-vrdivc-relu.cc", |
| 8845 | "test/vbinaryc-microkernel-tester.h", |
| 8846 | ] + MICROKERNEL_TEST_HDRS, |
| 8847 | deps = MICROKERNEL_TEST_DEPS, |
| 8848 | ) |
| 8849 | |
| 8850 | xnnpack_unit_test( |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 8851 | name = "f32_velu_test", |
| 8852 | srcs = [ |
| 8853 | "test/f32-velu.cc", |
| 8854 | "test/vunary-microkernel-tester.h", |
| 8855 | ] + MICROKERNEL_TEST_HDRS, |
| 8856 | deps = MICROKERNEL_TEST_DEPS, |
| 8857 | ) |
| 8858 | |
| 8859 | xnnpack_unit_test( |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 8860 | name = "f32_vmax_test", |
| 8861 | srcs = [ |
| 8862 | "test/f32-vmax.cc", |
| 8863 | "test/vbinary-microkernel-tester.h", |
| 8864 | ] + MICROKERNEL_TEST_HDRS, |
| 8865 | deps = MICROKERNEL_TEST_DEPS, |
| 8866 | ) |
| 8867 | |
| 8868 | xnnpack_unit_test( |
| 8869 | name = "f32_vmaxc_test", |
| 8870 | srcs = [ |
| 8871 | "test/f32-vmaxc.cc", |
| 8872 | "test/vbinaryc-microkernel-tester.h", |
| 8873 | ] + MICROKERNEL_TEST_HDRS, |
| 8874 | deps = MICROKERNEL_TEST_DEPS, |
| 8875 | ) |
| 8876 | |
| 8877 | xnnpack_unit_test( |
| 8878 | name = "f32_vmin_test", |
| 8879 | srcs = [ |
| 8880 | "test/f32-vmin.cc", |
| 8881 | "test/vbinary-microkernel-tester.h", |
| 8882 | ] + MICROKERNEL_TEST_HDRS, |
| 8883 | deps = MICROKERNEL_TEST_DEPS, |
| 8884 | ) |
| 8885 | |
| 8886 | xnnpack_unit_test( |
| 8887 | name = "f32_vminc_test", |
| 8888 | srcs = [ |
| 8889 | "test/f32-vminc.cc", |
| 8890 | "test/vbinaryc-microkernel-tester.h", |
| 8891 | ] + MICROKERNEL_TEST_HDRS, |
| 8892 | deps = MICROKERNEL_TEST_DEPS, |
| 8893 | ) |
| 8894 | |
| 8895 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 8896 | name = "f32_vmul_test", |
| 8897 | srcs = [ |
| 8898 | "test/f32-vmul.cc", |
| 8899 | "test/vbinary-microkernel-tester.h", |
| 8900 | ] + MICROKERNEL_TEST_HDRS, |
| 8901 | deps = MICROKERNEL_TEST_DEPS, |
| 8902 | ) |
| 8903 | |
| 8904 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 8905 | name = "f32_vmul_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8906 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 8907 | "test/f32-vmul-minmax.cc", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 8908 | "test/vbinary-microkernel-tester.h", |
Marat Dukhan | c07cb7f | 2019-11-14 15:32:05 -0800 | [diff] [blame] | 8909 | ] + MICROKERNEL_TEST_HDRS, |
| 8910 | deps = MICROKERNEL_TEST_DEPS, |
| 8911 | ) |
| 8912 | |
| 8913 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 8914 | name = "f32_vmul_relu_test", |
| 8915 | srcs = [ |
| 8916 | "test/f32-vmul-relu.cc", |
| 8917 | "test/vbinary-microkernel-tester.h", |
| 8918 | ] + MICROKERNEL_TEST_HDRS, |
| 8919 | deps = MICROKERNEL_TEST_DEPS, |
| 8920 | ) |
| 8921 | |
| 8922 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 8923 | name = "f32_vmulc_test", |
| 8924 | srcs = [ |
| 8925 | "test/f32-vmulc.cc", |
| 8926 | "test/vbinaryc-microkernel-tester.h", |
| 8927 | ] + MICROKERNEL_TEST_HDRS, |
| 8928 | deps = MICROKERNEL_TEST_DEPS, |
| 8929 | ) |
| 8930 | |
| 8931 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 8932 | name = "f32_vmulc_minmax_test", |
Marat Dukhan | c07cb7f | 2019-11-14 15:32:05 -0800 | [diff] [blame] | 8933 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 8934 | "test/f32-vmulc-minmax.cc", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 8935 | "test/vbinaryc-microkernel-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8936 | ] + MICROKERNEL_TEST_HDRS, |
| 8937 | deps = MICROKERNEL_TEST_DEPS, |
| 8938 | ) |
| 8939 | |
| 8940 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 8941 | name = "f32_vmulc_relu_test", |
| 8942 | srcs = [ |
| 8943 | "test/f32-vmulc-relu.cc", |
| 8944 | "test/vbinaryc-microkernel-tester.h", |
| 8945 | ] + MICROKERNEL_TEST_HDRS, |
| 8946 | deps = MICROKERNEL_TEST_DEPS, |
| 8947 | ) |
| 8948 | |
| 8949 | xnnpack_unit_test( |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 8950 | name = "f32_vmulcaddc_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8951 | srcs = [ |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 8952 | "test/f32-vmulcaddc-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8953 | "test/vmulcaddc-microkernel-tester.h", |
| 8954 | "src/xnnpack/AlignedAllocator.h", |
| 8955 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8956 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8957 | ) |
| 8958 | |
| 8959 | xnnpack_unit_test( |
Marat Dukhan | 8cc7efe | 2020-06-10 16:24:27 -0700 | [diff] [blame] | 8960 | name = "f32_vlrelu_test", |
| 8961 | srcs = [ |
| 8962 | "test/f32-vlrelu.cc", |
| 8963 | "test/vunary-microkernel-tester.h", |
| 8964 | ] + MICROKERNEL_TEST_HDRS, |
| 8965 | deps = MICROKERNEL_TEST_DEPS, |
| 8966 | ) |
| 8967 | |
| 8968 | xnnpack_unit_test( |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 8969 | name = "f32_vneg_test", |
| 8970 | srcs = [ |
| 8971 | "test/f32-vneg.cc", |
| 8972 | "test/vunary-microkernel-tester.h", |
| 8973 | ] + MICROKERNEL_TEST_HDRS, |
| 8974 | deps = MICROKERNEL_TEST_DEPS, |
| 8975 | ) |
| 8976 | |
| 8977 | xnnpack_unit_test( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 8978 | name = "f32_vrelu_test", |
| 8979 | srcs = [ |
| 8980 | "test/f32-vrelu.cc", |
| 8981 | "test/vunary-microkernel-tester.h", |
| 8982 | ] + MICROKERNEL_TEST_HDRS, |
| 8983 | deps = MICROKERNEL_TEST_DEPS, |
| 8984 | ) |
| 8985 | |
| 8986 | xnnpack_unit_test( |
Marat Dukhan | eecf8fd | 2020-06-09 08:59:37 -0700 | [diff] [blame] | 8987 | name = "f32_vrndne_test", |
| 8988 | srcs = [ |
| 8989 | "test/f32-vrndne.cc", |
| 8990 | "test/vunary-microkernel-tester.h", |
| 8991 | ] + MICROKERNEL_TEST_HDRS, |
| 8992 | deps = MICROKERNEL_TEST_DEPS, |
| 8993 | ) |
| 8994 | |
| 8995 | xnnpack_unit_test( |
| 8996 | name = "f32_vrndz_test", |
| 8997 | srcs = [ |
| 8998 | "test/f32-vrndz.cc", |
| 8999 | "test/vunary-microkernel-tester.h", |
| 9000 | ] + MICROKERNEL_TEST_HDRS, |
| 9001 | deps = MICROKERNEL_TEST_DEPS, |
| 9002 | ) |
| 9003 | |
| 9004 | xnnpack_unit_test( |
| 9005 | name = "f32_vrndu_test", |
| 9006 | srcs = [ |
| 9007 | "test/f32-vrndu.cc", |
| 9008 | "test/vunary-microkernel-tester.h", |
| 9009 | ] + MICROKERNEL_TEST_HDRS, |
| 9010 | deps = MICROKERNEL_TEST_DEPS, |
| 9011 | ) |
| 9012 | |
| 9013 | xnnpack_unit_test( |
| 9014 | name = "f32_vrndd_test", |
| 9015 | srcs = [ |
| 9016 | "test/f32-vrndd.cc", |
| 9017 | "test/vunary-microkernel-tester.h", |
| 9018 | ] + MICROKERNEL_TEST_HDRS, |
| 9019 | deps = MICROKERNEL_TEST_DEPS, |
| 9020 | ) |
| 9021 | |
| 9022 | xnnpack_unit_test( |
Marat Dukhan | 05ac8e3 | 2019-10-21 15:39:33 -0700 | [diff] [blame] | 9023 | name = "f32_vscale_test", |
| 9024 | srcs = [ |
| 9025 | "test/f32-vscale.cc", |
| 9026 | "test/vscale-microkernel-tester.h", |
| 9027 | ] + MICROKERNEL_TEST_HDRS, |
| 9028 | deps = MICROKERNEL_TEST_DEPS, |
| 9029 | ) |
| 9030 | |
| 9031 | xnnpack_unit_test( |
Marat Dukhan | 9757953 | 2019-10-18 16:40:39 -0700 | [diff] [blame] | 9032 | name = "f32_vscaleexpminusmax_test", |
| 9033 | srcs = [ |
| 9034 | "test/f32-vscaleexpminusmax.cc", |
| 9035 | "test/vscaleexpminusmax-microkernel-tester.h", |
| 9036 | ] + MICROKERNEL_TEST_HDRS, |
| 9037 | deps = MICROKERNEL_TEST_DEPS, |
| 9038 | ) |
| 9039 | |
| 9040 | xnnpack_unit_test( |
Marat Dukhan | 6f8d4d3 | 2019-10-25 17:07:09 -0700 | [diff] [blame] | 9041 | name = "f32_vscaleextexp_test", |
| 9042 | srcs = [ |
| 9043 | "test/f32-vscaleextexp.cc", |
| 9044 | "test/vscaleextexp-microkernel-tester.h", |
| 9045 | ] + MICROKERNEL_TEST_HDRS, |
| 9046 | deps = MICROKERNEL_TEST_DEPS, |
| 9047 | ) |
| 9048 | |
| 9049 | xnnpack_unit_test( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 9050 | name = "f32_vsigmoid_test", |
| 9051 | srcs = [ |
| 9052 | "test/f32-vsigmoid.cc", |
| 9053 | "test/vunary-microkernel-tester.h", |
| 9054 | ] + MICROKERNEL_TEST_HDRS, |
| 9055 | deps = MICROKERNEL_TEST_DEPS, |
| 9056 | ) |
| 9057 | |
| 9058 | xnnpack_unit_test( |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 9059 | name = "f32_vsqr_test", |
| 9060 | srcs = [ |
| 9061 | "test/f32-vsqr.cc", |
| 9062 | "test/vunary-microkernel-tester.h", |
| 9063 | ] + MICROKERNEL_TEST_HDRS, |
| 9064 | deps = MICROKERNEL_TEST_DEPS, |
| 9065 | ) |
| 9066 | |
| 9067 | xnnpack_unit_test( |
Marat Dukhan | 13bafb0 | 2020-06-05 00:43:11 -0700 | [diff] [blame] | 9068 | name = "f32_vsqrdiff_test", |
| 9069 | srcs = [ |
| 9070 | "test/f32-vsqrdiff.cc", |
| 9071 | "test/vbinary-microkernel-tester.h", |
| 9072 | ] + MICROKERNEL_TEST_HDRS, |
| 9073 | deps = MICROKERNEL_TEST_DEPS, |
| 9074 | ) |
| 9075 | |
| 9076 | xnnpack_unit_test( |
| 9077 | name = "f32_vsqrdiffc_test", |
| 9078 | srcs = [ |
| 9079 | "test/f32-vsqrdiffc.cc", |
| 9080 | "test/vbinaryc-microkernel-tester.h", |
| 9081 | ] + MICROKERNEL_TEST_HDRS, |
| 9082 | deps = MICROKERNEL_TEST_DEPS, |
| 9083 | ) |
| 9084 | |
| 9085 | xnnpack_unit_test( |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 9086 | name = "f32_vsqrt_test", |
| 9087 | srcs = [ |
| 9088 | "test/f32-vsqrt.cc", |
| 9089 | "test/vunary-microkernel-tester.h", |
| 9090 | ] + MICROKERNEL_TEST_HDRS, |
| 9091 | deps = MICROKERNEL_TEST_DEPS, |
| 9092 | ) |
| 9093 | |
| 9094 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 9095 | name = "f32_vsub_test", |
| 9096 | srcs = [ |
| 9097 | "test/f32-vsub.cc", |
| 9098 | "test/vbinary-microkernel-tester.h", |
| 9099 | ] + MICROKERNEL_TEST_HDRS, |
| 9100 | deps = MICROKERNEL_TEST_DEPS, |
| 9101 | ) |
| 9102 | |
| 9103 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 9104 | name = "f32_vsub_minmax_test", |
Marat Dukhan | 9757953 | 2019-10-18 16:40:39 -0700 | [diff] [blame] | 9105 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 9106 | "test/f32-vsub-minmax.cc", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 9107 | "test/vbinary-microkernel-tester.h", |
Marat Dukhan | c07cb7f | 2019-11-14 15:32:05 -0800 | [diff] [blame] | 9108 | ] + MICROKERNEL_TEST_HDRS, |
| 9109 | deps = MICROKERNEL_TEST_DEPS, |
| 9110 | ) |
| 9111 | |
| 9112 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 9113 | name = "f32_vsub_relu_test", |
| 9114 | srcs = [ |
| 9115 | "test/f32-vsub-relu.cc", |
| 9116 | "test/vbinary-microkernel-tester.h", |
| 9117 | ] + MICROKERNEL_TEST_HDRS, |
| 9118 | deps = MICROKERNEL_TEST_DEPS, |
| 9119 | ) |
| 9120 | |
| 9121 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 9122 | name = "f32_vsubc_test", |
| 9123 | srcs = [ |
| 9124 | "test/f32-vsubc.cc", |
| 9125 | "test/vbinaryc-microkernel-tester.h", |
| 9126 | ] + MICROKERNEL_TEST_HDRS, |
| 9127 | deps = MICROKERNEL_TEST_DEPS, |
| 9128 | ) |
| 9129 | |
| 9130 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 9131 | name = "f32_vsubc_minmax_test", |
Marat Dukhan | c07cb7f | 2019-11-14 15:32:05 -0800 | [diff] [blame] | 9132 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 9133 | "test/f32-vsubc-minmax.cc", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 9134 | "test/vbinaryc-microkernel-tester.h", |
Marat Dukhan | c07cb7f | 2019-11-14 15:32:05 -0800 | [diff] [blame] | 9135 | ] + MICROKERNEL_TEST_HDRS, |
| 9136 | deps = MICROKERNEL_TEST_DEPS, |
| 9137 | ) |
| 9138 | |
| 9139 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 9140 | name = "f32_vsubc_relu_test", |
| 9141 | srcs = [ |
| 9142 | "test/f32-vsubc-relu.cc", |
| 9143 | "test/vbinaryc-microkernel-tester.h", |
| 9144 | ] + MICROKERNEL_TEST_HDRS, |
| 9145 | deps = MICROKERNEL_TEST_DEPS, |
| 9146 | ) |
| 9147 | |
| 9148 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 9149 | name = "f32_vrsubc_test", |
| 9150 | srcs = [ |
| 9151 | "test/f32-vrsubc.cc", |
| 9152 | "test/vbinaryc-microkernel-tester.h", |
| 9153 | ] + MICROKERNEL_TEST_HDRS, |
| 9154 | deps = MICROKERNEL_TEST_DEPS, |
| 9155 | ) |
| 9156 | |
| 9157 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 9158 | name = "f32_vrsubc_minmax_test", |
Marat Dukhan | c07cb7f | 2019-11-14 15:32:05 -0800 | [diff] [blame] | 9159 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 9160 | "test/f32-vrsubc-minmax.cc", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 9161 | "test/vbinaryc-microkernel-tester.h", |
Marat Dukhan | 9757953 | 2019-10-18 16:40:39 -0700 | [diff] [blame] | 9162 | ] + MICROKERNEL_TEST_HDRS, |
| 9163 | deps = MICROKERNEL_TEST_DEPS, |
| 9164 | ) |
| 9165 | |
| 9166 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 9167 | name = "f32_vrsubc_relu_test", |
| 9168 | srcs = [ |
| 9169 | "test/f32-vrsubc-relu.cc", |
| 9170 | "test/vbinaryc-microkernel-tester.h", |
| 9171 | ] + MICROKERNEL_TEST_HDRS, |
| 9172 | deps = MICROKERNEL_TEST_DEPS, |
| 9173 | ) |
| 9174 | |
| 9175 | xnnpack_unit_test( |
Marat Dukhan | 8228689 | 2021-06-04 17:27:27 -0700 | [diff] [blame] | 9176 | name = "qc8_dwconv_minmax_fp32_test", |
| 9177 | timeout = "moderate", |
| 9178 | srcs = [ |
| 9179 | "test/qc8-dwconv-minmax-fp32.cc", |
| 9180 | "test/dwconv-microkernel-tester.h", |
| 9181 | "src/xnnpack/AlignedAllocator.h", |
| 9182 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9183 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9184 | ) |
| 9185 | |
| 9186 | xnnpack_unit_test( |
Marat Dukhan | 0b04374 | 2021-06-02 18:29:11 -0700 | [diff] [blame] | 9187 | name = "qc8_gemm_minmax_fp32_test", |
| 9188 | timeout = "moderate", |
| 9189 | srcs = [ |
| 9190 | "test/qc8-gemm-minmax-fp32.cc", |
| 9191 | "test/gemm-microkernel-tester.h", |
| 9192 | "src/xnnpack/AlignedAllocator.h", |
| 9193 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9194 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9195 | ) |
| 9196 | |
| 9197 | xnnpack_unit_test( |
Marat Dukhan | e06c813 | 2021-06-03 08:59:11 -0700 | [diff] [blame] | 9198 | name = "qc8_igemm_minmax_fp32_test", |
| 9199 | timeout = "moderate", |
| 9200 | srcs = [ |
| 9201 | "test/qc8-igemm-minmax-fp32.cc", |
| 9202 | "test/gemm-microkernel-tester.h", |
| 9203 | "src/xnnpack/AlignedAllocator.h", |
| 9204 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9205 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9206 | ) |
| 9207 | |
| 9208 | xnnpack_unit_test( |
Marat Dukhan | be18f5c | 2021-07-16 18:46:39 -0700 | [diff] [blame] | 9209 | name = "qs8_dwconv_minmax_fp32_test", |
| 9210 | srcs = [ |
| 9211 | "test/qs8-dwconv-minmax-fp32.cc", |
| 9212 | "test/dwconv-microkernel-tester.h", |
| 9213 | "src/xnnpack/AlignedAllocator.h", |
| 9214 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9215 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9216 | ) |
| 9217 | |
| 9218 | xnnpack_unit_test( |
Marat Dukhan | b07c26a | 2021-05-24 19:44:51 -0700 | [diff] [blame] | 9219 | name = "qs8_dwconv_minmax_gemmlowp_test", |
Marat Dukhan | f62bbdc | 2020-08-04 13:59:04 -0700 | [diff] [blame] | 9220 | srcs = [ |
Marat Dukhan | b07c26a | 2021-05-24 19:44:51 -0700 | [diff] [blame] | 9221 | "test/qs8-dwconv-minmax-gemmlowp.cc", |
Marat Dukhan | f62bbdc | 2020-08-04 13:59:04 -0700 | [diff] [blame] | 9222 | "test/dwconv-microkernel-tester.h", |
| 9223 | "src/xnnpack/AlignedAllocator.h", |
| 9224 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9225 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9226 | ) |
| 9227 | |
| 9228 | xnnpack_unit_test( |
Marat Dukhan | be18f5c | 2021-07-16 18:46:39 -0700 | [diff] [blame] | 9229 | name = "qs8_dwconv_minmax_rndnu_test", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 9230 | srcs = [ |
Marat Dukhan | be18f5c | 2021-07-16 18:46:39 -0700 | [diff] [blame] | 9231 | "test/qs8-dwconv-minmax-rndnu.cc", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 9232 | "test/dwconv-microkernel-tester.h", |
| 9233 | "src/xnnpack/AlignedAllocator.h", |
| 9234 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9235 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9236 | ) |
| 9237 | |
| 9238 | xnnpack_unit_test( |
Marat Dukhan | 4ed53f4 | 2020-08-06 01:12:55 -0700 | [diff] [blame] | 9239 | name = "qs8_gavgpool_minmax_test", |
| 9240 | srcs = [ |
| 9241 | "test/qs8-gavgpool-minmax.cc", |
| 9242 | "test/gavgpool-microkernel-tester.h", |
| 9243 | "src/xnnpack/AlignedAllocator.h", |
| 9244 | ] + MICROKERNEL_TEST_HDRS, |
| 9245 | deps = MICROKERNEL_TEST_DEPS, |
| 9246 | ) |
| 9247 | |
| 9248 | xnnpack_unit_test( |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 9249 | name = "qs8_gemm_minmax_fp32_test", |
| 9250 | timeout = "moderate", |
| 9251 | srcs = [ |
| 9252 | "test/qs8-gemm-minmax-fp32.cc", |
| 9253 | "test/gemm-microkernel-tester.h", |
| 9254 | "src/xnnpack/AlignedAllocator.h", |
| 9255 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9256 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9257 | ) |
| 9258 | |
| 9259 | xnnpack_unit_test( |
Marat Dukhan | b07c26a | 2021-05-24 19:44:51 -0700 | [diff] [blame] | 9260 | name = "qs8_gemm_minmax_gemmlowp_test", |
Marat Dukhan | 56fdb25 | 2021-05-24 13:44:00 -0700 | [diff] [blame] | 9261 | timeout = "moderate", |
Marat Dukhan | 595e170 | 2020-07-31 10:12:52 -0700 | [diff] [blame] | 9262 | srcs = [ |
Marat Dukhan | b07c26a | 2021-05-24 19:44:51 -0700 | [diff] [blame] | 9263 | "test/qs8-gemm-minmax-gemmlowp.cc", |
Marat Dukhan | 595e170 | 2020-07-31 10:12:52 -0700 | [diff] [blame] | 9264 | "test/gemm-microkernel-tester.h", |
| 9265 | "src/xnnpack/AlignedAllocator.h", |
| 9266 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9267 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9268 | ) |
| 9269 | |
| 9270 | xnnpack_unit_test( |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 9271 | name = "qs8_gemm_minmax_rndnu_test", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 9272 | timeout = "moderate", |
| 9273 | srcs = [ |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 9274 | "test/qs8-gemm-minmax-rndnu.cc", |
| 9275 | "test/gemm-microkernel-tester.h", |
| 9276 | "src/xnnpack/AlignedAllocator.h", |
| 9277 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9278 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9279 | ) |
| 9280 | |
| 9281 | xnnpack_unit_test( |
| 9282 | name = "qs8_igemm_minmax_fp32_test", |
| 9283 | timeout = "moderate", |
| 9284 | srcs = [ |
| 9285 | "test/qs8-igemm-minmax-fp32.cc", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 9286 | "test/gemm-microkernel-tester.h", |
| 9287 | "src/xnnpack/AlignedAllocator.h", |
| 9288 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9289 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9290 | ) |
| 9291 | |
| 9292 | xnnpack_unit_test( |
Marat Dukhan | b07c26a | 2021-05-24 19:44:51 -0700 | [diff] [blame] | 9293 | name = "qs8_igemm_minmax_gemmlowp_test", |
Marat Dukhan | 56fdb25 | 2021-05-24 13:44:00 -0700 | [diff] [blame] | 9294 | timeout = "moderate", |
Marat Dukhan | f948068 | 2020-07-31 14:50:24 -0700 | [diff] [blame] | 9295 | srcs = [ |
Marat Dukhan | b07c26a | 2021-05-24 19:44:51 -0700 | [diff] [blame] | 9296 | "test/qs8-igemm-minmax-gemmlowp.cc", |
Marat Dukhan | f948068 | 2020-07-31 14:50:24 -0700 | [diff] [blame] | 9297 | "test/gemm-microkernel-tester.h", |
| 9298 | "src/xnnpack/AlignedAllocator.h", |
| 9299 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9300 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9301 | ) |
| 9302 | |
| 9303 | xnnpack_unit_test( |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 9304 | name = "qs8_igemm_minmax_rndnu_test", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 9305 | timeout = "moderate", |
| 9306 | srcs = [ |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 9307 | "test/qs8-igemm-minmax-rndnu.cc", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 9308 | "test/gemm-microkernel-tester.h", |
| 9309 | "src/xnnpack/AlignedAllocator.h", |
| 9310 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9311 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9312 | ) |
| 9313 | |
| 9314 | xnnpack_unit_test( |
Marat Dukhan | f948068 | 2020-07-31 14:50:24 -0700 | [diff] [blame] | 9315 | name = "qs8_requantization_test", |
| 9316 | srcs = [ |
| 9317 | "src/xnnpack/requantization-stubs.h", |
| 9318 | "test/qs8-requantization.cc", |
| 9319 | "test/requantization-tester.h", |
| 9320 | ] + MICROKERNEL_TEST_HDRS, |
| 9321 | deps = MICROKERNEL_TEST_DEPS, |
| 9322 | ) |
| 9323 | |
| 9324 | xnnpack_unit_test( |
Marat Dukhan | d9f3ad4 | 2020-08-10 12:30:58 -0700 | [diff] [blame] | 9325 | name = "qs8_vadd_minmax_test", |
| 9326 | srcs = [ |
| 9327 | "test/qs8-vadd-minmax.cc", |
| 9328 | "test/vadd-microkernel-tester.h", |
| 9329 | ] + MICROKERNEL_TEST_HDRS, |
| 9330 | deps = MICROKERNEL_TEST_DEPS, |
| 9331 | ) |
| 9332 | |
| 9333 | xnnpack_unit_test( |
Marat Dukhan | 0270d9f | 2020-08-11 00:56:46 -0700 | [diff] [blame] | 9334 | name = "qs8_vaddc_minmax_test", |
| 9335 | srcs = [ |
| 9336 | "test/qs8-vaddc-minmax.cc", |
| 9337 | "test/vaddc-microkernel-tester.h", |
| 9338 | ] + MICROKERNEL_TEST_HDRS, |
| 9339 | deps = MICROKERNEL_TEST_DEPS, |
| 9340 | ) |
| 9341 | |
| 9342 | xnnpack_unit_test( |
Marat Dukhan | a212eac | 2021-08-02 09:58:04 -0700 | [diff] [blame] | 9343 | name = "qs8_vmul_minmax_fp32_test", |
| 9344 | srcs = [ |
| 9345 | "test/qs8-vmul-minmax-fp32.cc", |
| 9346 | "test/vmul-microkernel-tester.h", |
| 9347 | ] + MICROKERNEL_TEST_HDRS, |
| 9348 | deps = MICROKERNEL_TEST_DEPS, |
| 9349 | ) |
| 9350 | |
| 9351 | xnnpack_unit_test( |
| 9352 | name = "qs8_vmulc_minmax_fp32_test", |
| 9353 | srcs = [ |
| 9354 | "test/qs8-vmulc-minmax-fp32.cc", |
| 9355 | "test/vmulc-microkernel-tester.h", |
| 9356 | ] + MICROKERNEL_TEST_HDRS, |
| 9357 | deps = MICROKERNEL_TEST_DEPS, |
| 9358 | ) |
| 9359 | |
| 9360 | xnnpack_unit_test( |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 9361 | name = "qu8_avgpool_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9362 | srcs = [ |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 9363 | "test/qu8-avgpool-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9364 | "test/avgpool-microkernel-tester.h", |
| 9365 | "src/xnnpack/AlignedAllocator.h", |
| 9366 | ] + MICROKERNEL_TEST_HDRS, |
| 9367 | deps = MICROKERNEL_TEST_DEPS, |
| 9368 | ) |
| 9369 | |
| 9370 | xnnpack_unit_test( |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 9371 | name = "qu8_dwconv_minmax_fp32_test", |
| 9372 | srcs = [ |
| 9373 | "test/qu8-dwconv-minmax-fp32.cc", |
| 9374 | "test/dwconv-microkernel-tester.h", |
| 9375 | "src/xnnpack/AlignedAllocator.h", |
| 9376 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9377 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9378 | ) |
| 9379 | |
| 9380 | xnnpack_unit_test( |
Marat Dukhan | 73a899a | 2021-07-27 00:10:38 -0700 | [diff] [blame] | 9381 | name = "qu8_dwconv_minmax_rndnu_test", |
| 9382 | srcs = [ |
| 9383 | "test/qu8-dwconv-minmax-rndnu.cc", |
| 9384 | "test/dwconv-microkernel-tester.h", |
| 9385 | "src/xnnpack/AlignedAllocator.h", |
| 9386 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9387 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9388 | ) |
| 9389 | |
| 9390 | xnnpack_unit_test( |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 9391 | name = "qu8_gavgpool_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9392 | srcs = [ |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 9393 | "test/qu8-gavgpool-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9394 | "test/gavgpool-microkernel-tester.h", |
| 9395 | "src/xnnpack/AlignedAllocator.h", |
| 9396 | ] + MICROKERNEL_TEST_HDRS, |
| 9397 | deps = MICROKERNEL_TEST_DEPS, |
| 9398 | ) |
| 9399 | |
| 9400 | xnnpack_unit_test( |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 9401 | name = "qu8_gemm_minmax_fp32_test", |
| 9402 | srcs = [ |
| 9403 | "test/qu8-gemm-minmax-fp32.cc", |
| 9404 | "test/gemm-microkernel-tester.h", |
| 9405 | "src/xnnpack/AlignedAllocator.h", |
| 9406 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9407 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9408 | ) |
| 9409 | |
| 9410 | xnnpack_unit_test( |
Marat Dukhan | c2e8f66 | 2021-07-01 17:06:34 -0700 | [diff] [blame] | 9411 | name = "qu8_gemm_minmax_gemmlowp_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9412 | srcs = [ |
Marat Dukhan | c2e8f66 | 2021-07-01 17:06:34 -0700 | [diff] [blame] | 9413 | "test/qu8-gemm-minmax-gemmlowp.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9414 | "test/gemm-microkernel-tester.h", |
| 9415 | "src/xnnpack/AlignedAllocator.h", |
| 9416 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 9417 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9418 | ) |
| 9419 | |
| 9420 | xnnpack_unit_test( |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 9421 | name = "qu8_gemm_minmax_rndnu_test", |
| 9422 | srcs = [ |
| 9423 | "test/qu8-gemm-minmax-rndnu.cc", |
| 9424 | "test/gemm-microkernel-tester.h", |
| 9425 | "src/xnnpack/AlignedAllocator.h", |
| 9426 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9427 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9428 | ) |
| 9429 | |
| 9430 | xnnpack_unit_test( |
| 9431 | name = "qu8_igemm_minmax_fp32_test", |
| 9432 | srcs = [ |
| 9433 | "test/qu8-igemm-minmax-fp32.cc", |
| 9434 | "test/gemm-microkernel-tester.h", |
| 9435 | "src/xnnpack/AlignedAllocator.h", |
| 9436 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9437 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9438 | ) |
| 9439 | |
| 9440 | xnnpack_unit_test( |
| 9441 | name = "qu8_igemm_minmax_gemmlowp_test", |
| 9442 | srcs = [ |
| 9443 | "test/qu8-igemm-minmax-gemmlowp.cc", |
| 9444 | "test/gemm-microkernel-tester.h", |
| 9445 | "src/xnnpack/AlignedAllocator.h", |
| 9446 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9447 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9448 | ) |
| 9449 | |
| 9450 | xnnpack_unit_test( |
| 9451 | name = "qu8_igemm_minmax_rndnu_test", |
| 9452 | srcs = [ |
| 9453 | "test/qu8-igemm-minmax-rndnu.cc", |
| 9454 | "test/gemm-microkernel-tester.h", |
| 9455 | "src/xnnpack/AlignedAllocator.h", |
| 9456 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9457 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9458 | ) |
| 9459 | |
| 9460 | xnnpack_unit_test( |
Marat Dukhan | 5b69f8b | 2020-07-24 15:26:48 -0700 | [diff] [blame] | 9461 | name = "qu8_requantization_test", |
| 9462 | srcs = [ |
| 9463 | "src/xnnpack/requantization-stubs.h", |
| 9464 | "test/qu8-requantization.cc", |
| 9465 | "test/requantization-tester.h", |
| 9466 | ] + MICROKERNEL_TEST_HDRS, |
| 9467 | deps = MICROKERNEL_TEST_DEPS, |
| 9468 | ) |
| 9469 | |
| 9470 | xnnpack_unit_test( |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 9471 | name = "qu8_vadd_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9472 | srcs = [ |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 9473 | "test/qu8-vadd-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9474 | "test/vadd-microkernel-tester.h", |
| 9475 | ] + MICROKERNEL_TEST_HDRS, |
| 9476 | deps = MICROKERNEL_TEST_DEPS, |
| 9477 | ) |
| 9478 | |
| 9479 | xnnpack_unit_test( |
Marat Dukhan | 76e78c8 | 2021-07-20 21:11:23 -0700 | [diff] [blame] | 9480 | name = "qu8_vaddc_minmax_test", |
| 9481 | srcs = [ |
| 9482 | "test/qu8-vaddc-minmax.cc", |
| 9483 | "test/vaddc-microkernel-tester.h", |
| 9484 | ] + MICROKERNEL_TEST_HDRS, |
| 9485 | deps = MICROKERNEL_TEST_DEPS, |
| 9486 | ) |
| 9487 | |
| 9488 | xnnpack_unit_test( |
Marat Dukhan | a212eac | 2021-08-02 09:58:04 -0700 | [diff] [blame] | 9489 | name = "qu8_vmul_minmax_fp32_test", |
| 9490 | srcs = [ |
| 9491 | "test/qu8-vmul-minmax-fp32.cc", |
| 9492 | "test/vmul-microkernel-tester.h", |
| 9493 | ] + MICROKERNEL_TEST_HDRS, |
| 9494 | deps = MICROKERNEL_TEST_DEPS, |
| 9495 | ) |
| 9496 | |
| 9497 | xnnpack_unit_test( |
| 9498 | name = "qu8_vmulc_minmax_fp32_test", |
| 9499 | srcs = [ |
| 9500 | "test/qu8-vmulc-minmax-fp32.cc", |
| 9501 | "test/vmulc-microkernel-tester.h", |
| 9502 | ] + MICROKERNEL_TEST_HDRS, |
| 9503 | deps = MICROKERNEL_TEST_DEPS, |
| 9504 | ) |
| 9505 | |
| 9506 | xnnpack_unit_test( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9507 | name = "u8_lut32norm_test", |
| 9508 | srcs = [ |
| 9509 | "test/u8-lut32norm.cc", |
| 9510 | "test/lut-norm-microkernel-tester.h", |
| 9511 | ] + MICROKERNEL_TEST_HDRS, |
| 9512 | deps = MICROKERNEL_TEST_DEPS, |
| 9513 | ) |
| 9514 | |
| 9515 | xnnpack_unit_test( |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 9516 | name = "u8_maxpool_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9517 | srcs = [ |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 9518 | "test/u8-maxpool-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9519 | "test/maxpool-microkernel-tester.h", |
| 9520 | ] + MICROKERNEL_TEST_HDRS, |
| 9521 | deps = MICROKERNEL_TEST_DEPS, |
| 9522 | ) |
| 9523 | |
| 9524 | xnnpack_unit_test( |
| 9525 | name = "u8_rmax_test", |
| 9526 | srcs = [ |
| 9527 | "test/u8-rmax.cc", |
| 9528 | "test/rmax-microkernel-tester.h", |
| 9529 | ] + MICROKERNEL_TEST_HDRS, |
| 9530 | deps = MICROKERNEL_TEST_DEPS, |
| 9531 | ) |
| 9532 | |
| 9533 | xnnpack_unit_test( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 9534 | name = "u8_vclamp_test", |
| 9535 | srcs = [ |
| 9536 | "test/u8-vclamp.cc", |
Marat Dukhan | a6c0516 | 2021-05-13 16:52:02 -0700 | [diff] [blame] | 9537 | "test/vunary-microkernel-tester.h", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 9538 | ] + MICROKERNEL_TEST_HDRS, |
| 9539 | deps = MICROKERNEL_TEST_DEPS, |
| 9540 | ) |
| 9541 | |
| 9542 | xnnpack_unit_test( |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 9543 | name = "x8_lut_test", |
Yury Kartynnik | e784186 | 2020-11-04 18:22:18 -0800 | [diff] [blame] | 9544 | srcs = [ |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 9545 | "test/x8-lut.cc", |
| 9546 | "test/lut-microkernel-tester.h", |
Yury Kartynnik | e784186 | 2020-11-04 18:22:18 -0800 | [diff] [blame] | 9547 | ] + MICROKERNEL_TEST_HDRS, |
| 9548 | deps = MICROKERNEL_TEST_DEPS, |
| 9549 | ) |
| 9550 | |
| 9551 | xnnpack_unit_test( |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 9552 | name = "x8_zip_test", |
Marat Dukhan | 3bb3bfc | 2020-05-19 17:42:46 -0700 | [diff] [blame] | 9553 | srcs = [ |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 9554 | "test/x8-zip.cc", |
| 9555 | "test/zip-microkernel-tester.h", |
| 9556 | ] + MICROKERNEL_TEST_HDRS, |
| 9557 | deps = MICROKERNEL_TEST_DEPS, |
| 9558 | ) |
| 9559 | |
| 9560 | xnnpack_unit_test( |
| 9561 | name = "x32_depthtospace2d_chw2hwc_test", |
| 9562 | srcs = [ |
| 9563 | "test/x32-depthtospace2d-chw2hwc.cc", |
| 9564 | "test/depthtospace-microkernel-tester.h", |
Marat Dukhan | 3bb3bfc | 2020-05-19 17:42:46 -0700 | [diff] [blame] | 9565 | ] + MICROKERNEL_TEST_HDRS, |
| 9566 | deps = MICROKERNEL_TEST_DEPS, |
| 9567 | ) |
| 9568 | |
| 9569 | xnnpack_unit_test( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9570 | name = "x32_packx_test", |
| 9571 | srcs = [ |
| 9572 | "test/x32-packx.cc", |
| 9573 | "test/pack-microkernel-tester.h", |
| 9574 | "src/xnnpack/AlignedAllocator.h", |
| 9575 | ] + MICROKERNEL_TEST_HDRS, |
| 9576 | deps = MICROKERNEL_TEST_DEPS, |
| 9577 | ) |
| 9578 | |
| 9579 | xnnpack_unit_test( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9580 | name = "x32_unpool_test", |
| 9581 | srcs = [ |
| 9582 | "test/x32-unpool.cc", |
| 9583 | "test/unpool-microkernel-tester.h", |
| 9584 | ] + MICROKERNEL_TEST_HDRS, |
| 9585 | deps = MICROKERNEL_TEST_DEPS, |
| 9586 | ) |
| 9587 | |
| 9588 | xnnpack_unit_test( |
| 9589 | name = "x32_zip_test", |
| 9590 | srcs = [ |
| 9591 | "test/x32-zip.cc", |
| 9592 | "test/zip-microkernel-tester.h", |
| 9593 | ] + MICROKERNEL_TEST_HDRS, |
| 9594 | deps = MICROKERNEL_TEST_DEPS, |
| 9595 | ) |
| 9596 | |
| 9597 | xnnpack_unit_test( |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 9598 | name = "xx_fill_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9599 | srcs = [ |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 9600 | "test/xx-fill.cc", |
| 9601 | "test/fill-microkernel-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9602 | ] + MICROKERNEL_TEST_HDRS, |
| 9603 | deps = MICROKERNEL_TEST_DEPS, |
| 9604 | ) |
| 9605 | |
Marat Dukhan | 0461f2d | 2021-08-08 12:36:29 -0700 | [diff] [blame^] | 9606 | xnnpack_unit_test( |
| 9607 | name = "xx_pad_test", |
| 9608 | srcs = [ |
| 9609 | "test/xx-pad.cc", |
| 9610 | "test/pad-microkernel-tester.h", |
| 9611 | ] + MICROKERNEL_TEST_HDRS, |
| 9612 | deps = MICROKERNEL_TEST_DEPS, |
| 9613 | ) |
| 9614 | |
Marat Dukhan | 20c3b92 | 2020-03-10 03:45:06 -0700 | [diff] [blame] | 9615 | ########################## Size tests for the library ######################### |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9616 | |
| 9617 | xnnpack_binary( |
Marat Dukhan | 20c3b92 | 2020-03-10 03:45:06 -0700 | [diff] [blame] | 9618 | name = "operator_size_test", |
| 9619 | srcs = ["test/operator-size.c"], |
Marat Dukhan | f0cb70a | 2021-03-30 15:45:15 -0700 | [diff] [blame] | 9620 | deps = [":xnnpack_for_tfjs"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9621 | ) |
| 9622 | |
Marat Dukhan | 20c3b92 | 2020-03-10 03:45:06 -0700 | [diff] [blame] | 9623 | xnnpack_binary( |
| 9624 | name = "subgraph_size_test", |
| 9625 | srcs = ["test/subgraph-size.c"], |
| 9626 | deps = [":XNNPACK"], |
| 9627 | ) |
| 9628 | |
| 9629 | ########################### Unit tests for operators ########################## |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9630 | |
| 9631 | xnnpack_unit_test( |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 9632 | name = "abs_nc_test", |
| 9633 | srcs = [ |
| 9634 | "test/abs-nc.cc", |
| 9635 | "test/abs-operator-tester.h", |
| 9636 | ], |
| 9637 | deps = OPERATOR_TEST_DEPS, |
| 9638 | ) |
| 9639 | |
| 9640 | xnnpack_unit_test( |
Marat Dukhan | b1a0fc3 | 2019-12-02 19:32:02 -0800 | [diff] [blame] | 9641 | name = "add_nd_test", |
Artsiom Ablavatski | 2202c81 | 2021-01-22 14:16:43 -0800 | [diff] [blame] | 9642 | timeout = "moderate", |
Marat Dukhan | b1a0fc3 | 2019-12-02 19:32:02 -0800 | [diff] [blame] | 9643 | srcs = [ |
| 9644 | "test/add-nd.cc", |
| 9645 | "test/binary-elementwise-operator-tester.h", |
| 9646 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9647 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | b1a0fc3 | 2019-12-02 19:32:02 -0800 | [diff] [blame] | 9648 | ) |
| 9649 | |
| 9650 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9651 | name = "argmax_pooling_nhwc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9652 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9653 | "test/argmax-pooling-nhwc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9654 | "test/argmax-pooling-operator-tester.h", |
| 9655 | ] + OPERATOR_TEST_PARAMS_HDRS, |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9656 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9657 | ) |
| 9658 | |
| 9659 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9660 | name = "average_pooling_nhwc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9661 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9662 | "test/average-pooling-nhwc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9663 | "test/average-pooling-operator-tester.h", |
| 9664 | ] + OPERATOR_TEST_PARAMS_HDRS, |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9665 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9666 | ) |
| 9667 | |
| 9668 | xnnpack_unit_test( |
Marat Dukhan | 64e5251 | 2020-06-09 13:41:16 -0700 | [diff] [blame] | 9669 | name = "bankers_rounding_nc_test", |
| 9670 | srcs = [ |
| 9671 | "test/bankers-rounding-nc.cc", |
| 9672 | "test/bankers-rounding-operator-tester.h", |
| 9673 | ], |
| 9674 | deps = OPERATOR_TEST_DEPS, |
| 9675 | ) |
| 9676 | |
| 9677 | xnnpack_unit_test( |
| 9678 | name = "ceiling_nc_test", |
| 9679 | srcs = [ |
| 9680 | "test/ceiling-nc.cc", |
| 9681 | "test/ceiling-operator-tester.h", |
| 9682 | ], |
| 9683 | deps = OPERATOR_TEST_DEPS, |
| 9684 | ) |
| 9685 | |
| 9686 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9687 | name = "channel_shuffle_nc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9688 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9689 | "test/channel-shuffle-nc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9690 | "test/channel-shuffle-operator-tester.h", |
| 9691 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9692 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9693 | ) |
| 9694 | |
| 9695 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9696 | name = "clamp_nc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9697 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9698 | "test/clamp-nc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9699 | "test/clamp-operator-tester.h", |
| 9700 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9701 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9702 | ) |
| 9703 | |
| 9704 | xnnpack_unit_test( |
Marat Dukhan | 065b11e | 2020-05-22 09:49:41 -0700 | [diff] [blame] | 9705 | name = "constant_pad_nd_test", |
| 9706 | srcs = [ |
| 9707 | "test/constant-pad-nd.cc", |
| 9708 | "test/constant-pad-operator-tester.h", |
| 9709 | ], |
| 9710 | deps = OPERATOR_TEST_DEPS, |
| 9711 | ) |
| 9712 | |
| 9713 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9714 | name = "convolution_nhwc_test", |
Artsiom Ablavatski | 2202c81 | 2021-01-22 14:16:43 -0800 | [diff] [blame] | 9715 | timeout = "moderate", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9716 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9717 | "test/convolution-nhwc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9718 | "test/convolution-operator-tester.h", |
| 9719 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9720 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9721 | ) |
| 9722 | |
| 9723 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9724 | name = "convolution_nchw_test", |
Artsiom Ablavatski | 2202c81 | 2021-01-22 14:16:43 -0800 | [diff] [blame] | 9725 | timeout = "moderate", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9726 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9727 | "test/convolution-nchw.cc", |
| 9728 | "test/convolution-operator-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9729 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9730 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9731 | ) |
| 9732 | |
| 9733 | xnnpack_unit_test( |
Marat Dukhan | 4e21b27 | 2020-06-04 18:45:01 -0700 | [diff] [blame] | 9734 | name = "copy_nc_test", |
| 9735 | srcs = [ |
| 9736 | "test/copy-nc.cc", |
| 9737 | "test/copy-operator-tester.h", |
| 9738 | ], |
| 9739 | deps = OPERATOR_TEST_DEPS, |
| 9740 | ) |
| 9741 | |
| 9742 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9743 | name = "deconvolution_nhwc_test", |
Artsiom Ablavatski | c1aa297 | 2020-12-08 11:23:34 -0800 | [diff] [blame] | 9744 | timeout = "moderate", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9745 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9746 | "test/deconvolution-nhwc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9747 | "test/deconvolution-operator-tester.h", |
| 9748 | ] + OPERATOR_TEST_PARAMS_HDRS, |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9749 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9750 | ) |
| 9751 | |
| 9752 | xnnpack_unit_test( |
Marat Dukhan | 188d104 | 2020-11-24 23:39:40 -0800 | [diff] [blame] | 9753 | name = "depth_to_space_nchw2nhwc_test", |
Artsiom Ablavatski | 0f1dc18 | 2020-11-05 19:21:50 -0800 | [diff] [blame] | 9754 | srcs = [ |
Marat Dukhan | 188d104 | 2020-11-24 23:39:40 -0800 | [diff] [blame] | 9755 | "test/depth-to-space-nchw2nhwc.cc", |
Artsiom Ablavatski | 0f1dc18 | 2020-11-05 19:21:50 -0800 | [diff] [blame] | 9756 | "test/depth-to-space-operator-tester.h", |
| 9757 | ] + OPERATOR_TEST_PARAMS_HDRS, |
| 9758 | deps = OPERATOR_TEST_DEPS, |
| 9759 | ) |
| 9760 | |
| 9761 | xnnpack_unit_test( |
Marat Dukhan | 0e52117 | 2020-11-25 13:10:04 -0800 | [diff] [blame] | 9762 | name = "depth_to_space_nhwc_test", |
| 9763 | srcs = [ |
| 9764 | "test/depth-to-space-nhwc.cc", |
| 9765 | "test/depth-to-space-operator-tester.h", |
| 9766 | ] + OPERATOR_TEST_PARAMS_HDRS, |
| 9767 | deps = OPERATOR_TEST_DEPS, |
| 9768 | ) |
| 9769 | |
| 9770 | xnnpack_unit_test( |
Marat Dukhan | 6918050 | 2019-12-06 15:00:31 -0800 | [diff] [blame] | 9771 | name = "divide_nd_test", |
| 9772 | srcs = [ |
| 9773 | "test/binary-elementwise-operator-tester.h", |
| 9774 | "test/divide-nd.cc", |
| 9775 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9776 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 6918050 | 2019-12-06 15:00:31 -0800 | [diff] [blame] | 9777 | ) |
| 9778 | |
| 9779 | xnnpack_unit_test( |
Marat Dukhan | b6bd4bc | 2020-12-01 17:01:40 -0800 | [diff] [blame] | 9780 | name = "elu_nc_test", |
| 9781 | srcs = [ |
| 9782 | "test/elu-nc.cc", |
| 9783 | "test/elu-operator-tester.h", |
| 9784 | ], |
| 9785 | deps = OPERATOR_TEST_DEPS, |
| 9786 | ) |
| 9787 | |
| 9788 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9789 | name = "fully_connected_nc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9790 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9791 | "test/fully-connected-nc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9792 | "test/fully-connected-operator-tester.h", |
| 9793 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9794 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9795 | ) |
| 9796 | |
| 9797 | xnnpack_unit_test( |
Marat Dukhan | 64e5251 | 2020-06-09 13:41:16 -0700 | [diff] [blame] | 9798 | name = "floor_nc_test", |
| 9799 | srcs = [ |
| 9800 | "test/floor-nc.cc", |
| 9801 | "test/floor-operator-tester.h", |
| 9802 | ], |
| 9803 | deps = OPERATOR_TEST_DEPS, |
| 9804 | ) |
| 9805 | |
| 9806 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9807 | name = "global_average_pooling_nwc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9808 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9809 | "test/global-average-pooling-nwc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9810 | "test/global-average-pooling-operator-tester.h", |
Marat Dukhan | ef61d02 | 2020-06-19 13:54:49 -0700 | [diff] [blame] | 9811 | ] + OPERATOR_TEST_PARAMS_HDRS, |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9812 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9813 | ) |
| 9814 | |
| 9815 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9816 | name = "global_average_pooling_ncw_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9817 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9818 | "test/global-average-pooling-ncw.cc", |
| 9819 | "test/global-average-pooling-operator-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9820 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9821 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9822 | ) |
| 9823 | |
| 9824 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9825 | name = "hardswish_nc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9826 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9827 | "test/hardswish-nc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9828 | "test/hardswish-operator-tester.h", |
| 9829 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9830 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9831 | ) |
| 9832 | |
| 9833 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9834 | name = "leaky_relu_nc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9835 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9836 | "test/leaky-relu-nc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9837 | "test/leaky-relu-operator-tester.h", |
| 9838 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9839 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9840 | ) |
| 9841 | |
| 9842 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9843 | name = "max_pooling_nhwc_test", |
Artsiom Ablavatski | 2202c81 | 2021-01-22 14:16:43 -0800 | [diff] [blame] | 9844 | timeout = "moderate", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9845 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9846 | "test/max-pooling-nhwc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9847 | "test/max-pooling-operator-tester.h", |
| 9848 | ] + OPERATOR_TEST_PARAMS_HDRS, |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9849 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9850 | ) |
| 9851 | |
| 9852 | xnnpack_unit_test( |
Marat Dukhan | 79e7f84 | 2019-12-05 14:35:50 -0800 | [diff] [blame] | 9853 | name = "maximum_nd_test", |
| 9854 | srcs = [ |
| 9855 | "test/binary-elementwise-operator-tester.h", |
| 9856 | "test/maximum-nd.cc", |
| 9857 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9858 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 79e7f84 | 2019-12-05 14:35:50 -0800 | [diff] [blame] | 9859 | ) |
| 9860 | |
| 9861 | xnnpack_unit_test( |
| 9862 | name = "minimum_nd_test", |
| 9863 | srcs = [ |
| 9864 | "test/binary-elementwise-operator-tester.h", |
| 9865 | "test/minimum-nd.cc", |
| 9866 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9867 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 79e7f84 | 2019-12-05 14:35:50 -0800 | [diff] [blame] | 9868 | ) |
| 9869 | |
| 9870 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9871 | name = "multiply_nd_test", |
Marat Dukhan | ca2733c | 2019-11-15 23:21:17 -0800 | [diff] [blame] | 9872 | srcs = [ |
Marat Dukhan | b1a0fc3 | 2019-12-02 19:32:02 -0800 | [diff] [blame] | 9873 | "test/binary-elementwise-operator-tester.h", |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9874 | "test/multiply-nd.cc", |
Marat Dukhan | ca2733c | 2019-11-15 23:21:17 -0800 | [diff] [blame] | 9875 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9876 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | ca2733c | 2019-11-15 23:21:17 -0800 | [diff] [blame] | 9877 | ) |
| 9878 | |
| 9879 | xnnpack_unit_test( |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 9880 | name = "negate_nc_test", |
| 9881 | srcs = [ |
| 9882 | "test/negate-nc.cc", |
| 9883 | "test/negate-operator-tester.h", |
| 9884 | ], |
| 9885 | deps = OPERATOR_TEST_DEPS, |
| 9886 | ) |
| 9887 | |
| 9888 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9889 | name = "prelu_nc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9890 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9891 | "test/prelu-nc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9892 | "test/prelu-operator-tester.h", |
| 9893 | ] + OPERATOR_TEST_PARAMS_HDRS, |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9894 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9895 | ) |
| 9896 | |
| 9897 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9898 | name = "resize_bilinear_nhwc_test", |
Marat Dukhan | 6972249 | 2019-11-11 19:55:50 -0800 | [diff] [blame] | 9899 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9900 | "test/resize-bilinear-nhwc.cc", |
Marat Dukhan | 6972249 | 2019-11-11 19:55:50 -0800 | [diff] [blame] | 9901 | "test/resize-bilinear-operator-tester.h", |
| 9902 | ] + OPERATOR_TEST_PARAMS_HDRS, |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9903 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 6972249 | 2019-11-11 19:55:50 -0800 | [diff] [blame] | 9904 | ) |
| 9905 | |
| 9906 | xnnpack_unit_test( |
Artsiom Ablavatski | 9791810 | 2020-10-27 15:52:59 -0700 | [diff] [blame] | 9907 | name = "resize_bilinear_nchw_test", |
| 9908 | srcs = [ |
| 9909 | "test/resize-bilinear-nchw.cc", |
| 9910 | "test/resize-bilinear-operator-tester.h", |
| 9911 | ] + OPERATOR_TEST_PARAMS_HDRS, |
| 9912 | deps = OPERATOR_TEST_DEPS, |
| 9913 | ) |
| 9914 | |
| 9915 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9916 | name = "sigmoid_nc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9917 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9918 | "test/sigmoid-nc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9919 | "test/sigmoid-operator-tester.h", |
| 9920 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9921 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9922 | ) |
| 9923 | |
| 9924 | xnnpack_unit_test( |
Marat Dukhan | fd8e689 | 2020-01-27 15:25:25 -0800 | [diff] [blame] | 9925 | name = "softmax_nc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9926 | srcs = [ |
Marat Dukhan | fd8e689 | 2020-01-27 15:25:25 -0800 | [diff] [blame] | 9927 | "test/softmax-nc.cc", |
| 9928 | "test/softmax-operator-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9929 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9930 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9931 | ) |
| 9932 | |
| 9933 | xnnpack_unit_test( |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 9934 | name = "square_nc_test", |
| 9935 | srcs = [ |
| 9936 | "test/square-nc.cc", |
| 9937 | "test/square-operator-tester.h", |
| 9938 | ], |
| 9939 | deps = OPERATOR_TEST_DEPS, |
| 9940 | ) |
| 9941 | |
| 9942 | xnnpack_unit_test( |
Marat Dukhan | 6804bbd | 2020-06-30 19:26:11 -0700 | [diff] [blame] | 9943 | name = "square_root_nc_test", |
| 9944 | srcs = [ |
| 9945 | "test/square-root-nc.cc", |
| 9946 | "test/square-root-operator-tester.h", |
| 9947 | ], |
| 9948 | deps = OPERATOR_TEST_DEPS, |
| 9949 | ) |
| 9950 | |
| 9951 | xnnpack_unit_test( |
Marat Dukhan | f739926 | 2020-06-05 10:58:44 -0700 | [diff] [blame] | 9952 | name = "squared_difference_nd_test", |
| 9953 | srcs = [ |
| 9954 | "test/binary-elementwise-operator-tester.h", |
| 9955 | "test/squared-difference-nd.cc", |
| 9956 | ], |
| 9957 | deps = OPERATOR_TEST_DEPS, |
| 9958 | ) |
| 9959 | |
| 9960 | xnnpack_unit_test( |
Marat Dukhan | 05f3f6d | 2019-12-03 15:13:53 -0800 | [diff] [blame] | 9961 | name = "subtract_nd_test", |
| 9962 | srcs = [ |
| 9963 | "test/binary-elementwise-operator-tester.h", |
| 9964 | "test/subtract-nd.cc", |
| 9965 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9966 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 05f3f6d | 2019-12-03 15:13:53 -0800 | [diff] [blame] | 9967 | ) |
| 9968 | |
| 9969 | xnnpack_unit_test( |
Marat Dukhan | 64e5251 | 2020-06-09 13:41:16 -0700 | [diff] [blame] | 9970 | name = "truncation_nc_test", |
| 9971 | srcs = [ |
| 9972 | "test/truncation-nc.cc", |
| 9973 | "test/truncation-operator-tester.h", |
| 9974 | ], |
| 9975 | deps = OPERATOR_TEST_DEPS, |
| 9976 | ) |
| 9977 | |
| 9978 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9979 | name = "unpooling_nhwc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9980 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9981 | "test/unpooling-nhwc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9982 | "test/unpooling-operator-tester.h", |
| 9983 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9984 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9985 | ) |
| 9986 | |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 9987 | ############################### Misc unit tests ############################### |
| 9988 | |
| 9989 | xnnpack_unit_test( |
| 9990 | name = "memory_planner_test", |
| 9991 | srcs = [ |
| 9992 | "test/memory-planner-test.cc", |
| 9993 | ], |
| 9994 | deps = [ |
| 9995 | ":XNNPACK", |
| 9996 | ":memory_planner", |
| 9997 | ], |
| 9998 | ) |
| 9999 | |
XNNPACK Team | ab8c4c8 | 2020-10-09 08:05:51 -0700 | [diff] [blame] | 10000 | xnnpack_unit_test( |
| 10001 | name = "subgraph_nchw_test", |
| 10002 | srcs = [ |
| 10003 | "src/xnnpack/subgraph.h", |
| 10004 | "test/subgraph-nchw.cc", |
| 10005 | "test/subgraph-tester.h", |
| 10006 | ], |
| 10007 | deps = [ |
| 10008 | ":XNNPACK", |
| 10009 | ], |
| 10010 | ) |
| 10011 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10012 | ############################# Build configurations ############################# |
| 10013 | |
Marat Dukhan | b864235 | 2019-10-30 15:43:02 -0700 | [diff] [blame] | 10014 | # Enables usage of assembly kernels. |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10015 | config_setting( |
Marat Dukhan | b864235 | 2019-10-30 15:43:02 -0700 | [diff] [blame] | 10016 | name = "xnn_enable_assembly_explicit_true", |
| 10017 | define_values = {"xnn_enable_assembly": "true"}, |
| 10018 | ) |
| 10019 | |
| 10020 | # Disables usage of assembly kernels. |
| 10021 | config_setting( |
| 10022 | name = "xnn_enable_assembly_explicit_false", |
| 10023 | define_values = {"xnn_enable_assembly": "false"}, |
| 10024 | ) |
| 10025 | |
Marat Dukhan | 9de90e0 | 2020-06-18 16:04:12 -0700 | [diff] [blame] | 10026 | # Enables usage of sparse inference. |
| 10027 | config_setting( |
| 10028 | name = "xnn_enable_sparse_explicit_true", |
| 10029 | define_values = {"xnn_enable_sparse": "true"}, |
| 10030 | ) |
| 10031 | |
| 10032 | # Disables usage of sparse inference. |
| 10033 | config_setting( |
| 10034 | name = "xnn_enable_sparse_explicit_false", |
| 10035 | define_values = {"xnn_enable_sparse": "false"}, |
| 10036 | ) |
| 10037 | |
Marat Dukhan | 05702cf | 2020-03-26 15:41:33 -0700 | [diff] [blame] | 10038 | # Disables usage of HMP-aware optimizations. |
| 10039 | config_setting( |
| 10040 | name = "xnn_enable_hmp_explicit_false", |
| 10041 | define_values = {"xnn_enable_hmp": "false"}, |
| 10042 | ) |
| 10043 | |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 10044 | # Enable usage of optimized memory allocation |
| 10045 | config_setting( |
| 10046 | name = "xnn_enable_memopt_explicit_true", |
Marat Dukhan | 03f4621 | 2021-03-30 21:29:49 -0700 | [diff] [blame] | 10047 | define_values = {"xnn_enable_memopt": "true"}, |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 10048 | ) |
| 10049 | |
| 10050 | # Disable usage of optimized memory allocation |
| 10051 | config_setting( |
| 10052 | name = "xnn_enable_memopt_explicit_false", |
Marat Dukhan | 03f4621 | 2021-03-30 21:29:49 -0700 | [diff] [blame] | 10053 | define_values = {"xnn_enable_memopt": "false"}, |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 10054 | ) |
| 10055 | |
Marat Dukhan | b939cdb | 2021-03-30 18:51:51 -0700 | [diff] [blame] | 10056 | # Enable QS8 inference in TFLite-specific version |
| 10057 | config_setting( |
| 10058 | name = "xnn_enable_qs8_explicit_true", |
| 10059 | define_values = {"xnn_enable_qs8": "true"}, |
| 10060 | ) |
| 10061 | |
| 10062 | # Disable QS8 inference in TFLite-specific version |
| 10063 | config_setting( |
| 10064 | name = "xnn_enable_qs8_explicit_false", |
| 10065 | define_values = {"xnn_enable_qs8": "false"}, |
| 10066 | ) |
| 10067 | |
Marat Dukhan | 8c8c159 | 2021-07-13 13:59:02 -0700 | [diff] [blame] | 10068 | # Enable QU8 inference in TFLite-specific version |
| 10069 | config_setting( |
| 10070 | name = "xnn_enable_qu8_explicit_true", |
| 10071 | define_values = {"xnn_enable_qu8": "true"}, |
| 10072 | ) |
| 10073 | |
| 10074 | # Disable QU8 inference in TFLite-specific version |
| 10075 | config_setting( |
| 10076 | name = "xnn_enable_qu8_explicit_false", |
| 10077 | define_values = {"xnn_enable_qu8": "false"}, |
| 10078 | ) |
| 10079 | |
Marat Dukhan | b864235 | 2019-10-30 15:43:02 -0700 | [diff] [blame] | 10080 | # Builds with -c dbg |
| 10081 | config_setting( |
| 10082 | name = "debug_build", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10083 | values = { |
Marat Dukhan | b864235 | 2019-10-30 15:43:02 -0700 | [diff] [blame] | 10084 | "compilation_mode": "dbg", |
| 10085 | }, |
| 10086 | ) |
| 10087 | |
| 10088 | # Builds with -c opt |
| 10089 | config_setting( |
| 10090 | name = "optimized_build", |
| 10091 | values = { |
| 10092 | "compilation_mode": "opt", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10093 | }, |
| 10094 | ) |
| 10095 | |
| 10096 | config_setting( |
Marat Dukhan | b864235 | 2019-10-30 15:43:02 -0700 | [diff] [blame] | 10097 | name = "linux_k8", |
| 10098 | values = {"cpu": "k8"}, |
| 10099 | ) |
| 10100 | |
| 10101 | config_setting( |
Marat Dukhan | 582094e | 2020-04-30 17:21:25 -0700 | [diff] [blame] | 10102 | name = "linux_arm", |
| 10103 | values = {"cpu": "arm"}, |
Marat Dukhan | 4e45e66 | 2019-10-03 15:40:24 -0700 | [diff] [blame] | 10104 | ) |
| 10105 | |
| 10106 | config_setting( |
Marat Dukhan | f0bd4de | 2020-06-15 15:53:19 -0700 | [diff] [blame] | 10107 | name = "linux_armeabi", |
| 10108 | values = {"cpu": "armeabi"}, |
| 10109 | ) |
| 10110 | |
| 10111 | config_setting( |
Terry Heo | 68eef3f | 2020-04-13 22:53:52 -0700 | [diff] [blame] | 10112 | name = "linux_armhf", |
| 10113 | values = {"cpu": "armhf"}, |
| 10114 | ) |
| 10115 | |
| 10116 | config_setting( |
Marat Dukhan | a720e93 | 2020-06-10 13:01:11 -0700 | [diff] [blame] | 10117 | name = "linux_armv7a", |
| 10118 | values = {"cpu": "armv7a"}, |
| 10119 | ) |
| 10120 | |
| 10121 | config_setting( |
Marat Dukhan | 582094e | 2020-04-30 17:21:25 -0700 | [diff] [blame] | 10122 | name = "linux_aarch64", |
| 10123 | values = {"cpu": "aarch64"}, |
| 10124 | ) |
| 10125 | |
| 10126 | config_setting( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10127 | name = "android", |
| 10128 | values = {"crosstool_top": "//external:android/crosstool"}, |
| 10129 | ) |
| 10130 | |
| 10131 | config_setting( |
| 10132 | name = "android_armv7", |
| 10133 | values = { |
| 10134 | "crosstool_top": "//external:android/crosstool", |
| 10135 | "cpu": "armeabi-v7a", |
| 10136 | }, |
| 10137 | ) |
| 10138 | |
| 10139 | config_setting( |
| 10140 | name = "android_arm64", |
| 10141 | values = { |
| 10142 | "crosstool_top": "//external:android/crosstool", |
| 10143 | "cpu": "arm64-v8a", |
| 10144 | }, |
| 10145 | ) |
| 10146 | |
| 10147 | config_setting( |
| 10148 | name = "android_x86", |
| 10149 | values = { |
| 10150 | "crosstool_top": "//external:android/crosstool", |
| 10151 | "cpu": "x86", |
| 10152 | }, |
| 10153 | ) |
| 10154 | |
| 10155 | config_setting( |
| 10156 | name = "android_x86_64", |
| 10157 | values = { |
| 10158 | "crosstool_top": "//external:android/crosstool", |
| 10159 | "cpu": "x86_64", |
| 10160 | }, |
| 10161 | ) |
| 10162 | |
| 10163 | config_setting( |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 10164 | name = "windows_x86_64", |
| 10165 | values = {"cpu": "x64_windows"}, |
Marat Dukhan | 9fe932e | 2020-04-11 17:14:15 -0700 | [diff] [blame] | 10166 | ) |
| 10167 | |
| 10168 | config_setting( |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 10169 | name = "windows_x86_64_clang", |
| 10170 | values = { |
| 10171 | "compiler": "clang-cl", |
| 10172 | "cpu": "x64_windows", |
| 10173 | }, |
| 10174 | ) |
| 10175 | |
| 10176 | config_setting( |
| 10177 | name = "windows_x86_64_mingw", |
| 10178 | values = { |
| 10179 | "compiler": "mingw-gcc", |
| 10180 | "cpu": "x64_windows", |
| 10181 | }, |
| 10182 | ) |
| 10183 | |
| 10184 | config_setting( |
| 10185 | name = "windows_x86_64_msys", |
| 10186 | values = { |
| 10187 | "compiler": "msys-gcc", |
| 10188 | "cpu": "x64_windows", |
| 10189 | }, |
Marat Dukhan | 9fe932e | 2020-04-11 17:14:15 -0700 | [diff] [blame] | 10190 | ) |
| 10191 | |
| 10192 | config_setting( |
Marat Dukhan | 885ca24 | 2019-10-07 09:17:32 -0700 | [diff] [blame] | 10193 | name = "macos_x86_64", |
| 10194 | values = { |
| 10195 | "apple_platform_type": "macos", |
| 10196 | "cpu": "darwin", |
| 10197 | }, |
| 10198 | ) |
| 10199 | |
| 10200 | config_setting( |
Simon Maurer | ae33ab8 | 2021-03-03 23:38:22 +0100 | [diff] [blame] | 10201 | name = "macos_arm64", |
| 10202 | values = { |
| 10203 | "apple_platform_type": "macos", |
| 10204 | "cpu": "darwin_arm64", |
| 10205 | }, |
| 10206 | ) |
| 10207 | |
| 10208 | config_setting( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10209 | name = "emscripten", |
XNNPACK Team | 3bfbdaf | 2021-03-29 15:26:23 -0700 | [diff] [blame] | 10210 | values = {"crosstool_top": "@emsdk//emscripten_toolchain:everything"}, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10211 | ) |
| 10212 | |
| 10213 | config_setting( |
| 10214 | name = "emscripten_wasm", |
| 10215 | values = { |
XNNPACK Team | 3bfbdaf | 2021-03-29 15:26:23 -0700 | [diff] [blame] | 10216 | "crosstool_top": "@emsdk//emscripten_toolchain:everything", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10217 | "cpu": "wasm", |
| 10218 | }, |
| 10219 | ) |
| 10220 | |
| 10221 | config_setting( |
| 10222 | name = "emscripten_wasmsimd", |
| 10223 | values = { |
XNNPACK Team | 3bfbdaf | 2021-03-29 15:26:23 -0700 | [diff] [blame] | 10224 | "crosstool_top": "@emsdk//emscripten_toolchain:everything", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10225 | "cpu": "wasm", |
Marat Dukhan | 81c6260 | 2020-05-29 13:22:49 -0700 | [diff] [blame] | 10226 | "copt": "-msimd128", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10227 | }, |
| 10228 | ) |
| 10229 | |
| 10230 | config_setting( |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 10231 | name = "ios_armv7", |
| 10232 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 10233 | "apple_platform_type": "ios", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 10234 | "cpu": "ios_armv7", |
| 10235 | }, |
| 10236 | ) |
| 10237 | |
| 10238 | config_setting( |
| 10239 | name = "ios_arm64", |
| 10240 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 10241 | "apple_platform_type": "ios", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 10242 | "cpu": "ios_arm64", |
| 10243 | }, |
| 10244 | ) |
| 10245 | |
| 10246 | config_setting( |
| 10247 | name = "ios_arm64e", |
| 10248 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 10249 | "apple_platform_type": "ios", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 10250 | "cpu": "ios_arm64e", |
| 10251 | }, |
| 10252 | ) |
| 10253 | |
| 10254 | config_setting( |
| 10255 | name = "ios_x86", |
| 10256 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 10257 | "apple_platform_type": "ios", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 10258 | "cpu": "ios_i386", |
| 10259 | }, |
| 10260 | ) |
| 10261 | |
| 10262 | config_setting( |
| 10263 | name = "ios_x86_64", |
| 10264 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 10265 | "apple_platform_type": "ios", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 10266 | "cpu": "ios_x86_64", |
| 10267 | }, |
| 10268 | ) |
| 10269 | |
| 10270 | config_setting( |
| 10271 | name = "watchos_armv7k", |
| 10272 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 10273 | "apple_platform_type": "watchos", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 10274 | "cpu": "watchos_armv7k", |
| 10275 | }, |
| 10276 | ) |
| 10277 | |
| 10278 | config_setting( |
| 10279 | name = "watchos_arm64_32", |
| 10280 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 10281 | "apple_platform_type": "watchos", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 10282 | "cpu": "watchos_arm64_32", |
| 10283 | }, |
| 10284 | ) |
| 10285 | |
| 10286 | config_setting( |
| 10287 | name = "watchos_x86", |
| 10288 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 10289 | "apple_platform_type": "watchos", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 10290 | "cpu": "watchos_i386", |
| 10291 | }, |
| 10292 | ) |
| 10293 | |
| 10294 | config_setting( |
| 10295 | name = "watchos_x86_64", |
| 10296 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 10297 | "apple_platform_type": "watchos", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 10298 | "cpu": "watchos_x86_64", |
| 10299 | }, |
| 10300 | ) |
| 10301 | |
| 10302 | config_setting( |
| 10303 | name = "tvos_arm64", |
| 10304 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 10305 | "apple_platform_type": "tvos", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 10306 | "cpu": "tvos_arm64", |
| 10307 | }, |
| 10308 | ) |
| 10309 | |
| 10310 | config_setting( |
| 10311 | name = "tvos_x86_64", |
| 10312 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 10313 | "apple_platform_type": "tvos", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 10314 | "cpu": "tvos_x86_64", |
| 10315 | }, |
| 10316 | ) |