blob: 2115ec2ce812c1534a5f2e780176b1cd5cbddd30 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
34 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
72
73 // Load patterns
74 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
75 // due to load promotion during legalization
76 PatFrag LdFrag = !cast<PatFrag>("load" #
77 !if (!eq (TypeVariantName, "i"),
78 !if (!eq (Size, 128), "v2i64",
79 !if (!eq (Size, 256), "v4i64",
80 VTName)), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000081
82 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
83 !if (!eq (TypeVariantName, "i"),
84 !if (!eq (Size, 128), "v2i64",
85 !if (!eq (Size, 256), "v4i64",
Michael Liao66233b72015-08-06 09:06:20 +000086 !if (!eq (Size, 512),
Elena Demikhovsky2689d782015-03-02 12:46:21 +000087 !if (!eq (EltSize, 64), "v8i64", "v16i32"),
88 VTName))), VTName));
89
Robert Khasanov2ea081d2014-08-25 14:49:34 +000090 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000091
92 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 // Note: For EltSize < 32, FloatVT is illegal and TableGen
94 // fails to compile, so we choose FloatVT = VT
95 ValueType FloatVT = !cast<ValueType>(
96 !if (!eq (!srl(EltSize,5),0),
97 VTName,
98 !if (!eq(TypeVariantName, "i"),
99 "v" # NumElts # "f" # EltSize,
100 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000102 ValueType IntVT = !cast<ValueType>(
103 !if (!eq (!srl(EltSize,5),0),
104 VTName,
105 !if (!eq(TypeVariantName, "f"),
106 "v" # NumElts # "i" # EltSize,
107 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000108 // The string to specify embedded broadcast in assembly.
109 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000110
Adam Nemet449b3f02014-10-15 23:42:09 +0000111 // 8-bit compressed displacement tuple/subvector format. This is only
112 // defined for NumElts <= 8.
113 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
114 !cast<CD8VForm>("CD8VT" # NumElts), ?);
115
Adam Nemet55536c62014-09-25 23:48:45 +0000116 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
117 !if (!eq (Size, 256), sub_ymm, ?));
118
119 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
120 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
121 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000122
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000123 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
124
Adam Nemet09377232014-10-08 23:25:31 +0000125 // A vector type of the same width with element type i32. This is used to
126 // create the canonical constant zero node ImmAllZerosV.
127 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
128 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000129
130 string ZSuffix = !if (!eq (Size, 128), "Z128",
131 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000132}
133
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000134def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
135def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
137def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000138def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
139def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000140
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000141// "x" in v32i8x_info means RC = VR256X
142def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
143def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
144def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
145def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000146def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
147def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000148
149def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
150def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
151def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
152def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000153def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
154def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000155
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000156// We map scalar types to the smallest (128-bit) vector type
157// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000158def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
159def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000160def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
161def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
162
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000163class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
164 X86VectorVTInfo i128> {
165 X86VectorVTInfo info512 = i512;
166 X86VectorVTInfo info256 = i256;
167 X86VectorVTInfo info128 = i128;
168}
169
170def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
171 v16i8x_info>;
172def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
173 v8i16x_info>;
174def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
175 v4i32x_info>;
176def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
177 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000178def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
179 v4f32x_info>;
180def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
181 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000182
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000183// This multiclass generates the masking variants from the non-masking
184// variant. It only provides the assembly pieces for the masking variants.
185// It assumes custom ISel patterns for masking which can be provided as
186// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000187multiclass AVX512_maskable_custom<bits<8> O, Format F,
188 dag Outs,
189 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
190 string OpcodeStr,
191 string AttSrcAsm, string IntelSrcAsm,
192 list<dag> Pattern,
193 list<dag> MaskingPattern,
194 list<dag> ZeroMaskingPattern,
195 string MaskingConstraint = "",
196 InstrItinClass itin = NoItinerary,
197 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000198 let isCommutable = IsCommutable in
199 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000200 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000201 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000202 Pattern, itin>;
203
204 // Prefer over VMOV*rrk Pat<>
205 let AddedComplexity = 20 in
206 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000207 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
208 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000209 MaskingPattern, itin>,
210 EVEX_K {
211 // In case of the 3src subclass this is overridden with a let.
212 string Constraints = MaskingConstraint;
213 }
214 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
215 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000216 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
217 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000218 ZeroMaskingPattern,
219 itin>,
220 EVEX_KZ;
221}
222
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000223
Adam Nemet34801422014-10-08 23:25:39 +0000224// Common base class of AVX512_maskable and AVX512_maskable_3src.
225multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
226 dag Outs,
227 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
228 string OpcodeStr,
229 string AttSrcAsm, string IntelSrcAsm,
230 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000231 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000232 string MaskingConstraint = "",
233 InstrItinClass itin = NoItinerary,
234 bit IsCommutable = 0> :
235 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
236 AttSrcAsm, IntelSrcAsm,
237 [(set _.RC:$dst, RHS)],
238 [(set _.RC:$dst, MaskingRHS)],
239 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000240 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000241 MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000242
Adam Nemet2e91ee52014-08-14 17:13:19 +0000243// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000244// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000245// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000246multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
247 dag Outs, dag Ins, string OpcodeStr,
248 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000249 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000250 InstrItinClass itin = NoItinerary,
Adam Nemet34801422014-10-08 23:25:39 +0000251 bit IsCommutable = 0> :
252 AVX512_maskable_common<O, F, _, Outs, Ins,
253 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
254 !con((ins _.KRCWM:$mask), Ins),
255 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000256 (vselect _.KRCWM:$mask, RHS, _.RC:$src0), vselect,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000257 "$src0 = $dst", itin, IsCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000258
259// This multiclass generates the unconditional/non-masking, the masking and
260// the zero-masking variant of the scalar instruction.
261multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
262 dag Outs, dag Ins, string OpcodeStr,
263 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000264 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000265 InstrItinClass itin = NoItinerary,
266 bit IsCommutable = 0> :
267 AVX512_maskable_common<O, F, _, Outs, Ins,
268 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
269 !con((ins _.KRCWM:$mask), Ins),
270 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
271 (X86select _.KRCWM:$mask, RHS, _.RC:$src0), X86select,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000272 "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000273
Adam Nemet34801422014-10-08 23:25:39 +0000274// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000275// ($src1) is already tied to $dst so we just use that for the preserved
276// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
277// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000278multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
279 dag Outs, dag NonTiedIns, string OpcodeStr,
280 string AttSrcAsm, string IntelSrcAsm,
281 dag RHS> :
282 AVX512_maskable_common<O, F, _, Outs,
283 !con((ins _.RC:$src1), NonTiedIns),
284 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
285 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
286 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
287 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000288
Craig Topperaad5f112015-11-30 00:13:24 +0000289// Similar to AVX512_maskable_3rc but in this case the input VT for the tied
290// operand differs from the output VT. This requires a bitconvert on
291// the preserved vector going into the vselect.
292multiclass AVX512_maskable_3src_cast<bits<8> O, Format F, X86VectorVTInfo OutVT,
293 X86VectorVTInfo InVT,
294 dag Outs, dag NonTiedIns, string OpcodeStr,
295 string AttSrcAsm, string IntelSrcAsm,
296 dag RHS> :
297 AVX512_maskable_common<O, F, OutVT, Outs,
298 !con((ins InVT.RC:$src1), NonTiedIns),
299 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
300 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
301 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
302 (vselect InVT.KRCWM:$mask, RHS,
303 (bitconvert InVT.RC:$src1))>;
304
Igor Breger15820b02015-07-01 13:24:28 +0000305multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
306 dag Outs, dag NonTiedIns, string OpcodeStr,
307 string AttSrcAsm, string IntelSrcAsm,
308 dag RHS> :
309 AVX512_maskable_common<O, F, _, Outs,
310 !con((ins _.RC:$src1), NonTiedIns),
311 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
312 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
313 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000314 (X86select _.KRCWM:$mask, RHS, _.RC:$src1), X86select>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000315
Adam Nemet34801422014-10-08 23:25:39 +0000316multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
317 dag Outs, dag Ins,
318 string OpcodeStr,
319 string AttSrcAsm, string IntelSrcAsm,
320 list<dag> Pattern> :
321 AVX512_maskable_custom<O, F, Outs, Ins,
322 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
323 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000324 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000325 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000326
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000327
328// Instruction with mask that puts result in mask register,
329// like "compare" and "vptest"
330multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
331 dag Outs,
332 dag Ins, dag MaskingIns,
333 string OpcodeStr,
334 string AttSrcAsm, string IntelSrcAsm,
335 list<dag> Pattern,
Craig Topper156622a2016-01-11 00:44:56 +0000336 list<dag> MaskingPattern> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000337 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000338 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
339 "$dst, "#IntelSrcAsm#"}",
340 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000341
342 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000343 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
344 "$dst {${mask}}, "#IntelSrcAsm#"}",
345 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000346}
347
348multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
349 dag Outs,
350 dag Ins, dag MaskingIns,
351 string OpcodeStr,
352 string AttSrcAsm, string IntelSrcAsm,
Craig Topper156622a2016-01-11 00:44:56 +0000353 dag RHS, dag MaskingRHS> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000354 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
355 AttSrcAsm, IntelSrcAsm,
356 [(set _.KRC:$dst, RHS)],
Craig Topper156622a2016-01-11 00:44:56 +0000357 [(set _.KRC:$dst, MaskingRHS)]>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000358
359multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
360 dag Outs, dag Ins, string OpcodeStr,
361 string AttSrcAsm, string IntelSrcAsm,
Craig Topper156622a2016-01-11 00:44:56 +0000362 dag RHS> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000363 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
364 !con((ins _.KRCWM:$mask), Ins),
365 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper156622a2016-01-11 00:44:56 +0000366 (and _.KRCWM:$mask, RHS)>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000367
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000368multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
369 dag Outs, dag Ins, string OpcodeStr,
370 string AttSrcAsm, string IntelSrcAsm> :
371 AVX512_maskable_custom_cmp<O, F, Outs,
372 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000373 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000374
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000375// Bitcasts between 512-bit vector types. Return the original type since
376// no instruction is needed for the conversion
377let Predicates = [HasAVX512] in {
Robert Khasanovbfa01312014-07-21 14:54:21 +0000378 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000379 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000380 def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
381 def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
382 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000383 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000384 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
385 def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
386 def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000387 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000388 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000389 def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
390 def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000391 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000392 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
393 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovsky40a77142014-08-11 09:59:08 +0000394 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000395 def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
396 def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000397 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000398 def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
399 def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
400 def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
401 def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
402 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
403 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
404 def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
405 def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
406 def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
407 def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
408 def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000409
410 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
411 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
412 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
413 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
414 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
415 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
416 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
417 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
418 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
419 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
420 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
421 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
422 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
423 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
424 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
425 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
426 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
427 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
428 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
429 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
430 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
431 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
432 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
433 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
434 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
435 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
436 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
437 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
438 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
439 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
440
441// Bitcasts between 256-bit vector types. Return the original type since
442// no instruction is needed for the conversion
443 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
444 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
445 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
446 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
447 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
448 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
449 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
450 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
451 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
452 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
453 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
454 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
455 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
456 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
457 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
458 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
459 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
460 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
461 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
462 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
463 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
464 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
465 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
466 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
467 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
468 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
469 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
470 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
471 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
472 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
473}
474
Craig Topper9d9251b2016-05-08 20:10:20 +0000475// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
476// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
477// swizzled by ExecutionDepsFix to pxor.
478// We set canFoldAsLoad because this can be converted to a constant-pool
479// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000480let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
481 isPseudo = 1, Predicates = [HasAVX512] in {
482def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000483 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000484}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000485
Craig Toppere5ce84a2016-05-08 21:33:53 +0000486let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
487 isPseudo = 1, Predicates = [HasVLX] in {
488def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
489 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
490def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
491 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
492}
493
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000494//===----------------------------------------------------------------------===//
495// AVX-512 - VECTOR INSERT
496//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000497multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
498 PatFrag vinsert_insert> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000499 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000500 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
501 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
502 "vinsert" # From.EltTypeName # "x" # From.NumElts,
503 "$src3, $src2, $src1", "$src1, $src2, $src3",
504 (vinsert_insert:$src3 (To.VT To.RC:$src1),
505 (From.VT From.RC:$src2),
506 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000507
Igor Breger0ede3cb2015-09-20 06:52:42 +0000508 let mayLoad = 1 in
509 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
510 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
511 "vinsert" # From.EltTypeName # "x" # From.NumElts,
512 "$src3, $src2, $src1", "$src1, $src2, $src3",
513 (vinsert_insert:$src3 (To.VT To.RC:$src1),
514 (From.VT (bitconvert (From.LdFrag addr:$src2))),
515 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
516 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000517 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000518}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000519
Igor Breger0ede3cb2015-09-20 06:52:42 +0000520multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
521 X86VectorVTInfo To, PatFrag vinsert_insert,
522 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
523 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000524 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000525 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
526 (To.VT (!cast<Instruction>(InstrStr#"rr")
527 To.RC:$src1, From.RC:$src2,
528 (INSERT_get_vinsert_imm To.RC:$ins)))>;
529
530 def : Pat<(vinsert_insert:$ins
531 (To.VT To.RC:$src1),
532 (From.VT (bitconvert (From.LdFrag addr:$src2))),
533 (iPTR imm)),
534 (To.VT (!cast<Instruction>(InstrStr#"rm")
535 To.RC:$src1, addr:$src2,
536 (INSERT_get_vinsert_imm To.RC:$ins)))>;
537 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000538}
539
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000540multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
541 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000542
543 let Predicates = [HasVLX] in
544 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
545 X86VectorVTInfo< 4, EltVT32, VR128X>,
546 X86VectorVTInfo< 8, EltVT32, VR256X>,
547 vinsert128_insert>, EVEX_V256;
548
549 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000550 X86VectorVTInfo< 4, EltVT32, VR128X>,
551 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000552 vinsert128_insert>, EVEX_V512;
553
554 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000555 X86VectorVTInfo< 4, EltVT64, VR256X>,
556 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000557 vinsert256_insert>, VEX_W, EVEX_V512;
558
559 let Predicates = [HasVLX, HasDQI] in
560 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
561 X86VectorVTInfo< 2, EltVT64, VR128X>,
562 X86VectorVTInfo< 4, EltVT64, VR256X>,
563 vinsert128_insert>, VEX_W, EVEX_V256;
564
565 let Predicates = [HasDQI] in {
566 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
567 X86VectorVTInfo< 2, EltVT64, VR128X>,
568 X86VectorVTInfo< 8, EltVT64, VR512>,
569 vinsert128_insert>, VEX_W, EVEX_V512;
570
571 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
572 X86VectorVTInfo< 8, EltVT32, VR256X>,
573 X86VectorVTInfo<16, EltVT32, VR512>,
574 vinsert256_insert>, EVEX_V512;
575 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000576}
577
Adam Nemet4e2ef472014-10-02 23:18:28 +0000578defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
579defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000580
Igor Breger0ede3cb2015-09-20 06:52:42 +0000581// Codegen pattern with the alternative types,
582// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
583defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
584 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
585defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
586 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
587
588defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
589 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
590defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
591 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
592
593defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
594 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
595defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
596 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
597
598// Codegen pattern with the alternative types insert VEC128 into VEC256
599defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
600 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
601defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
602 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
603// Codegen pattern with the alternative types insert VEC128 into VEC512
604defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
605 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
606defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
607 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
608// Codegen pattern with the alternative types insert VEC256 into VEC512
609defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
610 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
611defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
612 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
613
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000614// vinsertps - insert f32 to XMM
615def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000616 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000617 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000618 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000619 EVEX_4V;
620def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000621 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000622 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000623 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000624 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
625 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
626
627//===----------------------------------------------------------------------===//
628// AVX-512 VECTOR EXTRACT
629//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000630
Igor Breger7f69a992015-09-10 12:54:54 +0000631multiclass vextract_for_size_first_position_lowering<X86VectorVTInfo From,
632 X86VectorVTInfo To> {
633 // A subvector extract from the first vector position is
Renato Golindb7ea862015-09-09 19:44:40 +0000634 // a subregister copy that needs no instruction.
Igor Breger7f69a992015-09-10 12:54:54 +0000635 def NAME # To.NumElts:
636 Pat<(To.VT (extract_subvector (From.VT From.RC:$src),(iPTR 0))),
637 (To.VT (EXTRACT_SUBREG (From.VT From.RC:$src), To.SubRegIdx))>;
638}
Renato Golindb7ea862015-09-09 19:44:40 +0000639
Igor Breger7f69a992015-09-10 12:54:54 +0000640multiclass vextract_for_size<int Opcode,
641 X86VectorVTInfo From, X86VectorVTInfo To,
642 PatFrag vextract_extract> :
643 vextract_for_size_first_position_lowering<From, To> {
644
645 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
646 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
647 // vextract_extract), we interesting only in patterns without mask,
648 // intrinsics pattern match generated bellow.
649 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
650 (ins From.RC:$src1, i32u8imm:$idx),
651 "vextract" # To.EltTypeName # "x" # To.NumElts,
652 "$idx, $src1", "$src1, $idx",
653 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
654 (iPTR imm)))]>,
655 AVX512AIi8Base, EVEX;
656 let mayStore = 1 in {
657 def rm : AVX512AIi8<Opcode, MRMDestMem, (outs),
658 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$src2),
659 "vextract" # To.EltTypeName # "x" # To.NumElts #
660 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
661 []>, EVEX;
662
663 def rmk : AVX512AIi8<Opcode, MRMDestMem, (outs),
664 (ins To.MemOp:$dst, To.KRCWM:$mask,
665 From.RC:$src1, i32u8imm:$src2),
666 "vextract" # To.EltTypeName # "x" # To.NumElts #
667 "\t{$src2, $src1, $dst {${mask}}|"
668 "$dst {${mask}}, $src1, $src2}",
669 []>, EVEX_K, EVEX;
670 }//mayStore = 1
671 }
Renato Golindb7ea862015-09-09 19:44:40 +0000672
673 // Intrinsic call with masking.
674 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000675 "x" # To.NumElts # "_" # From.Size)
676 From.RC:$src1, (iPTR imm:$idx), To.RC:$src0, To.MRC:$mask),
677 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
678 From.ZSuffix # "rrk")
679 To.RC:$src0,
680 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
681 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000682
683 // Intrinsic call with zero-masking.
684 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000685 "x" # To.NumElts # "_" # From.Size)
686 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, To.MRC:$mask),
687 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
688 From.ZSuffix # "rrkz")
689 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
690 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000691
692 // Intrinsic call without masking.
693 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000694 "x" # To.NumElts # "_" # From.Size)
695 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
696 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
697 From.ZSuffix # "rr")
698 From.RC:$src1, imm:$idx)>;
Igor Bregerac29a822015-09-09 14:35:09 +0000699}
700
Igor Bregerdefab3c2015-10-08 12:55:01 +0000701// Codegen pattern for the alternative types
702multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
703 X86VectorVTInfo To, PatFrag vextract_extract,
704 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> :
705 vextract_for_size_first_position_lowering<From, To> {
Igor Breger7f69a992015-09-10 12:54:54 +0000706
Igor Bregerdefab3c2015-10-08 12:55:01 +0000707 let Predicates = p in
708 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
709 (To.VT (!cast<Instruction>(InstrStr#"rr")
710 From.RC:$src1,
711 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Igor Breger7f69a992015-09-10 12:54:54 +0000712}
713
714multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000715 ValueType EltVT64, int Opcode256> {
716 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000717 X86VectorVTInfo<16, EltVT32, VR512>,
718 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000719 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000720 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000721 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000722 X86VectorVTInfo< 8, EltVT64, VR512>,
723 X86VectorVTInfo< 4, EltVT64, VR256X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000724 vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000725 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
726 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000727 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000728 X86VectorVTInfo< 8, EltVT32, VR256X>,
729 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000730 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000731 EVEX_V256, EVEX_CD8<32, CD8VT4>;
732 let Predicates = [HasVLX, HasDQI] in
733 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
734 X86VectorVTInfo< 4, EltVT64, VR256X>,
735 X86VectorVTInfo< 2, EltVT64, VR128X>,
736 vextract128_extract>,
737 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
738 let Predicates = [HasDQI] in {
739 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
740 X86VectorVTInfo< 8, EltVT64, VR512>,
741 X86VectorVTInfo< 2, EltVT64, VR128X>,
742 vextract128_extract>,
743 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
744 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
745 X86VectorVTInfo<16, EltVT32, VR512>,
746 X86VectorVTInfo< 8, EltVT32, VR256X>,
747 vextract256_extract>,
748 EVEX_V512, EVEX_CD8<32, CD8VT8>;
749 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000750}
751
Adam Nemet55536c62014-09-25 23:48:45 +0000752defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
753defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000754
Igor Bregerdefab3c2015-10-08 12:55:01 +0000755// extract_subvector codegen patterns with the alternative types.
756// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
757defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
758 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
759defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
760 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
761
762defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000763 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000764defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
765 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
766
767defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
768 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
769defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
770 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
771
772// Codegen pattern with the alternative types extract VEC128 from VEC512
773defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
774 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
775defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
776 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
777// Codegen pattern with the alternative types extract VEC256 from VEC512
778defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
779 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
780defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
781 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
782
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000783// A 128-bit subvector insert to the first 512-bit vector position
784// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000785def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
786 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
787def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
788 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
789def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
790 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
791def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
792 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
793def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
794 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
795def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
796 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000797
Igor Bregerfca0a342016-01-28 13:19:25 +0000798def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000799 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000800def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000801 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000802def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000803 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000804def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000805 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000806def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000807 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000808def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000809 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000810
811// vextractps - extract 32 bits from XMM
812def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000813 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000814 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000815 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
816 EVEX;
817
818def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000819 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000820 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000821 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000822 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000823
824//===---------------------------------------------------------------------===//
825// AVX-512 BROADCAST
826//---
Igor Breger131008f2016-05-01 08:40:00 +0000827// broadcast with a scalar argument.
828multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
829 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
830
831 let isCodeGenOnly = 1 in {
832 def r_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
833 (ins SrcInfo.FRC:$src), OpcodeStr#"\t{$src, $dst|$dst, $src}",
834 [(set DestInfo.RC:$dst, (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)))]>,
835 Requires<[HasAVX512]>, T8PD, EVEX;
836
837 let Constraints = "$src0 = $dst" in
838 def rk_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
839 (ins DestInfo.RC:$src0, DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
840 OpcodeStr#"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
841 [(set DestInfo.RC:$dst,
842 (vselect DestInfo.KRCWM:$mask,
843 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
844 DestInfo.RC:$src0))]>,
845 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_K;
846
847 def rkz_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
848 (ins DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
849 OpcodeStr#"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
850 [(set DestInfo.RC:$dst,
851 (vselect DestInfo.KRCWM:$mask,
852 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
853 DestInfo.ImmAllZerosV))]>,
854 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_KZ;
855 } // let isCodeGenOnly = 1 in
856}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000857
Igor Breger21296d22015-10-20 11:56:42 +0000858multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
859 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
860
861 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
862 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
863 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
864 T8PD, EVEX;
865 let mayLoad = 1 in
866 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
867 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
868 (DestInfo.VT (X86VBroadcast
869 (SrcInfo.ScalarLdFrag addr:$src)))>,
870 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000871}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000872
Igor Breger21296d22015-10-20 11:56:42 +0000873multiclass avx512_fp_broadcast_vl<bits<8> opc, string OpcodeStr,
874 AVX512VLVectorVTInfo _> {
875 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000876 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
Robert Khasanovaf318f72014-10-30 14:21:47 +0000877 EVEX_V512;
878
879 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000880 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000881 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000882 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000883 }
884}
885
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000886let ExeDomain = SSEPackedSingle in {
Igor Breger21296d22015-10-20 11:56:42 +0000887 defm VBROADCASTSS : avx512_fp_broadcast_vl<0x18, "vbroadcastss",
888 avx512vl_f32_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000889 let Predicates = [HasVLX] in {
Igor Breger131008f2016-05-01 08:40:00 +0000890 defm VBROADCASTSSZ128 :
891 avx512_broadcast_rm<0x18, "vbroadcastss", v4f32x_info, v4f32x_info>,
892 avx512_broadcast_scalar<0x18, "vbroadcastss", v4f32x_info, v4f32x_info>,
893 EVEX_V128;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000894 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000895}
896
897let ExeDomain = SSEPackedDouble in {
Igor Breger21296d22015-10-20 11:56:42 +0000898 defm VBROADCASTSD : avx512_fp_broadcast_vl<0x19, "vbroadcastsd",
899 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000900}
901
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000902def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000903 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000904def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000905 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000906
Robert Khasanovcbc57032014-12-09 16:38:41 +0000907multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
908 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000909 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
910 (ins SrcRC:$src),
911 "vpbroadcast"##_.Suffix, "$src", "$src",
912 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000913}
914
Robert Khasanovcbc57032014-12-09 16:38:41 +0000915multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
916 RegisterClass SrcRC, Predicate prd> {
917 let Predicates = [prd] in
918 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
919 let Predicates = [prd, HasVLX] in {
920 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
921 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
922 }
923}
924
Igor Breger0aeda372016-02-07 08:30:50 +0000925let isCodeGenOnly = 1 in {
926defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000927 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000928defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000929 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000930}
931let isAsmParserOnly = 1 in {
932 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
933 GR32, HasBWI>;
934 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
935 GR32, HasBWI>;
936}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000937defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
938 HasAVX512>;
939defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
940 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000941
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000942def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000943 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000944def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000945 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000946
Igor Breger21296d22015-10-20 11:56:42 +0000947// Provide aliases for broadcast from the same register class that
948// automatically does the extract.
949multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
950 X86VectorVTInfo SrcInfo> {
951 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
952 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
953 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
954}
955
956multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
957 AVX512VLVectorVTInfo _, Predicate prd> {
958 let Predicates = [prd] in {
959 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
960 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
961 EVEX_V512;
962 // Defined separately to avoid redefinition.
963 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
964 }
965 let Predicates = [prd, HasVLX] in {
966 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
967 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
968 EVEX_V256;
969 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
970 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000971 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000972}
973
Igor Breger21296d22015-10-20 11:56:42 +0000974defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
975 avx512vl_i8_info, HasBWI>;
976defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
977 avx512vl_i16_info, HasBWI>;
978defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
979 avx512vl_i32_info, HasAVX512>;
980defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
981 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000982
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000983multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
984 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Asaf Badouhb0d91fa2015-12-27 12:14:34 +0000985 let mayLoad = 1 in
986 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
987 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
988 (_Dst.VT (X86SubVBroadcast
989 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
990 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +0000991}
992
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000993defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
994 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +0000995 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000996defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
997 v16f32_info, v4f32x_info>,
998 EVEX_V512, EVEX_CD8<32, CD8VT4>;
999defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1000 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001001 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001002defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1003 v8f64_info, v4f64x_info>, VEX_W,
1004 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1005
1006let Predicates = [HasVLX] in {
1007defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1008 v8i32x_info, v4i32x_info>,
1009 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1010defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1011 v8f32x_info, v4f32x_info>,
1012 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1013}
1014let Predicates = [HasVLX, HasDQI] in {
1015defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1016 v4i64x_info, v2i64x_info>, VEX_W,
1017 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1018defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1019 v4f64x_info, v2f64x_info>, VEX_W,
1020 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1021}
1022let Predicates = [HasDQI] in {
1023defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1024 v8i64_info, v2i64x_info>, VEX_W,
1025 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1026defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1027 v16i32_info, v8i32x_info>,
1028 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1029defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1030 v8f64_info, v2f64x_info>, VEX_W,
1031 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1032defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1033 v16f32_info, v8f32x_info>,
1034 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1035}
Adam Nemet73f72e12014-06-27 00:43:38 +00001036
Igor Bregerfa798a92015-11-02 07:39:36 +00001037multiclass avx512_broadcast_32x2<bits<8> opc, string OpcodeStr,
1038 X86VectorVTInfo _Dst, X86VectorVTInfo _Src,
1039 SDNode OpNode = X86SubVBroadcast> {
1040
1041 defm r : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
1042 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
1043 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src)))>,
1044 T8PD, EVEX;
1045 let mayLoad = 1 in
1046 defm m : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1047 (ins _Src.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
1048 (_Dst.VT (OpNode
1049 (_Src.VT (scalar_to_vector(loadi64 addr:$src)))))>,
1050 T8PD, EVEX, EVEX_CD8<_Src.EltSize, CD8VT2>;
1051}
1052
1053multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
1054 AVX512VLVectorVTInfo _> {
1055 let Predicates = [HasDQI] in
1056 defm Z : avx512_broadcast_32x2<opc, OpcodeStr, _.info512, _.info128>,
1057 EVEX_V512;
1058 let Predicates = [HasDQI, HasVLX] in
1059 defm Z256 : avx512_broadcast_32x2<opc, OpcodeStr, _.info256, _.info128>,
1060 EVEX_V256;
1061}
1062
1063multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
1064 AVX512VLVectorVTInfo _> :
1065 avx512_common_broadcast_32x2<opc, OpcodeStr, _> {
1066
1067 let Predicates = [HasDQI, HasVLX] in
1068 defm Z128 : avx512_broadcast_32x2<opc, OpcodeStr, _.info128, _.info128,
1069 X86SubV32x2Broadcast>, EVEX_V128;
1070}
1071
1072defm VPBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1073 avx512vl_i32_info>;
1074defm VPBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1075 avx512vl_f32_info>;
1076
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001077def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001078 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001079def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1080 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1081
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001082def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001083 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001084def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1085 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001086
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001087//===----------------------------------------------------------------------===//
1088// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1089//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001090multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1091 X86VectorVTInfo _, RegisterClass KRC> {
1092 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001093 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001094 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001095}
1096
Asaf Badouh0d957b82015-11-18 09:42:45 +00001097multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
1098 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1099 let Predicates = [HasCDI] in
1100 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1101 let Predicates = [HasCDI, HasVLX] in {
1102 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1103 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1104 }
1105}
1106
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001107defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001108 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001109defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001110 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001111
1112//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001113// -- VPERMI2 - 3 source operands form --
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001114multiclass avx512_perm_i<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001115 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001116let Constraints = "$src1 = $dst" in {
Craig Topperaad5f112015-11-30 00:13:24 +00001117 defm rr: AVX512_maskable_3src_cast<opc, MRMSrcReg, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001118 (ins _.RC:$src2, _.RC:$src3),
1119 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001120 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001121 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001122
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001123 let mayLoad = 1 in
Craig Topperaad5f112015-11-30 00:13:24 +00001124 defm rm: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001125 (ins _.RC:$src2, _.MemOp:$src3),
1126 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001127 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001128 (_.VT (bitconvert (_.LdFrag addr:$src3)))))>,
1129 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001130 }
1131}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001132multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001133 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001134 let mayLoad = 1, Constraints = "$src1 = $dst" in
Craig Topperaad5f112015-11-30 00:13:24 +00001135 defm rmb: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001136 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1137 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1138 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topperaad5f112015-11-30 00:13:24 +00001139 (_.VT (X86VPermi2X IdxVT.RC:$src1,
Michael Liao66233b72015-08-06 09:06:20 +00001140 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001141 AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001142}
1143
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001144multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001145 AVX512VLVectorVTInfo VTInfo,
1146 AVX512VLVectorVTInfo ShuffleMask> {
1147 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1148 ShuffleMask.info512>,
1149 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512,
1150 ShuffleMask.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001151 let Predicates = [HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001152 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1153 ShuffleMask.info128>,
1154 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128,
1155 ShuffleMask.info128>, EVEX_V128;
1156 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1157 ShuffleMask.info256>,
1158 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256,
1159 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001160 }
1161}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001162
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001163multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001164 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001165 AVX512VLVectorVTInfo Idx,
1166 Predicate Prd> {
1167 let Predicates = [Prd] in
Craig Topperaad5f112015-11-30 00:13:24 +00001168 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1169 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001170 let Predicates = [Prd, HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001171 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1172 Idx.info128>, EVEX_V128;
1173 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1174 Idx.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001175 }
1176}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001177
Craig Topperaad5f112015-11-30 00:13:24 +00001178defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
1179 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1180defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
1181 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001182defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
1183 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1184 VEX_W, EVEX_CD8<16, CD8VF>;
1185defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
1186 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1187 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001188defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
1189 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1190defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
1191 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001192
Craig Topperaad5f112015-11-30 00:13:24 +00001193// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001194multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001195 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001196let Constraints = "$src1 = $dst" in {
1197 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1198 (ins IdxVT.RC:$src2, _.RC:$src3),
1199 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001200 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001201 AVX5128IBase;
1202
1203 let mayLoad = 1 in
1204 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1205 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1206 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001207 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001208 (bitconvert (_.LdFrag addr:$src3))))>,
1209 EVEX_4V, AVX5128IBase;
1210 }
1211}
1212multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001213 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001214 let mayLoad = 1, Constraints = "$src1 = $dst" in
1215 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1216 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1217 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1218 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001219 (_.VT (X86VPermt2 _.RC:$src1,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001220 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
1221 AVX5128IBase, EVEX_4V, EVEX_B;
1222}
1223
1224multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001225 AVX512VLVectorVTInfo VTInfo,
1226 AVX512VLVectorVTInfo ShuffleMask> {
1227 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001228 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001229 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001230 ShuffleMask.info512>, EVEX_V512;
1231 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001232 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001233 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001234 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001235 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001236 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001237 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001238 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1239 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001240 }
1241}
1242
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001243multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001244 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001245 AVX512VLVectorVTInfo Idx,
1246 Predicate Prd> {
1247 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001248 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1249 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001250 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001251 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1252 Idx.info128>, EVEX_V128;
1253 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1254 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001255 }
1256}
1257
Craig Toppera47576f2015-11-26 20:21:29 +00001258defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001259 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001260defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001261 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001262defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1263 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1264 VEX_W, EVEX_CD8<16, CD8VF>;
1265defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1266 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1267 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001268defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001269 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001270defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001271 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001272
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001273//===----------------------------------------------------------------------===//
1274// AVX-512 - BLEND using mask
1275//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001276multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1277 let ExeDomain = _.ExeDomain in {
1278 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1279 (ins _.RC:$src1, _.RC:$src2),
1280 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001281 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001282 []>, EVEX_4V;
1283 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1284 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001285 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001286 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001287 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1288 (_.VT _.RC:$src2)))]>, EVEX_4V, EVEX_K;
1289 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1290 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1291 !strconcat(OpcodeStr,
1292 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1293 []>, EVEX_4V, EVEX_KZ;
1294 let mayLoad = 1 in {
1295 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1296 (ins _.RC:$src1, _.MemOp:$src2),
1297 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001298 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001299 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1300 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1301 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001302 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001303 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001304 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1305 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
1306 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
1307 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1308 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1309 !strconcat(OpcodeStr,
1310 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1311 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1312 }
1313 }
1314}
1315multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1316
1317 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1318 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1319 !strconcat(OpcodeStr,
1320 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1321 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1322 [(set _.RC:$dst,(X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1323 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001324 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001325
1326 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1327 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1328 !strconcat(OpcodeStr,
1329 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1330 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001331 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001332
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001333}
1334
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001335multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1336 AVX512VLVectorVTInfo VTInfo> {
1337 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1338 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001339
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001340 let Predicates = [HasVLX] in {
1341 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1342 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1343 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1344 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1345 }
1346}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001347
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001348multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1349 AVX512VLVectorVTInfo VTInfo> {
1350 let Predicates = [HasBWI] in
1351 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001352
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001353 let Predicates = [HasBWI, HasVLX] in {
1354 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1355 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1356 }
1357}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001358
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001359
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001360defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1361defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1362defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1363defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1364defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1365defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001366
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001367
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001368let Predicates = [HasAVX512] in {
1369def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1370 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001371 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001372 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001373 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1374 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1375
1376def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1377 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001378 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001379 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001380 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1381 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1382}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001383//===----------------------------------------------------------------------===//
1384// Compare Instructions
1385//===----------------------------------------------------------------------===//
1386
1387// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001388
1389multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1390
1391 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1392 (outs _.KRC:$dst),
1393 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1394 "vcmp${cc}"#_.Suffix,
1395 "$src2, $src1", "$src1, $src2",
1396 (OpNode (_.VT _.RC:$src1),
1397 (_.VT _.RC:$src2),
1398 imm:$cc)>, EVEX_4V;
1399 let mayLoad = 1 in
1400 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1401 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001402 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001403 "vcmp${cc}"#_.Suffix,
1404 "$src2, $src1", "$src1, $src2",
1405 (OpNode (_.VT _.RC:$src1),
1406 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1407 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1408
1409 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1410 (outs _.KRC:$dst),
1411 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1412 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001413 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001414 (OpNodeRnd (_.VT _.RC:$src1),
1415 (_.VT _.RC:$src2),
1416 imm:$cc,
1417 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1418 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001419 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001420 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1421 (outs VK1:$dst),
1422 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1423 "vcmp"#_.Suffix,
1424 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1425 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1426 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001427 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001428 "vcmp"#_.Suffix,
1429 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1430 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1431
1432 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1433 (outs _.KRC:$dst),
1434 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1435 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001436 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001437 EVEX_4V, EVEX_B;
1438 }// let isAsmParserOnly = 1, hasSideEffects = 0
1439
1440 let isCodeGenOnly = 1 in {
1441 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1442 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1443 !strconcat("vcmp${cc}", _.Suffix,
1444 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1445 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1446 _.FRC:$src2,
1447 imm:$cc))],
1448 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001449 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001450 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1451 (outs _.KRC:$dst),
1452 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1453 !strconcat("vcmp${cc}", _.Suffix,
1454 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1455 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1456 (_.ScalarLdFrag addr:$src2),
1457 imm:$cc))],
1458 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001459 }
1460}
1461
1462let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001463 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1464 AVX512XSIi8Base;
1465 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1466 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001467}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001468
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001469multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1470 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001471 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001472 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1473 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1474 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001475 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001476 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001477 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001478 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1479 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1480 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1481 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001482 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001483 def rrk : AVX512BI<opc, MRMSrcReg,
1484 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1485 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1486 "$dst {${mask}}, $src1, $src2}"),
1487 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1488 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1489 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1490 let mayLoad = 1 in
1491 def rmk : AVX512BI<opc, MRMSrcMem,
1492 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1493 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1494 "$dst {${mask}}, $src1, $src2}"),
1495 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1496 (OpNode (_.VT _.RC:$src1),
1497 (_.VT (bitconvert
1498 (_.LdFrag addr:$src2))))))],
1499 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001500}
1501
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001502multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001503 X86VectorVTInfo _> :
1504 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001505 let mayLoad = 1 in {
1506 def rmb : AVX512BI<opc, MRMSrcMem,
1507 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1508 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1509 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1510 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1511 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1512 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1513 def rmbk : AVX512BI<opc, MRMSrcMem,
1514 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1515 _.ScalarMemOp:$src2),
1516 !strconcat(OpcodeStr,
1517 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1518 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1519 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1520 (OpNode (_.VT _.RC:$src1),
1521 (X86VBroadcast
1522 (_.ScalarLdFrag addr:$src2)))))],
1523 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1524 }
1525}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001526
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001527multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1528 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1529 let Predicates = [prd] in
1530 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1531 EVEX_V512;
1532
1533 let Predicates = [prd, HasVLX] in {
1534 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1535 EVEX_V256;
1536 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1537 EVEX_V128;
1538 }
1539}
1540
1541multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1542 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1543 Predicate prd> {
1544 let Predicates = [prd] in
1545 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1546 EVEX_V512;
1547
1548 let Predicates = [prd, HasVLX] in {
1549 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1550 EVEX_V256;
1551 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1552 EVEX_V128;
1553 }
1554}
1555
1556defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1557 avx512vl_i8_info, HasBWI>,
1558 EVEX_CD8<8, CD8VF>;
1559
1560defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1561 avx512vl_i16_info, HasBWI>,
1562 EVEX_CD8<16, CD8VF>;
1563
Robert Khasanovf70f7982014-09-18 14:06:55 +00001564defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001565 avx512vl_i32_info, HasAVX512>,
1566 EVEX_CD8<32, CD8VF>;
1567
Robert Khasanovf70f7982014-09-18 14:06:55 +00001568defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001569 avx512vl_i64_info, HasAVX512>,
1570 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1571
1572defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1573 avx512vl_i8_info, HasBWI>,
1574 EVEX_CD8<8, CD8VF>;
1575
1576defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1577 avx512vl_i16_info, HasBWI>,
1578 EVEX_CD8<16, CD8VF>;
1579
Robert Khasanovf70f7982014-09-18 14:06:55 +00001580defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001581 avx512vl_i32_info, HasAVX512>,
1582 EVEX_CD8<32, CD8VF>;
1583
Robert Khasanovf70f7982014-09-18 14:06:55 +00001584defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001585 avx512vl_i64_info, HasAVX512>,
1586 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001587
1588def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001589 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001590 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1591 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1592
1593def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001594 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001595 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1596 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1597
Robert Khasanov29e3b962014-08-27 09:34:37 +00001598multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1599 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001600 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001601 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001602 !strconcat("vpcmp${cc}", Suffix,
1603 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001604 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1605 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001606 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001607 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001608 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001609 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001610 !strconcat("vpcmp${cc}", Suffix,
1611 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001612 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1613 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001614 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001615 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1616 def rrik : AVX512AIi8<opc, MRMSrcReg,
1617 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001618 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001619 !strconcat("vpcmp${cc}", Suffix,
1620 "\t{$src2, $src1, $dst {${mask}}|",
1621 "$dst {${mask}}, $src1, $src2}"),
1622 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1623 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001624 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001625 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1626 let mayLoad = 1 in
1627 def rmik : AVX512AIi8<opc, MRMSrcMem,
1628 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001629 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001630 !strconcat("vpcmp${cc}", Suffix,
1631 "\t{$src2, $src1, $dst {${mask}}|",
1632 "$dst {${mask}}, $src1, $src2}"),
1633 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1634 (OpNode (_.VT _.RC:$src1),
1635 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001636 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001637 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1638
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001639 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001640 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001641 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001642 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001643 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1644 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001645 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001646 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001647 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001648 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001649 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1650 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001651 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001652 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1653 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001654 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001655 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001656 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1657 "$dst {${mask}}, $src1, $src2, $cc}"),
1658 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001659 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001660 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1661 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001662 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001663 !strconcat("vpcmp", Suffix,
1664 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1665 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001666 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001667 }
1668}
1669
Robert Khasanov29e3b962014-08-27 09:34:37 +00001670multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001671 X86VectorVTInfo _> :
1672 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001673 def rmib : AVX512AIi8<opc, MRMSrcMem,
1674 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001675 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001676 !strconcat("vpcmp${cc}", Suffix,
1677 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1678 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1679 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1680 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001681 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001682 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1683 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1684 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001685 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001686 !strconcat("vpcmp${cc}", Suffix,
1687 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1688 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1689 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1690 (OpNode (_.VT _.RC:$src1),
1691 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001692 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001693 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001694
Robert Khasanov29e3b962014-08-27 09:34:37 +00001695 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001696 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001697 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1698 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001699 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001700 !strconcat("vpcmp", Suffix,
1701 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1702 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1703 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1704 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1705 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001706 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001707 !strconcat("vpcmp", Suffix,
1708 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1709 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1710 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1711 }
1712}
1713
1714multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1715 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1716 let Predicates = [prd] in
1717 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1718
1719 let Predicates = [prd, HasVLX] in {
1720 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1721 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1722 }
1723}
1724
1725multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1726 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1727 let Predicates = [prd] in
1728 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1729 EVEX_V512;
1730
1731 let Predicates = [prd, HasVLX] in {
1732 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1733 EVEX_V256;
1734 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1735 EVEX_V128;
1736 }
1737}
1738
1739defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1740 HasBWI>, EVEX_CD8<8, CD8VF>;
1741defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1742 HasBWI>, EVEX_CD8<8, CD8VF>;
1743
1744defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1745 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1746defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1747 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1748
Robert Khasanovf70f7982014-09-18 14:06:55 +00001749defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001750 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001751defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001752 HasAVX512>, EVEX_CD8<32, CD8VF>;
1753
Robert Khasanovf70f7982014-09-18 14:06:55 +00001754defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001755 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001756defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001757 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001758
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001759multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001760
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001761 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1762 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1763 "vcmp${cc}"#_.Suffix,
1764 "$src2, $src1", "$src1, $src2",
1765 (X86cmpm (_.VT _.RC:$src1),
1766 (_.VT _.RC:$src2),
1767 imm:$cc)>;
1768
1769 let mayLoad = 1 in {
1770 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1771 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1772 "vcmp${cc}"#_.Suffix,
1773 "$src2, $src1", "$src1, $src2",
1774 (X86cmpm (_.VT _.RC:$src1),
1775 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1776 imm:$cc)>;
1777
1778 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1779 (outs _.KRC:$dst),
1780 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1781 "vcmp${cc}"#_.Suffix,
1782 "${src2}"##_.BroadcastStr##", $src1",
1783 "$src1, ${src2}"##_.BroadcastStr,
1784 (X86cmpm (_.VT _.RC:$src1),
1785 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1786 imm:$cc)>,EVEX_B;
1787 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001788 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001789 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001790 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1791 (outs _.KRC:$dst),
1792 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1793 "vcmp"#_.Suffix,
1794 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1795
1796 let mayLoad = 1 in {
1797 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1798 (outs _.KRC:$dst),
1799 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1800 "vcmp"#_.Suffix,
1801 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1802
1803 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1804 (outs _.KRC:$dst),
1805 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1806 "vcmp"#_.Suffix,
1807 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1808 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1809 }
1810 }
1811}
1812
1813multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1814 // comparison code form (VCMP[EQ/LT/LE/...]
1815 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1816 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1817 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001818 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001819 (X86cmpmRnd (_.VT _.RC:$src1),
1820 (_.VT _.RC:$src2),
1821 imm:$cc,
1822 (i32 FROUND_NO_EXC))>, EVEX_B;
1823
1824 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1825 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1826 (outs _.KRC:$dst),
1827 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1828 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001829 "$cc, {sae}, $src2, $src1",
1830 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001831 }
1832}
1833
1834multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1835 let Predicates = [HasAVX512] in {
1836 defm Z : avx512_vcmp_common<_.info512>,
1837 avx512_vcmp_sae<_.info512>, EVEX_V512;
1838
1839 }
1840 let Predicates = [HasAVX512,HasVLX] in {
1841 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1842 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001843 }
1844}
1845
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001846defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1847 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1848defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1849 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001850
1851def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1852 (COPY_TO_REGCLASS (VCMPPSZrri
1853 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1854 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1855 imm:$cc), VK8)>;
1856def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1857 (COPY_TO_REGCLASS (VPCMPDZrri
1858 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1859 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1860 imm:$cc), VK8)>;
1861def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1862 (COPY_TO_REGCLASS (VPCMPUDZrri
1863 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1864 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1865 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001866
Asaf Badouh572bbce2015-09-20 08:46:07 +00001867// ----------------------------------------------------------------
1868// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00001869//handle fpclass instruction mask = op(reg_scalar,imm)
1870// op(mem_scalar,imm)
1871multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1872 X86VectorVTInfo _, Predicate prd> {
1873 let Predicates = [prd] in {
1874 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
1875 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001876 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001877 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1878 (i32 imm:$src2)))], NoItinerary>;
1879 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1880 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1881 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001882 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001883 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1884 (OpNode (_.VT _.RC:$src1),
1885 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1886 let mayLoad = 1, AddedComplexity = 20 in {
1887 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1888 (ins _.MemOp:$src1, i32u8imm:$src2),
1889 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001890 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001891 [(set _.KRC:$dst,
1892 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1893 (i32 imm:$src2)))], NoItinerary>;
1894 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1895 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1896 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001897 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001898 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1899 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1900 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1901 }
1902 }
1903}
1904
Asaf Badouh572bbce2015-09-20 08:46:07 +00001905//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
1906// fpclass(reg_vec, mem_vec, imm)
1907// fpclass(reg_vec, broadcast(eltVt), imm)
1908multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1909 X86VectorVTInfo _, string mem, string broadcast>{
1910 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1911 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001912 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001913 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1914 (i32 imm:$src2)))], NoItinerary>;
1915 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1916 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1917 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001918 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001919 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1920 (OpNode (_.VT _.RC:$src1),
1921 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1922 let mayLoad = 1 in {
1923 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1924 (ins _.MemOp:$src1, i32u8imm:$src2),
1925 OpcodeStr##_.Suffix##mem#
Craig Topper048e7002016-01-08 06:09:20 +00001926 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001927 [(set _.KRC:$dst,(OpNode
1928 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1929 (i32 imm:$src2)))], NoItinerary>;
1930 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1931 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1932 OpcodeStr##_.Suffix##mem#
Craig Topper048e7002016-01-08 06:09:20 +00001933 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001934 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
1935 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1936 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1937 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1938 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
1939 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
Craig Topper048e7002016-01-08 06:09:20 +00001940 _.BroadcastStr##", $dst|$dst, ${src1}"
Asaf Badouh572bbce2015-09-20 08:46:07 +00001941 ##_.BroadcastStr##", $src2}",
1942 [(set _.KRC:$dst,(OpNode
1943 (_.VT (X86VBroadcast
1944 (_.ScalarLdFrag addr:$src1))),
1945 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
1946 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1947 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
1948 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
Craig Topper048e7002016-01-08 06:09:20 +00001949 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
Asaf Badouh572bbce2015-09-20 08:46:07 +00001950 _.BroadcastStr##", $src2}",
1951 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
1952 (_.VT (X86VBroadcast
1953 (_.ScalarLdFrag addr:$src1))),
1954 (i32 imm:$src2))))], NoItinerary>,
1955 EVEX_B, EVEX_K;
1956 }
1957}
1958
Asaf Badouh572bbce2015-09-20 08:46:07 +00001959multiclass avx512_vector_fpclass_all<string OpcodeStr,
1960 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
1961 string broadcast>{
1962 let Predicates = [prd] in {
1963 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
1964 broadcast>, EVEX_V512;
1965 }
1966 let Predicates = [prd, HasVLX] in {
1967 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
1968 broadcast>, EVEX_V128;
1969 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
1970 broadcast>, EVEX_V256;
1971 }
1972}
1973
1974multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001975 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00001976 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001977 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00001978 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001979 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
1980 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
1981 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
1982 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
1983 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00001984}
1985
Asaf Badouh696e8e02015-10-18 11:04:38 +00001986defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
1987 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00001988
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001989//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001990// Mask register copy, including
1991// - copy between mask registers
1992// - load/store mask registers
1993// - copy from GPR to mask register and vice versa
1994//
1995multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
1996 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00001997 ValueType vvt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001998 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001999 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002000 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002001 let mayLoad = 1 in
2002 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002003 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyba846722015-02-17 09:20:12 +00002004 [(set KRC:$dst, (vvt (load addr:$src)))]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002005 let mayStore = 1 in
2006 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002007 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2008 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002009 }
2010}
2011
2012multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2013 string OpcodeStr,
2014 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002015 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002016 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002017 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002018 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002019 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002020 }
2021}
2022
Robert Khasanov74acbb72014-07-23 14:49:42 +00002023let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002024 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002025 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2026 VEX, PD;
2027
2028let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002029 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002030 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002031 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002032
2033let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002034 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2035 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002036 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2037 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002038 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2039 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002040 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2041 VEX, XD, VEX_W;
2042}
2043
2044// GR from/to mask register
2045let Predicates = [HasDQI] in {
2046 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2047 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
2048 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2049 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
2050}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002051let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002052 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2053 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
2054 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2055 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002056}
2057let Predicates = [HasBWI] in {
2058 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
2059 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
2060}
2061let Predicates = [HasBWI] in {
2062 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
2063 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
2064}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002065
Robert Khasanov74acbb72014-07-23 14:49:42 +00002066// Load/store kreg
2067let Predicates = [HasDQI] in {
2068 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2069 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002070 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2071 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002072
2073 def : Pat<(store VK4:$src, addr:$dst),
2074 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2075 def : Pat<(store VK2:$src, addr:$dst),
2076 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002077 def : Pat<(store VK1:$src, addr:$dst),
2078 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002079
2080 def : Pat<(v2i1 (load addr:$src)),
2081 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2082 def : Pat<(v4i1 (load addr:$src)),
2083 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002084}
2085let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002086 def : Pat<(store VK1:$src, addr:$dst),
2087 (MOV8mr addr:$dst,
2088 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2089 sub_8bit))>;
2090 def : Pat<(store VK2:$src, addr:$dst),
2091 (MOV8mr addr:$dst,
2092 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2093 sub_8bit))>;
2094 def : Pat<(store VK4:$src, addr:$dst),
2095 (MOV8mr addr:$dst,
2096 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002097 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002098 def : Pat<(store VK8:$src, addr:$dst),
2099 (MOV8mr addr:$dst,
2100 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2101 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002102
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002103 def : Pat<(v8i1 (load addr:$src)),
2104 (COPY_TO_REGCLASS (MOVZX16rm8 addr:$src), VK8)>;
2105 def : Pat<(v2i1 (load addr:$src)),
2106 (COPY_TO_REGCLASS (MOVZX16rm8 addr:$src), VK2)>;
2107 def : Pat<(v4i1 (load addr:$src)),
2108 (COPY_TO_REGCLASS (MOVZX16rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002109}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002110
Robert Khasanov74acbb72014-07-23 14:49:42 +00002111let Predicates = [HasAVX512] in {
2112 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002113 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002114 def : Pat<(i1 (load addr:$src)),
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002115 (COPY_TO_REGCLASS (AND16ri (MOVZX16rm8 addr:$src), (i16 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002116 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2117 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002118}
2119let Predicates = [HasBWI] in {
2120 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2121 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002122 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2123 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002124 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2125 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002126 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2127 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002128}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002129
Robert Khasanov74acbb72014-07-23 14:49:42 +00002130let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002131 def : Pat<(i1 (trunc (i64 GR64:$src))),
2132 (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit),
2133 (i32 1))), VK1)>;
2134
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002135 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002136 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002137
2138 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002139 (COPY_TO_REGCLASS
2140 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
2141 VK1)>;
2142 def : Pat<(i1 (trunc (i16 GR16:$src))),
2143 (COPY_TO_REGCLASS
2144 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
2145 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002146
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002147 def : Pat<(i32 (zext VK1:$src)),
2148 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002149 def : Pat<(i32 (anyext VK1:$src)),
2150 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16))>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002151
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002152 def : Pat<(i8 (zext VK1:$src)),
2153 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002154 (AND32ri (KMOVWrk
2155 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002156 def : Pat<(i8 (anyext VK1:$src)),
2157 (EXTRACT_SUBREG
2158 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_8bit)>;
2159
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002160 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002161 (AND64ri8 (SUBREG_TO_REG (i64 0),
2162 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002163 def : Pat<(i16 (zext VK1:$src)),
2164 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002165 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2166 sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002167}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002168def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2169 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2170def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2171 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2172def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2173 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2174def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2175 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2176def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2177 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2178def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2179 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002180
Igor Bregerd6c187b2016-01-27 08:43:25 +00002181def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2182def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2183def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2184
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002185// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002186let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002187 // GR from/to 8-bit mask without native support
2188 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2189 (COPY_TO_REGCLASS
Igor Bregerdd6522c2016-01-18 12:02:45 +00002190 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002191 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2192 (EXTRACT_SUBREG
2193 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2194 sub_8bit)>;
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002195}
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00002196
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002197let Predicates = [HasAVX512] in {
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002198 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002199 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002200 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002201 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002202}
2203let Predicates = [HasBWI] in {
2204 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
2205 (COPY_TO_REGCLASS VK32:$src, VK1)>;
2206 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
2207 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002208}
2209
2210// Mask unary operation
2211// - KNOT
2212multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002213 RegisterClass KRC, SDPatternOperator OpNode,
2214 Predicate prd> {
2215 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002216 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002217 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002218 [(set KRC:$dst, (OpNode KRC:$src))]>;
2219}
2220
Robert Khasanov74acbb72014-07-23 14:49:42 +00002221multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2222 SDPatternOperator OpNode> {
2223 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2224 HasDQI>, VEX, PD;
2225 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2226 HasAVX512>, VEX, PS;
2227 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2228 HasBWI>, VEX, PD, VEX_W;
2229 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2230 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002231}
2232
Robert Khasanov74acbb72014-07-23 14:49:42 +00002233defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002234
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002235multiclass avx512_mask_unop_int<string IntName, string InstName> {
2236 let Predicates = [HasAVX512] in
2237 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2238 (i16 GR16:$src)),
2239 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2240 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2241}
2242defm : avx512_mask_unop_int<"knot", "KNOT">;
2243
Robert Khasanov74acbb72014-07-23 14:49:42 +00002244let Predicates = [HasDQI] in
2245def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
2246let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002247def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002248let Predicates = [HasBWI] in
2249def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
2250let Predicates = [HasBWI] in
2251def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
2252
2253// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00002254let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002255def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
2256 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002257def : Pat<(not VK8:$src),
2258 (COPY_TO_REGCLASS
2259 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002260}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002261def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
2262 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
2263def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
2264 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002265
2266// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002267// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002268multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002269 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002270 Predicate prd, bit IsCommutable> {
2271 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002272 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2273 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002274 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002275 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2276}
2277
Robert Khasanov595683d2014-07-28 13:46:45 +00002278multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002279 SDPatternOperator OpNode, bit IsCommutable,
2280 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002281 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002282 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002283 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002284 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002285 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002286 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002287 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002288 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002289}
2290
2291def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2292def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
2293
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002294defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2295defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2296defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
2297defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2298defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Igor Breger59ac3392015-08-31 11:50:23 +00002299defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002300
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002301multiclass avx512_mask_binop_int<string IntName, string InstName> {
2302 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002303 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2304 (i16 GR16:$src1), (i16 GR16:$src2)),
2305 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2306 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2307 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002308}
2309
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002310defm : avx512_mask_binop_int<"kand", "KAND">;
2311defm : avx512_mask_binop_int<"kandn", "KANDN">;
2312defm : avx512_mask_binop_int<"kor", "KOR">;
2313defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2314defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002315
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002316multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002317 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2318 // for the DQI set, this type is legal and KxxxB instruction is used
2319 let Predicates = [NoDQI] in
2320 def : Pat<(OpNode VK8:$src1, VK8:$src2),
2321 (COPY_TO_REGCLASS
2322 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2323 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2324
2325 // All types smaller than 8 bits require conversion anyway
2326 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2327 (COPY_TO_REGCLASS (Inst
2328 (COPY_TO_REGCLASS VK1:$src1, VK16),
2329 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2330 def : Pat<(OpNode VK2:$src1, VK2:$src2),
2331 (COPY_TO_REGCLASS (Inst
2332 (COPY_TO_REGCLASS VK2:$src1, VK16),
2333 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
2334 def : Pat<(OpNode VK4:$src1, VK4:$src2),
2335 (COPY_TO_REGCLASS (Inst
2336 (COPY_TO_REGCLASS VK4:$src1, VK16),
2337 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002338}
2339
2340defm : avx512_binop_pat<and, KANDWrr>;
2341defm : avx512_binop_pat<andn, KANDNWrr>;
2342defm : avx512_binop_pat<or, KORWrr>;
2343defm : avx512_binop_pat<xnor, KXNORWrr>;
2344defm : avx512_binop_pat<xor, KXORWrr>;
2345
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002346def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
2347 (KXNORWrr VK16:$src1, VK16:$src2)>;
2348def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002349 (KXNORBrr VK8:$src1, VK8:$src2)>, Requires<[HasDQI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002350def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002351 (KXNORDrr VK32:$src1, VK32:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002352def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002353 (KXNORQrr VK64:$src1, VK64:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002354
2355let Predicates = [NoDQI] in
2356def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2357 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2358 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2359
2360def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2361 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2362 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2363
2364def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2365 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2366 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2367
2368def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2369 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2370 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2371
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002372// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002373multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2374 RegisterClass KRCSrc, Predicate prd> {
2375 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002376 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002377 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2378 (ins KRC:$src1, KRC:$src2),
2379 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2380 VEX_4V, VEX_L;
2381
2382 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2383 (!cast<Instruction>(NAME##rr)
2384 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2385 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2386 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002387}
2388
Igor Bregera54a1a82015-09-08 13:10:00 +00002389defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2390defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2391defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002392
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002393// Mask bit testing
2394multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002395 SDNode OpNode, Predicate prd> {
2396 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002397 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002398 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002399 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2400}
2401
Igor Breger5ea0a6812015-08-31 13:30:19 +00002402multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2403 Predicate prdW = HasAVX512> {
2404 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2405 VEX, PD;
2406 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2407 VEX, PS;
2408 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2409 VEX, PS, VEX_W;
2410 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2411 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002412}
2413
2414defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002415defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002416
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002417// Mask shift
2418multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2419 SDNode OpNode> {
2420 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002421 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002422 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002423 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002424 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2425}
2426
2427multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2428 SDNode OpNode> {
2429 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002430 VEX, TAPD, VEX_W;
2431 let Predicates = [HasDQI] in
2432 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2433 VEX, TAPD;
2434 let Predicates = [HasBWI] in {
2435 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2436 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002437 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2438 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002439 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002440}
2441
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002442defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2443defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002444
2445// Mask setting all 0s or 1s
2446multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2447 let Predicates = [HasAVX512] in
2448 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2449 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2450 [(set KRC:$dst, (VT Val))]>;
2451}
2452
2453multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002454 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002455 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002456 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2457 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002458}
2459
2460defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2461defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2462
2463// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2464let Predicates = [HasAVX512] in {
2465 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
2466 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002467 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2468 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002469 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002470 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2471 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002472}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002473
2474// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2475multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2476 RegisterClass RC, ValueType VT> {
2477 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2478 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
2479
2480 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
2481 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
2482}
2483
2484defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2485defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2486defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2487defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2488defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2489
2490defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2491defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2492defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2493defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2494
2495defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2496defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2497defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2498
2499defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2500defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2501
2502defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002503
Igor Breger999ac752016-03-08 15:21:25 +00002504def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
2505 (v2i1 (COPY_TO_REGCLASS
2506 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2507 VK2))>;
2508def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
2509 (v4i1 (COPY_TO_REGCLASS
2510 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2511 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002512def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2513 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002514def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2515 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002516def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2517 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2518
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002519def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002520 (v8i1 (COPY_TO_REGCLASS
2521 (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16),
2522 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002523
Elena Demikhovskyde05f102015-03-05 15:11:35 +00002524def : Pat<(v4i1 (X86vshli VK4:$src, (i8 imm:$imm))),
2525 (v4i1 (COPY_TO_REGCLASS
2526 (KSHIFTLWri (COPY_TO_REGCLASS VK4:$src, VK16),
2527 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002528//===----------------------------------------------------------------------===//
2529// AVX-512 - Aligned and unaligned load and store
2530//
2531
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002532
2533multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002534 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002535 bit IsReMaterializable = 1,
2536 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002537 let hasSideEffects = 0 in {
2538 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002539 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002540 _.ExeDomain>, EVEX;
2541 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2542 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002543 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002544 "${dst} {${mask}} {z}, $src}"),
Igor Breger7a000f52016-01-21 14:18:11 +00002545 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2546 (_.VT _.RC:$src),
2547 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002548 EVEX, EVEX_KZ;
2549
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002550 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2551 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002552 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002553 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002554 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2555 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002556
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002557 let Constraints = "$src0 = $dst" in {
2558 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2559 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2560 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2561 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002562 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002563 (_.VT _.RC:$src1),
2564 (_.VT _.RC:$src0))))], _.ExeDomain>,
2565 EVEX, EVEX_K;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002566 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002567 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2568 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002569 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2570 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002571 [(set _.RC:$dst, (_.VT
2572 (vselect _.KRCWM:$mask,
2573 (_.VT (bitconvert (ld_frag addr:$src1))),
2574 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002575 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002576 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002577 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2578 (ins _.KRCWM:$mask, _.MemOp:$src),
2579 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2580 "${dst} {${mask}} {z}, $src}",
2581 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2582 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2583 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002584 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002585 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2586 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2587
2588 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2589 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2590
2591 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2592 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2593 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002594}
2595
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002596multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2597 AVX512VLVectorVTInfo _,
2598 Predicate prd,
2599 bit IsReMaterializable = 1> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002600 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002601 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002602 masked_load_aligned512, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002603
2604 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002605 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002606 masked_load_aligned256, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002607 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002608 masked_load_aligned128, IsReMaterializable>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002609 }
2610}
2611
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002612multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2613 AVX512VLVectorVTInfo _,
2614 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002615 bit IsReMaterializable = 1,
2616 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002617 let Predicates = [prd] in
2618 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002619 masked_load_unaligned, IsReMaterializable,
2620 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002621
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002622 let Predicates = [prd, HasVLX] in {
2623 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002624 masked_load_unaligned, IsReMaterializable,
2625 SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002626 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002627 masked_load_unaligned, IsReMaterializable,
2628 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002629 }
2630}
2631
2632multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002633 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002634
Craig Topper99f6b622016-05-01 01:03:56 +00002635 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002636 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2637 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2638 [], _.ExeDomain>, EVEX;
2639 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2640 (ins _.KRCWM:$mask, _.RC:$src),
2641 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2642 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002643 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002644 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002645 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002646 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002647 "${dst} {${mask}} {z}, $src}",
2648 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002649 }
Igor Breger81b79de2015-11-19 07:43:43 +00002650
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002651 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002652 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002653 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002654 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002655 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2656 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2657 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002658
2659 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2660 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2661 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002662}
2663
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002664
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002665multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2666 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002667 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002668 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2669 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002670
2671 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002672 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2673 masked_store_unaligned>, EVEX_V256;
2674 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2675 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002676 }
2677}
2678
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002679multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2680 AVX512VLVectorVTInfo _, Predicate prd> {
2681 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002682 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2683 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002684
2685 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002686 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2687 masked_store_aligned256>, EVEX_V256;
2688 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2689 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002690 }
2691}
2692
2693defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2694 HasAVX512>,
2695 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2696 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2697
2698defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2699 HasAVX512>,
2700 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2701 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2702
Craig Topperc9293492016-02-26 06:50:29 +00002703defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
2704 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002705 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002706 PS, EVEX_CD8<32, CD8VF>;
2707
Craig Topperc9293492016-02-26 06:50:29 +00002708defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0,
2709 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002710 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2711 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002712
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002713defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2714 HasAVX512>,
2715 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2716 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002717
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002718defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2719 HasAVX512>,
2720 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2721 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002722
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002723defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2724 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002725 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2726
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002727defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2728 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002729 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2730
Craig Topperc9293492016-02-26 06:50:29 +00002731defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
2732 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002733 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002734 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2735
Craig Topperc9293492016-02-26 06:50:29 +00002736defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
2737 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002738 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002739 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002740
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002741let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002742def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002743 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002744 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002745 VK8), VR512:$src)>;
2746
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002747def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002748 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002749 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002750}
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002751
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002752// Move Int Doubleword to Packed Double Int
2753//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002754def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002755 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002756 [(set VR128X:$dst,
2757 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002758 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002759def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002760 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002761 [(set VR128X:$dst,
2762 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00002763 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002764def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002765 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002766 [(set VR128X:$dst,
2767 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002768 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00002769let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
2770def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
2771 (ins i64mem:$src),
2772 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00002773 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002774let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00002775def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002776 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002777 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002778 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002779def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002780 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002781 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002782 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002783def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002784 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002785 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002786 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2787 EVEX_CD8<64, CD8VT1>;
Craig Topperc648c9b2015-12-28 06:11:42 +00002788}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002789
2790// Move Int Doubleword to Single Scalar
2791//
Craig Topper88adf2a2013-10-12 05:41:08 +00002792let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002793def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002794 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002795 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00002796 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002797
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002798def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002799 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002800 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002801 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002802}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002803
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002804// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002805//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002806def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002807 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002808 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002809 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00002810 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002811def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002812 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002813 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002814 [(store (i32 (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002815 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002816 EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002817
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002818// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002819//
2820def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002821 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002822 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
2823 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00002824 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002825 Requires<[HasAVX512, In64BitMode]>;
2826
Craig Topperc648c9b2015-12-28 06:11:42 +00002827let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
2828def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
2829 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00002830 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00002831 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002832
Craig Topperc648c9b2015-12-28 06:11:42 +00002833def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
2834 (ins i64mem:$dst, VR128X:$src),
2835 "vmovq\t{$src, $dst|$dst, $src}",
2836 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
2837 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002838 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00002839 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
2840
2841let hasSideEffects = 0 in
2842def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
2843 (ins VR128X:$src),
2844 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
Craig Topper401675c2015-12-28 06:32:47 +00002845 EVEX, VEX_W;
Igor Bregere293e832015-11-29 07:41:26 +00002846
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002847// Move Scalar Single to Double Int
2848//
Craig Topper88adf2a2013-10-12 05:41:08 +00002849let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002850def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002851 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002852 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002853 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00002854 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002855def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002856 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002857 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002858 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
Craig Topper401675c2015-12-28 06:32:47 +00002859 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002860}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002861
2862// Move Quadword Int to Packed Quadword Int
2863//
Craig Topperc648c9b2015-12-28 06:11:42 +00002864def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002865 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002866 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002867 [(set VR128X:$dst,
2868 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00002869 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002870
2871//===----------------------------------------------------------------------===//
2872// AVX-512 MOVSS, MOVSD
2873//===----------------------------------------------------------------------===//
2874
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002875multiclass avx512_move_scalar <string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00002876 X86VectorVTInfo _> {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002877 defm rr_Int : AVX512_maskable_scalar<0x10, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002878 (ins _.RC:$src1, _.RC:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002879 asm, "$src2, $src1","$src1, $src2",
Asaf Badouh41ecf462015-12-06 13:26:56 +00002880 (_.VT (OpNode (_.VT _.RC:$src1),
2881 (_.VT _.RC:$src2))),
2882 IIC_SSE_MOV_S_RR>, EVEX_4V;
2883 let Constraints = "$src1 = $dst" , mayLoad = 1 in
2884 defm rm_Int : AVX512_maskable_3src_scalar<0x10, MRMSrcMem, _,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002885 (outs _.RC:$dst),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002886 (ins _.ScalarMemOp:$src),
2887 asm,"$src","$src",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002888 (_.VT (OpNode (_.VT _.RC:$src1),
2889 (_.VT (scalar_to_vector
Asaf Badouh41ecf462015-12-06 13:26:56 +00002890 (_.ScalarLdFrag addr:$src)))))>, EVEX;
2891 let isCodeGenOnly = 1 in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002892 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002893 (ins _.RC:$src1, _.FRC:$src2),
2894 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2895 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
2896 (scalar_to_vector _.FRC:$src2))))],
2897 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
2898 let mayLoad = 1 in
2899 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
2900 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
2901 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
2902 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
2903 }
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002904 let mayStore = 1 in {
Asaf Badouh41ecf462015-12-06 13:26:56 +00002905 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
2906 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
2907 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
2908 EVEX;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002909 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002910 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
2911 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
2912 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002913 } // mayStore
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002914}
2915
Asaf Badouh41ecf462015-12-06 13:26:56 +00002916defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
2917 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002918
Asaf Badouh41ecf462015-12-06 13:26:56 +00002919defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
2920 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002921
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002922def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002923 (COPY_TO_REGCLASS (VMOVSSZrr_Intk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
2924 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002925
2926def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002927 (COPY_TO_REGCLASS (VMOVSDZrr_Intk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
2928 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002929
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002930def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
2931 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
2932 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2933
Craig Topper99f6b622016-05-01 01:03:56 +00002934let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00002935defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
2936 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
2937 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
2938 XS, EVEX_4V, VEX_LIG;
2939
Craig Topper99f6b622016-05-01 01:03:56 +00002940let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00002941defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
2942 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
2943 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
2944 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002945
2946let Predicates = [HasAVX512] in {
2947 let AddedComplexity = 15 in {
2948 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
2949 // MOVS{S,D} to the lower bits.
2950 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
2951 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
2952 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
2953 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2954 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
2955 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2956 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
2957 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
2958
2959 // Move low f32 and clear high bits.
2960 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
2961 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00002962 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002963 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
2964 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
2965 (SUBREG_TO_REG (i32 0),
2966 (VMOVSSZrr (v4i32 (V_SET0)),
2967 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
2968 }
2969
2970 let AddedComplexity = 20 in {
2971 // MOVSSrm zeros the high parts of the register; represent this
2972 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2973 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
2974 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2975 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
2976 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2977 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
2978 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2979
2980 // MOVSDrm zeros the high parts of the register; represent this
2981 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2982 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
2983 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2984 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
2985 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2986 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2987 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2988 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
2989 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2990 def : Pat<(v2f64 (X86vzload addr:$src)),
2991 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2992
2993 // Represent the same patterns above but in the form they appear for
2994 // 256-bit types
2995 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2996 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002997 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002998 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2999 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3000 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
3001 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3002 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3003 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003004 def : Pat<(v4f64 (X86vzload addr:$src)),
3005 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003006
3007 // Represent the same patterns above but in the form they appear for
3008 // 512-bit types
3009 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3010 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3011 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3012 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3013 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3014 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
3015 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3016 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3017 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003018 def : Pat<(v8f64 (X86vzload addr:$src)),
3019 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003020 }
3021 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3022 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
3023 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
3024 FR32X:$src)), sub_xmm)>;
3025 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3026 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
3027 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
3028 FR64X:$src)), sub_xmm)>;
3029 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3030 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003031 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003032
3033 // Move low f64 and clear high bits.
3034 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3035 (SUBREG_TO_REG (i32 0),
3036 (VMOVSDZrr (v2f64 (V_SET0)),
3037 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
3038
3039 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3040 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3041 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
3042
3043 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003044 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003045 addr:$dst),
3046 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003047
3048 // Shuffle with VMOVSS
3049 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3050 (VMOVSSZrr (v4i32 VR128X:$src1),
3051 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3052 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3053 (VMOVSSZrr (v4f32 VR128X:$src1),
3054 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3055
3056 // 256-bit variants
3057 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3058 (SUBREG_TO_REG (i32 0),
3059 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3060 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3061 sub_xmm)>;
3062 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3063 (SUBREG_TO_REG (i32 0),
3064 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3065 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3066 sub_xmm)>;
3067
3068 // Shuffle with VMOVSD
3069 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3070 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3071 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3072 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3073 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3074 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3075 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3076 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3077
3078 // 256-bit variants
3079 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3080 (SUBREG_TO_REG (i32 0),
3081 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3082 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3083 sub_xmm)>;
3084 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3085 (SUBREG_TO_REG (i32 0),
3086 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3087 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3088 sub_xmm)>;
3089
3090 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3091 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3092 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3093 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3094 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3095 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3096 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3097 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3098}
3099
3100let AddedComplexity = 15 in
3101def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3102 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003103 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003104 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003105 (v2i64 VR128X:$src))))],
3106 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3107
Igor Breger4ec5abf2015-11-03 07:30:17 +00003108let AddedComplexity = 20 , isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003109def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3110 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003111 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003112 [(set VR128X:$dst, (v2i64 (X86vzmovl
3113 (loadv2i64 addr:$src))))],
3114 IIC_SSE_MOVDQ>, EVEX, VEX_W,
3115 EVEX_CD8<8, CD8VT8>;
3116
3117let Predicates = [HasAVX512] in {
3118 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3119 let AddedComplexity = 20 in {
3120 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3121 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003122 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3123 (VMOV64toPQIZrr GR64:$src)>;
3124 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3125 (VMOVDI2PDIZrr GR32:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00003126
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003127 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3128 (VMOVDI2PDIZrm addr:$src)>;
3129 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3130 (VMOVDI2PDIZrm addr:$src)>;
3131 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
3132 (VMOVZPQILo2PQIZrm addr:$src)>;
3133 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
3134 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003135 def : Pat<(v2i64 (X86vzload addr:$src)),
3136 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003137 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003138
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003139 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3140 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3141 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3142 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3143 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3144 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3145 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003146 def : Pat<(v4i64 (X86vzload addr:$src)),
3147 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
3148
3149 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
3150 def : Pat<(v8i64 (X86vzload addr:$src)),
3151 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003152}
3153
3154def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3155 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3156
3157def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3158 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3159
3160def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3161 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3162
3163def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3164 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3165
3166//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003167// AVX-512 - Non-temporals
3168//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003169let SchedRW = [WriteLoad] in {
3170 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3171 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3172 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3173 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3174 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003175
Robert Khasanoved882972014-08-13 10:46:00 +00003176 let Predicates = [HasAVX512, HasVLX] in {
3177 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
3178 (ins i256mem:$src),
3179 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
3180 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3181 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003182
Robert Khasanoved882972014-08-13 10:46:00 +00003183 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
3184 (ins i128mem:$src),
3185 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
3186 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3187 EVEX_CD8<64, CD8VF>;
3188 }
Adam Nemetefd07852014-06-18 16:51:10 +00003189}
3190
Igor Bregerd3341f52016-01-20 13:11:47 +00003191multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3192 PatFrag st_frag = alignednontemporalstore,
3193 InstrItinClass itin = IIC_SSE_MOVNT> {
Robert Khasanoved882972014-08-13 10:46:00 +00003194 let SchedRW = [WriteStore], mayStore = 1,
3195 AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003196 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003197 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003198 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3199 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003200}
3201
Igor Bregerd3341f52016-01-20 13:11:47 +00003202multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3203 AVX512VLVectorVTInfo VTInfo> {
3204 let Predicates = [HasAVX512] in
3205 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003206
Igor Bregerd3341f52016-01-20 13:11:47 +00003207 let Predicates = [HasAVX512, HasVLX] in {
3208 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3209 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003210 }
3211}
3212
Igor Bregerd3341f52016-01-20 13:11:47 +00003213defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3214defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3215defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003216
Craig Topperc41320d2016-05-08 23:08:45 +00003217let Predicates = [HasVLX], AddedComplexity = 400 in {
3218 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3219 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3220 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3221 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3222 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3223 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3224
3225 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3226 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3227 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3228 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3229 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3230 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3231}
3232
Adam Nemet7f62b232014-06-10 16:39:53 +00003233//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003234// AVX-512 - Integer arithmetic
3235//
3236multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003237 X86VectorVTInfo _, OpndItins itins,
3238 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003239 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003240 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003241 "$src2, $src1", "$src1, $src2",
3242 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003243 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003244 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003245
Robert Khasanov545d1b72014-10-14 14:36:19 +00003246 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003247 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003248 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003249 "$src2, $src1", "$src1, $src2",
3250 (_.VT (OpNode _.RC:$src1,
3251 (bitconvert (_.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003252 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003253 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003254}
3255
3256multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3257 X86VectorVTInfo _, OpndItins itins,
3258 bit IsCommutable = 0> :
3259 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
3260 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003261 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003262 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003263 "${src2}"##_.BroadcastStr##", $src1",
3264 "$src1, ${src2}"##_.BroadcastStr,
3265 (_.VT (OpNode _.RC:$src1,
3266 (X86VBroadcast
3267 (_.ScalarLdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003268 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003269 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003270}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003271
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003272multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3273 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3274 Predicate prd, bit IsCommutable = 0> {
3275 let Predicates = [prd] in
3276 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3277 IsCommutable>, EVEX_V512;
3278
3279 let Predicates = [prd, HasVLX] in {
3280 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3281 IsCommutable>, EVEX_V256;
3282 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3283 IsCommutable>, EVEX_V128;
3284 }
3285}
3286
Robert Khasanov545d1b72014-10-14 14:36:19 +00003287multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3288 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3289 Predicate prd, bit IsCommutable = 0> {
3290 let Predicates = [prd] in
3291 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3292 IsCommutable>, EVEX_V512;
3293
3294 let Predicates = [prd, HasVLX] in {
3295 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3296 IsCommutable>, EVEX_V256;
3297 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3298 IsCommutable>, EVEX_V128;
3299 }
3300}
3301
3302multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3303 OpndItins itins, Predicate prd,
3304 bit IsCommutable = 0> {
3305 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3306 itins, prd, IsCommutable>,
3307 VEX_W, EVEX_CD8<64, CD8VF>;
3308}
3309
3310multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3311 OpndItins itins, Predicate prd,
3312 bit IsCommutable = 0> {
3313 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3314 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3315}
3316
3317multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3318 OpndItins itins, Predicate prd,
3319 bit IsCommutable = 0> {
3320 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3321 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3322}
3323
3324multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3325 OpndItins itins, Predicate prd,
3326 bit IsCommutable = 0> {
3327 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3328 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3329}
3330
3331multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3332 SDNode OpNode, OpndItins itins, Predicate prd,
3333 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003334 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003335 IsCommutable>;
3336
Igor Bregerf2460112015-07-26 14:41:44 +00003337 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003338 IsCommutable>;
3339}
3340
3341multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3342 SDNode OpNode, OpndItins itins, Predicate prd,
3343 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003344 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003345 IsCommutable>;
3346
Igor Bregerf2460112015-07-26 14:41:44 +00003347 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003348 IsCommutable>;
3349}
3350
3351multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3352 bits<8> opc_d, bits<8> opc_q,
3353 string OpcodeStr, SDNode OpNode,
3354 OpndItins itins, bit IsCommutable = 0> {
3355 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3356 itins, HasAVX512, IsCommutable>,
3357 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3358 itins, HasBWI, IsCommutable>;
3359}
3360
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003361multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003362 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003363 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3364 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003365 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003366 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003367 "$src2, $src1","$src1, $src2",
3368 (_Dst.VT (OpNode
3369 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003370 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003371 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003372 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003373 let mayLoad = 1 in {
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003374 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3375 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3376 "$src2, $src1", "$src1, $src2",
3377 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3378 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003379 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003380 AVX512BIBase, EVEX_4V;
3381
3382 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003383 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003384 OpcodeStr,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003385 "${src2}"##_Brdct.BroadcastStr##", $src1",
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003386 "$src1, ${src2}"##_Dst.BroadcastStr,
Michael Liao66233b72015-08-06 09:06:20 +00003387 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003388 (_Brdct.VT (X86VBroadcast
3389 (_Brdct.ScalarLdFrag addr:$src2)))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003390 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003391 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003392 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003393}
3394
Robert Khasanov545d1b72014-10-14 14:36:19 +00003395defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3396 SSE_INTALU_ITINS_P, 1>;
3397defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3398 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003399defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3400 SSE_INTALU_ITINS_P, HasBWI, 1>;
3401defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3402 SSE_INTALU_ITINS_P, HasBWI, 0>;
3403defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003404 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003405defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003406 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003407defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003408 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003409defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003410 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003411defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003412 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003413defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003414 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003415defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003416 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003417defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003418 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003419defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003420 SSE_INTALU_ITINS_P, HasBWI, 1>;
3421
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003422multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003423 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3424 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3425 let Predicates = [prd] in
3426 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3427 _SrcVTInfo.info512, _DstVTInfo.info512,
3428 v8i64_info, IsCommutable>,
3429 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3430 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003431 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003432 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003433 v4i64x_info, IsCommutable>,
3434 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003435 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003436 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003437 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003438 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3439 }
Michael Liao66233b72015-08-06 09:06:20 +00003440}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003441
3442defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003443 avx512vl_i32_info, avx512vl_i64_info,
3444 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003445defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003446 avx512vl_i32_info, avx512vl_i64_info,
3447 X86pmuludq, HasAVX512, 1>;
3448defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3449 avx512vl_i8_info, avx512vl_i8_info,
3450 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003451
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003452multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3453 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
3454 let mayLoad = 1 in {
3455 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003456 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003457 OpcodeStr,
3458 "${src2}"##_Src.BroadcastStr##", $src1",
3459 "$src1, ${src2}"##_Src.BroadcastStr,
Michael Liao66233b72015-08-06 09:06:20 +00003460 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3461 (_Src.VT (X86VBroadcast
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003462 (_Src.ScalarLdFrag addr:$src2))))))>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003463 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
3464 }
3465}
3466
Michael Liao66233b72015-08-06 09:06:20 +00003467multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3468 SDNode OpNode,X86VectorVTInfo _Src,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003469 X86VectorVTInfo _Dst> {
Michael Liao66233b72015-08-06 09:06:20 +00003470 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003471 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003472 "$src2, $src1","$src1, $src2",
3473 (_Dst.VT (OpNode
3474 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003475 (_Src.VT _Src.RC:$src2)))>,
3476 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003477 let mayLoad = 1 in {
3478 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3479 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3480 "$src2, $src1", "$src1, $src2",
3481 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003482 (bitconvert (_Src.LdFrag addr:$src2))))>,
3483 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003484 }
3485}
3486
3487multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3488 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003489 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003490 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3491 v32i16_info>,
3492 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3493 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003494 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003495 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3496 v16i16x_info>,
3497 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3498 v16i16x_info>, EVEX_V256;
3499 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3500 v8i16x_info>,
3501 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3502 v8i16x_info>, EVEX_V128;
3503 }
3504}
3505multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3506 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003507 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003508 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3509 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003510 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003511 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3512 v32i8x_info>, EVEX_V256;
3513 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3514 v16i8x_info>, EVEX_V128;
3515 }
3516}
Igor Bregerf7fd5472015-07-21 07:11:28 +00003517
3518multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
3519 SDNode OpNode, AVX512VLVectorVTInfo _Src,
3520 AVX512VLVectorVTInfo _Dst> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003521 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00003522 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
3523 _Dst.info512>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003524 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00003525 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
3526 _Dst.info256>, EVEX_V256;
3527 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
3528 _Dst.info128>, EVEX_V128;
3529 }
3530}
3531
Craig Topperb6da6542016-05-01 17:38:32 +00003532defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
3533defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
3534defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
3535defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003536
Craig Topper5acb5a12016-05-01 06:24:57 +00003537defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
3538 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
3539defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
3540 avx512vl_i16_info, avx512vl_i32_info>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003541
Igor Bregerf2460112015-07-26 14:41:44 +00003542defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003543 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003544defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003545 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003546defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003547 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003548
Igor Bregerf2460112015-07-26 14:41:44 +00003549defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003550 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003551defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003552 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003553defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003554 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003555
Igor Bregerf2460112015-07-26 14:41:44 +00003556defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003557 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003558defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003559 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003560defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003561 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003562
Igor Bregerf2460112015-07-26 14:41:44 +00003563defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003564 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003565defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003566 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003567defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003568 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003569//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003570// AVX-512 Logical Instructions
3571//===----------------------------------------------------------------------===//
3572
Robert Khasanov545d1b72014-10-14 14:36:19 +00003573defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
3574 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3575defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
3576 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3577defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
3578 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3579defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00003580 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003581
3582//===----------------------------------------------------------------------===//
3583// AVX-512 FP arithmetic
3584//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003585multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3586 SDNode OpNode, SDNode VecNode, OpndItins itins,
3587 bit IsCommutable> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003588
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003589 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3590 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3591 "$src2, $src1", "$src1, $src2",
3592 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3593 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003594 itins.rr, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003595
3596 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00003597 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003598 "$src2, $src1", "$src1, $src2",
3599 (VecNode (_.VT _.RC:$src1),
3600 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3601 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003602 itins.rm, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003603 let isCodeGenOnly = 1, isCommutable = IsCommutable,
3604 Predicates = [HasAVX512] in {
3605 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003606 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003607 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3608 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
3609 itins.rr>;
3610 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003611 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003612 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3613 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
3614 (_.ScalarLdFrag addr:$src2)))], itins.rr>;
3615 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003616}
3617
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003618multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003619 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003620
3621 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3622 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
3623 "$rc, $src2, $src1", "$src1, $src2, $rc",
3624 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003625 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003626 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003627}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003628multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3629 SDNode VecNode, OpndItins itins, bit IsCommutable> {
3630
3631 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3632 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003633 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003634 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003635 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003636}
3637
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003638multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
3639 SDNode VecNode,
3640 SizeItins itins, bit IsCommutable> {
3641 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3642 itins.s, IsCommutable>,
3643 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
3644 itins.s, IsCommutable>,
3645 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3646 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3647 itins.d, IsCommutable>,
3648 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
3649 itins.d, IsCommutable>,
3650 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3651}
3652
3653multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
3654 SDNode VecNode,
3655 SizeItins itins, bit IsCommutable> {
3656 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3657 itins.s, IsCommutable>,
3658 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
3659 itins.s, IsCommutable>,
3660 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3661 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3662 itins.d, IsCommutable>,
3663 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
3664 itins.d, IsCommutable>,
3665 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3666}
3667defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
3668defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_ALU_ITINS_S, 1>;
3669defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
3670defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_ALU_ITINS_S, 0>;
3671defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 1>;
3672defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 1>;
3673
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003674multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003675 X86VectorVTInfo _, bit IsCommutable> {
3676 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3677 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3678 "$src2, $src1", "$src1, $src2",
3679 (_.VT (OpNode _.RC:$src1, _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003680 let mayLoad = 1 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003681 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3682 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3683 "$src2, $src1", "$src1, $src2",
3684 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, EVEX_4V;
3685 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3686 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3687 "${src2}"##_.BroadcastStr##", $src1",
3688 "$src1, ${src2}"##_.BroadcastStr,
3689 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3690 (_.ScalarLdFrag addr:$src2))))>,
3691 EVEX_4V, EVEX_B;
3692 }//let mayLoad = 1
3693}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003694
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003695multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003696 X86VectorVTInfo _> {
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003697 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3698 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
3699 "$rc, $src2, $src1", "$src1, $src2, $rc",
3700 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
3701 EVEX_4V, EVEX_B, EVEX_RC;
3702}
3703
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003704
3705multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003706 X86VectorVTInfo _> {
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003707 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3708 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3709 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
3710 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
3711 EVEX_4V, EVEX_B;
3712}
3713
Michael Liao66233b72015-08-06 09:06:20 +00003714multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperdb290662016-05-01 05:57:06 +00003715 Predicate prd, bit IsCommutable = 0> {
3716 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003717 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
3718 IsCommutable>, EVEX_V512, PS,
3719 EVEX_CD8<32, CD8VF>;
3720 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
3721 IsCommutable>, EVEX_V512, PD, VEX_W,
3722 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00003723 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003724
Robert Khasanov595e5982014-10-29 15:43:02 +00003725 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00003726 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003727 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
3728 IsCommutable>, EVEX_V128, PS,
3729 EVEX_CD8<32, CD8VF>;
3730 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
3731 IsCommutable>, EVEX_V256, PS,
3732 EVEX_CD8<32, CD8VF>;
3733 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
3734 IsCommutable>, EVEX_V128, PD, VEX_W,
3735 EVEX_CD8<64, CD8VF>;
3736 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
3737 IsCommutable>, EVEX_V256, PD, VEX_W,
3738 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003739 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003740}
3741
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003742multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003743 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003744 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003745 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003746 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3747}
3748
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003749multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003750 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003751 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003752 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003753 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3754}
3755
Craig Topperdb290662016-05-01 05:57:06 +00003756defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003757 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topperdb290662016-05-01 05:57:06 +00003758defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003759 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topperdb290662016-05-01 05:57:06 +00003760defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003761 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topperdb290662016-05-01 05:57:06 +00003762defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003763 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00003764defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003765 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00003766defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003767 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00003768let isCodeGenOnly = 1 in {
3769 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512, 1>;
3770 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512, 1>;
3771}
Craig Topperdb290662016-05-01 05:57:06 +00003772defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, HasDQI, 1>;
3773defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, HasDQI, 0>;
3774defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, HasDQI, 1>;
3775defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, HasDQI, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003776
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003777multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
3778 X86VectorVTInfo _> {
3779 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3780 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3781 "$src2, $src1", "$src1, $src2",
3782 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
3783 let mayLoad = 1 in {
3784 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3785 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3786 "$src2, $src1", "$src1, $src2",
3787 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
3788 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3789 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3790 "${src2}"##_.BroadcastStr##", $src1",
3791 "$src1, ${src2}"##_.BroadcastStr,
3792 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3793 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
3794 EVEX_4V, EVEX_B;
3795 }//let mayLoad = 1
3796}
3797
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003798multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
3799 X86VectorVTInfo _> {
3800 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3801 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3802 "$src2, $src1", "$src1, $src2",
3803 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
3804 let mayLoad = 1 in {
3805 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00003806 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003807 "$src2, $src1", "$src1, $src2",
Igor Breger4511e762016-02-22 11:48:27 +00003808 (OpNode _.RC:$src1,
3809 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3810 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003811 }//let mayLoad = 1
3812}
3813
3814multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode> {
Michael Liao66233b72015-08-06 09:06:20 +00003815 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003816 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
3817 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00003818 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003819 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
3820 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003821 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNode, f32x_info>,
3822 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNode, SSE_ALU_ITINS_S.s>,
3823 EVEX_4V,EVEX_CD8<32, CD8VT1>;
3824 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNode, f64x_info>,
3825 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNode, SSE_ALU_ITINS_S.d>,
3826 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
3827
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003828 // Define only if AVX512VL feature is present.
3829 let Predicates = [HasVLX] in {
3830 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
3831 EVEX_V128, EVEX_CD8<32, CD8VF>;
3832 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
3833 EVEX_V256, EVEX_CD8<32, CD8VF>;
3834 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
3835 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
3836 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
3837 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
3838 }
3839}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003840defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003841
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003842//===----------------------------------------------------------------------===//
3843// AVX-512 VPTESTM instructions
3844//===----------------------------------------------------------------------===//
3845
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003846multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
3847 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00003848 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003849 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
3850 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3851 "$src2, $src1", "$src1, $src2",
3852 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
3853 EVEX_4V;
3854 let mayLoad = 1 in
3855 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3856 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3857 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00003858 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003859 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
3860 EVEX_4V,
3861 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003862}
3863
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003864multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3865 X86VectorVTInfo _> {
3866 let mayLoad = 1 in
3867 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3868 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3869 "${src2}"##_.BroadcastStr##", $src1",
3870 "$src1, ${src2}"##_.BroadcastStr,
3871 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
3872 (_.ScalarLdFrag addr:$src2))))>,
3873 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003874}
Igor Bregerfca0a342016-01-28 13:19:25 +00003875
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003876// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00003877multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
3878 X86VectorVTInfo _, string Suffix> {
3879 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
3880 (_.KVT (COPY_TO_REGCLASS
3881 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003882 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00003883 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003884 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00003885 _.RC:$src2, _.SubRegIdx)),
3886 _.KRC))>;
3887}
3888
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003889multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00003890 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003891 let Predicates = [HasAVX512] in
3892 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
3893 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3894
3895 let Predicates = [HasAVX512, HasVLX] in {
3896 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
3897 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
3898 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
3899 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
3900 }
Igor Bregerfca0a342016-01-28 13:19:25 +00003901 let Predicates = [HasAVX512, NoVLX] in {
3902 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
3903 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003904 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003905}
3906
3907multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
3908 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00003909 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003910 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00003911 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003912}
3913
3914multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
3915 SDNode OpNode> {
3916 let Predicates = [HasBWI] in {
3917 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
3918 EVEX_V512, VEX_W;
3919 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
3920 EVEX_V512;
3921 }
3922 let Predicates = [HasVLX, HasBWI] in {
3923
3924 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
3925 EVEX_V256, VEX_W;
3926 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
3927 EVEX_V128, VEX_W;
3928 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
3929 EVEX_V256;
3930 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
3931 EVEX_V128;
3932 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003933
Igor Bregerfca0a342016-01-28 13:19:25 +00003934 let Predicates = [HasAVX512, NoVLX] in {
3935 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
3936 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
3937 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
3938 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003939 }
Igor Bregerfca0a342016-01-28 13:19:25 +00003940
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003941}
3942
3943multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
3944 SDNode OpNode> :
3945 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
3946 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
3947
3948defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
3949defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003950
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003951
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003952//===----------------------------------------------------------------------===//
3953// AVX-512 Shift instructions
3954//===----------------------------------------------------------------------===//
3955multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00003956 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Cameron McInally04400442014-11-14 15:43:00 +00003957 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003958 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003959 "$src2, $src1", "$src1, $src2",
3960 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003961 SSE_INTSHIFT_ITINS_P.rr>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003962 let mayLoad = 1 in
Cameron McInally04400442014-11-14 15:43:00 +00003963 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003964 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003965 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003966 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
3967 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003968 SSE_INTSHIFT_ITINS_P.rm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003969}
3970
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003971multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
3972 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
3973 let mayLoad = 1 in
3974 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
3975 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
3976 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
3977 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003978 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003979}
3980
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003981multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003982 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003983 // src2 is always 128-bit
3984 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3985 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
3986 "$src2, $src1", "$src1, $src2",
3987 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003988 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003989 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3990 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
3991 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00003992 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003993 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003994 EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003995}
3996
Cameron McInally5fb084e2014-12-11 17:13:05 +00003997multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003998 ValueType SrcVT, PatFrag bc_frag,
3999 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4000 let Predicates = [prd] in
4001 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4002 VTInfo.info512>, EVEX_V512,
4003 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4004 let Predicates = [prd, HasVLX] in {
4005 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4006 VTInfo.info256>, EVEX_V256,
4007 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4008 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4009 VTInfo.info128>, EVEX_V128,
4010 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4011 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004012}
4013
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004014multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4015 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004016 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004017 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004018 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004019 avx512vl_i64_info, HasAVX512>, VEX_W;
4020 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4021 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004022}
4023
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004024multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4025 string OpcodeStr, SDNode OpNode,
4026 AVX512VLVectorVTInfo VTInfo> {
4027 let Predicates = [HasAVX512] in
4028 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4029 VTInfo.info512>,
4030 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4031 VTInfo.info512>, EVEX_V512;
4032 let Predicates = [HasAVX512, HasVLX] in {
4033 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4034 VTInfo.info256>,
4035 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4036 VTInfo.info256>, EVEX_V256;
4037 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4038 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004039 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004040 VTInfo.info128>, EVEX_V128;
4041 }
4042}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004043
Michael Liao66233b72015-08-06 09:06:20 +00004044multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004045 Format ImmFormR, Format ImmFormM,
4046 string OpcodeStr, SDNode OpNode> {
4047 let Predicates = [HasBWI] in
4048 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4049 v32i16_info>, EVEX_V512;
4050 let Predicates = [HasVLX, HasBWI] in {
4051 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4052 v16i16x_info>, EVEX_V256;
4053 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4054 v8i16x_info>, EVEX_V128;
4055 }
4056}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004057
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004058multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4059 Format ImmFormR, Format ImmFormM,
4060 string OpcodeStr, SDNode OpNode> {
4061 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4062 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4063 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4064 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4065}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004066
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004067defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004068 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004069
4070defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004071 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004072
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004073defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004074 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004075
Michael Zuckerman298a6802016-01-13 12:39:33 +00004076defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004077defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004078
4079defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4080defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4081defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004082
4083//===-------------------------------------------------------------------===//
4084// Variable Bit Shifts
4085//===-------------------------------------------------------------------===//
4086multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004087 X86VectorVTInfo _> {
4088 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4089 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4090 "$src2, $src1", "$src1, $src2",
4091 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004092 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004093 let mayLoad = 1 in
Cameron McInally5fb084e2014-12-11 17:13:05 +00004094 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4095 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4096 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004097 (_.VT (OpNode _.RC:$src1,
4098 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004099 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004100 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004101}
4102
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004103multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4104 X86VectorVTInfo _> {
4105 let mayLoad = 1 in
4106 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4107 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4108 "${src2}"##_.BroadcastStr##", $src1",
4109 "$src1, ${src2}"##_.BroadcastStr,
4110 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4111 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004112 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004113 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4114}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004115multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4116 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004117 let Predicates = [HasAVX512] in
4118 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4119 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4120
4121 let Predicates = [HasAVX512, HasVLX] in {
4122 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4123 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4124 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4125 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4126 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004127}
4128
4129multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4130 SDNode OpNode> {
4131 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004132 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004133 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004134 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004135}
4136
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004137// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Breger7b46b4e2015-12-23 08:06:50 +00004138multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> {
4139 let Predicates = [HasBWI, NoVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004140 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004141 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004142 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004143 (!cast<Instruction>(NAME#"WZrr")
4144 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4145 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4146 sub_ymm)>;
4147
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004148 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004149 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004150 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004151 (!cast<Instruction>(NAME#"WZrr")
4152 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4153 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4154 sub_xmm)>;
4155 }
4156}
4157
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004158multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4159 SDNode OpNode> {
4160 let Predicates = [HasBWI] in
4161 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4162 EVEX_V512, VEX_W;
4163 let Predicates = [HasVLX, HasBWI] in {
4164
4165 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4166 EVEX_V256, VEX_W;
4167 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4168 EVEX_V128, VEX_W;
4169 }
4170}
4171
4172defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004173 avx512_var_shift_w<0x12, "vpsllvw", shl>,
4174 avx512_var_shift_w_lowering<avx512vl_i16_info, shl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004175defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004176 avx512_var_shift_w<0x11, "vpsravw", sra>,
4177 avx512_var_shift_w_lowering<avx512vl_i16_info, sra>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004178defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004179 avx512_var_shift_w<0x10, "vpsrlvw", srl>,
4180 avx512_var_shift_w_lowering<avx512vl_i16_info, srl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004181defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4182defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004183
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004184//===-------------------------------------------------------------------===//
4185// 1-src variable permutation VPERMW/D/Q
4186//===-------------------------------------------------------------------===//
4187multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4188 AVX512VLVectorVTInfo _> {
4189 let Predicates = [HasAVX512] in
4190 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4191 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4192
4193 let Predicates = [HasAVX512, HasVLX] in
4194 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4195 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4196}
4197
4198multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4199 string OpcodeStr, SDNode OpNode,
4200 AVX512VLVectorVTInfo VTInfo> {
4201 let Predicates = [HasAVX512] in
4202 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4203 VTInfo.info512>,
4204 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4205 VTInfo.info512>, EVEX_V512;
4206 let Predicates = [HasAVX512, HasVLX] in
4207 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4208 VTInfo.info256>,
4209 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4210 VTInfo.info256>, EVEX_V256;
4211}
4212
Michael Zuckermand9cac592016-01-19 17:07:43 +00004213multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
4214 Predicate prd, SDNode OpNode,
4215 AVX512VLVectorVTInfo _> {
4216 let Predicates = [prd] in
4217 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4218 EVEX_V512 ;
4219 let Predicates = [HasVLX, prd] in {
4220 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4221 EVEX_V256 ;
4222 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4223 EVEX_V128 ;
4224 }
4225}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004226
Michael Zuckermand9cac592016-01-19 17:07:43 +00004227defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
4228 avx512vl_i16_info>, VEX_W;
4229defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
4230 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004231
4232defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
4233 avx512vl_i32_info>;
4234defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
4235 avx512vl_i64_info>, VEX_W;
4236defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
4237 avx512vl_f32_info>;
4238defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
4239 avx512vl_f64_info>, VEX_W;
4240
4241defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
4242 X86VPermi, avx512vl_i64_info>,
4243 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
4244defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
4245 X86VPermi, avx512vl_f64_info>,
4246 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00004247//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004248// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00004249//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004250
Igor Breger78741a12015-10-04 07:20:41 +00004251multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
4252 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
4253 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
4254 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
4255 "$src2, $src1", "$src1, $src2",
4256 (_.VT (OpNode _.RC:$src1,
4257 (Ctrl.VT Ctrl.RC:$src2)))>,
4258 T8PD, EVEX_4V;
4259 let mayLoad = 1 in {
4260 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4261 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
4262 "$src2, $src1", "$src1, $src2",
4263 (_.VT (OpNode
4264 _.RC:$src1,
4265 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
4266 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4267 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4268 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4269 "${src2}"##_.BroadcastStr##", $src1",
4270 "$src1, ${src2}"##_.BroadcastStr,
4271 (_.VT (OpNode
4272 _.RC:$src1,
4273 (Ctrl.VT (X86VBroadcast
4274 (Ctrl.ScalarLdFrag addr:$src2)))))>,
4275 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
4276 }//let mayLoad = 1
4277}
4278
4279multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
4280 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4281 let Predicates = [HasAVX512] in {
4282 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
4283 Ctrl.info512>, EVEX_V512;
4284 }
4285 let Predicates = [HasAVX512, HasVLX] in {
4286 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
4287 Ctrl.info128>, EVEX_V128;
4288 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
4289 Ctrl.info256>, EVEX_V256;
4290 }
4291}
4292
4293multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
4294 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4295
4296 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
4297 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
4298 X86VPermilpi, _>,
4299 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004300}
4301
4302defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
4303 avx512vl_i32_info>;
4304defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
4305 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004306//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004307// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
4308//===----------------------------------------------------------------------===//
4309
4310defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00004311 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004312 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
4313defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004314 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004315defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004316 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00004317
Elena Demikhovsky55a99742015-06-22 13:00:42 +00004318multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4319 let Predicates = [HasBWI] in
4320 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
4321
4322 let Predicates = [HasVLX, HasBWI] in {
4323 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
4324 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
4325 }
4326}
4327
4328defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
4329
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004330//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004331// Move Low to High and High to Low packed FP Instructions
4332//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004333def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
4334 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004335 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004336 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
4337 IIC_SSE_MOV_LH>, EVEX_4V;
4338def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
4339 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004340 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004341 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
4342 IIC_SSE_MOV_LH>, EVEX_4V;
4343
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004344let Predicates = [HasAVX512] in {
4345 // MOVLHPS patterns
4346 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4347 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
4348 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4349 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004350
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004351 // MOVHLPS patterns
4352 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
4353 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
4354}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004355
4356//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00004357// VMOVHPS/PD VMOVLPS Instructions
4358// All patterns was taken from SSS implementation.
4359//===----------------------------------------------------------------------===//
4360multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
4361 X86VectorVTInfo _> {
4362 let mayLoad = 1 in
4363 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
4364 (ins _.RC:$src1, f64mem:$src2),
4365 !strconcat(OpcodeStr,
4366 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4367 [(set _.RC:$dst,
4368 (OpNode _.RC:$src1,
4369 (_.VT (bitconvert
4370 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
4371 IIC_SSE_MOV_LH>, EVEX_4V;
4372}
4373
4374defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
4375 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4376defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
4377 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4378defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
4379 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4380defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
4381 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4382
4383let Predicates = [HasAVX512] in {
4384 // VMOVHPS patterns
4385 def : Pat<(X86Movlhps VR128X:$src1,
4386 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
4387 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4388 def : Pat<(X86Movlhps VR128X:$src1,
4389 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
4390 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4391 // VMOVHPD patterns
4392 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4393 (scalar_to_vector (loadf64 addr:$src2)))),
4394 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4395 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4396 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
4397 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4398 // VMOVLPS patterns
4399 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4400 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4401 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4402 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4403 // VMOVLPD patterns
4404 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4405 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4406 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4407 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4408 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
4409 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
4410 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4411}
4412
4413let mayStore = 1 in {
4414def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
4415 (ins f64mem:$dst, VR128X:$src),
4416 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004417 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004418 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
4419 (bc_v2f64 (v4f32 VR128X:$src))),
4420 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4421 EVEX, EVEX_CD8<32, CD8VT2>;
4422def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
4423 (ins f64mem:$dst, VR128X:$src),
4424 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004425 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004426 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
4427 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4428 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
4429def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
4430 (ins f64mem:$dst, VR128X:$src),
4431 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004432 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00004433 (iPTR 0))), addr:$dst)],
4434 IIC_SSE_MOV_LH>,
4435 EVEX, EVEX_CD8<32, CD8VT2>;
4436def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
4437 (ins f64mem:$dst, VR128X:$src),
4438 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004439 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00004440 (iPTR 0))), addr:$dst)],
4441 IIC_SSE_MOV_LH>,
4442 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
4443}
4444let Predicates = [HasAVX512] in {
4445 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00004446 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004447 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
4448 (iPTR 0))), addr:$dst),
4449 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
4450 // VMOVLPS patterns
4451 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
4452 addr:$src1),
4453 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4454 def : Pat<(store (v4i32 (X86Movlps
4455 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
4456 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4457 // VMOVLPD patterns
4458 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4459 addr:$src1),
4460 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4461 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4462 addr:$src1),
4463 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4464}
4465//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004466// FMA - Fused Multiply Operations
4467//
Adam Nemet26371ce2014-10-24 00:02:55 +00004468
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004469let Constraints = "$src1 = $dst" in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004470multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4471 X86VectorVTInfo _> {
Adam Nemet34801422014-10-08 23:25:39 +00004472 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004473 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00004474 OpcodeStr, "$src3, $src2", "$src2, $src3",
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004475 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00004476 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004477
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004478 let mayLoad = 1 in {
4479 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004480 (ins _.RC:$src2, _.MemOp:$src3),
4481 OpcodeStr, "$src3, $src2", "$src2, $src3",
4482 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
Michael Liao66233b72015-08-06 09:06:20 +00004483 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004484
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004485 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004486 (ins _.RC:$src2, _.ScalarMemOp:$src3),
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004487 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4488 !strconcat("$src2, ${src3}", _.BroadcastStr ),
4489 (OpNode _.RC:$src1,
Simon Pilgrim8b756592015-07-06 20:30:47 +00004490 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004491 AVX512FMA3Base, EVEX_B;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004492 }
4493}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004494
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004495multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4496 X86VectorVTInfo _> {
4497 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004498 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4499 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4500 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4501 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004502}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004503} // Constraints = "$src1 = $dst"
4504
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004505multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4506 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4507 let Predicates = [HasAVX512] in {
4508 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512>,
4509 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4510 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004511 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004512 let Predicates = [HasVLX, HasAVX512] in {
4513 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256>,
4514 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4515 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128>,
4516 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004517 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004518}
4519
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004520multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4521 SDNode OpNodeRnd > {
4522 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4523 avx512vl_f32_info>;
4524 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4525 avx512vl_f64_info>, VEX_W;
4526}
4527
4528defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
4529defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
4530defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
4531defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
4532defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
4533defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
4534
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004535
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004536let Constraints = "$src1 = $dst" in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004537multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4538 X86VectorVTInfo _> {
4539 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4540 (ins _.RC:$src2, _.RC:$src3),
4541 OpcodeStr, "$src3, $src2", "$src2, $src3",
4542 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1))>,
4543 AVX512FMA3Base;
4544
4545 let mayLoad = 1 in {
4546 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4547 (ins _.RC:$src2, _.MemOp:$src3),
4548 OpcodeStr, "$src3, $src2", "$src2, $src3",
4549 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>,
4550 AVX512FMA3Base;
4551
4552 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4553 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4554 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
4555 "$src2, ${src3}"##_.BroadcastStr,
4556 (_.VT (OpNode _.RC:$src2,
4557 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
4558 _.RC:$src1))>, AVX512FMA3Base, EVEX_B;
4559 }
4560}
4561
4562multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4563 X86VectorVTInfo _> {
4564 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4565 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4566 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4567 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc)))>,
4568 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004569}
4570} // Constraints = "$src1 = $dst"
4571
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004572multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4573 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4574 let Predicates = [HasAVX512] in {
4575 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512>,
4576 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4577 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004578 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004579 let Predicates = [HasVLX, HasAVX512] in {
4580 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256>,
4581 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4582 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128>,
4583 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004584 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004585}
4586
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004587multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4588 SDNode OpNodeRnd > {
4589 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4590 avx512vl_f32_info>;
4591 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4592 avx512vl_f64_info>, VEX_W;
4593}
4594
4595defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
4596defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
4597defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
4598defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
4599defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
4600defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
4601
4602let Constraints = "$src1 = $dst" in {
4603multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4604 X86VectorVTInfo _> {
4605 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4606 (ins _.RC:$src3, _.RC:$src2),
4607 OpcodeStr, "$src2, $src3", "$src3, $src2",
4608 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
4609 AVX512FMA3Base;
4610
4611 let mayLoad = 1 in {
4612 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4613 (ins _.RC:$src3, _.MemOp:$src2),
4614 OpcodeStr, "$src2, $src3", "$src3, $src2",
4615 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2), _.RC:$src3))>,
4616 AVX512FMA3Base;
4617
4618 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4619 (ins _.RC:$src3, _.ScalarMemOp:$src2),
4620 OpcodeStr, "${src2}"##_.BroadcastStr##", $src3",
4621 "$src3, ${src2}"##_.BroadcastStr,
4622 (_.VT (OpNode _.RC:$src1,
4623 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
4624 _.RC:$src3))>, AVX512FMA3Base, EVEX_B;
4625 }
4626}
4627
4628multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4629 X86VectorVTInfo _> {
4630 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4631 (ins _.RC:$src3, _.RC:$src2, AVX512RC:$rc),
4632 OpcodeStr, "$rc, $src2, $src3", "$src3, $src2, $rc",
4633 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4634 AVX512FMA3Base, EVEX_B, EVEX_RC;
4635}
4636} // Constraints = "$src1 = $dst"
4637
4638multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4639 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4640 let Predicates = [HasAVX512] in {
4641 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512>,
4642 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4643 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
4644 }
4645 let Predicates = [HasVLX, HasAVX512] in {
4646 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256>,
4647 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4648 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128>,
4649 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
4650 }
4651}
4652
4653multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4654 SDNode OpNodeRnd > {
4655 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4656 avx512vl_f32_info>;
4657 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4658 avx512vl_f64_info>, VEX_W;
4659}
4660
4661defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
4662defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
4663defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
4664defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
4665defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
4666defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004667
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004668// Scalar FMA
4669let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00004670multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4671 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
4672 dag RHS_r, dag RHS_m > {
4673 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4674 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
4675 "$src3, $src2", "$src2, $src3", RHS_VEC_r>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004676
Igor Breger15820b02015-07-01 13:24:28 +00004677 let mayLoad = 1 in
4678 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00004679 (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr,
Igor Breger15820b02015-07-01 13:24:28 +00004680 "$src3, $src2", "$src2, $src3", RHS_VEC_m>, AVX512FMA3Base;
4681
4682 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4683 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4684 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb>,
4685 AVX512FMA3Base, EVEX_B, EVEX_RC;
4686
4687 let isCodeGenOnly = 1 in {
4688 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
4689 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
4690 !strconcat(OpcodeStr,
4691 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4692 [RHS_r]>;
4693 let mayLoad = 1 in
4694 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
4695 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
4696 !strconcat(OpcodeStr,
4697 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4698 [RHS_m]>;
4699 }// isCodeGenOnly = 1
4700}
4701}// Constraints = "$src1 = $dst"
4702
4703multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
4704 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, X86VectorVTInfo _ ,
4705 string SUFF> {
4706
4707 defm NAME#213#SUFF: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00004708 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 FROUND_CURRENT))),
4709 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1,
4710 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00004711 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3,
4712 (i32 imm:$rc))),
4713 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
4714 _.FRC:$src3))),
4715 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
4716 (_.ScalarLdFrag addr:$src3))))>;
4717
4718 defm NAME#231#SUFF: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00004719 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
4720 (_.VT (OpNodeRnd _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00004721 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00004722 _.RC:$src1, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00004723 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1,
4724 (i32 imm:$rc))),
4725 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
4726 _.FRC:$src1))),
4727 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
4728 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
4729
4730 defm NAME#132#SUFF: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00004731 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
4732 (_.VT (OpNodeRnd _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00004733 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00004734 _.RC:$src2, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00004735 (_.VT ( OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2,
4736 (i32 imm:$rc))),
4737 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
4738 _.FRC:$src2))),
4739 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
4740 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
4741}
4742
4743multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
4744 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd>{
4745 let Predicates = [HasAVX512] in {
4746 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
4747 OpNodeRnd, f32x_info, "SS">,
4748 EVEX_CD8<32, CD8VT1>, VEX_LIG;
4749 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
4750 OpNodeRnd, f64x_info, "SD">,
4751 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
4752 }
4753}
4754
4755defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>;
4756defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>;
4757defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
4758defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004759
4760//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00004761// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
4762//===----------------------------------------------------------------------===//
4763let Constraints = "$src1 = $dst" in {
4764multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4765 X86VectorVTInfo _> {
4766 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4767 (ins _.RC:$src2, _.RC:$src3),
4768 OpcodeStr, "$src3, $src2", "$src2, $src3",
4769 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
4770 AVX512FMA3Base;
4771
4772 let mayLoad = 1 in {
4773 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4774 (ins _.RC:$src2, _.MemOp:$src3),
4775 OpcodeStr, "$src3, $src2", "$src2, $src3",
4776 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
4777 AVX512FMA3Base;
4778
4779 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4780 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4781 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4782 !strconcat("$src2, ${src3}", _.BroadcastStr ),
4783 (OpNode _.RC:$src1,
4784 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
4785 AVX512FMA3Base, EVEX_B;
4786 }
4787}
4788} // Constraints = "$src1 = $dst"
4789
4790multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4791 AVX512VLVectorVTInfo _> {
4792 let Predicates = [HasIFMA] in {
4793 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
4794 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
4795 }
4796 let Predicates = [HasVLX, HasIFMA] in {
4797 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
4798 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4799 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
4800 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
4801 }
4802}
4803
4804defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
4805 avx512vl_i64_info>, VEX_W;
4806defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
4807 avx512vl_i64_info>, VEX_W;
4808
4809//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004810// AVX-512 Scalar convert from sign integer to float/double
4811//===----------------------------------------------------------------------===//
4812
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004813multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
4814 X86VectorVTInfo DstVT, X86MemOperand x86memop,
4815 PatFrag ld_frag, string asm> {
4816 let hasSideEffects = 0 in {
4817 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
4818 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004819 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004820 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004821 let mayLoad = 1 in
4822 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
4823 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004824 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004825 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004826 } // hasSideEffects = 0
4827 let isCodeGenOnly = 1 in {
4828 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
4829 (ins DstVT.RC:$src1, SrcRC:$src2),
4830 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4831 [(set DstVT.RC:$dst,
4832 (OpNode (DstVT.VT DstVT.RC:$src1),
4833 SrcRC:$src2,
4834 (i32 FROUND_CURRENT)))]>, EVEX_4V;
4835
4836 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
4837 (ins DstVT.RC:$src1, x86memop:$src2),
4838 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4839 [(set DstVT.RC:$dst,
4840 (OpNode (DstVT.VT DstVT.RC:$src1),
4841 (ld_frag addr:$src2),
4842 (i32 FROUND_CURRENT)))]>, EVEX_4V;
4843 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004844}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004845
Igor Bregerabe4a792015-06-14 12:44:55 +00004846multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004847 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00004848 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
4849 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004850 !strconcat(asm,
4851 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00004852 [(set DstVT.RC:$dst,
4853 (OpNode (DstVT.VT DstVT.RC:$src1),
4854 SrcRC:$src2,
4855 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
4856}
4857
4858multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004859 X86VectorVTInfo DstVT, X86MemOperand x86memop,
4860 PatFrag ld_frag, string asm> {
4861 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
4862 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
4863 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00004864}
4865
Andrew Trick15a47742013-10-09 05:11:10 +00004866let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00004867defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004868 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
4869 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004870defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004871 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
4872 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004873defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004874 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
4875 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004876defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004877 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
4878 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004879
4880def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
4881 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4882def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004883 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004884def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
4885 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4886def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004887 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004888
4889def : Pat<(f32 (sint_to_fp GR32:$src)),
4890 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4891def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004892 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004893def : Pat<(f64 (sint_to_fp GR32:$src)),
4894 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4895def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004896 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
4897
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004898defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004899 v4f32x_info, i32mem, loadi32,
4900 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004901defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004902 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
4903 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004904defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004905 i32mem, loadi32, "cvtusi2sd{l}">,
4906 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004907defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004908 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
4909 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004910
4911def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
4912 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4913def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
4914 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4915def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
4916 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4917def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
4918 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4919
4920def : Pat<(f32 (uint_to_fp GR32:$src)),
4921 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4922def : Pat<(f32 (uint_to_fp GR64:$src)),
4923 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
4924def : Pat<(f64 (uint_to_fp GR32:$src)),
4925 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4926def : Pat<(f64 (uint_to_fp GR64:$src)),
4927 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00004928}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004929
4930//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004931// AVX-512 Scalar convert from float/double to integer
4932//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004933multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
4934 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Asaf Badouh2744d212015-09-20 14:31:19 +00004935 let hasSideEffects = 0, Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004936 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00004937 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004938 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
4939 EVEX, VEX_LIG;
4940 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
4941 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
4942 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00004943 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
4944 let mayLoad = 1 in
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004945 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
4946 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
4947 [(set DstVT.RC:$dst, (OpNode
4948 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
4949 (i32 FROUND_CURRENT)))]>,
4950 EVEX, VEX_LIG;
4951 } // hasSideEffects = 0, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004952}
Asaf Badouh2744d212015-09-20 14:31:19 +00004953
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004954// Convert float/double to signed/unsigned int 32/64
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004955defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
4956 X86cvtss2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004957 XS, EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004958defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
4959 X86cvtss2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004960 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004961defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
4962 X86cvtss2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004963 XS, EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004964defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
4965 X86cvtss2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004966 EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004967defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
4968 X86cvtsd2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004969 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004970defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
4971 X86cvtsd2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004972 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004973defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
4974 X86cvtsd2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004975 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004976defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
4977 X86cvtsd2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004978 EVEX_CD8<64, CD8VT1>;
4979
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004980// The SSE version of these instructions are disabled for AVX512.
4981// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
4982let Predicates = [HasAVX512] in {
4983 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
4984 (VCVTSS2SIZrr (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
4985 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
4986 (VCVTSS2SI64Zrr (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
4987 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
4988 (VCVTSD2SIZrr (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
4989 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
4990 (VCVTSD2SI64Zrr (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
4991} // HasAVX512
4992
Asaf Badouh2744d212015-09-20 14:31:19 +00004993let isCodeGenOnly = 1 , Predicates = [HasAVX512] in {
Craig Topper9dd48c82014-01-02 17:28:14 +00004994 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4995 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
4996 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
4997 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4998 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
4999 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
5000 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5001 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
5002 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
5003 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
5004 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
5005 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005006
Craig Topper9dd48c82014-01-02 17:28:14 +00005007 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5008 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
5009 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
Asaf Badouh2744d212015-09-20 14:31:19 +00005010} // isCodeGenOnly = 1, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005011
5012// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005013multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5014 X86VectorVTInfo _DstRC, SDNode OpNode,
Asaf Badouh2744d212015-09-20 14:31:19 +00005015 SDNode OpNodeRnd>{
5016let Predicates = [HasAVX512] in {
5017 def rr : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
5018 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5019 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
5020 def rb : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
5021 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5022 []>, EVEX, EVEX_B;
Igor Breger4511e762016-02-22 11:48:27 +00005023 def rm : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005024 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005025 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005026 EVEX;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005027
Asaf Badouh2744d212015-09-20 14:31:19 +00005028 let isCodeGenOnly = 1,hasSideEffects = 0 in {
5029 def rr_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5030 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5031 [(set _DstRC.RC:$dst, (OpNodeRnd _SrcRC.RC:$src,
5032 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5033 def rb_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5034 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005035 [(set _DstRC.RC:$dst, (OpNodeRnd _SrcRC.RC:$src,
5036 (i32 FROUND_NO_EXC)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005037 EVEX,VEX_LIG , EVEX_B;
5038 let mayLoad = 1 in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005039 def rm_Int : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
Asaf Badouh2744d212015-09-20 14:31:19 +00005040 (ins _SrcRC.MemOp:$src),
5041 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5042 []>, EVEX, VEX_LIG;
5043
5044 } // isCodeGenOnly = 1, hasSideEffects = 0
5045} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005046}
5047
Asaf Badouh2744d212015-09-20 14:31:19 +00005048
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005049defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i32x_info,
5050 fp_to_sint,X86cvttss2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005051 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005052defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i64x_info,
5053 fp_to_sint,X86cvttss2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005054 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005055defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i32x_info,
Asaf Badouh2744d212015-09-20 14:31:19 +00005056 fp_to_sint,X86cvttsd2IntRnd>,
5057 XD, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005058defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i64x_info,
5059 fp_to_sint,X86cvttsd2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005060 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
5061
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005062defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i32x_info,
5063 fp_to_uint,X86cvttss2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005064 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005065defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i64x_info,
5066 fp_to_uint,X86cvttss2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005067 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005068defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i32x_info,
5069 fp_to_uint,X86cvttsd2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005070 XD, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005071defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i64x_info,
5072 fp_to_uint,X86cvttsd2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005073 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
5074let Predicates = [HasAVX512] in {
5075 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
5076 (VCVTTSS2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5077 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
5078 (VCVTTSS2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5079 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
5080 (VCVTTSD2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5081 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
5082 (VCVTTSD2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5083
Elena Demikhovskycf088092013-12-11 14:31:04 +00005084} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005085//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005086// AVX-512 Convert form float to double and back
5087//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00005088multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5089 X86VectorVTInfo _Src, SDNode OpNode> {
5090 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005091 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005092 "$src2, $src1", "$src1, $src2",
5093 (_.VT (OpNode (_Src.VT _Src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005094 (_Src.VT _Src.RC:$src2)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005095 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
5096 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005097 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005098 "$src2, $src1", "$src1, $src2",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005099 (_.VT (OpNode (_Src.VT _Src.RC:$src1),
5100 (_Src.VT (scalar_to_vector
5101 (_Src.ScalarLdFrag addr:$src2)))))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005102 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005103}
5104
Asaf Badouh2744d212015-09-20 14:31:19 +00005105// Scalar Coversion with SAE - suppress all exceptions
5106multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5107 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5108 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5109 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
5110 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005111 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005112 (_Src.VT _Src.RC:$src2),
5113 (i32 FROUND_NO_EXC)))>,
5114 EVEX_4V, VEX_LIG, EVEX_B;
5115}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005116
Asaf Badouh2744d212015-09-20 14:31:19 +00005117// Scalar Conversion with rounding control (RC)
5118multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5119 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5120 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5121 (ins _Src.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
5122 "$rc, $src2, $src1", "$src1, $src2, $rc",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005123 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005124 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
5125 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
5126 EVEX_B, EVEX_RC;
5127}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005128multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr, SDNode OpNode,
5129 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005130 X86VectorVTInfo _dst> {
5131 let Predicates = [HasAVX512] in {
5132 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
5133 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
5134 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>,
5135 EVEX_V512, XD;
5136 }
5137}
5138
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005139multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5140 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005141 X86VectorVTInfo _dst> {
5142 let Predicates = [HasAVX512] in {
5143 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005144 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005145 EVEX_CD8<32, CD8VT1>, XS, EVEX_V512;
5146 }
5147}
5148defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss", X86fround,
5149 X86froundRnd, f64x_info, f32x_info>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005150defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd", X86fpext,
Asaf Badouh2744d212015-09-20 14:31:19 +00005151 X86fpextRnd,f32x_info, f64x_info >;
5152
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005153def : Pat<(f64 (fextend FR32X:$src)),
5154 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005155 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
5156 Requires<[HasAVX512]>;
5157def : Pat<(f64 (fextend (loadf32 addr:$src))),
5158 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
5159 Requires<[HasAVX512]>;
5160
5161def : Pat<(f64 (extloadf32 addr:$src)),
5162 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005163 Requires<[HasAVX512, OptForSize]>;
5164
Asaf Badouh2744d212015-09-20 14:31:19 +00005165def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005166 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00005167 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
5168 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005169
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005170def : Pat<(f32 (fround FR64X:$src)),
5171 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005172 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005173 Requires<[HasAVX512]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005174//===----------------------------------------------------------------------===//
5175// AVX-512 Vector convert from signed/unsigned integer to float/double
5176// and from float/double to signed/unsigned integer
5177//===----------------------------------------------------------------------===//
5178
5179multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5180 X86VectorVTInfo _Src, SDNode OpNode,
5181 string Broadcast = _.BroadcastStr,
5182 string Alias = ""> {
5183
5184 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5185 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
5186 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
5187
5188 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5189 (ins _Src.MemOp:$src), OpcodeStr#Alias, "$src", "$src",
5190 (_.VT (OpNode (_Src.VT
5191 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
5192
5193 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005194 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005195 "${src}"##Broadcast, "${src}"##Broadcast,
5196 (_.VT (OpNode (_Src.VT
5197 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
5198 ))>, EVEX, EVEX_B;
5199}
5200// Coversion with SAE - suppress all exceptions
5201multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5202 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5203 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5204 (ins _Src.RC:$src), OpcodeStr,
5205 "{sae}, $src", "$src, {sae}",
5206 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
5207 (i32 FROUND_NO_EXC)))>,
5208 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005209}
5210
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005211// Conversion with rounding control (RC)
5212multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5213 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5214 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5215 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
5216 "$rc, $src", "$src, $rc",
5217 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
5218 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005219}
5220
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005221// Extend Float to Double
5222multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
5223 let Predicates = [HasAVX512] in {
5224 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fextend>,
5225 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
5226 X86vfpextRnd>, EVEX_V512;
5227 }
5228 let Predicates = [HasVLX] in {
5229 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
5230 X86vfpext, "{1to2}">, EVEX_V128;
5231 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fextend>,
5232 EVEX_V256;
5233 }
5234}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005235
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005236// Truncate Double to Float
5237multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
5238 let Predicates = [HasAVX512] in {
5239 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fround>,
5240 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
5241 X86vfproundRnd>, EVEX_V512;
5242 }
5243 let Predicates = [HasVLX] in {
5244 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
5245 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
5246 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fround,
5247 "{1to4}", "{y}">, EVEX_V256;
5248 }
5249}
5250
5251defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
5252 VEX_W, PD, EVEX_CD8<64, CD8VF>;
5253defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
5254 PS, EVEX_CD8<32, CD8VH>;
5255
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005256def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5257 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005258
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005259let Predicates = [HasVLX] in {
5260 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
5261 (VCVTPS2PDZ256rm addr:$src)>;
5262}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00005263
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005264// Convert Signed/Unsigned Doubleword to Double
5265multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5266 SDNode OpNode128> {
5267 // No rounding in this op
5268 let Predicates = [HasAVX512] in
5269 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
5270 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005271
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005272 let Predicates = [HasVLX] in {
5273 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
5274 OpNode128, "{1to2}">, EVEX_V128;
5275 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
5276 EVEX_V256;
5277 }
5278}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005279
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005280// Convert Signed/Unsigned Doubleword to Float
5281multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
5282 SDNode OpNodeRnd> {
5283 let Predicates = [HasAVX512] in
5284 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
5285 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
5286 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005287
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005288 let Predicates = [HasVLX] in {
5289 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
5290 EVEX_V128;
5291 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
5292 EVEX_V256;
5293 }
5294}
5295
5296// Convert Float to Signed/Unsigned Doubleword with truncation
5297multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
5298 SDNode OpNode, SDNode OpNodeRnd> {
5299 let Predicates = [HasAVX512] in {
5300 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5301 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
5302 OpNodeRnd>, EVEX_V512;
5303 }
5304 let Predicates = [HasVLX] in {
5305 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5306 EVEX_V128;
5307 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5308 EVEX_V256;
5309 }
5310}
5311
5312// Convert Float to Signed/Unsigned Doubleword
5313multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
5314 SDNode OpNode, SDNode OpNodeRnd> {
5315 let Predicates = [HasAVX512] in {
5316 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5317 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
5318 OpNodeRnd>, EVEX_V512;
5319 }
5320 let Predicates = [HasVLX] in {
5321 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5322 EVEX_V128;
5323 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5324 EVEX_V256;
5325 }
5326}
5327
5328// Convert Double to Signed/Unsigned Doubleword with truncation
5329multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr,
5330 SDNode OpNode, SDNode OpNodeRnd> {
5331 let Predicates = [HasAVX512] in {
5332 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5333 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
5334 OpNodeRnd>, EVEX_V512;
5335 }
5336 let Predicates = [HasVLX] in {
5337 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5338 // memory forms of these instructions in Asm Parcer. They have the same
5339 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5340 // due to the same reason.
5341 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5342 "{1to2}", "{x}">, EVEX_V128;
5343 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5344 "{1to4}", "{y}">, EVEX_V256;
5345 }
5346}
5347
5348// Convert Double to Signed/Unsigned Doubleword
5349multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
5350 SDNode OpNode, SDNode OpNodeRnd> {
5351 let Predicates = [HasAVX512] in {
5352 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5353 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
5354 OpNodeRnd>, EVEX_V512;
5355 }
5356 let Predicates = [HasVLX] in {
5357 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5358 // memory forms of these instructions in Asm Parcer. They have the same
5359 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5360 // due to the same reason.
5361 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5362 "{1to2}", "{x}">, EVEX_V128;
5363 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5364 "{1to4}", "{y}">, EVEX_V256;
5365 }
5366}
5367
5368// Convert Double to Signed/Unsigned Quardword
5369multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
5370 SDNode OpNode, SDNode OpNodeRnd> {
5371 let Predicates = [HasDQI] in {
5372 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5373 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
5374 OpNodeRnd>, EVEX_V512;
5375 }
5376 let Predicates = [HasDQI, HasVLX] in {
5377 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5378 EVEX_V128;
5379 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5380 EVEX_V256;
5381 }
5382}
5383
5384// Convert Double to Signed/Unsigned Quardword with truncation
5385multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
5386 SDNode OpNode, SDNode OpNodeRnd> {
5387 let Predicates = [HasDQI] in {
5388 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5389 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
5390 OpNodeRnd>, EVEX_V512;
5391 }
5392 let Predicates = [HasDQI, HasVLX] in {
5393 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5394 EVEX_V128;
5395 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5396 EVEX_V256;
5397 }
5398}
5399
5400// Convert Signed/Unsigned Quardword to Double
5401multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
5402 SDNode OpNode, SDNode OpNodeRnd> {
5403 let Predicates = [HasDQI] in {
5404 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
5405 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
5406 OpNodeRnd>, EVEX_V512;
5407 }
5408 let Predicates = [HasDQI, HasVLX] in {
5409 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
5410 EVEX_V128;
5411 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
5412 EVEX_V256;
5413 }
5414}
5415
5416// Convert Float to Signed/Unsigned Quardword
5417multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
5418 SDNode OpNode, SDNode OpNodeRnd> {
5419 let Predicates = [HasDQI] in {
5420 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5421 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
5422 OpNodeRnd>, EVEX_V512;
5423 }
5424 let Predicates = [HasDQI, HasVLX] in {
5425 // Explicitly specified broadcast string, since we take only 2 elements
5426 // from v4f32x_info source
5427 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5428 "{1to2}">, EVEX_V128;
5429 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5430 EVEX_V256;
5431 }
5432}
5433
5434// Convert Float to Signed/Unsigned Quardword with truncation
5435multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr,
5436 SDNode OpNode, SDNode OpNodeRnd> {
5437 let Predicates = [HasDQI] in {
5438 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5439 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
5440 OpNodeRnd>, EVEX_V512;
5441 }
5442 let Predicates = [HasDQI, HasVLX] in {
5443 // Explicitly specified broadcast string, since we take only 2 elements
5444 // from v4f32x_info source
5445 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5446 "{1to2}">, EVEX_V128;
5447 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5448 EVEX_V256;
5449 }
5450}
5451
5452// Convert Signed/Unsigned Quardword to Float
5453multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr,
5454 SDNode OpNode, SDNode OpNodeRnd> {
5455 let Predicates = [HasDQI] in {
5456 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
5457 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
5458 OpNodeRnd>, EVEX_V512;
5459 }
5460 let Predicates = [HasDQI, HasVLX] in {
5461 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5462 // memory forms of these instructions in Asm Parcer. They have the same
5463 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5464 // due to the same reason.
5465 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode,
5466 "{1to2}", "{x}">, EVEX_V128;
5467 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
5468 "{1to4}", "{y}">, EVEX_V256;
5469 }
5470}
5471
5472defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86cvtdq2pd>, XS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005473 EVEX_CD8<32, CD8VH>;
5474
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005475defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
5476 X86VSintToFpRnd>,
5477 PS, EVEX_CD8<32, CD8VF>;
5478
5479defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
5480 X86VFpToSintRnd>,
5481 XS, EVEX_CD8<32, CD8VF>;
5482
5483defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint,
5484 X86VFpToSintRnd>,
5485 PD, VEX_W, EVEX_CD8<64, CD8VF>;
5486
5487defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
5488 X86VFpToUintRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005489 EVEX_CD8<32, CD8VF>;
5490
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005491defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
5492 X86VFpToUintRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005493 EVEX_CD8<64, CD8VF>;
5494
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005495defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86cvtudq2pd>,
5496 XS, EVEX_CD8<32, CD8VH>;
5497
5498defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
5499 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005500 EVEX_CD8<32, CD8VF>;
5501
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005502defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtps2Int,
5503 X86cvtps2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005504
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005505defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtpd2Int,
5506 X86cvtpd2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005507 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005508
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005509defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtps2UInt,
5510 X86cvtps2UIntRnd>,
5511 PS, EVEX_CD8<32, CD8VF>;
5512defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtpd2UInt,
5513 X86cvtpd2UIntRnd>, VEX_W,
5514 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005515
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005516defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtpd2Int,
5517 X86cvtpd2IntRnd>, VEX_W,
5518 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005519
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005520defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtps2Int,
5521 X86cvtps2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005522
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005523defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtpd2UInt,
5524 X86cvtpd2UIntRnd>, VEX_W,
5525 PD, EVEX_CD8<64, CD8VF>;
5526
5527defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtps2UInt,
5528 X86cvtps2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
5529
5530defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
5531 X86VFpToSlongRnd>, VEX_W,
5532 PD, EVEX_CD8<64, CD8VF>;
5533
5534defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint,
5535 X86VFpToSlongRnd>, PD, EVEX_CD8<32, CD8VH>;
5536
5537defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
5538 X86VFpToUlongRnd>, VEX_W,
5539 PD, EVEX_CD8<64, CD8VF>;
5540
5541defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint,
5542 X86VFpToUlongRnd>, PD, EVEX_CD8<32, CD8VH>;
5543
5544defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
5545 X86VSlongToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
5546
5547defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
5548 X86VUlongToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
5549
5550defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp,
5551 X86VSlongToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
5552
5553defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp,
5554 X86VUlongToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
5555
Craig Toppere38c57a2015-11-27 05:44:02 +00005556let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005557def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00005558 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005559 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005560
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005561def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
5562 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
5563 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
5564
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00005565def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
5566 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
5567 (v8f64 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_xmm)>;
5568
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005569def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
5570 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5571 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005572
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005573def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
5574 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5575 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005576
Cameron McInallyf10a7c92014-06-18 14:04:37 +00005577def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
5578 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
5579 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005580}
5581
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005582let Predicates = [HasAVX512] in {
5583 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
5584 (VCVTPD2PSZrm addr:$src)>;
5585 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5586 (VCVTPS2PDZrm addr:$src)>;
5587}
5588
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005589//===----------------------------------------------------------------------===//
5590// Half precision conversion instructions
5591//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005592multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00005593 X86MemOperand x86memop, PatFrag ld_frag> {
5594 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
5595 "vcvtph2ps", "$src", "$src",
5596 (X86cvtph2ps (_src.VT _src.RC:$src),
5597 (i32 FROUND_CURRENT))>, T8PD;
5598 let hasSideEffects = 0, mayLoad = 1 in {
5599 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005600 "vcvtph2ps", "$src", "$src",
Asaf Badouh7c522452015-10-22 14:01:16 +00005601 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
5602 (i32 FROUND_CURRENT))>, T8PD;
5603 }
5604}
5605
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005606multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00005607 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
5608 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
5609 (X86cvtph2ps (_src.VT _src.RC:$src),
5610 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
5611
5612}
5613
5614let Predicates = [HasAVX512] in {
5615 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005616 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00005617 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
5618 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005619 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00005620 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
5621 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
5622 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
5623 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005624}
5625
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005626multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005627 X86MemOperand x86memop> {
5628 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
5629 (ins _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005630 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005631 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005632 (i32 imm:$src2),
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005633 (i32 FROUND_CURRENT))>, AVX512AIi8Base;
5634 let hasSideEffects = 0, mayStore = 1 in {
5635 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
5636 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005637 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005638 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
5639 (i32 imm:$src2), (i32 FROUND_CURRENT) )),
5640 addr:$dst)]>;
5641 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
5642 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005643 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005644 []>, EVEX_K;
5645 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005646}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005647multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
5648 defm rb : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
5649 (ins _src.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00005650 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005651 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005652 (i32 imm:$src2),
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005653 (i32 FROUND_NO_EXC))>, EVEX_B, AVX512AIi8Base;
5654}
5655let Predicates = [HasAVX512] in {
5656 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
5657 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
5658 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
5659 let Predicates = [HasVLX] in {
5660 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
5661 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
5662 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
5663 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
5664 }
5665}
Asaf Badouh2489f352015-12-02 08:17:51 +00005666
5667// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
5668multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _, SDNode OpNode,
5669 string OpcodeStr> {
5670 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
5671 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005672 [(set EFLAGS, (OpNode (_.VT _.RC:$src1), _.RC:$src2,
Asaf Badouh2489f352015-12-02 08:17:51 +00005673 (i32 FROUND_NO_EXC)))],
5674 IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
5675 Sched<[WriteFAdd]>;
5676}
5677
5678let Defs = [EFLAGS], Predicates = [HasAVX512] in {
5679 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, X86ucomiSae, "vucomiss">,
5680 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
5681 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, X86ucomiSae, "vucomisd">,
5682 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
5683 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, X86comiSae, "vcomiss">,
5684 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
5685 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, X86comiSae, "vcomisd">,
5686 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
5687}
5688
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005689let Defs = [EFLAGS], Predicates = [HasAVX512] in {
5690 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005691 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005692 EVEX_CD8<32, CD8VT1>;
5693 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00005694 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005695 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5696 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00005697 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005698 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005699 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00005700 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00005701 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005702 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5703 }
Craig Topper9dd48c82014-01-02 17:28:14 +00005704 let isCodeGenOnly = 1 in {
5705 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00005706 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00005707 EVEX_CD8<32, CD8VT1>;
5708 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00005709 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00005710 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005711
Craig Topper9dd48c82014-01-02 17:28:14 +00005712 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00005713 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00005714 EVEX_CD8<32, CD8VT1>;
5715 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00005716 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00005717 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5718 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005719}
Michael Liao5bf95782014-12-04 05:20:33 +00005720
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005721/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00005722multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
5723 X86VectorVTInfo _> {
5724 let hasSideEffects = 0, AddedComplexity = 20 , Predicates = [HasAVX512] in {
5725 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5726 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5727 "$src2, $src1", "$src1, $src2",
5728 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005729 let mayLoad = 1 in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00005730 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005731 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00005732 "$src2, $src1", "$src1, $src2",
5733 (OpNode (_.VT _.RC:$src1),
5734 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005735 }
5736}
5737}
5738
Asaf Badouheaf2da12015-09-21 10:23:53 +00005739defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
5740 EVEX_CD8<32, CD8VT1>, T8PD;
5741defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
5742 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
5743defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
5744 EVEX_CD8<32, CD8VT1>, T8PD;
5745defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
5746 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005747
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005748/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
5749multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00005750 X86VectorVTInfo _> {
5751 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5752 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5753 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
5754 let mayLoad = 1 in {
5755 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5756 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5757 (OpNode (_.FloatVT
5758 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
5759 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5760 (ins _.ScalarMemOp:$src), OpcodeStr,
5761 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
5762 (OpNode (_.FloatVT
5763 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
5764 EVEX, T8PD, EVEX_B;
5765 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005766}
Robert Khasanov3e534c92014-10-28 16:37:13 +00005767
5768multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5769 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
5770 EVEX_V512, EVEX_CD8<32, CD8VF>;
5771 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
5772 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
5773
5774 // Define only if AVX512VL feature is present.
5775 let Predicates = [HasVLX] in {
5776 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
5777 OpNode, v4f32x_info>,
5778 EVEX_V128, EVEX_CD8<32, CD8VF>;
5779 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
5780 OpNode, v8f32x_info>,
5781 EVEX_V256, EVEX_CD8<32, CD8VF>;
5782 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
5783 OpNode, v2f64x_info>,
5784 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
5785 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
5786 OpNode, v4f64x_info>,
5787 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5788 }
5789}
5790
5791defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
5792defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005793
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005794/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005795multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
5796 SDNode OpNode> {
5797
5798 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5799 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5800 "$src2, $src1", "$src1, $src2",
5801 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
5802 (i32 FROUND_CURRENT))>;
5803
5804 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5805 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005806 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005807 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005808 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005809
5810 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005811 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005812 "$src2, $src1", "$src1, $src2",
5813 (OpNode (_.VT _.RC:$src1),
5814 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
5815 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005816}
5817
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005818multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5819 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
5820 EVEX_CD8<32, CD8VT1>;
5821 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
5822 EVEX_CD8<64, CD8VT1>, VEX_W;
5823}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005824
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005825let hasSideEffects = 0, Predicates = [HasERI] in {
5826 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
5827 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
5828}
Igor Breger8352a0d2015-07-28 06:53:28 +00005829
5830defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005831/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005832
5833multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5834 SDNode OpNode> {
5835
5836 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5837 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5838 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
5839
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005840 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5841 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5842 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005843 (bitconvert (_.LdFrag addr:$src))),
5844 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005845
5846 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005847 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005848 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005849 (OpNode (_.FloatVT
5850 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
5851 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005852}
Asaf Badouh402ebb32015-06-03 13:41:48 +00005853multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5854 SDNode OpNode> {
5855 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5856 (ins _.RC:$src), OpcodeStr,
5857 "{sae}, $src", "$src, {sae}",
5858 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
5859}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005860
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005861multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5862 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005863 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
5864 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005865 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005866 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
5867 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005868}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005869
Asaf Badouh402ebb32015-06-03 13:41:48 +00005870multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
5871 SDNode OpNode> {
5872 // Define only if AVX512VL feature is present.
5873 let Predicates = [HasVLX] in {
5874 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
5875 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
5876 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
5877 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
5878 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
5879 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
5880 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
5881 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
5882 }
5883}
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005884let Predicates = [HasERI], hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00005885
Asaf Badouh402ebb32015-06-03 13:41:48 +00005886 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
5887 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
5888 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
5889}
5890defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
5891 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
5892
5893multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
5894 SDNode OpNodeRnd, X86VectorVTInfo _>{
5895 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5896 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
5897 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
5898 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005899}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005900
Robert Khasanoveb126392014-10-28 18:15:20 +00005901multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
5902 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005903 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005904 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5905 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
5906 let mayLoad = 1 in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005907 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005908 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5909 (OpNode (_.FloatVT
5910 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005911
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005912 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005913 (ins _.ScalarMemOp:$src), OpcodeStr,
5914 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
5915 (OpNode (_.FloatVT
5916 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
5917 EVEX, EVEX_B;
5918 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005919}
5920
Robert Khasanoveb126392014-10-28 18:15:20 +00005921multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
5922 SDNode OpNode> {
5923 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
5924 v16f32_info>,
5925 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
5926 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
5927 v8f64_info>,
5928 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5929 // Define only if AVX512VL feature is present.
5930 let Predicates = [HasVLX] in {
5931 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
5932 OpNode, v4f32x_info>,
5933 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
5934 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
5935 OpNode, v8f32x_info>,
5936 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
5937 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
5938 OpNode, v2f64x_info>,
5939 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5940 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
5941 OpNode, v4f64x_info>,
5942 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5943 }
5944}
5945
Asaf Badouh402ebb32015-06-03 13:41:48 +00005946multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
5947 SDNode OpNodeRnd> {
5948 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
5949 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
5950 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
5951 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5952}
5953
Igor Breger4c4cd782015-09-20 09:13:41 +00005954multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
5955 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
5956
5957 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5958 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5959 "$src2, $src1", "$src1, $src2",
5960 (OpNodeRnd (_.VT _.RC:$src1),
5961 (_.VT _.RC:$src2),
5962 (i32 FROUND_CURRENT))>;
5963 let mayLoad = 1 in
5964 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005965 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Igor Breger4c4cd782015-09-20 09:13:41 +00005966 "$src2, $src1", "$src1, $src2",
5967 (OpNodeRnd (_.VT _.RC:$src1),
5968 (_.VT (scalar_to_vector
5969 (_.ScalarLdFrag addr:$src2))),
5970 (i32 FROUND_CURRENT))>;
5971
5972 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5973 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
5974 "$rc, $src2, $src1", "$src1, $src2, $rc",
5975 (OpNodeRnd (_.VT _.RC:$src1),
5976 (_.VT _.RC:$src2),
5977 (i32 imm:$rc))>,
5978 EVEX_B, EVEX_RC;
5979
5980 let isCodeGenOnly = 1 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00005981 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00005982 (ins _.FRC:$src1, _.FRC:$src2),
5983 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
5984
5985 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00005986 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00005987 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
5988 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
5989 }
5990
5991 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
5992 (!cast<Instruction>(NAME#SUFF#Zr)
5993 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
5994
5995 def : Pat<(_.EltVT (OpNode (load addr:$src))),
5996 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00005997 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00005998}
5999
6000multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
6001 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
6002 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
6003 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
6004 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
6005}
6006
Asaf Badouh402ebb32015-06-03 13:41:48 +00006007defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
6008 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006009
Igor Breger4c4cd782015-09-20 09:13:41 +00006010defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006011
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006012let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006013 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006014 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006015 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006016 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006017 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006018 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006019 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006020 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006021 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006022 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006023}
6024
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006025multiclass
6026avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006027
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006028 let ExeDomain = _.ExeDomain in {
6029 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6030 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
6031 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006032 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006033 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6034
6035 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6036 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006037 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
6038 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006039 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006040
6041 let mayLoad = 1 in
6042 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006043 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
6044 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006045 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006046 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006047 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6048 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6049 }
6050 let Predicates = [HasAVX512] in {
6051 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
6052 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6053 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
6054 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
6055 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6056 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
6057 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
6058 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6059 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
6060 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
6061 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6062 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
6063 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
6064 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6065 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
6066
6067 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6068 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6069 addr:$src, (i32 0x1))), _.FRC)>;
6070 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6071 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6072 addr:$src, (i32 0x2))), _.FRC)>;
6073 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6074 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6075 addr:$src, (i32 0x3))), _.FRC)>;
6076 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6077 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6078 addr:$src, (i32 0x4))), _.FRC)>;
6079 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6080 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6081 addr:$src, (i32 0xc))), _.FRC)>;
6082 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006083}
6084
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006085defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
6086 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006087
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006088defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
6089 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00006090
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006091//-------------------------------------------------
6092// Integer truncate and extend operations
6093//-------------------------------------------------
6094
Igor Breger074a64e2015-07-24 17:24:15 +00006095multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6096 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
6097 X86MemOperand x86memop> {
6098
6099 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
6100 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
6101 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
6102 EVEX, T8XS;
6103
6104 // for intrinsic patter match
6105 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6106 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6107 undef)),
6108 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6109 SrcInfo.RC:$src1)>;
6110
6111 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6112 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6113 DestInfo.ImmAllZerosV)),
6114 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6115 SrcInfo.RC:$src1)>;
6116
6117 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6118 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6119 DestInfo.RC:$src0)),
6120 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
6121 DestInfo.KRCWM:$mask ,
6122 SrcInfo.RC:$src1)>;
6123
Craig Topper99f6b622016-05-01 01:03:56 +00006124 let mayStore = 1, mayLoad = 1, hasSideEffects = 0 in {
Igor Breger074a64e2015-07-24 17:24:15 +00006125 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
6126 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006127 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006128 []>, EVEX;
6129
Igor Breger074a64e2015-07-24 17:24:15 +00006130 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
6131 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006132 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006133 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00006134 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006135}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006136
Igor Breger074a64e2015-07-24 17:24:15 +00006137multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
6138 X86VectorVTInfo DestInfo,
6139 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006140
Igor Breger074a64e2015-07-24 17:24:15 +00006141 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
6142 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
6143 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006144
Igor Breger074a64e2015-07-24 17:24:15 +00006145 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
6146 (SrcInfo.VT SrcInfo.RC:$src)),
6147 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
6148 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
6149}
6150
6151multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo,
6152 X86VectorVTInfo DestInfo, string sat > {
6153
6154 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6155 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6156 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask),
6157 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr,
6158 (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM),
6159 (SrcInfo.VT SrcInfo.RC:$src))>;
6160
6161 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6162 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6163 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1),
6164 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr,
6165 (SrcInfo.VT SrcInfo.RC:$src))>;
6166}
6167
6168multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
6169 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6170 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6171 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6172 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
6173 Predicate prd = HasAVX512>{
6174
6175 let Predicates = [HasVLX, prd] in {
6176 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6177 DestInfoZ128, x86memopZ128>,
6178 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6179 truncFrag, mtruncFrag>, EVEX_V128;
6180
6181 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6182 DestInfoZ256, x86memopZ256>,
6183 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6184 truncFrag, mtruncFrag>, EVEX_V256;
6185 }
6186 let Predicates = [prd] in
6187 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6188 DestInfoZ, x86memopZ>,
6189 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6190 truncFrag, mtruncFrag>, EVEX_V512;
6191}
6192
6193multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode,
6194 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6195 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6196 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6197 X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{
6198
6199 let Predicates = [HasVLX, prd] in {
6200 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6201 DestInfoZ128, x86memopZ128>,
6202 avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6203 sat>, EVEX_V128;
6204
6205 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6206 DestInfoZ256, x86memopZ256>,
6207 avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6208 sat>, EVEX_V256;
6209 }
6210 let Predicates = [prd] in
6211 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6212 DestInfoZ, x86memopZ>,
6213 avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6214 sat>, EVEX_V512;
6215}
6216
6217multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6218 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6219 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6220 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>;
6221}
6222multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> {
6223 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info,
6224 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6225 sat>, EVEX_CD8<8, CD8VO>;
6226}
6227
6228multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6229 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6230 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6231 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>;
6232}
6233multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> {
6234 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info,
6235 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6236 sat>, EVEX_CD8<16, CD8VQ>;
6237}
6238
6239multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6240 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6241 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6242 truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>;
6243}
6244multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> {
6245 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info,
6246 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6247 sat>, EVEX_CD8<32, CD8VH>;
6248}
6249
6250multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6251 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6252 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6253 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>;
6254}
6255multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> {
6256 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info,
6257 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6258 sat>, EVEX_CD8<8, CD8VQ>;
6259}
6260
6261multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6262 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6263 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6264 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>;
6265}
6266multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> {
6267 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info,
6268 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6269 sat>, EVEX_CD8<16, CD8VH>;
6270}
6271
6272multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6273 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
6274 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6275 truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>;
6276}
6277multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> {
6278 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info,
6279 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6280 sat, HasBWI>, EVEX_CD8<16, CD8VH>;
6281}
6282
6283defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>;
6284defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>;
6285defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>;
6286
6287defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>;
6288defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>;
6289defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>;
6290
6291defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>;
6292defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>;
6293defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>;
6294
6295defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>;
6296defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>;
6297defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>;
6298
6299defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>;
6300defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>;
6301defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>;
6302
6303defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>;
6304defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>;
6305defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006306
Elena Demikhovskydb738d92015-11-01 11:45:47 +00006307let Predicates = [HasAVX512, NoVLX] in {
6308def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
6309 (v8i16 (EXTRACT_SUBREG
6310 (v16i16 (VPMOVDWZrr (v16i32 (SUBREG_TO_REG (i32 0),
6311 VR256X:$src, sub_ymm)))), sub_xmm))>;
6312def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
6313 (v4i32 (EXTRACT_SUBREG
6314 (v8i32 (VPMOVQDZrr (v8i64 (SUBREG_TO_REG (i32 0),
6315 VR256X:$src, sub_ymm)))), sub_xmm))>;
6316}
6317
6318let Predicates = [HasBWI, NoVLX] in {
6319def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
6320 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (SUBREG_TO_REG (i32 0),
6321 VR256X:$src, sub_ymm))), sub_xmm))>;
6322}
6323
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006324multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
6325 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
6326 X86MemOperand x86memop, PatFrag LdFrag, SDNode OpNode>{
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006327
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006328 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6329 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
6330 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
6331 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006332
6333 let mayLoad = 1 in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006334 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6335 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
6336 (DestInfo.VT (LdFrag addr:$src))>,
6337 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006338 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006339}
6340
Igor Bregerc7ba5692016-02-24 08:15:20 +00006341// support full register inputs (like SSE paterns)
6342multiclass avx512_extend_lowering<SDNode OpNode, X86VectorVTInfo To,
6343 X86VectorVTInfo From, SubRegIndex SubRegIdx> {
6344 def : Pat<(To.VT (OpNode (From.VT From.RC:$src))),
6345 (!cast<Instruction>(NAME#To.ZSuffix#"rr")
6346 (EXTRACT_SUBREG From.RC:$src, SubRegIdx))>;
6347}
6348
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006349multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr, SDNode OpNode,
6350 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6351 let Predicates = [HasVLX, HasBWI] in {
6352 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
6353 v16i8x_info, i64mem, LdFrag, OpNode>,
6354 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006355
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006356 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
6357 v16i8x_info, i128mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006358 avx512_extend_lowering<OpNode, v16i16x_info, v32i8x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006359 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
6360 }
6361 let Predicates = [HasBWI] in {
6362 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
6363 v32i8x_info, i256mem, LdFrag, OpNode>,
6364 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
6365 }
6366}
6367
6368multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr, SDNode OpNode,
6369 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6370 let Predicates = [HasVLX, HasAVX512] in {
6371 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
6372 v16i8x_info, i32mem, LdFrag, OpNode>,
6373 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
6374
6375 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
6376 v16i8x_info, i64mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006377 avx512_extend_lowering<OpNode, v8i32x_info, v32i8x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006378 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
6379 }
6380 let Predicates = [HasAVX512] in {
6381 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
6382 v16i8x_info, i128mem, LdFrag, OpNode>,
6383 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
6384 }
6385}
6386
6387multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6388 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6389 let Predicates = [HasVLX, HasAVX512] in {
6390 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6391 v16i8x_info, i16mem, LdFrag, OpNode>,
6392 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
6393
6394 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6395 v16i8x_info, i32mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006396 avx512_extend_lowering<OpNode, v4i64x_info, v32i8x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006397 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
6398 }
6399 let Predicates = [HasAVX512] in {
6400 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6401 v16i8x_info, i64mem, LdFrag, OpNode>,
6402 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
6403 }
6404}
6405
6406multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr, SDNode OpNode,
6407 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6408 let Predicates = [HasVLX, HasAVX512] in {
6409 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
6410 v8i16x_info, i64mem, LdFrag, OpNode>,
6411 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
6412
6413 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
6414 v8i16x_info, i128mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006415 avx512_extend_lowering<OpNode, v8i32x_info, v16i16x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006416 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
6417 }
6418 let Predicates = [HasAVX512] in {
6419 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
6420 v16i16x_info, i256mem, LdFrag, OpNode>,
6421 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
6422 }
6423}
6424
6425multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6426 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6427 let Predicates = [HasVLX, HasAVX512] in {
6428 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6429 v8i16x_info, i32mem, LdFrag, OpNode>,
6430 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
6431
6432 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6433 v8i16x_info, i64mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006434 avx512_extend_lowering<OpNode, v4i64x_info, v16i16x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006435 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
6436 }
6437 let Predicates = [HasAVX512] in {
6438 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6439 v8i16x_info, i128mem, LdFrag, OpNode>,
6440 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
6441 }
6442}
6443
6444multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6445 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
6446
6447 let Predicates = [HasVLX, HasAVX512] in {
6448 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6449 v4i32x_info, i64mem, LdFrag, OpNode>,
6450 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
6451
6452 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6453 v4i32x_info, i128mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006454 avx512_extend_lowering<OpNode, v4i64x_info, v8i32x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006455 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
6456 }
6457 let Predicates = [HasAVX512] in {
6458 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6459 v8i32x_info, i256mem, LdFrag, OpNode>,
6460 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
6461 }
6462}
6463
6464defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
6465defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
6466defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
6467defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
6468defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
6469defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
6470
6471
6472defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
6473defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
6474defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
6475defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
6476defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
6477defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006478
6479//===----------------------------------------------------------------------===//
6480// GATHER - SCATTER Operations
6481
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006482multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6483 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006484 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
6485 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006486 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
6487 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006488 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00006489 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006490 [(set _.RC:$dst, _.KRCWM:$mask_wb,
6491 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
6492 vectoraddr:$src2))]>, EVEX, EVEX_K,
6493 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006494}
Cameron McInally45325962014-03-26 13:50:50 +00006495
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006496multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
6497 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6498 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006499 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006500 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006501 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006502let Predicates = [HasVLX] in {
6503 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006504 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006505 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006506 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006507 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006508 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006509 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006510 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006511}
Cameron McInally45325962014-03-26 13:50:50 +00006512}
6513
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006514multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
6515 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00006516 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006517 mgatherv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00006518 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006519 mgatherv8i64>, EVEX_V512;
6520let Predicates = [HasVLX] in {
6521 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006522 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006523 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006524 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006525 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006526 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006527 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
6528 vx64xmem, mgatherv2i64>, EVEX_V128;
6529}
Cameron McInally45325962014-03-26 13:50:50 +00006530}
Michael Liao5bf95782014-12-04 05:20:33 +00006531
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006532
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006533defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
6534 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
6535
6536defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
6537 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006538
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006539multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6540 X86MemOperand memop, PatFrag ScatterNode> {
6541
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006542let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006543
6544 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
6545 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006546 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006547 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
6548 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
6549 _.KRCWM:$mask, vectoraddr:$dst))]>,
6550 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006551}
6552
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006553multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
6554 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6555 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006556 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006557 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006558 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006559let Predicates = [HasVLX] in {
6560 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006561 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006562 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006563 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006564 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006565 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006566 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006567 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006568}
Cameron McInally45325962014-03-26 13:50:50 +00006569}
6570
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006571multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
6572 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00006573 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006574 mscatterv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00006575 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006576 mscatterv8i64>, EVEX_V512;
6577let Predicates = [HasVLX] in {
6578 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006579 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006580 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006581 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006582 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006583 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006584 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
6585 vx64xmem, mscatterv2i64>, EVEX_V128;
6586}
Cameron McInally45325962014-03-26 13:50:50 +00006587}
6588
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006589defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
6590 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006591
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006592defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
6593 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006594
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006595// prefetch
6596multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
6597 RegisterClass KRC, X86MemOperand memop> {
6598 let Predicates = [HasPFI], hasSideEffects = 1 in
6599 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006600 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006601 []>, EVEX, EVEX_K;
6602}
6603
6604defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006605 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006606
6607defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006608 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006609
6610defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006611 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006612
6613defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006614 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006615
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006616defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006617 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006618
6619defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006620 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006621
6622defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006623 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006624
6625defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006626 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006627
6628defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006629 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006630
6631defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006632 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006633
6634defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006635 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006636
6637defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006638 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006639
6640defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006641 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006642
6643defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006644 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006645
6646defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006647 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006648
6649defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006650 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006651
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00006652// Helper fragments to match sext vXi1 to vXiY.
6653def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
6654def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
6655
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006656multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006657def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006658 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006659 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
6660}
Michael Liao5bf95782014-12-04 05:20:33 +00006661
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006662multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
6663 string OpcodeStr, Predicate prd> {
6664let Predicates = [prd] in
6665 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6666
6667 let Predicates = [prd, HasVLX] in {
6668 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6669 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6670 }
6671}
6672
6673multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
6674 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
6675 HasBWI>;
6676 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
6677 HasBWI>, VEX_W;
6678 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
6679 HasDQI>;
6680 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
6681 HasDQI>, VEX_W;
6682}
Michael Liao5bf95782014-12-04 05:20:33 +00006683
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006684defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006685
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006686multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00006687 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
6688 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
6689 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
6690}
6691
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006692// Use 512bit version to implement 128/256 bit in case NoVLX.
6693multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00006694 X86VectorVTInfo _> {
6695
6696 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
6697 (_.KVT (COPY_TO_REGCLASS
6698 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006699 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00006700 _.RC:$src, _.SubRegIdx)),
6701 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006702}
6703
6704multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00006705 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
6706 let Predicates = [prd] in
6707 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
6708 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006709
6710 let Predicates = [prd, HasVLX] in {
6711 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00006712 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006713 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00006714 EVEX_V128;
6715 }
6716 let Predicates = [prd, NoVLX] in {
6717 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
6718 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006719 }
6720}
6721
6722defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
6723 avx512vl_i8_info, HasBWI>;
6724defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
6725 avx512vl_i16_info, HasBWI>, VEX_W;
6726defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
6727 avx512vl_i32_info, HasDQI>;
6728defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
6729 avx512vl_i64_info, HasDQI>, VEX_W;
6730
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006731//===----------------------------------------------------------------------===//
6732// AVX-512 - COMPRESS and EXPAND
6733//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006734
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006735multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
6736 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006737 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00006738 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006739 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006740
6741 let mayStore = 1 in {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006742 def mr : AVX5128I<opc, MRMDestMem, (outs),
6743 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006744 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006745 []>, EVEX_CD8<_.EltSize, CD8VT1>;
6746
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006747 def mrk : AVX5128I<opc, MRMDestMem, (outs),
6748 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006749 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Michael Liao66233b72015-08-06 09:06:20 +00006750 [(store (_.VT (vselect _.KRCWM:$mask,
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006751 (_.VT (X86compress _.RC:$src)), _.ImmAllZerosV)),
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006752 addr:$dst)]>,
6753 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
6754 }
6755}
6756
6757multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
6758 AVX512VLVectorVTInfo VTInfo> {
6759 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6760
6761 let Predicates = [HasVLX] in {
6762 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6763 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6764 }
6765}
6766
6767defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
6768 EVEX;
6769defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
6770 EVEX, VEX_W;
6771defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
6772 EVEX;
6773defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
6774 EVEX, VEX_W;
6775
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006776// expand
6777multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
6778 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006779 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00006780 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006781 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006782
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006783 let mayLoad = 1 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006784 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6785 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
6786 (_.VT (X86expand (_.VT (bitconvert
6787 (_.LdFrag addr:$src1)))))>,
6788 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006789}
6790
6791multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
6792 AVX512VLVectorVTInfo VTInfo> {
6793 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6794
6795 let Predicates = [HasVLX] in {
6796 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6797 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6798 }
6799}
6800
6801defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
6802 EVEX;
6803defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
6804 EVEX, VEX_W;
6805defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
6806 EVEX;
6807defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
6808 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006809
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006810//handle instruction reg_vec1 = op(reg_vec,imm)
6811// op(mem_vec,imm)
6812// op(broadcast(eltVt),imm)
6813//all instruction created with FROUND_CURRENT
6814multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6815 X86VectorVTInfo _>{
6816 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6817 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00006818 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006819 (OpNode (_.VT _.RC:$src1),
6820 (i32 imm:$src2),
6821 (i32 FROUND_CURRENT))>;
6822 let mayLoad = 1 in {
6823 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6824 (ins _.MemOp:$src1, i32u8imm:$src2),
6825 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
6826 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
6827 (i32 imm:$src2),
6828 (i32 FROUND_CURRENT))>;
6829 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6830 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
6831 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
6832 "${src1}"##_.BroadcastStr##", $src2",
6833 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
6834 (i32 imm:$src2),
6835 (i32 FROUND_CURRENT))>, EVEX_B;
6836 }
6837}
6838
6839//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6840multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
6841 SDNode OpNode, X86VectorVTInfo _>{
6842 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6843 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00006844 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006845 "$src1, {sae}, $src2",
6846 (OpNode (_.VT _.RC:$src1),
6847 (i32 imm:$src2),
6848 (i32 FROUND_NO_EXC))>, EVEX_B;
6849}
6850
6851multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
6852 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
6853 let Predicates = [prd] in {
6854 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
6855 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
6856 EVEX_V512;
6857 }
6858 let Predicates = [prd, HasVLX] in {
6859 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
6860 EVEX_V128;
6861 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
6862 EVEX_V256;
6863 }
6864}
6865
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006866//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6867// op(reg_vec2,mem_vec,imm)
6868// op(reg_vec2,broadcast(eltVt),imm)
6869//all instruction created with FROUND_CURRENT
6870multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6871 X86VectorVTInfo _>{
6872 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006873 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006874 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6875 (OpNode (_.VT _.RC:$src1),
6876 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006877 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006878 (i32 FROUND_CURRENT))>;
6879 let mayLoad = 1 in {
6880 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006881 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006882 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6883 (OpNode (_.VT _.RC:$src1),
6884 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006885 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006886 (i32 FROUND_CURRENT))>;
6887 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006888 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006889 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
6890 "$src1, ${src2}"##_.BroadcastStr##", $src3",
6891 (OpNode (_.VT _.RC:$src1),
6892 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006893 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006894 (i32 FROUND_CURRENT))>, EVEX_B;
6895 }
6896}
6897
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006898//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6899// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00006900multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
6901 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
6902
6903 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6904 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
6905 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6906 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
6907 (SrcInfo.VT SrcInfo.RC:$src2),
6908 (i8 imm:$src3)))>;
6909 let mayLoad = 1 in
6910 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6911 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
6912 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6913 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
6914 (SrcInfo.VT (bitconvert
6915 (SrcInfo.LdFrag addr:$src2))),
6916 (i8 imm:$src3)))>;
6917}
6918
6919//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6920// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006921// op(reg_vec2,broadcast(eltVt),imm)
6922multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00006923 X86VectorVTInfo _>:
6924 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
6925
6926 let mayLoad = 1 in
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006927 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6928 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
6929 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
6930 "$src1, ${src2}"##_.BroadcastStr##", $src3",
6931 (OpNode (_.VT _.RC:$src1),
6932 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
6933 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006934}
6935
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006936//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6937// op(reg_vec2,mem_scalar,imm)
6938//all instruction created with FROUND_CURRENT
6939multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6940 X86VectorVTInfo _> {
6941
6942 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006943 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006944 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6945 (OpNode (_.VT _.RC:$src1),
6946 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006947 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006948 (i32 FROUND_CURRENT))>;
6949 let mayLoad = 1 in {
6950 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006951 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006952 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6953 (OpNode (_.VT _.RC:$src1),
6954 (_.VT (scalar_to_vector
6955 (_.ScalarLdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006956 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006957 (i32 FROUND_CURRENT))>;
6958
6959 let isAsmParserOnly = 1 in {
6960 defm rmi_alt :AVX512_maskable_in_asm<opc, MRMSrcMem, _, (outs _.FRC:$dst),
6961 (ins _.FRC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
6962 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6963 []>;
6964 }
6965 }
6966}
6967
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006968//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6969multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
6970 SDNode OpNode, X86VectorVTInfo _>{
6971 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006972 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00006973 OpcodeStr, "$src3, {sae}, $src2, $src1",
6974 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006975 (OpNode (_.VT _.RC:$src1),
6976 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006977 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006978 (i32 FROUND_NO_EXC))>, EVEX_B;
6979}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006980//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6981multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
6982 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006983 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6984 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00006985 OpcodeStr, "$src3, {sae}, $src2, $src1",
6986 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006987 (OpNode (_.VT _.RC:$src1),
6988 (_.VT _.RC:$src2),
6989 (i32 imm:$src3),
6990 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006991}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006992
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006993multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
6994 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006995 let Predicates = [prd] in {
6996 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00006997 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006998 EVEX_V512;
6999
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007000 }
7001 let Predicates = [prd, HasVLX] in {
7002 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007003 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007004 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007005 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007006 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007007}
7008
Igor Breger2ae0fe32015-08-31 11:14:02 +00007009multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
7010 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
7011 let Predicates = [HasBWI] in {
7012 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
7013 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
7014 }
7015 let Predicates = [HasBWI, HasVLX] in {
7016 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
7017 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
7018 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
7019 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
7020 }
7021}
7022
Igor Breger00d9f842015-06-08 14:03:17 +00007023multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
7024 bits<8> opc, SDNode OpNode>{
7025 let Predicates = [HasAVX512] in {
7026 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7027 }
7028 let Predicates = [HasAVX512, HasVLX] in {
7029 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
7030 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7031 }
7032}
7033
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007034multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
7035 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7036 let Predicates = [prd] in {
7037 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
7038 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007039 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007040}
7041
Igor Breger1e58e8a2015-09-02 11:18:55 +00007042multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
7043 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
7044 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
7045 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
7046 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
7047 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007048}
7049
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007050
Igor Breger1e58e8a2015-09-02 11:18:55 +00007051defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
7052 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
7053defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
7054 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
7055defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
7056 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
7057
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007058
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007059defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
7060 0x50, X86VRange, HasDQI>,
7061 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7062defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
7063 0x50, X86VRange, HasDQI>,
7064 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7065
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00007066defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
7067 0x51, X86VRange, HasDQI>,
7068 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7069defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
7070 0x51, X86VRange, HasDQI>,
7071 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7072
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007073defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
7074 0x57, X86Reduces, HasDQI>,
7075 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7076defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
7077 0x57, X86Reduces, HasDQI>,
7078 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007079
Igor Breger1e58e8a2015-09-02 11:18:55 +00007080defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
7081 0x27, X86GetMants, HasAVX512>,
7082 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7083defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
7084 0x27, X86GetMants, HasAVX512>,
7085 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7086
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007087multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
7088 bits<8> opc, SDNode OpNode = X86Shuf128>{
7089 let Predicates = [HasAVX512] in {
7090 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7091
7092 }
7093 let Predicates = [HasAVX512, HasVLX] in {
7094 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7095 }
7096}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007097let Predicates = [HasAVX512] in {
7098def : Pat<(v16f32 (ffloor VR512:$src)),
7099 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
7100def : Pat<(v16f32 (fnearbyint VR512:$src)),
7101 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
7102def : Pat<(v16f32 (fceil VR512:$src)),
7103 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
7104def : Pat<(v16f32 (frint VR512:$src)),
7105 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
7106def : Pat<(v16f32 (ftrunc VR512:$src)),
7107 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
7108
7109def : Pat<(v8f64 (ffloor VR512:$src)),
7110 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
7111def : Pat<(v8f64 (fnearbyint VR512:$src)),
7112 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
7113def : Pat<(v8f64 (fceil VR512:$src)),
7114 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
7115def : Pat<(v8f64 (frint VR512:$src)),
7116 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
7117def : Pat<(v8f64 (ftrunc VR512:$src)),
7118 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
7119}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007120
7121defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
7122 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7123defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
7124 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7125defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
7126 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7127defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
7128 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00007129
Craig Topperc48fa892015-12-27 19:45:21 +00007130multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00007131 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
7132 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00007133}
7134
Craig Topperc48fa892015-12-27 19:45:21 +00007135defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007136 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00007137defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007138 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007139
Igor Breger2ae0fe32015-08-31 11:14:02 +00007140multiclass avx512_vpalign_lowering<X86VectorVTInfo _ , list<Predicate> p>{
7141 let Predicates = p in
7142 def NAME#_.VTName#rri:
7143 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
7144 (!cast<Instruction>(NAME#_.ZSuffix#rri)
7145 _.RC:$src1, _.RC:$src2, imm:$imm)>;
7146}
7147
7148multiclass avx512_vpalign_lowering_common<AVX512VLVectorVTInfo _>:
7149 avx512_vpalign_lowering<_.info512, [HasBWI]>,
7150 avx512_vpalign_lowering<_.info128, [HasBWI, HasVLX]>,
7151 avx512_vpalign_lowering<_.info256, [HasBWI, HasVLX]>;
7152
7153defm VPALIGN: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
7154 avx512vl_i8_info, avx512vl_i8_info>,
7155 avx512_vpalign_lowering_common<avx512vl_i16_info>,
7156 avx512_vpalign_lowering_common<avx512vl_i32_info>,
7157 avx512_vpalign_lowering_common<avx512vl_f32_info>,
7158 avx512_vpalign_lowering_common<avx512vl_i64_info>,
7159 avx512_vpalign_lowering_common<avx512vl_f64_info>,
7160 EVEX_CD8<8, CD8VF>;
7161
Igor Bregerf3ded812015-08-31 13:09:30 +00007162defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
7163 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
7164
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007165multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
7166 X86VectorVTInfo _> {
7167 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007168 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007169 "$src1", "$src1",
7170 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
7171
7172 let mayLoad = 1 in
7173 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007174 (ins _.MemOp:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007175 "$src1", "$src1",
7176 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
7177 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
7178}
7179
7180multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7181 X86VectorVTInfo _> :
7182 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
7183 let mayLoad = 1 in
7184 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007185 (ins _.ScalarMemOp:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007186 "${src1}"##_.BroadcastStr,
7187 "${src1}"##_.BroadcastStr,
7188 (_.VT (OpNode (X86VBroadcast
7189 (_.ScalarLdFrag addr:$src1))))>,
7190 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
7191}
7192
7193multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7194 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7195 let Predicates = [prd] in
7196 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7197
7198 let Predicates = [prd, HasVLX] in {
7199 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7200 EVEX_V256;
7201 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
7202 EVEX_V128;
7203 }
7204}
7205
7206multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7207 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7208 let Predicates = [prd] in
7209 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
7210 EVEX_V512;
7211
7212 let Predicates = [prd, HasVLX] in {
7213 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
7214 EVEX_V256;
7215 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
7216 EVEX_V128;
7217 }
7218}
7219
7220multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
7221 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007222 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007223 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00007224 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
7225 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007226}
7227
7228multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
7229 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007230 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
7231 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007232}
7233
7234multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
7235 bits<8> opc_d, bits<8> opc_q,
7236 string OpcodeStr, SDNode OpNode> {
7237 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
7238 HasAVX512>,
7239 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
7240 HasBWI>;
7241}
7242
7243defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
7244
7245def : Pat<(xor
7246 (bc_v16i32 (v16i1sextv16i32)),
7247 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
7248 (VPABSDZrr VR512:$src)>;
7249def : Pat<(xor
7250 (bc_v8i64 (v8i1sextv8i64)),
7251 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
7252 (VPABSQZrr VR512:$src)>;
Igor Bregerf2460112015-07-26 14:41:44 +00007253
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007254multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
7255
7256 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007257}
7258
7259defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
7260defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
7261
Igor Breger24cab0f2015-11-16 07:22:00 +00007262//===---------------------------------------------------------------------===//
7263// Replicate Single FP - MOVSHDUP and MOVSLDUP
7264//===---------------------------------------------------------------------===//
7265multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7266 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
7267 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00007268}
7269
7270defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
7271defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00007272
7273//===----------------------------------------------------------------------===//
7274// AVX-512 - MOVDDUP
7275//===----------------------------------------------------------------------===//
7276
7277multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
7278 X86VectorVTInfo _> {
7279 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7280 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7281 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
7282 let mayLoad = 1 in
7283 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7284 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
7285 (_.VT (OpNode (_.VT (scalar_to_vector
7286 (_.ScalarLdFrag addr:$src)))))>,
7287 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
7288}
7289
7290multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7291 AVX512VLVectorVTInfo VTInfo> {
7292
7293 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7294
7295 let Predicates = [HasAVX512, HasVLX] in {
7296 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7297 EVEX_V256;
7298 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
7299 EVEX_V128;
7300 }
7301}
7302
7303multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7304 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
7305 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00007306}
7307
7308defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
7309
7310def : Pat<(X86Movddup (loadv2f64 addr:$src)),
7311 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7312def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
7313 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7314
Igor Bregerf2460112015-07-26 14:41:44 +00007315//===----------------------------------------------------------------------===//
7316// AVX-512 - Unpack Instructions
7317//===----------------------------------------------------------------------===//
Craig Topperdb290662016-05-01 05:57:06 +00007318defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512>;
7319defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512>;
Igor Bregerf2460112015-07-26 14:41:44 +00007320
7321defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
7322 SSE_INTALU_ITINS_P, HasBWI>;
7323defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
7324 SSE_INTALU_ITINS_P, HasBWI>;
7325defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
7326 SSE_INTALU_ITINS_P, HasBWI>;
7327defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
7328 SSE_INTALU_ITINS_P, HasBWI>;
7329
7330defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
7331 SSE_INTALU_ITINS_P, HasAVX512>;
7332defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
7333 SSE_INTALU_ITINS_P, HasAVX512>;
7334defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
7335 SSE_INTALU_ITINS_P, HasAVX512>;
7336defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
7337 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00007338
7339//===----------------------------------------------------------------------===//
7340// AVX-512 - Extract & Insert Integer Instructions
7341//===----------------------------------------------------------------------===//
7342
7343multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7344 X86VectorVTInfo _> {
7345 let mayStore = 1 in
7346 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
7347 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7348 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7349 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
7350 imm:$src2)))),
7351 addr:$dst)]>,
7352 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
7353}
7354
7355multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
7356 let Predicates = [HasBWI] in {
7357 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
7358 (ins _.RC:$src1, u8imm:$src2),
7359 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7360 [(set GR32orGR64:$dst,
7361 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
7362 EVEX, TAPD;
7363
7364 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
7365 }
7366}
7367
7368multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
7369 let Predicates = [HasBWI] in {
7370 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
7371 (ins _.RC:$src1, u8imm:$src2),
7372 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7373 [(set GR32orGR64:$dst,
7374 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
7375 EVEX, PD;
7376
Craig Topper99f6b622016-05-01 01:03:56 +00007377 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00007378 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
7379 (ins _.RC:$src1, u8imm:$src2),
7380 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
7381 EVEX, TAPD;
7382
Igor Bregerdefab3c2015-10-08 12:55:01 +00007383 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
7384 }
7385}
7386
7387multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
7388 RegisterClass GRC> {
7389 let Predicates = [HasDQI] in {
7390 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
7391 (ins _.RC:$src1, u8imm:$src2),
7392 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7393 [(set GRC:$dst,
7394 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
7395 EVEX, TAPD;
7396
7397 let mayStore = 1 in
7398 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
7399 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7400 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7401 [(store (extractelt (_.VT _.RC:$src1),
7402 imm:$src2),addr:$dst)]>,
7403 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
7404 }
7405}
7406
7407defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
7408defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
7409defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
7410defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
7411
7412multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7413 X86VectorVTInfo _, PatFrag LdFrag> {
7414 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
7415 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7416 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7417 [(set _.RC:$dst,
7418 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
7419 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
7420}
7421
7422multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7423 X86VectorVTInfo _, PatFrag LdFrag> {
7424 let Predicates = [HasBWI] in {
7425 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7426 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
7427 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7428 [(set _.RC:$dst,
7429 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
7430
7431 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
7432 }
7433}
7434
7435multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
7436 X86VectorVTInfo _, RegisterClass GRC> {
7437 let Predicates = [HasDQI] in {
7438 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7439 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
7440 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7441 [(set _.RC:$dst,
7442 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
7443 EVEX_4V, TAPD;
7444
7445 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
7446 _.ScalarLdFrag>, TAPD;
7447 }
7448}
7449
7450defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
7451 extloadi8>, TAPD;
7452defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
7453 extloadi16>, PD;
7454defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
7455defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00007456//===----------------------------------------------------------------------===//
7457// VSHUFPS - VSHUFPD Operations
7458//===----------------------------------------------------------------------===//
7459multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
7460 AVX512VLVectorVTInfo VTInfo_FP>{
7461 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
7462 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
7463 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00007464}
7465
7466defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
7467defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007468//===----------------------------------------------------------------------===//
7469// AVX-512 - Byte shift Left/Right
7470//===----------------------------------------------------------------------===//
7471
7472multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
7473 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
7474 def rr : AVX512<opc, MRMr,
7475 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
7476 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7477 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
7478 let mayLoad = 1 in
7479 def rm : AVX512<opc, MRMm,
7480 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
7481 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007482 [(set _.RC:$dst,(_.VT (OpNode
Asaf Badouhd2c35992015-09-02 14:21:54 +00007483 (_.LdFrag addr:$src1), (i8 imm:$src2))))]>;
7484}
7485
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007486multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007487 Format MRMm, string OpcodeStr, Predicate prd>{
7488 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007489 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007490 OpcodeStr, v8i64_info>, EVEX_V512;
7491 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007492 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007493 OpcodeStr, v4i64x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007494 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007495 OpcodeStr, v2i64x_info>, EVEX_V128;
7496 }
7497}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007498defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007499 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007500defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007501 HasBWI>, AVX512PDIi8Base, EVEX_4V;
7502
7503
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007504multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00007505 string OpcodeStr, X86VectorVTInfo _dst,
7506 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00007507 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00007508 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00007509 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00007510 [(set _dst.RC:$dst,(_dst.VT
7511 (OpNode (_src.VT _src.RC:$src1),
7512 (_src.VT _src.RC:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007513 let mayLoad = 1 in
7514 def rm : AVX512BI<opc, MRMSrcMem,
Cong Houdb6220f2015-11-24 19:51:26 +00007515 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00007516 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00007517 [(set _dst.RC:$dst,(_dst.VT
7518 (OpNode (_src.VT _src.RC:$src1),
7519 (_src.VT (bitconvert
Asaf Badouhd2c35992015-09-02 14:21:54 +00007520 (_src.LdFrag addr:$src2))))))]>;
7521}
7522
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007523multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007524 string OpcodeStr, Predicate prd> {
7525 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00007526 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
7527 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007528 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00007529 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
7530 v32i8x_info>, EVEX_V256;
7531 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
7532 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007533 }
7534}
7535
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007536defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007537 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00007538
7539multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
7540 X86VectorVTInfo _>{
7541 let Constraints = "$src1 = $dst" in {
7542 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7543 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00007544 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00007545 (OpNode (_.VT _.RC:$src1),
7546 (_.VT _.RC:$src2),
7547 (_.VT _.RC:$src3),
7548 (i8 imm:$src4))>, AVX512AIi8Base, EVEX_4V;
7549 let mayLoad = 1 in {
7550 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7551 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00007552 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00007553 (OpNode (_.VT _.RC:$src1),
7554 (_.VT _.RC:$src2),
7555 (_.VT (bitconvert (_.LdFrag addr:$src3))),
7556 (i8 imm:$src4))>,
7557 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
7558 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7559 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
7560 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
7561 "$src2, ${src3}"##_.BroadcastStr##", $src4",
7562 (OpNode (_.VT _.RC:$src1),
7563 (_.VT _.RC:$src2),
7564 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
7565 (i8 imm:$src4))>, EVEX_B,
7566 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
7567 }
7568 }// Constraints = "$src1 = $dst"
7569}
7570
7571multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
7572 let Predicates = [HasAVX512] in
7573 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
7574 let Predicates = [HasAVX512, HasVLX] in {
7575 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
7576 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
7577 }
7578}
7579
7580defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
7581defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
7582
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007583//===----------------------------------------------------------------------===//
7584// AVX-512 - FixupImm
7585//===----------------------------------------------------------------------===//
7586
7587multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
7588 X86VectorVTInfo _>{
7589 let Constraints = "$src1 = $dst" in {
7590 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7591 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7592 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7593 (OpNode (_.VT _.RC:$src1),
7594 (_.VT _.RC:$src2),
7595 (_.IntVT _.RC:$src3),
7596 (i32 imm:$src4),
7597 (i32 FROUND_CURRENT))>;
7598 let mayLoad = 1 in {
7599 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7600 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00007601 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007602 (OpNode (_.VT _.RC:$src1),
7603 (_.VT _.RC:$src2),
7604 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
7605 (i32 imm:$src4),
7606 (i32 FROUND_CURRENT))>;
7607 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7608 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
7609 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
7610 "$src2, ${src3}"##_.BroadcastStr##", $src4",
7611 (OpNode (_.VT _.RC:$src1),
7612 (_.VT _.RC:$src2),
7613 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
7614 (i32 imm:$src4),
7615 (i32 FROUND_CURRENT))>, EVEX_B;
7616 }
7617 } // Constraints = "$src1 = $dst"
7618}
7619
7620multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
7621 SDNode OpNode, X86VectorVTInfo _>{
7622let Constraints = "$src1 = $dst" in {
7623 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7624 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007625 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007626 "$src2, $src3, {sae}, $src4",
7627 (OpNode (_.VT _.RC:$src1),
7628 (_.VT _.RC:$src2),
7629 (_.IntVT _.RC:$src3),
7630 (i32 imm:$src4),
7631 (i32 FROUND_NO_EXC))>, EVEX_B;
7632 }
7633}
7634
7635multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
7636 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
7637 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512] in {
7638 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7639 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7640 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7641 (OpNode (_.VT _.RC:$src1),
7642 (_.VT _.RC:$src2),
7643 (_src3VT.VT _src3VT.RC:$src3),
7644 (i32 imm:$src4),
7645 (i32 FROUND_CURRENT))>;
7646
7647 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7648 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7649 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
7650 "$src2, $src3, {sae}, $src4",
7651 (OpNode (_.VT _.RC:$src1),
7652 (_.VT _.RC:$src2),
7653 (_src3VT.VT _src3VT.RC:$src3),
7654 (i32 imm:$src4),
7655 (i32 FROUND_NO_EXC))>, EVEX_B;
7656 let mayLoad = 1 in
7657 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7658 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
7659 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7660 (OpNode (_.VT _.RC:$src1),
7661 (_.VT _.RC:$src2),
7662 (_src3VT.VT (scalar_to_vector
7663 (_src3VT.ScalarLdFrag addr:$src3))),
7664 (i32 imm:$src4),
7665 (i32 FROUND_CURRENT))>;
7666 }
7667}
7668
7669multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
7670 let Predicates = [HasAVX512] in
7671 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
7672 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
7673 AVX512AIi8Base, EVEX_4V, EVEX_V512;
7674 let Predicates = [HasAVX512, HasVLX] in {
7675 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
7676 AVX512AIi8Base, EVEX_4V, EVEX_V128;
7677 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
7678 AVX512AIi8Base, EVEX_4V, EVEX_V256;
7679 }
7680}
7681
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007682defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
7683 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007684 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007685defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
7686 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007687 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007688defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007689 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007690defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007691 EVEX_CD8<64, CD8VF>, VEX_W;