blob: a0d503a1e3d13aa394cd27fb12d05a22d89d05bb [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
34 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
72
73 // Load patterns
74 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
75 // due to load promotion during legalization
76 PatFrag LdFrag = !cast<PatFrag>("load" #
77 !if (!eq (TypeVariantName, "i"),
78 !if (!eq (Size, 128), "v2i64",
79 !if (!eq (Size, 256), "v4i64",
80 VTName)), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000081
82 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
83 !if (!eq (TypeVariantName, "i"),
84 !if (!eq (Size, 128), "v2i64",
85 !if (!eq (Size, 256), "v4i64",
Michael Liao66233b72015-08-06 09:06:20 +000086 !if (!eq (Size, 512),
Elena Demikhovsky2689d782015-03-02 12:46:21 +000087 !if (!eq (EltSize, 64), "v8i64", "v16i32"),
88 VTName))), VTName));
89
Robert Khasanov2ea081d2014-08-25 14:49:34 +000090 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000091
92 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 // Note: For EltSize < 32, FloatVT is illegal and TableGen
94 // fails to compile, so we choose FloatVT = VT
95 ValueType FloatVT = !cast<ValueType>(
96 !if (!eq (!srl(EltSize,5),0),
97 VTName,
98 !if (!eq(TypeVariantName, "i"),
99 "v" # NumElts # "f" # EltSize,
100 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000102 ValueType IntVT = !cast<ValueType>(
103 !if (!eq (!srl(EltSize,5),0),
104 VTName,
105 !if (!eq(TypeVariantName, "f"),
106 "v" # NumElts # "i" # EltSize,
107 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000108 // The string to specify embedded broadcast in assembly.
109 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000110
Adam Nemet449b3f02014-10-15 23:42:09 +0000111 // 8-bit compressed displacement tuple/subvector format. This is only
112 // defined for NumElts <= 8.
113 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
114 !cast<CD8VForm>("CD8VT" # NumElts), ?);
115
Adam Nemet55536c62014-09-25 23:48:45 +0000116 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
117 !if (!eq (Size, 256), sub_ymm, ?));
118
119 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
120 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
121 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000122
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000123 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
124
Adam Nemet09377232014-10-08 23:25:31 +0000125 // A vector type of the same width with element type i32. This is used to
126 // create the canonical constant zero node ImmAllZerosV.
127 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
128 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000129
130 string ZSuffix = !if (!eq (Size, 128), "Z128",
131 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000132}
133
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000134def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
135def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
137def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000138def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
139def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000140
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000141// "x" in v32i8x_info means RC = VR256X
142def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
143def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
144def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
145def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000146def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
147def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000148
149def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
150def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
151def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
152def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000153def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
154def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000155
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000156// We map scalar types to the smallest (128-bit) vector type
157// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000158def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
159def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000160def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
161def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
162
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000163class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
164 X86VectorVTInfo i128> {
165 X86VectorVTInfo info512 = i512;
166 X86VectorVTInfo info256 = i256;
167 X86VectorVTInfo info128 = i128;
168}
169
170def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
171 v16i8x_info>;
172def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
173 v8i16x_info>;
174def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
175 v4i32x_info>;
176def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
177 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000178def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
179 v4f32x_info>;
180def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
181 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000182
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000183// This multiclass generates the masking variants from the non-masking
184// variant. It only provides the assembly pieces for the masking variants.
185// It assumes custom ISel patterns for masking which can be provided as
186// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000187multiclass AVX512_maskable_custom<bits<8> O, Format F,
188 dag Outs,
189 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
190 string OpcodeStr,
191 string AttSrcAsm, string IntelSrcAsm,
192 list<dag> Pattern,
193 list<dag> MaskingPattern,
194 list<dag> ZeroMaskingPattern,
195 string MaskingConstraint = "",
196 InstrItinClass itin = NoItinerary,
197 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000198 let isCommutable = IsCommutable in
199 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000200 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000201 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000202 Pattern, itin>;
203
204 // Prefer over VMOV*rrk Pat<>
205 let AddedComplexity = 20 in
206 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000207 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
208 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000209 MaskingPattern, itin>,
210 EVEX_K {
211 // In case of the 3src subclass this is overridden with a let.
212 string Constraints = MaskingConstraint;
213 }
214 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
215 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000216 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
217 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000218 ZeroMaskingPattern,
219 itin>,
220 EVEX_KZ;
221}
222
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000223
Adam Nemet34801422014-10-08 23:25:39 +0000224// Common base class of AVX512_maskable and AVX512_maskable_3src.
225multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
226 dag Outs,
227 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
228 string OpcodeStr,
229 string AttSrcAsm, string IntelSrcAsm,
230 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000231 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000232 string MaskingConstraint = "",
233 InstrItinClass itin = NoItinerary,
234 bit IsCommutable = 0> :
235 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
236 AttSrcAsm, IntelSrcAsm,
237 [(set _.RC:$dst, RHS)],
238 [(set _.RC:$dst, MaskingRHS)],
239 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000240 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000241 MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000242
Adam Nemet2e91ee52014-08-14 17:13:19 +0000243// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000244// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000245// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000246multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
247 dag Outs, dag Ins, string OpcodeStr,
248 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000249 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000250 InstrItinClass itin = NoItinerary,
Adam Nemet34801422014-10-08 23:25:39 +0000251 bit IsCommutable = 0> :
252 AVX512_maskable_common<O, F, _, Outs, Ins,
253 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
254 !con((ins _.KRCWM:$mask), Ins),
255 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000256 (vselect _.KRCWM:$mask, RHS, _.RC:$src0), vselect,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000257 "$src0 = $dst", itin, IsCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000258
259// This multiclass generates the unconditional/non-masking, the masking and
260// the zero-masking variant of the scalar instruction.
261multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
262 dag Outs, dag Ins, string OpcodeStr,
263 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000264 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000265 InstrItinClass itin = NoItinerary,
266 bit IsCommutable = 0> :
267 AVX512_maskable_common<O, F, _, Outs, Ins,
268 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
269 !con((ins _.KRCWM:$mask), Ins),
270 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
271 (X86select _.KRCWM:$mask, RHS, _.RC:$src0), X86select,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000272 "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000273
Adam Nemet34801422014-10-08 23:25:39 +0000274// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000275// ($src1) is already tied to $dst so we just use that for the preserved
276// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
277// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000278multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
279 dag Outs, dag NonTiedIns, string OpcodeStr,
280 string AttSrcAsm, string IntelSrcAsm,
281 dag RHS> :
282 AVX512_maskable_common<O, F, _, Outs,
283 !con((ins _.RC:$src1), NonTiedIns),
284 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
285 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
286 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
287 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000288
Craig Topperaad5f112015-11-30 00:13:24 +0000289// Similar to AVX512_maskable_3rc but in this case the input VT for the tied
290// operand differs from the output VT. This requires a bitconvert on
291// the preserved vector going into the vselect.
292multiclass AVX512_maskable_3src_cast<bits<8> O, Format F, X86VectorVTInfo OutVT,
293 X86VectorVTInfo InVT,
294 dag Outs, dag NonTiedIns, string OpcodeStr,
295 string AttSrcAsm, string IntelSrcAsm,
296 dag RHS> :
297 AVX512_maskable_common<O, F, OutVT, Outs,
298 !con((ins InVT.RC:$src1), NonTiedIns),
299 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
300 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
301 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
302 (vselect InVT.KRCWM:$mask, RHS,
303 (bitconvert InVT.RC:$src1))>;
304
Igor Breger15820b02015-07-01 13:24:28 +0000305multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
306 dag Outs, dag NonTiedIns, string OpcodeStr,
307 string AttSrcAsm, string IntelSrcAsm,
308 dag RHS> :
309 AVX512_maskable_common<O, F, _, Outs,
310 !con((ins _.RC:$src1), NonTiedIns),
311 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
312 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
313 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000314 (X86select _.KRCWM:$mask, RHS, _.RC:$src1), X86select>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000315
Adam Nemet34801422014-10-08 23:25:39 +0000316multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
317 dag Outs, dag Ins,
318 string OpcodeStr,
319 string AttSrcAsm, string IntelSrcAsm,
320 list<dag> Pattern> :
321 AVX512_maskable_custom<O, F, Outs, Ins,
322 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
323 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000324 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000325 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000326
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000327
328// Instruction with mask that puts result in mask register,
329// like "compare" and "vptest"
330multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
331 dag Outs,
332 dag Ins, dag MaskingIns,
333 string OpcodeStr,
334 string AttSrcAsm, string IntelSrcAsm,
335 list<dag> Pattern,
Craig Topper156622a2016-01-11 00:44:56 +0000336 list<dag> MaskingPattern> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000337 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000338 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
339 "$dst, "#IntelSrcAsm#"}",
340 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000341
342 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000343 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
344 "$dst {${mask}}, "#IntelSrcAsm#"}",
345 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000346}
347
348multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
349 dag Outs,
350 dag Ins, dag MaskingIns,
351 string OpcodeStr,
352 string AttSrcAsm, string IntelSrcAsm,
Craig Topper156622a2016-01-11 00:44:56 +0000353 dag RHS, dag MaskingRHS> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000354 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
355 AttSrcAsm, IntelSrcAsm,
356 [(set _.KRC:$dst, RHS)],
Craig Topper156622a2016-01-11 00:44:56 +0000357 [(set _.KRC:$dst, MaskingRHS)]>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000358
359multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
360 dag Outs, dag Ins, string OpcodeStr,
361 string AttSrcAsm, string IntelSrcAsm,
Craig Topper156622a2016-01-11 00:44:56 +0000362 dag RHS> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000363 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
364 !con((ins _.KRCWM:$mask), Ins),
365 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper156622a2016-01-11 00:44:56 +0000366 (and _.KRCWM:$mask, RHS)>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000367
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000368multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
369 dag Outs, dag Ins, string OpcodeStr,
370 string AttSrcAsm, string IntelSrcAsm> :
371 AVX512_maskable_custom_cmp<O, F, Outs,
372 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000373 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000374
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000375// Bitcasts between 512-bit vector types. Return the original type since
376// no instruction is needed for the conversion
377let Predicates = [HasAVX512] in {
Robert Khasanovbfa01312014-07-21 14:54:21 +0000378 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000379 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000380 def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
381 def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
382 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000383 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000384 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
385 def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
386 def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000387 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000388 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000389 def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
390 def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000391 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000392 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
393 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovsky40a77142014-08-11 09:59:08 +0000394 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000395 def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
396 def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000397 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000398 def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
399 def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
400 def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
401 def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
402 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
403 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
404 def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
405 def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
406 def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
407 def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
408 def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000409
410 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
411 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
412 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
413 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
414 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
415 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
416 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
417 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
418 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
419 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
420 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
421 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
422 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
423 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
424 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
425 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
426 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
427 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
428 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
429 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
430 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
431 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
432 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
433 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
434 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
435 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
436 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
437 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
438 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
439 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
440
441// Bitcasts between 256-bit vector types. Return the original type since
442// no instruction is needed for the conversion
443 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
444 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
445 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
446 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
447 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
448 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
449 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
450 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
451 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
452 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
453 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
454 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
455 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
456 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
457 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
458 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
459 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
460 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
461 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
462 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
463 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
464 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
465 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
466 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
467 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
468 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
469 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
470 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
471 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
472 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
473}
474
Craig Topper9d9251b2016-05-08 20:10:20 +0000475// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
476// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
477// swizzled by ExecutionDepsFix to pxor.
478// We set canFoldAsLoad because this can be converted to a constant-pool
479// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000480let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
481 isPseudo = 1, Predicates = [HasAVX512] in {
482def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000483 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000484}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000485
486//===----------------------------------------------------------------------===//
487// AVX-512 - VECTOR INSERT
488//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000489multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
490 PatFrag vinsert_insert> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000491 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000492 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
493 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
494 "vinsert" # From.EltTypeName # "x" # From.NumElts,
495 "$src3, $src2, $src1", "$src1, $src2, $src3",
496 (vinsert_insert:$src3 (To.VT To.RC:$src1),
497 (From.VT From.RC:$src2),
498 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000499
Igor Breger0ede3cb2015-09-20 06:52:42 +0000500 let mayLoad = 1 in
501 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
502 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
503 "vinsert" # From.EltTypeName # "x" # From.NumElts,
504 "$src3, $src2, $src1", "$src1, $src2, $src3",
505 (vinsert_insert:$src3 (To.VT To.RC:$src1),
506 (From.VT (bitconvert (From.LdFrag addr:$src2))),
507 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
508 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000509 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000510}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000511
Igor Breger0ede3cb2015-09-20 06:52:42 +0000512multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
513 X86VectorVTInfo To, PatFrag vinsert_insert,
514 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
515 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000516 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000517 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
518 (To.VT (!cast<Instruction>(InstrStr#"rr")
519 To.RC:$src1, From.RC:$src2,
520 (INSERT_get_vinsert_imm To.RC:$ins)))>;
521
522 def : Pat<(vinsert_insert:$ins
523 (To.VT To.RC:$src1),
524 (From.VT (bitconvert (From.LdFrag addr:$src2))),
525 (iPTR imm)),
526 (To.VT (!cast<Instruction>(InstrStr#"rm")
527 To.RC:$src1, addr:$src2,
528 (INSERT_get_vinsert_imm To.RC:$ins)))>;
529 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000530}
531
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000532multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
533 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000534
535 let Predicates = [HasVLX] in
536 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
537 X86VectorVTInfo< 4, EltVT32, VR128X>,
538 X86VectorVTInfo< 8, EltVT32, VR256X>,
539 vinsert128_insert>, EVEX_V256;
540
541 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000542 X86VectorVTInfo< 4, EltVT32, VR128X>,
543 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000544 vinsert128_insert>, EVEX_V512;
545
546 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000547 X86VectorVTInfo< 4, EltVT64, VR256X>,
548 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000549 vinsert256_insert>, VEX_W, EVEX_V512;
550
551 let Predicates = [HasVLX, HasDQI] in
552 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
553 X86VectorVTInfo< 2, EltVT64, VR128X>,
554 X86VectorVTInfo< 4, EltVT64, VR256X>,
555 vinsert128_insert>, VEX_W, EVEX_V256;
556
557 let Predicates = [HasDQI] in {
558 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
559 X86VectorVTInfo< 2, EltVT64, VR128X>,
560 X86VectorVTInfo< 8, EltVT64, VR512>,
561 vinsert128_insert>, VEX_W, EVEX_V512;
562
563 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
564 X86VectorVTInfo< 8, EltVT32, VR256X>,
565 X86VectorVTInfo<16, EltVT32, VR512>,
566 vinsert256_insert>, EVEX_V512;
567 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000568}
569
Adam Nemet4e2ef472014-10-02 23:18:28 +0000570defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
571defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000572
Igor Breger0ede3cb2015-09-20 06:52:42 +0000573// Codegen pattern with the alternative types,
574// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
575defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
576 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
577defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
578 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
579
580defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
581 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
582defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
583 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
584
585defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
586 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
587defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
588 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
589
590// Codegen pattern with the alternative types insert VEC128 into VEC256
591defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
592 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
593defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
594 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
595// Codegen pattern with the alternative types insert VEC128 into VEC512
596defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
597 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
598defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
599 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
600// Codegen pattern with the alternative types insert VEC256 into VEC512
601defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
602 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
603defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
604 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
605
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000606// vinsertps - insert f32 to XMM
607def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000608 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000609 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000610 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000611 EVEX_4V;
612def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000613 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000614 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000615 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000616 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
617 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
618
619//===----------------------------------------------------------------------===//
620// AVX-512 VECTOR EXTRACT
621//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000622
Igor Breger7f69a992015-09-10 12:54:54 +0000623multiclass vextract_for_size_first_position_lowering<X86VectorVTInfo From,
624 X86VectorVTInfo To> {
625 // A subvector extract from the first vector position is
Renato Golindb7ea862015-09-09 19:44:40 +0000626 // a subregister copy that needs no instruction.
Igor Breger7f69a992015-09-10 12:54:54 +0000627 def NAME # To.NumElts:
628 Pat<(To.VT (extract_subvector (From.VT From.RC:$src),(iPTR 0))),
629 (To.VT (EXTRACT_SUBREG (From.VT From.RC:$src), To.SubRegIdx))>;
630}
Renato Golindb7ea862015-09-09 19:44:40 +0000631
Igor Breger7f69a992015-09-10 12:54:54 +0000632multiclass vextract_for_size<int Opcode,
633 X86VectorVTInfo From, X86VectorVTInfo To,
634 PatFrag vextract_extract> :
635 vextract_for_size_first_position_lowering<From, To> {
636
637 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
638 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
639 // vextract_extract), we interesting only in patterns without mask,
640 // intrinsics pattern match generated bellow.
641 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
642 (ins From.RC:$src1, i32u8imm:$idx),
643 "vextract" # To.EltTypeName # "x" # To.NumElts,
644 "$idx, $src1", "$src1, $idx",
645 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
646 (iPTR imm)))]>,
647 AVX512AIi8Base, EVEX;
648 let mayStore = 1 in {
649 def rm : AVX512AIi8<Opcode, MRMDestMem, (outs),
650 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$src2),
651 "vextract" # To.EltTypeName # "x" # To.NumElts #
652 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
653 []>, EVEX;
654
655 def rmk : AVX512AIi8<Opcode, MRMDestMem, (outs),
656 (ins To.MemOp:$dst, To.KRCWM:$mask,
657 From.RC:$src1, i32u8imm:$src2),
658 "vextract" # To.EltTypeName # "x" # To.NumElts #
659 "\t{$src2, $src1, $dst {${mask}}|"
660 "$dst {${mask}}, $src1, $src2}",
661 []>, EVEX_K, EVEX;
662 }//mayStore = 1
663 }
Renato Golindb7ea862015-09-09 19:44:40 +0000664
665 // Intrinsic call with masking.
666 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000667 "x" # To.NumElts # "_" # From.Size)
668 From.RC:$src1, (iPTR imm:$idx), To.RC:$src0, To.MRC:$mask),
669 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
670 From.ZSuffix # "rrk")
671 To.RC:$src0,
672 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
673 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000674
675 // Intrinsic call with zero-masking.
676 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000677 "x" # To.NumElts # "_" # From.Size)
678 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, To.MRC:$mask),
679 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
680 From.ZSuffix # "rrkz")
681 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
682 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000683
684 // Intrinsic call without masking.
685 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000686 "x" # To.NumElts # "_" # From.Size)
687 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
688 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
689 From.ZSuffix # "rr")
690 From.RC:$src1, imm:$idx)>;
Igor Bregerac29a822015-09-09 14:35:09 +0000691}
692
Igor Bregerdefab3c2015-10-08 12:55:01 +0000693// Codegen pattern for the alternative types
694multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
695 X86VectorVTInfo To, PatFrag vextract_extract,
696 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> :
697 vextract_for_size_first_position_lowering<From, To> {
Igor Breger7f69a992015-09-10 12:54:54 +0000698
Igor Bregerdefab3c2015-10-08 12:55:01 +0000699 let Predicates = p in
700 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
701 (To.VT (!cast<Instruction>(InstrStr#"rr")
702 From.RC:$src1,
703 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Igor Breger7f69a992015-09-10 12:54:54 +0000704}
705
706multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000707 ValueType EltVT64, int Opcode256> {
708 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000709 X86VectorVTInfo<16, EltVT32, VR512>,
710 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000711 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000712 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000713 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000714 X86VectorVTInfo< 8, EltVT64, VR512>,
715 X86VectorVTInfo< 4, EltVT64, VR256X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000716 vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000717 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
718 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000719 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000720 X86VectorVTInfo< 8, EltVT32, VR256X>,
721 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000722 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000723 EVEX_V256, EVEX_CD8<32, CD8VT4>;
724 let Predicates = [HasVLX, HasDQI] in
725 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
726 X86VectorVTInfo< 4, EltVT64, VR256X>,
727 X86VectorVTInfo< 2, EltVT64, VR128X>,
728 vextract128_extract>,
729 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
730 let Predicates = [HasDQI] in {
731 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
732 X86VectorVTInfo< 8, EltVT64, VR512>,
733 X86VectorVTInfo< 2, EltVT64, VR128X>,
734 vextract128_extract>,
735 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
736 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
737 X86VectorVTInfo<16, EltVT32, VR512>,
738 X86VectorVTInfo< 8, EltVT32, VR256X>,
739 vextract256_extract>,
740 EVEX_V512, EVEX_CD8<32, CD8VT8>;
741 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000742}
743
Adam Nemet55536c62014-09-25 23:48:45 +0000744defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
745defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000746
Igor Bregerdefab3c2015-10-08 12:55:01 +0000747// extract_subvector codegen patterns with the alternative types.
748// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
749defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
750 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
751defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
752 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
753
754defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000755 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000756defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
757 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
758
759defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
760 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
761defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
762 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
763
764// Codegen pattern with the alternative types extract VEC128 from VEC512
765defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
766 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
767defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
768 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
769// Codegen pattern with the alternative types extract VEC256 from VEC512
770defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
771 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
772defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
773 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
774
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000775// A 128-bit subvector insert to the first 512-bit vector position
776// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000777def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
778 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
779def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
780 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
781def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
782 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
783def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
784 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
785def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
786 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
787def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
788 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000789
Igor Bregerfca0a342016-01-28 13:19:25 +0000790def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000791 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000792def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000793 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000794def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000795 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000796def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000797 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000798def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000799 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000800def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000801 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000802
803// vextractps - extract 32 bits from XMM
804def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000805 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000806 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000807 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
808 EVEX;
809
810def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000811 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000812 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000813 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000814 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000815
816//===---------------------------------------------------------------------===//
817// AVX-512 BROADCAST
818//---
Igor Breger131008f2016-05-01 08:40:00 +0000819// broadcast with a scalar argument.
820multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
821 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
822
823 let isCodeGenOnly = 1 in {
824 def r_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
825 (ins SrcInfo.FRC:$src), OpcodeStr#"\t{$src, $dst|$dst, $src}",
826 [(set DestInfo.RC:$dst, (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)))]>,
827 Requires<[HasAVX512]>, T8PD, EVEX;
828
829 let Constraints = "$src0 = $dst" in
830 def rk_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
831 (ins DestInfo.RC:$src0, DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
832 OpcodeStr#"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
833 [(set DestInfo.RC:$dst,
834 (vselect DestInfo.KRCWM:$mask,
835 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
836 DestInfo.RC:$src0))]>,
837 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_K;
838
839 def rkz_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
840 (ins DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
841 OpcodeStr#"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
842 [(set DestInfo.RC:$dst,
843 (vselect DestInfo.KRCWM:$mask,
844 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
845 DestInfo.ImmAllZerosV))]>,
846 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_KZ;
847 } // let isCodeGenOnly = 1 in
848}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000849
Igor Breger21296d22015-10-20 11:56:42 +0000850multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
851 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
852
853 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
854 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
855 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
856 T8PD, EVEX;
857 let mayLoad = 1 in
858 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
859 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
860 (DestInfo.VT (X86VBroadcast
861 (SrcInfo.ScalarLdFrag addr:$src)))>,
862 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000863}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000864
Igor Breger21296d22015-10-20 11:56:42 +0000865multiclass avx512_fp_broadcast_vl<bits<8> opc, string OpcodeStr,
866 AVX512VLVectorVTInfo _> {
867 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000868 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
Robert Khasanovaf318f72014-10-30 14:21:47 +0000869 EVEX_V512;
870
871 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000872 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000873 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000874 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000875 }
876}
877
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000878let ExeDomain = SSEPackedSingle in {
Igor Breger21296d22015-10-20 11:56:42 +0000879 defm VBROADCASTSS : avx512_fp_broadcast_vl<0x18, "vbroadcastss",
880 avx512vl_f32_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000881 let Predicates = [HasVLX] in {
Igor Breger131008f2016-05-01 08:40:00 +0000882 defm VBROADCASTSSZ128 :
883 avx512_broadcast_rm<0x18, "vbroadcastss", v4f32x_info, v4f32x_info>,
884 avx512_broadcast_scalar<0x18, "vbroadcastss", v4f32x_info, v4f32x_info>,
885 EVEX_V128;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000886 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000887}
888
889let ExeDomain = SSEPackedDouble in {
Igor Breger21296d22015-10-20 11:56:42 +0000890 defm VBROADCASTSD : avx512_fp_broadcast_vl<0x19, "vbroadcastsd",
891 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000892}
893
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000894def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000895 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000896def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000897 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000898
Robert Khasanovcbc57032014-12-09 16:38:41 +0000899multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
900 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000901 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
902 (ins SrcRC:$src),
903 "vpbroadcast"##_.Suffix, "$src", "$src",
904 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000905}
906
Robert Khasanovcbc57032014-12-09 16:38:41 +0000907multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
908 RegisterClass SrcRC, Predicate prd> {
909 let Predicates = [prd] in
910 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
911 let Predicates = [prd, HasVLX] in {
912 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
913 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
914 }
915}
916
Igor Breger0aeda372016-02-07 08:30:50 +0000917let isCodeGenOnly = 1 in {
918defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000919 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000920defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000921 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000922}
923let isAsmParserOnly = 1 in {
924 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
925 GR32, HasBWI>;
926 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
927 GR32, HasBWI>;
928}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000929defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
930 HasAVX512>;
931defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
932 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000933
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000934def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000935 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000936def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000937 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000938
Igor Breger21296d22015-10-20 11:56:42 +0000939// Provide aliases for broadcast from the same register class that
940// automatically does the extract.
941multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
942 X86VectorVTInfo SrcInfo> {
943 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
944 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
945 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
946}
947
948multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
949 AVX512VLVectorVTInfo _, Predicate prd> {
950 let Predicates = [prd] in {
951 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
952 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
953 EVEX_V512;
954 // Defined separately to avoid redefinition.
955 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
956 }
957 let Predicates = [prd, HasVLX] in {
958 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
959 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
960 EVEX_V256;
961 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
962 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000963 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000964}
965
Igor Breger21296d22015-10-20 11:56:42 +0000966defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
967 avx512vl_i8_info, HasBWI>;
968defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
969 avx512vl_i16_info, HasBWI>;
970defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
971 avx512vl_i32_info, HasAVX512>;
972defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
973 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000974
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000975multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
976 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Asaf Badouhb0d91fa2015-12-27 12:14:34 +0000977 let mayLoad = 1 in
978 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
979 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
980 (_Dst.VT (X86SubVBroadcast
981 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
982 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +0000983}
984
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000985defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
986 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +0000987 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000988defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
989 v16f32_info, v4f32x_info>,
990 EVEX_V512, EVEX_CD8<32, CD8VT4>;
991defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
992 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +0000993 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000994defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
995 v8f64_info, v4f64x_info>, VEX_W,
996 EVEX_V512, EVEX_CD8<64, CD8VT4>;
997
998let Predicates = [HasVLX] in {
999defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1000 v8i32x_info, v4i32x_info>,
1001 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1002defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1003 v8f32x_info, v4f32x_info>,
1004 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1005}
1006let Predicates = [HasVLX, HasDQI] in {
1007defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1008 v4i64x_info, v2i64x_info>, VEX_W,
1009 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1010defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1011 v4f64x_info, v2f64x_info>, VEX_W,
1012 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1013}
1014let Predicates = [HasDQI] in {
1015defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1016 v8i64_info, v2i64x_info>, VEX_W,
1017 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1018defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1019 v16i32_info, v8i32x_info>,
1020 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1021defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1022 v8f64_info, v2f64x_info>, VEX_W,
1023 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1024defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1025 v16f32_info, v8f32x_info>,
1026 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1027}
Adam Nemet73f72e12014-06-27 00:43:38 +00001028
Igor Bregerfa798a92015-11-02 07:39:36 +00001029multiclass avx512_broadcast_32x2<bits<8> opc, string OpcodeStr,
1030 X86VectorVTInfo _Dst, X86VectorVTInfo _Src,
1031 SDNode OpNode = X86SubVBroadcast> {
1032
1033 defm r : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
1034 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
1035 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src)))>,
1036 T8PD, EVEX;
1037 let mayLoad = 1 in
1038 defm m : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1039 (ins _Src.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
1040 (_Dst.VT (OpNode
1041 (_Src.VT (scalar_to_vector(loadi64 addr:$src)))))>,
1042 T8PD, EVEX, EVEX_CD8<_Src.EltSize, CD8VT2>;
1043}
1044
1045multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
1046 AVX512VLVectorVTInfo _> {
1047 let Predicates = [HasDQI] in
1048 defm Z : avx512_broadcast_32x2<opc, OpcodeStr, _.info512, _.info128>,
1049 EVEX_V512;
1050 let Predicates = [HasDQI, HasVLX] in
1051 defm Z256 : avx512_broadcast_32x2<opc, OpcodeStr, _.info256, _.info128>,
1052 EVEX_V256;
1053}
1054
1055multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
1056 AVX512VLVectorVTInfo _> :
1057 avx512_common_broadcast_32x2<opc, OpcodeStr, _> {
1058
1059 let Predicates = [HasDQI, HasVLX] in
1060 defm Z128 : avx512_broadcast_32x2<opc, OpcodeStr, _.info128, _.info128,
1061 X86SubV32x2Broadcast>, EVEX_V128;
1062}
1063
1064defm VPBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1065 avx512vl_i32_info>;
1066defm VPBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1067 avx512vl_f32_info>;
1068
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001069def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001070 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001071def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1072 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1073
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001074def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001075 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001076def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1077 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001078
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001079//===----------------------------------------------------------------------===//
1080// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1081//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001082multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1083 X86VectorVTInfo _, RegisterClass KRC> {
1084 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001085 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001086 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001087}
1088
Asaf Badouh0d957b82015-11-18 09:42:45 +00001089multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
1090 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1091 let Predicates = [HasCDI] in
1092 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1093 let Predicates = [HasCDI, HasVLX] in {
1094 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1095 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1096 }
1097}
1098
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001099defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001100 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001101defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001102 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001103
1104//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001105// -- VPERMI2 - 3 source operands form --
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001106multiclass avx512_perm_i<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001107 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001108let Constraints = "$src1 = $dst" in {
Craig Topperaad5f112015-11-30 00:13:24 +00001109 defm rr: AVX512_maskable_3src_cast<opc, MRMSrcReg, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001110 (ins _.RC:$src2, _.RC:$src3),
1111 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001112 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001113 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001114
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001115 let mayLoad = 1 in
Craig Topperaad5f112015-11-30 00:13:24 +00001116 defm rm: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001117 (ins _.RC:$src2, _.MemOp:$src3),
1118 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001119 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001120 (_.VT (bitconvert (_.LdFrag addr:$src3)))))>,
1121 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001122 }
1123}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001124multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001125 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001126 let mayLoad = 1, Constraints = "$src1 = $dst" in
Craig Topperaad5f112015-11-30 00:13:24 +00001127 defm rmb: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001128 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1129 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1130 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topperaad5f112015-11-30 00:13:24 +00001131 (_.VT (X86VPermi2X IdxVT.RC:$src1,
Michael Liao66233b72015-08-06 09:06:20 +00001132 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001133 AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001134}
1135
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001136multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001137 AVX512VLVectorVTInfo VTInfo,
1138 AVX512VLVectorVTInfo ShuffleMask> {
1139 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1140 ShuffleMask.info512>,
1141 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512,
1142 ShuffleMask.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001143 let Predicates = [HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001144 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1145 ShuffleMask.info128>,
1146 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128,
1147 ShuffleMask.info128>, EVEX_V128;
1148 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1149 ShuffleMask.info256>,
1150 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256,
1151 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001152 }
1153}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001154
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001155multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001156 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001157 AVX512VLVectorVTInfo Idx,
1158 Predicate Prd> {
1159 let Predicates = [Prd] in
Craig Topperaad5f112015-11-30 00:13:24 +00001160 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1161 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001162 let Predicates = [Prd, HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001163 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1164 Idx.info128>, EVEX_V128;
1165 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1166 Idx.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001167 }
1168}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001169
Craig Topperaad5f112015-11-30 00:13:24 +00001170defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
1171 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1172defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
1173 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001174defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
1175 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1176 VEX_W, EVEX_CD8<16, CD8VF>;
1177defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
1178 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1179 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001180defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
1181 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1182defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
1183 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001184
Craig Topperaad5f112015-11-30 00:13:24 +00001185// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001186multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001187 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001188let Constraints = "$src1 = $dst" in {
1189 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1190 (ins IdxVT.RC:$src2, _.RC:$src3),
1191 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001192 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001193 AVX5128IBase;
1194
1195 let mayLoad = 1 in
1196 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1197 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1198 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001199 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001200 (bitconvert (_.LdFrag addr:$src3))))>,
1201 EVEX_4V, AVX5128IBase;
1202 }
1203}
1204multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001205 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001206 let mayLoad = 1, Constraints = "$src1 = $dst" in
1207 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1208 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1209 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1210 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001211 (_.VT (X86VPermt2 _.RC:$src1,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001212 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
1213 AVX5128IBase, EVEX_4V, EVEX_B;
1214}
1215
1216multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001217 AVX512VLVectorVTInfo VTInfo,
1218 AVX512VLVectorVTInfo ShuffleMask> {
1219 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001220 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001221 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001222 ShuffleMask.info512>, EVEX_V512;
1223 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001224 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001225 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001226 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001227 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001228 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001229 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001230 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1231 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001232 }
1233}
1234
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001235multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001236 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001237 AVX512VLVectorVTInfo Idx,
1238 Predicate Prd> {
1239 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001240 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1241 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001242 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001243 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1244 Idx.info128>, EVEX_V128;
1245 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1246 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001247 }
1248}
1249
Craig Toppera47576f2015-11-26 20:21:29 +00001250defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001251 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001252defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001253 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001254defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1255 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1256 VEX_W, EVEX_CD8<16, CD8VF>;
1257defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1258 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1259 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001260defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001261 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001262defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001263 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001264
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001265//===----------------------------------------------------------------------===//
1266// AVX-512 - BLEND using mask
1267//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001268multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1269 let ExeDomain = _.ExeDomain in {
1270 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1271 (ins _.RC:$src1, _.RC:$src2),
1272 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001273 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001274 []>, EVEX_4V;
1275 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1276 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001277 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001278 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001279 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1280 (_.VT _.RC:$src2)))]>, EVEX_4V, EVEX_K;
1281 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1282 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1283 !strconcat(OpcodeStr,
1284 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1285 []>, EVEX_4V, EVEX_KZ;
1286 let mayLoad = 1 in {
1287 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1288 (ins _.RC:$src1, _.MemOp:$src2),
1289 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001290 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001291 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1292 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1293 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001294 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001295 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001296 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1297 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
1298 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
1299 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1300 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1301 !strconcat(OpcodeStr,
1302 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1303 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1304 }
1305 }
1306}
1307multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1308
1309 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1310 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1311 !strconcat(OpcodeStr,
1312 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1313 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1314 [(set _.RC:$dst,(X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1315 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001316 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001317
1318 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1319 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1320 !strconcat(OpcodeStr,
1321 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1322 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001323 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001324
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001325}
1326
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001327multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1328 AVX512VLVectorVTInfo VTInfo> {
1329 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1330 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001331
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001332 let Predicates = [HasVLX] in {
1333 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1334 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1335 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1336 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1337 }
1338}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001339
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001340multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1341 AVX512VLVectorVTInfo VTInfo> {
1342 let Predicates = [HasBWI] in
1343 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001344
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001345 let Predicates = [HasBWI, HasVLX] in {
1346 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1347 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1348 }
1349}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001350
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001351
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001352defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1353defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1354defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1355defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1356defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1357defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001358
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001359
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001360let Predicates = [HasAVX512] in {
1361def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1362 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001363 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001364 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001365 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1366 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1367
1368def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1369 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001370 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001371 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001372 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1373 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1374}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001375//===----------------------------------------------------------------------===//
1376// Compare Instructions
1377//===----------------------------------------------------------------------===//
1378
1379// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001380
1381multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1382
1383 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1384 (outs _.KRC:$dst),
1385 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1386 "vcmp${cc}"#_.Suffix,
1387 "$src2, $src1", "$src1, $src2",
1388 (OpNode (_.VT _.RC:$src1),
1389 (_.VT _.RC:$src2),
1390 imm:$cc)>, EVEX_4V;
1391 let mayLoad = 1 in
1392 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1393 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001394 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001395 "vcmp${cc}"#_.Suffix,
1396 "$src2, $src1", "$src1, $src2",
1397 (OpNode (_.VT _.RC:$src1),
1398 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1399 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1400
1401 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1402 (outs _.KRC:$dst),
1403 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1404 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001405 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001406 (OpNodeRnd (_.VT _.RC:$src1),
1407 (_.VT _.RC:$src2),
1408 imm:$cc,
1409 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1410 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001411 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001412 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1413 (outs VK1:$dst),
1414 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1415 "vcmp"#_.Suffix,
1416 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1417 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1418 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001419 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001420 "vcmp"#_.Suffix,
1421 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1422 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1423
1424 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1425 (outs _.KRC:$dst),
1426 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1427 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001428 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001429 EVEX_4V, EVEX_B;
1430 }// let isAsmParserOnly = 1, hasSideEffects = 0
1431
1432 let isCodeGenOnly = 1 in {
1433 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1434 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1435 !strconcat("vcmp${cc}", _.Suffix,
1436 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1437 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1438 _.FRC:$src2,
1439 imm:$cc))],
1440 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001441 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001442 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1443 (outs _.KRC:$dst),
1444 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1445 !strconcat("vcmp${cc}", _.Suffix,
1446 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1447 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1448 (_.ScalarLdFrag addr:$src2),
1449 imm:$cc))],
1450 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001451 }
1452}
1453
1454let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001455 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1456 AVX512XSIi8Base;
1457 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1458 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001459}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001460
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001461multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1462 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001463 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001464 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1465 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1466 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001467 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001468 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001469 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001470 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1471 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1472 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1473 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001474 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001475 def rrk : AVX512BI<opc, MRMSrcReg,
1476 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1477 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1478 "$dst {${mask}}, $src1, $src2}"),
1479 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1480 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1481 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1482 let mayLoad = 1 in
1483 def rmk : AVX512BI<opc, MRMSrcMem,
1484 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1485 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1486 "$dst {${mask}}, $src1, $src2}"),
1487 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1488 (OpNode (_.VT _.RC:$src1),
1489 (_.VT (bitconvert
1490 (_.LdFrag addr:$src2))))))],
1491 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001492}
1493
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001494multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001495 X86VectorVTInfo _> :
1496 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001497 let mayLoad = 1 in {
1498 def rmb : AVX512BI<opc, MRMSrcMem,
1499 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1500 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1501 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1502 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1503 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1504 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1505 def rmbk : AVX512BI<opc, MRMSrcMem,
1506 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1507 _.ScalarMemOp:$src2),
1508 !strconcat(OpcodeStr,
1509 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1510 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1511 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1512 (OpNode (_.VT _.RC:$src1),
1513 (X86VBroadcast
1514 (_.ScalarLdFrag addr:$src2)))))],
1515 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1516 }
1517}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001518
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001519multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1520 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1521 let Predicates = [prd] in
1522 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1523 EVEX_V512;
1524
1525 let Predicates = [prd, HasVLX] in {
1526 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1527 EVEX_V256;
1528 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1529 EVEX_V128;
1530 }
1531}
1532
1533multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1534 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1535 Predicate prd> {
1536 let Predicates = [prd] in
1537 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1538 EVEX_V512;
1539
1540 let Predicates = [prd, HasVLX] in {
1541 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1542 EVEX_V256;
1543 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1544 EVEX_V128;
1545 }
1546}
1547
1548defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1549 avx512vl_i8_info, HasBWI>,
1550 EVEX_CD8<8, CD8VF>;
1551
1552defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1553 avx512vl_i16_info, HasBWI>,
1554 EVEX_CD8<16, CD8VF>;
1555
Robert Khasanovf70f7982014-09-18 14:06:55 +00001556defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001557 avx512vl_i32_info, HasAVX512>,
1558 EVEX_CD8<32, CD8VF>;
1559
Robert Khasanovf70f7982014-09-18 14:06:55 +00001560defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001561 avx512vl_i64_info, HasAVX512>,
1562 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1563
1564defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1565 avx512vl_i8_info, HasBWI>,
1566 EVEX_CD8<8, CD8VF>;
1567
1568defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1569 avx512vl_i16_info, HasBWI>,
1570 EVEX_CD8<16, CD8VF>;
1571
Robert Khasanovf70f7982014-09-18 14:06:55 +00001572defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001573 avx512vl_i32_info, HasAVX512>,
1574 EVEX_CD8<32, CD8VF>;
1575
Robert Khasanovf70f7982014-09-18 14:06:55 +00001576defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001577 avx512vl_i64_info, HasAVX512>,
1578 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001579
1580def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001581 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001582 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1583 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1584
1585def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001586 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001587 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1588 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1589
Robert Khasanov29e3b962014-08-27 09:34:37 +00001590multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1591 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001592 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001593 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001594 !strconcat("vpcmp${cc}", Suffix,
1595 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001596 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1597 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001598 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001599 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001600 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001601 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001602 !strconcat("vpcmp${cc}", Suffix,
1603 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001604 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1605 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001606 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001607 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1608 def rrik : AVX512AIi8<opc, MRMSrcReg,
1609 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001610 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001611 !strconcat("vpcmp${cc}", Suffix,
1612 "\t{$src2, $src1, $dst {${mask}}|",
1613 "$dst {${mask}}, $src1, $src2}"),
1614 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1615 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001616 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001617 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1618 let mayLoad = 1 in
1619 def rmik : AVX512AIi8<opc, MRMSrcMem,
1620 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001621 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001622 !strconcat("vpcmp${cc}", Suffix,
1623 "\t{$src2, $src1, $dst {${mask}}|",
1624 "$dst {${mask}}, $src1, $src2}"),
1625 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1626 (OpNode (_.VT _.RC:$src1),
1627 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001628 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001629 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1630
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001631 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001632 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001633 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001634 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001635 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1636 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001637 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001638 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001639 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001640 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001641 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1642 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001643 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001644 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1645 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001646 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001647 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001648 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1649 "$dst {${mask}}, $src1, $src2, $cc}"),
1650 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001651 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001652 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1653 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001654 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001655 !strconcat("vpcmp", Suffix,
1656 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1657 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001658 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001659 }
1660}
1661
Robert Khasanov29e3b962014-08-27 09:34:37 +00001662multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001663 X86VectorVTInfo _> :
1664 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001665 def rmib : AVX512AIi8<opc, MRMSrcMem,
1666 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001667 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001668 !strconcat("vpcmp${cc}", Suffix,
1669 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1670 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1671 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1672 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001673 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001674 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1675 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1676 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001677 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001678 !strconcat("vpcmp${cc}", Suffix,
1679 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1680 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1681 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1682 (OpNode (_.VT _.RC:$src1),
1683 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001684 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001685 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001686
Robert Khasanov29e3b962014-08-27 09:34:37 +00001687 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001688 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001689 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1690 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001691 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001692 !strconcat("vpcmp", Suffix,
1693 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1694 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1695 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1696 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1697 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001698 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001699 !strconcat("vpcmp", Suffix,
1700 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1701 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1702 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1703 }
1704}
1705
1706multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1707 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1708 let Predicates = [prd] in
1709 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1710
1711 let Predicates = [prd, HasVLX] in {
1712 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1713 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1714 }
1715}
1716
1717multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1718 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1719 let Predicates = [prd] in
1720 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1721 EVEX_V512;
1722
1723 let Predicates = [prd, HasVLX] in {
1724 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1725 EVEX_V256;
1726 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1727 EVEX_V128;
1728 }
1729}
1730
1731defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1732 HasBWI>, EVEX_CD8<8, CD8VF>;
1733defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1734 HasBWI>, EVEX_CD8<8, CD8VF>;
1735
1736defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1737 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1738defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1739 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1740
Robert Khasanovf70f7982014-09-18 14:06:55 +00001741defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001742 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001743defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001744 HasAVX512>, EVEX_CD8<32, CD8VF>;
1745
Robert Khasanovf70f7982014-09-18 14:06:55 +00001746defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001747 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001748defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001749 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001750
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001751multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001752
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001753 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1754 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1755 "vcmp${cc}"#_.Suffix,
1756 "$src2, $src1", "$src1, $src2",
1757 (X86cmpm (_.VT _.RC:$src1),
1758 (_.VT _.RC:$src2),
1759 imm:$cc)>;
1760
1761 let mayLoad = 1 in {
1762 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1763 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1764 "vcmp${cc}"#_.Suffix,
1765 "$src2, $src1", "$src1, $src2",
1766 (X86cmpm (_.VT _.RC:$src1),
1767 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1768 imm:$cc)>;
1769
1770 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1771 (outs _.KRC:$dst),
1772 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1773 "vcmp${cc}"#_.Suffix,
1774 "${src2}"##_.BroadcastStr##", $src1",
1775 "$src1, ${src2}"##_.BroadcastStr,
1776 (X86cmpm (_.VT _.RC:$src1),
1777 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1778 imm:$cc)>,EVEX_B;
1779 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001780 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001781 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001782 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1783 (outs _.KRC:$dst),
1784 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1785 "vcmp"#_.Suffix,
1786 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1787
1788 let mayLoad = 1 in {
1789 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1790 (outs _.KRC:$dst),
1791 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1792 "vcmp"#_.Suffix,
1793 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1794
1795 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1796 (outs _.KRC:$dst),
1797 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1798 "vcmp"#_.Suffix,
1799 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1800 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1801 }
1802 }
1803}
1804
1805multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1806 // comparison code form (VCMP[EQ/LT/LE/...]
1807 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1808 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1809 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001810 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001811 (X86cmpmRnd (_.VT _.RC:$src1),
1812 (_.VT _.RC:$src2),
1813 imm:$cc,
1814 (i32 FROUND_NO_EXC))>, EVEX_B;
1815
1816 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1817 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1818 (outs _.KRC:$dst),
1819 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1820 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001821 "$cc, {sae}, $src2, $src1",
1822 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001823 }
1824}
1825
1826multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1827 let Predicates = [HasAVX512] in {
1828 defm Z : avx512_vcmp_common<_.info512>,
1829 avx512_vcmp_sae<_.info512>, EVEX_V512;
1830
1831 }
1832 let Predicates = [HasAVX512,HasVLX] in {
1833 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1834 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001835 }
1836}
1837
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001838defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1839 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1840defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1841 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001842
1843def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1844 (COPY_TO_REGCLASS (VCMPPSZrri
1845 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1846 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1847 imm:$cc), VK8)>;
1848def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1849 (COPY_TO_REGCLASS (VPCMPDZrri
1850 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1851 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1852 imm:$cc), VK8)>;
1853def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1854 (COPY_TO_REGCLASS (VPCMPUDZrri
1855 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1856 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1857 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001858
Asaf Badouh572bbce2015-09-20 08:46:07 +00001859// ----------------------------------------------------------------
1860// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00001861//handle fpclass instruction mask = op(reg_scalar,imm)
1862// op(mem_scalar,imm)
1863multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1864 X86VectorVTInfo _, Predicate prd> {
1865 let Predicates = [prd] in {
1866 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
1867 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001868 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001869 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1870 (i32 imm:$src2)))], NoItinerary>;
1871 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1872 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1873 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001874 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001875 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1876 (OpNode (_.VT _.RC:$src1),
1877 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1878 let mayLoad = 1, AddedComplexity = 20 in {
1879 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1880 (ins _.MemOp:$src1, i32u8imm:$src2),
1881 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001882 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001883 [(set _.KRC:$dst,
1884 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1885 (i32 imm:$src2)))], NoItinerary>;
1886 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1887 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1888 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001889 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001890 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1891 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1892 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1893 }
1894 }
1895}
1896
Asaf Badouh572bbce2015-09-20 08:46:07 +00001897//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
1898// fpclass(reg_vec, mem_vec, imm)
1899// fpclass(reg_vec, broadcast(eltVt), imm)
1900multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1901 X86VectorVTInfo _, string mem, string broadcast>{
1902 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1903 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001904 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001905 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1906 (i32 imm:$src2)))], NoItinerary>;
1907 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1908 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1909 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001910 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001911 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1912 (OpNode (_.VT _.RC:$src1),
1913 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1914 let mayLoad = 1 in {
1915 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1916 (ins _.MemOp:$src1, i32u8imm:$src2),
1917 OpcodeStr##_.Suffix##mem#
Craig Topper048e7002016-01-08 06:09:20 +00001918 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001919 [(set _.KRC:$dst,(OpNode
1920 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1921 (i32 imm:$src2)))], NoItinerary>;
1922 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1923 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1924 OpcodeStr##_.Suffix##mem#
Craig Topper048e7002016-01-08 06:09:20 +00001925 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001926 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
1927 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1928 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1929 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1930 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
1931 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
Craig Topper048e7002016-01-08 06:09:20 +00001932 _.BroadcastStr##", $dst|$dst, ${src1}"
Asaf Badouh572bbce2015-09-20 08:46:07 +00001933 ##_.BroadcastStr##", $src2}",
1934 [(set _.KRC:$dst,(OpNode
1935 (_.VT (X86VBroadcast
1936 (_.ScalarLdFrag addr:$src1))),
1937 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
1938 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1939 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
1940 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
Craig Topper048e7002016-01-08 06:09:20 +00001941 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
Asaf Badouh572bbce2015-09-20 08:46:07 +00001942 _.BroadcastStr##", $src2}",
1943 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
1944 (_.VT (X86VBroadcast
1945 (_.ScalarLdFrag addr:$src1))),
1946 (i32 imm:$src2))))], NoItinerary>,
1947 EVEX_B, EVEX_K;
1948 }
1949}
1950
Asaf Badouh572bbce2015-09-20 08:46:07 +00001951multiclass avx512_vector_fpclass_all<string OpcodeStr,
1952 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
1953 string broadcast>{
1954 let Predicates = [prd] in {
1955 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
1956 broadcast>, EVEX_V512;
1957 }
1958 let Predicates = [prd, HasVLX] in {
1959 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
1960 broadcast>, EVEX_V128;
1961 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
1962 broadcast>, EVEX_V256;
1963 }
1964}
1965
1966multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001967 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00001968 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001969 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00001970 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001971 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
1972 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
1973 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
1974 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
1975 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00001976}
1977
Asaf Badouh696e8e02015-10-18 11:04:38 +00001978defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
1979 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00001980
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001981//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001982// Mask register copy, including
1983// - copy between mask registers
1984// - load/store mask registers
1985// - copy from GPR to mask register and vice versa
1986//
1987multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
1988 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00001989 ValueType vvt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001990 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001991 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001992 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001993 let mayLoad = 1 in
1994 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001995 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyba846722015-02-17 09:20:12 +00001996 [(set KRC:$dst, (vvt (load addr:$src)))]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001997 let mayStore = 1 in
1998 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00001999 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2000 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002001 }
2002}
2003
2004multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2005 string OpcodeStr,
2006 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002007 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002008 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002009 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002010 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002011 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002012 }
2013}
2014
Robert Khasanov74acbb72014-07-23 14:49:42 +00002015let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002016 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002017 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2018 VEX, PD;
2019
2020let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002021 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002022 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002023 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002024
2025let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002026 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2027 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002028 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2029 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002030 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2031 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002032 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2033 VEX, XD, VEX_W;
2034}
2035
2036// GR from/to mask register
2037let Predicates = [HasDQI] in {
2038 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2039 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
2040 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2041 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
2042}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002043let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002044 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2045 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
2046 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2047 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002048}
2049let Predicates = [HasBWI] in {
2050 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
2051 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
2052}
2053let Predicates = [HasBWI] in {
2054 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
2055 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
2056}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002057
Robert Khasanov74acbb72014-07-23 14:49:42 +00002058// Load/store kreg
2059let Predicates = [HasDQI] in {
2060 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2061 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002062 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2063 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002064
2065 def : Pat<(store VK4:$src, addr:$dst),
2066 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2067 def : Pat<(store VK2:$src, addr:$dst),
2068 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002069 def : Pat<(store VK1:$src, addr:$dst),
2070 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002071
2072 def : Pat<(v2i1 (load addr:$src)),
2073 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2074 def : Pat<(v4i1 (load addr:$src)),
2075 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002076}
2077let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002078 def : Pat<(store VK1:$src, addr:$dst),
2079 (MOV8mr addr:$dst,
2080 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2081 sub_8bit))>;
2082 def : Pat<(store VK2:$src, addr:$dst),
2083 (MOV8mr addr:$dst,
2084 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2085 sub_8bit))>;
2086 def : Pat<(store VK4:$src, addr:$dst),
2087 (MOV8mr addr:$dst,
2088 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002089 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002090 def : Pat<(store VK8:$src, addr:$dst),
2091 (MOV8mr addr:$dst,
2092 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2093 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002094
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002095 def : Pat<(v8i1 (load addr:$src)),
2096 (COPY_TO_REGCLASS (MOVZX16rm8 addr:$src), VK8)>;
2097 def : Pat<(v2i1 (load addr:$src)),
2098 (COPY_TO_REGCLASS (MOVZX16rm8 addr:$src), VK2)>;
2099 def : Pat<(v4i1 (load addr:$src)),
2100 (COPY_TO_REGCLASS (MOVZX16rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002101}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002102
Robert Khasanov74acbb72014-07-23 14:49:42 +00002103let Predicates = [HasAVX512] in {
2104 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002105 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002106 def : Pat<(i1 (load addr:$src)),
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002107 (COPY_TO_REGCLASS (AND16ri (MOVZX16rm8 addr:$src), (i16 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002108 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2109 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002110}
2111let Predicates = [HasBWI] in {
2112 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2113 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002114 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2115 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002116 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2117 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002118 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2119 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002120}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002121
Robert Khasanov74acbb72014-07-23 14:49:42 +00002122let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002123 def : Pat<(i1 (trunc (i64 GR64:$src))),
2124 (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit),
2125 (i32 1))), VK1)>;
2126
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002127 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002128 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002129
2130 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002131 (COPY_TO_REGCLASS
2132 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
2133 VK1)>;
2134 def : Pat<(i1 (trunc (i16 GR16:$src))),
2135 (COPY_TO_REGCLASS
2136 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
2137 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002138
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002139 def : Pat<(i32 (zext VK1:$src)),
2140 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002141 def : Pat<(i32 (anyext VK1:$src)),
2142 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16))>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002143
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002144 def : Pat<(i8 (zext VK1:$src)),
2145 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002146 (AND32ri (KMOVWrk
2147 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002148 def : Pat<(i8 (anyext VK1:$src)),
2149 (EXTRACT_SUBREG
2150 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_8bit)>;
2151
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002152 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002153 (AND64ri8 (SUBREG_TO_REG (i64 0),
2154 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002155 def : Pat<(i16 (zext VK1:$src)),
2156 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002157 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2158 sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002159}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002160def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2161 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2162def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2163 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2164def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2165 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2166def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2167 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2168def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2169 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2170def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2171 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002172
Igor Bregerd6c187b2016-01-27 08:43:25 +00002173def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2174def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2175def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2176
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002177// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002178let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002179 // GR from/to 8-bit mask without native support
2180 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2181 (COPY_TO_REGCLASS
Igor Bregerdd6522c2016-01-18 12:02:45 +00002182 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002183 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2184 (EXTRACT_SUBREG
2185 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2186 sub_8bit)>;
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002187}
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00002188
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002189let Predicates = [HasAVX512] in {
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002190 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002191 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002192 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002193 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002194}
2195let Predicates = [HasBWI] in {
2196 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
2197 (COPY_TO_REGCLASS VK32:$src, VK1)>;
2198 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
2199 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002200}
2201
2202// Mask unary operation
2203// - KNOT
2204multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002205 RegisterClass KRC, SDPatternOperator OpNode,
2206 Predicate prd> {
2207 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002208 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002209 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002210 [(set KRC:$dst, (OpNode KRC:$src))]>;
2211}
2212
Robert Khasanov74acbb72014-07-23 14:49:42 +00002213multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2214 SDPatternOperator OpNode> {
2215 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2216 HasDQI>, VEX, PD;
2217 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2218 HasAVX512>, VEX, PS;
2219 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2220 HasBWI>, VEX, PD, VEX_W;
2221 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2222 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002223}
2224
Robert Khasanov74acbb72014-07-23 14:49:42 +00002225defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002226
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002227multiclass avx512_mask_unop_int<string IntName, string InstName> {
2228 let Predicates = [HasAVX512] in
2229 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2230 (i16 GR16:$src)),
2231 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2232 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2233}
2234defm : avx512_mask_unop_int<"knot", "KNOT">;
2235
Robert Khasanov74acbb72014-07-23 14:49:42 +00002236let Predicates = [HasDQI] in
2237def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
2238let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002239def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002240let Predicates = [HasBWI] in
2241def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
2242let Predicates = [HasBWI] in
2243def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
2244
2245// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00002246let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002247def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
2248 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002249def : Pat<(not VK8:$src),
2250 (COPY_TO_REGCLASS
2251 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002252}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002253def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
2254 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
2255def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
2256 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002257
2258// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002259// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002260multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002261 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002262 Predicate prd, bit IsCommutable> {
2263 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002264 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2265 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002266 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002267 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2268}
2269
Robert Khasanov595683d2014-07-28 13:46:45 +00002270multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002271 SDPatternOperator OpNode, bit IsCommutable,
2272 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002273 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002274 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002275 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002276 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002277 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002278 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002279 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002280 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002281}
2282
2283def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2284def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
2285
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002286defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2287defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2288defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
2289defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2290defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Igor Breger59ac3392015-08-31 11:50:23 +00002291defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002292
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002293multiclass avx512_mask_binop_int<string IntName, string InstName> {
2294 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002295 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2296 (i16 GR16:$src1), (i16 GR16:$src2)),
2297 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2298 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2299 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002300}
2301
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002302defm : avx512_mask_binop_int<"kand", "KAND">;
2303defm : avx512_mask_binop_int<"kandn", "KANDN">;
2304defm : avx512_mask_binop_int<"kor", "KOR">;
2305defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2306defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002307
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002308multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002309 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2310 // for the DQI set, this type is legal and KxxxB instruction is used
2311 let Predicates = [NoDQI] in
2312 def : Pat<(OpNode VK8:$src1, VK8:$src2),
2313 (COPY_TO_REGCLASS
2314 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2315 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2316
2317 // All types smaller than 8 bits require conversion anyway
2318 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2319 (COPY_TO_REGCLASS (Inst
2320 (COPY_TO_REGCLASS VK1:$src1, VK16),
2321 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2322 def : Pat<(OpNode VK2:$src1, VK2:$src2),
2323 (COPY_TO_REGCLASS (Inst
2324 (COPY_TO_REGCLASS VK2:$src1, VK16),
2325 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
2326 def : Pat<(OpNode VK4:$src1, VK4:$src2),
2327 (COPY_TO_REGCLASS (Inst
2328 (COPY_TO_REGCLASS VK4:$src1, VK16),
2329 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002330}
2331
2332defm : avx512_binop_pat<and, KANDWrr>;
2333defm : avx512_binop_pat<andn, KANDNWrr>;
2334defm : avx512_binop_pat<or, KORWrr>;
2335defm : avx512_binop_pat<xnor, KXNORWrr>;
2336defm : avx512_binop_pat<xor, KXORWrr>;
2337
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002338def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
2339 (KXNORWrr VK16:$src1, VK16:$src2)>;
2340def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002341 (KXNORBrr VK8:$src1, VK8:$src2)>, Requires<[HasDQI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002342def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002343 (KXNORDrr VK32:$src1, VK32:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002344def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002345 (KXNORQrr VK64:$src1, VK64:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002346
2347let Predicates = [NoDQI] in
2348def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2349 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2350 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2351
2352def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2353 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2354 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2355
2356def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2357 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2358 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2359
2360def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2361 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2362 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2363
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002364// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002365multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2366 RegisterClass KRCSrc, Predicate prd> {
2367 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002368 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002369 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2370 (ins KRC:$src1, KRC:$src2),
2371 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2372 VEX_4V, VEX_L;
2373
2374 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2375 (!cast<Instruction>(NAME##rr)
2376 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2377 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2378 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002379}
2380
Igor Bregera54a1a82015-09-08 13:10:00 +00002381defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2382defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2383defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002384
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002385// Mask bit testing
2386multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002387 SDNode OpNode, Predicate prd> {
2388 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002389 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002390 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002391 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2392}
2393
Igor Breger5ea0a6812015-08-31 13:30:19 +00002394multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2395 Predicate prdW = HasAVX512> {
2396 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2397 VEX, PD;
2398 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2399 VEX, PS;
2400 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2401 VEX, PS, VEX_W;
2402 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2403 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002404}
2405
2406defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002407defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002408
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002409// Mask shift
2410multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2411 SDNode OpNode> {
2412 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002413 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002414 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002415 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002416 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2417}
2418
2419multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2420 SDNode OpNode> {
2421 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002422 VEX, TAPD, VEX_W;
2423 let Predicates = [HasDQI] in
2424 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2425 VEX, TAPD;
2426 let Predicates = [HasBWI] in {
2427 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2428 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002429 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2430 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002431 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002432}
2433
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002434defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2435defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002436
2437// Mask setting all 0s or 1s
2438multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2439 let Predicates = [HasAVX512] in
2440 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2441 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2442 [(set KRC:$dst, (VT Val))]>;
2443}
2444
2445multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002446 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002447 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002448 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2449 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002450}
2451
2452defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2453defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2454
2455// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2456let Predicates = [HasAVX512] in {
2457 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
2458 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002459 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2460 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002461 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002462 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2463 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002464}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002465
2466// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2467multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2468 RegisterClass RC, ValueType VT> {
2469 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2470 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
2471
2472 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
2473 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
2474}
2475
2476defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2477defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2478defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2479defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2480defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2481
2482defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2483defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2484defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2485defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2486
2487defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2488defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2489defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2490
2491defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2492defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2493
2494defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002495
Igor Breger999ac752016-03-08 15:21:25 +00002496def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
2497 (v2i1 (COPY_TO_REGCLASS
2498 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2499 VK2))>;
2500def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
2501 (v4i1 (COPY_TO_REGCLASS
2502 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2503 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002504def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2505 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002506def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2507 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002508def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2509 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2510
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002511def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002512 (v8i1 (COPY_TO_REGCLASS
2513 (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16),
2514 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002515
Elena Demikhovskyde05f102015-03-05 15:11:35 +00002516def : Pat<(v4i1 (X86vshli VK4:$src, (i8 imm:$imm))),
2517 (v4i1 (COPY_TO_REGCLASS
2518 (KSHIFTLWri (COPY_TO_REGCLASS VK4:$src, VK16),
2519 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002520//===----------------------------------------------------------------------===//
2521// AVX-512 - Aligned and unaligned load and store
2522//
2523
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002524
2525multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002526 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002527 bit IsReMaterializable = 1,
2528 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002529 let hasSideEffects = 0 in {
2530 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002531 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002532 _.ExeDomain>, EVEX;
2533 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2534 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002535 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002536 "${dst} {${mask}} {z}, $src}"),
Igor Breger7a000f52016-01-21 14:18:11 +00002537 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2538 (_.VT _.RC:$src),
2539 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002540 EVEX, EVEX_KZ;
2541
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002542 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2543 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002544 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002545 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002546 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2547 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002548
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002549 let Constraints = "$src0 = $dst" in {
2550 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2551 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2552 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2553 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002554 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002555 (_.VT _.RC:$src1),
2556 (_.VT _.RC:$src0))))], _.ExeDomain>,
2557 EVEX, EVEX_K;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002558 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002559 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2560 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002561 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2562 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002563 [(set _.RC:$dst, (_.VT
2564 (vselect _.KRCWM:$mask,
2565 (_.VT (bitconvert (ld_frag addr:$src1))),
2566 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002567 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002568 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002569 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2570 (ins _.KRCWM:$mask, _.MemOp:$src),
2571 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2572 "${dst} {${mask}} {z}, $src}",
2573 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2574 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2575 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002576 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002577 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2578 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2579
2580 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2581 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2582
2583 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2584 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2585 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002586}
2587
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002588multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2589 AVX512VLVectorVTInfo _,
2590 Predicate prd,
2591 bit IsReMaterializable = 1> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002592 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002593 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002594 masked_load_aligned512, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002595
2596 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002597 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002598 masked_load_aligned256, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002599 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002600 masked_load_aligned128, IsReMaterializable>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002601 }
2602}
2603
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002604multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2605 AVX512VLVectorVTInfo _,
2606 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002607 bit IsReMaterializable = 1,
2608 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002609 let Predicates = [prd] in
2610 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002611 masked_load_unaligned, IsReMaterializable,
2612 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002613
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002614 let Predicates = [prd, HasVLX] in {
2615 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002616 masked_load_unaligned, IsReMaterializable,
2617 SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002618 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002619 masked_load_unaligned, IsReMaterializable,
2620 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002621 }
2622}
2623
2624multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002625 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002626
Craig Topper99f6b622016-05-01 01:03:56 +00002627 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002628 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2629 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2630 [], _.ExeDomain>, EVEX;
2631 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2632 (ins _.KRCWM:$mask, _.RC:$src),
2633 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2634 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002635 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002636 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002637 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002638 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002639 "${dst} {${mask}} {z}, $src}",
2640 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002641 }
Igor Breger81b79de2015-11-19 07:43:43 +00002642
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002643 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002644 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002645 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002646 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002647 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2648 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2649 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002650
2651 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2652 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2653 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002654}
2655
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002656
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002657multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2658 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002659 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002660 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2661 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002662
2663 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002664 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2665 masked_store_unaligned>, EVEX_V256;
2666 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2667 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002668 }
2669}
2670
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002671multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2672 AVX512VLVectorVTInfo _, Predicate prd> {
2673 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002674 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2675 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002676
2677 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002678 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2679 masked_store_aligned256>, EVEX_V256;
2680 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2681 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002682 }
2683}
2684
2685defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2686 HasAVX512>,
2687 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2688 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2689
2690defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2691 HasAVX512>,
2692 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2693 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2694
Craig Topperc9293492016-02-26 06:50:29 +00002695defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
2696 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002697 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002698 PS, EVEX_CD8<32, CD8VF>;
2699
Craig Topperc9293492016-02-26 06:50:29 +00002700defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0,
2701 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002702 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2703 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002704
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002705defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2706 HasAVX512>,
2707 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2708 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002709
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002710defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2711 HasAVX512>,
2712 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2713 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002714
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002715defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2716 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002717 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2718
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002719defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2720 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002721 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2722
Craig Topperc9293492016-02-26 06:50:29 +00002723defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
2724 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002725 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002726 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2727
Craig Topperc9293492016-02-26 06:50:29 +00002728defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
2729 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002730 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002731 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002732
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002733let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002734def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002735 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002736 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002737 VK8), VR512:$src)>;
2738
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002739def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002740 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002741 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002742}
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002743
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002744// Move Int Doubleword to Packed Double Int
2745//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002746def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002747 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002748 [(set VR128X:$dst,
2749 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002750 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002751def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002752 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002753 [(set VR128X:$dst,
2754 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00002755 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002756def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002757 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002758 [(set VR128X:$dst,
2759 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002760 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00002761let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
2762def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
2763 (ins i64mem:$src),
2764 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00002765 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002766let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00002767def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002768 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002769 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002770 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002771def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002772 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002773 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002774 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002775def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002776 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002777 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002778 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2779 EVEX_CD8<64, CD8VT1>;
Craig Topperc648c9b2015-12-28 06:11:42 +00002780}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002781
2782// Move Int Doubleword to Single Scalar
2783//
Craig Topper88adf2a2013-10-12 05:41:08 +00002784let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002785def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002786 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002787 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00002788 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002789
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002790def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002791 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002792 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002793 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002794}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002795
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002796// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002797//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002798def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002799 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002800 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002801 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00002802 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002803def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002804 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002805 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002806 [(store (i32 (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002807 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002808 EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002809
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002810// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002811//
2812def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002813 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002814 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
2815 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00002816 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002817 Requires<[HasAVX512, In64BitMode]>;
2818
Craig Topperc648c9b2015-12-28 06:11:42 +00002819let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
2820def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
2821 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00002822 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00002823 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002824
Craig Topperc648c9b2015-12-28 06:11:42 +00002825def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
2826 (ins i64mem:$dst, VR128X:$src),
2827 "vmovq\t{$src, $dst|$dst, $src}",
2828 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
2829 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002830 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00002831 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
2832
2833let hasSideEffects = 0 in
2834def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
2835 (ins VR128X:$src),
2836 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
Craig Topper401675c2015-12-28 06:32:47 +00002837 EVEX, VEX_W;
Igor Bregere293e832015-11-29 07:41:26 +00002838
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002839// Move Scalar Single to Double Int
2840//
Craig Topper88adf2a2013-10-12 05:41:08 +00002841let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002842def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002843 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002844 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002845 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00002846 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002847def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002848 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002849 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002850 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
Craig Topper401675c2015-12-28 06:32:47 +00002851 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002852}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002853
2854// Move Quadword Int to Packed Quadword Int
2855//
Craig Topperc648c9b2015-12-28 06:11:42 +00002856def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002857 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002858 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002859 [(set VR128X:$dst,
2860 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00002861 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002862
2863//===----------------------------------------------------------------------===//
2864// AVX-512 MOVSS, MOVSD
2865//===----------------------------------------------------------------------===//
2866
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002867multiclass avx512_move_scalar <string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00002868 X86VectorVTInfo _> {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002869 defm rr_Int : AVX512_maskable_scalar<0x10, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002870 (ins _.RC:$src1, _.RC:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002871 asm, "$src2, $src1","$src1, $src2",
Asaf Badouh41ecf462015-12-06 13:26:56 +00002872 (_.VT (OpNode (_.VT _.RC:$src1),
2873 (_.VT _.RC:$src2))),
2874 IIC_SSE_MOV_S_RR>, EVEX_4V;
2875 let Constraints = "$src1 = $dst" , mayLoad = 1 in
2876 defm rm_Int : AVX512_maskable_3src_scalar<0x10, MRMSrcMem, _,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002877 (outs _.RC:$dst),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002878 (ins _.ScalarMemOp:$src),
2879 asm,"$src","$src",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002880 (_.VT (OpNode (_.VT _.RC:$src1),
2881 (_.VT (scalar_to_vector
Asaf Badouh41ecf462015-12-06 13:26:56 +00002882 (_.ScalarLdFrag addr:$src)))))>, EVEX;
2883 let isCodeGenOnly = 1 in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002884 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002885 (ins _.RC:$src1, _.FRC:$src2),
2886 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2887 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
2888 (scalar_to_vector _.FRC:$src2))))],
2889 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
2890 let mayLoad = 1 in
2891 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
2892 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
2893 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
2894 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
2895 }
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002896 let mayStore = 1 in {
Asaf Badouh41ecf462015-12-06 13:26:56 +00002897 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
2898 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
2899 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
2900 EVEX;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002901 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002902 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
2903 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
2904 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002905 } // mayStore
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002906}
2907
Asaf Badouh41ecf462015-12-06 13:26:56 +00002908defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
2909 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002910
Asaf Badouh41ecf462015-12-06 13:26:56 +00002911defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
2912 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002913
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002914def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002915 (COPY_TO_REGCLASS (VMOVSSZrr_Intk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
2916 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002917
2918def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002919 (COPY_TO_REGCLASS (VMOVSDZrr_Intk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
2920 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002921
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002922def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
2923 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
2924 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2925
Craig Topper99f6b622016-05-01 01:03:56 +00002926let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00002927defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
2928 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
2929 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
2930 XS, EVEX_4V, VEX_LIG;
2931
Craig Topper99f6b622016-05-01 01:03:56 +00002932let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00002933defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
2934 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
2935 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
2936 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002937
2938let Predicates = [HasAVX512] in {
2939 let AddedComplexity = 15 in {
2940 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
2941 // MOVS{S,D} to the lower bits.
2942 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
2943 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
2944 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
2945 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2946 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
2947 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2948 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
2949 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
2950
2951 // Move low f32 and clear high bits.
2952 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
2953 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00002954 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002955 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
2956 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
2957 (SUBREG_TO_REG (i32 0),
2958 (VMOVSSZrr (v4i32 (V_SET0)),
2959 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
2960 }
2961
2962 let AddedComplexity = 20 in {
2963 // MOVSSrm zeros the high parts of the register; represent this
2964 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2965 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
2966 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2967 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
2968 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2969 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
2970 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2971
2972 // MOVSDrm zeros the high parts of the register; represent this
2973 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2974 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
2975 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2976 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
2977 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2978 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2979 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2980 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
2981 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2982 def : Pat<(v2f64 (X86vzload addr:$src)),
2983 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2984
2985 // Represent the same patterns above but in the form they appear for
2986 // 256-bit types
2987 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2988 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002989 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002990 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2991 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
2992 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
2993 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2994 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
2995 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00002996 def : Pat<(v4f64 (X86vzload addr:$src)),
2997 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00002998
2999 // Represent the same patterns above but in the form they appear for
3000 // 512-bit types
3001 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3002 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3003 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3004 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3005 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3006 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
3007 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3008 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3009 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003010 def : Pat<(v8f64 (X86vzload addr:$src)),
3011 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003012 }
3013 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3014 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
3015 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
3016 FR32X:$src)), sub_xmm)>;
3017 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3018 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
3019 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
3020 FR64X:$src)), sub_xmm)>;
3021 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3022 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003023 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003024
3025 // Move low f64 and clear high bits.
3026 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3027 (SUBREG_TO_REG (i32 0),
3028 (VMOVSDZrr (v2f64 (V_SET0)),
3029 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
3030
3031 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3032 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3033 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
3034
3035 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003036 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003037 addr:$dst),
3038 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003039
3040 // Shuffle with VMOVSS
3041 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3042 (VMOVSSZrr (v4i32 VR128X:$src1),
3043 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3044 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3045 (VMOVSSZrr (v4f32 VR128X:$src1),
3046 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3047
3048 // 256-bit variants
3049 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3050 (SUBREG_TO_REG (i32 0),
3051 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3052 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3053 sub_xmm)>;
3054 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3055 (SUBREG_TO_REG (i32 0),
3056 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3057 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3058 sub_xmm)>;
3059
3060 // Shuffle with VMOVSD
3061 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3062 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3063 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3064 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3065 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3066 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3067 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3068 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3069
3070 // 256-bit variants
3071 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3072 (SUBREG_TO_REG (i32 0),
3073 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3074 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3075 sub_xmm)>;
3076 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3077 (SUBREG_TO_REG (i32 0),
3078 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3079 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3080 sub_xmm)>;
3081
3082 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3083 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3084 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3085 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3086 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3087 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3088 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3089 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3090}
3091
3092let AddedComplexity = 15 in
3093def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3094 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003095 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003096 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003097 (v2i64 VR128X:$src))))],
3098 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3099
Igor Breger4ec5abf2015-11-03 07:30:17 +00003100let AddedComplexity = 20 , isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003101def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3102 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003103 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003104 [(set VR128X:$dst, (v2i64 (X86vzmovl
3105 (loadv2i64 addr:$src))))],
3106 IIC_SSE_MOVDQ>, EVEX, VEX_W,
3107 EVEX_CD8<8, CD8VT8>;
3108
3109let Predicates = [HasAVX512] in {
3110 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3111 let AddedComplexity = 20 in {
3112 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3113 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003114 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3115 (VMOV64toPQIZrr GR64:$src)>;
3116 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3117 (VMOVDI2PDIZrr GR32:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00003118
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003119 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3120 (VMOVDI2PDIZrm addr:$src)>;
3121 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3122 (VMOVDI2PDIZrm addr:$src)>;
3123 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
3124 (VMOVZPQILo2PQIZrm addr:$src)>;
3125 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
3126 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003127 def : Pat<(v2i64 (X86vzload addr:$src)),
3128 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003129 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003130
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003131 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3132 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3133 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3134 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3135 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3136 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3137 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003138 def : Pat<(v4i64 (X86vzload addr:$src)),
3139 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
3140
3141 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
3142 def : Pat<(v8i64 (X86vzload addr:$src)),
3143 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003144}
3145
3146def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3147 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3148
3149def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3150 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3151
3152def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3153 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3154
3155def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3156 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3157
3158//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003159// AVX-512 - Non-temporals
3160//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003161let SchedRW = [WriteLoad] in {
3162 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3163 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3164 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3165 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3166 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003167
Robert Khasanoved882972014-08-13 10:46:00 +00003168 let Predicates = [HasAVX512, HasVLX] in {
3169 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
3170 (ins i256mem:$src),
3171 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
3172 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3173 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003174
Robert Khasanoved882972014-08-13 10:46:00 +00003175 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
3176 (ins i128mem:$src),
3177 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
3178 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3179 EVEX_CD8<64, CD8VF>;
3180 }
Adam Nemetefd07852014-06-18 16:51:10 +00003181}
3182
Igor Bregerd3341f52016-01-20 13:11:47 +00003183multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3184 PatFrag st_frag = alignednontemporalstore,
3185 InstrItinClass itin = IIC_SSE_MOVNT> {
Robert Khasanoved882972014-08-13 10:46:00 +00003186 let SchedRW = [WriteStore], mayStore = 1,
3187 AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003188 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003189 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003190 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3191 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003192}
3193
Igor Bregerd3341f52016-01-20 13:11:47 +00003194multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3195 AVX512VLVectorVTInfo VTInfo> {
3196 let Predicates = [HasAVX512] in
3197 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003198
Igor Bregerd3341f52016-01-20 13:11:47 +00003199 let Predicates = [HasAVX512, HasVLX] in {
3200 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3201 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003202 }
3203}
3204
Igor Bregerd3341f52016-01-20 13:11:47 +00003205defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3206defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3207defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003208
Adam Nemet7f62b232014-06-10 16:39:53 +00003209//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003210// AVX-512 - Integer arithmetic
3211//
3212multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003213 X86VectorVTInfo _, OpndItins itins,
3214 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003215 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003216 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003217 "$src2, $src1", "$src1, $src2",
3218 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003219 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003220 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003221
Robert Khasanov545d1b72014-10-14 14:36:19 +00003222 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003223 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003224 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003225 "$src2, $src1", "$src1, $src2",
3226 (_.VT (OpNode _.RC:$src1,
3227 (bitconvert (_.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003228 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003229 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003230}
3231
3232multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3233 X86VectorVTInfo _, OpndItins itins,
3234 bit IsCommutable = 0> :
3235 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
3236 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003237 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003238 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003239 "${src2}"##_.BroadcastStr##", $src1",
3240 "$src1, ${src2}"##_.BroadcastStr,
3241 (_.VT (OpNode _.RC:$src1,
3242 (X86VBroadcast
3243 (_.ScalarLdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003244 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003245 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003246}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003247
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003248multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3249 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3250 Predicate prd, bit IsCommutable = 0> {
3251 let Predicates = [prd] in
3252 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3253 IsCommutable>, EVEX_V512;
3254
3255 let Predicates = [prd, HasVLX] in {
3256 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3257 IsCommutable>, EVEX_V256;
3258 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3259 IsCommutable>, EVEX_V128;
3260 }
3261}
3262
Robert Khasanov545d1b72014-10-14 14:36:19 +00003263multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3264 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3265 Predicate prd, bit IsCommutable = 0> {
3266 let Predicates = [prd] in
3267 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3268 IsCommutable>, EVEX_V512;
3269
3270 let Predicates = [prd, HasVLX] in {
3271 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3272 IsCommutable>, EVEX_V256;
3273 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3274 IsCommutable>, EVEX_V128;
3275 }
3276}
3277
3278multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3279 OpndItins itins, Predicate prd,
3280 bit IsCommutable = 0> {
3281 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3282 itins, prd, IsCommutable>,
3283 VEX_W, EVEX_CD8<64, CD8VF>;
3284}
3285
3286multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3287 OpndItins itins, Predicate prd,
3288 bit IsCommutable = 0> {
3289 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3290 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3291}
3292
3293multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3294 OpndItins itins, Predicate prd,
3295 bit IsCommutable = 0> {
3296 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3297 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3298}
3299
3300multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3301 OpndItins itins, Predicate prd,
3302 bit IsCommutable = 0> {
3303 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3304 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3305}
3306
3307multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3308 SDNode OpNode, OpndItins itins, Predicate prd,
3309 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003310 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003311 IsCommutable>;
3312
Igor Bregerf2460112015-07-26 14:41:44 +00003313 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003314 IsCommutable>;
3315}
3316
3317multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3318 SDNode OpNode, OpndItins itins, Predicate prd,
3319 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003320 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003321 IsCommutable>;
3322
Igor Bregerf2460112015-07-26 14:41:44 +00003323 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003324 IsCommutable>;
3325}
3326
3327multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3328 bits<8> opc_d, bits<8> opc_q,
3329 string OpcodeStr, SDNode OpNode,
3330 OpndItins itins, bit IsCommutable = 0> {
3331 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3332 itins, HasAVX512, IsCommutable>,
3333 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3334 itins, HasBWI, IsCommutable>;
3335}
3336
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003337multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003338 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003339 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3340 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003341 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003342 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003343 "$src2, $src1","$src1, $src2",
3344 (_Dst.VT (OpNode
3345 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003346 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003347 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003348 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003349 let mayLoad = 1 in {
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003350 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3351 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3352 "$src2, $src1", "$src1, $src2",
3353 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3354 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003355 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003356 AVX512BIBase, EVEX_4V;
3357
3358 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003359 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003360 OpcodeStr,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003361 "${src2}"##_Brdct.BroadcastStr##", $src1",
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003362 "$src1, ${src2}"##_Dst.BroadcastStr,
Michael Liao66233b72015-08-06 09:06:20 +00003363 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003364 (_Brdct.VT (X86VBroadcast
3365 (_Brdct.ScalarLdFrag addr:$src2)))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003366 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003367 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003368 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003369}
3370
Robert Khasanov545d1b72014-10-14 14:36:19 +00003371defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3372 SSE_INTALU_ITINS_P, 1>;
3373defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3374 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003375defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3376 SSE_INTALU_ITINS_P, HasBWI, 1>;
3377defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3378 SSE_INTALU_ITINS_P, HasBWI, 0>;
3379defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003380 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003381defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003382 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003383defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003384 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003385defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003386 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003387defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003388 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003389defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003390 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003391defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003392 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003393defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003394 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003395defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003396 SSE_INTALU_ITINS_P, HasBWI, 1>;
3397
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003398multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003399 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3400 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3401 let Predicates = [prd] in
3402 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3403 _SrcVTInfo.info512, _DstVTInfo.info512,
3404 v8i64_info, IsCommutable>,
3405 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3406 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003407 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003408 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003409 v4i64x_info, IsCommutable>,
3410 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003411 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003412 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003413 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003414 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3415 }
Michael Liao66233b72015-08-06 09:06:20 +00003416}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003417
3418defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003419 avx512vl_i32_info, avx512vl_i64_info,
3420 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003421defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003422 avx512vl_i32_info, avx512vl_i64_info,
3423 X86pmuludq, HasAVX512, 1>;
3424defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3425 avx512vl_i8_info, avx512vl_i8_info,
3426 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003427
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003428multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3429 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
3430 let mayLoad = 1 in {
3431 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003432 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003433 OpcodeStr,
3434 "${src2}"##_Src.BroadcastStr##", $src1",
3435 "$src1, ${src2}"##_Src.BroadcastStr,
Michael Liao66233b72015-08-06 09:06:20 +00003436 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3437 (_Src.VT (X86VBroadcast
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003438 (_Src.ScalarLdFrag addr:$src2))))))>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003439 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
3440 }
3441}
3442
Michael Liao66233b72015-08-06 09:06:20 +00003443multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3444 SDNode OpNode,X86VectorVTInfo _Src,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003445 X86VectorVTInfo _Dst> {
Michael Liao66233b72015-08-06 09:06:20 +00003446 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003447 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003448 "$src2, $src1","$src1, $src2",
3449 (_Dst.VT (OpNode
3450 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003451 (_Src.VT _Src.RC:$src2)))>,
3452 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003453 let mayLoad = 1 in {
3454 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3455 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3456 "$src2, $src1", "$src1, $src2",
3457 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003458 (bitconvert (_Src.LdFrag addr:$src2))))>,
3459 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003460 }
3461}
3462
3463multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3464 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003465 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003466 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3467 v32i16_info>,
3468 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3469 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003470 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003471 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3472 v16i16x_info>,
3473 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3474 v16i16x_info>, EVEX_V256;
3475 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3476 v8i16x_info>,
3477 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3478 v8i16x_info>, EVEX_V128;
3479 }
3480}
3481multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3482 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003483 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003484 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3485 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003486 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003487 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3488 v32i8x_info>, EVEX_V256;
3489 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3490 v16i8x_info>, EVEX_V128;
3491 }
3492}
Igor Bregerf7fd5472015-07-21 07:11:28 +00003493
3494multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
3495 SDNode OpNode, AVX512VLVectorVTInfo _Src,
3496 AVX512VLVectorVTInfo _Dst> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003497 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00003498 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
3499 _Dst.info512>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003500 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00003501 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
3502 _Dst.info256>, EVEX_V256;
3503 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
3504 _Dst.info128>, EVEX_V128;
3505 }
3506}
3507
Craig Topperb6da6542016-05-01 17:38:32 +00003508defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
3509defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
3510defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
3511defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003512
Craig Topper5acb5a12016-05-01 06:24:57 +00003513defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
3514 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
3515defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
3516 avx512vl_i16_info, avx512vl_i32_info>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003517
Igor Bregerf2460112015-07-26 14:41:44 +00003518defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003519 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003520defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003521 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003522defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003523 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003524
Igor Bregerf2460112015-07-26 14:41:44 +00003525defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003526 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003527defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003528 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003529defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003530 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003531
Igor Bregerf2460112015-07-26 14:41:44 +00003532defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003533 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003534defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003535 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003536defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003537 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003538
Igor Bregerf2460112015-07-26 14:41:44 +00003539defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003540 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003541defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003542 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003543defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003544 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003545//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003546// AVX-512 Logical Instructions
3547//===----------------------------------------------------------------------===//
3548
Robert Khasanov545d1b72014-10-14 14:36:19 +00003549defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
3550 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3551defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
3552 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3553defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
3554 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3555defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00003556 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003557
3558//===----------------------------------------------------------------------===//
3559// AVX-512 FP arithmetic
3560//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003561multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3562 SDNode OpNode, SDNode VecNode, OpndItins itins,
3563 bit IsCommutable> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003564
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003565 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3566 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3567 "$src2, $src1", "$src1, $src2",
3568 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3569 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003570 itins.rr, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003571
3572 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00003573 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003574 "$src2, $src1", "$src1, $src2",
3575 (VecNode (_.VT _.RC:$src1),
3576 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3577 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003578 itins.rm, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003579 let isCodeGenOnly = 1, isCommutable = IsCommutable,
3580 Predicates = [HasAVX512] in {
3581 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003582 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003583 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3584 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
3585 itins.rr>;
3586 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003587 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003588 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3589 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
3590 (_.ScalarLdFrag addr:$src2)))], itins.rr>;
3591 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003592}
3593
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003594multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003595 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003596
3597 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3598 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
3599 "$rc, $src2, $src1", "$src1, $src2, $rc",
3600 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003601 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003602 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003603}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003604multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3605 SDNode VecNode, OpndItins itins, bit IsCommutable> {
3606
3607 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3608 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003609 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003610 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003611 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003612}
3613
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003614multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
3615 SDNode VecNode,
3616 SizeItins itins, bit IsCommutable> {
3617 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3618 itins.s, IsCommutable>,
3619 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
3620 itins.s, IsCommutable>,
3621 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3622 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3623 itins.d, IsCommutable>,
3624 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
3625 itins.d, IsCommutable>,
3626 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3627}
3628
3629multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
3630 SDNode VecNode,
3631 SizeItins itins, bit IsCommutable> {
3632 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3633 itins.s, IsCommutable>,
3634 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
3635 itins.s, IsCommutable>,
3636 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3637 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3638 itins.d, IsCommutable>,
3639 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
3640 itins.d, IsCommutable>,
3641 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3642}
3643defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
3644defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_ALU_ITINS_S, 1>;
3645defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
3646defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_ALU_ITINS_S, 0>;
3647defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 1>;
3648defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 1>;
3649
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003650multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003651 X86VectorVTInfo _, bit IsCommutable> {
3652 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3653 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3654 "$src2, $src1", "$src1, $src2",
3655 (_.VT (OpNode _.RC:$src1, _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003656 let mayLoad = 1 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003657 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3658 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3659 "$src2, $src1", "$src1, $src2",
3660 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, EVEX_4V;
3661 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3662 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3663 "${src2}"##_.BroadcastStr##", $src1",
3664 "$src1, ${src2}"##_.BroadcastStr,
3665 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3666 (_.ScalarLdFrag addr:$src2))))>,
3667 EVEX_4V, EVEX_B;
3668 }//let mayLoad = 1
3669}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003670
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003671multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003672 X86VectorVTInfo _> {
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003673 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3674 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
3675 "$rc, $src2, $src1", "$src1, $src2, $rc",
3676 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
3677 EVEX_4V, EVEX_B, EVEX_RC;
3678}
3679
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003680
3681multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003682 X86VectorVTInfo _> {
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003683 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3684 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3685 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
3686 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
3687 EVEX_4V, EVEX_B;
3688}
3689
Michael Liao66233b72015-08-06 09:06:20 +00003690multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperdb290662016-05-01 05:57:06 +00003691 Predicate prd, bit IsCommutable = 0> {
3692 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003693 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
3694 IsCommutable>, EVEX_V512, PS,
3695 EVEX_CD8<32, CD8VF>;
3696 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
3697 IsCommutable>, EVEX_V512, PD, VEX_W,
3698 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00003699 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003700
Robert Khasanov595e5982014-10-29 15:43:02 +00003701 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00003702 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003703 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
3704 IsCommutable>, EVEX_V128, PS,
3705 EVEX_CD8<32, CD8VF>;
3706 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
3707 IsCommutable>, EVEX_V256, PS,
3708 EVEX_CD8<32, CD8VF>;
3709 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
3710 IsCommutable>, EVEX_V128, PD, VEX_W,
3711 EVEX_CD8<64, CD8VF>;
3712 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
3713 IsCommutable>, EVEX_V256, PD, VEX_W,
3714 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003715 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003716}
3717
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003718multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003719 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003720 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003721 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003722 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3723}
3724
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003725multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003726 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003727 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003728 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003729 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3730}
3731
Craig Topperdb290662016-05-01 05:57:06 +00003732defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003733 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topperdb290662016-05-01 05:57:06 +00003734defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003735 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topperdb290662016-05-01 05:57:06 +00003736defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003737 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topperdb290662016-05-01 05:57:06 +00003738defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003739 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00003740defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003741 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00003742defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003743 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00003744let isCodeGenOnly = 1 in {
3745 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512, 1>;
3746 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512, 1>;
3747}
Craig Topperdb290662016-05-01 05:57:06 +00003748defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, HasDQI, 1>;
3749defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, HasDQI, 0>;
3750defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, HasDQI, 1>;
3751defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, HasDQI, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003752
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003753multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
3754 X86VectorVTInfo _> {
3755 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3756 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3757 "$src2, $src1", "$src1, $src2",
3758 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
3759 let mayLoad = 1 in {
3760 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3761 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3762 "$src2, $src1", "$src1, $src2",
3763 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
3764 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3765 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3766 "${src2}"##_.BroadcastStr##", $src1",
3767 "$src1, ${src2}"##_.BroadcastStr,
3768 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3769 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
3770 EVEX_4V, EVEX_B;
3771 }//let mayLoad = 1
3772}
3773
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003774multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
3775 X86VectorVTInfo _> {
3776 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3777 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3778 "$src2, $src1", "$src1, $src2",
3779 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
3780 let mayLoad = 1 in {
3781 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00003782 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003783 "$src2, $src1", "$src1, $src2",
Igor Breger4511e762016-02-22 11:48:27 +00003784 (OpNode _.RC:$src1,
3785 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3786 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003787 }//let mayLoad = 1
3788}
3789
3790multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode> {
Michael Liao66233b72015-08-06 09:06:20 +00003791 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003792 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
3793 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00003794 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003795 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
3796 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003797 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNode, f32x_info>,
3798 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNode, SSE_ALU_ITINS_S.s>,
3799 EVEX_4V,EVEX_CD8<32, CD8VT1>;
3800 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNode, f64x_info>,
3801 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNode, SSE_ALU_ITINS_S.d>,
3802 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
3803
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003804 // Define only if AVX512VL feature is present.
3805 let Predicates = [HasVLX] in {
3806 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
3807 EVEX_V128, EVEX_CD8<32, CD8VF>;
3808 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
3809 EVEX_V256, EVEX_CD8<32, CD8VF>;
3810 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
3811 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
3812 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
3813 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
3814 }
3815}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003816defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003817
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003818//===----------------------------------------------------------------------===//
3819// AVX-512 VPTESTM instructions
3820//===----------------------------------------------------------------------===//
3821
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003822multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
3823 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00003824 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003825 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
3826 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3827 "$src2, $src1", "$src1, $src2",
3828 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
3829 EVEX_4V;
3830 let mayLoad = 1 in
3831 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3832 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3833 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00003834 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003835 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
3836 EVEX_4V,
3837 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003838}
3839
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003840multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3841 X86VectorVTInfo _> {
3842 let mayLoad = 1 in
3843 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3844 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3845 "${src2}"##_.BroadcastStr##", $src1",
3846 "$src1, ${src2}"##_.BroadcastStr,
3847 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
3848 (_.ScalarLdFrag addr:$src2))))>,
3849 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003850}
Igor Bregerfca0a342016-01-28 13:19:25 +00003851
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003852// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00003853multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
3854 X86VectorVTInfo _, string Suffix> {
3855 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
3856 (_.KVT (COPY_TO_REGCLASS
3857 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003858 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00003859 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003860 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00003861 _.RC:$src2, _.SubRegIdx)),
3862 _.KRC))>;
3863}
3864
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003865multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00003866 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003867 let Predicates = [HasAVX512] in
3868 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
3869 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3870
3871 let Predicates = [HasAVX512, HasVLX] in {
3872 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
3873 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
3874 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
3875 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
3876 }
Igor Bregerfca0a342016-01-28 13:19:25 +00003877 let Predicates = [HasAVX512, NoVLX] in {
3878 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
3879 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003880 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003881}
3882
3883multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
3884 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00003885 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003886 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00003887 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003888}
3889
3890multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
3891 SDNode OpNode> {
3892 let Predicates = [HasBWI] in {
3893 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
3894 EVEX_V512, VEX_W;
3895 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
3896 EVEX_V512;
3897 }
3898 let Predicates = [HasVLX, HasBWI] in {
3899
3900 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
3901 EVEX_V256, VEX_W;
3902 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
3903 EVEX_V128, VEX_W;
3904 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
3905 EVEX_V256;
3906 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
3907 EVEX_V128;
3908 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003909
Igor Bregerfca0a342016-01-28 13:19:25 +00003910 let Predicates = [HasAVX512, NoVLX] in {
3911 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
3912 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
3913 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
3914 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003915 }
Igor Bregerfca0a342016-01-28 13:19:25 +00003916
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003917}
3918
3919multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
3920 SDNode OpNode> :
3921 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
3922 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
3923
3924defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
3925defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003926
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003927
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003928//===----------------------------------------------------------------------===//
3929// AVX-512 Shift instructions
3930//===----------------------------------------------------------------------===//
3931multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00003932 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Cameron McInally04400442014-11-14 15:43:00 +00003933 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003934 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003935 "$src2, $src1", "$src1, $src2",
3936 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003937 SSE_INTSHIFT_ITINS_P.rr>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003938 let mayLoad = 1 in
Cameron McInally04400442014-11-14 15:43:00 +00003939 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003940 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003941 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003942 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
3943 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003944 SSE_INTSHIFT_ITINS_P.rm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003945}
3946
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003947multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
3948 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
3949 let mayLoad = 1 in
3950 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
3951 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
3952 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
3953 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003954 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003955}
3956
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003957multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003958 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003959 // src2 is always 128-bit
3960 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3961 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
3962 "$src2, $src1", "$src1, $src2",
3963 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003964 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003965 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3966 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
3967 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00003968 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003969 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003970 EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003971}
3972
Cameron McInally5fb084e2014-12-11 17:13:05 +00003973multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003974 ValueType SrcVT, PatFrag bc_frag,
3975 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
3976 let Predicates = [prd] in
3977 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3978 VTInfo.info512>, EVEX_V512,
3979 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
3980 let Predicates = [prd, HasVLX] in {
3981 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3982 VTInfo.info256>, EVEX_V256,
3983 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
3984 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3985 VTInfo.info128>, EVEX_V128,
3986 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
3987 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003988}
3989
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003990multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
3991 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00003992 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003993 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00003994 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003995 avx512vl_i64_info, HasAVX512>, VEX_W;
3996 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
3997 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003998}
3999
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004000multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4001 string OpcodeStr, SDNode OpNode,
4002 AVX512VLVectorVTInfo VTInfo> {
4003 let Predicates = [HasAVX512] in
4004 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4005 VTInfo.info512>,
4006 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4007 VTInfo.info512>, EVEX_V512;
4008 let Predicates = [HasAVX512, HasVLX] in {
4009 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4010 VTInfo.info256>,
4011 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4012 VTInfo.info256>, EVEX_V256;
4013 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4014 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004015 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004016 VTInfo.info128>, EVEX_V128;
4017 }
4018}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004019
Michael Liao66233b72015-08-06 09:06:20 +00004020multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004021 Format ImmFormR, Format ImmFormM,
4022 string OpcodeStr, SDNode OpNode> {
4023 let Predicates = [HasBWI] in
4024 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4025 v32i16_info>, EVEX_V512;
4026 let Predicates = [HasVLX, HasBWI] in {
4027 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4028 v16i16x_info>, EVEX_V256;
4029 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4030 v8i16x_info>, EVEX_V128;
4031 }
4032}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004033
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004034multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4035 Format ImmFormR, Format ImmFormM,
4036 string OpcodeStr, SDNode OpNode> {
4037 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4038 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4039 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4040 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4041}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004042
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004043defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004044 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004045
4046defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004047 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004048
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004049defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004050 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004051
Michael Zuckerman298a6802016-01-13 12:39:33 +00004052defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004053defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004054
4055defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4056defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4057defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004058
4059//===-------------------------------------------------------------------===//
4060// Variable Bit Shifts
4061//===-------------------------------------------------------------------===//
4062multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004063 X86VectorVTInfo _> {
4064 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4065 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4066 "$src2, $src1", "$src1, $src2",
4067 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004068 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004069 let mayLoad = 1 in
Cameron McInally5fb084e2014-12-11 17:13:05 +00004070 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4071 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4072 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004073 (_.VT (OpNode _.RC:$src1,
4074 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004075 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004076 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004077}
4078
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004079multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4080 X86VectorVTInfo _> {
4081 let mayLoad = 1 in
4082 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4083 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4084 "${src2}"##_.BroadcastStr##", $src1",
4085 "$src1, ${src2}"##_.BroadcastStr,
4086 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4087 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004088 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004089 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4090}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004091multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4092 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004093 let Predicates = [HasAVX512] in
4094 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4095 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4096
4097 let Predicates = [HasAVX512, HasVLX] in {
4098 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4099 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4100 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4101 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4102 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004103}
4104
4105multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4106 SDNode OpNode> {
4107 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004108 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004109 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004110 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004111}
4112
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004113// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Breger7b46b4e2015-12-23 08:06:50 +00004114multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> {
4115 let Predicates = [HasBWI, NoVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004116 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004117 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004118 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004119 (!cast<Instruction>(NAME#"WZrr")
4120 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4121 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4122 sub_ymm)>;
4123
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004124 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004125 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004126 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004127 (!cast<Instruction>(NAME#"WZrr")
4128 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4129 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4130 sub_xmm)>;
4131 }
4132}
4133
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004134multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4135 SDNode OpNode> {
4136 let Predicates = [HasBWI] in
4137 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4138 EVEX_V512, VEX_W;
4139 let Predicates = [HasVLX, HasBWI] in {
4140
4141 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4142 EVEX_V256, VEX_W;
4143 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4144 EVEX_V128, VEX_W;
4145 }
4146}
4147
4148defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004149 avx512_var_shift_w<0x12, "vpsllvw", shl>,
4150 avx512_var_shift_w_lowering<avx512vl_i16_info, shl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004151defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004152 avx512_var_shift_w<0x11, "vpsravw", sra>,
4153 avx512_var_shift_w_lowering<avx512vl_i16_info, sra>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004154defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004155 avx512_var_shift_w<0x10, "vpsrlvw", srl>,
4156 avx512_var_shift_w_lowering<avx512vl_i16_info, srl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004157defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4158defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004159
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004160//===-------------------------------------------------------------------===//
4161// 1-src variable permutation VPERMW/D/Q
4162//===-------------------------------------------------------------------===//
4163multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4164 AVX512VLVectorVTInfo _> {
4165 let Predicates = [HasAVX512] in
4166 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4167 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4168
4169 let Predicates = [HasAVX512, HasVLX] in
4170 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4171 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4172}
4173
4174multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4175 string OpcodeStr, SDNode OpNode,
4176 AVX512VLVectorVTInfo VTInfo> {
4177 let Predicates = [HasAVX512] in
4178 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4179 VTInfo.info512>,
4180 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4181 VTInfo.info512>, EVEX_V512;
4182 let Predicates = [HasAVX512, HasVLX] in
4183 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4184 VTInfo.info256>,
4185 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4186 VTInfo.info256>, EVEX_V256;
4187}
4188
Michael Zuckermand9cac592016-01-19 17:07:43 +00004189multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
4190 Predicate prd, SDNode OpNode,
4191 AVX512VLVectorVTInfo _> {
4192 let Predicates = [prd] in
4193 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4194 EVEX_V512 ;
4195 let Predicates = [HasVLX, prd] in {
4196 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4197 EVEX_V256 ;
4198 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4199 EVEX_V128 ;
4200 }
4201}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004202
Michael Zuckermand9cac592016-01-19 17:07:43 +00004203defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
4204 avx512vl_i16_info>, VEX_W;
4205defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
4206 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004207
4208defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
4209 avx512vl_i32_info>;
4210defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
4211 avx512vl_i64_info>, VEX_W;
4212defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
4213 avx512vl_f32_info>;
4214defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
4215 avx512vl_f64_info>, VEX_W;
4216
4217defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
4218 X86VPermi, avx512vl_i64_info>,
4219 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
4220defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
4221 X86VPermi, avx512vl_f64_info>,
4222 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00004223//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004224// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00004225//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004226
Igor Breger78741a12015-10-04 07:20:41 +00004227multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
4228 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
4229 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
4230 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
4231 "$src2, $src1", "$src1, $src2",
4232 (_.VT (OpNode _.RC:$src1,
4233 (Ctrl.VT Ctrl.RC:$src2)))>,
4234 T8PD, EVEX_4V;
4235 let mayLoad = 1 in {
4236 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4237 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
4238 "$src2, $src1", "$src1, $src2",
4239 (_.VT (OpNode
4240 _.RC:$src1,
4241 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
4242 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4243 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4244 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4245 "${src2}"##_.BroadcastStr##", $src1",
4246 "$src1, ${src2}"##_.BroadcastStr,
4247 (_.VT (OpNode
4248 _.RC:$src1,
4249 (Ctrl.VT (X86VBroadcast
4250 (Ctrl.ScalarLdFrag addr:$src2)))))>,
4251 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
4252 }//let mayLoad = 1
4253}
4254
4255multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
4256 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4257 let Predicates = [HasAVX512] in {
4258 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
4259 Ctrl.info512>, EVEX_V512;
4260 }
4261 let Predicates = [HasAVX512, HasVLX] in {
4262 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
4263 Ctrl.info128>, EVEX_V128;
4264 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
4265 Ctrl.info256>, EVEX_V256;
4266 }
4267}
4268
4269multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
4270 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4271
4272 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
4273 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
4274 X86VPermilpi, _>,
4275 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004276}
4277
4278defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
4279 avx512vl_i32_info>;
4280defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
4281 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004282//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004283// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
4284//===----------------------------------------------------------------------===//
4285
4286defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00004287 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004288 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
4289defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004290 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004291defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004292 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00004293
Elena Demikhovsky55a99742015-06-22 13:00:42 +00004294multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4295 let Predicates = [HasBWI] in
4296 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
4297
4298 let Predicates = [HasVLX, HasBWI] in {
4299 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
4300 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
4301 }
4302}
4303
4304defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
4305
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004306//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004307// Move Low to High and High to Low packed FP Instructions
4308//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004309def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
4310 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004311 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004312 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
4313 IIC_SSE_MOV_LH>, EVEX_4V;
4314def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
4315 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004316 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004317 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
4318 IIC_SSE_MOV_LH>, EVEX_4V;
4319
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004320let Predicates = [HasAVX512] in {
4321 // MOVLHPS patterns
4322 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4323 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
4324 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4325 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004326
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004327 // MOVHLPS patterns
4328 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
4329 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
4330}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004331
4332//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00004333// VMOVHPS/PD VMOVLPS Instructions
4334// All patterns was taken from SSS implementation.
4335//===----------------------------------------------------------------------===//
4336multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
4337 X86VectorVTInfo _> {
4338 let mayLoad = 1 in
4339 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
4340 (ins _.RC:$src1, f64mem:$src2),
4341 !strconcat(OpcodeStr,
4342 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4343 [(set _.RC:$dst,
4344 (OpNode _.RC:$src1,
4345 (_.VT (bitconvert
4346 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
4347 IIC_SSE_MOV_LH>, EVEX_4V;
4348}
4349
4350defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
4351 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4352defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
4353 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4354defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
4355 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4356defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
4357 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4358
4359let Predicates = [HasAVX512] in {
4360 // VMOVHPS patterns
4361 def : Pat<(X86Movlhps VR128X:$src1,
4362 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
4363 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4364 def : Pat<(X86Movlhps VR128X:$src1,
4365 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
4366 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4367 // VMOVHPD patterns
4368 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4369 (scalar_to_vector (loadf64 addr:$src2)))),
4370 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4371 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4372 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
4373 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4374 // VMOVLPS patterns
4375 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4376 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4377 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4378 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4379 // VMOVLPD patterns
4380 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4381 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4382 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4383 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4384 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
4385 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
4386 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4387}
4388
4389let mayStore = 1 in {
4390def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
4391 (ins f64mem:$dst, VR128X:$src),
4392 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004393 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004394 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
4395 (bc_v2f64 (v4f32 VR128X:$src))),
4396 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4397 EVEX, EVEX_CD8<32, CD8VT2>;
4398def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
4399 (ins f64mem:$dst, VR128X:$src),
4400 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004401 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004402 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
4403 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4404 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
4405def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
4406 (ins f64mem:$dst, VR128X:$src),
4407 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004408 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00004409 (iPTR 0))), addr:$dst)],
4410 IIC_SSE_MOV_LH>,
4411 EVEX, EVEX_CD8<32, CD8VT2>;
4412def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
4413 (ins f64mem:$dst, VR128X:$src),
4414 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004415 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00004416 (iPTR 0))), addr:$dst)],
4417 IIC_SSE_MOV_LH>,
4418 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
4419}
4420let Predicates = [HasAVX512] in {
4421 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00004422 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004423 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
4424 (iPTR 0))), addr:$dst),
4425 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
4426 // VMOVLPS patterns
4427 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
4428 addr:$src1),
4429 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4430 def : Pat<(store (v4i32 (X86Movlps
4431 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
4432 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4433 // VMOVLPD patterns
4434 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4435 addr:$src1),
4436 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4437 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4438 addr:$src1),
4439 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4440}
4441//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004442// FMA - Fused Multiply Operations
4443//
Adam Nemet26371ce2014-10-24 00:02:55 +00004444
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004445let Constraints = "$src1 = $dst" in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004446multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4447 X86VectorVTInfo _> {
Adam Nemet34801422014-10-08 23:25:39 +00004448 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004449 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00004450 OpcodeStr, "$src3, $src2", "$src2, $src3",
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004451 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00004452 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004453
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004454 let mayLoad = 1 in {
4455 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004456 (ins _.RC:$src2, _.MemOp:$src3),
4457 OpcodeStr, "$src3, $src2", "$src2, $src3",
4458 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
Michael Liao66233b72015-08-06 09:06:20 +00004459 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004460
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004461 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004462 (ins _.RC:$src2, _.ScalarMemOp:$src3),
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004463 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4464 !strconcat("$src2, ${src3}", _.BroadcastStr ),
4465 (OpNode _.RC:$src1,
Simon Pilgrim8b756592015-07-06 20:30:47 +00004466 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004467 AVX512FMA3Base, EVEX_B;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004468 }
4469}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004470
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004471multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4472 X86VectorVTInfo _> {
4473 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004474 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4475 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4476 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4477 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004478}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004479} // Constraints = "$src1 = $dst"
4480
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004481multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4482 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4483 let Predicates = [HasAVX512] in {
4484 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512>,
4485 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4486 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004487 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004488 let Predicates = [HasVLX, HasAVX512] in {
4489 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256>,
4490 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4491 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128>,
4492 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004493 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004494}
4495
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004496multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4497 SDNode OpNodeRnd > {
4498 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4499 avx512vl_f32_info>;
4500 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4501 avx512vl_f64_info>, VEX_W;
4502}
4503
4504defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
4505defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
4506defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
4507defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
4508defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
4509defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
4510
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004511
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004512let Constraints = "$src1 = $dst" in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004513multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4514 X86VectorVTInfo _> {
4515 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4516 (ins _.RC:$src2, _.RC:$src3),
4517 OpcodeStr, "$src3, $src2", "$src2, $src3",
4518 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1))>,
4519 AVX512FMA3Base;
4520
4521 let mayLoad = 1 in {
4522 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4523 (ins _.RC:$src2, _.MemOp:$src3),
4524 OpcodeStr, "$src3, $src2", "$src2, $src3",
4525 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>,
4526 AVX512FMA3Base;
4527
4528 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4529 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4530 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
4531 "$src2, ${src3}"##_.BroadcastStr,
4532 (_.VT (OpNode _.RC:$src2,
4533 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
4534 _.RC:$src1))>, AVX512FMA3Base, EVEX_B;
4535 }
4536}
4537
4538multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4539 X86VectorVTInfo _> {
4540 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4541 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4542 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4543 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc)))>,
4544 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004545}
4546} // Constraints = "$src1 = $dst"
4547
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004548multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4549 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4550 let Predicates = [HasAVX512] in {
4551 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512>,
4552 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4553 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004554 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004555 let Predicates = [HasVLX, HasAVX512] in {
4556 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256>,
4557 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4558 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128>,
4559 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004560 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004561}
4562
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004563multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4564 SDNode OpNodeRnd > {
4565 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4566 avx512vl_f32_info>;
4567 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4568 avx512vl_f64_info>, VEX_W;
4569}
4570
4571defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
4572defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
4573defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
4574defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
4575defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
4576defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
4577
4578let Constraints = "$src1 = $dst" in {
4579multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4580 X86VectorVTInfo _> {
4581 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4582 (ins _.RC:$src3, _.RC:$src2),
4583 OpcodeStr, "$src2, $src3", "$src3, $src2",
4584 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
4585 AVX512FMA3Base;
4586
4587 let mayLoad = 1 in {
4588 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4589 (ins _.RC:$src3, _.MemOp:$src2),
4590 OpcodeStr, "$src2, $src3", "$src3, $src2",
4591 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2), _.RC:$src3))>,
4592 AVX512FMA3Base;
4593
4594 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4595 (ins _.RC:$src3, _.ScalarMemOp:$src2),
4596 OpcodeStr, "${src2}"##_.BroadcastStr##", $src3",
4597 "$src3, ${src2}"##_.BroadcastStr,
4598 (_.VT (OpNode _.RC:$src1,
4599 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
4600 _.RC:$src3))>, AVX512FMA3Base, EVEX_B;
4601 }
4602}
4603
4604multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4605 X86VectorVTInfo _> {
4606 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4607 (ins _.RC:$src3, _.RC:$src2, AVX512RC:$rc),
4608 OpcodeStr, "$rc, $src2, $src3", "$src3, $src2, $rc",
4609 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4610 AVX512FMA3Base, EVEX_B, EVEX_RC;
4611}
4612} // Constraints = "$src1 = $dst"
4613
4614multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4615 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4616 let Predicates = [HasAVX512] in {
4617 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512>,
4618 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4619 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
4620 }
4621 let Predicates = [HasVLX, HasAVX512] in {
4622 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256>,
4623 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4624 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128>,
4625 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
4626 }
4627}
4628
4629multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4630 SDNode OpNodeRnd > {
4631 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4632 avx512vl_f32_info>;
4633 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4634 avx512vl_f64_info>, VEX_W;
4635}
4636
4637defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
4638defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
4639defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
4640defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
4641defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
4642defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004643
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004644// Scalar FMA
4645let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00004646multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4647 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
4648 dag RHS_r, dag RHS_m > {
4649 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4650 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
4651 "$src3, $src2", "$src2, $src3", RHS_VEC_r>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004652
Igor Breger15820b02015-07-01 13:24:28 +00004653 let mayLoad = 1 in
4654 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00004655 (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr,
Igor Breger15820b02015-07-01 13:24:28 +00004656 "$src3, $src2", "$src2, $src3", RHS_VEC_m>, AVX512FMA3Base;
4657
4658 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4659 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4660 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb>,
4661 AVX512FMA3Base, EVEX_B, EVEX_RC;
4662
4663 let isCodeGenOnly = 1 in {
4664 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
4665 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
4666 !strconcat(OpcodeStr,
4667 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4668 [RHS_r]>;
4669 let mayLoad = 1 in
4670 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
4671 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
4672 !strconcat(OpcodeStr,
4673 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4674 [RHS_m]>;
4675 }// isCodeGenOnly = 1
4676}
4677}// Constraints = "$src1 = $dst"
4678
4679multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
4680 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, X86VectorVTInfo _ ,
4681 string SUFF> {
4682
4683 defm NAME#213#SUFF: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00004684 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 FROUND_CURRENT))),
4685 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1,
4686 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00004687 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3,
4688 (i32 imm:$rc))),
4689 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
4690 _.FRC:$src3))),
4691 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
4692 (_.ScalarLdFrag addr:$src3))))>;
4693
4694 defm NAME#231#SUFF: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00004695 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
4696 (_.VT (OpNodeRnd _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00004697 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00004698 _.RC:$src1, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00004699 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1,
4700 (i32 imm:$rc))),
4701 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
4702 _.FRC:$src1))),
4703 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
4704 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
4705
4706 defm NAME#132#SUFF: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00004707 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
4708 (_.VT (OpNodeRnd _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00004709 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00004710 _.RC:$src2, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00004711 (_.VT ( OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2,
4712 (i32 imm:$rc))),
4713 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
4714 _.FRC:$src2))),
4715 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
4716 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
4717}
4718
4719multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
4720 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd>{
4721 let Predicates = [HasAVX512] in {
4722 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
4723 OpNodeRnd, f32x_info, "SS">,
4724 EVEX_CD8<32, CD8VT1>, VEX_LIG;
4725 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
4726 OpNodeRnd, f64x_info, "SD">,
4727 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
4728 }
4729}
4730
4731defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>;
4732defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>;
4733defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
4734defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004735
4736//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00004737// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
4738//===----------------------------------------------------------------------===//
4739let Constraints = "$src1 = $dst" in {
4740multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4741 X86VectorVTInfo _> {
4742 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4743 (ins _.RC:$src2, _.RC:$src3),
4744 OpcodeStr, "$src3, $src2", "$src2, $src3",
4745 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
4746 AVX512FMA3Base;
4747
4748 let mayLoad = 1 in {
4749 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4750 (ins _.RC:$src2, _.MemOp:$src3),
4751 OpcodeStr, "$src3, $src2", "$src2, $src3",
4752 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
4753 AVX512FMA3Base;
4754
4755 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4756 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4757 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4758 !strconcat("$src2, ${src3}", _.BroadcastStr ),
4759 (OpNode _.RC:$src1,
4760 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
4761 AVX512FMA3Base, EVEX_B;
4762 }
4763}
4764} // Constraints = "$src1 = $dst"
4765
4766multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4767 AVX512VLVectorVTInfo _> {
4768 let Predicates = [HasIFMA] in {
4769 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
4770 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
4771 }
4772 let Predicates = [HasVLX, HasIFMA] in {
4773 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
4774 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4775 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
4776 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
4777 }
4778}
4779
4780defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
4781 avx512vl_i64_info>, VEX_W;
4782defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
4783 avx512vl_i64_info>, VEX_W;
4784
4785//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004786// AVX-512 Scalar convert from sign integer to float/double
4787//===----------------------------------------------------------------------===//
4788
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004789multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
4790 X86VectorVTInfo DstVT, X86MemOperand x86memop,
4791 PatFrag ld_frag, string asm> {
4792 let hasSideEffects = 0 in {
4793 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
4794 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004795 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004796 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004797 let mayLoad = 1 in
4798 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
4799 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004800 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004801 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004802 } // hasSideEffects = 0
4803 let isCodeGenOnly = 1 in {
4804 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
4805 (ins DstVT.RC:$src1, SrcRC:$src2),
4806 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4807 [(set DstVT.RC:$dst,
4808 (OpNode (DstVT.VT DstVT.RC:$src1),
4809 SrcRC:$src2,
4810 (i32 FROUND_CURRENT)))]>, EVEX_4V;
4811
4812 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
4813 (ins DstVT.RC:$src1, x86memop:$src2),
4814 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4815 [(set DstVT.RC:$dst,
4816 (OpNode (DstVT.VT DstVT.RC:$src1),
4817 (ld_frag addr:$src2),
4818 (i32 FROUND_CURRENT)))]>, EVEX_4V;
4819 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004820}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004821
Igor Bregerabe4a792015-06-14 12:44:55 +00004822multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004823 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00004824 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
4825 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004826 !strconcat(asm,
4827 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00004828 [(set DstVT.RC:$dst,
4829 (OpNode (DstVT.VT DstVT.RC:$src1),
4830 SrcRC:$src2,
4831 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
4832}
4833
4834multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004835 X86VectorVTInfo DstVT, X86MemOperand x86memop,
4836 PatFrag ld_frag, string asm> {
4837 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
4838 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
4839 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00004840}
4841
Andrew Trick15a47742013-10-09 05:11:10 +00004842let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00004843defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004844 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
4845 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004846defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004847 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
4848 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004849defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004850 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
4851 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004852defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004853 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
4854 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004855
4856def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
4857 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4858def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004859 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004860def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
4861 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4862def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004863 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004864
4865def : Pat<(f32 (sint_to_fp GR32:$src)),
4866 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4867def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004868 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004869def : Pat<(f64 (sint_to_fp GR32:$src)),
4870 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4871def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004872 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
4873
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004874defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004875 v4f32x_info, i32mem, loadi32,
4876 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004877defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004878 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
4879 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004880defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004881 i32mem, loadi32, "cvtusi2sd{l}">,
4882 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004883defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004884 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
4885 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004886
4887def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
4888 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4889def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
4890 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4891def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
4892 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4893def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
4894 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4895
4896def : Pat<(f32 (uint_to_fp GR32:$src)),
4897 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4898def : Pat<(f32 (uint_to_fp GR64:$src)),
4899 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
4900def : Pat<(f64 (uint_to_fp GR32:$src)),
4901 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4902def : Pat<(f64 (uint_to_fp GR64:$src)),
4903 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00004904}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004905
4906//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004907// AVX-512 Scalar convert from float/double to integer
4908//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004909multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
4910 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Asaf Badouh2744d212015-09-20 14:31:19 +00004911 let hasSideEffects = 0, Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004912 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00004913 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004914 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
4915 EVEX, VEX_LIG;
4916 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
4917 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
4918 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00004919 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
4920 let mayLoad = 1 in
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004921 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
4922 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
4923 [(set DstVT.RC:$dst, (OpNode
4924 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
4925 (i32 FROUND_CURRENT)))]>,
4926 EVEX, VEX_LIG;
4927 } // hasSideEffects = 0, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004928}
Asaf Badouh2744d212015-09-20 14:31:19 +00004929
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004930// Convert float/double to signed/unsigned int 32/64
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004931defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
4932 X86cvtss2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004933 XS, EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004934defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
4935 X86cvtss2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004936 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004937defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
4938 X86cvtss2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004939 XS, EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004940defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
4941 X86cvtss2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004942 EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004943defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
4944 X86cvtsd2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004945 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004946defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
4947 X86cvtsd2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004948 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004949defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
4950 X86cvtsd2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004951 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004952defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
4953 X86cvtsd2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004954 EVEX_CD8<64, CD8VT1>;
4955
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004956// The SSE version of these instructions are disabled for AVX512.
4957// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
4958let Predicates = [HasAVX512] in {
4959 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
4960 (VCVTSS2SIZrr (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
4961 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
4962 (VCVTSS2SI64Zrr (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
4963 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
4964 (VCVTSD2SIZrr (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
4965 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
4966 (VCVTSD2SI64Zrr (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
4967} // HasAVX512
4968
Asaf Badouh2744d212015-09-20 14:31:19 +00004969let isCodeGenOnly = 1 , Predicates = [HasAVX512] in {
Craig Topper9dd48c82014-01-02 17:28:14 +00004970 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4971 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
4972 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
4973 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4974 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
4975 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
4976 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4977 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
4978 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
4979 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4980 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
4981 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004982
Craig Topper9dd48c82014-01-02 17:28:14 +00004983 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4984 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
4985 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
Asaf Badouh2744d212015-09-20 14:31:19 +00004986} // isCodeGenOnly = 1, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004987
4988// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004989multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
4990 X86VectorVTInfo _DstRC, SDNode OpNode,
Asaf Badouh2744d212015-09-20 14:31:19 +00004991 SDNode OpNodeRnd>{
4992let Predicates = [HasAVX512] in {
4993 def rr : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
4994 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
4995 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
4996 def rb : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
4997 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
4998 []>, EVEX, EVEX_B;
Igor Breger4511e762016-02-22 11:48:27 +00004999 def rm : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005000 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005001 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005002 EVEX;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005003
Asaf Badouh2744d212015-09-20 14:31:19 +00005004 let isCodeGenOnly = 1,hasSideEffects = 0 in {
5005 def rr_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5006 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5007 [(set _DstRC.RC:$dst, (OpNodeRnd _SrcRC.RC:$src,
5008 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5009 def rb_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5010 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005011 [(set _DstRC.RC:$dst, (OpNodeRnd _SrcRC.RC:$src,
5012 (i32 FROUND_NO_EXC)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005013 EVEX,VEX_LIG , EVEX_B;
5014 let mayLoad = 1 in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005015 def rm_Int : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
Asaf Badouh2744d212015-09-20 14:31:19 +00005016 (ins _SrcRC.MemOp:$src),
5017 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5018 []>, EVEX, VEX_LIG;
5019
5020 } // isCodeGenOnly = 1, hasSideEffects = 0
5021} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005022}
5023
Asaf Badouh2744d212015-09-20 14:31:19 +00005024
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005025defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i32x_info,
5026 fp_to_sint,X86cvttss2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005027 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005028defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i64x_info,
5029 fp_to_sint,X86cvttss2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005030 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005031defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i32x_info,
Asaf Badouh2744d212015-09-20 14:31:19 +00005032 fp_to_sint,X86cvttsd2IntRnd>,
5033 XD, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005034defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i64x_info,
5035 fp_to_sint,X86cvttsd2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005036 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
5037
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005038defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i32x_info,
5039 fp_to_uint,X86cvttss2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005040 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005041defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i64x_info,
5042 fp_to_uint,X86cvttss2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005043 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005044defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i32x_info,
5045 fp_to_uint,X86cvttsd2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005046 XD, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005047defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i64x_info,
5048 fp_to_uint,X86cvttsd2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005049 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
5050let Predicates = [HasAVX512] in {
5051 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
5052 (VCVTTSS2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5053 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
5054 (VCVTTSS2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5055 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
5056 (VCVTTSD2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5057 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
5058 (VCVTTSD2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5059
Elena Demikhovskycf088092013-12-11 14:31:04 +00005060} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005061//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005062// AVX-512 Convert form float to double and back
5063//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00005064multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5065 X86VectorVTInfo _Src, SDNode OpNode> {
5066 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005067 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005068 "$src2, $src1", "$src1, $src2",
5069 (_.VT (OpNode (_Src.VT _Src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005070 (_Src.VT _Src.RC:$src2)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005071 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
5072 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005073 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005074 "$src2, $src1", "$src1, $src2",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005075 (_.VT (OpNode (_Src.VT _Src.RC:$src1),
5076 (_Src.VT (scalar_to_vector
5077 (_Src.ScalarLdFrag addr:$src2)))))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005078 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005079}
5080
Asaf Badouh2744d212015-09-20 14:31:19 +00005081// Scalar Coversion with SAE - suppress all exceptions
5082multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5083 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5084 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5085 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
5086 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005087 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005088 (_Src.VT _Src.RC:$src2),
5089 (i32 FROUND_NO_EXC)))>,
5090 EVEX_4V, VEX_LIG, EVEX_B;
5091}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005092
Asaf Badouh2744d212015-09-20 14:31:19 +00005093// Scalar Conversion with rounding control (RC)
5094multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5095 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5096 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5097 (ins _Src.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
5098 "$rc, $src2, $src1", "$src1, $src2, $rc",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005099 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005100 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
5101 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
5102 EVEX_B, EVEX_RC;
5103}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005104multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr, SDNode OpNode,
5105 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005106 X86VectorVTInfo _dst> {
5107 let Predicates = [HasAVX512] in {
5108 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
5109 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
5110 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>,
5111 EVEX_V512, XD;
5112 }
5113}
5114
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005115multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5116 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005117 X86VectorVTInfo _dst> {
5118 let Predicates = [HasAVX512] in {
5119 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005120 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005121 EVEX_CD8<32, CD8VT1>, XS, EVEX_V512;
5122 }
5123}
5124defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss", X86fround,
5125 X86froundRnd, f64x_info, f32x_info>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005126defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd", X86fpext,
Asaf Badouh2744d212015-09-20 14:31:19 +00005127 X86fpextRnd,f32x_info, f64x_info >;
5128
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005129def : Pat<(f64 (fextend FR32X:$src)),
5130 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005131 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
5132 Requires<[HasAVX512]>;
5133def : Pat<(f64 (fextend (loadf32 addr:$src))),
5134 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
5135 Requires<[HasAVX512]>;
5136
5137def : Pat<(f64 (extloadf32 addr:$src)),
5138 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005139 Requires<[HasAVX512, OptForSize]>;
5140
Asaf Badouh2744d212015-09-20 14:31:19 +00005141def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005142 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00005143 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
5144 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005145
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005146def : Pat<(f32 (fround FR64X:$src)),
5147 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005148 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005149 Requires<[HasAVX512]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005150//===----------------------------------------------------------------------===//
5151// AVX-512 Vector convert from signed/unsigned integer to float/double
5152// and from float/double to signed/unsigned integer
5153//===----------------------------------------------------------------------===//
5154
5155multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5156 X86VectorVTInfo _Src, SDNode OpNode,
5157 string Broadcast = _.BroadcastStr,
5158 string Alias = ""> {
5159
5160 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5161 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
5162 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
5163
5164 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5165 (ins _Src.MemOp:$src), OpcodeStr#Alias, "$src", "$src",
5166 (_.VT (OpNode (_Src.VT
5167 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
5168
5169 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005170 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005171 "${src}"##Broadcast, "${src}"##Broadcast,
5172 (_.VT (OpNode (_Src.VT
5173 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
5174 ))>, EVEX, EVEX_B;
5175}
5176// Coversion with SAE - suppress all exceptions
5177multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5178 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5179 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5180 (ins _Src.RC:$src), OpcodeStr,
5181 "{sae}, $src", "$src, {sae}",
5182 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
5183 (i32 FROUND_NO_EXC)))>,
5184 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005185}
5186
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005187// Conversion with rounding control (RC)
5188multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5189 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5190 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5191 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
5192 "$rc, $src", "$src, $rc",
5193 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
5194 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005195}
5196
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005197// Extend Float to Double
5198multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
5199 let Predicates = [HasAVX512] in {
5200 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fextend>,
5201 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
5202 X86vfpextRnd>, EVEX_V512;
5203 }
5204 let Predicates = [HasVLX] in {
5205 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
5206 X86vfpext, "{1to2}">, EVEX_V128;
5207 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fextend>,
5208 EVEX_V256;
5209 }
5210}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005211
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005212// Truncate Double to Float
5213multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
5214 let Predicates = [HasAVX512] in {
5215 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fround>,
5216 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
5217 X86vfproundRnd>, EVEX_V512;
5218 }
5219 let Predicates = [HasVLX] in {
5220 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
5221 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
5222 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fround,
5223 "{1to4}", "{y}">, EVEX_V256;
5224 }
5225}
5226
5227defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
5228 VEX_W, PD, EVEX_CD8<64, CD8VF>;
5229defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
5230 PS, EVEX_CD8<32, CD8VH>;
5231
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005232def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5233 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005234
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005235let Predicates = [HasVLX] in {
5236 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
5237 (VCVTPS2PDZ256rm addr:$src)>;
5238}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00005239
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005240// Convert Signed/Unsigned Doubleword to Double
5241multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5242 SDNode OpNode128> {
5243 // No rounding in this op
5244 let Predicates = [HasAVX512] in
5245 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
5246 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005247
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005248 let Predicates = [HasVLX] in {
5249 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
5250 OpNode128, "{1to2}">, EVEX_V128;
5251 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
5252 EVEX_V256;
5253 }
5254}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005255
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005256// Convert Signed/Unsigned Doubleword to Float
5257multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
5258 SDNode OpNodeRnd> {
5259 let Predicates = [HasAVX512] in
5260 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
5261 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
5262 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005263
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005264 let Predicates = [HasVLX] in {
5265 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
5266 EVEX_V128;
5267 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
5268 EVEX_V256;
5269 }
5270}
5271
5272// Convert Float to Signed/Unsigned Doubleword with truncation
5273multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
5274 SDNode OpNode, SDNode OpNodeRnd> {
5275 let Predicates = [HasAVX512] in {
5276 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5277 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
5278 OpNodeRnd>, EVEX_V512;
5279 }
5280 let Predicates = [HasVLX] in {
5281 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5282 EVEX_V128;
5283 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5284 EVEX_V256;
5285 }
5286}
5287
5288// Convert Float to Signed/Unsigned Doubleword
5289multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
5290 SDNode OpNode, SDNode OpNodeRnd> {
5291 let Predicates = [HasAVX512] in {
5292 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5293 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
5294 OpNodeRnd>, EVEX_V512;
5295 }
5296 let Predicates = [HasVLX] in {
5297 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5298 EVEX_V128;
5299 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5300 EVEX_V256;
5301 }
5302}
5303
5304// Convert Double to Signed/Unsigned Doubleword with truncation
5305multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr,
5306 SDNode OpNode, SDNode OpNodeRnd> {
5307 let Predicates = [HasAVX512] in {
5308 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5309 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
5310 OpNodeRnd>, EVEX_V512;
5311 }
5312 let Predicates = [HasVLX] in {
5313 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5314 // memory forms of these instructions in Asm Parcer. They have the same
5315 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5316 // due to the same reason.
5317 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5318 "{1to2}", "{x}">, EVEX_V128;
5319 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5320 "{1to4}", "{y}">, EVEX_V256;
5321 }
5322}
5323
5324// Convert Double to Signed/Unsigned Doubleword
5325multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
5326 SDNode OpNode, SDNode OpNodeRnd> {
5327 let Predicates = [HasAVX512] in {
5328 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5329 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
5330 OpNodeRnd>, EVEX_V512;
5331 }
5332 let Predicates = [HasVLX] in {
5333 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5334 // memory forms of these instructions in Asm Parcer. They have the same
5335 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5336 // due to the same reason.
5337 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5338 "{1to2}", "{x}">, EVEX_V128;
5339 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5340 "{1to4}", "{y}">, EVEX_V256;
5341 }
5342}
5343
5344// Convert Double to Signed/Unsigned Quardword
5345multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
5346 SDNode OpNode, SDNode OpNodeRnd> {
5347 let Predicates = [HasDQI] in {
5348 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5349 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
5350 OpNodeRnd>, EVEX_V512;
5351 }
5352 let Predicates = [HasDQI, HasVLX] in {
5353 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5354 EVEX_V128;
5355 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5356 EVEX_V256;
5357 }
5358}
5359
5360// Convert Double to Signed/Unsigned Quardword with truncation
5361multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
5362 SDNode OpNode, SDNode OpNodeRnd> {
5363 let Predicates = [HasDQI] in {
5364 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5365 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
5366 OpNodeRnd>, EVEX_V512;
5367 }
5368 let Predicates = [HasDQI, HasVLX] in {
5369 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5370 EVEX_V128;
5371 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5372 EVEX_V256;
5373 }
5374}
5375
5376// Convert Signed/Unsigned Quardword to Double
5377multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
5378 SDNode OpNode, SDNode OpNodeRnd> {
5379 let Predicates = [HasDQI] in {
5380 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
5381 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
5382 OpNodeRnd>, EVEX_V512;
5383 }
5384 let Predicates = [HasDQI, HasVLX] in {
5385 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
5386 EVEX_V128;
5387 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
5388 EVEX_V256;
5389 }
5390}
5391
5392// Convert Float to Signed/Unsigned Quardword
5393multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
5394 SDNode OpNode, SDNode OpNodeRnd> {
5395 let Predicates = [HasDQI] in {
5396 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5397 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
5398 OpNodeRnd>, EVEX_V512;
5399 }
5400 let Predicates = [HasDQI, HasVLX] in {
5401 // Explicitly specified broadcast string, since we take only 2 elements
5402 // from v4f32x_info source
5403 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5404 "{1to2}">, EVEX_V128;
5405 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5406 EVEX_V256;
5407 }
5408}
5409
5410// Convert Float to Signed/Unsigned Quardword with truncation
5411multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr,
5412 SDNode OpNode, SDNode OpNodeRnd> {
5413 let Predicates = [HasDQI] in {
5414 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5415 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
5416 OpNodeRnd>, EVEX_V512;
5417 }
5418 let Predicates = [HasDQI, HasVLX] in {
5419 // Explicitly specified broadcast string, since we take only 2 elements
5420 // from v4f32x_info source
5421 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5422 "{1to2}">, EVEX_V128;
5423 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5424 EVEX_V256;
5425 }
5426}
5427
5428// Convert Signed/Unsigned Quardword to Float
5429multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr,
5430 SDNode OpNode, SDNode OpNodeRnd> {
5431 let Predicates = [HasDQI] in {
5432 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
5433 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
5434 OpNodeRnd>, EVEX_V512;
5435 }
5436 let Predicates = [HasDQI, HasVLX] in {
5437 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5438 // memory forms of these instructions in Asm Parcer. They have the same
5439 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5440 // due to the same reason.
5441 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode,
5442 "{1to2}", "{x}">, EVEX_V128;
5443 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
5444 "{1to4}", "{y}">, EVEX_V256;
5445 }
5446}
5447
5448defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86cvtdq2pd>, XS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005449 EVEX_CD8<32, CD8VH>;
5450
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005451defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
5452 X86VSintToFpRnd>,
5453 PS, EVEX_CD8<32, CD8VF>;
5454
5455defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
5456 X86VFpToSintRnd>,
5457 XS, EVEX_CD8<32, CD8VF>;
5458
5459defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint,
5460 X86VFpToSintRnd>,
5461 PD, VEX_W, EVEX_CD8<64, CD8VF>;
5462
5463defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
5464 X86VFpToUintRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005465 EVEX_CD8<32, CD8VF>;
5466
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005467defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
5468 X86VFpToUintRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005469 EVEX_CD8<64, CD8VF>;
5470
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005471defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86cvtudq2pd>,
5472 XS, EVEX_CD8<32, CD8VH>;
5473
5474defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
5475 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005476 EVEX_CD8<32, CD8VF>;
5477
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005478defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtps2Int,
5479 X86cvtps2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005480
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005481defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtpd2Int,
5482 X86cvtpd2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005483 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005484
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005485defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtps2UInt,
5486 X86cvtps2UIntRnd>,
5487 PS, EVEX_CD8<32, CD8VF>;
5488defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtpd2UInt,
5489 X86cvtpd2UIntRnd>, VEX_W,
5490 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005491
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005492defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtpd2Int,
5493 X86cvtpd2IntRnd>, VEX_W,
5494 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005495
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005496defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtps2Int,
5497 X86cvtps2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005498
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005499defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtpd2UInt,
5500 X86cvtpd2UIntRnd>, VEX_W,
5501 PD, EVEX_CD8<64, CD8VF>;
5502
5503defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtps2UInt,
5504 X86cvtps2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
5505
5506defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
5507 X86VFpToSlongRnd>, VEX_W,
5508 PD, EVEX_CD8<64, CD8VF>;
5509
5510defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint,
5511 X86VFpToSlongRnd>, PD, EVEX_CD8<32, CD8VH>;
5512
5513defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
5514 X86VFpToUlongRnd>, VEX_W,
5515 PD, EVEX_CD8<64, CD8VF>;
5516
5517defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint,
5518 X86VFpToUlongRnd>, PD, EVEX_CD8<32, CD8VH>;
5519
5520defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
5521 X86VSlongToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
5522
5523defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
5524 X86VUlongToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
5525
5526defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp,
5527 X86VSlongToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
5528
5529defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp,
5530 X86VUlongToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
5531
Craig Toppere38c57a2015-11-27 05:44:02 +00005532let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005533def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00005534 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005535 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005536
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005537def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
5538 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
5539 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
5540
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00005541def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
5542 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
5543 (v8f64 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_xmm)>;
5544
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005545def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
5546 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5547 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005548
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005549def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
5550 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5551 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005552
Cameron McInallyf10a7c92014-06-18 14:04:37 +00005553def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
5554 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
5555 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005556}
5557
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005558let Predicates = [HasAVX512] in {
5559 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
5560 (VCVTPD2PSZrm addr:$src)>;
5561 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5562 (VCVTPS2PDZrm addr:$src)>;
5563}
5564
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005565//===----------------------------------------------------------------------===//
5566// Half precision conversion instructions
5567//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005568multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00005569 X86MemOperand x86memop, PatFrag ld_frag> {
5570 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
5571 "vcvtph2ps", "$src", "$src",
5572 (X86cvtph2ps (_src.VT _src.RC:$src),
5573 (i32 FROUND_CURRENT))>, T8PD;
5574 let hasSideEffects = 0, mayLoad = 1 in {
5575 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005576 "vcvtph2ps", "$src", "$src",
Asaf Badouh7c522452015-10-22 14:01:16 +00005577 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
5578 (i32 FROUND_CURRENT))>, T8PD;
5579 }
5580}
5581
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005582multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00005583 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
5584 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
5585 (X86cvtph2ps (_src.VT _src.RC:$src),
5586 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
5587
5588}
5589
5590let Predicates = [HasAVX512] in {
5591 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005592 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00005593 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
5594 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005595 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00005596 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
5597 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
5598 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
5599 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005600}
5601
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005602multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005603 X86MemOperand x86memop> {
5604 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
5605 (ins _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005606 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005607 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005608 (i32 imm:$src2),
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005609 (i32 FROUND_CURRENT))>, AVX512AIi8Base;
5610 let hasSideEffects = 0, mayStore = 1 in {
5611 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
5612 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005613 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005614 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
5615 (i32 imm:$src2), (i32 FROUND_CURRENT) )),
5616 addr:$dst)]>;
5617 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
5618 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005619 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005620 []>, EVEX_K;
5621 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005622}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005623multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
5624 defm rb : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
5625 (ins _src.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00005626 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005627 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005628 (i32 imm:$src2),
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005629 (i32 FROUND_NO_EXC))>, EVEX_B, AVX512AIi8Base;
5630}
5631let Predicates = [HasAVX512] in {
5632 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
5633 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
5634 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
5635 let Predicates = [HasVLX] in {
5636 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
5637 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
5638 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
5639 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
5640 }
5641}
Asaf Badouh2489f352015-12-02 08:17:51 +00005642
5643// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
5644multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _, SDNode OpNode,
5645 string OpcodeStr> {
5646 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
5647 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005648 [(set EFLAGS, (OpNode (_.VT _.RC:$src1), _.RC:$src2,
Asaf Badouh2489f352015-12-02 08:17:51 +00005649 (i32 FROUND_NO_EXC)))],
5650 IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
5651 Sched<[WriteFAdd]>;
5652}
5653
5654let Defs = [EFLAGS], Predicates = [HasAVX512] in {
5655 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, X86ucomiSae, "vucomiss">,
5656 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
5657 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, X86ucomiSae, "vucomisd">,
5658 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
5659 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, X86comiSae, "vcomiss">,
5660 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
5661 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, X86comiSae, "vcomisd">,
5662 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
5663}
5664
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005665let Defs = [EFLAGS], Predicates = [HasAVX512] in {
5666 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005667 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005668 EVEX_CD8<32, CD8VT1>;
5669 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00005670 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005671 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5672 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00005673 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005674 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005675 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00005676 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00005677 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005678 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5679 }
Craig Topper9dd48c82014-01-02 17:28:14 +00005680 let isCodeGenOnly = 1 in {
5681 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00005682 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00005683 EVEX_CD8<32, CD8VT1>;
5684 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00005685 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00005686 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005687
Craig Topper9dd48c82014-01-02 17:28:14 +00005688 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00005689 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00005690 EVEX_CD8<32, CD8VT1>;
5691 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00005692 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00005693 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5694 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005695}
Michael Liao5bf95782014-12-04 05:20:33 +00005696
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005697/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00005698multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
5699 X86VectorVTInfo _> {
5700 let hasSideEffects = 0, AddedComplexity = 20 , Predicates = [HasAVX512] in {
5701 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5702 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5703 "$src2, $src1", "$src1, $src2",
5704 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005705 let mayLoad = 1 in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00005706 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005707 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00005708 "$src2, $src1", "$src1, $src2",
5709 (OpNode (_.VT _.RC:$src1),
5710 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005711 }
5712}
5713}
5714
Asaf Badouheaf2da12015-09-21 10:23:53 +00005715defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
5716 EVEX_CD8<32, CD8VT1>, T8PD;
5717defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
5718 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
5719defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
5720 EVEX_CD8<32, CD8VT1>, T8PD;
5721defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
5722 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005723
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005724/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
5725multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00005726 X86VectorVTInfo _> {
5727 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5728 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5729 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
5730 let mayLoad = 1 in {
5731 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5732 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5733 (OpNode (_.FloatVT
5734 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
5735 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5736 (ins _.ScalarMemOp:$src), OpcodeStr,
5737 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
5738 (OpNode (_.FloatVT
5739 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
5740 EVEX, T8PD, EVEX_B;
5741 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005742}
Robert Khasanov3e534c92014-10-28 16:37:13 +00005743
5744multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5745 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
5746 EVEX_V512, EVEX_CD8<32, CD8VF>;
5747 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
5748 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
5749
5750 // Define only if AVX512VL feature is present.
5751 let Predicates = [HasVLX] in {
5752 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
5753 OpNode, v4f32x_info>,
5754 EVEX_V128, EVEX_CD8<32, CD8VF>;
5755 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
5756 OpNode, v8f32x_info>,
5757 EVEX_V256, EVEX_CD8<32, CD8VF>;
5758 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
5759 OpNode, v2f64x_info>,
5760 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
5761 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
5762 OpNode, v4f64x_info>,
5763 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5764 }
5765}
5766
5767defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
5768defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005769
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005770/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005771multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
5772 SDNode OpNode> {
5773
5774 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5775 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5776 "$src2, $src1", "$src1, $src2",
5777 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
5778 (i32 FROUND_CURRENT))>;
5779
5780 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5781 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005782 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005783 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005784 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005785
5786 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005787 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005788 "$src2, $src1", "$src1, $src2",
5789 (OpNode (_.VT _.RC:$src1),
5790 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
5791 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005792}
5793
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005794multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5795 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
5796 EVEX_CD8<32, CD8VT1>;
5797 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
5798 EVEX_CD8<64, CD8VT1>, VEX_W;
5799}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005800
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005801let hasSideEffects = 0, Predicates = [HasERI] in {
5802 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
5803 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
5804}
Igor Breger8352a0d2015-07-28 06:53:28 +00005805
5806defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005807/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005808
5809multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5810 SDNode OpNode> {
5811
5812 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5813 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5814 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
5815
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005816 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5817 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5818 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005819 (bitconvert (_.LdFrag addr:$src))),
5820 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005821
5822 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005823 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005824 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005825 (OpNode (_.FloatVT
5826 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
5827 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005828}
Asaf Badouh402ebb32015-06-03 13:41:48 +00005829multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5830 SDNode OpNode> {
5831 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5832 (ins _.RC:$src), OpcodeStr,
5833 "{sae}, $src", "$src, {sae}",
5834 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
5835}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005836
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005837multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5838 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005839 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
5840 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005841 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005842 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
5843 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005844}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005845
Asaf Badouh402ebb32015-06-03 13:41:48 +00005846multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
5847 SDNode OpNode> {
5848 // Define only if AVX512VL feature is present.
5849 let Predicates = [HasVLX] in {
5850 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
5851 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
5852 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
5853 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
5854 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
5855 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
5856 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
5857 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
5858 }
5859}
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005860let Predicates = [HasERI], hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00005861
Asaf Badouh402ebb32015-06-03 13:41:48 +00005862 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
5863 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
5864 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
5865}
5866defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
5867 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
5868
5869multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
5870 SDNode OpNodeRnd, X86VectorVTInfo _>{
5871 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5872 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
5873 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
5874 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005875}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005876
Robert Khasanoveb126392014-10-28 18:15:20 +00005877multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
5878 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005879 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005880 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5881 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
5882 let mayLoad = 1 in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005883 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005884 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5885 (OpNode (_.FloatVT
5886 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005887
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005888 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005889 (ins _.ScalarMemOp:$src), OpcodeStr,
5890 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
5891 (OpNode (_.FloatVT
5892 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
5893 EVEX, EVEX_B;
5894 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005895}
5896
Robert Khasanoveb126392014-10-28 18:15:20 +00005897multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
5898 SDNode OpNode> {
5899 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
5900 v16f32_info>,
5901 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
5902 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
5903 v8f64_info>,
5904 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5905 // Define only if AVX512VL feature is present.
5906 let Predicates = [HasVLX] in {
5907 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
5908 OpNode, v4f32x_info>,
5909 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
5910 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
5911 OpNode, v8f32x_info>,
5912 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
5913 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
5914 OpNode, v2f64x_info>,
5915 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5916 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
5917 OpNode, v4f64x_info>,
5918 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5919 }
5920}
5921
Asaf Badouh402ebb32015-06-03 13:41:48 +00005922multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
5923 SDNode OpNodeRnd> {
5924 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
5925 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
5926 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
5927 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5928}
5929
Igor Breger4c4cd782015-09-20 09:13:41 +00005930multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
5931 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
5932
5933 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5934 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5935 "$src2, $src1", "$src1, $src2",
5936 (OpNodeRnd (_.VT _.RC:$src1),
5937 (_.VT _.RC:$src2),
5938 (i32 FROUND_CURRENT))>;
5939 let mayLoad = 1 in
5940 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005941 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Igor Breger4c4cd782015-09-20 09:13:41 +00005942 "$src2, $src1", "$src1, $src2",
5943 (OpNodeRnd (_.VT _.RC:$src1),
5944 (_.VT (scalar_to_vector
5945 (_.ScalarLdFrag addr:$src2))),
5946 (i32 FROUND_CURRENT))>;
5947
5948 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5949 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
5950 "$rc, $src2, $src1", "$src1, $src2, $rc",
5951 (OpNodeRnd (_.VT _.RC:$src1),
5952 (_.VT _.RC:$src2),
5953 (i32 imm:$rc))>,
5954 EVEX_B, EVEX_RC;
5955
5956 let isCodeGenOnly = 1 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00005957 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00005958 (ins _.FRC:$src1, _.FRC:$src2),
5959 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
5960
5961 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00005962 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00005963 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
5964 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
5965 }
5966
5967 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
5968 (!cast<Instruction>(NAME#SUFF#Zr)
5969 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
5970
5971 def : Pat<(_.EltVT (OpNode (load addr:$src))),
5972 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00005973 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00005974}
5975
5976multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
5977 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
5978 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
5979 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
5980 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
5981}
5982
Asaf Badouh402ebb32015-06-03 13:41:48 +00005983defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
5984 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005985
Igor Breger4c4cd782015-09-20 09:13:41 +00005986defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005987
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005988let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005989 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00005990 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005991 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00005992 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005993 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005994 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00005995 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005996 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00005997 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005998 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005999}
6000
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006001multiclass
6002avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006003
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006004 let ExeDomain = _.ExeDomain in {
6005 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6006 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
6007 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006008 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006009 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6010
6011 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6012 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006013 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
6014 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006015 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006016
6017 let mayLoad = 1 in
6018 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006019 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
6020 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006021 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006022 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006023 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6024 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6025 }
6026 let Predicates = [HasAVX512] in {
6027 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
6028 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6029 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
6030 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
6031 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6032 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
6033 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
6034 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6035 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
6036 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
6037 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6038 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
6039 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
6040 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6041 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
6042
6043 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6044 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6045 addr:$src, (i32 0x1))), _.FRC)>;
6046 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6047 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6048 addr:$src, (i32 0x2))), _.FRC)>;
6049 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6050 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6051 addr:$src, (i32 0x3))), _.FRC)>;
6052 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6053 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6054 addr:$src, (i32 0x4))), _.FRC)>;
6055 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6056 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6057 addr:$src, (i32 0xc))), _.FRC)>;
6058 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006059}
6060
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006061defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
6062 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006063
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006064defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
6065 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00006066
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006067//-------------------------------------------------
6068// Integer truncate and extend operations
6069//-------------------------------------------------
6070
Igor Breger074a64e2015-07-24 17:24:15 +00006071multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6072 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
6073 X86MemOperand x86memop> {
6074
6075 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
6076 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
6077 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
6078 EVEX, T8XS;
6079
6080 // for intrinsic patter match
6081 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6082 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6083 undef)),
6084 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6085 SrcInfo.RC:$src1)>;
6086
6087 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6088 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6089 DestInfo.ImmAllZerosV)),
6090 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6091 SrcInfo.RC:$src1)>;
6092
6093 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6094 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6095 DestInfo.RC:$src0)),
6096 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
6097 DestInfo.KRCWM:$mask ,
6098 SrcInfo.RC:$src1)>;
6099
Craig Topper99f6b622016-05-01 01:03:56 +00006100 let mayStore = 1, mayLoad = 1, hasSideEffects = 0 in {
Igor Breger074a64e2015-07-24 17:24:15 +00006101 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
6102 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006103 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006104 []>, EVEX;
6105
Igor Breger074a64e2015-07-24 17:24:15 +00006106 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
6107 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006108 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006109 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00006110 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006111}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006112
Igor Breger074a64e2015-07-24 17:24:15 +00006113multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
6114 X86VectorVTInfo DestInfo,
6115 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006116
Igor Breger074a64e2015-07-24 17:24:15 +00006117 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
6118 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
6119 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006120
Igor Breger074a64e2015-07-24 17:24:15 +00006121 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
6122 (SrcInfo.VT SrcInfo.RC:$src)),
6123 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
6124 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
6125}
6126
6127multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo,
6128 X86VectorVTInfo DestInfo, string sat > {
6129
6130 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6131 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6132 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask),
6133 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr,
6134 (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM),
6135 (SrcInfo.VT SrcInfo.RC:$src))>;
6136
6137 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6138 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6139 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1),
6140 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr,
6141 (SrcInfo.VT SrcInfo.RC:$src))>;
6142}
6143
6144multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
6145 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6146 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6147 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6148 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
6149 Predicate prd = HasAVX512>{
6150
6151 let Predicates = [HasVLX, prd] in {
6152 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6153 DestInfoZ128, x86memopZ128>,
6154 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6155 truncFrag, mtruncFrag>, EVEX_V128;
6156
6157 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6158 DestInfoZ256, x86memopZ256>,
6159 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6160 truncFrag, mtruncFrag>, EVEX_V256;
6161 }
6162 let Predicates = [prd] in
6163 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6164 DestInfoZ, x86memopZ>,
6165 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6166 truncFrag, mtruncFrag>, EVEX_V512;
6167}
6168
6169multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode,
6170 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6171 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6172 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6173 X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{
6174
6175 let Predicates = [HasVLX, prd] in {
6176 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6177 DestInfoZ128, x86memopZ128>,
6178 avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6179 sat>, EVEX_V128;
6180
6181 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6182 DestInfoZ256, x86memopZ256>,
6183 avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6184 sat>, EVEX_V256;
6185 }
6186 let Predicates = [prd] in
6187 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6188 DestInfoZ, x86memopZ>,
6189 avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6190 sat>, EVEX_V512;
6191}
6192
6193multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6194 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6195 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6196 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>;
6197}
6198multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> {
6199 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info,
6200 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6201 sat>, EVEX_CD8<8, CD8VO>;
6202}
6203
6204multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6205 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6206 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6207 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>;
6208}
6209multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> {
6210 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info,
6211 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6212 sat>, EVEX_CD8<16, CD8VQ>;
6213}
6214
6215multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6216 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6217 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6218 truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>;
6219}
6220multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> {
6221 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info,
6222 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6223 sat>, EVEX_CD8<32, CD8VH>;
6224}
6225
6226multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6227 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6228 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6229 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>;
6230}
6231multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> {
6232 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info,
6233 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6234 sat>, EVEX_CD8<8, CD8VQ>;
6235}
6236
6237multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6238 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6239 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6240 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>;
6241}
6242multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> {
6243 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info,
6244 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6245 sat>, EVEX_CD8<16, CD8VH>;
6246}
6247
6248multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6249 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
6250 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6251 truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>;
6252}
6253multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> {
6254 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info,
6255 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6256 sat, HasBWI>, EVEX_CD8<16, CD8VH>;
6257}
6258
6259defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>;
6260defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>;
6261defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>;
6262
6263defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>;
6264defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>;
6265defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>;
6266
6267defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>;
6268defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>;
6269defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>;
6270
6271defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>;
6272defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>;
6273defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>;
6274
6275defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>;
6276defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>;
6277defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>;
6278
6279defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>;
6280defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>;
6281defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006282
Elena Demikhovskydb738d92015-11-01 11:45:47 +00006283let Predicates = [HasAVX512, NoVLX] in {
6284def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
6285 (v8i16 (EXTRACT_SUBREG
6286 (v16i16 (VPMOVDWZrr (v16i32 (SUBREG_TO_REG (i32 0),
6287 VR256X:$src, sub_ymm)))), sub_xmm))>;
6288def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
6289 (v4i32 (EXTRACT_SUBREG
6290 (v8i32 (VPMOVQDZrr (v8i64 (SUBREG_TO_REG (i32 0),
6291 VR256X:$src, sub_ymm)))), sub_xmm))>;
6292}
6293
6294let Predicates = [HasBWI, NoVLX] in {
6295def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
6296 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (SUBREG_TO_REG (i32 0),
6297 VR256X:$src, sub_ymm))), sub_xmm))>;
6298}
6299
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006300multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
6301 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
6302 X86MemOperand x86memop, PatFrag LdFrag, SDNode OpNode>{
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006303
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006304 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6305 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
6306 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
6307 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006308
6309 let mayLoad = 1 in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006310 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6311 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
6312 (DestInfo.VT (LdFrag addr:$src))>,
6313 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006314 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006315}
6316
Igor Bregerc7ba5692016-02-24 08:15:20 +00006317// support full register inputs (like SSE paterns)
6318multiclass avx512_extend_lowering<SDNode OpNode, X86VectorVTInfo To,
6319 X86VectorVTInfo From, SubRegIndex SubRegIdx> {
6320 def : Pat<(To.VT (OpNode (From.VT From.RC:$src))),
6321 (!cast<Instruction>(NAME#To.ZSuffix#"rr")
6322 (EXTRACT_SUBREG From.RC:$src, SubRegIdx))>;
6323}
6324
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006325multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr, SDNode OpNode,
6326 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6327 let Predicates = [HasVLX, HasBWI] in {
6328 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
6329 v16i8x_info, i64mem, LdFrag, OpNode>,
6330 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006331
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006332 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
6333 v16i8x_info, i128mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006334 avx512_extend_lowering<OpNode, v16i16x_info, v32i8x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006335 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
6336 }
6337 let Predicates = [HasBWI] in {
6338 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
6339 v32i8x_info, i256mem, LdFrag, OpNode>,
6340 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
6341 }
6342}
6343
6344multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr, SDNode OpNode,
6345 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6346 let Predicates = [HasVLX, HasAVX512] in {
6347 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
6348 v16i8x_info, i32mem, LdFrag, OpNode>,
6349 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
6350
6351 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
6352 v16i8x_info, i64mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006353 avx512_extend_lowering<OpNode, v8i32x_info, v32i8x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006354 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
6355 }
6356 let Predicates = [HasAVX512] in {
6357 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
6358 v16i8x_info, i128mem, LdFrag, OpNode>,
6359 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
6360 }
6361}
6362
6363multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6364 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6365 let Predicates = [HasVLX, HasAVX512] in {
6366 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6367 v16i8x_info, i16mem, LdFrag, OpNode>,
6368 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
6369
6370 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6371 v16i8x_info, i32mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006372 avx512_extend_lowering<OpNode, v4i64x_info, v32i8x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006373 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
6374 }
6375 let Predicates = [HasAVX512] in {
6376 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6377 v16i8x_info, i64mem, LdFrag, OpNode>,
6378 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
6379 }
6380}
6381
6382multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr, SDNode OpNode,
6383 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6384 let Predicates = [HasVLX, HasAVX512] in {
6385 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
6386 v8i16x_info, i64mem, LdFrag, OpNode>,
6387 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
6388
6389 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
6390 v8i16x_info, i128mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006391 avx512_extend_lowering<OpNode, v8i32x_info, v16i16x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006392 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
6393 }
6394 let Predicates = [HasAVX512] in {
6395 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
6396 v16i16x_info, i256mem, LdFrag, OpNode>,
6397 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
6398 }
6399}
6400
6401multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6402 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6403 let Predicates = [HasVLX, HasAVX512] in {
6404 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6405 v8i16x_info, i32mem, LdFrag, OpNode>,
6406 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
6407
6408 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6409 v8i16x_info, i64mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006410 avx512_extend_lowering<OpNode, v4i64x_info, v16i16x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006411 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
6412 }
6413 let Predicates = [HasAVX512] in {
6414 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6415 v8i16x_info, i128mem, LdFrag, OpNode>,
6416 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
6417 }
6418}
6419
6420multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6421 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
6422
6423 let Predicates = [HasVLX, HasAVX512] in {
6424 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6425 v4i32x_info, i64mem, LdFrag, OpNode>,
6426 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
6427
6428 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6429 v4i32x_info, i128mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006430 avx512_extend_lowering<OpNode, v4i64x_info, v8i32x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006431 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
6432 }
6433 let Predicates = [HasAVX512] in {
6434 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6435 v8i32x_info, i256mem, LdFrag, OpNode>,
6436 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
6437 }
6438}
6439
6440defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
6441defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
6442defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
6443defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
6444defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
6445defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
6446
6447
6448defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
6449defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
6450defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
6451defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
6452defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
6453defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006454
6455//===----------------------------------------------------------------------===//
6456// GATHER - SCATTER Operations
6457
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006458multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6459 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006460 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
6461 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006462 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
6463 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006464 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00006465 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006466 [(set _.RC:$dst, _.KRCWM:$mask_wb,
6467 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
6468 vectoraddr:$src2))]>, EVEX, EVEX_K,
6469 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006470}
Cameron McInally45325962014-03-26 13:50:50 +00006471
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006472multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
6473 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6474 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006475 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006476 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006477 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006478let Predicates = [HasVLX] in {
6479 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006480 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006481 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006482 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006483 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006484 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006485 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006486 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006487}
Cameron McInally45325962014-03-26 13:50:50 +00006488}
6489
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006490multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
6491 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00006492 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006493 mgatherv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00006494 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006495 mgatherv8i64>, EVEX_V512;
6496let Predicates = [HasVLX] in {
6497 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006498 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006499 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006500 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006501 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006502 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006503 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
6504 vx64xmem, mgatherv2i64>, EVEX_V128;
6505}
Cameron McInally45325962014-03-26 13:50:50 +00006506}
Michael Liao5bf95782014-12-04 05:20:33 +00006507
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006508
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006509defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
6510 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
6511
6512defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
6513 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006514
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006515multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6516 X86MemOperand memop, PatFrag ScatterNode> {
6517
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006518let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006519
6520 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
6521 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006522 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006523 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
6524 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
6525 _.KRCWM:$mask, vectoraddr:$dst))]>,
6526 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006527}
6528
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006529multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
6530 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6531 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006532 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006533 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006534 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006535let Predicates = [HasVLX] in {
6536 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006537 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006538 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006539 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006540 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006541 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006542 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006543 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006544}
Cameron McInally45325962014-03-26 13:50:50 +00006545}
6546
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006547multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
6548 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00006549 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006550 mscatterv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00006551 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006552 mscatterv8i64>, EVEX_V512;
6553let Predicates = [HasVLX] in {
6554 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006555 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006556 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006557 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006558 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006559 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006560 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
6561 vx64xmem, mscatterv2i64>, EVEX_V128;
6562}
Cameron McInally45325962014-03-26 13:50:50 +00006563}
6564
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006565defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
6566 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006567
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006568defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
6569 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006570
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006571// prefetch
6572multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
6573 RegisterClass KRC, X86MemOperand memop> {
6574 let Predicates = [HasPFI], hasSideEffects = 1 in
6575 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006576 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006577 []>, EVEX, EVEX_K;
6578}
6579
6580defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006581 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006582
6583defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006584 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006585
6586defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006587 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006588
6589defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006590 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006591
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006592defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006593 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006594
6595defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006596 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006597
6598defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006599 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006600
6601defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006602 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006603
6604defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006605 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006606
6607defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006608 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006609
6610defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006611 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006612
6613defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006614 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006615
6616defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006617 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006618
6619defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006620 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006621
6622defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006623 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006624
6625defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006626 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006627
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00006628// Helper fragments to match sext vXi1 to vXiY.
6629def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
6630def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
6631
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006632multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006633def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006634 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006635 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
6636}
Michael Liao5bf95782014-12-04 05:20:33 +00006637
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006638multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
6639 string OpcodeStr, Predicate prd> {
6640let Predicates = [prd] in
6641 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6642
6643 let Predicates = [prd, HasVLX] in {
6644 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6645 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6646 }
6647}
6648
6649multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
6650 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
6651 HasBWI>;
6652 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
6653 HasBWI>, VEX_W;
6654 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
6655 HasDQI>;
6656 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
6657 HasDQI>, VEX_W;
6658}
Michael Liao5bf95782014-12-04 05:20:33 +00006659
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006660defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006661
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006662multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00006663 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
6664 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
6665 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
6666}
6667
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006668// Use 512bit version to implement 128/256 bit in case NoVLX.
6669multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00006670 X86VectorVTInfo _> {
6671
6672 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
6673 (_.KVT (COPY_TO_REGCLASS
6674 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006675 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00006676 _.RC:$src, _.SubRegIdx)),
6677 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006678}
6679
6680multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00006681 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
6682 let Predicates = [prd] in
6683 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
6684 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006685
6686 let Predicates = [prd, HasVLX] in {
6687 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00006688 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006689 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00006690 EVEX_V128;
6691 }
6692 let Predicates = [prd, NoVLX] in {
6693 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
6694 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006695 }
6696}
6697
6698defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
6699 avx512vl_i8_info, HasBWI>;
6700defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
6701 avx512vl_i16_info, HasBWI>, VEX_W;
6702defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
6703 avx512vl_i32_info, HasDQI>;
6704defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
6705 avx512vl_i64_info, HasDQI>, VEX_W;
6706
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006707//===----------------------------------------------------------------------===//
6708// AVX-512 - COMPRESS and EXPAND
6709//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006710
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006711multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
6712 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006713 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00006714 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006715 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006716
6717 let mayStore = 1 in {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006718 def mr : AVX5128I<opc, MRMDestMem, (outs),
6719 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006720 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006721 []>, EVEX_CD8<_.EltSize, CD8VT1>;
6722
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006723 def mrk : AVX5128I<opc, MRMDestMem, (outs),
6724 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006725 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Michael Liao66233b72015-08-06 09:06:20 +00006726 [(store (_.VT (vselect _.KRCWM:$mask,
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006727 (_.VT (X86compress _.RC:$src)), _.ImmAllZerosV)),
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006728 addr:$dst)]>,
6729 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
6730 }
6731}
6732
6733multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
6734 AVX512VLVectorVTInfo VTInfo> {
6735 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6736
6737 let Predicates = [HasVLX] in {
6738 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6739 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6740 }
6741}
6742
6743defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
6744 EVEX;
6745defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
6746 EVEX, VEX_W;
6747defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
6748 EVEX;
6749defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
6750 EVEX, VEX_W;
6751
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006752// expand
6753multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
6754 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006755 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00006756 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006757 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006758
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006759 let mayLoad = 1 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006760 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6761 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
6762 (_.VT (X86expand (_.VT (bitconvert
6763 (_.LdFrag addr:$src1)))))>,
6764 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006765}
6766
6767multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
6768 AVX512VLVectorVTInfo VTInfo> {
6769 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6770
6771 let Predicates = [HasVLX] in {
6772 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6773 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6774 }
6775}
6776
6777defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
6778 EVEX;
6779defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
6780 EVEX, VEX_W;
6781defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
6782 EVEX;
6783defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
6784 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006785
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006786//handle instruction reg_vec1 = op(reg_vec,imm)
6787// op(mem_vec,imm)
6788// op(broadcast(eltVt),imm)
6789//all instruction created with FROUND_CURRENT
6790multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6791 X86VectorVTInfo _>{
6792 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6793 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00006794 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006795 (OpNode (_.VT _.RC:$src1),
6796 (i32 imm:$src2),
6797 (i32 FROUND_CURRENT))>;
6798 let mayLoad = 1 in {
6799 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6800 (ins _.MemOp:$src1, i32u8imm:$src2),
6801 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
6802 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
6803 (i32 imm:$src2),
6804 (i32 FROUND_CURRENT))>;
6805 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6806 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
6807 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
6808 "${src1}"##_.BroadcastStr##", $src2",
6809 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
6810 (i32 imm:$src2),
6811 (i32 FROUND_CURRENT))>, EVEX_B;
6812 }
6813}
6814
6815//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6816multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
6817 SDNode OpNode, X86VectorVTInfo _>{
6818 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6819 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00006820 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006821 "$src1, {sae}, $src2",
6822 (OpNode (_.VT _.RC:$src1),
6823 (i32 imm:$src2),
6824 (i32 FROUND_NO_EXC))>, EVEX_B;
6825}
6826
6827multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
6828 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
6829 let Predicates = [prd] in {
6830 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
6831 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
6832 EVEX_V512;
6833 }
6834 let Predicates = [prd, HasVLX] in {
6835 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
6836 EVEX_V128;
6837 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
6838 EVEX_V256;
6839 }
6840}
6841
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006842//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6843// op(reg_vec2,mem_vec,imm)
6844// op(reg_vec2,broadcast(eltVt),imm)
6845//all instruction created with FROUND_CURRENT
6846multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6847 X86VectorVTInfo _>{
6848 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006849 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006850 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6851 (OpNode (_.VT _.RC:$src1),
6852 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006853 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006854 (i32 FROUND_CURRENT))>;
6855 let mayLoad = 1 in {
6856 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006857 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006858 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6859 (OpNode (_.VT _.RC:$src1),
6860 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006861 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006862 (i32 FROUND_CURRENT))>;
6863 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006864 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006865 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
6866 "$src1, ${src2}"##_.BroadcastStr##", $src3",
6867 (OpNode (_.VT _.RC:$src1),
6868 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006869 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006870 (i32 FROUND_CURRENT))>, EVEX_B;
6871 }
6872}
6873
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006874//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6875// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00006876multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
6877 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
6878
6879 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6880 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
6881 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6882 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
6883 (SrcInfo.VT SrcInfo.RC:$src2),
6884 (i8 imm:$src3)))>;
6885 let mayLoad = 1 in
6886 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6887 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
6888 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6889 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
6890 (SrcInfo.VT (bitconvert
6891 (SrcInfo.LdFrag addr:$src2))),
6892 (i8 imm:$src3)))>;
6893}
6894
6895//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6896// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006897// op(reg_vec2,broadcast(eltVt),imm)
6898multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00006899 X86VectorVTInfo _>:
6900 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
6901
6902 let mayLoad = 1 in
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006903 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6904 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
6905 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
6906 "$src1, ${src2}"##_.BroadcastStr##", $src3",
6907 (OpNode (_.VT _.RC:$src1),
6908 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
6909 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006910}
6911
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006912//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6913// op(reg_vec2,mem_scalar,imm)
6914//all instruction created with FROUND_CURRENT
6915multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6916 X86VectorVTInfo _> {
6917
6918 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006919 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006920 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6921 (OpNode (_.VT _.RC:$src1),
6922 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006923 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006924 (i32 FROUND_CURRENT))>;
6925 let mayLoad = 1 in {
6926 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006927 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006928 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6929 (OpNode (_.VT _.RC:$src1),
6930 (_.VT (scalar_to_vector
6931 (_.ScalarLdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006932 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006933 (i32 FROUND_CURRENT))>;
6934
6935 let isAsmParserOnly = 1 in {
6936 defm rmi_alt :AVX512_maskable_in_asm<opc, MRMSrcMem, _, (outs _.FRC:$dst),
6937 (ins _.FRC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
6938 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6939 []>;
6940 }
6941 }
6942}
6943
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006944//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6945multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
6946 SDNode OpNode, X86VectorVTInfo _>{
6947 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006948 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00006949 OpcodeStr, "$src3, {sae}, $src2, $src1",
6950 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006951 (OpNode (_.VT _.RC:$src1),
6952 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006953 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006954 (i32 FROUND_NO_EXC))>, EVEX_B;
6955}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006956//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6957multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
6958 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006959 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6960 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00006961 OpcodeStr, "$src3, {sae}, $src2, $src1",
6962 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006963 (OpNode (_.VT _.RC:$src1),
6964 (_.VT _.RC:$src2),
6965 (i32 imm:$src3),
6966 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006967}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006968
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006969multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
6970 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006971 let Predicates = [prd] in {
6972 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00006973 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006974 EVEX_V512;
6975
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006976 }
6977 let Predicates = [prd, HasVLX] in {
6978 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006979 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006980 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006981 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006982 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006983}
6984
Igor Breger2ae0fe32015-08-31 11:14:02 +00006985multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
6986 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
6987 let Predicates = [HasBWI] in {
6988 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
6989 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
6990 }
6991 let Predicates = [HasBWI, HasVLX] in {
6992 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
6993 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
6994 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
6995 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
6996 }
6997}
6998
Igor Breger00d9f842015-06-08 14:03:17 +00006999multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
7000 bits<8> opc, SDNode OpNode>{
7001 let Predicates = [HasAVX512] in {
7002 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7003 }
7004 let Predicates = [HasAVX512, HasVLX] in {
7005 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
7006 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7007 }
7008}
7009
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007010multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
7011 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7012 let Predicates = [prd] in {
7013 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
7014 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007015 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007016}
7017
Igor Breger1e58e8a2015-09-02 11:18:55 +00007018multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
7019 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
7020 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
7021 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
7022 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
7023 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007024}
7025
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007026
Igor Breger1e58e8a2015-09-02 11:18:55 +00007027defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
7028 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
7029defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
7030 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
7031defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
7032 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
7033
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007034
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007035defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
7036 0x50, X86VRange, HasDQI>,
7037 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7038defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
7039 0x50, X86VRange, HasDQI>,
7040 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7041
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00007042defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
7043 0x51, X86VRange, HasDQI>,
7044 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7045defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
7046 0x51, X86VRange, HasDQI>,
7047 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7048
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007049defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
7050 0x57, X86Reduces, HasDQI>,
7051 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7052defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
7053 0x57, X86Reduces, HasDQI>,
7054 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007055
Igor Breger1e58e8a2015-09-02 11:18:55 +00007056defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
7057 0x27, X86GetMants, HasAVX512>,
7058 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7059defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
7060 0x27, X86GetMants, HasAVX512>,
7061 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7062
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007063multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
7064 bits<8> opc, SDNode OpNode = X86Shuf128>{
7065 let Predicates = [HasAVX512] in {
7066 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7067
7068 }
7069 let Predicates = [HasAVX512, HasVLX] in {
7070 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7071 }
7072}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007073let Predicates = [HasAVX512] in {
7074def : Pat<(v16f32 (ffloor VR512:$src)),
7075 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
7076def : Pat<(v16f32 (fnearbyint VR512:$src)),
7077 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
7078def : Pat<(v16f32 (fceil VR512:$src)),
7079 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
7080def : Pat<(v16f32 (frint VR512:$src)),
7081 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
7082def : Pat<(v16f32 (ftrunc VR512:$src)),
7083 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
7084
7085def : Pat<(v8f64 (ffloor VR512:$src)),
7086 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
7087def : Pat<(v8f64 (fnearbyint VR512:$src)),
7088 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
7089def : Pat<(v8f64 (fceil VR512:$src)),
7090 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
7091def : Pat<(v8f64 (frint VR512:$src)),
7092 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
7093def : Pat<(v8f64 (ftrunc VR512:$src)),
7094 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
7095}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007096
7097defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
7098 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7099defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
7100 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7101defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
7102 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7103defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
7104 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00007105
Craig Topperc48fa892015-12-27 19:45:21 +00007106multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00007107 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
7108 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00007109}
7110
Craig Topperc48fa892015-12-27 19:45:21 +00007111defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007112 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00007113defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007114 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007115
Igor Breger2ae0fe32015-08-31 11:14:02 +00007116multiclass avx512_vpalign_lowering<X86VectorVTInfo _ , list<Predicate> p>{
7117 let Predicates = p in
7118 def NAME#_.VTName#rri:
7119 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
7120 (!cast<Instruction>(NAME#_.ZSuffix#rri)
7121 _.RC:$src1, _.RC:$src2, imm:$imm)>;
7122}
7123
7124multiclass avx512_vpalign_lowering_common<AVX512VLVectorVTInfo _>:
7125 avx512_vpalign_lowering<_.info512, [HasBWI]>,
7126 avx512_vpalign_lowering<_.info128, [HasBWI, HasVLX]>,
7127 avx512_vpalign_lowering<_.info256, [HasBWI, HasVLX]>;
7128
7129defm VPALIGN: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
7130 avx512vl_i8_info, avx512vl_i8_info>,
7131 avx512_vpalign_lowering_common<avx512vl_i16_info>,
7132 avx512_vpalign_lowering_common<avx512vl_i32_info>,
7133 avx512_vpalign_lowering_common<avx512vl_f32_info>,
7134 avx512_vpalign_lowering_common<avx512vl_i64_info>,
7135 avx512_vpalign_lowering_common<avx512vl_f64_info>,
7136 EVEX_CD8<8, CD8VF>;
7137
Igor Bregerf3ded812015-08-31 13:09:30 +00007138defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
7139 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
7140
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007141multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
7142 X86VectorVTInfo _> {
7143 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007144 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007145 "$src1", "$src1",
7146 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
7147
7148 let mayLoad = 1 in
7149 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007150 (ins _.MemOp:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007151 "$src1", "$src1",
7152 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
7153 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
7154}
7155
7156multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7157 X86VectorVTInfo _> :
7158 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
7159 let mayLoad = 1 in
7160 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007161 (ins _.ScalarMemOp:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007162 "${src1}"##_.BroadcastStr,
7163 "${src1}"##_.BroadcastStr,
7164 (_.VT (OpNode (X86VBroadcast
7165 (_.ScalarLdFrag addr:$src1))))>,
7166 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
7167}
7168
7169multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7170 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7171 let Predicates = [prd] in
7172 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7173
7174 let Predicates = [prd, HasVLX] in {
7175 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7176 EVEX_V256;
7177 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
7178 EVEX_V128;
7179 }
7180}
7181
7182multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7183 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7184 let Predicates = [prd] in
7185 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
7186 EVEX_V512;
7187
7188 let Predicates = [prd, HasVLX] in {
7189 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
7190 EVEX_V256;
7191 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
7192 EVEX_V128;
7193 }
7194}
7195
7196multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
7197 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007198 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007199 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00007200 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
7201 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007202}
7203
7204multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
7205 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007206 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
7207 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007208}
7209
7210multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
7211 bits<8> opc_d, bits<8> opc_q,
7212 string OpcodeStr, SDNode OpNode> {
7213 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
7214 HasAVX512>,
7215 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
7216 HasBWI>;
7217}
7218
7219defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
7220
7221def : Pat<(xor
7222 (bc_v16i32 (v16i1sextv16i32)),
7223 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
7224 (VPABSDZrr VR512:$src)>;
7225def : Pat<(xor
7226 (bc_v8i64 (v8i1sextv8i64)),
7227 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
7228 (VPABSQZrr VR512:$src)>;
Igor Bregerf2460112015-07-26 14:41:44 +00007229
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007230multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
7231
7232 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007233}
7234
7235defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
7236defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
7237
Igor Breger24cab0f2015-11-16 07:22:00 +00007238//===---------------------------------------------------------------------===//
7239// Replicate Single FP - MOVSHDUP and MOVSLDUP
7240//===---------------------------------------------------------------------===//
7241multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7242 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
7243 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00007244}
7245
7246defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
7247defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00007248
7249//===----------------------------------------------------------------------===//
7250// AVX-512 - MOVDDUP
7251//===----------------------------------------------------------------------===//
7252
7253multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
7254 X86VectorVTInfo _> {
7255 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7256 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7257 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
7258 let mayLoad = 1 in
7259 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7260 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
7261 (_.VT (OpNode (_.VT (scalar_to_vector
7262 (_.ScalarLdFrag addr:$src)))))>,
7263 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
7264}
7265
7266multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7267 AVX512VLVectorVTInfo VTInfo> {
7268
7269 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7270
7271 let Predicates = [HasAVX512, HasVLX] in {
7272 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7273 EVEX_V256;
7274 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
7275 EVEX_V128;
7276 }
7277}
7278
7279multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7280 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
7281 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00007282}
7283
7284defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
7285
7286def : Pat<(X86Movddup (loadv2f64 addr:$src)),
7287 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7288def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
7289 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7290
Igor Bregerf2460112015-07-26 14:41:44 +00007291//===----------------------------------------------------------------------===//
7292// AVX-512 - Unpack Instructions
7293//===----------------------------------------------------------------------===//
Craig Topperdb290662016-05-01 05:57:06 +00007294defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512>;
7295defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512>;
Igor Bregerf2460112015-07-26 14:41:44 +00007296
7297defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
7298 SSE_INTALU_ITINS_P, HasBWI>;
7299defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
7300 SSE_INTALU_ITINS_P, HasBWI>;
7301defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
7302 SSE_INTALU_ITINS_P, HasBWI>;
7303defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
7304 SSE_INTALU_ITINS_P, HasBWI>;
7305
7306defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
7307 SSE_INTALU_ITINS_P, HasAVX512>;
7308defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
7309 SSE_INTALU_ITINS_P, HasAVX512>;
7310defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
7311 SSE_INTALU_ITINS_P, HasAVX512>;
7312defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
7313 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00007314
7315//===----------------------------------------------------------------------===//
7316// AVX-512 - Extract & Insert Integer Instructions
7317//===----------------------------------------------------------------------===//
7318
7319multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7320 X86VectorVTInfo _> {
7321 let mayStore = 1 in
7322 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
7323 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7324 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7325 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
7326 imm:$src2)))),
7327 addr:$dst)]>,
7328 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
7329}
7330
7331multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
7332 let Predicates = [HasBWI] in {
7333 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
7334 (ins _.RC:$src1, u8imm:$src2),
7335 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7336 [(set GR32orGR64:$dst,
7337 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
7338 EVEX, TAPD;
7339
7340 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
7341 }
7342}
7343
7344multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
7345 let Predicates = [HasBWI] in {
7346 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
7347 (ins _.RC:$src1, u8imm:$src2),
7348 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7349 [(set GR32orGR64:$dst,
7350 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
7351 EVEX, PD;
7352
Craig Topper99f6b622016-05-01 01:03:56 +00007353 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00007354 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
7355 (ins _.RC:$src1, u8imm:$src2),
7356 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
7357 EVEX, TAPD;
7358
Igor Bregerdefab3c2015-10-08 12:55:01 +00007359 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
7360 }
7361}
7362
7363multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
7364 RegisterClass GRC> {
7365 let Predicates = [HasDQI] in {
7366 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
7367 (ins _.RC:$src1, u8imm:$src2),
7368 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7369 [(set GRC:$dst,
7370 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
7371 EVEX, TAPD;
7372
7373 let mayStore = 1 in
7374 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
7375 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7376 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7377 [(store (extractelt (_.VT _.RC:$src1),
7378 imm:$src2),addr:$dst)]>,
7379 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
7380 }
7381}
7382
7383defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
7384defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
7385defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
7386defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
7387
7388multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7389 X86VectorVTInfo _, PatFrag LdFrag> {
7390 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
7391 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7392 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7393 [(set _.RC:$dst,
7394 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
7395 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
7396}
7397
7398multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7399 X86VectorVTInfo _, PatFrag LdFrag> {
7400 let Predicates = [HasBWI] in {
7401 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7402 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
7403 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7404 [(set _.RC:$dst,
7405 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
7406
7407 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
7408 }
7409}
7410
7411multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
7412 X86VectorVTInfo _, RegisterClass GRC> {
7413 let Predicates = [HasDQI] in {
7414 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7415 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
7416 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7417 [(set _.RC:$dst,
7418 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
7419 EVEX_4V, TAPD;
7420
7421 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
7422 _.ScalarLdFrag>, TAPD;
7423 }
7424}
7425
7426defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
7427 extloadi8>, TAPD;
7428defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
7429 extloadi16>, PD;
7430defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
7431defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00007432//===----------------------------------------------------------------------===//
7433// VSHUFPS - VSHUFPD Operations
7434//===----------------------------------------------------------------------===//
7435multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
7436 AVX512VLVectorVTInfo VTInfo_FP>{
7437 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
7438 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
7439 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00007440}
7441
7442defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
7443defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007444//===----------------------------------------------------------------------===//
7445// AVX-512 - Byte shift Left/Right
7446//===----------------------------------------------------------------------===//
7447
7448multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
7449 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
7450 def rr : AVX512<opc, MRMr,
7451 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
7452 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7453 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
7454 let mayLoad = 1 in
7455 def rm : AVX512<opc, MRMm,
7456 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
7457 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007458 [(set _.RC:$dst,(_.VT (OpNode
Asaf Badouhd2c35992015-09-02 14:21:54 +00007459 (_.LdFrag addr:$src1), (i8 imm:$src2))))]>;
7460}
7461
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007462multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007463 Format MRMm, string OpcodeStr, Predicate prd>{
7464 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007465 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007466 OpcodeStr, v8i64_info>, EVEX_V512;
7467 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007468 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007469 OpcodeStr, v4i64x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007470 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007471 OpcodeStr, v2i64x_info>, EVEX_V128;
7472 }
7473}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007474defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007475 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007476defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007477 HasBWI>, AVX512PDIi8Base, EVEX_4V;
7478
7479
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007480multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00007481 string OpcodeStr, X86VectorVTInfo _dst,
7482 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00007483 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00007484 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00007485 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00007486 [(set _dst.RC:$dst,(_dst.VT
7487 (OpNode (_src.VT _src.RC:$src1),
7488 (_src.VT _src.RC:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007489 let mayLoad = 1 in
7490 def rm : AVX512BI<opc, MRMSrcMem,
Cong Houdb6220f2015-11-24 19:51:26 +00007491 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00007492 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00007493 [(set _dst.RC:$dst,(_dst.VT
7494 (OpNode (_src.VT _src.RC:$src1),
7495 (_src.VT (bitconvert
Asaf Badouhd2c35992015-09-02 14:21:54 +00007496 (_src.LdFrag addr:$src2))))))]>;
7497}
7498
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007499multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007500 string OpcodeStr, Predicate prd> {
7501 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00007502 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
7503 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007504 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00007505 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
7506 v32i8x_info>, EVEX_V256;
7507 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
7508 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007509 }
7510}
7511
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007512defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007513 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00007514
7515multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
7516 X86VectorVTInfo _>{
7517 let Constraints = "$src1 = $dst" in {
7518 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7519 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00007520 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00007521 (OpNode (_.VT _.RC:$src1),
7522 (_.VT _.RC:$src2),
7523 (_.VT _.RC:$src3),
7524 (i8 imm:$src4))>, AVX512AIi8Base, EVEX_4V;
7525 let mayLoad = 1 in {
7526 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7527 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00007528 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00007529 (OpNode (_.VT _.RC:$src1),
7530 (_.VT _.RC:$src2),
7531 (_.VT (bitconvert (_.LdFrag addr:$src3))),
7532 (i8 imm:$src4))>,
7533 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
7534 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7535 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
7536 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
7537 "$src2, ${src3}"##_.BroadcastStr##", $src4",
7538 (OpNode (_.VT _.RC:$src1),
7539 (_.VT _.RC:$src2),
7540 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
7541 (i8 imm:$src4))>, EVEX_B,
7542 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
7543 }
7544 }// Constraints = "$src1 = $dst"
7545}
7546
7547multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
7548 let Predicates = [HasAVX512] in
7549 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
7550 let Predicates = [HasAVX512, HasVLX] in {
7551 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
7552 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
7553 }
7554}
7555
7556defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
7557defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
7558
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007559//===----------------------------------------------------------------------===//
7560// AVX-512 - FixupImm
7561//===----------------------------------------------------------------------===//
7562
7563multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
7564 X86VectorVTInfo _>{
7565 let Constraints = "$src1 = $dst" in {
7566 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7567 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7568 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7569 (OpNode (_.VT _.RC:$src1),
7570 (_.VT _.RC:$src2),
7571 (_.IntVT _.RC:$src3),
7572 (i32 imm:$src4),
7573 (i32 FROUND_CURRENT))>;
7574 let mayLoad = 1 in {
7575 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7576 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00007577 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007578 (OpNode (_.VT _.RC:$src1),
7579 (_.VT _.RC:$src2),
7580 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
7581 (i32 imm:$src4),
7582 (i32 FROUND_CURRENT))>;
7583 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7584 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
7585 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
7586 "$src2, ${src3}"##_.BroadcastStr##", $src4",
7587 (OpNode (_.VT _.RC:$src1),
7588 (_.VT _.RC:$src2),
7589 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
7590 (i32 imm:$src4),
7591 (i32 FROUND_CURRENT))>, EVEX_B;
7592 }
7593 } // Constraints = "$src1 = $dst"
7594}
7595
7596multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
7597 SDNode OpNode, X86VectorVTInfo _>{
7598let Constraints = "$src1 = $dst" in {
7599 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7600 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007601 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007602 "$src2, $src3, {sae}, $src4",
7603 (OpNode (_.VT _.RC:$src1),
7604 (_.VT _.RC:$src2),
7605 (_.IntVT _.RC:$src3),
7606 (i32 imm:$src4),
7607 (i32 FROUND_NO_EXC))>, EVEX_B;
7608 }
7609}
7610
7611multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
7612 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
7613 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512] in {
7614 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7615 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7616 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7617 (OpNode (_.VT _.RC:$src1),
7618 (_.VT _.RC:$src2),
7619 (_src3VT.VT _src3VT.RC:$src3),
7620 (i32 imm:$src4),
7621 (i32 FROUND_CURRENT))>;
7622
7623 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7624 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7625 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
7626 "$src2, $src3, {sae}, $src4",
7627 (OpNode (_.VT _.RC:$src1),
7628 (_.VT _.RC:$src2),
7629 (_src3VT.VT _src3VT.RC:$src3),
7630 (i32 imm:$src4),
7631 (i32 FROUND_NO_EXC))>, EVEX_B;
7632 let mayLoad = 1 in
7633 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7634 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
7635 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7636 (OpNode (_.VT _.RC:$src1),
7637 (_.VT _.RC:$src2),
7638 (_src3VT.VT (scalar_to_vector
7639 (_src3VT.ScalarLdFrag addr:$src3))),
7640 (i32 imm:$src4),
7641 (i32 FROUND_CURRENT))>;
7642 }
7643}
7644
7645multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
7646 let Predicates = [HasAVX512] in
7647 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
7648 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
7649 AVX512AIi8Base, EVEX_4V, EVEX_V512;
7650 let Predicates = [HasAVX512, HasVLX] in {
7651 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
7652 AVX512AIi8Base, EVEX_4V, EVEX_V128;
7653 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
7654 AVX512AIi8Base, EVEX_4V, EVEX_V256;
7655 }
7656}
7657
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007658defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
7659 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007660 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007661defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
7662 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007663 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007664defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007665 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007666defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007667 EVEX_CD8<64, CD8VF>, VEX_W;