blob: a7e9d56fa9d6b402f9e1f6095989d1e89206176d [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000016#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000017#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000020#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
22#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000023#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000025#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000026#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000027#include "llvm/IR/CallingConv.h"
28#include "llvm/IR/Constants.h"
29#include "llvm/IR/DerivedTypes.h"
30#include "llvm/IR/Function.h"
31#include "llvm/IR/Intrinsics.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Bill Schmidt212af6a2013-02-06 17:33:58 +000039static bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
40 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
43static bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Bill Schmidt212af6a2013-02-06 17:33:58 +000048static bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
49 MVT &LocVT,
50 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
Tilmann Schellerffd02002009-07-03 06:45:56 +000053
Hal Finkel77838f92012-06-04 02:21:00 +000054static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
55cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000056
Hal Finkel71ffcfe2012-06-10 19:32:29 +000057static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
58cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
59
Hal Finkel2d37f7b2013-03-15 15:27:13 +000060static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
61cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
62
Chris Lattnerf0144122009-07-28 03:13:23 +000063static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
64 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000065 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000066
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000067 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000068}
69
Chris Lattner331d1bc2006-11-02 01:44:04 +000070PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000071 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000072 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Scott Michelfdc40a02009-02-17 22:15:04 +000073
Nate Begeman405e3ec2005-10-21 00:02:42 +000074 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000075
Chris Lattnerd145a612005-09-27 22:18:25 +000076 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000077 setUseUnderscoreSetJmp(true);
78 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000079
Chris Lattner749dc722010-10-10 18:34:00 +000080 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
81 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000082 bool isPPC64 = Subtarget->isPPC64();
83 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000084
Chris Lattner7c5a3d32005-08-16 17:14:42 +000085 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000086 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
87 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
88 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000089
Evan Chengc5484282006-10-04 00:56:09 +000090 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000091 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
92 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000093
Owen Anderson825b72b2009-08-11 20:47:22 +000094 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000095
Chris Lattner94e509c2006-11-10 23:58:45 +000096 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000097 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
98 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
99 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
100 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
101 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
102 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
103 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
104 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
105 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
106 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000107
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000108 // This is used in the ppcf128->int sequence. Note it has different semantics
109 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000110 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000111
Roman Divacky0016f732012-08-16 18:19:29 +0000112 // We do not currently implement these libm ops for PowerPC.
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000113 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
114 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
115 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
116 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
117 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
118
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000119 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000120 setOperationAction(ISD::SREM, MVT::i32, Expand);
121 setOperationAction(ISD::UREM, MVT::i32, Expand);
122 setOperationAction(ISD::SREM, MVT::i64, Expand);
123 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000124
125 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000126 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
127 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
128 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
129 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
130 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
131 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
132 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
133 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000134
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000135 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000136 setOperationAction(ISD::FSIN , MVT::f64, Expand);
137 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000138 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 setOperationAction(ISD::FREM , MVT::f64, Expand);
140 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000141 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 setOperationAction(ISD::FSIN , MVT::f32, Expand);
143 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000144 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::FREM , MVT::f32, Expand);
146 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000147 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000148
Owen Anderson825b72b2009-08-11 20:47:22 +0000149 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000150
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000151 // If we're enabling GP optimizations, use hardware square root
Evan Cheng769951f2012-07-02 22:39:56 +0000152 if (!Subtarget->hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
154 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000155 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000156
Owen Anderson825b72b2009-08-11 20:47:22 +0000157 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
158 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000159
Nate Begemand88fc032006-01-14 03:14:10 +0000160 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
162 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
163 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000164 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
165 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
167 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
168 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000169 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
170 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000171
Nate Begeman35ef9132006-01-11 21:21:00 +0000172 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
174 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000175
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000176 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::SELECT, MVT::i32, Expand);
178 setOperationAction(ISD::SELECT, MVT::i64, Expand);
179 setOperationAction(ISD::SELECT, MVT::f32, Expand);
180 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000181
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000182 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000183 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
184 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000185
Nate Begeman750ac1b2006-02-01 07:19:44 +0000186 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000188
Nate Begeman81e80972006-03-17 01:40:33 +0000189 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000191
Owen Anderson825b72b2009-08-11 20:47:22 +0000192 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000193
Chris Lattnerf7605322005-08-31 21:09:52 +0000194 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000196
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000197 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
199 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000200
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000201 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
202 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
203 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
204 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000205
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000206 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000208
Owen Anderson825b72b2009-08-11 20:47:22 +0000209 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
210 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
211 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
212 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000213
214
215 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000216 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000217 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
218 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000219 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
221 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
222 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
223 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000224 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
226 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000227
Nate Begeman1db3c922008-08-11 17:36:31 +0000228 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000230
231 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000232 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
233 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000234
Nate Begemanacc398c2006-01-25 18:21:52 +0000235 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000237
Evan Cheng769951f2012-07-02 22:39:56 +0000238 if (Subtarget->isSVR4ABI()) {
239 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000240 // VAARG always uses double-word chunks, so promote anything smaller.
241 setOperationAction(ISD::VAARG, MVT::i1, Promote);
242 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
243 setOperationAction(ISD::VAARG, MVT::i8, Promote);
244 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
245 setOperationAction(ISD::VAARG, MVT::i16, Promote);
246 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
247 setOperationAction(ISD::VAARG, MVT::i32, Promote);
248 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
249 setOperationAction(ISD::VAARG, MVT::Other, Expand);
250 } else {
251 // VAARG is custom lowered with the 32-bit SVR4 ABI.
252 setOperationAction(ISD::VAARG, MVT::Other, Custom);
253 setOperationAction(ISD::VAARG, MVT::i64, Custom);
254 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000255 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000256 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000257
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000258 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000259 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
260 setOperationAction(ISD::VAEND , MVT::Other, Expand);
261 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
262 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
263 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
264 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000265
Chris Lattner6d92cad2006-03-26 10:06:40 +0000266 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000267 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000268
Dale Johannesen53e4e442008-11-07 22:54:33 +0000269 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
271 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
272 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
273 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
274 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
275 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
276 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
277 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
278 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
279 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
280 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
281 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000282
Evan Cheng769951f2012-07-02 22:39:56 +0000283 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000284 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
286 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
287 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
288 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000289 // This is just the low 32 bits of a (signed) fp->i64 conversion.
290 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000292
Chris Lattner7fbcef72006-03-24 07:53:47 +0000293 // FIXME: disable this lowered code. This generates 64-bit register values,
294 // and we don't model the fact that the top part is clobbered by calls. We
295 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000297 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000298 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000300 }
301
Evan Cheng769951f2012-07-02 22:39:56 +0000302 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000303 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000304 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000305 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000307 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
309 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
310 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000311 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000312 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
314 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
315 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000316 }
Evan Chengd30bf012006-03-01 01:11:20 +0000317
Evan Cheng769951f2012-07-02 22:39:56 +0000318 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000319 // First set operation action for all vector types to expand. Then we
320 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
322 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
323 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000324
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000325 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000326 setOperationAction(ISD::ADD , VT, Legal);
327 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000328
Chris Lattner7ff7e672006-04-04 17:25:31 +0000329 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000330 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000331 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000332
333 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000334 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000336 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000338 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000339 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000340 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000342 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000343 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000344 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000345 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000346
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000347 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000348 setOperationAction(ISD::MUL , VT, Expand);
349 setOperationAction(ISD::SDIV, VT, Expand);
350 setOperationAction(ISD::SREM, VT, Expand);
351 setOperationAction(ISD::UDIV, VT, Expand);
352 setOperationAction(ISD::UREM, VT, Expand);
353 setOperationAction(ISD::FDIV, VT, Expand);
354 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topper44e394c2012-11-15 08:02:19 +0000355 setOperationAction(ISD::FSQRT, VT, Expand);
356 setOperationAction(ISD::FLOG, VT, Expand);
357 setOperationAction(ISD::FLOG10, VT, Expand);
358 setOperationAction(ISD::FLOG2, VT, Expand);
359 setOperationAction(ISD::FEXP, VT, Expand);
360 setOperationAction(ISD::FEXP2, VT, Expand);
361 setOperationAction(ISD::FSIN, VT, Expand);
362 setOperationAction(ISD::FCOS, VT, Expand);
363 setOperationAction(ISD::FABS, VT, Expand);
364 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topper1ab489a2012-11-14 08:11:25 +0000365 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper49010472012-11-15 06:51:10 +0000366 setOperationAction(ISD::FCEIL, VT, Expand);
367 setOperationAction(ISD::FTRUNC, VT, Expand);
368 setOperationAction(ISD::FRINT, VT, Expand);
369 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000370 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
371 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
372 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
373 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
374 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
375 setOperationAction(ISD::UDIVREM, VT, Expand);
376 setOperationAction(ISD::SDIVREM, VT, Expand);
377 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
378 setOperationAction(ISD::FPOW, VT, Expand);
379 setOperationAction(ISD::CTPOP, VT, Expand);
380 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000381 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000382 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000383 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramer91223a42012-12-19 15:49:14 +0000384 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellacfe09ed2012-11-05 17:15:56 +0000385 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
386
387 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
388 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
389 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
390 setTruncStoreAction(VT, InnerVT, Expand);
391 }
392 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
393 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
394 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000395 }
396
Chris Lattner7ff7e672006-04-04 17:25:31 +0000397 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
398 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000400
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 setOperationAction(ISD::AND , MVT::v4i32, Legal);
402 setOperationAction(ISD::OR , MVT::v4i32, Legal);
403 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
404 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
405 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
406 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella51aaadb2012-10-08 17:27:24 +0000407 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
408 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
409 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
410 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellae95ed2b2012-11-15 20:56:03 +0000411 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
412 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
413 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
414 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000415
Craig Topperc9099502012-04-20 06:31:50 +0000416 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
417 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
418 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
419 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000420
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000422 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000423 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
424 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
425 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000426
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
428 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000429
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
431 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
432 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
433 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella5f41fd62012-10-30 13:50:19 +0000434
435 // Altivec does not contain unordered floating-point compare instructions
436 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
437 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
438 setCondCodeAction(ISD::SETUGT, MVT::v4f32, Expand);
439 setCondCodeAction(ISD::SETUGE, MVT::v4f32, Expand);
440 setCondCodeAction(ISD::SETULT, MVT::v4f32, Expand);
441 setCondCodeAction(ISD::SETULE, MVT::v4f32, Expand);
Nate Begeman425a9692005-11-29 08:17:20 +0000442 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000443
Hal Finkel8cc34742012-08-04 14:10:46 +0000444 if (Subtarget->has64BitSupport()) {
Hal Finkel19aa2b52012-04-01 20:08:17 +0000445 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel8cc34742012-08-04 14:10:46 +0000446 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
447 }
Hal Finkel19aa2b52012-04-01 20:08:17 +0000448
Eli Friedman4db5aca2011-08-29 18:23:02 +0000449 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
450 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
Hal Finkelcd9ea512012-12-25 17:22:53 +0000451 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
452 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000453
Duncan Sands03228082008-11-23 15:47:28 +0000454 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000455 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000456
Evan Cheng769951f2012-07-02 22:39:56 +0000457 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000458 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000459 setExceptionPointerRegister(PPC::X3);
460 setExceptionSelectorRegister(PPC::X4);
461 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000462 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000463 setExceptionPointerRegister(PPC::R3);
464 setExceptionSelectorRegister(PPC::R4);
465 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000466
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000467 // We have target-specific dag combine patterns for the following nodes:
468 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000469 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000470 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000471 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000472
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000473 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000474 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000475 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000476 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
477 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000478 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
479 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000480 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
481 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
482 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
483 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
484 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000485 }
486
Hal Finkelc6129162011-10-17 18:53:03 +0000487 setMinFunctionAlignment(2);
488 if (PPCSubTarget.isDarwin())
489 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000490
Evan Cheng769951f2012-07-02 22:39:56 +0000491 if (isPPC64 && Subtarget->isJITCodeModel())
492 // Temporary workaround for the inability of PPC64 JIT to handle jump
493 // tables.
494 setSupportJumpTables(false);
495
Eli Friedman26689ac2011-08-03 21:06:02 +0000496 setInsertFencesForAtomic(true);
497
Hal Finkel768c65f2011-11-22 16:21:04 +0000498 setSchedulingPreference(Sched::Hybrid);
499
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000500 computeRegisterProperties();
Hal Finkel621b77a2012-08-28 16:12:39 +0000501
502 // The Freescale cores does better with aggressive inlining of memcpy and
503 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
504 if (Subtarget->getDarwinDirective() == PPC::DIR_E500mc ||
505 Subtarget->getDarwinDirective() == PPC::DIR_E5500) {
Jim Grosbach3450f802013-02-20 21:13:59 +0000506 MaxStoresPerMemset = 32;
507 MaxStoresPerMemsetOptSize = 16;
508 MaxStoresPerMemcpy = 32;
509 MaxStoresPerMemcpyOptSize = 8;
510 MaxStoresPerMemmove = 32;
511 MaxStoresPerMemmoveOptSize = 8;
Hal Finkel621b77a2012-08-28 16:12:39 +0000512
513 setPrefFunctionAlignment(4);
Jim Grosbach3450f802013-02-20 21:13:59 +0000514 BenefitFromCodePlacementOpt = true;
Hal Finkel621b77a2012-08-28 16:12:39 +0000515 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000516}
517
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000518/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
519/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000520unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000521 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000522 // Darwin passes everything on 4 byte boundary.
523 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
524 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000525
526 // 16byte and wider vectors are passed on 16byte boundary.
527 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
528 if (VTy->getBitWidth() >= 128)
529 return 16;
530
531 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
532 if (PPCSubTarget.isPPC64())
533 return 8;
534
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000535 return 4;
536}
537
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000538const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
539 switch (Opcode) {
540 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000541 case PPCISD::FSEL: return "PPCISD::FSEL";
542 case PPCISD::FCFID: return "PPCISD::FCFID";
543 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
544 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
545 case PPCISD::STFIWX: return "PPCISD::STFIWX";
546 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
547 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
548 case PPCISD::VPERM: return "PPCISD::VPERM";
549 case PPCISD::Hi: return "PPCISD::Hi";
550 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000551 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000552 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
553 case PPCISD::LOAD: return "PPCISD::LOAD";
554 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000555 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
556 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
557 case PPCISD::SRL: return "PPCISD::SRL";
558 case PPCISD::SRA: return "PPCISD::SRA";
559 case PPCISD::SHL: return "PPCISD::SHL";
560 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
561 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000562 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
Hal Finkel5b00cea2012-03-31 14:45:15 +0000563 case PPCISD::CALL_NOP_SVR4: return "PPCISD::CALL_NOP_SVR4";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000564 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000565 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000566 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000567 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
568 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000569 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
570 case PPCISD::MFCR: return "PPCISD::MFCR";
571 case PPCISD::VCMP: return "PPCISD::VCMP";
572 case PPCISD::VCMPo: return "PPCISD::VCMPo";
573 case PPCISD::LBRX: return "PPCISD::LBRX";
574 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000575 case PPCISD::LARX: return "PPCISD::LARX";
576 case PPCISD::STCX: return "PPCISD::STCX";
577 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
578 case PPCISD::MFFS: return "PPCISD::MFFS";
579 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
580 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
581 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
582 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000583 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel82b38212012-08-28 02:10:27 +0000584 case PPCISD::CR6SET: return "PPCISD::CR6SET";
585 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000586 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
587 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
588 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Bill Schmidtb453e162012-12-14 17:02:38 +0000589 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
590 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000591 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000592 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
593 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
594 case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR";
Bill Schmidt349c2782012-12-12 19:29:35 +0000595 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
596 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
597 case PPCISD::GET_TLSLD_ADDR: return "PPCISD::GET_TLSLD_ADDR";
598 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
599 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Bill Schmidtb34c79e2013-02-20 15:50:31 +0000600 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000601 }
602}
603
Duncan Sands28b77e92011-09-06 19:07:46 +0000604EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000605 if (!VT.isVector())
606 return MVT::i32;
607 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000608}
609
Chris Lattner1a635d62006-04-14 06:01:58 +0000610//===----------------------------------------------------------------------===//
611// Node matching predicates, for use by the tblgen matching code.
612//===----------------------------------------------------------------------===//
613
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000614/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000615static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000616 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000617 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000618 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000619 // Maybe this has already been legalized into the constant pool?
620 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000621 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000622 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000623 }
624 return false;
625}
626
Chris Lattnerddb739e2006-04-06 17:23:16 +0000627/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
628/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000629static bool isConstantOrUndef(int Op, int Val) {
630 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000631}
632
633/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
634/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000635bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000636 if (!isUnary) {
637 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000638 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000639 return false;
640 } else {
641 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000642 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
643 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000644 return false;
645 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000646 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000647}
648
649/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
650/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000651bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000652 if (!isUnary) {
653 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000654 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
655 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000656 return false;
657 } else {
658 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000659 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
660 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
661 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
662 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000663 return false;
664 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000665 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000666}
667
Chris Lattnercaad1632006-04-06 22:02:42 +0000668/// isVMerge - Common function, used to match vmrg* shuffles.
669///
Nate Begeman9008ca62009-04-27 18:41:29 +0000670static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000671 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000672 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000673 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000674 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
675 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000676
Chris Lattner116cc482006-04-06 21:11:54 +0000677 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
678 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000679 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000680 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000681 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000682 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000683 return false;
684 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000685 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000686}
687
688/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
689/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000690bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000691 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000692 if (!isUnary)
693 return isVMerge(N, UnitSize, 8, 24);
694 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000695}
696
697/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
698/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000699bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000700 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000701 if (!isUnary)
702 return isVMerge(N, UnitSize, 0, 16);
703 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000704}
705
706
Chris Lattnerd0608e12006-04-06 18:26:28 +0000707/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
708/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000709int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000710 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000711 "PPC only supports shuffles by bytes!");
712
713 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000714
Chris Lattnerd0608e12006-04-06 18:26:28 +0000715 // Find the first non-undef value in the shuffle mask.
716 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000717 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000718 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000719
Chris Lattnerd0608e12006-04-06 18:26:28 +0000720 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000721
Nate Begeman9008ca62009-04-27 18:41:29 +0000722 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000723 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000724 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000725 if (ShiftAmt < i) return -1;
726 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000727
Chris Lattnerf24380e2006-04-06 22:28:36 +0000728 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000729 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000730 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000731 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000732 return -1;
733 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000734 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000735 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000736 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000737 return -1;
738 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000739 return ShiftAmt;
740}
Chris Lattneref819f82006-03-20 06:33:01 +0000741
742/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
743/// specifies a splat of a single element that is suitable for input to
744/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000745bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000746 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000747 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000748
Chris Lattner88a99ef2006-03-20 06:37:44 +0000749 // This is a splat operation if each element of the permute is the same, and
750 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000751 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000752
Nate Begeman9008ca62009-04-27 18:41:29 +0000753 // FIXME: Handle UNDEF elements too!
754 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000755 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000756
Nate Begeman9008ca62009-04-27 18:41:29 +0000757 // Check that the indices are consecutive, in the case of a multi-byte element
758 // splatted with a v16i8 mask.
759 for (unsigned i = 1; i != EltSize; ++i)
760 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000761 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000762
Chris Lattner7ff7e672006-04-04 17:25:31 +0000763 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000764 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000765 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000766 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000767 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000768 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000769 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000770}
771
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000772/// isAllNegativeZeroVector - Returns true if all elements of build_vector
773/// are -0.0.
774bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000775 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
776
777 APInt APVal, APUndef;
778 unsigned BitSize;
779 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000780
Dale Johannesen1e608812009-11-13 01:45:18 +0000781 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000782 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000783 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000784
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000785 return false;
786}
787
Chris Lattneref819f82006-03-20 06:33:01 +0000788/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
789/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000790unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000791 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
792 assert(isSplatShuffleMask(SVOp, EltSize));
793 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000794}
795
Chris Lattnere87192a2006-04-12 17:37:20 +0000796/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000797/// by using a vspltis[bhw] instruction of the specified element size, return
798/// the constant being splatted. The ByteSize field indicates the number of
799/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000800SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
801 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000802
803 // If ByteSize of the splat is bigger than the element size of the
804 // build_vector, then we have a case where we are checking for a splat where
805 // multiple elements of the buildvector are folded together into a single
806 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
807 unsigned EltSize = 16/N->getNumOperands();
808 if (EltSize < ByteSize) {
809 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000810 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000811 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000812
Chris Lattner79d9a882006-04-08 07:14:26 +0000813 // See if all of the elements in the buildvector agree across.
814 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
815 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
816 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000817 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000818
Scott Michelfdc40a02009-02-17 22:15:04 +0000819
Gabor Greifba36cb52008-08-28 21:40:38 +0000820 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000821 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
822 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000823 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000824 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000825
Chris Lattner79d9a882006-04-08 07:14:26 +0000826 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
827 // either constant or undef values that are identical for each chunk. See
828 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000829
Chris Lattner79d9a882006-04-08 07:14:26 +0000830 // Check to see if all of the leading entries are either 0 or -1. If
831 // neither, then this won't fit into the immediate field.
832 bool LeadingZero = true;
833 bool LeadingOnes = true;
834 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000835 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000836
Chris Lattner79d9a882006-04-08 07:14:26 +0000837 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
838 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
839 }
840 // Finally, check the least significant entry.
841 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000842 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000843 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000844 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000845 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000846 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000847 }
848 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000849 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000850 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000851 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000852 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000853 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000854 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000855
Dan Gohman475871a2008-07-27 21:46:04 +0000856 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000857 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000858
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000859 // Check to see if this buildvec has a single non-undef value in its elements.
860 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
861 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000862 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000863 OpVal = N->getOperand(i);
864 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000865 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000866 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000867
Gabor Greifba36cb52008-08-28 21:40:38 +0000868 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000869
Eli Friedman1a8229b2009-05-24 02:03:36 +0000870 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000871 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000872 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000873 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000874 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000875 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000876 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000877 }
878
879 // If the splat value is larger than the element value, then we can never do
880 // this splat. The only case that we could fit the replicated bits into our
881 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000882 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000883
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000884 // If the element value is larger than the splat value, cut it in half and
885 // check to see if the two halves are equal. Continue doing this until we
886 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
887 while (ValSizeInBytes > ByteSize) {
888 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000889
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000890 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000891 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
892 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000893 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000894 }
895
896 // Properly sign extend the value.
Richard Smith1144af32012-08-24 23:29:28 +0000897 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelfdc40a02009-02-17 22:15:04 +0000898
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000899 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000900 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000901
Chris Lattner140a58f2006-04-08 06:46:53 +0000902 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith1144af32012-08-24 23:29:28 +0000903 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000904 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000905 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000906}
907
Chris Lattner1a635d62006-04-14 06:01:58 +0000908//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000909// Addressing Mode Selection
910//===----------------------------------------------------------------------===//
911
912/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
913/// or 64-bit immediate, and if the value can be accurately represented as a
914/// sign extension from a 16-bit value. If so, this returns true and the
915/// immediate.
916static bool isIntS16Immediate(SDNode *N, short &Imm) {
917 if (N->getOpcode() != ISD::Constant)
918 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000919
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000920 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000922 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000923 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000924 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000925}
Dan Gohman475871a2008-07-27 21:46:04 +0000926static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000927 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000928}
929
930
931/// SelectAddressRegReg - Given the specified addressed, check to see if it
932/// can be represented as an indexed [r+r] operation. Returns false if it
933/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000934bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
935 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000936 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000937 short imm = 0;
938 if (N.getOpcode() == ISD::ADD) {
939 if (isIntS16Immediate(N.getOperand(1), imm))
940 return false; // r+i
941 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
942 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000943
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000944 Base = N.getOperand(0);
945 Index = N.getOperand(1);
946 return true;
947 } else if (N.getOpcode() == ISD::OR) {
948 if (isIntS16Immediate(N.getOperand(1), imm))
949 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000950
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000951 // If this is an or of disjoint bitfields, we can codegen this as an add
952 // (for better address arithmetic) if the LHS and RHS of the OR are provably
953 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000954 APInt LHSKnownZero, LHSKnownOne;
955 APInt RHSKnownZero, RHSKnownOne;
956 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000957 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000958
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000959 if (LHSKnownZero.getBoolValue()) {
960 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000961 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000962 // If all of the bits are known zero on the LHS or RHS, the add won't
963 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000964 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000965 Base = N.getOperand(0);
966 Index = N.getOperand(1);
967 return true;
968 }
969 }
970 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000971
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000972 return false;
973}
974
975/// Returns true if the address N can be represented by a base register plus
976/// a signed 16-bit displacement [r+imm], and if it is not better
977/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000978bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000979 SDValue &Base,
980 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000981 // FIXME dl should come from parent load or store, not from address
982 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000983 // If this can be more profitably realized as r+r, fail.
984 if (SelectAddressRegReg(N, Disp, Base, DAG))
985 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000986
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000987 if (N.getOpcode() == ISD::ADD) {
988 short imm = 0;
989 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000990 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000991 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
992 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
993 } else {
994 Base = N.getOperand(0);
995 }
996 return true; // [r+i]
997 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
998 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +0000999 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001000 && "Cannot handle constant offsets yet!");
1001 Disp = N.getOperand(1).getOperand(0); // The global address.
1002 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +00001003 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001004 Disp.getOpcode() == ISD::TargetConstantPool ||
1005 Disp.getOpcode() == ISD::TargetJumpTable);
1006 Base = N.getOperand(0);
1007 return true; // [&g+r]
1008 }
1009 } else if (N.getOpcode() == ISD::OR) {
1010 short imm = 0;
1011 if (isIntS16Immediate(N.getOperand(1), imm)) {
1012 // If this is an or of disjoint bitfields, we can codegen this as an add
1013 // (for better address arithmetic) if the LHS and RHS of the OR are
1014 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001015 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001016 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +00001017
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001018 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001019 // If all of the bits are known zero on the LHS or RHS, the add won't
1020 // carry.
1021 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001022 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001023 return true;
1024 }
1025 }
1026 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1027 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +00001028
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001029 // If this address fits entirely in a 16-bit sext immediate field, codegen
1030 // this as "d, 0"
1031 short Imm;
1032 if (isIntS16Immediate(CN, Imm)) {
1033 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00001034 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1035 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001036 return true;
1037 }
Chris Lattnerbc681d62007-02-17 06:44:03 +00001038
1039 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001040 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001041 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1042 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001043
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001044 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001045 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001046
Owen Anderson825b72b2009-08-11 20:47:22 +00001047 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1048 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001049 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001050 return true;
1051 }
1052 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001053
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001054 Disp = DAG.getTargetConstant(0, getPointerTy());
1055 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1056 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1057 else
1058 Base = N;
1059 return true; // [r+0]
1060}
1061
1062/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1063/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +00001064bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1065 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001066 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001067 // Check to see if we can easily represent this as an [r+r] address. This
1068 // will fail if it thinks that the address is more profitably represented as
1069 // reg+imm, e.g. where imm = 0.
1070 if (SelectAddressRegReg(N, Base, Index, DAG))
1071 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +00001072
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001073 // If the operand is an addition, always emit this as [r+r], since this is
1074 // better (for code size, and execution, as the memop does the add for free)
1075 // than emitting an explicit add.
1076 if (N.getOpcode() == ISD::ADD) {
1077 Base = N.getOperand(0);
1078 Index = N.getOperand(1);
1079 return true;
1080 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001081
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001082 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00001083 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1084 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001085 Index = N;
1086 return true;
1087}
1088
1089/// SelectAddressRegImmShift - Returns true if the address N can be
1090/// represented by a base register plus a signed 14-bit displacement
1091/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +00001092bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
1093 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +00001094 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001095 // FIXME dl should come from the parent load or store, not the address
1096 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001097 // If this can be more profitably realized as r+r, fail.
1098 if (SelectAddressRegReg(N, Disp, Base, DAG))
1099 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001100
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001101 if (N.getOpcode() == ISD::ADD) {
1102 short imm = 0;
1103 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Gabor Greifc77d6782012-04-20 08:58:49 +00001104 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001105 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1106 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1107 } else {
1108 Base = N.getOperand(0);
1109 }
1110 return true; // [r+i]
1111 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1112 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001113 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001114 && "Cannot handle constant offsets yet!");
1115 Disp = N.getOperand(1).getOperand(0); // The global address.
1116 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1117 Disp.getOpcode() == ISD::TargetConstantPool ||
1118 Disp.getOpcode() == ISD::TargetJumpTable);
1119 Base = N.getOperand(0);
1120 return true; // [&g+r]
1121 }
1122 } else if (N.getOpcode() == ISD::OR) {
1123 short imm = 0;
1124 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1125 // If this is an or of disjoint bitfields, we can codegen this as an add
1126 // (for better address arithmetic) if the LHS and RHS of the OR are
1127 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001128 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001129 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001130 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001131 // If all of the bits are known zero on the LHS or RHS, the add won't
1132 // carry.
1133 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001134 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001135 return true;
1136 }
1137 }
1138 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001139 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001140 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001141 // If this address fits entirely in a 14-bit sext immediate field, codegen
1142 // this as "d, 0"
1143 short Imm;
1144 if (isIntS16Immediate(CN, Imm)) {
1145 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Cameron Zwarichd76773a2011-05-19 03:11:06 +00001146 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1147 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001148 return true;
1149 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001150
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001151 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001152 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001153 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1154 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001155
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001156 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001157 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1158 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1159 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001160 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001161 return true;
1162 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001163 }
1164 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001165
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001166 Disp = DAG.getTargetConstant(0, getPointerTy());
1167 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1168 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1169 else
1170 Base = N;
1171 return true; // [r+0]
1172}
1173
1174
1175/// getPreIndexedAddressParts - returns true by value, base pointer and
1176/// offset pointer and addressing mode by reference if the node's address
1177/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001178bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1179 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001180 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001181 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001182 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001183
Dan Gohman475871a2008-07-27 21:46:04 +00001184 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001185 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001186 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1187 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001188 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001189
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001190 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001191 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001192 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001193 } else
1194 return false;
1195
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001196 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001197 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001198 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001199
Hal Finkelac81cc32012-06-19 02:34:32 +00001200 if (SelectAddressRegReg(Ptr, Offset, Base, DAG)) {
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001201 AM = ISD::PRE_INC;
1202 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001203 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001204
Chris Lattner0851b4f2006-11-15 19:55:13 +00001205 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001206 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001207 // reg + imm
1208 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1209 return false;
1210 } else {
1211 // reg + imm * 4.
1212 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1213 return false;
1214 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001215
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001216 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001217 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1218 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001219 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001220 LD->getExtensionType() == ISD::SEXTLOAD &&
1221 isa<ConstantSDNode>(Offset))
1222 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001223 }
1224
Chris Lattner4eab7142006-11-10 02:08:47 +00001225 AM = ISD::PRE_INC;
1226 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001227}
1228
1229//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001230// LowerOperation implementation
1231//===----------------------------------------------------------------------===//
1232
Chris Lattner1e61e692010-11-15 02:46:57 +00001233/// GetLabelAccessInfo - Return true if we should reference labels using a
1234/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1235static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001236 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1237 HiOpFlags = PPCII::MO_HA16;
1238 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001239
Chris Lattner1e61e692010-11-15 02:46:57 +00001240 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1241 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001242 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001243 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001244 if (isPIC) {
1245 HiOpFlags |= PPCII::MO_PIC_FLAG;
1246 LoOpFlags |= PPCII::MO_PIC_FLAG;
1247 }
1248
1249 // If this is a reference to a global value that requires a non-lazy-ptr, make
1250 // sure that instruction lowering adds it.
1251 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1252 HiOpFlags |= PPCII::MO_NLP_FLAG;
1253 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001254
Chris Lattner6d2ff122010-11-15 03:13:19 +00001255 if (GV->hasHiddenVisibility()) {
1256 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1257 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1258 }
1259 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001260
Chris Lattner1e61e692010-11-15 02:46:57 +00001261 return isPIC;
1262}
1263
1264static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1265 SelectionDAG &DAG) {
1266 EVT PtrVT = HiPart.getValueType();
1267 SDValue Zero = DAG.getConstant(0, PtrVT);
1268 DebugLoc DL = HiPart.getDebugLoc();
1269
1270 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1271 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001272
Chris Lattner1e61e692010-11-15 02:46:57 +00001273 // With PIC, the first instruction is actually "GR+hi(&G)".
1274 if (isPIC)
1275 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1276 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001277
Chris Lattner1e61e692010-11-15 02:46:57 +00001278 // Generate non-pic code that has direct accesses to the constant pool.
1279 // The address of the global is just (hi(&g)+lo(&g)).
1280 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1281}
1282
Scott Michelfdc40a02009-02-17 22:15:04 +00001283SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001284 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001285 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001286 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001287 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001288
Roman Divacky9fb8b492012-08-24 16:26:02 +00001289 // 64-bit SVR4 ABI code is always position-independent.
1290 // The actual address of the GlobalValue is stored in the TOC.
1291 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1292 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
1293 return DAG.getNode(PPCISD::TOC_ENTRY, CP->getDebugLoc(), MVT::i64, GA,
1294 DAG.getRegister(PPC::X2, MVT::i64));
1295 }
1296
Chris Lattner1e61e692010-11-15 02:46:57 +00001297 unsigned MOHiFlag, MOLoFlag;
1298 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1299 SDValue CPIHi =
1300 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1301 SDValue CPILo =
1302 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1303 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001304}
1305
Dan Gohmand858e902010-04-17 15:26:15 +00001306SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001307 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001308 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001309
Roman Divacky9fb8b492012-08-24 16:26:02 +00001310 // 64-bit SVR4 ABI code is always position-independent.
1311 // The actual address of the GlobalValue is stored in the TOC.
1312 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1313 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1314 return DAG.getNode(PPCISD::TOC_ENTRY, JT->getDebugLoc(), MVT::i64, GA,
1315 DAG.getRegister(PPC::X2, MVT::i64));
1316 }
1317
Chris Lattner1e61e692010-11-15 02:46:57 +00001318 unsigned MOHiFlag, MOLoFlag;
1319 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1320 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1321 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1322 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001323}
1324
Dan Gohmand858e902010-04-17 15:26:15 +00001325SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1326 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001327 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001328
Dan Gohman46510a72010-04-15 01:51:59 +00001329 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001330
Chris Lattner1e61e692010-11-15 02:46:57 +00001331 unsigned MOHiFlag, MOLoFlag;
1332 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001333 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1334 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattner1e61e692010-11-15 02:46:57 +00001335 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1336}
1337
Roman Divackyfd42ed62012-06-04 17:36:38 +00001338SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1339 SelectionDAG &DAG) const {
1340
1341 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1342 DebugLoc dl = GA->getDebugLoc();
1343 const GlobalValue *GV = GA->getGlobal();
1344 EVT PtrVT = getPointerTy();
1345 bool is64bit = PPCSubTarget.isPPC64();
1346
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001347 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001348
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001349 if (Model == TLSModel::LocalExec) {
1350 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1351 PPCII::MO_TPREL16_HA);
1352 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1353 PPCII::MO_TPREL16_LO);
1354 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1355 is64bit ? MVT::i64 : MVT::i32);
1356 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1357 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1358 }
Roman Divackyfd42ed62012-06-04 17:36:38 +00001359
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001360 if (!is64bit)
1361 llvm_unreachable("only local-exec is currently supported for ppc32");
1362
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001363 if (Model == TLSModel::InitialExec) {
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001364 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1365 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
Bill Schmidtb453e162012-12-14 17:02:38 +00001366 SDValue TPOffsetHi = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
1367 PtrVT, GOTReg, TGA);
1368 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
1369 PtrVT, TGA, TPOffsetHi);
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001370 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGA);
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001371 }
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001372
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001373 if (Model == TLSModel::GeneralDynamic) {
1374 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1375 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1376 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1377 GOTReg, TGA);
1378 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT,
1379 GOTEntryHi, TGA);
1380
1381 // We need a chain node, and don't have one handy. The underlying
1382 // call has no side effects, so using the function entry node
1383 // suffices.
1384 SDValue Chain = DAG.getEntryNode();
1385 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1386 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1387 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLS_ADDR, dl,
1388 PtrVT, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001389 // The return value from GET_TLS_ADDR really is in X3 already, but
1390 // some hacks are needed here to tie everything together. The extra
1391 // copies dissolve during subsequent transforms.
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001392 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1393 return DAG.getCopyFromReg(Chain, dl, PPC::X3, PtrVT);
1394 }
1395
Bill Schmidt349c2782012-12-12 19:29:35 +00001396 if (Model == TLSModel::LocalDynamic) {
1397 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1398 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1399 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1400 GOTReg, TGA);
1401 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT,
1402 GOTEntryHi, TGA);
1403
1404 // We need a chain node, and don't have one handy. The underlying
1405 // call has no side effects, so using the function entry node
1406 // suffices.
1407 SDValue Chain = DAG.getEntryNode();
1408 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1409 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1410 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLSLD_ADDR, dl,
1411 PtrVT, ParmReg, TGA);
1412 // The return value from GET_TLSLD_ADDR really is in X3 already, but
1413 // some hacks are needed here to tie everything together. The extra
1414 // copies dissolve during subsequent transforms.
1415 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1416 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT,
Bill Schmidt1e18b862012-12-13 20:57:10 +00001417 Chain, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001418 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1419 }
1420
1421 llvm_unreachable("Unknown TLS model!");
Roman Divackyfd42ed62012-06-04 17:36:38 +00001422}
1423
Chris Lattner1e61e692010-11-15 02:46:57 +00001424SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1425 SelectionDAG &DAG) const {
1426 EVT PtrVT = Op.getValueType();
1427 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1428 DebugLoc DL = GSDN->getDebugLoc();
1429 const GlobalValue *GV = GSDN->getGlobal();
1430
Chris Lattner1e61e692010-11-15 02:46:57 +00001431 // 64-bit SVR4 ABI code is always position-independent.
1432 // The actual address of the GlobalValue is stored in the TOC.
1433 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1434 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1435 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1436 DAG.getRegister(PPC::X2, MVT::i64));
1437 }
1438
Chris Lattner6d2ff122010-11-15 03:13:19 +00001439 unsigned MOHiFlag, MOLoFlag;
1440 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001441
Chris Lattner6d2ff122010-11-15 03:13:19 +00001442 SDValue GAHi =
1443 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1444 SDValue GALo =
1445 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001446
Chris Lattner6d2ff122010-11-15 03:13:19 +00001447 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001448
Chris Lattner6d2ff122010-11-15 03:13:19 +00001449 // If the global reference is actually to a non-lazy-pointer, we have to do an
1450 // extra load to get the address of the global.
1451 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1452 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001453 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001454 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001455}
1456
Dan Gohmand858e902010-04-17 15:26:15 +00001457SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001458 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001459 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001460
Chris Lattner1a635d62006-04-14 06:01:58 +00001461 // If we're comparing for equality to zero, expose the fact that this is
1462 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1463 // fold the new nodes.
1464 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1465 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001466 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001467 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001468 if (VT.bitsLT(MVT::i32)) {
1469 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001470 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001471 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001472 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001473 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1474 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001475 DAG.getConstant(Log2b, MVT::i32));
1476 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001477 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001478 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001479 // optimized. FIXME: revisit this when we can custom lower all setcc
1480 // optimizations.
1481 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001482 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001483 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001484
Chris Lattner1a635d62006-04-14 06:01:58 +00001485 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001486 // by xor'ing the rhs with the lhs, which is faster than setting a
1487 // condition register, reading it back out, and masking the correct bit. The
1488 // normal approach here uses sub to do this instead of xor. Using xor exposes
1489 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001490 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001491 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001492 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001493 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001494 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001495 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001496 }
Dan Gohman475871a2008-07-27 21:46:04 +00001497 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001498}
1499
Dan Gohman475871a2008-07-27 21:46:04 +00001500SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001501 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001502 SDNode *Node = Op.getNode();
1503 EVT VT = Node->getValueType(0);
1504 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1505 SDValue InChain = Node->getOperand(0);
1506 SDValue VAListPtr = Node->getOperand(1);
1507 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1508 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001509
Roman Divackybdb226e2011-06-28 15:30:42 +00001510 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1511
1512 // gpr_index
1513 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1514 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1515 false, false, 0);
1516 InChain = GprIndex.getValue(1);
1517
1518 if (VT == MVT::i64) {
1519 // Check if GprIndex is even
1520 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1521 DAG.getConstant(1, MVT::i32));
1522 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1523 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1524 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1525 DAG.getConstant(1, MVT::i32));
1526 // Align GprIndex to be even if it isn't
1527 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1528 GprIndex);
1529 }
1530
1531 // fpr index is 1 byte after gpr
1532 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1533 DAG.getConstant(1, MVT::i32));
1534
1535 // fpr
1536 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1537 FprPtr, MachinePointerInfo(SV), MVT::i8,
1538 false, false, 0);
1539 InChain = FprIndex.getValue(1);
1540
1541 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1542 DAG.getConstant(8, MVT::i32));
1543
1544 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1545 DAG.getConstant(4, MVT::i32));
1546
1547 // areas
1548 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001549 MachinePointerInfo(), false, false,
1550 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001551 InChain = OverflowArea.getValue(1);
1552
1553 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001554 MachinePointerInfo(), false, false,
1555 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001556 InChain = RegSaveArea.getValue(1);
1557
1558 // select overflow_area if index > 8
1559 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1560 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1561
Roman Divackybdb226e2011-06-28 15:30:42 +00001562 // adjustment constant gpr_index * 4/8
1563 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1564 VT.isInteger() ? GprIndex : FprIndex,
1565 DAG.getConstant(VT.isInteger() ? 4 : 8,
1566 MVT::i32));
1567
1568 // OurReg = RegSaveArea + RegConstant
1569 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1570 RegConstant);
1571
1572 // Floating types are 32 bytes into RegSaveArea
1573 if (VT.isFloatingPoint())
1574 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1575 DAG.getConstant(32, MVT::i32));
1576
1577 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1578 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1579 VT.isInteger() ? GprIndex : FprIndex,
1580 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1581 MVT::i32));
1582
1583 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1584 VT.isInteger() ? VAListPtr : FprPtr,
1585 MachinePointerInfo(SV),
1586 MVT::i8, false, false, 0);
1587
1588 // determine if we should load from reg_save_area or overflow_area
1589 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1590
1591 // increase overflow_area by 4/8 if gpr/fpr > 8
1592 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1593 DAG.getConstant(VT.isInteger() ? 4 : 8,
1594 MVT::i32));
1595
1596 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1597 OverflowAreaPlusN);
1598
1599 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1600 OverflowAreaPtr,
1601 MachinePointerInfo(),
1602 MVT::i32, false, false, 0);
1603
NAKAMURA Takumi25f6b5a2012-08-30 15:52:23 +00001604 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001605 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001606}
1607
Duncan Sands4a544a72011-09-06 13:37:06 +00001608SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1609 SelectionDAG &DAG) const {
1610 return Op.getOperand(0);
1611}
1612
1613SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1614 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001615 SDValue Chain = Op.getOperand(0);
1616 SDValue Trmp = Op.getOperand(1); // trampoline
1617 SDValue FPtr = Op.getOperand(2); // nested function
1618 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001619 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001620
Owen Andersone50ed302009-08-10 22:56:29 +00001621 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001622 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001623 Type *IntPtrTy =
Micah Villmow3574eca2012-10-08 16:38:25 +00001624 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruthece6c6b2012-11-01 08:07:29 +00001625 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001626
Scott Michelfdc40a02009-02-17 22:15:04 +00001627 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001628 TargetLowering::ArgListEntry Entry;
1629
1630 Entry.Ty = IntPtrTy;
1631 Entry.Node = Trmp; Args.push_back(Entry);
1632
1633 // TrampSize == (isPPC64 ? 48 : 40);
1634 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001635 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001636 Args.push_back(Entry);
1637
1638 Entry.Node = FPtr; Args.push_back(Entry);
1639 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001640
Bill Wendling77959322008-09-17 00:30:57 +00001641 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001642 TargetLowering::CallLoweringInfo CLI(Chain,
1643 Type::getVoidTy(*DAG.getContext()),
1644 false, false, false, false, 0,
1645 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001646 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001647 /*doesNotRet=*/false,
1648 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001649 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001650 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001651 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001652
Duncan Sands4a544a72011-09-06 13:37:06 +00001653 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001654}
1655
Dan Gohman475871a2008-07-27 21:46:04 +00001656SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001657 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001658 MachineFunction &MF = DAG.getMachineFunction();
1659 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1660
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001661 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001662
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001663 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001664 // vastart just stores the address of the VarArgsFrameIndex slot into the
1665 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001666 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001667 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001668 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001669 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1670 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001671 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001672 }
1673
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001674 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001675 // We suppose the given va_list is already allocated.
1676 //
1677 // typedef struct {
1678 // char gpr; /* index into the array of 8 GPRs
1679 // * stored in the register save area
1680 // * gpr=0 corresponds to r3,
1681 // * gpr=1 to r4, etc.
1682 // */
1683 // char fpr; /* index into the array of 8 FPRs
1684 // * stored in the register save area
1685 // * fpr=0 corresponds to f1,
1686 // * fpr=1 to f2, etc.
1687 // */
1688 // char *overflow_arg_area;
1689 // /* location on stack that holds
1690 // * the next overflow argument
1691 // */
1692 // char *reg_save_area;
1693 // /* where r3:r10 and f1:f8 (if saved)
1694 // * are stored
1695 // */
1696 // } va_list[1];
1697
1698
Dan Gohman1e93df62010-04-17 14:41:14 +00001699 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1700 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001701
Nicolas Geoffray01119992007-04-03 13:59:52 +00001702
Owen Andersone50ed302009-08-10 22:56:29 +00001703 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001704
Dan Gohman1e93df62010-04-17 14:41:14 +00001705 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1706 PtrVT);
1707 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1708 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001709
Duncan Sands83ec4b62008-06-06 12:08:01 +00001710 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001711 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001712
Duncan Sands83ec4b62008-06-06 12:08:01 +00001713 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001714 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001715
1716 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001717 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001718
Dan Gohman69de1932008-02-06 22:27:42 +00001719 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001720
Nicolas Geoffray01119992007-04-03 13:59:52 +00001721 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001722 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001723 Op.getOperand(1),
1724 MachinePointerInfo(SV),
1725 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001726 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001727 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001728 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001729
Nicolas Geoffray01119992007-04-03 13:59:52 +00001730 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001731 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001732 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1733 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001734 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001735 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001736 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001737
Nicolas Geoffray01119992007-04-03 13:59:52 +00001738 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001739 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001740 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1741 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001742 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001743 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001744 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001745
1746 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001747 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1748 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001749 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001750
Chris Lattner1a635d62006-04-14 06:01:58 +00001751}
1752
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001753#include "PPCGenCallingConv.inc"
1754
Bill Schmidt212af6a2013-02-06 17:33:58 +00001755static bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
1756 CCValAssign::LocInfo &LocInfo,
1757 ISD::ArgFlagsTy &ArgFlags,
1758 CCState &State) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001759 return true;
1760}
1761
Bill Schmidt212af6a2013-02-06 17:33:58 +00001762static bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
1763 MVT &LocVT,
1764 CCValAssign::LocInfo &LocInfo,
1765 ISD::ArgFlagsTy &ArgFlags,
1766 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001767 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001768 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1769 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1770 };
1771 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001772
Tilmann Schellerffd02002009-07-03 06:45:56 +00001773 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1774
1775 // Skip one register if the first unallocated register has an even register
1776 // number and there are still argument registers available which have not been
1777 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1778 // need to skip a register if RegNum is odd.
1779 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1780 State.AllocateReg(ArgRegs[RegNum]);
1781 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001782
Tilmann Schellerffd02002009-07-03 06:45:56 +00001783 // Always return false here, as this function only makes sure that the first
1784 // unallocated register has an odd register number and does not actually
1785 // allocate a register for the current argument.
1786 return false;
1787}
1788
Bill Schmidt212af6a2013-02-06 17:33:58 +00001789static bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
1790 MVT &LocVT,
1791 CCValAssign::LocInfo &LocInfo,
1792 ISD::ArgFlagsTy &ArgFlags,
1793 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001794 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001795 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1796 PPC::F8
1797 };
1798
1799 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001800
Tilmann Schellerffd02002009-07-03 06:45:56 +00001801 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1802
1803 // If there is only one Floating-point register left we need to put both f64
1804 // values of a split ppc_fp128 value on the stack.
1805 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1806 State.AllocateReg(ArgRegs[RegNum]);
1807 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001808
Tilmann Schellerffd02002009-07-03 06:45:56 +00001809 // Always return false here, as this function only makes sure that the two f64
1810 // values a ppc_fp128 value is split into are both passed in registers or both
1811 // passed on the stack and does not actually allocate a register for the
1812 // current argument.
1813 return false;
1814}
1815
Chris Lattner9f0bc652007-02-25 05:34:32 +00001816/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001817/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001818static const uint16_t *GetFPR() {
1819 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001820 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001821 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001822 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001823
Chris Lattner9f0bc652007-02-25 05:34:32 +00001824 return FPR;
1825}
1826
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001827/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1828/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001829static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001830 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001831 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001832 if (Flags.isByVal())
1833 ArgSize = Flags.getByValSize();
1834 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1835
1836 return ArgSize;
1837}
1838
Dan Gohman475871a2008-07-27 21:46:04 +00001839SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001840PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001841 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001842 const SmallVectorImpl<ISD::InputArg>
1843 &Ins,
1844 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001845 SmallVectorImpl<SDValue> &InVals)
1846 const {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001847 if (PPCSubTarget.isSVR4ABI()) {
1848 if (PPCSubTarget.isPPC64())
1849 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
1850 dl, DAG, InVals);
1851 else
1852 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
1853 dl, DAG, InVals);
Bill Schmidt419f3762012-09-19 15:42:13 +00001854 } else {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001855 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1856 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001857 }
1858}
1859
1860SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00001861PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001862 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001863 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001864 const SmallVectorImpl<ISD::InputArg>
1865 &Ins,
1866 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001867 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001868
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001869 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001870 // +-----------------------------------+
1871 // +--> | Back chain |
1872 // | +-----------------------------------+
1873 // | | Floating-point register save area |
1874 // | +-----------------------------------+
1875 // | | General register save area |
1876 // | +-----------------------------------+
1877 // | | CR save word |
1878 // | +-----------------------------------+
1879 // | | VRSAVE save word |
1880 // | +-----------------------------------+
1881 // | | Alignment padding |
1882 // | +-----------------------------------+
1883 // | | Vector register save area |
1884 // | +-----------------------------------+
1885 // | | Local variable space |
1886 // | +-----------------------------------+
1887 // | | Parameter list area |
1888 // | +-----------------------------------+
1889 // | | LR save word |
1890 // | +-----------------------------------+
1891 // SP--> +--- | Back chain |
1892 // +-----------------------------------+
1893 //
1894 // Specifications:
1895 // System V Application Binary Interface PowerPC Processor Supplement
1896 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001897
Tilmann Schellerffd02002009-07-03 06:45:56 +00001898 MachineFunction &MF = DAG.getMachineFunction();
1899 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001900 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001901
Owen Andersone50ed302009-08-10 22:56:29 +00001902 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001903 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001904 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1905 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001906 unsigned PtrByteSize = 4;
1907
1908 // Assign locations to all of the incoming arguments.
1909 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001910 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001911 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001912
1913 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001914 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001915
Bill Schmidt212af6a2013-02-06 17:33:58 +00001916 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001917
Tilmann Schellerffd02002009-07-03 06:45:56 +00001918 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1919 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001920
Tilmann Schellerffd02002009-07-03 06:45:56 +00001921 // Arguments stored in registers.
1922 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001923 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001924 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001925
Owen Anderson825b72b2009-08-11 20:47:22 +00001926 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001927 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001928 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001929 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001930 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001931 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001932 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00001933 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001934 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001935 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00001936 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001937 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001938 case MVT::v16i8:
1939 case MVT::v8i16:
1940 case MVT::v4i32:
1941 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00001942 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001943 break;
1944 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001945
Tilmann Schellerffd02002009-07-03 06:45:56 +00001946 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001947 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001948 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001949
Dan Gohman98ca4f22009-08-05 01:29:28 +00001950 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001951 } else {
1952 // Argument stored in memory.
1953 assert(VA.isMemLoc());
1954
1955 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1956 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001957 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001958
1959 // Create load nodes to retrieve arguments from the stack.
1960 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001961 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1962 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001963 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001964 }
1965 }
1966
1967 // Assign locations to all of the incoming aggregate by value arguments.
1968 // Aggregates passed by value are stored in the local variable space of the
1969 // caller's stack frame, right above the parameter list area.
1970 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001971 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001972 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001973
1974 // Reserve stack space for the allocations in CCInfo.
1975 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1976
Bill Schmidt212af6a2013-02-06 17:33:58 +00001977 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001978
1979 // Area that is at least reserved in the caller of this function.
1980 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001981
Tilmann Schellerffd02002009-07-03 06:45:56 +00001982 // Set the size that is at least reserved in caller of this function. Tail
1983 // call optimized function's reserved stack space needs to be aligned so that
1984 // taking the difference between two stack areas will result in an aligned
1985 // stack.
1986 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1987
1988 MinReservedArea =
1989 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001990 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001991
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001992 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001993 getStackAlignment();
1994 unsigned AlignMask = TargetAlign-1;
1995 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001996
Tilmann Schellerffd02002009-07-03 06:45:56 +00001997 FI->setMinReservedArea(MinReservedArea);
1998
1999 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002000
Tilmann Schellerffd02002009-07-03 06:45:56 +00002001 // If the function takes variable number of arguments, make a frame index for
2002 // the start of the first vararg value... for expansion of llvm.va_start.
2003 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00002004 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002005 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2006 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2007 };
2008 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2009
Craig Topperc5eaae42012-03-11 07:57:25 +00002010 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002011 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2012 PPC::F8
2013 };
2014 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2015
Dan Gohman1e93df62010-04-17 14:41:14 +00002016 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
2017 NumGPArgRegs));
2018 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
2019 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002020
2021 // Make room for NumGPArgRegs and NumFPArgRegs.
2022 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00002023 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002024
Dan Gohman1e93df62010-04-17 14:41:14 +00002025 FuncInfo->setVarArgsStackOffset(
2026 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002027 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002028
Dan Gohman1e93df62010-04-17 14:41:14 +00002029 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2030 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002031
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002032 // The fixed integer arguments of a variadic function are stored to the
2033 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2034 // the result of va_next.
2035 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2036 // Get an existing live-in vreg, or add a new one.
2037 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2038 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002039 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002040
Dan Gohman98ca4f22009-08-05 01:29:28 +00002041 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002042 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2043 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002044 MemOps.push_back(Store);
2045 // Increment the address by four for the next argument to store
2046 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2047 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2048 }
2049
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002050 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2051 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00002052 // The double arguments are stored to the VarArgsFrameIndex
2053 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002054 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2055 // Get an existing live-in vreg, or add a new one.
2056 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2057 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002058 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002059
Owen Anderson825b72b2009-08-11 20:47:22 +00002060 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002061 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2062 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002063 MemOps.push_back(Store);
2064 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00002065 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00002066 PtrVT);
2067 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2068 }
2069 }
2070
2071 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002072 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002073 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002074
Dan Gohman98ca4f22009-08-05 01:29:28 +00002075 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002076}
2077
Bill Schmidt726c2372012-10-23 15:51:16 +00002078// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2079// value to MVT::i64 and then truncate to the correct register size.
2080SDValue
2081PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2082 SelectionDAG &DAG, SDValue ArgVal,
2083 DebugLoc dl) const {
2084 if (Flags.isSExt())
2085 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2086 DAG.getValueType(ObjectVT));
2087 else if (Flags.isZExt())
2088 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2089 DAG.getValueType(ObjectVT));
2090
2091 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2092}
2093
2094// Set the size that is at least reserved in caller of this function. Tail
2095// call optimized functions' reserved stack space needs to be aligned so that
2096// taking the difference between two stack areas will result in an aligned
2097// stack.
2098void
2099PPCTargetLowering::setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
2100 unsigned nAltivecParamsAtEnd,
2101 unsigned MinReservedArea,
2102 bool isPPC64) const {
2103 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2104 // Add the Altivec parameters at the end, if needed.
2105 if (nAltivecParamsAtEnd) {
2106 MinReservedArea = ((MinReservedArea+15)/16)*16;
2107 MinReservedArea += 16*nAltivecParamsAtEnd;
2108 }
2109 MinReservedArea =
2110 std::max(MinReservedArea,
2111 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2112 unsigned TargetAlign
2113 = DAG.getMachineFunction().getTarget().getFrameLowering()->
2114 getStackAlignment();
2115 unsigned AlignMask = TargetAlign-1;
2116 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2117 FI->setMinReservedArea(MinReservedArea);
2118}
2119
Tilmann Schellerffd02002009-07-03 06:45:56 +00002120SDValue
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002121PPCTargetLowering::LowerFormalArguments_64SVR4(
2122 SDValue Chain,
2123 CallingConv::ID CallConv, bool isVarArg,
2124 const SmallVectorImpl<ISD::InputArg>
2125 &Ins,
2126 DebugLoc dl, SelectionDAG &DAG,
2127 SmallVectorImpl<SDValue> &InVals) const {
2128 // TODO: add description of PPC stack frame format, or at least some docs.
2129 //
2130 MachineFunction &MF = DAG.getMachineFunction();
2131 MachineFrameInfo *MFI = MF.getFrameInfo();
2132 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2133
2134 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2135 // Potential tail calls could cause overwriting of argument stack slots.
2136 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2137 (CallConv == CallingConv::Fast));
2138 unsigned PtrByteSize = 8;
2139
2140 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
2141 // Area that is at least reserved in caller of this function.
2142 unsigned MinReservedArea = ArgOffset;
2143
2144 static const uint16_t GPR[] = {
2145 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2146 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2147 };
2148
2149 static const uint16_t *FPR = GetFPR();
2150
2151 static const uint16_t VR[] = {
2152 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2153 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2154 };
2155
2156 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2157 const unsigned Num_FPR_Regs = 13;
2158 const unsigned Num_VR_Regs = array_lengthof(VR);
2159
2160 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
2161
2162 // Add DAG nodes to load the arguments or copy them out of registers. On
2163 // entry to a function on PPC, the arguments start after the linkage area,
2164 // although the first ones are often in registers.
2165
2166 SmallVector<SDValue, 8> MemOps;
2167 unsigned nAltivecParamsAtEnd = 0;
2168 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt49deebb2013-02-20 17:31:41 +00002169 unsigned CurArgIdx = 0;
2170 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002171 SDValue ArgVal;
2172 bool needsLoad = false;
2173 EVT ObjectVT = Ins[ArgNo].VT;
2174 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
2175 unsigned ArgSize = ObjSize;
2176 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt49deebb2013-02-20 17:31:41 +00002177 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2178 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002179
2180 unsigned CurArgOffset = ArgOffset;
2181
2182 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
2183 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2184 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
2185 if (isVarArg) {
2186 MinReservedArea = ((MinReservedArea+15)/16)*16;
2187 MinReservedArea += CalculateStackSlotSize(ObjectVT,
2188 Flags,
2189 PtrByteSize);
2190 } else
2191 nAltivecParamsAtEnd++;
2192 } else
2193 // Calculate min reserved area.
2194 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
2195 Flags,
2196 PtrByteSize);
2197
2198 // FIXME the codegen can be much improved in some cases.
2199 // We do not have to keep everything in memory.
2200 if (Flags.isByVal()) {
2201 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2202 ObjSize = Flags.getByValSize();
2203 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt42d43352012-10-31 01:15:05 +00002204 // Empty aggregate parameters do not take up registers. Examples:
2205 // struct { } a;
2206 // union { } b;
2207 // int c[0];
2208 // etc. However, we have to provide a place-holder in InVals, so
2209 // pretend we have an 8-byte item at the current address for that
2210 // purpose.
2211 if (!ObjSize) {
2212 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2213 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2214 InVals.push_back(FIN);
2215 continue;
2216 }
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002217 // All aggregates smaller than 8 bytes must be passed right-justified.
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002218 if (ObjSize < PtrByteSize)
2219 CurArgOffset = CurArgOffset + (PtrByteSize - ObjSize);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002220 // The value of the object is its address.
2221 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2222 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2223 InVals.push_back(FIN);
Bill Schmidt37900c52012-10-25 13:38:09 +00002224
2225 if (ObjSize < 8) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002226 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt37900c52012-10-25 13:38:09 +00002227 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002228 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002229 SDValue Store;
2230
2231 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2232 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2233 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2234 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
2235 MachinePointerInfo(FuncArg, CurArgOffset),
2236 ObjType, false, false, 0);
2237 } else {
2238 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2239 // store the whole register as-is to the parameter save area
2240 // slot. The address of the parameter was already calculated
2241 // above (InVals.push_back(FIN)) to be the right-justified
2242 // offset within the slot. For this store, we need a new
2243 // frame index that points at the beginning of the slot.
2244 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2245 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2246 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2247 MachinePointerInfo(FuncArg, ArgOffset),
2248 false, false, 0);
2249 }
2250
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002251 MemOps.push_back(Store);
2252 ++GPR_idx;
2253 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002254 // Whether we copied from a register or not, advance the offset
2255 // into the parameter save area by a full doubleword.
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002256 ArgOffset += PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002257 continue;
2258 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002259
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002260 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2261 // Store whatever pieces of the object are in registers
2262 // to memory. ArgOffset will be the address of the beginning
2263 // of the object.
2264 if (GPR_idx != Num_GPR_Regs) {
2265 unsigned VReg;
2266 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2267 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2268 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2269 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002270 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002271 MachinePointerInfo(FuncArg, ArgOffset),
2272 false, false, 0);
2273 MemOps.push_back(Store);
2274 ++GPR_idx;
2275 ArgOffset += PtrByteSize;
2276 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002277 ArgOffset += ArgSize - j;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002278 break;
2279 }
2280 }
2281 continue;
2282 }
2283
2284 switch (ObjectVT.getSimpleVT().SimpleTy) {
2285 default: llvm_unreachable("Unhandled argument type!");
2286 case MVT::i32:
2287 case MVT::i64:
2288 if (GPR_idx != Num_GPR_Regs) {
2289 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2290 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2291
Bill Schmidt726c2372012-10-23 15:51:16 +00002292 if (ObjectVT == MVT::i32)
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002293 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2294 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002295 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002296
2297 ++GPR_idx;
2298 } else {
2299 needsLoad = true;
2300 ArgSize = PtrByteSize;
2301 }
2302 ArgOffset += 8;
2303 break;
2304
2305 case MVT::f32:
2306 case MVT::f64:
2307 // Every 8 bytes of argument space consumes one of the GPRs available for
2308 // argument passing.
2309 if (GPR_idx != Num_GPR_Regs) {
2310 ++GPR_idx;
2311 }
2312 if (FPR_idx != Num_FPR_Regs) {
2313 unsigned VReg;
2314
2315 if (ObjectVT == MVT::f32)
2316 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2317 else
2318 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2319
2320 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2321 ++FPR_idx;
2322 } else {
2323 needsLoad = true;
Bill Schmidta867f372012-10-11 15:38:20 +00002324 ArgSize = PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002325 }
2326
2327 ArgOffset += 8;
2328 break;
2329 case MVT::v4f32:
2330 case MVT::v4i32:
2331 case MVT::v8i16:
2332 case MVT::v16i8:
2333 // Note that vector arguments in registers don't reserve stack space,
2334 // except in varargs functions.
2335 if (VR_idx != Num_VR_Regs) {
2336 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
2337 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2338 if (isVarArg) {
2339 while ((ArgOffset % 16) != 0) {
2340 ArgOffset += PtrByteSize;
2341 if (GPR_idx != Num_GPR_Regs)
2342 GPR_idx++;
2343 }
2344 ArgOffset += 16;
2345 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
2346 }
2347 ++VR_idx;
2348 } else {
2349 // Vectors are aligned.
2350 ArgOffset = ((ArgOffset+15)/16)*16;
2351 CurArgOffset = ArgOffset;
2352 ArgOffset += 16;
2353 needsLoad = true;
2354 }
2355 break;
2356 }
2357
2358 // We need to load the argument to a virtual register if we determined
2359 // above that we ran out of physical registers of the appropriate type.
2360 if (needsLoad) {
2361 int FI = MFI->CreateFixedObject(ObjSize,
2362 CurArgOffset + (ArgSize - ObjSize),
2363 isImmutable);
2364 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2365 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2366 false, false, false, 0);
2367 }
2368
2369 InVals.push_back(ArgVal);
2370 }
2371
2372 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002373 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002374 // taking the difference between two stack areas will result in an aligned
2375 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002376 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, true);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002377
2378 // If the function takes variable number of arguments, make a frame index for
2379 // the start of the first vararg value... for expansion of llvm.va_start.
2380 if (isVarArg) {
2381 int Depth = ArgOffset;
2382
2383 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt726c2372012-10-23 15:51:16 +00002384 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002385 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2386
2387 // If this function is vararg, store any remaining integer argument regs
2388 // to their spots on the stack so that they may be loaded by deferencing the
2389 // result of va_next.
2390 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2391 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2392 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2393 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2394 MachinePointerInfo(), false, false, 0);
2395 MemOps.push_back(Store);
2396 // Increment the address by four for the next argument to store
Bill Schmidt726c2372012-10-23 15:51:16 +00002397 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002398 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2399 }
2400 }
2401
2402 if (!MemOps.empty())
2403 Chain = DAG.getNode(ISD::TokenFactor, dl,
2404 MVT::Other, &MemOps[0], MemOps.size());
2405
2406 return Chain;
2407}
2408
2409SDValue
2410PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002411 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002412 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002413 const SmallVectorImpl<ISD::InputArg>
2414 &Ins,
2415 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002416 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002417 // TODO: add description of PPC stack frame format, or at least some docs.
2418 //
2419 MachineFunction &MF = DAG.getMachineFunction();
2420 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00002421 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00002422
Owen Andersone50ed302009-08-10 22:56:29 +00002423 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002424 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002425 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002426 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2427 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00002428 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002429
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002430 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002431 // Area that is at least reserved in caller of this function.
2432 unsigned MinReservedArea = ArgOffset;
2433
Craig Topperb78ca422012-03-11 07:16:55 +00002434 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002435 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2436 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2437 };
Craig Topperb78ca422012-03-11 07:16:55 +00002438 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00002439 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2440 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2441 };
Scott Michelfdc40a02009-02-17 22:15:04 +00002442
Craig Topperb78ca422012-03-11 07:16:55 +00002443 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00002444
Craig Topperb78ca422012-03-11 07:16:55 +00002445 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002446 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2447 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2448 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002449
Owen Anderson718cb662007-09-07 04:06:50 +00002450 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002451 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00002452 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002453
2454 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002455
Craig Topperb78ca422012-03-11 07:16:55 +00002456 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00002457
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002458 // In 32-bit non-varargs functions, the stack space for vectors is after the
2459 // stack space for non-vectors. We do not use this space unless we have
2460 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00002461 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002462 // that out...for the pathological case, compute VecArgOffset as the
2463 // start of the vector parameter area. Computing VecArgOffset is the
2464 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002465 unsigned VecArgOffset = ArgOffset;
2466 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002467 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002468 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00002469 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002470 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002471
Duncan Sands276dcbd2008-03-21 09:14:45 +00002472 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002473 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00002474 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00002475 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002476 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2477 VecArgOffset += ArgSize;
2478 continue;
2479 }
2480
Owen Anderson825b72b2009-08-11 20:47:22 +00002481 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002482 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002483 case MVT::i32:
2484 case MVT::f32:
Bill Schmidt419f3762012-09-19 15:42:13 +00002485 VecArgOffset += 4;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002486 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002487 case MVT::i64: // PPC64
2488 case MVT::f64:
Bill Schmidt419f3762012-09-19 15:42:13 +00002489 // FIXME: We are guaranteed to be !isPPC64 at this point.
2490 // Does MVT::i64 apply?
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002491 VecArgOffset += 8;
2492 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002493 case MVT::v4f32:
2494 case MVT::v4i32:
2495 case MVT::v8i16:
2496 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002497 // Nothing to do, we're only looking at Nonvector args here.
2498 break;
2499 }
2500 }
2501 }
2502 // We've found where the vector parameter area in memory is. Skip the
2503 // first 12 parameters; these don't use that memory.
2504 VecArgOffset = ((VecArgOffset+15)/16)*16;
2505 VecArgOffset += 12*16;
2506
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002507 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002508 // entry to a function on PPC, the arguments start after the linkage area,
2509 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002510
Dan Gohman475871a2008-07-27 21:46:04 +00002511 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002512 unsigned nAltivecParamsAtEnd = 0;
Bill Schmidt49deebb2013-02-20 17:31:41 +00002513 // FIXME: FuncArg and Ins[ArgNo] must reference the same argument.
2514 // When passing anonymous aggregates, this is currently not true.
2515 // See LowerFormalArguments_64SVR4 for a fix.
Roman Divacky5236ab32012-09-24 20:47:19 +00002516 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2517 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
Dan Gohman475871a2008-07-27 21:46:04 +00002518 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002519 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002520 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002521 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002522 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002523 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002524
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002525 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002526
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002527 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002528 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2529 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002530 if (isVarArg || isPPC64) {
2531 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002532 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002533 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002534 PtrByteSize);
2535 } else nAltivecParamsAtEnd++;
2536 } else
2537 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002538 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002539 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002540 PtrByteSize);
2541
Dale Johannesen8419dd62008-03-07 20:27:40 +00002542 // FIXME the codegen can be much improved in some cases.
2543 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002544 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002545 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002546 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002547 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002548 // Objects of size 1 and 2 are right justified, everything else is
2549 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen7f96f392008-03-08 01:41:42 +00002550 if (ObjSize==1 || ObjSize==2) {
2551 CurArgOffset = CurArgOffset + (4 - ObjSize);
2552 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002553 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002554 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002555 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002556 InVals.push_back(FIN);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002557 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen7f96f392008-03-08 01:41:42 +00002558 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002559 unsigned VReg;
2560 if (isPPC64)
2561 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2562 else
2563 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002564 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt726c2372012-10-23 15:51:16 +00002565 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelfdc40a02009-02-17 22:15:04 +00002566 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002567 MachinePointerInfo(FuncArg,
2568 CurArgOffset),
Bill Schmidt419f3762012-09-19 15:42:13 +00002569 ObjType, false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002570 MemOps.push_back(Store);
2571 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002572 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002573
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002574 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002575
Dale Johannesen7f96f392008-03-08 01:41:42 +00002576 continue;
2577 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002578 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2579 // Store whatever pieces of the object are in registers
Bill Schmidt419f3762012-09-19 15:42:13 +00002580 // to memory. ArgOffset will be the address of the beginning
2581 // of the object.
Dale Johannesen8419dd62008-03-07 20:27:40 +00002582 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002583 unsigned VReg;
2584 if (isPPC64)
2585 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2586 else
2587 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002588 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002589 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002590 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002591 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002592 MachinePointerInfo(FuncArg, ArgOffset),
David Greene534502d12010-02-15 16:56:53 +00002593 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002594 MemOps.push_back(Store);
2595 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002596 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002597 } else {
2598 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2599 break;
2600 }
2601 }
2602 continue;
2603 }
2604
Owen Anderson825b72b2009-08-11 20:47:22 +00002605 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002606 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002607 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002608 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002609 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002610 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002611 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002612 ++GPR_idx;
2613 } else {
2614 needsLoad = true;
2615 ArgSize = PtrByteSize;
2616 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002617 // All int arguments reserve stack space in the Darwin ABI.
2618 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002619 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002620 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002621 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002622 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002623 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002624 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002625 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002626
Bill Schmidt726c2372012-10-23 15:51:16 +00002627 if (ObjectVT == MVT::i32)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002628 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002629 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002630 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002631
Chris Lattnerc91a4752006-06-26 22:48:35 +00002632 ++GPR_idx;
2633 } else {
2634 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002635 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002636 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002637 // All int arguments reserve stack space in the Darwin ABI.
2638 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002639 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002640
Owen Anderson825b72b2009-08-11 20:47:22 +00002641 case MVT::f32:
2642 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002643 // Every 4 bytes of argument space consumes one of the GPRs available for
2644 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002645 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002646 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002647 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002648 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002649 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002650 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002651 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002652
Owen Anderson825b72b2009-08-11 20:47:22 +00002653 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002654 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002655 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002656 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002657
Dan Gohman98ca4f22009-08-05 01:29:28 +00002658 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002659 ++FPR_idx;
2660 } else {
2661 needsLoad = true;
2662 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002663
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002664 // All FP arguments reserve stack space in the Darwin ABI.
2665 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002666 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002667 case MVT::v4f32:
2668 case MVT::v4i32:
2669 case MVT::v8i16:
2670 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002671 // Note that vector arguments in registers don't reserve stack space,
2672 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002673 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002674 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002675 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002676 if (isVarArg) {
2677 while ((ArgOffset % 16) != 0) {
2678 ArgOffset += PtrByteSize;
2679 if (GPR_idx != Num_GPR_Regs)
2680 GPR_idx++;
2681 }
2682 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002683 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002684 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002685 ++VR_idx;
2686 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002687 if (!isVarArg && !isPPC64) {
2688 // Vectors go after all the nonvectors.
2689 CurArgOffset = VecArgOffset;
2690 VecArgOffset += 16;
2691 } else {
2692 // Vectors are aligned.
2693 ArgOffset = ((ArgOffset+15)/16)*16;
2694 CurArgOffset = ArgOffset;
2695 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002696 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002697 needsLoad = true;
2698 }
2699 break;
2700 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002701
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002702 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002703 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002704 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002705 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002706 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002707 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002708 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002709 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002710 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002711 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002712
Dan Gohman98ca4f22009-08-05 01:29:28 +00002713 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002714 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002715
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002716 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002717 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002718 // taking the difference between two stack areas will result in an aligned
2719 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002720 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, isPPC64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002721
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002722 // If the function takes variable number of arguments, make a frame index for
2723 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002724 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002725 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002726
Dan Gohman1e93df62010-04-17 14:41:14 +00002727 FuncInfo->setVarArgsFrameIndex(
2728 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002729 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002730 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002731
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002732 // If this function is vararg, store any remaining integer argument regs
2733 // to their spots on the stack so that they may be loaded by deferencing the
2734 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002735 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002736 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002737
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002738 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002739 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002740 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002741 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002742
Dan Gohman98ca4f22009-08-05 01:29:28 +00002743 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002744 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2745 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002746 MemOps.push_back(Store);
2747 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002748 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002749 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002750 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002751 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002752
Dale Johannesen8419dd62008-03-07 20:27:40 +00002753 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002754 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002755 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002756
Dan Gohman98ca4f22009-08-05 01:29:28 +00002757 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002758}
2759
Bill Schmidt419f3762012-09-19 15:42:13 +00002760/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
2761/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002762static unsigned
2763CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2764 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002765 bool isVarArg,
2766 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002767 const SmallVectorImpl<ISD::OutputArg>
2768 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002769 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002770 unsigned &nAltivecParamsAtEnd) {
2771 // Count how many bytes are to be pushed on the stack, including the linkage
2772 // area, and parameter passing area. We start with 24/48 bytes, which is
2773 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002774 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002775 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002776 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2777
2778 // Add up all the space actually used.
2779 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2780 // they all go in registers, but we must reserve stack space for them for
2781 // possible use by the caller. In varargs or 64-bit calls, parameters are
2782 // assigned stack space in order, with padding so Altivec parameters are
2783 // 16-byte aligned.
2784 nAltivecParamsAtEnd = 0;
2785 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002786 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002787 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002788 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002789 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2790 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002791 if (!isVarArg && !isPPC64) {
2792 // Non-varargs Altivec parameters go after all the non-Altivec
2793 // parameters; handle those later so we know how much padding we need.
2794 nAltivecParamsAtEnd++;
2795 continue;
2796 }
2797 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2798 NumBytes = ((NumBytes+15)/16)*16;
2799 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002800 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002801 }
2802
2803 // Allow for Altivec parameters at the end, if needed.
2804 if (nAltivecParamsAtEnd) {
2805 NumBytes = ((NumBytes+15)/16)*16;
2806 NumBytes += 16*nAltivecParamsAtEnd;
2807 }
2808
2809 // The prolog code of the callee may store up to 8 GPR argument registers to
2810 // the stack, allowing va_start to index over them in memory if its varargs.
2811 // Because we cannot tell if this is needed on the caller side, we have to
2812 // conservatively assume that it is needed. As such, make sure we have at
2813 // least enough stack space for the caller to store the 8 GPRs.
2814 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002815 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002816
2817 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002818 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2819 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2820 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002821 unsigned AlignMask = TargetAlign-1;
2822 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2823 }
2824
2825 return NumBytes;
2826}
2827
2828/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002829/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002830static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002831 unsigned ParamSize) {
2832
Dale Johannesenb60d5192009-11-24 01:09:07 +00002833 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002834
2835 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2836 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2837 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2838 // Remember only if the new adjustement is bigger.
2839 if (SPDiff < FI->getTailCallSPDelta())
2840 FI->setTailCallSPDelta(SPDiff);
2841
2842 return SPDiff;
2843}
2844
Dan Gohman98ca4f22009-08-05 01:29:28 +00002845/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2846/// for tail call optimization. Targets which want to do tail call
2847/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002848bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002849PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002850 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002851 bool isVarArg,
2852 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002853 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002854 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002855 return false;
2856
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002857 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002858 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002859 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002860
Dan Gohman98ca4f22009-08-05 01:29:28 +00002861 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002862 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002863 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2864 // Functions containing by val parameters are not supported.
2865 for (unsigned i = 0; i != Ins.size(); i++) {
2866 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2867 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002868 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002869
2870 // Non PIC/GOT tail calls are supported.
2871 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2872 return true;
2873
2874 // At the moment we can only do local tail calls (in same module, hidden
2875 // or protected) if we are generating PIC.
2876 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2877 return G->getGlobal()->hasHiddenVisibility()
2878 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002879 }
2880
2881 return false;
2882}
2883
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002884/// isCallCompatibleAddress - Return the immediate to use if the specified
2885/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002886static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002887 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2888 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002889
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002890 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002891 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith1144af32012-08-24 23:29:28 +00002892 SignExtend32<26>(Addr) != Addr)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002893 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002894
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002895 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002896 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002897}
2898
Dan Gohman844731a2008-05-13 00:00:25 +00002899namespace {
2900
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002901struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002902 SDValue Arg;
2903 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002904 int FrameIdx;
2905
2906 TailCallArgumentInfo() : FrameIdx(0) {}
2907};
2908
Dan Gohman844731a2008-05-13 00:00:25 +00002909}
2910
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002911/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2912static void
2913StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002914 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002915 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002916 SmallVector<SDValue, 8> &MemOpChains,
2917 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002918 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002919 SDValue Arg = TailCallArgs[i].Arg;
2920 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002921 int FI = TailCallArgs[i].FrameIdx;
2922 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002923 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002924 MachinePointerInfo::getFixedStack(FI),
2925 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002926 }
2927}
2928
2929/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2930/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002931static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002932 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002933 SDValue Chain,
2934 SDValue OldRetAddr,
2935 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002936 int SPDiff,
2937 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002938 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002939 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002940 if (SPDiff) {
2941 // Calculate the new stack slot for the return address.
2942 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002943 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002944 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002945 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002946 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002947 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002948 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002949 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002950 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002951 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002952
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002953 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2954 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002955 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002956 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002957 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002958 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002959 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002960 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2961 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002962 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002963 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002964 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002965 }
2966 return Chain;
2967}
2968
2969/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2970/// the position of the argument.
2971static void
2972CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002973 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002974 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2975 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002976 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002977 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002978 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002979 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002980 TailCallArgumentInfo Info;
2981 Info.Arg = Arg;
2982 Info.FrameIdxOp = FIN;
2983 Info.FrameIdx = FI;
2984 TailCallArguments.push_back(Info);
2985}
2986
2987/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2988/// stack slot. Returns the chain as result and the loaded frame pointers in
2989/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002990SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002991 int SPDiff,
2992 SDValue Chain,
2993 SDValue &LROpOut,
2994 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002995 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002996 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002997 if (SPDiff) {
2998 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002999 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003000 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003001 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003002 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00003003 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003004
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003005 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
3006 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003007 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003008 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003009 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003010 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003011 Chain = SDValue(FPOpOut.getNode(), 1);
3012 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003013 }
3014 return Chain;
3015}
3016
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003017/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00003018/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003019/// specified by the specific parameter attribute. The copy will be passed as
3020/// a byval function parameter.
3021/// Sometimes what we are copying is the end of a larger object, the part that
3022/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00003023static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003024CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00003025 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003026 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003027 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00003028 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00003029 false, false, MachinePointerInfo(0),
3030 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003031}
Chris Lattner9f0bc652007-02-25 05:34:32 +00003032
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003033/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3034/// tail calls.
3035static void
Dan Gohman475871a2008-07-27 21:46:04 +00003036LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3037 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003038 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00003039 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003040 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003041 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00003042 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003043 if (!isTailCall) {
3044 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00003045 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003046 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003047 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003048 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003049 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003050 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003051 DAG.getConstant(ArgOffset, PtrVT));
3052 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00003053 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3054 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003055 // Calculate and remember argument location.
3056 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3057 TailCallArguments);
3058}
3059
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003060static
3061void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
3062 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
3063 SDValue LROp, SDValue FPOp, bool isDarwinABI,
3064 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
3065 MachineFunction &MF = DAG.getMachineFunction();
3066
3067 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3068 // might overwrite each other in case of tail call optimization.
3069 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003070 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003071 InFlag = SDValue();
3072 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3073 MemOpChains2, dl);
3074 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003075 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003076 &MemOpChains2[0], MemOpChains2.size());
3077
3078 // Store the return address to the appropriate stack slot.
3079 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3080 isPPC64, isDarwinABI, dl);
3081
3082 // Emit callseq_end just before tailcall node.
3083 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3084 DAG.getIntPtrConstant(0, true), InFlag);
3085 InFlag = Chain.getValue(1);
3086}
3087
3088static
3089unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
3090 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
3091 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00003092 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003093 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003094
Chris Lattnerb9082582010-11-14 23:42:06 +00003095 bool isPPC64 = PPCSubTarget.isPPC64();
3096 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
3097
Owen Andersone50ed302009-08-10 22:56:29 +00003098 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003099 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003100 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003101
3102 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
3103
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003104 bool needIndirectCall = true;
3105 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003106 // If this is an absolute destination address, use the munged value.
3107 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003108 needIndirectCall = false;
3109 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003110
Chris Lattnerb9082582010-11-14 23:42:06 +00003111 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3112 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
3113 // Use indirect calls for ALL functions calls in JIT mode, since the
3114 // far-call stubs may be outside relocation limits for a BL instruction.
3115 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3116 unsigned OpFlags = 0;
3117 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003118 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003119 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00003120 (G->getGlobal()->isDeclaration() ||
3121 G->getGlobal()->isWeakForLinker())) {
3122 // PC-relative references to external symbols should go through $stub,
3123 // unless we're building with the leopard linker or later, which
3124 // automatically synthesizes these stubs.
3125 OpFlags = PPCII::MO_DARWIN_STUB;
3126 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003127
Chris Lattnerb9082582010-11-14 23:42:06 +00003128 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3129 // every direct call is) turn it into a TargetGlobalAddress /
3130 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003131 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00003132 Callee.getValueType(),
3133 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003134 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003135 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003136 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003137
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003138 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003139 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003140
Chris Lattnerb9082582010-11-14 23:42:06 +00003141 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003142 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003143 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003144 // PC-relative references to external symbols should go through $stub,
3145 // unless we're building with the leopard linker or later, which
3146 // automatically synthesizes these stubs.
3147 OpFlags = PPCII::MO_DARWIN_STUB;
3148 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003149
Chris Lattnerb9082582010-11-14 23:42:06 +00003150 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3151 OpFlags);
3152 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003153 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003154
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003155 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003156 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3157 // to do the call, we can't use PPCISD::CALL.
3158 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003159
3160 if (isSVR4ABI && isPPC64) {
3161 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3162 // entry point, but to the function descriptor (the function entry point
3163 // address is part of the function descriptor though).
3164 // The function descriptor is a three doubleword structure with the
3165 // following fields: function entry point, TOC base address and
3166 // environment pointer.
3167 // Thus for a call through a function pointer, the following actions need
3168 // to be performed:
3169 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt726c2372012-10-23 15:51:16 +00003170 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003171 // 2. Load the address of the function entry point from the function
3172 // descriptor.
3173 // 3. Load the TOC of the callee from the function descriptor into r2.
3174 // 4. Load the environment pointer from the function descriptor into
3175 // r11.
3176 // 5. Branch to the function entry point address.
3177 // 6. On return of the callee, the TOC of the caller needs to be
3178 // restored (this is done in FinishCall()).
3179 //
3180 // All those operations are flagged together to ensure that no other
3181 // operations can be scheduled in between. E.g. without flagging the
3182 // operations together, a TOC access in the caller could be scheduled
3183 // between the load of the callee TOC and the branch to the callee, which
3184 // results in the TOC access going through the TOC of the callee instead
3185 // of going through the TOC of the caller, which leads to incorrect code.
3186
3187 // Load the address of the function entry point from the function
3188 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003189 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003190 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
3191 InFlag.getNode() ? 3 : 2);
3192 Chain = LoadFuncPtr.getValue(1);
3193 InFlag = LoadFuncPtr.getValue(2);
3194
3195 // Load environment pointer into r11.
3196 // Offset of the environment pointer within the function descriptor.
3197 SDValue PtrOff = DAG.getIntPtrConstant(16);
3198
3199 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3200 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3201 InFlag);
3202 Chain = LoadEnvPtr.getValue(1);
3203 InFlag = LoadEnvPtr.getValue(2);
3204
3205 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3206 InFlag);
3207 Chain = EnvVal.getValue(0);
3208 InFlag = EnvVal.getValue(1);
3209
3210 // Load TOC of the callee into r2. We are using a target-specific load
3211 // with r2 hard coded, because the result of a target-independent load
3212 // would never go directly into r2, since r2 is a reserved register (which
3213 // prevents the register allocator from allocating it), resulting in an
3214 // additional register being allocated and an unnecessary move instruction
3215 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003216 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003217 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
3218 Callee, InFlag);
3219 Chain = LoadTOCPtr.getValue(0);
3220 InFlag = LoadTOCPtr.getValue(1);
3221
3222 MTCTROps[0] = Chain;
3223 MTCTROps[1] = LoadFuncPtr;
3224 MTCTROps[2] = InFlag;
3225 }
3226
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003227 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
3228 2 + (InFlag.getNode() != 0));
3229 InFlag = Chain.getValue(1);
3230
3231 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00003232 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003233 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003234 Ops.push_back(Chain);
3235 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
3236 Callee.setNode(0);
3237 // Add CTR register as callee so a bctr can be emitted later.
3238 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00003239 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003240 }
3241
3242 // If this is a direct call, pass the chain and the callee.
3243 if (Callee.getNode()) {
3244 Ops.push_back(Chain);
3245 Ops.push_back(Callee);
3246 }
3247 // If this is a tail call add stack pointer delta.
3248 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00003249 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003250
3251 // Add argument registers to the end of the list so that they are known live
3252 // into the call.
3253 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3254 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3255 RegsToPass[i].second.getValueType()));
3256
3257 return CallOpc;
3258}
3259
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003260static
3261bool isLocalCall(const SDValue &Callee)
3262{
3263 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky6fc3ea22012-09-18 18:27:49 +00003264 return !G->getGlobal()->isDeclaration() &&
3265 !G->getGlobal()->isWeakForLinker();
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003266 return false;
3267}
3268
Dan Gohman98ca4f22009-08-05 01:29:28 +00003269SDValue
3270PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003271 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003272 const SmallVectorImpl<ISD::InputArg> &Ins,
3273 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003274 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003275
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003276 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003277 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003278 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003279 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003280
3281 // Copy all of the result registers out of their specified physreg.
3282 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3283 CCValAssign &VA = RVLocs[i];
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003284 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00003285
3286 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3287 VA.getLocReg(), VA.getLocVT(), InFlag);
3288 Chain = Val.getValue(1);
3289 InFlag = Val.getValue(2);
3290
3291 switch (VA.getLocInfo()) {
3292 default: llvm_unreachable("Unknown loc info!");
3293 case CCValAssign::Full: break;
3294 case CCValAssign::AExt:
3295 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3296 break;
3297 case CCValAssign::ZExt:
3298 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3299 DAG.getValueType(VA.getValVT()));
3300 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3301 break;
3302 case CCValAssign::SExt:
3303 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3304 DAG.getValueType(VA.getValVT()));
3305 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3306 break;
3307 }
3308
3309 InVals.push_back(Val);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003310 }
3311
Dan Gohman98ca4f22009-08-05 01:29:28 +00003312 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003313}
3314
Dan Gohman98ca4f22009-08-05 01:29:28 +00003315SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003316PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
3317 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003318 SelectionDAG &DAG,
3319 SmallVector<std::pair<unsigned, SDValue>, 8>
3320 &RegsToPass,
3321 SDValue InFlag, SDValue Chain,
3322 SDValue &Callee,
3323 int SPDiff, unsigned NumBytes,
3324 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00003325 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003326 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003327 SmallVector<SDValue, 8> Ops;
3328 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3329 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003330 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003331
Hal Finkel82b38212012-08-28 02:10:27 +00003332 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
3333 if (isVarArg && PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
3334 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3335
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003336 // When performing tail call optimization the callee pops its arguments off
3337 // the stack. Account for this here so these bytes can be pushed back on in
Eli Bendersky700ed802013-02-21 20:05:00 +00003338 // PPCFrameLowering::eliminateCallFramePseudoInstr.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003339 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003340 (CallConv == CallingConv::Fast &&
3341 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003342
Roman Divackye46137f2012-03-06 16:41:49 +00003343 // Add a register mask operand representing the call-preserved registers.
3344 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3345 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3346 assert(Mask && "Missing call preserved mask for calling convention");
3347 Ops.push_back(DAG.getRegisterMask(Mask));
3348
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003349 if (InFlag.getNode())
3350 Ops.push_back(InFlag);
3351
3352 // Emit tail call.
3353 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003354 assert(((Callee.getOpcode() == ISD::Register &&
3355 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3356 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3357 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3358 isa<ConstantSDNode>(Callee)) &&
3359 "Expecting an global address, external symbol, absolute value or register");
3360
Owen Anderson825b72b2009-08-11 20:47:22 +00003361 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003362 }
3363
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003364 // Add a NOP immediately after the branch instruction when using the 64-bit
3365 // SVR4 ABI. At link time, if caller and callee are in a different module and
3366 // thus have a different TOC, the call will be replaced with a call to a stub
3367 // function which saves the current TOC, loads the TOC of the callee and
3368 // branches to the callee. The NOP will be replaced with a load instruction
3369 // which restores the TOC of the caller from the TOC save slot of the current
3370 // stack frame. If caller and callee belong to the same module (and have the
3371 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003372
3373 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003374 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003375 if (CallOpc == PPCISD::BCTRL_SVR4) {
3376 // This is a call through a function pointer.
3377 // Restore the caller TOC from the save area into R2.
3378 // See PrepareCall() for more information about calls through function
3379 // pointers in the 64-bit SVR4 ABI.
3380 // We are using a target-specific load with r2 hard coded, because the
3381 // result of a target-independent load would never go directly into r2,
3382 // since r2 is a reserved register (which prevents the register allocator
3383 // from allocating it), resulting in an additional register being
3384 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003385 needsTOCRestore = true;
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003386 } else if ((CallOpc == PPCISD::CALL_SVR4) && !isLocalCall(Callee)) {
3387 // Otherwise insert NOP for non-local calls.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003388 CallOpc = PPCISD::CALL_NOP_SVR4;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003389 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003390 }
3391
Hal Finkel5b00cea2012-03-31 14:45:15 +00003392 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
3393 InFlag = Chain.getValue(1);
3394
3395 if (needsTOCRestore) {
3396 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3397 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
3398 InFlag = Chain.getValue(1);
3399 }
3400
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003401 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3402 DAG.getIntPtrConstant(BytesCalleePops, true),
3403 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003404 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003405 InFlag = Chain.getValue(1);
3406
Dan Gohman98ca4f22009-08-05 01:29:28 +00003407 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3408 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003409}
3410
Dan Gohman98ca4f22009-08-05 01:29:28 +00003411SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003412PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00003413 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003414 SelectionDAG &DAG = CLI.DAG;
3415 DebugLoc &dl = CLI.DL;
3416 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
3417 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
3418 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
3419 SDValue Chain = CLI.Chain;
3420 SDValue Callee = CLI.Callee;
3421 bool &isTailCall = CLI.IsTailCall;
3422 CallingConv::ID CallConv = CLI.CallConv;
3423 bool isVarArg = CLI.IsVarArg;
3424
Evan Cheng0c439eb2010-01-27 00:07:07 +00003425 if (isTailCall)
3426 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3427 Ins, DAG);
3428
Bill Schmidt726c2372012-10-23 15:51:16 +00003429 if (PPCSubTarget.isSVR4ABI()) {
3430 if (PPCSubTarget.isPPC64())
3431 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3432 isTailCall, Outs, OutVals, Ins,
3433 dl, DAG, InVals);
3434 else
3435 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3436 isTailCall, Outs, OutVals, Ins,
3437 dl, DAG, InVals);
3438 }
Chris Lattnerb9082582010-11-14 23:42:06 +00003439
Bill Schmidt726c2372012-10-23 15:51:16 +00003440 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3441 isTailCall, Outs, OutVals, Ins,
3442 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003443}
3444
3445SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00003446PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3447 CallingConv::ID CallConv, bool isVarArg,
3448 bool isTailCall,
3449 const SmallVectorImpl<ISD::OutputArg> &Outs,
3450 const SmallVectorImpl<SDValue> &OutVals,
3451 const SmallVectorImpl<ISD::InputArg> &Ins,
3452 DebugLoc dl, SelectionDAG &DAG,
3453 SmallVectorImpl<SDValue> &InVals) const {
3454 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003455 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003456
Dan Gohman98ca4f22009-08-05 01:29:28 +00003457 assert((CallConv == CallingConv::C ||
3458 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00003459
Tilmann Schellerffd02002009-07-03 06:45:56 +00003460 unsigned PtrByteSize = 4;
3461
3462 MachineFunction &MF = DAG.getMachineFunction();
3463
3464 // Mark this function as potentially containing a function that contains a
3465 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3466 // and restoring the callers stack pointer in this functions epilog. This is
3467 // done because by tail calling the called function might overwrite the value
3468 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003469 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3470 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00003471 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003472
Tilmann Schellerffd02002009-07-03 06:45:56 +00003473 // Count how many bytes are to be pushed on the stack, including the linkage
3474 // area, parameter list area and the part of the local variable space which
3475 // contains copies of aggregates which are passed by value.
3476
3477 // Assign locations to all of the outgoing arguments.
3478 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003479 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003480 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003481
3482 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003483 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003484
3485 if (isVarArg) {
3486 // Handle fixed and variable vector arguments differently.
3487 // Fixed vector arguments go into registers as long as registers are
3488 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003489 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003490
Tilmann Schellerffd02002009-07-03 06:45:56 +00003491 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00003492 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003493 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003494 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003495
Dan Gohman98ca4f22009-08-05 01:29:28 +00003496 if (Outs[i].IsFixed) {
Bill Schmidt212af6a2013-02-06 17:33:58 +00003497 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3498 CCInfo);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003499 } else {
Bill Schmidt212af6a2013-02-06 17:33:58 +00003500 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3501 ArgFlags, CCInfo);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003502 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003503
Tilmann Schellerffd02002009-07-03 06:45:56 +00003504 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00003505#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00003506 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00003507 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00003508#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00003509 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003510 }
3511 }
3512 } else {
3513 // All arguments are treated the same.
Bill Schmidt212af6a2013-02-06 17:33:58 +00003514 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003515 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003516
Tilmann Schellerffd02002009-07-03 06:45:56 +00003517 // Assign locations to all of the outgoing aggregate by value arguments.
3518 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003519 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003520 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003521
3522 // Reserve stack space for the allocations in CCInfo.
3523 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3524
Bill Schmidt212af6a2013-02-06 17:33:58 +00003525 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003526
3527 // Size of the linkage area, parameter list area and the part of the local
3528 // space variable where copies of aggregates which are passed by value are
3529 // stored.
3530 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003531
Tilmann Schellerffd02002009-07-03 06:45:56 +00003532 // Calculate by how many bytes the stack has to be adjusted in case of tail
3533 // call optimization.
3534 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3535
3536 // Adjust the stack pointer for the new arguments...
3537 // These operations are automatically eliminated by the prolog/epilog pass
3538 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3539 SDValue CallSeqStart = Chain;
3540
3541 // Load the return address and frame pointer so it can be moved somewhere else
3542 // later.
3543 SDValue LROp, FPOp;
3544 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3545 dl);
3546
3547 // Set up a copy of the stack pointer for use loading and storing any
3548 // arguments that may not fit in the registers available for argument
3549 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003550 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003551
Tilmann Schellerffd02002009-07-03 06:45:56 +00003552 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3553 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3554 SmallVector<SDValue, 8> MemOpChains;
3555
Roman Divacky0aaa9192011-08-30 17:04:16 +00003556 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003557 // Walk the register/memloc assignments, inserting copies/loads.
3558 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3559 i != e;
3560 ++i) {
3561 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003562 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003563 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003564
Tilmann Schellerffd02002009-07-03 06:45:56 +00003565 if (Flags.isByVal()) {
3566 // Argument is an aggregate which is passed by value, thus we need to
3567 // create a copy of it in the local variable space of the current stack
3568 // frame (which is the stack frame of the caller) and pass the address of
3569 // this copy to the callee.
3570 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3571 CCValAssign &ByValVA = ByValArgLocs[j++];
3572 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003573
Tilmann Schellerffd02002009-07-03 06:45:56 +00003574 // Memory reserved in the local variable space of the callers stack frame.
3575 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003576
Tilmann Schellerffd02002009-07-03 06:45:56 +00003577 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3578 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003579
Tilmann Schellerffd02002009-07-03 06:45:56 +00003580 // Create a copy of the argument in the local area of the current
3581 // stack frame.
3582 SDValue MemcpyCall =
3583 CreateCopyOfByValArgument(Arg, PtrOff,
3584 CallSeqStart.getNode()->getOperand(0),
3585 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003586
Tilmann Schellerffd02002009-07-03 06:45:56 +00003587 // This must go outside the CALLSEQ_START..END.
3588 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3589 CallSeqStart.getNode()->getOperand(1));
3590 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3591 NewCallSeqStart.getNode());
3592 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003593
Tilmann Schellerffd02002009-07-03 06:45:56 +00003594 // Pass the address of the aggregate copy on the stack either in a
3595 // physical register or in the parameter list area of the current stack
3596 // frame to the callee.
3597 Arg = PtrOff;
3598 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003599
Tilmann Schellerffd02002009-07-03 06:45:56 +00003600 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003601 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003602 // Put argument in a physical register.
3603 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3604 } else {
3605 // Put argument in the parameter list area of the current stack frame.
3606 assert(VA.isMemLoc());
3607 unsigned LocMemOffset = VA.getLocMemOffset();
3608
3609 if (!isTailCall) {
3610 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3611 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3612
3613 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003614 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003615 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003616 } else {
3617 // Calculate and remember argument location.
3618 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3619 TailCallArguments);
3620 }
3621 }
3622 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003623
Tilmann Schellerffd02002009-07-03 06:45:56 +00003624 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003625 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003626 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003627
Tilmann Schellerffd02002009-07-03 06:45:56 +00003628 // Build a sequence of copy-to-reg nodes chained together with token chain
3629 // and flag operands which copy the outgoing args into the appropriate regs.
3630 SDValue InFlag;
3631 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3632 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3633 RegsToPass[i].second, InFlag);
3634 InFlag = Chain.getValue(1);
3635 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003636
Hal Finkel82b38212012-08-28 02:10:27 +00003637 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3638 // registers.
3639 if (isVarArg) {
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003640 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3641 SDValue Ops[] = { Chain, InFlag };
3642
Hal Finkel82b38212012-08-28 02:10:27 +00003643 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003644 dl, VTs, Ops, InFlag.getNode() ? 2 : 1);
3645
Hal Finkel82b38212012-08-28 02:10:27 +00003646 InFlag = Chain.getValue(1);
3647 }
3648
Chris Lattnerb9082582010-11-14 23:42:06 +00003649 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003650 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3651 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003652
Dan Gohman98ca4f22009-08-05 01:29:28 +00003653 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3654 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3655 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003656}
3657
Bill Schmidt726c2372012-10-23 15:51:16 +00003658// Copy an argument into memory, being careful to do this outside the
3659// call sequence for the call to which the argument belongs.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003660SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +00003661PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
3662 SDValue CallSeqStart,
3663 ISD::ArgFlagsTy Flags,
3664 SelectionDAG &DAG,
3665 DebugLoc dl) const {
3666 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
3667 CallSeqStart.getNode()->getOperand(0),
3668 Flags, DAG, dl);
3669 // The MEMCPY must go outside the CALLSEQ_START..END.
3670 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3671 CallSeqStart.getNode()->getOperand(1));
3672 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3673 NewCallSeqStart.getNode());
3674 return NewCallSeqStart;
3675}
3676
3677SDValue
3678PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003679 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003680 bool isTailCall,
3681 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003682 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003683 const SmallVectorImpl<ISD::InputArg> &Ins,
3684 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003685 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003686
Bill Schmidt726c2372012-10-23 15:51:16 +00003687 unsigned NumOps = Outs.size();
Bill Schmidt419f3762012-09-19 15:42:13 +00003688
Bill Schmidt726c2372012-10-23 15:51:16 +00003689 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3690 unsigned PtrByteSize = 8;
3691
3692 MachineFunction &MF = DAG.getMachineFunction();
3693
3694 // Mark this function as potentially containing a function that contains a
3695 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3696 // and restoring the callers stack pointer in this functions epilog. This is
3697 // done because by tail calling the called function might overwrite the value
3698 // in this function's (MF) stack pointer stack slot 0(SP).
3699 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3700 CallConv == CallingConv::Fast)
3701 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3702
3703 unsigned nAltivecParamsAtEnd = 0;
3704
3705 // Count how many bytes are to be pushed on the stack, including the linkage
3706 // area, and parameter passing area. We start with at least 48 bytes, which
3707 // is reserved space for [SP][CR][LR][3 x unused].
3708 // NOTE: For PPC64, nAltivecParamsAtEnd always remains zero as a result
3709 // of this call.
3710 unsigned NumBytes =
3711 CalculateParameterAndLinkageAreaSize(DAG, true, isVarArg, CallConv,
3712 Outs, OutVals, nAltivecParamsAtEnd);
3713
3714 // Calculate by how many bytes the stack has to be adjusted in case of tail
3715 // call optimization.
3716 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3717
3718 // To protect arguments on the stack from being clobbered in a tail call,
3719 // force all the loads to happen before doing any other lowering.
3720 if (isTailCall)
3721 Chain = DAG.getStackArgumentTokenFactor(Chain);
3722
3723 // Adjust the stack pointer for the new arguments...
3724 // These operations are automatically eliminated by the prolog/epilog pass
3725 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3726 SDValue CallSeqStart = Chain;
3727
3728 // Load the return address and frame pointer so it can be move somewhere else
3729 // later.
3730 SDValue LROp, FPOp;
3731 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3732 dl);
3733
3734 // Set up a copy of the stack pointer for use loading and storing any
3735 // arguments that may not fit in the registers available for argument
3736 // passing.
3737 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
3738
3739 // Figure out which arguments are going to go in registers, and which in
3740 // memory. Also, if this is a vararg function, floating point operations
3741 // must be stored to our stack, and loaded into integer regs as well, if
3742 // any integer regs are available for argument passing.
3743 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
3744 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
3745
3746 static const uint16_t GPR[] = {
3747 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3748 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3749 };
3750 static const uint16_t *FPR = GetFPR();
3751
3752 static const uint16_t VR[] = {
3753 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3754 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3755 };
3756 const unsigned NumGPRs = array_lengthof(GPR);
3757 const unsigned NumFPRs = 13;
3758 const unsigned NumVRs = array_lengthof(VR);
3759
3760 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3761 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3762
3763 SmallVector<SDValue, 8> MemOpChains;
3764 for (unsigned i = 0; i != NumOps; ++i) {
3765 SDValue Arg = OutVals[i];
3766 ISD::ArgFlagsTy Flags = Outs[i].Flags;
3767
3768 // PtrOff will be used to store the current argument to the stack if a
3769 // register cannot be found for it.
3770 SDValue PtrOff;
3771
3772 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
3773
3774 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3775
3776 // Promote integers to 64-bit values.
3777 if (Arg.getValueType() == MVT::i32) {
3778 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3779 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
3780 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
3781 }
3782
3783 // FIXME memcpy is used way more than necessary. Correctness first.
3784 // Note: "by value" is code for passing a structure by value, not
3785 // basic types.
3786 if (Flags.isByVal()) {
3787 // Note: Size includes alignment padding, so
3788 // struct x { short a; char b; }
3789 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
3790 // These are the proper values we need for right-justifying the
3791 // aggregate in a parameter register.
3792 unsigned Size = Flags.getByValSize();
Bill Schmidt42d43352012-10-31 01:15:05 +00003793
3794 // An empty aggregate parameter takes up no storage and no
3795 // registers.
3796 if (Size == 0)
3797 continue;
3798
Bill Schmidt726c2372012-10-23 15:51:16 +00003799 // All aggregates smaller than 8 bytes must be passed right-justified.
3800 if (Size==1 || Size==2 || Size==4) {
3801 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
3802 if (GPR_idx != NumGPRs) {
3803 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
3804 MachinePointerInfo(), VT,
3805 false, false, 0);
3806 MemOpChains.push_back(Load.getValue(1));
3807 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3808
3809 ArgOffset += PtrByteSize;
3810 continue;
3811 }
3812 }
3813
3814 if (GPR_idx == NumGPRs && Size < 8) {
3815 SDValue Const = DAG.getConstant(PtrByteSize - Size,
3816 PtrOff.getValueType());
3817 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3818 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3819 CallSeqStart,
3820 Flags, DAG, dl);
3821 ArgOffset += PtrByteSize;
3822 continue;
3823 }
3824 // Copy entire object into memory. There are cases where gcc-generated
3825 // code assumes it is there, even if it could be put entirely into
3826 // registers. (This is not what the doc says.)
3827
3828 // FIXME: The above statement is likely due to a misunderstanding of the
3829 // documents. All arguments must be copied into the parameter area BY
3830 // THE CALLEE in the event that the callee takes the address of any
3831 // formal argument. That has not yet been implemented. However, it is
3832 // reasonable to use the stack area as a staging area for the register
3833 // load.
3834
3835 // Skip this for small aggregates, as we will use the same slot for a
3836 // right-justified copy, below.
3837 if (Size >= 8)
3838 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
3839 CallSeqStart,
3840 Flags, DAG, dl);
3841
3842 // When a register is available, pass a small aggregate right-justified.
3843 if (Size < 8 && GPR_idx != NumGPRs) {
3844 // The easiest way to get this right-justified in a register
3845 // is to copy the structure into the rightmost portion of a
3846 // local variable slot, then load the whole slot into the
3847 // register.
3848 // FIXME: The memcpy seems to produce pretty awful code for
3849 // small aggregates, particularly for packed ones.
3850 // FIXME: It would be preferable to use the slot in the
3851 // parameter save area instead of a new local variable.
3852 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
3853 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3854 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3855 CallSeqStart,
3856 Flags, DAG, dl);
3857
3858 // Load the slot into the register.
3859 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
3860 MachinePointerInfo(),
3861 false, false, false, 0);
3862 MemOpChains.push_back(Load.getValue(1));
3863 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3864
3865 // Done with this argument.
3866 ArgOffset += PtrByteSize;
3867 continue;
3868 }
3869
3870 // For aggregates larger than PtrByteSize, copy the pieces of the
3871 // object that fit into registers from the parameter save area.
3872 for (unsigned j=0; j<Size; j+=PtrByteSize) {
3873 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
3874 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
3875 if (GPR_idx != NumGPRs) {
3876 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3877 MachinePointerInfo(),
3878 false, false, false, 0);
3879 MemOpChains.push_back(Load.getValue(1));
3880 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3881 ArgOffset += PtrByteSize;
3882 } else {
3883 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
3884 break;
3885 }
3886 }
3887 continue;
3888 }
3889
3890 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
3891 default: llvm_unreachable("Unexpected ValueType for argument!");
3892 case MVT::i32:
3893 case MVT::i64:
3894 if (GPR_idx != NumGPRs) {
3895 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
3896 } else {
3897 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3898 true, isTailCall, false, MemOpChains,
3899 TailCallArguments, dl);
3900 }
3901 ArgOffset += PtrByteSize;
3902 break;
3903 case MVT::f32:
3904 case MVT::f64:
3905 if (FPR_idx != NumFPRs) {
3906 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3907
3908 if (isVarArg) {
Bill Schmidte6c56432012-10-29 21:18:16 +00003909 // A single float or an aggregate containing only a single float
3910 // must be passed right-justified in the stack doubleword, and
3911 // in the GPR, if one is available.
3912 SDValue StoreOff;
3913 if (Arg.getValueType().getSimpleVT().SimpleTy == MVT::f32) {
3914 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3915 StoreOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3916 } else
3917 StoreOff = PtrOff;
3918
3919 SDValue Store = DAG.getStore(Chain, dl, Arg, StoreOff,
Bill Schmidt726c2372012-10-23 15:51:16 +00003920 MachinePointerInfo(), false, false, 0);
3921 MemOpChains.push_back(Store);
3922
3923 // Float varargs are always shadowed in available integer registers
3924 if (GPR_idx != NumGPRs) {
3925 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3926 MachinePointerInfo(), false, false,
3927 false, 0);
3928 MemOpChains.push_back(Load.getValue(1));
3929 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3930 }
3931 } else if (GPR_idx != NumGPRs)
3932 // If we have any FPRs remaining, we may also have GPRs remaining.
3933 ++GPR_idx;
3934 } else {
3935 // Single-precision floating-point values are mapped to the
3936 // second (rightmost) word of the stack doubleword.
3937 if (Arg.getValueType() == MVT::f32) {
3938 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3939 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3940 }
3941
3942 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3943 true, isTailCall, false, MemOpChains,
3944 TailCallArguments, dl);
3945 }
3946 ArgOffset += 8;
3947 break;
3948 case MVT::v4f32:
3949 case MVT::v4i32:
3950 case MVT::v8i16:
3951 case MVT::v16i8:
3952 if (isVarArg) {
3953 // These go aligned on the stack, or in the corresponding R registers
3954 // when within range. The Darwin PPC ABI doc claims they also go in
3955 // V registers; in fact gcc does this only for arguments that are
3956 // prototyped, not for those that match the ... We do it for all
3957 // arguments, seems to work.
3958 while (ArgOffset % 16 !=0) {
3959 ArgOffset += PtrByteSize;
3960 if (GPR_idx != NumGPRs)
3961 GPR_idx++;
3962 }
3963 // We could elide this store in the case where the object fits
3964 // entirely in R registers. Maybe later.
3965 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
3966 DAG.getConstant(ArgOffset, PtrVT));
3967 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3968 MachinePointerInfo(), false, false, 0);
3969 MemOpChains.push_back(Store);
3970 if (VR_idx != NumVRs) {
3971 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
3972 MachinePointerInfo(),
3973 false, false, false, 0);
3974 MemOpChains.push_back(Load.getValue(1));
3975 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3976 }
3977 ArgOffset += 16;
3978 for (unsigned i=0; i<16; i+=PtrByteSize) {
3979 if (GPR_idx == NumGPRs)
3980 break;
3981 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
3982 DAG.getConstant(i, PtrVT));
3983 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
3984 false, false, false, 0);
3985 MemOpChains.push_back(Load.getValue(1));
3986 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3987 }
3988 break;
3989 }
3990
3991 // Non-varargs Altivec params generally go in registers, but have
3992 // stack space allocated at the end.
3993 if (VR_idx != NumVRs) {
3994 // Doesn't have GPR space allocated.
3995 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3996 } else {
3997 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3998 true, isTailCall, true, MemOpChains,
3999 TailCallArguments, dl);
4000 ArgOffset += 16;
4001 }
4002 break;
4003 }
4004 }
4005
4006 if (!MemOpChains.empty())
4007 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4008 &MemOpChains[0], MemOpChains.size());
4009
4010 // Check if this is an indirect call (MTCTR/BCTRL).
4011 // See PrepareCall() for more information about calls through function
4012 // pointers in the 64-bit SVR4 ABI.
4013 if (!isTailCall &&
4014 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4015 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4016 !isBLACompatibleAddress(Callee, DAG)) {
4017 // Load r2 into a virtual register and store it to the TOC save area.
4018 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
4019 // TOC save area offset.
4020 SDValue PtrOff = DAG.getIntPtrConstant(40);
4021 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4022 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
4023 false, false, 0);
4024 // R12 must contain the address of an indirect callee. This does not
4025 // mean the MTCTR instruction must use R12; it's easier to model this
4026 // as an extra parameter, so do that.
4027 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
4028 }
4029
4030 // Build a sequence of copy-to-reg nodes chained together with token chain
4031 // and flag operands which copy the outgoing args into the appropriate regs.
4032 SDValue InFlag;
4033 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4034 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4035 RegsToPass[i].second, InFlag);
4036 InFlag = Chain.getValue(1);
4037 }
4038
4039 if (isTailCall)
4040 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4041 FPOp, true, TailCallArguments);
4042
4043 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4044 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4045 Ins, InVals);
4046}
4047
4048SDValue
4049PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4050 CallingConv::ID CallConv, bool isVarArg,
4051 bool isTailCall,
4052 const SmallVectorImpl<ISD::OutputArg> &Outs,
4053 const SmallVectorImpl<SDValue> &OutVals,
4054 const SmallVectorImpl<ISD::InputArg> &Ins,
4055 DebugLoc dl, SelectionDAG &DAG,
4056 SmallVectorImpl<SDValue> &InVals) const {
4057
4058 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00004059
Owen Andersone50ed302009-08-10 22:56:29 +00004060 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00004061 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004062 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004063
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004064 MachineFunction &MF = DAG.getMachineFunction();
4065
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004066 // Mark this function as potentially containing a function that contains a
4067 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4068 // and restoring the callers stack pointer in this functions epilog. This is
4069 // done because by tail calling the called function might overwrite the value
4070 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00004071 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4072 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004073 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4074
4075 unsigned nAltivecParamsAtEnd = 0;
4076
Chris Lattnerabde4602006-05-16 22:56:08 +00004077 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00004078 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004079 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004080 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00004081 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00004082 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004083 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00004084
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004085 // Calculate by how many bytes the stack has to be adjusted in case of tail
4086 // call optimization.
4087 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00004088
Dan Gohman98ca4f22009-08-05 01:29:28 +00004089 // To protect arguments on the stack from being clobbered in a tail call,
4090 // force all the loads to happen before doing any other lowering.
4091 if (isTailCall)
4092 Chain = DAG.getStackArgumentTokenFactor(Chain);
4093
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004094 // Adjust the stack pointer for the new arguments...
4095 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00004096 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00004097 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00004098
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004099 // Load the return address and frame pointer so it can be move somewhere else
4100 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00004101 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00004102 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4103 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004104
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004105 // Set up a copy of the stack pointer for use loading and storing any
4106 // arguments that may not fit in the registers available for argument
4107 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00004108 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004109 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00004110 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004111 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004112 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004113
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004114 // Figure out which arguments are going to go in registers, and which in
4115 // memory. Also, if this is a vararg function, floating point operations
4116 // must be stored to our stack, and loaded into integer regs as well, if
4117 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004118 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004119 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00004120
Craig Topperb78ca422012-03-11 07:16:55 +00004121 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00004122 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4123 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4124 };
Craig Topperb78ca422012-03-11 07:16:55 +00004125 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00004126 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4127 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4128 };
Craig Topperb78ca422012-03-11 07:16:55 +00004129 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00004130
Craig Topperb78ca422012-03-11 07:16:55 +00004131 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00004132 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4133 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4134 };
Owen Anderson718cb662007-09-07 04:06:50 +00004135 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004136 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00004137 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00004138
Craig Topperb78ca422012-03-11 07:16:55 +00004139 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004140
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004141 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004142 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4143
Dan Gohman475871a2008-07-27 21:46:04 +00004144 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00004145 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004146 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00004147 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004148
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004149 // PtrOff will be used to store the current argument to the stack if a
4150 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00004151 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00004152
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004153 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004154
Dale Johannesen39355f92009-02-04 02:34:38 +00004155 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004156
4157 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00004158 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00004159 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4160 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00004161 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004162 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004163
Dale Johannesen8419dd62008-03-07 20:27:40 +00004164 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt419f3762012-09-19 15:42:13 +00004165 // Note: "by value" is code for passing a structure by value, not
4166 // basic types.
Duncan Sands276dcbd2008-03-21 09:14:45 +00004167 if (Flags.isByVal()) {
4168 unsigned Size = Flags.getByValSize();
Bill Schmidt726c2372012-10-23 15:51:16 +00004169 // Very small objects are passed right-justified. Everything else is
4170 // passed left-justified.
4171 if (Size==1 || Size==2) {
4172 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004173 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00004174 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00004175 MachinePointerInfo(), VT,
4176 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004177 MemOpChains.push_back(Load.getValue(1));
4178 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004179
4180 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004181 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00004182 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4183 PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004184 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt726c2372012-10-23 15:51:16 +00004185 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4186 CallSeqStart,
4187 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004188 ArgOffset += PtrByteSize;
4189 }
4190 continue;
4191 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004192 // Copy entire object into memory. There are cases where gcc-generated
4193 // code assumes it is there, even if it could be put entirely into
4194 // registers. (This is not what the doc says.)
Bill Schmidt726c2372012-10-23 15:51:16 +00004195 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4196 CallSeqStart,
4197 Flags, DAG, dl);
Bill Schmidt419f3762012-09-19 15:42:13 +00004198
4199 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4200 // copy the pieces of the object that fit into registers from the
4201 // parameter save area.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004202 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00004203 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004204 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004205 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004206 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4207 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004208 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00004209 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004210 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004211 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004212 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004213 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004214 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004215 }
4216 }
4217 continue;
4218 }
4219
Owen Anderson825b72b2009-08-11 20:47:22 +00004220 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004221 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004222 case MVT::i32:
4223 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004224 if (GPR_idx != NumGPRs) {
4225 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004226 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004227 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4228 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004229 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004230 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004231 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004232 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004233 case MVT::f32:
4234 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004235 if (FPR_idx != NumFPRs) {
4236 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4237
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004238 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00004239 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4240 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004241 MemOpChains.push_back(Store);
4242
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004243 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00004244 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004245 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004246 MachinePointerInfo(), false, false,
4247 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004248 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004249 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004250 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004251 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00004252 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004253 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004254 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4255 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004256 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004257 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004258 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00004259 }
4260 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004261 // If we have any FPRs remaining, we may also have GPRs remaining.
4262 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4263 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004264 if (GPR_idx != NumGPRs)
4265 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00004266 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004267 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4268 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00004269 }
Bill Schmidt726c2372012-10-23 15:51:16 +00004270 } else
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004271 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4272 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004273 TailCallArguments, dl);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004274 if (isPPC64)
4275 ArgOffset += 8;
4276 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004277 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004278 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004279 case MVT::v4f32:
4280 case MVT::v4i32:
4281 case MVT::v8i16:
4282 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00004283 if (isVarArg) {
4284 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00004285 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00004286 // V registers; in fact gcc does this only for arguments that are
4287 // prototyped, not for those that match the ... We do it for all
4288 // arguments, seems to work.
4289 while (ArgOffset % 16 !=0) {
4290 ArgOffset += PtrByteSize;
4291 if (GPR_idx != NumGPRs)
4292 GPR_idx++;
4293 }
4294 // We could elide this store in the case where the object fits
4295 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00004296 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00004297 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00004298 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4299 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004300 MemOpChains.push_back(Store);
4301 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004302 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004303 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004304 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004305 MemOpChains.push_back(Load.getValue(1));
4306 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4307 }
4308 ArgOffset += 16;
4309 for (unsigned i=0; i<16; i+=PtrByteSize) {
4310 if (GPR_idx == NumGPRs)
4311 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00004312 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00004313 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004314 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004315 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004316 MemOpChains.push_back(Load.getValue(1));
4317 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4318 }
4319 break;
4320 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004321
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004322 // Non-varargs Altivec params generally go in registers, but have
4323 // stack space allocated at the end.
4324 if (VR_idx != NumVRs) {
4325 // Doesn't have GPR space allocated.
4326 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4327 } else if (nAltivecParamsAtEnd==0) {
4328 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004329 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4330 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004331 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00004332 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00004333 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004334 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00004335 }
Chris Lattnerabde4602006-05-16 22:56:08 +00004336 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004337 // If all Altivec parameters fit in registers, as they usually do,
4338 // they get stack space following the non-Altivec parameters. We
4339 // don't track this here because nobody below needs it.
4340 // If there are more Altivec parameters than fit in registers emit
4341 // the stores here.
4342 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4343 unsigned j = 0;
4344 // Offset is aligned; skip 1st 12 params which go in V registers.
4345 ArgOffset = ((ArgOffset+15)/16)*16;
4346 ArgOffset += 12*16;
4347 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004348 SDValue Arg = OutVals[i];
4349 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004350 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4351 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004352 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00004353 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004354 // We are emitting Altivec params in order.
4355 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4356 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004357 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004358 ArgOffset += 16;
4359 }
4360 }
4361 }
4362 }
4363
Chris Lattner9a2a4972006-05-17 06:01:33 +00004364 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00004365 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00004366 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00004367
Dale Johannesenf7b73042010-03-09 20:15:42 +00004368 // On Darwin, R12 must contain the address of an indirect callee. This does
4369 // not mean the MTCTR instruction must use R12; it's easier to model this as
4370 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004371 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00004372 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4373 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4374 !isBLACompatibleAddress(Callee, DAG))
4375 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4376 PPC::R12), Callee));
4377
Chris Lattner9a2a4972006-05-17 06:01:33 +00004378 // Build a sequence of copy-to-reg nodes chained together with token chain
4379 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00004380 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00004381 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004382 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00004383 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004384 InFlag = Chain.getValue(1);
4385 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004386
Chris Lattnerb9082582010-11-14 23:42:06 +00004387 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004388 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
4389 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004390
Dan Gohman98ca4f22009-08-05 01:29:28 +00004391 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4392 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4393 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00004394}
4395
Hal Finkeld712f932011-10-14 19:51:36 +00004396bool
4397PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
4398 MachineFunction &MF, bool isVarArg,
4399 const SmallVectorImpl<ISD::OutputArg> &Outs,
4400 LLVMContext &Context) const {
4401 SmallVector<CCValAssign, 16> RVLocs;
4402 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
4403 RVLocs, Context);
4404 return CCInfo.CheckReturn(Outs, RetCC_PPC);
4405}
4406
Dan Gohman98ca4f22009-08-05 01:29:28 +00004407SDValue
4408PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00004409 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004410 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00004411 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00004412 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00004413
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004414 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00004415 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00004416 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004417 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00004418
Dan Gohman475871a2008-07-27 21:46:04 +00004419 SDValue Flag;
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004420 SmallVector<SDValue, 4> RetOps(1, Chain);
Scott Michelfdc40a02009-02-17 22:15:04 +00004421
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004422 // Copy the result values into the output registers.
4423 for (unsigned i = 0; i != RVLocs.size(); ++i) {
4424 CCValAssign &VA = RVLocs[i];
4425 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00004426
4427 SDValue Arg = OutVals[i];
4428
4429 switch (VA.getLocInfo()) {
4430 default: llvm_unreachable("Unknown loc info!");
4431 case CCValAssign::Full: break;
4432 case CCValAssign::AExt:
4433 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
4434 break;
4435 case CCValAssign::ZExt:
4436 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
4437 break;
4438 case CCValAssign::SExt:
4439 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
4440 break;
4441 }
4442
4443 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004444 Flag = Chain.getValue(1);
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004445 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004446 }
4447
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004448 RetOps[0] = Chain; // Update chain.
4449
4450 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00004451 if (Flag.getNode())
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004452 RetOps.push_back(Flag);
4453
4454 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other,
4455 &RetOps[0], RetOps.size());
Chris Lattner1a635d62006-04-14 06:01:58 +00004456}
4457
Dan Gohman475871a2008-07-27 21:46:04 +00004458SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004459 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00004460 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004461 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004462
Jim Laskeyefc7e522006-12-04 22:04:42 +00004463 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004464 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00004465
4466 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00004467 bool isPPC64 = Subtarget.isPPC64();
4468 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00004469 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004470
4471 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00004472 SDValue Chain = Op.getOperand(0);
4473 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004474
Jim Laskeyefc7e522006-12-04 22:04:42 +00004475 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004476 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
4477 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004478 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004479
Jim Laskeyefc7e522006-12-04 22:04:42 +00004480 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004481 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00004482
Jim Laskeyefc7e522006-12-04 22:04:42 +00004483 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004484 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004485 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004486}
4487
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004488
4489
Dan Gohman475871a2008-07-27 21:46:04 +00004490SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004491PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004492 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004493 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004494 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004495 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004496
4497 // Get current frame pointer save index. The users of this index will be
4498 // primarily DYNALLOC instructions.
4499 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4500 int RASI = FI->getReturnAddrSaveIndex();
4501
4502 // If the frame pointer save index hasn't been defined yet.
4503 if (!RASI) {
4504 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004505 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004506 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004507 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004508 // Save the result.
4509 FI->setReturnAddrSaveIndex(RASI);
4510 }
4511 return DAG.getFrameIndex(RASI, PtrVT);
4512}
4513
Dan Gohman475871a2008-07-27 21:46:04 +00004514SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004515PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4516 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004517 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004518 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004519 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004520
4521 // Get current frame pointer save index. The users of this index will be
4522 // primarily DYNALLOC instructions.
4523 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4524 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004525
Jim Laskey2f616bf2006-11-16 22:43:37 +00004526 // If the frame pointer save index hasn't been defined yet.
4527 if (!FPSI) {
4528 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004529 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004530 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00004531
Jim Laskey2f616bf2006-11-16 22:43:37 +00004532 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004533 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004534 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00004535 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004536 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004537 return DAG.getFrameIndex(FPSI, PtrVT);
4538}
Jim Laskey2f616bf2006-11-16 22:43:37 +00004539
Dan Gohman475871a2008-07-27 21:46:04 +00004540SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004541 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004542 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004543 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00004544 SDValue Chain = Op.getOperand(0);
4545 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004546 DebugLoc dl = Op.getDebugLoc();
4547
Jim Laskey2f616bf2006-11-16 22:43:37 +00004548 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004549 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004550 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00004551 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00004552 DAG.getConstant(0, PtrVT), Size);
4553 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00004554 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004555 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00004556 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00004557 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00004558 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004559}
4560
Chris Lattner1a635d62006-04-14 06:01:58 +00004561/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
4562/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00004563SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00004564 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004565 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
4566 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00004567 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004568
Chris Lattner1a635d62006-04-14 06:01:58 +00004569 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00004570
Chris Lattner1a635d62006-04-14 06:01:58 +00004571 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00004572 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004573
Owen Andersone50ed302009-08-10 22:56:29 +00004574 EVT ResVT = Op.getValueType();
4575 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004576 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
4577 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00004578 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004579
Chris Lattner1a635d62006-04-14 06:01:58 +00004580 // If the RHS of the comparison is a 0.0, we don't need to do the
4581 // subtraction at all.
4582 if (isFloatingPointZero(RHS))
4583 switch (CC) {
4584 default: break; // SETUO etc aren't handled by fsel.
4585 case ISD::SETULT:
4586 case ISD::SETLT:
4587 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004588 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004589 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004590 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4591 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004592 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004593 case ISD::SETUGT:
4594 case ISD::SETGT:
4595 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004596 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004597 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004598 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4599 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004600 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004601 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004602 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004603
Dan Gohman475871a2008-07-27 21:46:04 +00004604 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00004605 switch (CC) {
4606 default: break; // SETUO etc aren't handled by fsel.
4607 case ISD::SETULT:
4608 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00004609 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004610 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4611 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004612 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004613 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004614 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00004615 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004616 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4617 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004618 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004619 case ISD::SETUGT:
4620 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00004621 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004622 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4623 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004624 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004625 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004626 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00004627 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004628 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4629 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004630 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004631 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00004632 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00004633}
4634
Chris Lattner1f873002007-11-28 18:44:47 +00004635// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004636SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004637 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004638 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00004639 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00004640 if (Src.getValueType() == MVT::f32)
4641 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004642
Dan Gohman475871a2008-07-27 21:46:04 +00004643 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00004644 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004645 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004646 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004647 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004648 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00004649 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004650 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004651 case MVT::i64:
4652 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004653 break;
4654 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00004655
Chris Lattner1a635d62006-04-14 06:01:58 +00004656 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00004657 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004658
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004659 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004660 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
4661 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004662
4663 // Result is a load from the stack slot. If loading 4 bytes, make sure to
4664 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00004665 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004666 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004667 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004668 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004669 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004670}
4671
Dan Gohmand858e902010-04-17 15:26:15 +00004672SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
4673 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004674 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00004675 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00004676 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00004677 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00004678
Owen Anderson825b72b2009-08-11 20:47:22 +00004679 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004680 SDValue SINT = Op.getOperand(0);
4681 // When converting to single-precision, we actually need to convert
4682 // to double-precision first and then round to single-precision.
4683 // To avoid double-rounding effects during that operation, we have
4684 // to prepare the input operand. Bits that might be truncated when
4685 // converting to double-precision are replaced by a bit that won't
4686 // be lost at this stage, but is below the single-precision rounding
4687 // position.
4688 //
4689 // However, if -enable-unsafe-fp-math is in effect, accept double
4690 // rounding to avoid the extra overhead.
4691 if (Op.getValueType() == MVT::f32 &&
4692 !DAG.getTarget().Options.UnsafeFPMath) {
4693
4694 // Twiddle input to make sure the low 11 bits are zero. (If this
4695 // is the case, we are guaranteed the value will fit into the 53 bit
4696 // mantissa of an IEEE double-precision value without rounding.)
4697 // If any of those low 11 bits were not zero originally, make sure
4698 // bit 12 (value 2048) is set instead, so that the final rounding
4699 // to single-precision gets the correct result.
4700 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4701 SINT, DAG.getConstant(2047, MVT::i64));
4702 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
4703 Round, DAG.getConstant(2047, MVT::i64));
4704 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
4705 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4706 Round, DAG.getConstant(-2048, MVT::i64));
4707
4708 // However, we cannot use that value unconditionally: if the magnitude
4709 // of the input value is small, the bit-twiddling we did above might
4710 // end up visibly changing the output. Fortunately, in that case, we
4711 // don't need to twiddle bits since the original input will convert
4712 // exactly to double-precision floating-point already. Therefore,
4713 // construct a conditional to use the original value if the top 11
4714 // bits are all sign-bit copies, and use the rounded value computed
4715 // above otherwise.
4716 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
4717 SINT, DAG.getConstant(53, MVT::i32));
4718 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
4719 Cond, DAG.getConstant(1, MVT::i64));
4720 Cond = DAG.getSetCC(dl, MVT::i32,
4721 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
4722
4723 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
4724 }
4725 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Owen Anderson825b72b2009-08-11 20:47:22 +00004726 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
4727 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00004728 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004729 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004730 return FP;
4731 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004732
Owen Anderson825b72b2009-08-11 20:47:22 +00004733 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00004734 "Unhandled SINT_TO_FP type in custom expander!");
4735 // Since we only generate this in 64-bit mode, we can take advantage of
4736 // 64-bit registers. In particular, sign extend the input value into the
4737 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
4738 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004739 MachineFunction &MF = DAG.getMachineFunction();
4740 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004741 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00004742 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004743 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004744
Owen Anderson825b72b2009-08-11 20:47:22 +00004745 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00004746 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00004747
Chris Lattner1a635d62006-04-14 06:01:58 +00004748 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004749 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004750 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00004751 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00004752 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
4753 SDValue Store =
4754 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
4755 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00004756 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004757 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004758 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004759
Chris Lattner1a635d62006-04-14 06:01:58 +00004760 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004761 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
4762 if (Op.getValueType() == MVT::f32)
4763 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004764 return FP;
4765}
4766
Dan Gohmand858e902010-04-17 15:26:15 +00004767SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
4768 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004769 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004770 /*
4771 The rounding mode is in bits 30:31 of FPSR, and has the following
4772 settings:
4773 00 Round to nearest
4774 01 Round to 0
4775 10 Round to +inf
4776 11 Round to -inf
4777
4778 FLT_ROUNDS, on the other hand, expects the following:
4779 -1 Undefined
4780 0 Round to 0
4781 1 Round to nearest
4782 2 Round to +inf
4783 3 Round to -inf
4784
4785 To perform the conversion, we do:
4786 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
4787 */
4788
4789 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00004790 EVT VT = Op.getValueType();
4791 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004792 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004793
4794 // Save FP Control Word to register
Benjamin Kramer3853f742013-03-07 20:33:29 +00004795 EVT NodeTys[] = {
4796 MVT::f64, // return register
4797 MVT::Glue // unused in this context
4798 };
Dale Johannesen33c960f2009-02-04 20:06:27 +00004799 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004800
4801 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00004802 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00004803 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004804 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004805 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004806
4807 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00004808 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004809 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004810 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004811 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004812
4813 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00004814 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004815 DAG.getNode(ISD::AND, dl, MVT::i32,
4816 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00004817 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004818 DAG.getNode(ISD::SRL, dl, MVT::i32,
4819 DAG.getNode(ISD::AND, dl, MVT::i32,
4820 DAG.getNode(ISD::XOR, dl, MVT::i32,
4821 CWD, DAG.getConstant(3, MVT::i32)),
4822 DAG.getConstant(3, MVT::i32)),
4823 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004824
Dan Gohman475871a2008-07-27 21:46:04 +00004825 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00004826 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004827
Duncan Sands83ec4b62008-06-06 12:08:01 +00004828 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00004829 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004830}
4831
Dan Gohmand858e902010-04-17 15:26:15 +00004832SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004833 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004834 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004835 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004836 assert(Op.getNumOperands() == 3 &&
4837 VT == Op.getOperand(1).getValueType() &&
4838 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004839
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004840 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004841 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004842 SDValue Lo = Op.getOperand(0);
4843 SDValue Hi = Op.getOperand(1);
4844 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004845 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004846
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004847 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004848 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004849 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
4850 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
4851 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
4852 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004853 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004854 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
4855 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4856 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004857 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004858 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004859}
4860
Dan Gohmand858e902010-04-17 15:26:15 +00004861SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004862 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004863 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004864 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004865 assert(Op.getNumOperands() == 3 &&
4866 VT == Op.getOperand(1).getValueType() &&
4867 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004868
Dan Gohman9ed06db2008-03-07 20:36:53 +00004869 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004870 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004871 SDValue Lo = Op.getOperand(0);
4872 SDValue Hi = Op.getOperand(1);
4873 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004874 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004875
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004876 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004877 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004878 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4879 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4880 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4881 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004882 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004883 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
4884 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4885 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004886 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004887 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004888}
4889
Dan Gohmand858e902010-04-17 15:26:15 +00004890SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004891 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004892 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004893 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004894 assert(Op.getNumOperands() == 3 &&
4895 VT == Op.getOperand(1).getValueType() &&
4896 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004897
Dan Gohman9ed06db2008-03-07 20:36:53 +00004898 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00004899 SDValue Lo = Op.getOperand(0);
4900 SDValue Hi = Op.getOperand(1);
4901 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004902 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004903
Dale Johannesenf5d97892009-02-04 01:48:28 +00004904 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004905 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00004906 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4907 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4908 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4909 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004910 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00004911 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
4912 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
4913 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004914 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00004915 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004916 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004917}
4918
4919//===----------------------------------------------------------------------===//
4920// Vector related lowering.
4921//
4922
Chris Lattner4a998b92006-04-17 06:00:21 +00004923/// BuildSplatI - Build a canonical splati of Val with an element size of
4924/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00004925static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00004926 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00004927 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00004928
Owen Andersone50ed302009-08-10 22:56:29 +00004929 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00004930 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00004931 };
Chris Lattner70fa4932006-12-01 01:45:39 +00004932
Owen Anderson825b72b2009-08-11 20:47:22 +00004933 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004934
Chris Lattner70fa4932006-12-01 01:45:39 +00004935 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
4936 if (Val == -1)
4937 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004938
Owen Andersone50ed302009-08-10 22:56:29 +00004939 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004940
Chris Lattner4a998b92006-04-17 06:00:21 +00004941 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00004942 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00004943 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00004944 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00004945 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
4946 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004947 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004948}
4949
Chris Lattnere7c768e2006-04-18 03:24:30 +00004950/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00004951/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004952static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00004953 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004954 EVT DestVT = MVT::Other) {
4955 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004956 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004957 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00004958}
4959
Chris Lattnere7c768e2006-04-18 03:24:30 +00004960/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
4961/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004962static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00004963 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00004964 DebugLoc dl, EVT DestVT = MVT::Other) {
4965 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004966 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004967 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004968}
4969
4970
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004971/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
4972/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00004973static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00004974 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004975 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004976 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
4977 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00004978
Nate Begeman9008ca62009-04-27 18:41:29 +00004979 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004980 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004981 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00004982 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004983 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004984}
4985
Chris Lattnerf1b47082006-04-14 05:19:18 +00004986// If this is a case we can't handle, return null and let the default
4987// expansion code take care of it. If we CAN select this case, and if it
4988// selects to a single instruction, return Op. Otherwise, if we can codegen
4989// this case more efficiently than a constant pool load, lower it to the
4990// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00004991SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
4992 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004993 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004994 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4995 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00004996
Bob Wilson24e338e2009-03-02 23:24:16 +00004997 // Check if this is a splat of a constant value.
4998 APInt APSplatBits, APSplatUndef;
4999 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00005000 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00005001 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00005002 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00005003 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00005004
Bob Wilsonf2950b02009-03-03 19:26:27 +00005005 unsigned SplatBits = APSplatBits.getZExtValue();
5006 unsigned SplatUndef = APSplatUndef.getZExtValue();
5007 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005008
Bob Wilsonf2950b02009-03-03 19:26:27 +00005009 // First, handle single instruction cases.
5010
5011 // All zeros?
5012 if (SplatBits == 0) {
5013 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00005014 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
5015 SDValue Z = DAG.getConstant(0, MVT::i32);
5016 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005017 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005018 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005019 return Op;
5020 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00005021
Bob Wilsonf2950b02009-03-03 19:26:27 +00005022 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
5023 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
5024 (32-SplatBitSize));
5025 if (SextVal >= -16 && SextVal <= 15)
5026 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005027
5028
Bob Wilsonf2950b02009-03-03 19:26:27 +00005029 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00005030
Bob Wilsonf2950b02009-03-03 19:26:27 +00005031 // If this value is in the range [-32,30] and is even, use:
Bill Schmidtabc40282013-02-20 20:41:42 +00005032 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
5033 // If this value is in the range [17,31] and is odd, use:
5034 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
5035 // If this value is in the range [-31,-17] and is odd, use:
5036 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
5037 // Note the last two are three-instruction sequences.
5038 if (SextVal >= -32 && SextVal <= 31) {
5039 // To avoid having these optimizations undone by constant folding,
5040 // we convert to a pseudo that will be expanded later into one of
5041 // the above forms.
5042 SDValue Elt = DAG.getConstant(SextVal, MVT::i32);
Bill Schmidtb34c79e2013-02-20 15:50:31 +00005043 EVT VT = Op.getValueType();
5044 int Size = VT == MVT::v16i8 ? 1 : (VT == MVT::v8i16 ? 2 : 4);
5045 SDValue EltSize = DAG.getConstant(Size, MVT::i32);
5046 return DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005047 }
5048
5049 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
5050 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
5051 // for fneg/fabs.
5052 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
5053 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00005054 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005055
5056 // Make the VSLW intrinsic, computing 0x8000_0000.
5057 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
5058 OnesV, DAG, dl);
5059
5060 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00005061 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005062 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005063 }
5064
5065 // Check to see if this is a wide variety of vsplti*, binop self cases.
5066 static const signed char SplatCsts[] = {
5067 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
5068 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
5069 };
5070
5071 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
5072 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
5073 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
5074 int i = SplatCsts[idx];
5075
5076 // Figure out what shift amount will be used by altivec if shifted by i in
5077 // this splat size.
5078 unsigned TypeShiftAmt = i & (SplatBitSize-1);
5079
5080 // vsplti + shl self.
Richard Smith1144af32012-08-24 23:29:28 +00005081 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005082 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005083 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5084 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
5085 Intrinsic::ppc_altivec_vslw
5086 };
5087 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005088 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005089 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005090
Bob Wilsonf2950b02009-03-03 19:26:27 +00005091 // vsplti + srl self.
5092 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005093 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005094 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5095 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
5096 Intrinsic::ppc_altivec_vsrw
5097 };
5098 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005099 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005100 }
5101
Bob Wilsonf2950b02009-03-03 19:26:27 +00005102 // vsplti + sra self.
5103 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005104 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005105 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5106 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5107 Intrinsic::ppc_altivec_vsraw
5108 };
5109 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005110 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005111 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005112
Bob Wilsonf2950b02009-03-03 19:26:27 +00005113 // vsplti + rol self.
5114 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5115 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005116 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005117 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5118 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5119 Intrinsic::ppc_altivec_vrlw
5120 };
5121 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005122 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005123 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005124
Bob Wilsonf2950b02009-03-03 19:26:27 +00005125 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith1144af32012-08-24 23:29:28 +00005126 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005127 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005128 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00005129 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005130 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith1144af32012-08-24 23:29:28 +00005131 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005132 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005133 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005134 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005135 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith1144af32012-08-24 23:29:28 +00005136 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005137 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005138 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5139 }
5140 }
5141
Dan Gohman475871a2008-07-27 21:46:04 +00005142 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00005143}
5144
Chris Lattner59138102006-04-17 05:28:54 +00005145/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5146/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00005147static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00005148 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00005149 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00005150 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00005151 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00005152 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005153
Chris Lattner59138102006-04-17 05:28:54 +00005154 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00005155 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00005156 OP_VMRGHW,
5157 OP_VMRGLW,
5158 OP_VSPLTISW0,
5159 OP_VSPLTISW1,
5160 OP_VSPLTISW2,
5161 OP_VSPLTISW3,
5162 OP_VSLDOI4,
5163 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00005164 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00005165 };
Scott Michelfdc40a02009-02-17 22:15:04 +00005166
Chris Lattner59138102006-04-17 05:28:54 +00005167 if (OpNum == OP_COPY) {
5168 if (LHSID == (1*9+2)*9+3) return LHS;
5169 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5170 return RHS;
5171 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005172
Dan Gohman475871a2008-07-27 21:46:04 +00005173 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00005174 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5175 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005176
Nate Begeman9008ca62009-04-27 18:41:29 +00005177 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00005178 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005179 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00005180 case OP_VMRGHW:
5181 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5182 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5183 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5184 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5185 break;
5186 case OP_VMRGLW:
5187 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5188 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5189 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5190 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5191 break;
5192 case OP_VSPLTISW0:
5193 for (unsigned i = 0; i != 16; ++i)
5194 ShufIdxs[i] = (i&3)+0;
5195 break;
5196 case OP_VSPLTISW1:
5197 for (unsigned i = 0; i != 16; ++i)
5198 ShufIdxs[i] = (i&3)+4;
5199 break;
5200 case OP_VSPLTISW2:
5201 for (unsigned i = 0; i != 16; ++i)
5202 ShufIdxs[i] = (i&3)+8;
5203 break;
5204 case OP_VSPLTISW3:
5205 for (unsigned i = 0; i != 16; ++i)
5206 ShufIdxs[i] = (i&3)+12;
5207 break;
5208 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00005209 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005210 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00005211 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005212 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00005213 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005214 }
Owen Andersone50ed302009-08-10 22:56:29 +00005215 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005216 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
5217 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00005218 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005219 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00005220}
5221
Chris Lattnerf1b47082006-04-14 05:19:18 +00005222/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
5223/// is a shuffle we can handle in a single instruction, return it. Otherwise,
5224/// return the code it can be lowered into. Worst case, it can always be
5225/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00005226SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005227 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005228 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005229 SDValue V1 = Op.getOperand(0);
5230 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005231 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00005232 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005233
Chris Lattnerf1b47082006-04-14 05:19:18 +00005234 // Cases that are handled by instructions that take permute immediates
5235 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
5236 // selected by the instruction selector.
5237 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005238 if (PPC::isSplatShuffleMask(SVOp, 1) ||
5239 PPC::isSplatShuffleMask(SVOp, 2) ||
5240 PPC::isSplatShuffleMask(SVOp, 4) ||
5241 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
5242 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
5243 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
5244 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
5245 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
5246 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
5247 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
5248 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
5249 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00005250 return Op;
5251 }
5252 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005253
Chris Lattnerf1b47082006-04-14 05:19:18 +00005254 // Altivec has a variety of "shuffle immediates" that take two vector inputs
5255 // and produce a fixed permutation. If any of these match, do not lower to
5256 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00005257 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
5258 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
5259 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
5260 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
5261 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
5262 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
5263 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
5264 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
5265 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00005266 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005267
Chris Lattner59138102006-04-17 05:28:54 +00005268 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
5269 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005270 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005271
Chris Lattner59138102006-04-17 05:28:54 +00005272 unsigned PFIndexes[4];
5273 bool isFourElementShuffle = true;
5274 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
5275 unsigned EltNo = 8; // Start out undef.
5276 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00005277 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00005278 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00005279
Nate Begeman9008ca62009-04-27 18:41:29 +00005280 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00005281 if ((ByteSource & 3) != j) {
5282 isFourElementShuffle = false;
5283 break;
5284 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005285
Chris Lattner59138102006-04-17 05:28:54 +00005286 if (EltNo == 8) {
5287 EltNo = ByteSource/4;
5288 } else if (EltNo != ByteSource/4) {
5289 isFourElementShuffle = false;
5290 break;
5291 }
5292 }
5293 PFIndexes[i] = EltNo;
5294 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005295
5296 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00005297 // perfect shuffle vector to determine if it is cost effective to do this as
5298 // discrete instructions, or whether we should use a vperm.
5299 if (isFourElementShuffle) {
5300 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00005301 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00005302 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00005303
Chris Lattner59138102006-04-17 05:28:54 +00005304 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5305 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00005306
Chris Lattner59138102006-04-17 05:28:54 +00005307 // Determining when to avoid vperm is tricky. Many things affect the cost
5308 // of vperm, particularly how many times the perm mask needs to be computed.
5309 // For example, if the perm mask can be hoisted out of a loop or is already
5310 // used (perhaps because there are multiple permutes with the same shuffle
5311 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
5312 // the loop requires an extra register.
5313 //
5314 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00005315 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00005316 // available, if this block is within a loop, we should avoid using vperm
5317 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00005318 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00005319 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005320 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005321
Chris Lattnerf1b47082006-04-14 05:19:18 +00005322 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
5323 // vector that will get spilled to the constant pool.
5324 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005325
Chris Lattnerf1b47082006-04-14 05:19:18 +00005326 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
5327 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00005328 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005329 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005330
Dan Gohman475871a2008-07-27 21:46:04 +00005331 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00005332 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
5333 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00005334
Chris Lattnerf1b47082006-04-14 05:19:18 +00005335 for (unsigned j = 0; j != BytesPerElement; ++j)
5336 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00005337 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00005338 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005339
Owen Anderson825b72b2009-08-11 20:47:22 +00005340 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00005341 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00005342 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005343}
5344
Chris Lattner90564f22006-04-18 17:59:36 +00005345/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
5346/// altivec comparison. If it is, return true and fill in Opc/isDot with
5347/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00005348static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00005349 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005350 unsigned IntrinsicID =
5351 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005352 CompareOpc = -1;
5353 isDot = false;
5354 switch (IntrinsicID) {
5355 default: return false;
5356 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00005357 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
5358 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
5359 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
5360 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
5361 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
5362 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
5363 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
5364 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
5365 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
5366 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
5367 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
5368 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
5369 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005370
Chris Lattner1a635d62006-04-14 06:01:58 +00005371 // Normal Comparisons.
5372 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
5373 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
5374 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
5375 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
5376 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
5377 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
5378 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
5379 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
5380 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
5381 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
5382 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
5383 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
5384 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
5385 }
Chris Lattner90564f22006-04-18 17:59:36 +00005386 return true;
5387}
5388
5389/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
5390/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00005391SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005392 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00005393 // If this is a lowered altivec predicate compare, CompareOpc is set to the
5394 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00005395 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00005396 int CompareOpc;
5397 bool isDot;
5398 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00005399 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00005400
Chris Lattner90564f22006-04-18 17:59:36 +00005401 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00005402 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00005403 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00005404 Op.getOperand(1), Op.getOperand(2),
5405 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005406 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00005407 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005408
Chris Lattner1a635d62006-04-14 06:01:58 +00005409 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00005410 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005411 Op.getOperand(2), // LHS
5412 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00005413 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005414 };
Benjamin Kramer3853f742013-03-07 20:33:29 +00005415 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesen3484c092009-02-05 22:07:54 +00005416 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005417
Chris Lattner1a635d62006-04-14 06:01:58 +00005418 // Now that we have the comparison, emit a copy from the CR to a GPR.
5419 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00005420 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
5421 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00005422 CompNode.getValue(1));
5423
Chris Lattner1a635d62006-04-14 06:01:58 +00005424 // Unpack the result based on how the target uses it.
5425 unsigned BitNo; // Bit # of CR6.
5426 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005427 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00005428 default: // Can't happen, don't crash on invalid number though.
5429 case 0: // Return the value of the EQ bit of CR6.
5430 BitNo = 0; InvertBit = false;
5431 break;
5432 case 1: // Return the inverted value of the EQ bit of CR6.
5433 BitNo = 0; InvertBit = true;
5434 break;
5435 case 2: // Return the value of the LT bit of CR6.
5436 BitNo = 2; InvertBit = false;
5437 break;
5438 case 3: // Return the inverted value of the LT bit of CR6.
5439 BitNo = 2; InvertBit = true;
5440 break;
5441 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005442
Chris Lattner1a635d62006-04-14 06:01:58 +00005443 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00005444 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
5445 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005446 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00005447 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
5448 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00005449
Chris Lattner1a635d62006-04-14 06:01:58 +00005450 // If we are supposed to, toggle the bit.
5451 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00005452 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
5453 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005454 return Flags;
5455}
5456
Scott Michelfdc40a02009-02-17 22:15:04 +00005457SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005458 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005459 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00005460 // Create a stack slot that is 16-byte aligned.
5461 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00005462 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00005463 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00005464 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00005465
Chris Lattner1a635d62006-04-14 06:01:58 +00005466 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005467 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00005468 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00005469 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005470 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005471 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005472 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005473}
5474
Dan Gohmand858e902010-04-17 15:26:15 +00005475SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005476 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005477 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00005478 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005479
Owen Anderson825b72b2009-08-11 20:47:22 +00005480 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
5481 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00005482
Dan Gohman475871a2008-07-27 21:46:04 +00005483 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00005484 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005485
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005486 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005487 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
5488 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
5489 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00005490
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005491 // Low parts multiplied together, generating 32-bit results (we ignore the
5492 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00005493 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00005494 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00005495
Dan Gohman475871a2008-07-27 21:46:04 +00005496 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00005497 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005498 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00005499 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00005500 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005501 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
5502 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005503 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005504
Owen Anderson825b72b2009-08-11 20:47:22 +00005505 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005506
Chris Lattnercea2aa72006-04-18 04:28:57 +00005507 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00005508 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005509 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005510 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005511
Chris Lattner19a81522006-04-18 03:57:35 +00005512 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005513 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005514 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005515 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005516
Chris Lattner19a81522006-04-18 03:57:35 +00005517 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005518 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005519 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005520 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005521
Chris Lattner19a81522006-04-18 03:57:35 +00005522 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00005523 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00005524 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005525 Ops[i*2 ] = 2*i+1;
5526 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00005527 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005528 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005529 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005530 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005531 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00005532}
5533
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005534/// LowerOperation - Provide custom lowering hooks for some operations.
5535///
Dan Gohmand858e902010-04-17 15:26:15 +00005536SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005537 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005538 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00005539 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00005540 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005541 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00005542 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00005543 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005544 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00005545 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
5546 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005547 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00005548 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00005549
5550 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00005551 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00005552
Jim Laskeyefc7e522006-12-04 22:04:42 +00005553 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00005554 case ISD::DYNAMIC_STACKALLOC:
5555 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00005556
Chris Lattner1a635d62006-04-14 06:01:58 +00005557 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005558 case ISD::FP_TO_UINT:
5559 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00005560 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00005561 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00005562 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005563
Chris Lattner1a635d62006-04-14 06:01:58 +00005564 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005565 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
5566 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
5567 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005568
Chris Lattner1a635d62006-04-14 06:01:58 +00005569 // Vector-related lowering.
5570 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5571 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5572 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5573 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005574 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005575
Chris Lattner3fc027d2007-12-08 06:59:59 +00005576 // Frame & Return address.
5577 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005578 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00005579 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005580}
5581
Duncan Sands1607f052008-12-01 11:39:25 +00005582void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
5583 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005584 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00005585 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00005586 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00005587 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00005588 default:
Craig Topperbc219812012-02-07 02:50:20 +00005589 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00005590 case ISD::VAARG: {
5591 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
5592 || TM.getSubtarget<PPCSubtarget>().isPPC64())
5593 return;
5594
5595 EVT VT = N->getValueType(0);
5596
5597 if (VT == MVT::i64) {
5598 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
5599
5600 Results.push_back(NewNode);
5601 Results.push_back(NewNode.getValue(1));
5602 }
5603 return;
5604 }
Duncan Sands1607f052008-12-01 11:39:25 +00005605 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00005606 assert(N->getValueType(0) == MVT::ppcf128);
5607 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00005608 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005609 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005610 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00005611 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005612 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005613 DAG.getIntPtrConstant(1));
5614
5615 // This sequence changes FPSCR to do round-to-zero, adds the two halves
5616 // of the long double, and puts FPSCR back the way it was. We do not
5617 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00005618 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00005619 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
5620
Owen Anderson825b72b2009-08-11 20:47:22 +00005621 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005622 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00005623 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00005624 MFFSreg = Result.getValue(0);
5625 InFlag = Result.getValue(1);
5626
5627 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005628 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00005629 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005630 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005631 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00005632 InFlag = Result.getValue(0);
5633
5634 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005635 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00005636 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005637 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005638 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00005639 InFlag = Result.getValue(0);
5640
5641 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005642 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005643 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00005644 Ops[0] = Lo;
5645 Ops[1] = Hi;
5646 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005647 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00005648 FPreg = Result.getValue(0);
5649 InFlag = Result.getValue(1);
5650
5651 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005652 NodeTys.push_back(MVT::f64);
5653 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005654 Ops[1] = MFFSreg;
5655 Ops[2] = FPreg;
5656 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005657 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00005658 FPreg = Result.getValue(0);
5659
5660 // We know the low half is about to be thrown away, so just use something
5661 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00005662 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00005663 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00005664 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00005665 }
Duncan Sands1607f052008-12-01 11:39:25 +00005666 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005667 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00005668 return;
Chris Lattner1f873002007-11-28 18:44:47 +00005669 }
5670}
5671
5672
Chris Lattner1a635d62006-04-14 06:01:58 +00005673//===----------------------------------------------------------------------===//
5674// Other Lowering Code
5675//===----------------------------------------------------------------------===//
5676
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005677MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005678PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005679 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005680 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005681 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5682
5683 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5684 MachineFunction *F = BB->getParent();
5685 MachineFunction::iterator It = BB;
5686 ++It;
5687
5688 unsigned dest = MI->getOperand(0).getReg();
5689 unsigned ptrA = MI->getOperand(1).getReg();
5690 unsigned ptrB = MI->getOperand(2).getReg();
5691 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005692 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005693
5694 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5695 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5696 F->insert(It, loopMBB);
5697 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005698 exitMBB->splice(exitMBB->begin(), BB,
5699 llvm::next(MachineBasicBlock::iterator(MI)),
5700 BB->end());
5701 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005702
5703 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00005704 unsigned TmpReg = (!BinOpcode) ? incr :
5705 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00005706 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5707 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005708
5709 // thisMBB:
5710 // ...
5711 // fallthrough --> loopMBB
5712 BB->addSuccessor(loopMBB);
5713
5714 // loopMBB:
5715 // l[wd]arx dest, ptr
5716 // add r0, dest, incr
5717 // st[wd]cx. r0, ptr
5718 // bne- loopMBB
5719 // fallthrough --> exitMBB
5720 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005721 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005722 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005723 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005724 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
5725 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005726 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005727 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005728 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005729 BB->addSuccessor(loopMBB);
5730 BB->addSuccessor(exitMBB);
5731
5732 // exitMBB:
5733 // ...
5734 BB = exitMBB;
5735 return BB;
5736}
5737
5738MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00005739PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00005740 MachineBasicBlock *BB,
5741 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005742 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005743 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00005744 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5745 // In 64 bit mode we have to use 64 bits for addresses, even though the
5746 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
5747 // registers without caring whether they're 32 or 64, but here we're
5748 // doing actual arithmetic on the addresses.
5749 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005750 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00005751
5752 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5753 MachineFunction *F = BB->getParent();
5754 MachineFunction::iterator It = BB;
5755 ++It;
5756
5757 unsigned dest = MI->getOperand(0).getReg();
5758 unsigned ptrA = MI->getOperand(1).getReg();
5759 unsigned ptrB = MI->getOperand(2).getReg();
5760 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005761 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00005762
5763 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5764 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5765 F->insert(It, loopMBB);
5766 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005767 exitMBB->splice(exitMBB->begin(), BB,
5768 llvm::next(MachineBasicBlock::iterator(MI)),
5769 BB->end());
5770 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005771
5772 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005773 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005774 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5775 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00005776 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5777 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5778 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5779 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
5780 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5781 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5782 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5783 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5784 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
5785 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005786 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005787 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00005788 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005789
5790 // thisMBB:
5791 // ...
5792 // fallthrough --> loopMBB
5793 BB->addSuccessor(loopMBB);
5794
5795 // The 4-byte load must be aligned, while a char or short may be
5796 // anywhere in the word. Hence all this nasty bookkeeping code.
5797 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5798 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005799 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00005800 // rlwinm ptr, ptr1, 0, 0, 29
5801 // slw incr2, incr, shift
5802 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5803 // slw mask, mask2, shift
5804 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005805 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00005806 // add tmp, tmpDest, incr2
5807 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00005808 // and tmp3, tmp, mask
5809 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005810 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00005811 // bne- loopMBB
5812 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00005813 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005814 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00005815 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005816 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005817 .addReg(ptrA).addReg(ptrB);
5818 } else {
5819 Ptr1Reg = ptrB;
5820 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005821 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005822 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005823 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005824 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5825 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005826 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005827 .addReg(Ptr1Reg).addImm(0).addImm(61);
5828 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005829 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005830 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005831 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005832 .addReg(incr).addReg(ShiftReg);
5833 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005834 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00005835 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005836 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5837 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00005838 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005839 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005840 .addReg(Mask2Reg).addReg(ShiftReg);
5841
5842 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005843 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005844 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005845 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005846 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005847 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005848 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005849 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005850 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005851 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005852 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005853 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00005854 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005855 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005856 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005857 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005858 BB->addSuccessor(loopMBB);
5859 BB->addSuccessor(exitMBB);
5860
5861 // exitMBB:
5862 // ...
5863 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005864 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
5865 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00005866 return BB;
5867}
5868
5869MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00005870PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00005871 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00005872 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00005873
5874 // To "insert" these instructions we actually have to insert their
5875 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005876 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005877 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005878 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00005879
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005880 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00005881
Hal Finkel009f7af2012-06-22 23:10:08 +00005882 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
5883 MI->getOpcode() == PPC::SELECT_CC_I8)) {
5884 unsigned OpCode = MI->getOpcode() == PPC::SELECT_CC_I8 ?
5885 PPC::ISEL8 : PPC::ISEL;
5886 unsigned SelectPred = MI->getOperand(4).getImm();
5887 DebugLoc dl = MI->getDebugLoc();
5888
5889 // The SelectPred is ((BI << 5) | BO) for a BCC
5890 unsigned BO = SelectPred & 0xF;
5891 assert((BO == 12 || BO == 4) && "invalid predicate BO field for isel");
5892
5893 unsigned TrueOpNo, FalseOpNo;
5894 if (BO == 12) {
5895 TrueOpNo = 2;
5896 FalseOpNo = 3;
5897 } else {
5898 TrueOpNo = 3;
5899 FalseOpNo = 2;
5900 SelectPred = PPC::InvertPredicate((PPC::Predicate)SelectPred);
5901 }
5902
5903 BuildMI(*BB, MI, dl, TII->get(OpCode), MI->getOperand(0).getReg())
5904 .addReg(MI->getOperand(TrueOpNo).getReg())
5905 .addReg(MI->getOperand(FalseOpNo).getReg())
5906 .addImm(SelectPred).addReg(MI->getOperand(1).getReg());
5907 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
5908 MI->getOpcode() == PPC::SELECT_CC_I8 ||
5909 MI->getOpcode() == PPC::SELECT_CC_F4 ||
5910 MI->getOpcode() == PPC::SELECT_CC_F8 ||
5911 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
5912
Evan Cheng53301922008-07-12 02:23:19 +00005913
5914 // The incoming instruction knows the destination vreg to set, the
5915 // condition code register to branch on, the true/false values to
5916 // select between, and a branch opcode to use.
5917
5918 // thisMBB:
5919 // ...
5920 // TrueVal = ...
5921 // cmpTY ccX, r1, r2
5922 // bCC copy1MBB
5923 // fallthrough --> copy0MBB
5924 MachineBasicBlock *thisMBB = BB;
5925 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
5926 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
5927 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005928 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005929 F->insert(It, copy0MBB);
5930 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005931
5932 // Transfer the remainder of BB and its successor edges to sinkMBB.
5933 sinkMBB->splice(sinkMBB->begin(), BB,
5934 llvm::next(MachineBasicBlock::iterator(MI)),
5935 BB->end());
5936 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
5937
Evan Cheng53301922008-07-12 02:23:19 +00005938 // Next, add the true and fallthrough blocks as its successors.
5939 BB->addSuccessor(copy0MBB);
5940 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005941
Dan Gohman14152b42010-07-06 20:24:04 +00005942 BuildMI(BB, dl, TII->get(PPC::BCC))
5943 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
5944
Evan Cheng53301922008-07-12 02:23:19 +00005945 // copy0MBB:
5946 // %FalseValue = ...
5947 // # fallthrough to sinkMBB
5948 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00005949
Evan Cheng53301922008-07-12 02:23:19 +00005950 // Update machine-CFG edges
5951 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005952
Evan Cheng53301922008-07-12 02:23:19 +00005953 // sinkMBB:
5954 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
5955 // ...
5956 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00005957 BuildMI(*BB, BB->begin(), dl,
5958 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00005959 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
5960 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
5961 }
Dale Johannesen97efa362008-08-28 17:53:09 +00005962 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
5963 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
5964 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
5965 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005966 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
5967 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
5968 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
5969 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005970
5971 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
5972 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
5973 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
5974 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005975 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
5976 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
5977 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
5978 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005979
5980 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
5981 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
5982 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
5983 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005984 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
5985 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
5986 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
5987 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005988
5989 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
5990 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
5991 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
5992 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005993 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
5994 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
5995 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
5996 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005997
5998 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00005999 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00006000 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00006001 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006002 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00006003 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006004 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00006005 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006006
6007 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
6008 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
6009 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
6010 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006011 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
6012 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
6013 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
6014 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006015
Dale Johannesen0e55f062008-08-29 18:29:46 +00006016 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
6017 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
6018 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
6019 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
6020 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
6021 BB = EmitAtomicBinary(MI, BB, false, 0);
6022 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
6023 BB = EmitAtomicBinary(MI, BB, true, 0);
6024
Evan Cheng53301922008-07-12 02:23:19 +00006025 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
6026 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
6027 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
6028
6029 unsigned dest = MI->getOperand(0).getReg();
6030 unsigned ptrA = MI->getOperand(1).getReg();
6031 unsigned ptrB = MI->getOperand(2).getReg();
6032 unsigned oldval = MI->getOperand(3).getReg();
6033 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006034 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006035
Dale Johannesen65e39732008-08-25 18:53:26 +00006036 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6037 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6038 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00006039 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006040 F->insert(It, loop1MBB);
6041 F->insert(It, loop2MBB);
6042 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00006043 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006044 exitMBB->splice(exitMBB->begin(), BB,
6045 llvm::next(MachineBasicBlock::iterator(MI)),
6046 BB->end());
6047 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00006048
6049 // thisMBB:
6050 // ...
6051 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006052 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006053
Dale Johannesen65e39732008-08-25 18:53:26 +00006054 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006055 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00006056 // cmp[wd] dest, oldval
6057 // bne- midMBB
6058 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006059 // st[wd]cx. newval, ptr
6060 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006061 // b exitBB
6062 // midMBB:
6063 // st[wd]cx. dest, ptr
6064 // exitBB:
6065 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006066 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00006067 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006068 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00006069 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006070 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006071 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6072 BB->addSuccessor(loop2MBB);
6073 BB->addSuccessor(midMBB);
6074
6075 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006076 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00006077 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006078 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006079 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006080 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006081 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006082 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006083
Dale Johannesen65e39732008-08-25 18:53:26 +00006084 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006085 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00006086 .addReg(dest).addReg(ptrA).addReg(ptrB);
6087 BB->addSuccessor(exitMBB);
6088
Evan Cheng53301922008-07-12 02:23:19 +00006089 // exitMBB:
6090 // ...
6091 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006092 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
6093 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
6094 // We must use 64-bit registers for addresses when targeting 64-bit,
6095 // since we're actually doing arithmetic on them. Other registers
6096 // can be 32-bit.
6097 bool is64bit = PPCSubTarget.isPPC64();
6098 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
6099
6100 unsigned dest = MI->getOperand(0).getReg();
6101 unsigned ptrA = MI->getOperand(1).getReg();
6102 unsigned ptrB = MI->getOperand(2).getReg();
6103 unsigned oldval = MI->getOperand(3).getReg();
6104 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006105 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006106
6107 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6108 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6109 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6110 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6111 F->insert(It, loop1MBB);
6112 F->insert(It, loop2MBB);
6113 F->insert(It, midMBB);
6114 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006115 exitMBB->splice(exitMBB->begin(), BB,
6116 llvm::next(MachineBasicBlock::iterator(MI)),
6117 BB->end());
6118 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006119
6120 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00006121 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00006122 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6123 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006124 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6125 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6126 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6127 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
6128 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
6129 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
6130 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
6131 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6132 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6133 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6134 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6135 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
6136 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
6137 unsigned Ptr1Reg;
6138 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006139 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006140 // thisMBB:
6141 // ...
6142 // fallthrough --> loopMBB
6143 BB->addSuccessor(loop1MBB);
6144
6145 // The 4-byte load must be aligned, while a char or short may be
6146 // anywhere in the word. Hence all this nasty bookkeeping code.
6147 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6148 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00006149 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006150 // rlwinm ptr, ptr1, 0, 0, 29
6151 // slw newval2, newval, shift
6152 // slw oldval2, oldval,shift
6153 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6154 // slw mask, mask2, shift
6155 // and newval3, newval2, mask
6156 // and oldval3, oldval2, mask
6157 // loop1MBB:
6158 // lwarx tmpDest, ptr
6159 // and tmp, tmpDest, mask
6160 // cmpw tmp, oldval3
6161 // bne- midMBB
6162 // loop2MBB:
6163 // andc tmp2, tmpDest, mask
6164 // or tmp4, tmp2, newval3
6165 // stwcx. tmp4, ptr
6166 // bne- loop1MBB
6167 // b exitBB
6168 // midMBB:
6169 // stwcx. tmpDest, ptr
6170 // exitBB:
6171 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006172 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006173 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006174 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006175 .addReg(ptrA).addReg(ptrB);
6176 } else {
6177 Ptr1Reg = ptrB;
6178 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006179 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006180 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006181 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006182 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6183 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006184 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006185 .addReg(Ptr1Reg).addImm(0).addImm(61);
6186 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00006187 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006188 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006189 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006190 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006191 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006192 .addReg(oldval).addReg(ShiftReg);
6193 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006194 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006195 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00006196 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6197 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
6198 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006199 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006200 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006201 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006202 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006203 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006204 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006205 .addReg(OldVal2Reg).addReg(MaskReg);
6206
6207 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006208 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006209 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006210 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
6211 .addReg(TmpDestReg).addReg(MaskReg);
6212 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006213 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006214 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006215 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6216 BB->addSuccessor(loop2MBB);
6217 BB->addSuccessor(midMBB);
6218
6219 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006220 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
6221 .addReg(TmpDestReg).addReg(MaskReg);
6222 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
6223 .addReg(Tmp2Reg).addReg(NewVal3Reg);
6224 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006225 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006226 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006227 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006228 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006229 BB->addSuccessor(loop1MBB);
6230 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006231
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006232 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006233 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006234 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006235 BB->addSuccessor(exitMBB);
6236
6237 // exitMBB:
6238 // ...
6239 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00006240 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
6241 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006242 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00006243 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00006244 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006245
Dan Gohman14152b42010-07-06 20:24:04 +00006246 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006247 return BB;
6248}
6249
Chris Lattner1a635d62006-04-14 06:01:58 +00006250//===----------------------------------------------------------------------===//
6251// Target Optimization Hooks
6252//===----------------------------------------------------------------------===//
6253
Duncan Sands25cf2272008-11-24 14:53:14 +00006254SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
6255 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00006256 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006257 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00006258 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006259 switch (N->getOpcode()) {
6260 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006261 case PPCISD::SHL:
6262 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006263 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006264 return N->getOperand(0);
6265 }
6266 break;
6267 case PPCISD::SRL:
6268 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006269 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006270 return N->getOperand(0);
6271 }
6272 break;
6273 case PPCISD::SRA:
6274 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006275 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006276 C->isAllOnesValue()) // -1 >>s V -> -1.
6277 return N->getOperand(0);
6278 }
6279 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006280
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006281 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00006282 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006283 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
6284 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
6285 // We allow the src/dst to be either f32/f64, but the intermediate
6286 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00006287 if (N->getOperand(0).getValueType() == MVT::i64 &&
6288 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006289 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006290 if (Val.getValueType() == MVT::f32) {
6291 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006292 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006293 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006294
Owen Anderson825b72b2009-08-11 20:47:22 +00006295 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006296 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006297 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006298 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006299 if (N->getValueType(0) == MVT::f32) {
6300 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00006301 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00006302 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006303 }
6304 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00006305 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006306 // If the intermediate type is i32, we can avoid the load/store here
6307 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006308 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006309 }
6310 }
6311 break;
Chris Lattner51269842006-03-01 05:50:56 +00006312 case ISD::STORE:
6313 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
6314 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00006315 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00006316 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006317 N->getOperand(1).getValueType() == MVT::i32 &&
6318 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006319 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006320 if (Val.getValueType() == MVT::f32) {
6321 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006322 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006323 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006324 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006325 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006326
Owen Anderson825b72b2009-08-11 20:47:22 +00006327 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00006328 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00006329 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006330 return Val;
6331 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006332
Chris Lattnerd9989382006-07-10 20:56:58 +00006333 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00006334 if (cast<StoreSDNode>(N)->isUnindexed() &&
6335 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00006336 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006337 (N->getOperand(1).getValueType() == MVT::i32 ||
6338 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00006339 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006340 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00006341 if (BSwapOp.getValueType() == MVT::i16)
6342 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00006343
Dan Gohmanc76909a2009-09-25 20:36:54 +00006344 SDValue Ops[] = {
6345 N->getOperand(0), BSwapOp, N->getOperand(2),
6346 DAG.getValueType(N->getOperand(1).getValueType())
6347 };
6348 return
6349 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
6350 Ops, array_lengthof(Ops),
6351 cast<StoreSDNode>(N)->getMemoryVT(),
6352 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006353 }
6354 break;
6355 case ISD::BSWAP:
6356 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00006357 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00006358 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006359 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00006360 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00006361 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00006362 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00006363 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00006364 LD->getChain(), // Chain
6365 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00006366 DAG.getValueType(N->getValueType(0)) // VT
6367 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00006368 SDValue BSLoad =
6369 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
6370 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
6371 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006372
Scott Michelfdc40a02009-02-17 22:15:04 +00006373 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00006374 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00006375 if (N->getValueType(0) == MVT::i16)
6376 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00006377
Chris Lattnerd9989382006-07-10 20:56:58 +00006378 // First, combine the bswap away. This makes the value produced by the
6379 // load dead.
6380 DCI.CombineTo(N, ResVal);
6381
6382 // Next, combine the load away, we give it a bogus result value but a real
6383 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00006384 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00006385
Chris Lattnerd9989382006-07-10 20:56:58 +00006386 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00006387 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006388 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006389
Chris Lattner51269842006-03-01 05:50:56 +00006390 break;
Chris Lattner4468c222006-03-31 06:02:07 +00006391 case PPCISD::VCMP: {
6392 // If a VCMPo node already exists with exactly the same operands as this
6393 // node, use its result instead of this node (VCMPo computes both a CR6 and
6394 // a normal output).
6395 //
6396 if (!N->getOperand(0).hasOneUse() &&
6397 !N->getOperand(1).hasOneUse() &&
6398 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006399
Chris Lattner4468c222006-03-31 06:02:07 +00006400 // Scan all of the users of the LHS, looking for VCMPo's that match.
6401 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006402
Gabor Greifba36cb52008-08-28 21:40:38 +00006403 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00006404 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
6405 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00006406 if (UI->getOpcode() == PPCISD::VCMPo &&
6407 UI->getOperand(1) == N->getOperand(1) &&
6408 UI->getOperand(2) == N->getOperand(2) &&
6409 UI->getOperand(0) == N->getOperand(0)) {
6410 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00006411 break;
6412 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006413
Chris Lattner00901202006-04-18 18:28:22 +00006414 // If there is no VCMPo node, or if the flag value has a single use, don't
6415 // transform this.
6416 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
6417 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006418
6419 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00006420 // chain, this transformation is more complex. Note that multiple things
6421 // could use the value result, which we should ignore.
6422 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006423 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00006424 FlagUser == 0; ++UI) {
6425 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00006426 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00006427 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00006428 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00006429 FlagUser = User;
6430 break;
6431 }
6432 }
6433 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006434
Chris Lattner00901202006-04-18 18:28:22 +00006435 // If the user is a MFCR instruction, we know this is safe. Otherwise we
6436 // give up for right now.
6437 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00006438 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00006439 }
6440 break;
6441 }
Chris Lattner90564f22006-04-18 17:59:36 +00006442 case ISD::BR_CC: {
6443 // If this is a branch on an altivec predicate comparison, lower this so
6444 // that we don't have to do a MFCR: instead, branch directly on CR6. This
6445 // lowering is done pre-legalize, because the legalizer lowers the predicate
6446 // compare down to code that is difficult to reassemble.
6447 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00006448 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00006449 int CompareOpc;
6450 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00006451
Chris Lattner90564f22006-04-18 17:59:36 +00006452 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
6453 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
6454 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
6455 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006456
Chris Lattner90564f22006-04-18 17:59:36 +00006457 // If this is a comparison against something other than 0/1, then we know
6458 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006459 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00006460 if (Val != 0 && Val != 1) {
6461 if (CC == ISD::SETEQ) // Cond never true, remove branch.
6462 return N->getOperand(0);
6463 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00006464 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00006465 N->getOperand(0), N->getOperand(4));
6466 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006467
Chris Lattner90564f22006-04-18 17:59:36 +00006468 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006469
Chris Lattner90564f22006-04-18 17:59:36 +00006470 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00006471 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00006472 LHS.getOperand(2), // LHS of compare
6473 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00006474 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00006475 };
Benjamin Kramer3853f742013-03-07 20:33:29 +00006476 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesen3484c092009-02-05 22:07:54 +00006477 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00006478
Chris Lattner90564f22006-04-18 17:59:36 +00006479 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006480 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006481 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00006482 default: // Can't happen, don't crash on invalid number though.
6483 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006484 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00006485 break;
6486 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006487 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00006488 break;
6489 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006490 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00006491 break;
6492 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006493 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00006494 break;
6495 }
6496
Owen Anderson825b72b2009-08-11 20:47:22 +00006497 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
6498 DAG.getConstant(CompOpc, MVT::i32),
6499 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00006500 N->getOperand(4), CompNode.getValue(1));
6501 }
6502 break;
6503 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006504 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006505
Dan Gohman475871a2008-07-27 21:46:04 +00006506 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006507}
6508
Chris Lattner1a635d62006-04-14 06:01:58 +00006509//===----------------------------------------------------------------------===//
6510// Inline Assembly Support
6511//===----------------------------------------------------------------------===//
6512
Dan Gohman475871a2008-07-27 21:46:04 +00006513void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00006514 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006515 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00006516 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006517 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00006518 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006519 switch (Op.getOpcode()) {
6520 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00006521 case PPCISD::LBRX: {
6522 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00006523 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00006524 KnownZero = 0xFFFF0000;
6525 break;
6526 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006527 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006528 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006529 default: break;
6530 case Intrinsic::ppc_altivec_vcmpbfp_p:
6531 case Intrinsic::ppc_altivec_vcmpeqfp_p:
6532 case Intrinsic::ppc_altivec_vcmpequb_p:
6533 case Intrinsic::ppc_altivec_vcmpequh_p:
6534 case Intrinsic::ppc_altivec_vcmpequw_p:
6535 case Intrinsic::ppc_altivec_vcmpgefp_p:
6536 case Intrinsic::ppc_altivec_vcmpgtfp_p:
6537 case Intrinsic::ppc_altivec_vcmpgtsb_p:
6538 case Intrinsic::ppc_altivec_vcmpgtsh_p:
6539 case Intrinsic::ppc_altivec_vcmpgtsw_p:
6540 case Intrinsic::ppc_altivec_vcmpgtub_p:
6541 case Intrinsic::ppc_altivec_vcmpgtuh_p:
6542 case Intrinsic::ppc_altivec_vcmpgtuw_p:
6543 KnownZero = ~1U; // All bits but the low one are known to be zero.
6544 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006545 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006546 }
6547 }
6548}
6549
6550
Chris Lattner4234f572007-03-25 02:14:49 +00006551/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006552/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00006553PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00006554PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
6555 if (Constraint.size() == 1) {
6556 switch (Constraint[0]) {
6557 default: break;
6558 case 'b':
6559 case 'r':
6560 case 'f':
6561 case 'v':
6562 case 'y':
6563 return C_RegisterClass;
Hal Finkel827b7a02012-11-05 18:18:42 +00006564 case 'Z':
6565 // FIXME: While Z does indicate a memory constraint, it specifically
6566 // indicates an r+r address (used in conjunction with the 'y' modifier
6567 // in the replacement string). Currently, we're forcing the base
6568 // register to be r0 in the asm printer (which is interpreted as zero)
6569 // and forming the complete address in the second register. This is
6570 // suboptimal.
6571 return C_Memory;
Chris Lattner4234f572007-03-25 02:14:49 +00006572 }
6573 }
6574 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006575}
6576
John Thompson44ab89e2010-10-29 17:29:13 +00006577/// Examine constraint type and operand type and determine a weight value.
6578/// This object must already have been set up with the operand type
6579/// and the current alternative constraint selected.
6580TargetLowering::ConstraintWeight
6581PPCTargetLowering::getSingleConstraintMatchWeight(
6582 AsmOperandInfo &info, const char *constraint) const {
6583 ConstraintWeight weight = CW_Invalid;
6584 Value *CallOperandVal = info.CallOperandVal;
6585 // If we don't have a value, we can't do a match,
6586 // but allow it at the lowest weight.
6587 if (CallOperandVal == NULL)
6588 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006589 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00006590 // Look at the constraint type.
6591 switch (*constraint) {
6592 default:
6593 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
6594 break;
6595 case 'b':
6596 if (type->isIntegerTy())
6597 weight = CW_Register;
6598 break;
6599 case 'f':
6600 if (type->isFloatTy())
6601 weight = CW_Register;
6602 break;
6603 case 'd':
6604 if (type->isDoubleTy())
6605 weight = CW_Register;
6606 break;
6607 case 'v':
6608 if (type->isVectorTy())
6609 weight = CW_Register;
6610 break;
6611 case 'y':
6612 weight = CW_Register;
6613 break;
Hal Finkel827b7a02012-11-05 18:18:42 +00006614 case 'Z':
6615 weight = CW_Memory;
6616 break;
John Thompson44ab89e2010-10-29 17:29:13 +00006617 }
6618 return weight;
6619}
6620
Scott Michelfdc40a02009-02-17 22:15:04 +00006621std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00006622PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00006623 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00006624 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00006625 // GCC RS6000 Constraint Letters
6626 switch (Constraint[0]) {
6627 case 'b': // R1-R31
6628 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00006629 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00006630 return std::make_pair(0U, &PPC::G8RCRegClass);
6631 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006632 case 'f':
Ulrich Weigand78dab642012-10-29 17:49:34 +00006633 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00006634 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand78dab642012-10-29 17:49:34 +00006635 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00006636 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006637 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006638 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00006639 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006640 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00006641 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006642 }
6643 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006644
Chris Lattner331d1bc2006-11-02 01:44:04 +00006645 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006646}
Chris Lattner763317d2006-02-07 00:47:13 +00006647
Chris Lattner331d1bc2006-11-02 01:44:04 +00006648
Chris Lattner48884cd2007-08-25 00:47:38 +00006649/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00006650/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00006651void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00006652 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00006653 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00006654 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006655 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00006656
Eric Christopher100c8332011-06-02 23:16:42 +00006657 // Only support length 1 constraints.
6658 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00006659
Eric Christopher100c8332011-06-02 23:16:42 +00006660 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00006661 switch (Letter) {
6662 default: break;
6663 case 'I':
6664 case 'J':
6665 case 'K':
6666 case 'L':
6667 case 'M':
6668 case 'N':
6669 case 'O':
6670 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00006671 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00006672 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006673 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00006674 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006675 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00006676 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006677 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006678 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006679 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006680 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
6681 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006682 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006683 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006684 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006685 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006686 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006687 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006688 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006689 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006690 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00006691 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006692 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006693 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006694 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00006695 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006696 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006697 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006698 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006699 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006700 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006701 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006702 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006703 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006704 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006705 }
6706 break;
6707 }
6708 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006709
Gabor Greifba36cb52008-08-28 21:40:38 +00006710 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00006711 Ops.push_back(Result);
6712 return;
6713 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006714
Chris Lattner763317d2006-02-07 00:47:13 +00006715 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00006716 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00006717}
Evan Chengc4c62572006-03-13 23:20:37 +00006718
Chris Lattnerc9addb72007-03-30 23:15:24 +00006719// isLegalAddressingMode - Return true if the addressing mode represented
6720// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00006721bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006722 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00006723 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00006724
Chris Lattnerc9addb72007-03-30 23:15:24 +00006725 // PPC allows a sign-extended 16-bit immediate field.
6726 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
6727 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006728
Chris Lattnerc9addb72007-03-30 23:15:24 +00006729 // No global is ever allowed as a base.
6730 if (AM.BaseGV)
6731 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006732
6733 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00006734 switch (AM.Scale) {
6735 case 0: // "r+i" or just "i", depending on HasBaseReg.
6736 break;
6737 case 1:
6738 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
6739 return false;
6740 // Otherwise we have r+r or r+i.
6741 break;
6742 case 2:
6743 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
6744 return false;
6745 // Allow 2*r as r+r.
6746 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00006747 default:
6748 // No other scales are supported.
6749 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00006750 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006751
Chris Lattnerc9addb72007-03-30 23:15:24 +00006752 return true;
6753}
6754
Evan Chengc4c62572006-03-13 23:20:37 +00006755/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00006756/// as the offset of the target addressing mode for load / store of the
6757/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006758bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00006759 // PPC allows a sign-extended 16-bit immediate field.
6760 return (V > -(1 << 16) && V < (1 << 16)-1);
6761}
Reid Spencer3a9ec242006-08-28 01:02:49 +00006762
Craig Topperc89c7442012-03-27 07:21:54 +00006763bool PPCTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00006764 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00006765}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006766
Dan Gohmand858e902010-04-17 15:26:15 +00006767SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
6768 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00006769 MachineFunction &MF = DAG.getMachineFunction();
6770 MachineFrameInfo *MFI = MF.getFrameInfo();
6771 MFI->setReturnAddressIsTaken(true);
6772
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006773 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00006774 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00006775
Dale Johannesen08673d22010-05-03 22:59:34 +00006776 // Make sure the function does not optimize away the store of the RA to
6777 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00006778 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00006779 FuncInfo->setLRStoreRequired();
6780 bool isPPC64 = PPCSubTarget.isPPC64();
6781 bool isDarwinABI = PPCSubTarget.isDarwinABI();
6782
6783 if (Depth > 0) {
6784 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6785 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006786
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00006787 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00006788 isPPC64? MVT::i64 : MVT::i32);
6789 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
6790 DAG.getNode(ISD::ADD, dl, getPointerTy(),
6791 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006792 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00006793 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00006794
Chris Lattner3fc027d2007-12-08 06:59:59 +00006795 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00006796 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00006797 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006798 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00006799}
6800
Dan Gohmand858e902010-04-17 15:26:15 +00006801SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
6802 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00006803 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00006804 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006805
Owen Andersone50ed302009-08-10 22:56:29 +00006806 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006807 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00006808
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006809 MachineFunction &MF = DAG.getMachineFunction();
6810 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00006811 MFI->setFrameAddressIsTaken(true);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006812 bool is31 = (getTargetMachine().Options.DisableFramePointerElim(MF) ||
6813 MFI->hasVarSizedObjects()) &&
Dale Johannesen08673d22010-05-03 22:59:34 +00006814 MFI->getStackSize() &&
Bill Wendling831737d2012-12-30 10:32:01 +00006815 !MF.getFunction()->getAttributes().
6816 hasAttribute(AttributeSet::FunctionIndex, Attribute::Naked);
Dale Johannesen08673d22010-05-03 22:59:34 +00006817 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
6818 (is31 ? PPC::R31 : PPC::R1);
6819 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
6820 PtrVT);
6821 while (Depth--)
6822 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006823 FrameAddr, MachinePointerInfo(), false, false,
6824 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00006825 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006826}
Dan Gohman54aeea32008-10-21 03:41:46 +00006827
6828bool
6829PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
6830 // The PowerPC target isn't yet aware of offsets.
6831 return false;
6832}
Tilmann Schellerffd02002009-07-03 06:45:56 +00006833
Evan Cheng42642d02010-04-01 20:10:42 +00006834/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00006835/// and store operations as a result of memset, memcpy, and memmove
6836/// lowering. If DstAlign is zero that means it's safe to destination
6837/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
6838/// means there isn't a need to check it against alignment requirement,
Evan Cheng946a3a92012-12-12 02:34:41 +00006839/// probably because the source does not need to be loaded. If 'IsMemset' is
6840/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
6841/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
6842/// source is constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00006843/// It returns EVT::Other if the type should be determined using generic
6844/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00006845EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
6846 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00006847 bool IsMemset, bool ZeroMemset,
Evan Chengc3b0c342010-04-08 07:37:57 +00006848 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00006849 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00006850 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006851 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00006852 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006853 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00006854 }
6855}
Hal Finkel3f31d492012-04-01 19:23:08 +00006856
Hal Finkel2d37f7b2013-03-15 15:27:13 +00006857bool PPCTargetLowering::allowsUnalignedMemoryAccesses(EVT VT,
6858 bool *Fast) const {
6859 if (DisablePPCUnaligned)
6860 return false;
6861
6862 // PowerPC supports unaligned memory access for simple non-vector types.
6863 // Although accessing unaligned addresses is not as efficient as accessing
6864 // aligned addresses, it is generally more efficient than manual expansion,
6865 // and generally only traps for software emulation when crossing page
6866 // boundaries.
6867
6868 if (!VT.isSimple())
6869 return false;
6870
6871 if (VT.getSimpleVT().isVector())
6872 return false;
6873
6874 if (VT == MVT::ppcf128)
6875 return false;
6876
6877 if (Fast)
6878 *Fast = true;
6879
6880 return true;
6881}
6882
Hal Finkel070b8db2012-06-22 00:49:52 +00006883/// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
6884/// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
6885/// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
6886/// is expanded to mul + add.
6887bool PPCTargetLowering::isFMAFasterThanMulAndAdd(EVT VT) const {
6888 if (!VT.isSimple())
6889 return false;
6890
6891 switch (VT.getSimpleVT().SimpleTy) {
6892 case MVT::f32:
6893 case MVT::f64:
6894 case MVT::v4f32:
6895 return true;
6896 default:
6897 break;
6898 }
6899
6900 return false;
6901}
6902
Hal Finkel3f31d492012-04-01 19:23:08 +00006903Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00006904 if (DisableILPPref)
6905 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00006906
Hal Finkel71ffcfe2012-06-10 19:32:29 +00006907 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00006908}
6909