blob: 36b7593c67eb7068d2371a6cc1333c78c0a2c24f [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Jim Grosbach460a9052011-10-07 23:56:00 +000014
15//===----------------------------------------------------------------------===//
16// NEON-specific Operands.
17//===----------------------------------------------------------------------===//
Jim Grosbach698f3b02011-10-17 21:00:11 +000018def nModImm : Operand<i32> {
19 let PrintMethod = "printNEONModImmOperand";
20}
21
Jim Grosbach0e387b22011-10-17 22:26:03 +000022def nImmSplatI8AsmOperand : AsmOperandClass { let Name = "NEONi8splat"; }
23def nImmSplatI8 : Operand<i32> {
24 let PrintMethod = "printNEONModImmOperand";
25 let ParserMatchClass = nImmSplatI8AsmOperand;
26}
Jim Grosbachea461102011-10-17 23:09:09 +000027def nImmSplatI16AsmOperand : AsmOperandClass { let Name = "NEONi16splat"; }
28def nImmSplatI16 : Operand<i32> {
29 let PrintMethod = "printNEONModImmOperand";
30 let ParserMatchClass = nImmSplatI16AsmOperand;
31}
Jim Grosbach6248a542011-10-18 00:22:00 +000032def nImmSplatI32AsmOperand : AsmOperandClass { let Name = "NEONi32splat"; }
33def nImmSplatI32 : Operand<i32> {
34 let PrintMethod = "printNEONModImmOperand";
35 let ParserMatchClass = nImmSplatI32AsmOperand;
36}
37def nImmVMOVI32AsmOperand : AsmOperandClass { let Name = "NEONi32vmov"; }
38def nImmVMOVI32 : Operand<i32> {
39 let PrintMethod = "printNEONModImmOperand";
40 let ParserMatchClass = nImmVMOVI32AsmOperand;
41}
Evan Chengeaa192a2011-11-15 02:12:34 +000042def nImmVMOVF32 : Operand<i32> {
43 let PrintMethod = "printFPImmOperand";
44 let ParserMatchClass = FPImmOperand;
45}
Jim Grosbachf2f5bc62011-10-18 16:18:11 +000046def nImmSplatI64AsmOperand : AsmOperandClass { let Name = "NEONi64splat"; }
47def nImmSplatI64 : Operand<i32> {
48 let PrintMethod = "printNEONModImmOperand";
49 let ParserMatchClass = nImmSplatI64AsmOperand;
50}
Jim Grosbach0e387b22011-10-17 22:26:03 +000051
Jim Grosbach460a9052011-10-07 23:56:00 +000052def VectorIndex8Operand : AsmOperandClass { let Name = "VectorIndex8"; }
53def VectorIndex16Operand : AsmOperandClass { let Name = "VectorIndex16"; }
54def VectorIndex32Operand : AsmOperandClass { let Name = "VectorIndex32"; }
55def VectorIndex8 : Operand<i32>, ImmLeaf<i32, [{
56 return ((uint64_t)Imm) < 8;
57}]> {
58 let ParserMatchClass = VectorIndex8Operand;
59 let PrintMethod = "printVectorIndex";
60 let MIOperandInfo = (ops i32imm);
61}
62def VectorIndex16 : Operand<i32>, ImmLeaf<i32, [{
63 return ((uint64_t)Imm) < 4;
64}]> {
65 let ParserMatchClass = VectorIndex16Operand;
66 let PrintMethod = "printVectorIndex";
67 let MIOperandInfo = (ops i32imm);
68}
69def VectorIndex32 : Operand<i32>, ImmLeaf<i32, [{
70 return ((uint64_t)Imm) < 2;
71}]> {
72 let ParserMatchClass = VectorIndex32Operand;
73 let PrintMethod = "printVectorIndex";
74 let MIOperandInfo = (ops i32imm);
75}
76
Jim Grosbachbd1cff52011-11-29 23:33:40 +000077// Register list of one D register.
Jim Grosbach862019c2011-10-18 23:02:30 +000078def VecListOneDAsmOperand : AsmOperandClass {
79 let Name = "VecListOneD";
80 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000081 let RenderMethod = "addVecListOperands";
Jim Grosbach862019c2011-10-18 23:02:30 +000082}
83def VecListOneD : RegisterOperand<DPR, "printVectorListOne"> {
84 let ParserMatchClass = VecListOneDAsmOperand;
85}
Jim Grosbach280dfad2011-10-21 18:54:25 +000086// Register list of two sequential D registers.
87def VecListTwoDAsmOperand : AsmOperandClass {
88 let Name = "VecListTwoD";
89 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000090 let RenderMethod = "addVecListOperands";
Jim Grosbach280dfad2011-10-21 18:54:25 +000091}
92def VecListTwoD : RegisterOperand<DPR, "printVectorListTwo"> {
93 let ParserMatchClass = VecListTwoDAsmOperand;
94}
Jim Grosbachcdcfa282011-10-21 20:02:19 +000095// Register list of three sequential D registers.
96def VecListThreeDAsmOperand : AsmOperandClass {
97 let Name = "VecListThreeD";
98 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000099 let RenderMethod = "addVecListOperands";
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000100}
101def VecListThreeD : RegisterOperand<DPR, "printVectorListThree"> {
102 let ParserMatchClass = VecListThreeDAsmOperand;
103}
Jim Grosbachb6310312011-10-21 20:35:01 +0000104// Register list of four sequential D registers.
105def VecListFourDAsmOperand : AsmOperandClass {
106 let Name = "VecListFourD";
107 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000108 let RenderMethod = "addVecListOperands";
Jim Grosbachb6310312011-10-21 20:35:01 +0000109}
110def VecListFourD : RegisterOperand<DPR, "printVectorListFour"> {
111 let ParserMatchClass = VecListFourDAsmOperand;
112}
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000113// Register list of two D registers spaced by 2 (two sequential Q registers).
114def VecListTwoQAsmOperand : AsmOperandClass {
115 let Name = "VecListTwoQ";
116 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000117 let RenderMethod = "addVecListOperands";
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000118}
119def VecListTwoQ : RegisterOperand<DPR, "printVectorListTwo"> {
120 let ParserMatchClass = VecListTwoQAsmOperand;
121}
Jim Grosbach862019c2011-10-18 23:02:30 +0000122
Jim Grosbach98b05a52011-11-30 01:09:44 +0000123// Register list of one D register, with "all lanes" subscripting.
124def VecListOneDAllLanesAsmOperand : AsmOperandClass {
125 let Name = "VecListOneDAllLanes";
126 let ParserMethod = "parseVectorList";
127 let RenderMethod = "addVecListOperands";
128}
129def VecListOneDAllLanes : RegisterOperand<DPR, "printVectorListOneAllLanes"> {
130 let ParserMatchClass = VecListOneDAllLanesAsmOperand;
131}
Jim Grosbach13af2222011-11-30 18:21:25 +0000132// Register list of two D registers, with "all lanes" subscripting.
133def VecListTwoDAllLanesAsmOperand : AsmOperandClass {
134 let Name = "VecListTwoDAllLanes";
135 let ParserMethod = "parseVectorList";
136 let RenderMethod = "addVecListOperands";
137}
138def VecListTwoDAllLanes : RegisterOperand<DPR, "printVectorListTwoAllLanes"> {
139 let ParserMatchClass = VecListTwoDAllLanesAsmOperand;
140}
Jim Grosbach98b05a52011-11-30 01:09:44 +0000141
Jim Grosbach7636bf62011-12-02 00:35:16 +0000142// Register list of one D register, with byte lane subscripting.
143def VecListOneDByteIndexAsmOperand : AsmOperandClass {
144 let Name = "VecListOneDByteIndexed";
145 let ParserMethod = "parseVectorList";
146 let RenderMethod = "addVecListIndexedOperands";
147}
148def VecListOneDByteIndexed : Operand<i32> {
149 let ParserMatchClass = VecListOneDByteIndexAsmOperand;
150 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
151}
152
Bob Wilson5bafff32009-06-22 23:27:02 +0000153//===----------------------------------------------------------------------===//
154// NEON-specific DAG Nodes.
155//===----------------------------------------------------------------------===//
156
157def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000158def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000159
160def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000161def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000162def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000163def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
164def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000165def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
166def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000167def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
168def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000169def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
170def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
171
172// Types for vector shift by immediates. The "SHX" version is for long and
173// narrow operations where the source and destination vectors have different
174// types. The "SHINS" version is for shift and insert operations.
175def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
176 SDTCisVT<2, i32>]>;
177def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
178 SDTCisVT<2, i32>]>;
179def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
180 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
181
182def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
183def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
184def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
185def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
186def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
187def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
188def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
189
190def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
191def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
192def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
193
194def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
195def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
196def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
197def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
198def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
199def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
200
201def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
202def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
203def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
204
205def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
206def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
207
208def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
209 SDTCisVT<2, i32>]>;
210def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
211def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
212
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000213def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
214def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
215def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
Evan Chengeaa192a2011-11-15 02:12:34 +0000216def NEONvmovFPImm : SDNode<"ARMISD::VMOVFPIMM", SDTARMVMOVIMM>;
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000217
Owen Andersond9668172010-11-03 22:44:51 +0000218def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
219 SDTCisVT<2, i32>]>;
220def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +0000221def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +0000222
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000223def NEONvbsl : SDNode<"ARMISD::VBSL",
224 SDTypeProfile<1, 3, [SDTCisVec<0>,
225 SDTCisSameAs<0, 1>,
226 SDTCisSameAs<0, 2>,
227 SDTCisSameAs<0, 3>]>>;
228
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000229def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
230
Bob Wilson0ce37102009-08-14 05:08:32 +0000231// VDUPLANE can produce a quad-register result from a double-register source,
232// so the result is not constrained to match the source.
233def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
234 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
235 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000236
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000237def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
238 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
239def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
240
Bob Wilsond8e17572009-08-12 22:31:50 +0000241def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
242def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
243def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
244def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
245
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000246def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000247 SDTCisSameAs<0, 2>,
248 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000249def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
250def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
251def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000252
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000253def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
254 SDTCisSameAs<1, 2>]>;
255def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
256def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
257
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000258def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
259 SDTCisSameAs<0, 2>]>;
260def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
261def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
262
Bob Wilsoncba270d2010-07-13 21:16:48 +0000263def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
264 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000265 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000266 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
267 return (EltBits == 32 && EltVal == 0);
268}]>;
269
270def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
271 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000272 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000273 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
274 return (EltBits == 8 && EltVal == 0xff);
275}]>;
276
Bob Wilson5bafff32009-06-22 23:27:02 +0000277//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +0000278// NEON load / store instructions
279//===----------------------------------------------------------------------===//
280
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000281// Use VLDM to load a Q register as a D register pair.
282// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000283def VLDMQIA
284 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
285 IIC_fpLoad_m, "",
286 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000287
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000288// Use VSTM to store a Q register as a D register pair.
289// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000290def VSTMQIA
291 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
292 IIC_fpStore_m, "",
293 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000294
Bob Wilsonffde0802010-09-02 16:00:54 +0000295// Classes for VLD* pseudo-instructions with multi-register operands.
296// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000297class VLDQPseudo<InstrItinClass itin>
298 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
299class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000300 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000301 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000302 "$addr.addr = $wb">;
Jim Grosbach10b90a92011-10-24 21:45:13 +0000303class VLDQWBfixedPseudo<InstrItinClass itin>
304 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
305 (ins addrmode6:$addr), itin,
306 "$addr.addr = $wb">;
307class VLDQWBregisterPseudo<InstrItinClass itin>
308 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
309 (ins addrmode6:$addr, rGPR:$offset), itin,
310 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000311class VLDQQPseudo<InstrItinClass itin>
312 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
313class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000314 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000315 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000316 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +0000317class VLDQQQQPseudo<InstrItinClass itin>
Bob Wilson9a450082011-08-05 07:24:09 +0000318 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin,
319 "$src = $dst">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000320class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000321 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000322 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000323 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000324
Bob Wilson2a0e9742010-11-27 06:35:16 +0000325let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
326
Bob Wilson205a5ca2009-07-08 18:11:30 +0000327// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000328class VLD1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +0000329 : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000330 (ins addrmode6:$Rn), IIC_VLD1,
Jim Grosbach6b09c772011-10-20 15:04:25 +0000331 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000332 let Rm = 0b1111;
333 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000334 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000335}
Bob Wilson621f1952010-03-23 05:25:43 +0000336class VLD1Q<bits<4> op7_4, string Dt>
Jim Grosbach280dfad2011-10-21 18:54:25 +0000337 : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000338 (ins addrmode6:$Rn), IIC_VLD1x2,
Jim Grosbach280dfad2011-10-21 18:54:25 +0000339 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000340 let Rm = 0b1111;
341 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000342 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000343}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000344
Owen Andersond9aa7d32010-11-02 00:05:05 +0000345def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
346def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
347def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
348def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000349
Owen Andersond9aa7d32010-11-02 00:05:05 +0000350def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
351def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
352def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
353def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000354
Evan Chengd2ca8132010-10-09 01:03:04 +0000355def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
356def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
357def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
358def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000359
Bob Wilson99493b22010-03-20 17:59:03 +0000360// ...with address register writeback:
Jim Grosbach10b90a92011-10-24 21:45:13 +0000361multiclass VLD1DWB<bits<4> op7_4, string Dt> {
362 def _fixed : NLdSt<0,0b10, 0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
363 (ins addrmode6:$Rn), IIC_VLD1u,
364 "vld1", Dt, "$Vd, $Rn!",
365 "$Rn.addr = $wb", []> {
366 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
367 let Inst{4} = Rn{4};
368 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000369 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000370 }
371 def _register : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
372 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1u,
373 "vld1", Dt, "$Vd, $Rn, $Rm",
374 "$Rn.addr = $wb", []> {
375 let Inst{4} = Rn{4};
376 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000377 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000378 }
Owen Andersone85bd772010-11-02 00:24:52 +0000379}
Jim Grosbach10b90a92011-10-24 21:45:13 +0000380multiclass VLD1QWB<bits<4> op7_4, string Dt> {
381 def _fixed : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
382 (ins addrmode6:$Rn), IIC_VLD1x2u,
383 "vld1", Dt, "$Vd, $Rn!",
384 "$Rn.addr = $wb", []> {
385 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
386 let Inst{5-4} = Rn{5-4};
387 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000388 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000389 }
390 def _register : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
391 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
392 "vld1", Dt, "$Vd, $Rn, $Rm",
393 "$Rn.addr = $wb", []> {
394 let Inst{5-4} = Rn{5-4};
395 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000396 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000397 }
Owen Andersone85bd772010-11-02 00:24:52 +0000398}
Bob Wilson99493b22010-03-20 17:59:03 +0000399
Jim Grosbach10b90a92011-10-24 21:45:13 +0000400defm VLD1d8wb : VLD1DWB<{0,0,0,?}, "8">;
401defm VLD1d16wb : VLD1DWB<{0,1,0,?}, "16">;
402defm VLD1d32wb : VLD1DWB<{1,0,0,?}, "32">;
403defm VLD1d64wb : VLD1DWB<{1,1,0,?}, "64">;
404defm VLD1q8wb : VLD1QWB<{0,0,?,?}, "8">;
405defm VLD1q16wb : VLD1QWB<{0,1,?,?}, "16">;
406defm VLD1q32wb : VLD1QWB<{1,0,?,?}, "32">;
407defm VLD1q64wb : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000408
Jim Grosbach10b90a92011-10-24 21:45:13 +0000409def VLD1q8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
410def VLD1q16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
411def VLD1q32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
412def VLD1q64PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
413def VLD1q8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
414def VLD1q16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
415def VLD1q32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
416def VLD1q64PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000417
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000418// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +0000419class VLD1D3<bits<4> op7_4, string Dt>
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000420 : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000421 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000422 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000423 let Rm = 0b1111;
424 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000425 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000426}
Jim Grosbach59216752011-10-24 23:26:05 +0000427multiclass VLD1D3WB<bits<4> op7_4, string Dt> {
428 def _fixed : NLdSt<0,0b10,0b0110, op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
429 (ins addrmode6:$Rn), IIC_VLD1x2u,
430 "vld1", Dt, "$Vd, $Rn!",
431 "$Rn.addr = $wb", []> {
432 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Owen Andersonb3727fe2011-10-28 20:43:24 +0000433 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000434 let DecoderMethod = "DecodeVLDInstruction";
435 let AsmMatchConverter = "cvtVLDwbFixed";
436 }
437 def _register : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
438 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
439 "vld1", Dt, "$Vd, $Rn, $Rm",
440 "$Rn.addr = $wb", []> {
Owen Andersonb3727fe2011-10-28 20:43:24 +0000441 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000442 let DecoderMethod = "DecodeVLDInstruction";
443 let AsmMatchConverter = "cvtVLDwbRegister";
444 }
Owen Andersone85bd772010-11-02 00:24:52 +0000445}
Bob Wilson052ba452010-03-22 18:22:06 +0000446
Owen Andersone85bd772010-11-02 00:24:52 +0000447def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
448def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
449def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
450def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000451
Jim Grosbach59216752011-10-24 23:26:05 +0000452defm VLD1d8Twb : VLD1D3WB<{0,0,0,?}, "8">;
453defm VLD1d16Twb : VLD1D3WB<{0,1,0,?}, "16">;
454defm VLD1d32Twb : VLD1D3WB<{1,0,0,?}, "32">;
455defm VLD1d64Twb : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000456
Jim Grosbach59216752011-10-24 23:26:05 +0000457def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000458
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000459// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +0000460class VLD1D4<bits<4> op7_4, string Dt>
Jim Grosbachb6310312011-10-21 20:35:01 +0000461 : NLdSt<0, 0b10, 0b0010, op7_4, (outs VecListFourD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000462 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
Jim Grosbachb6310312011-10-21 20:35:01 +0000463 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000464 let Rm = 0b1111;
465 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000466 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000467}
Jim Grosbach399cdca2011-10-25 00:14:01 +0000468multiclass VLD1D4WB<bits<4> op7_4, string Dt> {
469 def _fixed : NLdSt<0,0b10,0b0010, op7_4, (outs VecListFourD:$Vd, GPR:$wb),
470 (ins addrmode6:$Rn), IIC_VLD1x2u,
471 "vld1", Dt, "$Vd, $Rn!",
472 "$Rn.addr = $wb", []> {
473 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
474 let Inst{5-4} = Rn{5-4};
475 let DecoderMethod = "DecodeVLDInstruction";
476 let AsmMatchConverter = "cvtVLDwbFixed";
477 }
478 def _register : NLdSt<0,0b10,0b0010,op7_4, (outs VecListFourD:$Vd, GPR:$wb),
479 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
480 "vld1", Dt, "$Vd, $Rn, $Rm",
481 "$Rn.addr = $wb", []> {
482 let Inst{5-4} = Rn{5-4};
483 let DecoderMethod = "DecodeVLDInstruction";
484 let AsmMatchConverter = "cvtVLDwbRegister";
485 }
Owen Andersone85bd772010-11-02 00:24:52 +0000486}
Johnny Chend7283d92010-02-23 20:51:23 +0000487
Owen Andersone85bd772010-11-02 00:24:52 +0000488def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
489def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
490def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
491def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000492
Jim Grosbach399cdca2011-10-25 00:14:01 +0000493defm VLD1d8Qwb : VLD1D4WB<{0,0,?,?}, "8">;
494defm VLD1d16Qwb : VLD1D4WB<{0,1,?,?}, "16">;
495defm VLD1d32Qwb : VLD1D4WB<{1,0,?,?}, "32">;
496defm VLD1d64Qwb : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000497
Jim Grosbach399cdca2011-10-25 00:14:01 +0000498def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000499
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000500// VLD2 : Vector Load (multiple 2-element structures)
Jim Grosbach2af50d92011-12-09 19:07:20 +0000501class VLD2<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy,
502 InstrItinClass itin>
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000503 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd),
Jim Grosbach2af50d92011-12-09 19:07:20 +0000504 (ins addrmode6:$Rn), itin,
Jim Grosbach224180e2011-10-21 23:58:57 +0000505 "vld2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000506 let Rm = 0b1111;
507 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000508 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000509}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000510
Jim Grosbach2af50d92011-12-09 19:07:20 +0000511def VLD2d8 : VLD2<0b1000, {0,0,?,?}, "8", VecListTwoD, IIC_VLD2>;
512def VLD2d16 : VLD2<0b1000, {0,1,?,?}, "16", VecListTwoD, IIC_VLD2>;
513def VLD2d32 : VLD2<0b1000, {1,0,?,?}, "32", VecListTwoD, IIC_VLD2>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000514
Jim Grosbach2af50d92011-12-09 19:07:20 +0000515def VLD2q8 : VLD2<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VLD2x2>;
516def VLD2q16 : VLD2<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VLD2x2>;
517def VLD2q32 : VLD2<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VLD2x2>;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000518
Bob Wilson9d84fb32010-09-14 20:59:49 +0000519def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
520def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
521def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000522
Evan Chengd2ca8132010-10-09 01:03:04 +0000523def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
524def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
525def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000526
Bob Wilson92cb9322010-03-20 20:10:51 +0000527// ...with address register writeback:
Jim Grosbach1f94ec72011-12-09 18:54:11 +0000528class VLD2WB<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy,
Jim Grosbach2af50d92011-12-09 19:07:20 +0000529 InstrItinClass itin>
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000530 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
Jim Grosbach1f94ec72011-12-09 18:54:11 +0000531 (ins addrmode6:$Rn, am6offset:$Rm), itin,
Jim Grosbach224180e2011-10-21 23:58:57 +0000532 "vld2", Dt, "$Vd, $Rn$Rm",
Owen Andersonf431eda2010-11-02 23:47:29 +0000533 "$Rn.addr = $wb", []> {
534 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000535 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000536}
Bob Wilson92cb9322010-03-20 20:10:51 +0000537
Jim Grosbach1f94ec72011-12-09 18:54:11 +0000538def VLD2d8_UPD : VLD2WB<0b1000, {0,0,?,?}, "8", VecListTwoD, IIC_VLD2u>;
539def VLD2d16_UPD : VLD2WB<0b1000, {0,1,?,?}, "16", VecListTwoD, IIC_VLD2u>;
540def VLD2d32_UPD : VLD2WB<0b1000, {1,0,?,?}, "32", VecListTwoD, IIC_VLD2u>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000541
Jim Grosbach1f94ec72011-12-09 18:54:11 +0000542def VLD2q8_UPD : VLD2WB<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VLD2x2u>;
543def VLD2q16_UPD : VLD2WB<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VLD2x2u>;
544def VLD2q32_UPD : VLD2WB<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VLD2x2u>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000545
Evan Chengd2ca8132010-10-09 01:03:04 +0000546def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
547def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
548def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000549
Evan Chengd2ca8132010-10-09 01:03:04 +0000550def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
551def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
552def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000553
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000554// ...with double-spaced registers
Jim Grosbach2af50d92011-12-09 19:07:20 +0000555def VLD2b8 : VLD2<0b1001, {0,0,?,?}, "8", VecListTwoQ, IIC_VLD2>;
556def VLD2b16 : VLD2<0b1001, {0,1,?,?}, "16", VecListTwoQ, IIC_VLD2>;
557def VLD2b32 : VLD2<0b1001, {1,0,?,?}, "32", VecListTwoQ, IIC_VLD2>;
Jim Grosbach1f94ec72011-12-09 18:54:11 +0000558def VLD2b8_UPD : VLD2WB<0b1001, {0,0,?,?}, "8", VecListTwoQ, IIC_VLD2u>;
559def VLD2b16_UPD : VLD2WB<0b1001, {0,1,?,?}, "16", VecListTwoQ, IIC_VLD2u>;
560def VLD2b32_UPD : VLD2WB<0b1001, {1,0,?,?}, "32", VecListTwoQ, IIC_VLD2u>;
Johnny Chend7283d92010-02-23 20:51:23 +0000561
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000562// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000563class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000564 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000565 (ins addrmode6:$Rn), IIC_VLD3,
566 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
567 let Rm = 0b1111;
568 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000569 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000570}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000571
Owen Andersoncf667be2010-11-02 01:24:55 +0000572def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
573def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
574def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000575
Bob Wilson9d84fb32010-09-14 20:59:49 +0000576def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
577def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
578def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000579
Bob Wilson92cb9322010-03-20 20:10:51 +0000580// ...with address register writeback:
581class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
582 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000583 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000584 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
585 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
586 "$Rn.addr = $wb", []> {
587 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000588 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000589}
Bob Wilson92cb9322010-03-20 20:10:51 +0000590
Owen Andersoncf667be2010-11-02 01:24:55 +0000591def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
592def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
593def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000594
Evan Cheng84f69e82010-10-09 01:45:34 +0000595def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
596def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
597def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000598
Bob Wilson7de68142011-02-07 17:43:15 +0000599// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000600def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
601def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
602def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
603def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
604def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
605def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000606
Evan Cheng84f69e82010-10-09 01:45:34 +0000607def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
608def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
609def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000610
Bob Wilson92cb9322010-03-20 20:10:51 +0000611// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +0000612def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
613def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
614def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
615
Evan Cheng84f69e82010-10-09 01:45:34 +0000616def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
617def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
618def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000619
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000620// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000621class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
622 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000623 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000624 (ins addrmode6:$Rn), IIC_VLD4,
625 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
626 let Rm = 0b1111;
627 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000628 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000629}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000630
Owen Andersoncf667be2010-11-02 01:24:55 +0000631def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
632def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
633def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000634
Bob Wilson9d84fb32010-09-14 20:59:49 +0000635def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
636def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
637def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000638
Bob Wilson92cb9322010-03-20 20:10:51 +0000639// ...with address register writeback:
640class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
641 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000642 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000643 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000644 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
645 "$Rn.addr = $wb", []> {
646 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000647 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000648}
Bob Wilson92cb9322010-03-20 20:10:51 +0000649
Owen Andersoncf667be2010-11-02 01:24:55 +0000650def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
651def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
652def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000653
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000654def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
655def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
656def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000657
Bob Wilson7de68142011-02-07 17:43:15 +0000658// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000659def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
660def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
661def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
662def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
663def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
664def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000665
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000666def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
667def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
668def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000669
Bob Wilson92cb9322010-03-20 20:10:51 +0000670// ...alternate versions to be allocated odd register numbers:
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000671def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
672def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
673def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
674
675def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
676def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
677def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000678
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000679} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
680
Bob Wilson8466fa12010-09-13 23:01:35 +0000681// Classes for VLD*LN pseudo-instructions with multi-register operands.
682// These are expanded to real instructions after register allocation.
683class VLDQLNPseudo<InstrItinClass itin>
684 : PseudoNLdSt<(outs QPR:$dst),
685 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
686 itin, "$src = $dst">;
687class VLDQLNWBPseudo<InstrItinClass itin>
688 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
689 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
690 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
691class VLDQQLNPseudo<InstrItinClass itin>
692 : PseudoNLdSt<(outs QQPR:$dst),
693 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
694 itin, "$src = $dst">;
695class VLDQQLNWBPseudo<InstrItinClass itin>
696 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
697 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
698 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
699class VLDQQQQLNPseudo<InstrItinClass itin>
700 : PseudoNLdSt<(outs QQQQPR:$dst),
701 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
702 itin, "$src = $dst">;
703class VLDQQQQLNWBPseudo<InstrItinClass itin>
704 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
705 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
706 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
707
Bob Wilsonb07c1712009-10-07 21:53:04 +0000708// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000709class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
710 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000711 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000712 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
713 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000714 "$src = $Vd",
715 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000716 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000717 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000718 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000719 let DecoderMethod = "DecodeVLD1LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000720}
Mon P Wang183c6272011-05-09 17:47:27 +0000721class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
722 PatFrag LoadOp>
723 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
724 (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane),
725 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
726 "$src = $Vd",
727 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
728 (i32 (LoadOp addrmode6oneL32:$Rn)),
729 imm:$lane))]> {
730 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000731 let DecoderMethod = "DecodeVLD1LN";
Mon P Wang183c6272011-05-09 17:47:27 +0000732}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000733class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
734 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
735 (i32 (LoadOp addrmode6:$addr)),
736 imm:$lane))];
737}
738
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000739def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
740 let Inst{7-5} = lane{2-0};
741}
742def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
743 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000744 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000745}
Mon P Wang183c6272011-05-09 17:47:27 +0000746def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000747 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000748 let Inst{5} = Rn{4};
749 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000750}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000751
752def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
753def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
754def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
755
Bob Wilson746fa172010-12-10 22:13:32 +0000756def : Pat<(vector_insert (v2f32 DPR:$src),
757 (f32 (load addrmode6:$addr)), imm:$lane),
758 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
759def : Pat<(vector_insert (v4f32 QPR:$src),
760 (f32 (load addrmode6:$addr)), imm:$lane),
761 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
762
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000763let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
764
765// ...with address register writeback:
766class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000767 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000768 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000769 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000770 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000771 "$src = $Vd, $Rn.addr = $wb", []> {
772 let DecoderMethod = "DecodeVLD1LN";
773}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000774
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000775def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
776 let Inst{7-5} = lane{2-0};
777}
778def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
779 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000780 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000781}
782def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
783 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000784 let Inst{5} = Rn{4};
785 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000786}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000787
788def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
789def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
790def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000791
Bob Wilson243fcc52009-09-01 04:26:28 +0000792// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000793class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000794 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000795 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
796 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000797 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000798 let Rm = 0b1111;
799 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000800 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000801}
Bob Wilson243fcc52009-09-01 04:26:28 +0000802
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000803def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
804 let Inst{7-5} = lane{2-0};
805}
806def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
807 let Inst{7-6} = lane{1-0};
808}
809def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
810 let Inst{7} = lane{0};
811}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000812
Evan Chengd2ca8132010-10-09 01:03:04 +0000813def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
814def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
815def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000816
Bob Wilson41315282010-03-20 20:39:53 +0000817// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000818def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
819 let Inst{7-6} = lane{1-0};
820}
821def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
822 let Inst{7} = lane{0};
823}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000824
Evan Chengd2ca8132010-10-09 01:03:04 +0000825def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
826def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000827
Bob Wilsona1023642010-03-20 20:47:18 +0000828// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000829class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000830 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000831 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000832 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000833 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
834 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
835 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000836 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000837}
Bob Wilsona1023642010-03-20 20:47:18 +0000838
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000839def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
840 let Inst{7-5} = lane{2-0};
841}
842def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
843 let Inst{7-6} = lane{1-0};
844}
845def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
846 let Inst{7} = lane{0};
847}
Bob Wilsona1023642010-03-20 20:47:18 +0000848
Evan Chengd2ca8132010-10-09 01:03:04 +0000849def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
850def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
851def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000852
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000853def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
854 let Inst{7-6} = lane{1-0};
855}
856def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
857 let Inst{7} = lane{0};
858}
Bob Wilsona1023642010-03-20 20:47:18 +0000859
Evan Chengd2ca8132010-10-09 01:03:04 +0000860def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
861def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000862
Bob Wilson243fcc52009-09-01 04:26:28 +0000863// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000864class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000865 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000866 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000867 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000868 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000869 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000870 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000871 let DecoderMethod = "DecodeVLD3LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000872}
Bob Wilson243fcc52009-09-01 04:26:28 +0000873
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000874def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
875 let Inst{7-5} = lane{2-0};
876}
877def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
878 let Inst{7-6} = lane{1-0};
879}
880def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
881 let Inst{7} = lane{0};
882}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000883
Evan Cheng84f69e82010-10-09 01:45:34 +0000884def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
885def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
886def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000887
Bob Wilson41315282010-03-20 20:39:53 +0000888// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000889def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
890 let Inst{7-6} = lane{1-0};
891}
892def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
893 let Inst{7} = lane{0};
894}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000895
Evan Cheng84f69e82010-10-09 01:45:34 +0000896def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
897def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000898
Bob Wilsona1023642010-03-20 20:47:18 +0000899// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000900class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000901 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000902 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000903 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000904 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000905 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000906 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
907 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000908 []> {
909 let DecoderMethod = "DecodeVLD3LN";
910}
Bob Wilsona1023642010-03-20 20:47:18 +0000911
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000912def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
913 let Inst{7-5} = lane{2-0};
914}
915def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
916 let Inst{7-6} = lane{1-0};
917}
918def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
919 let Inst{7} = lane{0};
920}
Bob Wilsona1023642010-03-20 20:47:18 +0000921
Evan Cheng84f69e82010-10-09 01:45:34 +0000922def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
923def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
924def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000925
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000926def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
927 let Inst{7-6} = lane{1-0};
928}
929def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
930 let Inst{7} = lane{0};
931}
Bob Wilsona1023642010-03-20 20:47:18 +0000932
Evan Cheng84f69e82010-10-09 01:45:34 +0000933def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
934def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000935
Bob Wilson243fcc52009-09-01 04:26:28 +0000936// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000937class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000938 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000939 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000940 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000941 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000942 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000943 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000944 let Rm = 0b1111;
945 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000946 let DecoderMethod = "DecodeVLD4LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000947}
Bob Wilson243fcc52009-09-01 04:26:28 +0000948
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000949def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
950 let Inst{7-5} = lane{2-0};
951}
952def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
953 let Inst{7-6} = lane{1-0};
954}
955def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
956 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000957 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000958}
Bob Wilson62e053e2009-10-08 22:53:57 +0000959
Evan Cheng10dc63f2010-10-09 04:07:58 +0000960def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
961def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
962def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000963
Bob Wilson41315282010-03-20 20:39:53 +0000964// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000965def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
966 let Inst{7-6} = lane{1-0};
967}
968def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
969 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000970 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000971}
Bob Wilson62e053e2009-10-08 22:53:57 +0000972
Evan Cheng10dc63f2010-10-09 04:07:58 +0000973def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
974def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000975
Bob Wilsona1023642010-03-20 20:47:18 +0000976// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000977class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000978 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000979 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000980 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000981 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000982 IIC_VLD4lnu, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000983"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
984"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000985 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000986 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000987 let DecoderMethod = "DecodeVLD4LN" ;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000988}
Bob Wilsona1023642010-03-20 20:47:18 +0000989
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000990def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
991 let Inst{7-5} = lane{2-0};
992}
993def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
994 let Inst{7-6} = lane{1-0};
995}
996def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
997 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000998 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000999}
Bob Wilsona1023642010-03-20 20:47:18 +00001000
Evan Cheng10dc63f2010-10-09 04:07:58 +00001001def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
1002def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
1003def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001004
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001005def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
1006 let Inst{7-6} = lane{1-0};
1007}
1008def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
1009 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001010 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001011}
Bob Wilsona1023642010-03-20 20:47:18 +00001012
Evan Cheng10dc63f2010-10-09 04:07:58 +00001013def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
1014def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001015
Bob Wilson2a0e9742010-11-27 06:35:16 +00001016} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
1017
Bob Wilsonb07c1712009-10-07 21:53:04 +00001018// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001019class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Jim Grosbach98b05a52011-11-30 01:09:44 +00001020 : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListOneDAllLanes:$Vd),
1021 (ins addrmode6dup:$Rn),
1022 IIC_VLD1dup, "vld1", Dt, "$Vd, $Rn", "",
1023 [(set VecListOneDAllLanes:$Vd,
1024 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001025 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001026 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001027 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001028}
1029class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
1030 let Pattern = [(set QPR:$dst,
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001031 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))];
Bob Wilson2a0e9742010-11-27 06:35:16 +00001032}
1033
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001034def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
1035def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
1036def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001037
1038def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
1039def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
1040def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
1041
Bob Wilson746fa172010-12-10 22:13:32 +00001042def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1043 (VLD1DUPd32 addrmode6:$addr)>;
1044def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1045 (VLD1DUPq32Pseudo addrmode6:$addr)>;
1046
Bob Wilson2a0e9742010-11-27 06:35:16 +00001047let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
1048
Bob Wilson20d55152010-12-10 22:13:24 +00001049class VLD1QDUP<bits<4> op7_4, string Dt>
Jim Grosbach13af2222011-11-30 18:21:25 +00001050 : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListTwoDAllLanes:$Vd),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001051 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Jim Grosbach13af2222011-11-30 18:21:25 +00001052 "vld1", Dt, "$Vd, $Rn", "", []> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001053 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001054 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001055 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001056}
1057
Bob Wilson20d55152010-12-10 22:13:24 +00001058def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">;
1059def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">;
1060def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001061
1062// ...with address register writeback:
Jim Grosbach096334e2011-11-30 19:35:44 +00001063multiclass VLD1DUPWB<bits<4> op7_4, string Dt> {
1064 def _fixed : NLdSt<1, 0b10, 0b1100, op7_4,
1065 (outs VecListOneDAllLanes:$Vd, GPR:$wb),
1066 (ins addrmode6dup:$Rn), IIC_VLD1dupu,
1067 "vld1", Dt, "$Vd, $Rn!",
1068 "$Rn.addr = $wb", []> {
1069 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1070 let Inst{4} = Rn{4};
1071 let DecoderMethod = "DecodeVLD1DupInstruction";
1072 let AsmMatchConverter = "cvtVLDwbFixed";
1073 }
1074 def _register : NLdSt<1, 0b10, 0b1100, op7_4,
1075 (outs VecListOneDAllLanes:$Vd, GPR:$wb),
1076 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu,
1077 "vld1", Dt, "$Vd, $Rn, $Rm",
1078 "$Rn.addr = $wb", []> {
1079 let Inst{4} = Rn{4};
1080 let DecoderMethod = "DecodeVLD1DupInstruction";
1081 let AsmMatchConverter = "cvtVLDwbRegister";
1082 }
Bob Wilsonbce55772010-11-27 07:12:02 +00001083}
Jim Grosbach096334e2011-11-30 19:35:44 +00001084multiclass VLD1QDUPWB<bits<4> op7_4, string Dt> {
1085 def _fixed : NLdSt<1, 0b10, 0b1100, op7_4,
1086 (outs VecListTwoDAllLanes:$Vd, GPR:$wb),
1087 (ins addrmode6dup:$Rn), IIC_VLD1dupu,
1088 "vld1", Dt, "$Vd, $Rn!",
1089 "$Rn.addr = $wb", []> {
1090 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1091 let Inst{4} = Rn{4};
1092 let DecoderMethod = "DecodeVLD1DupInstruction";
1093 let AsmMatchConverter = "cvtVLDwbFixed";
1094 }
1095 def _register : NLdSt<1, 0b10, 0b1100, op7_4,
1096 (outs VecListTwoDAllLanes:$Vd, GPR:$wb),
1097 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu,
1098 "vld1", Dt, "$Vd, $Rn, $Rm",
1099 "$Rn.addr = $wb", []> {
1100 let Inst{4} = Rn{4};
1101 let DecoderMethod = "DecodeVLD1DupInstruction";
1102 let AsmMatchConverter = "cvtVLDwbRegister";
1103 }
Bob Wilsonbce55772010-11-27 07:12:02 +00001104}
Bob Wilson2a0e9742010-11-27 06:35:16 +00001105
Jim Grosbach096334e2011-11-30 19:35:44 +00001106defm VLD1DUPd8wb : VLD1DUPWB<{0,0,0,0}, "8">;
1107defm VLD1DUPd16wb : VLD1DUPWB<{0,1,0,?}, "16">;
1108defm VLD1DUPd32wb : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001109
Jim Grosbach096334e2011-11-30 19:35:44 +00001110defm VLD1DUPq8wb : VLD1QDUPWB<{0,0,1,0}, "8">;
1111defm VLD1DUPq16wb : VLD1QDUPWB<{0,1,1,?}, "16">;
1112defm VLD1DUPq32wb : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001113
Jim Grosbach096334e2011-11-30 19:35:44 +00001114def VLD1DUPq8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1115def VLD1DUPq16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1116def VLD1DUPq32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1117def VLD1DUPq8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
1118def VLD1DUPq16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
1119def VLD1DUPq32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001120
Bob Wilsonb07c1712009-10-07 21:53:04 +00001121// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001122class VLD2DUP<bits<4> op7_4, string Dt>
1123 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001124 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001125 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
1126 let Rm = 0b1111;
1127 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001128 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001129}
1130
1131def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8">;
1132def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16">;
1133def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32">;
1134
1135def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
1136def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
1137def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
1138
1139// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001140def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8">;
1141def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16">;
1142def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001143
1144// ...with address register writeback:
1145class VLD2DUPWB<bits<4> op7_4, string Dt>
1146 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001147 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD2dupu,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001148 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1149 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001150 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001151}
1152
1153def VLD2DUPd8_UPD : VLD2DUPWB<{0,0,0,0}, "8">;
1154def VLD2DUPd16_UPD : VLD2DUPWB<{0,1,0,?}, "16">;
1155def VLD2DUPd32_UPD : VLD2DUPWB<{1,0,0,?}, "32">;
1156
Bob Wilson173fb142010-11-30 00:00:38 +00001157def VLD2DUPd8x2_UPD : VLD2DUPWB<{0,0,1,0}, "8">;
1158def VLD2DUPd16x2_UPD : VLD2DUPWB<{0,1,1,?}, "16">;
1159def VLD2DUPd32x2_UPD : VLD2DUPWB<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001160
1161def VLD2DUPd8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1162def VLD2DUPd16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1163def VLD2DUPd32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1164
Bob Wilsonb07c1712009-10-07 21:53:04 +00001165// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +00001166class VLD3DUP<bits<4> op7_4, string Dt>
1167 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001168 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +00001169 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
1170 let Rm = 0b1111;
Owen Andersonef2865a2011-08-15 23:38:54 +00001171 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001172 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001173}
1174
1175def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
1176def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
1177def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
1178
1179def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1180def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1181def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1182
1183// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001184def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">;
1185def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">;
1186def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001187
1188// ...with address register writeback:
1189class VLD3DUPWB<bits<4> op7_4, string Dt>
1190 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001191 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +00001192 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
1193 "$Rn.addr = $wb", []> {
Owen Andersonef2865a2011-08-15 23:38:54 +00001194 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001195 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001196}
1197
1198def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
1199def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
1200def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
1201
Bob Wilson173fb142010-11-30 00:00:38 +00001202def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
1203def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
1204def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001205
1206def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1207def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1208def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1209
Bob Wilsonb07c1712009-10-07 21:53:04 +00001210// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +00001211class VLD4DUP<bits<4> op7_4, string Dt>
1212 : NLdSt<1, 0b10, 0b1111, op7_4,
1213 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001214 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001215 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
1216 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001217 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001218 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001219}
1220
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001221def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
1222def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
1223def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001224
1225def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1226def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1227def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1228
1229// ...with double-spaced registers (not used for codegen):
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001230def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">;
1231def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">;
1232def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001233
1234// ...with address register writeback:
1235class VLD4DUPWB<bits<4> op7_4, string Dt>
1236 : NLdSt<1, 0b10, 0b1111, op7_4,
1237 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001238 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001239 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001240 "$Rn.addr = $wb", []> {
1241 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001242 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001243}
1244
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001245def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
1246def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
1247def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
1248
1249def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
1250def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1251def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001252
1253def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1254def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1255def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1256
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001257} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001258
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001259let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001260
Bob Wilson709d5922010-08-25 23:27:42 +00001261// Classes for VST* pseudo-instructions with multi-register operands.
1262// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001263class VSTQPseudo<InstrItinClass itin>
1264 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1265class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001266 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001267 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001268 "$addr.addr = $wb">;
Jim Grosbach4334e032011-10-31 21:50:31 +00001269class VSTQWBfixedPseudo<InstrItinClass itin>
1270 : PseudoNLdSt<(outs GPR:$wb),
1271 (ins addrmode6:$addr, QPR:$src), itin,
1272 "$addr.addr = $wb">;
1273class VSTQWBregisterPseudo<InstrItinClass itin>
1274 : PseudoNLdSt<(outs GPR:$wb),
1275 (ins addrmode6:$addr, rGPR:$offset, QPR:$src), itin,
1276 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001277class VSTQQPseudo<InstrItinClass itin>
1278 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1279class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001280 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001281 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001282 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +00001283class VSTQQQQPseudo<InstrItinClass itin>
1284 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001285class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001286 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001287 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001288 "$addr.addr = $wb">;
1289
Bob Wilson11d98992010-03-23 06:20:33 +00001290// VST1 : Vector Store (multiple single elements)
1291class VST1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +00001292 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, VecListOneD:$Vd),
1293 IIC_VST1, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001294 let Rm = 0b1111;
1295 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001296 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001297}
Bob Wilson11d98992010-03-23 06:20:33 +00001298class VST1Q<bits<4> op7_4, string Dt>
Jim Grosbach742c4ba2011-11-12 00:31:53 +00001299 : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$Rn, VecListTwoD:$Vd),
1300 IIC_VST1x2, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001301 let Rm = 0b1111;
1302 let Inst{5-4} = Rn{5-4};
Jim Grosbach4d061382011-11-11 23:51:31 +00001303 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001304}
Bob Wilson11d98992010-03-23 06:20:33 +00001305
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001306def VST1d8 : VST1D<{0,0,0,?}, "8">;
1307def VST1d16 : VST1D<{0,1,0,?}, "16">;
1308def VST1d32 : VST1D<{1,0,0,?}, "32">;
1309def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001310
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001311def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1312def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1313def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1314def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001315
Evan Cheng60ff8792010-10-11 22:03:18 +00001316def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
1317def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
1318def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
1319def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001320
Bob Wilson25eb5012010-03-20 20:54:36 +00001321// ...with address register writeback:
Jim Grosbach4334e032011-10-31 21:50:31 +00001322multiclass VST1DWB<bits<4> op7_4, string Dt> {
1323 def _fixed : NLdSt<0,0b00, 0b0111,op7_4, (outs GPR:$wb),
1324 (ins addrmode6:$Rn, VecListOneD:$Vd), IIC_VLD1u,
1325 "vst1", Dt, "$Vd, $Rn!",
1326 "$Rn.addr = $wb", []> {
1327 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1328 let Inst{4} = Rn{4};
1329 let DecoderMethod = "DecodeVSTInstruction";
1330 let AsmMatchConverter = "cvtVSTwbFixed";
1331 }
1332 def _register : NLdSt<0,0b00,0b0111,op7_4, (outs GPR:$wb),
1333 (ins addrmode6:$Rn, rGPR:$Rm, VecListOneD:$Vd),
1334 IIC_VLD1u,
1335 "vst1", Dt, "$Vd, $Rn, $Rm",
1336 "$Rn.addr = $wb", []> {
1337 let Inst{4} = Rn{4};
1338 let DecoderMethod = "DecodeVSTInstruction";
1339 let AsmMatchConverter = "cvtVSTwbRegister";
1340 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001341}
Jim Grosbach4334e032011-10-31 21:50:31 +00001342multiclass VST1QWB<bits<4> op7_4, string Dt> {
1343 def _fixed : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
1344 (ins addrmode6:$Rn, VecListTwoD:$Vd), IIC_VLD1x2u,
1345 "vst1", Dt, "$Vd, $Rn!",
1346 "$Rn.addr = $wb", []> {
1347 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1348 let Inst{5-4} = Rn{5-4};
1349 let DecoderMethod = "DecodeVSTInstruction";
1350 let AsmMatchConverter = "cvtVSTwbFixed";
1351 }
1352 def _register : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
1353 (ins addrmode6:$Rn, rGPR:$Rm, VecListTwoD:$Vd),
1354 IIC_VLD1x2u,
1355 "vst1", Dt, "$Vd, $Rn, $Rm",
1356 "$Rn.addr = $wb", []> {
1357 let Inst{5-4} = Rn{5-4};
1358 let DecoderMethod = "DecodeVSTInstruction";
1359 let AsmMatchConverter = "cvtVSTwbRegister";
1360 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001361}
Bob Wilson25eb5012010-03-20 20:54:36 +00001362
Jim Grosbach4334e032011-10-31 21:50:31 +00001363defm VST1d8wb : VST1DWB<{0,0,0,?}, "8">;
1364defm VST1d16wb : VST1DWB<{0,1,0,?}, "16">;
1365defm VST1d32wb : VST1DWB<{1,0,0,?}, "32">;
1366defm VST1d64wb : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001367
Jim Grosbach4334e032011-10-31 21:50:31 +00001368defm VST1q8wb : VST1QWB<{0,0,?,?}, "8">;
1369defm VST1q16wb : VST1QWB<{0,1,?,?}, "16">;
1370defm VST1q32wb : VST1QWB<{1,0,?,?}, "32">;
1371defm VST1q64wb : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001372
Jim Grosbach4334e032011-10-31 21:50:31 +00001373def VST1q8PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1374def VST1q16PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1375def VST1q32PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1376def VST1q64PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1377def VST1q8PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1378def VST1q16PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1379def VST1q32PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1380def VST1q64PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001381
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001382// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +00001383class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001384 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001385 (ins addrmode6:$Rn, VecListThreeD:$Vd),
1386 IIC_VST1x3, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001387 let Rm = 0b1111;
1388 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001389 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001390}
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001391multiclass VST1D3WB<bits<4> op7_4, string Dt> {
1392 def _fixed : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1393 (ins addrmode6:$Rn, VecListThreeD:$Vd), IIC_VLD1x3u,
1394 "vst1", Dt, "$Vd, $Rn!",
1395 "$Rn.addr = $wb", []> {
1396 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1397 let Inst{5-4} = Rn{5-4};
1398 let DecoderMethod = "DecodeVSTInstruction";
1399 let AsmMatchConverter = "cvtVSTwbFixed";
1400 }
1401 def _register : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1402 (ins addrmode6:$Rn, rGPR:$Rm, VecListThreeD:$Vd),
1403 IIC_VLD1x3u,
1404 "vst1", Dt, "$Vd, $Rn, $Rm",
1405 "$Rn.addr = $wb", []> {
1406 let Inst{5-4} = Rn{5-4};
1407 let DecoderMethod = "DecodeVSTInstruction";
1408 let AsmMatchConverter = "cvtVSTwbRegister";
1409 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001410}
Bob Wilson052ba452010-03-22 18:22:06 +00001411
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001412def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1413def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1414def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1415def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001416
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001417defm VST1d8Twb : VST1D3WB<{0,0,0,?}, "8">;
1418defm VST1d16Twb : VST1D3WB<{0,1,0,?}, "16">;
1419defm VST1d32Twb : VST1D3WB<{1,0,0,?}, "32">;
1420defm VST1d64Twb : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001421
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001422def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1423def VST1d64TPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x3u>;
1424def VST1d64TPseudoWB_register : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001425
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001426// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +00001427class VST1D4<bits<4> op7_4, string Dt>
1428 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001429 (ins addrmode6:$Rn, VecListFourD:$Vd),
1430 IIC_VST1x4, "vst1", Dt, "$Vd, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001431 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001432 let Rm = 0b1111;
1433 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001434 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001435}
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001436multiclass VST1D4WB<bits<4> op7_4, string Dt> {
1437 def _fixed : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb),
1438 (ins addrmode6:$Rn, VecListFourD:$Vd), IIC_VLD1x4u,
1439 "vst1", Dt, "$Vd, $Rn!",
1440 "$Rn.addr = $wb", []> {
1441 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1442 let Inst{5-4} = Rn{5-4};
1443 let DecoderMethod = "DecodeVSTInstruction";
1444 let AsmMatchConverter = "cvtVSTwbFixed";
1445 }
1446 def _register : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb),
1447 (ins addrmode6:$Rn, rGPR:$Rm, VecListFourD:$Vd),
1448 IIC_VLD1x4u,
1449 "vst1", Dt, "$Vd, $Rn, $Rm",
1450 "$Rn.addr = $wb", []> {
1451 let Inst{5-4} = Rn{5-4};
1452 let DecoderMethod = "DecodeVSTInstruction";
1453 let AsmMatchConverter = "cvtVSTwbRegister";
1454 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001455}
Bob Wilson25eb5012010-03-20 20:54:36 +00001456
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001457def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1458def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1459def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1460def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001461
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001462defm VST1d8Qwb : VST1D4WB<{0,0,?,?}, "8">;
1463defm VST1d16Qwb : VST1D4WB<{0,1,?,?}, "16">;
1464defm VST1d32Qwb : VST1D4WB<{1,0,?,?}, "32">;
1465defm VST1d64Qwb : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001466
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001467def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1468def VST1d64QPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x4u>;
1469def VST1d64QPseudoWB_register : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001470
Bob Wilsonb36ec862009-08-06 18:47:44 +00001471// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001472class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
1473 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001474 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
1475 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1476 let Rm = 0b1111;
1477 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001478 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001479}
Bob Wilson95808322010-03-18 20:18:39 +00001480class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +00001481 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001482 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1483 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersond2f37942010-11-02 21:16:58 +00001484 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001485 let Rm = 0b1111;
1486 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001487 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001488}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001489
Owen Andersond2f37942010-11-02 21:16:58 +00001490def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
1491def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
1492def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001493
Owen Andersond2f37942010-11-02 21:16:58 +00001494def VST2q8 : VST2Q<{0,0,?,?}, "8">;
1495def VST2q16 : VST2Q<{0,1,?,?}, "16">;
1496def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +00001497
Evan Cheng60ff8792010-10-11 22:03:18 +00001498def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1499def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1500def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001501
Evan Cheng60ff8792010-10-11 22:03:18 +00001502def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1503def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1504def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001505
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001506// ...with address register writeback:
1507class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1508 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001509 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1510 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1511 "$Rn.addr = $wb", []> {
1512 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001513 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001514}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001515class VST2QWB<bits<4> op7_4, string Dt>
1516 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001517 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersond2f37942010-11-02 21:16:58 +00001518 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001519 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1520 "$Rn.addr = $wb", []> {
1521 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001522 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001523}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001524
Owen Andersond2f37942010-11-02 21:16:58 +00001525def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
1526def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
1527def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001528
Owen Andersond2f37942010-11-02 21:16:58 +00001529def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
1530def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
1531def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001532
Evan Cheng60ff8792010-10-11 22:03:18 +00001533def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1534def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1535def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001536
Evan Cheng60ff8792010-10-11 22:03:18 +00001537def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1538def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1539def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001540
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001541// ...with double-spaced registers
Owen Andersond2f37942010-11-02 21:16:58 +00001542def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
1543def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
1544def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
1545def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
1546def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
1547def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001548
Bob Wilsonb36ec862009-08-06 18:47:44 +00001549// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001550class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1551 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001552 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1553 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1554 let Rm = 0b1111;
1555 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001556 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001557}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001558
Owen Andersona1a45fd2010-11-02 21:47:03 +00001559def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1560def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1561def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001562
Evan Cheng60ff8792010-10-11 22:03:18 +00001563def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1564def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1565def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001566
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001567// ...with address register writeback:
1568class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1569 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001570 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001571 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001572 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1573 "$Rn.addr = $wb", []> {
1574 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001575 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001576}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001577
Owen Andersona1a45fd2010-11-02 21:47:03 +00001578def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1579def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1580def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001581
Evan Cheng60ff8792010-10-11 22:03:18 +00001582def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1583def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1584def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001585
Bob Wilson7de68142011-02-07 17:43:15 +00001586// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001587def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1588def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1589def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1590def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1591def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1592def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001593
Evan Cheng60ff8792010-10-11 22:03:18 +00001594def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1595def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1596def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001597
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001598// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001599def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1600def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1601def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1602
Evan Cheng60ff8792010-10-11 22:03:18 +00001603def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1604def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1605def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001606
Bob Wilsonb36ec862009-08-06 18:47:44 +00001607// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001608class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1609 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001610 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1611 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001612 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001613 let Rm = 0b1111;
1614 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001615 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001616}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001617
Owen Andersona1a45fd2010-11-02 21:47:03 +00001618def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1619def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1620def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001621
Evan Cheng60ff8792010-10-11 22:03:18 +00001622def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1623def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1624def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001625
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001626// ...with address register writeback:
1627class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1628 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001629 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001630 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001631 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1632 "$Rn.addr = $wb", []> {
1633 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001634 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001635}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001636
Owen Andersona1a45fd2010-11-02 21:47:03 +00001637def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1638def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1639def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001640
Evan Cheng60ff8792010-10-11 22:03:18 +00001641def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1642def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1643def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001644
Bob Wilson7de68142011-02-07 17:43:15 +00001645// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001646def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1647def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1648def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1649def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1650def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1651def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001652
Evan Cheng60ff8792010-10-11 22:03:18 +00001653def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1654def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1655def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001656
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001657// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001658def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1659def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1660def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1661
Evan Cheng60ff8792010-10-11 22:03:18 +00001662def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1663def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1664def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001665
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001666} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1667
Bob Wilson8466fa12010-09-13 23:01:35 +00001668// Classes for VST*LN pseudo-instructions with multi-register operands.
1669// These are expanded to real instructions after register allocation.
1670class VSTQLNPseudo<InstrItinClass itin>
1671 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1672 itin, "">;
1673class VSTQLNWBPseudo<InstrItinClass itin>
1674 : PseudoNLdSt<(outs GPR:$wb),
1675 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1676 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1677class VSTQQLNPseudo<InstrItinClass itin>
1678 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1679 itin, "">;
1680class VSTQQLNWBPseudo<InstrItinClass itin>
1681 : PseudoNLdSt<(outs GPR:$wb),
1682 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1683 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1684class VSTQQQQLNPseudo<InstrItinClass itin>
1685 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1686 itin, "">;
1687class VSTQQQQLNWBPseudo<InstrItinClass itin>
1688 : PseudoNLdSt<(outs GPR:$wb),
1689 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1690 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1691
Bob Wilsonb07c1712009-10-07 21:53:04 +00001692// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001693class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1694 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001695 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001696 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001697 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1698 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001699 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001700 let DecoderMethod = "DecodeVST1LN";
Owen Andersone95c9462010-11-02 21:54:45 +00001701}
Mon P Wang183c6272011-05-09 17:47:27 +00001702class VST1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1703 PatFrag StoreOp, SDNode ExtractOp>
1704 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
1705 (ins addrmode6oneL32:$Rn, DPR:$Vd, nohash_imm:$lane),
1706 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001707 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6oneL32:$Rn)]>{
Mon P Wang183c6272011-05-09 17:47:27 +00001708 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001709 let DecoderMethod = "DecodeVST1LN";
Mon P Wang183c6272011-05-09 17:47:27 +00001710}
Bob Wilsond168cef2010-11-03 16:24:53 +00001711class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1712 : VSTQLNPseudo<IIC_VST1ln> {
1713 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1714 addrmode6:$addr)];
1715}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001716
Bob Wilsond168cef2010-11-03 16:24:53 +00001717def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1718 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001719 let Inst{7-5} = lane{2-0};
1720}
Bob Wilsond168cef2010-11-03 16:24:53 +00001721def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1722 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001723 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001724 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001725}
Mon P Wang183c6272011-05-09 17:47:27 +00001726
1727def VST1LNd32 : VST1LN32<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001728 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001729 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001730}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001731
Bob Wilsond168cef2010-11-03 16:24:53 +00001732def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1733def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1734def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001735
Bob Wilson746fa172010-12-10 22:13:32 +00001736def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1737 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1738def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1739 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1740
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001741// ...with address register writeback:
Bob Wilsonda525062011-02-25 06:42:42 +00001742class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1743 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001744 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001745 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001746 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001747 "\\{$Vd[$lane]\\}, $Rn$Rm",
Bob Wilsonda525062011-02-25 06:42:42 +00001748 "$Rn.addr = $wb",
1749 [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane),
Owen Anderson7a2e1772011-08-15 18:44:44 +00001750 addrmode6:$Rn, am6offset:$Rm))]> {
1751 let DecoderMethod = "DecodeVST1LN";
1752}
Bob Wilsonda525062011-02-25 06:42:42 +00001753class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1754 : VSTQLNWBPseudo<IIC_VST1lnu> {
1755 let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1756 addrmode6:$addr, am6offset:$offset))];
1757}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001758
Bob Wilsonda525062011-02-25 06:42:42 +00001759def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8,
1760 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001761 let Inst{7-5} = lane{2-0};
1762}
Bob Wilsonda525062011-02-25 06:42:42 +00001763def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16,
1764 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001765 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001766 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001767}
Bob Wilsonda525062011-02-25 06:42:42 +00001768def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store,
1769 extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001770 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001771 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001772}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001773
Bob Wilsonda525062011-02-25 06:42:42 +00001774def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>;
1775def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>;
1776def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>;
1777
1778let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson63c90632009-10-07 20:49:18 +00001779
Bob Wilson8a3198b2009-09-01 18:51:56 +00001780// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001781class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001782 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001783 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1784 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001785 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001786 let Rm = 0b1111;
1787 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001788 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001789}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001790
Owen Andersonb20594f2010-11-02 22:18:18 +00001791def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1792 let Inst{7-5} = lane{2-0};
1793}
1794def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1795 let Inst{7-6} = lane{1-0};
1796}
1797def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1798 let Inst{7} = lane{0};
1799}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001800
Evan Cheng60ff8792010-10-11 22:03:18 +00001801def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1802def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1803def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001804
Bob Wilson41315282010-03-20 20:39:53 +00001805// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001806def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1807 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001808 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001809}
1810def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1811 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001812 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001813}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001814
Evan Cheng60ff8792010-10-11 22:03:18 +00001815def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1816def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001817
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001818// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001819class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001820 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001821 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001822 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001823 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Owen Andersonb20594f2010-11-02 22:18:18 +00001824 "$addr.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001825 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001826 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001827}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001828
Owen Andersonb20594f2010-11-02 22:18:18 +00001829def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1830 let Inst{7-5} = lane{2-0};
1831}
1832def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1833 let Inst{7-6} = lane{1-0};
1834}
1835def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1836 let Inst{7} = lane{0};
1837}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001838
Evan Cheng60ff8792010-10-11 22:03:18 +00001839def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1840def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1841def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001842
Owen Andersonb20594f2010-11-02 22:18:18 +00001843def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1844 let Inst{7-6} = lane{1-0};
1845}
1846def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1847 let Inst{7} = lane{0};
1848}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001849
Evan Cheng60ff8792010-10-11 22:03:18 +00001850def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1851def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001852
Bob Wilson8a3198b2009-09-01 18:51:56 +00001853// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001854class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001855 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001856 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001857 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001858 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1859 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001860 let DecoderMethod = "DecodeVST3LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001861}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001862
Owen Andersonb20594f2010-11-02 22:18:18 +00001863def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1864 let Inst{7-5} = lane{2-0};
1865}
1866def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1867 let Inst{7-6} = lane{1-0};
1868}
1869def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1870 let Inst{7} = lane{0};
1871}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001872
Evan Cheng60ff8792010-10-11 22:03:18 +00001873def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1874def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1875def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001876
Bob Wilson41315282010-03-20 20:39:53 +00001877// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001878def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1879 let Inst{7-6} = lane{1-0};
1880}
1881def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1882 let Inst{7} = lane{0};
1883}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001884
Evan Cheng60ff8792010-10-11 22:03:18 +00001885def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1886def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001887
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001888// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001889class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001890 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001891 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001892 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001893 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001894 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001895 "$Rn.addr = $wb", []> {
1896 let DecoderMethod = "DecodeVST3LN";
1897}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001898
Owen Andersonb20594f2010-11-02 22:18:18 +00001899def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1900 let Inst{7-5} = lane{2-0};
1901}
1902def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
1903 let Inst{7-6} = lane{1-0};
1904}
1905def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
1906 let Inst{7} = lane{0};
1907}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001908
Evan Cheng60ff8792010-10-11 22:03:18 +00001909def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1910def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1911def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001912
Owen Andersonb20594f2010-11-02 22:18:18 +00001913def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
1914 let Inst{7-6} = lane{1-0};
1915}
1916def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
1917 let Inst{7} = lane{0};
1918}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001919
Evan Cheng60ff8792010-10-11 22:03:18 +00001920def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1921def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001922
Bob Wilson8a3198b2009-09-01 18:51:56 +00001923// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001924class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001925 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001926 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001927 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001928 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001929 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001930 let Rm = 0b1111;
1931 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001932 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001933}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001934
Owen Andersonb20594f2010-11-02 22:18:18 +00001935def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
1936 let Inst{7-5} = lane{2-0};
1937}
1938def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
1939 let Inst{7-6} = lane{1-0};
1940}
1941def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
1942 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001943 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001944}
Bob Wilson56311392009-10-09 00:01:36 +00001945
Evan Cheng60ff8792010-10-11 22:03:18 +00001946def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1947def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1948def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001949
Bob Wilson41315282010-03-20 20:39:53 +00001950// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001951def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
1952 let Inst{7-6} = lane{1-0};
1953}
1954def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
1955 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001956 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001957}
Bob Wilson56311392009-10-09 00:01:36 +00001958
Evan Cheng60ff8792010-10-11 22:03:18 +00001959def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1960def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001961
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001962// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001963class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001964 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001965 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001966 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001967 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001968 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
1969 "$Rn.addr = $wb", []> {
1970 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001971 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001972}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001973
Owen Andersonb20594f2010-11-02 22:18:18 +00001974def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
1975 let Inst{7-5} = lane{2-0};
1976}
1977def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
1978 let Inst{7-6} = lane{1-0};
1979}
1980def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
1981 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001982 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001983}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001984
Evan Cheng60ff8792010-10-11 22:03:18 +00001985def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1986def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1987def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001988
Owen Andersonb20594f2010-11-02 22:18:18 +00001989def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
1990 let Inst{7-6} = lane{1-0};
1991}
1992def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
1993 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001994 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001995}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001996
Evan Cheng60ff8792010-10-11 22:03:18 +00001997def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1998def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001999
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002000} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00002001
Bob Wilson205a5ca2009-07-08 18:11:30 +00002002
Bob Wilson5bafff32009-06-22 23:27:02 +00002003//===----------------------------------------------------------------------===//
2004// NEON pattern fragments
2005//===----------------------------------------------------------------------===//
2006
2007// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002008def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002009 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2010 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002011}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002012def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002013 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2014 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002015}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002016def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002017 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2018 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002019}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002020def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002021 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2022 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002023}]>;
2024
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00002025// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002026def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002027 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
2028 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002029}]>;
2030
Bob Wilson5bafff32009-06-22 23:27:02 +00002031// Translate lane numbers from Q registers to D subregs.
2032def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002033 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002034}]>;
2035def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002036 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002037}]>;
2038def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002039 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002040}]>;
2041
2042//===----------------------------------------------------------------------===//
2043// Instruction Classes
2044//===----------------------------------------------------------------------===//
2045
Bob Wilson4711d5c2010-12-13 23:02:37 +00002046// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002047class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002048 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
2049 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002050 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2051 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
2052 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002053class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002054 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
2055 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002056 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2057 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
2058 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002059
Bob Wilson69bfbd62010-02-17 22:42:54 +00002060// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002061class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00002062 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002063 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002064 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002065 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2066 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2067 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002068class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00002069 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002070 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002071 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002072 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2073 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2074 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002075
Bob Wilson973a0742010-08-30 20:02:30 +00002076// Narrow 2-register operations.
2077class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2078 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2079 InstrItinClass itin, string OpcodeStr, string Dt,
2080 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002081 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2082 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2083 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00002084
Bob Wilson5bafff32009-06-22 23:27:02 +00002085// Narrow 2-register intrinsics.
2086class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2087 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002088 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00002089 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002090 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2091 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2092 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002093
Bob Wilsonb31a11b2010-08-20 04:54:02 +00002094// Long 2-register operations (currently only used for VMOVL).
2095class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2096 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2097 InstrItinClass itin, string OpcodeStr, string Dt,
2098 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002099 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2100 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2101 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002102
Bob Wilson04063562010-12-15 22:14:12 +00002103// Long 2-register intrinsics.
2104class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2105 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2106 InstrItinClass itin, string OpcodeStr, string Dt,
2107 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
2108 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2109 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2110 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
2111
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002112// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00002113class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002114 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002115 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00002116 OpcodeStr, Dt, "$Vd, $Vm",
2117 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00002118class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00002119 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002120 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
2121 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
2122 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002123
Bob Wilson4711d5c2010-12-13 23:02:37 +00002124// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002125class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002126 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002127 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002128 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002129 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2130 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2131 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002132 let isCommutable = Commutable;
2133}
2134// Same as N3VD but no data type.
2135class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2136 InstrItinClass itin, string OpcodeStr,
2137 ValueType ResTy, ValueType OpTy,
2138 SDNode OpNode, bit Commutable>
2139 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00002140 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2141 OpcodeStr, "$Vd, $Vn, $Vm", "",
2142 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002143 let isCommutable = Commutable;
2144}
Johnny Chen897dd0c2010-03-27 01:03:13 +00002145
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002146class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002147 InstrItinClass itin, string OpcodeStr, string Dt,
2148 ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002149 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002150 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2151 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002152 [(set (Ty DPR:$Vd),
2153 (Ty (ShOp (Ty DPR:$Vn),
2154 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002155 let isCommutable = 0;
2156}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002157class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002158 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002159 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002160 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2161 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane","",
Owen Andersonca6945e2010-12-01 00:28:25 +00002162 [(set (Ty DPR:$Vd),
2163 (Ty (ShOp (Ty DPR:$Vn),
2164 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002165 let isCommutable = 0;
2166}
2167
Bob Wilson5bafff32009-06-22 23:27:02 +00002168class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002169 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002170 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002171 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002172 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2173 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2174 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002175 let isCommutable = Commutable;
2176}
2177class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2178 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002179 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00002180 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002181 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2182 OpcodeStr, "$Vd, $Vn, $Vm", "",
2183 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002184 let isCommutable = Commutable;
2185}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002186class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002187 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002188 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002189 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002190 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2191 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002192 [(set (ResTy QPR:$Vd),
2193 (ResTy (ShOp (ResTy QPR:$Vn),
2194 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002195 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002196 let isCommutable = 0;
2197}
Bob Wilson9abe19d2010-02-17 00:31:29 +00002198class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002199 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002200 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002201 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2202 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002203 [(set (ResTy QPR:$Vd),
2204 (ResTy (ShOp (ResTy QPR:$Vn),
2205 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002206 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002207 let isCommutable = 0;
2208}
Bob Wilson5bafff32009-06-22 23:27:02 +00002209
2210// Basic 3-register intrinsics, both double- and quad-register.
2211class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002212 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002213 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002214 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002215 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
2216 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2217 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002218 let isCommutable = Commutable;
2219}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002220class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002221 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002222 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002223 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2224 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002225 [(set (Ty DPR:$Vd),
2226 (Ty (IntOp (Ty DPR:$Vn),
2227 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002228 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002229 let isCommutable = 0;
2230}
David Goodwin658ea602009-09-25 18:38:29 +00002231class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002232 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002233 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002234 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2235 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002236 [(set (Ty DPR:$Vd),
2237 (Ty (IntOp (Ty DPR:$Vn),
2238 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002239 let isCommutable = 0;
2240}
Owen Anderson3557d002010-10-26 20:56:57 +00002241class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2242 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002243 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002244 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2245 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
2246 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2247 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002248 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002249}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002250
Bob Wilson5bafff32009-06-22 23:27:02 +00002251class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002252 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002253 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002254 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002255 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
2256 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2257 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002258 let isCommutable = Commutable;
2259}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002260class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002261 string OpcodeStr, string Dt,
2262 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002263 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002264 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2265 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002266 [(set (ResTy QPR:$Vd),
2267 (ResTy (IntOp (ResTy QPR:$Vn),
2268 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002269 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002270 let isCommutable = 0;
2271}
David Goodwin658ea602009-09-25 18:38:29 +00002272class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002273 string OpcodeStr, string Dt,
2274 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002275 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002276 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2277 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002278 [(set (ResTy QPR:$Vd),
2279 (ResTy (IntOp (ResTy QPR:$Vn),
2280 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002281 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002282 let isCommutable = 0;
2283}
Owen Anderson3557d002010-10-26 20:56:57 +00002284class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2285 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002286 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002287 : N3V<op24, op23, op21_20, op11_8, 1, op4,
2288 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
2289 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2290 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002291 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002292}
Bob Wilson5bafff32009-06-22 23:27:02 +00002293
Bob Wilson4711d5c2010-12-13 23:02:37 +00002294// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002295class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002296 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002297 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002298 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002299 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2300 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2301 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2302 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
2303
David Goodwin658ea602009-09-25 18:38:29 +00002304class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002305 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002306 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002307 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002308 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002309 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002310 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002311 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002312 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002313 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002314 (Ty (MulOp DPR:$Vn,
2315 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002316 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002317class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002318 string OpcodeStr, string Dt,
2319 ValueType Ty, SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002320 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00002321 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002322 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002323 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002324 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Anderson18341e92010-10-22 18:54:37 +00002325 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002326 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00002327 (Ty (MulOp DPR:$Vn,
2328 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002329 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002330
Bob Wilson5bafff32009-06-22 23:27:02 +00002331class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002332 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00002333 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002334 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002335 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2336 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2337 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2338 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002339class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002340 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00002341 SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002342 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002343 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002344 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002345 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002346 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002347 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002348 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002349 (ResTy (MulOp QPR:$Vn,
2350 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002351 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002352class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002353 string OpcodeStr, string Dt,
2354 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002355 SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002356 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002357 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002358 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002359 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002360 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002361 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002362 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002363 (ResTy (MulOp QPR:$Vn,
2364 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002365 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002366
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002367// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2368class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2369 InstrItinClass itin, string OpcodeStr, string Dt,
2370 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2371 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002372 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2373 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2374 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2375 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002376class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2377 InstrItinClass itin, string OpcodeStr, string Dt,
2378 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2379 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002380 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2381 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2382 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2383 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002384
Bob Wilson5bafff32009-06-22 23:27:02 +00002385// Neon 3-argument intrinsics, both double- and quad-register.
2386// The destination register is also used as the first source operand register.
2387class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002388 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002389 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002390 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002391 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2392 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2393 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2394 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002395class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002396 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002397 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002398 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002399 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2400 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2401 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2402 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002403
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002404// Long Multiply-Add/Sub operations.
2405class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2406 InstrItinClass itin, string OpcodeStr, string Dt,
2407 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2408 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002409 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2410 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2411 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2412 (TyQ (MulOp (TyD DPR:$Vn),
2413 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002414class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2415 InstrItinClass itin, string OpcodeStr, string Dt,
2416 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002417 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002418 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002419 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002420 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002421 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002422 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002423 (TyQ (MulOp (TyD DPR:$Vn),
2424 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002425 imm:$lane))))))]>;
2426class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2427 InstrItinClass itin, string OpcodeStr, string Dt,
2428 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002429 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002430 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002431 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002432 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002433 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002434 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002435 (TyQ (MulOp (TyD DPR:$Vn),
2436 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002437 imm:$lane))))))]>;
2438
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002439// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2440class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2441 InstrItinClass itin, string OpcodeStr, string Dt,
2442 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2443 SDNode OpNode>
2444 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002445 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2446 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2447 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2448 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2449 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002450
Bob Wilson5bafff32009-06-22 23:27:02 +00002451// Neon Long 3-argument intrinsic. The destination register is
2452// a quad-register and is also used as the first source operand register.
2453class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002454 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002455 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002456 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002457 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2458 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2459 [(set QPR:$Vd,
2460 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002461class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002462 string OpcodeStr, string Dt,
2463 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002464 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002465 (outs QPR:$Vd),
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002466 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002467 NVMulSLFrm, itin,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002468 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002469 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002470 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002471 (OpTy DPR:$Vn),
2472 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002473 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002474class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2475 InstrItinClass itin, string OpcodeStr, string Dt,
2476 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002477 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002478 (outs QPR:$Vd),
Jim Grosbache873d2a2011-10-18 17:16:30 +00002479 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002480 NVMulSLFrm, itin,
Jim Grosbache873d2a2011-10-18 17:16:30 +00002481 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002482 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002483 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002484 (OpTy DPR:$Vn),
2485 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002486 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002487
Bob Wilson5bafff32009-06-22 23:27:02 +00002488// Narrowing 3-register intrinsics.
2489class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002490 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002491 Intrinsic IntOp, bit Commutable>
2492 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002493 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2494 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2495 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002496 let isCommutable = Commutable;
2497}
2498
Bob Wilson04d6c282010-08-29 05:57:34 +00002499// Long 3-register operations.
2500class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2501 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002502 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2503 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002504 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2505 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2506 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002507 let isCommutable = Commutable;
2508}
2509class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2510 InstrItinClass itin, string OpcodeStr, string Dt,
2511 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002512 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002513 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2514 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002515 [(set QPR:$Vd,
2516 (TyQ (OpNode (TyD DPR:$Vn),
2517 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002518class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2519 InstrItinClass itin, string OpcodeStr, string Dt,
2520 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002521 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002522 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2523 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002524 [(set QPR:$Vd,
2525 (TyQ (OpNode (TyD DPR:$Vn),
2526 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002527
2528// Long 3-register operations with explicitly extended operands.
2529class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2530 InstrItinClass itin, string OpcodeStr, string Dt,
2531 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2532 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002533 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002534 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2535 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2536 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2537 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002538 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002539}
2540
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002541// Long 3-register intrinsics with explicit extend (VABDL).
2542class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2543 InstrItinClass itin, string OpcodeStr, string Dt,
2544 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2545 bit Commutable>
2546 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002547 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2548 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2549 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2550 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002551 let isCommutable = Commutable;
2552}
2553
Bob Wilson5bafff32009-06-22 23:27:02 +00002554// Long 3-register intrinsics.
2555class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002556 InstrItinClass itin, string OpcodeStr, string Dt,
2557 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002558 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002559 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2560 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2561 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002562 let isCommutable = Commutable;
2563}
David Goodwin658ea602009-09-25 18:38:29 +00002564class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002565 string OpcodeStr, string Dt,
2566 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002567 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002568 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2569 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002570 [(set (ResTy QPR:$Vd),
2571 (ResTy (IntOp (OpTy DPR:$Vn),
2572 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002573 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002574class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2575 InstrItinClass itin, string OpcodeStr, string Dt,
2576 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002577 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002578 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2579 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002580 [(set (ResTy QPR:$Vd),
2581 (ResTy (IntOp (OpTy DPR:$Vn),
2582 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002583 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002584
Bob Wilson04d6c282010-08-29 05:57:34 +00002585// Wide 3-register operations.
2586class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2587 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2588 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002589 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002590 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2591 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2592 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2593 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002594 let isCommutable = Commutable;
2595}
2596
2597// Pairwise long 2-register intrinsics, both double- and quad-register.
2598class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002599 bits<2> op17_16, bits<5> op11_7, bit op4,
2600 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002601 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002602 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2603 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2604 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002605class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002606 bits<2> op17_16, bits<5> op11_7, bit op4,
2607 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002608 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002609 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2610 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2611 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002612
2613// Pairwise long 2-register accumulate intrinsics,
2614// both double- and quad-register.
2615// The destination register is also used as the first source operand register.
2616class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002617 bits<2> op17_16, bits<5> op11_7, bit op4,
2618 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002619 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2620 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002621 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2622 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2623 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002624class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002625 bits<2> op17_16, bits<5> op11_7, bit op4,
2626 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002627 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2628 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002629 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2630 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2631 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002632
2633// Shift by immediate,
2634// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002635class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002636 Format f, InstrItinClass itin, Operand ImmTy,
2637 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002638 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002639 (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002640 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2641 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002642class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002643 Format f, InstrItinClass itin, Operand ImmTy,
2644 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002645 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002646 (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002647 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2648 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002649
Johnny Chen6c8648b2010-03-17 23:26:50 +00002650// Long shift by immediate.
2651class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2652 string OpcodeStr, string Dt,
Jim Grosbach4e413952011-12-07 00:02:17 +00002653 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Johnny Chen6c8648b2010-03-17 23:26:50 +00002654 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach4e413952011-12-07 00:02:17 +00002655 (outs QPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), N2RegVShLFrm,
Owen Andersonca6945e2010-12-01 00:28:25 +00002656 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2657 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002658 (i32 imm:$SIMM))))]>;
2659
Bob Wilson5bafff32009-06-22 23:27:02 +00002660// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002661class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002662 InstrItinClass itin, string OpcodeStr, string Dt,
Bill Wendlinga656b632011-03-01 01:00:59 +00002663 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002664 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Bill Wendlinga656b632011-03-01 01:00:59 +00002665 (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002666 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2667 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002668 (i32 imm:$SIMM))))]>;
2669
2670// Shift right by immediate and accumulate,
2671// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002672class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002673 Operand ImmTy, string OpcodeStr, string Dt,
2674 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002675 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002676 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002677 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2678 [(set DPR:$Vd, (Ty (add DPR:$src1,
2679 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002680class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002681 Operand ImmTy, string OpcodeStr, string Dt,
2682 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002683 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002684 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002685 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2686 [(set QPR:$Vd, (Ty (add QPR:$src1,
2687 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002688
2689// Shift by immediate and insert,
2690// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002691class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002692 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2693 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002694 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002695 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD,
Owen Anderson0745c382010-10-27 17:40:08 +00002696 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2697 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002698class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002699 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2700 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002701 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002702 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ,
Owen Anderson0745c382010-10-27 17:40:08 +00002703 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2704 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002705
2706// Convert, with fractional bits immediate,
2707// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002708class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002709 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002710 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002711 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002712 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2713 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2714 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002715class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002716 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002717 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002718 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002719 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2720 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2721 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002722
2723//===----------------------------------------------------------------------===//
2724// Multiclasses
2725//===----------------------------------------------------------------------===//
2726
Bob Wilson916ac5b2009-10-03 04:44:16 +00002727// Abbreviations used in multiclass suffixes:
2728// Q = quarter int (8 bit) elements
2729// H = half int (16 bit) elements
2730// S = single int (32 bit) elements
2731// D = double int (64 bit) elements
2732
Bob Wilson094dd802010-12-18 00:42:58 +00002733// Neon 2-register vector operations and intrinsics.
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002734
Bob Wilson094dd802010-12-18 00:42:58 +00002735// Neon 2-register comparisons.
2736// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002737multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2738 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002739 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002740 // 64-bit vector types.
2741 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002742 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002743 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002744 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002745 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002746 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002747 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002748 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002749 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002750 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002751 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002752 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002753 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002754 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002755 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002756 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002757 let Inst{10} = 1; // overwrite F = 1
2758 }
2759
2760 // 128-bit vector types.
2761 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002762 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002763 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002764 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002765 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002766 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002767 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002768 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002769 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002770 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002771 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002772 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002773 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002774 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002775 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002776 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002777 let Inst{10} = 1; // overwrite F = 1
2778 }
2779}
2780
Bob Wilson094dd802010-12-18 00:42:58 +00002781
2782// Neon 2-register vector intrinsics,
2783// element sizes of 8, 16 and 32 bits:
2784multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2785 bits<5> op11_7, bit op4,
2786 InstrItinClass itinD, InstrItinClass itinQ,
2787 string OpcodeStr, string Dt, Intrinsic IntOp> {
2788 // 64-bit vector types.
2789 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2790 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
2791 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2792 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
2793 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2794 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
2795
2796 // 128-bit vector types.
2797 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2798 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
2799 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2800 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
2801 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2802 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
2803}
2804
2805
2806// Neon Narrowing 2-register vector operations,
2807// source operand element sizes of 16, 32 and 64 bits:
2808multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2809 bits<5> op11_7, bit op6, bit op4,
2810 InstrItinClass itin, string OpcodeStr, string Dt,
2811 SDNode OpNode> {
2812 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2813 itin, OpcodeStr, !strconcat(Dt, "16"),
2814 v8i8, v8i16, OpNode>;
2815 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2816 itin, OpcodeStr, !strconcat(Dt, "32"),
2817 v4i16, v4i32, OpNode>;
2818 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2819 itin, OpcodeStr, !strconcat(Dt, "64"),
2820 v2i32, v2i64, OpNode>;
2821}
2822
2823// Neon Narrowing 2-register vector intrinsics,
2824// source operand element sizes of 16, 32 and 64 bits:
2825multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2826 bits<5> op11_7, bit op6, bit op4,
2827 InstrItinClass itin, string OpcodeStr, string Dt,
2828 Intrinsic IntOp> {
2829 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2830 itin, OpcodeStr, !strconcat(Dt, "16"),
2831 v8i8, v8i16, IntOp>;
2832 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2833 itin, OpcodeStr, !strconcat(Dt, "32"),
2834 v4i16, v4i32, IntOp>;
2835 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2836 itin, OpcodeStr, !strconcat(Dt, "64"),
2837 v2i32, v2i64, IntOp>;
2838}
2839
2840
2841// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2842// source operand element sizes of 16, 32 and 64 bits:
2843multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2844 string OpcodeStr, string Dt, SDNode OpNode> {
2845 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2846 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2847 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2848 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2849 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2850 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2851}
2852
2853
Bob Wilson5bafff32009-06-22 23:27:02 +00002854// Neon 3-register vector operations.
2855
2856// First with only element sizes of 8, 16 and 32 bits:
2857multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002858 InstrItinClass itinD16, InstrItinClass itinD32,
2859 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002860 string OpcodeStr, string Dt,
2861 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002862 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002863 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002864 OpcodeStr, !strconcat(Dt, "8"),
2865 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002866 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002867 OpcodeStr, !strconcat(Dt, "16"),
2868 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002869 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002870 OpcodeStr, !strconcat(Dt, "32"),
2871 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002872
2873 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002874 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002875 OpcodeStr, !strconcat(Dt, "8"),
2876 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002877 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002878 OpcodeStr, !strconcat(Dt, "16"),
2879 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002880 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002881 OpcodeStr, !strconcat(Dt, "32"),
2882 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002883}
2884
Jim Grosbach45755a72011-12-05 20:09:44 +00002885multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, SDNode ShOp> {
Jim Grosbach422faab2011-12-05 20:12:26 +00002886 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, "i16", v4i16, ShOp>;
2887 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, "i32", v2i32, ShOp>;
Jim Grosbach45755a72011-12-05 20:09:44 +00002888 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, "i16", v8i16, v4i16, ShOp>;
Jim Grosbach422faab2011-12-05 20:12:26 +00002889 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, "i32",
Evan Chengac0869d2009-11-21 06:21:52 +00002890 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002891}
2892
Bob Wilson5bafff32009-06-22 23:27:02 +00002893// ....then also with element size 64 bits:
2894multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002895 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002896 string OpcodeStr, string Dt,
2897 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002898 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002899 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002900 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002901 OpcodeStr, !strconcat(Dt, "64"),
2902 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002903 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002904 OpcodeStr, !strconcat(Dt, "64"),
2905 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002906}
2907
2908
Bob Wilson5bafff32009-06-22 23:27:02 +00002909// Neon 3-register vector intrinsics.
2910
2911// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002912multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002913 InstrItinClass itinD16, InstrItinClass itinD32,
2914 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002915 string OpcodeStr, string Dt,
2916 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002917 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002918 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002919 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002920 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002921 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002922 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002923 v2i32, v2i32, IntOp, Commutable>;
2924
2925 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002926 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002927 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002928 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002929 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002930 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002931 v4i32, v4i32, IntOp, Commutable>;
2932}
Owen Anderson3557d002010-10-26 20:56:57 +00002933multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2934 InstrItinClass itinD16, InstrItinClass itinD32,
2935 InstrItinClass itinQ16, InstrItinClass itinQ32,
2936 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002937 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002938 // 64-bit vector types.
2939 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2940 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002941 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002942 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2943 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002944 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002945
2946 // 128-bit vector types.
2947 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2948 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002949 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002950 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2951 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002952 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002953}
Bob Wilson5bafff32009-06-22 23:27:02 +00002954
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002955multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002956 InstrItinClass itinD16, InstrItinClass itinD32,
2957 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002958 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002959 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002960 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002961 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002962 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002963 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002964 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002965 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002966 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002967}
2968
Bob Wilson5bafff32009-06-22 23:27:02 +00002969// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002970multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002971 InstrItinClass itinD16, InstrItinClass itinD32,
2972 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002973 string OpcodeStr, string Dt,
2974 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002975 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002976 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002977 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002978 OpcodeStr, !strconcat(Dt, "8"),
2979 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002980 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002981 OpcodeStr, !strconcat(Dt, "8"),
2982 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002983}
Owen Anderson3557d002010-10-26 20:56:57 +00002984multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2985 InstrItinClass itinD16, InstrItinClass itinD32,
2986 InstrItinClass itinQ16, InstrItinClass itinQ32,
2987 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002988 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002989 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002990 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002991 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2992 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002993 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002994 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2995 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002996 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002997}
2998
Bob Wilson5bafff32009-06-22 23:27:02 +00002999
3000// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003001multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003002 InstrItinClass itinD16, InstrItinClass itinD32,
3003 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003004 string OpcodeStr, string Dt,
3005 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003006 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003007 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003008 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003009 OpcodeStr, !strconcat(Dt, "64"),
3010 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003011 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003012 OpcodeStr, !strconcat(Dt, "64"),
3013 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003014}
Owen Anderson3557d002010-10-26 20:56:57 +00003015multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3016 InstrItinClass itinD16, InstrItinClass itinD32,
3017 InstrItinClass itinQ16, InstrItinClass itinQ32,
3018 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003019 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00003020 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00003021 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003022 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
3023 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00003024 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003025 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
3026 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00003027 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003028}
Bob Wilson5bafff32009-06-22 23:27:02 +00003029
Bob Wilson5bafff32009-06-22 23:27:02 +00003030// Neon Narrowing 3-register vector intrinsics,
3031// source operand element sizes of 16, 32 and 64 bits:
3032multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003033 string OpcodeStr, string Dt,
3034 Intrinsic IntOp, bit Commutable = 0> {
3035 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
3036 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003037 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00003038 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
3039 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003040 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00003041 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
3042 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003043 v2i32, v2i64, IntOp, Commutable>;
3044}
3045
3046
Bob Wilson04d6c282010-08-29 05:57:34 +00003047// Neon Long 3-register vector operations.
3048
3049multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3050 InstrItinClass itin16, InstrItinClass itin32,
3051 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003052 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00003053 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
3054 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003055 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003056 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003057 OpcodeStr, !strconcat(Dt, "16"),
3058 v4i32, v4i16, OpNode, Commutable>;
3059 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
3060 OpcodeStr, !strconcat(Dt, "32"),
3061 v2i64, v2i32, OpNode, Commutable>;
3062}
3063
3064multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
3065 InstrItinClass itin, string OpcodeStr, string Dt,
3066 SDNode OpNode> {
3067 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
3068 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
3069 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
3070 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
3071}
3072
3073multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3074 InstrItinClass itin16, InstrItinClass itin32,
3075 string OpcodeStr, string Dt,
3076 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3077 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
3078 OpcodeStr, !strconcat(Dt, "8"),
3079 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003080 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003081 OpcodeStr, !strconcat(Dt, "16"),
3082 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3083 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
3084 OpcodeStr, !strconcat(Dt, "32"),
3085 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00003086}
3087
Bob Wilson5bafff32009-06-22 23:27:02 +00003088// Neon Long 3-register vector intrinsics.
3089
3090// First with only element sizes of 16 and 32 bits:
3091multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003092 InstrItinClass itin16, InstrItinClass itin32,
3093 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003094 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003095 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003096 OpcodeStr, !strconcat(Dt, "16"),
3097 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003098 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003099 OpcodeStr, !strconcat(Dt, "32"),
3100 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003101}
3102
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003103multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003104 InstrItinClass itin, string OpcodeStr, string Dt,
3105 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003106 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003107 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003108 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003109 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003110}
3111
Bob Wilson5bafff32009-06-22 23:27:02 +00003112// ....then also with element size of 8 bits:
3113multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003114 InstrItinClass itin16, InstrItinClass itin32,
3115 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003116 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003117 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00003118 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003119 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003120 OpcodeStr, !strconcat(Dt, "8"),
3121 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003122}
3123
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003124// ....with explicit extend (VABDL).
3125multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3126 InstrItinClass itin, string OpcodeStr, string Dt,
3127 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
3128 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
3129 OpcodeStr, !strconcat(Dt, "8"),
3130 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003131 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003132 OpcodeStr, !strconcat(Dt, "16"),
3133 v4i32, v4i16, IntOp, ExtOp, Commutable>;
3134 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
3135 OpcodeStr, !strconcat(Dt, "32"),
3136 v2i64, v2i32, IntOp, ExtOp, Commutable>;
3137}
3138
Bob Wilson5bafff32009-06-22 23:27:02 +00003139
3140// Neon Wide 3-register vector intrinsics,
3141// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00003142multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3143 string OpcodeStr, string Dt,
3144 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3145 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
3146 OpcodeStr, !strconcat(Dt, "8"),
3147 v8i16, v8i8, OpNode, ExtOp, Commutable>;
3148 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
3149 OpcodeStr, !strconcat(Dt, "16"),
3150 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3151 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
3152 OpcodeStr, !strconcat(Dt, "32"),
3153 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003154}
3155
3156
3157// Neon Multiply-Op vector operations,
3158// element sizes of 8, 16 and 32 bits:
3159multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00003160 InstrItinClass itinD16, InstrItinClass itinD32,
3161 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003162 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003163 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003164 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003165 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003166 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003167 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003168 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003169 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003170
3171 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003172 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003173 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003174 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003175 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003176 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003177 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003178}
3179
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003180multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003181 InstrItinClass itinD16, InstrItinClass itinD32,
3182 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003183 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003184 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003185 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003186 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003187 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003188 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003189 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
3190 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003191 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003192 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
3193 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003194}
Bob Wilson5bafff32009-06-22 23:27:02 +00003195
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003196// Neon Intrinsic-Op vector operations,
3197// element sizes of 8, 16 and 32 bits:
3198multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3199 InstrItinClass itinD, InstrItinClass itinQ,
3200 string OpcodeStr, string Dt, Intrinsic IntOp,
3201 SDNode OpNode> {
3202 // 64-bit vector types.
3203 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
3204 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
3205 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
3206 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
3207 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
3208 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
3209
3210 // 128-bit vector types.
3211 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
3212 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
3213 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
3214 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
3215 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
3216 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
3217}
3218
Bob Wilson5bafff32009-06-22 23:27:02 +00003219// Neon 3-argument intrinsics,
3220// element sizes of 8, 16 and 32 bits:
3221multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003222 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003223 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003224 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003225 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003226 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003227 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003228 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003229 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003230 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003231
3232 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003233 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003234 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003235 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003236 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003237 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003238 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003239}
3240
3241
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003242// Neon Long Multiply-Op vector operations,
3243// element sizes of 8, 16 and 32 bits:
3244multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3245 InstrItinClass itin16, InstrItinClass itin32,
3246 string OpcodeStr, string Dt, SDNode MulOp,
3247 SDNode OpNode> {
3248 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
3249 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
3250 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
3251 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
3252 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
3253 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3254}
3255
3256multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
3257 string Dt, SDNode MulOp, SDNode OpNode> {
3258 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
3259 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
3260 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
3261 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3262}
3263
3264
Bob Wilson5bafff32009-06-22 23:27:02 +00003265// Neon Long 3-argument intrinsics.
3266
3267// First with only element sizes of 16 and 32 bits:
3268multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003269 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003270 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00003271 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003272 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00003273 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003274 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003275}
3276
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003277multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003278 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003279 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00003280 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003281 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003282 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003283}
3284
Bob Wilson5bafff32009-06-22 23:27:02 +00003285// ....then also with element size of 8 bits:
3286multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003287 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003288 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00003289 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
3290 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003291 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003292}
3293
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003294// ....with explicit extend (VABAL).
3295multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3296 InstrItinClass itin, string OpcodeStr, string Dt,
3297 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
3298 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
3299 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
3300 IntOp, ExtOp, OpNode>;
3301 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
3302 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
3303 IntOp, ExtOp, OpNode>;
3304 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
3305 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
3306 IntOp, ExtOp, OpNode>;
3307}
3308
Bob Wilson5bafff32009-06-22 23:27:02 +00003309
Bob Wilson5bafff32009-06-22 23:27:02 +00003310// Neon Pairwise long 2-register intrinsics,
3311// element sizes of 8, 16 and 32 bits:
3312multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3313 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003314 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003315 // 64-bit vector types.
3316 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003317 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003318 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003319 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003320 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003321 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003322
3323 // 128-bit vector types.
3324 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003325 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003326 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003327 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003328 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003329 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003330}
3331
3332
3333// Neon Pairwise long 2-register accumulate intrinsics,
3334// element sizes of 8, 16 and 32 bits:
3335multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3336 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003337 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003338 // 64-bit vector types.
3339 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003340 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003341 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003342 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003343 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003344 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003345
3346 // 128-bit vector types.
3347 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003348 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003349 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003350 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003351 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003352 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003353}
3354
3355
3356// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003357// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003358// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling7c6b6082011-03-08 23:48:09 +00003359multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3360 InstrItinClass itin, string OpcodeStr, string Dt,
3361 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003362 // 64-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003363 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003364 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003365 let Inst{21-19} = 0b001; // imm6 = 001xxx
3366 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003367 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003368 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003369 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3370 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003371 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003372 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003373 let Inst{21} = 0b1; // imm6 = 1xxxxx
3374 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003375 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003376 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003377 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003378
3379 // 128-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003380 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003381 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003382 let Inst{21-19} = 0b001; // imm6 = 001xxx
3383 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003384 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003385 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003386 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3387 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003388 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003389 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003390 let Inst{21} = 0b1; // imm6 = 1xxxxx
3391 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003392 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
3393 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
3394 // imm6 = xxxxxx
3395}
3396multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3397 InstrItinClass itin, string OpcodeStr, string Dt,
3398 SDNode OpNode> {
3399 // 64-bit vector types.
3400 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3401 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
3402 let Inst{21-19} = 0b001; // imm6 = 001xxx
3403 }
3404 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3405 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
3406 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3407 }
3408 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3409 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
3410 let Inst{21} = 0b1; // imm6 = 1xxxxx
3411 }
3412 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
3413 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
3414 // imm6 = xxxxxx
3415
3416 // 128-bit vector types.
3417 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3418 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
3419 let Inst{21-19} = 0b001; // imm6 = 001xxx
3420 }
3421 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3422 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
3423 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3424 }
3425 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3426 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
3427 let Inst{21} = 0b1; // imm6 = 1xxxxx
3428 }
3429 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003430 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003431 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003432}
3433
Bob Wilson5bafff32009-06-22 23:27:02 +00003434// Neon Shift-Accumulate vector operations,
3435// element sizes of 8, 16, 32 and 64 bits:
3436multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003437 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003438 // 64-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003439 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003440 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003441 let Inst{21-19} = 0b001; // imm6 = 001xxx
3442 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003443 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003444 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003445 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3446 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003447 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003448 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003449 let Inst{21} = 0b1; // imm6 = 1xxxxx
3450 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003451 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003452 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003453 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003454
3455 // 128-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003456 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003457 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003458 let Inst{21-19} = 0b001; // imm6 = 001xxx
3459 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003460 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003461 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003462 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3463 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003464 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003465 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003466 let Inst{21} = 0b1; // imm6 = 1xxxxx
3467 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003468 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003469 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003470 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003471}
3472
Bob Wilson5bafff32009-06-22 23:27:02 +00003473// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003474// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003475// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling620d0cc2011-03-09 00:33:17 +00003476multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3477 string OpcodeStr> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003478 // 64-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003479 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3480 N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003481 let Inst{21-19} = 0b001; // imm6 = 001xxx
3482 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003483 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3484 N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003485 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3486 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003487 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3488 N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003489 let Inst{21} = 0b1; // imm6 = 1xxxxx
3490 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003491 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm,
3492 N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>;
Bob Wilson507df402009-10-21 02:15:46 +00003493 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003494
3495 // 128-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003496 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3497 N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003498 let Inst{21-19} = 0b001; // imm6 = 001xxx
3499 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003500 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3501 N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003502 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3503 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003504 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3505 N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003506 let Inst{21} = 0b1; // imm6 = 1xxxxx
3507 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003508 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm,
3509 N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>;
3510 // imm6 = xxxxxx
3511}
3512multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3513 string OpcodeStr> {
3514 // 64-bit vector types.
3515 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3516 N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> {
3517 let Inst{21-19} = 0b001; // imm6 = 001xxx
3518 }
3519 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3520 N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> {
3521 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3522 }
3523 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3524 N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> {
3525 let Inst{21} = 0b1; // imm6 = 1xxxxx
3526 }
3527 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3528 N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>;
3529 // imm6 = xxxxxx
3530
3531 // 128-bit vector types.
3532 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3533 N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> {
3534 let Inst{21-19} = 0b001; // imm6 = 001xxx
3535 }
3536 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3537 N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> {
3538 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3539 }
3540 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3541 N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> {
3542 let Inst{21} = 0b1; // imm6 = 1xxxxx
3543 }
3544 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3545 N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>;
Bob Wilson507df402009-10-21 02:15:46 +00003546 // imm6 = xxxxxx
3547}
3548
3549// Neon Shift Long operations,
3550// element sizes of 8, 16, 32 bits:
3551multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003552 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003553 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003554 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, imm1_7, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003555 let Inst{21-19} = 0b001; // imm6 = 001xxx
3556 }
3557 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003558 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, imm1_15, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003559 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3560 }
3561 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003562 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, imm1_31, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003563 let Inst{21} = 0b1; // imm6 = 1xxxxx
3564 }
3565}
3566
3567// Neon Shift Narrow operations,
3568// element sizes of 16, 32, 64 bits:
3569multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003570 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003571 SDNode OpNode> {
3572 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003573 OpcodeStr, !strconcat(Dt, "16"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003574 v8i8, v8i16, shr_imm8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003575 let Inst{21-19} = 0b001; // imm6 = 001xxx
3576 }
3577 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003578 OpcodeStr, !strconcat(Dt, "32"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003579 v4i16, v4i32, shr_imm16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003580 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3581 }
3582 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003583 OpcodeStr, !strconcat(Dt, "64"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003584 v2i32, v2i64, shr_imm32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003585 let Inst{21} = 0b1; // imm6 = 1xxxxx
3586 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003587}
3588
3589//===----------------------------------------------------------------------===//
3590// Instruction Definitions.
3591//===----------------------------------------------------------------------===//
3592
3593// Vector Add Operations.
3594
3595// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003596defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003597 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003598def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003599 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003600def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003601 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003602// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003603defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3604 "vaddl", "s", add, sext, 1>;
3605defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3606 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003607// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003608defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3609defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003610// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003611defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3612 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3613 "vhadd", "s", int_arm_neon_vhadds, 1>;
3614defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3615 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3616 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003617// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003618defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3619 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3620 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3621defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3622 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3623 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003624// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003625defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3626 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3627 "vqadd", "s", int_arm_neon_vqadds, 1>;
3628defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3629 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3630 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003631// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003632defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3633 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003634// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003635defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3636 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003637
3638// Vector Multiply Operations.
3639
3640// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003641defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003642 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003643def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3644 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3645def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3646 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003647def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003648 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003649def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003650 v4f32, v4f32, fmul, 1>;
Jim Grosbach45755a72011-12-05 20:09:44 +00003651defm VMULsl : N3VSL_HS<0b1000, "vmul", mul>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00003652def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3653def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3654 v2f32, fmul>;
3655
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003656def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3657 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3658 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3659 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003660 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003661 (SubReg_i16_lane imm:$lane)))>;
3662def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3663 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3664 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3665 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003666 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003667 (SubReg_i32_lane imm:$lane)))>;
3668def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3669 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3670 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3671 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003672 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003673 (SubReg_i32_lane imm:$lane)))>;
3674
Bob Wilson5bafff32009-06-22 23:27:02 +00003675// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003676defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003677 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003678 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003679defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3680 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003681 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003682def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003683 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3684 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003685 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3686 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003687 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003688 (SubReg_i16_lane imm:$lane)))>;
3689def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003690 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3691 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003692 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3693 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003694 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003695 (SubReg_i32_lane imm:$lane)))>;
3696
Bob Wilson5bafff32009-06-22 23:27:02 +00003697// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003698defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3699 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003700 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003701defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3702 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003703 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003704def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003705 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3706 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003707 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3708 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003709 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003710 (SubReg_i16_lane imm:$lane)))>;
3711def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003712 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3713 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003714 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3715 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003716 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003717 (SubReg_i32_lane imm:$lane)))>;
3718
Bob Wilson5bafff32009-06-22 23:27:02 +00003719// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003720defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3721 "vmull", "s", NEONvmulls, 1>;
3722defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3723 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003724def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003725 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003726defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3727defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003728
Bob Wilson5bafff32009-06-22 23:27:02 +00003729// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003730defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3731 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3732defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3733 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003734
3735// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3736
3737// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003738defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003739 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3740def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003741 v2f32, fmul_su, fadd_mlx>,
3742 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003743def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003744 v4f32, fmul_su, fadd_mlx>,
3745 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003746defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003747 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3748def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003749 v2f32, fmul_su, fadd_mlx>,
3750 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003751def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003752 v4f32, v2f32, fmul_su, fadd_mlx>,
3753 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003754
3755def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003756 (mul (v8i16 QPR:$src2),
3757 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3758 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003759 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003760 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003761 (SubReg_i16_lane imm:$lane)))>;
3762
3763def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003764 (mul (v4i32 QPR:$src2),
3765 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3766 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003767 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003768 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003769 (SubReg_i32_lane imm:$lane)))>;
3770
Evan Cheng48575f62010-12-05 22:04:16 +00003771def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
3772 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003773 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003774 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3775 (v4f32 QPR:$src2),
3776 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003777 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003778 (SubReg_i32_lane imm:$lane)))>,
3779 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003780
Bob Wilson5bafff32009-06-22 23:27:02 +00003781// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003782defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3783 "vmlal", "s", NEONvmulls, add>;
3784defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3785 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003786
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003787defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3788defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003789
Bob Wilson5bafff32009-06-22 23:27:02 +00003790// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003791defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003792 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003793defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003794
Bob Wilson5bafff32009-06-22 23:27:02 +00003795// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003796defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003797 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3798def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003799 v2f32, fmul_su, fsub_mlx>,
3800 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003801def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003802 v4f32, fmul_su, fsub_mlx>,
3803 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003804defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003805 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3806def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003807 v2f32, fmul_su, fsub_mlx>,
3808 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003809def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003810 v4f32, v2f32, fmul_su, fsub_mlx>,
3811 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003812
3813def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003814 (mul (v8i16 QPR:$src2),
3815 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3816 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003817 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003818 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003819 (SubReg_i16_lane imm:$lane)))>;
3820
3821def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003822 (mul (v4i32 QPR:$src2),
3823 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3824 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003825 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003826 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003827 (SubReg_i32_lane imm:$lane)))>;
3828
Evan Cheng48575f62010-12-05 22:04:16 +00003829def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
3830 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003831 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3832 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003833 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003834 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003835 (SubReg_i32_lane imm:$lane)))>,
3836 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003837
Bob Wilson5bafff32009-06-22 23:27:02 +00003838// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003839defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3840 "vmlsl", "s", NEONvmulls, sub>;
3841defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3842 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003843
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003844defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3845defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003846
Bob Wilson5bafff32009-06-22 23:27:02 +00003847// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003848defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003849 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003850defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003851
3852// Vector Subtract Operations.
3853
3854// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003855defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003856 "vsub", "i", sub, 0>;
3857def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003858 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003859def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003860 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003861// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003862defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3863 "vsubl", "s", sub, sext, 0>;
3864defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3865 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003866// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003867defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3868defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003869// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003870defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003871 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003872 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003873defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003874 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003875 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003876// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003877defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003878 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003879 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003880defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003881 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003882 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003883// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003884defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3885 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003886// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003887defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3888 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003889
3890// Vector Comparisons.
3891
3892// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003893defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3894 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003895def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003896 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003897def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003898 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003899
Johnny Chen363ac582010-02-23 01:42:58 +00003900defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00003901 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003902
Bob Wilson5bafff32009-06-22 23:27:02 +00003903// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003904defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3905 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003906defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003907 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00003908def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3909 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003910def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003911 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003912
Johnny Chen363ac582010-02-23 01:42:58 +00003913defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003914 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003915defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003916 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003917
Bob Wilson5bafff32009-06-22 23:27:02 +00003918// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003919defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3920 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3921defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3922 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003923def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003924 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003925def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003926 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003927
Johnny Chen363ac582010-02-23 01:42:58 +00003928defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003929 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003930defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003931 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003932
Bob Wilson5bafff32009-06-22 23:27:02 +00003933// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003934def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3935 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3936def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3937 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003938// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003939def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3940 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3941def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3942 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003943// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003944defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00003945 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003946
3947// Vector Bitwise Operations.
3948
Bob Wilsoncba270d2010-07-13 21:16:48 +00003949def vnotd : PatFrag<(ops node:$in),
3950 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3951def vnotq : PatFrag<(ops node:$in),
3952 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00003953
3954
Bob Wilson5bafff32009-06-22 23:27:02 +00003955// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00003956def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3957 v2i32, v2i32, and, 1>;
3958def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3959 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003960
3961// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00003962def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3963 v2i32, v2i32, xor, 1>;
3964def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3965 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003966
3967// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00003968def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3969 v2i32, v2i32, or, 1>;
3970def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3971 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003972
Owen Andersond9668172010-11-03 22:44:51 +00003973def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003974 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003975 IIC_VMOVImm,
3976 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3977 [(set DPR:$Vd,
3978 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
3979 let Inst{9} = SIMM{9};
3980}
3981
Owen Anderson080c0922010-11-05 19:27:46 +00003982def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003983 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003984 IIC_VMOVImm,
3985 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3986 [(set DPR:$Vd,
3987 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003988 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003989}
3990
3991def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003992 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003993 IIC_VMOVImm,
3994 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3995 [(set QPR:$Vd,
3996 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
3997 let Inst{9} = SIMM{9};
3998}
3999
Owen Anderson080c0922010-11-05 19:27:46 +00004000def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004001 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004002 IIC_VMOVImm,
4003 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
4004 [(set QPR:$Vd,
4005 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00004006 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00004007}
4008
4009
Bob Wilson5bafff32009-06-22 23:27:02 +00004010// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00004011def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4012 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
4013 "vbic", "$Vd, $Vn, $Vm", "",
4014 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
4015 (vnotd DPR:$Vm))))]>;
4016def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4017 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
4018 "vbic", "$Vd, $Vn, $Vm", "",
4019 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
4020 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004021
Owen Anderson080c0922010-11-05 19:27:46 +00004022def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004023 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004024 IIC_VMOVImm,
4025 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
4026 [(set DPR:$Vd,
4027 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
4028 let Inst{9} = SIMM{9};
4029}
4030
4031def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004032 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004033 IIC_VMOVImm,
4034 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
4035 [(set DPR:$Vd,
4036 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
4037 let Inst{10-9} = SIMM{10-9};
4038}
4039
4040def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004041 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004042 IIC_VMOVImm,
4043 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
4044 [(set QPR:$Vd,
4045 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
4046 let Inst{9} = SIMM{9};
4047}
4048
4049def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004050 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004051 IIC_VMOVImm,
4052 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
4053 [(set QPR:$Vd,
4054 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
4055 let Inst{10-9} = SIMM{10-9};
4056}
4057
Bob Wilson5bafff32009-06-22 23:27:02 +00004058// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00004059def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
4060 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
4061 "vorn", "$Vd, $Vn, $Vm", "",
4062 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
4063 (vnotd DPR:$Vm))))]>;
4064def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
4065 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
4066 "vorn", "$Vd, $Vn, $Vm", "",
4067 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
4068 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004069
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004070// VMVN : Vector Bitwise NOT (Immediate)
4071
4072let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00004073
Owen Andersonca6945e2010-12-01 00:28:25 +00004074def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004075 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004076 "vmvn", "i16", "$Vd, $SIMM", "",
4077 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004078 let Inst{9} = SIMM{9};
4079}
4080
Owen Andersonca6945e2010-12-01 00:28:25 +00004081def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004082 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004083 "vmvn", "i16", "$Vd, $SIMM", "",
4084 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004085 let Inst{9} = SIMM{9};
4086}
4087
Owen Andersonca6945e2010-12-01 00:28:25 +00004088def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004089 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004090 "vmvn", "i32", "$Vd, $SIMM", "",
4091 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004092 let Inst{11-8} = SIMM{11-8};
4093}
4094
Owen Andersonca6945e2010-12-01 00:28:25 +00004095def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004096 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004097 "vmvn", "i32", "$Vd, $SIMM", "",
4098 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004099 let Inst{11-8} = SIMM{11-8};
4100}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004101}
4102
Bob Wilson5bafff32009-06-22 23:27:02 +00004103// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00004104def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004105 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
4106 "vmvn", "$Vd, $Vm", "",
4107 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004108def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004109 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
4110 "vmvn", "$Vd, $Vm", "",
4111 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00004112def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
4113def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004114
4115// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00004116def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4117 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004118 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00004119 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004120 [(set DPR:$Vd,
4121 (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004122
4123def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd),
4124 (and DPR:$Vm, (vnotd DPR:$Vd)))),
4125 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>;
4126
Owen Anderson4110b432010-10-25 20:13:13 +00004127def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4128 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004129 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00004130 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004131 [(set QPR:$Vd,
4132 (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004133
4134def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd),
4135 (and QPR:$Vm, (vnotq QPR:$Vd)))),
4136 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004137
4138// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00004139// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004140// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004141def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004142 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004143 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004144 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004145 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004146def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004147 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004148 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004149 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004150 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004151
Bob Wilson5bafff32009-06-22 23:27:02 +00004152// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00004153// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004154// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004155def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004156 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004157 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004158 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004159 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004160def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004161 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004162 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004163 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004164 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004165
4166// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00004167// for equivalent operations with different register constraints; it just
4168// inserts copies.
4169
4170// Vector Absolute Differences.
4171
4172// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004173defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004174 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004175 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004176defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004177 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004178 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004179def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004180 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004181def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004182 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004183
4184// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004185defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
4186 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
4187defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
4188 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004189
4190// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004191defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4192 "vaba", "s", int_arm_neon_vabds, add>;
4193defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4194 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004195
4196// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004197defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
4198 "vabal", "s", int_arm_neon_vabds, zext, add>;
4199defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
4200 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004201
4202// Vector Maximum and Minimum.
4203
4204// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004205defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004206 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004207 "vmax", "s", int_arm_neon_vmaxs, 1>;
4208defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004209 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004210 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004211def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
4212 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004213 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004214def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4215 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004216 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
4217
4218// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004219defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
4220 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4221 "vmin", "s", int_arm_neon_vmins, 1>;
4222defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
4223 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4224 "vmin", "u", int_arm_neon_vminu, 1>;
4225def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
4226 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004227 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004228def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4229 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004230 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004231
4232// Vector Pairwise Operations.
4233
4234// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004235def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4236 "vpadd", "i8",
4237 v8i8, v8i8, int_arm_neon_vpadd, 0>;
4238def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4239 "vpadd", "i16",
4240 v4i16, v4i16, int_arm_neon_vpadd, 0>;
4241def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4242 "vpadd", "i32",
4243 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004244def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00004245 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004246 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004247
4248// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00004249defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004250 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00004251defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004252 int_arm_neon_vpaddlu>;
4253
4254// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00004255defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004256 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00004257defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004258 int_arm_neon_vpadalu>;
4259
4260// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004261def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004262 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004263def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004264 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004265def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004266 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004267def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004268 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004269def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004270 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004271def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004272 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004273def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004274 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004275
4276// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004277def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004278 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004279def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004280 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004281def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004282 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004283def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004284 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004285def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004286 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004287def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004288 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004289def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004290 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004291
4292// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
4293
4294// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004295def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004296 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004297 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004298def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004299 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004300 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004301def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004302 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004303 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004304def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004305 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004306 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004307
4308// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004309def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004310 IIC_VRECSD, "vrecps", "f32",
4311 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004312def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004313 IIC_VRECSQ, "vrecps", "f32",
4314 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004315
4316// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00004317def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004318 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004319 v2i32, v2i32, int_arm_neon_vrsqrte>;
4320def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004321 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004322 v4i32, v4i32, int_arm_neon_vrsqrte>;
4323def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004324 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004325 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004326def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004327 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004328 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004329
4330// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004331def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004332 IIC_VRECSD, "vrsqrts", "f32",
4333 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004334def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004335 IIC_VRECSQ, "vrsqrts", "f32",
4336 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004337
4338// Vector Shifts.
4339
4340// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00004341defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004342 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004343 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00004344defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004345 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004346 "vshl", "u", int_arm_neon_vshiftu>;
Bill Wendling7c6b6082011-03-08 23:48:09 +00004347
Bob Wilson5bafff32009-06-22 23:27:02 +00004348// VSHL : Vector Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004349defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
4350
Bob Wilson5bafff32009-06-22 23:27:02 +00004351// VSHR : Vector Shift Right (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004352defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s",NEONvshrs>;
4353defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u",NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004354
4355// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00004356defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
4357defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004358
4359// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00004360class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00004361 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Jim Grosbach4e413952011-12-07 00:02:17 +00004362 ValueType OpTy, Operand ImmTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00004363 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
Jim Grosbach4e413952011-12-07 00:02:17 +00004364 ResTy, OpTy, ImmTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00004365 let Inst{21-16} = op21_16;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004366 let DecoderMethod = "DecodeVSHLMaxInstruction";
Bob Wilson507df402009-10-21 02:15:46 +00004367}
Evan Chengf81bf152009-11-23 21:57:23 +00004368def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004369 v8i16, v8i8, imm8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004370def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004371 v4i32, v4i16, imm16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004372def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004373 v2i64, v2i32, imm32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004374
4375// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00004376defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00004377 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004378
4379// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00004380defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004381 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004382 "vrshl", "s", int_arm_neon_vrshifts>;
4383defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004384 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004385 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004386// VRSHR : Vector Rounding Shift Right
Bill Wendling7c6b6082011-03-08 23:48:09 +00004387defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s",NEONvrshrs>;
4388defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u",NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004389
4390// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004391defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00004392 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004393
4394// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004395defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004396 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004397 "vqshl", "s", int_arm_neon_vqshifts>;
4398defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004399 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004400 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004401// VQSHL : Vector Saturating Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004402defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>;
4403defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>;
4404
Bob Wilson5bafff32009-06-22 23:27:02 +00004405// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004406defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004407
4408// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004409defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004410 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004411defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004412 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004413
4414// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004415defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004416 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004417
4418// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004419defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004420 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004421 "vqrshl", "s", int_arm_neon_vqrshifts>;
4422defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004423 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004424 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004425
4426// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004427defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004428 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004429defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004430 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004431
4432// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004433defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004434 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004435
4436// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004437defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4438defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004439// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004440defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4441defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004442
4443// VSLI : Vector Shift Left and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004444defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">;
4445
Bob Wilson5bafff32009-06-22 23:27:02 +00004446// VSRI : Vector Shift Right and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004447defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">;
Bob Wilson5bafff32009-06-22 23:27:02 +00004448
4449// Vector Absolute and Saturating Absolute.
4450
4451// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004452defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004453 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004454 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004455def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004456 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004457 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004458def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004459 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004460 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004461
4462// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004463defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004464 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004465 int_arm_neon_vqabs>;
4466
4467// Vector Negate.
4468
Bob Wilsoncba270d2010-07-13 21:16:48 +00004469def vnegd : PatFrag<(ops node:$in),
4470 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4471def vnegq : PatFrag<(ops node:$in),
4472 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004473
Evan Chengf81bf152009-11-23 21:57:23 +00004474class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004475 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4476 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4477 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004478class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004479 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4480 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4481 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004482
Chris Lattner0a00ed92010-03-28 08:39:10 +00004483// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004484def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4485def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4486def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4487def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4488def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4489def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004490
4491// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004492def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004493 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4494 "vneg", "f32", "$Vd, $Vm", "",
4495 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004496def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004497 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4498 "vneg", "f32", "$Vd, $Vm", "",
4499 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004500
Bob Wilsoncba270d2010-07-13 21:16:48 +00004501def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4502def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4503def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4504def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4505def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4506def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004507
4508// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004509defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004510 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004511 int_arm_neon_vqneg>;
4512
4513// Vector Bit Counting Operations.
4514
4515// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004516defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004517 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004518 int_arm_neon_vcls>;
4519// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004520defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004521 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004522 int_arm_neon_vclz>;
4523// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004524def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004525 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004526 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004527def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004528 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004529 v16i8, v16i8, int_arm_neon_vcnt>;
4530
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004531// Vector Swap
Johnny Chend8836042010-02-24 20:06:07 +00004532def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004533 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
4534 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004535def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004536 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
4537 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004538
Bob Wilson5bafff32009-06-22 23:27:02 +00004539// Vector Move Operations.
4540
4541// VMOV : Vector Move (Register)
Owen Anderson43967a92011-07-15 18:46:47 +00004542def : InstAlias<"vmov${p} $Vd, $Vm",
4543 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4544def : InstAlias<"vmov${p} $Vd, $Vm",
4545 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004546
Bob Wilson5bafff32009-06-22 23:27:02 +00004547// VMOV : Vector Move (Immediate)
4548
Evan Cheng47006be2010-05-17 21:54:50 +00004549let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004550def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004551 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004552 "vmov", "i8", "$Vd, $SIMM", "",
4553 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4554def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004555 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004556 "vmov", "i8", "$Vd, $SIMM", "",
4557 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004558
Owen Andersonca6945e2010-12-01 00:28:25 +00004559def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004560 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004561 "vmov", "i16", "$Vd, $SIMM", "",
4562 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004563 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004564}
4565
Owen Andersonca6945e2010-12-01 00:28:25 +00004566def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004567 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004568 "vmov", "i16", "$Vd, $SIMM", "",
4569 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004570 let Inst{9} = SIMM{9};
4571}
Bob Wilson5bafff32009-06-22 23:27:02 +00004572
Owen Andersonca6945e2010-12-01 00:28:25 +00004573def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004574 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004575 "vmov", "i32", "$Vd, $SIMM", "",
4576 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004577 let Inst{11-8} = SIMM{11-8};
4578}
4579
Owen Andersonca6945e2010-12-01 00:28:25 +00004580def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004581 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004582 "vmov", "i32", "$Vd, $SIMM", "",
4583 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004584 let Inst{11-8} = SIMM{11-8};
4585}
Bob Wilson5bafff32009-06-22 23:27:02 +00004586
Owen Andersonca6945e2010-12-01 00:28:25 +00004587def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004588 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004589 "vmov", "i64", "$Vd, $SIMM", "",
4590 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4591def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004592 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004593 "vmov", "i64", "$Vd, $SIMM", "",
4594 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Chengeaa192a2011-11-15 02:12:34 +00004595
4596def VMOVv2f32 : N1ModImm<1, 0b000, 0b1111, 0, 0, 0, 1, (outs DPR:$Vd),
4597 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4598 "vmov", "f32", "$Vd, $SIMM", "",
4599 [(set DPR:$Vd, (v2f32 (NEONvmovFPImm timm:$SIMM)))]>;
4600def VMOVv4f32 : N1ModImm<1, 0b000, 0b1111, 0, 1, 0, 1, (outs QPR:$Vd),
4601 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4602 "vmov", "f32", "$Vd, $SIMM", "",
4603 [(set QPR:$Vd, (v4f32 (NEONvmovFPImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004604} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004605
4606// VMOV : Vector Get Lane (move scalar to ARM core register)
4607
Johnny Chen131c4a52009-11-23 17:48:17 +00004608def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004609 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4610 IIC_VMOVSI, "vmov", "s8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004611 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4612 imm:$lane))]> {
4613 let Inst{21} = lane{2};
4614 let Inst{6-5} = lane{1-0};
4615}
Johnny Chen131c4a52009-11-23 17:48:17 +00004616def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004617 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4618 IIC_VMOVSI, "vmov", "s16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004619 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4620 imm:$lane))]> {
4621 let Inst{21} = lane{1};
4622 let Inst{6} = lane{0};
4623}
Johnny Chen131c4a52009-11-23 17:48:17 +00004624def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004625 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4626 IIC_VMOVSI, "vmov", "u8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004627 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4628 imm:$lane))]> {
4629 let Inst{21} = lane{2};
4630 let Inst{6-5} = lane{1-0};
4631}
Johnny Chen131c4a52009-11-23 17:48:17 +00004632def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004633 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4634 IIC_VMOVSI, "vmov", "u16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004635 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4636 imm:$lane))]> {
4637 let Inst{21} = lane{1};
4638 let Inst{6} = lane{0};
4639}
Johnny Chen131c4a52009-11-23 17:48:17 +00004640def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Jim Grosbach687656c2011-10-18 20:10:47 +00004641 (outs GPR:$R), (ins DPR:$V, VectorIndex32:$lane),
4642 IIC_VMOVSI, "vmov", "32", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004643 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4644 imm:$lane))]> {
4645 let Inst{21} = lane{0};
4646}
Bob Wilson5bafff32009-06-22 23:27:02 +00004647// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4648def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4649 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004650 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004651 (SubReg_i8_lane imm:$lane))>;
4652def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4653 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004654 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004655 (SubReg_i16_lane imm:$lane))>;
4656def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4657 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004658 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004659 (SubReg_i8_lane imm:$lane))>;
4660def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4661 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004662 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004663 (SubReg_i16_lane imm:$lane))>;
4664def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4665 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004666 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004667 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004668def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004669 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004670 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004671def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004672 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004673 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004674//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004675// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004676def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004677 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004678
4679
4680// VMOV : Vector Set Lane (move ARM core register to scalar)
4681
Owen Andersond2fbdb72010-10-27 21:28:09 +00004682let Constraints = "$src1 = $V" in {
4683def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004684 (ins DPR:$src1, GPR:$R, VectorIndex8:$lane),
4685 IIC_VMOVISL, "vmov", "8", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004686 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4687 GPR:$R, imm:$lane))]> {
4688 let Inst{21} = lane{2};
4689 let Inst{6-5} = lane{1-0};
4690}
4691def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004692 (ins DPR:$src1, GPR:$R, VectorIndex16:$lane),
4693 IIC_VMOVISL, "vmov", "16", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004694 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4695 GPR:$R, imm:$lane))]> {
4696 let Inst{21} = lane{1};
4697 let Inst{6} = lane{0};
4698}
4699def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004700 (ins DPR:$src1, GPR:$R, VectorIndex32:$lane),
4701 IIC_VMOVISL, "vmov", "32", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004702 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4703 GPR:$R, imm:$lane))]> {
4704 let Inst{21} = lane{0};
4705}
Bob Wilson5bafff32009-06-22 23:27:02 +00004706}
4707def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004708 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004709 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004710 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004711 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004712 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004713def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004714 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004715 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004716 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004717 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004718 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004719def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004720 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004721 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004722 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004723 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004724 (DSubReg_i32_reg imm:$lane)))>;
4725
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004726def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004727 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4728 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004729def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004730 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4731 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004732
4733//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004734// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004735def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004736 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004737
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004738def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004739 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004740def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004741 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004742def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004743 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004744
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004745def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4746 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4747def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4748 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4749def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4750 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4751
4752def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4753 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4754 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004755 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004756def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4757 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4758 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004759 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004760def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4761 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4762 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004763 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004764
Bob Wilson5bafff32009-06-22 23:27:02 +00004765// VDUP : Vector Duplicate (from ARM core register to all elements)
4766
Evan Chengf81bf152009-11-23 21:57:23 +00004767class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004768 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
4769 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4770 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004771class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004772 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
4773 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4774 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004775
Evan Chengf81bf152009-11-23 21:57:23 +00004776def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4777def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4778def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4779def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4780def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4781def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004782
Jim Grosbach958108a2011-03-11 20:44:08 +00004783def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>;
4784def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004785
4786// VDUP : Vector Duplicate Lane (from scalar to all elements)
4787
Johnny Chene4614f72010-03-25 17:01:27 +00004788class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004789 ValueType Ty, Operand IdxTy>
4790 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4791 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004792 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004793
Johnny Chene4614f72010-03-25 17:01:27 +00004794class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004795 ValueType ResTy, ValueType OpTy, Operand IdxTy>
4796 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4797 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004798 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Jim Grosbach460a9052011-10-07 23:56:00 +00004799 VectorIndex32:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004800
Bob Wilson507df402009-10-21 02:15:46 +00004801// Inst{19-16} is partially specified depending on the element size.
4802
Jim Grosbach460a9052011-10-07 23:56:00 +00004803def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8, VectorIndex8> {
4804 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004805 let Inst{19-17} = lane{2-0};
4806}
Jim Grosbach460a9052011-10-07 23:56:00 +00004807def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16, VectorIndex16> {
4808 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004809 let Inst{19-18} = lane{1-0};
4810}
Jim Grosbach460a9052011-10-07 23:56:00 +00004811def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32, VectorIndex32> {
4812 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004813 let Inst{19} = lane{0};
4814}
Jim Grosbach460a9052011-10-07 23:56:00 +00004815def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8, VectorIndex8> {
4816 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004817 let Inst{19-17} = lane{2-0};
4818}
Jim Grosbach460a9052011-10-07 23:56:00 +00004819def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16, VectorIndex16> {
4820 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004821 let Inst{19-18} = lane{1-0};
4822}
Jim Grosbach460a9052011-10-07 23:56:00 +00004823def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32, VectorIndex32> {
4824 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004825 let Inst{19} = lane{0};
4826}
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004827
4828def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4829 (VDUPLN32d DPR:$Vm, imm:$lane)>;
4830
4831def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4832 (VDUPLN32q DPR:$Vm, imm:$lane)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004833
Bob Wilson0ce37102009-08-14 05:08:32 +00004834def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4835 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4836 (DSubReg_i8_reg imm:$lane))),
4837 (SubReg_i8_lane imm:$lane)))>;
4838def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4839 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4840 (DSubReg_i16_reg imm:$lane))),
4841 (SubReg_i16_lane imm:$lane)))>;
4842def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4843 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4844 (DSubReg_i32_reg imm:$lane))),
4845 (SubReg_i32_lane imm:$lane)))>;
4846def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004847 (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src,
Bob Wilson0ce37102009-08-14 05:08:32 +00004848 (DSubReg_i32_reg imm:$lane))),
4849 (SubReg_i32_lane imm:$lane)))>;
4850
Jim Grosbach65dc3032010-10-06 21:16:16 +00004851def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004852 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004853def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004854 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004855
Bob Wilson5bafff32009-06-22 23:27:02 +00004856// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004857defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004858 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004859// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004860defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4861 "vqmovn", "s", int_arm_neon_vqmovns>;
4862defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4863 "vqmovn", "u", int_arm_neon_vqmovnu>;
4864defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4865 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004866// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004867defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4868defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004869
4870// Vector Conversions.
4871
Johnny Chen9e088762010-03-17 17:52:21 +00004872// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004873def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4874 v2i32, v2f32, fp_to_sint>;
4875def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4876 v2i32, v2f32, fp_to_uint>;
4877def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4878 v2f32, v2i32, sint_to_fp>;
4879def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4880 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004881
Johnny Chen6c8648b2010-03-17 23:26:50 +00004882def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4883 v4i32, v4f32, fp_to_sint>;
4884def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4885 v4i32, v4f32, fp_to_uint>;
4886def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4887 v4f32, v4i32, sint_to_fp>;
4888def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4889 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004890
4891// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Owen Andersonb589be92011-11-15 19:55:00 +00004892let DecoderMethod = "DecodeVCVTD" in {
Evan Chengf81bf152009-11-23 21:57:23 +00004893def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004894 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004895def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004896 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004897def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004898 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004899def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004900 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00004901}
Bob Wilson5bafff32009-06-22 23:27:02 +00004902
Owen Andersonb589be92011-11-15 19:55:00 +00004903let DecoderMethod = "DecodeVCVTQ" in {
Evan Chengf81bf152009-11-23 21:57:23 +00004904def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004905 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004906def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004907 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004908def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004909 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004910def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004911 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00004912}
Bob Wilson5bafff32009-06-22 23:27:02 +00004913
Bob Wilson04063562010-12-15 22:14:12 +00004914// VCVT : Vector Convert Between Half-Precision and Single-Precision.
4915def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
4916 IIC_VUNAQ, "vcvt", "f16.f32",
4917 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
4918 Requires<[HasNEON, HasFP16]>;
4919def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
4920 IIC_VUNAQ, "vcvt", "f32.f16",
4921 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
4922 Requires<[HasNEON, HasFP16]>;
4923
Bob Wilsond8e17572009-08-12 22:31:50 +00004924// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00004925
4926// VREV64 : Vector Reverse elements within 64-bit doublewords
4927
Evan Chengf81bf152009-11-23 21:57:23 +00004928class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004929 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
4930 (ins DPR:$Vm), IIC_VMOVD,
4931 OpcodeStr, Dt, "$Vd, $Vm", "",
4932 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004933class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004934 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
4935 (ins QPR:$Vm), IIC_VMOVQ,
4936 OpcodeStr, Dt, "$Vd, $Vm", "",
4937 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004938
Evan Chengf81bf152009-11-23 21:57:23 +00004939def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4940def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4941def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004942def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004943
Evan Chengf81bf152009-11-23 21:57:23 +00004944def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4945def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4946def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004947def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004948
4949// VREV32 : Vector Reverse elements within 32-bit words
4950
Evan Chengf81bf152009-11-23 21:57:23 +00004951class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004952 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
4953 (ins DPR:$Vm), IIC_VMOVD,
4954 OpcodeStr, Dt, "$Vd, $Vm", "",
4955 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004956class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004957 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
4958 (ins QPR:$Vm), IIC_VMOVQ,
4959 OpcodeStr, Dt, "$Vd, $Vm", "",
4960 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004961
Evan Chengf81bf152009-11-23 21:57:23 +00004962def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4963def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004964
Evan Chengf81bf152009-11-23 21:57:23 +00004965def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4966def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004967
4968// VREV16 : Vector Reverse elements within 16-bit halfwords
4969
Evan Chengf81bf152009-11-23 21:57:23 +00004970class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004971 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
4972 (ins DPR:$Vm), IIC_VMOVD,
4973 OpcodeStr, Dt, "$Vd, $Vm", "",
4974 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004975class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004976 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
4977 (ins QPR:$Vm), IIC_VMOVQ,
4978 OpcodeStr, Dt, "$Vd, $Vm", "",
4979 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004980
Evan Chengf81bf152009-11-23 21:57:23 +00004981def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
4982def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004983
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004984// Other Vector Shuffles.
4985
Bob Wilson5e8b8332011-01-07 04:59:04 +00004986// Aligned extractions: really just dropping registers
4987
4988class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
4989 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
4990 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
4991
4992def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
4993
4994def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
4995
4996def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
4997
4998def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
4999
5000def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
5001
5002
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005003// VEXT : Vector Extract
5004
Jim Grosbach587f5062011-12-02 23:34:39 +00005005class VEXTd<string OpcodeStr, string Dt, ValueType Ty, Operand immTy>
Owen Andersonaa545242010-11-21 06:47:06 +00005006 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
Jim Grosbach587f5062011-12-02 23:34:39 +00005007 (ins DPR:$Vn, DPR:$Vm, immTy:$index), NVExtFrm,
Owen Andersonaa545242010-11-21 06:47:06 +00005008 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
5009 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
Jim Grosbach587f5062011-12-02 23:34:39 +00005010 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00005011 bits<4> index;
5012 let Inst{11-8} = index{3-0};
5013}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005014
Jim Grosbach587f5062011-12-02 23:34:39 +00005015class VEXTq<string OpcodeStr, string Dt, ValueType Ty, Operand immTy>
Owen Andersonaa545242010-11-21 06:47:06 +00005016 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
Jim Grosbache40ab242011-12-02 22:57:57 +00005017 (ins QPR:$Vn, QPR:$Vm, imm0_15:$index), NVExtFrm,
Owen Andersonaa545242010-11-21 06:47:06 +00005018 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
5019 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
Jim Grosbach587f5062011-12-02 23:34:39 +00005020 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00005021 bits<4> index;
5022 let Inst{11-8} = index{3-0};
5023}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005024
Jim Grosbach587f5062011-12-02 23:34:39 +00005025def VEXTd8 : VEXTd<"vext", "8", v8i8, imm0_7> {
Owen Anderson7a258252010-11-03 18:16:27 +00005026 let Inst{11-8} = index{3-0};
5027}
Jim Grosbach587f5062011-12-02 23:34:39 +00005028def VEXTd16 : VEXTd<"vext", "16", v4i16, imm0_3> {
Owen Anderson7a258252010-11-03 18:16:27 +00005029 let Inst{11-9} = index{2-0};
5030 let Inst{8} = 0b0;
5031}
Jim Grosbach587f5062011-12-02 23:34:39 +00005032def VEXTd32 : VEXTd<"vext", "32", v2i32, imm0_1> {
Owen Anderson7a258252010-11-03 18:16:27 +00005033 let Inst{11-10} = index{1-0};
5034 let Inst{9-8} = 0b00;
5035}
Owen Anderson167eb1f2011-07-15 17:48:05 +00005036def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn),
5037 (v2f32 DPR:$Vm),
5038 (i32 imm:$index))),
5039 (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005040
Jim Grosbach587f5062011-12-02 23:34:39 +00005041def VEXTq8 : VEXTq<"vext", "8", v16i8, imm0_15> {
Owen Anderson7a258252010-11-03 18:16:27 +00005042 let Inst{11-8} = index{3-0};
5043}
Jim Grosbach587f5062011-12-02 23:34:39 +00005044def VEXTq16 : VEXTq<"vext", "16", v8i16, imm0_7> {
Owen Anderson7a258252010-11-03 18:16:27 +00005045 let Inst{11-9} = index{2-0};
5046 let Inst{8} = 0b0;
5047}
Jim Grosbach587f5062011-12-02 23:34:39 +00005048def VEXTq32 : VEXTq<"vext", "32", v4i32, imm0_3> {
Owen Anderson7a258252010-11-03 18:16:27 +00005049 let Inst{11-10} = index{1-0};
5050 let Inst{9-8} = 0b00;
5051}
Jim Grosbach8759c3f2011-12-08 22:19:04 +00005052def VEXTq64 : VEXTq<"vext", "64", v2i64, imm0_1> {
Jim Grosbach587f5062011-12-02 23:34:39 +00005053 let Inst{11} = index{0};
5054 let Inst{10-8} = 0b000;
5055}
Owen Anderson167eb1f2011-07-15 17:48:05 +00005056def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn),
5057 (v4f32 QPR:$Vm),
5058 (i32 imm:$index))),
5059 (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005060
Bob Wilson64efd902009-08-08 05:53:00 +00005061// VTRN : Vector Transpose
5062
Evan Chengf81bf152009-11-23 21:57:23 +00005063def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
5064def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
5065def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005066
Evan Chengf81bf152009-11-23 21:57:23 +00005067def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
5068def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
5069def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005070
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005071// VUZP : Vector Unzip (Deinterleave)
5072
Evan Chengf81bf152009-11-23 21:57:23 +00005073def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
5074def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
5075def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005076
Evan Chengf81bf152009-11-23 21:57:23 +00005077def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
5078def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
5079def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005080
5081// VZIP : Vector Zip (Interleave)
5082
Evan Chengf81bf152009-11-23 21:57:23 +00005083def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
5084def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
5085def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005086
Evan Chengf81bf152009-11-23 21:57:23 +00005087def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
5088def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
5089def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005090
Bob Wilson114a2662009-08-12 20:51:55 +00005091// Vector Table Lookup and Table Extension.
5092
5093// VTBL : Vector Table Lookup
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005094let DecoderMethod = "DecodeTBLInstruction" in {
Bob Wilson114a2662009-08-12 20:51:55 +00005095def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005096 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
Jim Grosbach862019c2011-10-18 23:02:30 +00005097 (ins VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
5098 "vtbl", "8", "$Vd, $Vn, $Vm", "",
5099 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005100let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005101def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005102 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
5103 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
5104 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005105def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005106 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
5107 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
5108 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005109def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005110 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
5111 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005112 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005113 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005114} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005115
Bob Wilsonbd916c52010-09-13 23:55:10 +00005116def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005117 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005118def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005119 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005120def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005121 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005122
Bob Wilson114a2662009-08-12 20:51:55 +00005123// VTBX : Vector Table Extension
5124def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005125 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
Jim Grosbachd0b61472011-10-20 14:48:50 +00005126 (ins DPR:$orig, VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
5127 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005128 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
Jim Grosbachd0b61472011-10-20 14:48:50 +00005129 DPR:$orig, VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005130let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005131def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005132 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
5133 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
5134 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005135def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005136 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
5137 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005138 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005139 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
5140 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005141def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005142 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
5143 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
5144 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
5145 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005146} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005147
Bob Wilsonbd916c52010-09-13 23:55:10 +00005148def VTBX2Pseudo
5149 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005150 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005151def VTBX3Pseudo
5152 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005153 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005154def VTBX4Pseudo
5155 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005156 IIC_VTBX4, "$orig = $dst", []>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005157} // DecoderMethod = "DecodeTBLInstruction"
Bob Wilsonbd916c52010-09-13 23:55:10 +00005158
Bob Wilson5bafff32009-06-22 23:27:02 +00005159//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00005160// NEON instructions for single-precision FP math
5161//===----------------------------------------------------------------------===//
5162
Bob Wilson0e6d5402010-12-13 23:02:31 +00005163class N2VSPat<SDNode OpNode, NeonI Inst>
5164 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00005165 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00005166 (v2f32 (COPY_TO_REGCLASS (Inst
5167 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00005168 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5169 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005170
5171class N3VSPat<SDNode OpNode, NeonI Inst>
5172 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005173 (EXTRACT_SUBREG
5174 (v2f32 (COPY_TO_REGCLASS (Inst
5175 (INSERT_SUBREG
5176 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5177 SPR:$a, ssub_0),
5178 (INSERT_SUBREG
5179 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5180 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005181
5182class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
5183 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005184 (EXTRACT_SUBREG
5185 (v2f32 (COPY_TO_REGCLASS (Inst
5186 (INSERT_SUBREG
5187 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5188 SPR:$acc, ssub_0),
5189 (INSERT_SUBREG
5190 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5191 SPR:$a, ssub_0),
5192 (INSERT_SUBREG
5193 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5194 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005195
Bob Wilson4711d5c2010-12-13 23:02:37 +00005196def : N3VSPat<fadd, VADDfd>;
5197def : N3VSPat<fsub, VSUBfd>;
5198def : N3VSPat<fmul, VMULfd>;
5199def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005200 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005201def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005202 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005203def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005204def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005205def : N3VSPat<NEONfmax, VMAXfd>;
5206def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005207def : N2VSPat<arm_ftosi, VCVTf2sd>;
5208def : N2VSPat<arm_ftoui, VCVTf2ud>;
5209def : N2VSPat<arm_sitof, VCVTs2fd>;
5210def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00005211
Evan Cheng1d2426c2009-08-07 19:30:41 +00005212//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00005213// Non-Instruction Patterns
5214//===----------------------------------------------------------------------===//
5215
5216// bit_convert
5217def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
5218def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
5219def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
5220def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
5221def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
5222def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
5223def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
5224def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
5225def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
5226def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
5227def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
5228def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
5229def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
5230def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
5231def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
5232def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
5233def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
5234def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
5235def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
5236def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
5237def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
5238def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
5239def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
5240def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
5241def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
5242def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
5243def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
5244def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
5245def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
5246def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
5247
5248def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
5249def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
5250def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
5251def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
5252def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
5253def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
5254def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
5255def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
5256def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
5257def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
5258def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
5259def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
5260def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
5261def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
5262def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
5263def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
5264def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
5265def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
5266def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
5267def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
5268def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
5269def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
5270def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
5271def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
5272def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
5273def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
5274def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
5275def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
5276def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
5277def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;
Jim Grosbachef448762011-11-14 23:11:19 +00005278
5279
5280//===----------------------------------------------------------------------===//
5281// Assembler aliases
5282//
5283
Jim Grosbachd9004412011-12-07 22:52:54 +00005284// VADD two-operand aliases.
5285def : NEONInstAlias<"vadd${p}.i8 $Vdn, $Vm",
5286 (VADDv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5287def : NEONInstAlias<"vadd${p}.i16 $Vdn, $Vm",
5288 (VADDv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5289def : NEONInstAlias<"vadd${p}.i32 $Vdn, $Vm",
5290 (VADDv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5291def : NEONInstAlias<"vadd${p}.i64 $Vdn, $Vm",
5292 (VADDv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5293
5294def : NEONInstAlias<"vadd${p}.i8 $Vdn, $Vm",
5295 (VADDv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5296def : NEONInstAlias<"vadd${p}.i16 $Vdn, $Vm",
5297 (VADDv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5298def : NEONInstAlias<"vadd${p}.i32 $Vdn, $Vm",
5299 (VADDv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5300def : NEONInstAlias<"vadd${p}.i64 $Vdn, $Vm",
5301 (VADDv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5302
5303def : NEONInstAlias<"vadd${p}.f32 $Vdn, $Vm",
5304 (VADDfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5305def : NEONInstAlias<"vadd${p}.f32 $Vdn, $Vm",
5306 (VADDfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5307
Jim Grosbach12031342011-12-08 20:56:26 +00005308// VSUB two-operand aliases.
5309def : NEONInstAlias<"vsub${p}.i8 $Vdn, $Vm",
5310 (VSUBv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5311def : NEONInstAlias<"vsub${p}.i16 $Vdn, $Vm",
5312 (VSUBv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5313def : NEONInstAlias<"vsub${p}.i32 $Vdn, $Vm",
5314 (VSUBv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5315def : NEONInstAlias<"vsub${p}.i64 $Vdn, $Vm",
5316 (VSUBv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5317
5318def : NEONInstAlias<"vsub${p}.i8 $Vdn, $Vm",
5319 (VSUBv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5320def : NEONInstAlias<"vsub${p}.i16 $Vdn, $Vm",
5321 (VSUBv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5322def : NEONInstAlias<"vsub${p}.i32 $Vdn, $Vm",
5323 (VSUBv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5324def : NEONInstAlias<"vsub${p}.i64 $Vdn, $Vm",
5325 (VSUBv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5326
5327def : NEONInstAlias<"vsub${p}.f32 $Vdn, $Vm",
5328 (VSUBfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5329def : NEONInstAlias<"vsub${p}.f32 $Vdn, $Vm",
5330 (VSUBfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5331
Jim Grosbach30a264e2011-12-07 23:01:10 +00005332// VADDW two-operand aliases.
5333def : NEONInstAlias<"vaddw${p}.s8 $Vdn, $Vm",
5334 (VADDWsv8i16 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5335def : NEONInstAlias<"vaddw${p}.s16 $Vdn, $Vm",
5336 (VADDWsv4i32 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5337def : NEONInstAlias<"vaddw${p}.s32 $Vdn, $Vm",
5338 (VADDWsv2i64 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5339def : NEONInstAlias<"vaddw${p}.u8 $Vdn, $Vm",
5340 (VADDWuv8i16 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5341def : NEONInstAlias<"vaddw${p}.u16 $Vdn, $Vm",
5342 (VADDWuv4i32 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5343def : NEONInstAlias<"vaddw${p}.u32 $Vdn, $Vm",
5344 (VADDWuv2i64 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5345
Jim Grosbach04db7f72011-11-14 23:21:09 +00005346// VAND/VEOR/VORR accept but do not require a type suffix.
Jim Grosbachef448762011-11-14 23:11:19 +00005347defm : VFPDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
5348 (VANDd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5349defm : VFPDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
5350 (VANDq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
5351defm : VFPDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
5352 (VEORd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5353defm : VFPDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
5354 (VEORq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
5355defm : VFPDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
5356 (VORRd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5357defm : VFPDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
5358 (VORRq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005359// ... two-operand aliases
5360def : NEONInstAlias<"vand${p} $Vdn, $Vm",
5361 (VANDd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5362def : NEONInstAlias<"vand${p} $Vdn, $Vm",
5363 (VANDq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5364def : NEONInstAlias<"veor${p} $Vdn, $Vm",
5365 (VEORd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5366def : NEONInstAlias<"veor${p} $Vdn, $Vm",
5367 (VEORq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach517a0132011-12-08 01:02:26 +00005368def : NEONInstAlias<"vorr${p} $Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005369 (VORRd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
Jim Grosbach517a0132011-12-08 01:02:26 +00005370def : NEONInstAlias<"vorr${p} $Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005371 (VORRq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5372
5373defm : VFPDTAnyInstAlias<"vand${p}", "$Vdn, $Vm",
5374 (VANDd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5375defm : VFPDTAnyInstAlias<"vand${p}", "$Vdn, $Vm",
5376 (VANDq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5377defm : VFPDTAnyInstAlias<"veor${p}", "$Vdn, $Vm",
5378 (VEORd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5379defm : VFPDTAnyInstAlias<"veor${p}", "$Vdn, $Vm",
5380 (VEORq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5381defm : VFPDTAnyInstAlias<"vorr${p}", "$Vdn, $Vm",
5382 (VORRd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5383defm : VFPDTAnyInstAlias<"vorr${p}", "$Vdn, $Vm",
5384 (VORRq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbache052b9a2011-11-14 23:32:59 +00005385
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005386// VMUL two-operand aliases.
Jim Grosbach1c2c8a92011-12-08 20:42:35 +00005387def : NEONInstAlias<"vmul${p}.p8 $Qdn, $Qm",
5388 (VMULpq QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5389def : NEONInstAlias<"vmul${p}.i8 $Qdn, $Qm",
5390 (VMULv16i8 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5391def : NEONInstAlias<"vmul${p}.i16 $Qdn, $Qm",
5392 (VMULv8i16 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5393def : NEONInstAlias<"vmul${p}.i32 $Qdn, $Qm",
5394 (VMULv4i32 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5395
5396def : NEONInstAlias<"vmul${p}.p8 $Ddn, $Dm",
5397 (VMULpd DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5398def : NEONInstAlias<"vmul${p}.i8 $Ddn, $Dm",
5399 (VMULv8i8 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5400def : NEONInstAlias<"vmul${p}.i16 $Ddn, $Dm",
5401 (VMULv4i16 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5402def : NEONInstAlias<"vmul${p}.i32 $Ddn, $Dm",
5403 (VMULv2i32 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5404
Jim Grosbach2b8810c2011-12-08 00:59:47 +00005405def : NEONInstAlias<"vmul${p}.f32 $Qdn, $Qm",
5406 (VMULfq QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5407def : NEONInstAlias<"vmul${p}.f32 $Ddn, $Dm",
5408 (VMULfd DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5409
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005410def : NEONInstAlias<"vmul${p}.i16 $Ddn, $Dm$lane",
5411 (VMULslv4i16 DPR:$Ddn, DPR:$Ddn, DPR_8:$Dm,
5412 VectorIndex16:$lane, pred:$p)>;
5413def : NEONInstAlias<"vmul${p}.i16 $Qdn, $Dm$lane",
5414 (VMULslv8i16 QPR:$Qdn, QPR:$Qdn, DPR_8:$Dm,
5415 VectorIndex16:$lane, pred:$p)>;
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005416
5417def : NEONInstAlias<"vmul${p}.i32 $Ddn, $Dm$lane",
5418 (VMULslv2i32 DPR:$Ddn, DPR:$Ddn, DPR_VFP2:$Dm,
5419 VectorIndex32:$lane, pred:$p)>;
5420def : NEONInstAlias<"vmul${p}.i32 $Qdn, $Dm$lane",
5421 (VMULslv4i32 QPR:$Qdn, QPR:$Qdn, DPR_VFP2:$Dm,
5422 VectorIndex32:$lane, pred:$p)>;
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005423
5424def : NEONInstAlias<"vmul${p}.f32 $Ddn, $Dm$lane",
5425 (VMULslfd DPR:$Ddn, DPR:$Ddn, DPR_VFP2:$Dm,
5426 VectorIndex32:$lane, pred:$p)>;
5427def : NEONInstAlias<"vmul${p}.f32 $Qdn, $Dm$lane",
5428 (VMULslfq QPR:$Qdn, QPR:$Qdn, DPR_VFP2:$Dm,
5429 VectorIndex32:$lane, pred:$p)>;
5430
Jim Grosbach9e7b42a2011-12-08 20:49:43 +00005431// VQADD (register) two-operand aliases.
5432def : NEONInstAlias<"vqadd${p}.s8 $Vdn, $Vm",
5433 (VQADDsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5434def : NEONInstAlias<"vqadd${p}.s16 $Vdn, $Vm",
5435 (VQADDsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5436def : NEONInstAlias<"vqadd${p}.s32 $Vdn, $Vm",
5437 (VQADDsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5438def : NEONInstAlias<"vqadd${p}.s64 $Vdn, $Vm",
5439 (VQADDsv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5440def : NEONInstAlias<"vqadd${p}.u8 $Vdn, $Vm",
5441 (VQADDuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5442def : NEONInstAlias<"vqadd${p}.u16 $Vdn, $Vm",
5443 (VQADDuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5444def : NEONInstAlias<"vqadd${p}.u32 $Vdn, $Vm",
5445 (VQADDuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5446def : NEONInstAlias<"vqadd${p}.u64 $Vdn, $Vm",
5447 (VQADDuv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5448
5449def : NEONInstAlias<"vqadd${p}.s8 $Vdn, $Vm",
5450 (VQADDsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5451def : NEONInstAlias<"vqadd${p}.s16 $Vdn, $Vm",
5452 (VQADDsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5453def : NEONInstAlias<"vqadd${p}.s32 $Vdn, $Vm",
5454 (VQADDsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5455def : NEONInstAlias<"vqadd${p}.s64 $Vdn, $Vm",
5456 (VQADDsv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5457def : NEONInstAlias<"vqadd${p}.u8 $Vdn, $Vm",
5458 (VQADDuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5459def : NEONInstAlias<"vqadd${p}.u16 $Vdn, $Vm",
5460 (VQADDuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5461def : NEONInstAlias<"vqadd${p}.u32 $Vdn, $Vm",
5462 (VQADDuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5463def : NEONInstAlias<"vqadd${p}.u64 $Vdn, $Vm",
5464 (VQADDuv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5465
Jim Grosbach730fe6c2011-12-08 01:30:04 +00005466// VSHL (immediate) two-operand aliases.
5467def : NEONInstAlias<"vshl${p}.i8 $Vdn, $imm",
5468 (VSHLiv8i8 DPR:$Vdn, DPR:$Vdn, imm0_7:$imm, pred:$p)>;
5469def : NEONInstAlias<"vshl${p}.i16 $Vdn, $imm",
5470 (VSHLiv4i16 DPR:$Vdn, DPR:$Vdn, imm0_15:$imm, pred:$p)>;
5471def : NEONInstAlias<"vshl${p}.i32 $Vdn, $imm",
5472 (VSHLiv2i32 DPR:$Vdn, DPR:$Vdn, imm0_31:$imm, pred:$p)>;
5473def : NEONInstAlias<"vshl${p}.i64 $Vdn, $imm",
5474 (VSHLiv1i64 DPR:$Vdn, DPR:$Vdn, imm0_63:$imm, pred:$p)>;
5475
5476def : NEONInstAlias<"vshl${p}.i8 $Vdn, $imm",
5477 (VSHLiv16i8 QPR:$Vdn, QPR:$Vdn, imm0_7:$imm, pred:$p)>;
5478def : NEONInstAlias<"vshl${p}.i16 $Vdn, $imm",
5479 (VSHLiv8i16 QPR:$Vdn, QPR:$Vdn, imm0_15:$imm, pred:$p)>;
5480def : NEONInstAlias<"vshl${p}.i32 $Vdn, $imm",
5481 (VSHLiv4i32 QPR:$Vdn, QPR:$Vdn, imm0_31:$imm, pred:$p)>;
5482def : NEONInstAlias<"vshl${p}.i64 $Vdn, $imm",
5483 (VSHLiv2i64 QPR:$Vdn, QPR:$Vdn, imm0_63:$imm, pred:$p)>;
5484
Jim Grosbachff4cbb42011-12-08 01:12:35 +00005485// VSHL (register) two-operand aliases.
5486def : NEONInstAlias<"vshl${p}.s8 $Vdn, $Vm",
5487 (VSHLsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5488def : NEONInstAlias<"vshl${p}.s16 $Vdn, $Vm",
5489 (VSHLsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5490def : NEONInstAlias<"vshl${p}.s32 $Vdn, $Vm",
5491 (VSHLsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5492def : NEONInstAlias<"vshl${p}.s64 $Vdn, $Vm",
5493 (VSHLsv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5494def : NEONInstAlias<"vshl${p}.u8 $Vdn, $Vm",
5495 (VSHLuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5496def : NEONInstAlias<"vshl${p}.u16 $Vdn, $Vm",
5497 (VSHLuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5498def : NEONInstAlias<"vshl${p}.u32 $Vdn, $Vm",
5499 (VSHLuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5500def : NEONInstAlias<"vshl${p}.u64 $Vdn, $Vm",
5501 (VSHLuv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5502
5503def : NEONInstAlias<"vshl${p}.s8 $Vdn, $Vm",
5504 (VSHLsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5505def : NEONInstAlias<"vshl${p}.s16 $Vdn, $Vm",
5506 (VSHLsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5507def : NEONInstAlias<"vshl${p}.s32 $Vdn, $Vm",
5508 (VSHLsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5509def : NEONInstAlias<"vshl${p}.s64 $Vdn, $Vm",
5510 (VSHLsv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5511def : NEONInstAlias<"vshl${p}.u8 $Vdn, $Vm",
5512 (VSHLuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5513def : NEONInstAlias<"vshl${p}.u16 $Vdn, $Vm",
5514 (VSHLuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5515def : NEONInstAlias<"vshl${p}.u32 $Vdn, $Vm",
5516 (VSHLuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5517def : NEONInstAlias<"vshl${p}.u64 $Vdn, $Vm",
5518 (VSHLuv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5519
Jim Grosbach6b044c22011-12-08 22:06:06 +00005520// VSHL (immediate) two-operand aliases.
5521def : NEONInstAlias<"vshr${p}.s8 $Vdn, $imm",
5522 (VSHRsv8i8 DPR:$Vdn, DPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5523def : NEONInstAlias<"vshr${p}.s16 $Vdn, $imm",
5524 (VSHRsv4i16 DPR:$Vdn, DPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5525def : NEONInstAlias<"vshr${p}.s32 $Vdn, $imm",
5526 (VSHRsv2i32 DPR:$Vdn, DPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5527def : NEONInstAlias<"vshr${p}.s64 $Vdn, $imm",
5528 (VSHRsv1i64 DPR:$Vdn, DPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5529
5530def : NEONInstAlias<"vshr${p}.s8 $Vdn, $imm",
5531 (VSHRsv16i8 QPR:$Vdn, QPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5532def : NEONInstAlias<"vshr${p}.s16 $Vdn, $imm",
5533 (VSHRsv8i16 QPR:$Vdn, QPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5534def : NEONInstAlias<"vshr${p}.s32 $Vdn, $imm",
5535 (VSHRsv4i32 QPR:$Vdn, QPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5536def : NEONInstAlias<"vshr${p}.s64 $Vdn, $imm",
5537 (VSHRsv2i64 QPR:$Vdn, QPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5538
5539def : NEONInstAlias<"vshr${p}.u8 $Vdn, $imm",
5540 (VSHRuv8i8 DPR:$Vdn, DPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5541def : NEONInstAlias<"vshr${p}.u16 $Vdn, $imm",
5542 (VSHRuv4i16 DPR:$Vdn, DPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5543def : NEONInstAlias<"vshr${p}.u32 $Vdn, $imm",
5544 (VSHRuv2i32 DPR:$Vdn, DPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5545def : NEONInstAlias<"vshr${p}.u64 $Vdn, $imm",
5546 (VSHRuv1i64 DPR:$Vdn, DPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5547
5548def : NEONInstAlias<"vshr${p}.u8 $Vdn, $imm",
5549 (VSHRuv16i8 QPR:$Vdn, QPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5550def : NEONInstAlias<"vshr${p}.u16 $Vdn, $imm",
5551 (VSHRuv8i16 QPR:$Vdn, QPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5552def : NEONInstAlias<"vshr${p}.u32 $Vdn, $imm",
5553 (VSHRuv4i32 QPR:$Vdn, QPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5554def : NEONInstAlias<"vshr${p}.u64 $Vdn, $imm",
5555 (VSHRuv2i64 QPR:$Vdn, QPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5556
Jim Grosbach872eedb2011-12-02 22:01:52 +00005557// VLD1 single-lane pseudo-instructions. These need special handling for
5558// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbachdad2f8e2011-12-02 18:52:30 +00005559defm VLD1LNdAsm : NEONDT8AsmPseudoInst<"vld1${p}", "$list, $addr",
5560 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5561defm VLD1LNdAsm : NEONDT16AsmPseudoInst<"vld1${p}", "$list, $addr",
5562 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5563defm VLD1LNdAsm : NEONDT32AsmPseudoInst<"vld1${p}", "$list, $addr",
5564 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach872eedb2011-12-02 22:01:52 +00005565
5566defm VLD1LNdWB_fixed_Asm : NEONDT8AsmPseudoInst<"vld1${p}", "$list, $addr!",
5567 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5568defm VLD1LNdWB_fixed_Asm : NEONDT16AsmPseudoInst<"vld1${p}", "$list, $addr!",
5569 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5570defm VLD1LNdWB_fixed_Asm : NEONDT32AsmPseudoInst<"vld1${p}", "$list, $addr!",
5571 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5572defm VLD1LNdWB_register_Asm :
5573 NEONDT8AsmPseudoInst<"vld1${p}", "$list, $addr, $Rm",
5574 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5575 rGPR:$Rm, pred:$p)>;
5576defm VLD1LNdWB_register_Asm :
5577 NEONDT16AsmPseudoInst<"vld1${p}", "$list, $addr, $Rm",
5578 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5579 rGPR:$Rm, pred:$p)>;
5580defm VLD1LNdWB_register_Asm :
5581 NEONDT32AsmPseudoInst<"vld1${p}", "$list, $addr, $Rm",
5582 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5583 rGPR:$Rm, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005584
5585
5586// VST1 single-lane pseudo-instructions. These need special handling for
5587// the lane index that an InstAlias can't handle, so we use these instead.
5588defm VST1LNdAsm : NEONDT8AsmPseudoInst<"vst1${p}", "$list, $addr",
5589 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5590defm VST1LNdAsm : NEONDT16AsmPseudoInst<"vst1${p}", "$list, $addr",
5591 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5592defm VST1LNdAsm : NEONDT32AsmPseudoInst<"vst1${p}", "$list, $addr",
5593 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5594
5595defm VST1LNdWB_fixed_Asm : NEONDT8AsmPseudoInst<"vst1${p}", "$list, $addr!",
5596 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5597defm VST1LNdWB_fixed_Asm : NEONDT16AsmPseudoInst<"vst1${p}", "$list, $addr!",
5598 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5599defm VST1LNdWB_fixed_Asm : NEONDT32AsmPseudoInst<"vst1${p}", "$list, $addr!",
5600 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5601defm VST1LNdWB_register_Asm :
5602 NEONDT8AsmPseudoInst<"vst1${p}", "$list, $addr, $Rm",
5603 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5604 rGPR:$Rm, pred:$p)>;
5605defm VST1LNdWB_register_Asm :
5606 NEONDT16AsmPseudoInst<"vst1${p}", "$list, $addr, $Rm",
5607 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5608 rGPR:$Rm, pred:$p)>;
5609defm VST1LNdWB_register_Asm :
5610 NEONDT32AsmPseudoInst<"vst1${p}", "$list, $addr, $Rm",
5611 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5612 rGPR:$Rm, pred:$p)>;
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00005613
5614// VMOV takes an optional datatype suffix
5615defm : VFPDTAnyInstAlias<"vmov${p}", "$Vd, $Vm",
5616 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
5617defm : VFPDTAnyInstAlias<"vmov${p}", "$Vd, $Vm",
5618 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
5619
Jim Grosbach470855b2011-12-07 17:51:15 +00005620// VCLT (register) is an assembler alias for VCGT w/ the operands reversed.
5621// D-register versions.
5622def : NEONInstAlias<"vclt${p}.s8 $Dd, $Dn, $Dm",
5623 (VCGTsv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5624def : NEONInstAlias<"vclt${p}.s16 $Dd, $Dn, $Dm",
5625 (VCGTsv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5626def : NEONInstAlias<"vclt${p}.s32 $Dd, $Dn, $Dm",
5627 (VCGTsv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5628def : NEONInstAlias<"vclt${p}.u8 $Dd, $Dn, $Dm",
5629 (VCGTuv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5630def : NEONInstAlias<"vclt${p}.u16 $Dd, $Dn, $Dm",
5631 (VCGTuv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5632def : NEONInstAlias<"vclt${p}.u32 $Dd, $Dn, $Dm",
5633 (VCGTuv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5634def : NEONInstAlias<"vclt${p}.f32 $Dd, $Dn, $Dm",
5635 (VCGTfd DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5636// Q-register versions.
5637def : NEONInstAlias<"vclt${p}.s8 $Qd, $Qn, $Qm",
5638 (VCGTsv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5639def : NEONInstAlias<"vclt${p}.s16 $Qd, $Qn, $Qm",
5640 (VCGTsv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5641def : NEONInstAlias<"vclt${p}.s32 $Qd, $Qn, $Qm",
5642 (VCGTsv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5643def : NEONInstAlias<"vclt${p}.u8 $Qd, $Qn, $Qm",
5644 (VCGTuv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5645def : NEONInstAlias<"vclt${p}.u16 $Qd, $Qn, $Qm",
5646 (VCGTuv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5647def : NEONInstAlias<"vclt${p}.u32 $Qd, $Qn, $Qm",
5648 (VCGTuv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5649def : NEONInstAlias<"vclt${p}.f32 $Qd, $Qn, $Qm",
5650 (VCGTfq QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
Jim Grosbacha44f2c42011-12-08 00:43:47 +00005651
5652// Two-operand variants for VEXT
5653def : NEONInstAlias<"vext${p}.8 $Vdn, $Vm, $imm",
5654 (VEXTd8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_7:$imm, pred:$p)>;
5655def : NEONInstAlias<"vext${p}.16 $Vdn, $Vm, $imm",
5656 (VEXTd16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_3:$imm, pred:$p)>;
5657def : NEONInstAlias<"vext${p}.32 $Vdn, $Vm, $imm",
5658 (VEXTd32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_1:$imm, pred:$p)>;
5659
5660def : NEONInstAlias<"vext${p}.8 $Vdn, $Vm, $imm",
5661 (VEXTq8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_15:$imm, pred:$p)>;
5662def : NEONInstAlias<"vext${p}.16 $Vdn, $Vm, $imm",
5663 (VEXTq16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_7:$imm, pred:$p)>;
5664def : NEONInstAlias<"vext${p}.32 $Vdn, $Vm, $imm",
5665 (VEXTq32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_3:$imm, pred:$p)>;
5666def : NEONInstAlias<"vext${p}.64 $Vdn, $Vm, $imm",
5667 (VEXTq64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_1:$imm, pred:$p)>;