Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1 | //===- ARMInstrNEON.td - NEON support for ARM -----------------------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the ARM NEON instruction set. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Jim Grosbach | 460a905 | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 14 | |
| 15 | //===----------------------------------------------------------------------===// |
| 16 | // NEON-specific Operands. |
| 17 | //===----------------------------------------------------------------------===// |
Jim Grosbach | 698f3b0 | 2011-10-17 21:00:11 +0000 | [diff] [blame] | 18 | def nModImm : Operand<i32> { |
| 19 | let PrintMethod = "printNEONModImmOperand"; |
| 20 | } |
| 21 | |
Jim Grosbach | 0e387b2 | 2011-10-17 22:26:03 +0000 | [diff] [blame] | 22 | def nImmSplatI8AsmOperand : AsmOperandClass { let Name = "NEONi8splat"; } |
| 23 | def nImmSplatI8 : Operand<i32> { |
| 24 | let PrintMethod = "printNEONModImmOperand"; |
| 25 | let ParserMatchClass = nImmSplatI8AsmOperand; |
| 26 | } |
Jim Grosbach | ea46110 | 2011-10-17 23:09:09 +0000 | [diff] [blame] | 27 | def nImmSplatI16AsmOperand : AsmOperandClass { let Name = "NEONi16splat"; } |
| 28 | def nImmSplatI16 : Operand<i32> { |
| 29 | let PrintMethod = "printNEONModImmOperand"; |
| 30 | let ParserMatchClass = nImmSplatI16AsmOperand; |
| 31 | } |
Jim Grosbach | 6248a54 | 2011-10-18 00:22:00 +0000 | [diff] [blame] | 32 | def nImmSplatI32AsmOperand : AsmOperandClass { let Name = "NEONi32splat"; } |
| 33 | def nImmSplatI32 : Operand<i32> { |
| 34 | let PrintMethod = "printNEONModImmOperand"; |
| 35 | let ParserMatchClass = nImmSplatI32AsmOperand; |
| 36 | } |
| 37 | def nImmVMOVI32AsmOperand : AsmOperandClass { let Name = "NEONi32vmov"; } |
| 38 | def nImmVMOVI32 : Operand<i32> { |
| 39 | let PrintMethod = "printNEONModImmOperand"; |
| 40 | let ParserMatchClass = nImmVMOVI32AsmOperand; |
| 41 | } |
Evan Cheng | eaa192a | 2011-11-15 02:12:34 +0000 | [diff] [blame] | 42 | def nImmVMOVF32 : Operand<i32> { |
| 43 | let PrintMethod = "printFPImmOperand"; |
| 44 | let ParserMatchClass = FPImmOperand; |
| 45 | } |
Jim Grosbach | f2f5bc6 | 2011-10-18 16:18:11 +0000 | [diff] [blame] | 46 | def nImmSplatI64AsmOperand : AsmOperandClass { let Name = "NEONi64splat"; } |
| 47 | def nImmSplatI64 : Operand<i32> { |
| 48 | let PrintMethod = "printNEONModImmOperand"; |
| 49 | let ParserMatchClass = nImmSplatI64AsmOperand; |
| 50 | } |
Jim Grosbach | 0e387b2 | 2011-10-17 22:26:03 +0000 | [diff] [blame] | 51 | |
Jim Grosbach | 460a905 | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 52 | def VectorIndex8Operand : AsmOperandClass { let Name = "VectorIndex8"; } |
| 53 | def VectorIndex16Operand : AsmOperandClass { let Name = "VectorIndex16"; } |
| 54 | def VectorIndex32Operand : AsmOperandClass { let Name = "VectorIndex32"; } |
| 55 | def VectorIndex8 : Operand<i32>, ImmLeaf<i32, [{ |
| 56 | return ((uint64_t)Imm) < 8; |
| 57 | }]> { |
| 58 | let ParserMatchClass = VectorIndex8Operand; |
| 59 | let PrintMethod = "printVectorIndex"; |
| 60 | let MIOperandInfo = (ops i32imm); |
| 61 | } |
| 62 | def VectorIndex16 : Operand<i32>, ImmLeaf<i32, [{ |
| 63 | return ((uint64_t)Imm) < 4; |
| 64 | }]> { |
| 65 | let ParserMatchClass = VectorIndex16Operand; |
| 66 | let PrintMethod = "printVectorIndex"; |
| 67 | let MIOperandInfo = (ops i32imm); |
| 68 | } |
| 69 | def VectorIndex32 : Operand<i32>, ImmLeaf<i32, [{ |
| 70 | return ((uint64_t)Imm) < 2; |
| 71 | }]> { |
| 72 | let ParserMatchClass = VectorIndex32Operand; |
| 73 | let PrintMethod = "printVectorIndex"; |
| 74 | let MIOperandInfo = (ops i32imm); |
| 75 | } |
| 76 | |
Jim Grosbach | bd1cff5 | 2011-11-29 23:33:40 +0000 | [diff] [blame] | 77 | // Register list of one D register. |
Jim Grosbach | 862019c | 2011-10-18 23:02:30 +0000 | [diff] [blame] | 78 | def VecListOneDAsmOperand : AsmOperandClass { |
| 79 | let Name = "VecListOneD"; |
| 80 | let ParserMethod = "parseVectorList"; |
Jim Grosbach | 6029b6d | 2011-11-29 23:51:09 +0000 | [diff] [blame] | 81 | let RenderMethod = "addVecListOperands"; |
Jim Grosbach | 862019c | 2011-10-18 23:02:30 +0000 | [diff] [blame] | 82 | } |
| 83 | def VecListOneD : RegisterOperand<DPR, "printVectorListOne"> { |
| 84 | let ParserMatchClass = VecListOneDAsmOperand; |
| 85 | } |
Jim Grosbach | 280dfad | 2011-10-21 18:54:25 +0000 | [diff] [blame] | 86 | // Register list of two sequential D registers. |
| 87 | def VecListTwoDAsmOperand : AsmOperandClass { |
| 88 | let Name = "VecListTwoD"; |
| 89 | let ParserMethod = "parseVectorList"; |
Jim Grosbach | 6029b6d | 2011-11-29 23:51:09 +0000 | [diff] [blame] | 90 | let RenderMethod = "addVecListOperands"; |
Jim Grosbach | 280dfad | 2011-10-21 18:54:25 +0000 | [diff] [blame] | 91 | } |
| 92 | def VecListTwoD : RegisterOperand<DPR, "printVectorListTwo"> { |
| 93 | let ParserMatchClass = VecListTwoDAsmOperand; |
| 94 | } |
Jim Grosbach | cdcfa28 | 2011-10-21 20:02:19 +0000 | [diff] [blame] | 95 | // Register list of three sequential D registers. |
| 96 | def VecListThreeDAsmOperand : AsmOperandClass { |
| 97 | let Name = "VecListThreeD"; |
| 98 | let ParserMethod = "parseVectorList"; |
Jim Grosbach | 6029b6d | 2011-11-29 23:51:09 +0000 | [diff] [blame] | 99 | let RenderMethod = "addVecListOperands"; |
Jim Grosbach | cdcfa28 | 2011-10-21 20:02:19 +0000 | [diff] [blame] | 100 | } |
| 101 | def VecListThreeD : RegisterOperand<DPR, "printVectorListThree"> { |
| 102 | let ParserMatchClass = VecListThreeDAsmOperand; |
| 103 | } |
Jim Grosbach | b631031 | 2011-10-21 20:35:01 +0000 | [diff] [blame] | 104 | // Register list of four sequential D registers. |
| 105 | def VecListFourDAsmOperand : AsmOperandClass { |
| 106 | let Name = "VecListFourD"; |
| 107 | let ParserMethod = "parseVectorList"; |
Jim Grosbach | 6029b6d | 2011-11-29 23:51:09 +0000 | [diff] [blame] | 108 | let RenderMethod = "addVecListOperands"; |
Jim Grosbach | b631031 | 2011-10-21 20:35:01 +0000 | [diff] [blame] | 109 | } |
| 110 | def VecListFourD : RegisterOperand<DPR, "printVectorListFour"> { |
| 111 | let ParserMatchClass = VecListFourDAsmOperand; |
| 112 | } |
Jim Grosbach | 4661d4c | 2011-10-21 22:21:10 +0000 | [diff] [blame] | 113 | // Register list of two D registers spaced by 2 (two sequential Q registers). |
| 114 | def VecListTwoQAsmOperand : AsmOperandClass { |
| 115 | let Name = "VecListTwoQ"; |
| 116 | let ParserMethod = "parseVectorList"; |
Jim Grosbach | 6029b6d | 2011-11-29 23:51:09 +0000 | [diff] [blame] | 117 | let RenderMethod = "addVecListOperands"; |
Jim Grosbach | 4661d4c | 2011-10-21 22:21:10 +0000 | [diff] [blame] | 118 | } |
| 119 | def VecListTwoQ : RegisterOperand<DPR, "printVectorListTwo"> { |
| 120 | let ParserMatchClass = VecListTwoQAsmOperand; |
| 121 | } |
Jim Grosbach | 862019c | 2011-10-18 23:02:30 +0000 | [diff] [blame] | 122 | |
Jim Grosbach | 98b05a5 | 2011-11-30 01:09:44 +0000 | [diff] [blame] | 123 | // Register list of one D register, with "all lanes" subscripting. |
| 124 | def VecListOneDAllLanesAsmOperand : AsmOperandClass { |
| 125 | let Name = "VecListOneDAllLanes"; |
| 126 | let ParserMethod = "parseVectorList"; |
| 127 | let RenderMethod = "addVecListOperands"; |
| 128 | } |
| 129 | def VecListOneDAllLanes : RegisterOperand<DPR, "printVectorListOneAllLanes"> { |
| 130 | let ParserMatchClass = VecListOneDAllLanesAsmOperand; |
| 131 | } |
Jim Grosbach | 13af222 | 2011-11-30 18:21:25 +0000 | [diff] [blame] | 132 | // Register list of two D registers, with "all lanes" subscripting. |
| 133 | def VecListTwoDAllLanesAsmOperand : AsmOperandClass { |
| 134 | let Name = "VecListTwoDAllLanes"; |
| 135 | let ParserMethod = "parseVectorList"; |
| 136 | let RenderMethod = "addVecListOperands"; |
| 137 | } |
| 138 | def VecListTwoDAllLanes : RegisterOperand<DPR, "printVectorListTwoAllLanes"> { |
| 139 | let ParserMatchClass = VecListTwoDAllLanesAsmOperand; |
| 140 | } |
Jim Grosbach | 98b05a5 | 2011-11-30 01:09:44 +0000 | [diff] [blame] | 141 | |
Jim Grosbach | 7636bf6 | 2011-12-02 00:35:16 +0000 | [diff] [blame^] | 142 | // Register list of one D register, with byte lane subscripting. |
| 143 | def VecListOneDByteIndexAsmOperand : AsmOperandClass { |
| 144 | let Name = "VecListOneDByteIndexed"; |
| 145 | let ParserMethod = "parseVectorList"; |
| 146 | let RenderMethod = "addVecListIndexedOperands"; |
| 147 | } |
| 148 | def VecListOneDByteIndexed : Operand<i32> { |
| 149 | let ParserMatchClass = VecListOneDByteIndexAsmOperand; |
| 150 | let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx); |
| 151 | } |
| 152 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 153 | //===----------------------------------------------------------------------===// |
| 154 | // NEON-specific DAG Nodes. |
| 155 | //===----------------------------------------------------------------------===// |
| 156 | |
| 157 | def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>; |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 158 | def SDTARMVCMPZ : SDTypeProfile<1, 1, []>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 159 | |
| 160 | def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>; |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 161 | def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 162 | def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>; |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 163 | def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>; |
| 164 | def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 165 | def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>; |
| 166 | def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>; |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 167 | def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>; |
| 168 | def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 169 | def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>; |
| 170 | def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>; |
| 171 | |
| 172 | // Types for vector shift by immediates. The "SHX" version is for long and |
| 173 | // narrow operations where the source and destination vectors have different |
| 174 | // types. The "SHINS" version is for shift and insert operations. |
| 175 | def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>, |
| 176 | SDTCisVT<2, i32>]>; |
| 177 | def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>, |
| 178 | SDTCisVT<2, i32>]>; |
| 179 | def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>, |
| 180 | SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>; |
| 181 | |
| 182 | def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>; |
| 183 | def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>; |
| 184 | def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>; |
| 185 | def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>; |
| 186 | def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>; |
| 187 | def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>; |
| 188 | def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>; |
| 189 | |
| 190 | def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>; |
| 191 | def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>; |
| 192 | def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>; |
| 193 | |
| 194 | def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>; |
| 195 | def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>; |
| 196 | def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>; |
| 197 | def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>; |
| 198 | def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>; |
| 199 | def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>; |
| 200 | |
| 201 | def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>; |
| 202 | def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>; |
| 203 | def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>; |
| 204 | |
| 205 | def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>; |
| 206 | def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>; |
| 207 | |
| 208 | def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>, |
| 209 | SDTCisVT<2, i32>]>; |
| 210 | def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>; |
| 211 | def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>; |
| 212 | |
Bob Wilson | 7e3f0d2 | 2010-07-14 06:31:50 +0000 | [diff] [blame] | 213 | def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>; |
| 214 | def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>; |
| 215 | def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>; |
Evan Cheng | eaa192a | 2011-11-15 02:12:34 +0000 | [diff] [blame] | 216 | def NEONvmovFPImm : SDNode<"ARMISD::VMOVFPIMM", SDTARMVMOVIMM>; |
Bob Wilson | 7e3f0d2 | 2010-07-14 06:31:50 +0000 | [diff] [blame] | 217 | |
Owen Anderson | d966817 | 2010-11-03 22:44:51 +0000 | [diff] [blame] | 218 | def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>, |
| 219 | SDTCisVT<2, i32>]>; |
| 220 | def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>; |
Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 221 | def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>; |
Owen Anderson | d966817 | 2010-11-03 22:44:51 +0000 | [diff] [blame] | 222 | |
Cameron Zwarich | c0e6d78 | 2011-03-30 23:01:21 +0000 | [diff] [blame] | 223 | def NEONvbsl : SDNode<"ARMISD::VBSL", |
| 224 | SDTypeProfile<1, 3, [SDTCisVec<0>, |
| 225 | SDTCisSameAs<0, 1>, |
| 226 | SDTCisSameAs<0, 2>, |
| 227 | SDTCisSameAs<0, 3>]>>; |
| 228 | |
Bob Wilson | c1d287b | 2009-08-14 05:13:08 +0000 | [diff] [blame] | 229 | def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>; |
| 230 | |
Bob Wilson | 0ce3710 | 2009-08-14 05:08:32 +0000 | [diff] [blame] | 231 | // VDUPLANE can produce a quad-register result from a double-register source, |
| 232 | // so the result is not constrained to match the source. |
| 233 | def NEONvduplane : SDNode<"ARMISD::VDUPLANE", |
| 234 | SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>, |
| 235 | SDTCisVT<2, i32>]>>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 236 | |
Bob Wilson | de95c1b8 | 2009-08-19 17:03:43 +0000 | [diff] [blame] | 237 | def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>, |
| 238 | SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>; |
| 239 | def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>; |
| 240 | |
Bob Wilson | d8e1757 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 241 | def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>; |
| 242 | def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>; |
| 243 | def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>; |
| 244 | def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>; |
| 245 | |
Anton Korobeynikov | 62e84f1 | 2009-08-21 12:40:50 +0000 | [diff] [blame] | 246 | def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 247 | SDTCisSameAs<0, 2>, |
| 248 | SDTCisSameAs<0, 3>]>; |
Anton Korobeynikov | 051cfd6 | 2009-08-21 12:41:42 +0000 | [diff] [blame] | 249 | def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>; |
| 250 | def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>; |
| 251 | def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>; |
Anton Korobeynikov | 62e84f1 | 2009-08-21 12:40:50 +0000 | [diff] [blame] | 252 | |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 253 | def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>, |
| 254 | SDTCisSameAs<1, 2>]>; |
| 255 | def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>; |
| 256 | def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>; |
| 257 | |
Bob Wilson | 9f6c4c1 | 2010-02-18 06:05:53 +0000 | [diff] [blame] | 258 | def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>, |
| 259 | SDTCisSameAs<0, 2>]>; |
| 260 | def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>; |
| 261 | def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>; |
| 262 | |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 263 | def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{ |
| 264 | ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0)); |
Daniel Dunbar | 425f634 | 2010-07-31 21:08:54 +0000 | [diff] [blame] | 265 | unsigned EltBits = 0; |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 266 | uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits); |
| 267 | return (EltBits == 32 && EltVal == 0); |
| 268 | }]>; |
| 269 | |
| 270 | def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{ |
| 271 | ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0)); |
Daniel Dunbar | 425f634 | 2010-07-31 21:08:54 +0000 | [diff] [blame] | 272 | unsigned EltBits = 0; |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 273 | uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits); |
| 274 | return (EltBits == 8 && EltVal == 0xff); |
| 275 | }]>; |
| 276 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 277 | //===----------------------------------------------------------------------===// |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 278 | // NEON load / store instructions |
| 279 | //===----------------------------------------------------------------------===// |
| 280 | |
Bob Wilson | 9d4ebc0 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 281 | // Use VLDM to load a Q register as a D register pair. |
| 282 | // This is a pseudo instruction that is expanded to VLDMD after reg alloc. |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 283 | def VLDMQIA |
| 284 | : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn), |
| 285 | IIC_fpLoad_m, "", |
| 286 | [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>; |
Evan Cheng | 69b9f98 | 2010-05-13 01:12:06 +0000 | [diff] [blame] | 287 | |
Bob Wilson | 9d4ebc0 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 288 | // Use VSTM to store a Q register as a D register pair. |
| 289 | // This is a pseudo instruction that is expanded to VSTMD after reg alloc. |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 290 | def VSTMQIA |
| 291 | : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn), |
| 292 | IIC_fpStore_m, "", |
| 293 | [(store (v2f64 QPR:$src), GPR:$Rn)]>; |
Evan Cheng | 69b9f98 | 2010-05-13 01:12:06 +0000 | [diff] [blame] | 294 | |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 295 | // Classes for VLD* pseudo-instructions with multi-register operands. |
| 296 | // These are expanded to real instructions after register allocation. |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 297 | class VLDQPseudo<InstrItinClass itin> |
| 298 | : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">; |
| 299 | class VLDQWBPseudo<InstrItinClass itin> |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 300 | : PseudoNLdSt<(outs QPR:$dst, GPR:$wb), |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 301 | (ins addrmode6:$addr, am6offset:$offset), itin, |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 302 | "$addr.addr = $wb">; |
Jim Grosbach | 10b90a9 | 2011-10-24 21:45:13 +0000 | [diff] [blame] | 303 | class VLDQWBfixedPseudo<InstrItinClass itin> |
| 304 | : PseudoNLdSt<(outs QPR:$dst, GPR:$wb), |
| 305 | (ins addrmode6:$addr), itin, |
| 306 | "$addr.addr = $wb">; |
| 307 | class VLDQWBregisterPseudo<InstrItinClass itin> |
| 308 | : PseudoNLdSt<(outs QPR:$dst, GPR:$wb), |
| 309 | (ins addrmode6:$addr, rGPR:$offset), itin, |
| 310 | "$addr.addr = $wb">; |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 311 | class VLDQQPseudo<InstrItinClass itin> |
| 312 | : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">; |
| 313 | class VLDQQWBPseudo<InstrItinClass itin> |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 314 | : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb), |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 315 | (ins addrmode6:$addr, am6offset:$offset), itin, |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 316 | "$addr.addr = $wb">; |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 317 | class VLDQQQQPseudo<InstrItinClass itin> |
Bob Wilson | 9a45008 | 2011-08-05 07:24:09 +0000 | [diff] [blame] | 318 | : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin, |
| 319 | "$src = $dst">; |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 320 | class VLDQQQQWBPseudo<InstrItinClass itin> |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 321 | : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb), |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 322 | (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin, |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 323 | "$addr.addr = $wb, $src = $dst">; |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 324 | |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 325 | let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in { |
| 326 | |
Bob Wilson | 205a5ca | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 327 | // VLD1 : Vector Load (multiple single elements) |
Bob Wilson | 621f195 | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 328 | class VLD1D<bits<4> op7_4, string Dt> |
Jim Grosbach | 6b09c77 | 2011-10-20 15:04:25 +0000 | [diff] [blame] | 329 | : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 330 | (ins addrmode6:$Rn), IIC_VLD1, |
Jim Grosbach | 6b09c77 | 2011-10-20 15:04:25 +0000 | [diff] [blame] | 331 | "vld1", Dt, "$Vd, $Rn", "", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 332 | let Rm = 0b1111; |
| 333 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 334 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | d9aa7d3 | 2010-11-02 00:05:05 +0000 | [diff] [blame] | 335 | } |
Bob Wilson | 621f195 | 2010-03-23 05:25:43 +0000 | [diff] [blame] | 336 | class VLD1Q<bits<4> op7_4, string Dt> |
Jim Grosbach | 280dfad | 2011-10-21 18:54:25 +0000 | [diff] [blame] | 337 | : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 338 | (ins addrmode6:$Rn), IIC_VLD1x2, |
Jim Grosbach | 280dfad | 2011-10-21 18:54:25 +0000 | [diff] [blame] | 339 | "vld1", Dt, "$Vd, $Rn", "", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 340 | let Rm = 0b1111; |
| 341 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 342 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | d9aa7d3 | 2010-11-02 00:05:05 +0000 | [diff] [blame] | 343 | } |
Bob Wilson | 205a5ca | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 344 | |
Owen Anderson | d9aa7d3 | 2010-11-02 00:05:05 +0000 | [diff] [blame] | 345 | def VLD1d8 : VLD1D<{0,0,0,?}, "8">; |
| 346 | def VLD1d16 : VLD1D<{0,1,0,?}, "16">; |
| 347 | def VLD1d32 : VLD1D<{1,0,0,?}, "32">; |
| 348 | def VLD1d64 : VLD1D<{1,1,0,?}, "64">; |
Bob Wilson | 205a5ca | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 349 | |
Owen Anderson | d9aa7d3 | 2010-11-02 00:05:05 +0000 | [diff] [blame] | 350 | def VLD1q8 : VLD1Q<{0,0,?,?}, "8">; |
| 351 | def VLD1q16 : VLD1Q<{0,1,?,?}, "16">; |
| 352 | def VLD1q32 : VLD1Q<{1,0,?,?}, "32">; |
| 353 | def VLD1q64 : VLD1Q<{1,1,?,?}, "64">; |
Bob Wilson | 99493b2 | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 354 | |
Evan Cheng | d2ca813 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 355 | def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>; |
| 356 | def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>; |
| 357 | def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>; |
| 358 | def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>; |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 359 | |
Bob Wilson | 99493b2 | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 360 | // ...with address register writeback: |
Jim Grosbach | 10b90a9 | 2011-10-24 21:45:13 +0000 | [diff] [blame] | 361 | multiclass VLD1DWB<bits<4> op7_4, string Dt> { |
| 362 | def _fixed : NLdSt<0,0b10, 0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb), |
| 363 | (ins addrmode6:$Rn), IIC_VLD1u, |
| 364 | "vld1", Dt, "$Vd, $Rn!", |
| 365 | "$Rn.addr = $wb", []> { |
| 366 | let Rm = 0b1101; // NLdSt will assign to the right encoding bits. |
| 367 | let Inst{4} = Rn{4}; |
| 368 | let DecoderMethod = "DecodeVLDInstruction"; |
Jim Grosbach | 1243132 | 2011-10-24 22:16:58 +0000 | [diff] [blame] | 369 | let AsmMatchConverter = "cvtVLDwbFixed"; |
Jim Grosbach | 10b90a9 | 2011-10-24 21:45:13 +0000 | [diff] [blame] | 370 | } |
| 371 | def _register : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb), |
| 372 | (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1u, |
| 373 | "vld1", Dt, "$Vd, $Rn, $Rm", |
| 374 | "$Rn.addr = $wb", []> { |
| 375 | let Inst{4} = Rn{4}; |
| 376 | let DecoderMethod = "DecodeVLDInstruction"; |
Jim Grosbach | 1243132 | 2011-10-24 22:16:58 +0000 | [diff] [blame] | 377 | let AsmMatchConverter = "cvtVLDwbRegister"; |
Jim Grosbach | 10b90a9 | 2011-10-24 21:45:13 +0000 | [diff] [blame] | 378 | } |
Owen Anderson | e85bd77 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 379 | } |
Jim Grosbach | 10b90a9 | 2011-10-24 21:45:13 +0000 | [diff] [blame] | 380 | multiclass VLD1QWB<bits<4> op7_4, string Dt> { |
| 381 | def _fixed : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb), |
| 382 | (ins addrmode6:$Rn), IIC_VLD1x2u, |
| 383 | "vld1", Dt, "$Vd, $Rn!", |
| 384 | "$Rn.addr = $wb", []> { |
| 385 | let Rm = 0b1101; // NLdSt will assign to the right encoding bits. |
| 386 | let Inst{5-4} = Rn{5-4}; |
| 387 | let DecoderMethod = "DecodeVLDInstruction"; |
Jim Grosbach | 1243132 | 2011-10-24 22:16:58 +0000 | [diff] [blame] | 388 | let AsmMatchConverter = "cvtVLDwbFixed"; |
Jim Grosbach | 10b90a9 | 2011-10-24 21:45:13 +0000 | [diff] [blame] | 389 | } |
| 390 | def _register : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb), |
| 391 | (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u, |
| 392 | "vld1", Dt, "$Vd, $Rn, $Rm", |
| 393 | "$Rn.addr = $wb", []> { |
| 394 | let Inst{5-4} = Rn{5-4}; |
| 395 | let DecoderMethod = "DecodeVLDInstruction"; |
Jim Grosbach | 1243132 | 2011-10-24 22:16:58 +0000 | [diff] [blame] | 396 | let AsmMatchConverter = "cvtVLDwbRegister"; |
Jim Grosbach | 10b90a9 | 2011-10-24 21:45:13 +0000 | [diff] [blame] | 397 | } |
Owen Anderson | e85bd77 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 398 | } |
Bob Wilson | 99493b2 | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 399 | |
Jim Grosbach | 10b90a9 | 2011-10-24 21:45:13 +0000 | [diff] [blame] | 400 | defm VLD1d8wb : VLD1DWB<{0,0,0,?}, "8">; |
| 401 | defm VLD1d16wb : VLD1DWB<{0,1,0,?}, "16">; |
| 402 | defm VLD1d32wb : VLD1DWB<{1,0,0,?}, "32">; |
| 403 | defm VLD1d64wb : VLD1DWB<{1,1,0,?}, "64">; |
| 404 | defm VLD1q8wb : VLD1QWB<{0,0,?,?}, "8">; |
| 405 | defm VLD1q16wb : VLD1QWB<{0,1,?,?}, "16">; |
| 406 | defm VLD1q32wb : VLD1QWB<{1,0,?,?}, "32">; |
| 407 | defm VLD1q64wb : VLD1QWB<{1,1,?,?}, "64">; |
Bob Wilson | 99493b2 | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 408 | |
Jim Grosbach | 10b90a9 | 2011-10-24 21:45:13 +0000 | [diff] [blame] | 409 | def VLD1q8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>; |
| 410 | def VLD1q16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>; |
| 411 | def VLD1q32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>; |
| 412 | def VLD1q64PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>; |
| 413 | def VLD1q8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>; |
| 414 | def VLD1q16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>; |
| 415 | def VLD1q32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>; |
| 416 | def VLD1q64PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>; |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 417 | |
Jim Grosbach | fe7b499 | 2011-10-21 16:14:12 +0000 | [diff] [blame] | 418 | // ...with 3 registers |
Bob Wilson | 9580832 | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 419 | class VLD1D3<bits<4> op7_4, string Dt> |
Jim Grosbach | cdcfa28 | 2011-10-21 20:02:19 +0000 | [diff] [blame] | 420 | : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 421 | (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt, |
Jim Grosbach | cdcfa28 | 2011-10-21 20:02:19 +0000 | [diff] [blame] | 422 | "$Vd, $Rn", "", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 423 | let Rm = 0b1111; |
| 424 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 425 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | e85bd77 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 426 | } |
Jim Grosbach | 5921675 | 2011-10-24 23:26:05 +0000 | [diff] [blame] | 427 | multiclass VLD1D3WB<bits<4> op7_4, string Dt> { |
| 428 | def _fixed : NLdSt<0,0b10,0b0110, op7_4, (outs VecListThreeD:$Vd, GPR:$wb), |
| 429 | (ins addrmode6:$Rn), IIC_VLD1x2u, |
| 430 | "vld1", Dt, "$Vd, $Rn!", |
| 431 | "$Rn.addr = $wb", []> { |
| 432 | let Rm = 0b1101; // NLdSt will assign to the right encoding bits. |
Owen Anderson | b3727fe | 2011-10-28 20:43:24 +0000 | [diff] [blame] | 433 | let Inst{4} = Rn{4}; |
Jim Grosbach | 5921675 | 2011-10-24 23:26:05 +0000 | [diff] [blame] | 434 | let DecoderMethod = "DecodeVLDInstruction"; |
| 435 | let AsmMatchConverter = "cvtVLDwbFixed"; |
| 436 | } |
| 437 | def _register : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd, GPR:$wb), |
| 438 | (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u, |
| 439 | "vld1", Dt, "$Vd, $Rn, $Rm", |
| 440 | "$Rn.addr = $wb", []> { |
Owen Anderson | b3727fe | 2011-10-28 20:43:24 +0000 | [diff] [blame] | 441 | let Inst{4} = Rn{4}; |
Jim Grosbach | 5921675 | 2011-10-24 23:26:05 +0000 | [diff] [blame] | 442 | let DecoderMethod = "DecodeVLDInstruction"; |
| 443 | let AsmMatchConverter = "cvtVLDwbRegister"; |
| 444 | } |
Owen Anderson | e85bd77 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 445 | } |
Bob Wilson | 052ba45 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 446 | |
Owen Anderson | e85bd77 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 447 | def VLD1d8T : VLD1D3<{0,0,0,?}, "8">; |
| 448 | def VLD1d16T : VLD1D3<{0,1,0,?}, "16">; |
| 449 | def VLD1d32T : VLD1D3<{1,0,0,?}, "32">; |
| 450 | def VLD1d64T : VLD1D3<{1,1,0,?}, "64">; |
Bob Wilson | 052ba45 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 451 | |
Jim Grosbach | 5921675 | 2011-10-24 23:26:05 +0000 | [diff] [blame] | 452 | defm VLD1d8Twb : VLD1D3WB<{0,0,0,?}, "8">; |
| 453 | defm VLD1d16Twb : VLD1D3WB<{0,1,0,?}, "16">; |
| 454 | defm VLD1d32Twb : VLD1D3WB<{1,0,0,?}, "32">; |
| 455 | defm VLD1d64Twb : VLD1D3WB<{1,1,0,?}, "64">; |
Bob Wilson | 052ba45 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 456 | |
Jim Grosbach | 5921675 | 2011-10-24 23:26:05 +0000 | [diff] [blame] | 457 | def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>; |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 458 | |
Jim Grosbach | fe7b499 | 2011-10-21 16:14:12 +0000 | [diff] [blame] | 459 | // ...with 4 registers |
Bob Wilson | 052ba45 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 460 | class VLD1D4<bits<4> op7_4, string Dt> |
Jim Grosbach | b631031 | 2011-10-21 20:35:01 +0000 | [diff] [blame] | 461 | : NLdSt<0, 0b10, 0b0010, op7_4, (outs VecListFourD:$Vd), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 462 | (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt, |
Jim Grosbach | b631031 | 2011-10-21 20:35:01 +0000 | [diff] [blame] | 463 | "$Vd, $Rn", "", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 464 | let Rm = 0b1111; |
| 465 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 466 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | e85bd77 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 467 | } |
Jim Grosbach | 399cdca | 2011-10-25 00:14:01 +0000 | [diff] [blame] | 468 | multiclass VLD1D4WB<bits<4> op7_4, string Dt> { |
| 469 | def _fixed : NLdSt<0,0b10,0b0010, op7_4, (outs VecListFourD:$Vd, GPR:$wb), |
| 470 | (ins addrmode6:$Rn), IIC_VLD1x2u, |
| 471 | "vld1", Dt, "$Vd, $Rn!", |
| 472 | "$Rn.addr = $wb", []> { |
| 473 | let Rm = 0b1101; // NLdSt will assign to the right encoding bits. |
| 474 | let Inst{5-4} = Rn{5-4}; |
| 475 | let DecoderMethod = "DecodeVLDInstruction"; |
| 476 | let AsmMatchConverter = "cvtVLDwbFixed"; |
| 477 | } |
| 478 | def _register : NLdSt<0,0b10,0b0010,op7_4, (outs VecListFourD:$Vd, GPR:$wb), |
| 479 | (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u, |
| 480 | "vld1", Dt, "$Vd, $Rn, $Rm", |
| 481 | "$Rn.addr = $wb", []> { |
| 482 | let Inst{5-4} = Rn{5-4}; |
| 483 | let DecoderMethod = "DecodeVLDInstruction"; |
| 484 | let AsmMatchConverter = "cvtVLDwbRegister"; |
| 485 | } |
Owen Anderson | e85bd77 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 486 | } |
Johnny Chen | d7283d9 | 2010-02-23 20:51:23 +0000 | [diff] [blame] | 487 | |
Owen Anderson | e85bd77 | 2010-11-02 00:24:52 +0000 | [diff] [blame] | 488 | def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">; |
| 489 | def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">; |
| 490 | def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">; |
| 491 | def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">; |
Bob Wilson | 99493b2 | 2010-03-20 17:59:03 +0000 | [diff] [blame] | 492 | |
Jim Grosbach | 399cdca | 2011-10-25 00:14:01 +0000 | [diff] [blame] | 493 | defm VLD1d8Qwb : VLD1D4WB<{0,0,?,?}, "8">; |
| 494 | defm VLD1d16Qwb : VLD1D4WB<{0,1,?,?}, "16">; |
| 495 | defm VLD1d32Qwb : VLD1D4WB<{1,0,?,?}, "32">; |
| 496 | defm VLD1d64Qwb : VLD1D4WB<{1,1,?,?}, "64">; |
Bob Wilson | 9f7d60f | 2009-08-12 17:04:56 +0000 | [diff] [blame] | 497 | |
Jim Grosbach | 399cdca | 2011-10-25 00:14:01 +0000 | [diff] [blame] | 498 | def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>; |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 499 | |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 500 | // VLD2 : Vector Load (multiple 2-element structures) |
Jim Grosbach | 4661d4c | 2011-10-21 22:21:10 +0000 | [diff] [blame] | 501 | class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy> |
| 502 | : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 503 | (ins addrmode6:$Rn), IIC_VLD2, |
Jim Grosbach | 4661d4c | 2011-10-21 22:21:10 +0000 | [diff] [blame] | 504 | "vld2", Dt, "$Vd, $Rn", "", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 505 | let Rm = 0b1111; |
| 506 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 507 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 508 | } |
Jim Grosbach | 224180e | 2011-10-21 23:58:57 +0000 | [diff] [blame] | 509 | class VLD2Q<bits<4> op7_4, string Dt, RegisterOperand VdTy> |
Bob Wilson | 00bf1d9 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 510 | : NLdSt<0, 0b10, 0b0011, op7_4, |
Jim Grosbach | 224180e | 2011-10-21 23:58:57 +0000 | [diff] [blame] | 511 | (outs VdTy:$Vd), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 512 | (ins addrmode6:$Rn), IIC_VLD2x2, |
Jim Grosbach | 224180e | 2011-10-21 23:58:57 +0000 | [diff] [blame] | 513 | "vld2", Dt, "$Vd, $Rn", "", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 514 | let Rm = 0b1111; |
| 515 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 516 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 517 | } |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 518 | |
Jim Grosbach | 4661d4c | 2011-10-21 22:21:10 +0000 | [diff] [blame] | 519 | def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8", VecListTwoD>; |
| 520 | def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16", VecListTwoD>; |
| 521 | def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32", VecListTwoD>; |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 522 | |
Jim Grosbach | 224180e | 2011-10-21 23:58:57 +0000 | [diff] [blame] | 523 | def VLD2q8 : VLD2Q<{0,0,?,?}, "8", VecListFourD>; |
| 524 | def VLD2q16 : VLD2Q<{0,1,?,?}, "16", VecListFourD>; |
| 525 | def VLD2q32 : VLD2Q<{1,0,?,?}, "32", VecListFourD>; |
Bob Wilson | 3bf12ab | 2009-10-06 22:01:59 +0000 | [diff] [blame] | 526 | |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 527 | def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>; |
| 528 | def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>; |
| 529 | def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>; |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 530 | |
Evan Cheng | d2ca813 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 531 | def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>; |
| 532 | def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>; |
| 533 | def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>; |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 534 | |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 535 | // ...with address register writeback: |
Jim Grosbach | 4661d4c | 2011-10-21 22:21:10 +0000 | [diff] [blame] | 536 | class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy> |
| 537 | : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 538 | (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u, |
Jim Grosbach | 4661d4c | 2011-10-21 22:21:10 +0000 | [diff] [blame] | 539 | "vld2", Dt, "$Vd, $Rn$Rm", |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 540 | "$Rn.addr = $wb", []> { |
| 541 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 542 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 543 | } |
Jim Grosbach | 224180e | 2011-10-21 23:58:57 +0000 | [diff] [blame] | 544 | class VLD2QWB<bits<4> op7_4, string Dt, RegisterOperand VdTy> |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 545 | : NLdSt<0, 0b10, 0b0011, op7_4, |
Jim Grosbach | 224180e | 2011-10-21 23:58:57 +0000 | [diff] [blame] | 546 | (outs VdTy:$Vd, GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 547 | (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u, |
Jim Grosbach | 224180e | 2011-10-21 23:58:57 +0000 | [diff] [blame] | 548 | "vld2", Dt, "$Vd, $Rn$Rm", |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 549 | "$Rn.addr = $wb", []> { |
| 550 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 551 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 552 | } |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 553 | |
Jim Grosbach | 4661d4c | 2011-10-21 22:21:10 +0000 | [diff] [blame] | 554 | def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8", VecListTwoD>; |
| 555 | def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16", VecListTwoD>; |
| 556 | def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32", VecListTwoD>; |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 557 | |
Jim Grosbach | 224180e | 2011-10-21 23:58:57 +0000 | [diff] [blame] | 558 | def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8", VecListFourD>; |
| 559 | def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16", VecListFourD>; |
| 560 | def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32", VecListFourD>; |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 561 | |
Evan Cheng | d2ca813 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 562 | def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>; |
| 563 | def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>; |
| 564 | def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>; |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 565 | |
Evan Cheng | d2ca813 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 566 | def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>; |
| 567 | def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>; |
| 568 | def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>; |
Bob Wilson | ffde080 | 2010-09-02 16:00:54 +0000 | [diff] [blame] | 569 | |
Jim Grosbach | fe7b499 | 2011-10-21 16:14:12 +0000 | [diff] [blame] | 570 | // ...with double-spaced registers |
Jim Grosbach | 4661d4c | 2011-10-21 22:21:10 +0000 | [diff] [blame] | 571 | def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8", VecListTwoQ>; |
| 572 | def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16", VecListTwoQ>; |
| 573 | def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32", VecListTwoQ>; |
| 574 | def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8", VecListTwoQ>; |
| 575 | def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16", VecListTwoQ>; |
| 576 | def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32", VecListTwoQ>; |
Johnny Chen | d7283d9 | 2010-02-23 20:51:23 +0000 | [diff] [blame] | 577 | |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 578 | // VLD3 : Vector Load (multiple 3-element structures) |
Bob Wilson | 00bf1d9 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 579 | class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 580 | : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 581 | (ins addrmode6:$Rn), IIC_VLD3, |
| 582 | "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> { |
| 583 | let Rm = 0b1111; |
| 584 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 585 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 586 | } |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 587 | |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 588 | def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">; |
| 589 | def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">; |
| 590 | def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">; |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 591 | |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 592 | def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>; |
| 593 | def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>; |
| 594 | def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>; |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 595 | |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 596 | // ...with address register writeback: |
| 597 | class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 598 | : NLdSt<0, 0b10, op11_8, op7_4, |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 599 | (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 600 | (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u, |
| 601 | "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm", |
| 602 | "$Rn.addr = $wb", []> { |
| 603 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 604 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 605 | } |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 606 | |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 607 | def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">; |
| 608 | def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">; |
| 609 | def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">; |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 610 | |
Evan Cheng | 84f69e8 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 611 | def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>; |
| 612 | def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>; |
| 613 | def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>; |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 614 | |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 615 | // ...with double-spaced registers: |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 616 | def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">; |
| 617 | def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">; |
| 618 | def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">; |
| 619 | def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">; |
| 620 | def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">; |
| 621 | def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">; |
Bob Wilson | 00bf1d9 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 622 | |
Evan Cheng | 84f69e8 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 623 | def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>; |
| 624 | def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>; |
| 625 | def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>; |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 626 | |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 627 | // ...alternate versions to be allocated odd register numbers: |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 628 | def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>; |
| 629 | def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>; |
| 630 | def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>; |
| 631 | |
Evan Cheng | 84f69e8 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 632 | def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>; |
| 633 | def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>; |
| 634 | def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>; |
Bob Wilson | ff8952e | 2009-10-07 17:24:55 +0000 | [diff] [blame] | 635 | |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 636 | // VLD4 : Vector Load (multiple 4-element structures) |
Bob Wilson | 00bf1d9 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 637 | class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 638 | : NLdSt<0, 0b10, op11_8, op7_4, |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 639 | (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 640 | (ins addrmode6:$Rn), IIC_VLD4, |
| 641 | "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> { |
| 642 | let Rm = 0b1111; |
| 643 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 644 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 645 | } |
Bob Wilson | 4a3d35a | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 646 | |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 647 | def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">; |
| 648 | def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">; |
| 649 | def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">; |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 650 | |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 651 | def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>; |
| 652 | def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>; |
| 653 | def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>; |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 654 | |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 655 | // ...with address register writeback: |
| 656 | class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 657 | : NLdSt<0, 0b10, op11_8, op7_4, |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 658 | (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb), |
Bob Wilson | 6eb08dd | 2011-02-07 17:43:12 +0000 | [diff] [blame] | 659 | (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 660 | "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm", |
| 661 | "$Rn.addr = $wb", []> { |
| 662 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 663 | let DecoderMethod = "DecodeVLDInstruction"; |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 664 | } |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 665 | |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 666 | def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">; |
| 667 | def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">; |
| 668 | def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">; |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 669 | |
Bob Wilson | 6eb08dd | 2011-02-07 17:43:12 +0000 | [diff] [blame] | 670 | def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>; |
| 671 | def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>; |
| 672 | def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>; |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 673 | |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 674 | // ...with double-spaced registers: |
Owen Anderson | cf667be | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 675 | def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">; |
| 676 | def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">; |
| 677 | def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">; |
| 678 | def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">; |
| 679 | def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">; |
| 680 | def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">; |
Bob Wilson | 00bf1d9 | 2010-03-20 18:14:26 +0000 | [diff] [blame] | 681 | |
Bob Wilson | 6eb08dd | 2011-02-07 17:43:12 +0000 | [diff] [blame] | 682 | def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>; |
| 683 | def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>; |
| 684 | def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>; |
Bob Wilson | f572191 | 2010-09-03 18:16:02 +0000 | [diff] [blame] | 685 | |
Bob Wilson | 92cb932 | 2010-03-20 20:10:51 +0000 | [diff] [blame] | 686 | // ...alternate versions to be allocated odd register numbers: |
Bob Wilson | 6eb08dd | 2011-02-07 17:43:12 +0000 | [diff] [blame] | 687 | def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>; |
| 688 | def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>; |
| 689 | def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>; |
| 690 | |
| 691 | def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>; |
| 692 | def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>; |
| 693 | def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>; |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 694 | |
Bob Wilson | b796bbb | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 695 | } // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 |
| 696 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 697 | // Classes for VLD*LN pseudo-instructions with multi-register operands. |
| 698 | // These are expanded to real instructions after register allocation. |
| 699 | class VLDQLNPseudo<InstrItinClass itin> |
| 700 | : PseudoNLdSt<(outs QPR:$dst), |
| 701 | (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane), |
| 702 | itin, "$src = $dst">; |
| 703 | class VLDQLNWBPseudo<InstrItinClass itin> |
| 704 | : PseudoNLdSt<(outs QPR:$dst, GPR:$wb), |
| 705 | (ins addrmode6:$addr, am6offset:$offset, QPR:$src, |
| 706 | nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">; |
| 707 | class VLDQQLNPseudo<InstrItinClass itin> |
| 708 | : PseudoNLdSt<(outs QQPR:$dst), |
| 709 | (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane), |
| 710 | itin, "$src = $dst">; |
| 711 | class VLDQQLNWBPseudo<InstrItinClass itin> |
| 712 | : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb), |
| 713 | (ins addrmode6:$addr, am6offset:$offset, QQPR:$src, |
| 714 | nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">; |
| 715 | class VLDQQQQLNPseudo<InstrItinClass itin> |
| 716 | : PseudoNLdSt<(outs QQQQPR:$dst), |
| 717 | (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane), |
| 718 | itin, "$src = $dst">; |
| 719 | class VLDQQQQLNWBPseudo<InstrItinClass itin> |
| 720 | : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb), |
| 721 | (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src, |
| 722 | nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">; |
| 723 | |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 724 | // VLD1LN : Vector Load (single element to one lane) |
Bob Wilson | b796bbb | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 725 | class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty, |
| 726 | PatFrag LoadOp> |
Owen Anderson | d138d70 | 2010-11-02 20:47:39 +0000 | [diff] [blame] | 727 | : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 728 | (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane), |
| 729 | IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn", |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 730 | "$src = $Vd", |
| 731 | [(set DPR:$Vd, (vector_insert (Ty DPR:$src), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 732 | (i32 (LoadOp addrmode6:$Rn)), |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 733 | imm:$lane))]> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 734 | let Rm = 0b1111; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 735 | let DecoderMethod = "DecodeVLD1LN"; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 736 | } |
Mon P Wang | 183c627 | 2011-05-09 17:47:27 +0000 | [diff] [blame] | 737 | class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty, |
| 738 | PatFrag LoadOp> |
| 739 | : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd), |
| 740 | (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane), |
| 741 | IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn", |
| 742 | "$src = $Vd", |
| 743 | [(set DPR:$Vd, (vector_insert (Ty DPR:$src), |
| 744 | (i32 (LoadOp addrmode6oneL32:$Rn)), |
| 745 | imm:$lane))]> { |
| 746 | let Rm = 0b1111; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 747 | let DecoderMethod = "DecodeVLD1LN"; |
Mon P Wang | 183c627 | 2011-05-09 17:47:27 +0000 | [diff] [blame] | 748 | } |
Bob Wilson | b796bbb | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 749 | class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> { |
| 750 | let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src), |
| 751 | (i32 (LoadOp addrmode6:$addr)), |
| 752 | imm:$lane))]; |
| 753 | } |
| 754 | |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 755 | def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> { |
| 756 | let Inst{7-5} = lane{2-0}; |
| 757 | } |
| 758 | def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> { |
| 759 | let Inst{7-6} = lane{1-0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 760 | let Inst{4} = Rn{4}; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 761 | } |
Mon P Wang | 183c627 | 2011-05-09 17:47:27 +0000 | [diff] [blame] | 762 | def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> { |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 763 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 764 | let Inst{5} = Rn{4}; |
| 765 | let Inst{4} = Rn{4}; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 766 | } |
Bob Wilson | b796bbb | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 767 | |
Jim Grosbach | 7636bf6 | 2011-12-02 00:35:16 +0000 | [diff] [blame^] | 768 | // FIXME: Proof of concept pseudos. We want to parameterize these for all |
| 769 | // the suffices we have to support. |
| 770 | def VLD1LNd8asm : NEONAsmPseudo<"vld1${p}.8 $list, $addr", |
| 771 | (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>; |
| 772 | def VLD1LNdf32asm : NEONAsmPseudo<"vld1${p}.f32 $list, $addr", |
| 773 | (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>; |
| 774 | |
Bob Wilson | b796bbb | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 775 | def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>; |
| 776 | def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>; |
| 777 | def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>; |
| 778 | |
Bob Wilson | 746fa17 | 2010-12-10 22:13:32 +0000 | [diff] [blame] | 779 | def : Pat<(vector_insert (v2f32 DPR:$src), |
| 780 | (f32 (load addrmode6:$addr)), imm:$lane), |
| 781 | (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>; |
| 782 | def : Pat<(vector_insert (v4f32 QPR:$src), |
| 783 | (f32 (load addrmode6:$addr)), imm:$lane), |
| 784 | (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>; |
| 785 | |
Bob Wilson | b796bbb | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 786 | let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in { |
| 787 | |
| 788 | // ...with address register writeback: |
| 789 | class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | d138d70 | 2010-11-02 20:47:39 +0000 | [diff] [blame] | 790 | : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 791 | (ins addrmode6:$Rn, am6offset:$Rm, |
Bob Wilson | b796bbb | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 792 | DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 793 | "\\{$Vd[$lane]\\}, $Rn$Rm", |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 794 | "$src = $Vd, $Rn.addr = $wb", []> { |
| 795 | let DecoderMethod = "DecodeVLD1LN"; |
| 796 | } |
Bob Wilson | b796bbb | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 797 | |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 798 | def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> { |
| 799 | let Inst{7-5} = lane{2-0}; |
| 800 | } |
| 801 | def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> { |
| 802 | let Inst{7-6} = lane{1-0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 803 | let Inst{4} = Rn{4}; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 804 | } |
| 805 | def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> { |
| 806 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 807 | let Inst{5} = Rn{4}; |
| 808 | let Inst{4} = Rn{4}; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 809 | } |
Bob Wilson | b796bbb | 2010-11-01 22:04:05 +0000 | [diff] [blame] | 810 | |
| 811 | def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>; |
| 812 | def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>; |
| 813 | def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>; |
Bob Wilson | 7708c22 | 2009-10-07 18:09:32 +0000 | [diff] [blame] | 814 | |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 815 | // VLD2LN : Vector Load (single 2-element structure to one lane) |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 816 | class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | d138d70 | 2010-11-02 20:47:39 +0000 | [diff] [blame] | 817 | : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 818 | (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane), |
| 819 | IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn", |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 820 | "$src1 = $Vd, $src2 = $dst2", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 821 | let Rm = 0b1111; |
| 822 | let Inst{4} = Rn{4}; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 823 | let DecoderMethod = "DecodeVLD2LN"; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 824 | } |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 825 | |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 826 | def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> { |
| 827 | let Inst{7-5} = lane{2-0}; |
| 828 | } |
| 829 | def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> { |
| 830 | let Inst{7-6} = lane{1-0}; |
| 831 | } |
| 832 | def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> { |
| 833 | let Inst{7} = lane{0}; |
| 834 | } |
Bob Wilson | 30aea9d | 2009-10-08 18:56:10 +0000 | [diff] [blame] | 835 | |
Evan Cheng | d2ca813 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 836 | def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>; |
| 837 | def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>; |
| 838 | def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 839 | |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 840 | // ...with double-spaced registers: |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 841 | def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> { |
| 842 | let Inst{7-6} = lane{1-0}; |
| 843 | } |
| 844 | def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> { |
| 845 | let Inst{7} = lane{0}; |
| 846 | } |
Bob Wilson | 30aea9d | 2009-10-08 18:56:10 +0000 | [diff] [blame] | 847 | |
Evan Cheng | d2ca813 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 848 | def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>; |
| 849 | def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>; |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 850 | |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 851 | // ...with address register writeback: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 852 | class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | d138d70 | 2010-11-02 20:47:39 +0000 | [diff] [blame] | 853 | : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 854 | (ins addrmode6:$Rn, am6offset:$Rm, |
Evan Cheng | d2ca813 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 855 | DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 856 | "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm", |
| 857 | "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> { |
| 858 | let Inst{4} = Rn{4}; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 859 | let DecoderMethod = "DecodeVLD2LN"; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 860 | } |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 861 | |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 862 | def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> { |
| 863 | let Inst{7-5} = lane{2-0}; |
| 864 | } |
| 865 | def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> { |
| 866 | let Inst{7-6} = lane{1-0}; |
| 867 | } |
| 868 | def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> { |
| 869 | let Inst{7} = lane{0}; |
| 870 | } |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 871 | |
Evan Cheng | d2ca813 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 872 | def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>; |
| 873 | def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>; |
| 874 | def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 875 | |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 876 | def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> { |
| 877 | let Inst{7-6} = lane{1-0}; |
| 878 | } |
| 879 | def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> { |
| 880 | let Inst{7} = lane{0}; |
| 881 | } |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 882 | |
Evan Cheng | d2ca813 | 2010-10-09 01:03:04 +0000 | [diff] [blame] | 883 | def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>; |
| 884 | def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 885 | |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 886 | // VLD3LN : Vector Load (single 3-element structure to one lane) |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 887 | class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | d138d70 | 2010-11-02 20:47:39 +0000 | [diff] [blame] | 888 | : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 889 | (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, |
Evan Cheng | 84f69e8 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 890 | nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 891 | "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn", |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 892 | "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 893 | let Rm = 0b1111; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 894 | let DecoderMethod = "DecodeVLD3LN"; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 895 | } |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 896 | |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 897 | def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> { |
| 898 | let Inst{7-5} = lane{2-0}; |
| 899 | } |
| 900 | def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> { |
| 901 | let Inst{7-6} = lane{1-0}; |
| 902 | } |
| 903 | def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> { |
| 904 | let Inst{7} = lane{0}; |
| 905 | } |
Bob Wilson | 0bf7d99 | 2009-10-08 22:27:33 +0000 | [diff] [blame] | 906 | |
Evan Cheng | 84f69e8 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 907 | def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>; |
| 908 | def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>; |
| 909 | def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 910 | |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 911 | // ...with double-spaced registers: |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 912 | def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> { |
| 913 | let Inst{7-6} = lane{1-0}; |
| 914 | } |
| 915 | def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> { |
| 916 | let Inst{7} = lane{0}; |
| 917 | } |
Bob Wilson | 0bf7d99 | 2009-10-08 22:27:33 +0000 | [diff] [blame] | 918 | |
Evan Cheng | 84f69e8 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 919 | def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>; |
| 920 | def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>; |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 921 | |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 922 | // ...with address register writeback: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 923 | class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | d138d70 | 2010-11-02 20:47:39 +0000 | [diff] [blame] | 924 | : NLdStLn<1, 0b10, op11_8, op7_4, |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 925 | (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 926 | (ins addrmode6:$Rn, am6offset:$Rm, |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 927 | DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane), |
Evan Cheng | 84f69e8 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 928 | IIC_VLD3lnu, "vld3", Dt, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 929 | "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm", |
| 930 | "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb", |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 931 | []> { |
| 932 | let DecoderMethod = "DecodeVLD3LN"; |
| 933 | } |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 934 | |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 935 | def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> { |
| 936 | let Inst{7-5} = lane{2-0}; |
| 937 | } |
| 938 | def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> { |
| 939 | let Inst{7-6} = lane{1-0}; |
| 940 | } |
| 941 | def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> { |
| 942 | let Inst{7} = lane{0}; |
| 943 | } |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 944 | |
Evan Cheng | 84f69e8 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 945 | def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>; |
| 946 | def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>; |
| 947 | def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 948 | |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 949 | def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> { |
| 950 | let Inst{7-6} = lane{1-0}; |
| 951 | } |
| 952 | def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> { |
| 953 | let Inst{7} = lane{0}; |
| 954 | } |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 955 | |
Evan Cheng | 84f69e8 | 2010-10-09 01:45:34 +0000 | [diff] [blame] | 956 | def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>; |
| 957 | def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 958 | |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 959 | // VLD4LN : Vector Load (single 4-element structure to one lane) |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 960 | class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | d138d70 | 2010-11-02 20:47:39 +0000 | [diff] [blame] | 961 | : NLdStLn<1, 0b10, op11_8, op7_4, |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 962 | (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 963 | (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, |
Evan Cheng | 10dc63f | 2010-10-09 04:07:58 +0000 | [diff] [blame] | 964 | nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 965 | "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn", |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 966 | "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 967 | let Rm = 0b1111; |
| 968 | let Inst{4} = Rn{4}; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 969 | let DecoderMethod = "DecodeVLD4LN"; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 970 | } |
Bob Wilson | 243fcc5 | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 971 | |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 972 | def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> { |
| 973 | let Inst{7-5} = lane{2-0}; |
| 974 | } |
| 975 | def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> { |
| 976 | let Inst{7-6} = lane{1-0}; |
| 977 | } |
| 978 | def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> { |
| 979 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 980 | let Inst{5} = Rn{5}; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 981 | } |
Bob Wilson | 62e053e | 2009-10-08 22:53:57 +0000 | [diff] [blame] | 982 | |
Evan Cheng | 10dc63f | 2010-10-09 04:07:58 +0000 | [diff] [blame] | 983 | def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>; |
| 984 | def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>; |
| 985 | def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 986 | |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 987 | // ...with double-spaced registers: |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 988 | def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> { |
| 989 | let Inst{7-6} = lane{1-0}; |
| 990 | } |
| 991 | def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> { |
| 992 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 993 | let Inst{5} = Rn{5}; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 994 | } |
Bob Wilson | 62e053e | 2009-10-08 22:53:57 +0000 | [diff] [blame] | 995 | |
Evan Cheng | 10dc63f | 2010-10-09 04:07:58 +0000 | [diff] [blame] | 996 | def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>; |
| 997 | def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>; |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 998 | |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 999 | // ...with address register writeback: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1000 | class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | d138d70 | 2010-11-02 20:47:39 +0000 | [diff] [blame] | 1001 | : NLdStLn<1, 0b10, op11_8, op7_4, |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1002 | (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1003 | (ins addrmode6:$Rn, am6offset:$Rm, |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 1004 | DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane), |
Bob Wilson | 6eb08dd | 2011-02-07 17:43:12 +0000 | [diff] [blame] | 1005 | IIC_VLD4lnu, "vld4", Dt, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1006 | "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm", |
| 1007 | "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb", |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1008 | []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1009 | let Inst{4} = Rn{4}; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 1010 | let DecoderMethod = "DecodeVLD4LN" ; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1011 | } |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 1012 | |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1013 | def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> { |
| 1014 | let Inst{7-5} = lane{2-0}; |
| 1015 | } |
| 1016 | def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> { |
| 1017 | let Inst{7-6} = lane{1-0}; |
| 1018 | } |
| 1019 | def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> { |
| 1020 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1021 | let Inst{5} = Rn{5}; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1022 | } |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 1023 | |
Evan Cheng | 10dc63f | 2010-10-09 04:07:58 +0000 | [diff] [blame] | 1024 | def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>; |
| 1025 | def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>; |
| 1026 | def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1027 | |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1028 | def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> { |
| 1029 | let Inst{7-6} = lane{1-0}; |
| 1030 | } |
| 1031 | def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> { |
| 1032 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1033 | let Inst{5} = Rn{5}; |
Owen Anderson | f0ea0f2 | 2010-11-02 20:40:59 +0000 | [diff] [blame] | 1034 | } |
Bob Wilson | a102364 | 2010-03-20 20:47:18 +0000 | [diff] [blame] | 1035 | |
Evan Cheng | 10dc63f | 2010-10-09 04:07:58 +0000 | [diff] [blame] | 1036 | def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>; |
| 1037 | def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1038 | |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 1039 | } // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 |
| 1040 | |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 1041 | // VLD1DUP : Vector Load (single element to all lanes) |
Bob Wilson | f3d2f9d | 2010-11-28 06:51:15 +0000 | [diff] [blame] | 1042 | class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp> |
Jim Grosbach | 98b05a5 | 2011-11-30 01:09:44 +0000 | [diff] [blame] | 1043 | : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListOneDAllLanes:$Vd), |
| 1044 | (ins addrmode6dup:$Rn), |
| 1045 | IIC_VLD1dup, "vld1", Dt, "$Vd, $Rn", "", |
| 1046 | [(set VecListOneDAllLanes:$Vd, |
| 1047 | (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> { |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 1048 | let Rm = 0b1111; |
Bob Wilson | bce5577 | 2010-11-27 07:12:02 +0000 | [diff] [blame] | 1049 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1050 | let DecoderMethod = "DecodeVLD1DupInstruction"; |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 1051 | } |
| 1052 | class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> { |
| 1053 | let Pattern = [(set QPR:$dst, |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1054 | (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))]; |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 1055 | } |
| 1056 | |
Bob Wilson | f3d2f9d | 2010-11-28 06:51:15 +0000 | [diff] [blame] | 1057 | def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>; |
| 1058 | def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>; |
| 1059 | def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>; |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 1060 | |
| 1061 | def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>; |
| 1062 | def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>; |
| 1063 | def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>; |
| 1064 | |
Bob Wilson | 746fa17 | 2010-12-10 22:13:32 +0000 | [diff] [blame] | 1065 | def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))), |
| 1066 | (VLD1DUPd32 addrmode6:$addr)>; |
| 1067 | def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))), |
| 1068 | (VLD1DUPq32Pseudo addrmode6:$addr)>; |
| 1069 | |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 1070 | let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in { |
| 1071 | |
Bob Wilson | 20d5515 | 2010-12-10 22:13:24 +0000 | [diff] [blame] | 1072 | class VLD1QDUP<bits<4> op7_4, string Dt> |
Jim Grosbach | 13af222 | 2011-11-30 18:21:25 +0000 | [diff] [blame] | 1073 | : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListTwoDAllLanes:$Vd), |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1074 | (ins addrmode6dup:$Rn), IIC_VLD1dup, |
Jim Grosbach | 13af222 | 2011-11-30 18:21:25 +0000 | [diff] [blame] | 1075 | "vld1", Dt, "$Vd, $Rn", "", []> { |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 1076 | let Rm = 0b1111; |
Bob Wilson | bce5577 | 2010-11-27 07:12:02 +0000 | [diff] [blame] | 1077 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1078 | let DecoderMethod = "DecodeVLD1DupInstruction"; |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 1079 | } |
| 1080 | |
Bob Wilson | 20d5515 | 2010-12-10 22:13:24 +0000 | [diff] [blame] | 1081 | def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">; |
| 1082 | def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">; |
| 1083 | def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">; |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 1084 | |
| 1085 | // ...with address register writeback: |
Jim Grosbach | 096334e | 2011-11-30 19:35:44 +0000 | [diff] [blame] | 1086 | multiclass VLD1DUPWB<bits<4> op7_4, string Dt> { |
| 1087 | def _fixed : NLdSt<1, 0b10, 0b1100, op7_4, |
| 1088 | (outs VecListOneDAllLanes:$Vd, GPR:$wb), |
| 1089 | (ins addrmode6dup:$Rn), IIC_VLD1dupu, |
| 1090 | "vld1", Dt, "$Vd, $Rn!", |
| 1091 | "$Rn.addr = $wb", []> { |
| 1092 | let Rm = 0b1101; // NLdSt will assign to the right encoding bits. |
| 1093 | let Inst{4} = Rn{4}; |
| 1094 | let DecoderMethod = "DecodeVLD1DupInstruction"; |
| 1095 | let AsmMatchConverter = "cvtVLDwbFixed"; |
| 1096 | } |
| 1097 | def _register : NLdSt<1, 0b10, 0b1100, op7_4, |
| 1098 | (outs VecListOneDAllLanes:$Vd, GPR:$wb), |
| 1099 | (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu, |
| 1100 | "vld1", Dt, "$Vd, $Rn, $Rm", |
| 1101 | "$Rn.addr = $wb", []> { |
| 1102 | let Inst{4} = Rn{4}; |
| 1103 | let DecoderMethod = "DecodeVLD1DupInstruction"; |
| 1104 | let AsmMatchConverter = "cvtVLDwbRegister"; |
| 1105 | } |
Bob Wilson | bce5577 | 2010-11-27 07:12:02 +0000 | [diff] [blame] | 1106 | } |
Jim Grosbach | 096334e | 2011-11-30 19:35:44 +0000 | [diff] [blame] | 1107 | multiclass VLD1QDUPWB<bits<4> op7_4, string Dt> { |
| 1108 | def _fixed : NLdSt<1, 0b10, 0b1100, op7_4, |
| 1109 | (outs VecListTwoDAllLanes:$Vd, GPR:$wb), |
| 1110 | (ins addrmode6dup:$Rn), IIC_VLD1dupu, |
| 1111 | "vld1", Dt, "$Vd, $Rn!", |
| 1112 | "$Rn.addr = $wb", []> { |
| 1113 | let Rm = 0b1101; // NLdSt will assign to the right encoding bits. |
| 1114 | let Inst{4} = Rn{4}; |
| 1115 | let DecoderMethod = "DecodeVLD1DupInstruction"; |
| 1116 | let AsmMatchConverter = "cvtVLDwbFixed"; |
| 1117 | } |
| 1118 | def _register : NLdSt<1, 0b10, 0b1100, op7_4, |
| 1119 | (outs VecListTwoDAllLanes:$Vd, GPR:$wb), |
| 1120 | (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu, |
| 1121 | "vld1", Dt, "$Vd, $Rn, $Rm", |
| 1122 | "$Rn.addr = $wb", []> { |
| 1123 | let Inst{4} = Rn{4}; |
| 1124 | let DecoderMethod = "DecodeVLD1DupInstruction"; |
| 1125 | let AsmMatchConverter = "cvtVLDwbRegister"; |
| 1126 | } |
Bob Wilson | bce5577 | 2010-11-27 07:12:02 +0000 | [diff] [blame] | 1127 | } |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 1128 | |
Jim Grosbach | 096334e | 2011-11-30 19:35:44 +0000 | [diff] [blame] | 1129 | defm VLD1DUPd8wb : VLD1DUPWB<{0,0,0,0}, "8">; |
| 1130 | defm VLD1DUPd16wb : VLD1DUPWB<{0,1,0,?}, "16">; |
| 1131 | defm VLD1DUPd32wb : VLD1DUPWB<{1,0,0,?}, "32">; |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 1132 | |
Jim Grosbach | 096334e | 2011-11-30 19:35:44 +0000 | [diff] [blame] | 1133 | defm VLD1DUPq8wb : VLD1QDUPWB<{0,0,1,0}, "8">; |
| 1134 | defm VLD1DUPq16wb : VLD1QDUPWB<{0,1,1,?}, "16">; |
| 1135 | defm VLD1DUPq32wb : VLD1QDUPWB<{1,0,1,?}, "32">; |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 1136 | |
Jim Grosbach | 096334e | 2011-11-30 19:35:44 +0000 | [diff] [blame] | 1137 | def VLD1DUPq8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>; |
| 1138 | def VLD1DUPq16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>; |
| 1139 | def VLD1DUPq32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>; |
| 1140 | def VLD1DUPq8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>; |
| 1141 | def VLD1DUPq16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>; |
| 1142 | def VLD1DUPq32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>; |
Bob Wilson | 2a0e974 | 2010-11-27 06:35:16 +0000 | [diff] [blame] | 1143 | |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 1144 | // VLD2DUP : Vector Load (single 2-element structure to all lanes) |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 1145 | class VLD2DUP<bits<4> op7_4, string Dt> |
| 1146 | : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2), |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1147 | (ins addrmode6dup:$Rn), IIC_VLD2dup, |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 1148 | "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> { |
| 1149 | let Rm = 0b1111; |
| 1150 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1151 | let DecoderMethod = "DecodeVLD2DupInstruction"; |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 1152 | } |
| 1153 | |
| 1154 | def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8">; |
| 1155 | def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16">; |
| 1156 | def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32">; |
| 1157 | |
| 1158 | def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>; |
| 1159 | def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>; |
| 1160 | def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>; |
| 1161 | |
| 1162 | // ...with double-spaced registers (not used for codegen): |
Bob Wilson | 173fb14 | 2010-11-30 00:00:38 +0000 | [diff] [blame] | 1163 | def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8">; |
| 1164 | def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16">; |
| 1165 | def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32">; |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 1166 | |
| 1167 | // ...with address register writeback: |
| 1168 | class VLD2DUPWB<bits<4> op7_4, string Dt> |
| 1169 | : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb), |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1170 | (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD2dupu, |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 1171 | "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> { |
| 1172 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1173 | let DecoderMethod = "DecodeVLD2DupInstruction"; |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 1174 | } |
| 1175 | |
| 1176 | def VLD2DUPd8_UPD : VLD2DUPWB<{0,0,0,0}, "8">; |
| 1177 | def VLD2DUPd16_UPD : VLD2DUPWB<{0,1,0,?}, "16">; |
| 1178 | def VLD2DUPd32_UPD : VLD2DUPWB<{1,0,0,?}, "32">; |
| 1179 | |
Bob Wilson | 173fb14 | 2010-11-30 00:00:38 +0000 | [diff] [blame] | 1180 | def VLD2DUPd8x2_UPD : VLD2DUPWB<{0,0,1,0}, "8">; |
| 1181 | def VLD2DUPd16x2_UPD : VLD2DUPWB<{0,1,1,?}, "16">; |
| 1182 | def VLD2DUPd32x2_UPD : VLD2DUPWB<{1,0,1,?}, "32">; |
Bob Wilson | b1dfa7a | 2010-11-28 06:51:26 +0000 | [diff] [blame] | 1183 | |
| 1184 | def VLD2DUPd8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>; |
| 1185 | def VLD2DUPd16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>; |
| 1186 | def VLD2DUPd32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>; |
| 1187 | |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 1188 | // VLD3DUP : Vector Load (single 3-element structure to all lanes) |
Bob Wilson | 86c6d80 | 2010-11-29 19:35:29 +0000 | [diff] [blame] | 1189 | class VLD3DUP<bits<4> op7_4, string Dt> |
| 1190 | : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3), |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1191 | (ins addrmode6dup:$Rn), IIC_VLD3dup, |
Bob Wilson | 86c6d80 | 2010-11-29 19:35:29 +0000 | [diff] [blame] | 1192 | "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> { |
| 1193 | let Rm = 0b1111; |
Owen Anderson | ef2865a | 2011-08-15 23:38:54 +0000 | [diff] [blame] | 1194 | let Inst{4} = 0; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1195 | let DecoderMethod = "DecodeVLD3DupInstruction"; |
Bob Wilson | 86c6d80 | 2010-11-29 19:35:29 +0000 | [diff] [blame] | 1196 | } |
| 1197 | |
| 1198 | def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">; |
| 1199 | def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">; |
| 1200 | def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">; |
| 1201 | |
| 1202 | def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>; |
| 1203 | def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>; |
| 1204 | def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>; |
| 1205 | |
| 1206 | // ...with double-spaced registers (not used for codegen): |
Bob Wilson | 173fb14 | 2010-11-30 00:00:38 +0000 | [diff] [blame] | 1207 | def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">; |
| 1208 | def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">; |
| 1209 | def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">; |
Bob Wilson | 86c6d80 | 2010-11-29 19:35:29 +0000 | [diff] [blame] | 1210 | |
| 1211 | // ...with address register writeback: |
| 1212 | class VLD3DUPWB<bits<4> op7_4, string Dt> |
| 1213 | : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb), |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1214 | (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu, |
Bob Wilson | 86c6d80 | 2010-11-29 19:35:29 +0000 | [diff] [blame] | 1215 | "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm", |
| 1216 | "$Rn.addr = $wb", []> { |
Owen Anderson | ef2865a | 2011-08-15 23:38:54 +0000 | [diff] [blame] | 1217 | let Inst{4} = 0; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1218 | let DecoderMethod = "DecodeVLD3DupInstruction"; |
Bob Wilson | 86c6d80 | 2010-11-29 19:35:29 +0000 | [diff] [blame] | 1219 | } |
| 1220 | |
| 1221 | def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">; |
| 1222 | def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">; |
| 1223 | def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">; |
| 1224 | |
Bob Wilson | 173fb14 | 2010-11-30 00:00:38 +0000 | [diff] [blame] | 1225 | def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">; |
| 1226 | def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">; |
| 1227 | def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">; |
Bob Wilson | 86c6d80 | 2010-11-29 19:35:29 +0000 | [diff] [blame] | 1228 | |
| 1229 | def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>; |
| 1230 | def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>; |
| 1231 | def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>; |
| 1232 | |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 1233 | // VLD4DUP : Vector Load (single 4-element structure to all lanes) |
Bob Wilson | 6c4c982 | 2010-11-30 00:00:35 +0000 | [diff] [blame] | 1234 | class VLD4DUP<bits<4> op7_4, string Dt> |
| 1235 | : NLdSt<1, 0b10, 0b1111, op7_4, |
| 1236 | (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4), |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1237 | (ins addrmode6dup:$Rn), IIC_VLD4dup, |
Bob Wilson | 6c4c982 | 2010-11-30 00:00:35 +0000 | [diff] [blame] | 1238 | "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> { |
| 1239 | let Rm = 0b1111; |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1240 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1241 | let DecoderMethod = "DecodeVLD4DupInstruction"; |
Bob Wilson | 6c4c982 | 2010-11-30 00:00:35 +0000 | [diff] [blame] | 1242 | } |
| 1243 | |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1244 | def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">; |
| 1245 | def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">; |
| 1246 | def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; } |
Bob Wilson | 6c4c982 | 2010-11-30 00:00:35 +0000 | [diff] [blame] | 1247 | |
| 1248 | def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>; |
| 1249 | def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>; |
| 1250 | def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>; |
| 1251 | |
| 1252 | // ...with double-spaced registers (not used for codegen): |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1253 | def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">; |
| 1254 | def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">; |
| 1255 | def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; } |
Bob Wilson | 6c4c982 | 2010-11-30 00:00:35 +0000 | [diff] [blame] | 1256 | |
| 1257 | // ...with address register writeback: |
| 1258 | class VLD4DUPWB<bits<4> op7_4, string Dt> |
| 1259 | : NLdSt<1, 0b10, 0b1111, op7_4, |
| 1260 | (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb), |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1261 | (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu, |
Bob Wilson | 6c4c982 | 2010-11-30 00:00:35 +0000 | [diff] [blame] | 1262 | "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm", |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1263 | "$Rn.addr = $wb", []> { |
| 1264 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1265 | let DecoderMethod = "DecodeVLD4DupInstruction"; |
Bob Wilson | 6c4c982 | 2010-11-30 00:00:35 +0000 | [diff] [blame] | 1266 | } |
| 1267 | |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1268 | def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">; |
| 1269 | def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">; |
| 1270 | def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; } |
| 1271 | |
| 1272 | def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">; |
| 1273 | def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">; |
| 1274 | def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; } |
Bob Wilson | 6c4c982 | 2010-11-30 00:00:35 +0000 | [diff] [blame] | 1275 | |
| 1276 | def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>; |
| 1277 | def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>; |
| 1278 | def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>; |
| 1279 | |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1280 | } // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 |
Bob Wilson | dbd3c0e | 2009-08-12 00:49:01 +0000 | [diff] [blame] | 1281 | |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1282 | let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in { |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 1283 | |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1284 | // Classes for VST* pseudo-instructions with multi-register operands. |
| 1285 | // These are expanded to real instructions after register allocation. |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 1286 | class VSTQPseudo<InstrItinClass itin> |
| 1287 | : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">; |
| 1288 | class VSTQWBPseudo<InstrItinClass itin> |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1289 | : PseudoNLdSt<(outs GPR:$wb), |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 1290 | (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin, |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1291 | "$addr.addr = $wb">; |
Jim Grosbach | 4334e03 | 2011-10-31 21:50:31 +0000 | [diff] [blame] | 1292 | class VSTQWBfixedPseudo<InstrItinClass itin> |
| 1293 | : PseudoNLdSt<(outs GPR:$wb), |
| 1294 | (ins addrmode6:$addr, QPR:$src), itin, |
| 1295 | "$addr.addr = $wb">; |
| 1296 | class VSTQWBregisterPseudo<InstrItinClass itin> |
| 1297 | : PseudoNLdSt<(outs GPR:$wb), |
| 1298 | (ins addrmode6:$addr, rGPR:$offset, QPR:$src), itin, |
| 1299 | "$addr.addr = $wb">; |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 1300 | class VSTQQPseudo<InstrItinClass itin> |
| 1301 | : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">; |
| 1302 | class VSTQQWBPseudo<InstrItinClass itin> |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1303 | : PseudoNLdSt<(outs GPR:$wb), |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 1304 | (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin, |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1305 | "$addr.addr = $wb">; |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 1306 | class VSTQQQQPseudo<InstrItinClass itin> |
| 1307 | : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">; |
Bob Wilson | 9d84fb3 | 2010-09-14 20:59:49 +0000 | [diff] [blame] | 1308 | class VSTQQQQWBPseudo<InstrItinClass itin> |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1309 | : PseudoNLdSt<(outs GPR:$wb), |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1310 | (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin, |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1311 | "$addr.addr = $wb">; |
| 1312 | |
Bob Wilson | 11d9899 | 2010-03-23 06:20:33 +0000 | [diff] [blame] | 1313 | // VST1 : Vector Store (multiple single elements) |
| 1314 | class VST1D<bits<4> op7_4, string Dt> |
Jim Grosbach | 6b09c77 | 2011-10-20 15:04:25 +0000 | [diff] [blame] | 1315 | : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, VecListOneD:$Vd), |
| 1316 | IIC_VST1, "vst1", Dt, "$Vd, $Rn", "", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1317 | let Rm = 0b1111; |
| 1318 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1319 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1320 | } |
Bob Wilson | 11d9899 | 2010-03-23 06:20:33 +0000 | [diff] [blame] | 1321 | class VST1Q<bits<4> op7_4, string Dt> |
Jim Grosbach | 742c4ba | 2011-11-12 00:31:53 +0000 | [diff] [blame] | 1322 | : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$Rn, VecListTwoD:$Vd), |
| 1323 | IIC_VST1x2, "vst1", Dt, "$Vd, $Rn", "", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1324 | let Rm = 0b1111; |
| 1325 | let Inst{5-4} = Rn{5-4}; |
Jim Grosbach | 4d06138 | 2011-11-11 23:51:31 +0000 | [diff] [blame] | 1326 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1327 | } |
Bob Wilson | 11d9899 | 2010-03-23 06:20:33 +0000 | [diff] [blame] | 1328 | |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1329 | def VST1d8 : VST1D<{0,0,0,?}, "8">; |
| 1330 | def VST1d16 : VST1D<{0,1,0,?}, "16">; |
| 1331 | def VST1d32 : VST1D<{1,0,0,?}, "32">; |
| 1332 | def VST1d64 : VST1D<{1,1,0,?}, "64">; |
Bob Wilson | 11d9899 | 2010-03-23 06:20:33 +0000 | [diff] [blame] | 1333 | |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1334 | def VST1q8 : VST1Q<{0,0,?,?}, "8">; |
| 1335 | def VST1q16 : VST1Q<{0,1,?,?}, "16">; |
| 1336 | def VST1q32 : VST1Q<{1,0,?,?}, "32">; |
| 1337 | def VST1q64 : VST1Q<{1,1,?,?}, "64">; |
Bob Wilson | 11d9899 | 2010-03-23 06:20:33 +0000 | [diff] [blame] | 1338 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1339 | def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>; |
| 1340 | def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>; |
| 1341 | def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>; |
| 1342 | def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>; |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1343 | |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 1344 | // ...with address register writeback: |
Jim Grosbach | 4334e03 | 2011-10-31 21:50:31 +0000 | [diff] [blame] | 1345 | multiclass VST1DWB<bits<4> op7_4, string Dt> { |
| 1346 | def _fixed : NLdSt<0,0b00, 0b0111,op7_4, (outs GPR:$wb), |
| 1347 | (ins addrmode6:$Rn, VecListOneD:$Vd), IIC_VLD1u, |
| 1348 | "vst1", Dt, "$Vd, $Rn!", |
| 1349 | "$Rn.addr = $wb", []> { |
| 1350 | let Rm = 0b1101; // NLdSt will assign to the right encoding bits. |
| 1351 | let Inst{4} = Rn{4}; |
| 1352 | let DecoderMethod = "DecodeVSTInstruction"; |
| 1353 | let AsmMatchConverter = "cvtVSTwbFixed"; |
| 1354 | } |
| 1355 | def _register : NLdSt<0,0b00,0b0111,op7_4, (outs GPR:$wb), |
| 1356 | (ins addrmode6:$Rn, rGPR:$Rm, VecListOneD:$Vd), |
| 1357 | IIC_VLD1u, |
| 1358 | "vst1", Dt, "$Vd, $Rn, $Rm", |
| 1359 | "$Rn.addr = $wb", []> { |
| 1360 | let Inst{4} = Rn{4}; |
| 1361 | let DecoderMethod = "DecodeVSTInstruction"; |
| 1362 | let AsmMatchConverter = "cvtVSTwbRegister"; |
| 1363 | } |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1364 | } |
Jim Grosbach | 4334e03 | 2011-10-31 21:50:31 +0000 | [diff] [blame] | 1365 | multiclass VST1QWB<bits<4> op7_4, string Dt> { |
| 1366 | def _fixed : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb), |
| 1367 | (ins addrmode6:$Rn, VecListTwoD:$Vd), IIC_VLD1x2u, |
| 1368 | "vst1", Dt, "$Vd, $Rn!", |
| 1369 | "$Rn.addr = $wb", []> { |
| 1370 | let Rm = 0b1101; // NLdSt will assign to the right encoding bits. |
| 1371 | let Inst{5-4} = Rn{5-4}; |
| 1372 | let DecoderMethod = "DecodeVSTInstruction"; |
| 1373 | let AsmMatchConverter = "cvtVSTwbFixed"; |
| 1374 | } |
| 1375 | def _register : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb), |
| 1376 | (ins addrmode6:$Rn, rGPR:$Rm, VecListTwoD:$Vd), |
| 1377 | IIC_VLD1x2u, |
| 1378 | "vst1", Dt, "$Vd, $Rn, $Rm", |
| 1379 | "$Rn.addr = $wb", []> { |
| 1380 | let Inst{5-4} = Rn{5-4}; |
| 1381 | let DecoderMethod = "DecodeVSTInstruction"; |
| 1382 | let AsmMatchConverter = "cvtVSTwbRegister"; |
| 1383 | } |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1384 | } |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 1385 | |
Jim Grosbach | 4334e03 | 2011-10-31 21:50:31 +0000 | [diff] [blame] | 1386 | defm VST1d8wb : VST1DWB<{0,0,0,?}, "8">; |
| 1387 | defm VST1d16wb : VST1DWB<{0,1,0,?}, "16">; |
| 1388 | defm VST1d32wb : VST1DWB<{1,0,0,?}, "32">; |
| 1389 | defm VST1d64wb : VST1DWB<{1,1,0,?}, "64">; |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 1390 | |
Jim Grosbach | 4334e03 | 2011-10-31 21:50:31 +0000 | [diff] [blame] | 1391 | defm VST1q8wb : VST1QWB<{0,0,?,?}, "8">; |
| 1392 | defm VST1q16wb : VST1QWB<{0,1,?,?}, "16">; |
| 1393 | defm VST1q32wb : VST1QWB<{1,0,?,?}, "32">; |
| 1394 | defm VST1q64wb : VST1QWB<{1,1,?,?}, "64">; |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 1395 | |
Jim Grosbach | 4334e03 | 2011-10-31 21:50:31 +0000 | [diff] [blame] | 1396 | def VST1q8PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>; |
| 1397 | def VST1q16PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>; |
| 1398 | def VST1q32PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>; |
| 1399 | def VST1q64PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>; |
| 1400 | def VST1q8PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>; |
| 1401 | def VST1q16PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>; |
| 1402 | def VST1q32PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>; |
| 1403 | def VST1q64PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>; |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1404 | |
Jim Grosbach | fe7b499 | 2011-10-21 16:14:12 +0000 | [diff] [blame] | 1405 | // ...with 3 registers |
Bob Wilson | 9580832 | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 1406 | class VST1D3<bits<4> op7_4, string Dt> |
Johnny Chen | f50e83f | 2010-02-24 02:57:20 +0000 | [diff] [blame] | 1407 | : NLdSt<0, 0b00, 0b0110, op7_4, (outs), |
Jim Grosbach | d5ca201 | 2011-11-29 22:38:04 +0000 | [diff] [blame] | 1408 | (ins addrmode6:$Rn, VecListThreeD:$Vd), |
| 1409 | IIC_VST1x3, "vst1", Dt, "$Vd, $Rn", "", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1410 | let Rm = 0b1111; |
| 1411 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1412 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1413 | } |
Jim Grosbach | d5ca201 | 2011-11-29 22:38:04 +0000 | [diff] [blame] | 1414 | multiclass VST1D3WB<bits<4> op7_4, string Dt> { |
| 1415 | def _fixed : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb), |
| 1416 | (ins addrmode6:$Rn, VecListThreeD:$Vd), IIC_VLD1x3u, |
| 1417 | "vst1", Dt, "$Vd, $Rn!", |
| 1418 | "$Rn.addr = $wb", []> { |
| 1419 | let Rm = 0b1101; // NLdSt will assign to the right encoding bits. |
| 1420 | let Inst{5-4} = Rn{5-4}; |
| 1421 | let DecoderMethod = "DecodeVSTInstruction"; |
| 1422 | let AsmMatchConverter = "cvtVSTwbFixed"; |
| 1423 | } |
| 1424 | def _register : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb), |
| 1425 | (ins addrmode6:$Rn, rGPR:$Rm, VecListThreeD:$Vd), |
| 1426 | IIC_VLD1x3u, |
| 1427 | "vst1", Dt, "$Vd, $Rn, $Rm", |
| 1428 | "$Rn.addr = $wb", []> { |
| 1429 | let Inst{5-4} = Rn{5-4}; |
| 1430 | let DecoderMethod = "DecodeVSTInstruction"; |
| 1431 | let AsmMatchConverter = "cvtVSTwbRegister"; |
| 1432 | } |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1433 | } |
Bob Wilson | 052ba45 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 1434 | |
Jim Grosbach | d5ca201 | 2011-11-29 22:38:04 +0000 | [diff] [blame] | 1435 | def VST1d8T : VST1D3<{0,0,0,?}, "8">; |
| 1436 | def VST1d16T : VST1D3<{0,1,0,?}, "16">; |
| 1437 | def VST1d32T : VST1D3<{1,0,0,?}, "32">; |
| 1438 | def VST1d64T : VST1D3<{1,1,0,?}, "64">; |
Bob Wilson | 052ba45 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 1439 | |
Jim Grosbach | d5ca201 | 2011-11-29 22:38:04 +0000 | [diff] [blame] | 1440 | defm VST1d8Twb : VST1D3WB<{0,0,0,?}, "8">; |
| 1441 | defm VST1d16Twb : VST1D3WB<{0,1,0,?}, "16">; |
| 1442 | defm VST1d32Twb : VST1D3WB<{1,0,0,?}, "32">; |
| 1443 | defm VST1d64Twb : VST1D3WB<{1,1,0,?}, "64">; |
Bob Wilson | 052ba45 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 1444 | |
Jim Grosbach | d5ca201 | 2011-11-29 22:38:04 +0000 | [diff] [blame] | 1445 | def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>; |
| 1446 | def VST1d64TPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x3u>; |
| 1447 | def VST1d64TPseudoWB_register : VSTQQWBPseudo<IIC_VST1x3u>; |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1448 | |
Jim Grosbach | fe7b499 | 2011-10-21 16:14:12 +0000 | [diff] [blame] | 1449 | // ...with 4 registers |
Bob Wilson | 052ba45 | 2010-03-22 18:22:06 +0000 | [diff] [blame] | 1450 | class VST1D4<bits<4> op7_4, string Dt> |
| 1451 | : NLdSt<0, 0b00, 0b0010, op7_4, (outs), |
Jim Grosbach | 4c7edb3 | 2011-11-29 22:58:48 +0000 | [diff] [blame] | 1452 | (ins addrmode6:$Rn, VecListFourD:$Vd), |
| 1453 | IIC_VST1x4, "vst1", Dt, "$Vd, $Rn", "", |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1454 | []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1455 | let Rm = 0b1111; |
| 1456 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1457 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1458 | } |
Jim Grosbach | 4c7edb3 | 2011-11-29 22:58:48 +0000 | [diff] [blame] | 1459 | multiclass VST1D4WB<bits<4> op7_4, string Dt> { |
| 1460 | def _fixed : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb), |
| 1461 | (ins addrmode6:$Rn, VecListFourD:$Vd), IIC_VLD1x4u, |
| 1462 | "vst1", Dt, "$Vd, $Rn!", |
| 1463 | "$Rn.addr = $wb", []> { |
| 1464 | let Rm = 0b1101; // NLdSt will assign to the right encoding bits. |
| 1465 | let Inst{5-4} = Rn{5-4}; |
| 1466 | let DecoderMethod = "DecodeVSTInstruction"; |
| 1467 | let AsmMatchConverter = "cvtVSTwbFixed"; |
| 1468 | } |
| 1469 | def _register : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb), |
| 1470 | (ins addrmode6:$Rn, rGPR:$Rm, VecListFourD:$Vd), |
| 1471 | IIC_VLD1x4u, |
| 1472 | "vst1", Dt, "$Vd, $Rn, $Rm", |
| 1473 | "$Rn.addr = $wb", []> { |
| 1474 | let Inst{5-4} = Rn{5-4}; |
| 1475 | let DecoderMethod = "DecodeVSTInstruction"; |
| 1476 | let AsmMatchConverter = "cvtVSTwbRegister"; |
| 1477 | } |
Owen Anderson | cfebe3a | 2010-11-02 21:06:06 +0000 | [diff] [blame] | 1478 | } |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 1479 | |
Jim Grosbach | 4c7edb3 | 2011-11-29 22:58:48 +0000 | [diff] [blame] | 1480 | def VST1d8Q : VST1D4<{0,0,?,?}, "8">; |
| 1481 | def VST1d16Q : VST1D4<{0,1,?,?}, "16">; |
| 1482 | def VST1d32Q : VST1D4<{1,0,?,?}, "32">; |
| 1483 | def VST1d64Q : VST1D4<{1,1,?,?}, "64">; |
Bob Wilson | 25eb501 | 2010-03-20 20:54:36 +0000 | [diff] [blame] | 1484 | |
Jim Grosbach | 4c7edb3 | 2011-11-29 22:58:48 +0000 | [diff] [blame] | 1485 | defm VST1d8Qwb : VST1D4WB<{0,0,?,?}, "8">; |
| 1486 | defm VST1d16Qwb : VST1D4WB<{0,1,?,?}, "16">; |
| 1487 | defm VST1d32Qwb : VST1D4WB<{1,0,?,?}, "32">; |
| 1488 | defm VST1d64Qwb : VST1D4WB<{1,1,?,?}, "64">; |
Bob Wilson | 9f7d60f | 2009-08-12 17:04:56 +0000 | [diff] [blame] | 1489 | |
Jim Grosbach | 4c7edb3 | 2011-11-29 22:58:48 +0000 | [diff] [blame] | 1490 | def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>; |
| 1491 | def VST1d64QPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x4u>; |
| 1492 | def VST1d64QPseudoWB_register : VSTQQWBPseudo<IIC_VST1x4u>; |
Bob Wilson | 70e48b2 | 2010-08-26 05:33:30 +0000 | [diff] [blame] | 1493 | |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 1494 | // VST2 : Vector Store (multiple 2-element structures) |
Bob Wilson | 068b18b | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 1495 | class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 1496 | : NLdSt<0, 0b00, op11_8, op7_4, (outs), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1497 | (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2), |
| 1498 | IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> { |
| 1499 | let Rm = 0b1111; |
| 1500 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1501 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | d2f3794 | 2010-11-02 21:16:58 +0000 | [diff] [blame] | 1502 | } |
Bob Wilson | 9580832 | 2010-03-18 20:18:39 +0000 | [diff] [blame] | 1503 | class VST2Q<bits<4> op7_4, string Dt> |
Bob Wilson | 068b18b | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 1504 | : NLdSt<0, 0b00, 0b0011, op7_4, (outs), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1505 | (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), |
| 1506 | IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", |
Owen Anderson | d2f3794 | 2010-11-02 21:16:58 +0000 | [diff] [blame] | 1507 | "", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1508 | let Rm = 0b1111; |
| 1509 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1510 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | d2f3794 | 2010-11-02 21:16:58 +0000 | [diff] [blame] | 1511 | } |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 1512 | |
Owen Anderson | d2f3794 | 2010-11-02 21:16:58 +0000 | [diff] [blame] | 1513 | def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">; |
| 1514 | def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">; |
| 1515 | def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">; |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 1516 | |
Owen Anderson | d2f3794 | 2010-11-02 21:16:58 +0000 | [diff] [blame] | 1517 | def VST2q8 : VST2Q<{0,0,?,?}, "8">; |
| 1518 | def VST2q16 : VST2Q<{0,1,?,?}, "16">; |
| 1519 | def VST2q32 : VST2Q<{1,0,?,?}, "32">; |
Bob Wilson | d285575 | 2009-10-07 18:47:39 +0000 | [diff] [blame] | 1520 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1521 | def VST2d8Pseudo : VSTQPseudo<IIC_VST2>; |
| 1522 | def VST2d16Pseudo : VSTQPseudo<IIC_VST2>; |
| 1523 | def VST2d32Pseudo : VSTQPseudo<IIC_VST2>; |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1524 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1525 | def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>; |
| 1526 | def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>; |
| 1527 | def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>; |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1528 | |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1529 | // ...with address register writeback: |
| 1530 | class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 1531 | : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1532 | (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2), |
| 1533 | IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm", |
| 1534 | "$Rn.addr = $wb", []> { |
| 1535 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1536 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | d2f3794 | 2010-11-02 21:16:58 +0000 | [diff] [blame] | 1537 | } |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1538 | class VST2QWB<bits<4> op7_4, string Dt> |
| 1539 | : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1540 | (ins addrmode6:$Rn, am6offset:$Rm, |
Owen Anderson | d2f3794 | 2010-11-02 21:16:58 +0000 | [diff] [blame] | 1541 | DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1542 | "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm", |
| 1543 | "$Rn.addr = $wb", []> { |
| 1544 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1545 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | d2f3794 | 2010-11-02 21:16:58 +0000 | [diff] [blame] | 1546 | } |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1547 | |
Owen Anderson | d2f3794 | 2010-11-02 21:16:58 +0000 | [diff] [blame] | 1548 | def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">; |
| 1549 | def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">; |
| 1550 | def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">; |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1551 | |
Owen Anderson | d2f3794 | 2010-11-02 21:16:58 +0000 | [diff] [blame] | 1552 | def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">; |
| 1553 | def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">; |
| 1554 | def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">; |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1555 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1556 | def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>; |
| 1557 | def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>; |
| 1558 | def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>; |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1559 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1560 | def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>; |
| 1561 | def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>; |
| 1562 | def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>; |
Bob Wilson | e5ce4f6 | 2010-08-28 05:12:57 +0000 | [diff] [blame] | 1563 | |
Jim Grosbach | fe7b499 | 2011-10-21 16:14:12 +0000 | [diff] [blame] | 1564 | // ...with double-spaced registers |
Owen Anderson | d2f3794 | 2010-11-02 21:16:58 +0000 | [diff] [blame] | 1565 | def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">; |
| 1566 | def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">; |
| 1567 | def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">; |
| 1568 | def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">; |
| 1569 | def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">; |
| 1570 | def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">; |
Johnny Chen | f50e83f | 2010-02-24 02:57:20 +0000 | [diff] [blame] | 1571 | |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 1572 | // VST3 : Vector Store (multiple 3-element structures) |
Bob Wilson | 068b18b | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 1573 | class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 1574 | : NLdSt<0, 0b00, op11_8, op7_4, (outs), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1575 | (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3, |
| 1576 | "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> { |
| 1577 | let Rm = 0b1111; |
| 1578 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1579 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1580 | } |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 1581 | |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1582 | def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">; |
| 1583 | def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">; |
| 1584 | def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">; |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 1585 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1586 | def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>; |
| 1587 | def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>; |
| 1588 | def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>; |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1589 | |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1590 | // ...with address register writeback: |
| 1591 | class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 1592 | : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1593 | (ins addrmode6:$Rn, am6offset:$Rm, |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1594 | DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1595 | "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm", |
| 1596 | "$Rn.addr = $wb", []> { |
| 1597 | let Inst{4} = Rn{4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1598 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1599 | } |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1600 | |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1601 | def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">; |
| 1602 | def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">; |
| 1603 | def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">; |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1604 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1605 | def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>; |
| 1606 | def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>; |
| 1607 | def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>; |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1608 | |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 1609 | // ...with double-spaced registers: |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1610 | def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">; |
| 1611 | def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">; |
| 1612 | def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">; |
| 1613 | def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">; |
| 1614 | def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">; |
| 1615 | def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">; |
Bob Wilson | 068b18b | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 1616 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1617 | def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>; |
| 1618 | def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>; |
| 1619 | def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>; |
Bob Wilson | 01ba461 | 2010-08-26 18:51:29 +0000 | [diff] [blame] | 1620 | |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1621 | // ...alternate versions to be allocated odd register numbers: |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 1622 | def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>; |
| 1623 | def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>; |
| 1624 | def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>; |
| 1625 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1626 | def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>; |
| 1627 | def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>; |
| 1628 | def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>; |
Bob Wilson | 66a7063 | 2009-10-07 20:30:08 +0000 | [diff] [blame] | 1629 | |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 1630 | // VST4 : Vector Store (multiple 4-element structures) |
Bob Wilson | 068b18b | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 1631 | class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 1632 | : NLdSt<0, 0b00, op11_8, op7_4, (outs), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1633 | (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), |
| 1634 | IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1635 | "", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1636 | let Rm = 0b1111; |
| 1637 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1638 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1639 | } |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 1640 | |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1641 | def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">; |
| 1642 | def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">; |
| 1643 | def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">; |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 1644 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1645 | def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>; |
| 1646 | def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>; |
| 1647 | def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>; |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1648 | |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1649 | // ...with address register writeback: |
| 1650 | class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
| 1651 | : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1652 | (ins addrmode6:$Rn, am6offset:$Rm, |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1653 | DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1654 | "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm", |
| 1655 | "$Rn.addr = $wb", []> { |
| 1656 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 1657 | let DecoderMethod = "DecodeVSTInstruction"; |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1658 | } |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1659 | |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1660 | def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">; |
| 1661 | def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">; |
| 1662 | def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">; |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1663 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1664 | def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>; |
| 1665 | def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>; |
| 1666 | def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>; |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1667 | |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 1668 | // ...with double-spaced registers: |
Owen Anderson | a1a45fd | 2010-11-02 21:47:03 +0000 | [diff] [blame] | 1669 | def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">; |
| 1670 | def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">; |
| 1671 | def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">; |
| 1672 | def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">; |
| 1673 | def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">; |
| 1674 | def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">; |
Bob Wilson | 068b18b | 2010-03-20 21:15:48 +0000 | [diff] [blame] | 1675 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1676 | def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>; |
| 1677 | def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>; |
| 1678 | def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>; |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1679 | |
Bob Wilson | 4f4f93f | 2010-03-20 21:45:18 +0000 | [diff] [blame] | 1680 | // ...alternate versions to be allocated odd register numbers: |
Bob Wilson | 7de6814 | 2011-02-07 17:43:15 +0000 | [diff] [blame] | 1681 | def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>; |
| 1682 | def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>; |
| 1683 | def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>; |
| 1684 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1685 | def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>; |
| 1686 | def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>; |
| 1687 | def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>; |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 1688 | |
Bob Wilson | d0c6bc2 | 2010-11-02 21:18:25 +0000 | [diff] [blame] | 1689 | } // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 |
| 1690 | |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1691 | // Classes for VST*LN pseudo-instructions with multi-register operands. |
| 1692 | // These are expanded to real instructions after register allocation. |
| 1693 | class VSTQLNPseudo<InstrItinClass itin> |
| 1694 | : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane), |
| 1695 | itin, "">; |
| 1696 | class VSTQLNWBPseudo<InstrItinClass itin> |
| 1697 | : PseudoNLdSt<(outs GPR:$wb), |
| 1698 | (ins addrmode6:$addr, am6offset:$offset, QPR:$src, |
| 1699 | nohash_imm:$lane), itin, "$addr.addr = $wb">; |
| 1700 | class VSTQQLNPseudo<InstrItinClass itin> |
| 1701 | : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane), |
| 1702 | itin, "">; |
| 1703 | class VSTQQLNWBPseudo<InstrItinClass itin> |
| 1704 | : PseudoNLdSt<(outs GPR:$wb), |
| 1705 | (ins addrmode6:$addr, am6offset:$offset, QQPR:$src, |
| 1706 | nohash_imm:$lane), itin, "$addr.addr = $wb">; |
| 1707 | class VSTQQQQLNPseudo<InstrItinClass itin> |
| 1708 | : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane), |
| 1709 | itin, "">; |
| 1710 | class VSTQQQQLNWBPseudo<InstrItinClass itin> |
| 1711 | : PseudoNLdSt<(outs GPR:$wb), |
| 1712 | (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src, |
| 1713 | nohash_imm:$lane), itin, "$addr.addr = $wb">; |
| 1714 | |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 1715 | // VST1LN : Vector Store (single element from one lane) |
Bob Wilson | d168cef | 2010-11-03 16:24:53 +0000 | [diff] [blame] | 1716 | class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty, |
| 1717 | PatFrag StoreOp, SDNode ExtractOp> |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 1718 | : NLdStLn<1, 0b00, op11_8, op7_4, (outs), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1719 | (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane), |
Bob Wilson | d168cef | 2010-11-03 16:24:53 +0000 | [diff] [blame] | 1720 | IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "", |
| 1721 | [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1722 | let Rm = 0b1111; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 1723 | let DecoderMethod = "DecodeVST1LN"; |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 1724 | } |
Mon P Wang | 183c627 | 2011-05-09 17:47:27 +0000 | [diff] [blame] | 1725 | class VST1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty, |
| 1726 | PatFrag StoreOp, SDNode ExtractOp> |
| 1727 | : NLdStLn<1, 0b00, op11_8, op7_4, (outs), |
| 1728 | (ins addrmode6oneL32:$Rn, DPR:$Vd, nohash_imm:$lane), |
| 1729 | IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "", |
Jim Grosbach | f921c0fe | 2011-06-13 22:54:22 +0000 | [diff] [blame] | 1730 | [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6oneL32:$Rn)]>{ |
Mon P Wang | 183c627 | 2011-05-09 17:47:27 +0000 | [diff] [blame] | 1731 | let Rm = 0b1111; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 1732 | let DecoderMethod = "DecodeVST1LN"; |
Mon P Wang | 183c627 | 2011-05-09 17:47:27 +0000 | [diff] [blame] | 1733 | } |
Bob Wilson | d168cef | 2010-11-03 16:24:53 +0000 | [diff] [blame] | 1734 | class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp> |
| 1735 | : VSTQLNPseudo<IIC_VST1ln> { |
| 1736 | let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane), |
| 1737 | addrmode6:$addr)]; |
| 1738 | } |
Bob Wilson | d0c6bc2 | 2010-11-02 21:18:25 +0000 | [diff] [blame] | 1739 | |
Bob Wilson | d168cef | 2010-11-03 16:24:53 +0000 | [diff] [blame] | 1740 | def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8, |
| 1741 | NEONvgetlaneu> { |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 1742 | let Inst{7-5} = lane{2-0}; |
| 1743 | } |
Bob Wilson | d168cef | 2010-11-03 16:24:53 +0000 | [diff] [blame] | 1744 | def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16, |
| 1745 | NEONvgetlaneu> { |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 1746 | let Inst{7-6} = lane{1-0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1747 | let Inst{4} = Rn{5}; |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 1748 | } |
Mon P Wang | 183c627 | 2011-05-09 17:47:27 +0000 | [diff] [blame] | 1749 | |
| 1750 | def VST1LNd32 : VST1LN32<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> { |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 1751 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1752 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 1753 | } |
Bob Wilson | d0c6bc2 | 2010-11-02 21:18:25 +0000 | [diff] [blame] | 1754 | |
Bob Wilson | d168cef | 2010-11-03 16:24:53 +0000 | [diff] [blame] | 1755 | def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>; |
| 1756 | def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>; |
| 1757 | def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>; |
Bob Wilson | d0c6bc2 | 2010-11-02 21:18:25 +0000 | [diff] [blame] | 1758 | |
Bob Wilson | 746fa17 | 2010-12-10 22:13:32 +0000 | [diff] [blame] | 1759 | def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr), |
| 1760 | (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>; |
| 1761 | def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr), |
| 1762 | (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>; |
| 1763 | |
Bob Wilson | d0c6bc2 | 2010-11-02 21:18:25 +0000 | [diff] [blame] | 1764 | // ...with address register writeback: |
Bob Wilson | da52506 | 2011-02-25 06:42:42 +0000 | [diff] [blame] | 1765 | class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty, |
| 1766 | PatFrag StoreOp, SDNode ExtractOp> |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 1767 | : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1768 | (ins addrmode6:$Rn, am6offset:$Rm, |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 1769 | DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1770 | "\\{$Vd[$lane]\\}, $Rn$Rm", |
Bob Wilson | da52506 | 2011-02-25 06:42:42 +0000 | [diff] [blame] | 1771 | "$Rn.addr = $wb", |
| 1772 | [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 1773 | addrmode6:$Rn, am6offset:$Rm))]> { |
| 1774 | let DecoderMethod = "DecodeVST1LN"; |
| 1775 | } |
Bob Wilson | da52506 | 2011-02-25 06:42:42 +0000 | [diff] [blame] | 1776 | class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp> |
| 1777 | : VSTQLNWBPseudo<IIC_VST1lnu> { |
| 1778 | let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane), |
| 1779 | addrmode6:$addr, am6offset:$offset))]; |
| 1780 | } |
Bob Wilson | d0c6bc2 | 2010-11-02 21:18:25 +0000 | [diff] [blame] | 1781 | |
Bob Wilson | da52506 | 2011-02-25 06:42:42 +0000 | [diff] [blame] | 1782 | def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8, |
| 1783 | NEONvgetlaneu> { |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 1784 | let Inst{7-5} = lane{2-0}; |
| 1785 | } |
Bob Wilson | da52506 | 2011-02-25 06:42:42 +0000 | [diff] [blame] | 1786 | def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16, |
| 1787 | NEONvgetlaneu> { |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 1788 | let Inst{7-6} = lane{1-0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1789 | let Inst{4} = Rn{5}; |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 1790 | } |
Bob Wilson | da52506 | 2011-02-25 06:42:42 +0000 | [diff] [blame] | 1791 | def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store, |
| 1792 | extractelt> { |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 1793 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1794 | let Inst{5-4} = Rn{5-4}; |
Owen Anderson | e95c946 | 2010-11-02 21:54:45 +0000 | [diff] [blame] | 1795 | } |
Bob Wilson | d0c6bc2 | 2010-11-02 21:18:25 +0000 | [diff] [blame] | 1796 | |
Bob Wilson | da52506 | 2011-02-25 06:42:42 +0000 | [diff] [blame] | 1797 | def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>; |
| 1798 | def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>; |
| 1799 | def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>; |
| 1800 | |
| 1801 | let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in { |
Bob Wilson | 63c9063 | 2009-10-07 20:49:18 +0000 | [diff] [blame] | 1802 | |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 1803 | // VST2LN : Vector Store (single 2-element structure from one lane) |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1804 | class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1805 | : NLdStLn<1, 0b00, op11_8, op7_4, (outs), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1806 | (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane), |
| 1807 | IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn", |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1808 | "", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1809 | let Rm = 0b1111; |
| 1810 | let Inst{4} = Rn{4}; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 1811 | let DecoderMethod = "DecodeVST2LN"; |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1812 | } |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 1813 | |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1814 | def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> { |
| 1815 | let Inst{7-5} = lane{2-0}; |
| 1816 | } |
| 1817 | def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> { |
| 1818 | let Inst{7-6} = lane{1-0}; |
| 1819 | } |
| 1820 | def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> { |
| 1821 | let Inst{7} = lane{0}; |
| 1822 | } |
Bob Wilson | c5c6edb | 2009-10-08 23:38:24 +0000 | [diff] [blame] | 1823 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1824 | def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>; |
| 1825 | def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>; |
| 1826 | def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1827 | |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 1828 | // ...with double-spaced registers: |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1829 | def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> { |
| 1830 | let Inst{7-6} = lane{1-0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1831 | let Inst{4} = Rn{4}; |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1832 | } |
| 1833 | def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> { |
| 1834 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1835 | let Inst{4} = Rn{4}; |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1836 | } |
Bob Wilson | c5c6edb | 2009-10-08 23:38:24 +0000 | [diff] [blame] | 1837 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1838 | def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>; |
| 1839 | def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>; |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 1840 | |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1841 | // ...with address register writeback: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1842 | class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1843 | : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb), |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 1844 | (ins addrmode6:$addr, am6offset:$offset, |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1845 | DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt, |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 1846 | "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset", |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1847 | "$addr.addr = $wb", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1848 | let Inst{4} = Rn{4}; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 1849 | let DecoderMethod = "DecodeVST2LN"; |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1850 | } |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1851 | |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1852 | def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> { |
| 1853 | let Inst{7-5} = lane{2-0}; |
| 1854 | } |
| 1855 | def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> { |
| 1856 | let Inst{7-6} = lane{1-0}; |
| 1857 | } |
| 1858 | def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> { |
| 1859 | let Inst{7} = lane{0}; |
| 1860 | } |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1861 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1862 | def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>; |
| 1863 | def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>; |
| 1864 | def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1865 | |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1866 | def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> { |
| 1867 | let Inst{7-6} = lane{1-0}; |
| 1868 | } |
| 1869 | def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> { |
| 1870 | let Inst{7} = lane{0}; |
| 1871 | } |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1872 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1873 | def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>; |
| 1874 | def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1875 | |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 1876 | // VST3LN : Vector Store (single 3-element structure from one lane) |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1877 | class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1878 | : NLdStLn<1, 0b00, op11_8, op7_4, (outs), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1879 | (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1880 | nohash_imm:$lane), IIC_VST3ln, "vst3", Dt, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1881 | "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> { |
| 1882 | let Rm = 0b1111; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 1883 | let DecoderMethod = "DecodeVST3LN"; |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1884 | } |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 1885 | |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1886 | def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> { |
| 1887 | let Inst{7-5} = lane{2-0}; |
| 1888 | } |
| 1889 | def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> { |
| 1890 | let Inst{7-6} = lane{1-0}; |
| 1891 | } |
| 1892 | def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> { |
| 1893 | let Inst{7} = lane{0}; |
| 1894 | } |
Bob Wilson | 8cdb269 | 2009-10-08 23:51:31 +0000 | [diff] [blame] | 1895 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1896 | def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>; |
| 1897 | def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>; |
| 1898 | def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1899 | |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 1900 | // ...with double-spaced registers: |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1901 | def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> { |
| 1902 | let Inst{7-6} = lane{1-0}; |
| 1903 | } |
| 1904 | def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> { |
| 1905 | let Inst{7} = lane{0}; |
| 1906 | } |
Bob Wilson | 8cdb269 | 2009-10-08 23:51:31 +0000 | [diff] [blame] | 1907 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1908 | def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>; |
| 1909 | def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>; |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 1910 | |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1911 | // ...with address register writeback: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1912 | class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1913 | : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1914 | (ins addrmode6:$Rn, am6offset:$Rm, |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1915 | DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane), |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1916 | IIC_VST3lnu, "vst3", Dt, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1917 | "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm", |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 1918 | "$Rn.addr = $wb", []> { |
| 1919 | let DecoderMethod = "DecodeVST3LN"; |
| 1920 | } |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1921 | |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1922 | def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> { |
| 1923 | let Inst{7-5} = lane{2-0}; |
| 1924 | } |
| 1925 | def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> { |
| 1926 | let Inst{7-6} = lane{1-0}; |
| 1927 | } |
| 1928 | def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> { |
| 1929 | let Inst{7} = lane{0}; |
| 1930 | } |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1931 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1932 | def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>; |
| 1933 | def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>; |
| 1934 | def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1935 | |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1936 | def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> { |
| 1937 | let Inst{7-6} = lane{1-0}; |
| 1938 | } |
| 1939 | def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> { |
| 1940 | let Inst{7} = lane{0}; |
| 1941 | } |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1942 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1943 | def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>; |
| 1944 | def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1945 | |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 1946 | // VST4LN : Vector Store (single 4-element structure from one lane) |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1947 | class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1948 | : NLdStLn<1, 0b00, op11_8, op7_4, (outs), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1949 | (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1950 | nohash_imm:$lane), IIC_VST4ln, "vst4", Dt, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1951 | "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn", |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1952 | "", []> { |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1953 | let Rm = 0b1111; |
| 1954 | let Inst{4} = Rn{4}; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 1955 | let DecoderMethod = "DecodeVST4LN"; |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1956 | } |
Bob Wilson | 8a3198b | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 1957 | |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1958 | def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> { |
| 1959 | let Inst{7-5} = lane{2-0}; |
| 1960 | } |
| 1961 | def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> { |
| 1962 | let Inst{7-6} = lane{1-0}; |
| 1963 | } |
| 1964 | def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> { |
| 1965 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1966 | let Inst{5} = Rn{5}; |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1967 | } |
Bob Wilson | 5631139 | 2009-10-09 00:01:36 +0000 | [diff] [blame] | 1968 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1969 | def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>; |
| 1970 | def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>; |
| 1971 | def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 1972 | |
Bob Wilson | 4131528 | 2010-03-20 20:39:53 +0000 | [diff] [blame] | 1973 | // ...with double-spaced registers: |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1974 | def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> { |
| 1975 | let Inst{7-6} = lane{1-0}; |
| 1976 | } |
| 1977 | def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> { |
| 1978 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1979 | let Inst{5} = Rn{5}; |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1980 | } |
Bob Wilson | 5631139 | 2009-10-09 00:01:36 +0000 | [diff] [blame] | 1981 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1982 | def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>; |
| 1983 | def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>; |
Bob Wilson | 5631139 | 2009-10-09 00:01:36 +0000 | [diff] [blame] | 1984 | |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1985 | // ...with address register writeback: |
Bob Wilson | 3984255 | 2010-03-22 16:43:10 +0000 | [diff] [blame] | 1986 | class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt> |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1987 | : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb), |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1988 | (ins addrmode6:$Rn, am6offset:$Rm, |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1989 | DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane), |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 1990 | IIC_VST4lnu, "vst4", Dt, |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1991 | "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm", |
| 1992 | "$Rn.addr = $wb", []> { |
| 1993 | let Inst{4} = Rn{4}; |
Owen Anderson | 7a2e177 | 2011-08-15 18:44:44 +0000 | [diff] [blame] | 1994 | let DecoderMethod = "DecodeVST4LN"; |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1995 | } |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 1996 | |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 1997 | def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> { |
| 1998 | let Inst{7-5} = lane{2-0}; |
| 1999 | } |
| 2000 | def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> { |
| 2001 | let Inst{7-6} = lane{1-0}; |
| 2002 | } |
| 2003 | def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> { |
| 2004 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 2005 | let Inst{5} = Rn{5}; |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 2006 | } |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 2007 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 2008 | def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>; |
| 2009 | def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>; |
| 2010 | def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 2011 | |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 2012 | def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> { |
| 2013 | let Inst{7-6} = lane{1-0}; |
| 2014 | } |
| 2015 | def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> { |
| 2016 | let Inst{7} = lane{0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 2017 | let Inst{5} = Rn{5}; |
Owen Anderson | b20594f | 2010-11-02 22:18:18 +0000 | [diff] [blame] | 2018 | } |
Bob Wilson | d5fadaf | 2010-03-20 21:57:36 +0000 | [diff] [blame] | 2019 | |
Evan Cheng | 60ff879 | 2010-10-11 22:03:18 +0000 | [diff] [blame] | 2020 | def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>; |
| 2021 | def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>; |
Bob Wilson | 8466fa1 | 2010-09-13 23:01:35 +0000 | [diff] [blame] | 2022 | |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 2023 | } // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 |
Bob Wilson | b36ec86 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 2024 | |
Bob Wilson | 205a5ca | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 2025 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2026 | //===----------------------------------------------------------------------===// |
| 2027 | // NEON pattern fragments |
| 2028 | //===----------------------------------------------------------------------===// |
| 2029 | |
| 2030 | // Extract D sub-registers of Q registers. |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2031 | def DSubReg_i8_reg : SDNodeXForm<imm, [{ |
Jakob Stoklund Olesen | 7bb31e3 | 2010-05-24 17:13:28 +0000 | [diff] [blame] | 2032 | assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering"); |
| 2033 | return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2034 | }]>; |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2035 | def DSubReg_i16_reg : SDNodeXForm<imm, [{ |
Jakob Stoklund Olesen | 7bb31e3 | 2010-05-24 17:13:28 +0000 | [diff] [blame] | 2036 | assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering"); |
| 2037 | return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2038 | }]>; |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2039 | def DSubReg_i32_reg : SDNodeXForm<imm, [{ |
Jakob Stoklund Olesen | 7bb31e3 | 2010-05-24 17:13:28 +0000 | [diff] [blame] | 2040 | assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering"); |
| 2041 | return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2042 | }]>; |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2043 | def DSubReg_f64_reg : SDNodeXForm<imm, [{ |
Jakob Stoklund Olesen | 7bb31e3 | 2010-05-24 17:13:28 +0000 | [diff] [blame] | 2044 | assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering"); |
| 2045 | return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2046 | }]>; |
| 2047 | |
Anton Korobeynikov | 2324bdc | 2009-08-28 23:41:26 +0000 | [diff] [blame] | 2048 | // Extract S sub-registers of Q/D registers. |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2049 | def SSubReg_f32_reg : SDNodeXForm<imm, [{ |
Jakob Stoklund Olesen | 7bb31e3 | 2010-05-24 17:13:28 +0000 | [diff] [blame] | 2050 | assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering"); |
| 2051 | return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32); |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2052 | }]>; |
| 2053 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2054 | // Translate lane numbers from Q registers to D subregs. |
| 2055 | def SubReg_i8_lane : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2056 | return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2057 | }]>; |
| 2058 | def SubReg_i16_lane : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2059 | return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2060 | }]>; |
| 2061 | def SubReg_i32_lane : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2062 | return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2063 | }]>; |
| 2064 | |
| 2065 | //===----------------------------------------------------------------------===// |
| 2066 | // Instruction Classes |
| 2067 | //===----------------------------------------------------------------------===// |
| 2068 | |
Bob Wilson | 4711d5c | 2010-12-13 23:02:37 +0000 | [diff] [blame] | 2069 | // Basic 2-register operations: double- and quad-register. |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2070 | class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 2071 | bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr, |
| 2072 | string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2073 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd), |
| 2074 | (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "", |
| 2075 | [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2076 | class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 2077 | bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr, |
| 2078 | string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2079 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd), |
| 2080 | (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "", |
| 2081 | [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2082 | |
Bob Wilson | 69bfbd6 | 2010-02-17 22:42:54 +0000 | [diff] [blame] | 2083 | // Basic 2-register intrinsics, both double- and quad-register. |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2084 | class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Johnny Chen | fa80bec | 2010-03-25 20:39:04 +0000 | [diff] [blame] | 2085 | bits<2> op17_16, bits<5> op11_7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2086 | InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2087 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2088 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd), |
| 2089 | (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "", |
| 2090 | [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2091 | class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2092 | bits<2> op17_16, bits<5> op11_7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2093 | InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2094 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2095 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd), |
| 2096 | (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "", |
| 2097 | [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2098 | |
Bob Wilson | 973a074 | 2010-08-30 20:02:30 +0000 | [diff] [blame] | 2099 | // Narrow 2-register operations. |
| 2100 | class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
| 2101 | bits<2> op17_16, bits<5> op11_7, bit op6, bit op4, |
| 2102 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2103 | ValueType TyD, ValueType TyQ, SDNode OpNode> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2104 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd), |
| 2105 | (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "", |
| 2106 | [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>; |
Bob Wilson | 973a074 | 2010-08-30 20:02:30 +0000 | [diff] [blame] | 2107 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2108 | // Narrow 2-register intrinsics. |
| 2109 | class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
| 2110 | bits<2> op17_16, bits<5> op11_7, bit op6, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2111 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2112 | ValueType TyD, ValueType TyQ, Intrinsic IntOp> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2113 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd), |
| 2114 | (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "", |
| 2115 | [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2116 | |
Bob Wilson | b31a11b | 2010-08-20 04:54:02 +0000 | [diff] [blame] | 2117 | // Long 2-register operations (currently only used for VMOVL). |
| 2118 | class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
| 2119 | bits<2> op17_16, bits<5> op11_7, bit op6, bit op4, |
| 2120 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2121 | ValueType TyQ, ValueType TyD, SDNode OpNode> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2122 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd), |
| 2123 | (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "", |
| 2124 | [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2125 | |
Bob Wilson | 0406356 | 2010-12-15 22:14:12 +0000 | [diff] [blame] | 2126 | // Long 2-register intrinsics. |
| 2127 | class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
| 2128 | bits<2> op17_16, bits<5> op11_7, bit op6, bit op4, |
| 2129 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2130 | ValueType TyQ, ValueType TyD, Intrinsic IntOp> |
| 2131 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd), |
| 2132 | (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "", |
| 2133 | [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>; |
| 2134 | |
Bob Wilson | b6ab51e | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 2135 | // 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register. |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2136 | class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2137 | : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm), |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 2138 | (ins DPR:$src1, DPR:$src2), IIC_VPERMD, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2139 | OpcodeStr, Dt, "$Vd, $Vm", |
| 2140 | "$src1 = $Vd, $src2 = $Vm", []>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2141 | class N2VQShuffle<bits<2> op19_18, bits<5> op11_7, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2142 | InstrItinClass itin, string OpcodeStr, string Dt> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2143 | : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm), |
| 2144 | (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm", |
| 2145 | "$src1 = $Vd, $src2 = $Vm", []>; |
Bob Wilson | b6ab51e | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 2146 | |
Bob Wilson | 4711d5c | 2010-12-13 23:02:37 +0000 | [diff] [blame] | 2147 | // Basic 3-register operations: double- and quad-register. |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2148 | class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2149 | InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2150 | ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2151 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | d451f88 | 2010-10-21 20:21:49 +0000 | [diff] [blame] | 2152 | (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 2153 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "", |
| 2154 | [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> { |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2155 | let isCommutable = Commutable; |
| 2156 | } |
| 2157 | // Same as N3VD but no data type. |
| 2158 | class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 2159 | InstrItinClass itin, string OpcodeStr, |
| 2160 | ValueType ResTy, ValueType OpTy, |
| 2161 | SDNode OpNode, bit Commutable> |
| 2162 | : N3VX<op24, op23, op21_20, op11_8, 0, op4, |
Jim Grosbach | efaeb41 | 2010-11-19 22:36:02 +0000 | [diff] [blame] | 2163 | (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 2164 | OpcodeStr, "$Vd, $Vn, $Vm", "", |
| 2165 | [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{ |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2166 | let isCommutable = Commutable; |
| 2167 | } |
Johnny Chen | 897dd0c | 2010-03-27 01:03:13 +0000 | [diff] [blame] | 2168 | |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 2169 | class N3VDSL<bits<2> op21_20, bits<4> op11_8, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2170 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2171 | ValueType Ty, SDNode ShOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2172 | : N3VLane32<0, 1, op21_20, op11_8, 1, 0, |
Jim Grosbach | 970f787 | 2011-10-18 18:01:52 +0000 | [diff] [blame] | 2173 | (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane), |
| 2174 | NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2175 | [(set (Ty DPR:$Vd), |
| 2176 | (Ty (ShOp (Ty DPR:$Vn), |
| 2177 | (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> { |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2178 | let isCommutable = 0; |
| 2179 | } |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 2180 | class N3VDSL16<bits<2> op21_20, bits<4> op11_8, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2181 | string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2182 | : N3VLane16<0, 1, op21_20, op11_8, 1, 0, |
Jim Grosbach | 970f787 | 2011-10-18 18:01:52 +0000 | [diff] [blame] | 2183 | (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane), |
| 2184 | NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane","", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2185 | [(set (Ty DPR:$Vd), |
| 2186 | (Ty (ShOp (Ty DPR:$Vn), |
| 2187 | (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> { |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2188 | let isCommutable = 0; |
| 2189 | } |
| 2190 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2191 | class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2192 | InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2193 | ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2194 | : N3V<op24, op23, op21_20, op11_8, 1, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2195 | (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin, |
| 2196 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "", |
| 2197 | [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> { |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2198 | let isCommutable = Commutable; |
| 2199 | } |
| 2200 | class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 2201 | InstrItinClass itin, string OpcodeStr, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2202 | ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable> |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2203 | : N3VX<op24, op23, op21_20, op11_8, 1, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2204 | (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin, |
| 2205 | OpcodeStr, "$Vd, $Vn, $Vm", "", |
| 2206 | [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{ |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2207 | let isCommutable = Commutable; |
| 2208 | } |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 2209 | class N3VQSL<bits<2> op21_20, bits<4> op11_8, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2210 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2211 | ValueType ResTy, ValueType OpTy, SDNode ShOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2212 | : N3VLane32<1, 1, op21_20, op11_8, 1, 0, |
Jim Grosbach | a7d2e75 | 2011-10-18 20:21:17 +0000 | [diff] [blame] | 2213 | (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane), |
| 2214 | NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2215 | [(set (ResTy QPR:$Vd), |
| 2216 | (ResTy (ShOp (ResTy QPR:$Vn), |
| 2217 | (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2218 | imm:$lane)))))]> { |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2219 | let isCommutable = 0; |
| 2220 | } |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2221 | class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2222 | ValueType ResTy, ValueType OpTy, SDNode ShOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2223 | : N3VLane16<1, 1, op21_20, op11_8, 1, 0, |
Jim Grosbach | a7d2e75 | 2011-10-18 20:21:17 +0000 | [diff] [blame] | 2224 | (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane), |
| 2225 | NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane", "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2226 | [(set (ResTy QPR:$Vd), |
| 2227 | (ResTy (ShOp (ResTy QPR:$Vn), |
| 2228 | (ResTy (NEONvduplane (OpTy DPR_8:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2229 | imm:$lane)))))]> { |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2230 | let isCommutable = 0; |
| 2231 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2232 | |
| 2233 | // Basic 3-register intrinsics, both double- and quad-register. |
| 2234 | class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2235 | Format f, InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2236 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable> |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2237 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | d451f88 | 2010-10-21 20:21:49 +0000 | [diff] [blame] | 2238 | (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin, |
| 2239 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "", |
| 2240 | [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2241 | let isCommutable = Commutable; |
| 2242 | } |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 2243 | class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2244 | string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2245 | : N3VLane32<0, 1, op21_20, op11_8, 1, 0, |
Jim Grosbach | 0a03740 | 2011-10-18 18:12:09 +0000 | [diff] [blame] | 2246 | (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane), |
| 2247 | NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2248 | [(set (Ty DPR:$Vd), |
| 2249 | (Ty (IntOp (Ty DPR:$Vn), |
| 2250 | (Ty (NEONvduplane (Ty DPR_VFP2:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2251 | imm:$lane)))))]> { |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2252 | let isCommutable = 0; |
| 2253 | } |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2254 | class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2255 | string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2256 | : N3VLane16<0, 1, op21_20, op11_8, 1, 0, |
Jim Grosbach | 0a03740 | 2011-10-18 18:12:09 +0000 | [diff] [blame] | 2257 | (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane), |
| 2258 | NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2259 | [(set (Ty DPR:$Vd), |
| 2260 | (Ty (IntOp (Ty DPR:$Vn), |
| 2261 | (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> { |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2262 | let isCommutable = 0; |
| 2263 | } |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2264 | class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 2265 | Format f, InstrItinClass itin, string OpcodeStr, string Dt, |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2266 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2267 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
| 2268 | (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin, |
| 2269 | OpcodeStr, Dt, "$Vd, $Vm, $Vn", "", |
| 2270 | [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> { |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2271 | let isCommutable = 0; |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2272 | } |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2273 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2274 | class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2275 | Format f, InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2276 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable> |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2277 | : N3V<op24, op23, op21_20, op11_8, 1, op4, |
Owen Anderson | d451f88 | 2010-10-21 20:21:49 +0000 | [diff] [blame] | 2278 | (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin, |
| 2279 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "", |
| 2280 | [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2281 | let isCommutable = Commutable; |
| 2282 | } |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 2283 | class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2284 | string OpcodeStr, string Dt, |
| 2285 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2286 | : N3VLane32<1, 1, op21_20, op11_8, 1, 0, |
Jim Grosbach | a7d2e75 | 2011-10-18 20:21:17 +0000 | [diff] [blame] | 2287 | (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane), |
| 2288 | NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2289 | [(set (ResTy QPR:$Vd), |
| 2290 | (ResTy (IntOp (ResTy QPR:$Vn), |
| 2291 | (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2292 | imm:$lane)))))]> { |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2293 | let isCommutable = 0; |
| 2294 | } |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2295 | class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2296 | string OpcodeStr, string Dt, |
| 2297 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2298 | : N3VLane16<1, 1, op21_20, op11_8, 1, 0, |
Jim Grosbach | a7d2e75 | 2011-10-18 20:21:17 +0000 | [diff] [blame] | 2299 | (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane), |
| 2300 | NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2301 | [(set (ResTy QPR:$Vd), |
| 2302 | (ResTy (IntOp (ResTy QPR:$Vn), |
| 2303 | (ResTy (NEONvduplane (OpTy DPR_8:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2304 | imm:$lane)))))]> { |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2305 | let isCommutable = 0; |
| 2306 | } |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2307 | class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 2308 | Format f, InstrItinClass itin, string OpcodeStr, string Dt, |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2309 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2310 | : N3V<op24, op23, op21_20, op11_8, 1, op4, |
| 2311 | (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin, |
| 2312 | OpcodeStr, Dt, "$Vd, $Vm, $Vn", "", |
| 2313 | [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> { |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2314 | let isCommutable = 0; |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2315 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2316 | |
Bob Wilson | 4711d5c | 2010-12-13 23:02:37 +0000 | [diff] [blame] | 2317 | // Multiply-Add/Sub operations: double- and quad-register. |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2318 | class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2319 | InstrItinClass itin, string OpcodeStr, string Dt, |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 2320 | ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2321 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | 18341e9 | 2010-10-22 18:54:37 +0000 | [diff] [blame] | 2322 | (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 2323 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd", |
| 2324 | [(set DPR:$Vd, (Ty (OpNode DPR:$src1, |
| 2325 | (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>; |
| 2326 | |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2327 | class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2328 | string OpcodeStr, string Dt, |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 2329 | ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2330 | : N3VLane32<0, 1, op21_20, op11_8, 1, 0, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2331 | (outs DPR:$Vd), |
Jim Grosbach | 9120088 | 2011-10-18 18:27:07 +0000 | [diff] [blame] | 2332 | (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2333 | NVMulSLFrm, itin, |
Jim Grosbach | 9120088 | 2011-10-18 18:27:07 +0000 | [diff] [blame] | 2334 | OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2335 | [(set (Ty DPR:$Vd), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2336 | (Ty (ShOp (Ty DPR:$src1), |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2337 | (Ty (MulOp DPR:$Vn, |
| 2338 | (Ty (NEONvduplane (Ty DPR_VFP2:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2339 | imm:$lane)))))))]>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2340 | class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2341 | string OpcodeStr, string Dt, |
| 2342 | ValueType Ty, SDNode MulOp, SDNode ShOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2343 | : N3VLane16<0, 1, op21_20, op11_8, 1, 0, |
Owen Anderson | 18341e9 | 2010-10-22 18:54:37 +0000 | [diff] [blame] | 2344 | (outs DPR:$Vd), |
Jim Grosbach | 9120088 | 2011-10-18 18:27:07 +0000 | [diff] [blame] | 2345 | (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2346 | NVMulSLFrm, itin, |
Jim Grosbach | 9120088 | 2011-10-18 18:27:07 +0000 | [diff] [blame] | 2347 | OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd", |
Owen Anderson | 18341e9 | 2010-10-22 18:54:37 +0000 | [diff] [blame] | 2348 | [(set (Ty DPR:$Vd), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2349 | (Ty (ShOp (Ty DPR:$src1), |
Owen Anderson | 18341e9 | 2010-10-22 18:54:37 +0000 | [diff] [blame] | 2350 | (Ty (MulOp DPR:$Vn, |
| 2351 | (Ty (NEONvduplane (Ty DPR_8:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2352 | imm:$lane)))))))]>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2353 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2354 | class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2355 | InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty, |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 2356 | SDPatternOperator MulOp, SDPatternOperator OpNode> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2357 | : N3V<op24, op23, op21_20, op11_8, 1, op4, |
Owen Anderson | 18341e9 | 2010-10-22 18:54:37 +0000 | [diff] [blame] | 2358 | (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin, |
| 2359 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd", |
| 2360 | [(set QPR:$Vd, (Ty (OpNode QPR:$src1, |
| 2361 | (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2362 | class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2363 | string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy, |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 2364 | SDPatternOperator MulOp, SDPatternOperator ShOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2365 | : N3VLane32<1, 1, op21_20, op11_8, 1, 0, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2366 | (outs QPR:$Vd), |
Jim Grosbach | 9120088 | 2011-10-18 18:27:07 +0000 | [diff] [blame] | 2367 | (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2368 | NVMulSLFrm, itin, |
Jim Grosbach | 9120088 | 2011-10-18 18:27:07 +0000 | [diff] [blame] | 2369 | OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2370 | [(set (ResTy QPR:$Vd), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2371 | (ResTy (ShOp (ResTy QPR:$src1), |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2372 | (ResTy (MulOp QPR:$Vn, |
| 2373 | (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2374 | imm:$lane)))))))]>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2375 | class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2376 | string OpcodeStr, string Dt, |
| 2377 | ValueType ResTy, ValueType OpTy, |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2378 | SDNode MulOp, SDNode ShOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2379 | : N3VLane16<1, 1, op21_20, op11_8, 1, 0, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2380 | (outs QPR:$Vd), |
Jim Grosbach | 9120088 | 2011-10-18 18:27:07 +0000 | [diff] [blame] | 2381 | (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2382 | NVMulSLFrm, itin, |
Jim Grosbach | 9120088 | 2011-10-18 18:27:07 +0000 | [diff] [blame] | 2383 | OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2384 | [(set (ResTy QPR:$Vd), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2385 | (ResTy (ShOp (ResTy QPR:$src1), |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2386 | (ResTy (MulOp QPR:$Vn, |
| 2387 | (ResTy (NEONvduplane (OpTy DPR_8:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2388 | imm:$lane)))))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2389 | |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 2390 | // Neon Intrinsic-Op instructions (VABA): double- and quad-register. |
| 2391 | class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 2392 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2393 | ValueType Ty, Intrinsic IntOp, SDNode OpNode> |
| 2394 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | 410aebc | 2010-10-25 20:52:57 +0000 | [diff] [blame] | 2395 | (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 2396 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd", |
| 2397 | [(set DPR:$Vd, (Ty (OpNode DPR:$src1, |
| 2398 | (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>; |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 2399 | class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 2400 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2401 | ValueType Ty, Intrinsic IntOp, SDNode OpNode> |
| 2402 | : N3V<op24, op23, op21_20, op11_8, 1, op4, |
Owen Anderson | 410aebc | 2010-10-25 20:52:57 +0000 | [diff] [blame] | 2403 | (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin, |
| 2404 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd", |
| 2405 | [(set QPR:$Vd, (Ty (OpNode QPR:$src1, |
| 2406 | (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>; |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 2407 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2408 | // Neon 3-argument intrinsics, both double- and quad-register. |
| 2409 | // The destination register is also used as the first source operand register. |
| 2410 | class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2411 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2412 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2413 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2414 | (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 2415 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd", |
| 2416 | [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1), |
| 2417 | (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2418 | class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2419 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2420 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2421 | : N3V<op24, op23, op21_20, op11_8, 1, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2422 | (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin, |
| 2423 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd", |
| 2424 | [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1), |
| 2425 | (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2426 | |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2427 | // Long Multiply-Add/Sub operations. |
| 2428 | class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 2429 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2430 | ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode> |
| 2431 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | 9220584 | 2010-10-22 19:05:25 +0000 | [diff] [blame] | 2432 | (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 2433 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd", |
| 2434 | [(set QPR:$Vd, (OpNode (TyQ QPR:$src1), |
| 2435 | (TyQ (MulOp (TyD DPR:$Vn), |
| 2436 | (TyD DPR:$Vm)))))]>; |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2437 | class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8, |
| 2438 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2439 | ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2440 | : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd), |
Jim Grosbach | aead579 | 2011-10-18 20:14:56 +0000 | [diff] [blame] | 2441 | (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane), |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2442 | NVMulSLFrm, itin, |
Jim Grosbach | aead579 | 2011-10-18 20:14:56 +0000 | [diff] [blame] | 2443 | OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2444 | [(set QPR:$Vd, |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2445 | (OpNode (TyQ QPR:$src1), |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2446 | (TyQ (MulOp (TyD DPR:$Vn), |
| 2447 | (TyD (NEONvduplane (TyD DPR_VFP2:$Vm), |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2448 | imm:$lane))))))]>; |
| 2449 | class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8, |
| 2450 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2451 | ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2452 | : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd), |
Jim Grosbach | aead579 | 2011-10-18 20:14:56 +0000 | [diff] [blame] | 2453 | (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane), |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2454 | NVMulSLFrm, itin, |
Jim Grosbach | aead579 | 2011-10-18 20:14:56 +0000 | [diff] [blame] | 2455 | OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2456 | [(set QPR:$Vd, |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2457 | (OpNode (TyQ QPR:$src1), |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2458 | (TyQ (MulOp (TyD DPR:$Vn), |
| 2459 | (TyD (NEONvduplane (TyD DPR_8:$Vm), |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2460 | imm:$lane))))))]>; |
| 2461 | |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 2462 | // Long Intrinsic-Op vector operations with explicit extend (VABAL). |
| 2463 | class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 2464 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2465 | ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp, |
| 2466 | SDNode OpNode> |
| 2467 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | 5258b61 | 2010-10-25 21:29:04 +0000 | [diff] [blame] | 2468 | (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 2469 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd", |
| 2470 | [(set QPR:$Vd, (OpNode (TyQ QPR:$src1), |
| 2471 | (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn), |
| 2472 | (TyD DPR:$Vm)))))))]>; |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2473 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2474 | // Neon Long 3-argument intrinsic. The destination register is |
| 2475 | // a quad-register and is also used as the first source operand register. |
| 2476 | class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2477 | InstrItinClass itin, string OpcodeStr, string Dt, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2478 | ValueType TyQ, ValueType TyD, Intrinsic IntOp> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2479 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | 9b26497 | 2010-10-22 19:35:48 +0000 | [diff] [blame] | 2480 | (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 2481 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd", |
| 2482 | [(set QPR:$Vd, |
| 2483 | (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2484 | class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2485 | string OpcodeStr, string Dt, |
| 2486 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2487 | : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2488 | (outs QPR:$Vd), |
Jim Grosbach | a7d2e75 | 2011-10-18 20:21:17 +0000 | [diff] [blame] | 2489 | (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2490 | NVMulSLFrm, itin, |
Jim Grosbach | a7d2e75 | 2011-10-18 20:21:17 +0000 | [diff] [blame] | 2491 | OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2492 | [(set (ResTy QPR:$Vd), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2493 | (ResTy (IntOp (ResTy QPR:$src1), |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2494 | (OpTy DPR:$Vn), |
| 2495 | (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2496 | imm:$lane)))))]>; |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2497 | class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8, |
| 2498 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2499 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2500 | : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2501 | (outs QPR:$Vd), |
Jim Grosbach | e873d2a | 2011-10-18 17:16:30 +0000 | [diff] [blame] | 2502 | (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2503 | NVMulSLFrm, itin, |
Jim Grosbach | e873d2a | 2011-10-18 17:16:30 +0000 | [diff] [blame] | 2504 | OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2505 | [(set (ResTy QPR:$Vd), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2506 | (ResTy (IntOp (ResTy QPR:$src1), |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2507 | (OpTy DPR:$Vn), |
| 2508 | (OpTy (NEONvduplane (OpTy DPR_8:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2509 | imm:$lane)))))]>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2510 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2511 | // Narrowing 3-register intrinsics. |
| 2512 | class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2513 | string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2514 | Intrinsic IntOp, bit Commutable> |
| 2515 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2516 | (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D, |
| 2517 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "", |
| 2518 | [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2519 | let isCommutable = Commutable; |
| 2520 | } |
| 2521 | |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 2522 | // Long 3-register operations. |
| 2523 | class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 2524 | InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2525 | ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable> |
| 2526 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2527 | (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 2528 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "", |
| 2529 | [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> { |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2530 | let isCommutable = Commutable; |
| 2531 | } |
| 2532 | class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8, |
| 2533 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2534 | ValueType TyQ, ValueType TyD, SDNode OpNode> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2535 | : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, |
Jim Grosbach | a7d2e75 | 2011-10-18 20:21:17 +0000 | [diff] [blame] | 2536 | (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane), |
| 2537 | NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2538 | [(set QPR:$Vd, |
| 2539 | (TyQ (OpNode (TyD DPR:$Vn), |
| 2540 | (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>; |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2541 | class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8, |
| 2542 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2543 | ValueType TyQ, ValueType TyD, SDNode OpNode> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2544 | : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, |
Jim Grosbach | a7d2e75 | 2011-10-18 20:21:17 +0000 | [diff] [blame] | 2545 | (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane), |
| 2546 | NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2547 | [(set QPR:$Vd, |
| 2548 | (TyQ (OpNode (TyD DPR:$Vn), |
| 2549 | (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>; |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 2550 | |
| 2551 | // Long 3-register operations with explicitly extended operands. |
| 2552 | class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 2553 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2554 | ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp, |
| 2555 | bit Commutable> |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 2556 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2557 | (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 2558 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "", |
| 2559 | [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))), |
| 2560 | (TyQ (ExtOp (TyD DPR:$Vm)))))]> { |
Owen Anderson | e0e6dc3 | 2010-10-21 18:09:17 +0000 | [diff] [blame] | 2561 | let isCommutable = Commutable; |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 2562 | } |
| 2563 | |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 2564 | // Long 3-register intrinsics with explicit extend (VABDL). |
| 2565 | class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 2566 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2567 | ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp, |
| 2568 | bit Commutable> |
| 2569 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2570 | (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 2571 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "", |
| 2572 | [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn), |
| 2573 | (TyD DPR:$Vm))))))]> { |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 2574 | let isCommutable = Commutable; |
| 2575 | } |
| 2576 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2577 | // Long 3-register intrinsics. |
| 2578 | class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2579 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2580 | ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2581 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2582 | (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin, |
| 2583 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "", |
| 2584 | [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2585 | let isCommutable = Commutable; |
| 2586 | } |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2587 | class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2588 | string OpcodeStr, string Dt, |
| 2589 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2590 | : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, |
Jim Grosbach | a7d2e75 | 2011-10-18 20:21:17 +0000 | [diff] [blame] | 2591 | (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane), |
| 2592 | NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2593 | [(set (ResTy QPR:$Vd), |
| 2594 | (ResTy (IntOp (OpTy DPR:$Vn), |
| 2595 | (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2596 | imm:$lane)))))]>; |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2597 | class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8, |
| 2598 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2599 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 2600 | : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, |
Jim Grosbach | a7d2e75 | 2011-10-18 20:21:17 +0000 | [diff] [blame] | 2601 | (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane), |
| 2602 | NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2603 | [(set (ResTy QPR:$Vd), |
| 2604 | (ResTy (IntOp (OpTy DPR:$Vn), |
| 2605 | (OpTy (NEONvduplane (OpTy DPR_8:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 2606 | imm:$lane)))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2607 | |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 2608 | // Wide 3-register operations. |
| 2609 | class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, |
| 2610 | string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD, |
| 2611 | SDNode OpNode, SDNode ExtOp, bit Commutable> |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2612 | : N3V<op24, op23, op21_20, op11_8, 0, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2613 | (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD, |
| 2614 | OpcodeStr, Dt, "$Vd, $Vn, $Vm", "", |
| 2615 | [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn), |
| 2616 | (TyQ (ExtOp (TyD DPR:$Vm)))))]> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2617 | let isCommutable = Commutable; |
| 2618 | } |
| 2619 | |
| 2620 | // Pairwise long 2-register intrinsics, both double- and quad-register. |
| 2621 | class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2622 | bits<2> op17_16, bits<5> op11_7, bit op4, |
| 2623 | string OpcodeStr, string Dt, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2624 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2625 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd), |
| 2626 | (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "", |
| 2627 | [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2628 | class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2629 | bits<2> op17_16, bits<5> op11_7, bit op4, |
| 2630 | string OpcodeStr, string Dt, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2631 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2632 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd), |
| 2633 | (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "", |
| 2634 | [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2635 | |
| 2636 | // Pairwise long 2-register accumulate intrinsics, |
| 2637 | // both double- and quad-register. |
| 2638 | // The destination register is also used as the first source operand register. |
| 2639 | class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2640 | bits<2> op17_16, bits<5> op11_7, bit op4, |
| 2641 | string OpcodeStr, string Dt, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2642 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
| 2643 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, |
Owen Anderson | bc4118b | 2010-10-26 18:18:03 +0000 | [diff] [blame] | 2644 | (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD, |
| 2645 | OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd", |
| 2646 | [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2647 | class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2648 | bits<2> op17_16, bits<5> op11_7, bit op4, |
| 2649 | string OpcodeStr, string Dt, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2650 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> |
| 2651 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, |
Owen Anderson | bc4118b | 2010-10-26 18:18:03 +0000 | [diff] [blame] | 2652 | (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ, |
| 2653 | OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd", |
| 2654 | [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2655 | |
| 2656 | // Shift by immediate, |
| 2657 | // both double- and quad-register. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2658 | class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 2659 | Format f, InstrItinClass itin, Operand ImmTy, |
| 2660 | string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2661 | : N2VImm<op24, op23, op11_8, op7, 0, op4, |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 2662 | (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2663 | OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "", |
| 2664 | [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2665 | class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 2666 | Format f, InstrItinClass itin, Operand ImmTy, |
| 2667 | string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2668 | : N2VImm<op24, op23, op11_8, op7, 1, op4, |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 2669 | (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2670 | OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "", |
| 2671 | [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2672 | |
Johnny Chen | 6c8648b | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 2673 | // Long shift by immediate. |
| 2674 | class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4, |
| 2675 | string OpcodeStr, string Dt, |
| 2676 | ValueType ResTy, ValueType OpTy, SDNode OpNode> |
| 2677 | : N2VImm<op24, op23, op11_8, op7, op6, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2678 | (outs QPR:$Vd), (ins DPR:$Vm, i32imm:$SIMM), N2RegVShLFrm, |
| 2679 | IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "", |
| 2680 | [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm), |
Johnny Chen | 6c8648b | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 2681 | (i32 imm:$SIMM))))]>; |
| 2682 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2683 | // Narrow shift by immediate. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2684 | class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2685 | InstrItinClass itin, string OpcodeStr, string Dt, |
Bill Wendling | a656b63 | 2011-03-01 01:00:59 +0000 | [diff] [blame] | 2686 | ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2687 | : N2VImm<op24, op23, op11_8, op7, op6, op4, |
Bill Wendling | a656b63 | 2011-03-01 01:00:59 +0000 | [diff] [blame] | 2688 | (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2689 | OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "", |
| 2690 | [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2691 | (i32 imm:$SIMM))))]>; |
| 2692 | |
| 2693 | // Shift right by immediate and accumulate, |
| 2694 | // both double- and quad-register. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2695 | class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Bill Wendling | c04a9de | 2011-03-09 00:00:35 +0000 | [diff] [blame] | 2696 | Operand ImmTy, string OpcodeStr, string Dt, |
| 2697 | ValueType Ty, SDNode ShOp> |
Owen Anderson | dd31ed6 | 2010-10-27 17:29:29 +0000 | [diff] [blame] | 2698 | : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd), |
Bill Wendling | c04a9de | 2011-03-09 00:00:35 +0000 | [diff] [blame] | 2699 | (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD, |
Owen Anderson | dd31ed6 | 2010-10-27 17:29:29 +0000 | [diff] [blame] | 2700 | OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd", |
| 2701 | [(set DPR:$Vd, (Ty (add DPR:$src1, |
| 2702 | (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2703 | class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Bill Wendling | c04a9de | 2011-03-09 00:00:35 +0000 | [diff] [blame] | 2704 | Operand ImmTy, string OpcodeStr, string Dt, |
| 2705 | ValueType Ty, SDNode ShOp> |
Owen Anderson | dd31ed6 | 2010-10-27 17:29:29 +0000 | [diff] [blame] | 2706 | : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd), |
Bill Wendling | c04a9de | 2011-03-09 00:00:35 +0000 | [diff] [blame] | 2707 | (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD, |
Owen Anderson | dd31ed6 | 2010-10-27 17:29:29 +0000 | [diff] [blame] | 2708 | OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd", |
| 2709 | [(set QPR:$Vd, (Ty (add QPR:$src1, |
| 2710 | (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2711 | |
| 2712 | // Shift by immediate and insert, |
| 2713 | // both double- and quad-register. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2714 | class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 2715 | Operand ImmTy, Format f, string OpcodeStr, string Dt, |
| 2716 | ValueType Ty,SDNode ShOp> |
Owen Anderson | 0745c38 | 2010-10-27 17:40:08 +0000 | [diff] [blame] | 2717 | : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd), |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 2718 | (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD, |
Owen Anderson | 0745c38 | 2010-10-27 17:40:08 +0000 | [diff] [blame] | 2719 | OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd", |
| 2720 | [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2721 | class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 2722 | Operand ImmTy, Format f, string OpcodeStr, string Dt, |
| 2723 | ValueType Ty,SDNode ShOp> |
Owen Anderson | 0745c38 | 2010-10-27 17:40:08 +0000 | [diff] [blame] | 2724 | : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd), |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 2725 | (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ, |
Owen Anderson | 0745c38 | 2010-10-27 17:40:08 +0000 | [diff] [blame] | 2726 | OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd", |
| 2727 | [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2728 | |
| 2729 | // Convert, with fractional bits immediate, |
| 2730 | // both double- and quad-register. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2731 | class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2732 | string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2733 | Intrinsic IntOp> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2734 | : N2VImm<op24, op23, op11_8, op7, 0, op4, |
Owen Anderson | 498ec20 | 2010-10-27 22:49:00 +0000 | [diff] [blame] | 2735 | (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm, |
| 2736 | IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "", |
| 2737 | [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2738 | class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2739 | string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy, |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2740 | Intrinsic IntOp> |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2741 | : N2VImm<op24, op23, op11_8, op7, 1, op4, |
Owen Anderson | 498ec20 | 2010-10-27 22:49:00 +0000 | [diff] [blame] | 2742 | (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm, |
| 2743 | IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "", |
| 2744 | [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2745 | |
| 2746 | //===----------------------------------------------------------------------===// |
| 2747 | // Multiclasses |
| 2748 | //===----------------------------------------------------------------------===// |
| 2749 | |
Bob Wilson | 916ac5b | 2009-10-03 04:44:16 +0000 | [diff] [blame] | 2750 | // Abbreviations used in multiclass suffixes: |
| 2751 | // Q = quarter int (8 bit) elements |
| 2752 | // H = half int (16 bit) elements |
| 2753 | // S = single int (32 bit) elements |
| 2754 | // D = double int (64 bit) elements |
| 2755 | |
Bob Wilson | 094dd80 | 2010-12-18 00:42:58 +0000 | [diff] [blame] | 2756 | // Neon 2-register vector operations and intrinsics. |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 2757 | |
Bob Wilson | 094dd80 | 2010-12-18 00:42:58 +0000 | [diff] [blame] | 2758 | // Neon 2-register comparisons. |
| 2759 | // source operand element sizes of 8, 16 and 32 bits: |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 2760 | multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, |
| 2761 | bits<5> op11_7, bit op4, string opc, string Dt, |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 2762 | string asm, SDNode OpNode> { |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 2763 | // 64-bit vector types. |
| 2764 | def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2765 | (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary, |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 2766 | opc, !strconcat(Dt, "8"), asm, "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2767 | [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 2768 | def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2769 | (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary, |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 2770 | opc, !strconcat(Dt, "16"), asm, "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2771 | [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 2772 | def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2773 | (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary, |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 2774 | opc, !strconcat(Dt, "32"), asm, "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2775 | [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 2776 | def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2777 | (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary, |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 2778 | opc, "f32", asm, "", |
Bob Wilson | 3deb451 | 2010-12-18 00:04:33 +0000 | [diff] [blame] | 2779 | [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> { |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 2780 | let Inst{10} = 1; // overwrite F = 1 |
| 2781 | } |
| 2782 | |
| 2783 | // 128-bit vector types. |
| 2784 | def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2785 | (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary, |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 2786 | opc, !strconcat(Dt, "8"), asm, "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2787 | [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 2788 | def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2789 | (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary, |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 2790 | opc, !strconcat(Dt, "16"), asm, "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2791 | [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 2792 | def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2793 | (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary, |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 2794 | opc, !strconcat(Dt, "32"), asm, "", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2795 | [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 2796 | def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 2797 | (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary, |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 2798 | opc, "f32", asm, "", |
Bob Wilson | 3deb451 | 2010-12-18 00:04:33 +0000 | [diff] [blame] | 2799 | [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> { |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 2800 | let Inst{10} = 1; // overwrite F = 1 |
| 2801 | } |
| 2802 | } |
| 2803 | |
Bob Wilson | 094dd80 | 2010-12-18 00:42:58 +0000 | [diff] [blame] | 2804 | |
| 2805 | // Neon 2-register vector intrinsics, |
| 2806 | // element sizes of 8, 16 and 32 bits: |
| 2807 | multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, |
| 2808 | bits<5> op11_7, bit op4, |
| 2809 | InstrItinClass itinD, InstrItinClass itinQ, |
| 2810 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
| 2811 | // 64-bit vector types. |
| 2812 | def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4, |
| 2813 | itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>; |
| 2814 | def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4, |
| 2815 | itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>; |
| 2816 | def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4, |
| 2817 | itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>; |
| 2818 | |
| 2819 | // 128-bit vector types. |
| 2820 | def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4, |
| 2821 | itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>; |
| 2822 | def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4, |
| 2823 | itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>; |
| 2824 | def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4, |
| 2825 | itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>; |
| 2826 | } |
| 2827 | |
| 2828 | |
| 2829 | // Neon Narrowing 2-register vector operations, |
| 2830 | // source operand element sizes of 16, 32 and 64 bits: |
| 2831 | multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, |
| 2832 | bits<5> op11_7, bit op6, bit op4, |
| 2833 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2834 | SDNode OpNode> { |
| 2835 | def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4, |
| 2836 | itin, OpcodeStr, !strconcat(Dt, "16"), |
| 2837 | v8i8, v8i16, OpNode>; |
| 2838 | def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4, |
| 2839 | itin, OpcodeStr, !strconcat(Dt, "32"), |
| 2840 | v4i16, v4i32, OpNode>; |
| 2841 | def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4, |
| 2842 | itin, OpcodeStr, !strconcat(Dt, "64"), |
| 2843 | v2i32, v2i64, OpNode>; |
| 2844 | } |
| 2845 | |
| 2846 | // Neon Narrowing 2-register vector intrinsics, |
| 2847 | // source operand element sizes of 16, 32 and 64 bits: |
| 2848 | multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, |
| 2849 | bits<5> op11_7, bit op6, bit op4, |
| 2850 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 2851 | Intrinsic IntOp> { |
| 2852 | def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4, |
| 2853 | itin, OpcodeStr, !strconcat(Dt, "16"), |
| 2854 | v8i8, v8i16, IntOp>; |
| 2855 | def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4, |
| 2856 | itin, OpcodeStr, !strconcat(Dt, "32"), |
| 2857 | v4i16, v4i32, IntOp>; |
| 2858 | def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4, |
| 2859 | itin, OpcodeStr, !strconcat(Dt, "64"), |
| 2860 | v2i32, v2i64, IntOp>; |
| 2861 | } |
| 2862 | |
| 2863 | |
| 2864 | // Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL). |
| 2865 | // source operand element sizes of 16, 32 and 64 bits: |
| 2866 | multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4, |
| 2867 | string OpcodeStr, string Dt, SDNode OpNode> { |
| 2868 | def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD, |
| 2869 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>; |
| 2870 | def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD, |
| 2871 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>; |
| 2872 | def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD, |
| 2873 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>; |
| 2874 | } |
| 2875 | |
| 2876 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2877 | // Neon 3-register vector operations. |
| 2878 | |
| 2879 | // First with only element sizes of 8, 16 and 32 bits: |
| 2880 | multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2881 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 2882 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2883 | string OpcodeStr, string Dt, |
| 2884 | SDNode OpNode, bit Commutable = 0> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2885 | // 64-bit vector types. |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 2886 | def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2887 | OpcodeStr, !strconcat(Dt, "8"), |
| 2888 | v8i8, v8i8, OpNode, Commutable>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2889 | def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2890 | OpcodeStr, !strconcat(Dt, "16"), |
| 2891 | v4i16, v4i16, OpNode, Commutable>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2892 | def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2893 | OpcodeStr, !strconcat(Dt, "32"), |
| 2894 | v2i32, v2i32, OpNode, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2895 | |
| 2896 | // 128-bit vector types. |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2897 | def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2898 | OpcodeStr, !strconcat(Dt, "8"), |
| 2899 | v16i8, v16i8, OpNode, Commutable>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2900 | def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2901 | OpcodeStr, !strconcat(Dt, "16"), |
| 2902 | v8i16, v8i16, OpNode, Commutable>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2903 | def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2904 | OpcodeStr, !strconcat(Dt, "32"), |
| 2905 | v4i32, v4i32, OpNode, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2906 | } |
| 2907 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2908 | multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> { |
| 2909 | def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"), |
| 2910 | v4i16, ShOp>; |
| 2911 | def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"), |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2912 | v2i32, ShOp>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2913 | def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"), |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2914 | v8i16, v4i16, ShOp>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2915 | def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"), |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2916 | v4i32, v2i32, ShOp>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2917 | } |
| 2918 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2919 | // ....then also with element size 64 bits: |
| 2920 | multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2921 | InstrItinClass itinD, InstrItinClass itinQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2922 | string OpcodeStr, string Dt, |
| 2923 | SDNode OpNode, bit Commutable = 0> |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2924 | : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2925 | OpcodeStr, Dt, OpNode, Commutable> { |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2926 | def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2927 | OpcodeStr, !strconcat(Dt, "64"), |
| 2928 | v1i64, v1i64, OpNode, Commutable>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2929 | def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2930 | OpcodeStr, !strconcat(Dt, "64"), |
| 2931 | v2i64, v2i64, OpNode, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2932 | } |
| 2933 | |
| 2934 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2935 | // Neon 3-register vector intrinsics. |
| 2936 | |
| 2937 | // First with only element sizes of 16 and 32 bits: |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2938 | multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2939 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 2940 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2941 | string OpcodeStr, string Dt, |
| 2942 | Intrinsic IntOp, bit Commutable = 0> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2943 | // 64-bit vector types. |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2944 | def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2945 | OpcodeStr, !strconcat(Dt, "16"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2946 | v4i16, v4i16, IntOp, Commutable>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2947 | def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2948 | OpcodeStr, !strconcat(Dt, "32"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2949 | v2i32, v2i32, IntOp, Commutable>; |
| 2950 | |
| 2951 | // 128-bit vector types. |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2952 | def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2953 | OpcodeStr, !strconcat(Dt, "16"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2954 | v8i16, v8i16, IntOp, Commutable>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2955 | def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2956 | OpcodeStr, !strconcat(Dt, "32"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2957 | v4i32, v4i32, IntOp, Commutable>; |
| 2958 | } |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2959 | multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f, |
| 2960 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 2961 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
| 2962 | string OpcodeStr, string Dt, |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2963 | Intrinsic IntOp> { |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2964 | // 64-bit vector types. |
| 2965 | def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16, |
| 2966 | OpcodeStr, !strconcat(Dt, "16"), |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2967 | v4i16, v4i16, IntOp>; |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2968 | def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32, |
| 2969 | OpcodeStr, !strconcat(Dt, "32"), |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2970 | v2i32, v2i32, IntOp>; |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2971 | |
| 2972 | // 128-bit vector types. |
| 2973 | def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16, |
| 2974 | OpcodeStr, !strconcat(Dt, "16"), |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2975 | v8i16, v8i16, IntOp>; |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2976 | def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32, |
| 2977 | OpcodeStr, !strconcat(Dt, "32"), |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 2978 | v4i32, v4i32, IntOp>; |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 2979 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2980 | |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 2981 | multiclass N3VIntSL_HS<bits<4> op11_8, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2982 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 2983 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2984 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2985 | def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2986 | OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>; |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2987 | def v2i32 : N3VDIntSL<0b10, op11_8, itinD32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2988 | OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>; |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2989 | def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2990 | OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>; |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2991 | def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2992 | OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 2993 | } |
| 2994 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2995 | // ....then also with element size of 8 bits: |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 2996 | multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2997 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 2998 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2999 | string OpcodeStr, string Dt, |
| 3000 | Intrinsic IntOp, bit Commutable = 0> |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3001 | : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3002 | OpcodeStr, Dt, IntOp, Commutable> { |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3003 | def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3004 | OpcodeStr, !strconcat(Dt, "8"), |
| 3005 | v8i8, v8i8, IntOp, Commutable>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3006 | def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3007 | OpcodeStr, !strconcat(Dt, "8"), |
| 3008 | v16i8, v16i8, IntOp, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3009 | } |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 3010 | multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f, |
| 3011 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 3012 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
| 3013 | string OpcodeStr, string Dt, |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 3014 | Intrinsic IntOp> |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 3015 | : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32, |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 3016 | OpcodeStr, Dt, IntOp> { |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 3017 | def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16, |
| 3018 | OpcodeStr, !strconcat(Dt, "8"), |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 3019 | v8i8, v8i8, IntOp>; |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 3020 | def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16, |
| 3021 | OpcodeStr, !strconcat(Dt, "8"), |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 3022 | v16i8, v16i8, IntOp>; |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 3023 | } |
| 3024 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3025 | |
| 3026 | // ....then also with element size of 64 bits: |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3027 | multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3028 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 3029 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3030 | string OpcodeStr, string Dt, |
| 3031 | Intrinsic IntOp, bit Commutable = 0> |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3032 | : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3033 | OpcodeStr, Dt, IntOp, Commutable> { |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3034 | def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3035 | OpcodeStr, !strconcat(Dt, "64"), |
| 3036 | v1i64, v1i64, IntOp, Commutable>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3037 | def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3038 | OpcodeStr, !strconcat(Dt, "64"), |
| 3039 | v2i64, v2i64, IntOp, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3040 | } |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 3041 | multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f, |
| 3042 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 3043 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
| 3044 | string OpcodeStr, string Dt, |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 3045 | Intrinsic IntOp> |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 3046 | : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32, |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 3047 | OpcodeStr, Dt, IntOp> { |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 3048 | def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32, |
| 3049 | OpcodeStr, !strconcat(Dt, "64"), |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 3050 | v1i64, v1i64, IntOp>; |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 3051 | def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32, |
| 3052 | OpcodeStr, !strconcat(Dt, "64"), |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 3053 | v2i64, v2i64, IntOp>; |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 3054 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3055 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3056 | // Neon Narrowing 3-register vector intrinsics, |
| 3057 | // source operand element sizes of 16, 32 and 64 bits: |
| 3058 | multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3059 | string OpcodeStr, string Dt, |
| 3060 | Intrinsic IntOp, bit Commutable = 0> { |
| 3061 | def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4, |
| 3062 | OpcodeStr, !strconcat(Dt, "16"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3063 | v8i8, v8i16, IntOp, Commutable>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3064 | def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4, |
| 3065 | OpcodeStr, !strconcat(Dt, "32"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3066 | v4i16, v4i32, IntOp, Commutable>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3067 | def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4, |
| 3068 | OpcodeStr, !strconcat(Dt, "64"), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3069 | v2i32, v2i64, IntOp, Commutable>; |
| 3070 | } |
| 3071 | |
| 3072 | |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 3073 | // Neon Long 3-register vector operations. |
| 3074 | |
| 3075 | multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 3076 | InstrItinClass itin16, InstrItinClass itin32, |
| 3077 | string OpcodeStr, string Dt, |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 3078 | SDNode OpNode, bit Commutable = 0> { |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 3079 | def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16, |
| 3080 | OpcodeStr, !strconcat(Dt, "8"), |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 3081 | v8i16, v8i8, OpNode, Commutable>; |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 3082 | def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16, |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 3083 | OpcodeStr, !strconcat(Dt, "16"), |
| 3084 | v4i32, v4i16, OpNode, Commutable>; |
| 3085 | def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32, |
| 3086 | OpcodeStr, !strconcat(Dt, "32"), |
| 3087 | v2i64, v2i32, OpNode, Commutable>; |
| 3088 | } |
| 3089 | |
| 3090 | multiclass N3VLSL_HS<bit op24, bits<4> op11_8, |
| 3091 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 3092 | SDNode OpNode> { |
| 3093 | def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr, |
| 3094 | !strconcat(Dt, "16"), v4i32, v4i16, OpNode>; |
| 3095 | def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr, |
| 3096 | !strconcat(Dt, "32"), v2i64, v2i32, OpNode>; |
| 3097 | } |
| 3098 | |
| 3099 | multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 3100 | InstrItinClass itin16, InstrItinClass itin32, |
| 3101 | string OpcodeStr, string Dt, |
| 3102 | SDNode OpNode, SDNode ExtOp, bit Commutable = 0> { |
| 3103 | def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16, |
| 3104 | OpcodeStr, !strconcat(Dt, "8"), |
| 3105 | v8i16, v8i8, OpNode, ExtOp, Commutable>; |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 3106 | def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16, |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 3107 | OpcodeStr, !strconcat(Dt, "16"), |
| 3108 | v4i32, v4i16, OpNode, ExtOp, Commutable>; |
| 3109 | def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32, |
| 3110 | OpcodeStr, !strconcat(Dt, "32"), |
| 3111 | v2i64, v2i32, OpNode, ExtOp, Commutable>; |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 3112 | } |
| 3113 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3114 | // Neon Long 3-register vector intrinsics. |
| 3115 | |
| 3116 | // First with only element sizes of 16 and 32 bits: |
| 3117 | multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, |
Anton Korobeynikov | ecc6406 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 3118 | InstrItinClass itin16, InstrItinClass itin32, |
| 3119 | string OpcodeStr, string Dt, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3120 | Intrinsic IntOp, bit Commutable = 0> { |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 3121 | def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3122 | OpcodeStr, !strconcat(Dt, "16"), |
| 3123 | v4i32, v4i16, IntOp, Commutable>; |
Anton Korobeynikov | ecc6406 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 3124 | def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3125 | OpcodeStr, !strconcat(Dt, "32"), |
| 3126 | v2i64, v2i32, IntOp, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3127 | } |
| 3128 | |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3129 | multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3130 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 3131 | Intrinsic IntOp> { |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 3132 | def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3133 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3134 | def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3135 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3136 | } |
| 3137 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3138 | // ....then also with element size of 8 bits: |
| 3139 | multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
Anton Korobeynikov | ecc6406 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 3140 | InstrItinClass itin16, InstrItinClass itin32, |
| 3141 | string OpcodeStr, string Dt, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3142 | Intrinsic IntOp, bit Commutable = 0> |
Anton Korobeynikov | ecc6406 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 3143 | : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3144 | IntOp, Commutable> { |
Anton Korobeynikov | ecc6406 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 3145 | def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3146 | OpcodeStr, !strconcat(Dt, "8"), |
| 3147 | v8i16, v8i8, IntOp, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3148 | } |
| 3149 | |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 3150 | // ....with explicit extend (VABDL). |
| 3151 | multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 3152 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 3153 | Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> { |
| 3154 | def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin, |
| 3155 | OpcodeStr, !strconcat(Dt, "8"), |
| 3156 | v8i16, v8i8, IntOp, ExtOp, Commutable>; |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 3157 | def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin, |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 3158 | OpcodeStr, !strconcat(Dt, "16"), |
| 3159 | v4i32, v4i16, IntOp, ExtOp, Commutable>; |
| 3160 | def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin, |
| 3161 | OpcodeStr, !strconcat(Dt, "32"), |
| 3162 | v2i64, v2i32, IntOp, ExtOp, Commutable>; |
| 3163 | } |
| 3164 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3165 | |
| 3166 | // Neon Wide 3-register vector intrinsics, |
| 3167 | // source operand element sizes of 8, 16 and 32 bits: |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 3168 | multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 3169 | string OpcodeStr, string Dt, |
| 3170 | SDNode OpNode, SDNode ExtOp, bit Commutable = 0> { |
| 3171 | def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4, |
| 3172 | OpcodeStr, !strconcat(Dt, "8"), |
| 3173 | v8i16, v8i8, OpNode, ExtOp, Commutable>; |
| 3174 | def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4, |
| 3175 | OpcodeStr, !strconcat(Dt, "16"), |
| 3176 | v4i32, v4i16, OpNode, ExtOp, Commutable>; |
| 3177 | def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4, |
| 3178 | OpcodeStr, !strconcat(Dt, "32"), |
| 3179 | v2i64, v2i32, OpNode, ExtOp, Commutable>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3180 | } |
| 3181 | |
| 3182 | |
| 3183 | // Neon Multiply-Op vector operations, |
| 3184 | // element sizes of 8, 16 and 32 bits: |
| 3185 | multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3186 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 3187 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3188 | string OpcodeStr, string Dt, SDNode OpNode> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3189 | // 64-bit vector types. |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3190 | def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3191 | OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3192 | def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3193 | OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3194 | def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3195 | OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3196 | |
| 3197 | // 128-bit vector types. |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3198 | def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3199 | OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3200 | def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3201 | OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3202 | def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3203 | OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3204 | } |
| 3205 | |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 3206 | multiclass N3VMulOpSL_HS<bits<4> op11_8, |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3207 | InstrItinClass itinD16, InstrItinClass itinD32, |
| 3208 | InstrItinClass itinQ16, InstrItinClass itinQ32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3209 | string OpcodeStr, string Dt, SDNode ShOp> { |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3210 | def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3211 | OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3212 | def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3213 | OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3214 | def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3215 | OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, |
| 3216 | mul, ShOp>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3217 | def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3218 | OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, |
| 3219 | mul, ShOp>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3220 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3221 | |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 3222 | // Neon Intrinsic-Op vector operations, |
| 3223 | // element sizes of 8, 16 and 32 bits: |
| 3224 | multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 3225 | InstrItinClass itinD, InstrItinClass itinQ, |
| 3226 | string OpcodeStr, string Dt, Intrinsic IntOp, |
| 3227 | SDNode OpNode> { |
| 3228 | // 64-bit vector types. |
| 3229 | def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD, |
| 3230 | OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>; |
| 3231 | def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD, |
| 3232 | OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>; |
| 3233 | def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD, |
| 3234 | OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>; |
| 3235 | |
| 3236 | // 128-bit vector types. |
| 3237 | def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ, |
| 3238 | OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>; |
| 3239 | def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ, |
| 3240 | OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>; |
| 3241 | def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ, |
| 3242 | OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>; |
| 3243 | } |
| 3244 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3245 | // Neon 3-argument intrinsics, |
| 3246 | // element sizes of 8, 16 and 32 bits: |
| 3247 | multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
Anton Korobeynikov | 0a3e2b5 | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 3248 | InstrItinClass itinD, InstrItinClass itinQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3249 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3250 | // 64-bit vector types. |
Anton Korobeynikov | 0a3e2b5 | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 3251 | def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3252 | OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>; |
Anton Korobeynikov | 0a3e2b5 | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 3253 | def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3254 | OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>; |
Anton Korobeynikov | 0a3e2b5 | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 3255 | def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3256 | OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3257 | |
| 3258 | // 128-bit vector types. |
Anton Korobeynikov | 0a3e2b5 | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 3259 | def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3260 | OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>; |
Anton Korobeynikov | 0a3e2b5 | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 3261 | def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3262 | OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>; |
Anton Korobeynikov | 0a3e2b5 | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 3263 | def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3264 | OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3265 | } |
| 3266 | |
| 3267 | |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 3268 | // Neon Long Multiply-Op vector operations, |
| 3269 | // element sizes of 8, 16 and 32 bits: |
| 3270 | multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 3271 | InstrItinClass itin16, InstrItinClass itin32, |
| 3272 | string OpcodeStr, string Dt, SDNode MulOp, |
| 3273 | SDNode OpNode> { |
| 3274 | def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr, |
| 3275 | !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>; |
| 3276 | def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr, |
| 3277 | !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>; |
| 3278 | def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr, |
| 3279 | !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>; |
| 3280 | } |
| 3281 | |
| 3282 | multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr, |
| 3283 | string Dt, SDNode MulOp, SDNode OpNode> { |
| 3284 | def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr, |
| 3285 | !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>; |
| 3286 | def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr, |
| 3287 | !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>; |
| 3288 | } |
| 3289 | |
| 3290 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3291 | // Neon Long 3-argument intrinsics. |
| 3292 | |
| 3293 | // First with only element sizes of 16 and 32 bits: |
| 3294 | multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4, |
Anton Korobeynikov | 9510207 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 3295 | InstrItinClass itin16, InstrItinClass itin32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3296 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
Anton Korobeynikov | 9510207 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 3297 | def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3298 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>; |
Anton Korobeynikov | 9510207 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 3299 | def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3300 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3301 | } |
| 3302 | |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3303 | multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3304 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3305 | def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3306 | OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3307 | def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3308 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3309 | } |
| 3310 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3311 | // ....then also with element size of 8 bits: |
| 3312 | multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
Anton Korobeynikov | 9510207 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 3313 | InstrItinClass itin16, InstrItinClass itin32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3314 | string OpcodeStr, string Dt, Intrinsic IntOp> |
Anton Korobeynikov | 9510207 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 3315 | : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> { |
| 3316 | def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3317 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3318 | } |
| 3319 | |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 3320 | // ....with explicit extend (VABAL). |
| 3321 | multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 3322 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 3323 | Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> { |
| 3324 | def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin, |
| 3325 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, |
| 3326 | IntOp, ExtOp, OpNode>; |
| 3327 | def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin, |
| 3328 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, |
| 3329 | IntOp, ExtOp, OpNode>; |
| 3330 | def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin, |
| 3331 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, |
| 3332 | IntOp, ExtOp, OpNode>; |
| 3333 | } |
| 3334 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3335 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3336 | // Neon Pairwise long 2-register intrinsics, |
| 3337 | // element sizes of 8, 16 and 32 bits: |
| 3338 | multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, |
| 3339 | bits<5> op11_7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3340 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3341 | // 64-bit vector types. |
| 3342 | def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3343 | OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3344 | def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3345 | OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3346 | def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3347 | OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3348 | |
| 3349 | // 128-bit vector types. |
| 3350 | def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3351 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3352 | def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3353 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3354 | def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3355 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3356 | } |
| 3357 | |
| 3358 | |
| 3359 | // Neon Pairwise long 2-register accumulate intrinsics, |
| 3360 | // element sizes of 8, 16 and 32 bits: |
| 3361 | multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, |
| 3362 | bits<5> op11_7, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3363 | string OpcodeStr, string Dt, Intrinsic IntOp> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3364 | // 64-bit vector types. |
| 3365 | def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3366 | OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3367 | def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3368 | OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3369 | def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3370 | OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3371 | |
| 3372 | // 128-bit vector types. |
| 3373 | def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3374 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3375 | def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3376 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3377 | def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3378 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3379 | } |
| 3380 | |
| 3381 | |
| 3382 | // Neon 2-register vector shift by immediate, |
Johnny Chen | 0a3dc10 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 3383 | // with f of either N2RegVShLFrm or N2RegVShRFrm |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3384 | // element sizes of 8, 16, 32 and 64 bits: |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 3385 | multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 3386 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 3387 | SDNode OpNode> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3388 | // 64-bit vector types. |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 3389 | def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3390 | OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3391 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 3392 | } |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 3393 | def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3394 | OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3395 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 3396 | } |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 3397 | def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3398 | OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3399 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 3400 | } |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 3401 | def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3402 | OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3403 | // imm6 = xxxxxx |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3404 | |
| 3405 | // 128-bit vector types. |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 3406 | def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3407 | OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3408 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 3409 | } |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 3410 | def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3411 | OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3412 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 3413 | } |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 3414 | def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3415 | OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3416 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 3417 | } |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 3418 | def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm, |
| 3419 | OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>; |
| 3420 | // imm6 = xxxxxx |
| 3421 | } |
| 3422 | multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 3423 | InstrItinClass itin, string OpcodeStr, string Dt, |
| 3424 | SDNode OpNode> { |
| 3425 | // 64-bit vector types. |
| 3426 | def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8, |
| 3427 | OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> { |
| 3428 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 3429 | } |
| 3430 | def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16, |
| 3431 | OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> { |
| 3432 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 3433 | } |
| 3434 | def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32, |
| 3435 | OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> { |
| 3436 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 3437 | } |
| 3438 | def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64, |
| 3439 | OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>; |
| 3440 | // imm6 = xxxxxx |
| 3441 | |
| 3442 | // 128-bit vector types. |
| 3443 | def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8, |
| 3444 | OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> { |
| 3445 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 3446 | } |
| 3447 | def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16, |
| 3448 | OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> { |
| 3449 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 3450 | } |
| 3451 | def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32, |
| 3452 | OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> { |
| 3453 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 3454 | } |
| 3455 | def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3456 | OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3457 | // imm6 = xxxxxx |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3458 | } |
| 3459 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3460 | // Neon Shift-Accumulate vector operations, |
| 3461 | // element sizes of 8, 16, 32 and 64 bits: |
| 3462 | multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3463 | string OpcodeStr, string Dt, SDNode ShOp> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3464 | // 64-bit vector types. |
Bill Wendling | c04a9de | 2011-03-09 00:00:35 +0000 | [diff] [blame] | 3465 | def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3466 | OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3467 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 3468 | } |
Bill Wendling | c04a9de | 2011-03-09 00:00:35 +0000 | [diff] [blame] | 3469 | def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3470 | OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3471 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 3472 | } |
Bill Wendling | c04a9de | 2011-03-09 00:00:35 +0000 | [diff] [blame] | 3473 | def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3474 | OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3475 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 3476 | } |
Bill Wendling | c04a9de | 2011-03-09 00:00:35 +0000 | [diff] [blame] | 3477 | def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3478 | OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3479 | // imm6 = xxxxxx |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3480 | |
| 3481 | // 128-bit vector types. |
Bill Wendling | c04a9de | 2011-03-09 00:00:35 +0000 | [diff] [blame] | 3482 | def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3483 | OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3484 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 3485 | } |
Bill Wendling | c04a9de | 2011-03-09 00:00:35 +0000 | [diff] [blame] | 3486 | def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3487 | OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3488 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 3489 | } |
Bill Wendling | c04a9de | 2011-03-09 00:00:35 +0000 | [diff] [blame] | 3490 | def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3491 | OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3492 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 3493 | } |
Bill Wendling | c04a9de | 2011-03-09 00:00:35 +0000 | [diff] [blame] | 3494 | def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3495 | OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3496 | // imm6 = xxxxxx |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3497 | } |
| 3498 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3499 | // Neon Shift-Insert vector operations, |
Johnny Chen | 0a3dc10 | 2010-03-26 01:07:59 +0000 | [diff] [blame] | 3500 | // with f of either N2RegVShLFrm or N2RegVShRFrm |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3501 | // element sizes of 8, 16, 32 and 64 bits: |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 3502 | multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 3503 | string OpcodeStr> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3504 | // 64-bit vector types. |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 3505 | def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm, |
| 3506 | N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3507 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 3508 | } |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 3509 | def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm, |
| 3510 | N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3511 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 3512 | } |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 3513 | def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm, |
| 3514 | N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3515 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 3516 | } |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 3517 | def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm, |
| 3518 | N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3519 | // imm6 = xxxxxx |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3520 | |
| 3521 | // 128-bit vector types. |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 3522 | def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm, |
| 3523 | N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3524 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 3525 | } |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 3526 | def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm, |
| 3527 | N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3528 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 3529 | } |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 3530 | def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm, |
| 3531 | N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3532 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 3533 | } |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 3534 | def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm, |
| 3535 | N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>; |
| 3536 | // imm6 = xxxxxx |
| 3537 | } |
| 3538 | multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, |
| 3539 | string OpcodeStr> { |
| 3540 | // 64-bit vector types. |
| 3541 | def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8, |
| 3542 | N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> { |
| 3543 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 3544 | } |
| 3545 | def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16, |
| 3546 | N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> { |
| 3547 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 3548 | } |
| 3549 | def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32, |
| 3550 | N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> { |
| 3551 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 3552 | } |
| 3553 | def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64, |
| 3554 | N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>; |
| 3555 | // imm6 = xxxxxx |
| 3556 | |
| 3557 | // 128-bit vector types. |
| 3558 | def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8, |
| 3559 | N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> { |
| 3560 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 3561 | } |
| 3562 | def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16, |
| 3563 | N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> { |
| 3564 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 3565 | } |
| 3566 | def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32, |
| 3567 | N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> { |
| 3568 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 3569 | } |
| 3570 | def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64, |
| 3571 | N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3572 | // imm6 = xxxxxx |
| 3573 | } |
| 3574 | |
| 3575 | // Neon Shift Long operations, |
| 3576 | // element sizes of 8, 16, 32 bits: |
| 3577 | multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3578 | bit op4, string OpcodeStr, string Dt, SDNode OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3579 | def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3580 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3581 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 3582 | } |
| 3583 | def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3584 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3585 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 3586 | } |
| 3587 | def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3588 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3589 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 3590 | } |
| 3591 | } |
| 3592 | |
| 3593 | // Neon Shift Narrow operations, |
| 3594 | // element sizes of 16, 32, 64 bits: |
| 3595 | multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3596 | bit op4, InstrItinClass itin, string OpcodeStr, string Dt, |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3597 | SDNode OpNode> { |
| 3598 | def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin, |
Bill Wendling | a656b63 | 2011-03-01 01:00:59 +0000 | [diff] [blame] | 3599 | OpcodeStr, !strconcat(Dt, "16"), |
Bill Wendling | 3116dce | 2011-03-07 23:38:41 +0000 | [diff] [blame] | 3600 | v8i8, v8i16, shr_imm8, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3601 | let Inst{21-19} = 0b001; // imm6 = 001xxx |
| 3602 | } |
| 3603 | def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin, |
Bill Wendling | a656b63 | 2011-03-01 01:00:59 +0000 | [diff] [blame] | 3604 | OpcodeStr, !strconcat(Dt, "32"), |
Bill Wendling | 3116dce | 2011-03-07 23:38:41 +0000 | [diff] [blame] | 3605 | v4i16, v4i32, shr_imm16, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3606 | let Inst{21-20} = 0b01; // imm6 = 01xxxx |
| 3607 | } |
| 3608 | def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin, |
Bill Wendling | a656b63 | 2011-03-01 01:00:59 +0000 | [diff] [blame] | 3609 | OpcodeStr, !strconcat(Dt, "64"), |
Bill Wendling | 3116dce | 2011-03-07 23:38:41 +0000 | [diff] [blame] | 3610 | v2i32, v2i64, shr_imm32, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 3611 | let Inst{21} = 0b1; // imm6 = 1xxxxx |
| 3612 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3613 | } |
| 3614 | |
| 3615 | //===----------------------------------------------------------------------===// |
| 3616 | // Instruction Definitions. |
| 3617 | //===----------------------------------------------------------------------===// |
| 3618 | |
| 3619 | // Vector Add Operations. |
| 3620 | |
| 3621 | // VADD : Vector Add (integer and floating-point) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3622 | defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3623 | add, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3624 | def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3625 | v2f32, v2f32, fadd, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3626 | def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3627 | v4f32, v4f32, fadd, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3628 | // VADDL : Vector Add Long (Q = D + D) |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 3629 | defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD, |
| 3630 | "vaddl", "s", add, sext, 1>; |
| 3631 | defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD, |
| 3632 | "vaddl", "u", add, zext, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3633 | // VADDW : Vector Add Wide (Q = Q + D) |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 3634 | defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>; |
| 3635 | defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3636 | // VHADD : Vector Halving Add |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3637 | defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm, |
| 3638 | IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q, |
| 3639 | "vhadd", "s", int_arm_neon_vhadds, 1>; |
| 3640 | defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm, |
| 3641 | IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q, |
| 3642 | "vhadd", "u", int_arm_neon_vhaddu, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3643 | // VRHADD : Vector Rounding Halving Add |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3644 | defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm, |
| 3645 | IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q, |
| 3646 | "vrhadd", "s", int_arm_neon_vrhadds, 1>; |
| 3647 | defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm, |
| 3648 | IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q, |
| 3649 | "vrhadd", "u", int_arm_neon_vrhaddu, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3650 | // VQADD : Vector Saturating Add |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3651 | defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm, |
| 3652 | IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q, |
| 3653 | "vqadd", "s", int_arm_neon_vqadds, 1>; |
| 3654 | defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm, |
| 3655 | IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q, |
| 3656 | "vqadd", "u", int_arm_neon_vqaddu, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3657 | // VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3658 | defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i", |
| 3659 | int_arm_neon_vaddhn, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3660 | // VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3661 | defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i", |
| 3662 | int_arm_neon_vraddhn, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3663 | |
| 3664 | // Vector Multiply Operations. |
| 3665 | |
| 3666 | // VMUL : Vector Multiply (integer, polynomial and floating-point) |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3667 | defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3668 | IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3669 | def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul", |
| 3670 | "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>; |
| 3671 | def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul", |
| 3672 | "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>; |
Evan Cheng | 08cec1e | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 3673 | def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32", |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3674 | v2f32, v2f32, fmul, 1>; |
Evan Cheng | 08cec1e | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 3675 | def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32", |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3676 | v4f32, v4f32, fmul, 1>; |
| 3677 | defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>; |
| 3678 | def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>; |
| 3679 | def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32, |
| 3680 | v2f32, fmul>; |
| 3681 | |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3682 | def : Pat<(v8i16 (mul (v8i16 QPR:$src1), |
| 3683 | (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))), |
| 3684 | (v8i16 (VMULslv8i16 (v8i16 QPR:$src1), |
| 3685 | (v4i16 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3686 | (DSubReg_i16_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3687 | (SubReg_i16_lane imm:$lane)))>; |
| 3688 | def : Pat<(v4i32 (mul (v4i32 QPR:$src1), |
| 3689 | (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))), |
| 3690 | (v4i32 (VMULslv4i32 (v4i32 QPR:$src1), |
| 3691 | (v2i32 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3692 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3693 | (SubReg_i32_lane imm:$lane)))>; |
| 3694 | def : Pat<(v4f32 (fmul (v4f32 QPR:$src1), |
| 3695 | (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))), |
| 3696 | (v4f32 (VMULslfq (v4f32 QPR:$src1), |
| 3697 | (v2f32 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3698 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3699 | (SubReg_i32_lane imm:$lane)))>; |
| 3700 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3701 | // VQDMULH : Vector Saturating Doubling Multiply Returning High Half |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3702 | defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D, |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 3703 | IIC_VMULi16Q, IIC_VMULi32Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3704 | "vqdmulh", "s", int_arm_neon_vqdmulh, 1>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3705 | defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D, |
| 3706 | IIC_VMULi16Q, IIC_VMULi32Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3707 | "vqdmulh", "s", int_arm_neon_vqdmulh>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3708 | def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1), |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3709 | (v8i16 (NEONvduplane (v8i16 QPR:$src2), |
| 3710 | imm:$lane)))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3711 | (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1), |
| 3712 | (v4i16 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3713 | (DSubReg_i16_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3714 | (SubReg_i16_lane imm:$lane)))>; |
| 3715 | def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1), |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3716 | (v4i32 (NEONvduplane (v4i32 QPR:$src2), |
| 3717 | imm:$lane)))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3718 | (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1), |
| 3719 | (v2i32 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3720 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3721 | (SubReg_i32_lane imm:$lane)))>; |
| 3722 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3723 | // VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3724 | defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm, |
| 3725 | IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3726 | "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3727 | defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D, |
| 3728 | IIC_VMULi16Q, IIC_VMULi32Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3729 | "vqrdmulh", "s", int_arm_neon_vqrdmulh>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3730 | def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1), |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3731 | (v8i16 (NEONvduplane (v8i16 QPR:$src2), |
| 3732 | imm:$lane)))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3733 | (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1), |
| 3734 | (v4i16 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3735 | (DSubReg_i16_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3736 | (SubReg_i16_lane imm:$lane)))>; |
| 3737 | def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1), |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3738 | (v4i32 (NEONvduplane (v4i32 QPR:$src2), |
| 3739 | imm:$lane)))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3740 | (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1), |
| 3741 | (v2i32 (EXTRACT_SUBREG QPR:$src2, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3742 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3743 | (SubReg_i32_lane imm:$lane)))>; |
| 3744 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3745 | // VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D) |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 3746 | defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D, |
| 3747 | "vmull", "s", NEONvmulls, 1>; |
| 3748 | defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D, |
| 3749 | "vmull", "u", NEONvmullu, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3750 | def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3751 | v8i16, v8i8, int_arm_neon_vmullp, 1>; |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 3752 | defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>; |
| 3753 | defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3754 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3755 | // VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D) |
Anton Korobeynikov | ecc6406 | 2010-04-07 18:21:10 +0000 | [diff] [blame] | 3756 | defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D, |
| 3757 | "vqdmull", "s", int_arm_neon_vqdmull, 1>; |
| 3758 | defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D, |
| 3759 | "vqdmull", "s", int_arm_neon_vqdmull>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3760 | |
| 3761 | // Vector Multiply-Accumulate and Multiply-Subtract Operations. |
| 3762 | |
| 3763 | // VMLA : Vector Multiply Accumulate (integer and floating-point) |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3764 | defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3765 | IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>; |
| 3766 | def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32", |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 3767 | v2f32, fmul_su, fadd_mlx>, |
| 3768 | Requires<[HasNEON, UseFPVMLx]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3769 | def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32", |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 3770 | v4f32, fmul_su, fadd_mlx>, |
| 3771 | Requires<[HasNEON, UseFPVMLx]>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3772 | defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3773 | IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>; |
| 3774 | def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32", |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 3775 | v2f32, fmul_su, fadd_mlx>, |
| 3776 | Requires<[HasNEON, UseFPVMLx]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3777 | def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32", |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 3778 | v4f32, v2f32, fmul_su, fadd_mlx>, |
| 3779 | Requires<[HasNEON, UseFPVMLx]>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3780 | |
| 3781 | def : Pat<(v8i16 (add (v8i16 QPR:$src1), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3782 | (mul (v8i16 QPR:$src2), |
| 3783 | (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))), |
| 3784 | (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3785 | (v4i16 (EXTRACT_SUBREG QPR:$src3, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3786 | (DSubReg_i16_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3787 | (SubReg_i16_lane imm:$lane)))>; |
| 3788 | |
| 3789 | def : Pat<(v4i32 (add (v4i32 QPR:$src1), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3790 | (mul (v4i32 QPR:$src2), |
| 3791 | (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))), |
| 3792 | (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3793 | (v2i32 (EXTRACT_SUBREG QPR:$src3, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3794 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3795 | (SubReg_i32_lane imm:$lane)))>; |
| 3796 | |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 3797 | def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1), |
| 3798 | (fmul_su (v4f32 QPR:$src2), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3799 | (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3800 | (v4f32 (VMLAslfq (v4f32 QPR:$src1), |
| 3801 | (v4f32 QPR:$src2), |
| 3802 | (v2f32 (EXTRACT_SUBREG QPR:$src3, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3803 | (DSubReg_i32_reg imm:$lane))), |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 3804 | (SubReg_i32_lane imm:$lane)))>, |
| 3805 | Requires<[HasNEON, UseFPVMLx]>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3806 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3807 | // VMLAL : Vector Multiply Accumulate Long (Q += D * D) |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 3808 | defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D, |
| 3809 | "vmlal", "s", NEONvmulls, add>; |
| 3810 | defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D, |
| 3811 | "vmlal", "u", NEONvmullu, add>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3812 | |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 3813 | defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>; |
| 3814 | defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3815 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3816 | // VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D) |
Anton Korobeynikov | 9510207 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 3817 | defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D, |
Anton Korobeynikov | 0a3e2b5 | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 3818 | "vqdmlal", "s", int_arm_neon_vqdmlal>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3819 | defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3820 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3821 | // VMLS : Vector Multiply Subtract (integer and floating-point) |
Bob Wilson | 8f07b9e | 2009-10-03 04:41:21 +0000 | [diff] [blame] | 3822 | defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3823 | IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>; |
| 3824 | def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32", |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 3825 | v2f32, fmul_su, fsub_mlx>, |
| 3826 | Requires<[HasNEON, UseFPVMLx]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3827 | def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32", |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 3828 | v4f32, fmul_su, fsub_mlx>, |
| 3829 | Requires<[HasNEON, UseFPVMLx]>; |
David Goodwin | 658ea60 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3830 | defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3831 | IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>; |
| 3832 | def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32", |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 3833 | v2f32, fmul_su, fsub_mlx>, |
| 3834 | Requires<[HasNEON, UseFPVMLx]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3835 | def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32", |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 3836 | v4f32, v2f32, fmul_su, fsub_mlx>, |
| 3837 | Requires<[HasNEON, UseFPVMLx]>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3838 | |
| 3839 | def : Pat<(v8i16 (sub (v8i16 QPR:$src1), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3840 | (mul (v8i16 QPR:$src2), |
| 3841 | (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))), |
| 3842 | (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3843 | (v4i16 (EXTRACT_SUBREG QPR:$src3, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3844 | (DSubReg_i16_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3845 | (SubReg_i16_lane imm:$lane)))>; |
| 3846 | |
| 3847 | def : Pat<(v4i32 (sub (v4i32 QPR:$src1), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3848 | (mul (v4i32 QPR:$src2), |
| 3849 | (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))), |
| 3850 | (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3851 | (v2i32 (EXTRACT_SUBREG QPR:$src3, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3852 | (DSubReg_i32_reg imm:$lane))), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3853 | (SubReg_i32_lane imm:$lane)))>; |
| 3854 | |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 3855 | def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1), |
| 3856 | (fmul_su (v4f32 QPR:$src2), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3857 | (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))), |
| 3858 | (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2), |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3859 | (v2f32 (EXTRACT_SUBREG QPR:$src3, |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3860 | (DSubReg_i32_reg imm:$lane))), |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 3861 | (SubReg_i32_lane imm:$lane)))>, |
| 3862 | Requires<[HasNEON, UseFPVMLx]>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3863 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3864 | // VMLSL : Vector Multiply Subtract Long (Q -= D * D) |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 3865 | defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D, |
| 3866 | "vmlsl", "s", NEONvmulls, sub>; |
| 3867 | defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D, |
| 3868 | "vmlsl", "u", NEONvmullu, sub>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3869 | |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 3870 | defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>; |
| 3871 | defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>; |
Anton Korobeynikov | 6ca0b9e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 3872 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3873 | // VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D) |
Anton Korobeynikov | 9510207 | 2010-04-07 18:21:04 +0000 | [diff] [blame] | 3874 | defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D, |
Anton Korobeynikov | 0a3e2b5 | 2010-04-07 18:20:42 +0000 | [diff] [blame] | 3875 | "vqdmlsl", "s", int_arm_neon_vqdmlsl>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3876 | defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3877 | |
| 3878 | // Vector Subtract Operations. |
| 3879 | |
| 3880 | // VSUB : Vector Subtract (integer and floating-point) |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3881 | defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3882 | "vsub", "i", sub, 0>; |
| 3883 | def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3884 | v2f32, v2f32, fsub, 0>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3885 | def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32", |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3886 | v4f32, v4f32, fsub, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3887 | // VSUBL : Vector Subtract Long (Q = D - D) |
Bob Wilson | d0b69cf | 2010-09-01 23:50:19 +0000 | [diff] [blame] | 3888 | defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD, |
| 3889 | "vsubl", "s", sub, sext, 0>; |
| 3890 | defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD, |
| 3891 | "vsubl", "u", sub, zext, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3892 | // VSUBW : Vector Subtract Wide (Q = Q - D) |
Bob Wilson | 04d6c28 | 2010-08-29 05:57:34 +0000 | [diff] [blame] | 3893 | defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>; |
| 3894 | defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3895 | // VHSUB : Vector Halving Subtract |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3896 | defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm, |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 3897 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3898 | "vhsub", "s", int_arm_neon_vhsubs, 0>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3899 | defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm, |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 3900 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3901 | "vhsub", "u", int_arm_neon_vhsubu, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3902 | // VQSUB : Vector Saturing Subtract |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3903 | defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm, |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 3904 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3905 | "vqsub", "s", int_arm_neon_vqsubs, 0>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3906 | defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm, |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 3907 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3908 | "vqsub", "u", int_arm_neon_vqsubu, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3909 | // VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3910 | defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i", |
| 3911 | int_arm_neon_vsubhn, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3912 | // VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3913 | defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i", |
| 3914 | int_arm_neon_vrsubhn, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3915 | |
| 3916 | // Vector Comparisons. |
| 3917 | |
| 3918 | // VCEQ : Vector Compare Equal |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 3919 | defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, |
| 3920 | IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3921 | def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32, |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3922 | NEONvceq, 1>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3923 | def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32, |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3924 | NEONvceq, 1>; |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 3925 | |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 3926 | defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 3927 | "$Vd, $Vm, #0", NEONvceqz>; |
Johnny Chen | ec5a4cd | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 3928 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3929 | // VCGE : Vector Compare Greater Than or Equal |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 3930 | defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, |
| 3931 | IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>; |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 3932 | defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 3933 | IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>; |
Johnny Chen | 69631b1 | 2010-03-24 21:25:07 +0000 | [diff] [blame] | 3934 | def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32, |
| 3935 | NEONvcge, 0>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3936 | def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32, |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3937 | NEONvcge, 0>; |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 3938 | |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 3939 | defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 3940 | "$Vd, $Vm, #0", NEONvcgez>; |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 3941 | defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 3942 | "$Vd, $Vm, #0", NEONvclez>; |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 3943 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3944 | // VCGT : Vector Compare Greater Than |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 3945 | defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, |
| 3946 | IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>; |
| 3947 | defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, |
| 3948 | IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3949 | def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32, |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3950 | NEONvcgt, 0>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3951 | def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32, |
Evan Cheng | ac0869d | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 3952 | NEONvcgt, 0>; |
Owen Anderson | c24cb35 | 2010-11-08 23:21:22 +0000 | [diff] [blame] | 3953 | |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 3954 | defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 3955 | "$Vd, $Vm, #0", NEONvcgtz>; |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 3956 | defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 3957 | "$Vd, $Vm, #0", NEONvcltz>; |
Johnny Chen | 363ac58 | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 3958 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3959 | // VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE) |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3960 | def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge", |
| 3961 | "f32", v2i32, v2f32, int_arm_neon_vacged, 0>; |
| 3962 | def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge", |
| 3963 | "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3964 | // VACGT : Vector Absolute Compare Greater Than (aka VCAGT) |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 3965 | def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt", |
| 3966 | "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>; |
| 3967 | def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt", |
| 3968 | "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3969 | // VTST : Vector Test Bits |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 3970 | defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, |
Bob Wilson | 3a4a832 | 2010-01-17 06:35:17 +0000 | [diff] [blame] | 3971 | IIC_VBINi4Q, "vtst", "", NEONvtst, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3972 | |
| 3973 | // Vector Bitwise Operations. |
| 3974 | |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 3975 | def vnotd : PatFrag<(ops node:$in), |
| 3976 | (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>; |
| 3977 | def vnotq : PatFrag<(ops node:$in), |
| 3978 | (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>; |
Chris Lattner | b26fdcb | 2010-03-28 08:08:07 +0000 | [diff] [blame] | 3979 | |
| 3980 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3981 | // VAND : Vector Bitwise AND |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3982 | def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand", |
| 3983 | v2i32, v2i32, and, 1>; |
| 3984 | def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand", |
| 3985 | v4i32, v4i32, and, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3986 | |
| 3987 | // VEOR : Vector Bitwise Exclusive OR |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3988 | def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor", |
| 3989 | v2i32, v2i32, xor, 1>; |
| 3990 | def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor", |
| 3991 | v4i32, v4i32, xor, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3992 | |
| 3993 | // VORR : Vector Bitwise OR |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 3994 | def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr", |
| 3995 | v2i32, v2i32, or, 1>; |
| 3996 | def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr", |
| 3997 | v4i32, v4i32, or, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3998 | |
Owen Anderson | d966817 | 2010-11-03 22:44:51 +0000 | [diff] [blame] | 3999 | def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1, |
Jim Grosbach | ea46110 | 2011-10-17 23:09:09 +0000 | [diff] [blame] | 4000 | (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src), |
Owen Anderson | d966817 | 2010-11-03 22:44:51 +0000 | [diff] [blame] | 4001 | IIC_VMOVImm, |
| 4002 | "vorr", "i16", "$Vd, $SIMM", "$src = $Vd", |
| 4003 | [(set DPR:$Vd, |
| 4004 | (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> { |
| 4005 | let Inst{9} = SIMM{9}; |
| 4006 | } |
| 4007 | |
Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 4008 | def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1, |
Jim Grosbach | 6248a54 | 2011-10-18 00:22:00 +0000 | [diff] [blame] | 4009 | (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src), |
Owen Anderson | d966817 | 2010-11-03 22:44:51 +0000 | [diff] [blame] | 4010 | IIC_VMOVImm, |
| 4011 | "vorr", "i32", "$Vd, $SIMM", "$src = $Vd", |
| 4012 | [(set DPR:$Vd, |
| 4013 | (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> { |
Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 4014 | let Inst{10-9} = SIMM{10-9}; |
Owen Anderson | d966817 | 2010-11-03 22:44:51 +0000 | [diff] [blame] | 4015 | } |
| 4016 | |
| 4017 | def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1, |
Jim Grosbach | ea46110 | 2011-10-17 23:09:09 +0000 | [diff] [blame] | 4018 | (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src), |
Owen Anderson | d966817 | 2010-11-03 22:44:51 +0000 | [diff] [blame] | 4019 | IIC_VMOVImm, |
| 4020 | "vorr", "i16", "$Vd, $SIMM", "$src = $Vd", |
| 4021 | [(set QPR:$Vd, |
| 4022 | (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> { |
| 4023 | let Inst{9} = SIMM{9}; |
| 4024 | } |
| 4025 | |
Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 4026 | def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1, |
Jim Grosbach | 6248a54 | 2011-10-18 00:22:00 +0000 | [diff] [blame] | 4027 | (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src), |
Owen Anderson | d966817 | 2010-11-03 22:44:51 +0000 | [diff] [blame] | 4028 | IIC_VMOVImm, |
| 4029 | "vorr", "i32", "$Vd, $SIMM", "$src = $Vd", |
| 4030 | [(set QPR:$Vd, |
| 4031 | (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> { |
Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 4032 | let Inst{10-9} = SIMM{10-9}; |
Owen Anderson | d966817 | 2010-11-03 22:44:51 +0000 | [diff] [blame] | 4033 | } |
| 4034 | |
| 4035 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4036 | // VBIC : Vector Bitwise Bit Clear (AND NOT) |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4037 | def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd), |
| 4038 | (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD, |
| 4039 | "vbic", "$Vd, $Vn, $Vm", "", |
| 4040 | [(set DPR:$Vd, (v2i32 (and DPR:$Vn, |
| 4041 | (vnotd DPR:$Vm))))]>; |
| 4042 | def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd), |
| 4043 | (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ, |
| 4044 | "vbic", "$Vd, $Vn, $Vm", "", |
| 4045 | [(set QPR:$Vd, (v4i32 (and QPR:$Vn, |
| 4046 | (vnotq QPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4047 | |
Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 4048 | def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1, |
Jim Grosbach | ea46110 | 2011-10-17 23:09:09 +0000 | [diff] [blame] | 4049 | (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src), |
Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 4050 | IIC_VMOVImm, |
| 4051 | "vbic", "i16", "$Vd, $SIMM", "$src = $Vd", |
| 4052 | [(set DPR:$Vd, |
| 4053 | (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> { |
| 4054 | let Inst{9} = SIMM{9}; |
| 4055 | } |
| 4056 | |
| 4057 | def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1, |
Jim Grosbach | 6248a54 | 2011-10-18 00:22:00 +0000 | [diff] [blame] | 4058 | (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src), |
Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 4059 | IIC_VMOVImm, |
| 4060 | "vbic", "i32", "$Vd, $SIMM", "$src = $Vd", |
| 4061 | [(set DPR:$Vd, |
| 4062 | (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> { |
| 4063 | let Inst{10-9} = SIMM{10-9}; |
| 4064 | } |
| 4065 | |
| 4066 | def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1, |
Jim Grosbach | ea46110 | 2011-10-17 23:09:09 +0000 | [diff] [blame] | 4067 | (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src), |
Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 4068 | IIC_VMOVImm, |
| 4069 | "vbic", "i16", "$Vd, $SIMM", "$src = $Vd", |
| 4070 | [(set QPR:$Vd, |
| 4071 | (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> { |
| 4072 | let Inst{9} = SIMM{9}; |
| 4073 | } |
| 4074 | |
| 4075 | def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1, |
Jim Grosbach | 6248a54 | 2011-10-18 00:22:00 +0000 | [diff] [blame] | 4076 | (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src), |
Owen Anderson | 080c092 | 2010-11-05 19:27:46 +0000 | [diff] [blame] | 4077 | IIC_VMOVImm, |
| 4078 | "vbic", "i32", "$Vd, $SIMM", "$src = $Vd", |
| 4079 | [(set QPR:$Vd, |
| 4080 | (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> { |
| 4081 | let Inst{10-9} = SIMM{10-9}; |
| 4082 | } |
| 4083 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4084 | // VORN : Vector Bitwise OR NOT |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4085 | def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd), |
| 4086 | (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD, |
| 4087 | "vorn", "$Vd, $Vn, $Vm", "", |
| 4088 | [(set DPR:$Vd, (v2i32 (or DPR:$Vn, |
| 4089 | (vnotd DPR:$Vm))))]>; |
| 4090 | def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd), |
| 4091 | (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ, |
| 4092 | "vorn", "$Vd, $Vn, $Vm", "", |
| 4093 | [(set QPR:$Vd, (v4i32 (or QPR:$Vn, |
| 4094 | (vnotq QPR:$Vm))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4095 | |
Bob Wilson | 7e3f0d2 | 2010-07-14 06:31:50 +0000 | [diff] [blame] | 4096 | // VMVN : Vector Bitwise NOT (Immediate) |
| 4097 | |
| 4098 | let isReMaterializable = 1 in { |
Owen Anderson | a88ea03 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 4099 | |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4100 | def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd), |
Jim Grosbach | ea46110 | 2011-10-17 23:09:09 +0000 | [diff] [blame] | 4101 | (ins nImmSplatI16:$SIMM), IIC_VMOVImm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4102 | "vmvn", "i16", "$Vd, $SIMM", "", |
| 4103 | [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> { |
Owen Anderson | a88ea03 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 4104 | let Inst{9} = SIMM{9}; |
| 4105 | } |
| 4106 | |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4107 | def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd), |
Jim Grosbach | ea46110 | 2011-10-17 23:09:09 +0000 | [diff] [blame] | 4108 | (ins nImmSplatI16:$SIMM), IIC_VMOVImm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4109 | "vmvn", "i16", "$Vd, $SIMM", "", |
| 4110 | [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> { |
Owen Anderson | a88ea03 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 4111 | let Inst{9} = SIMM{9}; |
| 4112 | } |
| 4113 | |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4114 | def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd), |
Jim Grosbach | 6248a54 | 2011-10-18 00:22:00 +0000 | [diff] [blame] | 4115 | (ins nImmVMOVI32:$SIMM), IIC_VMOVImm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4116 | "vmvn", "i32", "$Vd, $SIMM", "", |
| 4117 | [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> { |
Owen Anderson | a88ea03 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 4118 | let Inst{11-8} = SIMM{11-8}; |
| 4119 | } |
| 4120 | |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4121 | def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd), |
Jim Grosbach | 6248a54 | 2011-10-18 00:22:00 +0000 | [diff] [blame] | 4122 | (ins nImmVMOVI32:$SIMM), IIC_VMOVImm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4123 | "vmvn", "i32", "$Vd, $SIMM", "", |
| 4124 | [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> { |
Owen Anderson | a88ea03 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 4125 | let Inst{11-8} = SIMM{11-8}; |
| 4126 | } |
Bob Wilson | 7e3f0d2 | 2010-07-14 06:31:50 +0000 | [diff] [blame] | 4127 | } |
| 4128 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4129 | // VMVN : Vector Bitwise NOT |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4130 | def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4131 | (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD, |
| 4132 | "vmvn", "$Vd, $Vm", "", |
| 4133 | [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4134 | def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4135 | (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD, |
| 4136 | "vmvn", "$Vd, $Vm", "", |
| 4137 | [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>; |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 4138 | def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>; |
| 4139 | def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4140 | |
| 4141 | // VBSL : Vector Bitwise Select |
Owen Anderson | 4110b43 | 2010-10-25 20:13:13 +0000 | [diff] [blame] | 4142 | def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd), |
| 4143 | (ins DPR:$src1, DPR:$Vn, DPR:$Vm), |
Bob Wilson | 2cd1a12 | 2010-03-27 04:01:23 +0000 | [diff] [blame] | 4144 | N3RegFrm, IIC_VCNTiD, |
Owen Anderson | 4110b43 | 2010-10-25 20:13:13 +0000 | [diff] [blame] | 4145 | "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd", |
Jim Grosbach | f921c0fe | 2011-06-13 22:54:22 +0000 | [diff] [blame] | 4146 | [(set DPR:$Vd, |
| 4147 | (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>; |
Cameron Zwarich | c0e6d78 | 2011-03-30 23:01:21 +0000 | [diff] [blame] | 4148 | |
| 4149 | def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd), |
| 4150 | (and DPR:$Vm, (vnotd DPR:$Vd)))), |
| 4151 | (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>; |
| 4152 | |
Owen Anderson | 4110b43 | 2010-10-25 20:13:13 +0000 | [diff] [blame] | 4153 | def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd), |
| 4154 | (ins QPR:$src1, QPR:$Vn, QPR:$Vm), |
Bob Wilson | 2cd1a12 | 2010-03-27 04:01:23 +0000 | [diff] [blame] | 4155 | N3RegFrm, IIC_VCNTiQ, |
Owen Anderson | 4110b43 | 2010-10-25 20:13:13 +0000 | [diff] [blame] | 4156 | "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd", |
Jim Grosbach | f921c0fe | 2011-06-13 22:54:22 +0000 | [diff] [blame] | 4157 | [(set QPR:$Vd, |
| 4158 | (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>; |
Cameron Zwarich | c0e6d78 | 2011-03-30 23:01:21 +0000 | [diff] [blame] | 4159 | |
| 4160 | def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd), |
| 4161 | (and QPR:$Vm, (vnotq QPR:$Vd)))), |
| 4162 | (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4163 | |
| 4164 | // VBIF : Vector Bitwise Insert if False |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4165 | // like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst", |
Owen Anderson | 31e6ed8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 4166 | // FIXME: This instruction's encoding MAY NOT BE correct. |
Johnny Chen | 4814e71 | 2010-02-09 23:05:23 +0000 | [diff] [blame] | 4167 | def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1, |
Owen Anderson | 31e6ed8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 4168 | (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 4169 | N3RegFrm, IIC_VBINiD, |
Owen Anderson | 31e6ed8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 4170 | "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd", |
Jim Grosbach | fe7b499 | 2011-10-21 16:14:12 +0000 | [diff] [blame] | 4171 | []>; |
Johnny Chen | 4814e71 | 2010-02-09 23:05:23 +0000 | [diff] [blame] | 4172 | def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1, |
Owen Anderson | 31e6ed8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 4173 | (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 4174 | N3RegFrm, IIC_VBINiQ, |
Owen Anderson | 31e6ed8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 4175 | "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd", |
Jim Grosbach | fe7b499 | 2011-10-21 16:14:12 +0000 | [diff] [blame] | 4176 | []>; |
Johnny Chen | 4814e71 | 2010-02-09 23:05:23 +0000 | [diff] [blame] | 4177 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4178 | // VBIT : Vector Bitwise Insert if True |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4179 | // like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst", |
Owen Anderson | 31e6ed8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 4180 | // FIXME: This instruction's encoding MAY NOT BE correct. |
Johnny Chen | 4814e71 | 2010-02-09 23:05:23 +0000 | [diff] [blame] | 4181 | def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1, |
Owen Anderson | 31e6ed8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 4182 | (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 4183 | N3RegFrm, IIC_VBINiD, |
Owen Anderson | 31e6ed8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 4184 | "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd", |
Jim Grosbach | fe7b499 | 2011-10-21 16:14:12 +0000 | [diff] [blame] | 4185 | []>; |
Johnny Chen | 4814e71 | 2010-02-09 23:05:23 +0000 | [diff] [blame] | 4186 | def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1, |
Owen Anderson | 31e6ed8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 4187 | (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 4188 | N3RegFrm, IIC_VBINiQ, |
Owen Anderson | 31e6ed8 | 2010-10-25 20:17:22 +0000 | [diff] [blame] | 4189 | "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd", |
Jim Grosbach | fe7b499 | 2011-10-21 16:14:12 +0000 | [diff] [blame] | 4190 | []>; |
Johnny Chen | 4814e71 | 2010-02-09 23:05:23 +0000 | [diff] [blame] | 4191 | |
| 4192 | // VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4193 | // for equivalent operations with different register constraints; it just |
| 4194 | // inserts copies. |
| 4195 | |
| 4196 | // Vector Absolute Differences. |
| 4197 | |
| 4198 | // VABD : Vector Absolute Difference |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4199 | defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm, |
Anton Korobeynikov | 4ac0af8 | 2010-04-07 18:20:18 +0000 | [diff] [blame] | 4200 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 4201 | "vabd", "s", int_arm_neon_vabds, 1>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4202 | defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm, |
Anton Korobeynikov | 4ac0af8 | 2010-04-07 18:20:18 +0000 | [diff] [blame] | 4203 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 4204 | "vabd", "u", int_arm_neon_vabdu, 1>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4205 | def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND, |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 4206 | "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4207 | def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ, |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 4208 | "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4209 | |
| 4210 | // VABDL : Vector Absolute Difference Long (Q = | D - D |) |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 4211 | defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q, |
| 4212 | "vabdl", "s", int_arm_neon_vabds, zext, 1>; |
| 4213 | defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q, |
| 4214 | "vabdl", "u", int_arm_neon_vabdu, zext, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4215 | |
| 4216 | // VABA : Vector Absolute Difference and Accumulate |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 4217 | defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ, |
| 4218 | "vaba", "s", int_arm_neon_vabds, add>; |
| 4219 | defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ, |
| 4220 | "vaba", "u", int_arm_neon_vabdu, add>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4221 | |
| 4222 | // VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |) |
Bob Wilson | eb0c3d3 | 2010-09-03 01:35:08 +0000 | [diff] [blame] | 4223 | defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD, |
| 4224 | "vabal", "s", int_arm_neon_vabds, zext, add>; |
| 4225 | defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD, |
| 4226 | "vabal", "u", int_arm_neon_vabdu, zext, add>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4227 | |
| 4228 | // Vector Maximum and Minimum. |
| 4229 | |
| 4230 | // VMAX : Vector Maximum |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4231 | defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm, |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4232 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4233 | "vmax", "s", int_arm_neon_vmaxs, 1>; |
| 4234 | defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm, |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4235 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4236 | "vmax", "u", int_arm_neon_vmaxu, 1>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4237 | def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND, |
| 4238 | "vmax", "f32", |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 4239 | v2f32, v2f32, int_arm_neon_vmaxs, 1>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4240 | def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ, |
| 4241 | "vmax", "f32", |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 4242 | v4f32, v4f32, int_arm_neon_vmaxs, 1>; |
| 4243 | |
| 4244 | // VMIN : Vector Minimum |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4245 | defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm, |
| 4246 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
| 4247 | "vmin", "s", int_arm_neon_vmins, 1>; |
| 4248 | defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm, |
| 4249 | IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q, |
| 4250 | "vmin", "u", int_arm_neon_vminu, 1>; |
| 4251 | def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND, |
| 4252 | "vmin", "f32", |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 4253 | v2f32, v2f32, int_arm_neon_vmins, 1>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4254 | def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ, |
| 4255 | "vmin", "f32", |
Anton Korobeynikov | f8b5c63 | 2010-04-07 18:20:13 +0000 | [diff] [blame] | 4256 | v4f32, v4f32, int_arm_neon_vmins, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4257 | |
| 4258 | // Vector Pairwise Operations. |
| 4259 | |
| 4260 | // VPADD : Vector Pairwise Add |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4261 | def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD, |
| 4262 | "vpadd", "i8", |
| 4263 | v8i8, v8i8, int_arm_neon_vpadd, 0>; |
| 4264 | def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD, |
| 4265 | "vpadd", "i16", |
| 4266 | v4i16, v4i16, int_arm_neon_vpadd, 0>; |
| 4267 | def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD, |
| 4268 | "vpadd", "i32", |
| 4269 | v2i32, v2i32, int_arm_neon_vpadd, 0>; |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4270 | def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm, |
Evan Cheng | 08cec1e | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 4271 | IIC_VPBIND, "vpadd", "f32", |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4272 | v2f32, v2f32, int_arm_neon_vpadd, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4273 | |
| 4274 | // VPADDL : Vector Pairwise Add Long |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4275 | defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4276 | int_arm_neon_vpaddls>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4277 | defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4278 | int_arm_neon_vpaddlu>; |
| 4279 | |
| 4280 | // VPADAL : Vector Pairwise Add and Accumulate Long |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4281 | defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4282 | int_arm_neon_vpadals>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4283 | defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4284 | int_arm_neon_vpadalu>; |
| 4285 | |
| 4286 | // VPMAX : Vector Pairwise Maximum |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4287 | def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4288 | "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4289 | def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4290 | "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4291 | def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4292 | "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4293 | def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4294 | "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4295 | def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4296 | "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4297 | def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4298 | "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>; |
Evan Cheng | 08cec1e | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 4299 | def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4300 | "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4301 | |
| 4302 | // VPMIN : Vector Pairwise Minimum |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4303 | def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4304 | "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4305 | def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4306 | "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4307 | def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4308 | "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4309 | def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4310 | "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4311 | def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4312 | "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>; |
Anton Korobeynikov | 1c03f24 | 2010-04-07 18:20:24 +0000 | [diff] [blame] | 4313 | def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4314 | "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>; |
Evan Cheng | 08cec1e | 2010-10-11 23:41:41 +0000 | [diff] [blame] | 4315 | def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin", |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4316 | "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4317 | |
| 4318 | // Vector Reciprocal and Reciprocal Square Root Estimate and Step. |
| 4319 | |
| 4320 | // VRECPE : Vector Reciprocal Estimate |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4321 | def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4322 | IIC_VUNAD, "vrecpe", "u32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4323 | v2i32, v2i32, int_arm_neon_vrecpe>; |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4324 | def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4325 | IIC_VUNAQ, "vrecpe", "u32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4326 | v4i32, v4i32, int_arm_neon_vrecpe>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 4327 | def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4328 | IIC_VUNAD, "vrecpe", "f32", |
Bob Wilson | b0abb4d | 2009-08-11 05:39:44 +0000 | [diff] [blame] | 4329 | v2f32, v2f32, int_arm_neon_vrecpe>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 4330 | def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4331 | IIC_VUNAQ, "vrecpe", "f32", |
Bob Wilson | b0abb4d | 2009-08-11 05:39:44 +0000 | [diff] [blame] | 4332 | v4f32, v4f32, int_arm_neon_vrecpe>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4333 | |
| 4334 | // VRECPS : Vector Reciprocal Step |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4335 | def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4336 | IIC_VRECSD, "vrecps", "f32", |
| 4337 | v2f32, v2f32, int_arm_neon_vrecps, 1>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4338 | def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4339 | IIC_VRECSQ, "vrecps", "f32", |
| 4340 | v4f32, v4f32, int_arm_neon_vrecps, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4341 | |
| 4342 | // VRSQRTE : Vector Reciprocal Square Root Estimate |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 4343 | def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4344 | IIC_VUNAD, "vrsqrte", "u32", |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 4345 | v2i32, v2i32, int_arm_neon_vrsqrte>; |
| 4346 | def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4347 | IIC_VUNAQ, "vrsqrte", "u32", |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 4348 | v4i32, v4i32, int_arm_neon_vrsqrte>; |
| 4349 | def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4350 | IIC_VUNAD, "vrsqrte", "f32", |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 4351 | v2f32, v2f32, int_arm_neon_vrsqrte>; |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4352 | def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4353 | IIC_VUNAQ, "vrsqrte", "f32", |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 4354 | v4f32, v4f32, int_arm_neon_vrsqrte>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4355 | |
| 4356 | // VRSQRTS : Vector Reciprocal Square Root Step |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4357 | def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4358 | IIC_VRECSD, "vrsqrts", "f32", |
| 4359 | v2f32, v2f32, int_arm_neon_vrsqrts, 1>; |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4360 | def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4361 | IIC_VRECSQ, "vrsqrts", "f32", |
| 4362 | v4f32, v4f32, int_arm_neon_vrsqrts, 1>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4363 | |
| 4364 | // Vector Shifts. |
| 4365 | |
| 4366 | // VSHL : Vector Shift |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 4367 | defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4368 | IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ, |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 4369 | "vshl", "s", int_arm_neon_vshifts>; |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 4370 | defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4371 | IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ, |
Owen Anderson | ac92262 | 2010-10-26 21:13:59 +0000 | [diff] [blame] | 4372 | "vshl", "u", int_arm_neon_vshiftu>; |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 4373 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4374 | // VSHL : Vector Shift Left (Immediate) |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 4375 | defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>; |
| 4376 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4377 | // VSHR : Vector Shift Right (Immediate) |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 4378 | defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s",NEONvshrs>; |
| 4379 | defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u",NEONvshru>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4380 | |
| 4381 | // VSHLL : Vector Shift Left Long |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4382 | defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>; |
| 4383 | defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4384 | |
| 4385 | // VSHLL : Vector Shift Left Long (with maximum shift count) |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4386 | class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4387 | bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy, |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4388 | ValueType OpTy, SDNode OpNode> |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4389 | : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt, |
| 4390 | ResTy, OpTy, OpNode> { |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4391 | let Inst{21-16} = op21_16; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 4392 | let DecoderMethod = "DecodeVSHLMaxInstruction"; |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4393 | } |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4394 | def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4395 | v8i16, v8i8, NEONvshlli>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4396 | def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4397 | v4i32, v4i16, NEONvshlli>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4398 | def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4399 | v2i64, v2i32, NEONvshlli>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4400 | |
| 4401 | // VSHRN : Vector Shift Right and Narrow |
Evan Cheng | ef0ccad | 2010-10-01 21:48:06 +0000 | [diff] [blame] | 4402 | defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i", |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 4403 | NEONvshrn>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4404 | |
| 4405 | // VRSHL : Vector Rounding Shift |
Owen Anderson | 632c235 | 2010-10-26 21:58:41 +0000 | [diff] [blame] | 4406 | defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4407 | IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q, |
Owen Anderson | 632c235 | 2010-10-26 21:58:41 +0000 | [diff] [blame] | 4408 | "vrshl", "s", int_arm_neon_vrshifts>; |
| 4409 | defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4410 | IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q, |
Owen Anderson | 632c235 | 2010-10-26 21:58:41 +0000 | [diff] [blame] | 4411 | "vrshl", "u", int_arm_neon_vrshiftu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4412 | // VRSHR : Vector Rounding Shift Right |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 4413 | defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s",NEONvrshrs>; |
| 4414 | defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u",NEONvrshru>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4415 | |
| 4416 | // VRSHRN : Vector Rounding Shift Right and Narrow |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4417 | defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4418 | NEONvrshrn>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4419 | |
| 4420 | // VQSHL : Vector Saturating Shift |
Owen Anderson | 86ed232 | 2010-10-26 22:50:46 +0000 | [diff] [blame] | 4421 | defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4422 | IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q, |
Owen Anderson | 86ed232 | 2010-10-26 22:50:46 +0000 | [diff] [blame] | 4423 | "vqshl", "s", int_arm_neon_vqshifts>; |
| 4424 | defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4425 | IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q, |
Owen Anderson | 86ed232 | 2010-10-26 22:50:46 +0000 | [diff] [blame] | 4426 | "vqshl", "u", int_arm_neon_vqshiftu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4427 | // VQSHL : Vector Saturating Shift Left (Immediate) |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 4428 | defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>; |
| 4429 | defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>; |
| 4430 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4431 | // VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned) |
Bill Wendling | 7c6b608 | 2011-03-08 23:48:09 +0000 | [diff] [blame] | 4432 | defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4433 | |
| 4434 | // VQSHRN : Vector Saturating Shift Right and Narrow |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4435 | defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4436 | NEONvqshrns>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4437 | defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4438 | NEONvqshrnu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4439 | |
| 4440 | // VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4441 | defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4442 | NEONvqshrnsu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4443 | |
| 4444 | // VQRSHL : Vector Saturating Rounding Shift |
Owen Anderson | 86ed232 | 2010-10-26 22:50:46 +0000 | [diff] [blame] | 4445 | defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4446 | IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q, |
Owen Anderson | 86ed232 | 2010-10-26 22:50:46 +0000 | [diff] [blame] | 4447 | "vqrshl", "s", int_arm_neon_vqrshifts>; |
| 4448 | defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm, |
Johnny Chen | 9ee9d7d | 2010-03-26 23:49:07 +0000 | [diff] [blame] | 4449 | IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q, |
Owen Anderson | 86ed232 | 2010-10-26 22:50:46 +0000 | [diff] [blame] | 4450 | "vqrshl", "u", int_arm_neon_vqrshiftu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4451 | |
| 4452 | // VQRSHRN : Vector Saturating Rounding Shift Right and Narrow |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4453 | defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4454 | NEONvqrshrns>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4455 | defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4456 | NEONvqrshrnu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4457 | |
| 4458 | // VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4459 | defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s", |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4460 | NEONvqrshrnsu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4461 | |
| 4462 | // VSRA : Vector Shift Right and Accumulate |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4463 | defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>; |
| 4464 | defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4465 | // VRSRA : Vector Rounding Shift Right and Accumulate |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4466 | defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>; |
| 4467 | defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4468 | |
| 4469 | // VSLI : Vector Shift Left and Insert |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 4470 | defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">; |
| 4471 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4472 | // VSRI : Vector Shift Right and Insert |
Bill Wendling | 620d0cc | 2011-03-09 00:33:17 +0000 | [diff] [blame] | 4473 | defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4474 | |
| 4475 | // Vector Absolute and Saturating Absolute. |
| 4476 | |
| 4477 | // VABS : Vector Absolute Value |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4478 | defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4479 | IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4480 | int_arm_neon_vabs>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 4481 | def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4482 | IIC_VUNAD, "vabs", "f32", |
Bob Wilson | b0abb4d | 2009-08-11 05:39:44 +0000 | [diff] [blame] | 4483 | v2f32, v2f32, int_arm_neon_vabs>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 4484 | def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4485 | IIC_VUNAQ, "vabs", "f32", |
Bob Wilson | b0abb4d | 2009-08-11 05:39:44 +0000 | [diff] [blame] | 4486 | v4f32, v4f32, int_arm_neon_vabs>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4487 | |
| 4488 | // VQABS : Vector Saturating Absolute Value |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4489 | defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4490 | IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4491 | int_arm_neon_vqabs>; |
| 4492 | |
| 4493 | // Vector Negate. |
| 4494 | |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 4495 | def vnegd : PatFrag<(ops node:$in), |
| 4496 | (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>; |
| 4497 | def vnegq : PatFrag<(ops node:$in), |
| 4498 | (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4499 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4500 | class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4501 | : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm), |
| 4502 | IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "", |
| 4503 | [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4504 | class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4505 | : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm), |
| 4506 | IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "", |
| 4507 | [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4508 | |
Chris Lattner | 0a00ed9 | 2010-03-28 08:39:10 +0000 | [diff] [blame] | 4509 | // VNEG : Vector Negate (integer) |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4510 | def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>; |
| 4511 | def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>; |
| 4512 | def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>; |
| 4513 | def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>; |
| 4514 | def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>; |
| 4515 | def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4516 | |
| 4517 | // VNEG : Vector Negate (floating-point) |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 4518 | def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4519 | (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD, |
| 4520 | "vneg", "f32", "$Vd, $Vm", "", |
| 4521 | [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4522 | def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4523 | (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ, |
| 4524 | "vneg", "f32", "$Vd, $Vm", "", |
| 4525 | [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4526 | |
Bob Wilson | cba270d | 2010-07-13 21:16:48 +0000 | [diff] [blame] | 4527 | def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>; |
| 4528 | def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>; |
| 4529 | def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>; |
| 4530 | def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>; |
| 4531 | def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>; |
| 4532 | def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4533 | |
| 4534 | // VQNEG : Vector Saturating Negate |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4535 | defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4536 | IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4537 | int_arm_neon_vqneg>; |
| 4538 | |
| 4539 | // Vector Bit Counting Operations. |
| 4540 | |
| 4541 | // VCLS : Vector Count Leading Sign Bits |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4542 | defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4543 | IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4544 | int_arm_neon_vcls>; |
| 4545 | // VCLZ : Vector Count Leading Zeros |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4546 | defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4547 | IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4548 | int_arm_neon_vclz>; |
| 4549 | // VCNT : Vector Count One Bits |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4550 | def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4551 | IIC_VCNTiD, "vcnt", "8", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4552 | v8i8, v8i8, int_arm_neon_vcnt>; |
David Goodwin | 127221f | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 4553 | def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4554 | IIC_VCNTiQ, "vcnt", "8", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4555 | v16i8, v16i8, int_arm_neon_vcnt>; |
| 4556 | |
Jim Grosbach | fe7b499 | 2011-10-21 16:14:12 +0000 | [diff] [blame] | 4557 | // Vector Swap |
Johnny Chen | d883604 | 2010-02-24 20:06:07 +0000 | [diff] [blame] | 4558 | def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4559 | (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary, |
| 4560 | "vswp", "$Vd, $Vm", "", []>; |
Johnny Chen | d883604 | 2010-02-24 20:06:07 +0000 | [diff] [blame] | 4561 | def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4562 | (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary, |
| 4563 | "vswp", "$Vd, $Vm", "", []>; |
Johnny Chen | d883604 | 2010-02-24 20:06:07 +0000 | [diff] [blame] | 4564 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4565 | // Vector Move Operations. |
| 4566 | |
| 4567 | // VMOV : Vector Move (Register) |
Owen Anderson | 43967a9 | 2011-07-15 18:46:47 +0000 | [diff] [blame] | 4568 | def : InstAlias<"vmov${p} $Vd, $Vm", |
| 4569 | (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>; |
| 4570 | def : InstAlias<"vmov${p} $Vd, $Vm", |
| 4571 | (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>; |
Jim Grosbach | 5b2fb20 | 2011-11-15 22:54:42 +0000 | [diff] [blame] | 4572 | defm : VFPDTAnyNoF64InstAlias<"vmov${p}", "$Vd, $Vm", |
| 4573 | (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>; |
| 4574 | defm : VFPDTAnyNoF64InstAlias<"vmov${p}", "$Vd, $Vm", |
| 4575 | (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4576 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4577 | // VMOV : Vector Move (Immediate) |
| 4578 | |
Evan Cheng | 47006be | 2010-05-17 21:54:50 +0000 | [diff] [blame] | 4579 | let isReMaterializable = 1 in { |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4580 | def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd), |
Jim Grosbach | 0e387b2 | 2011-10-17 22:26:03 +0000 | [diff] [blame] | 4581 | (ins nImmSplatI8:$SIMM), IIC_VMOVImm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4582 | "vmov", "i8", "$Vd, $SIMM", "", |
| 4583 | [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>; |
| 4584 | def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd), |
Jim Grosbach | 0e387b2 | 2011-10-17 22:26:03 +0000 | [diff] [blame] | 4585 | (ins nImmSplatI8:$SIMM), IIC_VMOVImm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4586 | "vmov", "i8", "$Vd, $SIMM", "", |
| 4587 | [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4588 | |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4589 | def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd), |
Jim Grosbach | ea46110 | 2011-10-17 23:09:09 +0000 | [diff] [blame] | 4590 | (ins nImmSplatI16:$SIMM), IIC_VMOVImm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4591 | "vmov", "i16", "$Vd, $SIMM", "", |
| 4592 | [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> { |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4593 | let Inst{9} = SIMM{9}; |
Owen Anderson | a88ea03 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 4594 | } |
| 4595 | |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4596 | def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd), |
Jim Grosbach | ea46110 | 2011-10-17 23:09:09 +0000 | [diff] [blame] | 4597 | (ins nImmSplatI16:$SIMM), IIC_VMOVImm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4598 | "vmov", "i16", "$Vd, $SIMM", "", |
| 4599 | [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> { |
Owen Anderson | a88ea03 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 4600 | let Inst{9} = SIMM{9}; |
| 4601 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4602 | |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4603 | def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd), |
Jim Grosbach | 6248a54 | 2011-10-18 00:22:00 +0000 | [diff] [blame] | 4604 | (ins nImmVMOVI32:$SIMM), IIC_VMOVImm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4605 | "vmov", "i32", "$Vd, $SIMM", "", |
| 4606 | [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> { |
Owen Anderson | a88ea03 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 4607 | let Inst{11-8} = SIMM{11-8}; |
| 4608 | } |
| 4609 | |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4610 | def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd), |
Jim Grosbach | 6248a54 | 2011-10-18 00:22:00 +0000 | [diff] [blame] | 4611 | (ins nImmVMOVI32:$SIMM), IIC_VMOVImm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4612 | "vmov", "i32", "$Vd, $SIMM", "", |
| 4613 | [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> { |
Owen Anderson | a88ea03 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 4614 | let Inst{11-8} = SIMM{11-8}; |
| 4615 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4616 | |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4617 | def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd), |
Jim Grosbach | f2f5bc6 | 2011-10-18 16:18:11 +0000 | [diff] [blame] | 4618 | (ins nImmSplatI64:$SIMM), IIC_VMOVImm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4619 | "vmov", "i64", "$Vd, $SIMM", "", |
| 4620 | [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>; |
| 4621 | def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd), |
Jim Grosbach | f2f5bc6 | 2011-10-18 16:18:11 +0000 | [diff] [blame] | 4622 | (ins nImmSplatI64:$SIMM), IIC_VMOVImm, |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4623 | "vmov", "i64", "$Vd, $SIMM", "", |
| 4624 | [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>; |
Evan Cheng | eaa192a | 2011-11-15 02:12:34 +0000 | [diff] [blame] | 4625 | |
| 4626 | def VMOVv2f32 : N1ModImm<1, 0b000, 0b1111, 0, 0, 0, 1, (outs DPR:$Vd), |
| 4627 | (ins nImmVMOVF32:$SIMM), IIC_VMOVImm, |
| 4628 | "vmov", "f32", "$Vd, $SIMM", "", |
| 4629 | [(set DPR:$Vd, (v2f32 (NEONvmovFPImm timm:$SIMM)))]>; |
| 4630 | def VMOVv4f32 : N1ModImm<1, 0b000, 0b1111, 0, 1, 0, 1, (outs QPR:$Vd), |
| 4631 | (ins nImmVMOVF32:$SIMM), IIC_VMOVImm, |
| 4632 | "vmov", "f32", "$Vd, $SIMM", "", |
| 4633 | [(set QPR:$Vd, (v4f32 (NEONvmovFPImm timm:$SIMM)))]>; |
Evan Cheng | 47006be | 2010-05-17 21:54:50 +0000 | [diff] [blame] | 4634 | } // isReMaterializable |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4635 | |
| 4636 | // VMOV : Vector Get Lane (move scalar to ARM core register) |
| 4637 | |
Johnny Chen | 131c4a5 | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 4638 | def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?}, |
Jim Grosbach | 687656c | 2011-10-18 20:10:47 +0000 | [diff] [blame] | 4639 | (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane), |
| 4640 | IIC_VMOVSI, "vmov", "s8", "$R, $V$lane", |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 4641 | [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V), |
| 4642 | imm:$lane))]> { |
| 4643 | let Inst{21} = lane{2}; |
| 4644 | let Inst{6-5} = lane{1-0}; |
| 4645 | } |
Johnny Chen | 131c4a5 | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 4646 | def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1}, |
Jim Grosbach | 687656c | 2011-10-18 20:10:47 +0000 | [diff] [blame] | 4647 | (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane), |
| 4648 | IIC_VMOVSI, "vmov", "s16", "$R, $V$lane", |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 4649 | [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V), |
| 4650 | imm:$lane))]> { |
| 4651 | let Inst{21} = lane{1}; |
| 4652 | let Inst{6} = lane{0}; |
| 4653 | } |
Johnny Chen | 131c4a5 | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 4654 | def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?}, |
Jim Grosbach | 687656c | 2011-10-18 20:10:47 +0000 | [diff] [blame] | 4655 | (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane), |
| 4656 | IIC_VMOVSI, "vmov", "u8", "$R, $V$lane", |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 4657 | [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V), |
| 4658 | imm:$lane))]> { |
| 4659 | let Inst{21} = lane{2}; |
| 4660 | let Inst{6-5} = lane{1-0}; |
| 4661 | } |
Johnny Chen | 131c4a5 | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 4662 | def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1}, |
Jim Grosbach | 687656c | 2011-10-18 20:10:47 +0000 | [diff] [blame] | 4663 | (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane), |
| 4664 | IIC_VMOVSI, "vmov", "u16", "$R, $V$lane", |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 4665 | [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V), |
| 4666 | imm:$lane))]> { |
| 4667 | let Inst{21} = lane{1}; |
| 4668 | let Inst{6} = lane{0}; |
| 4669 | } |
Johnny Chen | 131c4a5 | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 4670 | def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00, |
Jim Grosbach | 687656c | 2011-10-18 20:10:47 +0000 | [diff] [blame] | 4671 | (outs GPR:$R), (ins DPR:$V, VectorIndex32:$lane), |
| 4672 | IIC_VMOVSI, "vmov", "32", "$R, $V$lane", |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 4673 | [(set GPR:$R, (extractelt (v2i32 DPR:$V), |
| 4674 | imm:$lane))]> { |
| 4675 | let Inst{21} = lane{0}; |
| 4676 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4677 | // def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td |
| 4678 | def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane), |
| 4679 | (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4680 | (DSubReg_i8_reg imm:$lane))), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4681 | (SubReg_i8_lane imm:$lane))>; |
| 4682 | def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane), |
| 4683 | (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4684 | (DSubReg_i16_reg imm:$lane))), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4685 | (SubReg_i16_lane imm:$lane))>; |
| 4686 | def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane), |
| 4687 | (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4688 | (DSubReg_i8_reg imm:$lane))), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4689 | (SubReg_i8_lane imm:$lane))>; |
| 4690 | def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane), |
| 4691 | (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4692 | (DSubReg_i16_reg imm:$lane))), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4693 | (SubReg_i16_lane imm:$lane))>; |
| 4694 | def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane), |
| 4695 | (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4696 | (DSubReg_i32_reg imm:$lane))), |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4697 | (SubReg_i32_lane imm:$lane))>; |
Anton Korobeynikov | 2324bdc | 2009-08-28 23:41:26 +0000 | [diff] [blame] | 4698 | def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 4699 | (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)), |
Anton Korobeynikov | e56f908 | 2009-09-12 22:21:08 +0000 | [diff] [blame] | 4700 | (SSubReg_f32_reg imm:$src2))>; |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4701 | def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2), |
Bob Wilson | 9abe19d | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 4702 | (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)), |
Anton Korobeynikov | e56f908 | 2009-09-12 22:21:08 +0000 | [diff] [blame] | 4703 | (SSubReg_f32_reg imm:$src2))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4704 | //def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2), |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4705 | // (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4706 | def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2), |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4707 | (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4708 | |
| 4709 | |
| 4710 | // VMOV : Vector Set Lane (move ARM core register to scalar) |
| 4711 | |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 4712 | let Constraints = "$src1 = $V" in { |
| 4713 | def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V), |
Jim Grosbach | 687656c | 2011-10-18 20:10:47 +0000 | [diff] [blame] | 4714 | (ins DPR:$src1, GPR:$R, VectorIndex8:$lane), |
| 4715 | IIC_VMOVISL, "vmov", "8", "$V$lane, $R", |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 4716 | [(set DPR:$V, (vector_insert (v8i8 DPR:$src1), |
| 4717 | GPR:$R, imm:$lane))]> { |
| 4718 | let Inst{21} = lane{2}; |
| 4719 | let Inst{6-5} = lane{1-0}; |
| 4720 | } |
| 4721 | def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V), |
Jim Grosbach | 687656c | 2011-10-18 20:10:47 +0000 | [diff] [blame] | 4722 | (ins DPR:$src1, GPR:$R, VectorIndex16:$lane), |
| 4723 | IIC_VMOVISL, "vmov", "16", "$V$lane, $R", |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 4724 | [(set DPR:$V, (vector_insert (v4i16 DPR:$src1), |
| 4725 | GPR:$R, imm:$lane))]> { |
| 4726 | let Inst{21} = lane{1}; |
| 4727 | let Inst{6} = lane{0}; |
| 4728 | } |
| 4729 | def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V), |
Jim Grosbach | 687656c | 2011-10-18 20:10:47 +0000 | [diff] [blame] | 4730 | (ins DPR:$src1, GPR:$R, VectorIndex32:$lane), |
| 4731 | IIC_VMOVISL, "vmov", "32", "$V$lane, $R", |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 4732 | [(set DPR:$V, (insertelt (v2i32 DPR:$src1), |
| 4733 | GPR:$R, imm:$lane))]> { |
| 4734 | let Inst{21} = lane{0}; |
| 4735 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4736 | } |
| 4737 | def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane), |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4738 | (v16i8 (INSERT_SUBREG QPR:$src1, |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 4739 | (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4740 | (DSubReg_i8_reg imm:$lane))), |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 4741 | GPR:$src2, (SubReg_i8_lane imm:$lane))), |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4742 | (DSubReg_i8_reg imm:$lane)))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4743 | def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane), |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4744 | (v8i16 (INSERT_SUBREG QPR:$src1, |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 4745 | (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4746 | (DSubReg_i16_reg imm:$lane))), |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 4747 | GPR:$src2, (SubReg_i16_lane imm:$lane))), |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4748 | (DSubReg_i16_reg imm:$lane)))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4749 | def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane), |
Jim Grosbach | 1251e1a | 2010-11-18 01:39:50 +0000 | [diff] [blame] | 4750 | (v4i32 (INSERT_SUBREG QPR:$src1, |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 4751 | (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1, |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4752 | (DSubReg_i32_reg imm:$lane))), |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 4753 | GPR:$src2, (SubReg_i32_lane imm:$lane))), |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4754 | (DSubReg_i32_reg imm:$lane)))>; |
| 4755 | |
Anton Korobeynikov | d91aafd | 2009-08-30 19:06:39 +0000 | [diff] [blame] | 4756 | def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)), |
Anton Korobeynikov | 3a639a0 | 2009-11-02 00:11:39 +0000 | [diff] [blame] | 4757 | (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)), |
| 4758 | SPR:$src2, (SSubReg_f32_reg imm:$src3))>; |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4759 | def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)), |
Anton Korobeynikov | 3a639a0 | 2009-11-02 00:11:39 +0000 | [diff] [blame] | 4760 | (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)), |
| 4761 | SPR:$src2, (SSubReg_f32_reg imm:$src3))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4762 | |
| 4763 | //def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)), |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4764 | // (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4765 | def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)), |
Anton Korobeynikov | 06af2ba | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 4766 | (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4767 | |
Anton Korobeynikov | fdf189a | 2009-08-27 14:38:44 +0000 | [diff] [blame] | 4768 | def : Pat<(v2f32 (scalar_to_vector SPR:$src)), |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 4769 | (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>; |
Chris Lattner | 77144e7 | 2010-03-15 00:52:43 +0000 | [diff] [blame] | 4770 | def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))), |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 4771 | (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>; |
Anton Korobeynikov | fdf189a | 2009-08-27 14:38:44 +0000 | [diff] [blame] | 4772 | def : Pat<(v4f32 (scalar_to_vector SPR:$src)), |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 4773 | (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>; |
Anton Korobeynikov | fdf189a | 2009-08-27 14:38:44 +0000 | [diff] [blame] | 4774 | |
Anton Korobeynikov | b5cdf87 | 2009-08-27 16:10:17 +0000 | [diff] [blame] | 4775 | def : Pat<(v8i8 (scalar_to_vector GPR:$src)), |
| 4776 | (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>; |
| 4777 | def : Pat<(v4i16 (scalar_to_vector GPR:$src)), |
| 4778 | (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>; |
| 4779 | def : Pat<(v2i32 (scalar_to_vector GPR:$src)), |
| 4780 | (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>; |
| 4781 | |
| 4782 | def : Pat<(v16i8 (scalar_to_vector GPR:$src)), |
| 4783 | (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)), |
| 4784 | (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)), |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 4785 | dsub_0)>; |
Anton Korobeynikov | b5cdf87 | 2009-08-27 16:10:17 +0000 | [diff] [blame] | 4786 | def : Pat<(v8i16 (scalar_to_vector GPR:$src)), |
| 4787 | (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)), |
| 4788 | (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)), |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 4789 | dsub_0)>; |
Anton Korobeynikov | b5cdf87 | 2009-08-27 16:10:17 +0000 | [diff] [blame] | 4790 | def : Pat<(v4i32 (scalar_to_vector GPR:$src)), |
| 4791 | (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)), |
| 4792 | (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)), |
Jakob Stoklund Olesen | 558661d | 2010-05-24 16:54:32 +0000 | [diff] [blame] | 4793 | dsub_0)>; |
Anton Korobeynikov | b5cdf87 | 2009-08-27 16:10:17 +0000 | [diff] [blame] | 4794 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4795 | // VDUP : Vector Duplicate (from ARM core register to all elements) |
| 4796 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4797 | class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4798 | : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R), |
| 4799 | IIC_VMOVIS, "vdup", Dt, "$V, $R", |
| 4800 | [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4801 | class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty> |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4802 | : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R), |
| 4803 | IIC_VMOVIS, "vdup", Dt, "$V, $R", |
| 4804 | [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4805 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4806 | def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>; |
| 4807 | def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>; |
| 4808 | def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>; |
| 4809 | def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>; |
| 4810 | def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>; |
| 4811 | def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4812 | |
Jim Grosbach | 958108a | 2011-03-11 20:44:08 +0000 | [diff] [blame] | 4813 | def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>; |
| 4814 | def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4815 | |
| 4816 | // VDUP : Vector Duplicate Lane (from scalar to all elements) |
| 4817 | |
Johnny Chen | e4614f7 | 2010-03-25 17:01:27 +0000 | [diff] [blame] | 4818 | class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt, |
Jim Grosbach | 460a905 | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 4819 | ValueType Ty, Operand IdxTy> |
| 4820 | : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, IdxTy:$lane), |
| 4821 | IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm$lane", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4822 | [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4823 | |
Johnny Chen | e4614f7 | 2010-03-25 17:01:27 +0000 | [diff] [blame] | 4824 | class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt, |
Jim Grosbach | 460a905 | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 4825 | ValueType ResTy, ValueType OpTy, Operand IdxTy> |
| 4826 | : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, IdxTy:$lane), |
| 4827 | IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm$lane", |
Owen Anderson | ca6945e | 2010-12-01 00:28:25 +0000 | [diff] [blame] | 4828 | [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm), |
Jim Grosbach | 460a905 | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 4829 | VectorIndex32:$lane)))]>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4830 | |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 4831 | // Inst{19-16} is partially specified depending on the element size. |
| 4832 | |
Jim Grosbach | 460a905 | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 4833 | def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8, VectorIndex8> { |
| 4834 | bits<3> lane; |
Owen Anderson | f587a93 | 2010-10-27 19:25:54 +0000 | [diff] [blame] | 4835 | let Inst{19-17} = lane{2-0}; |
| 4836 | } |
Jim Grosbach | 460a905 | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 4837 | def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16, VectorIndex16> { |
| 4838 | bits<2> lane; |
Owen Anderson | f587a93 | 2010-10-27 19:25:54 +0000 | [diff] [blame] | 4839 | let Inst{19-18} = lane{1-0}; |
| 4840 | } |
Jim Grosbach | 460a905 | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 4841 | def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32, VectorIndex32> { |
| 4842 | bits<1> lane; |
Owen Anderson | f587a93 | 2010-10-27 19:25:54 +0000 | [diff] [blame] | 4843 | let Inst{19} = lane{0}; |
| 4844 | } |
Jim Grosbach | 460a905 | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 4845 | def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8, VectorIndex8> { |
| 4846 | bits<3> lane; |
Owen Anderson | f587a93 | 2010-10-27 19:25:54 +0000 | [diff] [blame] | 4847 | let Inst{19-17} = lane{2-0}; |
| 4848 | } |
Jim Grosbach | 460a905 | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 4849 | def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16, VectorIndex16> { |
| 4850 | bits<2> lane; |
Owen Anderson | f587a93 | 2010-10-27 19:25:54 +0000 | [diff] [blame] | 4851 | let Inst{19-18} = lane{1-0}; |
| 4852 | } |
Jim Grosbach | 460a905 | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 4853 | def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32, VectorIndex32> { |
| 4854 | bits<1> lane; |
Owen Anderson | f587a93 | 2010-10-27 19:25:54 +0000 | [diff] [blame] | 4855 | let Inst{19} = lane{0}; |
| 4856 | } |
Jim Grosbach | 8b8515c | 2011-03-11 20:31:17 +0000 | [diff] [blame] | 4857 | |
| 4858 | def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)), |
| 4859 | (VDUPLN32d DPR:$Vm, imm:$lane)>; |
| 4860 | |
| 4861 | def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)), |
| 4862 | (VDUPLN32q DPR:$Vm, imm:$lane)>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4863 | |
Bob Wilson | 0ce3710 | 2009-08-14 05:08:32 +0000 | [diff] [blame] | 4864 | def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)), |
| 4865 | (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src, |
| 4866 | (DSubReg_i8_reg imm:$lane))), |
| 4867 | (SubReg_i8_lane imm:$lane)))>; |
| 4868 | def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)), |
| 4869 | (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src, |
| 4870 | (DSubReg_i16_reg imm:$lane))), |
| 4871 | (SubReg_i16_lane imm:$lane)))>; |
| 4872 | def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)), |
| 4873 | (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src, |
| 4874 | (DSubReg_i32_reg imm:$lane))), |
| 4875 | (SubReg_i32_lane imm:$lane)))>; |
| 4876 | def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)), |
Jim Grosbach | 8b8515c | 2011-03-11 20:31:17 +0000 | [diff] [blame] | 4877 | (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src, |
Bob Wilson | 0ce3710 | 2009-08-14 05:08:32 +0000 | [diff] [blame] | 4878 | (DSubReg_i32_reg imm:$lane))), |
| 4879 | (SubReg_i32_lane imm:$lane)))>; |
| 4880 | |
Jim Grosbach | 65dc303 | 2010-10-06 21:16:16 +0000 | [diff] [blame] | 4881 | def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "", |
Johnny Chen | da1aea4 | 2009-11-23 21:00:43 +0000 | [diff] [blame] | 4882 | [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>; |
Jim Grosbach | 65dc303 | 2010-10-06 21:16:16 +0000 | [diff] [blame] | 4883 | def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "", |
Johnny Chen | da1aea4 | 2009-11-23 21:00:43 +0000 | [diff] [blame] | 4884 | [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>; |
Anton Korobeynikov | 32a1b25 | 2009-08-07 22:36:50 +0000 | [diff] [blame] | 4885 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4886 | // VMOVN : Vector Narrowing Move |
Evan Cheng | cae6a12 | 2010-10-01 20:50:58 +0000 | [diff] [blame] | 4887 | defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN, |
Bob Wilson | 973a074 | 2010-08-30 20:02:30 +0000 | [diff] [blame] | 4888 | "vmovn", "i", trunc>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4889 | // VQMOVN : Vector Saturating Narrowing Move |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4890 | defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD, |
| 4891 | "vqmovn", "s", int_arm_neon_vqmovns>; |
| 4892 | defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD, |
| 4893 | "vqmovn", "u", int_arm_neon_vqmovnu>; |
| 4894 | defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD, |
| 4895 | "vqmovun", "s", int_arm_neon_vqmovnsu>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4896 | // VMOVL : Vector Lengthening Move |
Bob Wilson | b31a11b | 2010-08-20 04:54:02 +0000 | [diff] [blame] | 4897 | defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>; |
| 4898 | defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4899 | |
| 4900 | // Vector Conversions. |
| 4901 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 4902 | // VCVT : Vector Convert Between Floating-Point and Integers |
Johnny Chen | 6c8648b | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 4903 | def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32", |
| 4904 | v2i32, v2f32, fp_to_sint>; |
| 4905 | def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32", |
| 4906 | v2i32, v2f32, fp_to_uint>; |
| 4907 | def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32", |
| 4908 | v2f32, v2i32, sint_to_fp>; |
| 4909 | def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32", |
| 4910 | v2f32, v2i32, uint_to_fp>; |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 4911 | |
Johnny Chen | 6c8648b | 2010-03-17 23:26:50 +0000 | [diff] [blame] | 4912 | def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32", |
| 4913 | v4i32, v4f32, fp_to_sint>; |
| 4914 | def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32", |
| 4915 | v4i32, v4f32, fp_to_uint>; |
| 4916 | def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32", |
| 4917 | v4f32, v4i32, sint_to_fp>; |
| 4918 | def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32", |
| 4919 | v4f32, v4i32, uint_to_fp>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4920 | |
| 4921 | // VCVT : Vector Convert Between Floating-Point and Fixed-Point. |
Owen Anderson | b589be9 | 2011-11-15 19:55:00 +0000 | [diff] [blame] | 4922 | let DecoderMethod = "DecodeVCVTD" in { |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4923 | def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4924 | v2i32, v2f32, int_arm_neon_vcvtfp2fxs>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4925 | def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4926 | v2i32, v2f32, int_arm_neon_vcvtfp2fxu>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4927 | def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4928 | v2f32, v2i32, int_arm_neon_vcvtfxs2fp>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4929 | def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4930 | v2f32, v2i32, int_arm_neon_vcvtfxu2fp>; |
Owen Anderson | b589be9 | 2011-11-15 19:55:00 +0000 | [diff] [blame] | 4931 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4932 | |
Owen Anderson | b589be9 | 2011-11-15 19:55:00 +0000 | [diff] [blame] | 4933 | let DecoderMethod = "DecodeVCVTQ" in { |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4934 | def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4935 | v4i32, v4f32, int_arm_neon_vcvtfp2fxs>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4936 | def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4937 | v4i32, v4f32, int_arm_neon_vcvtfp2fxu>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4938 | def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4939 | v4f32, v4i32, int_arm_neon_vcvtfxs2fp>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4940 | def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32", |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4941 | v4f32, v4i32, int_arm_neon_vcvtfxu2fp>; |
Owen Anderson | b589be9 | 2011-11-15 19:55:00 +0000 | [diff] [blame] | 4942 | } |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 4943 | |
Bob Wilson | 0406356 | 2010-12-15 22:14:12 +0000 | [diff] [blame] | 4944 | // VCVT : Vector Convert Between Half-Precision and Single-Precision. |
| 4945 | def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0, |
| 4946 | IIC_VUNAQ, "vcvt", "f16.f32", |
| 4947 | v4i16, v4f32, int_arm_neon_vcvtfp2hf>, |
| 4948 | Requires<[HasNEON, HasFP16]>; |
| 4949 | def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0, |
| 4950 | IIC_VUNAQ, "vcvt", "f32.f16", |
| 4951 | v4f32, v4i16, int_arm_neon_vcvthf2fp>, |
| 4952 | Requires<[HasNEON, HasFP16]>; |
| 4953 | |
Bob Wilson | d8e1757 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 4954 | // Vector Reverse. |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 4955 | |
| 4956 | // VREV64 : Vector Reverse elements within 64-bit doublewords |
| 4957 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4958 | class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> |
Owen Anderson | aa54524 | 2010-11-21 06:47:06 +0000 | [diff] [blame] | 4959 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd), |
| 4960 | (ins DPR:$Vm), IIC_VMOVD, |
| 4961 | OpcodeStr, Dt, "$Vd, $Vm", "", |
| 4962 | [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4963 | class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> |
Owen Anderson | aa54524 | 2010-11-21 06:47:06 +0000 | [diff] [blame] | 4964 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd), |
| 4965 | (ins QPR:$Vm), IIC_VMOVQ, |
| 4966 | OpcodeStr, Dt, "$Vd, $Vm", "", |
| 4967 | [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 4968 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4969 | def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>; |
| 4970 | def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>; |
| 4971 | def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>; |
Jim Grosbach | 1558df7 | 2011-03-11 20:18:05 +0000 | [diff] [blame] | 4972 | def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 4973 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4974 | def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>; |
| 4975 | def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>; |
| 4976 | def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>; |
Jim Grosbach | 1558df7 | 2011-03-11 20:18:05 +0000 | [diff] [blame] | 4977 | def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 4978 | |
| 4979 | // VREV32 : Vector Reverse elements within 32-bit words |
| 4980 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4981 | class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> |
Owen Anderson | aa54524 | 2010-11-21 06:47:06 +0000 | [diff] [blame] | 4982 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd), |
| 4983 | (ins DPR:$Vm), IIC_VMOVD, |
| 4984 | OpcodeStr, Dt, "$Vd, $Vm", "", |
| 4985 | [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4986 | class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> |
Owen Anderson | aa54524 | 2010-11-21 06:47:06 +0000 | [diff] [blame] | 4987 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd), |
| 4988 | (ins QPR:$Vm), IIC_VMOVQ, |
| 4989 | OpcodeStr, Dt, "$Vd, $Vm", "", |
| 4990 | [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 4991 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4992 | def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>; |
| 4993 | def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 4994 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 4995 | def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>; |
| 4996 | def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 4997 | |
| 4998 | // VREV16 : Vector Reverse elements within 16-bit halfwords |
| 4999 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5000 | class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> |
Owen Anderson | aa54524 | 2010-11-21 06:47:06 +0000 | [diff] [blame] | 5001 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd), |
| 5002 | (ins DPR:$Vm), IIC_VMOVD, |
| 5003 | OpcodeStr, Dt, "$Vd, $Vm", "", |
| 5004 | [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5005 | class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> |
Owen Anderson | aa54524 | 2010-11-21 06:47:06 +0000 | [diff] [blame] | 5006 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd), |
| 5007 | (ins QPR:$Vm), IIC_VMOVQ, |
| 5008 | OpcodeStr, Dt, "$Vd, $Vm", "", |
| 5009 | [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 5010 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5011 | def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>; |
| 5012 | def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>; |
Bob Wilson | 8bb9e48 | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 5013 | |
Bob Wilson | de95c1b8 | 2009-08-19 17:03:43 +0000 | [diff] [blame] | 5014 | // Other Vector Shuffles. |
| 5015 | |
Bob Wilson | 5e8b833 | 2011-01-07 04:59:04 +0000 | [diff] [blame] | 5016 | // Aligned extractions: really just dropping registers |
| 5017 | |
| 5018 | class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT> |
| 5019 | : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))), |
| 5020 | (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>; |
| 5021 | |
| 5022 | def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>; |
| 5023 | |
| 5024 | def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>; |
| 5025 | |
| 5026 | def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>; |
| 5027 | |
| 5028 | def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>; |
| 5029 | |
| 5030 | def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>; |
| 5031 | |
| 5032 | |
Bob Wilson | de95c1b8 | 2009-08-19 17:03:43 +0000 | [diff] [blame] | 5033 | // VEXT : Vector Extract |
| 5034 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5035 | class VEXTd<string OpcodeStr, string Dt, ValueType Ty> |
Owen Anderson | aa54524 | 2010-11-21 06:47:06 +0000 | [diff] [blame] | 5036 | : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd), |
| 5037 | (ins DPR:$Vn, DPR:$Vm, i32imm:$index), NVExtFrm, |
| 5038 | IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "", |
| 5039 | [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn), |
| 5040 | (Ty DPR:$Vm), imm:$index)))]> { |
Owen Anderson | 3eff4af | 2010-10-27 23:56:39 +0000 | [diff] [blame] | 5041 | bits<4> index; |
| 5042 | let Inst{11-8} = index{3-0}; |
| 5043 | } |
Anton Korobeynikov | 5da894f | 2009-08-21 12:40:21 +0000 | [diff] [blame] | 5044 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5045 | class VEXTq<string OpcodeStr, string Dt, ValueType Ty> |
Owen Anderson | aa54524 | 2010-11-21 06:47:06 +0000 | [diff] [blame] | 5046 | : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd), |
| 5047 | (ins QPR:$Vn, QPR:$Vm, i32imm:$index), NVExtFrm, |
| 5048 | IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "", |
| 5049 | [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn), |
| 5050 | (Ty QPR:$Vm), imm:$index)))]> { |
Owen Anderson | 3eff4af | 2010-10-27 23:56:39 +0000 | [diff] [blame] | 5051 | bits<4> index; |
| 5052 | let Inst{11-8} = index{3-0}; |
| 5053 | } |
Anton Korobeynikov | 5da894f | 2009-08-21 12:40:21 +0000 | [diff] [blame] | 5054 | |
Owen Anderson | 7a25825 | 2010-11-03 18:16:27 +0000 | [diff] [blame] | 5055 | def VEXTd8 : VEXTd<"vext", "8", v8i8> { |
| 5056 | let Inst{11-8} = index{3-0}; |
| 5057 | } |
| 5058 | def VEXTd16 : VEXTd<"vext", "16", v4i16> { |
| 5059 | let Inst{11-9} = index{2-0}; |
| 5060 | let Inst{8} = 0b0; |
| 5061 | } |
| 5062 | def VEXTd32 : VEXTd<"vext", "32", v2i32> { |
| 5063 | let Inst{11-10} = index{1-0}; |
| 5064 | let Inst{9-8} = 0b00; |
| 5065 | } |
Owen Anderson | 167eb1f | 2011-07-15 17:48:05 +0000 | [diff] [blame] | 5066 | def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn), |
| 5067 | (v2f32 DPR:$Vm), |
| 5068 | (i32 imm:$index))), |
| 5069 | (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>; |
Anton Korobeynikov | 5da894f | 2009-08-21 12:40:21 +0000 | [diff] [blame] | 5070 | |
Owen Anderson | 7a25825 | 2010-11-03 18:16:27 +0000 | [diff] [blame] | 5071 | def VEXTq8 : VEXTq<"vext", "8", v16i8> { |
| 5072 | let Inst{11-8} = index{3-0}; |
| 5073 | } |
| 5074 | def VEXTq16 : VEXTq<"vext", "16", v8i16> { |
| 5075 | let Inst{11-9} = index{2-0}; |
| 5076 | let Inst{8} = 0b0; |
| 5077 | } |
| 5078 | def VEXTq32 : VEXTq<"vext", "32", v4i32> { |
| 5079 | let Inst{11-10} = index{1-0}; |
| 5080 | let Inst{9-8} = 0b00; |
| 5081 | } |
Owen Anderson | 167eb1f | 2011-07-15 17:48:05 +0000 | [diff] [blame] | 5082 | def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn), |
| 5083 | (v4f32 QPR:$Vm), |
| 5084 | (i32 imm:$index))), |
| 5085 | (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>; |
Bob Wilson | de95c1b8 | 2009-08-19 17:03:43 +0000 | [diff] [blame] | 5086 | |
Bob Wilson | 64efd90 | 2009-08-08 05:53:00 +0000 | [diff] [blame] | 5087 | // VTRN : Vector Transpose |
| 5088 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5089 | def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">; |
| 5090 | def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">; |
| 5091 | def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">; |
Bob Wilson | 64efd90 | 2009-08-08 05:53:00 +0000 | [diff] [blame] | 5092 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5093 | def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">; |
| 5094 | def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">; |
| 5095 | def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">; |
Bob Wilson | 64efd90 | 2009-08-08 05:53:00 +0000 | [diff] [blame] | 5096 | |
Bob Wilson | b6ab51e | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 5097 | // VUZP : Vector Unzip (Deinterleave) |
| 5098 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5099 | def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">; |
| 5100 | def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">; |
| 5101 | def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">; |
Bob Wilson | b6ab51e | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 5102 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5103 | def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">; |
| 5104 | def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">; |
| 5105 | def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">; |
Bob Wilson | b6ab51e | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 5106 | |
| 5107 | // VZIP : Vector Zip (Interleave) |
| 5108 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5109 | def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">; |
| 5110 | def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">; |
| 5111 | def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">; |
Bob Wilson | b6ab51e | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 5112 | |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 5113 | def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">; |
| 5114 | def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">; |
| 5115 | def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">; |
Bob Wilson | 64efd90 | 2009-08-08 05:53:00 +0000 | [diff] [blame] | 5116 | |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 5117 | // Vector Table Lookup and Table Extension. |
| 5118 | |
| 5119 | // VTBL : Vector Table Lookup |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 5120 | let DecoderMethod = "DecodeTBLInstruction" in { |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 5121 | def VTBL1 |
Owen Anderson | cfd0e1f | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 5122 | : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd), |
Jim Grosbach | 862019c | 2011-10-18 23:02:30 +0000 | [diff] [blame] | 5123 | (ins VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1, |
| 5124 | "vtbl", "8", "$Vd, $Vn, $Vm", "", |
| 5125 | [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 VecListOneD:$Vn, DPR:$Vm)))]>; |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 5126 | let hasExtraSrcRegAllocReq = 1 in { |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 5127 | def VTBL2 |
Owen Anderson | cfd0e1f | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 5128 | : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd), |
| 5129 | (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2, |
| 5130 | "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>; |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 5131 | def VTBL3 |
Owen Anderson | cfd0e1f | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 5132 | : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd), |
| 5133 | (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3, |
| 5134 | "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>; |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 5135 | def VTBL4 |
Owen Anderson | cfd0e1f | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 5136 | : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd), |
| 5137 | (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), |
Johnny Chen | 79c4d82 | 2010-03-29 01:14:22 +0000 | [diff] [blame] | 5138 | NVTBLFrm, IIC_VTB4, |
Owen Anderson | cfd0e1f | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 5139 | "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>; |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 5140 | } // hasExtraSrcRegAllocReq = 1 |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 5141 | |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 5142 | def VTBL2Pseudo |
Jim Grosbach | 7cd2729 | 2010-10-06 20:36:55 +0000 | [diff] [blame] | 5143 | : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>; |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 5144 | def VTBL3Pseudo |
Jim Grosbach | 7cd2729 | 2010-10-06 20:36:55 +0000 | [diff] [blame] | 5145 | : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>; |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 5146 | def VTBL4Pseudo |
Jim Grosbach | 7cd2729 | 2010-10-06 20:36:55 +0000 | [diff] [blame] | 5147 | : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>; |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 5148 | |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 5149 | // VTBX : Vector Table Extension |
| 5150 | def VTBX1 |
Owen Anderson | cfd0e1f | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 5151 | : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd), |
Jim Grosbach | d0b6147 | 2011-10-20 14:48:50 +0000 | [diff] [blame] | 5152 | (ins DPR:$orig, VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1, |
| 5153 | "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd", |
Owen Anderson | cfd0e1f | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 5154 | [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1 |
Jim Grosbach | d0b6147 | 2011-10-20 14:48:50 +0000 | [diff] [blame] | 5155 | DPR:$orig, VecListOneD:$Vn, DPR:$Vm)))]>; |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 5156 | let hasExtraSrcRegAllocReq = 1 in { |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 5157 | def VTBX2 |
Owen Anderson | cfd0e1f | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 5158 | : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd), |
| 5159 | (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2, |
| 5160 | "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>; |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 5161 | def VTBX3 |
Owen Anderson | cfd0e1f | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 5162 | : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd), |
| 5163 | (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), |
Johnny Chen | 79c4d82 | 2010-03-29 01:14:22 +0000 | [diff] [blame] | 5164 | NVTBLFrm, IIC_VTBX3, |
Owen Anderson | cfd0e1f | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 5165 | "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", |
| 5166 | "$orig = $Vd", []>; |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 5167 | def VTBX4 |
Owen Anderson | cfd0e1f | 2010-10-28 00:18:46 +0000 | [diff] [blame] | 5168 | : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn, |
| 5169 | DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4, |
| 5170 | "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", |
| 5171 | "$orig = $Vd", []>; |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 5172 | } // hasExtraSrcRegAllocReq = 1 |
Bob Wilson | 114a266 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 5173 | |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 5174 | def VTBX2Pseudo |
| 5175 | : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src), |
Jim Grosbach | 7cd2729 | 2010-10-06 20:36:55 +0000 | [diff] [blame] | 5176 | IIC_VTBX2, "$orig = $dst", []>; |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 5177 | def VTBX3Pseudo |
| 5178 | : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src), |
Jim Grosbach | 7cd2729 | 2010-10-06 20:36:55 +0000 | [diff] [blame] | 5179 | IIC_VTBX3, "$orig = $dst", []>; |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 5180 | def VTBX4Pseudo |
| 5181 | : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src), |
Jim Grosbach | 7cd2729 | 2010-10-06 20:36:55 +0000 | [diff] [blame] | 5182 | IIC_VTBX4, "$orig = $dst", []>; |
Owen Anderson | 8d7d2e1 | 2011-08-09 20:55:18 +0000 | [diff] [blame] | 5183 | } // DecoderMethod = "DecodeTBLInstruction" |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 5184 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5185 | //===----------------------------------------------------------------------===// |
Evan Cheng | 1d2426c | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 5186 | // NEON instructions for single-precision FP math |
| 5187 | //===----------------------------------------------------------------------===// |
| 5188 | |
Bob Wilson | 0e6d540 | 2010-12-13 23:02:31 +0000 | [diff] [blame] | 5189 | class N2VSPat<SDNode OpNode, NeonI Inst> |
| 5190 | : NEONFPPat<(f32 (OpNode SPR:$a)), |
Bob Wilson | 1e6f596 | 2010-12-13 21:58:05 +0000 | [diff] [blame] | 5191 | (EXTRACT_SUBREG |
Bob Wilson | 4711d5c | 2010-12-13 23:02:37 +0000 | [diff] [blame] | 5192 | (v2f32 (COPY_TO_REGCLASS (Inst |
| 5193 | (INSERT_SUBREG |
Bob Wilson | 0e6d540 | 2010-12-13 23:02:31 +0000 | [diff] [blame] | 5194 | (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)), |
| 5195 | SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>; |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 5196 | |
| 5197 | class N3VSPat<SDNode OpNode, NeonI Inst> |
| 5198 | : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)), |
Bob Wilson | 4711d5c | 2010-12-13 23:02:37 +0000 | [diff] [blame] | 5199 | (EXTRACT_SUBREG |
| 5200 | (v2f32 (COPY_TO_REGCLASS (Inst |
| 5201 | (INSERT_SUBREG |
| 5202 | (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)), |
| 5203 | SPR:$a, ssub_0), |
| 5204 | (INSERT_SUBREG |
| 5205 | (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)), |
| 5206 | SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>; |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 5207 | |
| 5208 | class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst> |
| 5209 | : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))), |
Bob Wilson | 4711d5c | 2010-12-13 23:02:37 +0000 | [diff] [blame] | 5210 | (EXTRACT_SUBREG |
| 5211 | (v2f32 (COPY_TO_REGCLASS (Inst |
| 5212 | (INSERT_SUBREG |
| 5213 | (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)), |
| 5214 | SPR:$acc, ssub_0), |
| 5215 | (INSERT_SUBREG |
| 5216 | (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)), |
| 5217 | SPR:$a, ssub_0), |
| 5218 | (INSERT_SUBREG |
| 5219 | (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)), |
| 5220 | SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>; |
Bob Wilson | 3c0f96e | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 5221 | |
Bob Wilson | 4711d5c | 2010-12-13 23:02:37 +0000 | [diff] [blame] | 5222 | def : N3VSPat<fadd, VADDfd>; |
| 5223 | def : N3VSPat<fsub, VSUBfd>; |
| 5224 | def : N3VSPat<fmul, VMULfd>; |
| 5225 | def : N3VSMulOpPat<fmul, fadd, VMLAfd>, |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 5226 | Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>; |
Bob Wilson | 4711d5c | 2010-12-13 23:02:37 +0000 | [diff] [blame] | 5227 | def : N3VSMulOpPat<fmul, fsub, VMLSfd>, |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 5228 | Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>; |
Bob Wilson | 0e6d540 | 2010-12-13 23:02:31 +0000 | [diff] [blame] | 5229 | def : N2VSPat<fabs, VABSfd>; |
Bob Wilson | 0e6d540 | 2010-12-13 23:02:31 +0000 | [diff] [blame] | 5230 | def : N2VSPat<fneg, VNEGfd>; |
Bob Wilson | 4711d5c | 2010-12-13 23:02:37 +0000 | [diff] [blame] | 5231 | def : N3VSPat<NEONfmax, VMAXfd>; |
| 5232 | def : N3VSPat<NEONfmin, VMINfd>; |
Bob Wilson | 0e6d540 | 2010-12-13 23:02:31 +0000 | [diff] [blame] | 5233 | def : N2VSPat<arm_ftosi, VCVTf2sd>; |
| 5234 | def : N2VSPat<arm_ftoui, VCVTf2ud>; |
| 5235 | def : N2VSPat<arm_sitof, VCVTs2fd>; |
| 5236 | def : N2VSPat<arm_uitof, VCVTu2fd>; |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 5237 | |
Evan Cheng | 1d2426c | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 5238 | //===----------------------------------------------------------------------===// |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 5239 | // Non-Instruction Patterns |
| 5240 | //===----------------------------------------------------------------------===// |
| 5241 | |
| 5242 | // bit_convert |
| 5243 | def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>; |
| 5244 | def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>; |
| 5245 | def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>; |
| 5246 | def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>; |
| 5247 | def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>; |
| 5248 | def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>; |
| 5249 | def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>; |
| 5250 | def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>; |
| 5251 | def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>; |
| 5252 | def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>; |
| 5253 | def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>; |
| 5254 | def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>; |
| 5255 | def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>; |
| 5256 | def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>; |
| 5257 | def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>; |
| 5258 | def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>; |
| 5259 | def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>; |
| 5260 | def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>; |
| 5261 | def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>; |
| 5262 | def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>; |
| 5263 | def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>; |
| 5264 | def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>; |
| 5265 | def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>; |
| 5266 | def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>; |
| 5267 | def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>; |
| 5268 | def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>; |
| 5269 | def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>; |
| 5270 | def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>; |
| 5271 | def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>; |
| 5272 | def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>; |
| 5273 | |
| 5274 | def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>; |
| 5275 | def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>; |
| 5276 | def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>; |
| 5277 | def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>; |
| 5278 | def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>; |
| 5279 | def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>; |
| 5280 | def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>; |
| 5281 | def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>; |
| 5282 | def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>; |
| 5283 | def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>; |
| 5284 | def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>; |
| 5285 | def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>; |
| 5286 | def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>; |
| 5287 | def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>; |
| 5288 | def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>; |
| 5289 | def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>; |
| 5290 | def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>; |
| 5291 | def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>; |
| 5292 | def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>; |
| 5293 | def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>; |
| 5294 | def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>; |
| 5295 | def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>; |
| 5296 | def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>; |
| 5297 | def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>; |
| 5298 | def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>; |
| 5299 | def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>; |
| 5300 | def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>; |
| 5301 | def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>; |
| 5302 | def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>; |
| 5303 | def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>; |
Jim Grosbach | ef44876 | 2011-11-14 23:11:19 +0000 | [diff] [blame] | 5304 | |
| 5305 | |
| 5306 | //===----------------------------------------------------------------------===// |
| 5307 | // Assembler aliases |
| 5308 | // |
| 5309 | |
Jim Grosbach | 04db7f7 | 2011-11-14 23:21:09 +0000 | [diff] [blame] | 5310 | // VAND/VEOR/VORR accept but do not require a type suffix. |
Jim Grosbach | ef44876 | 2011-11-14 23:11:19 +0000 | [diff] [blame] | 5311 | defm : VFPDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm", |
| 5312 | (VANDd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>; |
| 5313 | defm : VFPDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm", |
| 5314 | (VANDq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>; |
| 5315 | defm : VFPDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm", |
| 5316 | (VEORd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>; |
| 5317 | defm : VFPDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm", |
| 5318 | (VEORq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>; |
| 5319 | defm : VFPDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm", |
| 5320 | (VORRd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>; |
| 5321 | defm : VFPDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm", |
| 5322 | (VORRq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>; |
Jim Grosbach | e052b9a | 2011-11-14 23:32:59 +0000 | [diff] [blame] | 5323 | |
| 5324 | // VLD1 requires a size suffix, but also accepts type specific variants. |
| 5325 | // Load one D register. |
| 5326 | defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn", |
| 5327 | (VLD1d8 VecListOneD:$Vd, addrmode6:$Rn, pred:$p)>; |
| 5328 | defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn", |
| 5329 | (VLD1d16 VecListOneD:$Vd, addrmode6:$Rn, pred:$p)>; |
| 5330 | defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn", |
| 5331 | (VLD1d32 VecListOneD:$Vd, addrmode6:$Rn, pred:$p)>; |
| 5332 | defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn", |
| 5333 | (VLD1d64 VecListOneD:$Vd, addrmode6:$Rn, pred:$p)>; |
Jim Grosbach | bfc9429 | 2011-11-15 01:46:57 +0000 | [diff] [blame] | 5334 | // with writeback, fixed stride |
| 5335 | defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn!", |
| 5336 | (VLD1d8wb_fixed VecListOneD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>; |
| 5337 | defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn!", |
| 5338 | (VLD1d16wb_fixed VecListOneD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>; |
| 5339 | defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn!", |
| 5340 | (VLD1d32wb_fixed VecListOneD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>; |
| 5341 | defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn!", |
| 5342 | (VLD1d64wb_fixed VecListOneD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>; |
Jim Grosbach | c5a6a68 | 2011-11-15 17:49:59 +0000 | [diff] [blame] | 5343 | // with writeback, register stride |
| 5344 | defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm", |
| 5345 | (VLD1d8wb_register VecListOneD:$Vd, zero_reg, addrmode6:$Rn, |
| 5346 | rGPR:$Rm, pred:$p)>; |
| 5347 | defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm", |
| 5348 | (VLD1d16wb_register VecListOneD:$Vd, zero_reg, addrmode6:$Rn, |
| 5349 | rGPR:$Rm, pred:$p)>; |
| 5350 | defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm", |
| 5351 | (VLD1d32wb_register VecListOneD:$Vd, zero_reg, addrmode6:$Rn, |
| 5352 | rGPR:$Rm, pred:$p)>; |
| 5353 | defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm", |
| 5354 | (VLD1d64wb_register VecListOneD:$Vd, zero_reg, addrmode6:$Rn, |
| 5355 | rGPR:$Rm, pred:$p)>; |
Jim Grosbach | e052b9a | 2011-11-14 23:32:59 +0000 | [diff] [blame] | 5356 | |
| 5357 | // Load two D registers. |
| 5358 | defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn", |
| 5359 | (VLD1q8 VecListTwoD:$Vd, addrmode6:$Rn, pred:$p)>; |
| 5360 | defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn", |
| 5361 | (VLD1q16 VecListTwoD:$Vd, addrmode6:$Rn, pred:$p)>; |
| 5362 | defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn", |
| 5363 | (VLD1q32 VecListTwoD:$Vd, addrmode6:$Rn, pred:$p)>; |
| 5364 | defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn", |
| 5365 | (VLD1q64 VecListTwoD:$Vd, addrmode6:$Rn, pred:$p)>; |
Jim Grosbach | bfc9429 | 2011-11-15 01:46:57 +0000 | [diff] [blame] | 5366 | // with writeback, fixed stride |
| 5367 | defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn!", |
| 5368 | (VLD1q8wb_fixed VecListTwoD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>; |
| 5369 | defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn!", |
| 5370 | (VLD1q16wb_fixed VecListTwoD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>; |
| 5371 | defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn!", |
| 5372 | (VLD1q32wb_fixed VecListTwoD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>; |
| 5373 | defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn!", |
| 5374 | (VLD1q64wb_fixed VecListTwoD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>; |
Jim Grosbach | c5a6a68 | 2011-11-15 17:49:59 +0000 | [diff] [blame] | 5375 | // with writeback, register stride |
| 5376 | defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm", |
| 5377 | (VLD1q8wb_register VecListTwoD:$Vd, zero_reg, addrmode6:$Rn, |
| 5378 | rGPR:$Rm, pred:$p)>; |
| 5379 | defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm", |
| 5380 | (VLD1q16wb_register VecListTwoD:$Vd, zero_reg, addrmode6:$Rn, |
| 5381 | rGPR:$Rm, pred:$p)>; |
| 5382 | defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm", |
| 5383 | (VLD1q32wb_register VecListTwoD:$Vd, zero_reg, addrmode6:$Rn, |
| 5384 | rGPR:$Rm, pred:$p)>; |
| 5385 | defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm", |
| 5386 | (VLD1q64wb_register VecListTwoD:$Vd, zero_reg, addrmode6:$Rn, |
| 5387 | rGPR:$Rm, pred:$p)>; |
Jim Grosbach | e052b9a | 2011-11-14 23:32:59 +0000 | [diff] [blame] | 5388 | |
| 5389 | // Load three D registers. |
| 5390 | defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn", |
| 5391 | (VLD1d8T VecListThreeD:$Vd, addrmode6:$Rn, pred:$p)>; |
| 5392 | defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn", |
| 5393 | (VLD1d16T VecListThreeD:$Vd, addrmode6:$Rn, pred:$p)>; |
| 5394 | defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn", |
| 5395 | (VLD1d32T VecListThreeD:$Vd, addrmode6:$Rn, pred:$p)>; |
| 5396 | defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn", |
| 5397 | (VLD1d64T VecListThreeD:$Vd, addrmode6:$Rn, pred:$p)>; |
Jim Grosbach | bfc9429 | 2011-11-15 01:46:57 +0000 | [diff] [blame] | 5398 | // with writeback, fixed stride |
| 5399 | defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn!", |
| 5400 | (VLD1d8Twb_fixed VecListThreeD:$Vd, zero_reg, |
| 5401 | addrmode6:$Rn, pred:$p)>; |
| 5402 | defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn!", |
| 5403 | (VLD1d16Twb_fixed VecListThreeD:$Vd, zero_reg, |
| 5404 | addrmode6:$Rn, pred:$p)>; |
| 5405 | defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn!", |
| 5406 | (VLD1d32Twb_fixed VecListThreeD:$Vd, zero_reg, |
| 5407 | addrmode6:$Rn, pred:$p)>; |
| 5408 | defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn!", |
| 5409 | (VLD1d64Twb_fixed VecListThreeD:$Vd, zero_reg, |
| 5410 | addrmode6:$Rn, pred:$p)>; |
Jim Grosbach | c5a6a68 | 2011-11-15 17:49:59 +0000 | [diff] [blame] | 5411 | // with writeback, register stride |
| 5412 | defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm", |
| 5413 | (VLD1d8Twb_register VecListThreeD:$Vd, zero_reg, |
| 5414 | addrmode6:$Rn, rGPR:$Rm, pred:$p)>; |
| 5415 | defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm", |
| 5416 | (VLD1d16Twb_register VecListThreeD:$Vd, zero_reg, |
| 5417 | addrmode6:$Rn, rGPR:$Rm, pred:$p)>; |
| 5418 | defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm", |
| 5419 | (VLD1d32Twb_register VecListThreeD:$Vd, zero_reg, |
| 5420 | addrmode6:$Rn, rGPR:$Rm, pred:$p)>; |
| 5421 | defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm", |
| 5422 | (VLD1d64Twb_register VecListThreeD:$Vd, zero_reg, |
| 5423 | addrmode6:$Rn, rGPR:$Rm, pred:$p)>; |
Jim Grosbach | bfc9429 | 2011-11-15 01:46:57 +0000 | [diff] [blame] | 5424 | |
Jim Grosbach | e052b9a | 2011-11-14 23:32:59 +0000 | [diff] [blame] | 5425 | |
| 5426 | // Load four D registers. |
| 5427 | defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn", |
| 5428 | (VLD1d8Q VecListFourD:$Vd, addrmode6:$Rn, pred:$p)>; |
| 5429 | defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn", |
| 5430 | (VLD1d16Q VecListFourD:$Vd, addrmode6:$Rn, pred:$p)>; |
| 5431 | defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn", |
| 5432 | (VLD1d32Q VecListFourD:$Vd, addrmode6:$Rn, pred:$p)>; |
| 5433 | defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn", |
| 5434 | (VLD1d64Q VecListFourD:$Vd, addrmode6:$Rn, pred:$p)>; |
Jim Grosbach | bfc9429 | 2011-11-15 01:46:57 +0000 | [diff] [blame] | 5435 | // with writeback, fixed stride |
| 5436 | defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn!", |
| 5437 | (VLD1d8Qwb_fixed VecListFourD:$Vd, zero_reg, |
| 5438 | addrmode6:$Rn, pred:$p)>; |
| 5439 | defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn!", |
| 5440 | (VLD1d16Qwb_fixed VecListFourD:$Vd, zero_reg, |
| 5441 | addrmode6:$Rn, pred:$p)>; |
| 5442 | defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn!", |
| 5443 | (VLD1d32Qwb_fixed VecListFourD:$Vd, zero_reg, |
| 5444 | addrmode6:$Rn, pred:$p)>; |
| 5445 | defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn!", |
| 5446 | (VLD1d64Qwb_fixed VecListFourD:$Vd, zero_reg, |
| 5447 | addrmode6:$Rn, pred:$p)>; |
Jim Grosbach | c5a6a68 | 2011-11-15 17:49:59 +0000 | [diff] [blame] | 5448 | // with writeback, register stride |
| 5449 | defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm", |
| 5450 | (VLD1d8Qwb_register VecListFourD:$Vd, zero_reg, |
| 5451 | addrmode6:$Rn, rGPR:$Rm, pred:$p)>; |
| 5452 | defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm", |
| 5453 | (VLD1d16Qwb_register VecListFourD:$Vd, zero_reg, |
| 5454 | addrmode6:$Rn, rGPR:$Rm, pred:$p)>; |
| 5455 | defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm", |
| 5456 | (VLD1d32Qwb_register VecListFourD:$Vd, zero_reg, |
| 5457 | addrmode6:$Rn, rGPR:$Rm, pred:$p)>; |
| 5458 | defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm", |
| 5459 | (VLD1d64Qwb_register VecListFourD:$Vd, zero_reg, |
| 5460 | addrmode6:$Rn, rGPR:$Rm, pred:$p)>; |
Jim Grosbach | dd47e0b | 2011-11-14 23:43:46 +0000 | [diff] [blame] | 5461 | |
| 5462 | // VST1 requires a size suffix, but also accepts type specific variants. |
Jim Grosbach | bfc9429 | 2011-11-15 01:46:57 +0000 | [diff] [blame] | 5463 | // Store one D register. |
Jim Grosbach | dd47e0b | 2011-11-14 23:43:46 +0000 | [diff] [blame] | 5464 | defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn", |
| 5465 | (VST1d8 addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>; |
| 5466 | defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn", |
| 5467 | (VST1d16 addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>; |
| 5468 | defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn", |
| 5469 | (VST1d32 addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>; |
| 5470 | defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn", |
| 5471 | (VST1d64 addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>; |
Jim Grosbach | bfc9429 | 2011-11-15 01:46:57 +0000 | [diff] [blame] | 5472 | // with writeback, fixed stride |
| 5473 | defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn!", |
| 5474 | (VST1d8wb_fixed zero_reg, addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>; |
| 5475 | defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn!", |
| 5476 | (VST1d16wb_fixed zero_reg, addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>; |
| 5477 | defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn!", |
| 5478 | (VST1d32wb_fixed zero_reg, addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>; |
| 5479 | defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn!", |
| 5480 | (VST1d64wb_fixed zero_reg, addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>; |
Jim Grosbach | c5a6a68 | 2011-11-15 17:49:59 +0000 | [diff] [blame] | 5481 | // with writeback, register stride |
| 5482 | defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm", |
| 5483 | (VST1d8wb_register zero_reg, addrmode6:$Rn, rGPR:$Rm, |
| 5484 | VecListOneD:$Vd, pred:$p)>; |
| 5485 | defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm", |
| 5486 | (VST1d16wb_register zero_reg, addrmode6:$Rn, rGPR:$Rm, |
| 5487 | VecListOneD:$Vd, pred:$p)>; |
| 5488 | defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm", |
| 5489 | (VST1d32wb_register zero_reg, addrmode6:$Rn, rGPR:$Rm, |
| 5490 | VecListOneD:$Vd, pred:$p)>; |
| 5491 | defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm", |
| 5492 | (VST1d64wb_register zero_reg, addrmode6:$Rn, rGPR:$Rm, |
| 5493 | VecListOneD:$Vd, pred:$p)>; |
Jim Grosbach | dd47e0b | 2011-11-14 23:43:46 +0000 | [diff] [blame] | 5494 | |
Jim Grosbach | bfc9429 | 2011-11-15 01:46:57 +0000 | [diff] [blame] | 5495 | // Store two D registers. |
Jim Grosbach | dd47e0b | 2011-11-14 23:43:46 +0000 | [diff] [blame] | 5496 | defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn", |
| 5497 | (VST1q8 addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>; |
| 5498 | defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn", |
| 5499 | (VST1q16 addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>; |
| 5500 | defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn", |
| 5501 | (VST1q32 addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>; |
| 5502 | defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn", |
| 5503 | (VST1q64 addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>; |
Jim Grosbach | bfc9429 | 2011-11-15 01:46:57 +0000 | [diff] [blame] | 5504 | // with writeback, fixed stride |
| 5505 | defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn!", |
| 5506 | (VST1q8wb_fixed zero_reg, addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>; |
| 5507 | defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn!", |
| 5508 | (VST1q16wb_fixed zero_reg, addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>; |
| 5509 | defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn!", |
| 5510 | (VST1q32wb_fixed zero_reg, addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>; |
| 5511 | defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn!", |
| 5512 | (VST1q64wb_fixed zero_reg, addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>; |
Jim Grosbach | c5a6a68 | 2011-11-15 17:49:59 +0000 | [diff] [blame] | 5513 | // with writeback, register stride |
| 5514 | defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm", |
| 5515 | (VST1q8wb_register zero_reg, addrmode6:$Rn, |
| 5516 | rGPR:$Rm, VecListTwoD:$Vd, pred:$p)>; |
| 5517 | defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm", |
| 5518 | (VST1q16wb_register zero_reg, addrmode6:$Rn, |
| 5519 | rGPR:$Rm, VecListTwoD:$Vd, pred:$p)>; |
| 5520 | defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm", |
| 5521 | (VST1q32wb_register zero_reg, addrmode6:$Rn, |
| 5522 | rGPR:$Rm, VecListTwoD:$Vd, pred:$p)>; |
| 5523 | defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm", |
| 5524 | (VST1q64wb_register zero_reg, addrmode6:$Rn, |
| 5525 | rGPR:$Rm, VecListTwoD:$Vd, pred:$p)>; |
Jim Grosbach | dd47e0b | 2011-11-14 23:43:46 +0000 | [diff] [blame] | 5526 | |
Jim Grosbach | dd47e0b | 2011-11-14 23:43:46 +0000 | [diff] [blame] | 5527 | // Load three D registers. |
Jim Grosbach | 1ec7bf0c | 2011-11-29 23:21:31 +0000 | [diff] [blame] | 5528 | defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn", |
| 5529 | (VST1d8T addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>; |
| 5530 | defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn", |
| 5531 | (VST1d16T addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>; |
| 5532 | defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn", |
| 5533 | (VST1d32T addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>; |
| 5534 | defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn", |
| 5535 | (VST1d64T addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>; |
| 5536 | defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn!", |
| 5537 | (VST1d8Twb_fixed zero_reg, addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>; |
| 5538 | defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn!", |
| 5539 | (VST1d16Twb_fixed zero_reg, addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>; |
| 5540 | defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn!", |
| 5541 | (VST1d32Twb_fixed zero_reg, addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>; |
| 5542 | defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn!", |
| 5543 | (VST1d64Twb_fixed zero_reg, addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>; |
| 5544 | defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm", |
| 5545 | (VST1d8Twb_register zero_reg, addrmode6:$Rn, rGPR:$Rm, |
| 5546 | VecListThreeD:$Vd, pred:$p)>; |
| 5547 | defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm", |
| 5548 | (VST1d16Twb_register zero_reg, addrmode6:$Rn, rGPR:$Rm, |
| 5549 | VecListThreeD:$Vd, pred:$p)>; |
| 5550 | defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm", |
| 5551 | (VST1d32Twb_register zero_reg, addrmode6:$Rn, rGPR:$Rm, |
| 5552 | VecListThreeD:$Vd, pred:$p)>; |
| 5553 | defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm", |
| 5554 | (VST1d64Twb_register zero_reg, addrmode6:$Rn, rGPR:$Rm, |
| 5555 | VecListThreeD:$Vd, pred:$p)>; |
Jim Grosbach | dd47e0b | 2011-11-14 23:43:46 +0000 | [diff] [blame] | 5556 | |
| 5557 | // Load four D registers. |
Jim Grosbach | 1ec7bf0c | 2011-11-29 23:21:31 +0000 | [diff] [blame] | 5558 | defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn", |
| 5559 | (VST1d8Q addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>; |
| 5560 | defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn", |
| 5561 | (VST1d16Q addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>; |
| 5562 | defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn", |
| 5563 | (VST1d32Q addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>; |
| 5564 | defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn", |
| 5565 | (VST1d64Q addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>; |
| 5566 | defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn!", |
| 5567 | (VST1d8Qwb_fixed zero_reg, addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>; |
| 5568 | defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn!", |
| 5569 | (VST1d16Qwb_fixed zero_reg, addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>; |
| 5570 | defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn!", |
| 5571 | (VST1d32Qwb_fixed zero_reg, addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>; |
| 5572 | defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn!", |
| 5573 | (VST1d64Qwb_fixed zero_reg, addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>; |
| 5574 | defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm", |
| 5575 | (VST1d8Qwb_register zero_reg, addrmode6:$Rn, rGPR:$Rm, |
| 5576 | VecListFourD:$Vd, pred:$p)>; |
| 5577 | defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm", |
| 5578 | (VST1d16Qwb_register zero_reg, addrmode6:$Rn, rGPR:$Rm, |
| 5579 | VecListFourD:$Vd, pred:$p)>; |
| 5580 | defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm", |
| 5581 | (VST1d32Qwb_register zero_reg, addrmode6:$Rn, rGPR:$Rm, |
| 5582 | VecListFourD:$Vd, pred:$p)>; |
| 5583 | defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm", |
| 5584 | (VST1d64Qwb_register zero_reg, addrmode6:$Rn, rGPR:$Rm, |
| 5585 | VecListFourD:$Vd, pred:$p)>; |
Jim Grosbach | 19885de | 2011-11-15 20:49:46 +0000 | [diff] [blame] | 5586 | |
| 5587 | |
| 5588 | // VTRN instructions data type suffix aliases for more-specific types. |
| 5589 | defm : VFPDT8ReqInstAlias <"vtrn${p}", "$Dd, $Dm", |
| 5590 | (VTRNd8 DPR:$Dd, DPR:$Dm, pred:$p)>; |
| 5591 | defm : VFPDT16ReqInstAlias<"vtrn${p}", "$Dd, $Dm", |
| 5592 | (VTRNd16 DPR:$Dd, DPR:$Dm, pred:$p)>; |
| 5593 | defm : VFPDT32ReqInstAlias<"vtrn${p}", "$Dd, $Dm", |
| 5594 | (VTRNd32 DPR:$Dd, DPR:$Dm, pred:$p)>; |
| 5595 | |
| 5596 | defm : VFPDT8ReqInstAlias <"vtrn${p}", "$Qd, $Qm", |
| 5597 | (VTRNq8 QPR:$Qd, QPR:$Qm, pred:$p)>; |
| 5598 | defm : VFPDT16ReqInstAlias<"vtrn${p}", "$Qd, $Qm", |
| 5599 | (VTRNq16 QPR:$Qd, QPR:$Qm, pred:$p)>; |
| 5600 | defm : VFPDT32ReqInstAlias<"vtrn${p}", "$Qd, $Qm", |
| 5601 | (VTRNq32 QPR:$Qd, QPR:$Qm, pred:$p)>; |