blob: 12efea242ba869dd54f9136f22b991c82dabd034 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Jim Grosbach460a9052011-10-07 23:56:00 +000014
15//===----------------------------------------------------------------------===//
16// NEON-specific Operands.
17//===----------------------------------------------------------------------===//
Jim Grosbach698f3b02011-10-17 21:00:11 +000018def nModImm : Operand<i32> {
19 let PrintMethod = "printNEONModImmOperand";
20}
21
Jim Grosbach0e387b22011-10-17 22:26:03 +000022def nImmSplatI8AsmOperand : AsmOperandClass { let Name = "NEONi8splat"; }
23def nImmSplatI8 : Operand<i32> {
24 let PrintMethod = "printNEONModImmOperand";
25 let ParserMatchClass = nImmSplatI8AsmOperand;
26}
Jim Grosbachea461102011-10-17 23:09:09 +000027def nImmSplatI16AsmOperand : AsmOperandClass { let Name = "NEONi16splat"; }
28def nImmSplatI16 : Operand<i32> {
29 let PrintMethod = "printNEONModImmOperand";
30 let ParserMatchClass = nImmSplatI16AsmOperand;
31}
Jim Grosbach6248a542011-10-18 00:22:00 +000032def nImmSplatI32AsmOperand : AsmOperandClass { let Name = "NEONi32splat"; }
33def nImmSplatI32 : Operand<i32> {
34 let PrintMethod = "printNEONModImmOperand";
35 let ParserMatchClass = nImmSplatI32AsmOperand;
36}
37def nImmVMOVI32AsmOperand : AsmOperandClass { let Name = "NEONi32vmov"; }
38def nImmVMOVI32 : Operand<i32> {
39 let PrintMethod = "printNEONModImmOperand";
40 let ParserMatchClass = nImmVMOVI32AsmOperand;
41}
Evan Chengeaa192a2011-11-15 02:12:34 +000042def nImmVMOVF32 : Operand<i32> {
43 let PrintMethod = "printFPImmOperand";
44 let ParserMatchClass = FPImmOperand;
45}
Jim Grosbachf2f5bc62011-10-18 16:18:11 +000046def nImmSplatI64AsmOperand : AsmOperandClass { let Name = "NEONi64splat"; }
47def nImmSplatI64 : Operand<i32> {
48 let PrintMethod = "printNEONModImmOperand";
49 let ParserMatchClass = nImmSplatI64AsmOperand;
50}
Jim Grosbach0e387b22011-10-17 22:26:03 +000051
Jim Grosbach460a9052011-10-07 23:56:00 +000052def VectorIndex8Operand : AsmOperandClass { let Name = "VectorIndex8"; }
53def VectorIndex16Operand : AsmOperandClass { let Name = "VectorIndex16"; }
54def VectorIndex32Operand : AsmOperandClass { let Name = "VectorIndex32"; }
55def VectorIndex8 : Operand<i32>, ImmLeaf<i32, [{
56 return ((uint64_t)Imm) < 8;
57}]> {
58 let ParserMatchClass = VectorIndex8Operand;
59 let PrintMethod = "printVectorIndex";
60 let MIOperandInfo = (ops i32imm);
61}
62def VectorIndex16 : Operand<i32>, ImmLeaf<i32, [{
63 return ((uint64_t)Imm) < 4;
64}]> {
65 let ParserMatchClass = VectorIndex16Operand;
66 let PrintMethod = "printVectorIndex";
67 let MIOperandInfo = (ops i32imm);
68}
69def VectorIndex32 : Operand<i32>, ImmLeaf<i32, [{
70 return ((uint64_t)Imm) < 2;
71}]> {
72 let ParserMatchClass = VectorIndex32Operand;
73 let PrintMethod = "printVectorIndex";
74 let MIOperandInfo = (ops i32imm);
75}
76
Jim Grosbachbd1cff52011-11-29 23:33:40 +000077// Register list of one D register.
Jim Grosbach862019c2011-10-18 23:02:30 +000078def VecListOneDAsmOperand : AsmOperandClass {
79 let Name = "VecListOneD";
80 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000081 let RenderMethod = "addVecListOperands";
Jim Grosbach862019c2011-10-18 23:02:30 +000082}
83def VecListOneD : RegisterOperand<DPR, "printVectorListOne"> {
84 let ParserMatchClass = VecListOneDAsmOperand;
85}
Jim Grosbach280dfad2011-10-21 18:54:25 +000086// Register list of two sequential D registers.
87def VecListTwoDAsmOperand : AsmOperandClass {
88 let Name = "VecListTwoD";
89 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000090 let RenderMethod = "addVecListOperands";
Jim Grosbach280dfad2011-10-21 18:54:25 +000091}
92def VecListTwoD : RegisterOperand<DPR, "printVectorListTwo"> {
93 let ParserMatchClass = VecListTwoDAsmOperand;
94}
Jim Grosbachcdcfa282011-10-21 20:02:19 +000095// Register list of three sequential D registers.
96def VecListThreeDAsmOperand : AsmOperandClass {
97 let Name = "VecListThreeD";
98 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000099 let RenderMethod = "addVecListOperands";
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000100}
101def VecListThreeD : RegisterOperand<DPR, "printVectorListThree"> {
102 let ParserMatchClass = VecListThreeDAsmOperand;
103}
Jim Grosbachb6310312011-10-21 20:35:01 +0000104// Register list of four sequential D registers.
105def VecListFourDAsmOperand : AsmOperandClass {
106 let Name = "VecListFourD";
107 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000108 let RenderMethod = "addVecListOperands";
Jim Grosbachb6310312011-10-21 20:35:01 +0000109}
110def VecListFourD : RegisterOperand<DPR, "printVectorListFour"> {
111 let ParserMatchClass = VecListFourDAsmOperand;
112}
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000113// Register list of two D registers spaced by 2 (two sequential Q registers).
114def VecListTwoQAsmOperand : AsmOperandClass {
115 let Name = "VecListTwoQ";
116 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000117 let RenderMethod = "addVecListOperands";
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000118}
119def VecListTwoQ : RegisterOperand<DPR, "printVectorListTwo"> {
120 let ParserMatchClass = VecListTwoQAsmOperand;
121}
Jim Grosbach862019c2011-10-18 23:02:30 +0000122
Jim Grosbach98b05a52011-11-30 01:09:44 +0000123// Register list of one D register, with "all lanes" subscripting.
124def VecListOneDAllLanesAsmOperand : AsmOperandClass {
125 let Name = "VecListOneDAllLanes";
126 let ParserMethod = "parseVectorList";
127 let RenderMethod = "addVecListOperands";
128}
129def VecListOneDAllLanes : RegisterOperand<DPR, "printVectorListOneAllLanes"> {
130 let ParserMatchClass = VecListOneDAllLanesAsmOperand;
131}
Jim Grosbach13af2222011-11-30 18:21:25 +0000132// Register list of two D registers, with "all lanes" subscripting.
133def VecListTwoDAllLanesAsmOperand : AsmOperandClass {
134 let Name = "VecListTwoDAllLanes";
135 let ParserMethod = "parseVectorList";
136 let RenderMethod = "addVecListOperands";
137}
138def VecListTwoDAllLanes : RegisterOperand<DPR, "printVectorListTwoAllLanes"> {
139 let ParserMatchClass = VecListTwoDAllLanesAsmOperand;
140}
Jim Grosbach98b05a52011-11-30 01:09:44 +0000141
Jim Grosbach7636bf62011-12-02 00:35:16 +0000142// Register list of one D register, with byte lane subscripting.
143def VecListOneDByteIndexAsmOperand : AsmOperandClass {
144 let Name = "VecListOneDByteIndexed";
145 let ParserMethod = "parseVectorList";
146 let RenderMethod = "addVecListIndexedOperands";
147}
148def VecListOneDByteIndexed : Operand<i32> {
149 let ParserMatchClass = VecListOneDByteIndexAsmOperand;
150 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
151}
152
Bob Wilson5bafff32009-06-22 23:27:02 +0000153//===----------------------------------------------------------------------===//
154// NEON-specific DAG Nodes.
155//===----------------------------------------------------------------------===//
156
157def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000158def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000159
160def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000161def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000162def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000163def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
164def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000165def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
166def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000167def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
168def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000169def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
170def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
171
172// Types for vector shift by immediates. The "SHX" version is for long and
173// narrow operations where the source and destination vectors have different
174// types. The "SHINS" version is for shift and insert operations.
175def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
176 SDTCisVT<2, i32>]>;
177def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
178 SDTCisVT<2, i32>]>;
179def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
180 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
181
182def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
183def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
184def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
185def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
186def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
187def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
188def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
189
190def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
191def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
192def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
193
194def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
195def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
196def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
197def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
198def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
199def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
200
201def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
202def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
203def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
204
205def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
206def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
207
208def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
209 SDTCisVT<2, i32>]>;
210def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
211def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
212
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000213def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
214def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
215def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
Evan Chengeaa192a2011-11-15 02:12:34 +0000216def NEONvmovFPImm : SDNode<"ARMISD::VMOVFPIMM", SDTARMVMOVIMM>;
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000217
Owen Andersond9668172010-11-03 22:44:51 +0000218def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
219 SDTCisVT<2, i32>]>;
220def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +0000221def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +0000222
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000223def NEONvbsl : SDNode<"ARMISD::VBSL",
224 SDTypeProfile<1, 3, [SDTCisVec<0>,
225 SDTCisSameAs<0, 1>,
226 SDTCisSameAs<0, 2>,
227 SDTCisSameAs<0, 3>]>>;
228
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000229def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
230
Bob Wilson0ce37102009-08-14 05:08:32 +0000231// VDUPLANE can produce a quad-register result from a double-register source,
232// so the result is not constrained to match the source.
233def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
234 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
235 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000236
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000237def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
238 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
239def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
240
Bob Wilsond8e17572009-08-12 22:31:50 +0000241def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
242def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
243def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
244def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
245
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000246def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000247 SDTCisSameAs<0, 2>,
248 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000249def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
250def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
251def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000252
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000253def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
254 SDTCisSameAs<1, 2>]>;
255def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
256def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
257
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000258def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
259 SDTCisSameAs<0, 2>]>;
260def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
261def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
262
Bob Wilsoncba270d2010-07-13 21:16:48 +0000263def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
264 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000265 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000266 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
267 return (EltBits == 32 && EltVal == 0);
268}]>;
269
270def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
271 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000272 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000273 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
274 return (EltBits == 8 && EltVal == 0xff);
275}]>;
276
Bob Wilson5bafff32009-06-22 23:27:02 +0000277//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +0000278// NEON load / store instructions
279//===----------------------------------------------------------------------===//
280
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000281// Use VLDM to load a Q register as a D register pair.
282// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000283def VLDMQIA
284 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
285 IIC_fpLoad_m, "",
286 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000287
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000288// Use VSTM to store a Q register as a D register pair.
289// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000290def VSTMQIA
291 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
292 IIC_fpStore_m, "",
293 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000294
Bob Wilsonffde0802010-09-02 16:00:54 +0000295// Classes for VLD* pseudo-instructions with multi-register operands.
296// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000297class VLDQPseudo<InstrItinClass itin>
298 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
299class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000300 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000301 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000302 "$addr.addr = $wb">;
Jim Grosbach10b90a92011-10-24 21:45:13 +0000303class VLDQWBfixedPseudo<InstrItinClass itin>
304 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
305 (ins addrmode6:$addr), itin,
306 "$addr.addr = $wb">;
307class VLDQWBregisterPseudo<InstrItinClass itin>
308 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
309 (ins addrmode6:$addr, rGPR:$offset), itin,
310 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000311class VLDQQPseudo<InstrItinClass itin>
312 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
313class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000314 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000315 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000316 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +0000317class VLDQQQQPseudo<InstrItinClass itin>
Bob Wilson9a450082011-08-05 07:24:09 +0000318 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin,
319 "$src = $dst">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000320class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000321 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000322 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000323 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000324
Bob Wilson2a0e9742010-11-27 06:35:16 +0000325let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
326
Bob Wilson205a5ca2009-07-08 18:11:30 +0000327// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000328class VLD1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +0000329 : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000330 (ins addrmode6:$Rn), IIC_VLD1,
Jim Grosbach6b09c772011-10-20 15:04:25 +0000331 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000332 let Rm = 0b1111;
333 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000334 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000335}
Bob Wilson621f1952010-03-23 05:25:43 +0000336class VLD1Q<bits<4> op7_4, string Dt>
Jim Grosbach280dfad2011-10-21 18:54:25 +0000337 : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000338 (ins addrmode6:$Rn), IIC_VLD1x2,
Jim Grosbach280dfad2011-10-21 18:54:25 +0000339 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000340 let Rm = 0b1111;
341 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000342 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000343}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000344
Owen Andersond9aa7d32010-11-02 00:05:05 +0000345def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
346def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
347def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
348def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000349
Owen Andersond9aa7d32010-11-02 00:05:05 +0000350def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
351def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
352def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
353def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000354
Evan Chengd2ca8132010-10-09 01:03:04 +0000355def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
356def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
357def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
358def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000359
Bob Wilson99493b22010-03-20 17:59:03 +0000360// ...with address register writeback:
Jim Grosbach10b90a92011-10-24 21:45:13 +0000361multiclass VLD1DWB<bits<4> op7_4, string Dt> {
362 def _fixed : NLdSt<0,0b10, 0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
363 (ins addrmode6:$Rn), IIC_VLD1u,
364 "vld1", Dt, "$Vd, $Rn!",
365 "$Rn.addr = $wb", []> {
366 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
367 let Inst{4} = Rn{4};
368 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000369 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000370 }
371 def _register : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
372 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1u,
373 "vld1", Dt, "$Vd, $Rn, $Rm",
374 "$Rn.addr = $wb", []> {
375 let Inst{4} = Rn{4};
376 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000377 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000378 }
Owen Andersone85bd772010-11-02 00:24:52 +0000379}
Jim Grosbach10b90a92011-10-24 21:45:13 +0000380multiclass VLD1QWB<bits<4> op7_4, string Dt> {
381 def _fixed : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
382 (ins addrmode6:$Rn), IIC_VLD1x2u,
383 "vld1", Dt, "$Vd, $Rn!",
384 "$Rn.addr = $wb", []> {
385 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
386 let Inst{5-4} = Rn{5-4};
387 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000388 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000389 }
390 def _register : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
391 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
392 "vld1", Dt, "$Vd, $Rn, $Rm",
393 "$Rn.addr = $wb", []> {
394 let Inst{5-4} = Rn{5-4};
395 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000396 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000397 }
Owen Andersone85bd772010-11-02 00:24:52 +0000398}
Bob Wilson99493b22010-03-20 17:59:03 +0000399
Jim Grosbach10b90a92011-10-24 21:45:13 +0000400defm VLD1d8wb : VLD1DWB<{0,0,0,?}, "8">;
401defm VLD1d16wb : VLD1DWB<{0,1,0,?}, "16">;
402defm VLD1d32wb : VLD1DWB<{1,0,0,?}, "32">;
403defm VLD1d64wb : VLD1DWB<{1,1,0,?}, "64">;
404defm VLD1q8wb : VLD1QWB<{0,0,?,?}, "8">;
405defm VLD1q16wb : VLD1QWB<{0,1,?,?}, "16">;
406defm VLD1q32wb : VLD1QWB<{1,0,?,?}, "32">;
407defm VLD1q64wb : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000408
Jim Grosbach10b90a92011-10-24 21:45:13 +0000409def VLD1q8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
410def VLD1q16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
411def VLD1q32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
412def VLD1q64PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
413def VLD1q8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
414def VLD1q16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
415def VLD1q32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
416def VLD1q64PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000417
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000418// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +0000419class VLD1D3<bits<4> op7_4, string Dt>
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000420 : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000421 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000422 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000423 let Rm = 0b1111;
424 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000425 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000426}
Jim Grosbach59216752011-10-24 23:26:05 +0000427multiclass VLD1D3WB<bits<4> op7_4, string Dt> {
428 def _fixed : NLdSt<0,0b10,0b0110, op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
429 (ins addrmode6:$Rn), IIC_VLD1x2u,
430 "vld1", Dt, "$Vd, $Rn!",
431 "$Rn.addr = $wb", []> {
432 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Owen Andersonb3727fe2011-10-28 20:43:24 +0000433 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000434 let DecoderMethod = "DecodeVLDInstruction";
435 let AsmMatchConverter = "cvtVLDwbFixed";
436 }
437 def _register : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
438 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
439 "vld1", Dt, "$Vd, $Rn, $Rm",
440 "$Rn.addr = $wb", []> {
Owen Andersonb3727fe2011-10-28 20:43:24 +0000441 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000442 let DecoderMethod = "DecodeVLDInstruction";
443 let AsmMatchConverter = "cvtVLDwbRegister";
444 }
Owen Andersone85bd772010-11-02 00:24:52 +0000445}
Bob Wilson052ba452010-03-22 18:22:06 +0000446
Owen Andersone85bd772010-11-02 00:24:52 +0000447def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
448def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
449def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
450def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000451
Jim Grosbach59216752011-10-24 23:26:05 +0000452defm VLD1d8Twb : VLD1D3WB<{0,0,0,?}, "8">;
453defm VLD1d16Twb : VLD1D3WB<{0,1,0,?}, "16">;
454defm VLD1d32Twb : VLD1D3WB<{1,0,0,?}, "32">;
455defm VLD1d64Twb : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000456
Jim Grosbach59216752011-10-24 23:26:05 +0000457def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000458
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000459// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +0000460class VLD1D4<bits<4> op7_4, string Dt>
Jim Grosbachb6310312011-10-21 20:35:01 +0000461 : NLdSt<0, 0b10, 0b0010, op7_4, (outs VecListFourD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000462 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
Jim Grosbachb6310312011-10-21 20:35:01 +0000463 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000464 let Rm = 0b1111;
465 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000466 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000467}
Jim Grosbach399cdca2011-10-25 00:14:01 +0000468multiclass VLD1D4WB<bits<4> op7_4, string Dt> {
469 def _fixed : NLdSt<0,0b10,0b0010, op7_4, (outs VecListFourD:$Vd, GPR:$wb),
470 (ins addrmode6:$Rn), IIC_VLD1x2u,
471 "vld1", Dt, "$Vd, $Rn!",
472 "$Rn.addr = $wb", []> {
473 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
474 let Inst{5-4} = Rn{5-4};
475 let DecoderMethod = "DecodeVLDInstruction";
476 let AsmMatchConverter = "cvtVLDwbFixed";
477 }
478 def _register : NLdSt<0,0b10,0b0010,op7_4, (outs VecListFourD:$Vd, GPR:$wb),
479 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
480 "vld1", Dt, "$Vd, $Rn, $Rm",
481 "$Rn.addr = $wb", []> {
482 let Inst{5-4} = Rn{5-4};
483 let DecoderMethod = "DecodeVLDInstruction";
484 let AsmMatchConverter = "cvtVLDwbRegister";
485 }
Owen Andersone85bd772010-11-02 00:24:52 +0000486}
Johnny Chend7283d92010-02-23 20:51:23 +0000487
Owen Andersone85bd772010-11-02 00:24:52 +0000488def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
489def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
490def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
491def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000492
Jim Grosbach399cdca2011-10-25 00:14:01 +0000493defm VLD1d8Qwb : VLD1D4WB<{0,0,?,?}, "8">;
494defm VLD1d16Qwb : VLD1D4WB<{0,1,?,?}, "16">;
495defm VLD1d32Qwb : VLD1D4WB<{1,0,?,?}, "32">;
496defm VLD1d64Qwb : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000497
Jim Grosbach399cdca2011-10-25 00:14:01 +0000498def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000499
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000500// VLD2 : Vector Load (multiple 2-element structures)
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000501class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy>
502 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000503 (ins addrmode6:$Rn), IIC_VLD2,
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000504 "vld2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000505 let Rm = 0b1111;
506 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000507 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000508}
Jim Grosbach224180e2011-10-21 23:58:57 +0000509class VLD2Q<bits<4> op7_4, string Dt, RegisterOperand VdTy>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000510 : NLdSt<0, 0b10, 0b0011, op7_4,
Jim Grosbach224180e2011-10-21 23:58:57 +0000511 (outs VdTy:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000512 (ins addrmode6:$Rn), IIC_VLD2x2,
Jim Grosbach224180e2011-10-21 23:58:57 +0000513 "vld2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000514 let Rm = 0b1111;
515 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000516 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000517}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000518
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000519def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8", VecListTwoD>;
520def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16", VecListTwoD>;
521def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32", VecListTwoD>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000522
Jim Grosbach224180e2011-10-21 23:58:57 +0000523def VLD2q8 : VLD2Q<{0,0,?,?}, "8", VecListFourD>;
524def VLD2q16 : VLD2Q<{0,1,?,?}, "16", VecListFourD>;
525def VLD2q32 : VLD2Q<{1,0,?,?}, "32", VecListFourD>;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000526
Bob Wilson9d84fb32010-09-14 20:59:49 +0000527def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
528def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
529def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000530
Evan Chengd2ca8132010-10-09 01:03:04 +0000531def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
532def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
533def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000534
Bob Wilson92cb9322010-03-20 20:10:51 +0000535// ...with address register writeback:
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000536class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy>
537 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000538 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000539 "vld2", Dt, "$Vd, $Rn$Rm",
Owen Andersonf431eda2010-11-02 23:47:29 +0000540 "$Rn.addr = $wb", []> {
541 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000542 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000543}
Jim Grosbach224180e2011-10-21 23:58:57 +0000544class VLD2QWB<bits<4> op7_4, string Dt, RegisterOperand VdTy>
Bob Wilson92cb9322010-03-20 20:10:51 +0000545 : NLdSt<0, 0b10, 0b0011, op7_4,
Jim Grosbach224180e2011-10-21 23:58:57 +0000546 (outs VdTy:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000547 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
Jim Grosbach224180e2011-10-21 23:58:57 +0000548 "vld2", Dt, "$Vd, $Rn$Rm",
Owen Andersonf431eda2010-11-02 23:47:29 +0000549 "$Rn.addr = $wb", []> {
550 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000551 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000552}
Bob Wilson92cb9322010-03-20 20:10:51 +0000553
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000554def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8", VecListTwoD>;
555def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16", VecListTwoD>;
556def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32", VecListTwoD>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000557
Jim Grosbach224180e2011-10-21 23:58:57 +0000558def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8", VecListFourD>;
559def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16", VecListFourD>;
560def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32", VecListFourD>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000561
Evan Chengd2ca8132010-10-09 01:03:04 +0000562def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
563def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
564def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000565
Evan Chengd2ca8132010-10-09 01:03:04 +0000566def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
567def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
568def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000569
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000570// ...with double-spaced registers
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000571def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8", VecListTwoQ>;
572def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16", VecListTwoQ>;
573def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32", VecListTwoQ>;
574def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8", VecListTwoQ>;
575def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16", VecListTwoQ>;
576def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32", VecListTwoQ>;
Johnny Chend7283d92010-02-23 20:51:23 +0000577
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000578// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000579class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000580 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000581 (ins addrmode6:$Rn), IIC_VLD3,
582 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
583 let Rm = 0b1111;
584 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000585 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000586}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000587
Owen Andersoncf667be2010-11-02 01:24:55 +0000588def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
589def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
590def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000591
Bob Wilson9d84fb32010-09-14 20:59:49 +0000592def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
593def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
594def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000595
Bob Wilson92cb9322010-03-20 20:10:51 +0000596// ...with address register writeback:
597class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
598 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000599 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000600 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
601 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
602 "$Rn.addr = $wb", []> {
603 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000604 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000605}
Bob Wilson92cb9322010-03-20 20:10:51 +0000606
Owen Andersoncf667be2010-11-02 01:24:55 +0000607def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
608def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
609def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000610
Evan Cheng84f69e82010-10-09 01:45:34 +0000611def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
612def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
613def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000614
Bob Wilson7de68142011-02-07 17:43:15 +0000615// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000616def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
617def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
618def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
619def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
620def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
621def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000622
Evan Cheng84f69e82010-10-09 01:45:34 +0000623def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
624def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
625def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000626
Bob Wilson92cb9322010-03-20 20:10:51 +0000627// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +0000628def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
629def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
630def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
631
Evan Cheng84f69e82010-10-09 01:45:34 +0000632def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
633def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
634def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000635
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000636// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000637class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
638 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000639 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000640 (ins addrmode6:$Rn), IIC_VLD4,
641 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
642 let Rm = 0b1111;
643 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000644 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000645}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000646
Owen Andersoncf667be2010-11-02 01:24:55 +0000647def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
648def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
649def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000650
Bob Wilson9d84fb32010-09-14 20:59:49 +0000651def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
652def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
653def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000654
Bob Wilson92cb9322010-03-20 20:10:51 +0000655// ...with address register writeback:
656class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
657 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000658 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000659 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000660 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
661 "$Rn.addr = $wb", []> {
662 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000663 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000664}
Bob Wilson92cb9322010-03-20 20:10:51 +0000665
Owen Andersoncf667be2010-11-02 01:24:55 +0000666def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
667def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
668def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000669
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000670def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
671def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
672def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000673
Bob Wilson7de68142011-02-07 17:43:15 +0000674// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000675def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
676def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
677def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
678def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
679def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
680def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000681
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000682def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
683def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
684def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000685
Bob Wilson92cb9322010-03-20 20:10:51 +0000686// ...alternate versions to be allocated odd register numbers:
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000687def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
688def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
689def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
690
691def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
692def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
693def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000694
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000695} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
696
Bob Wilson8466fa12010-09-13 23:01:35 +0000697// Classes for VLD*LN pseudo-instructions with multi-register operands.
698// These are expanded to real instructions after register allocation.
699class VLDQLNPseudo<InstrItinClass itin>
700 : PseudoNLdSt<(outs QPR:$dst),
701 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
702 itin, "$src = $dst">;
703class VLDQLNWBPseudo<InstrItinClass itin>
704 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
705 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
706 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
707class VLDQQLNPseudo<InstrItinClass itin>
708 : PseudoNLdSt<(outs QQPR:$dst),
709 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
710 itin, "$src = $dst">;
711class VLDQQLNWBPseudo<InstrItinClass itin>
712 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
713 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
714 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
715class VLDQQQQLNPseudo<InstrItinClass itin>
716 : PseudoNLdSt<(outs QQQQPR:$dst),
717 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
718 itin, "$src = $dst">;
719class VLDQQQQLNWBPseudo<InstrItinClass itin>
720 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
721 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
722 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
723
Bob Wilsonb07c1712009-10-07 21:53:04 +0000724// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000725class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
726 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000727 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000728 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
729 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000730 "$src = $Vd",
731 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000732 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000733 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000734 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000735 let DecoderMethod = "DecodeVLD1LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000736}
Mon P Wang183c6272011-05-09 17:47:27 +0000737class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
738 PatFrag LoadOp>
739 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
740 (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane),
741 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
742 "$src = $Vd",
743 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
744 (i32 (LoadOp addrmode6oneL32:$Rn)),
745 imm:$lane))]> {
746 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000747 let DecoderMethod = "DecodeVLD1LN";
Mon P Wang183c6272011-05-09 17:47:27 +0000748}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000749class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
750 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
751 (i32 (LoadOp addrmode6:$addr)),
752 imm:$lane))];
753}
754
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000755def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
756 let Inst{7-5} = lane{2-0};
757}
758def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
759 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000760 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000761}
Mon P Wang183c6272011-05-09 17:47:27 +0000762def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000763 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000764 let Inst{5} = Rn{4};
765 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000766}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000767
Jim Grosbach7636bf62011-12-02 00:35:16 +0000768// FIXME: Proof of concept pseudos. We want to parameterize these for all
769// the suffices we have to support.
770def VLD1LNd8asm : NEONAsmPseudo<"vld1${p}.8 $list, $addr",
771 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
772def VLD1LNdf32asm : NEONAsmPseudo<"vld1${p}.f32 $list, $addr",
773 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
774
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000775def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
776def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
777def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
778
Bob Wilson746fa172010-12-10 22:13:32 +0000779def : Pat<(vector_insert (v2f32 DPR:$src),
780 (f32 (load addrmode6:$addr)), imm:$lane),
781 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
782def : Pat<(vector_insert (v4f32 QPR:$src),
783 (f32 (load addrmode6:$addr)), imm:$lane),
784 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
785
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000786let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
787
788// ...with address register writeback:
789class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000790 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000791 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000792 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000793 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000794 "$src = $Vd, $Rn.addr = $wb", []> {
795 let DecoderMethod = "DecodeVLD1LN";
796}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000797
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000798def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
799 let Inst{7-5} = lane{2-0};
800}
801def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
802 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000803 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000804}
805def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
806 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000807 let Inst{5} = Rn{4};
808 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000809}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000810
811def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
812def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
813def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000814
Bob Wilson243fcc52009-09-01 04:26:28 +0000815// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000816class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000817 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000818 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
819 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000820 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000821 let Rm = 0b1111;
822 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000823 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000824}
Bob Wilson243fcc52009-09-01 04:26:28 +0000825
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000826def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
827 let Inst{7-5} = lane{2-0};
828}
829def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
830 let Inst{7-6} = lane{1-0};
831}
832def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
833 let Inst{7} = lane{0};
834}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000835
Evan Chengd2ca8132010-10-09 01:03:04 +0000836def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
837def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
838def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000839
Bob Wilson41315282010-03-20 20:39:53 +0000840// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000841def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
842 let Inst{7-6} = lane{1-0};
843}
844def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
845 let Inst{7} = lane{0};
846}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000847
Evan Chengd2ca8132010-10-09 01:03:04 +0000848def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
849def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000850
Bob Wilsona1023642010-03-20 20:47:18 +0000851// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000852class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000853 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000854 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000855 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000856 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
857 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
858 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000859 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000860}
Bob Wilsona1023642010-03-20 20:47:18 +0000861
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000862def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
863 let Inst{7-5} = lane{2-0};
864}
865def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
866 let Inst{7-6} = lane{1-0};
867}
868def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
869 let Inst{7} = lane{0};
870}
Bob Wilsona1023642010-03-20 20:47:18 +0000871
Evan Chengd2ca8132010-10-09 01:03:04 +0000872def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
873def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
874def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000875
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000876def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
877 let Inst{7-6} = lane{1-0};
878}
879def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
880 let Inst{7} = lane{0};
881}
Bob Wilsona1023642010-03-20 20:47:18 +0000882
Evan Chengd2ca8132010-10-09 01:03:04 +0000883def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
884def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000885
Bob Wilson243fcc52009-09-01 04:26:28 +0000886// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000887class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000888 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000889 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000890 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000891 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000892 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000893 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000894 let DecoderMethod = "DecodeVLD3LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000895}
Bob Wilson243fcc52009-09-01 04:26:28 +0000896
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000897def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
898 let Inst{7-5} = lane{2-0};
899}
900def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
901 let Inst{7-6} = lane{1-0};
902}
903def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
904 let Inst{7} = lane{0};
905}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000906
Evan Cheng84f69e82010-10-09 01:45:34 +0000907def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
908def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
909def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000910
Bob Wilson41315282010-03-20 20:39:53 +0000911// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000912def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
913 let Inst{7-6} = lane{1-0};
914}
915def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
916 let Inst{7} = lane{0};
917}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000918
Evan Cheng84f69e82010-10-09 01:45:34 +0000919def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
920def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000921
Bob Wilsona1023642010-03-20 20:47:18 +0000922// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000923class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000924 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000925 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000926 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000927 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000928 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000929 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
930 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000931 []> {
932 let DecoderMethod = "DecodeVLD3LN";
933}
Bob Wilsona1023642010-03-20 20:47:18 +0000934
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000935def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
936 let Inst{7-5} = lane{2-0};
937}
938def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
939 let Inst{7-6} = lane{1-0};
940}
941def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
942 let Inst{7} = lane{0};
943}
Bob Wilsona1023642010-03-20 20:47:18 +0000944
Evan Cheng84f69e82010-10-09 01:45:34 +0000945def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
946def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
947def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000948
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000949def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
950 let Inst{7-6} = lane{1-0};
951}
952def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
953 let Inst{7} = lane{0};
954}
Bob Wilsona1023642010-03-20 20:47:18 +0000955
Evan Cheng84f69e82010-10-09 01:45:34 +0000956def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
957def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000958
Bob Wilson243fcc52009-09-01 04:26:28 +0000959// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000960class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000961 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000962 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000963 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000964 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000965 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000966 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000967 let Rm = 0b1111;
968 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000969 let DecoderMethod = "DecodeVLD4LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000970}
Bob Wilson243fcc52009-09-01 04:26:28 +0000971
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000972def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
973 let Inst{7-5} = lane{2-0};
974}
975def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
976 let Inst{7-6} = lane{1-0};
977}
978def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
979 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000980 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000981}
Bob Wilson62e053e2009-10-08 22:53:57 +0000982
Evan Cheng10dc63f2010-10-09 04:07:58 +0000983def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
984def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
985def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000986
Bob Wilson41315282010-03-20 20:39:53 +0000987// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000988def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
989 let Inst{7-6} = lane{1-0};
990}
991def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
992 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000993 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000994}
Bob Wilson62e053e2009-10-08 22:53:57 +0000995
Evan Cheng10dc63f2010-10-09 04:07:58 +0000996def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
997def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000998
Bob Wilsona1023642010-03-20 20:47:18 +0000999// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001000class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001001 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001002 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001003 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +00001004 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson6eb08dd2011-02-07 17:43:12 +00001005 IIC_VLD4lnu, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001006"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
1007"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001008 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001009 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001010 let DecoderMethod = "DecodeVLD4LN" ;
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001011}
Bob Wilsona1023642010-03-20 20:47:18 +00001012
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001013def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
1014 let Inst{7-5} = lane{2-0};
1015}
1016def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
1017 let Inst{7-6} = lane{1-0};
1018}
1019def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
1020 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001021 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001022}
Bob Wilsona1023642010-03-20 20:47:18 +00001023
Evan Cheng10dc63f2010-10-09 04:07:58 +00001024def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
1025def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
1026def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001027
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001028def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
1029 let Inst{7-6} = lane{1-0};
1030}
1031def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
1032 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001033 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001034}
Bob Wilsona1023642010-03-20 20:47:18 +00001035
Evan Cheng10dc63f2010-10-09 04:07:58 +00001036def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
1037def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001038
Bob Wilson2a0e9742010-11-27 06:35:16 +00001039} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
1040
Bob Wilsonb07c1712009-10-07 21:53:04 +00001041// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001042class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Jim Grosbach98b05a52011-11-30 01:09:44 +00001043 : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListOneDAllLanes:$Vd),
1044 (ins addrmode6dup:$Rn),
1045 IIC_VLD1dup, "vld1", Dt, "$Vd, $Rn", "",
1046 [(set VecListOneDAllLanes:$Vd,
1047 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001048 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001049 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001050 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001051}
1052class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
1053 let Pattern = [(set QPR:$dst,
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001054 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))];
Bob Wilson2a0e9742010-11-27 06:35:16 +00001055}
1056
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001057def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
1058def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
1059def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001060
1061def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
1062def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
1063def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
1064
Bob Wilson746fa172010-12-10 22:13:32 +00001065def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1066 (VLD1DUPd32 addrmode6:$addr)>;
1067def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1068 (VLD1DUPq32Pseudo addrmode6:$addr)>;
1069
Bob Wilson2a0e9742010-11-27 06:35:16 +00001070let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
1071
Bob Wilson20d55152010-12-10 22:13:24 +00001072class VLD1QDUP<bits<4> op7_4, string Dt>
Jim Grosbach13af2222011-11-30 18:21:25 +00001073 : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListTwoDAllLanes:$Vd),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001074 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Jim Grosbach13af2222011-11-30 18:21:25 +00001075 "vld1", Dt, "$Vd, $Rn", "", []> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001076 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001077 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001078 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001079}
1080
Bob Wilson20d55152010-12-10 22:13:24 +00001081def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">;
1082def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">;
1083def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001084
1085// ...with address register writeback:
Jim Grosbach096334e2011-11-30 19:35:44 +00001086multiclass VLD1DUPWB<bits<4> op7_4, string Dt> {
1087 def _fixed : NLdSt<1, 0b10, 0b1100, op7_4,
1088 (outs VecListOneDAllLanes:$Vd, GPR:$wb),
1089 (ins addrmode6dup:$Rn), IIC_VLD1dupu,
1090 "vld1", Dt, "$Vd, $Rn!",
1091 "$Rn.addr = $wb", []> {
1092 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1093 let Inst{4} = Rn{4};
1094 let DecoderMethod = "DecodeVLD1DupInstruction";
1095 let AsmMatchConverter = "cvtVLDwbFixed";
1096 }
1097 def _register : NLdSt<1, 0b10, 0b1100, op7_4,
1098 (outs VecListOneDAllLanes:$Vd, GPR:$wb),
1099 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu,
1100 "vld1", Dt, "$Vd, $Rn, $Rm",
1101 "$Rn.addr = $wb", []> {
1102 let Inst{4} = Rn{4};
1103 let DecoderMethod = "DecodeVLD1DupInstruction";
1104 let AsmMatchConverter = "cvtVLDwbRegister";
1105 }
Bob Wilsonbce55772010-11-27 07:12:02 +00001106}
Jim Grosbach096334e2011-11-30 19:35:44 +00001107multiclass VLD1QDUPWB<bits<4> op7_4, string Dt> {
1108 def _fixed : NLdSt<1, 0b10, 0b1100, op7_4,
1109 (outs VecListTwoDAllLanes:$Vd, GPR:$wb),
1110 (ins addrmode6dup:$Rn), IIC_VLD1dupu,
1111 "vld1", Dt, "$Vd, $Rn!",
1112 "$Rn.addr = $wb", []> {
1113 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1114 let Inst{4} = Rn{4};
1115 let DecoderMethod = "DecodeVLD1DupInstruction";
1116 let AsmMatchConverter = "cvtVLDwbFixed";
1117 }
1118 def _register : NLdSt<1, 0b10, 0b1100, op7_4,
1119 (outs VecListTwoDAllLanes:$Vd, GPR:$wb),
1120 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu,
1121 "vld1", Dt, "$Vd, $Rn, $Rm",
1122 "$Rn.addr = $wb", []> {
1123 let Inst{4} = Rn{4};
1124 let DecoderMethod = "DecodeVLD1DupInstruction";
1125 let AsmMatchConverter = "cvtVLDwbRegister";
1126 }
Bob Wilsonbce55772010-11-27 07:12:02 +00001127}
Bob Wilson2a0e9742010-11-27 06:35:16 +00001128
Jim Grosbach096334e2011-11-30 19:35:44 +00001129defm VLD1DUPd8wb : VLD1DUPWB<{0,0,0,0}, "8">;
1130defm VLD1DUPd16wb : VLD1DUPWB<{0,1,0,?}, "16">;
1131defm VLD1DUPd32wb : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001132
Jim Grosbach096334e2011-11-30 19:35:44 +00001133defm VLD1DUPq8wb : VLD1QDUPWB<{0,0,1,0}, "8">;
1134defm VLD1DUPq16wb : VLD1QDUPWB<{0,1,1,?}, "16">;
1135defm VLD1DUPq32wb : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001136
Jim Grosbach096334e2011-11-30 19:35:44 +00001137def VLD1DUPq8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1138def VLD1DUPq16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1139def VLD1DUPq32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1140def VLD1DUPq8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
1141def VLD1DUPq16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
1142def VLD1DUPq32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001143
Bob Wilsonb07c1712009-10-07 21:53:04 +00001144// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001145class VLD2DUP<bits<4> op7_4, string Dt>
1146 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001147 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001148 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
1149 let Rm = 0b1111;
1150 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001151 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001152}
1153
1154def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8">;
1155def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16">;
1156def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32">;
1157
1158def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
1159def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
1160def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
1161
1162// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001163def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8">;
1164def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16">;
1165def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001166
1167// ...with address register writeback:
1168class VLD2DUPWB<bits<4> op7_4, string Dt>
1169 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001170 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD2dupu,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001171 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1172 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001173 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001174}
1175
1176def VLD2DUPd8_UPD : VLD2DUPWB<{0,0,0,0}, "8">;
1177def VLD2DUPd16_UPD : VLD2DUPWB<{0,1,0,?}, "16">;
1178def VLD2DUPd32_UPD : VLD2DUPWB<{1,0,0,?}, "32">;
1179
Bob Wilson173fb142010-11-30 00:00:38 +00001180def VLD2DUPd8x2_UPD : VLD2DUPWB<{0,0,1,0}, "8">;
1181def VLD2DUPd16x2_UPD : VLD2DUPWB<{0,1,1,?}, "16">;
1182def VLD2DUPd32x2_UPD : VLD2DUPWB<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001183
1184def VLD2DUPd8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1185def VLD2DUPd16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1186def VLD2DUPd32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1187
Bob Wilsonb07c1712009-10-07 21:53:04 +00001188// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +00001189class VLD3DUP<bits<4> op7_4, string Dt>
1190 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001191 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +00001192 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
1193 let Rm = 0b1111;
Owen Andersonef2865a2011-08-15 23:38:54 +00001194 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001195 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001196}
1197
1198def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
1199def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
1200def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
1201
1202def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1203def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1204def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1205
1206// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001207def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">;
1208def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">;
1209def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001210
1211// ...with address register writeback:
1212class VLD3DUPWB<bits<4> op7_4, string Dt>
1213 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001214 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +00001215 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
1216 "$Rn.addr = $wb", []> {
Owen Andersonef2865a2011-08-15 23:38:54 +00001217 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001218 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001219}
1220
1221def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
1222def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
1223def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
1224
Bob Wilson173fb142010-11-30 00:00:38 +00001225def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
1226def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
1227def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001228
1229def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1230def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1231def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1232
Bob Wilsonb07c1712009-10-07 21:53:04 +00001233// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +00001234class VLD4DUP<bits<4> op7_4, string Dt>
1235 : NLdSt<1, 0b10, 0b1111, op7_4,
1236 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001237 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001238 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
1239 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001240 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001241 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001242}
1243
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001244def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
1245def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
1246def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001247
1248def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1249def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1250def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1251
1252// ...with double-spaced registers (not used for codegen):
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001253def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">;
1254def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">;
1255def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001256
1257// ...with address register writeback:
1258class VLD4DUPWB<bits<4> op7_4, string Dt>
1259 : NLdSt<1, 0b10, 0b1111, op7_4,
1260 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001261 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001262 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001263 "$Rn.addr = $wb", []> {
1264 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001265 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001266}
1267
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001268def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
1269def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
1270def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
1271
1272def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
1273def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1274def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001275
1276def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1277def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1278def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1279
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001280} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001281
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001282let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001283
Bob Wilson709d5922010-08-25 23:27:42 +00001284// Classes for VST* pseudo-instructions with multi-register operands.
1285// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001286class VSTQPseudo<InstrItinClass itin>
1287 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1288class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001289 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001290 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001291 "$addr.addr = $wb">;
Jim Grosbach4334e032011-10-31 21:50:31 +00001292class VSTQWBfixedPseudo<InstrItinClass itin>
1293 : PseudoNLdSt<(outs GPR:$wb),
1294 (ins addrmode6:$addr, QPR:$src), itin,
1295 "$addr.addr = $wb">;
1296class VSTQWBregisterPseudo<InstrItinClass itin>
1297 : PseudoNLdSt<(outs GPR:$wb),
1298 (ins addrmode6:$addr, rGPR:$offset, QPR:$src), itin,
1299 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001300class VSTQQPseudo<InstrItinClass itin>
1301 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1302class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001303 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001304 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001305 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +00001306class VSTQQQQPseudo<InstrItinClass itin>
1307 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001308class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001309 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001310 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001311 "$addr.addr = $wb">;
1312
Bob Wilson11d98992010-03-23 06:20:33 +00001313// VST1 : Vector Store (multiple single elements)
1314class VST1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +00001315 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, VecListOneD:$Vd),
1316 IIC_VST1, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001317 let Rm = 0b1111;
1318 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001319 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001320}
Bob Wilson11d98992010-03-23 06:20:33 +00001321class VST1Q<bits<4> op7_4, string Dt>
Jim Grosbach742c4ba2011-11-12 00:31:53 +00001322 : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$Rn, VecListTwoD:$Vd),
1323 IIC_VST1x2, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001324 let Rm = 0b1111;
1325 let Inst{5-4} = Rn{5-4};
Jim Grosbach4d061382011-11-11 23:51:31 +00001326 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001327}
Bob Wilson11d98992010-03-23 06:20:33 +00001328
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001329def VST1d8 : VST1D<{0,0,0,?}, "8">;
1330def VST1d16 : VST1D<{0,1,0,?}, "16">;
1331def VST1d32 : VST1D<{1,0,0,?}, "32">;
1332def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001333
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001334def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1335def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1336def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1337def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001338
Evan Cheng60ff8792010-10-11 22:03:18 +00001339def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
1340def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
1341def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
1342def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001343
Bob Wilson25eb5012010-03-20 20:54:36 +00001344// ...with address register writeback:
Jim Grosbach4334e032011-10-31 21:50:31 +00001345multiclass VST1DWB<bits<4> op7_4, string Dt> {
1346 def _fixed : NLdSt<0,0b00, 0b0111,op7_4, (outs GPR:$wb),
1347 (ins addrmode6:$Rn, VecListOneD:$Vd), IIC_VLD1u,
1348 "vst1", Dt, "$Vd, $Rn!",
1349 "$Rn.addr = $wb", []> {
1350 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1351 let Inst{4} = Rn{4};
1352 let DecoderMethod = "DecodeVSTInstruction";
1353 let AsmMatchConverter = "cvtVSTwbFixed";
1354 }
1355 def _register : NLdSt<0,0b00,0b0111,op7_4, (outs GPR:$wb),
1356 (ins addrmode6:$Rn, rGPR:$Rm, VecListOneD:$Vd),
1357 IIC_VLD1u,
1358 "vst1", Dt, "$Vd, $Rn, $Rm",
1359 "$Rn.addr = $wb", []> {
1360 let Inst{4} = Rn{4};
1361 let DecoderMethod = "DecodeVSTInstruction";
1362 let AsmMatchConverter = "cvtVSTwbRegister";
1363 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001364}
Jim Grosbach4334e032011-10-31 21:50:31 +00001365multiclass VST1QWB<bits<4> op7_4, string Dt> {
1366 def _fixed : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
1367 (ins addrmode6:$Rn, VecListTwoD:$Vd), IIC_VLD1x2u,
1368 "vst1", Dt, "$Vd, $Rn!",
1369 "$Rn.addr = $wb", []> {
1370 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1371 let Inst{5-4} = Rn{5-4};
1372 let DecoderMethod = "DecodeVSTInstruction";
1373 let AsmMatchConverter = "cvtVSTwbFixed";
1374 }
1375 def _register : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
1376 (ins addrmode6:$Rn, rGPR:$Rm, VecListTwoD:$Vd),
1377 IIC_VLD1x2u,
1378 "vst1", Dt, "$Vd, $Rn, $Rm",
1379 "$Rn.addr = $wb", []> {
1380 let Inst{5-4} = Rn{5-4};
1381 let DecoderMethod = "DecodeVSTInstruction";
1382 let AsmMatchConverter = "cvtVSTwbRegister";
1383 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001384}
Bob Wilson25eb5012010-03-20 20:54:36 +00001385
Jim Grosbach4334e032011-10-31 21:50:31 +00001386defm VST1d8wb : VST1DWB<{0,0,0,?}, "8">;
1387defm VST1d16wb : VST1DWB<{0,1,0,?}, "16">;
1388defm VST1d32wb : VST1DWB<{1,0,0,?}, "32">;
1389defm VST1d64wb : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001390
Jim Grosbach4334e032011-10-31 21:50:31 +00001391defm VST1q8wb : VST1QWB<{0,0,?,?}, "8">;
1392defm VST1q16wb : VST1QWB<{0,1,?,?}, "16">;
1393defm VST1q32wb : VST1QWB<{1,0,?,?}, "32">;
1394defm VST1q64wb : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001395
Jim Grosbach4334e032011-10-31 21:50:31 +00001396def VST1q8PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1397def VST1q16PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1398def VST1q32PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1399def VST1q64PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1400def VST1q8PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1401def VST1q16PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1402def VST1q32PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1403def VST1q64PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001404
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001405// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +00001406class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001407 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001408 (ins addrmode6:$Rn, VecListThreeD:$Vd),
1409 IIC_VST1x3, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001410 let Rm = 0b1111;
1411 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001412 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001413}
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001414multiclass VST1D3WB<bits<4> op7_4, string Dt> {
1415 def _fixed : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1416 (ins addrmode6:$Rn, VecListThreeD:$Vd), IIC_VLD1x3u,
1417 "vst1", Dt, "$Vd, $Rn!",
1418 "$Rn.addr = $wb", []> {
1419 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1420 let Inst{5-4} = Rn{5-4};
1421 let DecoderMethod = "DecodeVSTInstruction";
1422 let AsmMatchConverter = "cvtVSTwbFixed";
1423 }
1424 def _register : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1425 (ins addrmode6:$Rn, rGPR:$Rm, VecListThreeD:$Vd),
1426 IIC_VLD1x3u,
1427 "vst1", Dt, "$Vd, $Rn, $Rm",
1428 "$Rn.addr = $wb", []> {
1429 let Inst{5-4} = Rn{5-4};
1430 let DecoderMethod = "DecodeVSTInstruction";
1431 let AsmMatchConverter = "cvtVSTwbRegister";
1432 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001433}
Bob Wilson052ba452010-03-22 18:22:06 +00001434
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001435def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1436def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1437def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1438def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001439
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001440defm VST1d8Twb : VST1D3WB<{0,0,0,?}, "8">;
1441defm VST1d16Twb : VST1D3WB<{0,1,0,?}, "16">;
1442defm VST1d32Twb : VST1D3WB<{1,0,0,?}, "32">;
1443defm VST1d64Twb : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001444
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001445def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1446def VST1d64TPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x3u>;
1447def VST1d64TPseudoWB_register : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001448
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001449// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +00001450class VST1D4<bits<4> op7_4, string Dt>
1451 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001452 (ins addrmode6:$Rn, VecListFourD:$Vd),
1453 IIC_VST1x4, "vst1", Dt, "$Vd, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001454 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001455 let Rm = 0b1111;
1456 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001457 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001458}
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001459multiclass VST1D4WB<bits<4> op7_4, string Dt> {
1460 def _fixed : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb),
1461 (ins addrmode6:$Rn, VecListFourD:$Vd), IIC_VLD1x4u,
1462 "vst1", Dt, "$Vd, $Rn!",
1463 "$Rn.addr = $wb", []> {
1464 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1465 let Inst{5-4} = Rn{5-4};
1466 let DecoderMethod = "DecodeVSTInstruction";
1467 let AsmMatchConverter = "cvtVSTwbFixed";
1468 }
1469 def _register : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb),
1470 (ins addrmode6:$Rn, rGPR:$Rm, VecListFourD:$Vd),
1471 IIC_VLD1x4u,
1472 "vst1", Dt, "$Vd, $Rn, $Rm",
1473 "$Rn.addr = $wb", []> {
1474 let Inst{5-4} = Rn{5-4};
1475 let DecoderMethod = "DecodeVSTInstruction";
1476 let AsmMatchConverter = "cvtVSTwbRegister";
1477 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001478}
Bob Wilson25eb5012010-03-20 20:54:36 +00001479
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001480def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1481def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1482def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1483def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001484
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001485defm VST1d8Qwb : VST1D4WB<{0,0,?,?}, "8">;
1486defm VST1d16Qwb : VST1D4WB<{0,1,?,?}, "16">;
1487defm VST1d32Qwb : VST1D4WB<{1,0,?,?}, "32">;
1488defm VST1d64Qwb : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001489
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001490def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1491def VST1d64QPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x4u>;
1492def VST1d64QPseudoWB_register : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001493
Bob Wilsonb36ec862009-08-06 18:47:44 +00001494// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001495class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
1496 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001497 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
1498 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1499 let Rm = 0b1111;
1500 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001501 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001502}
Bob Wilson95808322010-03-18 20:18:39 +00001503class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +00001504 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001505 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1506 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersond2f37942010-11-02 21:16:58 +00001507 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001508 let Rm = 0b1111;
1509 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001510 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001511}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001512
Owen Andersond2f37942010-11-02 21:16:58 +00001513def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
1514def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
1515def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001516
Owen Andersond2f37942010-11-02 21:16:58 +00001517def VST2q8 : VST2Q<{0,0,?,?}, "8">;
1518def VST2q16 : VST2Q<{0,1,?,?}, "16">;
1519def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +00001520
Evan Cheng60ff8792010-10-11 22:03:18 +00001521def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1522def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1523def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001524
Evan Cheng60ff8792010-10-11 22:03:18 +00001525def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1526def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1527def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001528
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001529// ...with address register writeback:
1530class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1531 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001532 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1533 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1534 "$Rn.addr = $wb", []> {
1535 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001536 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001537}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001538class VST2QWB<bits<4> op7_4, string Dt>
1539 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001540 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersond2f37942010-11-02 21:16:58 +00001541 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001542 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1543 "$Rn.addr = $wb", []> {
1544 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001545 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001546}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001547
Owen Andersond2f37942010-11-02 21:16:58 +00001548def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
1549def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
1550def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001551
Owen Andersond2f37942010-11-02 21:16:58 +00001552def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
1553def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
1554def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001555
Evan Cheng60ff8792010-10-11 22:03:18 +00001556def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1557def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1558def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001559
Evan Cheng60ff8792010-10-11 22:03:18 +00001560def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1561def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1562def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001563
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001564// ...with double-spaced registers
Owen Andersond2f37942010-11-02 21:16:58 +00001565def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
1566def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
1567def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
1568def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
1569def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
1570def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001571
Bob Wilsonb36ec862009-08-06 18:47:44 +00001572// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001573class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1574 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001575 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1576 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1577 let Rm = 0b1111;
1578 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001579 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001580}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001581
Owen Andersona1a45fd2010-11-02 21:47:03 +00001582def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1583def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1584def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001585
Evan Cheng60ff8792010-10-11 22:03:18 +00001586def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1587def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1588def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001589
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001590// ...with address register writeback:
1591class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1592 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001593 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001594 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001595 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1596 "$Rn.addr = $wb", []> {
1597 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001598 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001599}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001600
Owen Andersona1a45fd2010-11-02 21:47:03 +00001601def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1602def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1603def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001604
Evan Cheng60ff8792010-10-11 22:03:18 +00001605def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1606def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1607def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001608
Bob Wilson7de68142011-02-07 17:43:15 +00001609// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001610def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1611def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1612def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1613def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1614def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1615def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001616
Evan Cheng60ff8792010-10-11 22:03:18 +00001617def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1618def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1619def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001620
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001621// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001622def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1623def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1624def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1625
Evan Cheng60ff8792010-10-11 22:03:18 +00001626def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1627def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1628def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001629
Bob Wilsonb36ec862009-08-06 18:47:44 +00001630// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001631class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1632 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001633 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1634 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001635 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001636 let Rm = 0b1111;
1637 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001638 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001639}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001640
Owen Andersona1a45fd2010-11-02 21:47:03 +00001641def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1642def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1643def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001644
Evan Cheng60ff8792010-10-11 22:03:18 +00001645def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1646def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1647def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001648
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001649// ...with address register writeback:
1650class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1651 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001652 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001653 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001654 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1655 "$Rn.addr = $wb", []> {
1656 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001657 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001658}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001659
Owen Andersona1a45fd2010-11-02 21:47:03 +00001660def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1661def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1662def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001663
Evan Cheng60ff8792010-10-11 22:03:18 +00001664def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1665def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1666def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001667
Bob Wilson7de68142011-02-07 17:43:15 +00001668// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001669def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1670def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1671def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1672def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1673def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1674def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001675
Evan Cheng60ff8792010-10-11 22:03:18 +00001676def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1677def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1678def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001679
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001680// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001681def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1682def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1683def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1684
Evan Cheng60ff8792010-10-11 22:03:18 +00001685def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1686def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1687def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001688
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001689} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1690
Bob Wilson8466fa12010-09-13 23:01:35 +00001691// Classes for VST*LN pseudo-instructions with multi-register operands.
1692// These are expanded to real instructions after register allocation.
1693class VSTQLNPseudo<InstrItinClass itin>
1694 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1695 itin, "">;
1696class VSTQLNWBPseudo<InstrItinClass itin>
1697 : PseudoNLdSt<(outs GPR:$wb),
1698 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1699 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1700class VSTQQLNPseudo<InstrItinClass itin>
1701 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1702 itin, "">;
1703class VSTQQLNWBPseudo<InstrItinClass itin>
1704 : PseudoNLdSt<(outs GPR:$wb),
1705 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1706 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1707class VSTQQQQLNPseudo<InstrItinClass itin>
1708 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1709 itin, "">;
1710class VSTQQQQLNWBPseudo<InstrItinClass itin>
1711 : PseudoNLdSt<(outs GPR:$wb),
1712 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1713 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1714
Bob Wilsonb07c1712009-10-07 21:53:04 +00001715// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001716class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1717 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001718 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001719 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001720 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1721 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001722 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001723 let DecoderMethod = "DecodeVST1LN";
Owen Andersone95c9462010-11-02 21:54:45 +00001724}
Mon P Wang183c6272011-05-09 17:47:27 +00001725class VST1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1726 PatFrag StoreOp, SDNode ExtractOp>
1727 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
1728 (ins addrmode6oneL32:$Rn, DPR:$Vd, nohash_imm:$lane),
1729 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001730 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6oneL32:$Rn)]>{
Mon P Wang183c6272011-05-09 17:47:27 +00001731 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001732 let DecoderMethod = "DecodeVST1LN";
Mon P Wang183c6272011-05-09 17:47:27 +00001733}
Bob Wilsond168cef2010-11-03 16:24:53 +00001734class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1735 : VSTQLNPseudo<IIC_VST1ln> {
1736 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1737 addrmode6:$addr)];
1738}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001739
Bob Wilsond168cef2010-11-03 16:24:53 +00001740def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1741 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001742 let Inst{7-5} = lane{2-0};
1743}
Bob Wilsond168cef2010-11-03 16:24:53 +00001744def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1745 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001746 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001747 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001748}
Mon P Wang183c6272011-05-09 17:47:27 +00001749
1750def VST1LNd32 : VST1LN32<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001751 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001752 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001753}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001754
Bob Wilsond168cef2010-11-03 16:24:53 +00001755def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1756def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1757def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001758
Bob Wilson746fa172010-12-10 22:13:32 +00001759def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1760 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1761def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1762 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1763
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001764// ...with address register writeback:
Bob Wilsonda525062011-02-25 06:42:42 +00001765class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1766 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001767 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001768 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001769 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001770 "\\{$Vd[$lane]\\}, $Rn$Rm",
Bob Wilsonda525062011-02-25 06:42:42 +00001771 "$Rn.addr = $wb",
1772 [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane),
Owen Anderson7a2e1772011-08-15 18:44:44 +00001773 addrmode6:$Rn, am6offset:$Rm))]> {
1774 let DecoderMethod = "DecodeVST1LN";
1775}
Bob Wilsonda525062011-02-25 06:42:42 +00001776class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1777 : VSTQLNWBPseudo<IIC_VST1lnu> {
1778 let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1779 addrmode6:$addr, am6offset:$offset))];
1780}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001781
Bob Wilsonda525062011-02-25 06:42:42 +00001782def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8,
1783 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001784 let Inst{7-5} = lane{2-0};
1785}
Bob Wilsonda525062011-02-25 06:42:42 +00001786def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16,
1787 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001788 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001789 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001790}
Bob Wilsonda525062011-02-25 06:42:42 +00001791def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store,
1792 extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001793 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001794 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001795}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001796
Bob Wilsonda525062011-02-25 06:42:42 +00001797def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>;
1798def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>;
1799def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>;
1800
1801let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson63c90632009-10-07 20:49:18 +00001802
Bob Wilson8a3198b2009-09-01 18:51:56 +00001803// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001804class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001805 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001806 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1807 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001808 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001809 let Rm = 0b1111;
1810 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001811 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001812}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001813
Owen Andersonb20594f2010-11-02 22:18:18 +00001814def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1815 let Inst{7-5} = lane{2-0};
1816}
1817def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1818 let Inst{7-6} = lane{1-0};
1819}
1820def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1821 let Inst{7} = lane{0};
1822}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001823
Evan Cheng60ff8792010-10-11 22:03:18 +00001824def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1825def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1826def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001827
Bob Wilson41315282010-03-20 20:39:53 +00001828// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001829def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1830 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001831 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001832}
1833def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1834 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001835 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001836}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001837
Evan Cheng60ff8792010-10-11 22:03:18 +00001838def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1839def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001840
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001841// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001842class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001843 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001844 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001845 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001846 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Owen Andersonb20594f2010-11-02 22:18:18 +00001847 "$addr.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001848 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001849 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001850}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001851
Owen Andersonb20594f2010-11-02 22:18:18 +00001852def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1853 let Inst{7-5} = lane{2-0};
1854}
1855def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1856 let Inst{7-6} = lane{1-0};
1857}
1858def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1859 let Inst{7} = lane{0};
1860}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001861
Evan Cheng60ff8792010-10-11 22:03:18 +00001862def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1863def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1864def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001865
Owen Andersonb20594f2010-11-02 22:18:18 +00001866def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1867 let Inst{7-6} = lane{1-0};
1868}
1869def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1870 let Inst{7} = lane{0};
1871}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001872
Evan Cheng60ff8792010-10-11 22:03:18 +00001873def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1874def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001875
Bob Wilson8a3198b2009-09-01 18:51:56 +00001876// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001877class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001878 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001879 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001880 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001881 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1882 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001883 let DecoderMethod = "DecodeVST3LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001884}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001885
Owen Andersonb20594f2010-11-02 22:18:18 +00001886def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1887 let Inst{7-5} = lane{2-0};
1888}
1889def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1890 let Inst{7-6} = lane{1-0};
1891}
1892def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1893 let Inst{7} = lane{0};
1894}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001895
Evan Cheng60ff8792010-10-11 22:03:18 +00001896def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1897def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1898def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001899
Bob Wilson41315282010-03-20 20:39:53 +00001900// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001901def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1902 let Inst{7-6} = lane{1-0};
1903}
1904def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1905 let Inst{7} = lane{0};
1906}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001907
Evan Cheng60ff8792010-10-11 22:03:18 +00001908def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1909def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001910
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001911// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001912class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001913 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001914 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001915 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001916 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001917 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001918 "$Rn.addr = $wb", []> {
1919 let DecoderMethod = "DecodeVST3LN";
1920}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001921
Owen Andersonb20594f2010-11-02 22:18:18 +00001922def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1923 let Inst{7-5} = lane{2-0};
1924}
1925def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
1926 let Inst{7-6} = lane{1-0};
1927}
1928def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
1929 let Inst{7} = lane{0};
1930}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001931
Evan Cheng60ff8792010-10-11 22:03:18 +00001932def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1933def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1934def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001935
Owen Andersonb20594f2010-11-02 22:18:18 +00001936def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
1937 let Inst{7-6} = lane{1-0};
1938}
1939def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
1940 let Inst{7} = lane{0};
1941}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001942
Evan Cheng60ff8792010-10-11 22:03:18 +00001943def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1944def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001945
Bob Wilson8a3198b2009-09-01 18:51:56 +00001946// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001947class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001948 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001949 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001950 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001951 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001952 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001953 let Rm = 0b1111;
1954 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001955 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001956}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001957
Owen Andersonb20594f2010-11-02 22:18:18 +00001958def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
1959 let Inst{7-5} = lane{2-0};
1960}
1961def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
1962 let Inst{7-6} = lane{1-0};
1963}
1964def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
1965 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001966 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001967}
Bob Wilson56311392009-10-09 00:01:36 +00001968
Evan Cheng60ff8792010-10-11 22:03:18 +00001969def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1970def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1971def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001972
Bob Wilson41315282010-03-20 20:39:53 +00001973// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001974def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
1975 let Inst{7-6} = lane{1-0};
1976}
1977def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
1978 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001979 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001980}
Bob Wilson56311392009-10-09 00:01:36 +00001981
Evan Cheng60ff8792010-10-11 22:03:18 +00001982def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1983def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001984
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001985// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001986class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001987 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001988 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001989 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001990 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001991 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
1992 "$Rn.addr = $wb", []> {
1993 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001994 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001995}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001996
Owen Andersonb20594f2010-11-02 22:18:18 +00001997def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
1998 let Inst{7-5} = lane{2-0};
1999}
2000def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
2001 let Inst{7-6} = lane{1-0};
2002}
2003def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
2004 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002005 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002006}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002007
Evan Cheng60ff8792010-10-11 22:03:18 +00002008def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
2009def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
2010def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002011
Owen Andersonb20594f2010-11-02 22:18:18 +00002012def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
2013 let Inst{7-6} = lane{1-0};
2014}
2015def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
2016 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002017 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002018}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002019
Evan Cheng60ff8792010-10-11 22:03:18 +00002020def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
2021def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002022
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002023} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00002024
Bob Wilson205a5ca2009-07-08 18:11:30 +00002025
Bob Wilson5bafff32009-06-22 23:27:02 +00002026//===----------------------------------------------------------------------===//
2027// NEON pattern fragments
2028//===----------------------------------------------------------------------===//
2029
2030// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002031def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002032 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2033 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002034}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002035def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002036 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2037 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002038}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002039def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002040 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2041 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002042}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002043def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002044 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2045 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002046}]>;
2047
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00002048// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002049def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002050 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
2051 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002052}]>;
2053
Bob Wilson5bafff32009-06-22 23:27:02 +00002054// Translate lane numbers from Q registers to D subregs.
2055def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002056 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002057}]>;
2058def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002059 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002060}]>;
2061def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002062 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002063}]>;
2064
2065//===----------------------------------------------------------------------===//
2066// Instruction Classes
2067//===----------------------------------------------------------------------===//
2068
Bob Wilson4711d5c2010-12-13 23:02:37 +00002069// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002070class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002071 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
2072 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002073 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2074 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
2075 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002076class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002077 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
2078 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002079 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2080 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
2081 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002082
Bob Wilson69bfbd62010-02-17 22:42:54 +00002083// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002084class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00002085 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002086 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002087 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002088 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2089 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2090 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002091class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00002092 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002093 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002094 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002095 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2096 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2097 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002098
Bob Wilson973a0742010-08-30 20:02:30 +00002099// Narrow 2-register operations.
2100class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2101 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2102 InstrItinClass itin, string OpcodeStr, string Dt,
2103 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002104 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2105 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2106 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00002107
Bob Wilson5bafff32009-06-22 23:27:02 +00002108// Narrow 2-register intrinsics.
2109class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2110 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002111 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00002112 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002113 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2114 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2115 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002116
Bob Wilsonb31a11b2010-08-20 04:54:02 +00002117// Long 2-register operations (currently only used for VMOVL).
2118class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2119 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2120 InstrItinClass itin, string OpcodeStr, string Dt,
2121 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002122 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2123 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2124 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002125
Bob Wilson04063562010-12-15 22:14:12 +00002126// Long 2-register intrinsics.
2127class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2128 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2129 InstrItinClass itin, string OpcodeStr, string Dt,
2130 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
2131 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2132 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2133 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
2134
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002135// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00002136class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002137 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002138 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00002139 OpcodeStr, Dt, "$Vd, $Vm",
2140 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00002141class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00002142 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002143 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
2144 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
2145 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002146
Bob Wilson4711d5c2010-12-13 23:02:37 +00002147// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002148class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002149 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002150 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002151 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002152 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2153 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2154 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002155 let isCommutable = Commutable;
2156}
2157// Same as N3VD but no data type.
2158class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2159 InstrItinClass itin, string OpcodeStr,
2160 ValueType ResTy, ValueType OpTy,
2161 SDNode OpNode, bit Commutable>
2162 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00002163 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2164 OpcodeStr, "$Vd, $Vn, $Vm", "",
2165 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002166 let isCommutable = Commutable;
2167}
Johnny Chen897dd0c2010-03-27 01:03:13 +00002168
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002169class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002170 InstrItinClass itin, string OpcodeStr, string Dt,
2171 ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002172 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002173 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2174 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002175 [(set (Ty DPR:$Vd),
2176 (Ty (ShOp (Ty DPR:$Vn),
2177 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002178 let isCommutable = 0;
2179}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002180class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002181 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002182 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002183 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2184 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane","",
Owen Andersonca6945e2010-12-01 00:28:25 +00002185 [(set (Ty DPR:$Vd),
2186 (Ty (ShOp (Ty DPR:$Vn),
2187 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002188 let isCommutable = 0;
2189}
2190
Bob Wilson5bafff32009-06-22 23:27:02 +00002191class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002192 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002193 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002194 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002195 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2196 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2197 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002198 let isCommutable = Commutable;
2199}
2200class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2201 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002202 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00002203 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002204 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2205 OpcodeStr, "$Vd, $Vn, $Vm", "",
2206 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002207 let isCommutable = Commutable;
2208}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002209class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002210 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002211 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002212 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002213 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2214 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002215 [(set (ResTy QPR:$Vd),
2216 (ResTy (ShOp (ResTy QPR:$Vn),
2217 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002218 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002219 let isCommutable = 0;
2220}
Bob Wilson9abe19d2010-02-17 00:31:29 +00002221class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002222 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002223 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002224 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2225 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002226 [(set (ResTy QPR:$Vd),
2227 (ResTy (ShOp (ResTy QPR:$Vn),
2228 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002229 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002230 let isCommutable = 0;
2231}
Bob Wilson5bafff32009-06-22 23:27:02 +00002232
2233// Basic 3-register intrinsics, both double- and quad-register.
2234class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002235 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002236 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002237 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002238 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
2239 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2240 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002241 let isCommutable = Commutable;
2242}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002243class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002244 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002245 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002246 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2247 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002248 [(set (Ty DPR:$Vd),
2249 (Ty (IntOp (Ty DPR:$Vn),
2250 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002251 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002252 let isCommutable = 0;
2253}
David Goodwin658ea602009-09-25 18:38:29 +00002254class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002255 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002256 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002257 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2258 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002259 [(set (Ty DPR:$Vd),
2260 (Ty (IntOp (Ty DPR:$Vn),
2261 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002262 let isCommutable = 0;
2263}
Owen Anderson3557d002010-10-26 20:56:57 +00002264class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2265 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002266 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002267 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2268 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
2269 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2270 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002271 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002272}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002273
Bob Wilson5bafff32009-06-22 23:27:02 +00002274class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002275 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002276 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002277 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002278 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
2279 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2280 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002281 let isCommutable = Commutable;
2282}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002283class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002284 string OpcodeStr, string Dt,
2285 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002286 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002287 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2288 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002289 [(set (ResTy QPR:$Vd),
2290 (ResTy (IntOp (ResTy QPR:$Vn),
2291 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002292 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002293 let isCommutable = 0;
2294}
David Goodwin658ea602009-09-25 18:38:29 +00002295class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002296 string OpcodeStr, string Dt,
2297 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002298 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002299 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2300 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002301 [(set (ResTy QPR:$Vd),
2302 (ResTy (IntOp (ResTy QPR:$Vn),
2303 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002304 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002305 let isCommutable = 0;
2306}
Owen Anderson3557d002010-10-26 20:56:57 +00002307class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2308 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002309 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002310 : N3V<op24, op23, op21_20, op11_8, 1, op4,
2311 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
2312 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2313 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002314 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002315}
Bob Wilson5bafff32009-06-22 23:27:02 +00002316
Bob Wilson4711d5c2010-12-13 23:02:37 +00002317// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002318class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002319 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002320 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002321 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002322 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2323 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2324 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2325 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
2326
David Goodwin658ea602009-09-25 18:38:29 +00002327class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002328 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002329 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002330 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002331 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002332 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002333 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002334 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002335 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002336 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002337 (Ty (MulOp DPR:$Vn,
2338 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002339 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002340class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002341 string OpcodeStr, string Dt,
2342 ValueType Ty, SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002343 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00002344 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002345 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002346 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002347 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Anderson18341e92010-10-22 18:54:37 +00002348 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002349 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00002350 (Ty (MulOp DPR:$Vn,
2351 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002352 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002353
Bob Wilson5bafff32009-06-22 23:27:02 +00002354class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002355 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00002356 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002357 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002358 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2359 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2360 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2361 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002362class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002363 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00002364 SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002365 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002366 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002367 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002368 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002369 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002370 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002371 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002372 (ResTy (MulOp QPR:$Vn,
2373 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002374 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002375class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002376 string OpcodeStr, string Dt,
2377 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002378 SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002379 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002380 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002381 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002382 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002383 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002384 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002385 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002386 (ResTy (MulOp QPR:$Vn,
2387 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002388 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002389
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002390// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2391class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2392 InstrItinClass itin, string OpcodeStr, string Dt,
2393 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2394 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002395 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2396 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2397 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2398 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002399class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2400 InstrItinClass itin, string OpcodeStr, string Dt,
2401 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2402 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002403 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2404 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2405 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2406 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002407
Bob Wilson5bafff32009-06-22 23:27:02 +00002408// Neon 3-argument intrinsics, both double- and quad-register.
2409// The destination register is also used as the first source operand register.
2410class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002411 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002412 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002413 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002414 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2415 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2416 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2417 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002418class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002419 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002420 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002421 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002422 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2423 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2424 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2425 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002426
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002427// Long Multiply-Add/Sub operations.
2428class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2429 InstrItinClass itin, string OpcodeStr, string Dt,
2430 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2431 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002432 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2433 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2434 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2435 (TyQ (MulOp (TyD DPR:$Vn),
2436 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002437class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2438 InstrItinClass itin, string OpcodeStr, string Dt,
2439 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002440 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002441 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002442 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002443 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002444 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002445 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002446 (TyQ (MulOp (TyD DPR:$Vn),
2447 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002448 imm:$lane))))))]>;
2449class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2450 InstrItinClass itin, string OpcodeStr, string Dt,
2451 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002452 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002453 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002454 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002455 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002456 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002457 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002458 (TyQ (MulOp (TyD DPR:$Vn),
2459 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002460 imm:$lane))))))]>;
2461
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002462// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2463class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2464 InstrItinClass itin, string OpcodeStr, string Dt,
2465 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2466 SDNode OpNode>
2467 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002468 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2469 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2470 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2471 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2472 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002473
Bob Wilson5bafff32009-06-22 23:27:02 +00002474// Neon Long 3-argument intrinsic. The destination register is
2475// a quad-register and is also used as the first source operand register.
2476class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002477 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002478 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002479 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002480 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2481 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2482 [(set QPR:$Vd,
2483 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002484class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002485 string OpcodeStr, string Dt,
2486 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002487 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002488 (outs QPR:$Vd),
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002489 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002490 NVMulSLFrm, itin,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002491 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002492 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002493 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002494 (OpTy DPR:$Vn),
2495 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002496 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002497class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2498 InstrItinClass itin, string OpcodeStr, string Dt,
2499 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002500 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002501 (outs QPR:$Vd),
Jim Grosbache873d2a2011-10-18 17:16:30 +00002502 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002503 NVMulSLFrm, itin,
Jim Grosbache873d2a2011-10-18 17:16:30 +00002504 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002505 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002506 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002507 (OpTy DPR:$Vn),
2508 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002509 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002510
Bob Wilson5bafff32009-06-22 23:27:02 +00002511// Narrowing 3-register intrinsics.
2512class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002513 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002514 Intrinsic IntOp, bit Commutable>
2515 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002516 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2517 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2518 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002519 let isCommutable = Commutable;
2520}
2521
Bob Wilson04d6c282010-08-29 05:57:34 +00002522// Long 3-register operations.
2523class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2524 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002525 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2526 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002527 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2528 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2529 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002530 let isCommutable = Commutable;
2531}
2532class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2533 InstrItinClass itin, string OpcodeStr, string Dt,
2534 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002535 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002536 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2537 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002538 [(set QPR:$Vd,
2539 (TyQ (OpNode (TyD DPR:$Vn),
2540 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002541class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2542 InstrItinClass itin, string OpcodeStr, string Dt,
2543 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002544 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002545 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2546 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002547 [(set QPR:$Vd,
2548 (TyQ (OpNode (TyD DPR:$Vn),
2549 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002550
2551// Long 3-register operations with explicitly extended operands.
2552class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2553 InstrItinClass itin, string OpcodeStr, string Dt,
2554 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2555 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002556 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002557 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2558 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2559 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2560 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002561 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002562}
2563
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002564// Long 3-register intrinsics with explicit extend (VABDL).
2565class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2566 InstrItinClass itin, string OpcodeStr, string Dt,
2567 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2568 bit Commutable>
2569 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002570 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2571 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2572 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2573 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002574 let isCommutable = Commutable;
2575}
2576
Bob Wilson5bafff32009-06-22 23:27:02 +00002577// Long 3-register intrinsics.
2578class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002579 InstrItinClass itin, string OpcodeStr, string Dt,
2580 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002581 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002582 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2583 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2584 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002585 let isCommutable = Commutable;
2586}
David Goodwin658ea602009-09-25 18:38:29 +00002587class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002588 string OpcodeStr, string Dt,
2589 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002590 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002591 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2592 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002593 [(set (ResTy QPR:$Vd),
2594 (ResTy (IntOp (OpTy DPR:$Vn),
2595 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002596 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002597class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2598 InstrItinClass itin, string OpcodeStr, string Dt,
2599 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002600 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002601 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2602 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002603 [(set (ResTy QPR:$Vd),
2604 (ResTy (IntOp (OpTy DPR:$Vn),
2605 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002606 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002607
Bob Wilson04d6c282010-08-29 05:57:34 +00002608// Wide 3-register operations.
2609class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2610 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2611 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002612 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002613 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2614 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2615 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2616 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002617 let isCommutable = Commutable;
2618}
2619
2620// Pairwise long 2-register intrinsics, both double- and quad-register.
2621class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002622 bits<2> op17_16, bits<5> op11_7, bit op4,
2623 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002624 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002625 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2626 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2627 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002628class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002629 bits<2> op17_16, bits<5> op11_7, bit op4,
2630 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002631 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002632 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2633 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2634 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002635
2636// Pairwise long 2-register accumulate intrinsics,
2637// both double- and quad-register.
2638// The destination register is also used as the first source operand register.
2639class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002640 bits<2> op17_16, bits<5> op11_7, bit op4,
2641 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002642 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2643 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002644 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2645 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2646 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002647class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002648 bits<2> op17_16, bits<5> op11_7, bit op4,
2649 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002650 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2651 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002652 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2653 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2654 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002655
2656// Shift by immediate,
2657// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002658class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002659 Format f, InstrItinClass itin, Operand ImmTy,
2660 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002661 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002662 (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002663 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2664 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002665class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002666 Format f, InstrItinClass itin, Operand ImmTy,
2667 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002668 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002669 (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002670 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2671 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002672
Johnny Chen6c8648b2010-03-17 23:26:50 +00002673// Long shift by immediate.
2674class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2675 string OpcodeStr, string Dt,
2676 ValueType ResTy, ValueType OpTy, SDNode OpNode>
2677 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002678 (outs QPR:$Vd), (ins DPR:$Vm, i32imm:$SIMM), N2RegVShLFrm,
2679 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2680 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002681 (i32 imm:$SIMM))))]>;
2682
Bob Wilson5bafff32009-06-22 23:27:02 +00002683// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002684class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002685 InstrItinClass itin, string OpcodeStr, string Dt,
Bill Wendlinga656b632011-03-01 01:00:59 +00002686 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002687 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Bill Wendlinga656b632011-03-01 01:00:59 +00002688 (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002689 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2690 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002691 (i32 imm:$SIMM))))]>;
2692
2693// Shift right by immediate and accumulate,
2694// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002695class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002696 Operand ImmTy, string OpcodeStr, string Dt,
2697 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002698 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002699 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002700 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2701 [(set DPR:$Vd, (Ty (add DPR:$src1,
2702 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002703class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002704 Operand ImmTy, string OpcodeStr, string Dt,
2705 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002706 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002707 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002708 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2709 [(set QPR:$Vd, (Ty (add QPR:$src1,
2710 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002711
2712// Shift by immediate and insert,
2713// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002714class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002715 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2716 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002717 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002718 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD,
Owen Anderson0745c382010-10-27 17:40:08 +00002719 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2720 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002721class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002722 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2723 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002724 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002725 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ,
Owen Anderson0745c382010-10-27 17:40:08 +00002726 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2727 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002728
2729// Convert, with fractional bits immediate,
2730// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002731class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002732 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002733 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002734 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002735 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2736 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2737 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002738class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002739 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002740 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002741 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002742 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2743 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2744 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002745
2746//===----------------------------------------------------------------------===//
2747// Multiclasses
2748//===----------------------------------------------------------------------===//
2749
Bob Wilson916ac5b2009-10-03 04:44:16 +00002750// Abbreviations used in multiclass suffixes:
2751// Q = quarter int (8 bit) elements
2752// H = half int (16 bit) elements
2753// S = single int (32 bit) elements
2754// D = double int (64 bit) elements
2755
Bob Wilson094dd802010-12-18 00:42:58 +00002756// Neon 2-register vector operations and intrinsics.
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002757
Bob Wilson094dd802010-12-18 00:42:58 +00002758// Neon 2-register comparisons.
2759// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002760multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2761 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002762 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002763 // 64-bit vector types.
2764 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002765 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002766 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002767 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002768 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002769 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002770 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002771 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002772 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002773 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002774 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002775 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002776 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002777 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002778 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002779 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002780 let Inst{10} = 1; // overwrite F = 1
2781 }
2782
2783 // 128-bit vector types.
2784 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002785 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002786 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002787 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002788 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002789 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002790 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002791 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002792 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002793 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002794 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002795 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002796 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002797 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002798 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002799 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002800 let Inst{10} = 1; // overwrite F = 1
2801 }
2802}
2803
Bob Wilson094dd802010-12-18 00:42:58 +00002804
2805// Neon 2-register vector intrinsics,
2806// element sizes of 8, 16 and 32 bits:
2807multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2808 bits<5> op11_7, bit op4,
2809 InstrItinClass itinD, InstrItinClass itinQ,
2810 string OpcodeStr, string Dt, Intrinsic IntOp> {
2811 // 64-bit vector types.
2812 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2813 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
2814 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2815 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
2816 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2817 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
2818
2819 // 128-bit vector types.
2820 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2821 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
2822 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2823 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
2824 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2825 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
2826}
2827
2828
2829// Neon Narrowing 2-register vector operations,
2830// source operand element sizes of 16, 32 and 64 bits:
2831multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2832 bits<5> op11_7, bit op6, bit op4,
2833 InstrItinClass itin, string OpcodeStr, string Dt,
2834 SDNode OpNode> {
2835 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2836 itin, OpcodeStr, !strconcat(Dt, "16"),
2837 v8i8, v8i16, OpNode>;
2838 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2839 itin, OpcodeStr, !strconcat(Dt, "32"),
2840 v4i16, v4i32, OpNode>;
2841 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2842 itin, OpcodeStr, !strconcat(Dt, "64"),
2843 v2i32, v2i64, OpNode>;
2844}
2845
2846// Neon Narrowing 2-register vector intrinsics,
2847// source operand element sizes of 16, 32 and 64 bits:
2848multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2849 bits<5> op11_7, bit op6, bit op4,
2850 InstrItinClass itin, string OpcodeStr, string Dt,
2851 Intrinsic IntOp> {
2852 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2853 itin, OpcodeStr, !strconcat(Dt, "16"),
2854 v8i8, v8i16, IntOp>;
2855 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2856 itin, OpcodeStr, !strconcat(Dt, "32"),
2857 v4i16, v4i32, IntOp>;
2858 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2859 itin, OpcodeStr, !strconcat(Dt, "64"),
2860 v2i32, v2i64, IntOp>;
2861}
2862
2863
2864// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2865// source operand element sizes of 16, 32 and 64 bits:
2866multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2867 string OpcodeStr, string Dt, SDNode OpNode> {
2868 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2869 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2870 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2871 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2872 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2873 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2874}
2875
2876
Bob Wilson5bafff32009-06-22 23:27:02 +00002877// Neon 3-register vector operations.
2878
2879// First with only element sizes of 8, 16 and 32 bits:
2880multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002881 InstrItinClass itinD16, InstrItinClass itinD32,
2882 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002883 string OpcodeStr, string Dt,
2884 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002885 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002886 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002887 OpcodeStr, !strconcat(Dt, "8"),
2888 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002889 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002890 OpcodeStr, !strconcat(Dt, "16"),
2891 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002892 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002893 OpcodeStr, !strconcat(Dt, "32"),
2894 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002895
2896 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002897 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002898 OpcodeStr, !strconcat(Dt, "8"),
2899 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002900 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002901 OpcodeStr, !strconcat(Dt, "16"),
2902 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002903 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002904 OpcodeStr, !strconcat(Dt, "32"),
2905 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002906}
2907
Evan Chengf81bf152009-11-23 21:57:23 +00002908multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
2909 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
2910 v4i16, ShOp>;
2911 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002912 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002913 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00002914 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002915 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002916 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002917}
2918
Bob Wilson5bafff32009-06-22 23:27:02 +00002919// ....then also with element size 64 bits:
2920multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002921 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002922 string OpcodeStr, string Dt,
2923 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002924 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002925 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002926 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002927 OpcodeStr, !strconcat(Dt, "64"),
2928 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002929 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002930 OpcodeStr, !strconcat(Dt, "64"),
2931 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002932}
2933
2934
Bob Wilson5bafff32009-06-22 23:27:02 +00002935// Neon 3-register vector intrinsics.
2936
2937// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002938multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002939 InstrItinClass itinD16, InstrItinClass itinD32,
2940 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002941 string OpcodeStr, string Dt,
2942 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002943 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002944 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002945 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002946 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002947 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002948 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002949 v2i32, v2i32, IntOp, Commutable>;
2950
2951 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002952 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002953 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002954 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002955 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002956 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002957 v4i32, v4i32, IntOp, Commutable>;
2958}
Owen Anderson3557d002010-10-26 20:56:57 +00002959multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2960 InstrItinClass itinD16, InstrItinClass itinD32,
2961 InstrItinClass itinQ16, InstrItinClass itinQ32,
2962 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002963 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002964 // 64-bit vector types.
2965 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2966 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002967 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002968 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2969 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002970 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002971
2972 // 128-bit vector types.
2973 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2974 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002975 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002976 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2977 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002978 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002979}
Bob Wilson5bafff32009-06-22 23:27:02 +00002980
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002981multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002982 InstrItinClass itinD16, InstrItinClass itinD32,
2983 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002984 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002985 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002986 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002987 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002988 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002989 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002990 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002991 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002992 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002993}
2994
Bob Wilson5bafff32009-06-22 23:27:02 +00002995// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002996multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002997 InstrItinClass itinD16, InstrItinClass itinD32,
2998 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002999 string OpcodeStr, string Dt,
3000 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003001 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003002 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003003 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003004 OpcodeStr, !strconcat(Dt, "8"),
3005 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003006 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003007 OpcodeStr, !strconcat(Dt, "8"),
3008 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003009}
Owen Anderson3557d002010-10-26 20:56:57 +00003010multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3011 InstrItinClass itinD16, InstrItinClass itinD32,
3012 InstrItinClass itinQ16, InstrItinClass itinQ32,
3013 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003014 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00003015 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00003016 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003017 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
3018 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00003019 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003020 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
3021 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00003022 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003023}
3024
Bob Wilson5bafff32009-06-22 23:27:02 +00003025
3026// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003027multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003028 InstrItinClass itinD16, InstrItinClass itinD32,
3029 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003030 string OpcodeStr, string Dt,
3031 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003032 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003033 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003034 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003035 OpcodeStr, !strconcat(Dt, "64"),
3036 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003037 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003038 OpcodeStr, !strconcat(Dt, "64"),
3039 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003040}
Owen Anderson3557d002010-10-26 20:56:57 +00003041multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3042 InstrItinClass itinD16, InstrItinClass itinD32,
3043 InstrItinClass itinQ16, InstrItinClass itinQ32,
3044 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003045 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00003046 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00003047 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003048 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
3049 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00003050 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003051 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
3052 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00003053 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003054}
Bob Wilson5bafff32009-06-22 23:27:02 +00003055
Bob Wilson5bafff32009-06-22 23:27:02 +00003056// Neon Narrowing 3-register vector intrinsics,
3057// source operand element sizes of 16, 32 and 64 bits:
3058multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003059 string OpcodeStr, string Dt,
3060 Intrinsic IntOp, bit Commutable = 0> {
3061 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
3062 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003063 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00003064 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
3065 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003066 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00003067 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
3068 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003069 v2i32, v2i64, IntOp, Commutable>;
3070}
3071
3072
Bob Wilson04d6c282010-08-29 05:57:34 +00003073// Neon Long 3-register vector operations.
3074
3075multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3076 InstrItinClass itin16, InstrItinClass itin32,
3077 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003078 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00003079 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
3080 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003081 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003082 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003083 OpcodeStr, !strconcat(Dt, "16"),
3084 v4i32, v4i16, OpNode, Commutable>;
3085 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
3086 OpcodeStr, !strconcat(Dt, "32"),
3087 v2i64, v2i32, OpNode, Commutable>;
3088}
3089
3090multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
3091 InstrItinClass itin, string OpcodeStr, string Dt,
3092 SDNode OpNode> {
3093 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
3094 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
3095 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
3096 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
3097}
3098
3099multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3100 InstrItinClass itin16, InstrItinClass itin32,
3101 string OpcodeStr, string Dt,
3102 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3103 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
3104 OpcodeStr, !strconcat(Dt, "8"),
3105 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003106 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003107 OpcodeStr, !strconcat(Dt, "16"),
3108 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3109 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
3110 OpcodeStr, !strconcat(Dt, "32"),
3111 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00003112}
3113
Bob Wilson5bafff32009-06-22 23:27:02 +00003114// Neon Long 3-register vector intrinsics.
3115
3116// First with only element sizes of 16 and 32 bits:
3117multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003118 InstrItinClass itin16, InstrItinClass itin32,
3119 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003120 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003121 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003122 OpcodeStr, !strconcat(Dt, "16"),
3123 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003124 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003125 OpcodeStr, !strconcat(Dt, "32"),
3126 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003127}
3128
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003129multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003130 InstrItinClass itin, string OpcodeStr, string Dt,
3131 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003132 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003133 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003134 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003135 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003136}
3137
Bob Wilson5bafff32009-06-22 23:27:02 +00003138// ....then also with element size of 8 bits:
3139multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003140 InstrItinClass itin16, InstrItinClass itin32,
3141 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003142 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003143 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00003144 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003145 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003146 OpcodeStr, !strconcat(Dt, "8"),
3147 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003148}
3149
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003150// ....with explicit extend (VABDL).
3151multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3152 InstrItinClass itin, string OpcodeStr, string Dt,
3153 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
3154 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
3155 OpcodeStr, !strconcat(Dt, "8"),
3156 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003157 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003158 OpcodeStr, !strconcat(Dt, "16"),
3159 v4i32, v4i16, IntOp, ExtOp, Commutable>;
3160 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
3161 OpcodeStr, !strconcat(Dt, "32"),
3162 v2i64, v2i32, IntOp, ExtOp, Commutable>;
3163}
3164
Bob Wilson5bafff32009-06-22 23:27:02 +00003165
3166// Neon Wide 3-register vector intrinsics,
3167// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00003168multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3169 string OpcodeStr, string Dt,
3170 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3171 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
3172 OpcodeStr, !strconcat(Dt, "8"),
3173 v8i16, v8i8, OpNode, ExtOp, Commutable>;
3174 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
3175 OpcodeStr, !strconcat(Dt, "16"),
3176 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3177 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
3178 OpcodeStr, !strconcat(Dt, "32"),
3179 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003180}
3181
3182
3183// Neon Multiply-Op vector operations,
3184// element sizes of 8, 16 and 32 bits:
3185multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00003186 InstrItinClass itinD16, InstrItinClass itinD32,
3187 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003188 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003189 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003190 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003191 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003192 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003193 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003194 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003195 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003196
3197 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003198 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003199 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003200 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003201 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003202 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003203 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003204}
3205
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003206multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003207 InstrItinClass itinD16, InstrItinClass itinD32,
3208 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003209 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003210 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003211 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003212 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003213 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003214 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003215 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
3216 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003217 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003218 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
3219 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003220}
Bob Wilson5bafff32009-06-22 23:27:02 +00003221
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003222// Neon Intrinsic-Op vector operations,
3223// element sizes of 8, 16 and 32 bits:
3224multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3225 InstrItinClass itinD, InstrItinClass itinQ,
3226 string OpcodeStr, string Dt, Intrinsic IntOp,
3227 SDNode OpNode> {
3228 // 64-bit vector types.
3229 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
3230 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
3231 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
3232 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
3233 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
3234 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
3235
3236 // 128-bit vector types.
3237 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
3238 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
3239 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
3240 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
3241 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
3242 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
3243}
3244
Bob Wilson5bafff32009-06-22 23:27:02 +00003245// Neon 3-argument intrinsics,
3246// element sizes of 8, 16 and 32 bits:
3247multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003248 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003249 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003250 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003251 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003252 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003253 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003254 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003255 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003256 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003257
3258 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003259 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003260 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003261 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003262 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003263 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003264 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003265}
3266
3267
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003268// Neon Long Multiply-Op vector operations,
3269// element sizes of 8, 16 and 32 bits:
3270multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3271 InstrItinClass itin16, InstrItinClass itin32,
3272 string OpcodeStr, string Dt, SDNode MulOp,
3273 SDNode OpNode> {
3274 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
3275 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
3276 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
3277 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
3278 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
3279 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3280}
3281
3282multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
3283 string Dt, SDNode MulOp, SDNode OpNode> {
3284 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
3285 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
3286 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
3287 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3288}
3289
3290
Bob Wilson5bafff32009-06-22 23:27:02 +00003291// Neon Long 3-argument intrinsics.
3292
3293// First with only element sizes of 16 and 32 bits:
3294multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003295 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003296 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00003297 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003298 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00003299 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003300 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003301}
3302
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003303multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003304 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003305 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00003306 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003307 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003308 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003309}
3310
Bob Wilson5bafff32009-06-22 23:27:02 +00003311// ....then also with element size of 8 bits:
3312multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003313 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003314 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00003315 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
3316 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003317 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003318}
3319
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003320// ....with explicit extend (VABAL).
3321multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3322 InstrItinClass itin, string OpcodeStr, string Dt,
3323 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
3324 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
3325 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
3326 IntOp, ExtOp, OpNode>;
3327 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
3328 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
3329 IntOp, ExtOp, OpNode>;
3330 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
3331 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
3332 IntOp, ExtOp, OpNode>;
3333}
3334
Bob Wilson5bafff32009-06-22 23:27:02 +00003335
Bob Wilson5bafff32009-06-22 23:27:02 +00003336// Neon Pairwise long 2-register intrinsics,
3337// element sizes of 8, 16 and 32 bits:
3338multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3339 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003340 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003341 // 64-bit vector types.
3342 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003343 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003344 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003345 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003346 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003347 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003348
3349 // 128-bit vector types.
3350 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003351 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003352 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003353 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003354 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003355 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003356}
3357
3358
3359// Neon Pairwise long 2-register accumulate intrinsics,
3360// element sizes of 8, 16 and 32 bits:
3361multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3362 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003363 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003364 // 64-bit vector types.
3365 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003366 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003367 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003368 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003369 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003370 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003371
3372 // 128-bit vector types.
3373 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003374 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003375 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003376 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003377 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003378 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003379}
3380
3381
3382// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003383// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003384// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling7c6b6082011-03-08 23:48:09 +00003385multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3386 InstrItinClass itin, string OpcodeStr, string Dt,
3387 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003388 // 64-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003389 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003390 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003391 let Inst{21-19} = 0b001; // imm6 = 001xxx
3392 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003393 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003394 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003395 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3396 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003397 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003398 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003399 let Inst{21} = 0b1; // imm6 = 1xxxxx
3400 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003401 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003402 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003403 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003404
3405 // 128-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003406 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003407 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003408 let Inst{21-19} = 0b001; // imm6 = 001xxx
3409 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003410 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003411 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003412 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3413 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003414 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003415 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003416 let Inst{21} = 0b1; // imm6 = 1xxxxx
3417 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003418 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
3419 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
3420 // imm6 = xxxxxx
3421}
3422multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3423 InstrItinClass itin, string OpcodeStr, string Dt,
3424 SDNode OpNode> {
3425 // 64-bit vector types.
3426 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3427 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
3428 let Inst{21-19} = 0b001; // imm6 = 001xxx
3429 }
3430 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3431 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
3432 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3433 }
3434 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3435 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
3436 let Inst{21} = 0b1; // imm6 = 1xxxxx
3437 }
3438 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
3439 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
3440 // imm6 = xxxxxx
3441
3442 // 128-bit vector types.
3443 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3444 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
3445 let Inst{21-19} = 0b001; // imm6 = 001xxx
3446 }
3447 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3448 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
3449 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3450 }
3451 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3452 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
3453 let Inst{21} = 0b1; // imm6 = 1xxxxx
3454 }
3455 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003456 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003457 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003458}
3459
Bob Wilson5bafff32009-06-22 23:27:02 +00003460// Neon Shift-Accumulate vector operations,
3461// element sizes of 8, 16, 32 and 64 bits:
3462multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003463 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003464 // 64-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003465 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003466 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003467 let Inst{21-19} = 0b001; // imm6 = 001xxx
3468 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003469 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003470 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003471 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3472 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003473 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003474 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003475 let Inst{21} = 0b1; // imm6 = 1xxxxx
3476 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003477 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003478 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003479 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003480
3481 // 128-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003482 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003483 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003484 let Inst{21-19} = 0b001; // imm6 = 001xxx
3485 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003486 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003487 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003488 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3489 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003490 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003491 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003492 let Inst{21} = 0b1; // imm6 = 1xxxxx
3493 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003494 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003495 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003496 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003497}
3498
Bob Wilson5bafff32009-06-22 23:27:02 +00003499// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003500// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003501// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling620d0cc2011-03-09 00:33:17 +00003502multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3503 string OpcodeStr> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003504 // 64-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003505 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3506 N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003507 let Inst{21-19} = 0b001; // imm6 = 001xxx
3508 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003509 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3510 N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003511 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3512 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003513 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3514 N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003515 let Inst{21} = 0b1; // imm6 = 1xxxxx
3516 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003517 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm,
3518 N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>;
Bob Wilson507df402009-10-21 02:15:46 +00003519 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003520
3521 // 128-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003522 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3523 N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003524 let Inst{21-19} = 0b001; // imm6 = 001xxx
3525 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003526 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3527 N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003528 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3529 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003530 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3531 N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003532 let Inst{21} = 0b1; // imm6 = 1xxxxx
3533 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003534 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm,
3535 N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>;
3536 // imm6 = xxxxxx
3537}
3538multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3539 string OpcodeStr> {
3540 // 64-bit vector types.
3541 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3542 N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> {
3543 let Inst{21-19} = 0b001; // imm6 = 001xxx
3544 }
3545 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3546 N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> {
3547 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3548 }
3549 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3550 N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> {
3551 let Inst{21} = 0b1; // imm6 = 1xxxxx
3552 }
3553 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3554 N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>;
3555 // imm6 = xxxxxx
3556
3557 // 128-bit vector types.
3558 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3559 N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> {
3560 let Inst{21-19} = 0b001; // imm6 = 001xxx
3561 }
3562 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3563 N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> {
3564 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3565 }
3566 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3567 N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> {
3568 let Inst{21} = 0b1; // imm6 = 1xxxxx
3569 }
3570 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3571 N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>;
Bob Wilson507df402009-10-21 02:15:46 +00003572 // imm6 = xxxxxx
3573}
3574
3575// Neon Shift Long operations,
3576// element sizes of 8, 16, 32 bits:
3577multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003578 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003579 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003580 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003581 let Inst{21-19} = 0b001; // imm6 = 001xxx
3582 }
3583 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003584 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003585 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3586 }
3587 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003588 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003589 let Inst{21} = 0b1; // imm6 = 1xxxxx
3590 }
3591}
3592
3593// Neon Shift Narrow operations,
3594// element sizes of 16, 32, 64 bits:
3595multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003596 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003597 SDNode OpNode> {
3598 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003599 OpcodeStr, !strconcat(Dt, "16"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003600 v8i8, v8i16, shr_imm8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003601 let Inst{21-19} = 0b001; // imm6 = 001xxx
3602 }
3603 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003604 OpcodeStr, !strconcat(Dt, "32"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003605 v4i16, v4i32, shr_imm16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003606 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3607 }
3608 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003609 OpcodeStr, !strconcat(Dt, "64"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003610 v2i32, v2i64, shr_imm32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003611 let Inst{21} = 0b1; // imm6 = 1xxxxx
3612 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003613}
3614
3615//===----------------------------------------------------------------------===//
3616// Instruction Definitions.
3617//===----------------------------------------------------------------------===//
3618
3619// Vector Add Operations.
3620
3621// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003622defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003623 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003624def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003625 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003626def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003627 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003628// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003629defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3630 "vaddl", "s", add, sext, 1>;
3631defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3632 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003633// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003634defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3635defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003636// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003637defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3638 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3639 "vhadd", "s", int_arm_neon_vhadds, 1>;
3640defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3641 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3642 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003643// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003644defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3645 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3646 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3647defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3648 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3649 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003650// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003651defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3652 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3653 "vqadd", "s", int_arm_neon_vqadds, 1>;
3654defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3655 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3656 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003657// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003658defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3659 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003660// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003661defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3662 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003663
3664// Vector Multiply Operations.
3665
3666// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003667defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003668 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003669def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3670 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3671def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3672 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003673def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003674 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003675def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003676 v4f32, v4f32, fmul, 1>;
3677defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
3678def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3679def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3680 v2f32, fmul>;
3681
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003682def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3683 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3684 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3685 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003686 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003687 (SubReg_i16_lane imm:$lane)))>;
3688def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3689 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3690 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3691 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003692 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003693 (SubReg_i32_lane imm:$lane)))>;
3694def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3695 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3696 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3697 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003698 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003699 (SubReg_i32_lane imm:$lane)))>;
3700
Bob Wilson5bafff32009-06-22 23:27:02 +00003701// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003702defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003703 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003704 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003705defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3706 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003707 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003708def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003709 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3710 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003711 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3712 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003713 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003714 (SubReg_i16_lane imm:$lane)))>;
3715def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003716 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3717 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003718 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3719 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003720 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003721 (SubReg_i32_lane imm:$lane)))>;
3722
Bob Wilson5bafff32009-06-22 23:27:02 +00003723// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003724defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3725 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003726 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003727defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3728 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003729 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003730def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003731 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3732 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003733 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3734 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003735 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003736 (SubReg_i16_lane imm:$lane)))>;
3737def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003738 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3739 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003740 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3741 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003742 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003743 (SubReg_i32_lane imm:$lane)))>;
3744
Bob Wilson5bafff32009-06-22 23:27:02 +00003745// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003746defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3747 "vmull", "s", NEONvmulls, 1>;
3748defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3749 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003750def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003751 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003752defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3753defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003754
Bob Wilson5bafff32009-06-22 23:27:02 +00003755// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003756defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3757 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3758defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3759 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003760
3761// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3762
3763// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003764defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003765 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3766def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003767 v2f32, fmul_su, fadd_mlx>,
3768 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003769def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003770 v4f32, fmul_su, fadd_mlx>,
3771 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003772defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003773 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3774def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003775 v2f32, fmul_su, fadd_mlx>,
3776 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003777def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003778 v4f32, v2f32, fmul_su, fadd_mlx>,
3779 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003780
3781def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003782 (mul (v8i16 QPR:$src2),
3783 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3784 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003785 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003786 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003787 (SubReg_i16_lane imm:$lane)))>;
3788
3789def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003790 (mul (v4i32 QPR:$src2),
3791 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3792 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003793 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003794 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003795 (SubReg_i32_lane imm:$lane)))>;
3796
Evan Cheng48575f62010-12-05 22:04:16 +00003797def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
3798 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003799 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003800 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3801 (v4f32 QPR:$src2),
3802 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003803 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003804 (SubReg_i32_lane imm:$lane)))>,
3805 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003806
Bob Wilson5bafff32009-06-22 23:27:02 +00003807// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003808defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3809 "vmlal", "s", NEONvmulls, add>;
3810defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3811 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003812
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003813defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3814defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003815
Bob Wilson5bafff32009-06-22 23:27:02 +00003816// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003817defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003818 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003819defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003820
Bob Wilson5bafff32009-06-22 23:27:02 +00003821// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003822defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003823 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3824def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003825 v2f32, fmul_su, fsub_mlx>,
3826 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003827def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003828 v4f32, fmul_su, fsub_mlx>,
3829 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003830defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003831 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3832def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003833 v2f32, fmul_su, fsub_mlx>,
3834 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003835def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003836 v4f32, v2f32, fmul_su, fsub_mlx>,
3837 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003838
3839def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003840 (mul (v8i16 QPR:$src2),
3841 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3842 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003843 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003844 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003845 (SubReg_i16_lane imm:$lane)))>;
3846
3847def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003848 (mul (v4i32 QPR:$src2),
3849 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3850 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003851 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003852 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003853 (SubReg_i32_lane imm:$lane)))>;
3854
Evan Cheng48575f62010-12-05 22:04:16 +00003855def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
3856 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003857 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3858 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003859 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003860 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003861 (SubReg_i32_lane imm:$lane)))>,
3862 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003863
Bob Wilson5bafff32009-06-22 23:27:02 +00003864// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003865defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3866 "vmlsl", "s", NEONvmulls, sub>;
3867defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3868 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003869
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003870defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3871defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003872
Bob Wilson5bafff32009-06-22 23:27:02 +00003873// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003874defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003875 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003876defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003877
3878// Vector Subtract Operations.
3879
3880// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003881defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003882 "vsub", "i", sub, 0>;
3883def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003884 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003885def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003886 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003887// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003888defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3889 "vsubl", "s", sub, sext, 0>;
3890defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3891 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003892// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003893defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3894defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003895// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003896defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003897 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003898 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003899defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003900 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003901 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003902// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003903defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003904 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003905 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003906defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003907 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003908 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003909// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003910defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3911 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003912// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003913defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3914 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003915
3916// Vector Comparisons.
3917
3918// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003919defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3920 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003921def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003922 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003923def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003924 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003925
Johnny Chen363ac582010-02-23 01:42:58 +00003926defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00003927 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003928
Bob Wilson5bafff32009-06-22 23:27:02 +00003929// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003930defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3931 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003932defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003933 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00003934def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3935 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003936def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003937 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003938
Johnny Chen363ac582010-02-23 01:42:58 +00003939defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003940 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003941defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003942 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003943
Bob Wilson5bafff32009-06-22 23:27:02 +00003944// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003945defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3946 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3947defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3948 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003949def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003950 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003951def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003952 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003953
Johnny Chen363ac582010-02-23 01:42:58 +00003954defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003955 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003956defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003957 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003958
Bob Wilson5bafff32009-06-22 23:27:02 +00003959// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003960def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3961 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3962def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3963 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003964// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003965def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3966 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3967def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3968 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003969// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003970defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00003971 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003972
3973// Vector Bitwise Operations.
3974
Bob Wilsoncba270d2010-07-13 21:16:48 +00003975def vnotd : PatFrag<(ops node:$in),
3976 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3977def vnotq : PatFrag<(ops node:$in),
3978 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00003979
3980
Bob Wilson5bafff32009-06-22 23:27:02 +00003981// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00003982def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3983 v2i32, v2i32, and, 1>;
3984def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3985 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003986
3987// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00003988def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3989 v2i32, v2i32, xor, 1>;
3990def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3991 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003992
3993// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00003994def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3995 v2i32, v2i32, or, 1>;
3996def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3997 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003998
Owen Andersond9668172010-11-03 22:44:51 +00003999def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004000 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004001 IIC_VMOVImm,
4002 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
4003 [(set DPR:$Vd,
4004 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
4005 let Inst{9} = SIMM{9};
4006}
4007
Owen Anderson080c0922010-11-05 19:27:46 +00004008def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004009 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004010 IIC_VMOVImm,
4011 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
4012 [(set DPR:$Vd,
4013 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00004014 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00004015}
4016
4017def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004018 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004019 IIC_VMOVImm,
4020 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
4021 [(set QPR:$Vd,
4022 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
4023 let Inst{9} = SIMM{9};
4024}
4025
Owen Anderson080c0922010-11-05 19:27:46 +00004026def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004027 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004028 IIC_VMOVImm,
4029 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
4030 [(set QPR:$Vd,
4031 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00004032 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00004033}
4034
4035
Bob Wilson5bafff32009-06-22 23:27:02 +00004036// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00004037def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4038 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
4039 "vbic", "$Vd, $Vn, $Vm", "",
4040 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
4041 (vnotd DPR:$Vm))))]>;
4042def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4043 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
4044 "vbic", "$Vd, $Vn, $Vm", "",
4045 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
4046 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004047
Owen Anderson080c0922010-11-05 19:27:46 +00004048def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004049 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004050 IIC_VMOVImm,
4051 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
4052 [(set DPR:$Vd,
4053 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
4054 let Inst{9} = SIMM{9};
4055}
4056
4057def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004058 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004059 IIC_VMOVImm,
4060 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
4061 [(set DPR:$Vd,
4062 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
4063 let Inst{10-9} = SIMM{10-9};
4064}
4065
4066def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004067 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004068 IIC_VMOVImm,
4069 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
4070 [(set QPR:$Vd,
4071 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
4072 let Inst{9} = SIMM{9};
4073}
4074
4075def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004076 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004077 IIC_VMOVImm,
4078 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
4079 [(set QPR:$Vd,
4080 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
4081 let Inst{10-9} = SIMM{10-9};
4082}
4083
Bob Wilson5bafff32009-06-22 23:27:02 +00004084// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00004085def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
4086 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
4087 "vorn", "$Vd, $Vn, $Vm", "",
4088 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
4089 (vnotd DPR:$Vm))))]>;
4090def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
4091 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
4092 "vorn", "$Vd, $Vn, $Vm", "",
4093 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
4094 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004095
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004096// VMVN : Vector Bitwise NOT (Immediate)
4097
4098let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00004099
Owen Andersonca6945e2010-12-01 00:28:25 +00004100def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004101 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004102 "vmvn", "i16", "$Vd, $SIMM", "",
4103 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004104 let Inst{9} = SIMM{9};
4105}
4106
Owen Andersonca6945e2010-12-01 00:28:25 +00004107def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004108 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004109 "vmvn", "i16", "$Vd, $SIMM", "",
4110 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004111 let Inst{9} = SIMM{9};
4112}
4113
Owen Andersonca6945e2010-12-01 00:28:25 +00004114def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004115 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004116 "vmvn", "i32", "$Vd, $SIMM", "",
4117 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004118 let Inst{11-8} = SIMM{11-8};
4119}
4120
Owen Andersonca6945e2010-12-01 00:28:25 +00004121def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004122 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004123 "vmvn", "i32", "$Vd, $SIMM", "",
4124 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004125 let Inst{11-8} = SIMM{11-8};
4126}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004127}
4128
Bob Wilson5bafff32009-06-22 23:27:02 +00004129// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00004130def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004131 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
4132 "vmvn", "$Vd, $Vm", "",
4133 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004134def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004135 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
4136 "vmvn", "$Vd, $Vm", "",
4137 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00004138def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
4139def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004140
4141// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00004142def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4143 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004144 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00004145 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004146 [(set DPR:$Vd,
4147 (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004148
4149def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd),
4150 (and DPR:$Vm, (vnotd DPR:$Vd)))),
4151 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>;
4152
Owen Anderson4110b432010-10-25 20:13:13 +00004153def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4154 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004155 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00004156 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004157 [(set QPR:$Vd,
4158 (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004159
4160def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd),
4161 (and QPR:$Vm, (vnotq QPR:$Vd)))),
4162 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004163
4164// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00004165// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004166// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004167def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004168 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004169 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004170 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004171 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004172def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004173 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004174 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004175 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004176 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004177
Bob Wilson5bafff32009-06-22 23:27:02 +00004178// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00004179// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004180// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004181def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004182 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004183 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004184 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004185 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004186def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004187 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004188 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004189 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004190 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004191
4192// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00004193// for equivalent operations with different register constraints; it just
4194// inserts copies.
4195
4196// Vector Absolute Differences.
4197
4198// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004199defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004200 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004201 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004202defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004203 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004204 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004205def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004206 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004207def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004208 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004209
4210// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004211defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
4212 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
4213defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
4214 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004215
4216// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004217defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4218 "vaba", "s", int_arm_neon_vabds, add>;
4219defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4220 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004221
4222// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004223defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
4224 "vabal", "s", int_arm_neon_vabds, zext, add>;
4225defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
4226 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004227
4228// Vector Maximum and Minimum.
4229
4230// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004231defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004232 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004233 "vmax", "s", int_arm_neon_vmaxs, 1>;
4234defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004235 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004236 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004237def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
4238 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004239 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004240def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4241 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004242 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
4243
4244// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004245defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
4246 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4247 "vmin", "s", int_arm_neon_vmins, 1>;
4248defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
4249 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4250 "vmin", "u", int_arm_neon_vminu, 1>;
4251def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
4252 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004253 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004254def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4255 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004256 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004257
4258// Vector Pairwise Operations.
4259
4260// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004261def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4262 "vpadd", "i8",
4263 v8i8, v8i8, int_arm_neon_vpadd, 0>;
4264def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4265 "vpadd", "i16",
4266 v4i16, v4i16, int_arm_neon_vpadd, 0>;
4267def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4268 "vpadd", "i32",
4269 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004270def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00004271 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004272 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004273
4274// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00004275defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004276 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00004277defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004278 int_arm_neon_vpaddlu>;
4279
4280// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00004281defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004282 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00004283defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004284 int_arm_neon_vpadalu>;
4285
4286// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004287def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004288 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004289def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004290 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004291def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004292 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004293def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004294 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004295def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004296 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004297def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004298 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004299def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004300 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004301
4302// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004303def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004304 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004305def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004306 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004307def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004308 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004309def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004310 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004311def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004312 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004313def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004314 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004315def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004316 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004317
4318// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
4319
4320// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004321def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004322 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004323 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004324def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004325 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004326 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004327def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004328 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004329 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004330def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004331 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004332 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004333
4334// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004335def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004336 IIC_VRECSD, "vrecps", "f32",
4337 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004338def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004339 IIC_VRECSQ, "vrecps", "f32",
4340 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004341
4342// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00004343def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004344 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004345 v2i32, v2i32, int_arm_neon_vrsqrte>;
4346def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004347 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004348 v4i32, v4i32, int_arm_neon_vrsqrte>;
4349def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004350 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004351 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004352def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004353 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004354 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004355
4356// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004357def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004358 IIC_VRECSD, "vrsqrts", "f32",
4359 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004360def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004361 IIC_VRECSQ, "vrsqrts", "f32",
4362 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004363
4364// Vector Shifts.
4365
4366// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00004367defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004368 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004369 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00004370defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004371 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004372 "vshl", "u", int_arm_neon_vshiftu>;
Bill Wendling7c6b6082011-03-08 23:48:09 +00004373
Bob Wilson5bafff32009-06-22 23:27:02 +00004374// VSHL : Vector Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004375defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
4376
Bob Wilson5bafff32009-06-22 23:27:02 +00004377// VSHR : Vector Shift Right (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004378defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s",NEONvshrs>;
4379defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u",NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004380
4381// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00004382defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
4383defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004384
4385// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00004386class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00004387 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00004388 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00004389 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
4390 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00004391 let Inst{21-16} = op21_16;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004392 let DecoderMethod = "DecodeVSHLMaxInstruction";
Bob Wilson507df402009-10-21 02:15:46 +00004393}
Evan Chengf81bf152009-11-23 21:57:23 +00004394def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00004395 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004396def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00004397 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004398def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00004399 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004400
4401// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00004402defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00004403 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004404
4405// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00004406defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004407 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004408 "vrshl", "s", int_arm_neon_vrshifts>;
4409defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004410 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004411 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004412// VRSHR : Vector Rounding Shift Right
Bill Wendling7c6b6082011-03-08 23:48:09 +00004413defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s",NEONvrshrs>;
4414defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u",NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004415
4416// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004417defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00004418 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004419
4420// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004421defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004422 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004423 "vqshl", "s", int_arm_neon_vqshifts>;
4424defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004425 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004426 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004427// VQSHL : Vector Saturating Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004428defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>;
4429defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>;
4430
Bob Wilson5bafff32009-06-22 23:27:02 +00004431// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004432defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004433
4434// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004435defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004436 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004437defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004438 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004439
4440// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004441defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004442 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004443
4444// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004445defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004446 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004447 "vqrshl", "s", int_arm_neon_vqrshifts>;
4448defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004449 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004450 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004451
4452// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004453defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004454 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004455defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004456 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004457
4458// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004459defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004460 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004461
4462// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004463defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4464defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004465// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004466defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4467defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004468
4469// VSLI : Vector Shift Left and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004470defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">;
4471
Bob Wilson5bafff32009-06-22 23:27:02 +00004472// VSRI : Vector Shift Right and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004473defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">;
Bob Wilson5bafff32009-06-22 23:27:02 +00004474
4475// Vector Absolute and Saturating Absolute.
4476
4477// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004478defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004479 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004480 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004481def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004482 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004483 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004484def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004485 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004486 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004487
4488// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004489defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004490 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004491 int_arm_neon_vqabs>;
4492
4493// Vector Negate.
4494
Bob Wilsoncba270d2010-07-13 21:16:48 +00004495def vnegd : PatFrag<(ops node:$in),
4496 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4497def vnegq : PatFrag<(ops node:$in),
4498 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004499
Evan Chengf81bf152009-11-23 21:57:23 +00004500class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004501 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4502 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4503 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004504class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004505 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4506 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4507 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004508
Chris Lattner0a00ed92010-03-28 08:39:10 +00004509// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004510def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4511def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4512def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4513def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4514def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4515def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004516
4517// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004518def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004519 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4520 "vneg", "f32", "$Vd, $Vm", "",
4521 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004522def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004523 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4524 "vneg", "f32", "$Vd, $Vm", "",
4525 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004526
Bob Wilsoncba270d2010-07-13 21:16:48 +00004527def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4528def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4529def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4530def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4531def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4532def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004533
4534// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004535defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004536 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004537 int_arm_neon_vqneg>;
4538
4539// Vector Bit Counting Operations.
4540
4541// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004542defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004543 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004544 int_arm_neon_vcls>;
4545// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004546defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004547 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004548 int_arm_neon_vclz>;
4549// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004550def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004551 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004552 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004553def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004554 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004555 v16i8, v16i8, int_arm_neon_vcnt>;
4556
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004557// Vector Swap
Johnny Chend8836042010-02-24 20:06:07 +00004558def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004559 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
4560 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004561def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004562 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
4563 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004564
Bob Wilson5bafff32009-06-22 23:27:02 +00004565// Vector Move Operations.
4566
4567// VMOV : Vector Move (Register)
Owen Anderson43967a92011-07-15 18:46:47 +00004568def : InstAlias<"vmov${p} $Vd, $Vm",
4569 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4570def : InstAlias<"vmov${p} $Vd, $Vm",
4571 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Jim Grosbach5b2fb202011-11-15 22:54:42 +00004572defm : VFPDTAnyNoF64InstAlias<"vmov${p}", "$Vd, $Vm",
4573 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4574defm : VFPDTAnyNoF64InstAlias<"vmov${p}", "$Vd, $Vm",
4575 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004576
Bob Wilson5bafff32009-06-22 23:27:02 +00004577// VMOV : Vector Move (Immediate)
4578
Evan Cheng47006be2010-05-17 21:54:50 +00004579let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004580def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004581 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004582 "vmov", "i8", "$Vd, $SIMM", "",
4583 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4584def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004585 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004586 "vmov", "i8", "$Vd, $SIMM", "",
4587 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004588
Owen Andersonca6945e2010-12-01 00:28:25 +00004589def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004590 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004591 "vmov", "i16", "$Vd, $SIMM", "",
4592 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004593 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004594}
4595
Owen Andersonca6945e2010-12-01 00:28:25 +00004596def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004597 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004598 "vmov", "i16", "$Vd, $SIMM", "",
4599 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004600 let Inst{9} = SIMM{9};
4601}
Bob Wilson5bafff32009-06-22 23:27:02 +00004602
Owen Andersonca6945e2010-12-01 00:28:25 +00004603def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004604 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004605 "vmov", "i32", "$Vd, $SIMM", "",
4606 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004607 let Inst{11-8} = SIMM{11-8};
4608}
4609
Owen Andersonca6945e2010-12-01 00:28:25 +00004610def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004611 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004612 "vmov", "i32", "$Vd, $SIMM", "",
4613 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004614 let Inst{11-8} = SIMM{11-8};
4615}
Bob Wilson5bafff32009-06-22 23:27:02 +00004616
Owen Andersonca6945e2010-12-01 00:28:25 +00004617def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004618 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004619 "vmov", "i64", "$Vd, $SIMM", "",
4620 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4621def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004622 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004623 "vmov", "i64", "$Vd, $SIMM", "",
4624 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Chengeaa192a2011-11-15 02:12:34 +00004625
4626def VMOVv2f32 : N1ModImm<1, 0b000, 0b1111, 0, 0, 0, 1, (outs DPR:$Vd),
4627 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4628 "vmov", "f32", "$Vd, $SIMM", "",
4629 [(set DPR:$Vd, (v2f32 (NEONvmovFPImm timm:$SIMM)))]>;
4630def VMOVv4f32 : N1ModImm<1, 0b000, 0b1111, 0, 1, 0, 1, (outs QPR:$Vd),
4631 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4632 "vmov", "f32", "$Vd, $SIMM", "",
4633 [(set QPR:$Vd, (v4f32 (NEONvmovFPImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004634} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004635
4636// VMOV : Vector Get Lane (move scalar to ARM core register)
4637
Johnny Chen131c4a52009-11-23 17:48:17 +00004638def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004639 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4640 IIC_VMOVSI, "vmov", "s8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004641 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4642 imm:$lane))]> {
4643 let Inst{21} = lane{2};
4644 let Inst{6-5} = lane{1-0};
4645}
Johnny Chen131c4a52009-11-23 17:48:17 +00004646def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004647 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4648 IIC_VMOVSI, "vmov", "s16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004649 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4650 imm:$lane))]> {
4651 let Inst{21} = lane{1};
4652 let Inst{6} = lane{0};
4653}
Johnny Chen131c4a52009-11-23 17:48:17 +00004654def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004655 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4656 IIC_VMOVSI, "vmov", "u8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004657 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4658 imm:$lane))]> {
4659 let Inst{21} = lane{2};
4660 let Inst{6-5} = lane{1-0};
4661}
Johnny Chen131c4a52009-11-23 17:48:17 +00004662def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004663 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4664 IIC_VMOVSI, "vmov", "u16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004665 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4666 imm:$lane))]> {
4667 let Inst{21} = lane{1};
4668 let Inst{6} = lane{0};
4669}
Johnny Chen131c4a52009-11-23 17:48:17 +00004670def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Jim Grosbach687656c2011-10-18 20:10:47 +00004671 (outs GPR:$R), (ins DPR:$V, VectorIndex32:$lane),
4672 IIC_VMOVSI, "vmov", "32", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004673 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4674 imm:$lane))]> {
4675 let Inst{21} = lane{0};
4676}
Bob Wilson5bafff32009-06-22 23:27:02 +00004677// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4678def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4679 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004680 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004681 (SubReg_i8_lane imm:$lane))>;
4682def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4683 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004684 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004685 (SubReg_i16_lane imm:$lane))>;
4686def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4687 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004688 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004689 (SubReg_i8_lane imm:$lane))>;
4690def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4691 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004692 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004693 (SubReg_i16_lane imm:$lane))>;
4694def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4695 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004696 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004697 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004698def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004699 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004700 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004701def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004702 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004703 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004704//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004705// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004706def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004707 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004708
4709
4710// VMOV : Vector Set Lane (move ARM core register to scalar)
4711
Owen Andersond2fbdb72010-10-27 21:28:09 +00004712let Constraints = "$src1 = $V" in {
4713def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004714 (ins DPR:$src1, GPR:$R, VectorIndex8:$lane),
4715 IIC_VMOVISL, "vmov", "8", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004716 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4717 GPR:$R, imm:$lane))]> {
4718 let Inst{21} = lane{2};
4719 let Inst{6-5} = lane{1-0};
4720}
4721def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004722 (ins DPR:$src1, GPR:$R, VectorIndex16:$lane),
4723 IIC_VMOVISL, "vmov", "16", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004724 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4725 GPR:$R, imm:$lane))]> {
4726 let Inst{21} = lane{1};
4727 let Inst{6} = lane{0};
4728}
4729def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004730 (ins DPR:$src1, GPR:$R, VectorIndex32:$lane),
4731 IIC_VMOVISL, "vmov", "32", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004732 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4733 GPR:$R, imm:$lane))]> {
4734 let Inst{21} = lane{0};
4735}
Bob Wilson5bafff32009-06-22 23:27:02 +00004736}
4737def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004738 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004739 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004740 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004741 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004742 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004743def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004744 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004745 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004746 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004747 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004748 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004749def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004750 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004751 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004752 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004753 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004754 (DSubReg_i32_reg imm:$lane)))>;
4755
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004756def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004757 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4758 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004759def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004760 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4761 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004762
4763//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004764// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004765def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004766 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004767
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004768def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004769 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004770def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004771 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004772def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004773 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004774
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004775def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4776 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4777def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4778 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4779def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4780 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4781
4782def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4783 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4784 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004785 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004786def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4787 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4788 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004789 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004790def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4791 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4792 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004793 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004794
Bob Wilson5bafff32009-06-22 23:27:02 +00004795// VDUP : Vector Duplicate (from ARM core register to all elements)
4796
Evan Chengf81bf152009-11-23 21:57:23 +00004797class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004798 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
4799 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4800 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004801class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004802 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
4803 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4804 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004805
Evan Chengf81bf152009-11-23 21:57:23 +00004806def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4807def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4808def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4809def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4810def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4811def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004812
Jim Grosbach958108a2011-03-11 20:44:08 +00004813def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>;
4814def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004815
4816// VDUP : Vector Duplicate Lane (from scalar to all elements)
4817
Johnny Chene4614f72010-03-25 17:01:27 +00004818class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004819 ValueType Ty, Operand IdxTy>
4820 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4821 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004822 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004823
Johnny Chene4614f72010-03-25 17:01:27 +00004824class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004825 ValueType ResTy, ValueType OpTy, Operand IdxTy>
4826 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4827 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004828 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Jim Grosbach460a9052011-10-07 23:56:00 +00004829 VectorIndex32:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004830
Bob Wilson507df402009-10-21 02:15:46 +00004831// Inst{19-16} is partially specified depending on the element size.
4832
Jim Grosbach460a9052011-10-07 23:56:00 +00004833def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8, VectorIndex8> {
4834 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004835 let Inst{19-17} = lane{2-0};
4836}
Jim Grosbach460a9052011-10-07 23:56:00 +00004837def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16, VectorIndex16> {
4838 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004839 let Inst{19-18} = lane{1-0};
4840}
Jim Grosbach460a9052011-10-07 23:56:00 +00004841def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32, VectorIndex32> {
4842 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004843 let Inst{19} = lane{0};
4844}
Jim Grosbach460a9052011-10-07 23:56:00 +00004845def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8, VectorIndex8> {
4846 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004847 let Inst{19-17} = lane{2-0};
4848}
Jim Grosbach460a9052011-10-07 23:56:00 +00004849def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16, VectorIndex16> {
4850 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004851 let Inst{19-18} = lane{1-0};
4852}
Jim Grosbach460a9052011-10-07 23:56:00 +00004853def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32, VectorIndex32> {
4854 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004855 let Inst{19} = lane{0};
4856}
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004857
4858def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4859 (VDUPLN32d DPR:$Vm, imm:$lane)>;
4860
4861def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4862 (VDUPLN32q DPR:$Vm, imm:$lane)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004863
Bob Wilson0ce37102009-08-14 05:08:32 +00004864def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4865 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4866 (DSubReg_i8_reg imm:$lane))),
4867 (SubReg_i8_lane imm:$lane)))>;
4868def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4869 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4870 (DSubReg_i16_reg imm:$lane))),
4871 (SubReg_i16_lane imm:$lane)))>;
4872def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4873 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4874 (DSubReg_i32_reg imm:$lane))),
4875 (SubReg_i32_lane imm:$lane)))>;
4876def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004877 (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src,
Bob Wilson0ce37102009-08-14 05:08:32 +00004878 (DSubReg_i32_reg imm:$lane))),
4879 (SubReg_i32_lane imm:$lane)))>;
4880
Jim Grosbach65dc3032010-10-06 21:16:16 +00004881def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004882 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004883def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004884 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004885
Bob Wilson5bafff32009-06-22 23:27:02 +00004886// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004887defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004888 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004889// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004890defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4891 "vqmovn", "s", int_arm_neon_vqmovns>;
4892defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4893 "vqmovn", "u", int_arm_neon_vqmovnu>;
4894defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4895 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004896// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004897defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4898defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004899
4900// Vector Conversions.
4901
Johnny Chen9e088762010-03-17 17:52:21 +00004902// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004903def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4904 v2i32, v2f32, fp_to_sint>;
4905def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4906 v2i32, v2f32, fp_to_uint>;
4907def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4908 v2f32, v2i32, sint_to_fp>;
4909def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4910 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004911
Johnny Chen6c8648b2010-03-17 23:26:50 +00004912def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4913 v4i32, v4f32, fp_to_sint>;
4914def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4915 v4i32, v4f32, fp_to_uint>;
4916def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4917 v4f32, v4i32, sint_to_fp>;
4918def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4919 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004920
4921// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Owen Andersonb589be92011-11-15 19:55:00 +00004922let DecoderMethod = "DecodeVCVTD" in {
Evan Chengf81bf152009-11-23 21:57:23 +00004923def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004924 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004925def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004926 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004927def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004928 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004929def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004930 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00004931}
Bob Wilson5bafff32009-06-22 23:27:02 +00004932
Owen Andersonb589be92011-11-15 19:55:00 +00004933let DecoderMethod = "DecodeVCVTQ" in {
Evan Chengf81bf152009-11-23 21:57:23 +00004934def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004935 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004936def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004937 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004938def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004939 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004940def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004941 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00004942}
Bob Wilson5bafff32009-06-22 23:27:02 +00004943
Bob Wilson04063562010-12-15 22:14:12 +00004944// VCVT : Vector Convert Between Half-Precision and Single-Precision.
4945def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
4946 IIC_VUNAQ, "vcvt", "f16.f32",
4947 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
4948 Requires<[HasNEON, HasFP16]>;
4949def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
4950 IIC_VUNAQ, "vcvt", "f32.f16",
4951 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
4952 Requires<[HasNEON, HasFP16]>;
4953
Bob Wilsond8e17572009-08-12 22:31:50 +00004954// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00004955
4956// VREV64 : Vector Reverse elements within 64-bit doublewords
4957
Evan Chengf81bf152009-11-23 21:57:23 +00004958class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004959 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
4960 (ins DPR:$Vm), IIC_VMOVD,
4961 OpcodeStr, Dt, "$Vd, $Vm", "",
4962 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004963class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004964 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
4965 (ins QPR:$Vm), IIC_VMOVQ,
4966 OpcodeStr, Dt, "$Vd, $Vm", "",
4967 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004968
Evan Chengf81bf152009-11-23 21:57:23 +00004969def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4970def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4971def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004972def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004973
Evan Chengf81bf152009-11-23 21:57:23 +00004974def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4975def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4976def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004977def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004978
4979// VREV32 : Vector Reverse elements within 32-bit words
4980
Evan Chengf81bf152009-11-23 21:57:23 +00004981class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004982 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
4983 (ins DPR:$Vm), IIC_VMOVD,
4984 OpcodeStr, Dt, "$Vd, $Vm", "",
4985 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004986class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004987 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
4988 (ins QPR:$Vm), IIC_VMOVQ,
4989 OpcodeStr, Dt, "$Vd, $Vm", "",
4990 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004991
Evan Chengf81bf152009-11-23 21:57:23 +00004992def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4993def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004994
Evan Chengf81bf152009-11-23 21:57:23 +00004995def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4996def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004997
4998// VREV16 : Vector Reverse elements within 16-bit halfwords
4999
Evan Chengf81bf152009-11-23 21:57:23 +00005000class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005001 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
5002 (ins DPR:$Vm), IIC_VMOVD,
5003 OpcodeStr, Dt, "$Vd, $Vm", "",
5004 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005005class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005006 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
5007 (ins QPR:$Vm), IIC_VMOVQ,
5008 OpcodeStr, Dt, "$Vd, $Vm", "",
5009 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005010
Evan Chengf81bf152009-11-23 21:57:23 +00005011def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
5012def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005013
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005014// Other Vector Shuffles.
5015
Bob Wilson5e8b8332011-01-07 04:59:04 +00005016// Aligned extractions: really just dropping registers
5017
5018class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
5019 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
5020 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
5021
5022def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
5023
5024def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
5025
5026def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
5027
5028def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
5029
5030def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
5031
5032
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005033// VEXT : Vector Extract
5034
Evan Chengf81bf152009-11-23 21:57:23 +00005035class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005036 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
5037 (ins DPR:$Vn, DPR:$Vm, i32imm:$index), NVExtFrm,
5038 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
5039 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
5040 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00005041 bits<4> index;
5042 let Inst{11-8} = index{3-0};
5043}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005044
Evan Chengf81bf152009-11-23 21:57:23 +00005045class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005046 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
5047 (ins QPR:$Vn, QPR:$Vm, i32imm:$index), NVExtFrm,
5048 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
5049 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
5050 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00005051 bits<4> index;
5052 let Inst{11-8} = index{3-0};
5053}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005054
Owen Anderson7a258252010-11-03 18:16:27 +00005055def VEXTd8 : VEXTd<"vext", "8", v8i8> {
5056 let Inst{11-8} = index{3-0};
5057}
5058def VEXTd16 : VEXTd<"vext", "16", v4i16> {
5059 let Inst{11-9} = index{2-0};
5060 let Inst{8} = 0b0;
5061}
5062def VEXTd32 : VEXTd<"vext", "32", v2i32> {
5063 let Inst{11-10} = index{1-0};
5064 let Inst{9-8} = 0b00;
5065}
Owen Anderson167eb1f2011-07-15 17:48:05 +00005066def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn),
5067 (v2f32 DPR:$Vm),
5068 (i32 imm:$index))),
5069 (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005070
Owen Anderson7a258252010-11-03 18:16:27 +00005071def VEXTq8 : VEXTq<"vext", "8", v16i8> {
5072 let Inst{11-8} = index{3-0};
5073}
5074def VEXTq16 : VEXTq<"vext", "16", v8i16> {
5075 let Inst{11-9} = index{2-0};
5076 let Inst{8} = 0b0;
5077}
5078def VEXTq32 : VEXTq<"vext", "32", v4i32> {
5079 let Inst{11-10} = index{1-0};
5080 let Inst{9-8} = 0b00;
5081}
Owen Anderson167eb1f2011-07-15 17:48:05 +00005082def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn),
5083 (v4f32 QPR:$Vm),
5084 (i32 imm:$index))),
5085 (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005086
Bob Wilson64efd902009-08-08 05:53:00 +00005087// VTRN : Vector Transpose
5088
Evan Chengf81bf152009-11-23 21:57:23 +00005089def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
5090def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
5091def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005092
Evan Chengf81bf152009-11-23 21:57:23 +00005093def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
5094def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
5095def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005096
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005097// VUZP : Vector Unzip (Deinterleave)
5098
Evan Chengf81bf152009-11-23 21:57:23 +00005099def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
5100def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
5101def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005102
Evan Chengf81bf152009-11-23 21:57:23 +00005103def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
5104def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
5105def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005106
5107// VZIP : Vector Zip (Interleave)
5108
Evan Chengf81bf152009-11-23 21:57:23 +00005109def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
5110def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
5111def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005112
Evan Chengf81bf152009-11-23 21:57:23 +00005113def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
5114def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
5115def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005116
Bob Wilson114a2662009-08-12 20:51:55 +00005117// Vector Table Lookup and Table Extension.
5118
5119// VTBL : Vector Table Lookup
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005120let DecoderMethod = "DecodeTBLInstruction" in {
Bob Wilson114a2662009-08-12 20:51:55 +00005121def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005122 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
Jim Grosbach862019c2011-10-18 23:02:30 +00005123 (ins VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
5124 "vtbl", "8", "$Vd, $Vn, $Vm", "",
5125 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005126let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005127def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005128 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
5129 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
5130 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005131def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005132 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
5133 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
5134 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005135def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005136 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
5137 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005138 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005139 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005140} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005141
Bob Wilsonbd916c52010-09-13 23:55:10 +00005142def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005143 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005144def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005145 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005146def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005147 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005148
Bob Wilson114a2662009-08-12 20:51:55 +00005149// VTBX : Vector Table Extension
5150def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005151 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
Jim Grosbachd0b61472011-10-20 14:48:50 +00005152 (ins DPR:$orig, VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
5153 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005154 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
Jim Grosbachd0b61472011-10-20 14:48:50 +00005155 DPR:$orig, VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005156let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005157def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005158 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
5159 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
5160 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005161def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005162 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
5163 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005164 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005165 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
5166 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005167def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005168 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
5169 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
5170 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
5171 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005172} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005173
Bob Wilsonbd916c52010-09-13 23:55:10 +00005174def VTBX2Pseudo
5175 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005176 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005177def VTBX3Pseudo
5178 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005179 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005180def VTBX4Pseudo
5181 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005182 IIC_VTBX4, "$orig = $dst", []>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005183} // DecoderMethod = "DecodeTBLInstruction"
Bob Wilsonbd916c52010-09-13 23:55:10 +00005184
Bob Wilson5bafff32009-06-22 23:27:02 +00005185//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00005186// NEON instructions for single-precision FP math
5187//===----------------------------------------------------------------------===//
5188
Bob Wilson0e6d5402010-12-13 23:02:31 +00005189class N2VSPat<SDNode OpNode, NeonI Inst>
5190 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00005191 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00005192 (v2f32 (COPY_TO_REGCLASS (Inst
5193 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00005194 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5195 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005196
5197class N3VSPat<SDNode OpNode, NeonI Inst>
5198 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005199 (EXTRACT_SUBREG
5200 (v2f32 (COPY_TO_REGCLASS (Inst
5201 (INSERT_SUBREG
5202 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5203 SPR:$a, ssub_0),
5204 (INSERT_SUBREG
5205 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5206 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005207
5208class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
5209 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005210 (EXTRACT_SUBREG
5211 (v2f32 (COPY_TO_REGCLASS (Inst
5212 (INSERT_SUBREG
5213 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5214 SPR:$acc, ssub_0),
5215 (INSERT_SUBREG
5216 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5217 SPR:$a, ssub_0),
5218 (INSERT_SUBREG
5219 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5220 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005221
Bob Wilson4711d5c2010-12-13 23:02:37 +00005222def : N3VSPat<fadd, VADDfd>;
5223def : N3VSPat<fsub, VSUBfd>;
5224def : N3VSPat<fmul, VMULfd>;
5225def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005226 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005227def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005228 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005229def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005230def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005231def : N3VSPat<NEONfmax, VMAXfd>;
5232def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005233def : N2VSPat<arm_ftosi, VCVTf2sd>;
5234def : N2VSPat<arm_ftoui, VCVTf2ud>;
5235def : N2VSPat<arm_sitof, VCVTs2fd>;
5236def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00005237
Evan Cheng1d2426c2009-08-07 19:30:41 +00005238//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00005239// Non-Instruction Patterns
5240//===----------------------------------------------------------------------===//
5241
5242// bit_convert
5243def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
5244def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
5245def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
5246def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
5247def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
5248def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
5249def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
5250def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
5251def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
5252def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
5253def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
5254def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
5255def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
5256def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
5257def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
5258def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
5259def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
5260def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
5261def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
5262def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
5263def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
5264def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
5265def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
5266def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
5267def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
5268def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
5269def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
5270def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
5271def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
5272def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
5273
5274def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
5275def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
5276def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
5277def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
5278def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
5279def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
5280def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
5281def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
5282def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
5283def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
5284def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
5285def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
5286def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
5287def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
5288def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
5289def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
5290def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
5291def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
5292def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
5293def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
5294def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
5295def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
5296def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
5297def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
5298def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
5299def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
5300def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
5301def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
5302def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
5303def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;
Jim Grosbachef448762011-11-14 23:11:19 +00005304
5305
5306//===----------------------------------------------------------------------===//
5307// Assembler aliases
5308//
5309
Jim Grosbach04db7f72011-11-14 23:21:09 +00005310// VAND/VEOR/VORR accept but do not require a type suffix.
Jim Grosbachef448762011-11-14 23:11:19 +00005311defm : VFPDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
5312 (VANDd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5313defm : VFPDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
5314 (VANDq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
5315defm : VFPDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
5316 (VEORd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5317defm : VFPDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
5318 (VEORq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
5319defm : VFPDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
5320 (VORRd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5321defm : VFPDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
5322 (VORRq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbache052b9a2011-11-14 23:32:59 +00005323
5324// VLD1 requires a size suffix, but also accepts type specific variants.
5325// Load one D register.
5326defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5327 (VLD1d8 VecListOneD:$Vd, addrmode6:$Rn, pred:$p)>;
5328defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5329 (VLD1d16 VecListOneD:$Vd, addrmode6:$Rn, pred:$p)>;
5330defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5331 (VLD1d32 VecListOneD:$Vd, addrmode6:$Rn, pred:$p)>;
5332defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5333 (VLD1d64 VecListOneD:$Vd, addrmode6:$Rn, pred:$p)>;
Jim Grosbachbfc94292011-11-15 01:46:57 +00005334// with writeback, fixed stride
5335defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5336 (VLD1d8wb_fixed VecListOneD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
5337defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5338 (VLD1d16wb_fixed VecListOneD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
5339defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5340 (VLD1d32wb_fixed VecListOneD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
5341defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5342 (VLD1d64wb_fixed VecListOneD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
Jim Grosbachc5a6a682011-11-15 17:49:59 +00005343// with writeback, register stride
5344defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5345 (VLD1d8wb_register VecListOneD:$Vd, zero_reg, addrmode6:$Rn,
5346 rGPR:$Rm, pred:$p)>;
5347defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5348 (VLD1d16wb_register VecListOneD:$Vd, zero_reg, addrmode6:$Rn,
5349 rGPR:$Rm, pred:$p)>;
5350defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5351 (VLD1d32wb_register VecListOneD:$Vd, zero_reg, addrmode6:$Rn,
5352 rGPR:$Rm, pred:$p)>;
5353defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5354 (VLD1d64wb_register VecListOneD:$Vd, zero_reg, addrmode6:$Rn,
5355 rGPR:$Rm, pred:$p)>;
Jim Grosbache052b9a2011-11-14 23:32:59 +00005356
5357// Load two D registers.
5358defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5359 (VLD1q8 VecListTwoD:$Vd, addrmode6:$Rn, pred:$p)>;
5360defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5361 (VLD1q16 VecListTwoD:$Vd, addrmode6:$Rn, pred:$p)>;
5362defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5363 (VLD1q32 VecListTwoD:$Vd, addrmode6:$Rn, pred:$p)>;
5364defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5365 (VLD1q64 VecListTwoD:$Vd, addrmode6:$Rn, pred:$p)>;
Jim Grosbachbfc94292011-11-15 01:46:57 +00005366// with writeback, fixed stride
5367defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5368 (VLD1q8wb_fixed VecListTwoD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
5369defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5370 (VLD1q16wb_fixed VecListTwoD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
5371defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5372 (VLD1q32wb_fixed VecListTwoD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
5373defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5374 (VLD1q64wb_fixed VecListTwoD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
Jim Grosbachc5a6a682011-11-15 17:49:59 +00005375// with writeback, register stride
5376defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5377 (VLD1q8wb_register VecListTwoD:$Vd, zero_reg, addrmode6:$Rn,
5378 rGPR:$Rm, pred:$p)>;
5379defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5380 (VLD1q16wb_register VecListTwoD:$Vd, zero_reg, addrmode6:$Rn,
5381 rGPR:$Rm, pred:$p)>;
5382defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5383 (VLD1q32wb_register VecListTwoD:$Vd, zero_reg, addrmode6:$Rn,
5384 rGPR:$Rm, pred:$p)>;
5385defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5386 (VLD1q64wb_register VecListTwoD:$Vd, zero_reg, addrmode6:$Rn,
5387 rGPR:$Rm, pred:$p)>;
Jim Grosbache052b9a2011-11-14 23:32:59 +00005388
5389// Load three D registers.
5390defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5391 (VLD1d8T VecListThreeD:$Vd, addrmode6:$Rn, pred:$p)>;
5392defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5393 (VLD1d16T VecListThreeD:$Vd, addrmode6:$Rn, pred:$p)>;
5394defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5395 (VLD1d32T VecListThreeD:$Vd, addrmode6:$Rn, pred:$p)>;
5396defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5397 (VLD1d64T VecListThreeD:$Vd, addrmode6:$Rn, pred:$p)>;
Jim Grosbachbfc94292011-11-15 01:46:57 +00005398// with writeback, fixed stride
5399defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5400 (VLD1d8Twb_fixed VecListThreeD:$Vd, zero_reg,
5401 addrmode6:$Rn, pred:$p)>;
5402defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5403 (VLD1d16Twb_fixed VecListThreeD:$Vd, zero_reg,
5404 addrmode6:$Rn, pred:$p)>;
5405defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5406 (VLD1d32Twb_fixed VecListThreeD:$Vd, zero_reg,
5407 addrmode6:$Rn, pred:$p)>;
5408defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5409 (VLD1d64Twb_fixed VecListThreeD:$Vd, zero_reg,
5410 addrmode6:$Rn, pred:$p)>;
Jim Grosbachc5a6a682011-11-15 17:49:59 +00005411// with writeback, register stride
5412defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5413 (VLD1d8Twb_register VecListThreeD:$Vd, zero_reg,
5414 addrmode6:$Rn, rGPR:$Rm, pred:$p)>;
5415defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5416 (VLD1d16Twb_register VecListThreeD:$Vd, zero_reg,
5417 addrmode6:$Rn, rGPR:$Rm, pred:$p)>;
5418defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5419 (VLD1d32Twb_register VecListThreeD:$Vd, zero_reg,
5420 addrmode6:$Rn, rGPR:$Rm, pred:$p)>;
5421defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5422 (VLD1d64Twb_register VecListThreeD:$Vd, zero_reg,
5423 addrmode6:$Rn, rGPR:$Rm, pred:$p)>;
Jim Grosbachbfc94292011-11-15 01:46:57 +00005424
Jim Grosbache052b9a2011-11-14 23:32:59 +00005425
5426// Load four D registers.
5427defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5428 (VLD1d8Q VecListFourD:$Vd, addrmode6:$Rn, pred:$p)>;
5429defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5430 (VLD1d16Q VecListFourD:$Vd, addrmode6:$Rn, pred:$p)>;
5431defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5432 (VLD1d32Q VecListFourD:$Vd, addrmode6:$Rn, pred:$p)>;
5433defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5434 (VLD1d64Q VecListFourD:$Vd, addrmode6:$Rn, pred:$p)>;
Jim Grosbachbfc94292011-11-15 01:46:57 +00005435// with writeback, fixed stride
5436defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5437 (VLD1d8Qwb_fixed VecListFourD:$Vd, zero_reg,
5438 addrmode6:$Rn, pred:$p)>;
5439defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5440 (VLD1d16Qwb_fixed VecListFourD:$Vd, zero_reg,
5441 addrmode6:$Rn, pred:$p)>;
5442defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5443 (VLD1d32Qwb_fixed VecListFourD:$Vd, zero_reg,
5444 addrmode6:$Rn, pred:$p)>;
5445defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5446 (VLD1d64Qwb_fixed VecListFourD:$Vd, zero_reg,
5447 addrmode6:$Rn, pred:$p)>;
Jim Grosbachc5a6a682011-11-15 17:49:59 +00005448// with writeback, register stride
5449defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5450 (VLD1d8Qwb_register VecListFourD:$Vd, zero_reg,
5451 addrmode6:$Rn, rGPR:$Rm, pred:$p)>;
5452defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5453 (VLD1d16Qwb_register VecListFourD:$Vd, zero_reg,
5454 addrmode6:$Rn, rGPR:$Rm, pred:$p)>;
5455defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5456 (VLD1d32Qwb_register VecListFourD:$Vd, zero_reg,
5457 addrmode6:$Rn, rGPR:$Rm, pred:$p)>;
5458defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn, $Rm",
5459 (VLD1d64Qwb_register VecListFourD:$Vd, zero_reg,
5460 addrmode6:$Rn, rGPR:$Rm, pred:$p)>;
Jim Grosbachdd47e0b2011-11-14 23:43:46 +00005461
5462// VST1 requires a size suffix, but also accepts type specific variants.
Jim Grosbachbfc94292011-11-15 01:46:57 +00005463// Store one D register.
Jim Grosbachdd47e0b2011-11-14 23:43:46 +00005464defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5465 (VST1d8 addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
5466defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5467 (VST1d16 addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
5468defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5469 (VST1d32 addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
5470defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5471 (VST1d64 addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
Jim Grosbachbfc94292011-11-15 01:46:57 +00005472// with writeback, fixed stride
5473defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5474 (VST1d8wb_fixed zero_reg, addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
5475defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5476 (VST1d16wb_fixed zero_reg, addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
5477defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5478 (VST1d32wb_fixed zero_reg, addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
5479defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5480 (VST1d64wb_fixed zero_reg, addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
Jim Grosbachc5a6a682011-11-15 17:49:59 +00005481// with writeback, register stride
5482defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5483 (VST1d8wb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5484 VecListOneD:$Vd, pred:$p)>;
5485defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5486 (VST1d16wb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5487 VecListOneD:$Vd, pred:$p)>;
5488defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5489 (VST1d32wb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5490 VecListOneD:$Vd, pred:$p)>;
5491defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5492 (VST1d64wb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5493 VecListOneD:$Vd, pred:$p)>;
Jim Grosbachdd47e0b2011-11-14 23:43:46 +00005494
Jim Grosbachbfc94292011-11-15 01:46:57 +00005495// Store two D registers.
Jim Grosbachdd47e0b2011-11-14 23:43:46 +00005496defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5497 (VST1q8 addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
5498defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5499 (VST1q16 addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
5500defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5501 (VST1q32 addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
5502defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5503 (VST1q64 addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
Jim Grosbachbfc94292011-11-15 01:46:57 +00005504// with writeback, fixed stride
5505defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5506 (VST1q8wb_fixed zero_reg, addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
5507defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5508 (VST1q16wb_fixed zero_reg, addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
5509defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5510 (VST1q32wb_fixed zero_reg, addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
5511defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5512 (VST1q64wb_fixed zero_reg, addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
Jim Grosbachc5a6a682011-11-15 17:49:59 +00005513// with writeback, register stride
5514defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5515 (VST1q8wb_register zero_reg, addrmode6:$Rn,
5516 rGPR:$Rm, VecListTwoD:$Vd, pred:$p)>;
5517defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5518 (VST1q16wb_register zero_reg, addrmode6:$Rn,
5519 rGPR:$Rm, VecListTwoD:$Vd, pred:$p)>;
5520defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5521 (VST1q32wb_register zero_reg, addrmode6:$Rn,
5522 rGPR:$Rm, VecListTwoD:$Vd, pred:$p)>;
5523defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5524 (VST1q64wb_register zero_reg, addrmode6:$Rn,
5525 rGPR:$Rm, VecListTwoD:$Vd, pred:$p)>;
Jim Grosbachdd47e0b2011-11-14 23:43:46 +00005526
Jim Grosbachdd47e0b2011-11-14 23:43:46 +00005527// Load three D registers.
Jim Grosbach1ec7bf0c2011-11-29 23:21:31 +00005528defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5529 (VST1d8T addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>;
5530defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5531 (VST1d16T addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>;
5532defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5533 (VST1d32T addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>;
5534defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5535 (VST1d64T addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>;
5536defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5537 (VST1d8Twb_fixed zero_reg, addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>;
5538defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5539 (VST1d16Twb_fixed zero_reg, addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>;
5540defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5541 (VST1d32Twb_fixed zero_reg, addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>;
5542defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5543 (VST1d64Twb_fixed zero_reg, addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>;
5544defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5545 (VST1d8Twb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5546 VecListThreeD:$Vd, pred:$p)>;
5547defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5548 (VST1d16Twb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5549 VecListThreeD:$Vd, pred:$p)>;
5550defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5551 (VST1d32Twb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5552 VecListThreeD:$Vd, pred:$p)>;
5553defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5554 (VST1d64Twb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5555 VecListThreeD:$Vd, pred:$p)>;
Jim Grosbachdd47e0b2011-11-14 23:43:46 +00005556
5557// Load four D registers.
Jim Grosbach1ec7bf0c2011-11-29 23:21:31 +00005558defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5559 (VST1d8Q addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>;
5560defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5561 (VST1d16Q addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>;
5562defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5563 (VST1d32Q addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>;
5564defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5565 (VST1d64Q addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>;
5566defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5567 (VST1d8Qwb_fixed zero_reg, addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>;
5568defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5569 (VST1d16Qwb_fixed zero_reg, addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>;
5570defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5571 (VST1d32Qwb_fixed zero_reg, addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>;
5572defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5573 (VST1d64Qwb_fixed zero_reg, addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>;
5574defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5575 (VST1d8Qwb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5576 VecListFourD:$Vd, pred:$p)>;
5577defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5578 (VST1d16Qwb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5579 VecListFourD:$Vd, pred:$p)>;
5580defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5581 (VST1d32Qwb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5582 VecListFourD:$Vd, pred:$p)>;
5583defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn, $Rm",
5584 (VST1d64Qwb_register zero_reg, addrmode6:$Rn, rGPR:$Rm,
5585 VecListFourD:$Vd, pred:$p)>;
Jim Grosbach19885de2011-11-15 20:49:46 +00005586
5587
5588// VTRN instructions data type suffix aliases for more-specific types.
5589defm : VFPDT8ReqInstAlias <"vtrn${p}", "$Dd, $Dm",
5590 (VTRNd8 DPR:$Dd, DPR:$Dm, pred:$p)>;
5591defm : VFPDT16ReqInstAlias<"vtrn${p}", "$Dd, $Dm",
5592 (VTRNd16 DPR:$Dd, DPR:$Dm, pred:$p)>;
5593defm : VFPDT32ReqInstAlias<"vtrn${p}", "$Dd, $Dm",
5594 (VTRNd32 DPR:$Dd, DPR:$Dm, pred:$p)>;
5595
5596defm : VFPDT8ReqInstAlias <"vtrn${p}", "$Qd, $Qm",
5597 (VTRNq8 QPR:$Qd, QPR:$Qm, pred:$p)>;
5598defm : VFPDT16ReqInstAlias<"vtrn${p}", "$Qd, $Qm",
5599 (VTRNq16 QPR:$Qd, QPR:$Qm, pred:$p)>;
5600defm : VFPDT32ReqInstAlias<"vtrn${p}", "$Qd, $Qm",
5601 (VTRNq32 QPR:$Qd, QPR:$Qm, pred:$p)>;