blob: cdac792855c8dbff8de9613ef3ca7c47dbdc4b52 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Chenga8e29892007-01-19 07:51:42 +000041def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
42
43def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
44 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
45
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000046def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000047def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
48 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000049def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000050
Jim Grosbach7c03dbd2009-12-14 21:24:16 +000051def SDT_ARMMEMBARRIERV7 : SDTypeProfile<0, 0, []>;
52def SDT_ARMSYNCBARRIERV7 : SDTypeProfile<0, 0, []>;
53def SDT_ARMMEMBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
54def SDT_ARMSYNCBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000055
Evan Chenga8e29892007-01-19 07:51:42 +000056// Node definitions.
57def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000058def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
59
Bill Wendlingc69107c2007-11-13 09:19:02 +000060def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000061 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000062def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000063 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000064
65def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000066 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
67 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000068def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000069 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
70 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000071def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000072 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
73 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000074
Chris Lattner48be23c2008-01-15 22:02:54 +000075def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000076 [SDNPHasChain, SDNPOptInFlag]>;
77
78def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
79 [SDNPInFlag]>;
80def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
81 [SDNPInFlag]>;
82
83def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
84 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
85
86def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
87 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +000088def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
89 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090
91def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
92 [SDNPOutFlag]>;
93
David Goodwinc0309b42009-06-29 15:33:01 +000094def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
95 [SDNPOutFlag,SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +000096
Evan Chenga8e29892007-01-19 07:51:42 +000097def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
98
99def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
100def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
101def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000102
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000103def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbachf9570122009-05-14 00:46:35 +0000104def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000105def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
106 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000107
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000108def ARMMemBarrierV7 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV7,
Jim Grosbach3728e962009-12-10 00:11:09 +0000109 [SDNPHasChain]>;
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000110def ARMSyncBarrierV7 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV7,
111 [SDNPHasChain]>;
112def ARMMemBarrierV6 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV6,
113 [SDNPHasChain]>;
114def ARMSyncBarrierV6 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV6,
Jim Grosbach3728e962009-12-10 00:11:09 +0000115 [SDNPHasChain]>;
116
Evan Chengf609bb82010-01-19 00:44:15 +0000117def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
118
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000119//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000120// ARM Instruction Predicate Definitions.
121//
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000122def HasV4T : Predicate<"Subtarget->hasV4TOps()">;
123def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000124def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
125def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
126def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Evan Chengedcbada2009-07-06 22:05:45 +0000127def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
Evan Cheng5adb66a2009-09-28 09:14:39 +0000128def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Bob Wilson5bafff32009-06-22 23:27:02 +0000129def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
Bob Wilsonec80e262010-04-09 20:41:18 +0000130def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Bob Wilson5bafff32009-06-22 23:27:02 +0000131def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
132def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
133def HasNEON : Predicate<"Subtarget->hasNEON()">;
Jim Grosbach29402132010-05-05 23:44:43 +0000134def HasDivide : Predicate<"Subtarget->hasDivide()">;
135def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000136def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
137def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000138def IsThumb : Predicate<"Subtarget->isThumb()">;
Evan Chengf49810c2009-06-23 17:48:47 +0000139def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengd770d9e2009-07-02 06:38:40 +0000140def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000141def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson54fc1242009-06-22 21:01:46 +0000142def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
143def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000144
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000145// FIXME: Eventually this will be just "hasV6T2Ops".
146def UseMovt : Predicate<"Subtarget->useMovt()">;
147def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
148
Jim Grosbach26767372010-03-24 22:31:46 +0000149def UseVMLx : Predicate<"Subtarget->useVMLx()">;
150
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000151//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000152// ARM Flag Definitions.
153
154class RegConstraint<string C> {
155 string Constraints = C;
156}
157
158//===----------------------------------------------------------------------===//
159// ARM specific transformation functions and pattern fragments.
160//
161
Evan Chenga8e29892007-01-19 07:51:42 +0000162// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
163// so_imm_neg def below.
164def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000166}]>;
167
168// so_imm_not_XFORM - Return a so_imm value packed into the format described for
169// so_imm_not def below.
170def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000171 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000172}]>;
173
174// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
175def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000176 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000177 return v == 8 || v == 16 || v == 24;
178}]>;
179
180/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
181def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000182 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000183}]>;
184
185/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
186def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000187 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000188}]>;
189
Jim Grosbach64171712010-02-16 21:07:46 +0000190def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000191 PatLeaf<(imm), [{
192 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
193 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Evan Chenga2515702007-03-19 07:09:02 +0000195def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000196 PatLeaf<(imm), [{
197 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
198 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000199
200// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
201def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000202 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000203}]>;
204
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000205/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
206/// e.g., 0xf000ffff
207def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000208 PatLeaf<(imm), [{
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000209 uint32_t v = (uint32_t)N->getZExtValue();
210 if (v == 0xffffffff)
211 return 0;
David Goodwinc2ffd282009-07-14 00:57:56 +0000212 // there can be 1's on either or both "outsides", all the "inside"
213 // bits must be 0's
214 unsigned int lsb = 0, msb = 31;
215 while (v & (1 << msb)) --msb;
216 while (v & (1 << lsb)) ++lsb;
217 for (unsigned int i = lsb; i <= msb; ++i) {
218 if (v & (1 << i))
219 return 0;
220 }
221 return 1;
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000222}] > {
223 let PrintMethod = "printBitfieldInvMaskImmOperand";
224}
225
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000226/// Split a 32-bit immediate into two 16 bit parts.
227def lo16 : SDNodeXForm<imm, [{
228 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() & 0xffff,
229 MVT::i32);
230}]>;
231
232def hi16 : SDNodeXForm<imm, [{
233 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
234}]>;
235
236def lo16AllZero : PatLeaf<(i32 imm), [{
237 // Returns true if all low 16-bits are 0.
238 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000239}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000240
Jim Grosbach64171712010-02-16 21:07:46 +0000241/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000242/// [0.65535].
243def imm0_65535 : PatLeaf<(i32 imm), [{
244 return (uint32_t)N->getZExtValue() < 65536;
245}]>;
246
Evan Cheng37f25d92008-08-28 23:39:26 +0000247class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
248class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000249
Jim Grosbach0a145f32010-02-16 20:17:57 +0000250/// adde and sube predicates - True based on whether the carry flag output
251/// will be needed or not.
252def adde_dead_carry :
253 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
254 [{return !N->hasAnyUseOfValue(1);}]>;
255def sube_dead_carry :
256 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
257 [{return !N->hasAnyUseOfValue(1);}]>;
258def adde_live_carry :
259 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
260 [{return N->hasAnyUseOfValue(1);}]>;
261def sube_live_carry :
262 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
263 [{return N->hasAnyUseOfValue(1);}]>;
264
Evan Chenga8e29892007-01-19 07:51:42 +0000265//===----------------------------------------------------------------------===//
266// Operand Definitions.
267//
268
269// Branch target.
270def brtarget : Operand<OtherVT>;
271
Evan Chenga8e29892007-01-19 07:51:42 +0000272// A list of registers separated by comma. Used by load/store multiple.
273def reglist : Operand<i32> {
274 let PrintMethod = "printRegisterList";
275}
276
277// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
278def cpinst_operand : Operand<i32> {
279 let PrintMethod = "printCPInstOperand";
280}
281
282def jtblock_operand : Operand<i32> {
283 let PrintMethod = "printJTBlockOperand";
284}
Evan Cheng66ac5312009-07-25 00:33:29 +0000285def jt2block_operand : Operand<i32> {
286 let PrintMethod = "printJT2BlockOperand";
287}
Evan Chenga8e29892007-01-19 07:51:42 +0000288
289// Local PC labels.
290def pclabel : Operand<i32> {
291 let PrintMethod = "printPCLabel";
292}
293
294// shifter_operand operands: so_reg and so_imm.
295def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000296 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000297 [shl,srl,sra,rotr]> {
298 let PrintMethod = "printSORegOperand";
299 let MIOperandInfo = (ops GPR, GPR, i32imm);
300}
301
302// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
303// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
304// represented in the imm field in the same 12-bit form that they are encoded
305// into so_imm instructions: the 8-bit immediate is the least significant bits
306// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
307def so_imm : Operand<i32>,
Evan Chenge7cbe412009-07-08 21:03:57 +0000308 PatLeaf<(imm), [{
309 return ARM_AM::getSOImmVal(N->getZExtValue()) != -1;
310 }]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000311 let PrintMethod = "printSOImmOperand";
312}
313
Evan Chengc70d1842007-03-20 08:11:30 +0000314// Break so_imm's up into two pieces. This handles immediates with up to 16
315// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
316// get the first/second pieces.
317def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000318 PatLeaf<(imm), [{
319 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
320 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000321 let PrintMethod = "printSOImm2PartOperand";
322}
323
324def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000325 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000327}]>;
328
329def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000330 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000331 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000332}]>;
333
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000334def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
335 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
336 }]> {
337 let PrintMethod = "printSOImm2PartOperand";
338}
339
340def so_neg_imm2part_1 : SDNodeXForm<imm, [{
341 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
342 return CurDAG->getTargetConstant(V, MVT::i32);
343}]>;
344
345def so_neg_imm2part_2 : SDNodeXForm<imm, [{
346 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
347 return CurDAG->getTargetConstant(V, MVT::i32);
348}]>;
349
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000350/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
351def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
352 return (int32_t)N->getZExtValue() < 32;
353}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000354
355// Define ARM specific addressing modes.
356
357// addrmode2 := reg +/- reg shop imm
358// addrmode2 := reg +/- imm12
359//
360def addrmode2 : Operand<i32>,
361 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
362 let PrintMethod = "printAddrMode2Operand";
363 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
364}
365
366def am2offset : Operand<i32>,
367 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
368 let PrintMethod = "printAddrMode2OffsetOperand";
369 let MIOperandInfo = (ops GPR, i32imm);
370}
371
372// addrmode3 := reg +/- reg
373// addrmode3 := reg +/- imm8
374//
375def addrmode3 : Operand<i32>,
376 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
377 let PrintMethod = "printAddrMode3Operand";
378 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
379}
380
381def am3offset : Operand<i32>,
382 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
383 let PrintMethod = "printAddrMode3OffsetOperand";
384 let MIOperandInfo = (ops GPR, i32imm);
385}
386
387// addrmode4 := reg, <mode|W>
388//
389def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000390 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000391 let PrintMethod = "printAddrMode4Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000392 let MIOperandInfo = (ops GPR:$addr, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000393}
394
395// addrmode5 := reg +/- imm8*4
396//
397def addrmode5 : Operand<i32>,
398 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
399 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000400 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000401}
402
Bob Wilson8b024a52009-07-01 23:16:05 +0000403// addrmode6 := reg with optional writeback
404//
405def addrmode6 : Operand<i32>,
Bob Wilson226036e2010-03-20 22:13:40 +0000406 ComplexPattern<i32, 2, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000407 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000408 let MIOperandInfo = (ops GPR:$addr, i32imm);
409}
410
411def am6offset : Operand<i32> {
412 let PrintMethod = "printAddrMode6OffsetOperand";
413 let MIOperandInfo = (ops GPR);
Bob Wilson8b024a52009-07-01 23:16:05 +0000414}
415
Evan Chenga8e29892007-01-19 07:51:42 +0000416// addrmodepc := pc + reg
417//
418def addrmodepc : Operand<i32>,
419 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
420 let PrintMethod = "printAddrModePCOperand";
421 let MIOperandInfo = (ops GPR, i32imm);
422}
423
Bob Wilson4f38b382009-08-21 21:58:55 +0000424def nohash_imm : Operand<i32> {
425 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000426}
427
Evan Chenga8e29892007-01-19 07:51:42 +0000428//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000429
Evan Cheng37f25d92008-08-28 23:39:26 +0000430include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000431
432//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000433// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000434//
435
Evan Cheng3924f782008-08-29 07:36:24 +0000436/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000437/// binop that produces a value.
Evan Cheng8de898a2009-06-26 00:19:44 +0000438multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
439 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000440 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000441 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000442 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
443 let Inst{25} = 1;
444 }
Evan Chengedda31c2008-11-05 18:35:52 +0000445 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000446 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000447 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
Johnny Chen04301522009-11-07 00:54:36 +0000448 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000449 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000450 let isCommutable = Commutable;
451 }
Evan Chengedda31c2008-11-05 18:35:52 +0000452 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000453 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000454 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
455 let Inst{25} = 0;
456 }
Evan Chenga8e29892007-01-19 07:51:42 +0000457}
458
Evan Cheng1e249e32009-06-25 20:59:23 +0000459/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000460/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000461let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000462multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
463 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000464 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000465 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000466 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000467 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000468 let Inst{25} = 1;
469 }
Evan Chengedda31c2008-11-05 18:35:52 +0000470 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000471 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000472 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
473 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000474 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000475 let Inst{20} = 1;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000476 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000477 }
Evan Chengedda31c2008-11-05 18:35:52 +0000478 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000479 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000480 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000481 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000482 let Inst{25} = 0;
483 }
Evan Cheng071a2792007-09-11 19:55:27 +0000484}
Evan Chengc85e8322007-07-05 07:13:32 +0000485}
486
487/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000488/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000489/// a explicit result, only implicitly set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000490let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000491multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
492 bit Commutable = 0> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000493 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, IIC_iCMPi,
Evan Cheng162e3092009-10-26 23:45:59 +0000494 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000495 [(opnode GPR:$a, so_imm:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000496 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000497 let Inst{25} = 1;
498 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000499 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, IIC_iCMPr,
Evan Cheng162e3092009-10-26 23:45:59 +0000500 opc, "\t$a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000501 [(opnode GPR:$a, GPR:$b)]> {
Johnny Chen04301522009-11-07 00:54:36 +0000502 let Inst{11-4} = 0b00000000;
Bob Wilson5361cd22009-10-13 17:35:30 +0000503 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000504 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000505 let isCommutable = Commutable;
506 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000507 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, IIC_iCMPsr,
Evan Cheng162e3092009-10-26 23:45:59 +0000508 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000509 [(opnode GPR:$a, so_reg:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000510 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000511 let Inst{25} = 0;
512 }
Evan Cheng071a2792007-09-11 19:55:27 +0000513}
Evan Chenga8e29892007-01-19 07:51:42 +0000514}
515
Evan Chenga8e29892007-01-19 07:51:42 +0000516/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
517/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000518/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
519multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000520 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng162e3092009-10-26 23:45:59 +0000521 IIC_iUNAr, opc, "\t$dst, $src",
David Goodwin5d598aa2009-08-19 18:00:44 +0000522 [(set GPR:$dst, (opnode GPR:$src))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000523 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000524 let Inst{11-10} = 0b00;
525 let Inst{19-16} = 0b1111;
526 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000527 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000528 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
David Goodwin5d598aa2009-08-19 18:00:44 +0000529 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000530 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000531 let Inst{19-16} = 0b1111;
532 }
Evan Chenga8e29892007-01-19 07:51:42 +0000533}
534
Johnny Chen2ec5e492010-02-22 21:50:40 +0000535multiclass AI_unary_rrot_np<bits<8> opcod, string opc> {
536 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
537 IIC_iUNAr, opc, "\t$dst, $src",
538 [/* For disassembly only; pattern left blank */]>,
539 Requires<[IsARM, HasV6]> {
540 let Inst{11-10} = 0b00;
541 let Inst{19-16} = 0b1111;
542 }
543 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
544 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
545 [/* For disassembly only; pattern left blank */]>,
546 Requires<[IsARM, HasV6]> {
547 let Inst{19-16} = 0b1111;
548 }
549}
550
Evan Chenga8e29892007-01-19 07:51:42 +0000551/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
552/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000553multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
554 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng162e3092009-10-26 23:45:59 +0000555 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000556 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000557 Requires<[IsARM, HasV6]> {
558 let Inst{11-10} = 0b00;
559 }
Jim Grosbach80dc1162010-02-16 21:23:02 +0000560 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
561 i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000562 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000563 [(set GPR:$dst, (opnode GPR:$LHS,
564 (rotr GPR:$RHS, rot_imm:$rot)))]>,
565 Requires<[IsARM, HasV6]>;
566}
567
Johnny Chen2ec5e492010-02-22 21:50:40 +0000568// For disassembly only.
569multiclass AI_bin_rrot_np<bits<8> opcod, string opc> {
570 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
571 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
572 [/* For disassembly only; pattern left blank */]>,
573 Requires<[IsARM, HasV6]> {
574 let Inst{11-10} = 0b00;
575 }
576 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
577 i32imm:$rot),
578 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
579 [/* For disassembly only; pattern left blank */]>,
580 Requires<[IsARM, HasV6]>;
581}
582
Evan Cheng62674222009-06-25 23:34:10 +0000583/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
584let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000585multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
586 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000587 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000588 DPFrm, IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000589 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000590 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000591 let Inst{25} = 1;
592 }
Evan Cheng62674222009-06-25 23:34:10 +0000593 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000594 DPFrm, IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000595 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000596 Requires<[IsARM]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000597 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000598 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000599 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000600 }
Evan Cheng62674222009-06-25 23:34:10 +0000601 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000602 DPSoRegFrm, IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000603 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000604 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000605 let Inst{25} = 0;
606 }
Jim Grosbache5165492009-11-09 00:11:35 +0000607}
608// Carry setting variants
609let Defs = [CPSR] in {
610multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
611 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000612 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000613 DPFrm, IIC_iALUi, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000614 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000615 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000616 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000617 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000618 }
Evan Cheng62674222009-06-25 23:34:10 +0000619 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000620 DPFrm, IIC_iALUr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000621 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000622 Requires<[IsARM]> {
Johnny Chen04301522009-11-07 00:54:36 +0000623 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000624 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000625 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000626 }
Evan Cheng62674222009-06-25 23:34:10 +0000627 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000628 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000629 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000630 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000631 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000632 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000633 }
Evan Cheng071a2792007-09-11 19:55:27 +0000634}
Evan Chengc85e8322007-07-05 07:13:32 +0000635}
Jim Grosbache5165492009-11-09 00:11:35 +0000636}
Evan Chengc85e8322007-07-05 07:13:32 +0000637
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000638//===----------------------------------------------------------------------===//
639// Instructions
640//===----------------------------------------------------------------------===//
641
Evan Chenga8e29892007-01-19 07:51:42 +0000642//===----------------------------------------------------------------------===//
643// Miscellaneous Instructions.
644//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000645
Evan Chenga8e29892007-01-19 07:51:42 +0000646/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
647/// the function. The first operand is the ID# for this instruction, the second
648/// is the index into the MachineConstantPool that this is, the third is the
649/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000650let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000651def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000652PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000653 i32imm:$size), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000654 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000655
Jim Grosbach4642ad32010-02-22 23:10:38 +0000656// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
657// from removing one half of the matched pairs. That breaks PEI, which assumes
658// these will always be in pairs, and asserts if it finds otherwise. Better way?
659let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000660def ADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000661PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000662 "${:comment} ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000663 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000664
Jim Grosbach64171712010-02-16 21:07:46 +0000665def ADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000666PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000667 "${:comment} ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000668 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000669}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000670
Johnny Chenf4d81052010-02-12 22:53:19 +0000671def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000672 [/* For disassembly only; pattern left blank */]>,
673 Requires<[IsARM, HasV6T2]> {
674 let Inst{27-16} = 0b001100100000;
675 let Inst{7-0} = 0b00000000;
676}
677
Johnny Chenf4d81052010-02-12 22:53:19 +0000678def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
679 [/* For disassembly only; pattern left blank */]>,
680 Requires<[IsARM, HasV6T2]> {
681 let Inst{27-16} = 0b001100100000;
682 let Inst{7-0} = 0b00000001;
683}
684
685def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
686 [/* For disassembly only; pattern left blank */]>,
687 Requires<[IsARM, HasV6T2]> {
688 let Inst{27-16} = 0b001100100000;
689 let Inst{7-0} = 0b00000010;
690}
691
692def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
693 [/* For disassembly only; pattern left blank */]>,
694 Requires<[IsARM, HasV6T2]> {
695 let Inst{27-16} = 0b001100100000;
696 let Inst{7-0} = 0b00000011;
697}
698
Johnny Chen2ec5e492010-02-22 21:50:40 +0000699def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
700 "\t$dst, $a, $b",
701 [/* For disassembly only; pattern left blank */]>,
702 Requires<[IsARM, HasV6]> {
703 let Inst{27-20} = 0b01101000;
704 let Inst{7-4} = 0b1011;
705}
706
Johnny Chenf4d81052010-02-12 22:53:19 +0000707def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
708 [/* For disassembly only; pattern left blank */]>,
709 Requires<[IsARM, HasV6T2]> {
710 let Inst{27-16} = 0b001100100000;
711 let Inst{7-0} = 0b00000100;
712}
713
Johnny Chenc6f7b272010-02-11 18:12:29 +0000714// The i32imm operand $val can be used by a debugger to store more information
715// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000716def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000717 [/* For disassembly only; pattern left blank */]>,
718 Requires<[IsARM]> {
719 let Inst{27-20} = 0b00010010;
720 let Inst{7-4} = 0b0111;
721}
722
Johnny Chenb98e1602010-02-12 18:55:33 +0000723// Change Processor State is a system instruction -- for disassembly only.
724// The singleton $opt operand contains the following information:
725// opt{4-0} = mode from Inst{4-0}
726// opt{5} = changemode from Inst{17}
727// opt{8-6} = AIF from Inst{8-6}
728// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000729def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000730 [/* For disassembly only; pattern left blank */]>,
731 Requires<[IsARM]> {
732 let Inst{31-28} = 0b1111;
733 let Inst{27-20} = 0b00010000;
734 let Inst{16} = 0;
735 let Inst{5} = 0;
736}
737
Johnny Chenb92a23f2010-02-21 04:42:01 +0000738// Preload signals the memory system of possible future data/instruction access.
739// These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000740//
741// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
742// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chenb92a23f2010-02-21 04:42:01 +0000743multiclass APreLoad<bit data, bit read, string opc> {
744
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000745 def i : AXI<(outs), (ins GPR:$base, neg_zero:$imm), MiscFrm, NoItinerary,
Johnny Chenb92a23f2010-02-21 04:42:01 +0000746 !strconcat(opc, "\t[$base, $imm]"), []> {
747 let Inst{31-26} = 0b111101;
748 let Inst{25} = 0; // 0 for immediate form
749 let Inst{24} = data;
750 let Inst{22} = read;
751 let Inst{21-20} = 0b01;
752 }
753
754 def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary,
755 !strconcat(opc, "\t$addr"), []> {
756 let Inst{31-26} = 0b111101;
757 let Inst{25} = 1; // 1 for register form
758 let Inst{24} = data;
759 let Inst{22} = read;
760 let Inst{21-20} = 0b01;
761 let Inst{4} = 0;
762 }
763}
764
765defm PLD : APreLoad<1, 1, "pld">;
766defm PLDW : APreLoad<1, 0, "pldw">;
767defm PLI : APreLoad<0, 1, "pli">;
768
Johnny Chena1e76212010-02-13 02:51:09 +0000769def SETENDBE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tbe",
770 [/* For disassembly only; pattern left blank */]>,
771 Requires<[IsARM]> {
772 let Inst{31-28} = 0b1111;
773 let Inst{27-20} = 0b00010000;
774 let Inst{16} = 1;
775 let Inst{9} = 1;
776 let Inst{7-4} = 0b0000;
777}
778
779def SETENDLE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tle",
780 [/* For disassembly only; pattern left blank */]>,
781 Requires<[IsARM]> {
782 let Inst{31-28} = 0b1111;
783 let Inst{27-20} = 0b00010000;
784 let Inst{16} = 1;
785 let Inst{9} = 0;
786 let Inst{7-4} = 0b0000;
787}
788
Johnny Chenf4d81052010-02-12 22:53:19 +0000789def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000790 [/* For disassembly only; pattern left blank */]>,
791 Requires<[IsARM, HasV7]> {
792 let Inst{27-16} = 0b001100100000;
793 let Inst{7-4} = 0b1111;
794}
795
Johnny Chenba6e0332010-02-11 17:14:31 +0000796// A5.4 Permanently UNDEFINED instructions.
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000797// FIXME: Temporary emitted as raw bytes until this pseudo-op will be added to
798// binutils
Evan Chengfb3611d2010-05-11 07:26:32 +0000799let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000800def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000801 ".long 0xe7ffdefe ${:comment} trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +0000802 Requires<[IsARM]> {
803 let Inst{27-25} = 0b011;
804 let Inst{24-20} = 0b11111;
805 let Inst{7-5} = 0b111;
806 let Inst{4} = 0b1;
807}
808
Evan Cheng12c3a532008-11-06 17:48:05 +0000809// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000810let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000811def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000812 Pseudo, IIC_iALUr, "\n$cp:\n\tadd$p\t$dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000813 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000814
Evan Cheng325474e2008-01-07 23:56:57 +0000815let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000816def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000817 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr$p\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000818 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000819
Evan Chengd87293c2008-11-06 08:47:38 +0000820def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000821 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000822 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
823
Evan Chengd87293c2008-11-06 08:47:38 +0000824def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000825 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000826 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
827
Evan Chengd87293c2008-11-06 08:47:38 +0000828def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000829 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000830 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
831
Evan Chengd87293c2008-11-06 08:47:38 +0000832def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000833 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000834 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
835}
Chris Lattner13c63102008-01-06 05:55:01 +0000836let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000837def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000838 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr$p\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000839 [(store GPR:$src, addrmodepc:$addr)]>;
840
Evan Chengd87293c2008-11-06 08:47:38 +0000841def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000842 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrh${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000843 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
844
Evan Chengd87293c2008-11-06 08:47:38 +0000845def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000846 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrb${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000847 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
848}
Evan Cheng12c3a532008-11-06 17:48:05 +0000849} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000850
Evan Chenge07715c2009-06-23 05:25:29 +0000851
852// LEApcrel - Load a pc-relative address into a register without offending the
853// assembler.
Evan Chengea420b22010-05-19 01:52:25 +0000854let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +0000855let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000856def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000857 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +0000858 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +0000859
Evan Cheng023dd3f2009-06-24 23:14:45 +0000860def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000861 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +0000862 Pseudo, IIC_iALUi,
863 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000864 let Inst{25} = 1;
865}
Evan Chengea420b22010-05-19 01:52:25 +0000866} // neverHasSideEffects
Evan Chenge07715c2009-06-23 05:25:29 +0000867
Evan Chenga8e29892007-01-19 07:51:42 +0000868//===----------------------------------------------------------------------===//
869// Control Flow Instructions.
870//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000871
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000872let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
873 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +0000874 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000875 "bx", "\tlr", [(ARMretflag)]>,
876 Requires<[IsARM, HasV4T]> {
877 let Inst{3-0} = 0b1110;
878 let Inst{7-4} = 0b0001;
879 let Inst{19-8} = 0b111111111111;
880 let Inst{27-20} = 0b00010010;
881 }
882
883 // ARMV4 only
884 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
885 "mov", "\tpc, lr", [(ARMretflag)]>,
886 Requires<[IsARM, NoV4T]> {
887 let Inst{11-0} = 0b000000001110;
888 let Inst{15-12} = 0b1111;
889 let Inst{19-16} = 0b0000;
890 let Inst{27-20} = 0b00011010;
891 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000892}
Rafael Espindola27185192006-09-29 21:20:16 +0000893
Bob Wilson04ea6e52009-10-28 00:37:03 +0000894// Indirect branches
895let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000896 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000897 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000898 [(brind GPR:$dst)]>,
899 Requires<[IsARM, HasV4T]> {
Bob Wilson04ea6e52009-10-28 00:37:03 +0000900 let Inst{7-4} = 0b0001;
901 let Inst{19-8} = 0b111111111111;
902 let Inst{27-20} = 0b00010010;
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000903 let Inst{31-28} = 0b1110;
Bob Wilson04ea6e52009-10-28 00:37:03 +0000904 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000905
906 // ARMV4 only
907 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
908 [(brind GPR:$dst)]>,
909 Requires<[IsARM, NoV4T]> {
910 let Inst{11-4} = 0b00000000;
911 let Inst{15-12} = 0b1111;
912 let Inst{19-16} = 0b0000;
913 let Inst{27-20} = 0b00011010;
914 let Inst{31-28} = 0b1110;
915 }
Bob Wilson04ea6e52009-10-28 00:37:03 +0000916}
917
Evan Chenga8e29892007-01-19 07:51:42 +0000918// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +0000919// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000920let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
921 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +0000922 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
923 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000924 IndexModeUpd, LdStMulFrm, IIC_Br,
Bob Wilsonab346052010-03-16 17:46:45 +0000925 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +0000926 "$addr.addr = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000927
Bob Wilson54fc1242009-06-22 21:01:46 +0000928// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000929let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000930 Defs = [R0, R1, R2, R3, R12, LR,
931 D0, D1, D2, D3, D4, D5, D6, D7,
932 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000933 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000934 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000935 IIC_Br, "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000936 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +0000937 Requires<[IsARM, IsNotDarwin]> {
938 let Inst{31-28} = 0b1110;
939 }
Evan Cheng277f0742007-06-19 21:05:09 +0000940
Evan Cheng12c3a532008-11-06 17:48:05 +0000941 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000942 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000943 [(ARMcall_pred tglobaladdr:$func)]>,
944 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000945
Evan Chenga8e29892007-01-19 07:51:42 +0000946 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000947 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000948 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000949 [(ARMcall GPR:$func)]>,
950 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000951 let Inst{7-4} = 0b0011;
952 let Inst{19-8} = 0b111111111111;
953 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000954 }
955
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000956 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +0000957 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
958 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000959 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +0000960 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000961 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000962 let Inst{7-4} = 0b0001;
963 let Inst{19-8} = 0b111111111111;
964 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +0000965 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000966
967 // ARMv4
968 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
969 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
970 [(ARMcall_nolink tGPR:$func)]>,
971 Requires<[IsARM, NoV4T, IsNotDarwin]> {
972 let Inst{11-4} = 0b00000000;
973 let Inst{15-12} = 0b1111;
974 let Inst{19-16} = 0b0000;
975 let Inst{27-20} = 0b00011010;
976 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000977}
978
979// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000980let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000981 Defs = [R0, R1, R2, R3, R9, R12, LR,
982 D0, D1, D2, D3, D4, D5, D6, D7,
983 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000984 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +0000985 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000986 IIC_Br, "bl\t${func:call}",
Johnny Cheneadeffb2009-10-27 20:45:15 +0000987 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
988 let Inst{31-28} = 0b1110;
989 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000990
991 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000992 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000993 [(ARMcall_pred tglobaladdr:$func)]>,
994 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +0000995
996 // ARMv5T and above
997 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000998 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +0000999 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
1000 let Inst{7-4} = 0b0011;
1001 let Inst{19-8} = 0b111111111111;
1002 let Inst{27-20} = 0b00010010;
1003 }
1004
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001005 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001006 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1007 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001008 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001009 [(ARMcall_nolink tGPR:$func)]>,
1010 Requires<[IsARM, HasV4T, IsDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001011 let Inst{7-4} = 0b0001;
1012 let Inst{19-8} = 0b111111111111;
1013 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001014 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001015
1016 // ARMv4
1017 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1018 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1019 [(ARMcall_nolink tGPR:$func)]>,
1020 Requires<[IsARM, NoV4T, IsDarwin]> {
1021 let Inst{11-4} = 0b00000000;
1022 let Inst{15-12} = 0b1111;
1023 let Inst{19-16} = 0b0000;
1024 let Inst{27-20} = 0b00011010;
1025 }
Rafael Espindola35574632006-07-18 17:00:30 +00001026}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001027
David Goodwin1a8f36e2009-08-12 18:31:53 +00001028let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001029 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001030 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001031 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001032 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001033 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001034
Owen Anderson20ab2902007-11-12 07:39:39 +00001035 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +00001036 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +00001037 IIC_Br, "mov\tpc, $target \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001038 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +00001039 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001040 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001041 let Inst{20} = 0; // S Bit
1042 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001043 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +00001044 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001045 def BR_JTm : JTI<(outs),
1046 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +00001047 IIC_Br, "ldr\tpc, $target \n$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001048 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1049 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001050 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001051 let Inst{20} = 1; // L bit
1052 let Inst{21} = 0; // W bit
1053 let Inst{22} = 0; // B bit
1054 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001055 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +00001056 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001057 def BR_JTadd : JTI<(outs),
1058 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +00001059 IIC_Br, "add\tpc, $target, $idx \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001060 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1061 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001062 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001063 let Inst{20} = 0; // S bit
1064 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001065 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +00001066 }
1067 } // isNotDuplicable = 1, isIndirectBranch = 1
1068 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001069
Evan Chengc85e8322007-07-05 07:13:32 +00001070 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001071 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001072 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001073 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001074 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001075}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001076
Johnny Chena1e76212010-02-13 02:51:09 +00001077// Branch and Exchange Jazelle -- for disassembly only
1078def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1079 [/* For disassembly only; pattern left blank */]> {
1080 let Inst{23-20} = 0b0010;
1081 //let Inst{19-8} = 0xfff;
1082 let Inst{7-4} = 0b0010;
1083}
1084
Johnny Chen0296f3e2010-02-16 21:59:54 +00001085// Secure Monitor Call is a system instruction -- for disassembly only
1086def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1087 [/* For disassembly only; pattern left blank */]> {
1088 let Inst{23-20} = 0b0110;
1089 let Inst{7-4} = 0b0111;
1090}
1091
Johnny Chen64dfb782010-02-16 20:04:27 +00001092// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001093let isCall = 1 in {
1094def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
1095 [/* For disassembly only; pattern left blank */]>;
1096}
1097
Johnny Chenfb566792010-02-17 21:39:10 +00001098// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +00001099def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1100 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001101 [/* For disassembly only; pattern left blank */]> {
1102 let Inst{31-28} = 0b1111;
1103 let Inst{22-20} = 0b110; // W = 1
1104}
1105
1106def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1107 NoItinerary, "srs${addr:submode}\tsp, $mode",
1108 [/* For disassembly only; pattern left blank */]> {
1109 let Inst{31-28} = 0b1111;
1110 let Inst{22-20} = 0b100; // W = 0
1111}
1112
Johnny Chenfb566792010-02-17 21:39:10 +00001113// Return From Exception is a system instruction -- for disassembly only
1114def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1115 NoItinerary, "rfe${addr:submode}\t$base!",
1116 [/* For disassembly only; pattern left blank */]> {
1117 let Inst{31-28} = 0b1111;
1118 let Inst{22-20} = 0b011; // W = 1
1119}
1120
1121def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1122 NoItinerary, "rfe${addr:submode}\t$base",
1123 [/* For disassembly only; pattern left blank */]> {
1124 let Inst{31-28} = 0b1111;
1125 let Inst{22-20} = 0b001; // W = 0
1126}
1127
Evan Chenga8e29892007-01-19 07:51:42 +00001128//===----------------------------------------------------------------------===//
1129// Load / store Instructions.
1130//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001131
Evan Chenga8e29892007-01-19 07:51:42 +00001132// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001133let canFoldAsLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001134def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001135 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001136 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001137
Evan Chengfa775d02007-03-19 07:20:03 +00001138// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001139let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1140 isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001141def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001142 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +00001143
Evan Chenga8e29892007-01-19 07:51:42 +00001144// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001145def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001146 IIC_iLoadr, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001147 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001148
Jim Grosbach64171712010-02-16 21:07:46 +00001149def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001150 IIC_iLoadr, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001151 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001152
Evan Chenga8e29892007-01-19 07:51:42 +00001153// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001154def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001155 IIC_iLoadr, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001156 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001157
David Goodwin5d598aa2009-08-19 18:00:44 +00001158def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001159 IIC_iLoadr, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001160 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001161
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001162let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001163// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001164def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001165 IIC_iLoadr, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001166 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001167
Evan Chenga8e29892007-01-19 07:51:42 +00001168// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001169def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001170 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001171 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001172
Evan Chengd87293c2008-11-06 08:47:38 +00001173def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001174 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001175 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001176
Evan Chengd87293c2008-11-06 08:47:38 +00001177def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001178 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001179 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001180
Evan Chengd87293c2008-11-06 08:47:38 +00001181def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001182 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001183 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001184
Evan Chengd87293c2008-11-06 08:47:38 +00001185def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001186 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001187 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001188
Evan Chengd87293c2008-11-06 08:47:38 +00001189def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001190 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001191 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001192
Evan Chengd87293c2008-11-06 08:47:38 +00001193def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001194 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001195 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001196
Evan Chengd87293c2008-11-06 08:47:38 +00001197def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001198 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001199 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001200
Evan Chengd87293c2008-11-06 08:47:38 +00001201def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001202 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001203 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001204
Evan Chengd87293c2008-11-06 08:47:38 +00001205def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001206 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001207 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001208
1209// For disassembly only
1210def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1211 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadr,
1212 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1213 Requires<[IsARM, HasV5TE]>;
1214
1215// For disassembly only
1216def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1217 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadr,
1218 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1219 Requires<[IsARM, HasV5TE]>;
1220
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001221} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001222
Johnny Chenadb561d2010-02-18 03:27:42 +00001223// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001224
1225def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
1226 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
1227 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1228 let Inst{21} = 1; // overwrite
1229}
1230
1231def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Johnny Chenadb561d2010-02-18 03:27:42 +00001232 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
1233 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1234 let Inst{21} = 1; // overwrite
1235}
1236
1237def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Johnny Chen1cfa0942010-04-15 23:12:47 +00001238 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001239 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1240 let Inst{21} = 1; // overwrite
1241}
1242
1243def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
1244 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1245 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1246 let Inst{21} = 1; // overwrite
1247}
1248
1249def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
1250 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1251 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001252 let Inst{21} = 1; // overwrite
1253}
1254
Evan Chenga8e29892007-01-19 07:51:42 +00001255// Store
David Goodwin5d598aa2009-08-19 18:00:44 +00001256def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Evan Cheng162e3092009-10-26 23:45:59 +00001257 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001258 [(store GPR:$src, addrmode2:$addr)]>;
1259
1260// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001261def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
1262 IIC_iStorer, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001263 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1264
David Goodwin5d598aa2009-08-19 18:00:44 +00001265def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001266 "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001267 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1268
1269// Store doubleword
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001270let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001271def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +00001272 StMiscFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001273 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001274
1275// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001276def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001277 (ins GPR:$src, GPR:$base, am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001278 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001279 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001280 [(set GPR:$base_wb,
1281 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1282
Evan Chengd87293c2008-11-06 08:47:38 +00001283def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001284 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001285 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001286 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001287 [(set GPR:$base_wb,
1288 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1289
Evan Chengd87293c2008-11-06 08:47:38 +00001290def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001291 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001292 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001293 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001294 [(set GPR:$base_wb,
1295 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1296
Evan Chengd87293c2008-11-06 08:47:38 +00001297def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001298 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001299 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001300 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001301 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1302 GPR:$base, am3offset:$offset))]>;
1303
Evan Chengd87293c2008-11-06 08:47:38 +00001304def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001305 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001306 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001307 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001308 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1309 GPR:$base, am2offset:$offset))]>;
1310
Evan Chengd87293c2008-11-06 08:47:38 +00001311def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001312 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001313 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001314 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001315 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1316 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001317
Johnny Chen39a4bb32010-02-18 22:31:18 +00001318// For disassembly only
1319def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1320 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1321 StMiscFrm, IIC_iStoreru,
1322 "strd", "\t$src1, $src2, [$base, $offset]!",
1323 "$base = $base_wb", []>;
1324
1325// For disassembly only
1326def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1327 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1328 StMiscFrm, IIC_iStoreru,
1329 "strd", "\t$src1, $src2, [$base], $offset",
1330 "$base = $base_wb", []>;
1331
Johnny Chenad4df4c2010-03-01 19:22:00 +00001332// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001333
1334def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001335 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001336 StFrm, IIC_iStoreru,
1337 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1338 [/* For disassembly only; pattern left blank */]> {
1339 let Inst{21} = 1; // overwrite
1340}
1341
1342def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001343 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001344 StFrm, IIC_iStoreru,
1345 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1346 [/* For disassembly only; pattern left blank */]> {
1347 let Inst{21} = 1; // overwrite
1348}
1349
Johnny Chenad4df4c2010-03-01 19:22:00 +00001350def STRHT: AI3sthpo<(outs GPR:$base_wb),
1351 (ins GPR:$src, GPR:$base,am3offset:$offset),
1352 StMiscFrm, IIC_iStoreru,
1353 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1354 [/* For disassembly only; pattern left blank */]> {
1355 let Inst{21} = 1; // overwrite
1356}
1357
Evan Chenga8e29892007-01-19 07:51:42 +00001358//===----------------------------------------------------------------------===//
1359// Load / store multiple Instructions.
1360//
1361
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001362let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001363def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001364 reglist:$dsts, variable_ops),
1365 IndexModeNone, LdStMulFrm, IIC_iLoadm,
Bob Wilson815baeb2010-03-13 01:08:20 +00001366 "ldm${addr:submode}${p}\t$addr, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001367
Bob Wilson815baeb2010-03-13 01:08:20 +00001368def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1369 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001370 IndexModeUpd, LdStMulFrm, IIC_iLoadm,
Bob Wilsonab346052010-03-16 17:46:45 +00001371 "ldm${addr:submode}${p}\t$addr!, $dsts",
Johnny Chene86425f2010-03-19 23:50:27 +00001372 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001373} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001374
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001375let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001376def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001377 reglist:$srcs, variable_ops),
1378 IndexModeNone, LdStMulFrm, IIC_iStorem,
Bob Wilson815baeb2010-03-13 01:08:20 +00001379 "stm${addr:submode}${p}\t$addr, $srcs", "", []>;
1380
1381def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1382 reglist:$srcs, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001383 IndexModeUpd, LdStMulFrm, IIC_iStorem,
Bob Wilsonab346052010-03-16 17:46:45 +00001384 "stm${addr:submode}${p}\t$addr!, $srcs",
Johnny Chene86425f2010-03-19 23:50:27 +00001385 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001386} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001387
1388//===----------------------------------------------------------------------===//
1389// Move Instructions.
1390//
1391
Evan Chengcd799b92009-06-12 20:46:18 +00001392let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001393def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001394 "mov", "\t$dst, $src", []>, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00001395 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001396 let Inst{25} = 0;
1397}
1398
Jim Grosbach64171712010-02-16 21:07:46 +00001399def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001400 DPSoRegFrm, IIC_iMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00001401 "mov", "\t$dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001402 let Inst{25} = 0;
1403}
Evan Chenga2515702007-03-19 07:09:02 +00001404
Evan Chengb3379fb2009-02-05 08:42:55 +00001405let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001406def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001407 "mov", "\t$dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP {
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001408 let Inst{25} = 1;
1409}
1410
1411let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001412def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001413 DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001414 "movw", "\t$dst, $src",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001415 [(set GPR:$dst, imm0_65535:$src)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001416 Requires<[IsARM, HasV6T2]>, UnaryDP {
Bob Wilson5361cd22009-10-13 17:35:30 +00001417 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001418 let Inst{25} = 1;
1419}
1420
Evan Cheng5adb66a2009-09-28 09:14:39 +00001421let Constraints = "$src = $dst" in
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001422def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
1423 DPFrm, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001424 "movt", "\t$dst, $imm",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001425 [(set GPR:$dst,
Jim Grosbach64171712010-02-16 21:07:46 +00001426 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001427 lo16AllZero:$imm))]>, UnaryDP,
1428 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +00001429 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001430 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001431}
Evan Cheng13ab0202007-07-10 18:08:01 +00001432
Evan Cheng20956592009-10-21 08:15:52 +00001433def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1434 Requires<[IsARM, HasV6T2]>;
1435
David Goodwinca01a8d2009-09-01 18:32:09 +00001436let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001437def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001438 "mov", "\t$dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +00001439 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001440
1441// These aren't really mov instructions, but we have to define them this way
1442// due to flag operands.
1443
Evan Cheng071a2792007-09-11 19:55:27 +00001444let Defs = [CPSR] in {
Jim Grosbach64171712010-02-16 21:07:46 +00001445def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001446 IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001447 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +00001448def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001449 IIC_iMOVsi, "movs", "\t$dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001450 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +00001451}
Evan Chenga8e29892007-01-19 07:51:42 +00001452
Evan Chenga8e29892007-01-19 07:51:42 +00001453//===----------------------------------------------------------------------===//
1454// Extend Instructions.
1455//
1456
1457// Sign extenders
1458
Evan Cheng97f48c32008-11-06 22:15:19 +00001459defm SXTB : AI_unary_rrot<0b01101010,
1460 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1461defm SXTH : AI_unary_rrot<0b01101011,
1462 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001463
Evan Cheng97f48c32008-11-06 22:15:19 +00001464defm SXTAB : AI_bin_rrot<0b01101010,
1465 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
1466defm SXTAH : AI_bin_rrot<0b01101011,
1467 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001468
Johnny Chen2ec5e492010-02-22 21:50:40 +00001469// For disassembly only
1470defm SXTB16 : AI_unary_rrot_np<0b01101000, "sxtb16">;
1471
1472// For disassembly only
1473defm SXTAB16 : AI_bin_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001474
1475// Zero extenders
1476
1477let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +00001478defm UXTB : AI_unary_rrot<0b01101110,
1479 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1480defm UXTH : AI_unary_rrot<0b01101111,
1481 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1482defm UXTB16 : AI_unary_rrot<0b01101100,
1483 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001484
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001485def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001486 (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001487def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001488 (UXTB16r_rot GPR:$Src, 8)>;
1489
Evan Cheng97f48c32008-11-06 22:15:19 +00001490defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001491 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +00001492defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001493 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001494}
1495
Evan Chenga8e29892007-01-19 07:51:42 +00001496// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001497// For disassembly only
1498defm UXTAB16 : AI_bin_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001499
Evan Chenga8e29892007-01-19 07:51:42 +00001500
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001501def SBFX : I<(outs GPR:$dst),
1502 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1503 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001504 "sbfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001505 Requires<[IsARM, HasV6T2]> {
1506 let Inst{27-21} = 0b0111101;
1507 let Inst{6-4} = 0b101;
1508}
1509
1510def UBFX : I<(outs GPR:$dst),
1511 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1512 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001513 "ubfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001514 Requires<[IsARM, HasV6T2]> {
1515 let Inst{27-21} = 0b0111111;
1516 let Inst{6-4} = 0b101;
1517}
1518
Evan Chenga8e29892007-01-19 07:51:42 +00001519//===----------------------------------------------------------------------===//
1520// Arithmetic Instructions.
1521//
1522
Jim Grosbach26421962008-10-14 20:36:24 +00001523defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng8de898a2009-06-26 00:19:44 +00001524 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001525defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001526 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001527
Evan Chengc85e8322007-07-05 07:13:32 +00001528// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001529defm ADDS : AI1_bin_s_irs<0b0100, "adds",
1530 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1531defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng1e249e32009-06-25 20:59:23 +00001532 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001533
Evan Cheng62674222009-06-25 23:34:10 +00001534defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001535 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001536defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001537 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001538defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001539 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001540defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001541 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001542
Evan Chengc85e8322007-07-05 07:13:32 +00001543// These don't define reg/reg forms, because they are handled above.
Evan Chengedda31c2008-11-05 18:35:52 +00001544def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001545 IIC_iALUi, "rsb", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001546 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
1547 let Inst{25} = 1;
1548}
Evan Cheng13ab0202007-07-10 18:08:01 +00001549
Evan Chengedda31c2008-11-05 18:35:52 +00001550def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001551 IIC_iALUsr, "rsb", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001552 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001553 let Inst{25} = 0;
1554}
Evan Chengc85e8322007-07-05 07:13:32 +00001555
1556// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001557let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001558def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001559 IIC_iALUi, "rsbs", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001560 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001561 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001562 let Inst{25} = 1;
1563}
Evan Chengedda31c2008-11-05 18:35:52 +00001564def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001565 IIC_iALUsr, "rsbs", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001566 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001567 let Inst{20} = 1;
1568 let Inst{25} = 0;
1569}
Evan Cheng071a2792007-09-11 19:55:27 +00001570}
Evan Chengc85e8322007-07-05 07:13:32 +00001571
Evan Cheng62674222009-06-25 23:34:10 +00001572let Uses = [CPSR] in {
1573def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001574 DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001575 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1576 Requires<[IsARM]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001577 let Inst{25} = 1;
1578}
Evan Cheng62674222009-06-25 23:34:10 +00001579def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001580 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001581 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1582 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001583 let Inst{25} = 0;
1584}
Evan Cheng62674222009-06-25 23:34:10 +00001585}
1586
1587// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001588let Defs = [CPSR], Uses = [CPSR] in {
1589def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001590 DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001591 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1592 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001593 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001594 let Inst{25} = 1;
1595}
Evan Cheng1e249e32009-06-25 20:59:23 +00001596def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001597 DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001598 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1599 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001600 let Inst{20} = 1;
1601 let Inst{25} = 0;
1602}
Evan Cheng071a2792007-09-11 19:55:27 +00001603}
Evan Cheng2c614c52007-06-06 10:17:05 +00001604
Evan Chenga8e29892007-01-19 07:51:42 +00001605// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
1606def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1607 (SUBri GPR:$src, so_imm_neg:$imm)>;
1608
1609//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1610// (SUBSri GPR:$src, so_imm_neg:$imm)>;
1611//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
1612// (SBCri GPR:$src, so_imm_neg:$imm)>;
1613
1614// Note: These are implemented in C++ code, because they have to generate
1615// ADD/SUBrs instructions, which use a complex pattern that a xform function
1616// cannot produce.
1617// (mul X, 2^n+1) -> (add (X << n), X)
1618// (mul X, 2^n-1) -> (rsb X, (X << n))
1619
Johnny Chen667d1272010-02-22 18:50:54 +00001620// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00001621// GPR:$dst = GPR:$a op GPR:$b
Johnny Chen667d1272010-02-22 18:50:54 +00001622class AAI<bits<8> op27_20, bits<4> op7_4, string opc>
Johnny Chen2faf3912010-02-14 06:32:20 +00001623 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr,
Bob Wilson7dc97472010-02-15 23:43:47 +00001624 opc, "\t$dst, $a, $b",
1625 [/* For disassembly only; pattern left blank */]> {
Johnny Chen08b85f32010-02-13 01:21:01 +00001626 let Inst{27-20} = op27_20;
1627 let Inst{7-4} = op7_4;
1628}
1629
Johnny Chen667d1272010-02-22 18:50:54 +00001630// Saturating add/subtract -- for disassembly only
1631
1632def QADD : AAI<0b00010000, 0b0101, "qadd">;
1633def QADD16 : AAI<0b01100010, 0b0001, "qadd16">;
1634def QADD8 : AAI<0b01100010, 0b1001, "qadd8">;
1635def QASX : AAI<0b01100010, 0b0011, "qasx">;
1636def QDADD : AAI<0b00010100, 0b0101, "qdadd">;
1637def QDSUB : AAI<0b00010110, 0b0101, "qdsub">;
1638def QSAX : AAI<0b01100010, 0b0101, "qsax">;
1639def QSUB : AAI<0b00010010, 0b0101, "qsub">;
1640def QSUB16 : AAI<0b01100010, 0b0111, "qsub16">;
1641def QSUB8 : AAI<0b01100010, 0b1111, "qsub8">;
1642def UQADD16 : AAI<0b01100110, 0b0001, "uqadd16">;
1643def UQADD8 : AAI<0b01100110, 0b1001, "uqadd8">;
1644def UQASX : AAI<0b01100110, 0b0011, "uqasx">;
1645def UQSAX : AAI<0b01100110, 0b0101, "uqsax">;
1646def UQSUB16 : AAI<0b01100110, 0b0111, "uqsub16">;
1647def UQSUB8 : AAI<0b01100110, 0b1111, "uqsub8">;
1648
1649// Signed/Unsigned add/subtract -- for disassembly only
1650
1651def SASX : AAI<0b01100001, 0b0011, "sasx">;
1652def SADD16 : AAI<0b01100001, 0b0001, "sadd16">;
1653def SADD8 : AAI<0b01100001, 0b1001, "sadd8">;
1654def SSAX : AAI<0b01100001, 0b0101, "ssax">;
1655def SSUB16 : AAI<0b01100001, 0b0111, "ssub16">;
1656def SSUB8 : AAI<0b01100001, 0b1111, "ssub8">;
1657def UASX : AAI<0b01100101, 0b0011, "uasx">;
1658def UADD16 : AAI<0b01100101, 0b0001, "uadd16">;
1659def UADD8 : AAI<0b01100101, 0b1001, "uadd8">;
1660def USAX : AAI<0b01100101, 0b0101, "usax">;
1661def USUB16 : AAI<0b01100101, 0b0111, "usub16">;
1662def USUB8 : AAI<0b01100101, 0b1111, "usub8">;
1663
1664// Signed/Unsigned halving add/subtract -- for disassembly only
1665
1666def SHASX : AAI<0b01100011, 0b0011, "shasx">;
1667def SHADD16 : AAI<0b01100011, 0b0001, "shadd16">;
1668def SHADD8 : AAI<0b01100011, 0b1001, "shadd8">;
1669def SHSAX : AAI<0b01100011, 0b0101, "shsax">;
1670def SHSUB16 : AAI<0b01100011, 0b0111, "shsub16">;
1671def SHSUB8 : AAI<0b01100011, 0b1111, "shsub8">;
1672def UHASX : AAI<0b01100111, 0b0011, "uhasx">;
1673def UHADD16 : AAI<0b01100111, 0b0001, "uhadd16">;
1674def UHADD8 : AAI<0b01100111, 0b1001, "uhadd8">;
1675def UHSAX : AAI<0b01100111, 0b0101, "uhsax">;
1676def UHSUB16 : AAI<0b01100111, 0b0111, "uhsub16">;
1677def UHSUB8 : AAI<0b01100111, 0b1111, "uhsub8">;
1678
Johnny Chenadc77332010-02-26 22:04:29 +00001679// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00001680
Johnny Chenadc77332010-02-26 22:04:29 +00001681def USAD8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
Johnny Chen667d1272010-02-22 18:50:54 +00001682 MulFrm /* for convenience */, NoItinerary, "usad8",
1683 "\t$dst, $a, $b", []>,
1684 Requires<[IsARM, HasV6]> {
1685 let Inst{27-20} = 0b01111000;
1686 let Inst{15-12} = 0b1111;
1687 let Inst{7-4} = 0b0001;
1688}
1689def USADA8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
1690 MulFrm /* for convenience */, NoItinerary, "usada8",
1691 "\t$dst, $a, $b, $acc", []>,
1692 Requires<[IsARM, HasV6]> {
1693 let Inst{27-20} = 0b01111000;
1694 let Inst{7-4} = 0b0001;
1695}
1696
1697// Signed/Unsigned saturate -- for disassembly only
1698
1699def SSATlsl : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001700 DPFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a, lsl $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001701 [/* For disassembly only; pattern left blank */]> {
1702 let Inst{27-21} = 0b0110101;
1703 let Inst{6-4} = 0b001;
1704}
1705
1706def SSATasr : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001707 DPFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a, asr $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001708 [/* For disassembly only; pattern left blank */]> {
1709 let Inst{27-21} = 0b0110101;
1710 let Inst{6-4} = 0b101;
1711}
1712
1713def SSAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), DPFrm,
1714 NoItinerary, "ssat16", "\t$dst, $bit_pos, $a",
1715 [/* For disassembly only; pattern left blank */]> {
1716 let Inst{27-20} = 0b01101010;
1717 let Inst{7-4} = 0b0011;
1718}
1719
1720def USATlsl : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001721 DPFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a, lsl $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001722 [/* For disassembly only; pattern left blank */]> {
1723 let Inst{27-21} = 0b0110111;
1724 let Inst{6-4} = 0b001;
1725}
1726
1727def USATasr : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001728 DPFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a, asr $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001729 [/* For disassembly only; pattern left blank */]> {
1730 let Inst{27-21} = 0b0110111;
1731 let Inst{6-4} = 0b101;
1732}
1733
1734def USAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), DPFrm,
1735 NoItinerary, "usat16", "\t$dst, $bit_pos, $a",
1736 [/* For disassembly only; pattern left blank */]> {
1737 let Inst{27-20} = 0b01101110;
1738 let Inst{7-4} = 0b0011;
1739}
Evan Chenga8e29892007-01-19 07:51:42 +00001740
1741//===----------------------------------------------------------------------===//
1742// Bitwise Instructions.
1743//
1744
Jim Grosbach26421962008-10-14 20:36:24 +00001745defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng8de898a2009-06-26 00:19:44 +00001746 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001747defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng8de898a2009-06-26 00:19:44 +00001748 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001749defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng8de898a2009-06-26 00:19:44 +00001750 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001751defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001752 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001753
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001754def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001755 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001756 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001757 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1758 Requires<[IsARM, HasV6T2]> {
1759 let Inst{27-21} = 0b0111110;
1760 let Inst{6-0} = 0b0011111;
1761}
1762
Johnny Chenb2503c02010-02-17 06:31:48 +00001763// A8.6.18 BFI - Bitfield insert (Encoding A1)
1764// Added for disassembler with the pattern field purposely left blank.
1765def BFI : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
1766 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
1767 "bfi", "\t$dst, $src, $imm", "",
1768 [/* For disassembly only; pattern left blank */]>,
1769 Requires<[IsARM, HasV6T2]> {
1770 let Inst{27-21} = 0b0111110;
1771 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
1772}
1773
David Goodwin5d598aa2009-08-19 18:00:44 +00001774def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001775 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00001776 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001777 let Inst{25} = 0;
Johnny Chen04301522009-11-07 00:54:36 +00001778 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001779}
Evan Chengedda31c2008-11-05 18:35:52 +00001780def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001781 IIC_iMOVsr, "mvn", "\t$dst, $src",
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001782 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
1783 let Inst{25} = 0;
1784}
Evan Chengb3379fb2009-02-05 08:42:55 +00001785let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001786def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001787 IIC_iMOVi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00001788 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
1789 let Inst{25} = 1;
1790}
Evan Chenga8e29892007-01-19 07:51:42 +00001791
1792def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1793 (BICri GPR:$src, so_imm_not:$imm)>;
1794
1795//===----------------------------------------------------------------------===//
1796// Multiply Instructions.
1797//
1798
Evan Cheng8de898a2009-06-26 00:19:44 +00001799let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001800def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001801 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00001802 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001803
Evan Chengfbc9d412008-11-06 01:21:28 +00001804def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001805 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00001806 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001807
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001808def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001809 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00001810 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1811 Requires<[IsARM, HasV6T2]>;
1812
Evan Chenga8e29892007-01-19 07:51:42 +00001813// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001814let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001815let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001816def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001817 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001818 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001819
Evan Chengfbc9d412008-11-06 01:21:28 +00001820def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001821 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001822 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001823}
Evan Chenga8e29892007-01-19 07:51:42 +00001824
1825// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001826def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001827 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001828 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001829
Evan Chengfbc9d412008-11-06 01:21:28 +00001830def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001831 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001832 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001833
Evan Chengfbc9d412008-11-06 01:21:28 +00001834def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001835 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001836 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001837 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001838} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001839
1840// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001841def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001842 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00001843 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001844 Requires<[IsARM, HasV6]> {
1845 let Inst{7-4} = 0b0001;
1846 let Inst{15-12} = 0b1111;
1847}
Evan Cheng13ab0202007-07-10 18:08:01 +00001848
Johnny Chen2ec5e492010-02-22 21:50:40 +00001849def SMMULR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1850 IIC_iMUL32, "smmulr", "\t$dst, $a, $b",
1851 [/* For disassembly only; pattern left blank */]>,
1852 Requires<[IsARM, HasV6]> {
1853 let Inst{7-4} = 0b0011; // R = 1
1854 let Inst{15-12} = 0b1111;
1855}
1856
Evan Chengfbc9d412008-11-06 01:21:28 +00001857def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001858 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00001859 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001860 Requires<[IsARM, HasV6]> {
1861 let Inst{7-4} = 0b0001;
1862}
Evan Chenga8e29892007-01-19 07:51:42 +00001863
Johnny Chen2ec5e492010-02-22 21:50:40 +00001864def SMMLAR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1865 IIC_iMAC32, "smmlar", "\t$dst, $a, $b, $c",
1866 [/* For disassembly only; pattern left blank */]>,
1867 Requires<[IsARM, HasV6]> {
1868 let Inst{7-4} = 0b0011; // R = 1
1869}
Evan Chenga8e29892007-01-19 07:51:42 +00001870
Evan Chengfbc9d412008-11-06 01:21:28 +00001871def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001872 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001873 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001874 Requires<[IsARM, HasV6]> {
1875 let Inst{7-4} = 0b1101;
1876}
Evan Chenga8e29892007-01-19 07:51:42 +00001877
Johnny Chen2ec5e492010-02-22 21:50:40 +00001878def SMMLSR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1879 IIC_iMAC32, "smmlsr", "\t$dst, $a, $b, $c",
1880 [/* For disassembly only; pattern left blank */]>,
1881 Requires<[IsARM, HasV6]> {
1882 let Inst{7-4} = 0b1111; // R = 1
1883}
1884
Raul Herbster37fb5b12007-08-30 23:25:47 +00001885multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001886 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001887 IIC_iMUL32, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001888 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1889 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001890 Requires<[IsARM, HasV5TE]> {
1891 let Inst{5} = 0;
1892 let Inst{6} = 0;
1893 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001894
Evan Chengeb4f52e2008-11-06 03:35:07 +00001895 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001896 IIC_iMUL32, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001897 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001898 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001899 Requires<[IsARM, HasV5TE]> {
1900 let Inst{5} = 0;
1901 let Inst{6} = 1;
1902 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001903
Evan Chengeb4f52e2008-11-06 03:35:07 +00001904 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001905 IIC_iMUL32, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001906 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001907 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001908 Requires<[IsARM, HasV5TE]> {
1909 let Inst{5} = 1;
1910 let Inst{6} = 0;
1911 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001912
Evan Chengeb4f52e2008-11-06 03:35:07 +00001913 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001914 IIC_iMUL32, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001915 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
1916 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001917 Requires<[IsARM, HasV5TE]> {
1918 let Inst{5} = 1;
1919 let Inst{6} = 1;
1920 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001921
Evan Chengeb4f52e2008-11-06 03:35:07 +00001922 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001923 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001924 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001925 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001926 Requires<[IsARM, HasV5TE]> {
1927 let Inst{5} = 1;
1928 let Inst{6} = 0;
1929 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001930
Evan Chengeb4f52e2008-11-06 03:35:07 +00001931 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001932 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00001933 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001934 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001935 Requires<[IsARM, HasV5TE]> {
1936 let Inst{5} = 1;
1937 let Inst{6} = 1;
1938 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00001939}
1940
Raul Herbster37fb5b12007-08-30 23:25:47 +00001941
1942multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001943 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001944 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001945 [(set GPR:$dst, (add GPR:$acc,
1946 (opnode (sext_inreg GPR:$a, i16),
1947 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001948 Requires<[IsARM, HasV5TE]> {
1949 let Inst{5} = 0;
1950 let Inst{6} = 0;
1951 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001952
Evan Chengeb4f52e2008-11-06 03:35:07 +00001953 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001954 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001955 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00001956 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001957 Requires<[IsARM, HasV5TE]> {
1958 let Inst{5} = 0;
1959 let Inst{6} = 1;
1960 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001961
Evan Chengeb4f52e2008-11-06 03:35:07 +00001962 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001963 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001964 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001965 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001966 Requires<[IsARM, HasV5TE]> {
1967 let Inst{5} = 1;
1968 let Inst{6} = 0;
1969 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001970
Evan Chengeb4f52e2008-11-06 03:35:07 +00001971 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001972 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
1973 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
1974 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001975 Requires<[IsARM, HasV5TE]> {
1976 let Inst{5} = 1;
1977 let Inst{6} = 1;
1978 }
Evan Chenga8e29892007-01-19 07:51:42 +00001979
Evan Chengeb4f52e2008-11-06 03:35:07 +00001980 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001981 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001982 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001983 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001984 Requires<[IsARM, HasV5TE]> {
1985 let Inst{5} = 0;
1986 let Inst{6} = 0;
1987 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001988
Evan Chengeb4f52e2008-11-06 03:35:07 +00001989 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001990 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001991 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001992 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001993 Requires<[IsARM, HasV5TE]> {
1994 let Inst{5} = 0;
1995 let Inst{6} = 1;
1996 }
Rafael Espindola70673a12006-10-18 16:20:57 +00001997}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00001998
Raul Herbster37fb5b12007-08-30 23:25:47 +00001999defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2000defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002001
Johnny Chen83498e52010-02-12 21:59:23 +00002002// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
2003def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2004 IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
2005 [/* For disassembly only; pattern left blank */]>,
2006 Requires<[IsARM, HasV5TE]> {
2007 let Inst{5} = 0;
2008 let Inst{6} = 0;
2009}
2010
2011def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2012 IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
2013 [/* For disassembly only; pattern left blank */]>,
2014 Requires<[IsARM, HasV5TE]> {
2015 let Inst{5} = 0;
2016 let Inst{6} = 1;
2017}
2018
2019def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2020 IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
2021 [/* For disassembly only; pattern left blank */]>,
2022 Requires<[IsARM, HasV5TE]> {
2023 let Inst{5} = 1;
2024 let Inst{6} = 0;
2025}
2026
2027def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2028 IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
2029 [/* For disassembly only; pattern left blank */]>,
2030 Requires<[IsARM, HasV5TE]> {
2031 let Inst{5} = 1;
2032 let Inst{6} = 1;
2033}
2034
Johnny Chen667d1272010-02-22 18:50:54 +00002035// Helper class for AI_smld -- for disassembly only
2036class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2037 InstrItinClass itin, string opc, string asm>
2038 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
2039 let Inst{4} = 1;
2040 let Inst{5} = swap;
2041 let Inst{6} = sub;
2042 let Inst{7} = 0;
2043 let Inst{21-20} = 0b00;
2044 let Inst{22} = long;
2045 let Inst{27-23} = 0b01110;
2046}
2047
2048multiclass AI_smld<bit sub, string opc> {
2049
2050 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2051 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b, $acc">;
2052
2053 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2054 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b, $acc">;
2055
2056 def LD : AMulDualI<1, sub, 0, (outs GPR:$ldst,GPR:$hdst), (ins GPR:$a,GPR:$b),
2057 NoItinerary, !strconcat(opc, "ld"), "\t$ldst, $hdst, $a, $b">;
2058
2059 def LDX : AMulDualI<1, sub, 1, (outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2060 NoItinerary, !strconcat(opc, "ldx"),"\t$ldst, $hdst, $a, $b">;
2061
2062}
2063
2064defm SMLA : AI_smld<0, "smla">;
2065defm SMLS : AI_smld<1, "smls">;
2066
Johnny Chen2ec5e492010-02-22 21:50:40 +00002067multiclass AI_sdml<bit sub, string opc> {
2068
2069 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2070 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b"> {
2071 let Inst{15-12} = 0b1111;
2072 }
2073
2074 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2075 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b"> {
2076 let Inst{15-12} = 0b1111;
2077 }
2078
2079}
2080
2081defm SMUA : AI_sdml<0, "smua">;
2082defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002083
Evan Chenga8e29892007-01-19 07:51:42 +00002084//===----------------------------------------------------------------------===//
2085// Misc. Arithmetic Instructions.
2086//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002087
David Goodwin5d598aa2009-08-19 18:00:44 +00002088def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002089 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002090 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
2091 let Inst{7-4} = 0b0001;
2092 let Inst{11-8} = 0b1111;
2093 let Inst{19-16} = 0b1111;
2094}
Rafael Espindola199dd672006-10-17 13:13:23 +00002095
Jim Grosbach3482c802010-01-18 19:58:49 +00002096def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00002097 "rbit", "\t$dst, $src",
2098 [(set GPR:$dst, (ARMrbit GPR:$src))]>,
2099 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3482c802010-01-18 19:58:49 +00002100 let Inst{7-4} = 0b0011;
2101 let Inst{11-8} = 0b1111;
2102 let Inst{19-16} = 0b1111;
2103}
2104
David Goodwin5d598aa2009-08-19 18:00:44 +00002105def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002106 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002107 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
2108 let Inst{7-4} = 0b0011;
2109 let Inst{11-8} = 0b1111;
2110 let Inst{19-16} = 0b1111;
2111}
Rafael Espindola199dd672006-10-17 13:13:23 +00002112
David Goodwin5d598aa2009-08-19 18:00:44 +00002113def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002114 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002115 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002116 (or (and (srl GPR:$src, (i32 8)), 0xFF),
2117 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
2118 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
2119 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002120 Requires<[IsARM, HasV6]> {
2121 let Inst{7-4} = 0b1011;
2122 let Inst{11-8} = 0b1111;
2123 let Inst{19-16} = 0b1111;
2124}
Rafael Espindola27185192006-09-29 21:20:16 +00002125
David Goodwin5d598aa2009-08-19 18:00:44 +00002126def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002127 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002128 [(set GPR:$dst,
2129 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002130 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
2131 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002132 Requires<[IsARM, HasV6]> {
2133 let Inst{7-4} = 0b1011;
2134 let Inst{11-8} = 0b1111;
2135 let Inst{19-16} = 0b1111;
2136}
Rafael Espindola27185192006-09-29 21:20:16 +00002137
Evan Cheng8b59db32008-11-07 01:41:35 +00002138def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
2139 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00002140 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2, lsl $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00002141 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
2142 (and (shl GPR:$src2, (i32 imm:$shamt)),
2143 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002144 Requires<[IsARM, HasV6]> {
2145 let Inst{6-4} = 0b001;
2146}
Rafael Espindola27185192006-09-29 21:20:16 +00002147
Evan Chenga8e29892007-01-19 07:51:42 +00002148// Alternate cases for PKHBT where identities eliminate some nodes.
2149def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
2150 (PKHBT GPR:$src1, GPR:$src2, 0)>;
2151def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
2152 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002153
Rafael Espindolaa2845842006-10-05 16:48:49 +00002154
Evan Cheng8b59db32008-11-07 01:41:35 +00002155def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
2156 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00002157 IIC_iALUsi, "pkhtb", "\t$dst, $src1, $src2, asr $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00002158 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
2159 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Cheng8b59db32008-11-07 01:41:35 +00002160 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
2161 let Inst{6-4} = 0b101;
2162}
Rafael Espindola9e071f02006-10-02 19:30:56 +00002163
Evan Chenga8e29892007-01-19 07:51:42 +00002164// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2165// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002166def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Evan Chenga8e29892007-01-19 07:51:42 +00002167 (PKHTB GPR:$src1, GPR:$src2, 16)>;
2168def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
2169 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
2170 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002171
Evan Chenga8e29892007-01-19 07:51:42 +00002172//===----------------------------------------------------------------------===//
2173// Comparison Instructions...
2174//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002175
Jim Grosbach26421962008-10-14 20:36:24 +00002176defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00002177 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002178//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2179// Compare-to-zero still works out, just not the relationals
2180//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2181// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002182
Evan Chenga8e29892007-01-19 07:51:42 +00002183// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002184defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwinc0309b42009-06-29 15:33:01 +00002185 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002186defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwinc0309b42009-06-29 15:33:01 +00002187 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002188
David Goodwinc0309b42009-06-29 15:33:01 +00002189defm CMPz : AI1_cmp_irs<0b1010, "cmp",
2190 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2191defm CMNz : AI1_cmp_irs<0b1011, "cmn",
2192 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002193
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002194//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2195// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002196
David Goodwinc0309b42009-06-29 15:33:01 +00002197def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002198 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002199
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002200
Evan Chenga8e29892007-01-19 07:51:42 +00002201// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002202// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002203// a two-value operand where a dag node expects two operands. :(
Evan Chengea420b22010-05-19 01:52:25 +00002204let neverHasSideEffects = 1 in {
Evan Chengd87293c2008-11-06 08:47:38 +00002205def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00002206 IIC_iCMOVr, "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002207 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002208 RegConstraint<"$false = $dst">, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00002209 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002210 let Inst{25} = 0;
2211}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002212
Evan Chengd87293c2008-11-06 08:47:38 +00002213def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002214 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00002215 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002216 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002217 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002218 let Inst{25} = 0;
2219}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00002220
Evan Chengd87293c2008-11-06 08:47:38 +00002221def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002222 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002223 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002224 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00002225 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002226 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002227}
Evan Chengea420b22010-05-19 01:52:25 +00002228} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002229
Jim Grosbach3728e962009-12-10 00:11:09 +00002230//===----------------------------------------------------------------------===//
2231// Atomic operations intrinsics
2232//
2233
2234// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00002235let hasSideEffects = 1 in {
2236def Int_MemBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00002237 Pseudo, NoItinerary,
2238 "dmb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002239 [(ARMMemBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00002240 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002241 let Inst{31-4} = 0xf57ff05;
2242 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002243 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002244 let Inst{3-0} = 0b1111;
2245}
Jim Grosbach3728e962009-12-10 00:11:09 +00002246
Jim Grosbachf6b28622009-12-14 18:31:20 +00002247def Int_SyncBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00002248 Pseudo, NoItinerary,
2249 "dsb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002250 [(ARMSyncBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00002251 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002252 let Inst{31-4} = 0xf57ff04;
2253 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002254 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002255 let Inst{3-0} = 0b1111;
2256}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002257
2258def Int_MemBarrierV6 : AInoP<(outs), (ins GPR:$zero),
2259 Pseudo, NoItinerary,
2260 "mcr", "\tp15, 0, $zero, c7, c10, 5",
2261 [(ARMMemBarrierV6 GPR:$zero)]>,
2262 Requires<[IsARM, HasV6]> {
2263 // FIXME: add support for options other than a full system DMB
2264 // FIXME: add encoding
2265}
2266
2267def Int_SyncBarrierV6 : AInoP<(outs), (ins GPR:$zero),
2268 Pseudo, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00002269 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002270 [(ARMSyncBarrierV6 GPR:$zero)]>,
2271 Requires<[IsARM, HasV6]> {
2272 // FIXME: add support for options other than a full system DSB
2273 // FIXME: add encoding
2274}
Jim Grosbach3728e962009-12-10 00:11:09 +00002275}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002276
Johnny Chenfd6037d2010-02-18 00:19:08 +00002277// Helper class for multiclass MemB -- for disassembly only
2278class AMBI<string opc, string asm>
2279 : AInoP<(outs), (ins), MiscFrm, NoItinerary, opc, asm,
2280 [/* For disassembly only; pattern left blank */]>,
2281 Requires<[IsARM, HasV7]> {
2282 let Inst{31-20} = 0xf57;
2283}
2284
2285multiclass MemB<bits<4> op7_4, string opc> {
2286
2287 def st : AMBI<opc, "\tst"> {
2288 let Inst{7-4} = op7_4;
2289 let Inst{3-0} = 0b1110;
2290 }
2291
2292 def ish : AMBI<opc, "\tish"> {
2293 let Inst{7-4} = op7_4;
2294 let Inst{3-0} = 0b1011;
2295 }
2296
2297 def ishst : AMBI<opc, "\tishst"> {
2298 let Inst{7-4} = op7_4;
2299 let Inst{3-0} = 0b1010;
2300 }
2301
2302 def nsh : AMBI<opc, "\tnsh"> {
2303 let Inst{7-4} = op7_4;
2304 let Inst{3-0} = 0b0111;
2305 }
2306
2307 def nshst : AMBI<opc, "\tnshst"> {
2308 let Inst{7-4} = op7_4;
2309 let Inst{3-0} = 0b0110;
2310 }
2311
2312 def osh : AMBI<opc, "\tosh"> {
2313 let Inst{7-4} = op7_4;
2314 let Inst{3-0} = 0b0011;
2315 }
2316
2317 def oshst : AMBI<opc, "\toshst"> {
2318 let Inst{7-4} = op7_4;
2319 let Inst{3-0} = 0b0010;
2320 }
2321}
2322
2323// These DMB variants are for disassembly only.
2324defm DMB : MemB<0b0101, "dmb">;
2325
2326// These DSB variants are for disassembly only.
2327defm DSB : MemB<0b0100, "dsb">;
2328
2329// ISB has only full system option -- for disassembly only
2330def ISBsy : AMBI<"isb", ""> {
2331 let Inst{7-4} = 0b0110;
2332 let Inst{3-0} = 0b1111;
2333}
2334
Jim Grosbach66869102009-12-11 18:52:41 +00002335let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002336 let Uses = [CPSR] in {
2337 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
2338 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2339 "${:comment} ATOMIC_LOAD_ADD_I8 PSEUDO!",
2340 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2341 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
2342 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2343 "${:comment} ATOMIC_LOAD_SUB_I8 PSEUDO!",
2344 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2345 def ATOMIC_LOAD_AND_I8 : PseudoInst<
2346 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2347 "${:comment} ATOMIC_LOAD_AND_I8 PSEUDO!",
2348 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2349 def ATOMIC_LOAD_OR_I8 : PseudoInst<
2350 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2351 "${:comment} ATOMIC_LOAD_OR_I8 PSEUDO!",
2352 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2353 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
2354 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2355 "${:comment} ATOMIC_LOAD_XOR_I8 PSEUDO!",
2356 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2357 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
2358 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2359 "${:comment} ATOMIC_LOAD_NAND_I8 PSEUDO!",
2360 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2361 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
2362 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2363 "${:comment} ATOMIC_LOAD_ADD_I16 PSEUDO!",
2364 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2365 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
2366 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2367 "${:comment} ATOMIC_LOAD_SUB_I16 PSEUDO!",
2368 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2369 def ATOMIC_LOAD_AND_I16 : PseudoInst<
2370 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2371 "${:comment} ATOMIC_LOAD_AND_I16 PSEUDO!",
2372 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2373 def ATOMIC_LOAD_OR_I16 : PseudoInst<
2374 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2375 "${:comment} ATOMIC_LOAD_OR_I16 PSEUDO!",
2376 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2377 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
2378 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2379 "${:comment} ATOMIC_LOAD_XOR_I16 PSEUDO!",
2380 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2381 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
2382 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2383 "${:comment} ATOMIC_LOAD_NAND_I16 PSEUDO!",
2384 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2385 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
2386 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2387 "${:comment} ATOMIC_LOAD_ADD_I32 PSEUDO!",
2388 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2389 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
2390 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2391 "${:comment} ATOMIC_LOAD_SUB_I32 PSEUDO!",
2392 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2393 def ATOMIC_LOAD_AND_I32 : PseudoInst<
2394 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2395 "${:comment} ATOMIC_LOAD_AND_I32 PSEUDO!",
2396 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2397 def ATOMIC_LOAD_OR_I32 : PseudoInst<
2398 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2399 "${:comment} ATOMIC_LOAD_OR_I32 PSEUDO!",
2400 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2401 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
2402 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2403 "${:comment} ATOMIC_LOAD_XOR_I32 PSEUDO!",
2404 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2405 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
2406 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2407 "${:comment} ATOMIC_LOAD_NAND_I32 PSEUDO!",
2408 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2409
2410 def ATOMIC_SWAP_I8 : PseudoInst<
2411 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2412 "${:comment} ATOMIC_SWAP_I8 PSEUDO!",
2413 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2414 def ATOMIC_SWAP_I16 : PseudoInst<
2415 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2416 "${:comment} ATOMIC_SWAP_I16 PSEUDO!",
2417 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2418 def ATOMIC_SWAP_I32 : PseudoInst<
2419 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2420 "${:comment} ATOMIC_SWAP_I32 PSEUDO!",
2421 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2422
Jim Grosbache801dc42009-12-12 01:40:06 +00002423 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
2424 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2425 "${:comment} ATOMIC_CMP_SWAP_I8 PSEUDO!",
2426 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2427 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
2428 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2429 "${:comment} ATOMIC_CMP_SWAP_I16 PSEUDO!",
2430 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
2431 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
2432 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2433 "${:comment} ATOMIC_CMP_SWAP_I32 PSEUDO!",
2434 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
2435}
Jim Grosbach5278eb82009-12-11 01:42:04 +00002436}
2437
2438let mayLoad = 1 in {
2439def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2440 "ldrexb", "\t$dest, [$ptr]",
2441 []>;
2442def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2443 "ldrexh", "\t$dest, [$ptr]",
2444 []>;
2445def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2446 "ldrex", "\t$dest, [$ptr]",
2447 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002448def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002449 NoItinerary,
2450 "ldrexd", "\t$dest, $dest2, [$ptr]",
2451 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002452}
2453
Jim Grosbach587b0722009-12-16 19:44:06 +00002454let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00002455def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002456 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002457 "strexb", "\t$success, $src, [$ptr]",
2458 []>;
2459def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2460 NoItinerary,
2461 "strexh", "\t$success, $src, [$ptr]",
2462 []>;
2463def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002464 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002465 "strex", "\t$success, $src, [$ptr]",
2466 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002467def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002468 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2469 NoItinerary,
2470 "strexd", "\t$success, $src, $src2, [$ptr]",
2471 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002472}
2473
Johnny Chenb9436272010-02-17 22:37:58 +00002474// Clear-Exclusive is for disassembly only.
2475def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
2476 [/* For disassembly only; pattern left blank */]>,
2477 Requires<[IsARM, HasV7]> {
2478 let Inst{31-20} = 0xf57;
2479 let Inst{7-4} = 0b0001;
2480}
2481
Johnny Chenb3e1bf52010-02-12 20:48:24 +00002482// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
2483let mayLoad = 1 in {
2484def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2485 "swp", "\t$dst, $src, [$ptr]",
2486 [/* For disassembly only; pattern left blank */]> {
2487 let Inst{27-23} = 0b00010;
2488 let Inst{22} = 0; // B = 0
2489 let Inst{21-20} = 0b00;
2490 let Inst{7-4} = 0b1001;
2491}
2492
2493def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2494 "swpb", "\t$dst, $src, [$ptr]",
2495 [/* For disassembly only; pattern left blank */]> {
2496 let Inst{27-23} = 0b00010;
2497 let Inst{22} = 1; // B = 1
2498 let Inst{21-20} = 0b00;
2499 let Inst{7-4} = 0b1001;
2500}
2501}
2502
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002503//===----------------------------------------------------------------------===//
2504// TLS Instructions
2505//
2506
2507// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00002508let isCall = 1,
2509 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002510 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00002511 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002512 [(set R0, ARMthread_pointer)]>;
2513}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00002514
Evan Chenga8e29892007-01-19 07:51:42 +00002515//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00002516// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002517// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00002518// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00002519// Since by its nature we may be coming from some other function to get
2520// here, and we're using the stack frame for the containing function to
2521// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00002522// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00002523// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00002524// except for our own input by listing the relevant registers in Defs. By
2525// doing so, we also cause the prologue/epilogue code to actively preserve
2526// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002527// A constant value is passed in $val, and we use the location as a scratch.
2528let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002529 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2530 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00002531 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Evan Cheng756da122009-07-22 06:46:53 +00002532 D31 ] in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002533 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002534 AddrModeNone, SizeSpecial, IndexModeNone,
2535 Pseudo, NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +00002536 "str\tsp, [$src, #+8] ${:comment} eh_setjmp begin\n\t"
Jim Grosbacha87ded22010-02-08 23:22:00 +00002537 "add\t$val, pc, #8\n\t"
2538 "str\t$val, [$src, #+4]\n\t"
Evan Cheng162e3092009-10-26 23:45:59 +00002539 "mov\tr0, #0\n\t"
2540 "add\tpc, pc, #0\n\t"
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +00002541 "mov\tr0, #1 ${:comment} eh_setjmp end", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002542 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2543 Requires<[IsARM, HasVFP2]>;
2544}
2545
2546let Defs =
2547 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ] in {
2548 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
2549 AddrModeNone, SizeSpecial, IndexModeNone,
2550 Pseudo, NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +00002551 "str\tsp, [$src, #+8] ${:comment} eh_setjmp begin\n\t"
Bob Wilsonec80e262010-04-09 20:41:18 +00002552 "add\t$val, pc, #8\n\t"
2553 "str\t$val, [$src, #+4]\n\t"
2554 "mov\tr0, #0\n\t"
2555 "add\tpc, pc, #0\n\t"
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +00002556 "mov\tr0, #1 ${:comment} eh_setjmp end", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002557 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2558 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002559}
2560
Jim Grosbach5eb19512010-05-22 01:06:18 +00002561// FIXME: Non-Darwin version(s)
2562let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
2563 Defs = [ R7, LR, SP ] in {
2564def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
2565 AddrModeNone, SizeSpecial, IndexModeNone,
2566 Pseudo, NoItinerary,
2567 "ldr\tsp, [$src, #8]\n\t"
2568 "ldr\t$scratch, [$src, #4]\n\t"
2569 "ldr\tr7, [$src]\n\t"
2570 "bx\t$scratch", "",
2571 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
2572 Requires<[IsARM, IsDarwin]>;
2573}
2574
Jim Grosbach0e0da732009-05-12 23:59:14 +00002575//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002576// Non-Instruction Patterns
2577//
Rafael Espindola5aca9272006-10-07 14:03:39 +00002578
Evan Chenga8e29892007-01-19 07:51:42 +00002579// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00002580
Evan Chenga8e29892007-01-19 07:51:42 +00002581// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00002582let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002583def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
David Goodwin5d598aa2009-08-19 18:00:44 +00002584 Pseudo, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002585 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002586 [(set GPR:$dst, so_imm2part:$src)]>,
2587 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002588
Evan Chenga8e29892007-01-19 07:51:42 +00002589def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002590 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2591 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002592def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002593 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2594 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002595def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
2596 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2597 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002598def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
2599 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
2600 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002601
Evan Cheng5adb66a2009-09-28 09:14:39 +00002602// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00002603// This is a single pseudo instruction, the benefit is that it can be remat'd
2604// as a single unit instead of having to handle reg inputs.
2605// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00002606let isReMaterializable = 1 in
2607def MOVi32imm : AI1x2<(outs GPR:$dst), (ins i32imm:$src), Pseudo, IIC_iMOVi,
Jim Grosbach80dc1162010-02-16 21:23:02 +00002608 "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002609 [(set GPR:$dst, (i32 imm:$src))]>,
2610 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002611
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002612// ConstantPool, GlobalAddress, and JumpTable
2613def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
2614 Requires<[IsARM, DontUseMovt]>;
2615def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
2616def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
2617 Requires<[IsARM, UseMovt]>;
2618def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2619 (LEApcrelJT tjumptable:$dst, imm:$id)>;
2620
Evan Chenga8e29892007-01-19 07:51:42 +00002621// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00002622
Rafael Espindola24357862006-10-19 17:05:03 +00002623
Evan Chenga8e29892007-01-19 07:51:42 +00002624// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00002625def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002626 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00002627def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002628 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002629
Evan Chenga8e29892007-01-19 07:51:42 +00002630// zextload i1 -> zextload i8
2631def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00002632
Evan Chenga8e29892007-01-19 07:51:42 +00002633// extload -> zextload
2634def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2635def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2636def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002637
Evan Cheng83b5cf02008-11-05 23:22:34 +00002638def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
2639def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
2640
Evan Cheng34b12d22007-01-19 20:27:35 +00002641// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002642def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2643 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002644 (SMULBB GPR:$a, GPR:$b)>;
2645def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
2646 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002647def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2648 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002649 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002650def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002651 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002652def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
2653 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002654 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002655def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00002656 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002657def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2658 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002659 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002660def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002661 (SMULWB GPR:$a, GPR:$b)>;
2662
2663def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002664 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2665 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002666 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2667def : ARMV5TEPat<(add GPR:$acc,
2668 (mul sext_16_node:$a, sext_16_node:$b)),
2669 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2670def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002671 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2672 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002673 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2674def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002675 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002676 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2677def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002678 (mul (sra GPR:$a, (i32 16)),
2679 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002680 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2681def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002682 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002683 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2684def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002685 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2686 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002687 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2688def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002689 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002690 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2691
Evan Chenga8e29892007-01-19 07:51:42 +00002692//===----------------------------------------------------------------------===//
2693// Thumb Support
2694//
2695
2696include "ARMInstrThumb.td"
2697
2698//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002699// Thumb2 Support
2700//
2701
2702include "ARMInstrThumb2.td"
2703
2704//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002705// Floating Point Support
2706//
2707
2708include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00002709
2710//===----------------------------------------------------------------------===//
2711// Advanced SIMD (NEON) Support
2712//
2713
2714include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00002715
2716//===----------------------------------------------------------------------===//
2717// Coprocessor Instructions. For disassembly only.
2718//
2719
2720def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2721 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2722 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2723 [/* For disassembly only; pattern left blank */]> {
2724 let Inst{4} = 0;
2725}
2726
2727def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2728 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2729 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2730 [/* For disassembly only; pattern left blank */]> {
2731 let Inst{31-28} = 0b1111;
2732 let Inst{4} = 0;
2733}
2734
Johnny Chen64dfb782010-02-16 20:04:27 +00002735class ACI<dag oops, dag iops, string opc, string asm>
2736 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
2737 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
2738 let Inst{27-25} = 0b110;
2739}
2740
2741multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
2742
2743 def _OFFSET : ACI<(outs),
2744 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2745 opc, "\tp$cop, cr$CRd, $addr"> {
2746 let Inst{31-28} = op31_28;
2747 let Inst{24} = 1; // P = 1
2748 let Inst{21} = 0; // W = 0
2749 let Inst{22} = 0; // D = 0
2750 let Inst{20} = load;
2751 }
2752
2753 def _PRE : ACI<(outs),
2754 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2755 opc, "\tp$cop, cr$CRd, $addr!"> {
2756 let Inst{31-28} = op31_28;
2757 let Inst{24} = 1; // P = 1
2758 let Inst{21} = 1; // W = 1
2759 let Inst{22} = 0; // D = 0
2760 let Inst{20} = load;
2761 }
2762
2763 def _POST : ACI<(outs),
2764 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2765 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
2766 let Inst{31-28} = op31_28;
2767 let Inst{24} = 0; // P = 0
2768 let Inst{21} = 1; // W = 1
2769 let Inst{22} = 0; // D = 0
2770 let Inst{20} = load;
2771 }
2772
2773 def _OPTION : ACI<(outs),
2774 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
2775 opc, "\tp$cop, cr$CRd, [$base], $option"> {
2776 let Inst{31-28} = op31_28;
2777 let Inst{24} = 0; // P = 0
2778 let Inst{23} = 1; // U = 1
2779 let Inst{21} = 0; // W = 0
2780 let Inst{22} = 0; // D = 0
2781 let Inst{20} = load;
2782 }
2783
2784 def L_OFFSET : ACI<(outs),
2785 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002786 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002787 let Inst{31-28} = op31_28;
2788 let Inst{24} = 1; // P = 1
2789 let Inst{21} = 0; // W = 0
2790 let Inst{22} = 1; // D = 1
2791 let Inst{20} = load;
2792 }
2793
2794 def L_PRE : ACI<(outs),
2795 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002796 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002797 let Inst{31-28} = op31_28;
2798 let Inst{24} = 1; // P = 1
2799 let Inst{21} = 1; // W = 1
2800 let Inst{22} = 1; // D = 1
2801 let Inst{20} = load;
2802 }
2803
2804 def L_POST : ACI<(outs),
2805 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002806 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002807 let Inst{31-28} = op31_28;
2808 let Inst{24} = 0; // P = 0
2809 let Inst{21} = 1; // W = 1
2810 let Inst{22} = 1; // D = 1
2811 let Inst{20} = load;
2812 }
2813
2814 def L_OPTION : ACI<(outs),
2815 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002816 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002817 let Inst{31-28} = op31_28;
2818 let Inst{24} = 0; // P = 0
2819 let Inst{23} = 1; // U = 1
2820 let Inst{21} = 0; // W = 0
2821 let Inst{22} = 1; // D = 1
2822 let Inst{20} = load;
2823 }
2824}
2825
2826defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
2827defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
2828defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
2829defm STC2 : LdStCop<0b1111, 0, "stc2">;
2830
Johnny Chen906d57f2010-02-12 01:44:23 +00002831def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2832 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2833 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2834 [/* For disassembly only; pattern left blank */]> {
2835 let Inst{20} = 0;
2836 let Inst{4} = 1;
2837}
2838
2839def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2840 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2841 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2842 [/* For disassembly only; pattern left blank */]> {
2843 let Inst{31-28} = 0b1111;
2844 let Inst{20} = 0;
2845 let Inst{4} = 1;
2846}
2847
2848def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2849 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2850 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2851 [/* For disassembly only; pattern left blank */]> {
2852 let Inst{20} = 1;
2853 let Inst{4} = 1;
2854}
2855
2856def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2857 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2858 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2859 [/* For disassembly only; pattern left blank */]> {
2860 let Inst{31-28} = 0b1111;
2861 let Inst{20} = 1;
2862 let Inst{4} = 1;
2863}
2864
2865def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2866 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2867 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2868 [/* For disassembly only; pattern left blank */]> {
2869 let Inst{23-20} = 0b0100;
2870}
2871
2872def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2873 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2874 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2875 [/* For disassembly only; pattern left blank */]> {
2876 let Inst{31-28} = 0b1111;
2877 let Inst{23-20} = 0b0100;
2878}
2879
2880def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2881 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2882 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2883 [/* For disassembly only; pattern left blank */]> {
2884 let Inst{23-20} = 0b0101;
2885}
2886
2887def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2888 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2889 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2890 [/* For disassembly only; pattern left blank */]> {
2891 let Inst{31-28} = 0b1111;
2892 let Inst{23-20} = 0b0101;
2893}
2894
Johnny Chenb98e1602010-02-12 18:55:33 +00002895//===----------------------------------------------------------------------===//
2896// Move between special register and ARM core register -- for disassembly only
2897//
2898
2899def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
2900 [/* For disassembly only; pattern left blank */]> {
2901 let Inst{23-20} = 0b0000;
2902 let Inst{7-4} = 0b0000;
2903}
2904
2905def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
2906 [/* For disassembly only; pattern left blank */]> {
2907 let Inst{23-20} = 0b0100;
2908 let Inst{7-4} = 0b0000;
2909}
2910
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002911def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
2912 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00002913 [/* For disassembly only; pattern left blank */]> {
2914 let Inst{23-20} = 0b0010;
2915 let Inst{7-4} = 0b0000;
2916}
2917
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002918def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
2919 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00002920 [/* For disassembly only; pattern left blank */]> {
2921 let Inst{23-20} = 0b0010;
2922 let Inst{7-4} = 0b0000;
2923}
2924
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002925def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
2926 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00002927 [/* For disassembly only; pattern left blank */]> {
2928 let Inst{23-20} = 0b0110;
2929 let Inst{7-4} = 0b0000;
2930}
2931
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002932def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
2933 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00002934 [/* For disassembly only; pattern left blank */]> {
2935 let Inst{23-20} = 0b0110;
2936 let Inst{7-4} = 0b0000;
2937}