blob: 39223c4dbfcf89306ca3360f718a05ee0475cd29 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Eric Christopher6f2ccef2010-09-10 22:42:06 +000018#include "ARMCallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "ARMConstantPoolValue.h"
20#include "ARMISelLowering.h"
21#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000022#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "ARMRegisterInfo.h"
24#include "ARMSubtarget.h"
25#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000026#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000027#include "llvm/CallingConv.h"
28#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000029#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000030#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000031#include "llvm/Instruction.h"
Bob Wilson65ffec42010-09-21 17:56:22 +000032#include "llvm/Instructions.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000033#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000034#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000035#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000036#include "llvm/CodeGen/MachineBasicBlock.h"
37#include "llvm/CodeGen/MachineFrameInfo.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000040#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000041#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000042#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000043#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000044#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000045#include "llvm/ADT/VectorExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000046#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000047#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000048#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000049#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000050#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000051#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000052using namespace llvm;
53
Dale Johannesen51e28e62010-06-03 21:09:53 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Bob Wilson703af3a2010-08-13 22:43:33 +000056// This option should go away when tail calls fully work.
57static cl::opt<bool>
58EnableARMTailCalls("arm-tail-calls", cl::Hidden,
59 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
60 cl::init(false));
61
Eric Christopher836c6242010-12-15 23:47:29 +000062cl::opt<bool>
Jim Grosbache7b52522010-04-14 22:28:31 +000063EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000064 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000065 cl::init(false));
66
Evan Cheng46df4eb2010-06-16 07:35:02 +000067static cl::opt<bool>
68ARMInterworking("arm-interworking", cl::Hidden,
69 cl::desc("Enable / disable ARM interworking (for debugging only)"),
70 cl::init(true));
71
Owen Andersone50ed302009-08-10 22:56:29 +000072void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
73 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000074 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000075 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000076 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
77 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000078
Owen Anderson70671842009-08-10 20:18:46 +000079 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000080 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000081 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000082 }
83
Owen Andersone50ed302009-08-10 22:56:29 +000084 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000085 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000086 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Bob Wilson3468c2e2010-11-03 16:24:50 +000087 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000088 if (ElemTy != MVT::i32) {
89 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
90 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
91 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
92 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
93 }
Owen Anderson70671842009-08-10 20:18:46 +000094 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
95 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +000096 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +000097 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilsond0910c42010-04-06 22:02:24 +000098 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
99 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000100 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000101 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
102 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
103 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000104 setLoadExtAction(ISD::SEXTLOAD, VT.getSimpleVT(), Expand);
105 setLoadExtAction(ISD::ZEXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson24645a12010-11-01 18:31:39 +0000106 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
107 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
108 setTruncStoreAction(VT.getSimpleVT(),
109 (MVT::SimpleValueType)InnerVT, Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000110 }
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000111 setLoadExtAction(ISD::EXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000112
113 // Promote all bit-wise operations.
114 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000115 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000116 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
117 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000118 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000119 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000120 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000121 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000122 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000123 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000124 }
Bob Wilson16330762009-09-16 00:17:28 +0000125
126 // Neon does not support vector divide/remainder operations.
127 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
128 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
129 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
130 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
131 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
132 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000133}
134
Owen Andersone50ed302009-08-10 22:56:29 +0000135void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000136 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000138}
139
Owen Andersone50ed302009-08-10 22:56:29 +0000140void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000141 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000143}
144
Chris Lattnerf0144122009-07-28 03:13:23 +0000145static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
146 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000147 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000148
Chris Lattner80ec2792009-08-02 00:34:36 +0000149 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000150}
151
Evan Chenga8e29892007-01-19 07:51:42 +0000152ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000153 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000154 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng31446872010-07-23 22:39:59 +0000155 RegInfo = TM.getRegisterInfo();
Evan Cheng3ef1c872010-09-10 01:29:16 +0000156 Itins = TM.getInstrItineraryData();
Evan Chenga8e29892007-01-19 07:51:42 +0000157
Evan Chengb1df8f22007-04-27 08:15:43 +0000158 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000159 // Uses VFP for Thumb libfuncs if available.
160 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
161 // Single-precision floating-point arithmetic.
162 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
163 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
164 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
165 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000166
Evan Chengb1df8f22007-04-27 08:15:43 +0000167 // Double-precision floating-point arithmetic.
168 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
169 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
170 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
171 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000172
Evan Chengb1df8f22007-04-27 08:15:43 +0000173 // Single-precision comparisons.
174 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
175 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
176 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
177 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
178 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
179 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
180 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
181 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000182
Evan Chengb1df8f22007-04-27 08:15:43 +0000183 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
184 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
185 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
186 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
187 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
188 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
189 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
190 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000191
Evan Chengb1df8f22007-04-27 08:15:43 +0000192 // Double-precision comparisons.
193 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
194 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
195 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
196 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
197 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
198 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
199 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
200 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000201
Evan Chengb1df8f22007-04-27 08:15:43 +0000202 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
203 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
204 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
205 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
206 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
207 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
208 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
209 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000210
Evan Chengb1df8f22007-04-27 08:15:43 +0000211 // Floating-point to integer conversions.
212 // i64 conversions are done via library routines even when generating VFP
213 // instructions, so use the same ones.
214 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
215 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
216 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
217 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000218
Evan Chengb1df8f22007-04-27 08:15:43 +0000219 // Conversions between floating types.
220 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
221 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
222
223 // Integer to floating-point conversions.
224 // i64 conversions are done via library routines even when generating VFP
225 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000226 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
227 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000228 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
229 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
230 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
231 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
232 }
Evan Chenga8e29892007-01-19 07:51:42 +0000233 }
234
Bob Wilson2f954612009-05-22 17:38:41 +0000235 // These libcalls are not available in 32-bit.
236 setLibcallName(RTLIB::SHL_I128, 0);
237 setLibcallName(RTLIB::SRL_I128, 0);
238 setLibcallName(RTLIB::SRA_I128, 0);
239
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000240 if (Subtarget->isAAPCS_ABI()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000241 // Double-precision floating-point arithmetic helper functions
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000242 // RTABI chapter 4.1.2, Table 2
243 setLibcallName(RTLIB::ADD_F64, "__aeabi_dadd");
244 setLibcallName(RTLIB::DIV_F64, "__aeabi_ddiv");
245 setLibcallName(RTLIB::MUL_F64, "__aeabi_dmul");
246 setLibcallName(RTLIB::SUB_F64, "__aeabi_dsub");
247 setLibcallCallingConv(RTLIB::ADD_F64, CallingConv::ARM_AAPCS);
248 setLibcallCallingConv(RTLIB::DIV_F64, CallingConv::ARM_AAPCS);
249 setLibcallCallingConv(RTLIB::MUL_F64, CallingConv::ARM_AAPCS);
250 setLibcallCallingConv(RTLIB::SUB_F64, CallingConv::ARM_AAPCS);
251
252 // Double-precision floating-point comparison helper functions
253 // RTABI chapter 4.1.2, Table 3
254 setLibcallName(RTLIB::OEQ_F64, "__aeabi_dcmpeq");
255 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
256 setLibcallName(RTLIB::UNE_F64, "__aeabi_dcmpeq");
257 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETEQ);
258 setLibcallName(RTLIB::OLT_F64, "__aeabi_dcmplt");
259 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
260 setLibcallName(RTLIB::OLE_F64, "__aeabi_dcmple");
261 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
262 setLibcallName(RTLIB::OGE_F64, "__aeabi_dcmpge");
263 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
264 setLibcallName(RTLIB::OGT_F64, "__aeabi_dcmpgt");
265 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
266 setLibcallName(RTLIB::UO_F64, "__aeabi_dcmpun");
267 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
268 setLibcallName(RTLIB::O_F64, "__aeabi_dcmpun");
269 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
270 setLibcallCallingConv(RTLIB::OEQ_F64, CallingConv::ARM_AAPCS);
271 setLibcallCallingConv(RTLIB::UNE_F64, CallingConv::ARM_AAPCS);
272 setLibcallCallingConv(RTLIB::OLT_F64, CallingConv::ARM_AAPCS);
273 setLibcallCallingConv(RTLIB::OLE_F64, CallingConv::ARM_AAPCS);
274 setLibcallCallingConv(RTLIB::OGE_F64, CallingConv::ARM_AAPCS);
275 setLibcallCallingConv(RTLIB::OGT_F64, CallingConv::ARM_AAPCS);
276 setLibcallCallingConv(RTLIB::UO_F64, CallingConv::ARM_AAPCS);
277 setLibcallCallingConv(RTLIB::O_F64, CallingConv::ARM_AAPCS);
278
279 // Single-precision floating-point arithmetic helper functions
280 // RTABI chapter 4.1.2, Table 4
281 setLibcallName(RTLIB::ADD_F32, "__aeabi_fadd");
282 setLibcallName(RTLIB::DIV_F32, "__aeabi_fdiv");
283 setLibcallName(RTLIB::MUL_F32, "__aeabi_fmul");
284 setLibcallName(RTLIB::SUB_F32, "__aeabi_fsub");
285 setLibcallCallingConv(RTLIB::ADD_F32, CallingConv::ARM_AAPCS);
286 setLibcallCallingConv(RTLIB::DIV_F32, CallingConv::ARM_AAPCS);
287 setLibcallCallingConv(RTLIB::MUL_F32, CallingConv::ARM_AAPCS);
288 setLibcallCallingConv(RTLIB::SUB_F32, CallingConv::ARM_AAPCS);
289
290 // Single-precision floating-point comparison helper functions
291 // RTABI chapter 4.1.2, Table 5
292 setLibcallName(RTLIB::OEQ_F32, "__aeabi_fcmpeq");
293 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
294 setLibcallName(RTLIB::UNE_F32, "__aeabi_fcmpeq");
295 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETEQ);
296 setLibcallName(RTLIB::OLT_F32, "__aeabi_fcmplt");
297 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
298 setLibcallName(RTLIB::OLE_F32, "__aeabi_fcmple");
299 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
300 setLibcallName(RTLIB::OGE_F32, "__aeabi_fcmpge");
301 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
302 setLibcallName(RTLIB::OGT_F32, "__aeabi_fcmpgt");
303 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
304 setLibcallName(RTLIB::UO_F32, "__aeabi_fcmpun");
305 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
306 setLibcallName(RTLIB::O_F32, "__aeabi_fcmpun");
307 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
308 setLibcallCallingConv(RTLIB::OEQ_F32, CallingConv::ARM_AAPCS);
309 setLibcallCallingConv(RTLIB::UNE_F32, CallingConv::ARM_AAPCS);
310 setLibcallCallingConv(RTLIB::OLT_F32, CallingConv::ARM_AAPCS);
311 setLibcallCallingConv(RTLIB::OLE_F32, CallingConv::ARM_AAPCS);
312 setLibcallCallingConv(RTLIB::OGE_F32, CallingConv::ARM_AAPCS);
313 setLibcallCallingConv(RTLIB::OGT_F32, CallingConv::ARM_AAPCS);
314 setLibcallCallingConv(RTLIB::UO_F32, CallingConv::ARM_AAPCS);
315 setLibcallCallingConv(RTLIB::O_F32, CallingConv::ARM_AAPCS);
316
317 // Floating-point to integer conversions.
318 // RTABI chapter 4.1.2, Table 6
319 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__aeabi_d2iz");
320 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__aeabi_d2uiz");
321 setLibcallName(RTLIB::FPTOSINT_F64_I64, "__aeabi_d2lz");
322 setLibcallName(RTLIB::FPTOUINT_F64_I64, "__aeabi_d2ulz");
323 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__aeabi_f2iz");
324 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__aeabi_f2uiz");
325 setLibcallName(RTLIB::FPTOSINT_F32_I64, "__aeabi_f2lz");
326 setLibcallName(RTLIB::FPTOUINT_F32_I64, "__aeabi_f2ulz");
327 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I32, CallingConv::ARM_AAPCS);
328 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I32, CallingConv::ARM_AAPCS);
329 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I64, CallingConv::ARM_AAPCS);
330 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::ARM_AAPCS);
331 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I32, CallingConv::ARM_AAPCS);
332 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I32, CallingConv::ARM_AAPCS);
333 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I64, CallingConv::ARM_AAPCS);
334 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::ARM_AAPCS);
335
336 // Conversions between floating types.
337 // RTABI chapter 4.1.2, Table 7
338 setLibcallName(RTLIB::FPROUND_F64_F32, "__aeabi_d2f");
339 setLibcallName(RTLIB::FPEXT_F32_F64, "__aeabi_f2d");
340 setLibcallCallingConv(RTLIB::FPROUND_F64_F32, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000341 setLibcallCallingConv(RTLIB::FPEXT_F32_F64, CallingConv::ARM_AAPCS);
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000342
343 // Integer to floating-point conversions.
344 // RTABI chapter 4.1.2, Table 8
345 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__aeabi_i2d");
346 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__aeabi_ui2d");
347 setLibcallName(RTLIB::SINTTOFP_I64_F64, "__aeabi_l2d");
348 setLibcallName(RTLIB::UINTTOFP_I64_F64, "__aeabi_ul2d");
349 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__aeabi_i2f");
350 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__aeabi_ui2f");
351 setLibcallName(RTLIB::SINTTOFP_I64_F32, "__aeabi_l2f");
352 setLibcallName(RTLIB::UINTTOFP_I64_F32, "__aeabi_ul2f");
353 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
354 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
355 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
356 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
357 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
358 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
359 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
360 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
361
362 // Long long helper functions
363 // RTABI chapter 4.2, Table 9
364 setLibcallName(RTLIB::MUL_I64, "__aeabi_lmul");
365 setLibcallName(RTLIB::SDIV_I64, "__aeabi_ldivmod");
366 setLibcallName(RTLIB::UDIV_I64, "__aeabi_uldivmod");
367 setLibcallName(RTLIB::SHL_I64, "__aeabi_llsl");
368 setLibcallName(RTLIB::SRL_I64, "__aeabi_llsr");
369 setLibcallName(RTLIB::SRA_I64, "__aeabi_lasr");
370 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::ARM_AAPCS);
371 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::ARM_AAPCS);
372 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::ARM_AAPCS);
373 setLibcallCallingConv(RTLIB::SHL_I64, CallingConv::ARM_AAPCS);
374 setLibcallCallingConv(RTLIB::SRL_I64, CallingConv::ARM_AAPCS);
375 setLibcallCallingConv(RTLIB::SRA_I64, CallingConv::ARM_AAPCS);
376
377 // Integer division functions
378 // RTABI chapter 4.3.1
379 setLibcallName(RTLIB::SDIV_I8, "__aeabi_idiv");
380 setLibcallName(RTLIB::SDIV_I16, "__aeabi_idiv");
381 setLibcallName(RTLIB::SDIV_I32, "__aeabi_idiv");
382 setLibcallName(RTLIB::UDIV_I8, "__aeabi_uidiv");
383 setLibcallName(RTLIB::UDIV_I16, "__aeabi_uidiv");
384 setLibcallName(RTLIB::UDIV_I32, "__aeabi_uidiv");
385 setLibcallCallingConv(RTLIB::SDIV_I8, CallingConv::ARM_AAPCS);
386 setLibcallCallingConv(RTLIB::SDIV_I16, CallingConv::ARM_AAPCS);
387 setLibcallCallingConv(RTLIB::SDIV_I32, CallingConv::ARM_AAPCS);
388 setLibcallCallingConv(RTLIB::UDIV_I8, CallingConv::ARM_AAPCS);
389 setLibcallCallingConv(RTLIB::UDIV_I16, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000390 setLibcallCallingConv(RTLIB::UDIV_I32, CallingConv::ARM_AAPCS);
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000391 }
392
David Goodwinf1daf7d2009-07-08 23:10:31 +0000393 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000395 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000396 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000397 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000399 if (!Subtarget->isFPOnlySP())
400 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000401
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000403 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000404
405 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 addDRTypeForNEON(MVT::v2f32);
407 addDRTypeForNEON(MVT::v8i8);
408 addDRTypeForNEON(MVT::v4i16);
409 addDRTypeForNEON(MVT::v2i32);
410 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000411
Owen Anderson825b72b2009-08-11 20:47:22 +0000412 addQRTypeForNEON(MVT::v4f32);
413 addQRTypeForNEON(MVT::v2f64);
414 addQRTypeForNEON(MVT::v16i8);
415 addQRTypeForNEON(MVT::v8i16);
416 addQRTypeForNEON(MVT::v4i32);
417 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000418
Bob Wilson74dc72e2009-09-15 23:55:57 +0000419 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
420 // neither Neon nor VFP support any arithmetic operations on it.
421 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
422 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
423 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
424 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
425 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
426 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
427 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
428 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
429 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
430 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
431 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
432 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
433 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
434 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
435 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
436 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
437 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
438 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
439 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
440 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
441 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
442 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
443 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
444 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
445
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000446 setTruncStoreAction(MVT::v2f64, MVT::v2f32, Expand);
447
Bob Wilson642b3292009-09-16 00:32:15 +0000448 // Neon does not support some operations on v1i64 and v2i64 types.
449 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000450 // Custom handling for some quad-vector types to detect VMULL.
451 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
452 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
453 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Bob Wilson642b3292009-09-16 00:32:15 +0000454 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
455 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
456
Bob Wilson5bafff32009-06-22 23:27:02 +0000457 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
458 setTargetDAGCombine(ISD::SHL);
459 setTargetDAGCombine(ISD::SRL);
460 setTargetDAGCombine(ISD::SRA);
461 setTargetDAGCombine(ISD::SIGN_EXTEND);
462 setTargetDAGCombine(ISD::ZERO_EXTEND);
463 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000464 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson75f02882010-09-17 22:59:05 +0000465 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilsonf20700c2010-10-27 20:38:28 +0000466 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Bob Wilson5bafff32009-06-22 23:27:02 +0000467 }
468
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000469 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000470
471 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000473
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000474 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000476
Evan Chenga8e29892007-01-19 07:51:42 +0000477 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000478 if (!Subtarget->isThumb1Only()) {
479 for (unsigned im = (unsigned)ISD::PRE_INC;
480 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000481 setIndexedLoadAction(im, MVT::i1, Legal);
482 setIndexedLoadAction(im, MVT::i8, Legal);
483 setIndexedLoadAction(im, MVT::i16, Legal);
484 setIndexedLoadAction(im, MVT::i32, Legal);
485 setIndexedStoreAction(im, MVT::i1, Legal);
486 setIndexedStoreAction(im, MVT::i8, Legal);
487 setIndexedStoreAction(im, MVT::i16, Legal);
488 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000489 }
Evan Chenga8e29892007-01-19 07:51:42 +0000490 }
491
492 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000493 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000494 setOperationAction(ISD::MUL, MVT::i64, Expand);
495 setOperationAction(ISD::MULHU, MVT::i32, Expand);
496 setOperationAction(ISD::MULHS, MVT::i32, Expand);
497 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
498 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000499 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000500 setOperationAction(ISD::MUL, MVT::i64, Expand);
501 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000502 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000503 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000504 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000505 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000506 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000507 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000508 setOperationAction(ISD::SRL, MVT::i64, Custom);
509 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000510
511 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000512 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000513 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000514 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000515 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000516 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000517
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000518 // Only ARMv6 has BSWAP.
519 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000520 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000521
Evan Chenga8e29892007-01-19 07:51:42 +0000522 // These are expanded into libcalls.
Evan Cheng1f190c82010-11-19 06:28:11 +0000523 if (!Subtarget->hasDivide() || !Subtarget->isThumb2()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000524 // v7M has a hardware divider
525 setOperationAction(ISD::SDIV, MVT::i32, Expand);
526 setOperationAction(ISD::UDIV, MVT::i32, Expand);
527 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000528 setOperationAction(ISD::SREM, MVT::i32, Expand);
529 setOperationAction(ISD::UREM, MVT::i32, Expand);
530 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
531 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000532
Owen Anderson825b72b2009-08-11 20:47:22 +0000533 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
534 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
535 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
536 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000537 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000538
Evan Chengfb3611d2010-05-11 07:26:32 +0000539 setOperationAction(ISD::TRAP, MVT::Other, Legal);
540
Evan Chenga8e29892007-01-19 07:51:42 +0000541 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000542 setOperationAction(ISD::VASTART, MVT::Other, Custom);
543 setOperationAction(ISD::VAARG, MVT::Other, Expand);
544 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
545 setOperationAction(ISD::VAEND, MVT::Other, Expand);
546 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
547 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000548 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
549 // FIXME: Shouldn't need this, since no register is used, but the legalizer
550 // doesn't yet know how to not do that for SjLj.
551 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000552 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Evan Cheng11db0682010-08-11 06:22:01 +0000553 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
554 // the default expansion.
555 if (Subtarget->hasDataBarrier() ||
Bob Wilson54f92562010-11-09 22:50:44 +0000556 (Subtarget->hasV6Ops() && !Subtarget->isThumb())) {
Jim Grosbach68741be2010-06-18 22:35:32 +0000557 // membarrier needs custom lowering; the rest are legal and handled
558 // normally.
559 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
560 } else {
561 // Set them all for expansion, which will force libcalls.
562 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
563 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
564 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
565 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000566 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
567 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
568 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000569 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
570 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
571 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
572 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
573 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
574 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
575 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
576 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
577 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
578 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
579 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
580 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
581 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
582 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
583 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
584 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
585 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
586 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000587 // Since the libcalls include locking, fold in the fences
588 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000589 }
590 // 64-bit versions are always libcalls (for now)
591 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000592 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000593 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
594 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
595 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
596 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
597 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
598 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000599
Evan Cheng416941d2010-11-04 05:19:35 +0000600 setOperationAction(ISD::PREFETCH, MVT::Other, Custom);
Evan Chengbc7deb02010-11-03 05:14:24 +0000601
Eli Friedmana2c6f452010-06-26 04:36:50 +0000602 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
603 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000604 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
605 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000606 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000607 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000608
Nate Begemand1fb5832010-08-03 21:31:55 +0000609 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000610 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
611 // iff target supports vfp2.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000612 setOperationAction(ISD::BITCAST, MVT::i64, Custom);
Nate Begemand1fb5832010-08-03 21:31:55 +0000613 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
614 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000615
616 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000617 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000618 if (Subtarget->isTargetDarwin()) {
619 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
620 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Jim Grosbache4ad3872010-10-19 23:27:08 +0000621 setOperationAction(ISD::EH_SJLJ_DISPATCHSETUP, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000622 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000623
Owen Anderson825b72b2009-08-11 20:47:22 +0000624 setOperationAction(ISD::SETCC, MVT::i32, Expand);
625 setOperationAction(ISD::SETCC, MVT::f32, Expand);
626 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendlingde2b1512010-08-11 08:43:16 +0000627 setOperationAction(ISD::SELECT, MVT::i32, Custom);
628 setOperationAction(ISD::SELECT, MVT::f32, Custom);
629 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000630 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
631 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
632 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000633
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
635 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
636 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
637 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
638 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000639
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000640 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000641 setOperationAction(ISD::FSIN, MVT::f64, Expand);
642 setOperationAction(ISD::FSIN, MVT::f32, Expand);
643 setOperationAction(ISD::FCOS, MVT::f32, Expand);
644 setOperationAction(ISD::FCOS, MVT::f64, Expand);
645 setOperationAction(ISD::FREM, MVT::f64, Expand);
646 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000647 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000648 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
649 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000650 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 setOperationAction(ISD::FPOW, MVT::f64, Expand);
652 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000653
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000654 // Various VFP goodness
655 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000656 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
657 if (Subtarget->hasVFP2()) {
658 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
659 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
660 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
661 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
662 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000663 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000664 if (!Subtarget->hasFP16()) {
665 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
666 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000667 }
Evan Cheng110cf482008-04-01 01:50:16 +0000668 }
Evan Chenga8e29892007-01-19 07:51:42 +0000669
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000670 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000671 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000672 setTargetDAGCombine(ISD::ADD);
673 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000674 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000675
Owen Anderson080c0922010-11-05 19:27:46 +0000676 if (Subtarget->hasV6T2Ops() || Subtarget->hasNEON())
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000677 setTargetDAGCombine(ISD::OR);
Owen Anderson080c0922010-11-05 19:27:46 +0000678 if (Subtarget->hasNEON())
679 setTargetDAGCombine(ISD::AND);
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000680
Evan Chenga8e29892007-01-19 07:51:42 +0000681 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000682
Evan Chengf7d87ee2010-05-21 00:43:17 +0000683 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
684 setSchedulingPreference(Sched::RegPressure);
685 else
686 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000687
688 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Evan Chengf6799392010-06-26 01:52:05 +0000689
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000690 // On ARM arguments smaller than 4 bytes are extended, so all arguments
691 // are at least 4 bytes aligned.
692 setMinStackArgumentAlignment(4);
693
Evan Chengfff606d2010-09-24 19:07:23 +0000694 benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000695}
696
Evan Cheng4f6b4672010-07-21 06:09:07 +0000697std::pair<const TargetRegisterClass*, uint8_t>
698ARMTargetLowering::findRepresentativeClass(EVT VT) const{
699 const TargetRegisterClass *RRC = 0;
700 uint8_t Cost = 1;
701 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengd70f57b2010-07-19 22:15:08 +0000702 default:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000703 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng4a863e22010-07-21 23:53:58 +0000704 // Use DPR as representative register class for all floating point
705 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
706 // the cost is 1 for both f32 and f64.
707 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000708 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Evan Cheng4a863e22010-07-21 23:53:58 +0000709 RRC = ARM::DPRRegisterClass;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000710 break;
711 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
712 case MVT::v4f32: case MVT::v2f64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000713 RRC = ARM::DPRRegisterClass;
714 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000715 break;
716 case MVT::v4i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000717 RRC = ARM::DPRRegisterClass;
718 Cost = 4;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000719 break;
720 case MVT::v8i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000721 RRC = ARM::DPRRegisterClass;
722 Cost = 8;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000723 break;
Evan Chengd70f57b2010-07-19 22:15:08 +0000724 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000725 return std::make_pair(RRC, Cost);
Evan Chengd70f57b2010-07-19 22:15:08 +0000726}
727
Evan Chenga8e29892007-01-19 07:51:42 +0000728const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
729 switch (Opcode) {
730 default: return 0;
731 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000732 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
733 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000734 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000735 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
736 case ARMISD::tCALL: return "ARMISD::tCALL";
737 case ARMISD::BRCOND: return "ARMISD::BRCOND";
738 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000739 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000740 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
741 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
742 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000743 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000744 case ARMISD::CMPFP: return "ARMISD::CMPFP";
745 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000746 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000747 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
748 case ARMISD::CMOV: return "ARMISD::CMOV";
749 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000750
Jim Grosbach3482c802010-01-18 19:58:49 +0000751 case ARMISD::RBIT: return "ARMISD::RBIT";
752
Bob Wilson76a312b2010-03-19 22:51:32 +0000753 case ARMISD::FTOSI: return "ARMISD::FTOSI";
754 case ARMISD::FTOUI: return "ARMISD::FTOUI";
755 case ARMISD::SITOF: return "ARMISD::SITOF";
756 case ARMISD::UITOF: return "ARMISD::UITOF";
757
Evan Chenga8e29892007-01-19 07:51:42 +0000758 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
759 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
760 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000761
Bob Wilson0b8ccb82010-09-22 22:09:21 +0000762 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
763 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000764
Evan Chengc5942082009-10-28 06:55:03 +0000765 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
766 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
Jim Grosbache4ad3872010-10-19 23:27:08 +0000767 case ARMISD::EH_SJLJ_DISPATCHSETUP:return "ARMISD::EH_SJLJ_DISPATCHSETUP";
Evan Chengc5942082009-10-28 06:55:03 +0000768
Dale Johannesen51e28e62010-06-03 21:09:53 +0000769 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach4725ca72010-09-08 03:54:02 +0000770
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000771 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000772
Evan Cheng86198642009-08-07 00:34:42 +0000773 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
774
Jim Grosbach3728e962009-12-10 00:11:09 +0000775 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
Bob Wilsonf74a4292010-10-30 00:54:37 +0000776 case ARMISD::MEMBARRIER_MCR: return "ARMISD::MEMBARRIER_MCR";
Jim Grosbach3728e962009-12-10 00:11:09 +0000777
Evan Chengdfed19f2010-11-03 06:34:55 +0000778 case ARMISD::PRELOAD: return "ARMISD::PRELOAD";
779
Bob Wilson5bafff32009-06-22 23:27:02 +0000780 case ARMISD::VCEQ: return "ARMISD::VCEQ";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000781 case ARMISD::VCEQZ: return "ARMISD::VCEQZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000782 case ARMISD::VCGE: return "ARMISD::VCGE";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000783 case ARMISD::VCGEZ: return "ARMISD::VCGEZ";
784 case ARMISD::VCLEZ: return "ARMISD::VCLEZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000785 case ARMISD::VCGEU: return "ARMISD::VCGEU";
786 case ARMISD::VCGT: return "ARMISD::VCGT";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000787 case ARMISD::VCGTZ: return "ARMISD::VCGTZ";
788 case ARMISD::VCLTZ: return "ARMISD::VCLTZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000789 case ARMISD::VCGTU: return "ARMISD::VCGTU";
790 case ARMISD::VTST: return "ARMISD::VTST";
791
792 case ARMISD::VSHL: return "ARMISD::VSHL";
793 case ARMISD::VSHRs: return "ARMISD::VSHRs";
794 case ARMISD::VSHRu: return "ARMISD::VSHRu";
795 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
796 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
797 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
798 case ARMISD::VSHRN: return "ARMISD::VSHRN";
799 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
800 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
801 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
802 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
803 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
804 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
805 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
806 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
807 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
808 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
809 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
810 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
811 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
812 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000813 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000814 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000815 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000816 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000817 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000818 case ARMISD::VREV64: return "ARMISD::VREV64";
819 case ARMISD::VREV32: return "ARMISD::VREV32";
820 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000821 case ARMISD::VZIP: return "ARMISD::VZIP";
822 case ARMISD::VUZP: return "ARMISD::VUZP";
823 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000824 case ARMISD::VMULLs: return "ARMISD::VMULLs";
825 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000826 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000827 case ARMISD::FMAX: return "ARMISD::FMAX";
828 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +0000829 case ARMISD::BFI: return "ARMISD::BFI";
Bob Wilson364a72a2010-11-28 06:51:11 +0000830 case ARMISD::VORRIMM: return "ARMISD::VORRIMM";
831 case ARMISD::VBICIMM: return "ARMISD::VBICIMM";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000832 case ARMISD::VLD2DUP: return "ARMISD::VLD2DUP";
833 case ARMISD::VLD3DUP: return "ARMISD::VLD3DUP";
834 case ARMISD::VLD4DUP: return "ARMISD::VLD4DUP";
Evan Chenga8e29892007-01-19 07:51:42 +0000835 }
836}
837
Evan Cheng06b666c2010-05-15 02:18:07 +0000838/// getRegClassFor - Return the register class that should be used for the
839/// specified value type.
840TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
841 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
842 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
843 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000844 if (Subtarget->hasNEON()) {
845 if (VT == MVT::v4i64)
846 return ARM::QQPRRegisterClass;
847 else if (VT == MVT::v8i64)
848 return ARM::QQQQPRRegisterClass;
849 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000850 return TargetLowering::getRegClassFor(VT);
851}
852
Eric Christopherab695882010-07-21 22:26:11 +0000853// Create a fast isel object.
854FastISel *
855ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
856 return ARM::createFastISel(funcInfo);
857}
858
Bill Wendlingb4202b82009-07-01 18:50:55 +0000859/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000860unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Bob Wilsonb5b50572010-07-01 22:26:26 +0000861 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
Bill Wendling20c568f2009-06-30 22:38:32 +0000862}
863
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000864/// getMaximalGlobalOffset - Returns the maximal possible offset which can
865/// be used for loads / stores from the global.
866unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
867 return (Subtarget->isThumb1Only() ? 127 : 4095);
868}
869
Evan Cheng1cc39842010-05-20 23:26:43 +0000870Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000871 unsigned NumVals = N->getNumValues();
872 if (!NumVals)
873 return Sched::RegPressure;
874
875 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000876 EVT VT = N->getValueType(i);
Evan Chengd7e473c2010-10-29 18:07:31 +0000877 if (VT == MVT::Flag || VT == MVT::Other)
878 continue;
Evan Cheng1cc39842010-05-20 23:26:43 +0000879 if (VT.isFloatingPoint() || VT.isVector())
880 return Sched::Latency;
881 }
Evan Chengc10f5432010-05-28 23:25:23 +0000882
883 if (!N->isMachineOpcode())
884 return Sched::RegPressure;
885
886 // Load are scheduled for latency even if there instruction itinerary
887 // is not available.
888 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
889 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
Evan Chengd7e473c2010-10-29 18:07:31 +0000890
891 if (TID.getNumDefs() == 0)
892 return Sched::RegPressure;
893 if (!Itins->isEmpty() &&
894 Itins->getOperandCycle(TID.getSchedClass(), 0) > 2)
Evan Chengc10f5432010-05-28 23:25:23 +0000895 return Sched::Latency;
896
Evan Cheng1cc39842010-05-20 23:26:43 +0000897 return Sched::RegPressure;
898}
899
Evan Cheng31446872010-07-23 22:39:59 +0000900unsigned
901ARMTargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
902 MachineFunction &MF) const {
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000903 const TargetFrameInfo *TFI = MF.getTarget().getFrameInfo();
904
Evan Cheng31446872010-07-23 22:39:59 +0000905 switch (RC->getID()) {
906 default:
907 return 0;
908 case ARM::tGPRRegClassID:
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000909 return TFI->hasFP(MF) ? 4 : 5;
Evan Chengac096802010-08-10 19:30:19 +0000910 case ARM::GPRRegClassID: {
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000911 unsigned FP = TFI->hasFP(MF) ? 1 : 0;
Evan Chengac096802010-08-10 19:30:19 +0000912 return 10 - FP - (Subtarget->isR9Reserved() ? 1 : 0);
913 }
Evan Cheng31446872010-07-23 22:39:59 +0000914 case ARM::SPRRegClassID: // Currently not used as 'rep' register class.
915 case ARM::DPRRegClassID:
916 return 32 - 10;
917 }
918}
919
Evan Chenga8e29892007-01-19 07:51:42 +0000920//===----------------------------------------------------------------------===//
921// Lowering Code
922//===----------------------------------------------------------------------===//
923
Evan Chenga8e29892007-01-19 07:51:42 +0000924/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
925static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
926 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000927 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000928 case ISD::SETNE: return ARMCC::NE;
929 case ISD::SETEQ: return ARMCC::EQ;
930 case ISD::SETGT: return ARMCC::GT;
931 case ISD::SETGE: return ARMCC::GE;
932 case ISD::SETLT: return ARMCC::LT;
933 case ISD::SETLE: return ARMCC::LE;
934 case ISD::SETUGT: return ARMCC::HI;
935 case ISD::SETUGE: return ARMCC::HS;
936 case ISD::SETULT: return ARMCC::LO;
937 case ISD::SETULE: return ARMCC::LS;
938 }
939}
940
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000941/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
942static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000943 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000944 CondCode2 = ARMCC::AL;
945 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000946 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000947 case ISD::SETEQ:
948 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
949 case ISD::SETGT:
950 case ISD::SETOGT: CondCode = ARMCC::GT; break;
951 case ISD::SETGE:
952 case ISD::SETOGE: CondCode = ARMCC::GE; break;
953 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000954 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000955 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
956 case ISD::SETO: CondCode = ARMCC::VC; break;
957 case ISD::SETUO: CondCode = ARMCC::VS; break;
958 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
959 case ISD::SETUGT: CondCode = ARMCC::HI; break;
960 case ISD::SETUGE: CondCode = ARMCC::PL; break;
961 case ISD::SETLT:
962 case ISD::SETULT: CondCode = ARMCC::LT; break;
963 case ISD::SETLE:
964 case ISD::SETULE: CondCode = ARMCC::LE; break;
965 case ISD::SETNE:
966 case ISD::SETUNE: CondCode = ARMCC::NE; break;
967 }
Evan Chenga8e29892007-01-19 07:51:42 +0000968}
969
Bob Wilson1f595bb2009-04-17 19:07:39 +0000970//===----------------------------------------------------------------------===//
971// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000972//===----------------------------------------------------------------------===//
973
974#include "ARMGenCallingConv.inc"
975
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000976/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
977/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000978CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000979 bool Return,
980 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000981 switch (CC) {
982 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000983 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000984 case CallingConv::Fast:
Evan Cheng5c2d4282010-10-23 02:19:37 +0000985 if (Subtarget->hasVFP2() && !isVarArg) {
Evan Cheng76f920d2010-10-22 18:23:05 +0000986 if (!Subtarget->isAAPCS_ABI())
987 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
988 // For AAPCS ABI targets, just use VFP variant of the calling convention.
989 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
990 }
991 // Fallthrough
992 case CallingConv::C: {
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000993 // Use target triple & subtarget features to do actual dispatch.
Evan Cheng76f920d2010-10-22 18:23:05 +0000994 if (!Subtarget->isAAPCS_ABI())
995 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
996 else if (Subtarget->hasVFP2() &&
997 FloatABIType == FloatABI::Hard && !isVarArg)
998 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
999 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
1000 }
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001001 case CallingConv::ARM_AAPCS_VFP:
Evan Cheng76f920d2010-10-22 18:23:05 +00001002 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001003 case CallingConv::ARM_AAPCS:
Evan Cheng76f920d2010-10-22 18:23:05 +00001004 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001005 case CallingConv::ARM_APCS:
Evan Cheng76f920d2010-10-22 18:23:05 +00001006 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001007 }
1008}
1009
Dan Gohman98ca4f22009-08-05 01:29:28 +00001010/// LowerCallResult - Lower the result values of a call into the
1011/// appropriate copies out of appropriate physical registers.
1012SDValue
1013ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001014 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001015 const SmallVectorImpl<ISD::InputArg> &Ins,
1016 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001017 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001018
Bob Wilson1f595bb2009-04-17 19:07:39 +00001019 // Assign locations to each value returned by this call.
1020 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001021 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001022 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001023 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001024 CCAssignFnForNode(CallConv, /* Return*/ true,
1025 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001026
1027 // Copy all of the result registers out of their specified physreg.
1028 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1029 CCValAssign VA = RVLocs[i];
1030
Bob Wilson80915242009-04-25 00:33:20 +00001031 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001032 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001033 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +00001034 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +00001035 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001036 Chain = Lo.getValue(1);
1037 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001038 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001039 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001040 InFlag);
1041 Chain = Hi.getValue(1);
1042 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001043 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +00001044
Owen Anderson825b72b2009-08-11 20:47:22 +00001045 if (VA.getLocVT() == MVT::v2f64) {
1046 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1047 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1048 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001049
1050 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001051 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001052 Chain = Lo.getValue(1);
1053 InFlag = Lo.getValue(2);
1054 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001055 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001056 Chain = Hi.getValue(1);
1057 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001058 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +00001059 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1060 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001061 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00001062 } else {
Bob Wilson80915242009-04-25 00:33:20 +00001063 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1064 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001065 Chain = Val.getValue(1);
1066 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001067 }
Bob Wilson80915242009-04-25 00:33:20 +00001068
1069 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001070 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +00001071 case CCValAssign::Full: break;
1072 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001073 Val = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), Val);
Bob Wilson80915242009-04-25 00:33:20 +00001074 break;
1075 }
1076
Dan Gohman98ca4f22009-08-05 01:29:28 +00001077 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001078 }
1079
Dan Gohman98ca4f22009-08-05 01:29:28 +00001080 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001081}
1082
1083/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1084/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +00001085/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +00001086/// a byval function parameter.
1087/// Sometimes what we are copying is the end of a larger object, the part that
1088/// does not fit in registers.
1089static SDValue
1090CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
1091 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1092 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001093 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001094 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001095 /*isVolatile=*/false, /*AlwaysInline=*/false,
Chris Lattnere72f2022010-09-21 05:40:29 +00001096 MachinePointerInfo(0), MachinePointerInfo(0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001097}
1098
Bob Wilsondee46d72009-04-17 20:35:10 +00001099/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001100SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001101ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1102 SDValue StackPtr, SDValue Arg,
1103 DebugLoc dl, SelectionDAG &DAG,
1104 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001105 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001106 unsigned LocMemOffset = VA.getLocMemOffset();
1107 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1108 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001109 if (Flags.isByVal())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001110 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001111
Bob Wilson1f595bb2009-04-17 19:07:39 +00001112 return DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001113 MachinePointerInfo::getStack(LocMemOffset),
David Greene1b58cab2010-02-15 16:55:24 +00001114 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001115}
1116
Dan Gohman98ca4f22009-08-05 01:29:28 +00001117void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001118 SDValue Chain, SDValue &Arg,
1119 RegsToPassVector &RegsToPass,
1120 CCValAssign &VA, CCValAssign &NextVA,
1121 SDValue &StackPtr,
1122 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001123 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001124
Jim Grosbache5165492009-11-09 00:11:35 +00001125 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001126 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001127 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1128
1129 if (NextVA.isRegLoc())
1130 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1131 else {
1132 assert(NextVA.isMemLoc());
1133 if (StackPtr.getNode() == 0)
1134 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1135
Dan Gohman98ca4f22009-08-05 01:29:28 +00001136 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1137 dl, DAG, NextVA,
1138 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001139 }
1140}
1141
Dan Gohman98ca4f22009-08-05 01:29:28 +00001142/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001143/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1144/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001145SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001146ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001147 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001148 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001149 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001150 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001151 const SmallVectorImpl<ISD::InputArg> &Ins,
1152 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001153 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001154 MachineFunction &MF = DAG.getMachineFunction();
1155 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1156 bool IsSibCall = false;
Bob Wilson703af3a2010-08-13 22:43:33 +00001157 // Temporarily disable tail calls so things don't break.
1158 if (!EnableARMTailCalls)
1159 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001160 if (isTailCall) {
1161 // Check if it's really possible to do a tail call.
1162 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1163 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001164 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001165 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1166 // detected sibcalls.
1167 if (isTailCall) {
1168 ++NumTailCalls;
1169 IsSibCall = true;
1170 }
1171 }
Evan Chenga8e29892007-01-19 07:51:42 +00001172
Bob Wilson1f595bb2009-04-17 19:07:39 +00001173 // Analyze operands of the call, assigning locations to each operand.
1174 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001175 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1176 *DAG.getContext());
1177 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001178 CCAssignFnForNode(CallConv, /* Return*/ false,
1179 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001180
Bob Wilson1f595bb2009-04-17 19:07:39 +00001181 // Get a count of how many bytes are to be pushed on the stack.
1182 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001183
Dale Johannesen51e28e62010-06-03 21:09:53 +00001184 // For tail calls, memory operands are available in our caller's stack.
1185 if (IsSibCall)
1186 NumBytes = 0;
1187
Evan Chenga8e29892007-01-19 07:51:42 +00001188 // Adjust the stack pointer for the new arguments...
1189 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001190 if (!IsSibCall)
1191 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001192
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001193 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001194
Bob Wilson5bafff32009-06-22 23:27:02 +00001195 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001196 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001197
Bob Wilson1f595bb2009-04-17 19:07:39 +00001198 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001199 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001200 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1201 i != e;
1202 ++i, ++realArgIdx) {
1203 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001204 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001205 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +00001206
Bob Wilson1f595bb2009-04-17 19:07:39 +00001207 // Promote the value if needed.
1208 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001209 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001210 case CCValAssign::Full: break;
1211 case CCValAssign::SExt:
1212 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1213 break;
1214 case CCValAssign::ZExt:
1215 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1216 break;
1217 case CCValAssign::AExt:
1218 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1219 break;
1220 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001221 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001222 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001223 }
1224
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001225 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001226 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001227 if (VA.getLocVT() == MVT::v2f64) {
1228 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1229 DAG.getConstant(0, MVT::i32));
1230 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1231 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001232
Dan Gohman98ca4f22009-08-05 01:29:28 +00001233 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001234 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1235
1236 VA = ArgLocs[++i]; // skip ahead to next loc
1237 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001238 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001239 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1240 } else {
1241 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001242
Dan Gohman98ca4f22009-08-05 01:29:28 +00001243 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1244 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001245 }
1246 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001247 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001248 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001249 }
1250 } else if (VA.isRegLoc()) {
1251 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001252 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001253 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001254
Dan Gohman98ca4f22009-08-05 01:29:28 +00001255 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1256 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001257 }
Evan Chenga8e29892007-01-19 07:51:42 +00001258 }
1259
1260 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001261 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001262 &MemOpChains[0], MemOpChains.size());
1263
1264 // Build a sequence of copy-to-reg nodes chained together with token chain
1265 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001266 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001267 // Tail call byval lowering might overwrite argument registers so in case of
1268 // tail call optimization the copies to registers are lowered later.
1269 if (!isTailCall)
1270 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1271 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1272 RegsToPass[i].second, InFlag);
1273 InFlag = Chain.getValue(1);
1274 }
Evan Chenga8e29892007-01-19 07:51:42 +00001275
Dale Johannesen51e28e62010-06-03 21:09:53 +00001276 // For tail calls lower the arguments to the 'real' stack slot.
1277 if (isTailCall) {
1278 // Force all the incoming stack arguments to be loaded from the stack
1279 // before any new outgoing arguments are stored to the stack, because the
1280 // outgoing stack slots may alias the incoming argument stack slots, and
1281 // the alias isn't otherwise explicit. This is slightly more conservative
1282 // than necessary, because it means that each store effectively depends
1283 // on every argument instead of just those arguments it would clobber.
1284
1285 // Do not flag preceeding copytoreg stuff together with the following stuff.
1286 InFlag = SDValue();
1287 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1288 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1289 RegsToPass[i].second, InFlag);
1290 InFlag = Chain.getValue(1);
1291 }
1292 InFlag =SDValue();
1293 }
1294
Bill Wendling056292f2008-09-16 21:48:12 +00001295 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1296 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1297 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001298 bool isDirect = false;
1299 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001300 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001301 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001302
1303 if (EnableARMLongCalls) {
1304 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1305 && "long-calls with non-static relocation model!");
1306 // Handle a global address or an external symbol. If it's not one of
1307 // those, the target's already in a register, so we don't need to do
1308 // anything extra.
1309 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001310 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001311 // Create a constant pool entry for the callee address
1312 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1313 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1314 ARMPCLabelIndex,
1315 ARMCP::CPValue, 0);
1316 // Get the address of the callee into a register
1317 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1318 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1319 Callee = DAG.getLoad(getPointerTy(), dl,
1320 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001321 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001322 false, false, 0);
1323 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1324 const char *Sym = S->getSymbol();
1325
1326 // Create a constant pool entry for the callee address
1327 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1328 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1329 Sym, ARMPCLabelIndex, 0);
1330 // Get the address of the callee into a register
1331 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1332 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1333 Callee = DAG.getLoad(getPointerTy(), dl,
1334 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001335 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001336 false, false, 0);
1337 }
1338 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001339 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001340 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001341 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001342 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001343 getTargetMachine().getRelocationModel() != Reloc::Static;
1344 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001345 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001346 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001347 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001348 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001349 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001350 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001351 ARMPCLabelIndex,
1352 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001353 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001354 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001355 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001356 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001357 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001358 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001359 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001360 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001361 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001362 } else {
1363 // On ELF targets for PIC code, direct calls should go through the PLT
1364 unsigned OpFlags = 0;
1365 if (Subtarget->isTargetELF() &&
1366 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1367 OpFlags = ARMII::MO_PLT;
1368 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
1369 }
Bill Wendling056292f2008-09-16 21:48:12 +00001370 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001371 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001372 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001373 getTargetMachine().getRelocationModel() != Reloc::Static;
1374 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001375 // tBX takes a register source operand.
1376 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001377 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001378 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001379 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001380 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001381 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001382 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001383 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001384 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001385 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001386 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001387 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001388 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001389 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001390 } else {
1391 unsigned OpFlags = 0;
1392 // On ELF targets for PIC code, direct calls should go through the PLT
1393 if (Subtarget->isTargetELF() &&
1394 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1395 OpFlags = ARMII::MO_PLT;
1396 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlags);
1397 }
Evan Chenga8e29892007-01-19 07:51:42 +00001398 }
1399
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001400 // FIXME: handle tail calls differently.
1401 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001402 if (Subtarget->isThumb()) {
1403 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001404 CallOpc = ARMISD::CALL_NOLINK;
1405 else
1406 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1407 } else {
1408 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001409 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1410 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001411 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001412
Dan Gohman475871a2008-07-27 21:46:04 +00001413 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001414 Ops.push_back(Chain);
1415 Ops.push_back(Callee);
1416
1417 // Add argument registers to the end of the list so that they are known live
1418 // into the call.
1419 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1420 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1421 RegsToPass[i].second.getValueType()));
1422
Gabor Greifba36cb52008-08-28 21:40:38 +00001423 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001424 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001425
1426 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001427 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001428 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001429
Duncan Sands4bdcb612008-07-02 17:40:58 +00001430 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001431 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001432 InFlag = Chain.getValue(1);
1433
Chris Lattnere563bbc2008-10-11 22:08:30 +00001434 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1435 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001436 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001437 InFlag = Chain.getValue(1);
1438
Bob Wilson1f595bb2009-04-17 19:07:39 +00001439 // Handle result values, copying them out of physregs into vregs that we
1440 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001441 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1442 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001443}
1444
Dale Johannesen51e28e62010-06-03 21:09:53 +00001445/// MatchingStackOffset - Return true if the given stack call argument is
1446/// already available in the same position (relatively) of the caller's
1447/// incoming argument stack.
1448static
1449bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1450 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1451 const ARMInstrInfo *TII) {
1452 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1453 int FI = INT_MAX;
1454 if (Arg.getOpcode() == ISD::CopyFromReg) {
1455 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
1456 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
1457 return false;
1458 MachineInstr *Def = MRI->getVRegDef(VR);
1459 if (!Def)
1460 return false;
1461 if (!Flags.isByVal()) {
1462 if (!TII->isLoadFromStackSlot(Def, FI))
1463 return false;
1464 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001465 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001466 }
1467 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1468 if (Flags.isByVal())
1469 // ByVal argument is passed in as a pointer but it's now being
1470 // dereferenced. e.g.
1471 // define @foo(%struct.X* %A) {
1472 // tail call @bar(%struct.X* byval %A)
1473 // }
1474 return false;
1475 SDValue Ptr = Ld->getBasePtr();
1476 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1477 if (!FINode)
1478 return false;
1479 FI = FINode->getIndex();
1480 } else
1481 return false;
1482
1483 assert(FI != INT_MAX);
1484 if (!MFI->isFixedObjectIndex(FI))
1485 return false;
1486 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1487}
1488
1489/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1490/// for tail call optimization. Targets which want to do tail call
1491/// optimization should implement this function.
1492bool
1493ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1494 CallingConv::ID CalleeCC,
1495 bool isVarArg,
1496 bool isCalleeStructRet,
1497 bool isCallerStructRet,
1498 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001499 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001500 const SmallVectorImpl<ISD::InputArg> &Ins,
1501 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001502 const Function *CallerF = DAG.getMachineFunction().getFunction();
1503 CallingConv::ID CallerCC = CallerF->getCallingConv();
1504 bool CCMatch = CallerCC == CalleeCC;
1505
1506 // Look for obvious safe cases to perform tail call optimization that do not
1507 // require ABI changes. This is what gcc calls sibcall.
1508
Jim Grosbach7616b642010-06-16 23:45:49 +00001509 // Do not sibcall optimize vararg calls unless the call site is not passing
1510 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001511 if (isVarArg && !Outs.empty())
1512 return false;
1513
1514 // Also avoid sibcall optimization if either caller or callee uses struct
1515 // return semantics.
1516 if (isCalleeStructRet || isCallerStructRet)
1517 return false;
1518
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001519 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Evan Cheng0110ac62010-06-19 01:01:32 +00001520 // emitEpilogue is not ready for them.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001521 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1522 // LR. This means if we need to reload LR, it takes an extra instructions,
1523 // which outweighs the value of the tail call; but here we don't know yet
1524 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach4725ca72010-09-08 03:54:02 +00001525 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001526 // emitEpilogue if LR is used.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001527
1528 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1529 // but we need to make sure there are enough registers; the only valid
1530 // registers are the 4 used for parameters. We don't currently do this
1531 // case.
Evan Cheng3d2125c2010-11-30 23:55:39 +00001532 if (Subtarget->isThumb1Only())
1533 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001534
Dale Johannesen51e28e62010-06-03 21:09:53 +00001535 // If the calling conventions do not match, then we'd better make sure the
1536 // results are returned in the same way as what the caller expects.
1537 if (!CCMatch) {
1538 SmallVector<CCValAssign, 16> RVLocs1;
1539 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1540 RVLocs1, *DAG.getContext());
1541 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1542
1543 SmallVector<CCValAssign, 16> RVLocs2;
1544 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1545 RVLocs2, *DAG.getContext());
1546 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1547
1548 if (RVLocs1.size() != RVLocs2.size())
1549 return false;
1550 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1551 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1552 return false;
1553 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1554 return false;
1555 if (RVLocs1[i].isRegLoc()) {
1556 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1557 return false;
1558 } else {
1559 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1560 return false;
1561 }
1562 }
1563 }
1564
1565 // If the callee takes no arguments then go on to check the results of the
1566 // call.
1567 if (!Outs.empty()) {
1568 // Check if stack adjustment is needed. For now, do not do this if any
1569 // argument is passed on the stack.
1570 SmallVector<CCValAssign, 16> ArgLocs;
1571 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1572 ArgLocs, *DAG.getContext());
1573 CCInfo.AnalyzeCallOperands(Outs,
1574 CCAssignFnForNode(CalleeCC, false, isVarArg));
1575 if (CCInfo.getNextStackOffset()) {
1576 MachineFunction &MF = DAG.getMachineFunction();
1577
1578 // Check if the arguments are already laid out in the right way as
1579 // the caller's fixed stack objects.
1580 MachineFrameInfo *MFI = MF.getFrameInfo();
1581 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1582 const ARMInstrInfo *TII =
1583 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001584 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1585 i != e;
1586 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001587 CCValAssign &VA = ArgLocs[i];
1588 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001589 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001590 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001591 if (VA.getLocInfo() == CCValAssign::Indirect)
1592 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001593 if (VA.needsCustom()) {
1594 // f64 and vector types are split into multiple registers or
1595 // register/stack-slot combinations. The types will not match
1596 // the registers; give up on memory f64 refs until we figure
1597 // out what to do about this.
1598 if (!VA.isRegLoc())
1599 return false;
1600 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach4725ca72010-09-08 03:54:02 +00001601 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001602 if (RegVT == MVT::v2f64) {
1603 if (!ArgLocs[++i].isRegLoc())
1604 return false;
1605 if (!ArgLocs[++i].isRegLoc())
1606 return false;
1607 }
1608 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001609 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1610 MFI, MRI, TII))
1611 return false;
1612 }
1613 }
1614 }
1615 }
1616
1617 return true;
1618}
1619
Dan Gohman98ca4f22009-08-05 01:29:28 +00001620SDValue
1621ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001622 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001623 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001624 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001625 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001626
Bob Wilsondee46d72009-04-17 20:35:10 +00001627 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001628 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001629
Bob Wilsondee46d72009-04-17 20:35:10 +00001630 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001631 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1632 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001633
Dan Gohman98ca4f22009-08-05 01:29:28 +00001634 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001635 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1636 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001637
1638 // If this is the first return lowered for this function, add
1639 // the regs to the liveout set for the function.
1640 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1641 for (unsigned i = 0; i != RVLocs.size(); ++i)
1642 if (RVLocs[i].isRegLoc())
1643 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001644 }
1645
Bob Wilson1f595bb2009-04-17 19:07:39 +00001646 SDValue Flag;
1647
1648 // Copy the result values into the output registers.
1649 for (unsigned i = 0, realRVLocIdx = 0;
1650 i != RVLocs.size();
1651 ++i, ++realRVLocIdx) {
1652 CCValAssign &VA = RVLocs[i];
1653 assert(VA.isRegLoc() && "Can only return in registers!");
1654
Dan Gohmanc9403652010-07-07 15:54:55 +00001655 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001656
1657 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001658 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001659 case CCValAssign::Full: break;
1660 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001661 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001662 break;
1663 }
1664
Bob Wilson1f595bb2009-04-17 19:07:39 +00001665 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001666 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001667 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001668 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1669 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001670 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001671 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001672
1673 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1674 Flag = Chain.getValue(1);
1675 VA = RVLocs[++i]; // skip ahead to next loc
1676 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1677 HalfGPRs.getValue(1), Flag);
1678 Flag = Chain.getValue(1);
1679 VA = RVLocs[++i]; // skip ahead to next loc
1680
1681 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001682 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1683 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001684 }
1685 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1686 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001687 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001688 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001689 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001690 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001691 VA = RVLocs[++i]; // skip ahead to next loc
1692 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1693 Flag);
1694 } else
1695 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1696
Bob Wilsondee46d72009-04-17 20:35:10 +00001697 // Guarantee that all emitted copies are
1698 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001699 Flag = Chain.getValue(1);
1700 }
1701
1702 SDValue result;
1703 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001704 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001705 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001706 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001707
1708 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001709}
1710
Evan Cheng3d2125c2010-11-30 23:55:39 +00001711bool ARMTargetLowering::isUsedByReturnOnly(SDNode *N) const {
1712 if (N->getNumValues() != 1)
1713 return false;
1714 if (!N->hasNUsesOfValue(1, 0))
1715 return false;
1716
1717 unsigned NumCopies = 0;
1718 SDNode* Copies[2];
1719 SDNode *Use = *N->use_begin();
1720 if (Use->getOpcode() == ISD::CopyToReg) {
1721 Copies[NumCopies++] = Use;
1722 } else if (Use->getOpcode() == ARMISD::VMOVRRD) {
1723 // f64 returned in a pair of GPRs.
1724 for (SDNode::use_iterator UI = Use->use_begin(), UE = Use->use_end();
1725 UI != UE; ++UI) {
1726 if (UI->getOpcode() != ISD::CopyToReg)
1727 return false;
1728 Copies[UI.getUse().getResNo()] = *UI;
1729 ++NumCopies;
1730 }
1731 } else if (Use->getOpcode() == ISD::BITCAST) {
1732 // f32 returned in a single GPR.
1733 if (!Use->hasNUsesOfValue(1, 0))
1734 return false;
1735 Use = *Use->use_begin();
1736 if (Use->getOpcode() != ISD::CopyToReg || !Use->hasNUsesOfValue(1, 0))
1737 return false;
1738 Copies[NumCopies++] = Use;
1739 } else {
1740 return false;
1741 }
1742
1743 if (NumCopies != 1 && NumCopies != 2)
1744 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001745
1746 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001747 for (unsigned i = 0; i < NumCopies; ++i) {
1748 SDNode *Copy = Copies[i];
1749 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
1750 UI != UE; ++UI) {
1751 if (UI->getOpcode() == ISD::CopyToReg) {
1752 SDNode *Use = *UI;
1753 if (Use == Copies[0] || Use == Copies[1])
1754 continue;
1755 return false;
1756 }
1757 if (UI->getOpcode() != ARMISD::RET_FLAG)
1758 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001759 HasRet = true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001760 }
1761 }
1762
Evan Cheng1bf891a2010-12-01 22:59:46 +00001763 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001764}
1765
Bob Wilsonb62d2572009-11-03 00:02:05 +00001766// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1767// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1768// one of the above mentioned nodes. It has to be wrapped because otherwise
1769// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1770// be used to form addressing mode. These wrapped nodes will be selected
1771// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001772static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001773 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001774 // FIXME there is no actual debug info here
1775 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001776 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001777 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001778 if (CP->isMachineConstantPoolEntry())
1779 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1780 CP->getAlignment());
1781 else
1782 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1783 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001784 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001785}
1786
Jim Grosbache1102ca2010-07-19 17:20:38 +00001787unsigned ARMTargetLowering::getJumpTableEncoding() const {
1788 return MachineJumpTableInfo::EK_Inline;
1789}
1790
Dan Gohmand858e902010-04-17 15:26:15 +00001791SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1792 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001793 MachineFunction &MF = DAG.getMachineFunction();
1794 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1795 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001796 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001797 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001798 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001799 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1800 SDValue CPAddr;
1801 if (RelocM == Reloc::Static) {
1802 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1803 } else {
1804 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001805 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001806 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1807 ARMCP::CPBlockAddress,
1808 PCAdj);
1809 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1810 }
1811 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1812 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001813 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001814 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001815 if (RelocM == Reloc::Static)
1816 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001817 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001818 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001819}
1820
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001821// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001822SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001823ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001824 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001825 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001826 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001827 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001828 MachineFunction &MF = DAG.getMachineFunction();
1829 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1830 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001831 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001832 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001833 ARMCP::CPValue, PCAdj, ARMCP::TLSGD, true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001834 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001835 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001836 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001837 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001838 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001839 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001840
Evan Chenge7e0d622009-11-06 22:24:13 +00001841 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001842 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001843
1844 // call __tls_get_addr.
1845 ArgListTy Args;
1846 ArgListEntry Entry;
1847 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001848 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001849 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001850 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001851 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001852 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1853 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001854 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001855 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001856 return CallResult.first;
1857}
1858
1859// Lower ISD::GlobalTLSAddress using the "initial exec" or
1860// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001861SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001862ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001863 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001864 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001865 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001866 SDValue Offset;
1867 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001868 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001869 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001870 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001871
Chris Lattner4fb63d02009-07-15 04:12:33 +00001872 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001873 MachineFunction &MF = DAG.getMachineFunction();
1874 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1875 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1876 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001877 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1878 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001879 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001880 ARMCP::CPValue, PCAdj, ARMCP::GOTTPOFF, true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001881 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001882 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001883 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001884 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001885 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001886 Chain = Offset.getValue(1);
1887
Evan Chenge7e0d622009-11-06 22:24:13 +00001888 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001889 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001890
Evan Cheng9eda6892009-10-31 03:39:36 +00001891 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001892 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001893 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001894 } else {
1895 // local exec model
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001896 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMCP::TPOFF);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001897 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001898 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001899 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001900 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001901 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001902 }
1903
1904 // The address of the thread local variable is the add of the thread
1905 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001906 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001907}
1908
Dan Gohman475871a2008-07-27 21:46:04 +00001909SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001910ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001911 // TODO: implement the "local dynamic" model
1912 assert(Subtarget->isTargetELF() &&
1913 "TLS not implemented for non-ELF targets");
1914 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1915 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1916 // otherwise use the "Local Exec" TLS Model
1917 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1918 return LowerToTLSGeneralDynamicModel(GA, DAG);
1919 else
1920 return LowerToTLSExecModels(GA, DAG);
1921}
1922
Dan Gohman475871a2008-07-27 21:46:04 +00001923SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001924 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001925 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001926 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001927 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001928 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1929 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001930 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001931 ARMConstantPoolValue *CPV =
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001932 new ARMConstantPoolValue(GV, UseGOTOFF ? ARMCP::GOTOFF : ARMCP::GOT);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001933 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001934 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001935 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001936 CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001937 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001938 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001939 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001940 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001941 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001942 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001943 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001944 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001945 return Result;
1946 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001947 // If we have T2 ops, we can materialize the address directly via movt/movw
1948 // pair. This is always cheaper.
1949 if (Subtarget->useMovt()) {
1950 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
Devang Patel0d881da2010-07-06 22:08:15 +00001951 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001952 } else {
1953 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1954 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1955 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001956 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001957 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001958 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001959 }
1960}
1961
Dan Gohman475871a2008-07-27 21:46:04 +00001962SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001963 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001964 MachineFunction &MF = DAG.getMachineFunction();
1965 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1966 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001967 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001968 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001969 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001970 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001971 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001972 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001973 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001974 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001975 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001976 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1977 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001978 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001979 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001980 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001981 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001982
Evan Cheng9eda6892009-10-31 03:39:36 +00001983 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001984 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001985 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001986 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001987
1988 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001989 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001990 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001991 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001992
Evan Cheng63476a82009-09-03 07:04:02 +00001993 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001994 Result = DAG.getLoad(PtrVT, dl, Chain, Result, MachinePointerInfo::getGOT(),
David Greene1b58cab2010-02-15 16:55:24 +00001995 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001996
1997 return Result;
1998}
1999
Dan Gohman475871a2008-07-27 21:46:04 +00002000SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002001 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002002 assert(Subtarget->isTargetELF() &&
2003 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00002004 MachineFunction &MF = DAG.getMachineFunction();
2005 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2006 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00002007 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002008 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002009 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00002010 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
2011 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00002012 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002013 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002014 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00002015 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002016 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002017 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00002018 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002019 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002020}
2021
Jim Grosbach0e0da732009-05-12 23:59:14 +00002022SDValue
Jim Grosbache4ad3872010-10-19 23:27:08 +00002023ARMTargetLowering::LowerEH_SJLJ_DISPATCHSETUP(SDValue Op, SelectionDAG &DAG)
2024 const {
2025 DebugLoc dl = Op.getDebugLoc();
2026 return DAG.getNode(ARMISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
2027 Op.getOperand(0), Op.getOperand(1));
2028}
2029
2030SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00002031ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
2032 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00002033 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00002034 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
2035 Op.getOperand(1), Val);
2036}
2037
2038SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00002039ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
2040 DebugLoc dl = Op.getDebugLoc();
2041 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
2042 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
2043}
2044
2045SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00002046ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002047 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002048 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002049 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002050 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002051 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00002052 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00002053 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00002054 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
2055 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002056 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002057 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00002058 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2059 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002060 EVT PtrVT = getPointerTy();
2061 DebugLoc dl = Op.getDebugLoc();
2062 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2063 SDValue CPAddr;
2064 unsigned PCAdj = (RelocM != Reloc::PIC_)
2065 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002066 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00002067 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
2068 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002069 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002070 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002071 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00002072 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002073 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002074 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002075
2076 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002077 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002078 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
2079 }
2080 return Result;
2081 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002082 }
2083}
2084
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002085static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002086 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00002087 DebugLoc dl = Op.getDebugLoc();
Bob Wilsonf74a4292010-10-30 00:54:37 +00002088 if (!Subtarget->hasDataBarrier()) {
2089 // Some ARMv6 cpus can support data barriers with an mcr instruction.
2090 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
2091 // here.
Bob Wilson54f92562010-11-09 22:50:44 +00002092 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb() &&
Evan Cheng11db0682010-08-11 06:22:01 +00002093 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Bob Wilsonf74a4292010-10-30 00:54:37 +00002094 return DAG.getNode(ARMISD::MEMBARRIER_MCR, dl, MVT::Other, Op.getOperand(0),
Jim Grosbachc73993b2010-06-17 01:37:00 +00002095 DAG.getConstant(0, MVT::i32));
Evan Cheng11db0682010-08-11 06:22:01 +00002096 }
Bob Wilsonf74a4292010-10-30 00:54:37 +00002097
2098 SDValue Op5 = Op.getOperand(5);
2099 bool isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue() != 0;
2100 unsigned isLL = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
2101 unsigned isLS = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
2102 bool isOnlyStoreBarrier = (isLL == 0 && isLS == 0);
2103
2104 ARM_MB::MemBOpt DMBOpt;
2105 if (isDeviceBarrier)
2106 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ST : ARM_MB::SY;
2107 else
2108 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ISHST : ARM_MB::ISH;
2109 return DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
2110 DAG.getConstant(DMBOpt, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00002111}
2112
Evan Chengdfed19f2010-11-03 06:34:55 +00002113static SDValue LowerPREFETCH(SDValue Op, SelectionDAG &DAG,
2114 const ARMSubtarget *Subtarget) {
2115 // ARM pre v5TE and Thumb1 does not have preload instructions.
2116 if (!(Subtarget->isThumb2() ||
2117 (!Subtarget->isThumb1Only() && Subtarget->hasV5TEOps())))
2118 // Just preserve the chain.
2119 return Op.getOperand(0);
2120
2121 DebugLoc dl = Op.getDebugLoc();
Evan Cheng416941d2010-11-04 05:19:35 +00002122 unsigned isRead = ~cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() & 1;
2123 if (!isRead &&
2124 (!Subtarget->hasV7Ops() || !Subtarget->hasMPExtension()))
2125 // ARMv7 with MP extension has PLDW.
2126 return Op.getOperand(0);
Evan Chengdfed19f2010-11-03 06:34:55 +00002127
2128 if (Subtarget->isThumb())
2129 // Invert the bits.
Evan Cheng416941d2010-11-04 05:19:35 +00002130 isRead = ~isRead & 1;
2131 unsigned isData = Subtarget->isThumb() ? 0 : 1;
Evan Chengdfed19f2010-11-03 06:34:55 +00002132
Evan Cheng416941d2010-11-04 05:19:35 +00002133 // Currently there is no intrinsic that matches pli.
Evan Chengdfed19f2010-11-03 06:34:55 +00002134 return DAG.getNode(ARMISD::PRELOAD, dl, MVT::Other, Op.getOperand(0),
Evan Cheng416941d2010-11-04 05:19:35 +00002135 Op.getOperand(1), DAG.getConstant(isRead, MVT::i32),
2136 DAG.getConstant(isData, MVT::i32));
Evan Chengdfed19f2010-11-03 06:34:55 +00002137}
2138
Dan Gohman1e93df62010-04-17 14:41:14 +00002139static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
2140 MachineFunction &MF = DAG.getMachineFunction();
2141 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
2142
Evan Chenga8e29892007-01-19 07:51:42 +00002143 // vastart just stores the address of the VarArgsFrameIndex slot into the
2144 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002145 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002146 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00002147 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00002148 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002149 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2150 MachinePointerInfo(SV), false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002151}
2152
Dan Gohman475871a2008-07-27 21:46:04 +00002153SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00002154ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2155 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002156 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00002157 MachineFunction &MF = DAG.getMachineFunction();
2158 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2159
2160 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002161 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00002162 RC = ARM::tGPRRegisterClass;
2163 else
2164 RC = ARM::GPRRegisterClass;
2165
2166 // Transform the arguments stored in physical registers into virtual ones.
Jim Grosbach4725ca72010-09-08 03:54:02 +00002167 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002168 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002169
2170 SDValue ArgValue2;
2171 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002172 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002173 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002174
2175 // Create load node to retrieve arguments from the stack.
2176 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002177 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002178 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002179 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002180 } else {
2181 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002182 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002183 }
2184
Jim Grosbache5165492009-11-09 00:11:35 +00002185 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002186}
2187
2188SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002189ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002190 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002191 const SmallVectorImpl<ISD::InputArg>
2192 &Ins,
2193 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002194 SmallVectorImpl<SDValue> &InVals)
2195 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002196
Bob Wilson1f595bb2009-04-17 19:07:39 +00002197 MachineFunction &MF = DAG.getMachineFunction();
2198 MachineFrameInfo *MFI = MF.getFrameInfo();
2199
Bob Wilson1f595bb2009-04-17 19:07:39 +00002200 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2201
2202 // Assign locations to all of the incoming arguments.
2203 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002204 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
2205 *DAG.getContext());
2206 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002207 CCAssignFnForNode(CallConv, /* Return*/ false,
2208 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002209
2210 SmallVector<SDValue, 16> ArgValues;
2211
2212 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2213 CCValAssign &VA = ArgLocs[i];
2214
Bob Wilsondee46d72009-04-17 20:35:10 +00002215 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002216 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002217 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002218
Bob Wilson5bafff32009-06-22 23:27:02 +00002219 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002220 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002221 // f64 and vector types are split up into multiple registers or
2222 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002223 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002224 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002225 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002226 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002227 SDValue ArgValue2;
2228 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002229 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002230 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2231 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002232 MachinePointerInfo::getFixedStack(FI),
Bob Wilson6a234f02010-04-13 22:03:22 +00002233 false, false, 0);
2234 } else {
2235 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2236 Chain, DAG, dl);
2237 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002238 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2239 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002240 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002241 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002242 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2243 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002244 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002245
Bob Wilson5bafff32009-06-22 23:27:02 +00002246 } else {
2247 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002248
Owen Anderson825b72b2009-08-11 20:47:22 +00002249 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002250 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002251 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002252 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002253 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002254 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002255 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002256 RC = (AFI->isThumb1OnlyFunction() ?
2257 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002258 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002259 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002260
2261 // Transform the arguments in physical registers into virtual ones.
2262 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002263 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002264 }
2265
2266 // If this is an 8 or 16-bit value, it is really passed promoted
2267 // to 32 bits. Insert an assert[sz]ext to capture this, then
2268 // truncate to the right size.
2269 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002270 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002271 case CCValAssign::Full: break;
2272 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002273 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002274 break;
2275 case CCValAssign::SExt:
2276 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2277 DAG.getValueType(VA.getValVT()));
2278 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2279 break;
2280 case CCValAssign::ZExt:
2281 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2282 DAG.getValueType(VA.getValVT()));
2283 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2284 break;
2285 }
2286
Dan Gohman98ca4f22009-08-05 01:29:28 +00002287 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002288
2289 } else { // VA.isRegLoc()
2290
2291 // sanity check
2292 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002293 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002294
2295 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002296 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002297
Bob Wilsondee46d72009-04-17 20:35:10 +00002298 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002299 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002300 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002301 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002302 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002303 }
2304 }
2305
2306 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00002307 if (isVarArg) {
2308 static const unsigned GPRArgRegs[] = {
2309 ARM::R0, ARM::R1, ARM::R2, ARM::R3
2310 };
2311
Bob Wilsondee46d72009-04-17 20:35:10 +00002312 unsigned NumGPRs = CCInfo.getFirstUnallocated
2313 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002314
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00002315 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
2316 unsigned VARegSize = (4 - NumGPRs) * 4;
2317 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00002318 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00002319 if (VARegSaveSize) {
2320 // If this function is vararg, store any remaining integer argument regs
2321 // to their spots on the stack so that they may be loaded by deferencing
2322 // the result of va_next.
2323 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00002324 AFI->setVarArgsFrameIndex(
2325 MFI->CreateFixedObject(VARegSaveSize,
2326 ArgOffset + VARegSaveSize - VARegSize,
Jim Grosbachfd529062010-10-15 18:34:47 +00002327 false));
Dan Gohman1e93df62010-04-17 14:41:14 +00002328 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2329 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00002330
Dan Gohman475871a2008-07-27 21:46:04 +00002331 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00002332 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002333 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002334 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00002335 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002336 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00002337 RC = ARM::GPRRegisterClass;
2338
Bob Wilson998e1252009-04-20 18:36:57 +00002339 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002340 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00002341 SDValue Store =
2342 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002343 MachinePointerInfo::getFixedStack(AFI->getVarArgsFrameIndex()),
2344 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002345 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002346 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00002347 DAG.getConstant(4, getPointerTy()));
2348 }
2349 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002350 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002351 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002352 } else
2353 // This will point to the next argument passed via stack.
Evan Chenged2ae132010-07-03 00:40:23 +00002354 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
Evan Chenga8e29892007-01-19 07:51:42 +00002355 }
2356
Dan Gohman98ca4f22009-08-05 01:29:28 +00002357 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002358}
2359
2360/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002361static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002362 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002363 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002364 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002365 // Maybe this has already been legalized into the constant pool?
2366 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002367 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002368 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002369 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002370 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002371 }
2372 }
2373 return false;
2374}
2375
Evan Chenga8e29892007-01-19 07:51:42 +00002376/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2377/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002378SDValue
2379ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002380 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002381 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002382 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002383 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002384 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002385 // Constant does not fit, try adjusting it by one?
2386 switch (CC) {
2387 default: break;
2388 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002389 case ISD::SETGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002390 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002391 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002392 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002393 }
2394 break;
2395 case ISD::SETULT:
2396 case ISD::SETUGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002397 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002398 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002399 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002400 }
2401 break;
2402 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002403 case ISD::SETGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002404 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002405 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002406 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002407 }
2408 break;
2409 case ISD::SETULE:
2410 case ISD::SETUGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002411 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002412 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002413 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002414 }
2415 break;
2416 }
2417 }
2418 }
2419
2420 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002421 ARMISD::NodeType CompareType;
2422 switch (CondCode) {
2423 default:
2424 CompareType = ARMISD::CMP;
2425 break;
2426 case ARMCC::EQ:
2427 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002428 // Uses only Z Flag
2429 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002430 break;
2431 }
Evan Cheng218977b2010-07-13 19:27:42 +00002432 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002433 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002434}
2435
2436/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002437SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002438ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002439 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002440 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002441 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00002442 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002443 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002444 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
2445 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002446}
2447
Bill Wendlingde2b1512010-08-11 08:43:16 +00002448SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
2449 SDValue Cond = Op.getOperand(0);
2450 SDValue SelectTrue = Op.getOperand(1);
2451 SDValue SelectFalse = Op.getOperand(2);
2452 DebugLoc dl = Op.getDebugLoc();
2453
2454 // Convert:
2455 //
2456 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
2457 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
2458 //
2459 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
2460 const ConstantSDNode *CMOVTrue =
2461 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
2462 const ConstantSDNode *CMOVFalse =
2463 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2464
2465 if (CMOVTrue && CMOVFalse) {
2466 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
2467 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
2468
2469 SDValue True;
2470 SDValue False;
2471 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
2472 True = SelectTrue;
2473 False = SelectFalse;
2474 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
2475 True = SelectFalse;
2476 False = SelectTrue;
2477 }
2478
2479 if (True.getNode() && False.getNode()) {
2480 EVT VT = Cond.getValueType();
2481 SDValue ARMcc = Cond.getOperand(2);
2482 SDValue CCR = Cond.getOperand(3);
2483 SDValue Cmp = Cond.getOperand(4);
2484 return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp);
2485 }
2486 }
2487 }
2488
2489 return DAG.getSelectCC(dl, Cond,
2490 DAG.getConstant(0, Cond.getValueType()),
2491 SelectTrue, SelectFalse, ISD::SETNE);
2492}
2493
Dan Gohmand858e902010-04-17 15:26:15 +00002494SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002495 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002496 SDValue LHS = Op.getOperand(0);
2497 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002498 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002499 SDValue TrueVal = Op.getOperand(2);
2500 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002501 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002502
Owen Anderson825b72b2009-08-11 20:47:22 +00002503 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002504 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002505 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002506 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2507 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002508 }
2509
2510 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002511 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002512
Evan Cheng218977b2010-07-13 19:27:42 +00002513 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2514 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002515 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002516 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002517 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002518 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002519 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002520 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002521 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002522 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002523 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002524 }
2525 return Result;
2526}
2527
Evan Cheng218977b2010-07-13 19:27:42 +00002528/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2529/// to morph to an integer compare sequence.
2530static bool canChangeToInt(SDValue Op, bool &SeenZero,
2531 const ARMSubtarget *Subtarget) {
2532 SDNode *N = Op.getNode();
2533 if (!N->hasOneUse())
2534 // Otherwise it requires moving the value from fp to integer registers.
2535 return false;
2536 if (!N->getNumValues())
2537 return false;
2538 EVT VT = Op.getValueType();
2539 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
2540 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
2541 // vmrs are very slow, e.g. cortex-a8.
2542 return false;
2543
2544 if (isFloatingPointZero(Op)) {
2545 SeenZero = true;
2546 return true;
2547 }
2548 return ISD::isNormalLoad(N);
2549}
2550
2551static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
2552 if (isFloatingPointZero(Op))
2553 return DAG.getConstant(0, MVT::i32);
2554
2555 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2556 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002557 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002558 Ld->isVolatile(), Ld->isNonTemporal(),
2559 Ld->getAlignment());
2560
2561 llvm_unreachable("Unknown VFP cmp argument!");
2562}
2563
2564static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
2565 SDValue &RetVal1, SDValue &RetVal2) {
2566 if (isFloatingPointZero(Op)) {
2567 RetVal1 = DAG.getConstant(0, MVT::i32);
2568 RetVal2 = DAG.getConstant(0, MVT::i32);
2569 return;
2570 }
2571
2572 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
2573 SDValue Ptr = Ld->getBasePtr();
2574 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2575 Ld->getChain(), Ptr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002576 Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002577 Ld->isVolatile(), Ld->isNonTemporal(),
2578 Ld->getAlignment());
2579
2580 EVT PtrType = Ptr.getValueType();
2581 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
2582 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
2583 PtrType, Ptr, DAG.getConstant(4, PtrType));
2584 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2585 Ld->getChain(), NewPtr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002586 Ld->getPointerInfo().getWithOffset(4),
Evan Cheng218977b2010-07-13 19:27:42 +00002587 Ld->isVolatile(), Ld->isNonTemporal(),
2588 NewAlign);
2589 return;
2590 }
2591
2592 llvm_unreachable("Unknown VFP cmp argument!");
2593}
2594
2595/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
2596/// f32 and even f64 comparisons to integer ones.
2597SDValue
2598ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
2599 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002600 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00002601 SDValue LHS = Op.getOperand(2);
2602 SDValue RHS = Op.getOperand(3);
2603 SDValue Dest = Op.getOperand(4);
2604 DebugLoc dl = Op.getDebugLoc();
2605
2606 bool SeenZero = false;
2607 if (canChangeToInt(LHS, SeenZero, Subtarget) &&
2608 canChangeToInt(RHS, SeenZero, Subtarget) &&
Evan Cheng60108e92010-07-15 22:07:12 +00002609 // If one of the operand is zero, it's safe to ignore the NaN case since
2610 // we only care about equality comparisons.
2611 (SeenZero || (DAG.isKnownNeverNaN(LHS) && DAG.isKnownNeverNaN(RHS)))) {
Evan Cheng218977b2010-07-13 19:27:42 +00002612 // If unsafe fp math optimization is enabled and there are no othter uses of
2613 // the CMP operands, and the condition code is EQ oe NE, we can optimize it
2614 // to an integer comparison.
2615 if (CC == ISD::SETOEQ)
2616 CC = ISD::SETEQ;
2617 else if (CC == ISD::SETUNE)
2618 CC = ISD::SETNE;
2619
2620 SDValue ARMcc;
2621 if (LHS.getValueType() == MVT::f32) {
2622 LHS = bitcastf32Toi32(LHS, DAG);
2623 RHS = bitcastf32Toi32(RHS, DAG);
2624 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2625 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2626 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
2627 Chain, Dest, ARMcc, CCR, Cmp);
2628 }
2629
2630 SDValue LHS1, LHS2;
2631 SDValue RHS1, RHS2;
2632 expandf64Toi32(LHS, DAG, LHS1, LHS2);
2633 expandf64Toi32(RHS, DAG, RHS1, RHS2);
2634 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
2635 ARMcc = DAG.getConstant(CondCode, MVT::i32);
2636 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
2637 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
2638 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
2639 }
2640
2641 return SDValue();
2642}
2643
2644SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
2645 SDValue Chain = Op.getOperand(0);
2646 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
2647 SDValue LHS = Op.getOperand(2);
2648 SDValue RHS = Op.getOperand(3);
2649 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002650 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002651
Owen Anderson825b72b2009-08-11 20:47:22 +00002652 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002653 SDValue ARMcc;
2654 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002655 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002656 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00002657 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002658 }
2659
Owen Anderson825b72b2009-08-11 20:47:22 +00002660 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00002661
2662 if (UnsafeFPMath &&
2663 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
2664 CC == ISD::SETNE || CC == ISD::SETUNE)) {
2665 SDValue Result = OptimizeVFPBrcond(Op, DAG);
2666 if (Result.getNode())
2667 return Result;
2668 }
2669
Evan Chenga8e29892007-01-19 07:51:42 +00002670 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002671 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002672
Evan Cheng218977b2010-07-13 19:27:42 +00002673 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2674 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002675 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2676 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng218977b2010-07-13 19:27:42 +00002677 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002678 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002679 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002680 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
2681 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002682 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002683 }
2684 return Res;
2685}
2686
Dan Gohmand858e902010-04-17 15:26:15 +00002687SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002688 SDValue Chain = Op.getOperand(0);
2689 SDValue Table = Op.getOperand(1);
2690 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002691 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002692
Owen Andersone50ed302009-08-10 22:56:29 +00002693 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002694 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2695 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002696 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002697 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002698 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002699 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2700 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002701 if (Subtarget->isThumb2()) {
2702 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2703 // which does another jump to the destination. This also makes it easier
2704 // to translate it to TBB / TBH later.
2705 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002706 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002707 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002708 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002709 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002710 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002711 MachinePointerInfo::getJumpTable(),
David Greene1b58cab2010-02-15 16:55:24 +00002712 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002713 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002714 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002715 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002716 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002717 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002718 MachinePointerInfo::getJumpTable(), false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002719 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002720 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002721 }
Evan Chenga8e29892007-01-19 07:51:42 +00002722}
2723
Bob Wilson76a312b2010-03-19 22:51:32 +00002724static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2725 DebugLoc dl = Op.getDebugLoc();
2726 unsigned Opc;
2727
2728 switch (Op.getOpcode()) {
2729 default:
2730 assert(0 && "Invalid opcode!");
2731 case ISD::FP_TO_SINT:
2732 Opc = ARMISD::FTOSI;
2733 break;
2734 case ISD::FP_TO_UINT:
2735 Opc = ARMISD::FTOUI;
2736 break;
2737 }
2738 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002739 return DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bob Wilson76a312b2010-03-19 22:51:32 +00002740}
2741
2742static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2743 EVT VT = Op.getValueType();
2744 DebugLoc dl = Op.getDebugLoc();
2745 unsigned Opc;
2746
2747 switch (Op.getOpcode()) {
2748 default:
2749 assert(0 && "Invalid opcode!");
2750 case ISD::SINT_TO_FP:
2751 Opc = ARMISD::SITOF;
2752 break;
2753 case ISD::UINT_TO_FP:
2754 Opc = ARMISD::UITOF;
2755 break;
2756 }
2757
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002758 Op = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Op.getOperand(0));
Bob Wilson76a312b2010-03-19 22:51:32 +00002759 return DAG.getNode(Opc, dl, VT, Op);
2760}
2761
Evan Cheng515fe3a2010-07-08 02:08:50 +00002762SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002763 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002764 SDValue Tmp0 = Op.getOperand(0);
2765 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002766 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002767 EVT VT = Op.getValueType();
2768 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002769 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
Evan Cheng218977b2010-07-13 19:27:42 +00002770 SDValue ARMcc = DAG.getConstant(ARMCC::LT, MVT::i32);
Evan Cheng515fe3a2010-07-08 02:08:50 +00002771 SDValue FP0 = DAG.getConstantFP(0.0, SrcVT);
Evan Cheng218977b2010-07-13 19:27:42 +00002772 SDValue Cmp = getVFPCmp(Tmp1, FP0, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002773 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002774 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002775}
2776
Evan Cheng2457f2c2010-05-22 01:47:14 +00002777SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
2778 MachineFunction &MF = DAG.getMachineFunction();
2779 MachineFrameInfo *MFI = MF.getFrameInfo();
2780 MFI->setReturnAddressIsTaken(true);
2781
2782 EVT VT = Op.getValueType();
2783 DebugLoc dl = Op.getDebugLoc();
2784 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2785 if (Depth) {
2786 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
2787 SDValue Offset = DAG.getConstant(4, MVT::i32);
2788 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
2789 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002790 MachinePointerInfo(), false, false, 0);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002791 }
2792
2793 // Return LR, which contains the return address. Mark it an implicit live-in.
Jim Grosbachc2723a52010-07-23 23:50:35 +00002794 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng2457f2c2010-05-22 01:47:14 +00002795 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
2796}
2797
Dan Gohmand858e902010-04-17 15:26:15 +00002798SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002799 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2800 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002801
Owen Andersone50ed302009-08-10 22:56:29 +00002802 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002803 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2804 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002805 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002806 ? ARM::R7 : ARM::R11;
2807 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2808 while (Depth--)
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002809 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
2810 MachinePointerInfo(),
David Greene1b58cab2010-02-15 16:55:24 +00002811 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002812 return FrameAddr;
2813}
2814
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002815/// ExpandBITCAST - If the target supports VFP, this function is called to
Bob Wilson9f3f0612010-04-17 05:30:19 +00002816/// expand a bit convert where either the source or destination type is i64 to
2817/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2818/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2819/// vectors), since the legalizer won't know what to do with that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002820static SDValue ExpandBITCAST(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002821 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2822 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002823 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002824
Bob Wilson9f3f0612010-04-17 05:30:19 +00002825 // This function is only supposed to be called for i64 types, either as the
2826 // source or destination of the bit convert.
2827 EVT SrcVT = Op.getValueType();
2828 EVT DstVT = N->getValueType(0);
2829 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002830 "ExpandBITCAST called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002831
Bob Wilson9f3f0612010-04-17 05:30:19 +00002832 // Turn i64->f64 into VMOVDRR.
2833 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002834 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2835 DAG.getConstant(0, MVT::i32));
2836 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2837 DAG.getConstant(1, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002838 return DAG.getNode(ISD::BITCAST, dl, DstVT,
Bob Wilson1114f562010-06-11 22:45:25 +00002839 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00002840 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002841
Jim Grosbache5165492009-11-09 00:11:35 +00002842 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002843 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2844 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2845 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2846 // Merge the pieces into a single i64 value.
2847 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2848 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002849
Bob Wilson9f3f0612010-04-17 05:30:19 +00002850 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002851}
2852
Bob Wilson5bafff32009-06-22 23:27:02 +00002853/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002854/// Zero vectors are used to represent vector negation and in those cases
2855/// will be implemented with the NEON VNEG instruction. However, VNEG does
2856/// not support i64 elements, so sometimes the zero vectors will need to be
2857/// explicitly constructed. Regardless, use a canonical VMOV to create the
2858/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002859static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002860 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00002861 // The canonical modified immediate encoding of a zero vector is....0!
2862 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
2863 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
2864 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002865 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00002866}
2867
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002868/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2869/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002870SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2871 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002872 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2873 EVT VT = Op.getValueType();
2874 unsigned VTBits = VT.getSizeInBits();
2875 DebugLoc dl = Op.getDebugLoc();
2876 SDValue ShOpLo = Op.getOperand(0);
2877 SDValue ShOpHi = Op.getOperand(1);
2878 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002879 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002880 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002881
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002882 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2883
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002884 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2885 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2886 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2887 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2888 DAG.getConstant(VTBits, MVT::i32));
2889 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2890 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002891 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002892
2893 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2894 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002895 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002896 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002897 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002898 CCR, Cmp);
2899
2900 SDValue Ops[2] = { Lo, Hi };
2901 return DAG.getMergeValues(Ops, 2, dl);
2902}
2903
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002904/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2905/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002906SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
2907 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002908 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2909 EVT VT = Op.getValueType();
2910 unsigned VTBits = VT.getSizeInBits();
2911 DebugLoc dl = Op.getDebugLoc();
2912 SDValue ShOpLo = Op.getOperand(0);
2913 SDValue ShOpHi = Op.getOperand(1);
2914 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002915 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002916
2917 assert(Op.getOpcode() == ISD::SHL_PARTS);
2918 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2919 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2920 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2921 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2922 DAG.getConstant(VTBits, MVT::i32));
2923 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2924 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2925
2926 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2927 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2928 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002929 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002930 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002931 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002932 CCR, Cmp);
2933
2934 SDValue Ops[2] = { Lo, Hi };
2935 return DAG.getMergeValues(Ops, 2, dl);
2936}
2937
Jim Grosbach4725ca72010-09-08 03:54:02 +00002938SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemand1fb5832010-08-03 21:31:55 +00002939 SelectionDAG &DAG) const {
2940 // The rounding mode is in bits 23:22 of the FPSCR.
2941 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
2942 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
2943 // so that the shift + and get folded into a bitfield extract.
2944 DebugLoc dl = Op.getDebugLoc();
2945 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
2946 DAG.getConstant(Intrinsic::arm_get_fpscr,
2947 MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00002948 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Nate Begemand1fb5832010-08-03 21:31:55 +00002949 DAG.getConstant(1U << 22, MVT::i32));
2950 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
2951 DAG.getConstant(22, MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00002952 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Nate Begemand1fb5832010-08-03 21:31:55 +00002953 DAG.getConstant(3, MVT::i32));
2954}
2955
Jim Grosbach3482c802010-01-18 19:58:49 +00002956static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2957 const ARMSubtarget *ST) {
2958 EVT VT = N->getValueType(0);
2959 DebugLoc dl = N->getDebugLoc();
2960
2961 if (!ST->hasV6T2Ops())
2962 return SDValue();
2963
2964 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2965 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2966}
2967
Bob Wilson5bafff32009-06-22 23:27:02 +00002968static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2969 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002970 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002971 DebugLoc dl = N->getDebugLoc();
2972
Bob Wilsond5448bb2010-11-18 21:16:28 +00002973 if (!VT.isVector())
2974 return SDValue();
2975
Bob Wilson5bafff32009-06-22 23:27:02 +00002976 // Lower vector shifts on NEON to use VSHL.
Bob Wilsond5448bb2010-11-18 21:16:28 +00002977 assert(ST->hasNEON() && "unexpected vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00002978
Bob Wilsond5448bb2010-11-18 21:16:28 +00002979 // Left shifts translate directly to the vshiftu intrinsic.
2980 if (N->getOpcode() == ISD::SHL)
Bob Wilson5bafff32009-06-22 23:27:02 +00002981 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Bob Wilsond5448bb2010-11-18 21:16:28 +00002982 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
2983 N->getOperand(0), N->getOperand(1));
2984
2985 assert((N->getOpcode() == ISD::SRA ||
2986 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2987
2988 // NEON uses the same intrinsics for both left and right shifts. For
2989 // right shifts, the shift amounts are negative, so negate the vector of
2990 // shift amounts.
2991 EVT ShiftVT = N->getOperand(1).getValueType();
2992 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2993 getZeroVector(ShiftVT, DAG, dl),
2994 N->getOperand(1));
2995 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2996 Intrinsic::arm_neon_vshifts :
2997 Intrinsic::arm_neon_vshiftu);
2998 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
2999 DAG.getConstant(vshiftInt, MVT::i32),
3000 N->getOperand(0), NegatedCount);
3001}
3002
3003static SDValue Expand64BitShift(SDNode *N, SelectionDAG &DAG,
3004 const ARMSubtarget *ST) {
3005 EVT VT = N->getValueType(0);
3006 DebugLoc dl = N->getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003007
Eli Friedmance392eb2009-08-22 03:13:10 +00003008 // We can get here for a node like i32 = ISD::SHL i32, i64
3009 if (VT != MVT::i64)
3010 return SDValue();
3011
3012 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00003013 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00003014
Chris Lattner27a6c732007-11-24 07:07:01 +00003015 // We only lower SRA, SRL of 1 here, all others use generic lowering.
3016 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003017 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00003018 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00003019
Chris Lattner27a6c732007-11-24 07:07:01 +00003020 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00003021 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00003022
Chris Lattner27a6c732007-11-24 07:07:01 +00003023 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00003024 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00003025 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00003026 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00003027 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00003028
Chris Lattner27a6c732007-11-24 07:07:01 +00003029 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
3030 // captures the result into a carry flag.
3031 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00003032 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003033
Chris Lattner27a6c732007-11-24 07:07:01 +00003034 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00003035 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00003036
Chris Lattner27a6c732007-11-24 07:07:01 +00003037 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003038 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00003039}
3040
Bob Wilson5bafff32009-06-22 23:27:02 +00003041static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
3042 SDValue TmpOp0, TmpOp1;
3043 bool Invert = false;
3044 bool Swap = false;
3045 unsigned Opc = 0;
3046
3047 SDValue Op0 = Op.getOperand(0);
3048 SDValue Op1 = Op.getOperand(1);
3049 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003050 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003051 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
3052 DebugLoc dl = Op.getDebugLoc();
3053
3054 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
3055 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003056 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003057 case ISD::SETUNE:
3058 case ISD::SETNE: Invert = true; // Fallthrough
3059 case ISD::SETOEQ:
3060 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3061 case ISD::SETOLT:
3062 case ISD::SETLT: Swap = true; // Fallthrough
3063 case ISD::SETOGT:
3064 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3065 case ISD::SETOLE:
3066 case ISD::SETLE: Swap = true; // Fallthrough
3067 case ISD::SETOGE:
3068 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3069 case ISD::SETUGE: Swap = true; // Fallthrough
3070 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
3071 case ISD::SETUGT: Swap = true; // Fallthrough
3072 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
3073 case ISD::SETUEQ: Invert = true; // Fallthrough
3074 case ISD::SETONE:
3075 // Expand this to (OLT | OGT).
3076 TmpOp0 = Op0;
3077 TmpOp1 = Op1;
3078 Opc = ISD::OR;
3079 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3080 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
3081 break;
3082 case ISD::SETUO: Invert = true; // Fallthrough
3083 case ISD::SETO:
3084 // Expand this to (OLT | OGE).
3085 TmpOp0 = Op0;
3086 TmpOp1 = Op1;
3087 Opc = ISD::OR;
3088 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3089 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
3090 break;
3091 }
3092 } else {
3093 // Integer comparisons.
3094 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003095 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003096 case ISD::SETNE: Invert = true;
3097 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3098 case ISD::SETLT: Swap = true;
3099 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3100 case ISD::SETLE: Swap = true;
3101 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3102 case ISD::SETULT: Swap = true;
3103 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
3104 case ISD::SETULE: Swap = true;
3105 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
3106 }
3107
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00003108 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00003109 if (Opc == ARMISD::VCEQ) {
3110
3111 SDValue AndOp;
3112 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3113 AndOp = Op0;
3114 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
3115 AndOp = Op1;
3116
3117 // Ignore bitconvert.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003118 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00003119 AndOp = AndOp.getOperand(0);
3120
3121 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
3122 Opc = ARMISD::VTST;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003123 Op0 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(0));
3124 Op1 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(1));
Bob Wilson5bafff32009-06-22 23:27:02 +00003125 Invert = !Invert;
3126 }
3127 }
3128 }
3129
3130 if (Swap)
3131 std::swap(Op0, Op1);
3132
Owen Andersonc24cb352010-11-08 23:21:22 +00003133 // If one of the operands is a constant vector zero, attempt to fold the
3134 // comparison to a specialized compare-against-zero form.
3135 SDValue SingleOp;
3136 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3137 SingleOp = Op0;
3138 else if (ISD::isBuildVectorAllZeros(Op0.getNode())) {
3139 if (Opc == ARMISD::VCGE)
3140 Opc = ARMISD::VCLEZ;
3141 else if (Opc == ARMISD::VCGT)
3142 Opc = ARMISD::VCLTZ;
3143 SingleOp = Op1;
3144 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003145
Owen Andersonc24cb352010-11-08 23:21:22 +00003146 SDValue Result;
3147 if (SingleOp.getNode()) {
3148 switch (Opc) {
3149 case ARMISD::VCEQ:
3150 Result = DAG.getNode(ARMISD::VCEQZ, dl, VT, SingleOp); break;
3151 case ARMISD::VCGE:
3152 Result = DAG.getNode(ARMISD::VCGEZ, dl, VT, SingleOp); break;
3153 case ARMISD::VCLEZ:
3154 Result = DAG.getNode(ARMISD::VCLEZ, dl, VT, SingleOp); break;
3155 case ARMISD::VCGT:
3156 Result = DAG.getNode(ARMISD::VCGTZ, dl, VT, SingleOp); break;
3157 case ARMISD::VCLTZ:
3158 Result = DAG.getNode(ARMISD::VCLTZ, dl, VT, SingleOp); break;
3159 default:
3160 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3161 }
3162 } else {
3163 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3164 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003165
3166 if (Invert)
3167 Result = DAG.getNOT(dl, Result, VT);
3168
3169 return Result;
3170}
3171
Bob Wilsond3c42842010-06-14 22:19:57 +00003172/// isNEONModifiedImm - Check if the specified splat value corresponds to a
3173/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00003174/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00003175static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
3176 unsigned SplatBitSize, SelectionDAG &DAG,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003177 EVT &VT, bool is128Bits, NEONModImmType type) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00003178 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003179
Bob Wilson827b2102010-06-15 19:05:35 +00003180 // SplatBitSize is set to the smallest size that splats the vector, so a
3181 // zero vector will always have SplatBitSize == 8. However, NEON modified
3182 // immediate instructions others than VMOV do not support the 8-bit encoding
3183 // of a zero vector, and the default encoding of zero is supposed to be the
3184 // 32-bit version.
3185 if (SplatBits == 0)
3186 SplatBitSize = 32;
3187
Bob Wilson5bafff32009-06-22 23:27:02 +00003188 switch (SplatBitSize) {
3189 case 8:
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003190 if (type != VMOVModImm)
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003191 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003192 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00003193 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00003194 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003195 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003196 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003197 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003198
3199 case 16:
3200 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003201 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003202 if ((SplatBits & ~0xff) == 0) {
3203 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003204 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003205 Imm = SplatBits;
3206 break;
3207 }
3208 if ((SplatBits & ~0xff00) == 0) {
3209 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003210 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003211 Imm = SplatBits >> 8;
3212 break;
3213 }
3214 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003215
3216 case 32:
3217 // NEON's 32-bit VMOV supports splat values where:
3218 // * only one byte is nonzero, or
3219 // * the least significant byte is 0xff and the second byte is nonzero, or
3220 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003221 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003222 if ((SplatBits & ~0xff) == 0) {
3223 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003224 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003225 Imm = SplatBits;
3226 break;
3227 }
3228 if ((SplatBits & ~0xff00) == 0) {
3229 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003230 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003231 Imm = SplatBits >> 8;
3232 break;
3233 }
3234 if ((SplatBits & ~0xff0000) == 0) {
3235 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003236 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003237 Imm = SplatBits >> 16;
3238 break;
3239 }
3240 if ((SplatBits & ~0xff000000) == 0) {
3241 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003242 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003243 Imm = SplatBits >> 24;
3244 break;
3245 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003246
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003247 // cmode == 0b1100 and cmode == 0b1101 are not supported for VORR or VBIC
3248 if (type == OtherModImm) return SDValue();
3249
Bob Wilson5bafff32009-06-22 23:27:02 +00003250 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003251 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
3252 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003253 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003254 Imm = SplatBits >> 8;
3255 SplatBits |= 0xff;
3256 break;
3257 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003258
3259 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003260 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
3261 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003262 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003263 Imm = SplatBits >> 16;
3264 SplatBits |= 0xffff;
3265 break;
3266 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003267
3268 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
3269 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
3270 // VMOV.I32. A (very) minor optimization would be to replicate the value
3271 // and fall through here to test for a valid 64-bit splat. But, then the
3272 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00003273 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003274
3275 case 64: {
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003276 if (type != VMOVModImm)
Bob Wilson827b2102010-06-15 19:05:35 +00003277 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003278 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00003279 uint64_t BitMask = 0xff;
3280 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003281 unsigned ImmMask = 1;
3282 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00003283 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00003284 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003285 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003286 Imm |= ImmMask;
3287 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003288 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003289 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003290 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003291 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00003292 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00003293 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003294 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003295 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003296 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00003297 break;
3298 }
3299
Bob Wilson1a913ed2010-06-11 21:34:50 +00003300 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00003301 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00003302 return SDValue();
3303 }
3304
Bob Wilsoncba270d2010-07-13 21:16:48 +00003305 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
3306 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00003307}
3308
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003309static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3310 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003311 unsigned NumElts = VT.getVectorNumElements();
3312 ReverseVEXT = false;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003313
3314 // Assume that the first shuffle index is not UNDEF. Fail if it is.
3315 if (M[0] < 0)
3316 return false;
3317
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003318 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003319
3320 // If this is a VEXT shuffle, the immediate value is the index of the first
3321 // element. The other shuffle indices must be the successive elements after
3322 // the first one.
3323 unsigned ExpectedElt = Imm;
3324 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003325 // Increment the expected index. If it wraps around, it may still be
3326 // a VEXT but the source vectors must be swapped.
3327 ExpectedElt += 1;
3328 if (ExpectedElt == NumElts * 2) {
3329 ExpectedElt = 0;
3330 ReverseVEXT = true;
3331 }
3332
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003333 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003334 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003335 return false;
3336 }
3337
3338 // Adjust the index value if the source operands will be swapped.
3339 if (ReverseVEXT)
3340 Imm -= NumElts;
3341
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003342 return true;
3343}
3344
Bob Wilson8bb9e482009-07-26 00:39:34 +00003345/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3346/// instruction with the specified blocksize. (The order of the elements
3347/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003348static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3349 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003350 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3351 "Only possible block sizes for VREV are: 16, 32, 64");
3352
Bob Wilson8bb9e482009-07-26 00:39:34 +00003353 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003354 if (EltSz == 64)
3355 return false;
3356
3357 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003358 unsigned BlockElts = M[0] + 1;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003359 // If the first shuffle index is UNDEF, be optimistic.
3360 if (M[0] < 0)
3361 BlockElts = BlockSize / EltSz;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003362
3363 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3364 return false;
3365
3366 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003367 if (M[i] < 0) continue; // ignore UNDEF indices
3368 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8bb9e482009-07-26 00:39:34 +00003369 return false;
3370 }
3371
3372 return true;
3373}
3374
Bob Wilsonc692cb72009-08-21 20:54:19 +00003375static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3376 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003377 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3378 if (EltSz == 64)
3379 return false;
3380
Bob Wilsonc692cb72009-08-21 20:54:19 +00003381 unsigned NumElts = VT.getVectorNumElements();
3382 WhichResult = (M[0] == 0 ? 0 : 1);
3383 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003384 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3385 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003386 return false;
3387 }
3388 return true;
3389}
3390
Bob Wilson324f4f12009-12-03 06:40:55 +00003391/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3392/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3393/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3394static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3395 unsigned &WhichResult) {
3396 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3397 if (EltSz == 64)
3398 return false;
3399
3400 unsigned NumElts = VT.getVectorNumElements();
3401 WhichResult = (M[0] == 0 ? 0 : 1);
3402 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003403 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3404 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson324f4f12009-12-03 06:40:55 +00003405 return false;
3406 }
3407 return true;
3408}
3409
Bob Wilsonc692cb72009-08-21 20:54:19 +00003410static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3411 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003412 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3413 if (EltSz == 64)
3414 return false;
3415
Bob Wilsonc692cb72009-08-21 20:54:19 +00003416 unsigned NumElts = VT.getVectorNumElements();
3417 WhichResult = (M[0] == 0 ? 0 : 1);
3418 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003419 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsonc692cb72009-08-21 20:54:19 +00003420 if ((unsigned) M[i] != 2 * i + WhichResult)
3421 return false;
3422 }
3423
3424 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003425 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003426 return false;
3427
3428 return true;
3429}
3430
Bob Wilson324f4f12009-12-03 06:40:55 +00003431/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3432/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3433/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3434static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3435 unsigned &WhichResult) {
3436 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3437 if (EltSz == 64)
3438 return false;
3439
3440 unsigned Half = VT.getVectorNumElements() / 2;
3441 WhichResult = (M[0] == 0 ? 0 : 1);
3442 for (unsigned j = 0; j != 2; ++j) {
3443 unsigned Idx = WhichResult;
3444 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003445 int MIdx = M[i + j * Half];
3446 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson324f4f12009-12-03 06:40:55 +00003447 return false;
3448 Idx += 2;
3449 }
3450 }
3451
3452 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3453 if (VT.is64BitVector() && EltSz == 32)
3454 return false;
3455
3456 return true;
3457}
3458
Bob Wilsonc692cb72009-08-21 20:54:19 +00003459static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3460 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003461 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3462 if (EltSz == 64)
3463 return false;
3464
Bob Wilsonc692cb72009-08-21 20:54:19 +00003465 unsigned NumElts = VT.getVectorNumElements();
3466 WhichResult = (M[0] == 0 ? 0 : 1);
3467 unsigned Idx = WhichResult * NumElts / 2;
3468 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003469 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3470 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003471 return false;
3472 Idx += 1;
3473 }
3474
3475 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003476 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003477 return false;
3478
3479 return true;
3480}
3481
Bob Wilson324f4f12009-12-03 06:40:55 +00003482/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3483/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3484/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3485static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3486 unsigned &WhichResult) {
3487 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3488 if (EltSz == 64)
3489 return false;
3490
3491 unsigned NumElts = VT.getVectorNumElements();
3492 WhichResult = (M[0] == 0 ? 0 : 1);
3493 unsigned Idx = WhichResult * NumElts / 2;
3494 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003495 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3496 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson324f4f12009-12-03 06:40:55 +00003497 return false;
3498 Idx += 1;
3499 }
3500
3501 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3502 if (VT.is64BitVector() && EltSz == 32)
3503 return false;
3504
3505 return true;
3506}
3507
Dale Johannesenf630c712010-07-29 20:10:08 +00003508// If N is an integer constant that can be moved into a register in one
3509// instruction, return an SDValue of such a constant (will become a MOV
3510// instruction). Otherwise return null.
3511static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
3512 const ARMSubtarget *ST, DebugLoc dl) {
3513 uint64_t Val;
3514 if (!isa<ConstantSDNode>(N))
3515 return SDValue();
3516 Val = cast<ConstantSDNode>(N)->getZExtValue();
3517
3518 if (ST->isThumb1Only()) {
3519 if (Val <= 255 || ~Val <= 255)
3520 return DAG.getConstant(Val, MVT::i32);
3521 } else {
3522 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
3523 return DAG.getConstant(Val, MVT::i32);
3524 }
3525 return SDValue();
3526}
3527
Bob Wilson5bafff32009-06-22 23:27:02 +00003528// If this is a case we can't handle, return null and let the default
3529// expansion code take care of it.
Jim Grosbach4725ca72010-09-08 03:54:02 +00003530static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
Dale Johannesenf630c712010-07-29 20:10:08 +00003531 const ARMSubtarget *ST) {
Bob Wilsond06791f2009-08-13 01:57:47 +00003532 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003533 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003534 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003535
3536 APInt SplatBits, SplatUndef;
3537 unsigned SplatBitSize;
3538 bool HasAnyUndefs;
3539 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003540 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003541 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003542 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00003543 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00003544 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003545 DAG, VmovVT, VT.is128BitVector(),
3546 VMOVModImm);
Bob Wilsoncba270d2010-07-13 21:16:48 +00003547 if (Val.getNode()) {
3548 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003549 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilsoncba270d2010-07-13 21:16:48 +00003550 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003551
3552 // Try an immediate VMVN.
3553 uint64_t NegatedImm = (SplatBits.getZExtValue() ^
3554 ((1LL << SplatBitSize) - 1));
3555 Val = isNEONModifiedImm(NegatedImm,
3556 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003557 DAG, VmovVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003558 VMVNModImm);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003559 if (Val.getNode()) {
3560 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003561 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003562 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003563 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003564 }
3565
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003566 // Scan through the operands to see if only one value is used.
3567 unsigned NumElts = VT.getVectorNumElements();
3568 bool isOnlyLowElement = true;
3569 bool usesOnlyOneValue = true;
3570 bool isConstant = true;
3571 SDValue Value;
3572 for (unsigned i = 0; i < NumElts; ++i) {
3573 SDValue V = Op.getOperand(i);
3574 if (V.getOpcode() == ISD::UNDEF)
3575 continue;
3576 if (i > 0)
3577 isOnlyLowElement = false;
3578 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3579 isConstant = false;
3580
3581 if (!Value.getNode())
3582 Value = V;
3583 else if (V != Value)
3584 usesOnlyOneValue = false;
3585 }
3586
3587 if (!Value.getNode())
3588 return DAG.getUNDEF(VT);
3589
3590 if (isOnlyLowElement)
3591 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3592
Dale Johannesenf630c712010-07-29 20:10:08 +00003593 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3594
Dale Johannesen575cd142010-10-19 20:00:17 +00003595 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
3596 // i32 and try again.
3597 if (usesOnlyOneValue && EltSize <= 32) {
3598 if (!isConstant)
3599 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3600 if (VT.getVectorElementType().isFloatingPoint()) {
3601 SmallVector<SDValue, 8> Ops;
3602 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003603 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, MVT::i32,
Dale Johannesen575cd142010-10-19 20:00:17 +00003604 Op.getOperand(i)));
Nate Begemanbf5be262010-11-10 21:35:41 +00003605 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumElts);
3606 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, VecVT, &Ops[0], NumElts);
Dale Johannesene4d31592010-10-20 22:03:37 +00003607 Val = LowerBUILD_VECTOR(Val, DAG, ST);
3608 if (Val.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003609 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003610 }
Dale Johannesen575cd142010-10-19 20:00:17 +00003611 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
3612 if (Val.getNode())
3613 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003614 }
3615
3616 // If all elements are constants and the case above didn't get hit, fall back
3617 // to the default expansion, which will generate a load from the constant
3618 // pool.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003619 if (isConstant)
3620 return SDValue();
3621
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003622 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003623 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3624 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003625 if (EltSize >= 32) {
3626 // Do the expansion with floating-point types, since that is what the VFP
3627 // registers are defined to use, and since i64 is not legal.
3628 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3629 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003630 SmallVector<SDValue, 8> Ops;
3631 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003632 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, EltVT, Op.getOperand(i)));
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003633 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003634 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003635 }
3636
3637 return SDValue();
3638}
3639
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003640/// isShuffleMaskLegal - Targets can use this to indicate that they only
3641/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3642/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3643/// are assumed to be legal.
3644bool
3645ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
3646 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003647 if (VT.getVectorNumElements() == 4 &&
3648 (VT.is128BitVector() || VT.is64BitVector())) {
3649 unsigned PFIndexes[4];
3650 for (unsigned i = 0; i != 4; ++i) {
3651 if (M[i] < 0)
3652 PFIndexes[i] = 8;
3653 else
3654 PFIndexes[i] = M[i];
3655 }
3656
3657 // Compute the index in the perfect shuffle table.
3658 unsigned PFTableIndex =
3659 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3660 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3661 unsigned Cost = (PFEntry >> 30);
3662
3663 if (Cost <= 4)
3664 return true;
3665 }
3666
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003667 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00003668 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003669
Bob Wilson53dd2452010-06-07 23:53:38 +00003670 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3671 return (EltSize >= 32 ||
3672 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003673 isVREVMask(M, VT, 64) ||
3674 isVREVMask(M, VT, 32) ||
3675 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00003676 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
3677 isVTRNMask(M, VT, WhichResult) ||
3678 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00003679 isVZIPMask(M, VT, WhichResult) ||
3680 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
3681 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
3682 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003683}
3684
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003685/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3686/// the specified operations to build the shuffle.
3687static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3688 SDValue RHS, SelectionDAG &DAG,
3689 DebugLoc dl) {
3690 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3691 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3692 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3693
3694 enum {
3695 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
3696 OP_VREV,
3697 OP_VDUP0,
3698 OP_VDUP1,
3699 OP_VDUP2,
3700 OP_VDUP3,
3701 OP_VEXT1,
3702 OP_VEXT2,
3703 OP_VEXT3,
3704 OP_VUZPL, // VUZP, left result
3705 OP_VUZPR, // VUZP, right result
3706 OP_VZIPL, // VZIP, left result
3707 OP_VZIPR, // VZIP, right result
3708 OP_VTRNL, // VTRN, left result
3709 OP_VTRNR // VTRN, right result
3710 };
3711
3712 if (OpNum == OP_COPY) {
3713 if (LHSID == (1*9+2)*9+3) return LHS;
3714 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3715 return RHS;
3716 }
3717
3718 SDValue OpLHS, OpRHS;
3719 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3720 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
3721 EVT VT = OpLHS.getValueType();
3722
3723 switch (OpNum) {
3724 default: llvm_unreachable("Unknown shuffle opcode!");
3725 case OP_VREV:
3726 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
3727 case OP_VDUP0:
3728 case OP_VDUP1:
3729 case OP_VDUP2:
3730 case OP_VDUP3:
3731 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003732 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003733 case OP_VEXT1:
3734 case OP_VEXT2:
3735 case OP_VEXT3:
3736 return DAG.getNode(ARMISD::VEXT, dl, VT,
3737 OpLHS, OpRHS,
3738 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
3739 case OP_VUZPL:
3740 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003741 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003742 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3743 case OP_VZIPL:
3744 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003745 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003746 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3747 case OP_VTRNL:
3748 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003749 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3750 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003751 }
3752}
3753
Bob Wilson5bafff32009-06-22 23:27:02 +00003754static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003755 SDValue V1 = Op.getOperand(0);
3756 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003757 DebugLoc dl = Op.getDebugLoc();
3758 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003759 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003760 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003761
Bob Wilson28865062009-08-13 02:13:04 +00003762 // Convert shuffles that are directly supported on NEON to target-specific
3763 // DAG nodes, instead of keeping them as shuffles and matching them again
3764 // during code selection. This is more efficient and avoids the possibility
3765 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003766 // FIXME: floating-point vectors should be canonicalized to integer vectors
3767 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003768 SVN->getMask(ShuffleMask);
3769
Bob Wilson53dd2452010-06-07 23:53:38 +00003770 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3771 if (EltSize <= 32) {
3772 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
3773 int Lane = SVN->getSplatIndex();
3774 // If this is undef splat, generate it via "just" vdup, if possible.
3775 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003776
Bob Wilson53dd2452010-06-07 23:53:38 +00003777 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3778 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
3779 }
3780 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
3781 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003782 }
Bob Wilson53dd2452010-06-07 23:53:38 +00003783
3784 bool ReverseVEXT;
3785 unsigned Imm;
3786 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
3787 if (ReverseVEXT)
3788 std::swap(V1, V2);
3789 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
3790 DAG.getConstant(Imm, MVT::i32));
3791 }
3792
3793 if (isVREVMask(ShuffleMask, VT, 64))
3794 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
3795 if (isVREVMask(ShuffleMask, VT, 32))
3796 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
3797 if (isVREVMask(ShuffleMask, VT, 16))
3798 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3799
3800 // Check for Neon shuffles that modify both input vectors in place.
3801 // If both results are used, i.e., if there are two shuffles with the same
3802 // source operands and with masks corresponding to both results of one of
3803 // these operations, DAG memoization will ensure that a single node is
3804 // used for both shuffles.
3805 unsigned WhichResult;
3806 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3807 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3808 V1, V2).getValue(WhichResult);
3809 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3810 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3811 V1, V2).getValue(WhichResult);
3812 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3813 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3814 V1, V2).getValue(WhichResult);
3815
3816 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3817 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3818 V1, V1).getValue(WhichResult);
3819 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3820 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3821 V1, V1).getValue(WhichResult);
3822 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3823 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3824 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00003825 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003826
Bob Wilsonc692cb72009-08-21 20:54:19 +00003827 // If the shuffle is not directly supported and it has 4 elements, use
3828 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003829 unsigned NumElts = VT.getVectorNumElements();
3830 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003831 unsigned PFIndexes[4];
3832 for (unsigned i = 0; i != 4; ++i) {
3833 if (ShuffleMask[i] < 0)
3834 PFIndexes[i] = 8;
3835 else
3836 PFIndexes[i] = ShuffleMask[i];
3837 }
3838
3839 // Compute the index in the perfect shuffle table.
3840 unsigned PFTableIndex =
3841 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003842 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3843 unsigned Cost = (PFEntry >> 30);
3844
3845 if (Cost <= 4)
3846 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3847 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003848
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003849 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003850 if (EltSize >= 32) {
3851 // Do the expansion with floating-point types, since that is what the VFP
3852 // registers are defined to use, and since i64 is not legal.
3853 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3854 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003855 V1 = DAG.getNode(ISD::BITCAST, dl, VecVT, V1);
3856 V2 = DAG.getNode(ISD::BITCAST, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003857 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003858 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00003859 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003860 Ops.push_back(DAG.getUNDEF(EltVT));
3861 else
3862 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
3863 ShuffleMask[i] < (int)NumElts ? V1 : V2,
3864 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
3865 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00003866 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003867 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003868 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson63b88452010-05-20 18:39:53 +00003869 }
3870
Bob Wilson22cac0d2009-08-14 05:16:33 +00003871 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003872}
3873
Bob Wilson5bafff32009-06-22 23:27:02 +00003874static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Bob Wilson3468c2e2010-11-03 16:24:50 +00003875 // EXTRACT_VECTOR_ELT is legal only for immediate indexes.
Bob Wilson5bafff32009-06-22 23:27:02 +00003876 SDValue Lane = Op.getOperand(1);
Bob Wilson3468c2e2010-11-03 16:24:50 +00003877 if (!isa<ConstantSDNode>(Lane))
3878 return SDValue();
3879
3880 SDValue Vec = Op.getOperand(0);
3881 if (Op.getValueType() == MVT::i32 &&
3882 Vec.getValueType().getVectorElementType().getSizeInBits() < 32) {
3883 DebugLoc dl = Op.getDebugLoc();
3884 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
3885 }
3886
3887 return Op;
Bob Wilson5bafff32009-06-22 23:27:02 +00003888}
3889
Bob Wilsona6d65862009-08-03 20:36:38 +00003890static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3891 // The only time a CONCAT_VECTORS operation can have legal types is when
3892 // two 64-bit vectors are concatenated to a 128-bit vector.
3893 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3894 "unexpected CONCAT_VECTORS");
3895 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003896 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003897 SDValue Op0 = Op.getOperand(0);
3898 SDValue Op1 = Op.getOperand(1);
3899 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003900 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003901 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003902 DAG.getIntPtrConstant(0));
3903 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003904 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003905 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003906 DAG.getIntPtrConstant(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003907 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003908}
3909
Bob Wilson626613d2010-11-23 19:38:38 +00003910/// isExtendedBUILD_VECTOR - Check if N is a constant BUILD_VECTOR where each
3911/// element has been zero/sign-extended, depending on the isSigned parameter,
3912/// from an integer type half its size.
3913static bool isExtendedBUILD_VECTOR(SDNode *N, SelectionDAG &DAG,
3914 bool isSigned) {
3915 // A v2i64 BUILD_VECTOR will have been legalized to a BITCAST from v4i32.
3916 EVT VT = N->getValueType(0);
3917 if (VT == MVT::v2i64 && N->getOpcode() == ISD::BITCAST) {
3918 SDNode *BVN = N->getOperand(0).getNode();
3919 if (BVN->getValueType(0) != MVT::v4i32 ||
3920 BVN->getOpcode() != ISD::BUILD_VECTOR)
3921 return false;
3922 unsigned LoElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
3923 unsigned HiElt = 1 - LoElt;
3924 ConstantSDNode *Lo0 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt));
3925 ConstantSDNode *Hi0 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt));
3926 ConstantSDNode *Lo1 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt+2));
3927 ConstantSDNode *Hi1 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt+2));
3928 if (!Lo0 || !Hi0 || !Lo1 || !Hi1)
3929 return false;
3930 if (isSigned) {
3931 if (Hi0->getSExtValue() == Lo0->getSExtValue() >> 32 &&
3932 Hi1->getSExtValue() == Lo1->getSExtValue() >> 32)
3933 return true;
3934 } else {
3935 if (Hi0->isNullValue() && Hi1->isNullValue())
3936 return true;
3937 }
3938 return false;
3939 }
3940
3941 if (N->getOpcode() != ISD::BUILD_VECTOR)
3942 return false;
3943
3944 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
3945 SDNode *Elt = N->getOperand(i).getNode();
3946 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
3947 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3948 unsigned HalfSize = EltSize / 2;
3949 if (isSigned) {
3950 int64_t SExtVal = C->getSExtValue();
3951 if ((SExtVal >> HalfSize) != (SExtVal >> EltSize))
3952 return false;
3953 } else {
3954 if ((C->getZExtValue() >> HalfSize) != 0)
3955 return false;
3956 }
3957 continue;
3958 }
3959 return false;
3960 }
3961
3962 return true;
3963}
3964
3965/// isSignExtended - Check if a node is a vector value that is sign-extended
3966/// or a constant BUILD_VECTOR with sign-extended elements.
3967static bool isSignExtended(SDNode *N, SelectionDAG &DAG) {
3968 if (N->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N))
3969 return true;
3970 if (isExtendedBUILD_VECTOR(N, DAG, true))
3971 return true;
3972 return false;
3973}
3974
3975/// isZeroExtended - Check if a node is a vector value that is zero-extended
3976/// or a constant BUILD_VECTOR with zero-extended elements.
3977static bool isZeroExtended(SDNode *N, SelectionDAG &DAG) {
3978 if (N->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N))
3979 return true;
3980 if (isExtendedBUILD_VECTOR(N, DAG, false))
3981 return true;
3982 return false;
3983}
3984
3985/// SkipExtension - For a node that is a SIGN_EXTEND, ZERO_EXTEND, extending
3986/// load, or BUILD_VECTOR with extended elements, return the unextended value.
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003987static SDValue SkipExtension(SDNode *N, SelectionDAG &DAG) {
3988 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
3989 return N->getOperand(0);
Bob Wilson626613d2010-11-23 19:38:38 +00003990 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
3991 return DAG.getLoad(LD->getMemoryVT(), N->getDebugLoc(), LD->getChain(),
3992 LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(),
3993 LD->isNonTemporal(), LD->getAlignment());
3994 // Otherwise, the value must be a BUILD_VECTOR. For v2i64, it will
3995 // have been legalized as a BITCAST from v4i32.
3996 if (N->getOpcode() == ISD::BITCAST) {
3997 SDNode *BVN = N->getOperand(0).getNode();
3998 assert(BVN->getOpcode() == ISD::BUILD_VECTOR &&
3999 BVN->getValueType(0) == MVT::v4i32 && "expected v4i32 BUILD_VECTOR");
4000 unsigned LowElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
4001 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(), MVT::v2i32,
4002 BVN->getOperand(LowElt), BVN->getOperand(LowElt+2));
4003 }
4004 // Construct a new BUILD_VECTOR with elements truncated to half the size.
4005 assert(N->getOpcode() == ISD::BUILD_VECTOR && "expected BUILD_VECTOR");
4006 EVT VT = N->getValueType(0);
4007 unsigned EltSize = VT.getVectorElementType().getSizeInBits() / 2;
4008 unsigned NumElts = VT.getVectorNumElements();
4009 MVT TruncVT = MVT::getIntegerVT(EltSize);
4010 SmallVector<SDValue, 8> Ops;
4011 for (unsigned i = 0; i != NumElts; ++i) {
4012 ConstantSDNode *C = cast<ConstantSDNode>(N->getOperand(i));
4013 const APInt &CInt = C->getAPIntValue();
Jay Foad40f8f622010-12-07 08:25:19 +00004014 Ops.push_back(DAG.getConstant(CInt.trunc(EltSize), TruncVT));
Bob Wilson626613d2010-11-23 19:38:38 +00004015 }
4016 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(),
4017 MVT::getVectorVT(TruncVT, NumElts), Ops.data(), NumElts);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004018}
4019
4020static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
4021 // Multiplications are only custom-lowered for 128-bit vectors so that
4022 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
4023 EVT VT = Op.getValueType();
4024 assert(VT.is128BitVector() && "unexpected type for custom-lowering ISD::MUL");
4025 SDNode *N0 = Op.getOperand(0).getNode();
4026 SDNode *N1 = Op.getOperand(1).getNode();
4027 unsigned NewOpc = 0;
Bob Wilson626613d2010-11-23 19:38:38 +00004028 if (isSignExtended(N0, DAG) && isSignExtended(N1, DAG))
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004029 NewOpc = ARMISD::VMULLs;
Bob Wilson626613d2010-11-23 19:38:38 +00004030 else if (isZeroExtended(N0, DAG) && isZeroExtended(N1, DAG))
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004031 NewOpc = ARMISD::VMULLu;
Bob Wilson626613d2010-11-23 19:38:38 +00004032 else if (VT == MVT::v2i64)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004033 // Fall through to expand this. It is not legal.
4034 return SDValue();
Bob Wilson626613d2010-11-23 19:38:38 +00004035 else
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004036 // Other vector multiplications are legal.
4037 return Op;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004038
4039 // Legalize to a VMULL instruction.
4040 DebugLoc DL = Op.getDebugLoc();
4041 SDValue Op0 = SkipExtension(N0, DAG);
4042 SDValue Op1 = SkipExtension(N1, DAG);
4043
4044 assert(Op0.getValueType().is64BitVector() &&
4045 Op1.getValueType().is64BitVector() &&
4046 "unexpected types for extended operands to VMULL");
4047 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
4048}
4049
Dan Gohmand858e902010-04-17 15:26:15 +00004050SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004051 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004052 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00004053 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00004054 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00004055 case ISD::GlobalAddress:
4056 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
4057 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004058 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00004059 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00004060 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
4061 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004062 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00004063 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00004064 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Evan Chengdfed19f2010-11-03 06:34:55 +00004065 case ISD::PREFETCH: return LowerPREFETCH(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00004066 case ISD::SINT_TO_FP:
4067 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
4068 case ISD::FP_TO_SINT:
4069 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004070 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00004071 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00004072 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00004073 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004074 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00004075 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbache4ad3872010-10-19 23:27:08 +00004076 case ISD::EH_SJLJ_DISPATCHSETUP: return LowerEH_SJLJ_DISPATCHSETUP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00004077 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
4078 Subtarget);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004079 case ISD::BITCAST: return ExpandBITCAST(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004080 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00004081 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00004082 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00004083 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00004084 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00004085 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00004086 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004087 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Dale Johannesenf630c712010-07-29 20:10:08 +00004088 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004089 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004090 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00004091 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004092 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004093 case ISD::MUL: return LowerMUL(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004094 }
Dan Gohman475871a2008-07-27 21:46:04 +00004095 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004096}
4097
Duncan Sands1607f052008-12-01 11:39:25 +00004098/// ReplaceNodeResults - Replace the results of node with an illegal result
4099/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00004100void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
4101 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004102 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00004103 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00004104 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00004105 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004106 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00004107 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004108 case ISD::BITCAST:
4109 Res = ExpandBITCAST(N, DAG);
Bob Wilson164cd8b2010-04-14 20:45:23 +00004110 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00004111 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00004112 case ISD::SRA:
Bob Wilsond5448bb2010-11-18 21:16:28 +00004113 Res = Expand64BitShift(N, DAG, Subtarget);
Bob Wilson164cd8b2010-04-14 20:45:23 +00004114 break;
Duncan Sands1607f052008-12-01 11:39:25 +00004115 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00004116 if (Res.getNode())
4117 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00004118}
Chris Lattner27a6c732007-11-24 07:07:01 +00004119
Evan Chenga8e29892007-01-19 07:51:42 +00004120//===----------------------------------------------------------------------===//
4121// ARM Scheduler Hooks
4122//===----------------------------------------------------------------------===//
4123
4124MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00004125ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
4126 MachineBasicBlock *BB,
4127 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00004128 unsigned dest = MI->getOperand(0).getReg();
4129 unsigned ptr = MI->getOperand(1).getReg();
4130 unsigned oldval = MI->getOperand(2).getReg();
4131 unsigned newval = MI->getOperand(3).getReg();
4132 unsigned scratch = BB->getParent()->getRegInfo()
4133 .createVirtualRegister(ARM::GPRRegisterClass);
4134 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4135 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004136 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00004137
4138 unsigned ldrOpc, strOpc;
4139 switch (Size) {
4140 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004141 case 1:
4142 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
4143 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
4144 break;
4145 case 2:
4146 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
4147 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
4148 break;
4149 case 4:
4150 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
4151 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
4152 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00004153 }
4154
4155 MachineFunction *MF = BB->getParent();
4156 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4157 MachineFunction::iterator It = BB;
4158 ++It; // insert the new blocks after the current block
4159
4160 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
4161 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
4162 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4163 MF->insert(It, loop1MBB);
4164 MF->insert(It, loop2MBB);
4165 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004166
4167 // Transfer the remainder of BB and its successor edges to exitMBB.
4168 exitMBB->splice(exitMBB->begin(), BB,
4169 llvm::next(MachineBasicBlock::iterator(MI)),
4170 BB->end());
4171 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004172
4173 // thisMBB:
4174 // ...
4175 // fallthrough --> loop1MBB
4176 BB->addSuccessor(loop1MBB);
4177
4178 // loop1MBB:
4179 // ldrex dest, [ptr]
4180 // cmp dest, oldval
4181 // bne exitMBB
4182 BB = loop1MBB;
4183 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004184 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00004185 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004186 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4187 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004188 BB->addSuccessor(loop2MBB);
4189 BB->addSuccessor(exitMBB);
4190
4191 // loop2MBB:
4192 // strex scratch, newval, [ptr]
4193 // cmp scratch, #0
4194 // bne loop1MBB
4195 BB = loop2MBB;
4196 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
4197 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004198 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00004199 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004200 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4201 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004202 BB->addSuccessor(loop1MBB);
4203 BB->addSuccessor(exitMBB);
4204
4205 // exitMBB:
4206 // ...
4207 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00004208
Dan Gohman14152b42010-07-06 20:24:04 +00004209 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00004210
Jim Grosbach5278eb82009-12-11 01:42:04 +00004211 return BB;
4212}
4213
4214MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00004215ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
4216 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00004217 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
4218 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4219
4220 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004221 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004222 MachineFunction::iterator It = BB;
4223 ++It;
4224
4225 unsigned dest = MI->getOperand(0).getReg();
4226 unsigned ptr = MI->getOperand(1).getReg();
4227 unsigned incr = MI->getOperand(2).getReg();
4228 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00004229
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004230 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004231 unsigned ldrOpc, strOpc;
4232 switch (Size) {
4233 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004234 case 1:
4235 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00004236 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004237 break;
4238 case 2:
4239 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
4240 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
4241 break;
4242 case 4:
4243 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
4244 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
4245 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00004246 }
4247
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004248 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4249 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4250 MF->insert(It, loopMBB);
4251 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004252
4253 // Transfer the remainder of BB and its successor edges to exitMBB.
4254 exitMBB->splice(exitMBB->begin(), BB,
4255 llvm::next(MachineBasicBlock::iterator(MI)),
4256 BB->end());
4257 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004258
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004259 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004260 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
4261 unsigned scratch2 = (!BinOpcode) ? incr :
4262 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
4263
4264 // thisMBB:
4265 // ...
4266 // fallthrough --> loopMBB
4267 BB->addSuccessor(loopMBB);
4268
4269 // loopMBB:
4270 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004271 // <binop> scratch2, dest, incr
4272 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00004273 // cmp scratch, #0
4274 // bne- loopMBB
4275 // fallthrough --> exitMBB
4276 BB = loopMBB;
4277 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00004278 if (BinOpcode) {
4279 // operand order needs to go the other way for NAND
4280 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
4281 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
4282 addReg(incr).addReg(dest)).addReg(0);
4283 else
4284 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
4285 addReg(dest).addReg(incr)).addReg(0);
4286 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00004287
4288 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
4289 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004290 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00004291 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004292 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4293 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004294
4295 BB->addSuccessor(loopMBB);
4296 BB->addSuccessor(exitMBB);
4297
4298 // exitMBB:
4299 // ...
4300 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00004301
Dan Gohman14152b42010-07-06 20:24:04 +00004302 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00004303
Jim Grosbachc3c23542009-12-14 04:22:04 +00004304 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00004305}
4306
Evan Cheng218977b2010-07-13 19:27:42 +00004307static
4308MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
4309 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
4310 E = MBB->succ_end(); I != E; ++I)
4311 if (*I != Succ)
4312 return *I;
4313 llvm_unreachable("Expecting a BB with two successors!");
4314}
4315
Jim Grosbache801dc42009-12-12 01:40:06 +00004316MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004317ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004318 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004319 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00004320 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004321 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00004322 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00004323 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00004324 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00004325 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00004326
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004327 case ARM::ATOMIC_LOAD_ADD_I8:
4328 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4329 case ARM::ATOMIC_LOAD_ADD_I16:
4330 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4331 case ARM::ATOMIC_LOAD_ADD_I32:
4332 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004333
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004334 case ARM::ATOMIC_LOAD_AND_I8:
4335 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4336 case ARM::ATOMIC_LOAD_AND_I16:
4337 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4338 case ARM::ATOMIC_LOAD_AND_I32:
4339 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004340
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004341 case ARM::ATOMIC_LOAD_OR_I8:
4342 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4343 case ARM::ATOMIC_LOAD_OR_I16:
4344 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4345 case ARM::ATOMIC_LOAD_OR_I32:
4346 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004347
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004348 case ARM::ATOMIC_LOAD_XOR_I8:
4349 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4350 case ARM::ATOMIC_LOAD_XOR_I16:
4351 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4352 case ARM::ATOMIC_LOAD_XOR_I32:
4353 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004354
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004355 case ARM::ATOMIC_LOAD_NAND_I8:
4356 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4357 case ARM::ATOMIC_LOAD_NAND_I16:
4358 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4359 case ARM::ATOMIC_LOAD_NAND_I32:
4360 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004361
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004362 case ARM::ATOMIC_LOAD_SUB_I8:
4363 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4364 case ARM::ATOMIC_LOAD_SUB_I16:
4365 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4366 case ARM::ATOMIC_LOAD_SUB_I32:
4367 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004368
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004369 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
4370 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
4371 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00004372
4373 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
4374 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
4375 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004376
Evan Cheng007ea272009-08-12 05:17:19 +00004377 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00004378 // To "insert" a SELECT_CC instruction, we actually have to insert the
4379 // diamond control-flow pattern. The incoming instruction knows the
4380 // destination vreg to set, the condition code register to branch on, the
4381 // true/false values to select between, and a branch opcode to use.
4382 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004383 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00004384 ++It;
4385
4386 // thisMBB:
4387 // ...
4388 // TrueVal = ...
4389 // cmpTY ccX, r1, r2
4390 // bCC copy1MBB
4391 // fallthrough --> copy0MBB
4392 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004393 MachineFunction *F = BB->getParent();
4394 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4395 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00004396 F->insert(It, copy0MBB);
4397 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004398
4399 // Transfer the remainder of BB and its successor edges to sinkMBB.
4400 sinkMBB->splice(sinkMBB->begin(), BB,
4401 llvm::next(MachineBasicBlock::iterator(MI)),
4402 BB->end());
4403 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4404
Dan Gohman258c58c2010-07-06 15:49:48 +00004405 BB->addSuccessor(copy0MBB);
4406 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00004407
Dan Gohman14152b42010-07-06 20:24:04 +00004408 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
4409 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
4410
Evan Chenga8e29892007-01-19 07:51:42 +00004411 // copy0MBB:
4412 // %FalseValue = ...
4413 // # fallthrough to sinkMBB
4414 BB = copy0MBB;
4415
4416 // Update machine-CFG edges
4417 BB->addSuccessor(sinkMBB);
4418
4419 // sinkMBB:
4420 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4421 // ...
4422 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004423 BuildMI(*BB, BB->begin(), dl,
4424 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00004425 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4426 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4427
Dan Gohman14152b42010-07-06 20:24:04 +00004428 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00004429 return BB;
4430 }
Evan Cheng86198642009-08-07 00:34:42 +00004431
Evan Cheng218977b2010-07-13 19:27:42 +00004432 case ARM::BCCi64:
4433 case ARM::BCCZi64: {
4434 // Compare both parts that make up the double comparison separately for
4435 // equality.
4436 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
4437
4438 unsigned LHS1 = MI->getOperand(1).getReg();
4439 unsigned LHS2 = MI->getOperand(2).getReg();
4440 if (RHSisZero) {
4441 AddDefaultPred(BuildMI(BB, dl,
4442 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4443 .addReg(LHS1).addImm(0));
4444 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4445 .addReg(LHS2).addImm(0)
4446 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4447 } else {
4448 unsigned RHS1 = MI->getOperand(3).getReg();
4449 unsigned RHS2 = MI->getOperand(4).getReg();
4450 AddDefaultPred(BuildMI(BB, dl,
4451 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4452 .addReg(LHS1).addReg(RHS1));
4453 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4454 .addReg(LHS2).addReg(RHS2)
4455 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4456 }
4457
4458 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
4459 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
4460 if (MI->getOperand(0).getImm() == ARMCC::NE)
4461 std::swap(destMBB, exitMBB);
4462
4463 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4464 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
4465 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2B : ARM::B))
4466 .addMBB(exitMBB);
4467
4468 MI->eraseFromParent(); // The pseudo instruction is gone now.
4469 return BB;
4470 }
Evan Chenga8e29892007-01-19 07:51:42 +00004471 }
4472}
4473
4474//===----------------------------------------------------------------------===//
4475// ARM Optimization Hooks
4476//===----------------------------------------------------------------------===//
4477
Chris Lattnerd1980a52009-03-12 06:52:53 +00004478static
4479SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
4480 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004481 SelectionDAG &DAG = DCI.DAG;
4482 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004483 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00004484 unsigned Opc = N->getOpcode();
4485 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
4486 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
4487 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
4488 ISD::CondCode CC = ISD::SETCC_INVALID;
4489
4490 if (isSlctCC) {
4491 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
4492 } else {
4493 SDValue CCOp = Slct.getOperand(0);
4494 if (CCOp.getOpcode() == ISD::SETCC)
4495 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
4496 }
4497
4498 bool DoXform = false;
4499 bool InvCC = false;
4500 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
4501 "Bad input!");
4502
4503 if (LHS.getOpcode() == ISD::Constant &&
4504 cast<ConstantSDNode>(LHS)->isNullValue()) {
4505 DoXform = true;
4506 } else if (CC != ISD::SETCC_INVALID &&
4507 RHS.getOpcode() == ISD::Constant &&
4508 cast<ConstantSDNode>(RHS)->isNullValue()) {
4509 std::swap(LHS, RHS);
4510 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00004511 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00004512 Op0.getOperand(0).getValueType();
4513 bool isInt = OpVT.isInteger();
4514 CC = ISD::getSetCCInverse(CC, isInt);
4515
4516 if (!TLI.isCondCodeLegal(CC, OpVT))
4517 return SDValue(); // Inverse operator isn't legal.
4518
4519 DoXform = true;
4520 InvCC = true;
4521 }
4522
4523 if (DoXform) {
4524 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
4525 if (isSlctCC)
4526 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
4527 Slct.getOperand(0), Slct.getOperand(1), CC);
4528 SDValue CCOp = Slct.getOperand(0);
4529 if (InvCC)
4530 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
4531 CCOp.getOperand(0), CCOp.getOperand(1), CC);
4532 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
4533 CCOp, OtherOp, Result);
4534 }
4535 return SDValue();
4536}
4537
Bob Wilson3d5792a2010-07-29 20:34:14 +00004538/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
4539/// operands N0 and N1. This is a helper for PerformADDCombine that is
4540/// called with the default operands, and if that fails, with commuted
4541/// operands.
4542static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
4543 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004544 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
4545 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
4546 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
4547 if (Result.getNode()) return Result;
4548 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00004549 return SDValue();
4550}
4551
Bob Wilson3d5792a2010-07-29 20:34:14 +00004552/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
4553///
4554static SDValue PerformADDCombine(SDNode *N,
4555 TargetLowering::DAGCombinerInfo &DCI) {
4556 SDValue N0 = N->getOperand(0);
4557 SDValue N1 = N->getOperand(1);
4558
4559 // First try with the default operand order.
4560 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI);
4561 if (Result.getNode())
4562 return Result;
4563
4564 // If that didn't work, try again with the operands commuted.
4565 return PerformADDCombineWithOperands(N, N1, N0, DCI);
4566}
4567
Chris Lattnerd1980a52009-03-12 06:52:53 +00004568/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson3d5792a2010-07-29 20:34:14 +00004569///
Chris Lattnerd1980a52009-03-12 06:52:53 +00004570static SDValue PerformSUBCombine(SDNode *N,
4571 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00004572 SDValue N0 = N->getOperand(0);
4573 SDValue N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004574
Chris Lattnerd1980a52009-03-12 06:52:53 +00004575 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
4576 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4577 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4578 if (Result.getNode()) return Result;
4579 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004580
Chris Lattnerd1980a52009-03-12 06:52:53 +00004581 return SDValue();
4582}
4583
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004584static SDValue PerformMULCombine(SDNode *N,
4585 TargetLowering::DAGCombinerInfo &DCI,
4586 const ARMSubtarget *Subtarget) {
4587 SelectionDAG &DAG = DCI.DAG;
4588
4589 if (Subtarget->isThumb1Only())
4590 return SDValue();
4591
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004592 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
4593 return SDValue();
4594
4595 EVT VT = N->getValueType(0);
4596 if (VT != MVT::i32)
4597 return SDValue();
4598
4599 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
4600 if (!C)
4601 return SDValue();
4602
4603 uint64_t MulAmt = C->getZExtValue();
4604 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
4605 ShiftAmt = ShiftAmt & (32 - 1);
4606 SDValue V = N->getOperand(0);
4607 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004608
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004609 SDValue Res;
4610 MulAmt >>= ShiftAmt;
4611 if (isPowerOf2_32(MulAmt - 1)) {
4612 // (mul x, 2^N + 1) => (add (shl x, N), x)
4613 Res = DAG.getNode(ISD::ADD, DL, VT,
4614 V, DAG.getNode(ISD::SHL, DL, VT,
4615 V, DAG.getConstant(Log2_32(MulAmt-1),
4616 MVT::i32)));
4617 } else if (isPowerOf2_32(MulAmt + 1)) {
4618 // (mul x, 2^N - 1) => (sub (shl x, N), x)
4619 Res = DAG.getNode(ISD::SUB, DL, VT,
4620 DAG.getNode(ISD::SHL, DL, VT,
4621 V, DAG.getConstant(Log2_32(MulAmt+1),
4622 MVT::i32)),
4623 V);
4624 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004625 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004626
4627 if (ShiftAmt != 0)
4628 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
4629 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004630
4631 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004632 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004633 return SDValue();
4634}
4635
Owen Anderson080c0922010-11-05 19:27:46 +00004636static SDValue PerformANDCombine(SDNode *N,
4637 TargetLowering::DAGCombinerInfo &DCI) {
4638 // Attempt to use immediate-form VBIC
4639 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
4640 DebugLoc dl = N->getDebugLoc();
4641 EVT VT = N->getValueType(0);
4642 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004643
Owen Anderson080c0922010-11-05 19:27:46 +00004644 APInt SplatBits, SplatUndef;
4645 unsigned SplatBitSize;
4646 bool HasAnyUndefs;
4647 if (BVN &&
4648 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
4649 if (SplatBitSize <= 64) {
4650 EVT VbicVT;
4651 SDValue Val = isNEONModifiedImm((~SplatBits).getZExtValue(),
4652 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004653 DAG, VbicVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00004654 OtherModImm);
Owen Anderson080c0922010-11-05 19:27:46 +00004655 if (Val.getNode()) {
4656 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004657 DAG.getNode(ISD::BITCAST, dl, VbicVT, N->getOperand(0));
Owen Anderson080c0922010-11-05 19:27:46 +00004658 SDValue Vbic = DAG.getNode(ARMISD::VBICIMM, dl, VbicVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004659 return DAG.getNode(ISD::BITCAST, dl, VT, Vbic);
Owen Anderson080c0922010-11-05 19:27:46 +00004660 }
4661 }
4662 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004663
Owen Anderson080c0922010-11-05 19:27:46 +00004664 return SDValue();
4665}
4666
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004667/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
4668static SDValue PerformORCombine(SDNode *N,
4669 TargetLowering::DAGCombinerInfo &DCI,
4670 const ARMSubtarget *Subtarget) {
Owen Anderson60f48702010-11-03 23:15:26 +00004671 // Attempt to use immediate-form VORR
4672 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
4673 DebugLoc dl = N->getDebugLoc();
4674 EVT VT = N->getValueType(0);
4675 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004676
Owen Anderson60f48702010-11-03 23:15:26 +00004677 APInt SplatBits, SplatUndef;
4678 unsigned SplatBitSize;
4679 bool HasAnyUndefs;
4680 if (BVN && Subtarget->hasNEON() &&
4681 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
4682 if (SplatBitSize <= 64) {
4683 EVT VorrVT;
4684 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
4685 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00004686 DAG, VorrVT, VT.is128BitVector(),
4687 OtherModImm);
Owen Anderson60f48702010-11-03 23:15:26 +00004688 if (Val.getNode()) {
4689 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004690 DAG.getNode(ISD::BITCAST, dl, VorrVT, N->getOperand(0));
Owen Anderson60f48702010-11-03 23:15:26 +00004691 SDValue Vorr = DAG.getNode(ARMISD::VORRIMM, dl, VorrVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004692 return DAG.getNode(ISD::BITCAST, dl, VT, Vorr);
Owen Anderson60f48702010-11-03 23:15:26 +00004693 }
4694 }
4695 }
4696
Jim Grosbach54238562010-07-17 03:30:54 +00004697 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
4698 // reasonable.
4699
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004700 // BFI is only available on V6T2+
4701 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
4702 return SDValue();
4703
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004704 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Jim Grosbach54238562010-07-17 03:30:54 +00004705 DebugLoc DL = N->getDebugLoc();
4706 // 1) or (and A, mask), val => ARMbfi A, val, mask
4707 // iff (val & mask) == val
4708 //
4709 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4710 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
4711 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4712 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
4713 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4714 // (i.e., copy a bitfield value into another bitfield of the same width)
4715 if (N0.getOpcode() != ISD::AND)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004716 return SDValue();
4717
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004718 if (VT != MVT::i32)
4719 return SDValue();
4720
Evan Cheng30fb13f2010-12-13 20:32:54 +00004721 SDValue N00 = N0.getOperand(0);
Jim Grosbach54238562010-07-17 03:30:54 +00004722
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004723 // The value and the mask need to be constants so we can verify this is
4724 // actually a bitfield set. If the mask is 0xffff, we can do better
4725 // via a movt instruction, so don't use BFI in that case.
Evan Cheng30fb13f2010-12-13 20:32:54 +00004726 SDValue MaskOp = N0.getOperand(1);
4727 ConstantSDNode *MaskC = dyn_cast<ConstantSDNode>(MaskOp);
4728 if (!MaskC)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004729 return SDValue();
Evan Cheng30fb13f2010-12-13 20:32:54 +00004730 unsigned Mask = MaskC->getZExtValue();
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004731 if (Mask == 0xffff)
4732 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00004733 SDValue Res;
4734 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
Evan Cheng30fb13f2010-12-13 20:32:54 +00004735 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
4736 if (N1C) {
4737 unsigned Val = N1C->getZExtValue();
Evan Chenga9688c42010-12-11 04:11:38 +00004738 if ((Val & ~Mask) != Val)
Jim Grosbach54238562010-07-17 03:30:54 +00004739 return SDValue();
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004740
Evan Chenga9688c42010-12-11 04:11:38 +00004741 if (ARM::isBitFieldInvertedMask(Mask)) {
4742 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004743
Evan Cheng30fb13f2010-12-13 20:32:54 +00004744 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00,
Evan Chenga9688c42010-12-11 04:11:38 +00004745 DAG.getConstant(Val, MVT::i32),
4746 DAG.getConstant(Mask, MVT::i32));
4747
4748 // Do not add new nodes to DAG combiner worklist.
4749 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00004750 return SDValue();
Evan Chenga9688c42010-12-11 04:11:38 +00004751 }
Jim Grosbach54238562010-07-17 03:30:54 +00004752 } else if (N1.getOpcode() == ISD::AND) {
4753 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
Evan Cheng30fb13f2010-12-13 20:32:54 +00004754 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
4755 if (!N11C)
Jim Grosbach54238562010-07-17 03:30:54 +00004756 return SDValue();
Evan Cheng30fb13f2010-12-13 20:32:54 +00004757 unsigned Mask2 = N11C->getZExtValue();
Jim Grosbach54238562010-07-17 03:30:54 +00004758
4759 if (ARM::isBitFieldInvertedMask(Mask) &&
4760 ARM::isBitFieldInvertedMask(~Mask2) &&
4761 (CountPopulation_32(Mask) == CountPopulation_32(~Mask2))) {
4762 // The pack halfword instruction works better for masks that fit it,
4763 // so use that when it's available.
4764 if (Subtarget->hasT2ExtractPack() &&
4765 (Mask == 0xffff || Mask == 0xffff0000))
4766 return SDValue();
4767 // 2a
4768 unsigned lsb = CountTrailingZeros_32(Mask2);
4769 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
4770 DAG.getConstant(lsb, MVT::i32));
Evan Cheng30fb13f2010-12-13 20:32:54 +00004771 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00, Res,
Jim Grosbach54238562010-07-17 03:30:54 +00004772 DAG.getConstant(Mask, MVT::i32));
4773 // Do not add new nodes to DAG combiner worklist.
4774 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00004775 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00004776 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
4777 ARM::isBitFieldInvertedMask(Mask2) &&
4778 (CountPopulation_32(~Mask) == CountPopulation_32(Mask2))) {
4779 // The pack halfword instruction works better for masks that fit it,
4780 // so use that when it's available.
4781 if (Subtarget->hasT2ExtractPack() &&
4782 (Mask2 == 0xffff || Mask2 == 0xffff0000))
4783 return SDValue();
4784 // 2b
4785 unsigned lsb = CountTrailingZeros_32(Mask);
Evan Cheng30fb13f2010-12-13 20:32:54 +00004786 Res = DAG.getNode(ISD::SRL, DL, VT, N00,
Jim Grosbach54238562010-07-17 03:30:54 +00004787 DAG.getConstant(lsb, MVT::i32));
4788 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
4789 DAG.getConstant(Mask2, MVT::i32));
4790 // Do not add new nodes to DAG combiner worklist.
4791 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00004792 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00004793 }
4794 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004795
Evan Cheng30fb13f2010-12-13 20:32:54 +00004796 if (DAG.MaskedValueIsZero(N1, MaskC->getAPIntValue()) &&
4797 N00.getOpcode() == ISD::SHL && isa<ConstantSDNode>(N00.getOperand(1)) &&
4798 ARM::isBitFieldInvertedMask(~Mask)) {
4799 // Case (3): or (and (shl A, #shamt), mask), B => ARMbfi B, A, ~mask
4800 // where lsb(mask) == #shamt and masked bits of B are known zero.
4801 SDValue ShAmt = N00.getOperand(1);
4802 unsigned ShAmtC = cast<ConstantSDNode>(ShAmt)->getZExtValue();
4803 unsigned LSB = CountTrailingZeros_32(Mask);
4804 if (ShAmtC != LSB)
4805 return SDValue();
4806
4807 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1, N00.getOperand(0),
4808 DAG.getConstant(~Mask, MVT::i32));
4809
4810 // Do not add new nodes to DAG combiner worklist.
4811 DCI.CombineTo(N, Res, false);
4812 }
4813
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004814 return SDValue();
4815}
4816
Evan Cheng0c1aec12010-12-14 03:22:07 +00004817/// PerformBFICombine - (bfi A, (and B, C1), C2) -> (bfi A, B, C2) iff
4818/// C1 & C2 == C1.
4819static SDValue PerformBFICombine(SDNode *N,
4820 TargetLowering::DAGCombinerInfo &DCI) {
4821 SDValue N1 = N->getOperand(1);
4822 if (N1.getOpcode() == ISD::AND) {
4823 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
4824 if (!N11C)
4825 return SDValue();
4826 unsigned Mask = cast<ConstantSDNode>(N->getOperand(2))->getZExtValue();
4827 unsigned Mask2 = N11C->getZExtValue();
4828 if ((Mask & Mask2) == Mask2)
4829 return DCI.DAG.getNode(ARMISD::BFI, N->getDebugLoc(), N->getValueType(0),
4830 N->getOperand(0), N1.getOperand(0),
4831 N->getOperand(2));
4832 }
4833 return SDValue();
4834}
4835
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004836/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
4837/// ARMISD::VMOVRRD.
4838static SDValue PerformVMOVRRDCombine(SDNode *N,
4839 TargetLowering::DAGCombinerInfo &DCI) {
4840 // vmovrrd(vmovdrr x, y) -> x,y
4841 SDValue InDouble = N->getOperand(0);
4842 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
4843 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
4844 return SDValue();
4845}
4846
4847/// PerformVMOVDRRCombine - Target-specific dag combine xforms for
4848/// ARMISD::VMOVDRR. This is also used for BUILD_VECTORs with 2 operands.
4849static SDValue PerformVMOVDRRCombine(SDNode *N, SelectionDAG &DAG) {
4850 // N=vmovrrd(X); vmovdrr(N:0, N:1) -> bit_convert(X)
4851 SDValue Op0 = N->getOperand(0);
4852 SDValue Op1 = N->getOperand(1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004853 if (Op0.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004854 Op0 = Op0.getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004855 if (Op1.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004856 Op1 = Op1.getOperand(0);
4857 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
4858 Op0.getNode() == Op1.getNode() &&
4859 Op0.getResNo() == 0 && Op1.getResNo() == 1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004860 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(),
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004861 N->getValueType(0), Op0.getOperand(0));
4862 return SDValue();
4863}
4864
Bob Wilson75f02882010-09-17 22:59:05 +00004865/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
4866/// ISD::BUILD_VECTOR.
4867static SDValue PerformBUILD_VECTORCombine(SDNode *N, SelectionDAG &DAG) {
4868 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
4869 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
4870 // into a pair of GPRs, which is fine when the value is used as a scalar,
4871 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004872 if (N->getNumOperands() == 2)
4873 return PerformVMOVDRRCombine(N, DAG);
Bob Wilson75f02882010-09-17 22:59:05 +00004874
4875 return SDValue();
4876}
4877
Bob Wilsonf20700c2010-10-27 20:38:28 +00004878/// PerformVECTOR_SHUFFLECombine - Target-specific dag combine xforms for
4879/// ISD::VECTOR_SHUFFLE.
4880static SDValue PerformVECTOR_SHUFFLECombine(SDNode *N, SelectionDAG &DAG) {
4881 // The LLVM shufflevector instruction does not require the shuffle mask
4882 // length to match the operand vector length, but ISD::VECTOR_SHUFFLE does
4883 // have that requirement. When translating to ISD::VECTOR_SHUFFLE, if the
4884 // operands do not match the mask length, they are extended by concatenating
4885 // them with undef vectors. That is probably the right thing for other
4886 // targets, but for NEON it is better to concatenate two double-register
4887 // size vector operands into a single quad-register size vector. Do that
4888 // transformation here:
4889 // shuffle(concat(v1, undef), concat(v2, undef)) ->
4890 // shuffle(concat(v1, v2), undef)
4891 SDValue Op0 = N->getOperand(0);
4892 SDValue Op1 = N->getOperand(1);
4893 if (Op0.getOpcode() != ISD::CONCAT_VECTORS ||
4894 Op1.getOpcode() != ISD::CONCAT_VECTORS ||
4895 Op0.getNumOperands() != 2 ||
4896 Op1.getNumOperands() != 2)
4897 return SDValue();
4898 SDValue Concat0Op1 = Op0.getOperand(1);
4899 SDValue Concat1Op1 = Op1.getOperand(1);
4900 if (Concat0Op1.getOpcode() != ISD::UNDEF ||
4901 Concat1Op1.getOpcode() != ISD::UNDEF)
4902 return SDValue();
4903 // Skip the transformation if any of the types are illegal.
4904 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4905 EVT VT = N->getValueType(0);
4906 if (!TLI.isTypeLegal(VT) ||
4907 !TLI.isTypeLegal(Concat0Op1.getValueType()) ||
4908 !TLI.isTypeLegal(Concat1Op1.getValueType()))
4909 return SDValue();
4910
4911 SDValue NewConcat = DAG.getNode(ISD::CONCAT_VECTORS, N->getDebugLoc(), VT,
4912 Op0.getOperand(0), Op1.getOperand(0));
4913 // Translate the shuffle mask.
4914 SmallVector<int, 16> NewMask;
4915 unsigned NumElts = VT.getVectorNumElements();
4916 unsigned HalfElts = NumElts/2;
4917 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
4918 for (unsigned n = 0; n < NumElts; ++n) {
4919 int MaskElt = SVN->getMaskElt(n);
4920 int NewElt = -1;
Bob Wilson1fa9d302010-10-27 23:49:00 +00004921 if (MaskElt < (int)HalfElts)
Bob Wilsonf20700c2010-10-27 20:38:28 +00004922 NewElt = MaskElt;
Bob Wilson1fa9d302010-10-27 23:49:00 +00004923 else if (MaskElt >= (int)NumElts && MaskElt < (int)(NumElts + HalfElts))
Bob Wilsonf20700c2010-10-27 20:38:28 +00004924 NewElt = HalfElts + MaskElt - NumElts;
4925 NewMask.push_back(NewElt);
4926 }
4927 return DAG.getVectorShuffle(VT, N->getDebugLoc(), NewConcat,
4928 DAG.getUNDEF(VT), NewMask.data());
4929}
4930
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00004931/// CombineVLDDUP - For a VDUPLANE node N, check if its source operand is a
4932/// vldN-lane (N > 1) intrinsic, and if all the other uses of that intrinsic
4933/// are also VDUPLANEs. If so, combine them to a vldN-dup operation and
4934/// return true.
4935static bool CombineVLDDUP(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) {
4936 SelectionDAG &DAG = DCI.DAG;
4937 EVT VT = N->getValueType(0);
4938 // vldN-dup instructions only support 64-bit vectors for N > 1.
4939 if (!VT.is64BitVector())
4940 return false;
4941
4942 // Check if the VDUPLANE operand is a vldN-dup intrinsic.
4943 SDNode *VLD = N->getOperand(0).getNode();
4944 if (VLD->getOpcode() != ISD::INTRINSIC_W_CHAIN)
4945 return false;
4946 unsigned NumVecs = 0;
4947 unsigned NewOpc = 0;
4948 unsigned IntNo = cast<ConstantSDNode>(VLD->getOperand(1))->getZExtValue();
4949 if (IntNo == Intrinsic::arm_neon_vld2lane) {
4950 NumVecs = 2;
4951 NewOpc = ARMISD::VLD2DUP;
4952 } else if (IntNo == Intrinsic::arm_neon_vld3lane) {
4953 NumVecs = 3;
4954 NewOpc = ARMISD::VLD3DUP;
4955 } else if (IntNo == Intrinsic::arm_neon_vld4lane) {
4956 NumVecs = 4;
4957 NewOpc = ARMISD::VLD4DUP;
4958 } else {
4959 return false;
4960 }
4961
4962 // First check that all the vldN-lane uses are VDUPLANEs and that the lane
4963 // numbers match the load.
4964 unsigned VLDLaneNo =
4965 cast<ConstantSDNode>(VLD->getOperand(NumVecs+3))->getZExtValue();
4966 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
4967 UI != UE; ++UI) {
4968 // Ignore uses of the chain result.
4969 if (UI.getUse().getResNo() == NumVecs)
4970 continue;
4971 SDNode *User = *UI;
4972 if (User->getOpcode() != ARMISD::VDUPLANE ||
4973 VLDLaneNo != cast<ConstantSDNode>(User->getOperand(1))->getZExtValue())
4974 return false;
4975 }
4976
4977 // Create the vldN-dup node.
4978 EVT Tys[5];
4979 unsigned n;
4980 for (n = 0; n < NumVecs; ++n)
4981 Tys[n] = VT;
4982 Tys[n] = MVT::Other;
4983 SDVTList SDTys = DAG.getVTList(Tys, NumVecs+1);
4984 SDValue Ops[] = { VLD->getOperand(0), VLD->getOperand(2) };
4985 MemIntrinsicSDNode *VLDMemInt = cast<MemIntrinsicSDNode>(VLD);
4986 SDValue VLDDup = DAG.getMemIntrinsicNode(NewOpc, VLD->getDebugLoc(), SDTys,
4987 Ops, 2, VLDMemInt->getMemoryVT(),
4988 VLDMemInt->getMemOperand());
4989
4990 // Update the uses.
4991 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
4992 UI != UE; ++UI) {
4993 unsigned ResNo = UI.getUse().getResNo();
4994 // Ignore uses of the chain result.
4995 if (ResNo == NumVecs)
4996 continue;
4997 SDNode *User = *UI;
4998 DCI.CombineTo(User, SDValue(VLDDup.getNode(), ResNo));
4999 }
5000
5001 // Now the vldN-lane intrinsic is dead except for its chain result.
5002 // Update uses of the chain.
5003 std::vector<SDValue> VLDDupResults;
5004 for (unsigned n = 0; n < NumVecs; ++n)
5005 VLDDupResults.push_back(SDValue(VLDDup.getNode(), n));
5006 VLDDupResults.push_back(SDValue(VLDDup.getNode(), NumVecs));
5007 DCI.CombineTo(VLD, VLDDupResults);
5008
5009 return true;
5010}
5011
Bob Wilson9e82bf12010-07-14 01:22:12 +00005012/// PerformVDUPLANECombine - Target-specific dag combine xforms for
5013/// ARMISD::VDUPLANE.
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005014static SDValue PerformVDUPLANECombine(SDNode *N,
5015 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson9e82bf12010-07-14 01:22:12 +00005016 SDValue Op = N->getOperand(0);
Bob Wilson9e82bf12010-07-14 01:22:12 +00005017
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005018 // If the source is a vldN-lane (N > 1) intrinsic, and all the other uses
5019 // of that intrinsic are also VDUPLANEs, combine them to a vldN-dup operation.
5020 if (CombineVLDDUP(N, DCI))
5021 return SDValue(N, 0);
5022
5023 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
5024 // redundant. Ignore bit_converts for now; element sizes are checked below.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005025 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson9e82bf12010-07-14 01:22:12 +00005026 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00005027 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00005028 return SDValue();
5029
5030 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
5031 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
5032 // The canonical VMOV for a zero vector uses a 32-bit element size.
5033 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
5034 unsigned EltBits;
5035 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
5036 EltSize = 8;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005037 EVT VT = N->getValueType(0);
Bob Wilson9e82bf12010-07-14 01:22:12 +00005038 if (EltSize > VT.getVectorElementType().getSizeInBits())
5039 return SDValue();
5040
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005041 return DCI.DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Bob Wilson9e82bf12010-07-14 01:22:12 +00005042}
5043
Bob Wilson5bafff32009-06-22 23:27:02 +00005044/// getVShiftImm - Check if this is a valid build_vector for the immediate
5045/// operand of a vector shift operation, where all the elements of the
5046/// build_vector must have the same constant integer value.
5047static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
5048 // Ignore bit_converts.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005049 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00005050 Op = Op.getOperand(0);
5051 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
5052 APInt SplatBits, SplatUndef;
5053 unsigned SplatBitSize;
5054 bool HasAnyUndefs;
5055 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
5056 HasAnyUndefs, ElementBits) ||
5057 SplatBitSize > ElementBits)
5058 return false;
5059 Cnt = SplatBits.getSExtValue();
5060 return true;
5061}
5062
5063/// isVShiftLImm - Check if this is a valid build_vector for the immediate
5064/// operand of a vector shift left operation. That value must be in the range:
5065/// 0 <= Value < ElementBits for a left shift; or
5066/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00005067static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00005068 assert(VT.isVector() && "vector shift count is not a vector type");
5069 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
5070 if (! getVShiftImm(Op, ElementBits, Cnt))
5071 return false;
5072 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
5073}
5074
5075/// isVShiftRImm - Check if this is a valid build_vector for the immediate
5076/// operand of a vector shift right operation. For a shift opcode, the value
5077/// is positive, but for an intrinsic the value count must be negative. The
5078/// absolute value must be in the range:
5079/// 1 <= |Value| <= ElementBits for a right shift; or
5080/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00005081static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00005082 int64_t &Cnt) {
5083 assert(VT.isVector() && "vector shift count is not a vector type");
5084 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
5085 if (! getVShiftImm(Op, ElementBits, Cnt))
5086 return false;
5087 if (isIntrinsic)
5088 Cnt = -Cnt;
5089 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
5090}
5091
5092/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
5093static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
5094 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
5095 switch (IntNo) {
5096 default:
5097 // Don't do anything for most intrinsics.
5098 break;
5099
5100 // Vector shifts: check for immediate versions and lower them.
5101 // Note: This is done during DAG combining instead of DAG legalizing because
5102 // the build_vectors for 64-bit vector element shift counts are generally
5103 // not legal, and it is hard to see their values after they get legalized to
5104 // loads from a constant pool.
5105 case Intrinsic::arm_neon_vshifts:
5106 case Intrinsic::arm_neon_vshiftu:
5107 case Intrinsic::arm_neon_vshiftls:
5108 case Intrinsic::arm_neon_vshiftlu:
5109 case Intrinsic::arm_neon_vshiftn:
5110 case Intrinsic::arm_neon_vrshifts:
5111 case Intrinsic::arm_neon_vrshiftu:
5112 case Intrinsic::arm_neon_vrshiftn:
5113 case Intrinsic::arm_neon_vqshifts:
5114 case Intrinsic::arm_neon_vqshiftu:
5115 case Intrinsic::arm_neon_vqshiftsu:
5116 case Intrinsic::arm_neon_vqshiftns:
5117 case Intrinsic::arm_neon_vqshiftnu:
5118 case Intrinsic::arm_neon_vqshiftnsu:
5119 case Intrinsic::arm_neon_vqrshiftns:
5120 case Intrinsic::arm_neon_vqrshiftnu:
5121 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00005122 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00005123 int64_t Cnt;
5124 unsigned VShiftOpc = 0;
5125
5126 switch (IntNo) {
5127 case Intrinsic::arm_neon_vshifts:
5128 case Intrinsic::arm_neon_vshiftu:
5129 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
5130 VShiftOpc = ARMISD::VSHL;
5131 break;
5132 }
5133 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
5134 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
5135 ARMISD::VSHRs : ARMISD::VSHRu);
5136 break;
5137 }
5138 return SDValue();
5139
5140 case Intrinsic::arm_neon_vshiftls:
5141 case Intrinsic::arm_neon_vshiftlu:
5142 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
5143 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00005144 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00005145
5146 case Intrinsic::arm_neon_vrshifts:
5147 case Intrinsic::arm_neon_vrshiftu:
5148 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
5149 break;
5150 return SDValue();
5151
5152 case Intrinsic::arm_neon_vqshifts:
5153 case Intrinsic::arm_neon_vqshiftu:
5154 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
5155 break;
5156 return SDValue();
5157
5158 case Intrinsic::arm_neon_vqshiftsu:
5159 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
5160 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00005161 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00005162
5163 case Intrinsic::arm_neon_vshiftn:
5164 case Intrinsic::arm_neon_vrshiftn:
5165 case Intrinsic::arm_neon_vqshiftns:
5166 case Intrinsic::arm_neon_vqshiftnu:
5167 case Intrinsic::arm_neon_vqshiftnsu:
5168 case Intrinsic::arm_neon_vqrshiftns:
5169 case Intrinsic::arm_neon_vqrshiftnu:
5170 case Intrinsic::arm_neon_vqrshiftnsu:
5171 // Narrowing shifts require an immediate right shift.
5172 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
5173 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00005174 llvm_unreachable("invalid shift count for narrowing vector shift "
5175 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00005176
5177 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00005178 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00005179 }
5180
5181 switch (IntNo) {
5182 case Intrinsic::arm_neon_vshifts:
5183 case Intrinsic::arm_neon_vshiftu:
5184 // Opcode already set above.
5185 break;
5186 case Intrinsic::arm_neon_vshiftls:
5187 case Intrinsic::arm_neon_vshiftlu:
5188 if (Cnt == VT.getVectorElementType().getSizeInBits())
5189 VShiftOpc = ARMISD::VSHLLi;
5190 else
5191 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
5192 ARMISD::VSHLLs : ARMISD::VSHLLu);
5193 break;
5194 case Intrinsic::arm_neon_vshiftn:
5195 VShiftOpc = ARMISD::VSHRN; break;
5196 case Intrinsic::arm_neon_vrshifts:
5197 VShiftOpc = ARMISD::VRSHRs; break;
5198 case Intrinsic::arm_neon_vrshiftu:
5199 VShiftOpc = ARMISD::VRSHRu; break;
5200 case Intrinsic::arm_neon_vrshiftn:
5201 VShiftOpc = ARMISD::VRSHRN; break;
5202 case Intrinsic::arm_neon_vqshifts:
5203 VShiftOpc = ARMISD::VQSHLs; break;
5204 case Intrinsic::arm_neon_vqshiftu:
5205 VShiftOpc = ARMISD::VQSHLu; break;
5206 case Intrinsic::arm_neon_vqshiftsu:
5207 VShiftOpc = ARMISD::VQSHLsu; break;
5208 case Intrinsic::arm_neon_vqshiftns:
5209 VShiftOpc = ARMISD::VQSHRNs; break;
5210 case Intrinsic::arm_neon_vqshiftnu:
5211 VShiftOpc = ARMISD::VQSHRNu; break;
5212 case Intrinsic::arm_neon_vqshiftnsu:
5213 VShiftOpc = ARMISD::VQSHRNsu; break;
5214 case Intrinsic::arm_neon_vqrshiftns:
5215 VShiftOpc = ARMISD::VQRSHRNs; break;
5216 case Intrinsic::arm_neon_vqrshiftnu:
5217 VShiftOpc = ARMISD::VQRSHRNu; break;
5218 case Intrinsic::arm_neon_vqrshiftnsu:
5219 VShiftOpc = ARMISD::VQRSHRNsu; break;
5220 }
5221
5222 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00005223 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00005224 }
5225
5226 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00005227 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00005228 int64_t Cnt;
5229 unsigned VShiftOpc = 0;
5230
5231 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
5232 VShiftOpc = ARMISD::VSLI;
5233 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
5234 VShiftOpc = ARMISD::VSRI;
5235 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005236 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00005237 }
5238
5239 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
5240 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00005241 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00005242 }
5243
5244 case Intrinsic::arm_neon_vqrshifts:
5245 case Intrinsic::arm_neon_vqrshiftu:
5246 // No immediate versions of these to check for.
5247 break;
5248 }
5249
5250 return SDValue();
5251}
5252
5253/// PerformShiftCombine - Checks for immediate versions of vector shifts and
5254/// lowers them. As with the vector shift intrinsics, this is done during DAG
5255/// combining instead of DAG legalizing because the build_vectors for 64-bit
5256/// vector element shift counts are generally not legal, and it is hard to see
5257/// their values after they get legalized to loads from a constant pool.
5258static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
5259 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00005260 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00005261
5262 // Nothing to be done for scalar shifts.
Tanya Lattner9684a7c2010-11-18 22:06:46 +00005263 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5264 if (!VT.isVector() || !TLI.isTypeLegal(VT))
Bob Wilson5bafff32009-06-22 23:27:02 +00005265 return SDValue();
5266
5267 assert(ST->hasNEON() && "unexpected vector shift");
5268 int64_t Cnt;
5269
5270 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005271 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00005272
5273 case ISD::SHL:
5274 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
5275 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00005276 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00005277 break;
5278
5279 case ISD::SRA:
5280 case ISD::SRL:
5281 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
5282 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
5283 ARMISD::VSHRs : ARMISD::VSHRu);
5284 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00005285 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00005286 }
5287 }
5288 return SDValue();
5289}
5290
5291/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
5292/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
5293static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
5294 const ARMSubtarget *ST) {
5295 SDValue N0 = N->getOperand(0);
5296
5297 // Check for sign- and zero-extensions of vector extract operations of 8-
5298 // and 16-bit vector elements. NEON supports these directly. They are
5299 // handled during DAG combining because type legalization will promote them
5300 // to 32-bit types and it is messy to recognize the operations after that.
5301 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
5302 SDValue Vec = N0.getOperand(0);
5303 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00005304 EVT VT = N->getValueType(0);
5305 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00005306 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5307
Owen Anderson825b72b2009-08-11 20:47:22 +00005308 if (VT == MVT::i32 &&
5309 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson3468c2e2010-11-03 16:24:50 +00005310 TLI.isTypeLegal(Vec.getValueType()) &&
5311 isa<ConstantSDNode>(Lane)) {
Bob Wilson5bafff32009-06-22 23:27:02 +00005312
5313 unsigned Opc = 0;
5314 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005315 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00005316 case ISD::SIGN_EXTEND:
5317 Opc = ARMISD::VGETLANEs;
5318 break;
5319 case ISD::ZERO_EXTEND:
5320 case ISD::ANY_EXTEND:
5321 Opc = ARMISD::VGETLANEu;
5322 break;
5323 }
5324 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
5325 }
5326 }
5327
5328 return SDValue();
5329}
5330
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005331/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
5332/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
5333static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
5334 const ARMSubtarget *ST) {
5335 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00005336 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005337 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
5338 // a NaN; only do the transformation when it matches that behavior.
5339
5340 // For now only do this when using NEON for FP operations; if using VFP, it
5341 // is not obvious that the benefit outweighs the cost of switching to the
5342 // NEON pipeline.
5343 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
5344 N->getValueType(0) != MVT::f32)
5345 return SDValue();
5346
5347 SDValue CondLHS = N->getOperand(0);
5348 SDValue CondRHS = N->getOperand(1);
5349 SDValue LHS = N->getOperand(2);
5350 SDValue RHS = N->getOperand(3);
5351 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
5352
5353 unsigned Opcode = 0;
5354 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00005355 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005356 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00005357 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005358 IsReversed = true ; // x CC y ? y : x
5359 } else {
5360 return SDValue();
5361 }
5362
Bob Wilsone742bb52010-02-24 22:15:53 +00005363 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005364 switch (CC) {
5365 default: break;
5366 case ISD::SETOLT:
5367 case ISD::SETOLE:
5368 case ISD::SETLT:
5369 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005370 case ISD::SETULT:
5371 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00005372 // If LHS is NaN, an ordered comparison will be false and the result will
5373 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
5374 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
5375 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
5376 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
5377 break;
5378 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
5379 // will return -0, so vmin can only be used for unsafe math or if one of
5380 // the operands is known to be nonzero.
5381 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
5382 !UnsafeFPMath &&
5383 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
5384 break;
5385 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005386 break;
5387
5388 case ISD::SETOGT:
5389 case ISD::SETOGE:
5390 case ISD::SETGT:
5391 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005392 case ISD::SETUGT:
5393 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00005394 // If LHS is NaN, an ordered comparison will be false and the result will
5395 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
5396 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
5397 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
5398 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
5399 break;
5400 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
5401 // will return +0, so vmax can only be used for unsafe math or if one of
5402 // the operands is known to be nonzero.
5403 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
5404 !UnsafeFPMath &&
5405 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
5406 break;
5407 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005408 break;
5409 }
5410
5411 if (!Opcode)
5412 return SDValue();
5413 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
5414}
5415
Dan Gohman475871a2008-07-27 21:46:04 +00005416SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00005417 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00005418 switch (N->getOpcode()) {
5419 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005420 case ISD::ADD: return PerformADDCombine(N, DCI);
5421 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005422 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005423 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Owen Anderson080c0922010-11-05 19:27:46 +00005424 case ISD::AND: return PerformANDCombine(N, DCI);
Evan Cheng0c1aec12010-12-14 03:22:07 +00005425 case ARMISD::BFI: return PerformBFICombine(N, DCI);
Jim Grosbache5165492009-11-09 00:11:35 +00005426 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005427 case ARMISD::VMOVDRR: return PerformVMOVDRRCombine(N, DCI.DAG);
5428 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI.DAG);
Bob Wilsonf20700c2010-10-27 20:38:28 +00005429 case ISD::VECTOR_SHUFFLE: return PerformVECTOR_SHUFFLECombine(N, DCI.DAG);
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005430 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005431 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00005432 case ISD::SHL:
5433 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005434 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00005435 case ISD::SIGN_EXTEND:
5436 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005437 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
5438 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00005439 }
Dan Gohman475871a2008-07-27 21:46:04 +00005440 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00005441}
5442
Bill Wendlingaf566342009-08-15 21:21:19 +00005443bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Bob Wilson02aba732010-09-28 04:09:35 +00005444 if (!Subtarget->allowsUnalignedMem())
Bob Wilson86fe66d2010-06-25 04:12:31 +00005445 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00005446
5447 switch (VT.getSimpleVT().SimpleTy) {
5448 default:
5449 return false;
5450 case MVT::i8:
5451 case MVT::i16:
5452 case MVT::i32:
5453 return true;
5454 // FIXME: VLD1 etc with standard alignment is legal.
5455 }
5456}
5457
Evan Chenge6c835f2009-08-14 20:09:37 +00005458static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
5459 if (V < 0)
5460 return false;
5461
5462 unsigned Scale = 1;
5463 switch (VT.getSimpleVT().SimpleTy) {
5464 default: return false;
5465 case MVT::i1:
5466 case MVT::i8:
5467 // Scale == 1;
5468 break;
5469 case MVT::i16:
5470 // Scale == 2;
5471 Scale = 2;
5472 break;
5473 case MVT::i32:
5474 // Scale == 4;
5475 Scale = 4;
5476 break;
5477 }
5478
5479 if ((V & (Scale - 1)) != 0)
5480 return false;
5481 V /= Scale;
5482 return V == (V & ((1LL << 5) - 1));
5483}
5484
5485static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
5486 const ARMSubtarget *Subtarget) {
5487 bool isNeg = false;
5488 if (V < 0) {
5489 isNeg = true;
5490 V = - V;
5491 }
5492
5493 switch (VT.getSimpleVT().SimpleTy) {
5494 default: return false;
5495 case MVT::i1:
5496 case MVT::i8:
5497 case MVT::i16:
5498 case MVT::i32:
5499 // + imm12 or - imm8
5500 if (isNeg)
5501 return V == (V & ((1LL << 8) - 1));
5502 return V == (V & ((1LL << 12) - 1));
5503 case MVT::f32:
5504 case MVT::f64:
5505 // Same as ARM mode. FIXME: NEON?
5506 if (!Subtarget->hasVFP2())
5507 return false;
5508 if ((V & 3) != 0)
5509 return false;
5510 V >>= 2;
5511 return V == (V & ((1LL << 8) - 1));
5512 }
5513}
5514
Evan Chengb01fad62007-03-12 23:30:29 +00005515/// isLegalAddressImmediate - Return true if the integer value can be used
5516/// as the offset of the target addressing mode for load / store of the
5517/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00005518static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00005519 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00005520 if (V == 0)
5521 return true;
5522
Evan Cheng65011532009-03-09 19:15:00 +00005523 if (!VT.isSimple())
5524 return false;
5525
Evan Chenge6c835f2009-08-14 20:09:37 +00005526 if (Subtarget->isThumb1Only())
5527 return isLegalT1AddressImmediate(V, VT);
5528 else if (Subtarget->isThumb2())
5529 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00005530
Evan Chenge6c835f2009-08-14 20:09:37 +00005531 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00005532 if (V < 0)
5533 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00005534 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00005535 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00005536 case MVT::i1:
5537 case MVT::i8:
5538 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00005539 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005540 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005541 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00005542 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005543 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005544 case MVT::f32:
5545 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00005546 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00005547 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00005548 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00005549 return false;
5550 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005551 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00005552 }
Evan Chenga8e29892007-01-19 07:51:42 +00005553}
5554
Evan Chenge6c835f2009-08-14 20:09:37 +00005555bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
5556 EVT VT) const {
5557 int Scale = AM.Scale;
5558 if (Scale < 0)
5559 return false;
5560
5561 switch (VT.getSimpleVT().SimpleTy) {
5562 default: return false;
5563 case MVT::i1:
5564 case MVT::i8:
5565 case MVT::i16:
5566 case MVT::i32:
5567 if (Scale == 1)
5568 return true;
5569 // r + r << imm
5570 Scale = Scale & ~1;
5571 return Scale == 2 || Scale == 4 || Scale == 8;
5572 case MVT::i64:
5573 // r + r
5574 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
5575 return true;
5576 return false;
5577 case MVT::isVoid:
5578 // Note, we allow "void" uses (basically, uses that aren't loads or
5579 // stores), because arm allows folding a scale into many arithmetic
5580 // operations. This should be made more precise and revisited later.
5581
5582 // Allow r << imm, but the imm has to be a multiple of two.
5583 if (Scale & 1) return false;
5584 return isPowerOf2_32(Scale);
5585 }
5586}
5587
Chris Lattner37caf8c2007-04-09 23:33:39 +00005588/// isLegalAddressingMode - Return true if the addressing mode represented
5589/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005590bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00005591 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005592 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00005593 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00005594 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005595
Chris Lattner37caf8c2007-04-09 23:33:39 +00005596 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005597 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005598 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005599
Chris Lattner37caf8c2007-04-09 23:33:39 +00005600 switch (AM.Scale) {
5601 case 0: // no scale reg, must be "r+i" or "r", or "i".
5602 break;
5603 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00005604 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00005605 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00005606 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00005607 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00005608 // ARM doesn't support any R+R*scale+imm addr modes.
5609 if (AM.BaseOffs)
5610 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005611
Bob Wilson2c7dab12009-04-08 17:55:28 +00005612 if (!VT.isSimple())
5613 return false;
5614
Evan Chenge6c835f2009-08-14 20:09:37 +00005615 if (Subtarget->isThumb2())
5616 return isLegalT2ScaledAddressingMode(AM, VT);
5617
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005618 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00005619 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00005620 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00005621 case MVT::i1:
5622 case MVT::i8:
5623 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005624 if (Scale < 0) Scale = -Scale;
5625 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005626 return true;
5627 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00005628 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00005629 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00005630 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005631 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005632 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005633 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00005634 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005635
Owen Anderson825b72b2009-08-11 20:47:22 +00005636 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005637 // Note, we allow "void" uses (basically, uses that aren't loads or
5638 // stores), because arm allows folding a scale into many arithmetic
5639 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005640
Chris Lattner37caf8c2007-04-09 23:33:39 +00005641 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00005642 if (Scale & 1) return false;
5643 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00005644 }
5645 break;
Evan Chengb01fad62007-03-12 23:30:29 +00005646 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00005647 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00005648}
5649
Evan Cheng77e47512009-11-11 19:05:52 +00005650/// isLegalICmpImmediate - Return true if the specified immediate is legal
5651/// icmp immediate, that is the target has icmp instructions which can compare
5652/// a register against the immediate without having to materialize the
5653/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00005654bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00005655 if (!Subtarget->isThumb())
5656 return ARM_AM::getSOImmVal(Imm) != -1;
5657 if (Subtarget->isThumb2())
Jim Grosbach4725ca72010-09-08 03:54:02 +00005658 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00005659 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00005660}
5661
Owen Andersone50ed302009-08-10 22:56:29 +00005662static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005663 bool isSEXTLoad, SDValue &Base,
5664 SDValue &Offset, bool &isInc,
5665 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00005666 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5667 return false;
5668
Owen Anderson825b72b2009-08-11 20:47:22 +00005669 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00005670 // AddressingMode 3
5671 Base = Ptr->getOperand(0);
5672 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005673 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005674 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005675 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005676 isInc = false;
5677 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5678 return true;
5679 }
5680 }
5681 isInc = (Ptr->getOpcode() == ISD::ADD);
5682 Offset = Ptr->getOperand(1);
5683 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00005684 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00005685 // AddressingMode 2
5686 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005687 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005688 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005689 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005690 isInc = false;
5691 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5692 Base = Ptr->getOperand(0);
5693 return true;
5694 }
5695 }
5696
5697 if (Ptr->getOpcode() == ISD::ADD) {
5698 isInc = true;
5699 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
5700 if (ShOpcVal != ARM_AM::no_shift) {
5701 Base = Ptr->getOperand(1);
5702 Offset = Ptr->getOperand(0);
5703 } else {
5704 Base = Ptr->getOperand(0);
5705 Offset = Ptr->getOperand(1);
5706 }
5707 return true;
5708 }
5709
5710 isInc = (Ptr->getOpcode() == ISD::ADD);
5711 Base = Ptr->getOperand(0);
5712 Offset = Ptr->getOperand(1);
5713 return true;
5714 }
5715
Jim Grosbache5165492009-11-09 00:11:35 +00005716 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00005717 return false;
5718}
5719
Owen Andersone50ed302009-08-10 22:56:29 +00005720static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005721 bool isSEXTLoad, SDValue &Base,
5722 SDValue &Offset, bool &isInc,
5723 SelectionDAG &DAG) {
5724 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5725 return false;
5726
5727 Base = Ptr->getOperand(0);
5728 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
5729 int RHSC = (int)RHS->getZExtValue();
5730 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
5731 assert(Ptr->getOpcode() == ISD::ADD);
5732 isInc = false;
5733 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5734 return true;
5735 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
5736 isInc = Ptr->getOpcode() == ISD::ADD;
5737 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
5738 return true;
5739 }
5740 }
5741
5742 return false;
5743}
5744
Evan Chenga8e29892007-01-19 07:51:42 +00005745/// getPreIndexedAddressParts - returns true by value, base pointer and
5746/// offset pointer and addressing mode by reference if the node's address
5747/// can be legally represented as pre-indexed load / store address.
5748bool
Dan Gohman475871a2008-07-27 21:46:04 +00005749ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
5750 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005751 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005752 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005753 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005754 return false;
5755
Owen Andersone50ed302009-08-10 22:56:29 +00005756 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005757 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005758 bool isSEXTLoad = false;
5759 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
5760 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005761 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005762 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5763 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
5764 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005765 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005766 } else
5767 return false;
5768
5769 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005770 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005771 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005772 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
5773 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005774 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005775 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00005776 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00005777 if (!isLegal)
5778 return false;
5779
5780 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
5781 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005782}
5783
5784/// getPostIndexedAddressParts - returns true by value, base pointer and
5785/// offset pointer and addressing mode by reference if this node can be
5786/// combined with a load / store to form a post-indexed load / store.
5787bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00005788 SDValue &Base,
5789 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005790 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005791 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005792 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005793 return false;
5794
Owen Andersone50ed302009-08-10 22:56:29 +00005795 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005796 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005797 bool isSEXTLoad = false;
5798 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005799 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005800 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005801 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5802 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005803 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005804 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005805 } else
5806 return false;
5807
5808 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005809 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005810 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005811 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00005812 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005813 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005814 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
5815 isInc, DAG);
5816 if (!isLegal)
5817 return false;
5818
Evan Cheng28dad2a2010-05-18 21:31:17 +00005819 if (Ptr != Base) {
5820 // Swap base ptr and offset to catch more post-index load / store when
5821 // it's legal. In Thumb2 mode, offset must be an immediate.
5822 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
5823 !Subtarget->isThumb2())
5824 std::swap(Base, Offset);
5825
5826 // Post-indexed load / store update the base pointer.
5827 if (Ptr != Base)
5828 return false;
5829 }
5830
Evan Chenge88d5ce2009-07-02 07:28:31 +00005831 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
5832 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005833}
5834
Dan Gohman475871a2008-07-27 21:46:04 +00005835void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005836 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00005837 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005838 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005839 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00005840 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005841 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005842 switch (Op.getOpcode()) {
5843 default: break;
5844 case ARMISD::CMOV: {
5845 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00005846 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005847 if (KnownZero == 0 && KnownOne == 0) return;
5848
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005849 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00005850 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
5851 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005852 KnownZero &= KnownZeroRHS;
5853 KnownOne &= KnownOneRHS;
5854 return;
5855 }
5856 }
5857}
5858
5859//===----------------------------------------------------------------------===//
5860// ARM Inline Assembly Support
5861//===----------------------------------------------------------------------===//
5862
5863/// getConstraintType - Given a constraint letter, return the type of
5864/// constraint it is for this target.
5865ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005866ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
5867 if (Constraint.size() == 1) {
5868 switch (Constraint[0]) {
5869 default: break;
5870 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005871 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00005872 }
Evan Chenga8e29892007-01-19 07:51:42 +00005873 }
Chris Lattner4234f572007-03-25 02:14:49 +00005874 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00005875}
5876
John Thompson44ab89e2010-10-29 17:29:13 +00005877/// Examine constraint type and operand type and determine a weight value.
5878/// This object must already have been set up with the operand type
5879/// and the current alternative constraint selected.
5880TargetLowering::ConstraintWeight
5881ARMTargetLowering::getSingleConstraintMatchWeight(
5882 AsmOperandInfo &info, const char *constraint) const {
5883 ConstraintWeight weight = CW_Invalid;
5884 Value *CallOperandVal = info.CallOperandVal;
5885 // If we don't have a value, we can't do a match,
5886 // but allow it at the lowest weight.
5887 if (CallOperandVal == NULL)
5888 return CW_Default;
5889 const Type *type = CallOperandVal->getType();
5890 // Look at the constraint type.
5891 switch (*constraint) {
5892 default:
5893 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
5894 break;
5895 case 'l':
5896 if (type->isIntegerTy()) {
5897 if (Subtarget->isThumb())
5898 weight = CW_SpecificReg;
5899 else
5900 weight = CW_Register;
5901 }
5902 break;
5903 case 'w':
5904 if (type->isFloatingPointTy())
5905 weight = CW_Register;
5906 break;
5907 }
5908 return weight;
5909}
5910
Bob Wilson2dc4f542009-03-20 22:42:55 +00005911std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00005912ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005913 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005914 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005915 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00005916 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005917 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005918 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005919 return std::make_pair(0U, ARM::tGPRRegisterClass);
5920 else
5921 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005922 case 'r':
5923 return std::make_pair(0U, ARM::GPRRegisterClass);
5924 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005925 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005926 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00005927 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005928 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00005929 if (VT.getSizeInBits() == 128)
5930 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005931 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005932 }
5933 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005934 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00005935 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005936
Evan Chenga8e29892007-01-19 07:51:42 +00005937 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
5938}
5939
5940std::vector<unsigned> ARMTargetLowering::
5941getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005942 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005943 if (Constraint.size() != 1)
5944 return std::vector<unsigned>();
5945
5946 switch (Constraint[0]) { // GCC ARM Constraint Letters
5947 default: break;
5948 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005949 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5950 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5951 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005952 case 'r':
5953 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5954 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5955 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
5956 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005957 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005958 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005959 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
5960 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
5961 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
5962 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
5963 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
5964 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
5965 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
5966 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00005967 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005968 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
5969 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
5970 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
5971 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00005972 if (VT.getSizeInBits() == 128)
5973 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
5974 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005975 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005976 }
5977
5978 return std::vector<unsigned>();
5979}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005980
5981/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
5982/// vector. If it is invalid, don't add anything to Ops.
5983void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
5984 char Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005985 std::vector<SDValue>&Ops,
5986 SelectionDAG &DAG) const {
5987 SDValue Result(0, 0);
5988
5989 switch (Constraint) {
5990 default: break;
5991 case 'I': case 'J': case 'K': case 'L':
5992 case 'M': case 'N': case 'O':
5993 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
5994 if (!C)
5995 return;
5996
5997 int64_t CVal64 = C->getSExtValue();
5998 int CVal = (int) CVal64;
5999 // None of these constraints allow values larger than 32 bits. Check
6000 // that the value fits in an int.
6001 if (CVal != CVal64)
6002 return;
6003
6004 switch (Constraint) {
6005 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006006 if (Subtarget->isThumb1Only()) {
6007 // This must be a constant between 0 and 255, for ADD
6008 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006009 if (CVal >= 0 && CVal <= 255)
6010 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00006011 } else if (Subtarget->isThumb2()) {
6012 // A constant that can be used as an immediate value in a
6013 // data-processing instruction.
6014 if (ARM_AM::getT2SOImmVal(CVal) != -1)
6015 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006016 } else {
6017 // A constant that can be used as an immediate value in a
6018 // data-processing instruction.
6019 if (ARM_AM::getSOImmVal(CVal) != -1)
6020 break;
6021 }
6022 return;
6023
6024 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006025 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006026 // This must be a constant between -255 and -1, for negated ADD
6027 // immediates. This can be used in GCC with an "n" modifier that
6028 // prints the negated value, for use with SUB instructions. It is
6029 // not useful otherwise but is implemented for compatibility.
6030 if (CVal >= -255 && CVal <= -1)
6031 break;
6032 } else {
6033 // This must be a constant between -4095 and 4095. It is not clear
6034 // what this constraint is intended for. Implemented for
6035 // compatibility with GCC.
6036 if (CVal >= -4095 && CVal <= 4095)
6037 break;
6038 }
6039 return;
6040
6041 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006042 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006043 // A 32-bit value where only one byte has a nonzero value. Exclude
6044 // zero to match GCC. This constraint is used by GCC internally for
6045 // constants that can be loaded with a move/shift combination.
6046 // It is not useful otherwise but is implemented for compatibility.
6047 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
6048 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00006049 } else if (Subtarget->isThumb2()) {
6050 // A constant whose bitwise inverse can be used as an immediate
6051 // value in a data-processing instruction. This can be used in GCC
6052 // with a "B" modifier that prints the inverted value, for use with
6053 // BIC and MVN instructions. It is not useful otherwise but is
6054 // implemented for compatibility.
6055 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
6056 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006057 } else {
6058 // A constant whose bitwise inverse can be used as an immediate
6059 // value in a data-processing instruction. This can be used in GCC
6060 // with a "B" modifier that prints the inverted value, for use with
6061 // BIC and MVN instructions. It is not useful otherwise but is
6062 // implemented for compatibility.
6063 if (ARM_AM::getSOImmVal(~CVal) != -1)
6064 break;
6065 }
6066 return;
6067
6068 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006069 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006070 // This must be a constant between -7 and 7,
6071 // for 3-operand ADD/SUB immediate instructions.
6072 if (CVal >= -7 && CVal < 7)
6073 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00006074 } else if (Subtarget->isThumb2()) {
6075 // A constant whose negation can be used as an immediate value in a
6076 // data-processing instruction. This can be used in GCC with an "n"
6077 // modifier that prints the negated value, for use with SUB
6078 // instructions. It is not useful otherwise but is implemented for
6079 // compatibility.
6080 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
6081 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006082 } else {
6083 // A constant whose negation can be used as an immediate value in a
6084 // data-processing instruction. This can be used in GCC with an "n"
6085 // modifier that prints the negated value, for use with SUB
6086 // instructions. It is not useful otherwise but is implemented for
6087 // compatibility.
6088 if (ARM_AM::getSOImmVal(-CVal) != -1)
6089 break;
6090 }
6091 return;
6092
6093 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006094 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006095 // This must be a multiple of 4 between 0 and 1020, for
6096 // ADD sp + immediate.
6097 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
6098 break;
6099 } else {
6100 // A power of two or a constant between 0 and 32. This is used in
6101 // GCC for the shift amount on shifted register operands, but it is
6102 // useful in general for any shift amounts.
6103 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
6104 break;
6105 }
6106 return;
6107
6108 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006109 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006110 // This must be a constant between 0 and 31, for shift amounts.
6111 if (CVal >= 0 && CVal <= 31)
6112 break;
6113 }
6114 return;
6115
6116 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006117 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006118 // This must be a multiple of 4 between -508 and 508, for
6119 // ADD/SUB sp = sp + immediate.
6120 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
6121 break;
6122 }
6123 return;
6124 }
6125 Result = DAG.getTargetConstant(CVal, Op.getValueType());
6126 break;
6127 }
6128
6129 if (Result.getNode()) {
6130 Ops.push_back(Result);
6131 return;
6132 }
Dale Johannesen1784d162010-06-25 21:55:36 +00006133 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006134}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00006135
6136bool
6137ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
6138 // The ARM target isn't yet aware of offsets.
6139 return false;
6140}
Evan Cheng39382422009-10-28 01:44:26 +00006141
6142int ARM::getVFPf32Imm(const APFloat &FPImm) {
6143 APInt Imm = FPImm.bitcastToAPInt();
6144 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
6145 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
6146 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
6147
6148 // We can handle 4 bits of mantissa.
6149 // mantissa = (16+UInt(e:f:g:h))/16.
6150 if (Mantissa & 0x7ffff)
6151 return -1;
6152 Mantissa >>= 19;
6153 if ((Mantissa & 0xf) != Mantissa)
6154 return -1;
6155
6156 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
6157 if (Exp < -3 || Exp > 4)
6158 return -1;
6159 Exp = ((Exp+3) & 0x7) ^ 4;
6160
6161 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
6162}
6163
6164int ARM::getVFPf64Imm(const APFloat &FPImm) {
6165 APInt Imm = FPImm.bitcastToAPInt();
6166 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
6167 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
6168 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
6169
6170 // We can handle 4 bits of mantissa.
6171 // mantissa = (16+UInt(e:f:g:h))/16.
6172 if (Mantissa & 0xffffffffffffLL)
6173 return -1;
6174 Mantissa >>= 48;
6175 if ((Mantissa & 0xf) != Mantissa)
6176 return -1;
6177
6178 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
6179 if (Exp < -3 || Exp > 4)
6180 return -1;
6181 Exp = ((Exp+3) & 0x7) ^ 4;
6182
6183 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
6184}
6185
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006186bool ARM::isBitFieldInvertedMask(unsigned v) {
6187 if (v == 0xffffffff)
6188 return 0;
6189 // there can be 1's on either or both "outsides", all the "inside"
6190 // bits must be 0's
6191 unsigned int lsb = 0, msb = 31;
6192 while (v & (1 << msb)) --msb;
6193 while (v & (1 << lsb)) ++lsb;
6194 for (unsigned int i = lsb; i <= msb; ++i) {
6195 if (v & (1 << i))
6196 return 0;
6197 }
6198 return 1;
6199}
6200
Evan Cheng39382422009-10-28 01:44:26 +00006201/// isFPImmLegal - Returns true if the target can instruction select the
6202/// specified FP immediate natively. If false, the legalizer will
6203/// materialize the FP immediate as a load from a constant pool.
6204bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
6205 if (!Subtarget->hasVFP3())
6206 return false;
6207 if (VT == MVT::f32)
6208 return ARM::getVFPf32Imm(Imm) != -1;
6209 if (VT == MVT::f64)
6210 return ARM::getVFPf64Imm(Imm) != -1;
6211 return false;
6212}
Bob Wilson65ffec42010-09-21 17:56:22 +00006213
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006214/// getTgtMemIntrinsic - Represent NEON load and store intrinsics as
Bob Wilson65ffec42010-09-21 17:56:22 +00006215/// MemIntrinsicNodes. The associated MachineMemOperands record the alignment
6216/// specified in the intrinsic calls.
6217bool ARMTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
6218 const CallInst &I,
6219 unsigned Intrinsic) const {
6220 switch (Intrinsic) {
6221 case Intrinsic::arm_neon_vld1:
6222 case Intrinsic::arm_neon_vld2:
6223 case Intrinsic::arm_neon_vld3:
6224 case Intrinsic::arm_neon_vld4:
6225 case Intrinsic::arm_neon_vld2lane:
6226 case Intrinsic::arm_neon_vld3lane:
6227 case Intrinsic::arm_neon_vld4lane: {
6228 Info.opc = ISD::INTRINSIC_W_CHAIN;
6229 // Conservatively set memVT to the entire set of vectors loaded.
6230 uint64_t NumElts = getTargetData()->getTypeAllocSize(I.getType()) / 8;
6231 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
6232 Info.ptrVal = I.getArgOperand(0);
6233 Info.offset = 0;
6234 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
6235 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
6236 Info.vol = false; // volatile loads with NEON intrinsics not supported
6237 Info.readMem = true;
6238 Info.writeMem = false;
6239 return true;
6240 }
6241 case Intrinsic::arm_neon_vst1:
6242 case Intrinsic::arm_neon_vst2:
6243 case Intrinsic::arm_neon_vst3:
6244 case Intrinsic::arm_neon_vst4:
6245 case Intrinsic::arm_neon_vst2lane:
6246 case Intrinsic::arm_neon_vst3lane:
6247 case Intrinsic::arm_neon_vst4lane: {
6248 Info.opc = ISD::INTRINSIC_VOID;
6249 // Conservatively set memVT to the entire set of vectors stored.
6250 unsigned NumElts = 0;
6251 for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) {
6252 const Type *ArgTy = I.getArgOperand(ArgI)->getType();
6253 if (!ArgTy->isVectorTy())
6254 break;
6255 NumElts += getTargetData()->getTypeAllocSize(ArgTy) / 8;
6256 }
6257 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
6258 Info.ptrVal = I.getArgOperand(0);
6259 Info.offset = 0;
6260 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
6261 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
6262 Info.vol = false; // volatile stores with NEON intrinsics not supported
6263 Info.readMem = false;
6264 Info.writeMem = true;
6265 return true;
6266 }
6267 default:
6268 break;
6269 }
6270
6271 return false;
6272}