blob: 9358ee8f4dbf73f86058fa465098b96a8e0f6eb0 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Chenga8e29892007-01-19 07:51:42 +000041def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
42
43def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
44 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
45
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000046def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000047def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
48 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000049def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000050
Jim Grosbach7c03dbd2009-12-14 21:24:16 +000051def SDT_ARMMEMBARRIERV7 : SDTypeProfile<0, 0, []>;
52def SDT_ARMSYNCBARRIERV7 : SDTypeProfile<0, 0, []>;
53def SDT_ARMMEMBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
54def SDT_ARMSYNCBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000055
Evan Chenga8e29892007-01-19 07:51:42 +000056// Node definitions.
57def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000058def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
59
Bill Wendlingc69107c2007-11-13 09:19:02 +000060def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000061 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000062def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000063 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000064
65def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000066 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
67 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000068def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000069 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
70 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000071def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000072 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
73 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000074
Chris Lattner48be23c2008-01-15 22:02:54 +000075def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000076 [SDNPHasChain, SDNPOptInFlag]>;
77
78def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
79 [SDNPInFlag]>;
80def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
81 [SDNPInFlag]>;
82
83def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
84 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
85
86def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
87 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +000088def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
89 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090
91def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
92 [SDNPOutFlag]>;
93
David Goodwinc0309b42009-06-29 15:33:01 +000094def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
95 [SDNPOutFlag,SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +000096
Evan Chenga8e29892007-01-19 07:51:42 +000097def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
98
99def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
100def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
101def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000102
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000103def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000104def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
105 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000106def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
107 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000108
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000109def ARMMemBarrierV7 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV7,
Jim Grosbach3728e962009-12-10 00:11:09 +0000110 [SDNPHasChain]>;
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000111def ARMSyncBarrierV7 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV7,
112 [SDNPHasChain]>;
113def ARMMemBarrierV6 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV6,
114 [SDNPHasChain]>;
115def ARMSyncBarrierV6 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV6,
Jim Grosbach3728e962009-12-10 00:11:09 +0000116 [SDNPHasChain]>;
117
Evan Chengf609bb82010-01-19 00:44:15 +0000118def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
119
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000120//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000121// ARM Instruction Predicate Definitions.
122//
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000123def HasV4T : Predicate<"Subtarget->hasV4TOps()">;
124def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000125def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
126def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
127def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Evan Chengedcbada2009-07-06 22:05:45 +0000128def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
Evan Cheng5adb66a2009-09-28 09:14:39 +0000129def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Bob Wilson5bafff32009-06-22 23:27:02 +0000130def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
Bob Wilsonec80e262010-04-09 20:41:18 +0000131def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Bob Wilson5bafff32009-06-22 23:27:02 +0000132def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
133def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
134def HasNEON : Predicate<"Subtarget->hasNEON()">;
Jim Grosbach29402132010-05-05 23:44:43 +0000135def HasDivide : Predicate<"Subtarget->hasDivide()">;
136def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000137def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
138def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000139def IsThumb : Predicate<"Subtarget->isThumb()">;
Evan Chengf49810c2009-06-23 17:48:47 +0000140def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengd770d9e2009-07-02 06:38:40 +0000141def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000142def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson54fc1242009-06-22 21:01:46 +0000143def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
144def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000145
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000146// FIXME: Eventually this will be just "hasV6T2Ops".
147def UseMovt : Predicate<"Subtarget->useMovt()">;
148def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
149
Jim Grosbach26767372010-03-24 22:31:46 +0000150def UseVMLx : Predicate<"Subtarget->useVMLx()">;
151
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000152//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000153// ARM Flag Definitions.
154
155class RegConstraint<string C> {
156 string Constraints = C;
157}
158
159//===----------------------------------------------------------------------===//
160// ARM specific transformation functions and pattern fragments.
161//
162
Evan Chenga8e29892007-01-19 07:51:42 +0000163// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
164// so_imm_neg def below.
165def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000167}]>;
168
169// so_imm_not_XFORM - Return a so_imm value packed into the format described for
170// so_imm_not def below.
171def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000173}]>;
174
175// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
176def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000177 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000178 return v == 8 || v == 16 || v == 24;
179}]>;
180
181/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
182def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000183 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000184}]>;
185
186/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
187def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000188 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000189}]>;
190
Jim Grosbach64171712010-02-16 21:07:46 +0000191def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000192 PatLeaf<(imm), [{
193 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
194 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000195
Evan Chenga2515702007-03-19 07:09:02 +0000196def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000197 PatLeaf<(imm), [{
198 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
199 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000200
201// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
202def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000203 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000204}]>;
205
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000206/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
207/// e.g., 0xf000ffff
208def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000209 PatLeaf<(imm), [{
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000210 uint32_t v = (uint32_t)N->getZExtValue();
211 if (v == 0xffffffff)
212 return 0;
David Goodwinc2ffd282009-07-14 00:57:56 +0000213 // there can be 1's on either or both "outsides", all the "inside"
214 // bits must be 0's
215 unsigned int lsb = 0, msb = 31;
216 while (v & (1 << msb)) --msb;
217 while (v & (1 << lsb)) ++lsb;
218 for (unsigned int i = lsb; i <= msb; ++i) {
219 if (v & (1 << i))
220 return 0;
221 }
222 return 1;
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000223}] > {
224 let PrintMethod = "printBitfieldInvMaskImmOperand";
225}
226
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000227/// Split a 32-bit immediate into two 16 bit parts.
228def lo16 : SDNodeXForm<imm, [{
229 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() & 0xffff,
230 MVT::i32);
231}]>;
232
233def hi16 : SDNodeXForm<imm, [{
234 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
235}]>;
236
237def lo16AllZero : PatLeaf<(i32 imm), [{
238 // Returns true if all low 16-bits are 0.
239 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000240}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000241
Jim Grosbach64171712010-02-16 21:07:46 +0000242/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000243/// [0.65535].
244def imm0_65535 : PatLeaf<(i32 imm), [{
245 return (uint32_t)N->getZExtValue() < 65536;
246}]>;
247
Evan Cheng37f25d92008-08-28 23:39:26 +0000248class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
249class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000250
Jim Grosbach0a145f32010-02-16 20:17:57 +0000251/// adde and sube predicates - True based on whether the carry flag output
252/// will be needed or not.
253def adde_dead_carry :
254 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
255 [{return !N->hasAnyUseOfValue(1);}]>;
256def sube_dead_carry :
257 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
258 [{return !N->hasAnyUseOfValue(1);}]>;
259def adde_live_carry :
260 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
261 [{return N->hasAnyUseOfValue(1);}]>;
262def sube_live_carry :
263 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
264 [{return N->hasAnyUseOfValue(1);}]>;
265
Evan Chenga8e29892007-01-19 07:51:42 +0000266//===----------------------------------------------------------------------===//
267// Operand Definitions.
268//
269
270// Branch target.
271def brtarget : Operand<OtherVT>;
272
Evan Chenga8e29892007-01-19 07:51:42 +0000273// A list of registers separated by comma. Used by load/store multiple.
274def reglist : Operand<i32> {
275 let PrintMethod = "printRegisterList";
276}
277
278// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
279def cpinst_operand : Operand<i32> {
280 let PrintMethod = "printCPInstOperand";
281}
282
283def jtblock_operand : Operand<i32> {
284 let PrintMethod = "printJTBlockOperand";
285}
Evan Cheng66ac5312009-07-25 00:33:29 +0000286def jt2block_operand : Operand<i32> {
287 let PrintMethod = "printJT2BlockOperand";
288}
Evan Chenga8e29892007-01-19 07:51:42 +0000289
290// Local PC labels.
291def pclabel : Operand<i32> {
292 let PrintMethod = "printPCLabel";
293}
294
295// shifter_operand operands: so_reg and so_imm.
296def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000297 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000298 [shl,srl,sra,rotr]> {
299 let PrintMethod = "printSORegOperand";
300 let MIOperandInfo = (ops GPR, GPR, i32imm);
301}
302
303// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
304// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
305// represented in the imm field in the same 12-bit form that they are encoded
306// into so_imm instructions: the 8-bit immediate is the least significant bits
307// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
308def so_imm : Operand<i32>,
Evan Chenge7cbe412009-07-08 21:03:57 +0000309 PatLeaf<(imm), [{
310 return ARM_AM::getSOImmVal(N->getZExtValue()) != -1;
311 }]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000312 let PrintMethod = "printSOImmOperand";
313}
314
Evan Chengc70d1842007-03-20 08:11:30 +0000315// Break so_imm's up into two pieces. This handles immediates with up to 16
316// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
317// get the first/second pieces.
318def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000319 PatLeaf<(imm), [{
320 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
321 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000322 let PrintMethod = "printSOImm2PartOperand";
323}
324
325def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000326 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000328}]>;
329
330def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000331 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000333}]>;
334
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000335def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
336 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
337 }]> {
338 let PrintMethod = "printSOImm2PartOperand";
339}
340
341def so_neg_imm2part_1 : SDNodeXForm<imm, [{
342 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
343 return CurDAG->getTargetConstant(V, MVT::i32);
344}]>;
345
346def so_neg_imm2part_2 : SDNodeXForm<imm, [{
347 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
348 return CurDAG->getTargetConstant(V, MVT::i32);
349}]>;
350
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000351/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
352def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
353 return (int32_t)N->getZExtValue() < 32;
354}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000355
356// Define ARM specific addressing modes.
357
358// addrmode2 := reg +/- reg shop imm
359// addrmode2 := reg +/- imm12
360//
361def addrmode2 : Operand<i32>,
362 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
363 let PrintMethod = "printAddrMode2Operand";
364 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
365}
366
367def am2offset : Operand<i32>,
368 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
369 let PrintMethod = "printAddrMode2OffsetOperand";
370 let MIOperandInfo = (ops GPR, i32imm);
371}
372
373// addrmode3 := reg +/- reg
374// addrmode3 := reg +/- imm8
375//
376def addrmode3 : Operand<i32>,
377 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
378 let PrintMethod = "printAddrMode3Operand";
379 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
380}
381
382def am3offset : Operand<i32>,
383 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
384 let PrintMethod = "printAddrMode3OffsetOperand";
385 let MIOperandInfo = (ops GPR, i32imm);
386}
387
388// addrmode4 := reg, <mode|W>
389//
390def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000391 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000392 let PrintMethod = "printAddrMode4Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000393 let MIOperandInfo = (ops GPR:$addr, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000394}
395
396// addrmode5 := reg +/- imm8*4
397//
398def addrmode5 : Operand<i32>,
399 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
400 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000401 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000402}
403
Bob Wilson8b024a52009-07-01 23:16:05 +0000404// addrmode6 := reg with optional writeback
405//
406def addrmode6 : Operand<i32>,
Bob Wilson226036e2010-03-20 22:13:40 +0000407 ComplexPattern<i32, 2, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000408 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000409 let MIOperandInfo = (ops GPR:$addr, i32imm);
410}
411
412def am6offset : Operand<i32> {
413 let PrintMethod = "printAddrMode6OffsetOperand";
414 let MIOperandInfo = (ops GPR);
Bob Wilson8b024a52009-07-01 23:16:05 +0000415}
416
Evan Chenga8e29892007-01-19 07:51:42 +0000417// addrmodepc := pc + reg
418//
419def addrmodepc : Operand<i32>,
420 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
421 let PrintMethod = "printAddrModePCOperand";
422 let MIOperandInfo = (ops GPR, i32imm);
423}
424
Bob Wilson4f38b382009-08-21 21:58:55 +0000425def nohash_imm : Operand<i32> {
426 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000427}
428
Evan Chenga8e29892007-01-19 07:51:42 +0000429//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000430
Evan Cheng37f25d92008-08-28 23:39:26 +0000431include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000432
433//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000434// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000435//
436
Evan Cheng3924f782008-08-29 07:36:24 +0000437/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000438/// binop that produces a value.
Evan Cheng8de898a2009-06-26 00:19:44 +0000439multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
440 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000441 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000442 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000443 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
444 let Inst{25} = 1;
445 }
Evan Chengedda31c2008-11-05 18:35:52 +0000446 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000447 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000448 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
Johnny Chen04301522009-11-07 00:54:36 +0000449 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000450 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000451 let isCommutable = Commutable;
452 }
Evan Chengedda31c2008-11-05 18:35:52 +0000453 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000454 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000455 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
456 let Inst{25} = 0;
457 }
Evan Chenga8e29892007-01-19 07:51:42 +0000458}
459
Evan Cheng1e249e32009-06-25 20:59:23 +0000460/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000461/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000462let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000463multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
464 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000465 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000466 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000467 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000468 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000469 let Inst{25} = 1;
470 }
Evan Chengedda31c2008-11-05 18:35:52 +0000471 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000472 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000473 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
474 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000475 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000476 let Inst{20} = 1;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000477 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000478 }
Evan Chengedda31c2008-11-05 18:35:52 +0000479 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000480 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000481 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000482 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000483 let Inst{25} = 0;
484 }
Evan Cheng071a2792007-09-11 19:55:27 +0000485}
Evan Chengc85e8322007-07-05 07:13:32 +0000486}
487
488/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000489/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000490/// a explicit result, only implicitly set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000491let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000492multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
493 bit Commutable = 0> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000494 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, IIC_iCMPi,
Evan Cheng162e3092009-10-26 23:45:59 +0000495 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000496 [(opnode GPR:$a, so_imm:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000497 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000498 let Inst{25} = 1;
499 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000500 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, IIC_iCMPr,
Evan Cheng162e3092009-10-26 23:45:59 +0000501 opc, "\t$a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000502 [(opnode GPR:$a, GPR:$b)]> {
Johnny Chen04301522009-11-07 00:54:36 +0000503 let Inst{11-4} = 0b00000000;
Bob Wilson5361cd22009-10-13 17:35:30 +0000504 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000505 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000506 let isCommutable = Commutable;
507 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000508 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, IIC_iCMPsr,
Evan Cheng162e3092009-10-26 23:45:59 +0000509 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000510 [(opnode GPR:$a, so_reg:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000511 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000512 let Inst{25} = 0;
513 }
Evan Cheng071a2792007-09-11 19:55:27 +0000514}
Evan Chenga8e29892007-01-19 07:51:42 +0000515}
516
Evan Chenga8e29892007-01-19 07:51:42 +0000517/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
518/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000519/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
520multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000521 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng162e3092009-10-26 23:45:59 +0000522 IIC_iUNAr, opc, "\t$dst, $src",
David Goodwin5d598aa2009-08-19 18:00:44 +0000523 [(set GPR:$dst, (opnode GPR:$src))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000524 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000525 let Inst{11-10} = 0b00;
526 let Inst{19-16} = 0b1111;
527 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000528 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000529 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
David Goodwin5d598aa2009-08-19 18:00:44 +0000530 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000531 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000532 let Inst{19-16} = 0b1111;
533 }
Evan Chenga8e29892007-01-19 07:51:42 +0000534}
535
Johnny Chen2ec5e492010-02-22 21:50:40 +0000536multiclass AI_unary_rrot_np<bits<8> opcod, string opc> {
537 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
538 IIC_iUNAr, opc, "\t$dst, $src",
539 [/* For disassembly only; pattern left blank */]>,
540 Requires<[IsARM, HasV6]> {
541 let Inst{11-10} = 0b00;
542 let Inst{19-16} = 0b1111;
543 }
544 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
545 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
546 [/* For disassembly only; pattern left blank */]>,
547 Requires<[IsARM, HasV6]> {
548 let Inst{19-16} = 0b1111;
549 }
550}
551
Evan Chenga8e29892007-01-19 07:51:42 +0000552/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
553/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000554multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
555 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng162e3092009-10-26 23:45:59 +0000556 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000557 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000558 Requires<[IsARM, HasV6]> {
559 let Inst{11-10} = 0b00;
560 }
Jim Grosbach80dc1162010-02-16 21:23:02 +0000561 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
562 i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000563 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000564 [(set GPR:$dst, (opnode GPR:$LHS,
565 (rotr GPR:$RHS, rot_imm:$rot)))]>,
566 Requires<[IsARM, HasV6]>;
567}
568
Johnny Chen2ec5e492010-02-22 21:50:40 +0000569// For disassembly only.
570multiclass AI_bin_rrot_np<bits<8> opcod, string opc> {
571 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
572 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
573 [/* For disassembly only; pattern left blank */]>,
574 Requires<[IsARM, HasV6]> {
575 let Inst{11-10} = 0b00;
576 }
577 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
578 i32imm:$rot),
579 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
580 [/* For disassembly only; pattern left blank */]>,
581 Requires<[IsARM, HasV6]>;
582}
583
Evan Cheng62674222009-06-25 23:34:10 +0000584/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
585let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000586multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
587 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000588 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000589 DPFrm, IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000590 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000591 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000592 let Inst{25} = 1;
593 }
Evan Cheng62674222009-06-25 23:34:10 +0000594 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000595 DPFrm, IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000596 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000597 Requires<[IsARM]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000598 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000599 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000600 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000601 }
Evan Cheng62674222009-06-25 23:34:10 +0000602 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000603 DPSoRegFrm, IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000604 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000605 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000606 let Inst{25} = 0;
607 }
Jim Grosbache5165492009-11-09 00:11:35 +0000608}
609// Carry setting variants
610let Defs = [CPSR] in {
611multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
612 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000613 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000614 DPFrm, IIC_iALUi, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000615 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000616 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000617 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000618 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000619 }
Evan Cheng62674222009-06-25 23:34:10 +0000620 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000621 DPFrm, IIC_iALUr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000622 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000623 Requires<[IsARM]> {
Johnny Chen04301522009-11-07 00:54:36 +0000624 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000625 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000626 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000627 }
Evan Cheng62674222009-06-25 23:34:10 +0000628 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000629 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000630 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000631 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000632 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000633 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000634 }
Evan Cheng071a2792007-09-11 19:55:27 +0000635}
Evan Chengc85e8322007-07-05 07:13:32 +0000636}
Jim Grosbache5165492009-11-09 00:11:35 +0000637}
Evan Chengc85e8322007-07-05 07:13:32 +0000638
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000639//===----------------------------------------------------------------------===//
640// Instructions
641//===----------------------------------------------------------------------===//
642
Evan Chenga8e29892007-01-19 07:51:42 +0000643//===----------------------------------------------------------------------===//
644// Miscellaneous Instructions.
645//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000646
Evan Chenga8e29892007-01-19 07:51:42 +0000647/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
648/// the function. The first operand is the ID# for this instruction, the second
649/// is the index into the MachineConstantPool that this is, the third is the
650/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000651let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000652def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000653PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000654 i32imm:$size), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000655 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000656
Jim Grosbach4642ad32010-02-22 23:10:38 +0000657// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
658// from removing one half of the matched pairs. That breaks PEI, which assumes
659// these will always be in pairs, and asserts if it finds otherwise. Better way?
660let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000661def ADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000662PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000663 "${:comment} ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000664 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000665
Jim Grosbach64171712010-02-16 21:07:46 +0000666def ADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000667PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000668 "${:comment} ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000669 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000670}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000671
Johnny Chenf4d81052010-02-12 22:53:19 +0000672def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000673 [/* For disassembly only; pattern left blank */]>,
674 Requires<[IsARM, HasV6T2]> {
675 let Inst{27-16} = 0b001100100000;
676 let Inst{7-0} = 0b00000000;
677}
678
Johnny Chenf4d81052010-02-12 22:53:19 +0000679def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
680 [/* For disassembly only; pattern left blank */]>,
681 Requires<[IsARM, HasV6T2]> {
682 let Inst{27-16} = 0b001100100000;
683 let Inst{7-0} = 0b00000001;
684}
685
686def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
687 [/* For disassembly only; pattern left blank */]>,
688 Requires<[IsARM, HasV6T2]> {
689 let Inst{27-16} = 0b001100100000;
690 let Inst{7-0} = 0b00000010;
691}
692
693def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
694 [/* For disassembly only; pattern left blank */]>,
695 Requires<[IsARM, HasV6T2]> {
696 let Inst{27-16} = 0b001100100000;
697 let Inst{7-0} = 0b00000011;
698}
699
Johnny Chen2ec5e492010-02-22 21:50:40 +0000700def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
701 "\t$dst, $a, $b",
702 [/* For disassembly only; pattern left blank */]>,
703 Requires<[IsARM, HasV6]> {
704 let Inst{27-20} = 0b01101000;
705 let Inst{7-4} = 0b1011;
706}
707
Johnny Chenf4d81052010-02-12 22:53:19 +0000708def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
709 [/* For disassembly only; pattern left blank */]>,
710 Requires<[IsARM, HasV6T2]> {
711 let Inst{27-16} = 0b001100100000;
712 let Inst{7-0} = 0b00000100;
713}
714
Johnny Chenc6f7b272010-02-11 18:12:29 +0000715// The i32imm operand $val can be used by a debugger to store more information
716// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000717def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000718 [/* For disassembly only; pattern left blank */]>,
719 Requires<[IsARM]> {
720 let Inst{27-20} = 0b00010010;
721 let Inst{7-4} = 0b0111;
722}
723
Johnny Chenb98e1602010-02-12 18:55:33 +0000724// Change Processor State is a system instruction -- for disassembly only.
725// The singleton $opt operand contains the following information:
726// opt{4-0} = mode from Inst{4-0}
727// opt{5} = changemode from Inst{17}
728// opt{8-6} = AIF from Inst{8-6}
729// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000730def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000731 [/* For disassembly only; pattern left blank */]>,
732 Requires<[IsARM]> {
733 let Inst{31-28} = 0b1111;
734 let Inst{27-20} = 0b00010000;
735 let Inst{16} = 0;
736 let Inst{5} = 0;
737}
738
Johnny Chenb92a23f2010-02-21 04:42:01 +0000739// Preload signals the memory system of possible future data/instruction access.
740// These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000741//
742// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
743// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chenb92a23f2010-02-21 04:42:01 +0000744multiclass APreLoad<bit data, bit read, string opc> {
745
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000746 def i : AXI<(outs), (ins GPR:$base, neg_zero:$imm), MiscFrm, NoItinerary,
Johnny Chenb92a23f2010-02-21 04:42:01 +0000747 !strconcat(opc, "\t[$base, $imm]"), []> {
748 let Inst{31-26} = 0b111101;
749 let Inst{25} = 0; // 0 for immediate form
750 let Inst{24} = data;
751 let Inst{22} = read;
752 let Inst{21-20} = 0b01;
753 }
754
755 def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary,
756 !strconcat(opc, "\t$addr"), []> {
757 let Inst{31-26} = 0b111101;
758 let Inst{25} = 1; // 1 for register form
759 let Inst{24} = data;
760 let Inst{22} = read;
761 let Inst{21-20} = 0b01;
762 let Inst{4} = 0;
763 }
764}
765
766defm PLD : APreLoad<1, 1, "pld">;
767defm PLDW : APreLoad<1, 0, "pldw">;
768defm PLI : APreLoad<0, 1, "pli">;
769
Johnny Chena1e76212010-02-13 02:51:09 +0000770def SETENDBE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tbe",
771 [/* For disassembly only; pattern left blank */]>,
772 Requires<[IsARM]> {
773 let Inst{31-28} = 0b1111;
774 let Inst{27-20} = 0b00010000;
775 let Inst{16} = 1;
776 let Inst{9} = 1;
777 let Inst{7-4} = 0b0000;
778}
779
780def SETENDLE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tle",
781 [/* For disassembly only; pattern left blank */]>,
782 Requires<[IsARM]> {
783 let Inst{31-28} = 0b1111;
784 let Inst{27-20} = 0b00010000;
785 let Inst{16} = 1;
786 let Inst{9} = 0;
787 let Inst{7-4} = 0b0000;
788}
789
Johnny Chenf4d81052010-02-12 22:53:19 +0000790def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000791 [/* For disassembly only; pattern left blank */]>,
792 Requires<[IsARM, HasV7]> {
793 let Inst{27-16} = 0b001100100000;
794 let Inst{7-4} = 0b1111;
795}
796
Johnny Chenba6e0332010-02-11 17:14:31 +0000797// A5.4 Permanently UNDEFINED instructions.
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000798// FIXME: Temporary emitted as raw bytes until this pseudo-op will be added to
799// binutils
Evan Chengfb3611d2010-05-11 07:26:32 +0000800let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000801def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000802 ".long 0xe7ffdefe ${:comment} trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +0000803 Requires<[IsARM]> {
804 let Inst{27-25} = 0b011;
805 let Inst{24-20} = 0b11111;
806 let Inst{7-5} = 0b111;
807 let Inst{4} = 0b1;
808}
809
Evan Cheng12c3a532008-11-06 17:48:05 +0000810// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000811let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000812def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000813 Pseudo, IIC_iALUr, "\n$cp:\n\tadd$p\t$dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000814 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000815
Evan Cheng325474e2008-01-07 23:56:57 +0000816let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000817def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000818 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr$p\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000819 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000820
Evan Chengd87293c2008-11-06 08:47:38 +0000821def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000822 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000823 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
824
Evan Chengd87293c2008-11-06 08:47:38 +0000825def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000826 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000827 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
828
Evan Chengd87293c2008-11-06 08:47:38 +0000829def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000830 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000831 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
832
Evan Chengd87293c2008-11-06 08:47:38 +0000833def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000834 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000835 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
836}
Chris Lattner13c63102008-01-06 05:55:01 +0000837let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000838def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000839 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr$p\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000840 [(store GPR:$src, addrmodepc:$addr)]>;
841
Evan Chengd87293c2008-11-06 08:47:38 +0000842def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000843 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrh${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000844 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
845
Evan Chengd87293c2008-11-06 08:47:38 +0000846def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000847 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrb${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000848 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
849}
Evan Cheng12c3a532008-11-06 17:48:05 +0000850} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000851
Evan Chenge07715c2009-06-23 05:25:29 +0000852
853// LEApcrel - Load a pc-relative address into a register without offending the
854// assembler.
Evan Chengea420b22010-05-19 01:52:25 +0000855let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +0000856let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000857def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000858 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +0000859 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +0000860
Evan Cheng023dd3f2009-06-24 23:14:45 +0000861def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000862 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +0000863 Pseudo, IIC_iALUi,
864 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000865 let Inst{25} = 1;
866}
Evan Chengea420b22010-05-19 01:52:25 +0000867} // neverHasSideEffects
Evan Chenge07715c2009-06-23 05:25:29 +0000868
Evan Chenga8e29892007-01-19 07:51:42 +0000869//===----------------------------------------------------------------------===//
870// Control Flow Instructions.
871//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000872
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000873let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
874 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +0000875 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000876 "bx", "\tlr", [(ARMretflag)]>,
877 Requires<[IsARM, HasV4T]> {
878 let Inst{3-0} = 0b1110;
879 let Inst{7-4} = 0b0001;
880 let Inst{19-8} = 0b111111111111;
881 let Inst{27-20} = 0b00010010;
882 }
883
884 // ARMV4 only
885 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
886 "mov", "\tpc, lr", [(ARMretflag)]>,
887 Requires<[IsARM, NoV4T]> {
888 let Inst{11-0} = 0b000000001110;
889 let Inst{15-12} = 0b1111;
890 let Inst{19-16} = 0b0000;
891 let Inst{27-20} = 0b00011010;
892 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000893}
Rafael Espindola27185192006-09-29 21:20:16 +0000894
Bob Wilson04ea6e52009-10-28 00:37:03 +0000895// Indirect branches
896let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000897 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000898 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000899 [(brind GPR:$dst)]>,
900 Requires<[IsARM, HasV4T]> {
Bob Wilson04ea6e52009-10-28 00:37:03 +0000901 let Inst{7-4} = 0b0001;
902 let Inst{19-8} = 0b111111111111;
903 let Inst{27-20} = 0b00010010;
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000904 let Inst{31-28} = 0b1110;
Bob Wilson04ea6e52009-10-28 00:37:03 +0000905 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000906
907 // ARMV4 only
908 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
909 [(brind GPR:$dst)]>,
910 Requires<[IsARM, NoV4T]> {
911 let Inst{11-4} = 0b00000000;
912 let Inst{15-12} = 0b1111;
913 let Inst{19-16} = 0b0000;
914 let Inst{27-20} = 0b00011010;
915 let Inst{31-28} = 0b1110;
916 }
Bob Wilson04ea6e52009-10-28 00:37:03 +0000917}
918
Evan Chenga8e29892007-01-19 07:51:42 +0000919// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +0000920// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000921let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
922 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +0000923 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
924 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000925 IndexModeUpd, LdStMulFrm, IIC_Br,
Bob Wilsonab346052010-03-16 17:46:45 +0000926 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +0000927 "$addr.addr = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000928
Bob Wilson54fc1242009-06-22 21:01:46 +0000929// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000930let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000931 Defs = [R0, R1, R2, R3, R12, LR,
932 D0, D1, D2, D3, D4, D5, D6, D7,
933 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000934 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000935 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000936 IIC_Br, "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000937 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +0000938 Requires<[IsARM, IsNotDarwin]> {
939 let Inst{31-28} = 0b1110;
940 }
Evan Cheng277f0742007-06-19 21:05:09 +0000941
Evan Cheng12c3a532008-11-06 17:48:05 +0000942 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000943 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000944 [(ARMcall_pred tglobaladdr:$func)]>,
945 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000946
Evan Chenga8e29892007-01-19 07:51:42 +0000947 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000948 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000949 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000950 [(ARMcall GPR:$func)]>,
951 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000952 let Inst{7-4} = 0b0011;
953 let Inst{19-8} = 0b111111111111;
954 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000955 }
956
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000957 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +0000958 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
959 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000960 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +0000961 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000962 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000963 let Inst{7-4} = 0b0001;
964 let Inst{19-8} = 0b111111111111;
965 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +0000966 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000967
968 // ARMv4
969 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
970 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
971 [(ARMcall_nolink tGPR:$func)]>,
972 Requires<[IsARM, NoV4T, IsNotDarwin]> {
973 let Inst{11-4} = 0b00000000;
974 let Inst{15-12} = 0b1111;
975 let Inst{19-16} = 0b0000;
976 let Inst{27-20} = 0b00011010;
977 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000978}
979
980// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000981let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000982 Defs = [R0, R1, R2, R3, R9, R12, LR,
983 D0, D1, D2, D3, D4, D5, D6, D7,
984 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000985 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +0000986 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000987 IIC_Br, "bl\t${func:call}",
Johnny Cheneadeffb2009-10-27 20:45:15 +0000988 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
989 let Inst{31-28} = 0b1110;
990 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000991
992 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000993 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000994 [(ARMcall_pred tglobaladdr:$func)]>,
995 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +0000996
997 // ARMv5T and above
998 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000999 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001000 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
1001 let Inst{7-4} = 0b0011;
1002 let Inst{19-8} = 0b111111111111;
1003 let Inst{27-20} = 0b00010010;
1004 }
1005
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001006 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001007 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1008 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001009 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001010 [(ARMcall_nolink tGPR:$func)]>,
1011 Requires<[IsARM, HasV4T, IsDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001012 let Inst{7-4} = 0b0001;
1013 let Inst{19-8} = 0b111111111111;
1014 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001015 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001016
1017 // ARMv4
1018 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1019 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1020 [(ARMcall_nolink tGPR:$func)]>,
1021 Requires<[IsARM, NoV4T, IsDarwin]> {
1022 let Inst{11-4} = 0b00000000;
1023 let Inst{15-12} = 0b1111;
1024 let Inst{19-16} = 0b0000;
1025 let Inst{27-20} = 0b00011010;
1026 }
Rafael Espindola35574632006-07-18 17:00:30 +00001027}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001028
David Goodwin1a8f36e2009-08-12 18:31:53 +00001029let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001030 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001031 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001032 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001033 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001034 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001035
Owen Anderson20ab2902007-11-12 07:39:39 +00001036 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +00001037 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +00001038 IIC_Br, "mov\tpc, $target \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001039 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +00001040 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001041 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001042 let Inst{20} = 0; // S Bit
1043 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001044 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +00001045 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001046 def BR_JTm : JTI<(outs),
1047 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +00001048 IIC_Br, "ldr\tpc, $target \n$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001049 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1050 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001051 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001052 let Inst{20} = 1; // L bit
1053 let Inst{21} = 0; // W bit
1054 let Inst{22} = 0; // B bit
1055 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001056 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +00001057 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001058 def BR_JTadd : JTI<(outs),
1059 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +00001060 IIC_Br, "add\tpc, $target, $idx \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001061 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1062 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001063 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001064 let Inst{20} = 0; // S bit
1065 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001066 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +00001067 }
1068 } // isNotDuplicable = 1, isIndirectBranch = 1
1069 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001070
Evan Chengc85e8322007-07-05 07:13:32 +00001071 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001072 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001073 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001074 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001075 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001076}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001077
Johnny Chena1e76212010-02-13 02:51:09 +00001078// Branch and Exchange Jazelle -- for disassembly only
1079def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1080 [/* For disassembly only; pattern left blank */]> {
1081 let Inst{23-20} = 0b0010;
1082 //let Inst{19-8} = 0xfff;
1083 let Inst{7-4} = 0b0010;
1084}
1085
Johnny Chen0296f3e2010-02-16 21:59:54 +00001086// Secure Monitor Call is a system instruction -- for disassembly only
1087def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1088 [/* For disassembly only; pattern left blank */]> {
1089 let Inst{23-20} = 0b0110;
1090 let Inst{7-4} = 0b0111;
1091}
1092
Johnny Chen64dfb782010-02-16 20:04:27 +00001093// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001094let isCall = 1 in {
1095def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
1096 [/* For disassembly only; pattern left blank */]>;
1097}
1098
Johnny Chenfb566792010-02-17 21:39:10 +00001099// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +00001100def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1101 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001102 [/* For disassembly only; pattern left blank */]> {
1103 let Inst{31-28} = 0b1111;
1104 let Inst{22-20} = 0b110; // W = 1
1105}
1106
1107def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1108 NoItinerary, "srs${addr:submode}\tsp, $mode",
1109 [/* For disassembly only; pattern left blank */]> {
1110 let Inst{31-28} = 0b1111;
1111 let Inst{22-20} = 0b100; // W = 0
1112}
1113
Johnny Chenfb566792010-02-17 21:39:10 +00001114// Return From Exception is a system instruction -- for disassembly only
1115def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1116 NoItinerary, "rfe${addr:submode}\t$base!",
1117 [/* For disassembly only; pattern left blank */]> {
1118 let Inst{31-28} = 0b1111;
1119 let Inst{22-20} = 0b011; // W = 1
1120}
1121
1122def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1123 NoItinerary, "rfe${addr:submode}\t$base",
1124 [/* For disassembly only; pattern left blank */]> {
1125 let Inst{31-28} = 0b1111;
1126 let Inst{22-20} = 0b001; // W = 0
1127}
1128
Evan Chenga8e29892007-01-19 07:51:42 +00001129//===----------------------------------------------------------------------===//
1130// Load / store Instructions.
1131//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001132
Evan Chenga8e29892007-01-19 07:51:42 +00001133// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001134let canFoldAsLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001135def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001136 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001137 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001138
Evan Chengfa775d02007-03-19 07:20:03 +00001139// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001140let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1141 isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001142def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001143 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +00001144
Evan Chenga8e29892007-01-19 07:51:42 +00001145// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001146def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001147 IIC_iLoadr, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001148 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001149
Jim Grosbach64171712010-02-16 21:07:46 +00001150def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001151 IIC_iLoadr, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001152 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001153
Evan Chenga8e29892007-01-19 07:51:42 +00001154// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001155def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001156 IIC_iLoadr, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001157 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001158
David Goodwin5d598aa2009-08-19 18:00:44 +00001159def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001160 IIC_iLoadr, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001161 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001162
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001163let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001164// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001165def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001166 IIC_iLoadr, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001167 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001168
Evan Chenga8e29892007-01-19 07:51:42 +00001169// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001170def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001171 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001172 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001173
Evan Chengd87293c2008-11-06 08:47:38 +00001174def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001175 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001176 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001177
Evan Chengd87293c2008-11-06 08:47:38 +00001178def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001179 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001180 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001181
Evan Chengd87293c2008-11-06 08:47:38 +00001182def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001183 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001184 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001185
Evan Chengd87293c2008-11-06 08:47:38 +00001186def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001187 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001188 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001189
Evan Chengd87293c2008-11-06 08:47:38 +00001190def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001191 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001192 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001193
Evan Chengd87293c2008-11-06 08:47:38 +00001194def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001195 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001196 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001197
Evan Chengd87293c2008-11-06 08:47:38 +00001198def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001199 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001200 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001201
Evan Chengd87293c2008-11-06 08:47:38 +00001202def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001203 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001204 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001205
Evan Chengd87293c2008-11-06 08:47:38 +00001206def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001207 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001208 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001209
1210// For disassembly only
1211def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1212 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadr,
1213 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1214 Requires<[IsARM, HasV5TE]>;
1215
1216// For disassembly only
1217def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1218 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadr,
1219 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1220 Requires<[IsARM, HasV5TE]>;
1221
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001222} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001223
Johnny Chenadb561d2010-02-18 03:27:42 +00001224// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001225
1226def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
1227 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
1228 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1229 let Inst{21} = 1; // overwrite
1230}
1231
1232def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Johnny Chenadb561d2010-02-18 03:27:42 +00001233 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
1234 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1235 let Inst{21} = 1; // overwrite
1236}
1237
1238def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Johnny Chen1cfa0942010-04-15 23:12:47 +00001239 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001240 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1241 let Inst{21} = 1; // overwrite
1242}
1243
1244def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
1245 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1246 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1247 let Inst{21} = 1; // overwrite
1248}
1249
1250def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
1251 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1252 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001253 let Inst{21} = 1; // overwrite
1254}
1255
Evan Chenga8e29892007-01-19 07:51:42 +00001256// Store
David Goodwin5d598aa2009-08-19 18:00:44 +00001257def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Evan Cheng162e3092009-10-26 23:45:59 +00001258 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001259 [(store GPR:$src, addrmode2:$addr)]>;
1260
1261// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001262def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
1263 IIC_iStorer, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001264 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1265
David Goodwin5d598aa2009-08-19 18:00:44 +00001266def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001267 "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001268 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1269
1270// Store doubleword
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001271let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001272def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +00001273 StMiscFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001274 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001275
1276// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001277def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001278 (ins GPR:$src, GPR:$base, am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001279 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001280 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001281 [(set GPR:$base_wb,
1282 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1283
Evan Chengd87293c2008-11-06 08:47:38 +00001284def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001285 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001286 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001287 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001288 [(set GPR:$base_wb,
1289 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1290
Evan Chengd87293c2008-11-06 08:47:38 +00001291def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001292 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001293 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001294 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001295 [(set GPR:$base_wb,
1296 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1297
Evan Chengd87293c2008-11-06 08:47:38 +00001298def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001299 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001300 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001301 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001302 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1303 GPR:$base, am3offset:$offset))]>;
1304
Evan Chengd87293c2008-11-06 08:47:38 +00001305def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001306 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001307 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001308 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001309 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1310 GPR:$base, am2offset:$offset))]>;
1311
Evan Chengd87293c2008-11-06 08:47:38 +00001312def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001313 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001314 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001315 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001316 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1317 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001318
Johnny Chen39a4bb32010-02-18 22:31:18 +00001319// For disassembly only
1320def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1321 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1322 StMiscFrm, IIC_iStoreru,
1323 "strd", "\t$src1, $src2, [$base, $offset]!",
1324 "$base = $base_wb", []>;
1325
1326// For disassembly only
1327def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1328 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1329 StMiscFrm, IIC_iStoreru,
1330 "strd", "\t$src1, $src2, [$base], $offset",
1331 "$base = $base_wb", []>;
1332
Johnny Chenad4df4c2010-03-01 19:22:00 +00001333// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001334
1335def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001336 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001337 StFrm, IIC_iStoreru,
1338 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1339 [/* For disassembly only; pattern left blank */]> {
1340 let Inst{21} = 1; // overwrite
1341}
1342
1343def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001344 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001345 StFrm, IIC_iStoreru,
1346 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1347 [/* For disassembly only; pattern left blank */]> {
1348 let Inst{21} = 1; // overwrite
1349}
1350
Johnny Chenad4df4c2010-03-01 19:22:00 +00001351def STRHT: AI3sthpo<(outs GPR:$base_wb),
1352 (ins GPR:$src, GPR:$base,am3offset:$offset),
1353 StMiscFrm, IIC_iStoreru,
1354 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1355 [/* For disassembly only; pattern left blank */]> {
1356 let Inst{21} = 1; // overwrite
1357}
1358
Evan Chenga8e29892007-01-19 07:51:42 +00001359//===----------------------------------------------------------------------===//
1360// Load / store multiple Instructions.
1361//
1362
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001363let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001364def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001365 reglist:$dsts, variable_ops),
1366 IndexModeNone, LdStMulFrm, IIC_iLoadm,
Bob Wilson815baeb2010-03-13 01:08:20 +00001367 "ldm${addr:submode}${p}\t$addr, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001368
Bob Wilson815baeb2010-03-13 01:08:20 +00001369def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1370 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001371 IndexModeUpd, LdStMulFrm, IIC_iLoadm,
Bob Wilsonab346052010-03-16 17:46:45 +00001372 "ldm${addr:submode}${p}\t$addr!, $dsts",
Johnny Chene86425f2010-03-19 23:50:27 +00001373 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001374} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001375
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001376let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001377def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001378 reglist:$srcs, variable_ops),
1379 IndexModeNone, LdStMulFrm, IIC_iStorem,
Bob Wilson815baeb2010-03-13 01:08:20 +00001380 "stm${addr:submode}${p}\t$addr, $srcs", "", []>;
1381
1382def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1383 reglist:$srcs, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001384 IndexModeUpd, LdStMulFrm, IIC_iStorem,
Bob Wilsonab346052010-03-16 17:46:45 +00001385 "stm${addr:submode}${p}\t$addr!, $srcs",
Johnny Chene86425f2010-03-19 23:50:27 +00001386 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001387} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001388
1389//===----------------------------------------------------------------------===//
1390// Move Instructions.
1391//
1392
Evan Chengcd799b92009-06-12 20:46:18 +00001393let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001394def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001395 "mov", "\t$dst, $src", []>, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00001396 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001397 let Inst{25} = 0;
1398}
1399
Jim Grosbach64171712010-02-16 21:07:46 +00001400def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001401 DPSoRegFrm, IIC_iMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00001402 "mov", "\t$dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001403 let Inst{25} = 0;
1404}
Evan Chenga2515702007-03-19 07:09:02 +00001405
Evan Chengb3379fb2009-02-05 08:42:55 +00001406let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001407def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001408 "mov", "\t$dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP {
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001409 let Inst{25} = 1;
1410}
1411
1412let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001413def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001414 DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001415 "movw", "\t$dst, $src",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001416 [(set GPR:$dst, imm0_65535:$src)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001417 Requires<[IsARM, HasV6T2]>, UnaryDP {
Bob Wilson5361cd22009-10-13 17:35:30 +00001418 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001419 let Inst{25} = 1;
1420}
1421
Evan Cheng5adb66a2009-09-28 09:14:39 +00001422let Constraints = "$src = $dst" in
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001423def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
1424 DPFrm, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001425 "movt", "\t$dst, $imm",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001426 [(set GPR:$dst,
Jim Grosbach64171712010-02-16 21:07:46 +00001427 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001428 lo16AllZero:$imm))]>, UnaryDP,
1429 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +00001430 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001431 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001432}
Evan Cheng13ab0202007-07-10 18:08:01 +00001433
Evan Cheng20956592009-10-21 08:15:52 +00001434def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1435 Requires<[IsARM, HasV6T2]>;
1436
David Goodwinca01a8d2009-09-01 18:32:09 +00001437let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001438def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001439 "mov", "\t$dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +00001440 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001441
1442// These aren't really mov instructions, but we have to define them this way
1443// due to flag operands.
1444
Evan Cheng071a2792007-09-11 19:55:27 +00001445let Defs = [CPSR] in {
Jim Grosbach64171712010-02-16 21:07:46 +00001446def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001447 IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001448 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +00001449def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001450 IIC_iMOVsi, "movs", "\t$dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001451 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +00001452}
Evan Chenga8e29892007-01-19 07:51:42 +00001453
Evan Chenga8e29892007-01-19 07:51:42 +00001454//===----------------------------------------------------------------------===//
1455// Extend Instructions.
1456//
1457
1458// Sign extenders
1459
Evan Cheng97f48c32008-11-06 22:15:19 +00001460defm SXTB : AI_unary_rrot<0b01101010,
1461 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1462defm SXTH : AI_unary_rrot<0b01101011,
1463 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001464
Evan Cheng97f48c32008-11-06 22:15:19 +00001465defm SXTAB : AI_bin_rrot<0b01101010,
1466 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
1467defm SXTAH : AI_bin_rrot<0b01101011,
1468 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001469
Johnny Chen2ec5e492010-02-22 21:50:40 +00001470// For disassembly only
1471defm SXTB16 : AI_unary_rrot_np<0b01101000, "sxtb16">;
1472
1473// For disassembly only
1474defm SXTAB16 : AI_bin_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001475
1476// Zero extenders
1477
1478let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +00001479defm UXTB : AI_unary_rrot<0b01101110,
1480 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1481defm UXTH : AI_unary_rrot<0b01101111,
1482 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1483defm UXTB16 : AI_unary_rrot<0b01101100,
1484 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001485
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001486def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001487 (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001488def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001489 (UXTB16r_rot GPR:$Src, 8)>;
1490
Evan Cheng97f48c32008-11-06 22:15:19 +00001491defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001492 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +00001493defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001494 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001495}
1496
Evan Chenga8e29892007-01-19 07:51:42 +00001497// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001498// For disassembly only
1499defm UXTAB16 : AI_bin_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001500
Evan Chenga8e29892007-01-19 07:51:42 +00001501
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001502def SBFX : I<(outs GPR:$dst),
1503 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1504 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001505 "sbfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001506 Requires<[IsARM, HasV6T2]> {
1507 let Inst{27-21} = 0b0111101;
1508 let Inst{6-4} = 0b101;
1509}
1510
1511def UBFX : I<(outs GPR:$dst),
1512 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1513 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001514 "ubfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001515 Requires<[IsARM, HasV6T2]> {
1516 let Inst{27-21} = 0b0111111;
1517 let Inst{6-4} = 0b101;
1518}
1519
Evan Chenga8e29892007-01-19 07:51:42 +00001520//===----------------------------------------------------------------------===//
1521// Arithmetic Instructions.
1522//
1523
Jim Grosbach26421962008-10-14 20:36:24 +00001524defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng8de898a2009-06-26 00:19:44 +00001525 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001526defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001527 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001528
Evan Chengc85e8322007-07-05 07:13:32 +00001529// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001530defm ADDS : AI1_bin_s_irs<0b0100, "adds",
1531 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1532defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng1e249e32009-06-25 20:59:23 +00001533 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001534
Evan Cheng62674222009-06-25 23:34:10 +00001535defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001536 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001537defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001538 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001539defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001540 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001541defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001542 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001543
Evan Chengc85e8322007-07-05 07:13:32 +00001544// These don't define reg/reg forms, because they are handled above.
Evan Chengedda31c2008-11-05 18:35:52 +00001545def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001546 IIC_iALUi, "rsb", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001547 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
1548 let Inst{25} = 1;
1549}
Evan Cheng13ab0202007-07-10 18:08:01 +00001550
Evan Chengedda31c2008-11-05 18:35:52 +00001551def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001552 IIC_iALUsr, "rsb", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001553 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001554 let Inst{25} = 0;
1555}
Evan Chengc85e8322007-07-05 07:13:32 +00001556
1557// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001558let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001559def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001560 IIC_iALUi, "rsbs", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001561 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001562 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001563 let Inst{25} = 1;
1564}
Evan Chengedda31c2008-11-05 18:35:52 +00001565def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001566 IIC_iALUsr, "rsbs", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001567 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001568 let Inst{20} = 1;
1569 let Inst{25} = 0;
1570}
Evan Cheng071a2792007-09-11 19:55:27 +00001571}
Evan Chengc85e8322007-07-05 07:13:32 +00001572
Evan Cheng62674222009-06-25 23:34:10 +00001573let Uses = [CPSR] in {
1574def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001575 DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001576 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1577 Requires<[IsARM]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001578 let Inst{25} = 1;
1579}
Evan Cheng62674222009-06-25 23:34:10 +00001580def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001581 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001582 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1583 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001584 let Inst{25} = 0;
1585}
Evan Cheng62674222009-06-25 23:34:10 +00001586}
1587
1588// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001589let Defs = [CPSR], Uses = [CPSR] in {
1590def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001591 DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001592 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1593 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001594 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001595 let Inst{25} = 1;
1596}
Evan Cheng1e249e32009-06-25 20:59:23 +00001597def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001598 DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001599 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1600 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001601 let Inst{20} = 1;
1602 let Inst{25} = 0;
1603}
Evan Cheng071a2792007-09-11 19:55:27 +00001604}
Evan Cheng2c614c52007-06-06 10:17:05 +00001605
Evan Chenga8e29892007-01-19 07:51:42 +00001606// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
1607def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1608 (SUBri GPR:$src, so_imm_neg:$imm)>;
1609
1610//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1611// (SUBSri GPR:$src, so_imm_neg:$imm)>;
1612//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
1613// (SBCri GPR:$src, so_imm_neg:$imm)>;
1614
1615// Note: These are implemented in C++ code, because they have to generate
1616// ADD/SUBrs instructions, which use a complex pattern that a xform function
1617// cannot produce.
1618// (mul X, 2^n+1) -> (add (X << n), X)
1619// (mul X, 2^n-1) -> (rsb X, (X << n))
1620
Johnny Chen667d1272010-02-22 18:50:54 +00001621// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00001622// GPR:$dst = GPR:$a op GPR:$b
Johnny Chen667d1272010-02-22 18:50:54 +00001623class AAI<bits<8> op27_20, bits<4> op7_4, string opc>
Johnny Chen2faf3912010-02-14 06:32:20 +00001624 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr,
Bob Wilson7dc97472010-02-15 23:43:47 +00001625 opc, "\t$dst, $a, $b",
1626 [/* For disassembly only; pattern left blank */]> {
Johnny Chen08b85f32010-02-13 01:21:01 +00001627 let Inst{27-20} = op27_20;
1628 let Inst{7-4} = op7_4;
1629}
1630
Johnny Chen667d1272010-02-22 18:50:54 +00001631// Saturating add/subtract -- for disassembly only
1632
1633def QADD : AAI<0b00010000, 0b0101, "qadd">;
1634def QADD16 : AAI<0b01100010, 0b0001, "qadd16">;
1635def QADD8 : AAI<0b01100010, 0b1001, "qadd8">;
1636def QASX : AAI<0b01100010, 0b0011, "qasx">;
1637def QDADD : AAI<0b00010100, 0b0101, "qdadd">;
1638def QDSUB : AAI<0b00010110, 0b0101, "qdsub">;
1639def QSAX : AAI<0b01100010, 0b0101, "qsax">;
1640def QSUB : AAI<0b00010010, 0b0101, "qsub">;
1641def QSUB16 : AAI<0b01100010, 0b0111, "qsub16">;
1642def QSUB8 : AAI<0b01100010, 0b1111, "qsub8">;
1643def UQADD16 : AAI<0b01100110, 0b0001, "uqadd16">;
1644def UQADD8 : AAI<0b01100110, 0b1001, "uqadd8">;
1645def UQASX : AAI<0b01100110, 0b0011, "uqasx">;
1646def UQSAX : AAI<0b01100110, 0b0101, "uqsax">;
1647def UQSUB16 : AAI<0b01100110, 0b0111, "uqsub16">;
1648def UQSUB8 : AAI<0b01100110, 0b1111, "uqsub8">;
1649
1650// Signed/Unsigned add/subtract -- for disassembly only
1651
1652def SASX : AAI<0b01100001, 0b0011, "sasx">;
1653def SADD16 : AAI<0b01100001, 0b0001, "sadd16">;
1654def SADD8 : AAI<0b01100001, 0b1001, "sadd8">;
1655def SSAX : AAI<0b01100001, 0b0101, "ssax">;
1656def SSUB16 : AAI<0b01100001, 0b0111, "ssub16">;
1657def SSUB8 : AAI<0b01100001, 0b1111, "ssub8">;
1658def UASX : AAI<0b01100101, 0b0011, "uasx">;
1659def UADD16 : AAI<0b01100101, 0b0001, "uadd16">;
1660def UADD8 : AAI<0b01100101, 0b1001, "uadd8">;
1661def USAX : AAI<0b01100101, 0b0101, "usax">;
1662def USUB16 : AAI<0b01100101, 0b0111, "usub16">;
1663def USUB8 : AAI<0b01100101, 0b1111, "usub8">;
1664
1665// Signed/Unsigned halving add/subtract -- for disassembly only
1666
1667def SHASX : AAI<0b01100011, 0b0011, "shasx">;
1668def SHADD16 : AAI<0b01100011, 0b0001, "shadd16">;
1669def SHADD8 : AAI<0b01100011, 0b1001, "shadd8">;
1670def SHSAX : AAI<0b01100011, 0b0101, "shsax">;
1671def SHSUB16 : AAI<0b01100011, 0b0111, "shsub16">;
1672def SHSUB8 : AAI<0b01100011, 0b1111, "shsub8">;
1673def UHASX : AAI<0b01100111, 0b0011, "uhasx">;
1674def UHADD16 : AAI<0b01100111, 0b0001, "uhadd16">;
1675def UHADD8 : AAI<0b01100111, 0b1001, "uhadd8">;
1676def UHSAX : AAI<0b01100111, 0b0101, "uhsax">;
1677def UHSUB16 : AAI<0b01100111, 0b0111, "uhsub16">;
1678def UHSUB8 : AAI<0b01100111, 0b1111, "uhsub8">;
1679
Johnny Chenadc77332010-02-26 22:04:29 +00001680// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00001681
Johnny Chenadc77332010-02-26 22:04:29 +00001682def USAD8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
Johnny Chen667d1272010-02-22 18:50:54 +00001683 MulFrm /* for convenience */, NoItinerary, "usad8",
1684 "\t$dst, $a, $b", []>,
1685 Requires<[IsARM, HasV6]> {
1686 let Inst{27-20} = 0b01111000;
1687 let Inst{15-12} = 0b1111;
1688 let Inst{7-4} = 0b0001;
1689}
1690def USADA8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
1691 MulFrm /* for convenience */, NoItinerary, "usada8",
1692 "\t$dst, $a, $b, $acc", []>,
1693 Requires<[IsARM, HasV6]> {
1694 let Inst{27-20} = 0b01111000;
1695 let Inst{7-4} = 0b0001;
1696}
1697
1698// Signed/Unsigned saturate -- for disassembly only
1699
1700def SSATlsl : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001701 DPFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a, lsl $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001702 [/* For disassembly only; pattern left blank */]> {
1703 let Inst{27-21} = 0b0110101;
1704 let Inst{6-4} = 0b001;
1705}
1706
1707def SSATasr : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001708 DPFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a, asr $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001709 [/* For disassembly only; pattern left blank */]> {
1710 let Inst{27-21} = 0b0110101;
1711 let Inst{6-4} = 0b101;
1712}
1713
1714def SSAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), DPFrm,
1715 NoItinerary, "ssat16", "\t$dst, $bit_pos, $a",
1716 [/* For disassembly only; pattern left blank */]> {
1717 let Inst{27-20} = 0b01101010;
1718 let Inst{7-4} = 0b0011;
1719}
1720
1721def USATlsl : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001722 DPFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a, lsl $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001723 [/* For disassembly only; pattern left blank */]> {
1724 let Inst{27-21} = 0b0110111;
1725 let Inst{6-4} = 0b001;
1726}
1727
1728def USATasr : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001729 DPFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a, asr $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001730 [/* For disassembly only; pattern left blank */]> {
1731 let Inst{27-21} = 0b0110111;
1732 let Inst{6-4} = 0b101;
1733}
1734
1735def USAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), DPFrm,
1736 NoItinerary, "usat16", "\t$dst, $bit_pos, $a",
1737 [/* For disassembly only; pattern left blank */]> {
1738 let Inst{27-20} = 0b01101110;
1739 let Inst{7-4} = 0b0011;
1740}
Evan Chenga8e29892007-01-19 07:51:42 +00001741
1742//===----------------------------------------------------------------------===//
1743// Bitwise Instructions.
1744//
1745
Jim Grosbach26421962008-10-14 20:36:24 +00001746defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng8de898a2009-06-26 00:19:44 +00001747 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001748defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng8de898a2009-06-26 00:19:44 +00001749 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001750defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng8de898a2009-06-26 00:19:44 +00001751 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001752defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001753 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001754
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001755def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001756 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001757 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001758 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1759 Requires<[IsARM, HasV6T2]> {
1760 let Inst{27-21} = 0b0111110;
1761 let Inst{6-0} = 0b0011111;
1762}
1763
Johnny Chenb2503c02010-02-17 06:31:48 +00001764// A8.6.18 BFI - Bitfield insert (Encoding A1)
1765// Added for disassembler with the pattern field purposely left blank.
1766def BFI : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
1767 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
1768 "bfi", "\t$dst, $src, $imm", "",
1769 [/* For disassembly only; pattern left blank */]>,
1770 Requires<[IsARM, HasV6T2]> {
1771 let Inst{27-21} = 0b0111110;
1772 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
1773}
1774
David Goodwin5d598aa2009-08-19 18:00:44 +00001775def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001776 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00001777 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001778 let Inst{25} = 0;
Johnny Chen04301522009-11-07 00:54:36 +00001779 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001780}
Evan Chengedda31c2008-11-05 18:35:52 +00001781def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001782 IIC_iMOVsr, "mvn", "\t$dst, $src",
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001783 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
1784 let Inst{25} = 0;
1785}
Evan Chengb3379fb2009-02-05 08:42:55 +00001786let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001787def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001788 IIC_iMOVi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00001789 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
1790 let Inst{25} = 1;
1791}
Evan Chenga8e29892007-01-19 07:51:42 +00001792
1793def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1794 (BICri GPR:$src, so_imm_not:$imm)>;
1795
1796//===----------------------------------------------------------------------===//
1797// Multiply Instructions.
1798//
1799
Evan Cheng8de898a2009-06-26 00:19:44 +00001800let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001801def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001802 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00001803 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001804
Evan Chengfbc9d412008-11-06 01:21:28 +00001805def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001806 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00001807 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001808
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001809def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001810 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00001811 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1812 Requires<[IsARM, HasV6T2]>;
1813
Evan Chenga8e29892007-01-19 07:51:42 +00001814// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001815let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001816let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001817def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001818 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001819 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001820
Evan Chengfbc9d412008-11-06 01:21:28 +00001821def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001822 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001823 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001824}
Evan Chenga8e29892007-01-19 07:51:42 +00001825
1826// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001827def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001828 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001829 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001830
Evan Chengfbc9d412008-11-06 01:21:28 +00001831def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001832 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001833 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001834
Evan Chengfbc9d412008-11-06 01:21:28 +00001835def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001836 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001837 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001838 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001839} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001840
1841// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001842def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001843 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00001844 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001845 Requires<[IsARM, HasV6]> {
1846 let Inst{7-4} = 0b0001;
1847 let Inst{15-12} = 0b1111;
1848}
Evan Cheng13ab0202007-07-10 18:08:01 +00001849
Johnny Chen2ec5e492010-02-22 21:50:40 +00001850def SMMULR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1851 IIC_iMUL32, "smmulr", "\t$dst, $a, $b",
1852 [/* For disassembly only; pattern left blank */]>,
1853 Requires<[IsARM, HasV6]> {
1854 let Inst{7-4} = 0b0011; // R = 1
1855 let Inst{15-12} = 0b1111;
1856}
1857
Evan Chengfbc9d412008-11-06 01:21:28 +00001858def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001859 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00001860 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001861 Requires<[IsARM, HasV6]> {
1862 let Inst{7-4} = 0b0001;
1863}
Evan Chenga8e29892007-01-19 07:51:42 +00001864
Johnny Chen2ec5e492010-02-22 21:50:40 +00001865def SMMLAR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1866 IIC_iMAC32, "smmlar", "\t$dst, $a, $b, $c",
1867 [/* For disassembly only; pattern left blank */]>,
1868 Requires<[IsARM, HasV6]> {
1869 let Inst{7-4} = 0b0011; // R = 1
1870}
Evan Chenga8e29892007-01-19 07:51:42 +00001871
Evan Chengfbc9d412008-11-06 01:21:28 +00001872def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001873 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001874 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001875 Requires<[IsARM, HasV6]> {
1876 let Inst{7-4} = 0b1101;
1877}
Evan Chenga8e29892007-01-19 07:51:42 +00001878
Johnny Chen2ec5e492010-02-22 21:50:40 +00001879def SMMLSR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1880 IIC_iMAC32, "smmlsr", "\t$dst, $a, $b, $c",
1881 [/* For disassembly only; pattern left blank */]>,
1882 Requires<[IsARM, HasV6]> {
1883 let Inst{7-4} = 0b1111; // R = 1
1884}
1885
Raul Herbster37fb5b12007-08-30 23:25:47 +00001886multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001887 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001888 IIC_iMUL32, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001889 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1890 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001891 Requires<[IsARM, HasV5TE]> {
1892 let Inst{5} = 0;
1893 let Inst{6} = 0;
1894 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001895
Evan Chengeb4f52e2008-11-06 03:35:07 +00001896 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001897 IIC_iMUL32, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001898 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001899 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001900 Requires<[IsARM, HasV5TE]> {
1901 let Inst{5} = 0;
1902 let Inst{6} = 1;
1903 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001904
Evan Chengeb4f52e2008-11-06 03:35:07 +00001905 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001906 IIC_iMUL32, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001907 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001908 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001909 Requires<[IsARM, HasV5TE]> {
1910 let Inst{5} = 1;
1911 let Inst{6} = 0;
1912 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001913
Evan Chengeb4f52e2008-11-06 03:35:07 +00001914 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001915 IIC_iMUL32, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001916 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
1917 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001918 Requires<[IsARM, HasV5TE]> {
1919 let Inst{5} = 1;
1920 let Inst{6} = 1;
1921 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001922
Evan Chengeb4f52e2008-11-06 03:35:07 +00001923 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001924 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001925 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001926 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001927 Requires<[IsARM, HasV5TE]> {
1928 let Inst{5} = 1;
1929 let Inst{6} = 0;
1930 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001931
Evan Chengeb4f52e2008-11-06 03:35:07 +00001932 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001933 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00001934 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001935 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001936 Requires<[IsARM, HasV5TE]> {
1937 let Inst{5} = 1;
1938 let Inst{6} = 1;
1939 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00001940}
1941
Raul Herbster37fb5b12007-08-30 23:25:47 +00001942
1943multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001944 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001945 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001946 [(set GPR:$dst, (add GPR:$acc,
1947 (opnode (sext_inreg GPR:$a, i16),
1948 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001949 Requires<[IsARM, HasV5TE]> {
1950 let Inst{5} = 0;
1951 let Inst{6} = 0;
1952 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001953
Evan Chengeb4f52e2008-11-06 03:35:07 +00001954 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001955 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001956 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00001957 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001958 Requires<[IsARM, HasV5TE]> {
1959 let Inst{5} = 0;
1960 let Inst{6} = 1;
1961 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001962
Evan Chengeb4f52e2008-11-06 03:35:07 +00001963 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001964 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001965 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001966 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001967 Requires<[IsARM, HasV5TE]> {
1968 let Inst{5} = 1;
1969 let Inst{6} = 0;
1970 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001971
Evan Chengeb4f52e2008-11-06 03:35:07 +00001972 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001973 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
1974 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
1975 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001976 Requires<[IsARM, HasV5TE]> {
1977 let Inst{5} = 1;
1978 let Inst{6} = 1;
1979 }
Evan Chenga8e29892007-01-19 07:51:42 +00001980
Evan Chengeb4f52e2008-11-06 03:35:07 +00001981 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001982 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001983 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001984 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001985 Requires<[IsARM, HasV5TE]> {
1986 let Inst{5} = 0;
1987 let Inst{6} = 0;
1988 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001989
Evan Chengeb4f52e2008-11-06 03:35:07 +00001990 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001991 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001992 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001993 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001994 Requires<[IsARM, HasV5TE]> {
1995 let Inst{5} = 0;
1996 let Inst{6} = 1;
1997 }
Rafael Espindola70673a12006-10-18 16:20:57 +00001998}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00001999
Raul Herbster37fb5b12007-08-30 23:25:47 +00002000defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2001defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002002
Johnny Chen83498e52010-02-12 21:59:23 +00002003// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
2004def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2005 IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
2006 [/* For disassembly only; pattern left blank */]>,
2007 Requires<[IsARM, HasV5TE]> {
2008 let Inst{5} = 0;
2009 let Inst{6} = 0;
2010}
2011
2012def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2013 IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
2014 [/* For disassembly only; pattern left blank */]>,
2015 Requires<[IsARM, HasV5TE]> {
2016 let Inst{5} = 0;
2017 let Inst{6} = 1;
2018}
2019
2020def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2021 IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
2022 [/* For disassembly only; pattern left blank */]>,
2023 Requires<[IsARM, HasV5TE]> {
2024 let Inst{5} = 1;
2025 let Inst{6} = 0;
2026}
2027
2028def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2029 IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
2030 [/* For disassembly only; pattern left blank */]>,
2031 Requires<[IsARM, HasV5TE]> {
2032 let Inst{5} = 1;
2033 let Inst{6} = 1;
2034}
2035
Johnny Chen667d1272010-02-22 18:50:54 +00002036// Helper class for AI_smld -- for disassembly only
2037class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2038 InstrItinClass itin, string opc, string asm>
2039 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
2040 let Inst{4} = 1;
2041 let Inst{5} = swap;
2042 let Inst{6} = sub;
2043 let Inst{7} = 0;
2044 let Inst{21-20} = 0b00;
2045 let Inst{22} = long;
2046 let Inst{27-23} = 0b01110;
2047}
2048
2049multiclass AI_smld<bit sub, string opc> {
2050
2051 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2052 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b, $acc">;
2053
2054 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2055 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b, $acc">;
2056
2057 def LD : AMulDualI<1, sub, 0, (outs GPR:$ldst,GPR:$hdst), (ins GPR:$a,GPR:$b),
2058 NoItinerary, !strconcat(opc, "ld"), "\t$ldst, $hdst, $a, $b">;
2059
2060 def LDX : AMulDualI<1, sub, 1, (outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2061 NoItinerary, !strconcat(opc, "ldx"),"\t$ldst, $hdst, $a, $b">;
2062
2063}
2064
2065defm SMLA : AI_smld<0, "smla">;
2066defm SMLS : AI_smld<1, "smls">;
2067
Johnny Chen2ec5e492010-02-22 21:50:40 +00002068multiclass AI_sdml<bit sub, string opc> {
2069
2070 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2071 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b"> {
2072 let Inst{15-12} = 0b1111;
2073 }
2074
2075 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2076 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b"> {
2077 let Inst{15-12} = 0b1111;
2078 }
2079
2080}
2081
2082defm SMUA : AI_sdml<0, "smua">;
2083defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002084
Evan Chenga8e29892007-01-19 07:51:42 +00002085//===----------------------------------------------------------------------===//
2086// Misc. Arithmetic Instructions.
2087//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002088
David Goodwin5d598aa2009-08-19 18:00:44 +00002089def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002090 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002091 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
2092 let Inst{7-4} = 0b0001;
2093 let Inst{11-8} = 0b1111;
2094 let Inst{19-16} = 0b1111;
2095}
Rafael Espindola199dd672006-10-17 13:13:23 +00002096
Jim Grosbach3482c802010-01-18 19:58:49 +00002097def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00002098 "rbit", "\t$dst, $src",
2099 [(set GPR:$dst, (ARMrbit GPR:$src))]>,
2100 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3482c802010-01-18 19:58:49 +00002101 let Inst{7-4} = 0b0011;
2102 let Inst{11-8} = 0b1111;
2103 let Inst{19-16} = 0b1111;
2104}
2105
David Goodwin5d598aa2009-08-19 18:00:44 +00002106def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002107 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002108 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
2109 let Inst{7-4} = 0b0011;
2110 let Inst{11-8} = 0b1111;
2111 let Inst{19-16} = 0b1111;
2112}
Rafael Espindola199dd672006-10-17 13:13:23 +00002113
David Goodwin5d598aa2009-08-19 18:00:44 +00002114def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002115 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002116 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002117 (or (and (srl GPR:$src, (i32 8)), 0xFF),
2118 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
2119 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
2120 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002121 Requires<[IsARM, HasV6]> {
2122 let Inst{7-4} = 0b1011;
2123 let Inst{11-8} = 0b1111;
2124 let Inst{19-16} = 0b1111;
2125}
Rafael Espindola27185192006-09-29 21:20:16 +00002126
David Goodwin5d598aa2009-08-19 18:00:44 +00002127def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002128 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002129 [(set GPR:$dst,
2130 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002131 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
2132 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002133 Requires<[IsARM, HasV6]> {
2134 let Inst{7-4} = 0b1011;
2135 let Inst{11-8} = 0b1111;
2136 let Inst{19-16} = 0b1111;
2137}
Rafael Espindola27185192006-09-29 21:20:16 +00002138
Evan Cheng8b59db32008-11-07 01:41:35 +00002139def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
2140 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00002141 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2, lsl $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00002142 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
2143 (and (shl GPR:$src2, (i32 imm:$shamt)),
2144 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002145 Requires<[IsARM, HasV6]> {
2146 let Inst{6-4} = 0b001;
2147}
Rafael Espindola27185192006-09-29 21:20:16 +00002148
Evan Chenga8e29892007-01-19 07:51:42 +00002149// Alternate cases for PKHBT where identities eliminate some nodes.
2150def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
2151 (PKHBT GPR:$src1, GPR:$src2, 0)>;
2152def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
2153 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002154
Rafael Espindolaa2845842006-10-05 16:48:49 +00002155
Evan Cheng8b59db32008-11-07 01:41:35 +00002156def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
2157 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00002158 IIC_iALUsi, "pkhtb", "\t$dst, $src1, $src2, asr $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00002159 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
2160 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Cheng8b59db32008-11-07 01:41:35 +00002161 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
2162 let Inst{6-4} = 0b101;
2163}
Rafael Espindola9e071f02006-10-02 19:30:56 +00002164
Evan Chenga8e29892007-01-19 07:51:42 +00002165// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2166// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002167def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Evan Chenga8e29892007-01-19 07:51:42 +00002168 (PKHTB GPR:$src1, GPR:$src2, 16)>;
2169def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
2170 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
2171 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002172
Evan Chenga8e29892007-01-19 07:51:42 +00002173//===----------------------------------------------------------------------===//
2174// Comparison Instructions...
2175//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002176
Jim Grosbach26421962008-10-14 20:36:24 +00002177defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00002178 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002179//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2180// Compare-to-zero still works out, just not the relationals
2181//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2182// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002183
Evan Chenga8e29892007-01-19 07:51:42 +00002184// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002185defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwinc0309b42009-06-29 15:33:01 +00002186 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002187defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwinc0309b42009-06-29 15:33:01 +00002188 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002189
David Goodwinc0309b42009-06-29 15:33:01 +00002190defm CMPz : AI1_cmp_irs<0b1010, "cmp",
2191 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2192defm CMNz : AI1_cmp_irs<0b1011, "cmn",
2193 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002194
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002195//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2196// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002197
David Goodwinc0309b42009-06-29 15:33:01 +00002198def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002199 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002200
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002201
Evan Chenga8e29892007-01-19 07:51:42 +00002202// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002203// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002204// a two-value operand where a dag node expects two operands. :(
Evan Chengea420b22010-05-19 01:52:25 +00002205let neverHasSideEffects = 1 in {
Evan Chengd87293c2008-11-06 08:47:38 +00002206def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00002207 IIC_iCMOVr, "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002208 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002209 RegConstraint<"$false = $dst">, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00002210 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002211 let Inst{25} = 0;
2212}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002213
Evan Chengd87293c2008-11-06 08:47:38 +00002214def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002215 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00002216 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002217 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002218 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002219 let Inst{25} = 0;
2220}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00002221
Evan Chengd87293c2008-11-06 08:47:38 +00002222def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002223 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002224 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002225 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00002226 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002227 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002228}
Evan Chengea420b22010-05-19 01:52:25 +00002229} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002230
Jim Grosbach3728e962009-12-10 00:11:09 +00002231//===----------------------------------------------------------------------===//
2232// Atomic operations intrinsics
2233//
2234
2235// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00002236let hasSideEffects = 1 in {
2237def Int_MemBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00002238 Pseudo, NoItinerary,
2239 "dmb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002240 [(ARMMemBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00002241 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002242 let Inst{31-4} = 0xf57ff05;
2243 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002244 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002245 let Inst{3-0} = 0b1111;
2246}
Jim Grosbach3728e962009-12-10 00:11:09 +00002247
Jim Grosbachf6b28622009-12-14 18:31:20 +00002248def Int_SyncBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00002249 Pseudo, NoItinerary,
2250 "dsb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002251 [(ARMSyncBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00002252 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002253 let Inst{31-4} = 0xf57ff04;
2254 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002255 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002256 let Inst{3-0} = 0b1111;
2257}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002258
2259def Int_MemBarrierV6 : AInoP<(outs), (ins GPR:$zero),
2260 Pseudo, NoItinerary,
2261 "mcr", "\tp15, 0, $zero, c7, c10, 5",
2262 [(ARMMemBarrierV6 GPR:$zero)]>,
2263 Requires<[IsARM, HasV6]> {
2264 // FIXME: add support for options other than a full system DMB
2265 // FIXME: add encoding
2266}
2267
2268def Int_SyncBarrierV6 : AInoP<(outs), (ins GPR:$zero),
2269 Pseudo, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00002270 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002271 [(ARMSyncBarrierV6 GPR:$zero)]>,
2272 Requires<[IsARM, HasV6]> {
2273 // FIXME: add support for options other than a full system DSB
2274 // FIXME: add encoding
2275}
Jim Grosbach3728e962009-12-10 00:11:09 +00002276}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002277
Johnny Chenfd6037d2010-02-18 00:19:08 +00002278// Helper class for multiclass MemB -- for disassembly only
2279class AMBI<string opc, string asm>
2280 : AInoP<(outs), (ins), MiscFrm, NoItinerary, opc, asm,
2281 [/* For disassembly only; pattern left blank */]>,
2282 Requires<[IsARM, HasV7]> {
2283 let Inst{31-20} = 0xf57;
2284}
2285
2286multiclass MemB<bits<4> op7_4, string opc> {
2287
2288 def st : AMBI<opc, "\tst"> {
2289 let Inst{7-4} = op7_4;
2290 let Inst{3-0} = 0b1110;
2291 }
2292
2293 def ish : AMBI<opc, "\tish"> {
2294 let Inst{7-4} = op7_4;
2295 let Inst{3-0} = 0b1011;
2296 }
2297
2298 def ishst : AMBI<opc, "\tishst"> {
2299 let Inst{7-4} = op7_4;
2300 let Inst{3-0} = 0b1010;
2301 }
2302
2303 def nsh : AMBI<opc, "\tnsh"> {
2304 let Inst{7-4} = op7_4;
2305 let Inst{3-0} = 0b0111;
2306 }
2307
2308 def nshst : AMBI<opc, "\tnshst"> {
2309 let Inst{7-4} = op7_4;
2310 let Inst{3-0} = 0b0110;
2311 }
2312
2313 def osh : AMBI<opc, "\tosh"> {
2314 let Inst{7-4} = op7_4;
2315 let Inst{3-0} = 0b0011;
2316 }
2317
2318 def oshst : AMBI<opc, "\toshst"> {
2319 let Inst{7-4} = op7_4;
2320 let Inst{3-0} = 0b0010;
2321 }
2322}
2323
2324// These DMB variants are for disassembly only.
2325defm DMB : MemB<0b0101, "dmb">;
2326
2327// These DSB variants are for disassembly only.
2328defm DSB : MemB<0b0100, "dsb">;
2329
2330// ISB has only full system option -- for disassembly only
2331def ISBsy : AMBI<"isb", ""> {
2332 let Inst{7-4} = 0b0110;
2333 let Inst{3-0} = 0b1111;
2334}
2335
Jim Grosbach66869102009-12-11 18:52:41 +00002336let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002337 let Uses = [CPSR] in {
2338 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
2339 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2340 "${:comment} ATOMIC_LOAD_ADD_I8 PSEUDO!",
2341 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2342 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
2343 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2344 "${:comment} ATOMIC_LOAD_SUB_I8 PSEUDO!",
2345 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2346 def ATOMIC_LOAD_AND_I8 : PseudoInst<
2347 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2348 "${:comment} ATOMIC_LOAD_AND_I8 PSEUDO!",
2349 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2350 def ATOMIC_LOAD_OR_I8 : PseudoInst<
2351 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2352 "${:comment} ATOMIC_LOAD_OR_I8 PSEUDO!",
2353 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2354 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
2355 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2356 "${:comment} ATOMIC_LOAD_XOR_I8 PSEUDO!",
2357 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2358 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
2359 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2360 "${:comment} ATOMIC_LOAD_NAND_I8 PSEUDO!",
2361 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2362 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
2363 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2364 "${:comment} ATOMIC_LOAD_ADD_I16 PSEUDO!",
2365 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2366 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
2367 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2368 "${:comment} ATOMIC_LOAD_SUB_I16 PSEUDO!",
2369 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2370 def ATOMIC_LOAD_AND_I16 : PseudoInst<
2371 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2372 "${:comment} ATOMIC_LOAD_AND_I16 PSEUDO!",
2373 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2374 def ATOMIC_LOAD_OR_I16 : PseudoInst<
2375 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2376 "${:comment} ATOMIC_LOAD_OR_I16 PSEUDO!",
2377 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2378 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
2379 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2380 "${:comment} ATOMIC_LOAD_XOR_I16 PSEUDO!",
2381 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2382 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
2383 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2384 "${:comment} ATOMIC_LOAD_NAND_I16 PSEUDO!",
2385 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2386 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
2387 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2388 "${:comment} ATOMIC_LOAD_ADD_I32 PSEUDO!",
2389 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2390 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
2391 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2392 "${:comment} ATOMIC_LOAD_SUB_I32 PSEUDO!",
2393 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2394 def ATOMIC_LOAD_AND_I32 : PseudoInst<
2395 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2396 "${:comment} ATOMIC_LOAD_AND_I32 PSEUDO!",
2397 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2398 def ATOMIC_LOAD_OR_I32 : PseudoInst<
2399 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2400 "${:comment} ATOMIC_LOAD_OR_I32 PSEUDO!",
2401 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2402 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
2403 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2404 "${:comment} ATOMIC_LOAD_XOR_I32 PSEUDO!",
2405 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2406 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
2407 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2408 "${:comment} ATOMIC_LOAD_NAND_I32 PSEUDO!",
2409 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2410
2411 def ATOMIC_SWAP_I8 : PseudoInst<
2412 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2413 "${:comment} ATOMIC_SWAP_I8 PSEUDO!",
2414 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2415 def ATOMIC_SWAP_I16 : PseudoInst<
2416 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2417 "${:comment} ATOMIC_SWAP_I16 PSEUDO!",
2418 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2419 def ATOMIC_SWAP_I32 : PseudoInst<
2420 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2421 "${:comment} ATOMIC_SWAP_I32 PSEUDO!",
2422 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2423
Jim Grosbache801dc42009-12-12 01:40:06 +00002424 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
2425 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2426 "${:comment} ATOMIC_CMP_SWAP_I8 PSEUDO!",
2427 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2428 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
2429 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2430 "${:comment} ATOMIC_CMP_SWAP_I16 PSEUDO!",
2431 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
2432 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
2433 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2434 "${:comment} ATOMIC_CMP_SWAP_I32 PSEUDO!",
2435 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
2436}
Jim Grosbach5278eb82009-12-11 01:42:04 +00002437}
2438
2439let mayLoad = 1 in {
2440def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2441 "ldrexb", "\t$dest, [$ptr]",
2442 []>;
2443def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2444 "ldrexh", "\t$dest, [$ptr]",
2445 []>;
2446def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2447 "ldrex", "\t$dest, [$ptr]",
2448 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002449def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002450 NoItinerary,
2451 "ldrexd", "\t$dest, $dest2, [$ptr]",
2452 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002453}
2454
Jim Grosbach587b0722009-12-16 19:44:06 +00002455let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00002456def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002457 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002458 "strexb", "\t$success, $src, [$ptr]",
2459 []>;
2460def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2461 NoItinerary,
2462 "strexh", "\t$success, $src, [$ptr]",
2463 []>;
2464def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002465 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002466 "strex", "\t$success, $src, [$ptr]",
2467 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002468def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002469 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2470 NoItinerary,
2471 "strexd", "\t$success, $src, $src2, [$ptr]",
2472 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002473}
2474
Johnny Chenb9436272010-02-17 22:37:58 +00002475// Clear-Exclusive is for disassembly only.
2476def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
2477 [/* For disassembly only; pattern left blank */]>,
2478 Requires<[IsARM, HasV7]> {
2479 let Inst{31-20} = 0xf57;
2480 let Inst{7-4} = 0b0001;
2481}
2482
Johnny Chenb3e1bf52010-02-12 20:48:24 +00002483// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
2484let mayLoad = 1 in {
2485def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2486 "swp", "\t$dst, $src, [$ptr]",
2487 [/* For disassembly only; pattern left blank */]> {
2488 let Inst{27-23} = 0b00010;
2489 let Inst{22} = 0; // B = 0
2490 let Inst{21-20} = 0b00;
2491 let Inst{7-4} = 0b1001;
2492}
2493
2494def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2495 "swpb", "\t$dst, $src, [$ptr]",
2496 [/* For disassembly only; pattern left blank */]> {
2497 let Inst{27-23} = 0b00010;
2498 let Inst{22} = 1; // B = 1
2499 let Inst{21-20} = 0b00;
2500 let Inst{7-4} = 0b1001;
2501}
2502}
2503
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002504//===----------------------------------------------------------------------===//
2505// TLS Instructions
2506//
2507
2508// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00002509let isCall = 1,
2510 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002511 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00002512 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002513 [(set R0, ARMthread_pointer)]>;
2514}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00002515
Evan Chenga8e29892007-01-19 07:51:42 +00002516//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00002517// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002518// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00002519// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00002520// Since by its nature we may be coming from some other function to get
2521// here, and we're using the stack frame for the containing function to
2522// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00002523// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00002524// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00002525// except for our own input by listing the relevant registers in Defs. By
2526// doing so, we also cause the prologue/epilogue code to actively preserve
2527// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002528// A constant value is passed in $val, and we use the location as a scratch.
2529let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002530 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2531 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00002532 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00002533 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002534 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002535 AddrModeNone, SizeSpecial, IndexModeNone,
2536 Pseudo, NoItinerary,
Jim Grosbach5caeff52010-05-28 17:37:40 +00002537 "add\t$val, pc, #4\t${:comment} eh_setjmp begin\n\t"
Jim Grosbacha87ded22010-02-08 23:22:00 +00002538 "str\t$val, [$src, #+4]\n\t"
Evan Cheng162e3092009-10-26 23:45:59 +00002539 "mov\tr0, #0\n\t"
2540 "add\tpc, pc, #0\n\t"
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +00002541 "mov\tr0, #1 ${:comment} eh_setjmp end", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002542 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2543 Requires<[IsARM, HasVFP2]>;
2544}
2545
2546let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00002547 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
2548 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00002549 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
2550 AddrModeNone, SizeSpecial, IndexModeNone,
2551 Pseudo, NoItinerary,
Jim Grosbach5caeff52010-05-28 17:37:40 +00002552 "add\t$val, pc, #4\n ${:comment} eh_setjmp begin\n\t"
Bob Wilsonec80e262010-04-09 20:41:18 +00002553 "str\t$val, [$src, #+4]\n\t"
2554 "mov\tr0, #0\n\t"
2555 "add\tpc, pc, #0\n\t"
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +00002556 "mov\tr0, #1 ${:comment} eh_setjmp end", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002557 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2558 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002559}
2560
Jim Grosbach5eb19512010-05-22 01:06:18 +00002561// FIXME: Non-Darwin version(s)
2562let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
2563 Defs = [ R7, LR, SP ] in {
2564def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
2565 AddrModeNone, SizeSpecial, IndexModeNone,
2566 Pseudo, NoItinerary,
2567 "ldr\tsp, [$src, #8]\n\t"
2568 "ldr\t$scratch, [$src, #4]\n\t"
2569 "ldr\tr7, [$src]\n\t"
2570 "bx\t$scratch", "",
2571 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
2572 Requires<[IsARM, IsDarwin]>;
2573}
2574
Jim Grosbach0e0da732009-05-12 23:59:14 +00002575//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002576// Non-Instruction Patterns
2577//
Rafael Espindola5aca9272006-10-07 14:03:39 +00002578
Evan Chenga8e29892007-01-19 07:51:42 +00002579// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00002580
Evan Chenga8e29892007-01-19 07:51:42 +00002581// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00002582let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002583def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
David Goodwin5d598aa2009-08-19 18:00:44 +00002584 Pseudo, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002585 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002586 [(set GPR:$dst, so_imm2part:$src)]>,
2587 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002588
Evan Chenga8e29892007-01-19 07:51:42 +00002589def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002590 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2591 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002592def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002593 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2594 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002595def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
2596 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2597 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002598def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
2599 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
2600 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002601
Evan Cheng5adb66a2009-09-28 09:14:39 +00002602// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00002603// This is a single pseudo instruction, the benefit is that it can be remat'd
2604// as a single unit instead of having to handle reg inputs.
2605// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00002606let isReMaterializable = 1 in
2607def MOVi32imm : AI1x2<(outs GPR:$dst), (ins i32imm:$src), Pseudo, IIC_iMOVi,
Jim Grosbach80dc1162010-02-16 21:23:02 +00002608 "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002609 [(set GPR:$dst, (i32 imm:$src))]>,
2610 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002611
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002612// ConstantPool, GlobalAddress, and JumpTable
2613def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
2614 Requires<[IsARM, DontUseMovt]>;
2615def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
2616def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
2617 Requires<[IsARM, UseMovt]>;
2618def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2619 (LEApcrelJT tjumptable:$dst, imm:$id)>;
2620
Evan Chenga8e29892007-01-19 07:51:42 +00002621// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00002622
Rafael Espindola24357862006-10-19 17:05:03 +00002623
Evan Chenga8e29892007-01-19 07:51:42 +00002624// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00002625def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002626 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00002627def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002628 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002629
Evan Chenga8e29892007-01-19 07:51:42 +00002630// zextload i1 -> zextload i8
2631def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00002632
Evan Chenga8e29892007-01-19 07:51:42 +00002633// extload -> zextload
2634def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2635def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2636def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002637
Evan Cheng83b5cf02008-11-05 23:22:34 +00002638def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
2639def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
2640
Evan Cheng34b12d22007-01-19 20:27:35 +00002641// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002642def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2643 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002644 (SMULBB GPR:$a, GPR:$b)>;
2645def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
2646 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002647def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2648 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002649 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002650def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002651 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002652def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
2653 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002654 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002655def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00002656 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002657def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2658 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002659 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002660def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002661 (SMULWB GPR:$a, GPR:$b)>;
2662
2663def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002664 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2665 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002666 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2667def : ARMV5TEPat<(add GPR:$acc,
2668 (mul sext_16_node:$a, sext_16_node:$b)),
2669 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2670def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002671 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2672 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002673 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2674def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002675 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002676 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2677def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002678 (mul (sra GPR:$a, (i32 16)),
2679 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002680 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2681def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002682 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002683 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2684def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002685 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2686 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002687 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2688def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002689 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002690 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2691
Evan Chenga8e29892007-01-19 07:51:42 +00002692//===----------------------------------------------------------------------===//
2693// Thumb Support
2694//
2695
2696include "ARMInstrThumb.td"
2697
2698//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002699// Thumb2 Support
2700//
2701
2702include "ARMInstrThumb2.td"
2703
2704//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002705// Floating Point Support
2706//
2707
2708include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00002709
2710//===----------------------------------------------------------------------===//
2711// Advanced SIMD (NEON) Support
2712//
2713
2714include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00002715
2716//===----------------------------------------------------------------------===//
2717// Coprocessor Instructions. For disassembly only.
2718//
2719
2720def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2721 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2722 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2723 [/* For disassembly only; pattern left blank */]> {
2724 let Inst{4} = 0;
2725}
2726
2727def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2728 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2729 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2730 [/* For disassembly only; pattern left blank */]> {
2731 let Inst{31-28} = 0b1111;
2732 let Inst{4} = 0;
2733}
2734
Johnny Chen64dfb782010-02-16 20:04:27 +00002735class ACI<dag oops, dag iops, string opc, string asm>
2736 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
2737 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
2738 let Inst{27-25} = 0b110;
2739}
2740
2741multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
2742
2743 def _OFFSET : ACI<(outs),
2744 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2745 opc, "\tp$cop, cr$CRd, $addr"> {
2746 let Inst{31-28} = op31_28;
2747 let Inst{24} = 1; // P = 1
2748 let Inst{21} = 0; // W = 0
2749 let Inst{22} = 0; // D = 0
2750 let Inst{20} = load;
2751 }
2752
2753 def _PRE : ACI<(outs),
2754 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2755 opc, "\tp$cop, cr$CRd, $addr!"> {
2756 let Inst{31-28} = op31_28;
2757 let Inst{24} = 1; // P = 1
2758 let Inst{21} = 1; // W = 1
2759 let Inst{22} = 0; // D = 0
2760 let Inst{20} = load;
2761 }
2762
2763 def _POST : ACI<(outs),
2764 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2765 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
2766 let Inst{31-28} = op31_28;
2767 let Inst{24} = 0; // P = 0
2768 let Inst{21} = 1; // W = 1
2769 let Inst{22} = 0; // D = 0
2770 let Inst{20} = load;
2771 }
2772
2773 def _OPTION : ACI<(outs),
2774 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
2775 opc, "\tp$cop, cr$CRd, [$base], $option"> {
2776 let Inst{31-28} = op31_28;
2777 let Inst{24} = 0; // P = 0
2778 let Inst{23} = 1; // U = 1
2779 let Inst{21} = 0; // W = 0
2780 let Inst{22} = 0; // D = 0
2781 let Inst{20} = load;
2782 }
2783
2784 def L_OFFSET : ACI<(outs),
2785 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002786 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002787 let Inst{31-28} = op31_28;
2788 let Inst{24} = 1; // P = 1
2789 let Inst{21} = 0; // W = 0
2790 let Inst{22} = 1; // D = 1
2791 let Inst{20} = load;
2792 }
2793
2794 def L_PRE : ACI<(outs),
2795 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002796 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002797 let Inst{31-28} = op31_28;
2798 let Inst{24} = 1; // P = 1
2799 let Inst{21} = 1; // W = 1
2800 let Inst{22} = 1; // D = 1
2801 let Inst{20} = load;
2802 }
2803
2804 def L_POST : ACI<(outs),
2805 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002806 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002807 let Inst{31-28} = op31_28;
2808 let Inst{24} = 0; // P = 0
2809 let Inst{21} = 1; // W = 1
2810 let Inst{22} = 1; // D = 1
2811 let Inst{20} = load;
2812 }
2813
2814 def L_OPTION : ACI<(outs),
2815 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002816 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002817 let Inst{31-28} = op31_28;
2818 let Inst{24} = 0; // P = 0
2819 let Inst{23} = 1; // U = 1
2820 let Inst{21} = 0; // W = 0
2821 let Inst{22} = 1; // D = 1
2822 let Inst{20} = load;
2823 }
2824}
2825
2826defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
2827defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
2828defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
2829defm STC2 : LdStCop<0b1111, 0, "stc2">;
2830
Johnny Chen906d57f2010-02-12 01:44:23 +00002831def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2832 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2833 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2834 [/* For disassembly only; pattern left blank */]> {
2835 let Inst{20} = 0;
2836 let Inst{4} = 1;
2837}
2838
2839def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2840 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2841 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2842 [/* For disassembly only; pattern left blank */]> {
2843 let Inst{31-28} = 0b1111;
2844 let Inst{20} = 0;
2845 let Inst{4} = 1;
2846}
2847
2848def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2849 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2850 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2851 [/* For disassembly only; pattern left blank */]> {
2852 let Inst{20} = 1;
2853 let Inst{4} = 1;
2854}
2855
2856def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2857 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2858 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2859 [/* For disassembly only; pattern left blank */]> {
2860 let Inst{31-28} = 0b1111;
2861 let Inst{20} = 1;
2862 let Inst{4} = 1;
2863}
2864
2865def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2866 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2867 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2868 [/* For disassembly only; pattern left blank */]> {
2869 let Inst{23-20} = 0b0100;
2870}
2871
2872def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2873 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2874 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2875 [/* For disassembly only; pattern left blank */]> {
2876 let Inst{31-28} = 0b1111;
2877 let Inst{23-20} = 0b0100;
2878}
2879
2880def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2881 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2882 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2883 [/* For disassembly only; pattern left blank */]> {
2884 let Inst{23-20} = 0b0101;
2885}
2886
2887def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2888 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2889 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2890 [/* For disassembly only; pattern left blank */]> {
2891 let Inst{31-28} = 0b1111;
2892 let Inst{23-20} = 0b0101;
2893}
2894
Johnny Chenb98e1602010-02-12 18:55:33 +00002895//===----------------------------------------------------------------------===//
2896// Move between special register and ARM core register -- for disassembly only
2897//
2898
2899def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
2900 [/* For disassembly only; pattern left blank */]> {
2901 let Inst{23-20} = 0b0000;
2902 let Inst{7-4} = 0b0000;
2903}
2904
2905def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
2906 [/* For disassembly only; pattern left blank */]> {
2907 let Inst{23-20} = 0b0100;
2908 let Inst{7-4} = 0b0000;
2909}
2910
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002911def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
2912 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00002913 [/* For disassembly only; pattern left blank */]> {
2914 let Inst{23-20} = 0b0010;
2915 let Inst{7-4} = 0b0000;
2916}
2917
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002918def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
2919 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00002920 [/* For disassembly only; pattern left blank */]> {
2921 let Inst{23-20} = 0b0010;
2922 let Inst{7-4} = 0b0000;
2923}
2924
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002925def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
2926 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00002927 [/* For disassembly only; pattern left blank */]> {
2928 let Inst{23-20} = 0b0110;
2929 let Inst{7-4} = 0b0000;
2930}
2931
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002932def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
2933 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00002934 [/* For disassembly only; pattern left blank */]> {
2935 let Inst{23-20} = 0b0110;
2936 let Inst{7-4} = 0b0000;
2937}