blob: 680a780077357e21e7a1af8f33eb7649476fce08 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000016#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000017#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000020#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
22#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000023#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000025#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000026#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000027#include "llvm/IR/CallingConv.h"
28#include "llvm/IR/Constants.h"
29#include "llvm/IR/DerivedTypes.h"
30#include "llvm/IR/Function.h"
31#include "llvm/IR/Intrinsics.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Bill Schmidt212af6a2013-02-06 17:33:58 +000039static bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
40 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
43static bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Bill Schmidt212af6a2013-02-06 17:33:58 +000048static bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
49 MVT &LocVT,
50 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
Tilmann Schellerffd02002009-07-03 06:45:56 +000053
Hal Finkel77838f92012-06-04 02:21:00 +000054static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
55cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000056
Hal Finkel71ffcfe2012-06-10 19:32:29 +000057static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
58cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
59
Hal Finkel2d37f7b2013-03-15 15:27:13 +000060static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
61cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
62
Chris Lattnerf0144122009-07-28 03:13:23 +000063static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
64 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000065 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000066
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000067 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000068}
69
Chris Lattner331d1bc2006-11-02 01:44:04 +000070PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000071 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000072 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Hal Finkel7ee74a62013-03-21 21:37:52 +000073 PPCRegInfo = TM.getRegisterInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +000074
Nate Begeman405e3ec2005-10-21 00:02:42 +000075 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000076
Chris Lattnerd145a612005-09-27 22:18:25 +000077 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000078 setUseUnderscoreSetJmp(true);
79 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000080
Chris Lattner749dc722010-10-10 18:34:00 +000081 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
82 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000083 bool isPPC64 = Subtarget->isPPC64();
84 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000085
Chris Lattner7c5a3d32005-08-16 17:14:42 +000086 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000087 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
88 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
89 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000090
Evan Chengc5484282006-10-04 00:56:09 +000091 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000092 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
93 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000094
Owen Anderson825b72b2009-08-11 20:47:22 +000095 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000096
Chris Lattner94e509c2006-11-10 23:58:45 +000097 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000098 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
99 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
100 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
101 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
102 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
103 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
104 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
105 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
106 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
107 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000108
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000109 // This is used in the ppcf128->int sequence. Note it has different semantics
110 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000111 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000112
Roman Divacky0016f732012-08-16 18:19:29 +0000113 // We do not currently implement these libm ops for PowerPC.
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000114 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
115 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
116 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
117 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
118 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
119
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000120 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setOperationAction(ISD::SREM, MVT::i32, Expand);
122 setOperationAction(ISD::UREM, MVT::i32, Expand);
123 setOperationAction(ISD::SREM, MVT::i64, Expand);
124 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000125
126 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
128 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
129 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
130 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
131 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
132 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
133 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
134 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000135
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000136 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 setOperationAction(ISD::FSIN , MVT::f64, Expand);
138 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000139 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::FREM , MVT::f64, Expand);
141 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000142 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::FSIN , MVT::f32, Expand);
144 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000145 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000146 setOperationAction(ISD::FREM , MVT::f32, Expand);
147 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000148 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000149
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000152 // If we're enabling GP optimizations, use hardware square root
Evan Cheng769951f2012-07-02 22:39:56 +0000153 if (!Subtarget->hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
155 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000156 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000157
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
159 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000160
Nate Begemand88fc032006-01-14 03:14:10 +0000161 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
163 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
164 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000165 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
166 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
168 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
169 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000170 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
171 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000172
Nate Begeman35ef9132006-01-11 21:21:00 +0000173 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000174 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
175 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000176
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000177 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SELECT, MVT::i32, Expand);
179 setOperationAction(ISD::SELECT, MVT::i64, Expand);
180 setOperationAction(ISD::SELECT, MVT::f32, Expand);
181 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000182
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000183 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
185 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000186
Nate Begeman750ac1b2006-02-01 07:19:44 +0000187 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000189
Nate Begeman81e80972006-03-17 01:40:33 +0000190 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000191 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000192
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000194
Chris Lattnerf7605322005-08-31 21:09:52 +0000195 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000197
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000198 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
200 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000201
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000202 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
203 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
204 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
205 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000206
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000207 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000209
Owen Anderson825b72b2009-08-11 20:47:22 +0000210 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
211 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
212 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
213 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000214
Hal Finkel7ee74a62013-03-21 21:37:52 +0000215 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intened to support
216 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
217 // support continuation, user-level threading, and etc.. As a result, no
218 // other SjLj exception interfaces are implemented and please don't build
219 // your own exception handling based on them.
220 // LLVM/Clang supports zero-cost DWARF exception handling.
221 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
222 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000223
224 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000225 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
227 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000228 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
230 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
231 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
232 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000233 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000234 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
235 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000236
Nate Begeman1db3c922008-08-11 17:36:31 +0000237 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000239
240 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000241 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
242 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000243
Nate Begemanacc398c2006-01-25 18:21:52 +0000244 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000245 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000246
Evan Cheng769951f2012-07-02 22:39:56 +0000247 if (Subtarget->isSVR4ABI()) {
248 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000249 // VAARG always uses double-word chunks, so promote anything smaller.
250 setOperationAction(ISD::VAARG, MVT::i1, Promote);
251 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
252 setOperationAction(ISD::VAARG, MVT::i8, Promote);
253 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
254 setOperationAction(ISD::VAARG, MVT::i16, Promote);
255 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
256 setOperationAction(ISD::VAARG, MVT::i32, Promote);
257 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
258 setOperationAction(ISD::VAARG, MVT::Other, Expand);
259 } else {
260 // VAARG is custom lowered with the 32-bit SVR4 ABI.
261 setOperationAction(ISD::VAARG, MVT::Other, Custom);
262 setOperationAction(ISD::VAARG, MVT::i64, Custom);
263 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000264 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000266
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000267 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
269 setOperationAction(ISD::VAEND , MVT::Other, Expand);
270 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
271 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
272 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
273 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000274
Chris Lattner6d92cad2006-03-26 10:06:40 +0000275 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Dale Johannesen53e4e442008-11-07 22:54:33 +0000278 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
280 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
281 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
282 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
283 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
284 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
285 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
286 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
287 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
288 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
289 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
290 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000291
Evan Cheng769951f2012-07-02 22:39:56 +0000292 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000293 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
295 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
296 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
297 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000298 // This is just the low 32 bits of a (signed) fp->i64 conversion.
299 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000301
Chris Lattner7fbcef72006-03-24 07:53:47 +0000302 // FIXME: disable this lowered code. This generates 64-bit register values,
303 // and we don't model the fact that the top part is clobbered by calls. We
304 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000305 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000306 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000307 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000309 }
310
Evan Cheng769951f2012-07-02 22:39:56 +0000311 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000312 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000313 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000314 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000316 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000317 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
318 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
319 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000320 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000321 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
323 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
324 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000325 }
Evan Chengd30bf012006-03-01 01:11:20 +0000326
Evan Cheng769951f2012-07-02 22:39:56 +0000327 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000328 // First set operation action for all vector types to expand. Then we
329 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
331 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
332 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000333
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000334 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000335 setOperationAction(ISD::ADD , VT, Legal);
336 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000337
Chris Lattner7ff7e672006-04-04 17:25:31 +0000338 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000339 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000341
342 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000343 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000345 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000347 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000349 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000351 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000353 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000355
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000356 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000357 setOperationAction(ISD::MUL , VT, Expand);
358 setOperationAction(ISD::SDIV, VT, Expand);
359 setOperationAction(ISD::SREM, VT, Expand);
360 setOperationAction(ISD::UDIV, VT, Expand);
361 setOperationAction(ISD::UREM, VT, Expand);
362 setOperationAction(ISD::FDIV, VT, Expand);
363 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topper44e394c2012-11-15 08:02:19 +0000364 setOperationAction(ISD::FSQRT, VT, Expand);
365 setOperationAction(ISD::FLOG, VT, Expand);
366 setOperationAction(ISD::FLOG10, VT, Expand);
367 setOperationAction(ISD::FLOG2, VT, Expand);
368 setOperationAction(ISD::FEXP, VT, Expand);
369 setOperationAction(ISD::FEXP2, VT, Expand);
370 setOperationAction(ISD::FSIN, VT, Expand);
371 setOperationAction(ISD::FCOS, VT, Expand);
372 setOperationAction(ISD::FABS, VT, Expand);
373 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topper1ab489a2012-11-14 08:11:25 +0000374 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper49010472012-11-15 06:51:10 +0000375 setOperationAction(ISD::FCEIL, VT, Expand);
376 setOperationAction(ISD::FTRUNC, VT, Expand);
377 setOperationAction(ISD::FRINT, VT, Expand);
378 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000379 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
380 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
381 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
382 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
383 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
384 setOperationAction(ISD::UDIVREM, VT, Expand);
385 setOperationAction(ISD::SDIVREM, VT, Expand);
386 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
387 setOperationAction(ISD::FPOW, VT, Expand);
388 setOperationAction(ISD::CTPOP, VT, Expand);
389 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000390 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000391 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000392 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramer91223a42012-12-19 15:49:14 +0000393 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellacfe09ed2012-11-05 17:15:56 +0000394 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
395
396 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
397 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
398 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
399 setTruncStoreAction(VT, InnerVT, Expand);
400 }
401 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
402 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
403 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000404 }
405
Chris Lattner7ff7e672006-04-04 17:25:31 +0000406 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
407 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000409
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::AND , MVT::v4i32, Legal);
411 setOperationAction(ISD::OR , MVT::v4i32, Legal);
412 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
413 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
414 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
415 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella51aaadb2012-10-08 17:27:24 +0000416 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
417 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
418 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
419 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellae95ed2b2012-11-15 20:56:03 +0000420 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
421 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
422 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
423 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000424
Craig Topperc9099502012-04-20 06:31:50 +0000425 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
426 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
427 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
428 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000429
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000431 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
433 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
434 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000435
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
437 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000438
Owen Anderson825b72b2009-08-11 20:47:22 +0000439 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
440 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
441 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
442 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella5f41fd62012-10-30 13:50:19 +0000443
444 // Altivec does not contain unordered floating-point compare instructions
445 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
446 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
447 setCondCodeAction(ISD::SETUGT, MVT::v4f32, Expand);
448 setCondCodeAction(ISD::SETUGE, MVT::v4f32, Expand);
449 setCondCodeAction(ISD::SETULT, MVT::v4f32, Expand);
450 setCondCodeAction(ISD::SETULE, MVT::v4f32, Expand);
Nate Begeman425a9692005-11-29 08:17:20 +0000451 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000452
Hal Finkel8cc34742012-08-04 14:10:46 +0000453 if (Subtarget->has64BitSupport()) {
Hal Finkel19aa2b52012-04-01 20:08:17 +0000454 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel8cc34742012-08-04 14:10:46 +0000455 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
456 }
Hal Finkel19aa2b52012-04-01 20:08:17 +0000457
Eli Friedman4db5aca2011-08-29 18:23:02 +0000458 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
459 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
Hal Finkelcd9ea512012-12-25 17:22:53 +0000460 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
461 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000462
Duncan Sands03228082008-11-23 15:47:28 +0000463 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000464 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000465
Evan Cheng769951f2012-07-02 22:39:56 +0000466 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000467 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000468 setExceptionPointerRegister(PPC::X3);
469 setExceptionSelectorRegister(PPC::X4);
470 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000471 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000472 setExceptionPointerRegister(PPC::R3);
473 setExceptionSelectorRegister(PPC::R4);
474 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000475
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000476 // We have target-specific dag combine patterns for the following nodes:
477 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000478 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000479 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000480 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000481
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000482 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000483 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000484 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000485 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
486 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000487 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
488 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000489 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
490 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
491 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
492 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
493 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000494 }
495
Hal Finkelc6129162011-10-17 18:53:03 +0000496 setMinFunctionAlignment(2);
497 if (PPCSubTarget.isDarwin())
498 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000499
Evan Cheng769951f2012-07-02 22:39:56 +0000500 if (isPPC64 && Subtarget->isJITCodeModel())
501 // Temporary workaround for the inability of PPC64 JIT to handle jump
502 // tables.
503 setSupportJumpTables(false);
504
Eli Friedman26689ac2011-08-03 21:06:02 +0000505 setInsertFencesForAtomic(true);
506
Hal Finkel768c65f2011-11-22 16:21:04 +0000507 setSchedulingPreference(Sched::Hybrid);
508
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000509 computeRegisterProperties();
Hal Finkel621b77a2012-08-28 16:12:39 +0000510
511 // The Freescale cores does better with aggressive inlining of memcpy and
512 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
513 if (Subtarget->getDarwinDirective() == PPC::DIR_E500mc ||
514 Subtarget->getDarwinDirective() == PPC::DIR_E5500) {
Jim Grosbach3450f802013-02-20 21:13:59 +0000515 MaxStoresPerMemset = 32;
516 MaxStoresPerMemsetOptSize = 16;
517 MaxStoresPerMemcpy = 32;
518 MaxStoresPerMemcpyOptSize = 8;
519 MaxStoresPerMemmove = 32;
520 MaxStoresPerMemmoveOptSize = 8;
Hal Finkel621b77a2012-08-28 16:12:39 +0000521
522 setPrefFunctionAlignment(4);
Jim Grosbach3450f802013-02-20 21:13:59 +0000523 BenefitFromCodePlacementOpt = true;
Hal Finkel621b77a2012-08-28 16:12:39 +0000524 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000525}
526
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000527/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
528/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000529unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000530 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000531 // Darwin passes everything on 4 byte boundary.
532 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
533 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000534
535 // 16byte and wider vectors are passed on 16byte boundary.
536 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
537 if (VTy->getBitWidth() >= 128)
538 return 16;
539
540 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
541 if (PPCSubTarget.isPPC64())
542 return 8;
543
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000544 return 4;
545}
546
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000547const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
548 switch (Opcode) {
549 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000550 case PPCISD::FSEL: return "PPCISD::FSEL";
551 case PPCISD::FCFID: return "PPCISD::FCFID";
552 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
553 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
554 case PPCISD::STFIWX: return "PPCISD::STFIWX";
555 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
556 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
557 case PPCISD::VPERM: return "PPCISD::VPERM";
558 case PPCISD::Hi: return "PPCISD::Hi";
559 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000560 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000561 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
562 case PPCISD::LOAD: return "PPCISD::LOAD";
563 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000564 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
565 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
566 case PPCISD::SRL: return "PPCISD::SRL";
567 case PPCISD::SRA: return "PPCISD::SRA";
568 case PPCISD::SHL: return "PPCISD::SHL";
569 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
570 case PPCISD::STD_32: return "PPCISD::STD_32";
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000571 case PPCISD::CALL: return "PPCISD::CALL";
572 case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000573 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000574 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Evan Cheng53301922008-07-12 02:23:19 +0000575 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Hal Finkel7ee74a62013-03-21 21:37:52 +0000576 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP";
577 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP";
Evan Cheng53301922008-07-12 02:23:19 +0000578 case PPCISD::MFCR: return "PPCISD::MFCR";
579 case PPCISD::VCMP: return "PPCISD::VCMP";
580 case PPCISD::VCMPo: return "PPCISD::VCMPo";
581 case PPCISD::LBRX: return "PPCISD::LBRX";
582 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000583 case PPCISD::LARX: return "PPCISD::LARX";
584 case PPCISD::STCX: return "PPCISD::STCX";
585 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
586 case PPCISD::MFFS: return "PPCISD::MFFS";
587 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
588 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
589 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
590 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000591 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel82b38212012-08-28 02:10:27 +0000592 case PPCISD::CR6SET: return "PPCISD::CR6SET";
593 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000594 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
595 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
596 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Bill Schmidtb453e162012-12-14 17:02:38 +0000597 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
598 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000599 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000600 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
601 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
602 case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR";
Bill Schmidt349c2782012-12-12 19:29:35 +0000603 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
604 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
605 case PPCISD::GET_TLSLD_ADDR: return "PPCISD::GET_TLSLD_ADDR";
606 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
607 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Bill Schmidtb34c79e2013-02-20 15:50:31 +0000608 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000609 }
610}
611
Duncan Sands28b77e92011-09-06 19:07:46 +0000612EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000613 if (!VT.isVector())
614 return MVT::i32;
615 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000616}
617
Chris Lattner1a635d62006-04-14 06:01:58 +0000618//===----------------------------------------------------------------------===//
619// Node matching predicates, for use by the tblgen matching code.
620//===----------------------------------------------------------------------===//
621
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000622/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000623static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000624 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000625 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000626 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000627 // Maybe this has already been legalized into the constant pool?
628 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000629 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000630 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000631 }
632 return false;
633}
634
Chris Lattnerddb739e2006-04-06 17:23:16 +0000635/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
636/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000637static bool isConstantOrUndef(int Op, int Val) {
638 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000639}
640
641/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
642/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000643bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000644 if (!isUnary) {
645 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000646 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000647 return false;
648 } else {
649 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000650 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
651 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000652 return false;
653 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000654 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000655}
656
657/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
658/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000659bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000660 if (!isUnary) {
661 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000662 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
663 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000664 return false;
665 } else {
666 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000667 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
668 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
669 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
670 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000671 return false;
672 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000673 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000674}
675
Chris Lattnercaad1632006-04-06 22:02:42 +0000676/// isVMerge - Common function, used to match vmrg* shuffles.
677///
Nate Begeman9008ca62009-04-27 18:41:29 +0000678static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000679 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000680 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000681 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000682 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
683 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000684
Chris Lattner116cc482006-04-06 21:11:54 +0000685 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
686 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000687 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000688 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000689 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000690 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000691 return false;
692 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000693 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000694}
695
696/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
697/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000698bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000699 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000700 if (!isUnary)
701 return isVMerge(N, UnitSize, 8, 24);
702 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000703}
704
705/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
706/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000707bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000708 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000709 if (!isUnary)
710 return isVMerge(N, UnitSize, 0, 16);
711 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000712}
713
714
Chris Lattnerd0608e12006-04-06 18:26:28 +0000715/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
716/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000717int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000718 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000719 "PPC only supports shuffles by bytes!");
720
721 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000722
Chris Lattnerd0608e12006-04-06 18:26:28 +0000723 // Find the first non-undef value in the shuffle mask.
724 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000725 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000726 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000727
Chris Lattnerd0608e12006-04-06 18:26:28 +0000728 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000729
Nate Begeman9008ca62009-04-27 18:41:29 +0000730 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000731 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000732 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000733 if (ShiftAmt < i) return -1;
734 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000735
Chris Lattnerf24380e2006-04-06 22:28:36 +0000736 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000737 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000738 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000739 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000740 return -1;
741 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000742 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000743 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000744 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000745 return -1;
746 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000747 return ShiftAmt;
748}
Chris Lattneref819f82006-03-20 06:33:01 +0000749
750/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
751/// specifies a splat of a single element that is suitable for input to
752/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000753bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000754 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000755 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000756
Chris Lattner88a99ef2006-03-20 06:37:44 +0000757 // This is a splat operation if each element of the permute is the same, and
758 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000759 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000760
Nate Begeman9008ca62009-04-27 18:41:29 +0000761 // FIXME: Handle UNDEF elements too!
762 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000763 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000764
Nate Begeman9008ca62009-04-27 18:41:29 +0000765 // Check that the indices are consecutive, in the case of a multi-byte element
766 // splatted with a v16i8 mask.
767 for (unsigned i = 1; i != EltSize; ++i)
768 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000769 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000770
Chris Lattner7ff7e672006-04-04 17:25:31 +0000771 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000772 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000773 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000774 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000775 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000776 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000777 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000778}
779
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000780/// isAllNegativeZeroVector - Returns true if all elements of build_vector
781/// are -0.0.
782bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000783 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
784
785 APInt APVal, APUndef;
786 unsigned BitSize;
787 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000788
Dale Johannesen1e608812009-11-13 01:45:18 +0000789 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000790 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000791 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000792
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000793 return false;
794}
795
Chris Lattneref819f82006-03-20 06:33:01 +0000796/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
797/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000798unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000799 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
800 assert(isSplatShuffleMask(SVOp, EltSize));
801 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000802}
803
Chris Lattnere87192a2006-04-12 17:37:20 +0000804/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000805/// by using a vspltis[bhw] instruction of the specified element size, return
806/// the constant being splatted. The ByteSize field indicates the number of
807/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000808SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
809 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000810
811 // If ByteSize of the splat is bigger than the element size of the
812 // build_vector, then we have a case where we are checking for a splat where
813 // multiple elements of the buildvector are folded together into a single
814 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
815 unsigned EltSize = 16/N->getNumOperands();
816 if (EltSize < ByteSize) {
817 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000818 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000819 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000820
Chris Lattner79d9a882006-04-08 07:14:26 +0000821 // See if all of the elements in the buildvector agree across.
822 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
823 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
824 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000825 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000826
Scott Michelfdc40a02009-02-17 22:15:04 +0000827
Gabor Greifba36cb52008-08-28 21:40:38 +0000828 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000829 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
830 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000831 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000832 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000833
Chris Lattner79d9a882006-04-08 07:14:26 +0000834 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
835 // either constant or undef values that are identical for each chunk. See
836 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000837
Chris Lattner79d9a882006-04-08 07:14:26 +0000838 // Check to see if all of the leading entries are either 0 or -1. If
839 // neither, then this won't fit into the immediate field.
840 bool LeadingZero = true;
841 bool LeadingOnes = true;
842 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000843 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000844
Chris Lattner79d9a882006-04-08 07:14:26 +0000845 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
846 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
847 }
848 // Finally, check the least significant entry.
849 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000850 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000851 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000852 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000853 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000854 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000855 }
856 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000857 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000858 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000859 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000860 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000861 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000862 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000863
Dan Gohman475871a2008-07-27 21:46:04 +0000864 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000865 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000866
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000867 // Check to see if this buildvec has a single non-undef value in its elements.
868 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
869 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000870 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000871 OpVal = N->getOperand(i);
872 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000873 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000874 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000875
Gabor Greifba36cb52008-08-28 21:40:38 +0000876 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000877
Eli Friedman1a8229b2009-05-24 02:03:36 +0000878 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000879 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000880 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000881 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000882 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000883 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000884 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000885 }
886
887 // If the splat value is larger than the element value, then we can never do
888 // this splat. The only case that we could fit the replicated bits into our
889 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000890 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000891
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000892 // If the element value is larger than the splat value, cut it in half and
893 // check to see if the two halves are equal. Continue doing this until we
894 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
895 while (ValSizeInBytes > ByteSize) {
896 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000897
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000898 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000899 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
900 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000901 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000902 }
903
904 // Properly sign extend the value.
Richard Smith1144af32012-08-24 23:29:28 +0000905 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelfdc40a02009-02-17 22:15:04 +0000906
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000907 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000908 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000909
Chris Lattner140a58f2006-04-08 06:46:53 +0000910 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith1144af32012-08-24 23:29:28 +0000911 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000912 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000913 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000914}
915
Chris Lattner1a635d62006-04-14 06:01:58 +0000916//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000917// Addressing Mode Selection
918//===----------------------------------------------------------------------===//
919
920/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
921/// or 64-bit immediate, and if the value can be accurately represented as a
922/// sign extension from a 16-bit value. If so, this returns true and the
923/// immediate.
924static bool isIntS16Immediate(SDNode *N, short &Imm) {
925 if (N->getOpcode() != ISD::Constant)
926 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000927
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000928 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000929 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000930 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000931 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000932 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000933}
Dan Gohman475871a2008-07-27 21:46:04 +0000934static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000935 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000936}
937
938
939/// SelectAddressRegReg - Given the specified addressed, check to see if it
940/// can be represented as an indexed [r+r] operation. Returns false if it
941/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000942bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
943 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000944 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000945 short imm = 0;
946 if (N.getOpcode() == ISD::ADD) {
947 if (isIntS16Immediate(N.getOperand(1), imm))
948 return false; // r+i
949 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
950 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000951
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000952 Base = N.getOperand(0);
953 Index = N.getOperand(1);
954 return true;
955 } else if (N.getOpcode() == ISD::OR) {
956 if (isIntS16Immediate(N.getOperand(1), imm))
957 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000958
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000959 // If this is an or of disjoint bitfields, we can codegen this as an add
960 // (for better address arithmetic) if the LHS and RHS of the OR are provably
961 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000962 APInt LHSKnownZero, LHSKnownOne;
963 APInt RHSKnownZero, RHSKnownOne;
964 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000965 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000966
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000967 if (LHSKnownZero.getBoolValue()) {
968 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000969 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000970 // If all of the bits are known zero on the LHS or RHS, the add won't
971 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000972 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000973 Base = N.getOperand(0);
974 Index = N.getOperand(1);
975 return true;
976 }
977 }
978 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000979
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000980 return false;
981}
982
983/// Returns true if the address N can be represented by a base register plus
984/// a signed 16-bit displacement [r+imm], and if it is not better
985/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000986bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000987 SDValue &Base,
988 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000989 // FIXME dl should come from parent load or store, not from address
990 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000991 // If this can be more profitably realized as r+r, fail.
992 if (SelectAddressRegReg(N, Disp, Base, DAG))
993 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000994
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000995 if (N.getOpcode() == ISD::ADD) {
996 short imm = 0;
997 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000998 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000999 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1000 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1001 } else {
1002 Base = N.getOperand(0);
1003 }
1004 return true; // [r+i]
1005 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1006 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001007 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001008 && "Cannot handle constant offsets yet!");
1009 Disp = N.getOperand(1).getOperand(0); // The global address.
1010 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +00001011 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001012 Disp.getOpcode() == ISD::TargetConstantPool ||
1013 Disp.getOpcode() == ISD::TargetJumpTable);
1014 Base = N.getOperand(0);
1015 return true; // [&g+r]
1016 }
1017 } else if (N.getOpcode() == ISD::OR) {
1018 short imm = 0;
1019 if (isIntS16Immediate(N.getOperand(1), imm)) {
1020 // If this is an or of disjoint bitfields, we can codegen this as an add
1021 // (for better address arithmetic) if the LHS and RHS of the OR are
1022 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001023 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001024 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +00001025
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001026 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001027 // If all of the bits are known zero on the LHS or RHS, the add won't
1028 // carry.
1029 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001030 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001031 return true;
1032 }
1033 }
1034 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1035 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +00001036
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001037 // If this address fits entirely in a 16-bit sext immediate field, codegen
1038 // this as "d, 0"
1039 short Imm;
1040 if (isIntS16Immediate(CN, Imm)) {
1041 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Hal Finkel76973702013-03-21 23:45:03 +00001042 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1043 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001044 return true;
1045 }
Chris Lattnerbc681d62007-02-17 06:44:03 +00001046
1047 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001048 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001049 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1050 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001051
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001052 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001053 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001054
Owen Anderson825b72b2009-08-11 20:47:22 +00001055 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1056 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001057 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001058 return true;
1059 }
1060 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001061
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001062 Disp = DAG.getTargetConstant(0, getPointerTy());
1063 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1064 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1065 else
1066 Base = N;
1067 return true; // [r+0]
1068}
1069
1070/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1071/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +00001072bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1073 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001074 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001075 // Check to see if we can easily represent this as an [r+r] address. This
1076 // will fail if it thinks that the address is more profitably represented as
1077 // reg+imm, e.g. where imm = 0.
1078 if (SelectAddressRegReg(N, Base, Index, DAG))
1079 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +00001080
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001081 // If the operand is an addition, always emit this as [r+r], since this is
1082 // better (for code size, and execution, as the memop does the add for free)
1083 // than emitting an explicit add.
1084 if (N.getOpcode() == ISD::ADD) {
1085 Base = N.getOperand(0);
1086 Index = N.getOperand(1);
1087 return true;
1088 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001089
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001090 // Otherwise, do it the hard way, using R0 as the base register.
Hal Finkel76973702013-03-21 23:45:03 +00001091 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1092 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001093 Index = N;
1094 return true;
1095}
1096
1097/// SelectAddressRegImmShift - Returns true if the address N can be
1098/// represented by a base register plus a signed 14-bit displacement
1099/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +00001100bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
1101 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +00001102 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001103 // FIXME dl should come from the parent load or store, not the address
1104 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001105 // If this can be more profitably realized as r+r, fail.
1106 if (SelectAddressRegReg(N, Disp, Base, DAG))
1107 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001108
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001109 if (N.getOpcode() == ISD::ADD) {
1110 short imm = 0;
1111 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Gabor Greifc77d6782012-04-20 08:58:49 +00001112 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001113 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1114 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1115 } else {
1116 Base = N.getOperand(0);
1117 }
1118 return true; // [r+i]
1119 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1120 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001121 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001122 && "Cannot handle constant offsets yet!");
1123 Disp = N.getOperand(1).getOperand(0); // The global address.
1124 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1125 Disp.getOpcode() == ISD::TargetConstantPool ||
1126 Disp.getOpcode() == ISD::TargetJumpTable);
1127 Base = N.getOperand(0);
1128 return true; // [&g+r]
1129 }
1130 } else if (N.getOpcode() == ISD::OR) {
1131 short imm = 0;
1132 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1133 // If this is an or of disjoint bitfields, we can codegen this as an add
1134 // (for better address arithmetic) if the LHS and RHS of the OR are
1135 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001136 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001137 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001138 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001139 // If all of the bits are known zero on the LHS or RHS, the add won't
1140 // carry.
1141 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001142 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001143 return true;
1144 }
1145 }
1146 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001147 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001148 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001149 // If this address fits entirely in a 14-bit sext immediate field, codegen
1150 // this as "d, 0"
1151 short Imm;
1152 if (isIntS16Immediate(CN, Imm)) {
1153 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Hal Finkel76973702013-03-21 23:45:03 +00001154 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1155 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001156 return true;
1157 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001158
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001159 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001160 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001161 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1162 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001163
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001164 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001165 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1166 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1167 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001168 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001169 return true;
1170 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001171 }
1172 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001173
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001174 Disp = DAG.getTargetConstant(0, getPointerTy());
1175 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1176 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1177 else
1178 Base = N;
1179 return true; // [r+0]
1180}
1181
1182
1183/// getPreIndexedAddressParts - returns true by value, base pointer and
1184/// offset pointer and addressing mode by reference if the node's address
1185/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001186bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1187 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001188 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001189 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001190 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001191
Ulrich Weigand881a7152013-03-22 14:58:48 +00001192 bool isLoad = true;
Dan Gohman475871a2008-07-27 21:46:04 +00001193 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001194 EVT VT;
Hal Finkel08a215c2013-03-18 23:00:58 +00001195 unsigned Alignment;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001196 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1197 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001198 VT = LD->getMemoryVT();
Hal Finkel08a215c2013-03-18 23:00:58 +00001199 Alignment = LD->getAlignment();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001200 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001201 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001202 VT = ST->getMemoryVT();
Hal Finkel08a215c2013-03-18 23:00:58 +00001203 Alignment = ST->getAlignment();
Ulrich Weigand881a7152013-03-22 14:58:48 +00001204 isLoad = false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001205 } else
1206 return false;
1207
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001208 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001209 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001210 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001211
Ulrich Weigand881a7152013-03-22 14:58:48 +00001212 if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) {
1213
1214 // Common code will reject creating a pre-inc form if the base pointer
1215 // is a frame index, or if N is a store and the base pointer is either
1216 // the same as or a predecessor of the value being stored. Check for
1217 // those situations here, and try with swapped Base/Offset instead.
1218 bool Swap = false;
1219
1220 if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base))
1221 Swap = true;
1222 else if (!isLoad) {
1223 SDValue Val = cast<StoreSDNode>(N)->getValue();
1224 if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode()))
1225 Swap = true;
1226 }
1227
1228 if (Swap)
1229 std::swap(Base, Offset);
1230
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001231 AM = ISD::PRE_INC;
1232 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001233 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001234
Chris Lattner0851b4f2006-11-15 19:55:13 +00001235 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001236 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001237 // reg + imm
1238 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1239 return false;
1240 } else {
Hal Finkel08a215c2013-03-18 23:00:58 +00001241 // LDU/STU need an address with at least 4-byte alignment.
1242 if (Alignment < 4)
1243 return false;
1244
Chris Lattner0851b4f2006-11-15 19:55:13 +00001245 // reg + imm * 4.
1246 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1247 return false;
1248 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001249
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001250 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001251 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1252 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001253 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001254 LD->getExtensionType() == ISD::SEXTLOAD &&
1255 isa<ConstantSDNode>(Offset))
1256 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001257 }
1258
Chris Lattner4eab7142006-11-10 02:08:47 +00001259 AM = ISD::PRE_INC;
1260 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001261}
1262
1263//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001264// LowerOperation implementation
1265//===----------------------------------------------------------------------===//
1266
Chris Lattner1e61e692010-11-15 02:46:57 +00001267/// GetLabelAccessInfo - Return true if we should reference labels using a
1268/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1269static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001270 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1271 HiOpFlags = PPCII::MO_HA16;
1272 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001273
Chris Lattner1e61e692010-11-15 02:46:57 +00001274 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1275 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001276 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001277 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001278 if (isPIC) {
1279 HiOpFlags |= PPCII::MO_PIC_FLAG;
1280 LoOpFlags |= PPCII::MO_PIC_FLAG;
1281 }
1282
1283 // If this is a reference to a global value that requires a non-lazy-ptr, make
1284 // sure that instruction lowering adds it.
1285 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1286 HiOpFlags |= PPCII::MO_NLP_FLAG;
1287 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001288
Chris Lattner6d2ff122010-11-15 03:13:19 +00001289 if (GV->hasHiddenVisibility()) {
1290 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1291 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1292 }
1293 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001294
Chris Lattner1e61e692010-11-15 02:46:57 +00001295 return isPIC;
1296}
1297
1298static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1299 SelectionDAG &DAG) {
1300 EVT PtrVT = HiPart.getValueType();
1301 SDValue Zero = DAG.getConstant(0, PtrVT);
1302 DebugLoc DL = HiPart.getDebugLoc();
1303
1304 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1305 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001306
Chris Lattner1e61e692010-11-15 02:46:57 +00001307 // With PIC, the first instruction is actually "GR+hi(&G)".
1308 if (isPIC)
1309 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1310 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001311
Chris Lattner1e61e692010-11-15 02:46:57 +00001312 // Generate non-pic code that has direct accesses to the constant pool.
1313 // The address of the global is just (hi(&g)+lo(&g)).
1314 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1315}
1316
Scott Michelfdc40a02009-02-17 22:15:04 +00001317SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001318 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001319 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001320 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001321 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001322
Roman Divacky9fb8b492012-08-24 16:26:02 +00001323 // 64-bit SVR4 ABI code is always position-independent.
1324 // The actual address of the GlobalValue is stored in the TOC.
1325 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1326 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
1327 return DAG.getNode(PPCISD::TOC_ENTRY, CP->getDebugLoc(), MVT::i64, GA,
1328 DAG.getRegister(PPC::X2, MVT::i64));
1329 }
1330
Chris Lattner1e61e692010-11-15 02:46:57 +00001331 unsigned MOHiFlag, MOLoFlag;
1332 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1333 SDValue CPIHi =
1334 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1335 SDValue CPILo =
1336 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1337 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001338}
1339
Dan Gohmand858e902010-04-17 15:26:15 +00001340SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001341 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001342 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001343
Roman Divacky9fb8b492012-08-24 16:26:02 +00001344 // 64-bit SVR4 ABI code is always position-independent.
1345 // The actual address of the GlobalValue is stored in the TOC.
1346 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1347 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1348 return DAG.getNode(PPCISD::TOC_ENTRY, JT->getDebugLoc(), MVT::i64, GA,
1349 DAG.getRegister(PPC::X2, MVT::i64));
1350 }
1351
Chris Lattner1e61e692010-11-15 02:46:57 +00001352 unsigned MOHiFlag, MOLoFlag;
1353 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1354 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1355 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1356 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001357}
1358
Dan Gohmand858e902010-04-17 15:26:15 +00001359SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1360 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001361 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001362
Dan Gohman46510a72010-04-15 01:51:59 +00001363 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001364
Chris Lattner1e61e692010-11-15 02:46:57 +00001365 unsigned MOHiFlag, MOLoFlag;
1366 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001367 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1368 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattner1e61e692010-11-15 02:46:57 +00001369 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1370}
1371
Roman Divackyfd42ed62012-06-04 17:36:38 +00001372SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1373 SelectionDAG &DAG) const {
1374
1375 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1376 DebugLoc dl = GA->getDebugLoc();
1377 const GlobalValue *GV = GA->getGlobal();
1378 EVT PtrVT = getPointerTy();
1379 bool is64bit = PPCSubTarget.isPPC64();
1380
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001381 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001382
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001383 if (Model == TLSModel::LocalExec) {
1384 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1385 PPCII::MO_TPREL16_HA);
1386 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1387 PPCII::MO_TPREL16_LO);
1388 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1389 is64bit ? MVT::i64 : MVT::i32);
1390 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1391 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1392 }
Roman Divackyfd42ed62012-06-04 17:36:38 +00001393
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001394 if (!is64bit)
1395 llvm_unreachable("only local-exec is currently supported for ppc32");
1396
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001397 if (Model == TLSModel::InitialExec) {
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001398 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1399 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
Bill Schmidtb453e162012-12-14 17:02:38 +00001400 SDValue TPOffsetHi = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
1401 PtrVT, GOTReg, TGA);
1402 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
1403 PtrVT, TGA, TPOffsetHi);
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001404 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGA);
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001405 }
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001406
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001407 if (Model == TLSModel::GeneralDynamic) {
1408 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1409 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1410 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1411 GOTReg, TGA);
1412 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT,
1413 GOTEntryHi, TGA);
1414
1415 // We need a chain node, and don't have one handy. The underlying
1416 // call has no side effects, so using the function entry node
1417 // suffices.
1418 SDValue Chain = DAG.getEntryNode();
1419 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1420 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1421 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLS_ADDR, dl,
1422 PtrVT, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001423 // The return value from GET_TLS_ADDR really is in X3 already, but
1424 // some hacks are needed here to tie everything together. The extra
1425 // copies dissolve during subsequent transforms.
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001426 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1427 return DAG.getCopyFromReg(Chain, dl, PPC::X3, PtrVT);
1428 }
1429
Bill Schmidt349c2782012-12-12 19:29:35 +00001430 if (Model == TLSModel::LocalDynamic) {
1431 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1432 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1433 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1434 GOTReg, TGA);
1435 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT,
1436 GOTEntryHi, TGA);
1437
1438 // We need a chain node, and don't have one handy. The underlying
1439 // call has no side effects, so using the function entry node
1440 // suffices.
1441 SDValue Chain = DAG.getEntryNode();
1442 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1443 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1444 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLSLD_ADDR, dl,
1445 PtrVT, ParmReg, TGA);
1446 // The return value from GET_TLSLD_ADDR really is in X3 already, but
1447 // some hacks are needed here to tie everything together. The extra
1448 // copies dissolve during subsequent transforms.
1449 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1450 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT,
Bill Schmidt1e18b862012-12-13 20:57:10 +00001451 Chain, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001452 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1453 }
1454
1455 llvm_unreachable("Unknown TLS model!");
Roman Divackyfd42ed62012-06-04 17:36:38 +00001456}
1457
Chris Lattner1e61e692010-11-15 02:46:57 +00001458SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1459 SelectionDAG &DAG) const {
1460 EVT PtrVT = Op.getValueType();
1461 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1462 DebugLoc DL = GSDN->getDebugLoc();
1463 const GlobalValue *GV = GSDN->getGlobal();
1464
Chris Lattner1e61e692010-11-15 02:46:57 +00001465 // 64-bit SVR4 ABI code is always position-independent.
1466 // The actual address of the GlobalValue is stored in the TOC.
1467 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1468 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1469 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1470 DAG.getRegister(PPC::X2, MVT::i64));
1471 }
1472
Chris Lattner6d2ff122010-11-15 03:13:19 +00001473 unsigned MOHiFlag, MOLoFlag;
1474 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001475
Chris Lattner6d2ff122010-11-15 03:13:19 +00001476 SDValue GAHi =
1477 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1478 SDValue GALo =
1479 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001480
Chris Lattner6d2ff122010-11-15 03:13:19 +00001481 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001482
Chris Lattner6d2ff122010-11-15 03:13:19 +00001483 // If the global reference is actually to a non-lazy-pointer, we have to do an
1484 // extra load to get the address of the global.
1485 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1486 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001487 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001488 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001489}
1490
Dan Gohmand858e902010-04-17 15:26:15 +00001491SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001492 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001493 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001494
Chris Lattner1a635d62006-04-14 06:01:58 +00001495 // If we're comparing for equality to zero, expose the fact that this is
1496 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1497 // fold the new nodes.
1498 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1499 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001500 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001501 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001502 if (VT.bitsLT(MVT::i32)) {
1503 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001504 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001505 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001506 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001507 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1508 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001509 DAG.getConstant(Log2b, MVT::i32));
1510 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001511 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001512 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001513 // optimized. FIXME: revisit this when we can custom lower all setcc
1514 // optimizations.
1515 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001516 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001517 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001518
Chris Lattner1a635d62006-04-14 06:01:58 +00001519 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001520 // by xor'ing the rhs with the lhs, which is faster than setting a
1521 // condition register, reading it back out, and masking the correct bit. The
1522 // normal approach here uses sub to do this instead of xor. Using xor exposes
1523 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001524 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001525 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001526 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001527 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001528 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001529 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001530 }
Dan Gohman475871a2008-07-27 21:46:04 +00001531 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001532}
1533
Dan Gohman475871a2008-07-27 21:46:04 +00001534SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001535 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001536 SDNode *Node = Op.getNode();
1537 EVT VT = Node->getValueType(0);
1538 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1539 SDValue InChain = Node->getOperand(0);
1540 SDValue VAListPtr = Node->getOperand(1);
1541 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1542 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001543
Roman Divackybdb226e2011-06-28 15:30:42 +00001544 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1545
1546 // gpr_index
1547 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1548 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1549 false, false, 0);
1550 InChain = GprIndex.getValue(1);
1551
1552 if (VT == MVT::i64) {
1553 // Check if GprIndex is even
1554 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1555 DAG.getConstant(1, MVT::i32));
1556 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1557 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1558 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1559 DAG.getConstant(1, MVT::i32));
1560 // Align GprIndex to be even if it isn't
1561 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1562 GprIndex);
1563 }
1564
1565 // fpr index is 1 byte after gpr
1566 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1567 DAG.getConstant(1, MVT::i32));
1568
1569 // fpr
1570 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1571 FprPtr, MachinePointerInfo(SV), MVT::i8,
1572 false, false, 0);
1573 InChain = FprIndex.getValue(1);
1574
1575 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1576 DAG.getConstant(8, MVT::i32));
1577
1578 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1579 DAG.getConstant(4, MVT::i32));
1580
1581 // areas
1582 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001583 MachinePointerInfo(), false, false,
1584 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001585 InChain = OverflowArea.getValue(1);
1586
1587 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001588 MachinePointerInfo(), false, false,
1589 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001590 InChain = RegSaveArea.getValue(1);
1591
1592 // select overflow_area if index > 8
1593 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1594 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1595
Roman Divackybdb226e2011-06-28 15:30:42 +00001596 // adjustment constant gpr_index * 4/8
1597 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1598 VT.isInteger() ? GprIndex : FprIndex,
1599 DAG.getConstant(VT.isInteger() ? 4 : 8,
1600 MVT::i32));
1601
1602 // OurReg = RegSaveArea + RegConstant
1603 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1604 RegConstant);
1605
1606 // Floating types are 32 bytes into RegSaveArea
1607 if (VT.isFloatingPoint())
1608 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1609 DAG.getConstant(32, MVT::i32));
1610
1611 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1612 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1613 VT.isInteger() ? GprIndex : FprIndex,
1614 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1615 MVT::i32));
1616
1617 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1618 VT.isInteger() ? VAListPtr : FprPtr,
1619 MachinePointerInfo(SV),
1620 MVT::i8, false, false, 0);
1621
1622 // determine if we should load from reg_save_area or overflow_area
1623 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1624
1625 // increase overflow_area by 4/8 if gpr/fpr > 8
1626 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1627 DAG.getConstant(VT.isInteger() ? 4 : 8,
1628 MVT::i32));
1629
1630 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1631 OverflowAreaPlusN);
1632
1633 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1634 OverflowAreaPtr,
1635 MachinePointerInfo(),
1636 MVT::i32, false, false, 0);
1637
NAKAMURA Takumi25f6b5a2012-08-30 15:52:23 +00001638 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001639 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001640}
1641
Duncan Sands4a544a72011-09-06 13:37:06 +00001642SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1643 SelectionDAG &DAG) const {
1644 return Op.getOperand(0);
1645}
1646
1647SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1648 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001649 SDValue Chain = Op.getOperand(0);
1650 SDValue Trmp = Op.getOperand(1); // trampoline
1651 SDValue FPtr = Op.getOperand(2); // nested function
1652 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001653 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001654
Owen Andersone50ed302009-08-10 22:56:29 +00001655 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001656 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001657 Type *IntPtrTy =
Micah Villmow3574eca2012-10-08 16:38:25 +00001658 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruthece6c6b2012-11-01 08:07:29 +00001659 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001660
Scott Michelfdc40a02009-02-17 22:15:04 +00001661 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001662 TargetLowering::ArgListEntry Entry;
1663
1664 Entry.Ty = IntPtrTy;
1665 Entry.Node = Trmp; Args.push_back(Entry);
1666
1667 // TrampSize == (isPPC64 ? 48 : 40);
1668 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001669 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001670 Args.push_back(Entry);
1671
1672 Entry.Node = FPtr; Args.push_back(Entry);
1673 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001674
Bill Wendling77959322008-09-17 00:30:57 +00001675 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001676 TargetLowering::CallLoweringInfo CLI(Chain,
1677 Type::getVoidTy(*DAG.getContext()),
1678 false, false, false, false, 0,
1679 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001680 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001681 /*doesNotRet=*/false,
1682 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001683 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001684 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001685 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001686
Duncan Sands4a544a72011-09-06 13:37:06 +00001687 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001688}
1689
Dan Gohman475871a2008-07-27 21:46:04 +00001690SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001691 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001692 MachineFunction &MF = DAG.getMachineFunction();
1693 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1694
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001695 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001696
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001697 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001698 // vastart just stores the address of the VarArgsFrameIndex slot into the
1699 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001700 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001701 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001702 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001703 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1704 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001705 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001706 }
1707
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001708 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001709 // We suppose the given va_list is already allocated.
1710 //
1711 // typedef struct {
1712 // char gpr; /* index into the array of 8 GPRs
1713 // * stored in the register save area
1714 // * gpr=0 corresponds to r3,
1715 // * gpr=1 to r4, etc.
1716 // */
1717 // char fpr; /* index into the array of 8 FPRs
1718 // * stored in the register save area
1719 // * fpr=0 corresponds to f1,
1720 // * fpr=1 to f2, etc.
1721 // */
1722 // char *overflow_arg_area;
1723 // /* location on stack that holds
1724 // * the next overflow argument
1725 // */
1726 // char *reg_save_area;
1727 // /* where r3:r10 and f1:f8 (if saved)
1728 // * are stored
1729 // */
1730 // } va_list[1];
1731
1732
Dan Gohman1e93df62010-04-17 14:41:14 +00001733 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1734 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001735
Nicolas Geoffray01119992007-04-03 13:59:52 +00001736
Owen Andersone50ed302009-08-10 22:56:29 +00001737 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001738
Dan Gohman1e93df62010-04-17 14:41:14 +00001739 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1740 PtrVT);
1741 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1742 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001743
Duncan Sands83ec4b62008-06-06 12:08:01 +00001744 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001745 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001746
Duncan Sands83ec4b62008-06-06 12:08:01 +00001747 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001748 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001749
1750 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001751 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001752
Dan Gohman69de1932008-02-06 22:27:42 +00001753 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001754
Nicolas Geoffray01119992007-04-03 13:59:52 +00001755 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001756 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001757 Op.getOperand(1),
1758 MachinePointerInfo(SV),
1759 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001760 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001761 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001762 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001763
Nicolas Geoffray01119992007-04-03 13:59:52 +00001764 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001765 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001766 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1767 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001768 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001769 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001770 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001771
Nicolas Geoffray01119992007-04-03 13:59:52 +00001772 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001773 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001774 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1775 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001776 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001777 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001778 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001779
1780 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001781 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1782 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001783 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001784
Chris Lattner1a635d62006-04-14 06:01:58 +00001785}
1786
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001787#include "PPCGenCallingConv.inc"
1788
Bill Schmidt212af6a2013-02-06 17:33:58 +00001789static bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
1790 CCValAssign::LocInfo &LocInfo,
1791 ISD::ArgFlagsTy &ArgFlags,
1792 CCState &State) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001793 return true;
1794}
1795
Bill Schmidt212af6a2013-02-06 17:33:58 +00001796static bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
1797 MVT &LocVT,
1798 CCValAssign::LocInfo &LocInfo,
1799 ISD::ArgFlagsTy &ArgFlags,
1800 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001801 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001802 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1803 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1804 };
1805 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001806
Tilmann Schellerffd02002009-07-03 06:45:56 +00001807 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1808
1809 // Skip one register if the first unallocated register has an even register
1810 // number and there are still argument registers available which have not been
1811 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1812 // need to skip a register if RegNum is odd.
1813 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1814 State.AllocateReg(ArgRegs[RegNum]);
1815 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001816
Tilmann Schellerffd02002009-07-03 06:45:56 +00001817 // Always return false here, as this function only makes sure that the first
1818 // unallocated register has an odd register number and does not actually
1819 // allocate a register for the current argument.
1820 return false;
1821}
1822
Bill Schmidt212af6a2013-02-06 17:33:58 +00001823static bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
1824 MVT &LocVT,
1825 CCValAssign::LocInfo &LocInfo,
1826 ISD::ArgFlagsTy &ArgFlags,
1827 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001828 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001829 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1830 PPC::F8
1831 };
1832
1833 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001834
Tilmann Schellerffd02002009-07-03 06:45:56 +00001835 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1836
1837 // If there is only one Floating-point register left we need to put both f64
1838 // values of a split ppc_fp128 value on the stack.
1839 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1840 State.AllocateReg(ArgRegs[RegNum]);
1841 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001842
Tilmann Schellerffd02002009-07-03 06:45:56 +00001843 // Always return false here, as this function only makes sure that the two f64
1844 // values a ppc_fp128 value is split into are both passed in registers or both
1845 // passed on the stack and does not actually allocate a register for the
1846 // current argument.
1847 return false;
1848}
1849
Chris Lattner9f0bc652007-02-25 05:34:32 +00001850/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001851/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001852static const uint16_t *GetFPR() {
1853 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001854 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001855 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001856 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001857
Chris Lattner9f0bc652007-02-25 05:34:32 +00001858 return FPR;
1859}
1860
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001861/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1862/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001863static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001864 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001865 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001866 if (Flags.isByVal())
1867 ArgSize = Flags.getByValSize();
1868 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1869
1870 return ArgSize;
1871}
1872
Dan Gohman475871a2008-07-27 21:46:04 +00001873SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001874PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001875 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001876 const SmallVectorImpl<ISD::InputArg>
1877 &Ins,
1878 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001879 SmallVectorImpl<SDValue> &InVals)
1880 const {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001881 if (PPCSubTarget.isSVR4ABI()) {
1882 if (PPCSubTarget.isPPC64())
1883 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
1884 dl, DAG, InVals);
1885 else
1886 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
1887 dl, DAG, InVals);
Bill Schmidt419f3762012-09-19 15:42:13 +00001888 } else {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001889 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1890 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001891 }
1892}
1893
1894SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00001895PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001896 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001897 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001898 const SmallVectorImpl<ISD::InputArg>
1899 &Ins,
1900 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001901 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001902
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001903 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001904 // +-----------------------------------+
1905 // +--> | Back chain |
1906 // | +-----------------------------------+
1907 // | | Floating-point register save area |
1908 // | +-----------------------------------+
1909 // | | General register save area |
1910 // | +-----------------------------------+
1911 // | | CR save word |
1912 // | +-----------------------------------+
1913 // | | VRSAVE save word |
1914 // | +-----------------------------------+
1915 // | | Alignment padding |
1916 // | +-----------------------------------+
1917 // | | Vector register save area |
1918 // | +-----------------------------------+
1919 // | | Local variable space |
1920 // | +-----------------------------------+
1921 // | | Parameter list area |
1922 // | +-----------------------------------+
1923 // | | LR save word |
1924 // | +-----------------------------------+
1925 // SP--> +--- | Back chain |
1926 // +-----------------------------------+
1927 //
1928 // Specifications:
1929 // System V Application Binary Interface PowerPC Processor Supplement
1930 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001931
Tilmann Schellerffd02002009-07-03 06:45:56 +00001932 MachineFunction &MF = DAG.getMachineFunction();
1933 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001934 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001935
Owen Andersone50ed302009-08-10 22:56:29 +00001936 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001937 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001938 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1939 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001940 unsigned PtrByteSize = 4;
1941
1942 // Assign locations to all of the incoming arguments.
1943 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001944 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001945 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001946
1947 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001948 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001949
Bill Schmidt212af6a2013-02-06 17:33:58 +00001950 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001951
Tilmann Schellerffd02002009-07-03 06:45:56 +00001952 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1953 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001954
Tilmann Schellerffd02002009-07-03 06:45:56 +00001955 // Arguments stored in registers.
1956 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001957 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001958 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001959
Owen Anderson825b72b2009-08-11 20:47:22 +00001960 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001961 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001962 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001963 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001964 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001965 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001966 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00001967 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001968 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001969 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00001970 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001971 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001972 case MVT::v16i8:
1973 case MVT::v8i16:
1974 case MVT::v4i32:
1975 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00001976 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001977 break;
1978 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001979
Tilmann Schellerffd02002009-07-03 06:45:56 +00001980 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001981 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001982 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001983
Dan Gohman98ca4f22009-08-05 01:29:28 +00001984 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001985 } else {
1986 // Argument stored in memory.
1987 assert(VA.isMemLoc());
1988
1989 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1990 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001991 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001992
1993 // Create load nodes to retrieve arguments from the stack.
1994 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001995 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1996 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001997 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001998 }
1999 }
2000
2001 // Assign locations to all of the incoming aggregate by value arguments.
2002 // Aggregates passed by value are stored in the local variable space of the
2003 // caller's stack frame, right above the parameter list area.
2004 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002005 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002006 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002007
2008 // Reserve stack space for the allocations in CCInfo.
2009 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2010
Bill Schmidt212af6a2013-02-06 17:33:58 +00002011 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002012
2013 // Area that is at least reserved in the caller of this function.
2014 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002015
Tilmann Schellerffd02002009-07-03 06:45:56 +00002016 // Set the size that is at least reserved in caller of this function. Tail
2017 // call optimized function's reserved stack space needs to be aligned so that
2018 // taking the difference between two stack areas will result in an aligned
2019 // stack.
2020 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2021
2022 MinReservedArea =
2023 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002024 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002025
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002026 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00002027 getStackAlignment();
2028 unsigned AlignMask = TargetAlign-1;
2029 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002030
Tilmann Schellerffd02002009-07-03 06:45:56 +00002031 FI->setMinReservedArea(MinReservedArea);
2032
2033 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002034
Tilmann Schellerffd02002009-07-03 06:45:56 +00002035 // If the function takes variable number of arguments, make a frame index for
2036 // the start of the first vararg value... for expansion of llvm.va_start.
2037 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00002038 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002039 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2040 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2041 };
2042 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2043
Craig Topperc5eaae42012-03-11 07:57:25 +00002044 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002045 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2046 PPC::F8
2047 };
2048 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2049
Dan Gohman1e93df62010-04-17 14:41:14 +00002050 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
2051 NumGPArgRegs));
2052 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
2053 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002054
2055 // Make room for NumGPArgRegs and NumFPArgRegs.
2056 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00002057 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002058
Dan Gohman1e93df62010-04-17 14:41:14 +00002059 FuncInfo->setVarArgsStackOffset(
2060 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002061 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002062
Dan Gohman1e93df62010-04-17 14:41:14 +00002063 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2064 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002065
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002066 // The fixed integer arguments of a variadic function are stored to the
2067 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2068 // the result of va_next.
2069 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2070 // Get an existing live-in vreg, or add a new one.
2071 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2072 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002073 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002074
Dan Gohman98ca4f22009-08-05 01:29:28 +00002075 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002076 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2077 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002078 MemOps.push_back(Store);
2079 // Increment the address by four for the next argument to store
2080 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2081 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2082 }
2083
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002084 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2085 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00002086 // The double arguments are stored to the VarArgsFrameIndex
2087 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002088 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2089 // Get an existing live-in vreg, or add a new one.
2090 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2091 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002092 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002093
Owen Anderson825b72b2009-08-11 20:47:22 +00002094 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002095 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2096 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002097 MemOps.push_back(Store);
2098 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00002099 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00002100 PtrVT);
2101 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2102 }
2103 }
2104
2105 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002106 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002107 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002108
Dan Gohman98ca4f22009-08-05 01:29:28 +00002109 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002110}
2111
Bill Schmidt726c2372012-10-23 15:51:16 +00002112// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2113// value to MVT::i64 and then truncate to the correct register size.
2114SDValue
2115PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2116 SelectionDAG &DAG, SDValue ArgVal,
2117 DebugLoc dl) const {
2118 if (Flags.isSExt())
2119 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2120 DAG.getValueType(ObjectVT));
2121 else if (Flags.isZExt())
2122 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2123 DAG.getValueType(ObjectVT));
2124
2125 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2126}
2127
2128// Set the size that is at least reserved in caller of this function. Tail
2129// call optimized functions' reserved stack space needs to be aligned so that
2130// taking the difference between two stack areas will result in an aligned
2131// stack.
2132void
2133PPCTargetLowering::setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
2134 unsigned nAltivecParamsAtEnd,
2135 unsigned MinReservedArea,
2136 bool isPPC64) const {
2137 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2138 // Add the Altivec parameters at the end, if needed.
2139 if (nAltivecParamsAtEnd) {
2140 MinReservedArea = ((MinReservedArea+15)/16)*16;
2141 MinReservedArea += 16*nAltivecParamsAtEnd;
2142 }
2143 MinReservedArea =
2144 std::max(MinReservedArea,
2145 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2146 unsigned TargetAlign
2147 = DAG.getMachineFunction().getTarget().getFrameLowering()->
2148 getStackAlignment();
2149 unsigned AlignMask = TargetAlign-1;
2150 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2151 FI->setMinReservedArea(MinReservedArea);
2152}
2153
Tilmann Schellerffd02002009-07-03 06:45:56 +00002154SDValue
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002155PPCTargetLowering::LowerFormalArguments_64SVR4(
2156 SDValue Chain,
2157 CallingConv::ID CallConv, bool isVarArg,
2158 const SmallVectorImpl<ISD::InputArg>
2159 &Ins,
2160 DebugLoc dl, SelectionDAG &DAG,
2161 SmallVectorImpl<SDValue> &InVals) const {
2162 // TODO: add description of PPC stack frame format, or at least some docs.
2163 //
2164 MachineFunction &MF = DAG.getMachineFunction();
2165 MachineFrameInfo *MFI = MF.getFrameInfo();
2166 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2167
2168 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2169 // Potential tail calls could cause overwriting of argument stack slots.
2170 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2171 (CallConv == CallingConv::Fast));
2172 unsigned PtrByteSize = 8;
2173
2174 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
2175 // Area that is at least reserved in caller of this function.
2176 unsigned MinReservedArea = ArgOffset;
2177
2178 static const uint16_t GPR[] = {
2179 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2180 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2181 };
2182
2183 static const uint16_t *FPR = GetFPR();
2184
2185 static const uint16_t VR[] = {
2186 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2187 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2188 };
2189
2190 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2191 const unsigned Num_FPR_Regs = 13;
2192 const unsigned Num_VR_Regs = array_lengthof(VR);
2193
2194 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
2195
2196 // Add DAG nodes to load the arguments or copy them out of registers. On
2197 // entry to a function on PPC, the arguments start after the linkage area,
2198 // although the first ones are often in registers.
2199
2200 SmallVector<SDValue, 8> MemOps;
2201 unsigned nAltivecParamsAtEnd = 0;
2202 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt49deebb2013-02-20 17:31:41 +00002203 unsigned CurArgIdx = 0;
2204 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002205 SDValue ArgVal;
2206 bool needsLoad = false;
2207 EVT ObjectVT = Ins[ArgNo].VT;
2208 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
2209 unsigned ArgSize = ObjSize;
2210 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt49deebb2013-02-20 17:31:41 +00002211 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2212 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002213
2214 unsigned CurArgOffset = ArgOffset;
2215
2216 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
2217 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2218 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
2219 if (isVarArg) {
2220 MinReservedArea = ((MinReservedArea+15)/16)*16;
2221 MinReservedArea += CalculateStackSlotSize(ObjectVT,
2222 Flags,
2223 PtrByteSize);
2224 } else
2225 nAltivecParamsAtEnd++;
2226 } else
2227 // Calculate min reserved area.
2228 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
2229 Flags,
2230 PtrByteSize);
2231
2232 // FIXME the codegen can be much improved in some cases.
2233 // We do not have to keep everything in memory.
2234 if (Flags.isByVal()) {
2235 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2236 ObjSize = Flags.getByValSize();
2237 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt42d43352012-10-31 01:15:05 +00002238 // Empty aggregate parameters do not take up registers. Examples:
2239 // struct { } a;
2240 // union { } b;
2241 // int c[0];
2242 // etc. However, we have to provide a place-holder in InVals, so
2243 // pretend we have an 8-byte item at the current address for that
2244 // purpose.
2245 if (!ObjSize) {
2246 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2247 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2248 InVals.push_back(FIN);
2249 continue;
2250 }
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002251 // All aggregates smaller than 8 bytes must be passed right-justified.
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002252 if (ObjSize < PtrByteSize)
2253 CurArgOffset = CurArgOffset + (PtrByteSize - ObjSize);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002254 // The value of the object is its address.
2255 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2256 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2257 InVals.push_back(FIN);
Bill Schmidt37900c52012-10-25 13:38:09 +00002258
2259 if (ObjSize < 8) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002260 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt37900c52012-10-25 13:38:09 +00002261 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002262 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002263 SDValue Store;
2264
2265 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2266 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2267 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2268 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
2269 MachinePointerInfo(FuncArg, CurArgOffset),
2270 ObjType, false, false, 0);
2271 } else {
2272 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2273 // store the whole register as-is to the parameter save area
2274 // slot. The address of the parameter was already calculated
2275 // above (InVals.push_back(FIN)) to be the right-justified
2276 // offset within the slot. For this store, we need a new
2277 // frame index that points at the beginning of the slot.
2278 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2279 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2280 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2281 MachinePointerInfo(FuncArg, ArgOffset),
2282 false, false, 0);
2283 }
2284
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002285 MemOps.push_back(Store);
2286 ++GPR_idx;
2287 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002288 // Whether we copied from a register or not, advance the offset
2289 // into the parameter save area by a full doubleword.
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002290 ArgOffset += PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002291 continue;
2292 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002293
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002294 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2295 // Store whatever pieces of the object are in registers
2296 // to memory. ArgOffset will be the address of the beginning
2297 // of the object.
2298 if (GPR_idx != Num_GPR_Regs) {
2299 unsigned VReg;
2300 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2301 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2302 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2303 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002304 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002305 MachinePointerInfo(FuncArg, ArgOffset),
2306 false, false, 0);
2307 MemOps.push_back(Store);
2308 ++GPR_idx;
2309 ArgOffset += PtrByteSize;
2310 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002311 ArgOffset += ArgSize - j;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002312 break;
2313 }
2314 }
2315 continue;
2316 }
2317
2318 switch (ObjectVT.getSimpleVT().SimpleTy) {
2319 default: llvm_unreachable("Unhandled argument type!");
2320 case MVT::i32:
2321 case MVT::i64:
2322 if (GPR_idx != Num_GPR_Regs) {
2323 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2324 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2325
Bill Schmidt726c2372012-10-23 15:51:16 +00002326 if (ObjectVT == MVT::i32)
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002327 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2328 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002329 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002330
2331 ++GPR_idx;
2332 } else {
2333 needsLoad = true;
2334 ArgSize = PtrByteSize;
2335 }
2336 ArgOffset += 8;
2337 break;
2338
2339 case MVT::f32:
2340 case MVT::f64:
2341 // Every 8 bytes of argument space consumes one of the GPRs available for
2342 // argument passing.
2343 if (GPR_idx != Num_GPR_Regs) {
2344 ++GPR_idx;
2345 }
2346 if (FPR_idx != Num_FPR_Regs) {
2347 unsigned VReg;
2348
2349 if (ObjectVT == MVT::f32)
2350 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2351 else
2352 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2353
2354 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2355 ++FPR_idx;
2356 } else {
2357 needsLoad = true;
Bill Schmidta867f372012-10-11 15:38:20 +00002358 ArgSize = PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002359 }
2360
2361 ArgOffset += 8;
2362 break;
2363 case MVT::v4f32:
2364 case MVT::v4i32:
2365 case MVT::v8i16:
2366 case MVT::v16i8:
2367 // Note that vector arguments in registers don't reserve stack space,
2368 // except in varargs functions.
2369 if (VR_idx != Num_VR_Regs) {
2370 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
2371 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2372 if (isVarArg) {
2373 while ((ArgOffset % 16) != 0) {
2374 ArgOffset += PtrByteSize;
2375 if (GPR_idx != Num_GPR_Regs)
2376 GPR_idx++;
2377 }
2378 ArgOffset += 16;
2379 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
2380 }
2381 ++VR_idx;
2382 } else {
2383 // Vectors are aligned.
2384 ArgOffset = ((ArgOffset+15)/16)*16;
2385 CurArgOffset = ArgOffset;
2386 ArgOffset += 16;
2387 needsLoad = true;
2388 }
2389 break;
2390 }
2391
2392 // We need to load the argument to a virtual register if we determined
2393 // above that we ran out of physical registers of the appropriate type.
2394 if (needsLoad) {
2395 int FI = MFI->CreateFixedObject(ObjSize,
2396 CurArgOffset + (ArgSize - ObjSize),
2397 isImmutable);
2398 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2399 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2400 false, false, false, 0);
2401 }
2402
2403 InVals.push_back(ArgVal);
2404 }
2405
2406 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002407 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002408 // taking the difference between two stack areas will result in an aligned
2409 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002410 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, true);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002411
2412 // If the function takes variable number of arguments, make a frame index for
2413 // the start of the first vararg value... for expansion of llvm.va_start.
2414 if (isVarArg) {
2415 int Depth = ArgOffset;
2416
2417 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt726c2372012-10-23 15:51:16 +00002418 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002419 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2420
2421 // If this function is vararg, store any remaining integer argument regs
2422 // to their spots on the stack so that they may be loaded by deferencing the
2423 // result of va_next.
2424 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2425 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2426 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2427 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2428 MachinePointerInfo(), false, false, 0);
2429 MemOps.push_back(Store);
2430 // Increment the address by four for the next argument to store
Bill Schmidt726c2372012-10-23 15:51:16 +00002431 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002432 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2433 }
2434 }
2435
2436 if (!MemOps.empty())
2437 Chain = DAG.getNode(ISD::TokenFactor, dl,
2438 MVT::Other, &MemOps[0], MemOps.size());
2439
2440 return Chain;
2441}
2442
2443SDValue
2444PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002445 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002446 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002447 const SmallVectorImpl<ISD::InputArg>
2448 &Ins,
2449 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002450 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002451 // TODO: add description of PPC stack frame format, or at least some docs.
2452 //
2453 MachineFunction &MF = DAG.getMachineFunction();
2454 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00002455 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00002456
Owen Andersone50ed302009-08-10 22:56:29 +00002457 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002458 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002459 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002460 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2461 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00002462 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002463
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002464 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002465 // Area that is at least reserved in caller of this function.
2466 unsigned MinReservedArea = ArgOffset;
2467
Craig Topperb78ca422012-03-11 07:16:55 +00002468 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002469 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2470 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2471 };
Craig Topperb78ca422012-03-11 07:16:55 +00002472 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00002473 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2474 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2475 };
Scott Michelfdc40a02009-02-17 22:15:04 +00002476
Craig Topperb78ca422012-03-11 07:16:55 +00002477 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00002478
Craig Topperb78ca422012-03-11 07:16:55 +00002479 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002480 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2481 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2482 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002483
Owen Anderson718cb662007-09-07 04:06:50 +00002484 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002485 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00002486 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002487
2488 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002489
Craig Topperb78ca422012-03-11 07:16:55 +00002490 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00002491
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002492 // In 32-bit non-varargs functions, the stack space for vectors is after the
2493 // stack space for non-vectors. We do not use this space unless we have
2494 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00002495 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002496 // that out...for the pathological case, compute VecArgOffset as the
2497 // start of the vector parameter area. Computing VecArgOffset is the
2498 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002499 unsigned VecArgOffset = ArgOffset;
2500 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002501 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002502 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00002503 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002504 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002505
Duncan Sands276dcbd2008-03-21 09:14:45 +00002506 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002507 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00002508 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00002509 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002510 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2511 VecArgOffset += ArgSize;
2512 continue;
2513 }
2514
Owen Anderson825b72b2009-08-11 20:47:22 +00002515 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002516 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002517 case MVT::i32:
2518 case MVT::f32:
Bill Schmidt419f3762012-09-19 15:42:13 +00002519 VecArgOffset += 4;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002520 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002521 case MVT::i64: // PPC64
2522 case MVT::f64:
Bill Schmidt419f3762012-09-19 15:42:13 +00002523 // FIXME: We are guaranteed to be !isPPC64 at this point.
2524 // Does MVT::i64 apply?
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002525 VecArgOffset += 8;
2526 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002527 case MVT::v4f32:
2528 case MVT::v4i32:
2529 case MVT::v8i16:
2530 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002531 // Nothing to do, we're only looking at Nonvector args here.
2532 break;
2533 }
2534 }
2535 }
2536 // We've found where the vector parameter area in memory is. Skip the
2537 // first 12 parameters; these don't use that memory.
2538 VecArgOffset = ((VecArgOffset+15)/16)*16;
2539 VecArgOffset += 12*16;
2540
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002541 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002542 // entry to a function on PPC, the arguments start after the linkage area,
2543 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002544
Dan Gohman475871a2008-07-27 21:46:04 +00002545 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002546 unsigned nAltivecParamsAtEnd = 0;
Bill Schmidt49deebb2013-02-20 17:31:41 +00002547 // FIXME: FuncArg and Ins[ArgNo] must reference the same argument.
2548 // When passing anonymous aggregates, this is currently not true.
2549 // See LowerFormalArguments_64SVR4 for a fix.
Roman Divacky5236ab32012-09-24 20:47:19 +00002550 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2551 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
Dan Gohman475871a2008-07-27 21:46:04 +00002552 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002553 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002554 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002555 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002556 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002557 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002558
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002559 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002560
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002561 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002562 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2563 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002564 if (isVarArg || isPPC64) {
2565 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002566 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002567 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002568 PtrByteSize);
2569 } else nAltivecParamsAtEnd++;
2570 } else
2571 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002572 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002573 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002574 PtrByteSize);
2575
Dale Johannesen8419dd62008-03-07 20:27:40 +00002576 // FIXME the codegen can be much improved in some cases.
2577 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002578 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002579 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002580 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002581 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002582 // Objects of size 1 and 2 are right justified, everything else is
2583 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen7f96f392008-03-08 01:41:42 +00002584 if (ObjSize==1 || ObjSize==2) {
2585 CurArgOffset = CurArgOffset + (4 - ObjSize);
2586 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002587 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002588 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002589 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002590 InVals.push_back(FIN);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002591 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen7f96f392008-03-08 01:41:42 +00002592 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002593 unsigned VReg;
2594 if (isPPC64)
2595 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2596 else
2597 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002598 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt726c2372012-10-23 15:51:16 +00002599 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelfdc40a02009-02-17 22:15:04 +00002600 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002601 MachinePointerInfo(FuncArg,
2602 CurArgOffset),
Bill Schmidt419f3762012-09-19 15:42:13 +00002603 ObjType, false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002604 MemOps.push_back(Store);
2605 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002606 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002607
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002608 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002609
Dale Johannesen7f96f392008-03-08 01:41:42 +00002610 continue;
2611 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002612 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2613 // Store whatever pieces of the object are in registers
Bill Schmidt419f3762012-09-19 15:42:13 +00002614 // to memory. ArgOffset will be the address of the beginning
2615 // of the object.
Dale Johannesen8419dd62008-03-07 20:27:40 +00002616 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002617 unsigned VReg;
2618 if (isPPC64)
2619 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2620 else
2621 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002622 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002623 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002624 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002625 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002626 MachinePointerInfo(FuncArg, ArgOffset),
David Greene534502d12010-02-15 16:56:53 +00002627 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002628 MemOps.push_back(Store);
2629 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002630 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002631 } else {
2632 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2633 break;
2634 }
2635 }
2636 continue;
2637 }
2638
Owen Anderson825b72b2009-08-11 20:47:22 +00002639 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002640 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002641 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002642 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002643 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002644 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002645 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002646 ++GPR_idx;
2647 } else {
2648 needsLoad = true;
2649 ArgSize = PtrByteSize;
2650 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002651 // All int arguments reserve stack space in the Darwin ABI.
2652 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002653 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002654 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002655 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002656 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002657 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002658 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002659 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002660
Bill Schmidt726c2372012-10-23 15:51:16 +00002661 if (ObjectVT == MVT::i32)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002662 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002663 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002664 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002665
Chris Lattnerc91a4752006-06-26 22:48:35 +00002666 ++GPR_idx;
2667 } else {
2668 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002669 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002670 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002671 // All int arguments reserve stack space in the Darwin ABI.
2672 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002673 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002674
Owen Anderson825b72b2009-08-11 20:47:22 +00002675 case MVT::f32:
2676 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002677 // Every 4 bytes of argument space consumes one of the GPRs available for
2678 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002679 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002680 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002681 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002682 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002683 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002684 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002685 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002686
Owen Anderson825b72b2009-08-11 20:47:22 +00002687 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002688 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002689 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002690 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002691
Dan Gohman98ca4f22009-08-05 01:29:28 +00002692 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002693 ++FPR_idx;
2694 } else {
2695 needsLoad = true;
2696 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002697
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002698 // All FP arguments reserve stack space in the Darwin ABI.
2699 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002700 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002701 case MVT::v4f32:
2702 case MVT::v4i32:
2703 case MVT::v8i16:
2704 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002705 // Note that vector arguments in registers don't reserve stack space,
2706 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002707 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002708 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002709 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002710 if (isVarArg) {
2711 while ((ArgOffset % 16) != 0) {
2712 ArgOffset += PtrByteSize;
2713 if (GPR_idx != Num_GPR_Regs)
2714 GPR_idx++;
2715 }
2716 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002717 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002718 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002719 ++VR_idx;
2720 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002721 if (!isVarArg && !isPPC64) {
2722 // Vectors go after all the nonvectors.
2723 CurArgOffset = VecArgOffset;
2724 VecArgOffset += 16;
2725 } else {
2726 // Vectors are aligned.
2727 ArgOffset = ((ArgOffset+15)/16)*16;
2728 CurArgOffset = ArgOffset;
2729 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002730 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002731 needsLoad = true;
2732 }
2733 break;
2734 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002735
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002736 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002737 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002738 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002739 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002740 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002741 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002742 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002743 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002744 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002745 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002746
Dan Gohman98ca4f22009-08-05 01:29:28 +00002747 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002748 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002749
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002750 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002751 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002752 // taking the difference between two stack areas will result in an aligned
2753 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002754 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, isPPC64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002755
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002756 // If the function takes variable number of arguments, make a frame index for
2757 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002758 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002759 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002760
Dan Gohman1e93df62010-04-17 14:41:14 +00002761 FuncInfo->setVarArgsFrameIndex(
2762 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002763 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002764 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002765
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002766 // If this function is vararg, store any remaining integer argument regs
2767 // to their spots on the stack so that they may be loaded by deferencing the
2768 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002769 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002770 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002771
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002772 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002773 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002774 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002775 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002776
Dan Gohman98ca4f22009-08-05 01:29:28 +00002777 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002778 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2779 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002780 MemOps.push_back(Store);
2781 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002782 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002783 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002784 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002785 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002786
Dale Johannesen8419dd62008-03-07 20:27:40 +00002787 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002788 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002789 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002790
Dan Gohman98ca4f22009-08-05 01:29:28 +00002791 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002792}
2793
Bill Schmidt419f3762012-09-19 15:42:13 +00002794/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
2795/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002796static unsigned
2797CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2798 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002799 bool isVarArg,
2800 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002801 const SmallVectorImpl<ISD::OutputArg>
2802 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002803 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002804 unsigned &nAltivecParamsAtEnd) {
2805 // Count how many bytes are to be pushed on the stack, including the linkage
2806 // area, and parameter passing area. We start with 24/48 bytes, which is
2807 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002808 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002809 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002810 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2811
2812 // Add up all the space actually used.
2813 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2814 // they all go in registers, but we must reserve stack space for them for
2815 // possible use by the caller. In varargs or 64-bit calls, parameters are
2816 // assigned stack space in order, with padding so Altivec parameters are
2817 // 16-byte aligned.
2818 nAltivecParamsAtEnd = 0;
2819 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002820 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002821 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002822 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002823 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2824 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002825 if (!isVarArg && !isPPC64) {
2826 // Non-varargs Altivec parameters go after all the non-Altivec
2827 // parameters; handle those later so we know how much padding we need.
2828 nAltivecParamsAtEnd++;
2829 continue;
2830 }
2831 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2832 NumBytes = ((NumBytes+15)/16)*16;
2833 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002834 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002835 }
2836
2837 // Allow for Altivec parameters at the end, if needed.
2838 if (nAltivecParamsAtEnd) {
2839 NumBytes = ((NumBytes+15)/16)*16;
2840 NumBytes += 16*nAltivecParamsAtEnd;
2841 }
2842
2843 // The prolog code of the callee may store up to 8 GPR argument registers to
2844 // the stack, allowing va_start to index over them in memory if its varargs.
2845 // Because we cannot tell if this is needed on the caller side, we have to
2846 // conservatively assume that it is needed. As such, make sure we have at
2847 // least enough stack space for the caller to store the 8 GPRs.
2848 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002849 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002850
2851 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002852 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2853 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2854 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002855 unsigned AlignMask = TargetAlign-1;
2856 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2857 }
2858
2859 return NumBytes;
2860}
2861
2862/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002863/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002864static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002865 unsigned ParamSize) {
2866
Dale Johannesenb60d5192009-11-24 01:09:07 +00002867 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002868
2869 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2870 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2871 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2872 // Remember only if the new adjustement is bigger.
2873 if (SPDiff < FI->getTailCallSPDelta())
2874 FI->setTailCallSPDelta(SPDiff);
2875
2876 return SPDiff;
2877}
2878
Dan Gohman98ca4f22009-08-05 01:29:28 +00002879/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2880/// for tail call optimization. Targets which want to do tail call
2881/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002882bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002883PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002884 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002885 bool isVarArg,
2886 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002887 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002888 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002889 return false;
2890
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002891 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002892 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002893 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002894
Dan Gohman98ca4f22009-08-05 01:29:28 +00002895 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002896 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002897 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2898 // Functions containing by val parameters are not supported.
2899 for (unsigned i = 0; i != Ins.size(); i++) {
2900 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2901 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002902 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002903
2904 // Non PIC/GOT tail calls are supported.
2905 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2906 return true;
2907
2908 // At the moment we can only do local tail calls (in same module, hidden
2909 // or protected) if we are generating PIC.
2910 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2911 return G->getGlobal()->hasHiddenVisibility()
2912 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002913 }
2914
2915 return false;
2916}
2917
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002918/// isCallCompatibleAddress - Return the immediate to use if the specified
2919/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002920static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002921 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2922 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002923
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002924 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002925 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith1144af32012-08-24 23:29:28 +00002926 SignExtend32<26>(Addr) != Addr)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002927 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002928
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002929 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002930 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002931}
2932
Dan Gohman844731a2008-05-13 00:00:25 +00002933namespace {
2934
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002935struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002936 SDValue Arg;
2937 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002938 int FrameIdx;
2939
2940 TailCallArgumentInfo() : FrameIdx(0) {}
2941};
2942
Dan Gohman844731a2008-05-13 00:00:25 +00002943}
2944
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002945/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2946static void
2947StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002948 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002949 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002950 SmallVector<SDValue, 8> &MemOpChains,
2951 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002952 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002953 SDValue Arg = TailCallArgs[i].Arg;
2954 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002955 int FI = TailCallArgs[i].FrameIdx;
2956 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002957 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002958 MachinePointerInfo::getFixedStack(FI),
2959 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002960 }
2961}
2962
2963/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2964/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002965static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002966 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002967 SDValue Chain,
2968 SDValue OldRetAddr,
2969 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002970 int SPDiff,
2971 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002972 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002973 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002974 if (SPDiff) {
2975 // Calculate the new stack slot for the return address.
2976 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002977 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002978 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002979 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002980 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002981 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002982 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002983 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002984 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002985 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002986
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002987 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2988 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002989 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002990 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002991 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002992 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002993 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002994 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2995 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002996 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002997 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002998 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002999 }
3000 return Chain;
3001}
3002
3003/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
3004/// the position of the argument.
3005static void
3006CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00003007 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003008 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
3009 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003010 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00003011 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00003012 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00003013 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003014 TailCallArgumentInfo Info;
3015 Info.Arg = Arg;
3016 Info.FrameIdxOp = FIN;
3017 Info.FrameIdx = FI;
3018 TailCallArguments.push_back(Info);
3019}
3020
3021/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
3022/// stack slot. Returns the chain as result and the loaded frame pointers in
3023/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00003024SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003025 int SPDiff,
3026 SDValue Chain,
3027 SDValue &LROpOut,
3028 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003029 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00003030 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003031 if (SPDiff) {
3032 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00003033 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003034 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003035 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003036 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00003037 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003038
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003039 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
3040 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003041 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003042 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003043 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003044 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003045 Chain = SDValue(FPOpOut.getNode(), 1);
3046 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003047 }
3048 return Chain;
3049}
3050
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003051/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00003052/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003053/// specified by the specific parameter attribute. The copy will be passed as
3054/// a byval function parameter.
3055/// Sometimes what we are copying is the end of a larger object, the part that
3056/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00003057static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003058CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00003059 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003060 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003061 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00003062 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00003063 false, false, MachinePointerInfo(0),
3064 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003065}
Chris Lattner9f0bc652007-02-25 05:34:32 +00003066
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003067/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3068/// tail calls.
3069static void
Dan Gohman475871a2008-07-27 21:46:04 +00003070LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3071 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003072 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00003073 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003074 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003075 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00003076 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003077 if (!isTailCall) {
3078 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00003079 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003080 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003081 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003082 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003083 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003084 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003085 DAG.getConstant(ArgOffset, PtrVT));
3086 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00003087 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3088 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003089 // Calculate and remember argument location.
3090 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3091 TailCallArguments);
3092}
3093
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003094static
3095void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
3096 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
3097 SDValue LROp, SDValue FPOp, bool isDarwinABI,
3098 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
3099 MachineFunction &MF = DAG.getMachineFunction();
3100
3101 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3102 // might overwrite each other in case of tail call optimization.
3103 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003104 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003105 InFlag = SDValue();
3106 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3107 MemOpChains2, dl);
3108 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003109 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003110 &MemOpChains2[0], MemOpChains2.size());
3111
3112 // Store the return address to the appropriate stack slot.
3113 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3114 isPPC64, isDarwinABI, dl);
3115
3116 // Emit callseq_end just before tailcall node.
3117 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3118 DAG.getIntPtrConstant(0, true), InFlag);
3119 InFlag = Chain.getValue(1);
3120}
3121
3122static
3123unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
3124 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
3125 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00003126 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003127 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003128
Chris Lattnerb9082582010-11-14 23:42:06 +00003129 bool isPPC64 = PPCSubTarget.isPPC64();
3130 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
3131
Owen Andersone50ed302009-08-10 22:56:29 +00003132 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003133 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003134 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003135
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003136 unsigned CallOpc = PPCISD::CALL;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003137
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003138 bool needIndirectCall = true;
3139 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003140 // If this is an absolute destination address, use the munged value.
3141 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003142 needIndirectCall = false;
3143 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003144
Chris Lattnerb9082582010-11-14 23:42:06 +00003145 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3146 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
3147 // Use indirect calls for ALL functions calls in JIT mode, since the
3148 // far-call stubs may be outside relocation limits for a BL instruction.
3149 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3150 unsigned OpFlags = 0;
3151 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003152 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003153 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00003154 (G->getGlobal()->isDeclaration() ||
3155 G->getGlobal()->isWeakForLinker())) {
3156 // PC-relative references to external symbols should go through $stub,
3157 // unless we're building with the leopard linker or later, which
3158 // automatically synthesizes these stubs.
3159 OpFlags = PPCII::MO_DARWIN_STUB;
3160 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003161
Chris Lattnerb9082582010-11-14 23:42:06 +00003162 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3163 // every direct call is) turn it into a TargetGlobalAddress /
3164 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003165 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00003166 Callee.getValueType(),
3167 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003168 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003169 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003170 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003171
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003172 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003173 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003174
Chris Lattnerb9082582010-11-14 23:42:06 +00003175 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003176 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003177 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003178 // PC-relative references to external symbols should go through $stub,
3179 // unless we're building with the leopard linker or later, which
3180 // automatically synthesizes these stubs.
3181 OpFlags = PPCII::MO_DARWIN_STUB;
3182 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003183
Chris Lattnerb9082582010-11-14 23:42:06 +00003184 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3185 OpFlags);
3186 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003187 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003188
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003189 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003190 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3191 // to do the call, we can't use PPCISD::CALL.
3192 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003193
3194 if (isSVR4ABI && isPPC64) {
3195 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3196 // entry point, but to the function descriptor (the function entry point
3197 // address is part of the function descriptor though).
3198 // The function descriptor is a three doubleword structure with the
3199 // following fields: function entry point, TOC base address and
3200 // environment pointer.
3201 // Thus for a call through a function pointer, the following actions need
3202 // to be performed:
3203 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt726c2372012-10-23 15:51:16 +00003204 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003205 // 2. Load the address of the function entry point from the function
3206 // descriptor.
3207 // 3. Load the TOC of the callee from the function descriptor into r2.
3208 // 4. Load the environment pointer from the function descriptor into
3209 // r11.
3210 // 5. Branch to the function entry point address.
3211 // 6. On return of the callee, the TOC of the caller needs to be
3212 // restored (this is done in FinishCall()).
3213 //
3214 // All those operations are flagged together to ensure that no other
3215 // operations can be scheduled in between. E.g. without flagging the
3216 // operations together, a TOC access in the caller could be scheduled
3217 // between the load of the callee TOC and the branch to the callee, which
3218 // results in the TOC access going through the TOC of the callee instead
3219 // of going through the TOC of the caller, which leads to incorrect code.
3220
3221 // Load the address of the function entry point from the function
3222 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003223 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003224 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
3225 InFlag.getNode() ? 3 : 2);
3226 Chain = LoadFuncPtr.getValue(1);
3227 InFlag = LoadFuncPtr.getValue(2);
3228
3229 // Load environment pointer into r11.
3230 // Offset of the environment pointer within the function descriptor.
3231 SDValue PtrOff = DAG.getIntPtrConstant(16);
3232
3233 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3234 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3235 InFlag);
3236 Chain = LoadEnvPtr.getValue(1);
3237 InFlag = LoadEnvPtr.getValue(2);
3238
3239 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3240 InFlag);
3241 Chain = EnvVal.getValue(0);
3242 InFlag = EnvVal.getValue(1);
3243
3244 // Load TOC of the callee into r2. We are using a target-specific load
3245 // with r2 hard coded, because the result of a target-independent load
3246 // would never go directly into r2, since r2 is a reserved register (which
3247 // prevents the register allocator from allocating it), resulting in an
3248 // additional register being allocated and an unnecessary move instruction
3249 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003250 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003251 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
3252 Callee, InFlag);
3253 Chain = LoadTOCPtr.getValue(0);
3254 InFlag = LoadTOCPtr.getValue(1);
3255
3256 MTCTROps[0] = Chain;
3257 MTCTROps[1] = LoadFuncPtr;
3258 MTCTROps[2] = InFlag;
3259 }
3260
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003261 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
3262 2 + (InFlag.getNode() != 0));
3263 InFlag = Chain.getValue(1);
3264
3265 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00003266 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003267 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003268 Ops.push_back(Chain);
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003269 CallOpc = PPCISD::BCTRL;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003270 Callee.setNode(0);
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003271 // Add use of X11 (holding environment pointer)
3272 if (isSVR4ABI && isPPC64)
3273 Ops.push_back(DAG.getRegister(PPC::X11, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003274 // Add CTR register as callee so a bctr can be emitted later.
3275 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00003276 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003277 }
3278
3279 // If this is a direct call, pass the chain and the callee.
3280 if (Callee.getNode()) {
3281 Ops.push_back(Chain);
3282 Ops.push_back(Callee);
3283 }
3284 // If this is a tail call add stack pointer delta.
3285 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00003286 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003287
3288 // Add argument registers to the end of the list so that they are known live
3289 // into the call.
3290 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3291 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3292 RegsToPass[i].second.getValueType()));
3293
3294 return CallOpc;
3295}
3296
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003297static
3298bool isLocalCall(const SDValue &Callee)
3299{
3300 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky6fc3ea22012-09-18 18:27:49 +00003301 return !G->getGlobal()->isDeclaration() &&
3302 !G->getGlobal()->isWeakForLinker();
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003303 return false;
3304}
3305
Dan Gohman98ca4f22009-08-05 01:29:28 +00003306SDValue
3307PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003308 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003309 const SmallVectorImpl<ISD::InputArg> &Ins,
3310 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003311 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003312
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003313 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003314 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003315 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003316 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003317
3318 // Copy all of the result registers out of their specified physreg.
3319 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3320 CCValAssign &VA = RVLocs[i];
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003321 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00003322
3323 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3324 VA.getLocReg(), VA.getLocVT(), InFlag);
3325 Chain = Val.getValue(1);
3326 InFlag = Val.getValue(2);
3327
3328 switch (VA.getLocInfo()) {
3329 default: llvm_unreachable("Unknown loc info!");
3330 case CCValAssign::Full: break;
3331 case CCValAssign::AExt:
3332 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3333 break;
3334 case CCValAssign::ZExt:
3335 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3336 DAG.getValueType(VA.getValVT()));
3337 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3338 break;
3339 case CCValAssign::SExt:
3340 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3341 DAG.getValueType(VA.getValVT()));
3342 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3343 break;
3344 }
3345
3346 InVals.push_back(Val);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003347 }
3348
Dan Gohman98ca4f22009-08-05 01:29:28 +00003349 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003350}
3351
Dan Gohman98ca4f22009-08-05 01:29:28 +00003352SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003353PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
3354 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003355 SelectionDAG &DAG,
3356 SmallVector<std::pair<unsigned, SDValue>, 8>
3357 &RegsToPass,
3358 SDValue InFlag, SDValue Chain,
3359 SDValue &Callee,
3360 int SPDiff, unsigned NumBytes,
3361 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00003362 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003363 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003364 SmallVector<SDValue, 8> Ops;
3365 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3366 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003367 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003368
Hal Finkel82b38212012-08-28 02:10:27 +00003369 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
3370 if (isVarArg && PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
3371 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3372
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003373 // When performing tail call optimization the callee pops its arguments off
3374 // the stack. Account for this here so these bytes can be pushed back on in
Eli Bendersky700ed802013-02-21 20:05:00 +00003375 // PPCFrameLowering::eliminateCallFramePseudoInstr.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003376 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003377 (CallConv == CallingConv::Fast &&
3378 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003379
Roman Divackye46137f2012-03-06 16:41:49 +00003380 // Add a register mask operand representing the call-preserved registers.
3381 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3382 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3383 assert(Mask && "Missing call preserved mask for calling convention");
3384 Ops.push_back(DAG.getRegisterMask(Mask));
3385
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003386 if (InFlag.getNode())
3387 Ops.push_back(InFlag);
3388
3389 // Emit tail call.
3390 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003391 assert(((Callee.getOpcode() == ISD::Register &&
3392 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3393 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3394 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3395 isa<ConstantSDNode>(Callee)) &&
3396 "Expecting an global address, external symbol, absolute value or register");
3397
Owen Anderson825b72b2009-08-11 20:47:22 +00003398 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003399 }
3400
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003401 // Add a NOP immediately after the branch instruction when using the 64-bit
3402 // SVR4 ABI. At link time, if caller and callee are in a different module and
3403 // thus have a different TOC, the call will be replaced with a call to a stub
3404 // function which saves the current TOC, loads the TOC of the callee and
3405 // branches to the callee. The NOP will be replaced with a load instruction
3406 // which restores the TOC of the caller from the TOC save slot of the current
3407 // stack frame. If caller and callee belong to the same module (and have the
3408 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003409
3410 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003411 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003412 if (CallOpc == PPCISD::BCTRL) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003413 // This is a call through a function pointer.
3414 // Restore the caller TOC from the save area into R2.
3415 // See PrepareCall() for more information about calls through function
3416 // pointers in the 64-bit SVR4 ABI.
3417 // We are using a target-specific load with r2 hard coded, because the
3418 // result of a target-independent load would never go directly into r2,
3419 // since r2 is a reserved register (which prevents the register allocator
3420 // from allocating it), resulting in an additional register being
3421 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003422 needsTOCRestore = true;
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003423 } else if ((CallOpc == PPCISD::CALL) && !isLocalCall(Callee)) {
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003424 // Otherwise insert NOP for non-local calls.
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003425 CallOpc = PPCISD::CALL_NOP;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003426 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003427 }
3428
Hal Finkel5b00cea2012-03-31 14:45:15 +00003429 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
3430 InFlag = Chain.getValue(1);
3431
3432 if (needsTOCRestore) {
3433 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3434 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
3435 InFlag = Chain.getValue(1);
3436 }
3437
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003438 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3439 DAG.getIntPtrConstant(BytesCalleePops, true),
3440 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003441 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003442 InFlag = Chain.getValue(1);
3443
Dan Gohman98ca4f22009-08-05 01:29:28 +00003444 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3445 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003446}
3447
Dan Gohman98ca4f22009-08-05 01:29:28 +00003448SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003449PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00003450 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003451 SelectionDAG &DAG = CLI.DAG;
3452 DebugLoc &dl = CLI.DL;
3453 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
3454 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
3455 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
3456 SDValue Chain = CLI.Chain;
3457 SDValue Callee = CLI.Callee;
3458 bool &isTailCall = CLI.IsTailCall;
3459 CallingConv::ID CallConv = CLI.CallConv;
3460 bool isVarArg = CLI.IsVarArg;
3461
Evan Cheng0c439eb2010-01-27 00:07:07 +00003462 if (isTailCall)
3463 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3464 Ins, DAG);
3465
Bill Schmidt726c2372012-10-23 15:51:16 +00003466 if (PPCSubTarget.isSVR4ABI()) {
3467 if (PPCSubTarget.isPPC64())
3468 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3469 isTailCall, Outs, OutVals, Ins,
3470 dl, DAG, InVals);
3471 else
3472 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3473 isTailCall, Outs, OutVals, Ins,
3474 dl, DAG, InVals);
3475 }
Chris Lattnerb9082582010-11-14 23:42:06 +00003476
Bill Schmidt726c2372012-10-23 15:51:16 +00003477 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3478 isTailCall, Outs, OutVals, Ins,
3479 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003480}
3481
3482SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00003483PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3484 CallingConv::ID CallConv, bool isVarArg,
3485 bool isTailCall,
3486 const SmallVectorImpl<ISD::OutputArg> &Outs,
3487 const SmallVectorImpl<SDValue> &OutVals,
3488 const SmallVectorImpl<ISD::InputArg> &Ins,
3489 DebugLoc dl, SelectionDAG &DAG,
3490 SmallVectorImpl<SDValue> &InVals) const {
3491 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003492 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003493
Dan Gohman98ca4f22009-08-05 01:29:28 +00003494 assert((CallConv == CallingConv::C ||
3495 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00003496
Tilmann Schellerffd02002009-07-03 06:45:56 +00003497 unsigned PtrByteSize = 4;
3498
3499 MachineFunction &MF = DAG.getMachineFunction();
3500
3501 // Mark this function as potentially containing a function that contains a
3502 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3503 // and restoring the callers stack pointer in this functions epilog. This is
3504 // done because by tail calling the called function might overwrite the value
3505 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003506 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3507 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00003508 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003509
Tilmann Schellerffd02002009-07-03 06:45:56 +00003510 // Count how many bytes are to be pushed on the stack, including the linkage
3511 // area, parameter list area and the part of the local variable space which
3512 // contains copies of aggregates which are passed by value.
3513
3514 // Assign locations to all of the outgoing arguments.
3515 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003516 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003517 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003518
3519 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003520 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003521
3522 if (isVarArg) {
3523 // Handle fixed and variable vector arguments differently.
3524 // Fixed vector arguments go into registers as long as registers are
3525 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003526 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003527
Tilmann Schellerffd02002009-07-03 06:45:56 +00003528 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00003529 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003530 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003531 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003532
Dan Gohman98ca4f22009-08-05 01:29:28 +00003533 if (Outs[i].IsFixed) {
Bill Schmidt212af6a2013-02-06 17:33:58 +00003534 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3535 CCInfo);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003536 } else {
Bill Schmidt212af6a2013-02-06 17:33:58 +00003537 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3538 ArgFlags, CCInfo);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003539 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003540
Tilmann Schellerffd02002009-07-03 06:45:56 +00003541 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00003542#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00003543 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00003544 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00003545#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00003546 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003547 }
3548 }
3549 } else {
3550 // All arguments are treated the same.
Bill Schmidt212af6a2013-02-06 17:33:58 +00003551 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003552 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003553
Tilmann Schellerffd02002009-07-03 06:45:56 +00003554 // Assign locations to all of the outgoing aggregate by value arguments.
3555 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003556 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003557 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003558
3559 // Reserve stack space for the allocations in CCInfo.
3560 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3561
Bill Schmidt212af6a2013-02-06 17:33:58 +00003562 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003563
3564 // Size of the linkage area, parameter list area and the part of the local
3565 // space variable where copies of aggregates which are passed by value are
3566 // stored.
3567 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003568
Tilmann Schellerffd02002009-07-03 06:45:56 +00003569 // Calculate by how many bytes the stack has to be adjusted in case of tail
3570 // call optimization.
3571 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3572
3573 // Adjust the stack pointer for the new arguments...
3574 // These operations are automatically eliminated by the prolog/epilog pass
3575 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3576 SDValue CallSeqStart = Chain;
3577
3578 // Load the return address and frame pointer so it can be moved somewhere else
3579 // later.
3580 SDValue LROp, FPOp;
3581 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3582 dl);
3583
3584 // Set up a copy of the stack pointer for use loading and storing any
3585 // arguments that may not fit in the registers available for argument
3586 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003587 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003588
Tilmann Schellerffd02002009-07-03 06:45:56 +00003589 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3590 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3591 SmallVector<SDValue, 8> MemOpChains;
3592
Roman Divacky0aaa9192011-08-30 17:04:16 +00003593 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003594 // Walk the register/memloc assignments, inserting copies/loads.
3595 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3596 i != e;
3597 ++i) {
3598 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003599 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003600 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003601
Tilmann Schellerffd02002009-07-03 06:45:56 +00003602 if (Flags.isByVal()) {
3603 // Argument is an aggregate which is passed by value, thus we need to
3604 // create a copy of it in the local variable space of the current stack
3605 // frame (which is the stack frame of the caller) and pass the address of
3606 // this copy to the callee.
3607 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3608 CCValAssign &ByValVA = ByValArgLocs[j++];
3609 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003610
Tilmann Schellerffd02002009-07-03 06:45:56 +00003611 // Memory reserved in the local variable space of the callers stack frame.
3612 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003613
Tilmann Schellerffd02002009-07-03 06:45:56 +00003614 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3615 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003616
Tilmann Schellerffd02002009-07-03 06:45:56 +00003617 // Create a copy of the argument in the local area of the current
3618 // stack frame.
3619 SDValue MemcpyCall =
3620 CreateCopyOfByValArgument(Arg, PtrOff,
3621 CallSeqStart.getNode()->getOperand(0),
3622 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003623
Tilmann Schellerffd02002009-07-03 06:45:56 +00003624 // This must go outside the CALLSEQ_START..END.
3625 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3626 CallSeqStart.getNode()->getOperand(1));
3627 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3628 NewCallSeqStart.getNode());
3629 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003630
Tilmann Schellerffd02002009-07-03 06:45:56 +00003631 // Pass the address of the aggregate copy on the stack either in a
3632 // physical register or in the parameter list area of the current stack
3633 // frame to the callee.
3634 Arg = PtrOff;
3635 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003636
Tilmann Schellerffd02002009-07-03 06:45:56 +00003637 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003638 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003639 // Put argument in a physical register.
3640 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3641 } else {
3642 // Put argument in the parameter list area of the current stack frame.
3643 assert(VA.isMemLoc());
3644 unsigned LocMemOffset = VA.getLocMemOffset();
3645
3646 if (!isTailCall) {
3647 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3648 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3649
3650 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003651 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003652 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003653 } else {
3654 // Calculate and remember argument location.
3655 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3656 TailCallArguments);
3657 }
3658 }
3659 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003660
Tilmann Schellerffd02002009-07-03 06:45:56 +00003661 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003662 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003663 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003664
Tilmann Schellerffd02002009-07-03 06:45:56 +00003665 // Build a sequence of copy-to-reg nodes chained together with token chain
3666 // and flag operands which copy the outgoing args into the appropriate regs.
3667 SDValue InFlag;
3668 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3669 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3670 RegsToPass[i].second, InFlag);
3671 InFlag = Chain.getValue(1);
3672 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003673
Hal Finkel82b38212012-08-28 02:10:27 +00003674 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3675 // registers.
3676 if (isVarArg) {
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003677 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3678 SDValue Ops[] = { Chain, InFlag };
3679
Hal Finkel82b38212012-08-28 02:10:27 +00003680 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003681 dl, VTs, Ops, InFlag.getNode() ? 2 : 1);
3682
Hal Finkel82b38212012-08-28 02:10:27 +00003683 InFlag = Chain.getValue(1);
3684 }
3685
Chris Lattnerb9082582010-11-14 23:42:06 +00003686 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003687 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3688 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003689
Dan Gohman98ca4f22009-08-05 01:29:28 +00003690 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3691 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3692 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003693}
3694
Bill Schmidt726c2372012-10-23 15:51:16 +00003695// Copy an argument into memory, being careful to do this outside the
3696// call sequence for the call to which the argument belongs.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003697SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +00003698PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
3699 SDValue CallSeqStart,
3700 ISD::ArgFlagsTy Flags,
3701 SelectionDAG &DAG,
3702 DebugLoc dl) const {
3703 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
3704 CallSeqStart.getNode()->getOperand(0),
3705 Flags, DAG, dl);
3706 // The MEMCPY must go outside the CALLSEQ_START..END.
3707 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3708 CallSeqStart.getNode()->getOperand(1));
3709 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3710 NewCallSeqStart.getNode());
3711 return NewCallSeqStart;
3712}
3713
3714SDValue
3715PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003716 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003717 bool isTailCall,
3718 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003719 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003720 const SmallVectorImpl<ISD::InputArg> &Ins,
3721 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003722 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003723
Bill Schmidt726c2372012-10-23 15:51:16 +00003724 unsigned NumOps = Outs.size();
Bill Schmidt419f3762012-09-19 15:42:13 +00003725
Bill Schmidt726c2372012-10-23 15:51:16 +00003726 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3727 unsigned PtrByteSize = 8;
3728
3729 MachineFunction &MF = DAG.getMachineFunction();
3730
3731 // Mark this function as potentially containing a function that contains a
3732 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3733 // and restoring the callers stack pointer in this functions epilog. This is
3734 // done because by tail calling the called function might overwrite the value
3735 // in this function's (MF) stack pointer stack slot 0(SP).
3736 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3737 CallConv == CallingConv::Fast)
3738 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3739
3740 unsigned nAltivecParamsAtEnd = 0;
3741
3742 // Count how many bytes are to be pushed on the stack, including the linkage
3743 // area, and parameter passing area. We start with at least 48 bytes, which
3744 // is reserved space for [SP][CR][LR][3 x unused].
3745 // NOTE: For PPC64, nAltivecParamsAtEnd always remains zero as a result
3746 // of this call.
3747 unsigned NumBytes =
3748 CalculateParameterAndLinkageAreaSize(DAG, true, isVarArg, CallConv,
3749 Outs, OutVals, nAltivecParamsAtEnd);
3750
3751 // Calculate by how many bytes the stack has to be adjusted in case of tail
3752 // call optimization.
3753 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3754
3755 // To protect arguments on the stack from being clobbered in a tail call,
3756 // force all the loads to happen before doing any other lowering.
3757 if (isTailCall)
3758 Chain = DAG.getStackArgumentTokenFactor(Chain);
3759
3760 // Adjust the stack pointer for the new arguments...
3761 // These operations are automatically eliminated by the prolog/epilog pass
3762 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3763 SDValue CallSeqStart = Chain;
3764
3765 // Load the return address and frame pointer so it can be move somewhere else
3766 // later.
3767 SDValue LROp, FPOp;
3768 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3769 dl);
3770
3771 // Set up a copy of the stack pointer for use loading and storing any
3772 // arguments that may not fit in the registers available for argument
3773 // passing.
3774 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
3775
3776 // Figure out which arguments are going to go in registers, and which in
3777 // memory. Also, if this is a vararg function, floating point operations
3778 // must be stored to our stack, and loaded into integer regs as well, if
3779 // any integer regs are available for argument passing.
3780 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
3781 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
3782
3783 static const uint16_t GPR[] = {
3784 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3785 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3786 };
3787 static const uint16_t *FPR = GetFPR();
3788
3789 static const uint16_t VR[] = {
3790 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3791 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3792 };
3793 const unsigned NumGPRs = array_lengthof(GPR);
3794 const unsigned NumFPRs = 13;
3795 const unsigned NumVRs = array_lengthof(VR);
3796
3797 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3798 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3799
3800 SmallVector<SDValue, 8> MemOpChains;
3801 for (unsigned i = 0; i != NumOps; ++i) {
3802 SDValue Arg = OutVals[i];
3803 ISD::ArgFlagsTy Flags = Outs[i].Flags;
3804
3805 // PtrOff will be used to store the current argument to the stack if a
3806 // register cannot be found for it.
3807 SDValue PtrOff;
3808
3809 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
3810
3811 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3812
3813 // Promote integers to 64-bit values.
3814 if (Arg.getValueType() == MVT::i32) {
3815 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3816 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
3817 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
3818 }
3819
3820 // FIXME memcpy is used way more than necessary. Correctness first.
3821 // Note: "by value" is code for passing a structure by value, not
3822 // basic types.
3823 if (Flags.isByVal()) {
3824 // Note: Size includes alignment padding, so
3825 // struct x { short a; char b; }
3826 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
3827 // These are the proper values we need for right-justifying the
3828 // aggregate in a parameter register.
3829 unsigned Size = Flags.getByValSize();
Bill Schmidt42d43352012-10-31 01:15:05 +00003830
3831 // An empty aggregate parameter takes up no storage and no
3832 // registers.
3833 if (Size == 0)
3834 continue;
3835
Bill Schmidt726c2372012-10-23 15:51:16 +00003836 // All aggregates smaller than 8 bytes must be passed right-justified.
3837 if (Size==1 || Size==2 || Size==4) {
3838 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
3839 if (GPR_idx != NumGPRs) {
3840 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
3841 MachinePointerInfo(), VT,
3842 false, false, 0);
3843 MemOpChains.push_back(Load.getValue(1));
3844 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3845
3846 ArgOffset += PtrByteSize;
3847 continue;
3848 }
3849 }
3850
3851 if (GPR_idx == NumGPRs && Size < 8) {
3852 SDValue Const = DAG.getConstant(PtrByteSize - Size,
3853 PtrOff.getValueType());
3854 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3855 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3856 CallSeqStart,
3857 Flags, DAG, dl);
3858 ArgOffset += PtrByteSize;
3859 continue;
3860 }
3861 // Copy entire object into memory. There are cases where gcc-generated
3862 // code assumes it is there, even if it could be put entirely into
3863 // registers. (This is not what the doc says.)
3864
3865 // FIXME: The above statement is likely due to a misunderstanding of the
3866 // documents. All arguments must be copied into the parameter area BY
3867 // THE CALLEE in the event that the callee takes the address of any
3868 // formal argument. That has not yet been implemented. However, it is
3869 // reasonable to use the stack area as a staging area for the register
3870 // load.
3871
3872 // Skip this for small aggregates, as we will use the same slot for a
3873 // right-justified copy, below.
3874 if (Size >= 8)
3875 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
3876 CallSeqStart,
3877 Flags, DAG, dl);
3878
3879 // When a register is available, pass a small aggregate right-justified.
3880 if (Size < 8 && GPR_idx != NumGPRs) {
3881 // The easiest way to get this right-justified in a register
3882 // is to copy the structure into the rightmost portion of a
3883 // local variable slot, then load the whole slot into the
3884 // register.
3885 // FIXME: The memcpy seems to produce pretty awful code for
3886 // small aggregates, particularly for packed ones.
3887 // FIXME: It would be preferable to use the slot in the
3888 // parameter save area instead of a new local variable.
3889 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
3890 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3891 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3892 CallSeqStart,
3893 Flags, DAG, dl);
3894
3895 // Load the slot into the register.
3896 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
3897 MachinePointerInfo(),
3898 false, false, false, 0);
3899 MemOpChains.push_back(Load.getValue(1));
3900 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3901
3902 // Done with this argument.
3903 ArgOffset += PtrByteSize;
3904 continue;
3905 }
3906
3907 // For aggregates larger than PtrByteSize, copy the pieces of the
3908 // object that fit into registers from the parameter save area.
3909 for (unsigned j=0; j<Size; j+=PtrByteSize) {
3910 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
3911 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
3912 if (GPR_idx != NumGPRs) {
3913 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3914 MachinePointerInfo(),
3915 false, false, false, 0);
3916 MemOpChains.push_back(Load.getValue(1));
3917 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3918 ArgOffset += PtrByteSize;
3919 } else {
3920 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
3921 break;
3922 }
3923 }
3924 continue;
3925 }
3926
3927 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
3928 default: llvm_unreachable("Unexpected ValueType for argument!");
3929 case MVT::i32:
3930 case MVT::i64:
3931 if (GPR_idx != NumGPRs) {
3932 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
3933 } else {
3934 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3935 true, isTailCall, false, MemOpChains,
3936 TailCallArguments, dl);
3937 }
3938 ArgOffset += PtrByteSize;
3939 break;
3940 case MVT::f32:
3941 case MVT::f64:
3942 if (FPR_idx != NumFPRs) {
3943 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3944
3945 if (isVarArg) {
Bill Schmidte6c56432012-10-29 21:18:16 +00003946 // A single float or an aggregate containing only a single float
3947 // must be passed right-justified in the stack doubleword, and
3948 // in the GPR, if one is available.
3949 SDValue StoreOff;
3950 if (Arg.getValueType().getSimpleVT().SimpleTy == MVT::f32) {
3951 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3952 StoreOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3953 } else
3954 StoreOff = PtrOff;
3955
3956 SDValue Store = DAG.getStore(Chain, dl, Arg, StoreOff,
Bill Schmidt726c2372012-10-23 15:51:16 +00003957 MachinePointerInfo(), false, false, 0);
3958 MemOpChains.push_back(Store);
3959
3960 // Float varargs are always shadowed in available integer registers
3961 if (GPR_idx != NumGPRs) {
3962 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3963 MachinePointerInfo(), false, false,
3964 false, 0);
3965 MemOpChains.push_back(Load.getValue(1));
3966 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3967 }
3968 } else if (GPR_idx != NumGPRs)
3969 // If we have any FPRs remaining, we may also have GPRs remaining.
3970 ++GPR_idx;
3971 } else {
3972 // Single-precision floating-point values are mapped to the
3973 // second (rightmost) word of the stack doubleword.
3974 if (Arg.getValueType() == MVT::f32) {
3975 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3976 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3977 }
3978
3979 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3980 true, isTailCall, false, MemOpChains,
3981 TailCallArguments, dl);
3982 }
3983 ArgOffset += 8;
3984 break;
3985 case MVT::v4f32:
3986 case MVT::v4i32:
3987 case MVT::v8i16:
3988 case MVT::v16i8:
3989 if (isVarArg) {
3990 // These go aligned on the stack, or in the corresponding R registers
3991 // when within range. The Darwin PPC ABI doc claims they also go in
3992 // V registers; in fact gcc does this only for arguments that are
3993 // prototyped, not for those that match the ... We do it for all
3994 // arguments, seems to work.
3995 while (ArgOffset % 16 !=0) {
3996 ArgOffset += PtrByteSize;
3997 if (GPR_idx != NumGPRs)
3998 GPR_idx++;
3999 }
4000 // We could elide this store in the case where the object fits
4001 // entirely in R registers. Maybe later.
4002 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
4003 DAG.getConstant(ArgOffset, PtrVT));
4004 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4005 MachinePointerInfo(), false, false, 0);
4006 MemOpChains.push_back(Store);
4007 if (VR_idx != NumVRs) {
4008 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
4009 MachinePointerInfo(),
4010 false, false, false, 0);
4011 MemOpChains.push_back(Load.getValue(1));
4012 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4013 }
4014 ArgOffset += 16;
4015 for (unsigned i=0; i<16; i+=PtrByteSize) {
4016 if (GPR_idx == NumGPRs)
4017 break;
4018 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
4019 DAG.getConstant(i, PtrVT));
4020 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
4021 false, false, false, 0);
4022 MemOpChains.push_back(Load.getValue(1));
4023 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4024 }
4025 break;
4026 }
4027
4028 // Non-varargs Altivec params generally go in registers, but have
4029 // stack space allocated at the end.
4030 if (VR_idx != NumVRs) {
4031 // Doesn't have GPR space allocated.
4032 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4033 } else {
4034 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4035 true, isTailCall, true, MemOpChains,
4036 TailCallArguments, dl);
4037 ArgOffset += 16;
4038 }
4039 break;
4040 }
4041 }
4042
4043 if (!MemOpChains.empty())
4044 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4045 &MemOpChains[0], MemOpChains.size());
4046
4047 // Check if this is an indirect call (MTCTR/BCTRL).
4048 // See PrepareCall() for more information about calls through function
4049 // pointers in the 64-bit SVR4 ABI.
4050 if (!isTailCall &&
4051 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4052 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4053 !isBLACompatibleAddress(Callee, DAG)) {
4054 // Load r2 into a virtual register and store it to the TOC save area.
4055 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
4056 // TOC save area offset.
4057 SDValue PtrOff = DAG.getIntPtrConstant(40);
4058 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4059 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
4060 false, false, 0);
4061 // R12 must contain the address of an indirect callee. This does not
4062 // mean the MTCTR instruction must use R12; it's easier to model this
4063 // as an extra parameter, so do that.
4064 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
4065 }
4066
4067 // Build a sequence of copy-to-reg nodes chained together with token chain
4068 // and flag operands which copy the outgoing args into the appropriate regs.
4069 SDValue InFlag;
4070 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4071 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4072 RegsToPass[i].second, InFlag);
4073 InFlag = Chain.getValue(1);
4074 }
4075
4076 if (isTailCall)
4077 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4078 FPOp, true, TailCallArguments);
4079
4080 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4081 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4082 Ins, InVals);
4083}
4084
4085SDValue
4086PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4087 CallingConv::ID CallConv, bool isVarArg,
4088 bool isTailCall,
4089 const SmallVectorImpl<ISD::OutputArg> &Outs,
4090 const SmallVectorImpl<SDValue> &OutVals,
4091 const SmallVectorImpl<ISD::InputArg> &Ins,
4092 DebugLoc dl, SelectionDAG &DAG,
4093 SmallVectorImpl<SDValue> &InVals) const {
4094
4095 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00004096
Owen Andersone50ed302009-08-10 22:56:29 +00004097 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00004098 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004099 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004100
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004101 MachineFunction &MF = DAG.getMachineFunction();
4102
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004103 // Mark this function as potentially containing a function that contains a
4104 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4105 // and restoring the callers stack pointer in this functions epilog. This is
4106 // done because by tail calling the called function might overwrite the value
4107 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00004108 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4109 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004110 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4111
4112 unsigned nAltivecParamsAtEnd = 0;
4113
Chris Lattnerabde4602006-05-16 22:56:08 +00004114 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00004115 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004116 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004117 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00004118 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00004119 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004120 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00004121
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004122 // Calculate by how many bytes the stack has to be adjusted in case of tail
4123 // call optimization.
4124 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00004125
Dan Gohman98ca4f22009-08-05 01:29:28 +00004126 // To protect arguments on the stack from being clobbered in a tail call,
4127 // force all the loads to happen before doing any other lowering.
4128 if (isTailCall)
4129 Chain = DAG.getStackArgumentTokenFactor(Chain);
4130
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004131 // Adjust the stack pointer for the new arguments...
4132 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00004133 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00004134 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00004135
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004136 // Load the return address and frame pointer so it can be move somewhere else
4137 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00004138 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00004139 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4140 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004141
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004142 // Set up a copy of the stack pointer for use loading and storing any
4143 // arguments that may not fit in the registers available for argument
4144 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00004145 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004146 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00004147 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004148 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004149 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004150
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004151 // Figure out which arguments are going to go in registers, and which in
4152 // memory. Also, if this is a vararg function, floating point operations
4153 // must be stored to our stack, and loaded into integer regs as well, if
4154 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004155 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004156 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00004157
Craig Topperb78ca422012-03-11 07:16:55 +00004158 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00004159 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4160 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4161 };
Craig Topperb78ca422012-03-11 07:16:55 +00004162 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00004163 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4164 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4165 };
Craig Topperb78ca422012-03-11 07:16:55 +00004166 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00004167
Craig Topperb78ca422012-03-11 07:16:55 +00004168 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00004169 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4170 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4171 };
Owen Anderson718cb662007-09-07 04:06:50 +00004172 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004173 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00004174 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00004175
Craig Topperb78ca422012-03-11 07:16:55 +00004176 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004177
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004178 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004179 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4180
Dan Gohman475871a2008-07-27 21:46:04 +00004181 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00004182 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004183 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00004184 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004185
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004186 // PtrOff will be used to store the current argument to the stack if a
4187 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00004188 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00004189
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004190 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004191
Dale Johannesen39355f92009-02-04 02:34:38 +00004192 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004193
4194 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00004195 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00004196 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4197 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00004198 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004199 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004200
Dale Johannesen8419dd62008-03-07 20:27:40 +00004201 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt419f3762012-09-19 15:42:13 +00004202 // Note: "by value" is code for passing a structure by value, not
4203 // basic types.
Duncan Sands276dcbd2008-03-21 09:14:45 +00004204 if (Flags.isByVal()) {
4205 unsigned Size = Flags.getByValSize();
Bill Schmidt726c2372012-10-23 15:51:16 +00004206 // Very small objects are passed right-justified. Everything else is
4207 // passed left-justified.
4208 if (Size==1 || Size==2) {
4209 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004210 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00004211 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00004212 MachinePointerInfo(), VT,
4213 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004214 MemOpChains.push_back(Load.getValue(1));
4215 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004216
4217 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004218 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00004219 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4220 PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004221 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt726c2372012-10-23 15:51:16 +00004222 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4223 CallSeqStart,
4224 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004225 ArgOffset += PtrByteSize;
4226 }
4227 continue;
4228 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004229 // Copy entire object into memory. There are cases where gcc-generated
4230 // code assumes it is there, even if it could be put entirely into
4231 // registers. (This is not what the doc says.)
Bill Schmidt726c2372012-10-23 15:51:16 +00004232 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4233 CallSeqStart,
4234 Flags, DAG, dl);
Bill Schmidt419f3762012-09-19 15:42:13 +00004235
4236 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4237 // copy the pieces of the object that fit into registers from the
4238 // parameter save area.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004239 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00004240 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004241 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004242 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004243 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4244 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004245 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00004246 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004247 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004248 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004249 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004250 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004251 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004252 }
4253 }
4254 continue;
4255 }
4256
Owen Anderson825b72b2009-08-11 20:47:22 +00004257 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004258 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004259 case MVT::i32:
4260 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004261 if (GPR_idx != NumGPRs) {
4262 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004263 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004264 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4265 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004266 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004267 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004268 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004269 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004270 case MVT::f32:
4271 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004272 if (FPR_idx != NumFPRs) {
4273 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4274
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004275 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00004276 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4277 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004278 MemOpChains.push_back(Store);
4279
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004280 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00004281 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004282 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004283 MachinePointerInfo(), false, false,
4284 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004285 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004286 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004287 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004288 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00004289 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004290 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004291 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4292 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004293 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004294 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004295 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00004296 }
4297 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004298 // If we have any FPRs remaining, we may also have GPRs remaining.
4299 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4300 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004301 if (GPR_idx != NumGPRs)
4302 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00004303 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004304 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4305 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00004306 }
Bill Schmidt726c2372012-10-23 15:51:16 +00004307 } else
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004308 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4309 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004310 TailCallArguments, dl);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004311 if (isPPC64)
4312 ArgOffset += 8;
4313 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004314 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004315 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004316 case MVT::v4f32:
4317 case MVT::v4i32:
4318 case MVT::v8i16:
4319 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00004320 if (isVarArg) {
4321 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00004322 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00004323 // V registers; in fact gcc does this only for arguments that are
4324 // prototyped, not for those that match the ... We do it for all
4325 // arguments, seems to work.
4326 while (ArgOffset % 16 !=0) {
4327 ArgOffset += PtrByteSize;
4328 if (GPR_idx != NumGPRs)
4329 GPR_idx++;
4330 }
4331 // We could elide this store in the case where the object fits
4332 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00004333 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00004334 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00004335 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4336 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004337 MemOpChains.push_back(Store);
4338 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004339 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004340 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004341 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004342 MemOpChains.push_back(Load.getValue(1));
4343 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4344 }
4345 ArgOffset += 16;
4346 for (unsigned i=0; i<16; i+=PtrByteSize) {
4347 if (GPR_idx == NumGPRs)
4348 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00004349 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00004350 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004351 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004352 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004353 MemOpChains.push_back(Load.getValue(1));
4354 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4355 }
4356 break;
4357 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004358
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004359 // Non-varargs Altivec params generally go in registers, but have
4360 // stack space allocated at the end.
4361 if (VR_idx != NumVRs) {
4362 // Doesn't have GPR space allocated.
4363 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4364 } else if (nAltivecParamsAtEnd==0) {
4365 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004366 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4367 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004368 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00004369 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00004370 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004371 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00004372 }
Chris Lattnerabde4602006-05-16 22:56:08 +00004373 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004374 // If all Altivec parameters fit in registers, as they usually do,
4375 // they get stack space following the non-Altivec parameters. We
4376 // don't track this here because nobody below needs it.
4377 // If there are more Altivec parameters than fit in registers emit
4378 // the stores here.
4379 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4380 unsigned j = 0;
4381 // Offset is aligned; skip 1st 12 params which go in V registers.
4382 ArgOffset = ((ArgOffset+15)/16)*16;
4383 ArgOffset += 12*16;
4384 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004385 SDValue Arg = OutVals[i];
4386 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004387 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4388 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004389 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00004390 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004391 // We are emitting Altivec params in order.
4392 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4393 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004394 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004395 ArgOffset += 16;
4396 }
4397 }
4398 }
4399 }
4400
Chris Lattner9a2a4972006-05-17 06:01:33 +00004401 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00004402 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00004403 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00004404
Dale Johannesenf7b73042010-03-09 20:15:42 +00004405 // On Darwin, R12 must contain the address of an indirect callee. This does
4406 // not mean the MTCTR instruction must use R12; it's easier to model this as
4407 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004408 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00004409 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4410 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4411 !isBLACompatibleAddress(Callee, DAG))
4412 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4413 PPC::R12), Callee));
4414
Chris Lattner9a2a4972006-05-17 06:01:33 +00004415 // Build a sequence of copy-to-reg nodes chained together with token chain
4416 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00004417 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00004418 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004419 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00004420 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004421 InFlag = Chain.getValue(1);
4422 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004423
Chris Lattnerb9082582010-11-14 23:42:06 +00004424 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004425 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
4426 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004427
Dan Gohman98ca4f22009-08-05 01:29:28 +00004428 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4429 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4430 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00004431}
4432
Hal Finkeld712f932011-10-14 19:51:36 +00004433bool
4434PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
4435 MachineFunction &MF, bool isVarArg,
4436 const SmallVectorImpl<ISD::OutputArg> &Outs,
4437 LLVMContext &Context) const {
4438 SmallVector<CCValAssign, 16> RVLocs;
4439 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
4440 RVLocs, Context);
4441 return CCInfo.CheckReturn(Outs, RetCC_PPC);
4442}
4443
Dan Gohman98ca4f22009-08-05 01:29:28 +00004444SDValue
4445PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00004446 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004447 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00004448 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00004449 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00004450
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004451 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00004452 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00004453 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004454 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00004455
Dan Gohman475871a2008-07-27 21:46:04 +00004456 SDValue Flag;
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004457 SmallVector<SDValue, 4> RetOps(1, Chain);
Scott Michelfdc40a02009-02-17 22:15:04 +00004458
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004459 // Copy the result values into the output registers.
4460 for (unsigned i = 0; i != RVLocs.size(); ++i) {
4461 CCValAssign &VA = RVLocs[i];
4462 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00004463
4464 SDValue Arg = OutVals[i];
4465
4466 switch (VA.getLocInfo()) {
4467 default: llvm_unreachable("Unknown loc info!");
4468 case CCValAssign::Full: break;
4469 case CCValAssign::AExt:
4470 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
4471 break;
4472 case CCValAssign::ZExt:
4473 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
4474 break;
4475 case CCValAssign::SExt:
4476 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
4477 break;
4478 }
4479
4480 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004481 Flag = Chain.getValue(1);
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004482 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004483 }
4484
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004485 RetOps[0] = Chain; // Update chain.
4486
4487 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00004488 if (Flag.getNode())
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004489 RetOps.push_back(Flag);
4490
4491 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other,
4492 &RetOps[0], RetOps.size());
Chris Lattner1a635d62006-04-14 06:01:58 +00004493}
4494
Dan Gohman475871a2008-07-27 21:46:04 +00004495SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004496 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00004497 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004498 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004499
Jim Laskeyefc7e522006-12-04 22:04:42 +00004500 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004501 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00004502
4503 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00004504 bool isPPC64 = Subtarget.isPPC64();
4505 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00004506 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004507
4508 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00004509 SDValue Chain = Op.getOperand(0);
4510 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004511
Jim Laskeyefc7e522006-12-04 22:04:42 +00004512 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004513 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
4514 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004515 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004516
Jim Laskeyefc7e522006-12-04 22:04:42 +00004517 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004518 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00004519
Jim Laskeyefc7e522006-12-04 22:04:42 +00004520 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004521 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004522 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004523}
4524
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004525
4526
Dan Gohman475871a2008-07-27 21:46:04 +00004527SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004528PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004529 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004530 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004531 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004532 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004533
4534 // Get current frame pointer save index. The users of this index will be
4535 // primarily DYNALLOC instructions.
4536 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4537 int RASI = FI->getReturnAddrSaveIndex();
4538
4539 // If the frame pointer save index hasn't been defined yet.
4540 if (!RASI) {
4541 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004542 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004543 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004544 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004545 // Save the result.
4546 FI->setReturnAddrSaveIndex(RASI);
4547 }
4548 return DAG.getFrameIndex(RASI, PtrVT);
4549}
4550
Dan Gohman475871a2008-07-27 21:46:04 +00004551SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004552PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4553 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004554 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004555 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004556 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004557
4558 // Get current frame pointer save index. The users of this index will be
4559 // primarily DYNALLOC instructions.
4560 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4561 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004562
Jim Laskey2f616bf2006-11-16 22:43:37 +00004563 // If the frame pointer save index hasn't been defined yet.
4564 if (!FPSI) {
4565 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004566 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004567 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00004568
Jim Laskey2f616bf2006-11-16 22:43:37 +00004569 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004570 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004571 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00004572 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004573 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004574 return DAG.getFrameIndex(FPSI, PtrVT);
4575}
Jim Laskey2f616bf2006-11-16 22:43:37 +00004576
Dan Gohman475871a2008-07-27 21:46:04 +00004577SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004578 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004579 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004580 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00004581 SDValue Chain = Op.getOperand(0);
4582 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004583 DebugLoc dl = Op.getDebugLoc();
4584
Jim Laskey2f616bf2006-11-16 22:43:37 +00004585 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004586 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004587 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00004588 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00004589 DAG.getConstant(0, PtrVT), Size);
4590 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00004591 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004592 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00004593 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00004594 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00004595 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004596}
4597
Hal Finkel7ee74a62013-03-21 21:37:52 +00004598SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
4599 SelectionDAG &DAG) const {
4600 DebugLoc DL = Op.getDebugLoc();
4601 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL,
4602 DAG.getVTList(MVT::i32, MVT::Other),
4603 Op.getOperand(0), Op.getOperand(1));
4604}
4605
4606SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
4607 SelectionDAG &DAG) const {
4608 DebugLoc DL = Op.getDebugLoc();
4609 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
4610 Op.getOperand(0), Op.getOperand(1));
4611}
4612
Chris Lattner1a635d62006-04-14 06:01:58 +00004613/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
4614/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00004615SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00004616 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004617 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
4618 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00004619 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004620
Chris Lattner1a635d62006-04-14 06:01:58 +00004621 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00004622
Chris Lattner1a635d62006-04-14 06:01:58 +00004623 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00004624 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004625
Owen Andersone50ed302009-08-10 22:56:29 +00004626 EVT ResVT = Op.getValueType();
4627 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004628 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
4629 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00004630 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004631
Chris Lattner1a635d62006-04-14 06:01:58 +00004632 // If the RHS of the comparison is a 0.0, we don't need to do the
4633 // subtraction at all.
4634 if (isFloatingPointZero(RHS))
4635 switch (CC) {
4636 default: break; // SETUO etc aren't handled by fsel.
4637 case ISD::SETULT:
4638 case ISD::SETLT:
4639 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004640 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004641 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004642 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4643 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004644 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004645 case ISD::SETUGT:
4646 case ISD::SETGT:
4647 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004648 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004649 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004650 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4651 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004652 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004653 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004654 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004655
Dan Gohman475871a2008-07-27 21:46:04 +00004656 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00004657 switch (CC) {
4658 default: break; // SETUO etc aren't handled by fsel.
4659 case ISD::SETULT:
4660 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00004661 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004662 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4663 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004664 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004665 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004666 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00004667 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004668 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4669 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004670 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004671 case ISD::SETUGT:
4672 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00004673 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004674 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4675 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004676 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004677 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004678 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00004679 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004680 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4681 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004682 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004683 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00004684 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00004685}
4686
Chris Lattner1f873002007-11-28 18:44:47 +00004687// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004688SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004689 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004690 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00004691 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00004692 if (Src.getValueType() == MVT::f32)
4693 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004694
Dan Gohman475871a2008-07-27 21:46:04 +00004695 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00004696 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004697 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004698 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004699 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004700 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00004701 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004702 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004703 case MVT::i64:
4704 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004705 break;
4706 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00004707
Chris Lattner1a635d62006-04-14 06:01:58 +00004708 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00004709 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004710
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004711 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004712 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
4713 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004714
4715 // Result is a load from the stack slot. If loading 4 bytes, make sure to
4716 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00004717 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004718 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004719 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004720 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004721 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004722}
4723
Dan Gohmand858e902010-04-17 15:26:15 +00004724SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
4725 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004726 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00004727 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00004728 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00004729 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00004730
Owen Anderson825b72b2009-08-11 20:47:22 +00004731 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004732 SDValue SINT = Op.getOperand(0);
4733 // When converting to single-precision, we actually need to convert
4734 // to double-precision first and then round to single-precision.
4735 // To avoid double-rounding effects during that operation, we have
4736 // to prepare the input operand. Bits that might be truncated when
4737 // converting to double-precision are replaced by a bit that won't
4738 // be lost at this stage, but is below the single-precision rounding
4739 // position.
4740 //
4741 // However, if -enable-unsafe-fp-math is in effect, accept double
4742 // rounding to avoid the extra overhead.
4743 if (Op.getValueType() == MVT::f32 &&
4744 !DAG.getTarget().Options.UnsafeFPMath) {
4745
4746 // Twiddle input to make sure the low 11 bits are zero. (If this
4747 // is the case, we are guaranteed the value will fit into the 53 bit
4748 // mantissa of an IEEE double-precision value without rounding.)
4749 // If any of those low 11 bits were not zero originally, make sure
4750 // bit 12 (value 2048) is set instead, so that the final rounding
4751 // to single-precision gets the correct result.
4752 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4753 SINT, DAG.getConstant(2047, MVT::i64));
4754 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
4755 Round, DAG.getConstant(2047, MVT::i64));
4756 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
4757 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4758 Round, DAG.getConstant(-2048, MVT::i64));
4759
4760 // However, we cannot use that value unconditionally: if the magnitude
4761 // of the input value is small, the bit-twiddling we did above might
4762 // end up visibly changing the output. Fortunately, in that case, we
4763 // don't need to twiddle bits since the original input will convert
4764 // exactly to double-precision floating-point already. Therefore,
4765 // construct a conditional to use the original value if the top 11
4766 // bits are all sign-bit copies, and use the rounded value computed
4767 // above otherwise.
4768 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
4769 SINT, DAG.getConstant(53, MVT::i32));
4770 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
4771 Cond, DAG.getConstant(1, MVT::i64));
4772 Cond = DAG.getSetCC(dl, MVT::i32,
4773 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
4774
4775 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
4776 }
4777 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Owen Anderson825b72b2009-08-11 20:47:22 +00004778 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
4779 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00004780 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004781 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004782 return FP;
4783 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004784
Owen Anderson825b72b2009-08-11 20:47:22 +00004785 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00004786 "Unhandled SINT_TO_FP type in custom expander!");
4787 // Since we only generate this in 64-bit mode, we can take advantage of
4788 // 64-bit registers. In particular, sign extend the input value into the
4789 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
4790 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004791 MachineFunction &MF = DAG.getMachineFunction();
4792 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004793 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00004794 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004795 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004796
Owen Anderson825b72b2009-08-11 20:47:22 +00004797 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00004798 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00004799
Chris Lattner1a635d62006-04-14 06:01:58 +00004800 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004801 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004802 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00004803 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00004804 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
4805 SDValue Store =
4806 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
4807 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00004808 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004809 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004810 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004811
Chris Lattner1a635d62006-04-14 06:01:58 +00004812 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004813 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
4814 if (Op.getValueType() == MVT::f32)
4815 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004816 return FP;
4817}
4818
Dan Gohmand858e902010-04-17 15:26:15 +00004819SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
4820 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004821 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004822 /*
4823 The rounding mode is in bits 30:31 of FPSR, and has the following
4824 settings:
4825 00 Round to nearest
4826 01 Round to 0
4827 10 Round to +inf
4828 11 Round to -inf
4829
4830 FLT_ROUNDS, on the other hand, expects the following:
4831 -1 Undefined
4832 0 Round to 0
4833 1 Round to nearest
4834 2 Round to +inf
4835 3 Round to -inf
4836
4837 To perform the conversion, we do:
4838 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
4839 */
4840
4841 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00004842 EVT VT = Op.getValueType();
4843 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004844 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004845
4846 // Save FP Control Word to register
Benjamin Kramer3853f742013-03-07 20:33:29 +00004847 EVT NodeTys[] = {
4848 MVT::f64, // return register
4849 MVT::Glue // unused in this context
4850 };
Dale Johannesen33c960f2009-02-04 20:06:27 +00004851 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004852
4853 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00004854 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00004855 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004856 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004857 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004858
4859 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00004860 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004861 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004862 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004863 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004864
4865 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00004866 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004867 DAG.getNode(ISD::AND, dl, MVT::i32,
4868 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00004869 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004870 DAG.getNode(ISD::SRL, dl, MVT::i32,
4871 DAG.getNode(ISD::AND, dl, MVT::i32,
4872 DAG.getNode(ISD::XOR, dl, MVT::i32,
4873 CWD, DAG.getConstant(3, MVT::i32)),
4874 DAG.getConstant(3, MVT::i32)),
4875 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004876
Dan Gohman475871a2008-07-27 21:46:04 +00004877 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00004878 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004879
Duncan Sands83ec4b62008-06-06 12:08:01 +00004880 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00004881 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004882}
4883
Dan Gohmand858e902010-04-17 15:26:15 +00004884SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004885 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004886 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004887 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004888 assert(Op.getNumOperands() == 3 &&
4889 VT == Op.getOperand(1).getValueType() &&
4890 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004891
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004892 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004893 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004894 SDValue Lo = Op.getOperand(0);
4895 SDValue Hi = Op.getOperand(1);
4896 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004897 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004898
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004899 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004900 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004901 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
4902 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
4903 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
4904 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004905 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004906 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
4907 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4908 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004909 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004910 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004911}
4912
Dan Gohmand858e902010-04-17 15:26:15 +00004913SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004914 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004915 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004916 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004917 assert(Op.getNumOperands() == 3 &&
4918 VT == Op.getOperand(1).getValueType() &&
4919 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004920
Dan Gohman9ed06db2008-03-07 20:36:53 +00004921 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004922 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004923 SDValue Lo = Op.getOperand(0);
4924 SDValue Hi = Op.getOperand(1);
4925 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004926 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004927
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004928 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004929 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004930 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4931 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4932 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4933 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004934 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004935 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
4936 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4937 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004938 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004939 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004940}
4941
Dan Gohmand858e902010-04-17 15:26:15 +00004942SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004943 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004944 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004945 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004946 assert(Op.getNumOperands() == 3 &&
4947 VT == Op.getOperand(1).getValueType() &&
4948 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004949
Dan Gohman9ed06db2008-03-07 20:36:53 +00004950 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00004951 SDValue Lo = Op.getOperand(0);
4952 SDValue Hi = Op.getOperand(1);
4953 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004954 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004955
Dale Johannesenf5d97892009-02-04 01:48:28 +00004956 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004957 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00004958 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4959 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4960 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4961 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004962 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00004963 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
4964 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
4965 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004966 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00004967 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004968 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004969}
4970
4971//===----------------------------------------------------------------------===//
4972// Vector related lowering.
4973//
4974
Chris Lattner4a998b92006-04-17 06:00:21 +00004975/// BuildSplatI - Build a canonical splati of Val with an element size of
4976/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00004977static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00004978 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00004979 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00004980
Owen Andersone50ed302009-08-10 22:56:29 +00004981 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00004982 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00004983 };
Chris Lattner70fa4932006-12-01 01:45:39 +00004984
Owen Anderson825b72b2009-08-11 20:47:22 +00004985 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004986
Chris Lattner70fa4932006-12-01 01:45:39 +00004987 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
4988 if (Val == -1)
4989 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004990
Owen Andersone50ed302009-08-10 22:56:29 +00004991 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004992
Chris Lattner4a998b92006-04-17 06:00:21 +00004993 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00004994 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00004995 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00004996 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00004997 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
4998 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004999 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005000}
5001
Chris Lattnere7c768e2006-04-18 03:24:30 +00005002/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00005003/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00005004static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00005005 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005006 EVT DestVT = MVT::Other) {
5007 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00005008 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005009 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00005010}
5011
Chris Lattnere7c768e2006-04-18 03:24:30 +00005012/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
5013/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00005014static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00005015 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00005016 DebugLoc dl, EVT DestVT = MVT::Other) {
5017 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00005018 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005019 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005020}
5021
5022
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005023/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
5024/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00005025static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00005026 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005027 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005028 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
5029 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00005030
Nate Begeman9008ca62009-04-27 18:41:29 +00005031 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005032 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005033 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00005034 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005035 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005036}
5037
Chris Lattnerf1b47082006-04-14 05:19:18 +00005038// If this is a case we can't handle, return null and let the default
5039// expansion code take care of it. If we CAN select this case, and if it
5040// selects to a single instruction, return Op. Otherwise, if we can codegen
5041// this case more efficiently than a constant pool load, lower it to the
5042// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00005043SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
5044 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005045 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00005046 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
5047 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00005048
Bob Wilson24e338e2009-03-02 23:24:16 +00005049 // Check if this is a splat of a constant value.
5050 APInt APSplatBits, APSplatUndef;
5051 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00005052 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00005053 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00005054 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00005055 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00005056
Bob Wilsonf2950b02009-03-03 19:26:27 +00005057 unsigned SplatBits = APSplatBits.getZExtValue();
5058 unsigned SplatUndef = APSplatUndef.getZExtValue();
5059 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005060
Bob Wilsonf2950b02009-03-03 19:26:27 +00005061 // First, handle single instruction cases.
5062
5063 // All zeros?
5064 if (SplatBits == 0) {
5065 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00005066 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
5067 SDValue Z = DAG.getConstant(0, MVT::i32);
5068 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005069 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005070 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005071 return Op;
5072 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00005073
Bob Wilsonf2950b02009-03-03 19:26:27 +00005074 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
5075 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
5076 (32-SplatBitSize));
5077 if (SextVal >= -16 && SextVal <= 15)
5078 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005079
5080
Bob Wilsonf2950b02009-03-03 19:26:27 +00005081 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00005082
Bob Wilsonf2950b02009-03-03 19:26:27 +00005083 // If this value is in the range [-32,30] and is even, use:
Bill Schmidtabc40282013-02-20 20:41:42 +00005084 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
5085 // If this value is in the range [17,31] and is odd, use:
5086 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
5087 // If this value is in the range [-31,-17] and is odd, use:
5088 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
5089 // Note the last two are three-instruction sequences.
5090 if (SextVal >= -32 && SextVal <= 31) {
5091 // To avoid having these optimizations undone by constant folding,
5092 // we convert to a pseudo that will be expanded later into one of
5093 // the above forms.
5094 SDValue Elt = DAG.getConstant(SextVal, MVT::i32);
Bill Schmidtb34c79e2013-02-20 15:50:31 +00005095 EVT VT = Op.getValueType();
5096 int Size = VT == MVT::v16i8 ? 1 : (VT == MVT::v8i16 ? 2 : 4);
5097 SDValue EltSize = DAG.getConstant(Size, MVT::i32);
5098 return DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005099 }
5100
5101 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
5102 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
5103 // for fneg/fabs.
5104 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
5105 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00005106 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005107
5108 // Make the VSLW intrinsic, computing 0x8000_0000.
5109 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
5110 OnesV, DAG, dl);
5111
5112 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00005113 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005114 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005115 }
5116
5117 // Check to see if this is a wide variety of vsplti*, binop self cases.
5118 static const signed char SplatCsts[] = {
5119 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
5120 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
5121 };
5122
5123 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
5124 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
5125 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
5126 int i = SplatCsts[idx];
5127
5128 // Figure out what shift amount will be used by altivec if shifted by i in
5129 // this splat size.
5130 unsigned TypeShiftAmt = i & (SplatBitSize-1);
5131
5132 // vsplti + shl self.
Richard Smith1144af32012-08-24 23:29:28 +00005133 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005134 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005135 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5136 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
5137 Intrinsic::ppc_altivec_vslw
5138 };
5139 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005140 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005141 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005142
Bob Wilsonf2950b02009-03-03 19:26:27 +00005143 // vsplti + srl self.
5144 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005145 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005146 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5147 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
5148 Intrinsic::ppc_altivec_vsrw
5149 };
5150 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005151 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005152 }
5153
Bob Wilsonf2950b02009-03-03 19:26:27 +00005154 // vsplti + sra self.
5155 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005156 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005157 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5158 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5159 Intrinsic::ppc_altivec_vsraw
5160 };
5161 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005162 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005163 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005164
Bob Wilsonf2950b02009-03-03 19:26:27 +00005165 // vsplti + rol self.
5166 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5167 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005168 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005169 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5170 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5171 Intrinsic::ppc_altivec_vrlw
5172 };
5173 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005174 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005175 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005176
Bob Wilsonf2950b02009-03-03 19:26:27 +00005177 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith1144af32012-08-24 23:29:28 +00005178 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005179 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005180 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00005181 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005182 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith1144af32012-08-24 23:29:28 +00005183 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005184 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005185 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005186 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005187 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith1144af32012-08-24 23:29:28 +00005188 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005189 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005190 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5191 }
5192 }
5193
Dan Gohman475871a2008-07-27 21:46:04 +00005194 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00005195}
5196
Chris Lattner59138102006-04-17 05:28:54 +00005197/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5198/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00005199static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00005200 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00005201 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00005202 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00005203 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00005204 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005205
Chris Lattner59138102006-04-17 05:28:54 +00005206 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00005207 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00005208 OP_VMRGHW,
5209 OP_VMRGLW,
5210 OP_VSPLTISW0,
5211 OP_VSPLTISW1,
5212 OP_VSPLTISW2,
5213 OP_VSPLTISW3,
5214 OP_VSLDOI4,
5215 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00005216 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00005217 };
Scott Michelfdc40a02009-02-17 22:15:04 +00005218
Chris Lattner59138102006-04-17 05:28:54 +00005219 if (OpNum == OP_COPY) {
5220 if (LHSID == (1*9+2)*9+3) return LHS;
5221 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5222 return RHS;
5223 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005224
Dan Gohman475871a2008-07-27 21:46:04 +00005225 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00005226 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5227 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005228
Nate Begeman9008ca62009-04-27 18:41:29 +00005229 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00005230 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005231 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00005232 case OP_VMRGHW:
5233 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5234 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5235 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5236 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5237 break;
5238 case OP_VMRGLW:
5239 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5240 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5241 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5242 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5243 break;
5244 case OP_VSPLTISW0:
5245 for (unsigned i = 0; i != 16; ++i)
5246 ShufIdxs[i] = (i&3)+0;
5247 break;
5248 case OP_VSPLTISW1:
5249 for (unsigned i = 0; i != 16; ++i)
5250 ShufIdxs[i] = (i&3)+4;
5251 break;
5252 case OP_VSPLTISW2:
5253 for (unsigned i = 0; i != 16; ++i)
5254 ShufIdxs[i] = (i&3)+8;
5255 break;
5256 case OP_VSPLTISW3:
5257 for (unsigned i = 0; i != 16; ++i)
5258 ShufIdxs[i] = (i&3)+12;
5259 break;
5260 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00005261 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005262 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00005263 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005264 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00005265 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005266 }
Owen Andersone50ed302009-08-10 22:56:29 +00005267 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005268 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
5269 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00005270 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005271 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00005272}
5273
Chris Lattnerf1b47082006-04-14 05:19:18 +00005274/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
5275/// is a shuffle we can handle in a single instruction, return it. Otherwise,
5276/// return the code it can be lowered into. Worst case, it can always be
5277/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00005278SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005279 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005280 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005281 SDValue V1 = Op.getOperand(0);
5282 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005283 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00005284 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005285
Chris Lattnerf1b47082006-04-14 05:19:18 +00005286 // Cases that are handled by instructions that take permute immediates
5287 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
5288 // selected by the instruction selector.
5289 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005290 if (PPC::isSplatShuffleMask(SVOp, 1) ||
5291 PPC::isSplatShuffleMask(SVOp, 2) ||
5292 PPC::isSplatShuffleMask(SVOp, 4) ||
5293 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
5294 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
5295 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
5296 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
5297 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
5298 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
5299 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
5300 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
5301 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00005302 return Op;
5303 }
5304 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005305
Chris Lattnerf1b47082006-04-14 05:19:18 +00005306 // Altivec has a variety of "shuffle immediates" that take two vector inputs
5307 // and produce a fixed permutation. If any of these match, do not lower to
5308 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00005309 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
5310 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
5311 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
5312 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
5313 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
5314 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
5315 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
5316 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
5317 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00005318 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005319
Chris Lattner59138102006-04-17 05:28:54 +00005320 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
5321 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005322 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005323
Chris Lattner59138102006-04-17 05:28:54 +00005324 unsigned PFIndexes[4];
5325 bool isFourElementShuffle = true;
5326 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
5327 unsigned EltNo = 8; // Start out undef.
5328 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00005329 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00005330 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00005331
Nate Begeman9008ca62009-04-27 18:41:29 +00005332 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00005333 if ((ByteSource & 3) != j) {
5334 isFourElementShuffle = false;
5335 break;
5336 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005337
Chris Lattner59138102006-04-17 05:28:54 +00005338 if (EltNo == 8) {
5339 EltNo = ByteSource/4;
5340 } else if (EltNo != ByteSource/4) {
5341 isFourElementShuffle = false;
5342 break;
5343 }
5344 }
5345 PFIndexes[i] = EltNo;
5346 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005347
5348 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00005349 // perfect shuffle vector to determine if it is cost effective to do this as
5350 // discrete instructions, or whether we should use a vperm.
5351 if (isFourElementShuffle) {
5352 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00005353 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00005354 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00005355
Chris Lattner59138102006-04-17 05:28:54 +00005356 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5357 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00005358
Chris Lattner59138102006-04-17 05:28:54 +00005359 // Determining when to avoid vperm is tricky. Many things affect the cost
5360 // of vperm, particularly how many times the perm mask needs to be computed.
5361 // For example, if the perm mask can be hoisted out of a loop or is already
5362 // used (perhaps because there are multiple permutes with the same shuffle
5363 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
5364 // the loop requires an extra register.
5365 //
5366 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00005367 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00005368 // available, if this block is within a loop, we should avoid using vperm
5369 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00005370 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00005371 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005372 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005373
Chris Lattnerf1b47082006-04-14 05:19:18 +00005374 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
5375 // vector that will get spilled to the constant pool.
5376 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005377
Chris Lattnerf1b47082006-04-14 05:19:18 +00005378 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
5379 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00005380 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005381 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005382
Dan Gohman475871a2008-07-27 21:46:04 +00005383 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00005384 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
5385 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00005386
Chris Lattnerf1b47082006-04-14 05:19:18 +00005387 for (unsigned j = 0; j != BytesPerElement; ++j)
5388 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00005389 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00005390 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005391
Owen Anderson825b72b2009-08-11 20:47:22 +00005392 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00005393 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00005394 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005395}
5396
Chris Lattner90564f22006-04-18 17:59:36 +00005397/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
5398/// altivec comparison. If it is, return true and fill in Opc/isDot with
5399/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00005400static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00005401 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005402 unsigned IntrinsicID =
5403 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005404 CompareOpc = -1;
5405 isDot = false;
5406 switch (IntrinsicID) {
5407 default: return false;
5408 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00005409 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
5410 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
5411 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
5412 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
5413 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
5414 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
5415 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
5416 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
5417 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
5418 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
5419 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
5420 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
5421 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005422
Chris Lattner1a635d62006-04-14 06:01:58 +00005423 // Normal Comparisons.
5424 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
5425 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
5426 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
5427 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
5428 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
5429 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
5430 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
5431 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
5432 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
5433 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
5434 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
5435 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
5436 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
5437 }
Chris Lattner90564f22006-04-18 17:59:36 +00005438 return true;
5439}
5440
5441/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
5442/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00005443SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005444 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00005445 // If this is a lowered altivec predicate compare, CompareOpc is set to the
5446 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00005447 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00005448 int CompareOpc;
5449 bool isDot;
5450 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00005451 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00005452
Chris Lattner90564f22006-04-18 17:59:36 +00005453 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00005454 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00005455 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00005456 Op.getOperand(1), Op.getOperand(2),
5457 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005458 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00005459 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005460
Chris Lattner1a635d62006-04-14 06:01:58 +00005461 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00005462 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005463 Op.getOperand(2), // LHS
5464 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00005465 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005466 };
Benjamin Kramer3853f742013-03-07 20:33:29 +00005467 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesen3484c092009-02-05 22:07:54 +00005468 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005469
Chris Lattner1a635d62006-04-14 06:01:58 +00005470 // Now that we have the comparison, emit a copy from the CR to a GPR.
5471 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00005472 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
5473 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00005474 CompNode.getValue(1));
5475
Chris Lattner1a635d62006-04-14 06:01:58 +00005476 // Unpack the result based on how the target uses it.
5477 unsigned BitNo; // Bit # of CR6.
5478 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005479 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00005480 default: // Can't happen, don't crash on invalid number though.
5481 case 0: // Return the value of the EQ bit of CR6.
5482 BitNo = 0; InvertBit = false;
5483 break;
5484 case 1: // Return the inverted value of the EQ bit of CR6.
5485 BitNo = 0; InvertBit = true;
5486 break;
5487 case 2: // Return the value of the LT bit of CR6.
5488 BitNo = 2; InvertBit = false;
5489 break;
5490 case 3: // Return the inverted value of the LT bit of CR6.
5491 BitNo = 2; InvertBit = true;
5492 break;
5493 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005494
Chris Lattner1a635d62006-04-14 06:01:58 +00005495 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00005496 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
5497 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005498 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00005499 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
5500 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00005501
Chris Lattner1a635d62006-04-14 06:01:58 +00005502 // If we are supposed to, toggle the bit.
5503 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00005504 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
5505 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005506 return Flags;
5507}
5508
Scott Michelfdc40a02009-02-17 22:15:04 +00005509SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005510 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005511 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00005512 // Create a stack slot that is 16-byte aligned.
5513 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00005514 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00005515 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00005516 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00005517
Chris Lattner1a635d62006-04-14 06:01:58 +00005518 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005519 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00005520 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00005521 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005522 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005523 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005524 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005525}
5526
Dan Gohmand858e902010-04-17 15:26:15 +00005527SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005528 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005529 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00005530 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005531
Owen Anderson825b72b2009-08-11 20:47:22 +00005532 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
5533 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00005534
Dan Gohman475871a2008-07-27 21:46:04 +00005535 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00005536 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005537
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005538 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005539 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
5540 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
5541 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00005542
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005543 // Low parts multiplied together, generating 32-bit results (we ignore the
5544 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00005545 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00005546 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00005547
Dan Gohman475871a2008-07-27 21:46:04 +00005548 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00005549 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005550 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00005551 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00005552 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005553 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
5554 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005555 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005556
Owen Anderson825b72b2009-08-11 20:47:22 +00005557 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005558
Chris Lattnercea2aa72006-04-18 04:28:57 +00005559 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00005560 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005561 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005562 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005563
Chris Lattner19a81522006-04-18 03:57:35 +00005564 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005565 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005566 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005567 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005568
Chris Lattner19a81522006-04-18 03:57:35 +00005569 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005570 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005571 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005572 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005573
Chris Lattner19a81522006-04-18 03:57:35 +00005574 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00005575 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00005576 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005577 Ops[i*2 ] = 2*i+1;
5578 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00005579 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005580 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005581 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005582 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005583 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00005584}
5585
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005586/// LowerOperation - Provide custom lowering hooks for some operations.
5587///
Dan Gohmand858e902010-04-17 15:26:15 +00005588SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005589 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005590 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00005591 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00005592 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005593 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00005594 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00005595 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005596 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00005597 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
5598 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005599 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00005600 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00005601
5602 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00005603 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00005604
Jim Laskeyefc7e522006-12-04 22:04:42 +00005605 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00005606 case ISD::DYNAMIC_STACKALLOC:
5607 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00005608
Hal Finkel7ee74a62013-03-21 21:37:52 +00005609 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
5610 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
5611
Chris Lattner1a635d62006-04-14 06:01:58 +00005612 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005613 case ISD::FP_TO_UINT:
5614 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00005615 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00005616 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00005617 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005618
Chris Lattner1a635d62006-04-14 06:01:58 +00005619 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005620 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
5621 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
5622 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005623
Chris Lattner1a635d62006-04-14 06:01:58 +00005624 // Vector-related lowering.
5625 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5626 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5627 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5628 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005629 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005630
Chris Lattner3fc027d2007-12-08 06:59:59 +00005631 // Frame & Return address.
5632 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005633 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00005634 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005635}
5636
Duncan Sands1607f052008-12-01 11:39:25 +00005637void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
5638 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005639 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00005640 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00005641 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00005642 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00005643 default:
Craig Topperbc219812012-02-07 02:50:20 +00005644 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00005645 case ISD::VAARG: {
5646 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
5647 || TM.getSubtarget<PPCSubtarget>().isPPC64())
5648 return;
5649
5650 EVT VT = N->getValueType(0);
5651
5652 if (VT == MVT::i64) {
5653 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
5654
5655 Results.push_back(NewNode);
5656 Results.push_back(NewNode.getValue(1));
5657 }
5658 return;
5659 }
Duncan Sands1607f052008-12-01 11:39:25 +00005660 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00005661 assert(N->getValueType(0) == MVT::ppcf128);
5662 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00005663 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005664 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005665 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00005666 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005667 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005668 DAG.getIntPtrConstant(1));
5669
5670 // This sequence changes FPSCR to do round-to-zero, adds the two halves
5671 // of the long double, and puts FPSCR back the way it was. We do not
5672 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00005673 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00005674 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
5675
Owen Anderson825b72b2009-08-11 20:47:22 +00005676 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005677 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00005678 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00005679 MFFSreg = Result.getValue(0);
5680 InFlag = Result.getValue(1);
5681
5682 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005683 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00005684 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005685 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005686 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00005687 InFlag = Result.getValue(0);
5688
5689 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005690 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00005691 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005692 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005693 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00005694 InFlag = Result.getValue(0);
5695
5696 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005697 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005698 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00005699 Ops[0] = Lo;
5700 Ops[1] = Hi;
5701 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005702 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00005703 FPreg = Result.getValue(0);
5704 InFlag = Result.getValue(1);
5705
5706 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005707 NodeTys.push_back(MVT::f64);
5708 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005709 Ops[1] = MFFSreg;
5710 Ops[2] = FPreg;
5711 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005712 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00005713 FPreg = Result.getValue(0);
5714
5715 // We know the low half is about to be thrown away, so just use something
5716 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00005717 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00005718 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00005719 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00005720 }
Duncan Sands1607f052008-12-01 11:39:25 +00005721 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005722 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00005723 return;
Chris Lattner1f873002007-11-28 18:44:47 +00005724 }
5725}
5726
5727
Chris Lattner1a635d62006-04-14 06:01:58 +00005728//===----------------------------------------------------------------------===//
5729// Other Lowering Code
5730//===----------------------------------------------------------------------===//
5731
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005732MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005733PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005734 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005735 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005736 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5737
5738 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5739 MachineFunction *F = BB->getParent();
5740 MachineFunction::iterator It = BB;
5741 ++It;
5742
5743 unsigned dest = MI->getOperand(0).getReg();
5744 unsigned ptrA = MI->getOperand(1).getReg();
5745 unsigned ptrB = MI->getOperand(2).getReg();
5746 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005747 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005748
5749 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5750 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5751 F->insert(It, loopMBB);
5752 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005753 exitMBB->splice(exitMBB->begin(), BB,
5754 llvm::next(MachineBasicBlock::iterator(MI)),
5755 BB->end());
5756 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005757
5758 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00005759 unsigned TmpReg = (!BinOpcode) ? incr :
5760 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00005761 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5762 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005763
5764 // thisMBB:
5765 // ...
5766 // fallthrough --> loopMBB
5767 BB->addSuccessor(loopMBB);
5768
5769 // loopMBB:
5770 // l[wd]arx dest, ptr
5771 // add r0, dest, incr
5772 // st[wd]cx. r0, ptr
5773 // bne- loopMBB
5774 // fallthrough --> exitMBB
5775 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005776 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005777 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005778 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005779 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
5780 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005781 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005782 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005783 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005784 BB->addSuccessor(loopMBB);
5785 BB->addSuccessor(exitMBB);
5786
5787 // exitMBB:
5788 // ...
5789 BB = exitMBB;
5790 return BB;
5791}
5792
5793MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00005794PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00005795 MachineBasicBlock *BB,
5796 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005797 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005798 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00005799 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5800 // In 64 bit mode we have to use 64 bits for addresses, even though the
5801 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
5802 // registers without caring whether they're 32 or 64, but here we're
5803 // doing actual arithmetic on the addresses.
5804 bool is64bit = PPCSubTarget.isPPC64();
Hal Finkel76973702013-03-21 23:45:03 +00005805 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesen97efa362008-08-28 17:53:09 +00005806
5807 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5808 MachineFunction *F = BB->getParent();
5809 MachineFunction::iterator It = BB;
5810 ++It;
5811
5812 unsigned dest = MI->getOperand(0).getReg();
5813 unsigned ptrA = MI->getOperand(1).getReg();
5814 unsigned ptrB = MI->getOperand(2).getReg();
5815 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005816 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00005817
5818 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5819 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5820 F->insert(It, loopMBB);
5821 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005822 exitMBB->splice(exitMBB->begin(), BB,
5823 llvm::next(MachineBasicBlock::iterator(MI)),
5824 BB->end());
5825 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005826
5827 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005828 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005829 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5830 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00005831 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5832 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5833 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5834 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
5835 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5836 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5837 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5838 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5839 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
5840 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005841 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005842 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00005843 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005844
5845 // thisMBB:
5846 // ...
5847 // fallthrough --> loopMBB
5848 BB->addSuccessor(loopMBB);
5849
5850 // The 4-byte load must be aligned, while a char or short may be
5851 // anywhere in the word. Hence all this nasty bookkeeping code.
5852 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5853 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005854 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00005855 // rlwinm ptr, ptr1, 0, 0, 29
5856 // slw incr2, incr, shift
5857 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5858 // slw mask, mask2, shift
5859 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005860 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00005861 // add tmp, tmpDest, incr2
5862 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00005863 // and tmp3, tmp, mask
5864 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005865 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00005866 // bne- loopMBB
5867 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00005868 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005869 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00005870 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005871 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005872 .addReg(ptrA).addReg(ptrB);
5873 } else {
5874 Ptr1Reg = ptrB;
5875 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005876 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005877 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005878 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005879 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5880 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005881 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005882 .addReg(Ptr1Reg).addImm(0).addImm(61);
5883 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005884 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005885 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005886 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005887 .addReg(incr).addReg(ShiftReg);
5888 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005889 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00005890 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005891 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5892 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00005893 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005894 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005895 .addReg(Mask2Reg).addReg(ShiftReg);
5896
5897 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005898 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005899 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005900 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005901 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005902 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005903 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005904 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005905 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005906 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005907 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005908 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00005909 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005910 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005911 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005912 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005913 BB->addSuccessor(loopMBB);
5914 BB->addSuccessor(exitMBB);
5915
5916 // exitMBB:
5917 // ...
5918 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005919 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
5920 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00005921 return BB;
5922}
5923
Hal Finkel7ee74a62013-03-21 21:37:52 +00005924llvm::MachineBasicBlock*
5925PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
5926 MachineBasicBlock *MBB) const {
5927 DebugLoc DL = MI->getDebugLoc();
5928 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5929
5930 MachineFunction *MF = MBB->getParent();
5931 MachineRegisterInfo &MRI = MF->getRegInfo();
5932
5933 const BasicBlock *BB = MBB->getBasicBlock();
5934 MachineFunction::iterator I = MBB;
5935 ++I;
5936
5937 // Memory Reference
5938 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
5939 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
5940
5941 unsigned DstReg = MI->getOperand(0).getReg();
5942 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
5943 assert(RC->hasType(MVT::i32) && "Invalid destination!");
5944 unsigned mainDstReg = MRI.createVirtualRegister(RC);
5945 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
5946
5947 MVT PVT = getPointerTy();
5948 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
5949 "Invalid Pointer Size!");
5950 // For v = setjmp(buf), we generate
5951 //
5952 // thisMBB:
5953 // SjLjSetup mainMBB
5954 // bl mainMBB
5955 // v_restore = 1
5956 // b sinkMBB
5957 //
5958 // mainMBB:
5959 // buf[LabelOffset] = LR
5960 // v_main = 0
5961 //
5962 // sinkMBB:
5963 // v = phi(main, restore)
5964 //
5965
5966 MachineBasicBlock *thisMBB = MBB;
5967 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
5968 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
5969 MF->insert(I, mainMBB);
5970 MF->insert(I, sinkMBB);
5971
5972 MachineInstrBuilder MIB;
5973
5974 // Transfer the remainder of BB and its successor edges to sinkMBB.
5975 sinkMBB->splice(sinkMBB->begin(), MBB,
5976 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
5977 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
5978
5979 // Note that the structure of the jmp_buf used here is not compatible
5980 // with that used by libc, and is not designed to be. Specifically, it
5981 // stores only those 'reserved' registers that LLVM does not otherwise
5982 // understand how to spill. Also, by convention, by the time this
5983 // intrinsic is called, Clang has already stored the frame address in the
5984 // first slot of the buffer and stack address in the third. Following the
5985 // X86 target code, we'll store the jump address in the second slot. We also
5986 // need to save the TOC pointer (R2) to handle jumps between shared
5987 // libraries, and that will be stored in the fourth slot. The thread
5988 // identifier (R13) is not affected.
5989
5990 // thisMBB:
5991 const int64_t LabelOffset = 1 * PVT.getStoreSize();
5992 const int64_t TOCOffset = 3 * PVT.getStoreSize();
5993
5994 // Prepare IP either in reg.
5995 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
5996 unsigned LabelReg = MRI.createVirtualRegister(PtrRC);
5997 unsigned BufReg = MI->getOperand(1).getReg();
5998
5999 if (PPCSubTarget.isPPC64() && PPCSubTarget.isSVR4ABI()) {
6000 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD))
6001 .addReg(PPC::X2)
6002 .addImm(TOCOffset / 4)
6003 .addReg(BufReg);
6004
6005 MIB.setMemRefs(MMOBegin, MMOEnd);
6006 }
6007
6008 // Setup
6009 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCL)).addMBB(mainMBB);
6010 MIB.addRegMask(PPCRegInfo->getNoPreservedMask());
6011
6012 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1);
6013
6014 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup))
6015 .addMBB(mainMBB);
6016 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB);
6017
6018 thisMBB->addSuccessor(mainMBB, /* weight */ 0);
6019 thisMBB->addSuccessor(sinkMBB, /* weight */ 1);
6020
6021 // mainMBB:
6022 // mainDstReg = 0
6023 MIB = BuildMI(mainMBB, DL,
6024 TII->get(PPCSubTarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg);
6025
6026 // Store IP
6027 if (PPCSubTarget.isPPC64()) {
6028 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD))
6029 .addReg(LabelReg)
6030 .addImm(LabelOffset / 4)
6031 .addReg(BufReg);
6032 } else {
6033 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW))
6034 .addReg(LabelReg)
6035 .addImm(LabelOffset)
6036 .addReg(BufReg);
6037 }
6038
6039 MIB.setMemRefs(MMOBegin, MMOEnd);
6040
6041 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0);
6042 mainMBB->addSuccessor(sinkMBB);
6043
6044 // sinkMBB:
6045 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
6046 TII->get(PPC::PHI), DstReg)
6047 .addReg(mainDstReg).addMBB(mainMBB)
6048 .addReg(restoreDstReg).addMBB(thisMBB);
6049
6050 MI->eraseFromParent();
6051 return sinkMBB;
6052}
6053
6054MachineBasicBlock *
6055PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
6056 MachineBasicBlock *MBB) const {
6057 DebugLoc DL = MI->getDebugLoc();
6058 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6059
6060 MachineFunction *MF = MBB->getParent();
6061 MachineRegisterInfo &MRI = MF->getRegInfo();
6062
6063 // Memory Reference
6064 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6065 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6066
6067 MVT PVT = getPointerTy();
6068 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6069 "Invalid Pointer Size!");
6070
6071 const TargetRegisterClass *RC =
6072 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
6073 unsigned Tmp = MRI.createVirtualRegister(RC);
6074 // Since FP is only updated here but NOT referenced, it's treated as GPR.
6075 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31;
6076 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1;
6077
6078 MachineInstrBuilder MIB;
6079
6080 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6081 const int64_t SPOffset = 2 * PVT.getStoreSize();
6082 const int64_t TOCOffset = 3 * PVT.getStoreSize();
6083
6084 unsigned BufReg = MI->getOperand(0).getReg();
6085
6086 // Reload FP (the jumped-to function may not have had a
6087 // frame pointer, and if so, then its r31 will be restored
6088 // as necessary).
6089 if (PVT == MVT::i64) {
6090 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP)
6091 .addImm(0)
6092 .addReg(BufReg);
6093 } else {
6094 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP)
6095 .addImm(0)
6096 .addReg(BufReg);
6097 }
6098 MIB.setMemRefs(MMOBegin, MMOEnd);
6099
6100 // Reload IP
6101 if (PVT == MVT::i64) {
6102 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp)
6103 .addImm(LabelOffset / 4)
6104 .addReg(BufReg);
6105 } else {
6106 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp)
6107 .addImm(LabelOffset)
6108 .addReg(BufReg);
6109 }
6110 MIB.setMemRefs(MMOBegin, MMOEnd);
6111
6112 // Reload SP
6113 if (PVT == MVT::i64) {
6114 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP)
6115 .addImm(SPOffset / 4)
6116 .addReg(BufReg);
6117 } else {
6118 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP)
6119 .addImm(SPOffset)
6120 .addReg(BufReg);
6121 }
6122 MIB.setMemRefs(MMOBegin, MMOEnd);
6123
6124 // FIXME: When we also support base pointers, that register must also be
6125 // restored here.
6126
6127 // Reload TOC
6128 if (PVT == MVT::i64 && PPCSubTarget.isSVR4ABI()) {
6129 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2)
6130 .addImm(TOCOffset / 4)
6131 .addReg(BufReg);
6132
6133 MIB.setMemRefs(MMOBegin, MMOEnd);
6134 }
6135
6136 // Jump
6137 BuildMI(*MBB, MI, DL,
6138 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp);
6139 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR));
6140
6141 MI->eraseFromParent();
6142 return MBB;
6143}
6144
Dale Johannesen97efa362008-08-28 17:53:09 +00006145MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00006146PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00006147 MachineBasicBlock *BB) const {
Hal Finkel7ee74a62013-03-21 21:37:52 +00006148 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 ||
6149 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) {
6150 return emitEHSjLjSetJmp(MI, BB);
6151 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 ||
6152 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) {
6153 return emitEHSjLjLongJmp(MI, BB);
6154 }
6155
Evan Chengc0f64ff2006-11-27 23:37:22 +00006156 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00006157
6158 // To "insert" these instructions we actually have to insert their
6159 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006160 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006161 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006162 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00006163
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006164 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00006165
Hal Finkel009f7af2012-06-22 23:10:08 +00006166 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6167 MI->getOpcode() == PPC::SELECT_CC_I8)) {
6168 unsigned OpCode = MI->getOpcode() == PPC::SELECT_CC_I8 ?
6169 PPC::ISEL8 : PPC::ISEL;
6170 unsigned SelectPred = MI->getOperand(4).getImm();
6171 DebugLoc dl = MI->getDebugLoc();
6172
6173 // The SelectPred is ((BI << 5) | BO) for a BCC
6174 unsigned BO = SelectPred & 0xF;
6175 assert((BO == 12 || BO == 4) && "invalid predicate BO field for isel");
6176
6177 unsigned TrueOpNo, FalseOpNo;
6178 if (BO == 12) {
6179 TrueOpNo = 2;
6180 FalseOpNo = 3;
6181 } else {
6182 TrueOpNo = 3;
6183 FalseOpNo = 2;
6184 SelectPred = PPC::InvertPredicate((PPC::Predicate)SelectPred);
6185 }
6186
6187 BuildMI(*BB, MI, dl, TII->get(OpCode), MI->getOperand(0).getReg())
6188 .addReg(MI->getOperand(TrueOpNo).getReg())
6189 .addReg(MI->getOperand(FalseOpNo).getReg())
6190 .addImm(SelectPred).addReg(MI->getOperand(1).getReg());
6191 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6192 MI->getOpcode() == PPC::SELECT_CC_I8 ||
6193 MI->getOpcode() == PPC::SELECT_CC_F4 ||
6194 MI->getOpcode() == PPC::SELECT_CC_F8 ||
6195 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
6196
Evan Cheng53301922008-07-12 02:23:19 +00006197
6198 // The incoming instruction knows the destination vreg to set, the
6199 // condition code register to branch on, the true/false values to
6200 // select between, and a branch opcode to use.
6201
6202 // thisMBB:
6203 // ...
6204 // TrueVal = ...
6205 // cmpTY ccX, r1, r2
6206 // bCC copy1MBB
6207 // fallthrough --> copy0MBB
6208 MachineBasicBlock *thisMBB = BB;
6209 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
6210 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
6211 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006212 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006213 F->insert(It, copy0MBB);
6214 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006215
6216 // Transfer the remainder of BB and its successor edges to sinkMBB.
6217 sinkMBB->splice(sinkMBB->begin(), BB,
6218 llvm::next(MachineBasicBlock::iterator(MI)),
6219 BB->end());
6220 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
6221
Evan Cheng53301922008-07-12 02:23:19 +00006222 // Next, add the true and fallthrough blocks as its successors.
6223 BB->addSuccessor(copy0MBB);
6224 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006225
Dan Gohman14152b42010-07-06 20:24:04 +00006226 BuildMI(BB, dl, TII->get(PPC::BCC))
6227 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
6228
Evan Cheng53301922008-07-12 02:23:19 +00006229 // copy0MBB:
6230 // %FalseValue = ...
6231 // # fallthrough to sinkMBB
6232 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00006233
Evan Cheng53301922008-07-12 02:23:19 +00006234 // Update machine-CFG edges
6235 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006236
Evan Cheng53301922008-07-12 02:23:19 +00006237 // sinkMBB:
6238 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
6239 // ...
6240 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00006241 BuildMI(*BB, BB->begin(), dl,
6242 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00006243 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
6244 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
6245 }
Dale Johannesen97efa362008-08-28 17:53:09 +00006246 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
6247 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
6248 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
6249 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006250 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
6251 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
6252 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
6253 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006254
6255 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
6256 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
6257 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
6258 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006259 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
6260 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
6261 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
6262 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006263
6264 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
6265 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
6266 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
6267 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006268 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
6269 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
6270 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
6271 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006272
6273 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
6274 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
6275 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
6276 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006277 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
6278 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
6279 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
6280 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006281
6282 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00006283 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00006284 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00006285 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006286 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00006287 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006288 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00006289 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006290
6291 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
6292 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
6293 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
6294 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006295 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
6296 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
6297 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
6298 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006299
Dale Johannesen0e55f062008-08-29 18:29:46 +00006300 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
6301 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
6302 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
6303 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
6304 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
6305 BB = EmitAtomicBinary(MI, BB, false, 0);
6306 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
6307 BB = EmitAtomicBinary(MI, BB, true, 0);
6308
Evan Cheng53301922008-07-12 02:23:19 +00006309 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
6310 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
6311 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
6312
6313 unsigned dest = MI->getOperand(0).getReg();
6314 unsigned ptrA = MI->getOperand(1).getReg();
6315 unsigned ptrB = MI->getOperand(2).getReg();
6316 unsigned oldval = MI->getOperand(3).getReg();
6317 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006318 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006319
Dale Johannesen65e39732008-08-25 18:53:26 +00006320 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6321 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6322 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00006323 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006324 F->insert(It, loop1MBB);
6325 F->insert(It, loop2MBB);
6326 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00006327 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006328 exitMBB->splice(exitMBB->begin(), BB,
6329 llvm::next(MachineBasicBlock::iterator(MI)),
6330 BB->end());
6331 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00006332
6333 // thisMBB:
6334 // ...
6335 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006336 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006337
Dale Johannesen65e39732008-08-25 18:53:26 +00006338 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006339 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00006340 // cmp[wd] dest, oldval
6341 // bne- midMBB
6342 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006343 // st[wd]cx. newval, ptr
6344 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006345 // b exitBB
6346 // midMBB:
6347 // st[wd]cx. dest, ptr
6348 // exitBB:
6349 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006350 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00006351 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006352 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00006353 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006354 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006355 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6356 BB->addSuccessor(loop2MBB);
6357 BB->addSuccessor(midMBB);
6358
6359 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006360 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00006361 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006362 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006363 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006364 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006365 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006366 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006367
Dale Johannesen65e39732008-08-25 18:53:26 +00006368 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006369 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00006370 .addReg(dest).addReg(ptrA).addReg(ptrB);
6371 BB->addSuccessor(exitMBB);
6372
Evan Cheng53301922008-07-12 02:23:19 +00006373 // exitMBB:
6374 // ...
6375 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006376 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
6377 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
6378 // We must use 64-bit registers for addresses when targeting 64-bit,
6379 // since we're actually doing arithmetic on them. Other registers
6380 // can be 32-bit.
6381 bool is64bit = PPCSubTarget.isPPC64();
6382 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
6383
6384 unsigned dest = MI->getOperand(0).getReg();
6385 unsigned ptrA = MI->getOperand(1).getReg();
6386 unsigned ptrB = MI->getOperand(2).getReg();
6387 unsigned oldval = MI->getOperand(3).getReg();
6388 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006389 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006390
6391 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6392 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6393 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6394 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6395 F->insert(It, loop1MBB);
6396 F->insert(It, loop2MBB);
6397 F->insert(It, midMBB);
6398 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006399 exitMBB->splice(exitMBB->begin(), BB,
6400 llvm::next(MachineBasicBlock::iterator(MI)),
6401 BB->end());
6402 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006403
6404 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00006405 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00006406 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6407 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006408 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6409 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6410 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6411 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
6412 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
6413 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
6414 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
6415 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6416 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6417 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6418 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6419 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
6420 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
6421 unsigned Ptr1Reg;
6422 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Hal Finkel76973702013-03-21 23:45:03 +00006423 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006424 // thisMBB:
6425 // ...
6426 // fallthrough --> loopMBB
6427 BB->addSuccessor(loop1MBB);
6428
6429 // The 4-byte load must be aligned, while a char or short may be
6430 // anywhere in the word. Hence all this nasty bookkeeping code.
6431 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6432 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00006433 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006434 // rlwinm ptr, ptr1, 0, 0, 29
6435 // slw newval2, newval, shift
6436 // slw oldval2, oldval,shift
6437 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6438 // slw mask, mask2, shift
6439 // and newval3, newval2, mask
6440 // and oldval3, oldval2, mask
6441 // loop1MBB:
6442 // lwarx tmpDest, ptr
6443 // and tmp, tmpDest, mask
6444 // cmpw tmp, oldval3
6445 // bne- midMBB
6446 // loop2MBB:
6447 // andc tmp2, tmpDest, mask
6448 // or tmp4, tmp2, newval3
6449 // stwcx. tmp4, ptr
6450 // bne- loop1MBB
6451 // b exitBB
6452 // midMBB:
6453 // stwcx. tmpDest, ptr
6454 // exitBB:
6455 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006456 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006457 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006458 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006459 .addReg(ptrA).addReg(ptrB);
6460 } else {
6461 Ptr1Reg = ptrB;
6462 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006463 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006464 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006465 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006466 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6467 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006468 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006469 .addReg(Ptr1Reg).addImm(0).addImm(61);
6470 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00006471 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006472 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006473 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006474 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006475 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006476 .addReg(oldval).addReg(ShiftReg);
6477 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006478 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006479 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00006480 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6481 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
6482 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006483 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006484 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006485 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006486 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006487 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006488 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006489 .addReg(OldVal2Reg).addReg(MaskReg);
6490
6491 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006492 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006493 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006494 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
6495 .addReg(TmpDestReg).addReg(MaskReg);
6496 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006497 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006498 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006499 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6500 BB->addSuccessor(loop2MBB);
6501 BB->addSuccessor(midMBB);
6502
6503 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006504 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
6505 .addReg(TmpDestReg).addReg(MaskReg);
6506 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
6507 .addReg(Tmp2Reg).addReg(NewVal3Reg);
6508 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006509 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006510 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006511 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006512 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006513 BB->addSuccessor(loop1MBB);
6514 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006515
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006516 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006517 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006518 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006519 BB->addSuccessor(exitMBB);
6520
6521 // exitMBB:
6522 // ...
6523 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00006524 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
6525 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006526 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00006527 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00006528 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006529
Dan Gohman14152b42010-07-06 20:24:04 +00006530 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006531 return BB;
6532}
6533
Chris Lattner1a635d62006-04-14 06:01:58 +00006534//===----------------------------------------------------------------------===//
6535// Target Optimization Hooks
6536//===----------------------------------------------------------------------===//
6537
Duncan Sands25cf2272008-11-24 14:53:14 +00006538SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
6539 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00006540 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006541 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00006542 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006543 switch (N->getOpcode()) {
6544 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006545 case PPCISD::SHL:
6546 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006547 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006548 return N->getOperand(0);
6549 }
6550 break;
6551 case PPCISD::SRL:
6552 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006553 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006554 return N->getOperand(0);
6555 }
6556 break;
6557 case PPCISD::SRA:
6558 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006559 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006560 C->isAllOnesValue()) // -1 >>s V -> -1.
6561 return N->getOperand(0);
6562 }
6563 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006564
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006565 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00006566 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006567 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
6568 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
6569 // We allow the src/dst to be either f32/f64, but the intermediate
6570 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00006571 if (N->getOperand(0).getValueType() == MVT::i64 &&
6572 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006573 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006574 if (Val.getValueType() == MVT::f32) {
6575 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006576 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006577 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006578
Owen Anderson825b72b2009-08-11 20:47:22 +00006579 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006580 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006581 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006582 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006583 if (N->getValueType(0) == MVT::f32) {
6584 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00006585 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00006586 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006587 }
6588 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00006589 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006590 // If the intermediate type is i32, we can avoid the load/store here
6591 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006592 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006593 }
6594 }
6595 break;
Chris Lattner51269842006-03-01 05:50:56 +00006596 case ISD::STORE:
6597 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
6598 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00006599 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00006600 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006601 N->getOperand(1).getValueType() == MVT::i32 &&
6602 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006603 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006604 if (Val.getValueType() == MVT::f32) {
6605 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006606 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006607 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006608 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006609 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006610
Owen Anderson825b72b2009-08-11 20:47:22 +00006611 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00006612 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00006613 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006614 return Val;
6615 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006616
Chris Lattnerd9989382006-07-10 20:56:58 +00006617 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00006618 if (cast<StoreSDNode>(N)->isUnindexed() &&
6619 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00006620 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006621 (N->getOperand(1).getValueType() == MVT::i32 ||
6622 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00006623 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006624 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00006625 if (BSwapOp.getValueType() == MVT::i16)
6626 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00006627
Dan Gohmanc76909a2009-09-25 20:36:54 +00006628 SDValue Ops[] = {
6629 N->getOperand(0), BSwapOp, N->getOperand(2),
6630 DAG.getValueType(N->getOperand(1).getValueType())
6631 };
6632 return
6633 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
6634 Ops, array_lengthof(Ops),
6635 cast<StoreSDNode>(N)->getMemoryVT(),
6636 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006637 }
6638 break;
6639 case ISD::BSWAP:
6640 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00006641 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00006642 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006643 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00006644 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00006645 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00006646 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00006647 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00006648 LD->getChain(), // Chain
6649 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00006650 DAG.getValueType(N->getValueType(0)) // VT
6651 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00006652 SDValue BSLoad =
6653 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
6654 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
6655 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006656
Scott Michelfdc40a02009-02-17 22:15:04 +00006657 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00006658 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00006659 if (N->getValueType(0) == MVT::i16)
6660 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00006661
Chris Lattnerd9989382006-07-10 20:56:58 +00006662 // First, combine the bswap away. This makes the value produced by the
6663 // load dead.
6664 DCI.CombineTo(N, ResVal);
6665
6666 // Next, combine the load away, we give it a bogus result value but a real
6667 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00006668 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00006669
Chris Lattnerd9989382006-07-10 20:56:58 +00006670 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00006671 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006672 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006673
Chris Lattner51269842006-03-01 05:50:56 +00006674 break;
Chris Lattner4468c222006-03-31 06:02:07 +00006675 case PPCISD::VCMP: {
6676 // If a VCMPo node already exists with exactly the same operands as this
6677 // node, use its result instead of this node (VCMPo computes both a CR6 and
6678 // a normal output).
6679 //
6680 if (!N->getOperand(0).hasOneUse() &&
6681 !N->getOperand(1).hasOneUse() &&
6682 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006683
Chris Lattner4468c222006-03-31 06:02:07 +00006684 // Scan all of the users of the LHS, looking for VCMPo's that match.
6685 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006686
Gabor Greifba36cb52008-08-28 21:40:38 +00006687 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00006688 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
6689 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00006690 if (UI->getOpcode() == PPCISD::VCMPo &&
6691 UI->getOperand(1) == N->getOperand(1) &&
6692 UI->getOperand(2) == N->getOperand(2) &&
6693 UI->getOperand(0) == N->getOperand(0)) {
6694 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00006695 break;
6696 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006697
Chris Lattner00901202006-04-18 18:28:22 +00006698 // If there is no VCMPo node, or if the flag value has a single use, don't
6699 // transform this.
6700 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
6701 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006702
6703 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00006704 // chain, this transformation is more complex. Note that multiple things
6705 // could use the value result, which we should ignore.
6706 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006707 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00006708 FlagUser == 0; ++UI) {
6709 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00006710 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00006711 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00006712 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00006713 FlagUser = User;
6714 break;
6715 }
6716 }
6717 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006718
Chris Lattner00901202006-04-18 18:28:22 +00006719 // If the user is a MFCR instruction, we know this is safe. Otherwise we
6720 // give up for right now.
6721 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00006722 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00006723 }
6724 break;
6725 }
Chris Lattner90564f22006-04-18 17:59:36 +00006726 case ISD::BR_CC: {
6727 // If this is a branch on an altivec predicate comparison, lower this so
6728 // that we don't have to do a MFCR: instead, branch directly on CR6. This
6729 // lowering is done pre-legalize, because the legalizer lowers the predicate
6730 // compare down to code that is difficult to reassemble.
6731 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00006732 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00006733 int CompareOpc;
6734 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00006735
Chris Lattner90564f22006-04-18 17:59:36 +00006736 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
6737 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
6738 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
6739 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006740
Chris Lattner90564f22006-04-18 17:59:36 +00006741 // If this is a comparison against something other than 0/1, then we know
6742 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006743 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00006744 if (Val != 0 && Val != 1) {
6745 if (CC == ISD::SETEQ) // Cond never true, remove branch.
6746 return N->getOperand(0);
6747 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00006748 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00006749 N->getOperand(0), N->getOperand(4));
6750 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006751
Chris Lattner90564f22006-04-18 17:59:36 +00006752 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006753
Chris Lattner90564f22006-04-18 17:59:36 +00006754 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00006755 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00006756 LHS.getOperand(2), // LHS of compare
6757 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00006758 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00006759 };
Benjamin Kramer3853f742013-03-07 20:33:29 +00006760 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesen3484c092009-02-05 22:07:54 +00006761 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00006762
Chris Lattner90564f22006-04-18 17:59:36 +00006763 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006764 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006765 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00006766 default: // Can't happen, don't crash on invalid number though.
6767 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006768 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00006769 break;
6770 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006771 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00006772 break;
6773 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006774 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00006775 break;
6776 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006777 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00006778 break;
6779 }
6780
Owen Anderson825b72b2009-08-11 20:47:22 +00006781 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
6782 DAG.getConstant(CompOpc, MVT::i32),
6783 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00006784 N->getOperand(4), CompNode.getValue(1));
6785 }
6786 break;
6787 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006788 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006789
Dan Gohman475871a2008-07-27 21:46:04 +00006790 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006791}
6792
Chris Lattner1a635d62006-04-14 06:01:58 +00006793//===----------------------------------------------------------------------===//
6794// Inline Assembly Support
6795//===----------------------------------------------------------------------===//
6796
Dan Gohman475871a2008-07-27 21:46:04 +00006797void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00006798 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006799 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00006800 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006801 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00006802 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006803 switch (Op.getOpcode()) {
6804 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00006805 case PPCISD::LBRX: {
6806 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00006807 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00006808 KnownZero = 0xFFFF0000;
6809 break;
6810 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006811 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006812 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006813 default: break;
6814 case Intrinsic::ppc_altivec_vcmpbfp_p:
6815 case Intrinsic::ppc_altivec_vcmpeqfp_p:
6816 case Intrinsic::ppc_altivec_vcmpequb_p:
6817 case Intrinsic::ppc_altivec_vcmpequh_p:
6818 case Intrinsic::ppc_altivec_vcmpequw_p:
6819 case Intrinsic::ppc_altivec_vcmpgefp_p:
6820 case Intrinsic::ppc_altivec_vcmpgtfp_p:
6821 case Intrinsic::ppc_altivec_vcmpgtsb_p:
6822 case Intrinsic::ppc_altivec_vcmpgtsh_p:
6823 case Intrinsic::ppc_altivec_vcmpgtsw_p:
6824 case Intrinsic::ppc_altivec_vcmpgtub_p:
6825 case Intrinsic::ppc_altivec_vcmpgtuh_p:
6826 case Intrinsic::ppc_altivec_vcmpgtuw_p:
6827 KnownZero = ~1U; // All bits but the low one are known to be zero.
6828 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006829 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006830 }
6831 }
6832}
6833
6834
Chris Lattner4234f572007-03-25 02:14:49 +00006835/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006836/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00006837PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00006838PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
6839 if (Constraint.size() == 1) {
6840 switch (Constraint[0]) {
6841 default: break;
6842 case 'b':
6843 case 'r':
6844 case 'f':
6845 case 'v':
6846 case 'y':
6847 return C_RegisterClass;
Hal Finkel827b7a02012-11-05 18:18:42 +00006848 case 'Z':
6849 // FIXME: While Z does indicate a memory constraint, it specifically
6850 // indicates an r+r address (used in conjunction with the 'y' modifier
6851 // in the replacement string). Currently, we're forcing the base
6852 // register to be r0 in the asm printer (which is interpreted as zero)
6853 // and forming the complete address in the second register. This is
6854 // suboptimal.
6855 return C_Memory;
Chris Lattner4234f572007-03-25 02:14:49 +00006856 }
6857 }
6858 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006859}
6860
John Thompson44ab89e2010-10-29 17:29:13 +00006861/// Examine constraint type and operand type and determine a weight value.
6862/// This object must already have been set up with the operand type
6863/// and the current alternative constraint selected.
6864TargetLowering::ConstraintWeight
6865PPCTargetLowering::getSingleConstraintMatchWeight(
6866 AsmOperandInfo &info, const char *constraint) const {
6867 ConstraintWeight weight = CW_Invalid;
6868 Value *CallOperandVal = info.CallOperandVal;
6869 // If we don't have a value, we can't do a match,
6870 // but allow it at the lowest weight.
6871 if (CallOperandVal == NULL)
6872 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006873 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00006874 // Look at the constraint type.
6875 switch (*constraint) {
6876 default:
6877 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
6878 break;
6879 case 'b':
6880 if (type->isIntegerTy())
6881 weight = CW_Register;
6882 break;
6883 case 'f':
6884 if (type->isFloatTy())
6885 weight = CW_Register;
6886 break;
6887 case 'd':
6888 if (type->isDoubleTy())
6889 weight = CW_Register;
6890 break;
6891 case 'v':
6892 if (type->isVectorTy())
6893 weight = CW_Register;
6894 break;
6895 case 'y':
6896 weight = CW_Register;
6897 break;
Hal Finkel827b7a02012-11-05 18:18:42 +00006898 case 'Z':
6899 weight = CW_Memory;
6900 break;
John Thompson44ab89e2010-10-29 17:29:13 +00006901 }
6902 return weight;
6903}
6904
Scott Michelfdc40a02009-02-17 22:15:04 +00006905std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00006906PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00006907 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00006908 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00006909 // GCC RS6000 Constraint Letters
6910 switch (Constraint[0]) {
6911 case 'b': // R1-R31
Hal Finkela548afc2013-03-19 18:51:05 +00006912 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
6913 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass);
6914 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006915 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00006916 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00006917 return std::make_pair(0U, &PPC::G8RCRegClass);
6918 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006919 case 'f':
Ulrich Weigand78dab642012-10-29 17:49:34 +00006920 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00006921 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand78dab642012-10-29 17:49:34 +00006922 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00006923 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006924 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006925 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00006926 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006927 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00006928 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006929 }
6930 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006931
Chris Lattner331d1bc2006-11-02 01:44:04 +00006932 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006933}
Chris Lattner763317d2006-02-07 00:47:13 +00006934
Chris Lattner331d1bc2006-11-02 01:44:04 +00006935
Chris Lattner48884cd2007-08-25 00:47:38 +00006936/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00006937/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00006938void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00006939 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00006940 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00006941 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006942 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00006943
Eric Christopher100c8332011-06-02 23:16:42 +00006944 // Only support length 1 constraints.
6945 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00006946
Eric Christopher100c8332011-06-02 23:16:42 +00006947 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00006948 switch (Letter) {
6949 default: break;
6950 case 'I':
6951 case 'J':
6952 case 'K':
6953 case 'L':
6954 case 'M':
6955 case 'N':
6956 case 'O':
6957 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00006958 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00006959 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006960 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00006961 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006962 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00006963 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006964 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006965 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006966 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006967 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
6968 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006969 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006970 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006971 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006972 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006973 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006974 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006975 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006976 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006977 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00006978 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006979 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006980 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006981 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00006982 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006983 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006984 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006985 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006986 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006987 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006988 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006989 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006990 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006991 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006992 }
6993 break;
6994 }
6995 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006996
Gabor Greifba36cb52008-08-28 21:40:38 +00006997 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00006998 Ops.push_back(Result);
6999 return;
7000 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007001
Chris Lattner763317d2006-02-07 00:47:13 +00007002 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00007003 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00007004}
Evan Chengc4c62572006-03-13 23:20:37 +00007005
Chris Lattnerc9addb72007-03-30 23:15:24 +00007006// isLegalAddressingMode - Return true if the addressing mode represented
7007// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007008bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007009 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00007010 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00007011
Chris Lattnerc9addb72007-03-30 23:15:24 +00007012 // PPC allows a sign-extended 16-bit immediate field.
7013 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
7014 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007015
Chris Lattnerc9addb72007-03-30 23:15:24 +00007016 // No global is ever allowed as a base.
7017 if (AM.BaseGV)
7018 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007019
7020 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007021 switch (AM.Scale) {
7022 case 0: // "r+i" or just "i", depending on HasBaseReg.
7023 break;
7024 case 1:
7025 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
7026 return false;
7027 // Otherwise we have r+r or r+i.
7028 break;
7029 case 2:
7030 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
7031 return false;
7032 // Allow 2*r as r+r.
7033 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00007034 default:
7035 // No other scales are supported.
7036 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007037 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007038
Chris Lattnerc9addb72007-03-30 23:15:24 +00007039 return true;
7040}
7041
Evan Chengc4c62572006-03-13 23:20:37 +00007042/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00007043/// as the offset of the target addressing mode for load / store of the
7044/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007045bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00007046 // PPC allows a sign-extended 16-bit immediate field.
7047 return (V > -(1 << 16) && V < (1 << 16)-1);
7048}
Reid Spencer3a9ec242006-08-28 01:02:49 +00007049
Craig Topperc89c7442012-03-27 07:21:54 +00007050bool PPCTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00007051 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00007052}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007053
Dan Gohmand858e902010-04-17 15:26:15 +00007054SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
7055 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007056 MachineFunction &MF = DAG.getMachineFunction();
7057 MachineFrameInfo *MFI = MF.getFrameInfo();
7058 MFI->setReturnAddressIsTaken(true);
7059
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007060 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00007061 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00007062
Dale Johannesen08673d22010-05-03 22:59:34 +00007063 // Make sure the function does not optimize away the store of the RA to
7064 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00007065 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00007066 FuncInfo->setLRStoreRequired();
7067 bool isPPC64 = PPCSubTarget.isPPC64();
7068 bool isDarwinABI = PPCSubTarget.isDarwinABI();
7069
7070 if (Depth > 0) {
7071 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7072 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007073
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00007074 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00007075 isPPC64? MVT::i64 : MVT::i32);
7076 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
7077 DAG.getNode(ISD::ADD, dl, getPointerTy(),
7078 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007079 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00007080 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00007081
Chris Lattner3fc027d2007-12-08 06:59:59 +00007082 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00007083 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00007084 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007085 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00007086}
7087
Dan Gohmand858e902010-04-17 15:26:15 +00007088SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
7089 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00007090 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00007091 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007092
Owen Andersone50ed302009-08-10 22:56:29 +00007093 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00007094 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00007095
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007096 MachineFunction &MF = DAG.getMachineFunction();
7097 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00007098 MFI->setFrameAddressIsTaken(true);
Hal Finkele9cc0a02013-03-21 19:03:19 +00007099
7100 // Naked functions never have a frame pointer, and so we use r1. For all
7101 // other functions, this decision must be delayed until during PEI.
7102 unsigned FrameReg;
7103 if (MF.getFunction()->getAttributes().hasAttribute(
7104 AttributeSet::FunctionIndex, Attribute::Naked))
7105 FrameReg = isPPC64 ? PPC::X1 : PPC::R1;
7106 else
7107 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP;
7108
Dale Johannesen08673d22010-05-03 22:59:34 +00007109 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
7110 PtrVT);
7111 while (Depth--)
7112 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007113 FrameAddr, MachinePointerInfo(), false, false,
7114 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00007115 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007116}
Dan Gohman54aeea32008-10-21 03:41:46 +00007117
7118bool
7119PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
7120 // The PowerPC target isn't yet aware of offsets.
7121 return false;
7122}
Tilmann Schellerffd02002009-07-03 06:45:56 +00007123
Evan Cheng42642d02010-04-01 20:10:42 +00007124/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00007125/// and store operations as a result of memset, memcpy, and memmove
7126/// lowering. If DstAlign is zero that means it's safe to destination
7127/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
7128/// means there isn't a need to check it against alignment requirement,
Evan Cheng946a3a92012-12-12 02:34:41 +00007129/// probably because the source does not need to be loaded. If 'IsMemset' is
7130/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
7131/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
7132/// source is constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00007133/// It returns EVT::Other if the type should be determined using generic
7134/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00007135EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
7136 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00007137 bool IsMemset, bool ZeroMemset,
Evan Chengc3b0c342010-04-08 07:37:57 +00007138 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00007139 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00007140 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007141 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00007142 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00007143 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00007144 }
7145}
Hal Finkel3f31d492012-04-01 19:23:08 +00007146
Hal Finkel2d37f7b2013-03-15 15:27:13 +00007147bool PPCTargetLowering::allowsUnalignedMemoryAccesses(EVT VT,
7148 bool *Fast) const {
7149 if (DisablePPCUnaligned)
7150 return false;
7151
7152 // PowerPC supports unaligned memory access for simple non-vector types.
7153 // Although accessing unaligned addresses is not as efficient as accessing
7154 // aligned addresses, it is generally more efficient than manual expansion,
7155 // and generally only traps for software emulation when crossing page
7156 // boundaries.
7157
7158 if (!VT.isSimple())
7159 return false;
7160
7161 if (VT.getSimpleVT().isVector())
7162 return false;
7163
7164 if (VT == MVT::ppcf128)
7165 return false;
7166
7167 if (Fast)
7168 *Fast = true;
7169
7170 return true;
7171}
7172
Hal Finkel070b8db2012-06-22 00:49:52 +00007173/// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
7174/// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
7175/// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
7176/// is expanded to mul + add.
7177bool PPCTargetLowering::isFMAFasterThanMulAndAdd(EVT VT) const {
7178 if (!VT.isSimple())
7179 return false;
7180
7181 switch (VT.getSimpleVT().SimpleTy) {
7182 case MVT::f32:
7183 case MVT::f64:
7184 case MVT::v4f32:
7185 return true;
7186 default:
7187 break;
7188 }
7189
7190 return false;
7191}
7192
Hal Finkel3f31d492012-04-01 19:23:08 +00007193Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00007194 if (DisableILPPref)
7195 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00007196
Hal Finkel71ffcfe2012-06-10 19:32:29 +00007197 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00007198}
7199